Home | History | Annotate | Line # | Download | only in pci
optiide.c revision 1.5.4.6
      1  1.5.4.6  skrll /*	$NetBSD: optiide.c,v 1.5.4.6 2005/11/10 14:06:02 skrll Exp $	*/
      2  1.5.4.2  skrll 
      3  1.5.4.2  skrll /*-
      4  1.5.4.2  skrll  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      5  1.5.4.2  skrll  * All rights reserved.
      6  1.5.4.2  skrll  *
      7  1.5.4.2  skrll  * This code is derived from software contributed to The NetBSD Foundation
      8  1.5.4.2  skrll  * by Steve C. Woodford.
      9  1.5.4.2  skrll  *
     10  1.5.4.2  skrll  * Redistribution and use in source and binary forms, with or without
     11  1.5.4.2  skrll  * modification, are permitted provided that the following conditions
     12  1.5.4.2  skrll  * are met:
     13  1.5.4.2  skrll  * 1. Redistributions of source code must retain the above copyright
     14  1.5.4.2  skrll  *    notice, this list of conditions and the following disclaimer.
     15  1.5.4.2  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.5.4.2  skrll  *    notice, this list of conditions and the following disclaimer in the
     17  1.5.4.2  skrll  *    documentation and/or other materials provided with the distribution.
     18  1.5.4.2  skrll  * 3. All advertising materials mentioning features or use of this software
     19  1.5.4.2  skrll  *    must display the following acknowledgement:
     20  1.5.4.2  skrll  *        This product includes software developed by the NetBSD
     21  1.5.4.2  skrll  *        Foundation, Inc. and its contributors.
     22  1.5.4.2  skrll  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.5.4.2  skrll  *    contributors may be used to endorse or promote products derived
     24  1.5.4.2  skrll  *    from this software without specific prior written permission.
     25  1.5.4.2  skrll  *
     26  1.5.4.2  skrll  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.5.4.2  skrll  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.5.4.2  skrll  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.5.4.2  skrll  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.5.4.2  skrll  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.5.4.2  skrll  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.5.4.2  skrll  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.5.4.2  skrll  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.5.4.2  skrll  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.5.4.2  skrll  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.5.4.2  skrll  * POSSIBILITY OF SUCH DAMAGE.
     37  1.5.4.2  skrll  */
     38  1.5.4.2  skrll 
     39  1.5.4.6  skrll #include <sys/cdefs.h>
     40  1.5.4.6  skrll __KERNEL_RCSID(0, "$NetBSD: optiide.c,v 1.5.4.6 2005/11/10 14:06:02 skrll Exp $");
     41  1.5.4.6  skrll 
     42  1.5.4.2  skrll #include <sys/param.h>
     43  1.5.4.2  skrll #include <sys/systm.h>
     44  1.5.4.2  skrll 
     45  1.5.4.2  skrll #include <dev/pci/pcivar.h>
     46  1.5.4.2  skrll #include <dev/pci/pcidevs.h>
     47  1.5.4.2  skrll #include <dev/pci/pciidereg.h>
     48  1.5.4.2  skrll #include <dev/pci/pciidevar.h>
     49  1.5.4.2  skrll #include <dev/pci/pciide_opti_reg.h>
     50  1.5.4.2  skrll 
     51  1.5.4.2  skrll static void opti_chip_map(struct pciide_softc*, struct pci_attach_args*);
     52  1.5.4.3  skrll static void opti_setup_channel(struct ata_channel*);
     53  1.5.4.2  skrll 
     54  1.5.4.2  skrll static int  optiide_match(struct device *, struct cfdata *, void *);
     55  1.5.4.2  skrll static void optiide_attach(struct device *, struct device *, void *);
     56  1.5.4.2  skrll 
     57  1.5.4.2  skrll CFATTACH_DECL(optiide, sizeof(struct pciide_softc),
     58  1.5.4.2  skrll     optiide_match, optiide_attach, NULL, NULL);
     59  1.5.4.2  skrll 
     60  1.5.4.2  skrll static const struct pciide_product_desc pciide_opti_products[] =  {
     61  1.5.4.2  skrll 	{ PCI_PRODUCT_OPTI_82C621,
     62  1.5.4.2  skrll 	  0,
     63  1.5.4.2  skrll 	  "OPTi 82c621 PCI IDE controller",
     64  1.5.4.2  skrll 	  opti_chip_map,
     65  1.5.4.2  skrll 	},
     66  1.5.4.2  skrll 	{ PCI_PRODUCT_OPTI_82C568,
     67  1.5.4.2  skrll 	  0,
     68  1.5.4.2  skrll 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
     69  1.5.4.2  skrll 	  opti_chip_map,
     70  1.5.4.2  skrll 	},
     71  1.5.4.2  skrll 	{ PCI_PRODUCT_OPTI_82D568,
     72  1.5.4.2  skrll 	  0,
     73  1.5.4.2  skrll 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
     74  1.5.4.2  skrll 	  opti_chip_map,
     75  1.5.4.2  skrll 	},
     76  1.5.4.2  skrll 	{ 0,
     77  1.5.4.2  skrll 	  0,
     78  1.5.4.2  skrll 	  NULL,
     79  1.5.4.2  skrll 	  NULL
     80  1.5.4.2  skrll 	}
     81  1.5.4.2  skrll };
     82  1.5.4.2  skrll 
     83  1.5.4.2  skrll static int
     84  1.5.4.2  skrll optiide_match(struct device *parent, struct cfdata *match, void *aux)
     85  1.5.4.2  skrll {
     86  1.5.4.2  skrll 	struct pci_attach_args *pa = aux;
     87  1.5.4.2  skrll 
     88  1.5.4.2  skrll 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_OPTI &&
     89  1.5.4.2  skrll 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
     90  1.5.4.2  skrll 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
     91  1.5.4.2  skrll 		if (pciide_lookup_product(pa->pa_id, pciide_opti_products))
     92  1.5.4.2  skrll 			return (2);
     93  1.5.4.2  skrll 	}
     94  1.5.4.2  skrll 	return (0);
     95  1.5.4.2  skrll }
     96  1.5.4.2  skrll 
     97  1.5.4.2  skrll static void
     98  1.5.4.2  skrll optiide_attach(struct device *parent, struct device *self, void *aux)
     99  1.5.4.2  skrll {
    100  1.5.4.2  skrll 	struct pci_attach_args *pa = aux;
    101  1.5.4.2  skrll 	struct pciide_softc *sc = (struct pciide_softc *)self;
    102  1.5.4.2  skrll 
    103  1.5.4.2  skrll 	pciide_common_attach(sc, pa,
    104  1.5.4.2  skrll 	    pciide_lookup_product(pa->pa_id, pciide_opti_products));
    105  1.5.4.2  skrll 
    106  1.5.4.2  skrll }
    107  1.5.4.2  skrll 
    108  1.5.4.2  skrll static void
    109  1.5.4.2  skrll opti_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    110  1.5.4.2  skrll {
    111  1.5.4.2  skrll 	struct pciide_channel *cp;
    112  1.5.4.2  skrll 	bus_size_t cmdsize, ctlsize;
    113  1.5.4.2  skrll 	pcireg_t interface;
    114  1.5.4.2  skrll 	u_int8_t init_ctrl;
    115  1.5.4.2  skrll 	int channel;
    116  1.5.4.2  skrll 
    117  1.5.4.2  skrll 	if (pciide_chipen(sc, pa) == 0)
    118  1.5.4.2  skrll 		return;
    119  1.5.4.2  skrll 
    120  1.5.4.2  skrll 	aprint_normal("%s: bus-master DMA support present",
    121  1.5.4.3  skrll 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    122  1.5.4.2  skrll 
    123  1.5.4.2  skrll 	/*
    124  1.5.4.2  skrll 	 * XXXSCW:
    125  1.5.4.2  skrll 	 * There seem to be a couple of buggy revisions/implementations
    126  1.5.4.2  skrll 	 * of the OPTi pciide chipset. This kludge seems to fix one of
    127  1.5.4.2  skrll 	 * the reported problems (PR/11644) but still fails for the
    128  1.5.4.2  skrll 	 * other (PR/13151), although the latter may be due to other
    129  1.5.4.2  skrll 	 * issues too...
    130  1.5.4.2  skrll 	 */
    131  1.5.4.2  skrll 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
    132  1.5.4.2  skrll 		aprint_normal(" but disabled due to chip rev. <= 0x12");
    133  1.5.4.2  skrll 		sc->sc_dma_ok = 0;
    134  1.5.4.2  skrll 	} else
    135  1.5.4.2  skrll 		pciide_mapreg_dma(sc, pa);
    136  1.5.4.2  skrll 
    137  1.5.4.2  skrll 	aprint_normal("\n");
    138  1.5.4.2  skrll 
    139  1.5.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA32 | ATAC_CAP_DATA16;
    140  1.5.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    141  1.5.4.2  skrll 	if (sc->sc_dma_ok) {
    142  1.5.4.3  skrll 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    143  1.5.4.2  skrll 		sc->sc_wdcdev.irqack = pciide_irqack;
    144  1.5.4.3  skrll 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    145  1.5.4.2  skrll 	}
    146  1.5.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_set_modes = opti_setup_channel;
    147  1.5.4.2  skrll 
    148  1.5.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    149  1.5.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    150  1.5.4.2  skrll 
    151  1.5.4.2  skrll 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
    152  1.5.4.2  skrll 	    OPTI_REG_INIT_CONTROL);
    153  1.5.4.2  skrll 
    154  1.5.4.2  skrll 	interface = PCI_INTERFACE(pa->pa_class);
    155  1.5.4.2  skrll 
    156  1.5.4.3  skrll 	wdc_allocate_regs(&sc->sc_wdcdev);
    157  1.5.4.3  skrll 
    158  1.5.4.3  skrll 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    159  1.5.4.3  skrll 	     channel++) {
    160  1.5.4.2  skrll 		cp = &sc->pciide_channels[channel];
    161  1.5.4.2  skrll 		if (pciide_chansetup(sc, channel, interface) == 0)
    162  1.5.4.2  skrll 			continue;
    163  1.5.4.2  skrll 		if (channel == 1 &&
    164  1.5.4.2  skrll 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
    165  1.5.4.2  skrll 			aprint_normal("%s: %s channel ignored (disabled)\n",
    166  1.5.4.3  skrll 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    167  1.5.4.3  skrll 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    168  1.5.4.2  skrll 			continue;
    169  1.5.4.2  skrll 		}
    170  1.5.4.2  skrll 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    171  1.5.4.2  skrll 		    pciide_pci_intr);
    172  1.5.4.2  skrll 	}
    173  1.5.4.2  skrll }
    174  1.5.4.2  skrll 
    175  1.5.4.2  skrll static void
    176  1.5.4.3  skrll opti_setup_channel(struct ata_channel *chp)
    177  1.5.4.2  skrll {
    178  1.5.4.2  skrll 	struct ata_drive_datas *drvp;
    179  1.5.4.3  skrll 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    180  1.5.4.3  skrll 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    181  1.5.4.3  skrll 	int drive, spd, s;
    182  1.5.4.2  skrll 	int mode[2];
    183  1.5.4.2  skrll 	u_int8_t rv, mr;
    184  1.5.4.2  skrll 
    185  1.5.4.2  skrll 	/*
    186  1.5.4.2  skrll 	 * The `Delay' and `Address Setup Time' fields of the
    187  1.5.4.2  skrll 	 * Miscellaneous Register are always zero initially.
    188  1.5.4.2  skrll 	 */
    189  1.5.4.2  skrll 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
    190  1.5.4.2  skrll 	mr &= ~(OPTI_MISC_DELAY_MASK |
    191  1.5.4.2  skrll 		OPTI_MISC_ADDR_SETUP_MASK |
    192  1.5.4.2  skrll 		OPTI_MISC_INDEX_MASK);
    193  1.5.4.2  skrll 
    194  1.5.4.2  skrll 	/* Prime the control register before setting timing values */
    195  1.5.4.2  skrll 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
    196  1.5.4.2  skrll 
    197  1.5.4.2  skrll 	/* Determine the clockrate of the PCIbus the chip is attached to */
    198  1.5.4.2  skrll 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
    199  1.5.4.2  skrll 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
    200  1.5.4.2  skrll 
    201  1.5.4.2  skrll 	/* setup DMA if needed */
    202  1.5.4.2  skrll 	pciide_channel_dma_setup(cp);
    203  1.5.4.2  skrll 
    204  1.5.4.2  skrll 	for (drive = 0; drive < 2; drive++) {
    205  1.5.4.2  skrll 		drvp = &chp->ch_drive[drive];
    206  1.5.4.2  skrll 		/* If no drive, skip */
    207  1.5.4.2  skrll 		if ((drvp->drive_flags & DRIVE) == 0) {
    208  1.5.4.2  skrll 			mode[drive] = -1;
    209  1.5.4.2  skrll 			continue;
    210  1.5.4.2  skrll 		}
    211  1.5.4.2  skrll 
    212  1.5.4.2  skrll 		if ((drvp->drive_flags & DRIVE_DMA)) {
    213  1.5.4.2  skrll 			/*
    214  1.5.4.2  skrll 			 * Timings will be used for both PIO and DMA,
    215  1.5.4.2  skrll 			 * so adjust DMA mode if needed
    216  1.5.4.2  skrll 			 */
    217  1.5.4.2  skrll 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    218  1.5.4.2  skrll 				drvp->PIO_mode = drvp->DMA_mode + 2;
    219  1.5.4.2  skrll 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    220  1.5.4.2  skrll 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    221  1.5.4.2  skrll 				    drvp->PIO_mode - 2 : 0;
    222  1.5.4.2  skrll 			if (drvp->DMA_mode == 0)
    223  1.5.4.2  skrll 				drvp->PIO_mode = 0;
    224  1.5.4.2  skrll 
    225  1.5.4.2  skrll 			mode[drive] = drvp->DMA_mode + 5;
    226  1.5.4.2  skrll 		} else
    227  1.5.4.2  skrll 			mode[drive] = drvp->PIO_mode;
    228  1.5.4.2  skrll 
    229  1.5.4.2  skrll 		if (drive && mode[0] >= 0 &&
    230  1.5.4.2  skrll 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
    231  1.5.4.2  skrll 			/*
    232  1.5.4.2  skrll 			 * Can't have two drives using different values
    233  1.5.4.2  skrll 			 * for `Address Setup Time'.
    234  1.5.4.2  skrll 			 * Slow down the faster drive to compensate.
    235  1.5.4.2  skrll 			 */
    236  1.5.4.2  skrll 			int d = (opti_tim_as[spd][mode[0]] >
    237  1.5.4.2  skrll 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
    238  1.5.4.2  skrll 
    239  1.5.4.2  skrll 			mode[d] = mode[1-d];
    240  1.5.4.2  skrll 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
    241  1.5.4.2  skrll 			chp->ch_drive[d].DMA_mode = 0;
    242  1.5.4.3  skrll 			s = splbio();
    243  1.5.4.2  skrll 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
    244  1.5.4.3  skrll 			splx(s);
    245  1.5.4.2  skrll 		}
    246  1.5.4.2  skrll 	}
    247  1.5.4.2  skrll 
    248  1.5.4.2  skrll 	for (drive = 0; drive < 2; drive++) {
    249  1.5.4.2  skrll 		int m;
    250  1.5.4.2  skrll 		if ((m = mode[drive]) < 0)
    251  1.5.4.2  skrll 			continue;
    252  1.5.4.2  skrll 
    253  1.5.4.2  skrll 		/* Set the Address Setup Time and select appropriate index */
    254  1.5.4.2  skrll 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
    255  1.5.4.2  skrll 		rv |= OPTI_MISC_INDEX(drive);
    256  1.5.4.2  skrll 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
    257  1.5.4.2  skrll 
    258  1.5.4.2  skrll 		/* Set the pulse width and recovery timing parameters */
    259  1.5.4.2  skrll 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
    260  1.5.4.2  skrll 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
    261  1.5.4.2  skrll 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
    262  1.5.4.2  skrll 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
    263  1.5.4.2  skrll 
    264  1.5.4.2  skrll 		/* Set the Enhanced Mode register appropriately */
    265  1.5.4.2  skrll 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
    266  1.5.4.2  skrll 		rv &= ~OPTI_ENH_MODE_MASK(chp->ch_channel, drive);
    267  1.5.4.2  skrll 		rv |= OPTI_ENH_MODE(chp->ch_channel, drive, opti_tim_em[m]);
    268  1.5.4.2  skrll 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
    269  1.5.4.2  skrll 	}
    270  1.5.4.2  skrll 
    271  1.5.4.2  skrll 	/* Finally, enable the timings */
    272  1.5.4.2  skrll 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
    273  1.5.4.2  skrll }
    274