optiide.c revision 1.7 1 /* $NetBSD: optiide.c,v 1.7 2004/08/14 15:08:06 thorpej Exp $ */
2
3 /*-
4 * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Steve C. Woodford.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 #include <sys/param.h>
40 #include <sys/systm.h>
41
42 #include <dev/pci/pcivar.h>
43 #include <dev/pci/pcidevs.h>
44 #include <dev/pci/pciidereg.h>
45 #include <dev/pci/pciidevar.h>
46 #include <dev/pci/pciide_opti_reg.h>
47
48 static void opti_chip_map(struct pciide_softc*, struct pci_attach_args*);
49 static void opti_setup_channel(struct ata_channel*);
50
51 static int optiide_match(struct device *, struct cfdata *, void *);
52 static void optiide_attach(struct device *, struct device *, void *);
53
54 CFATTACH_DECL(optiide, sizeof(struct pciide_softc),
55 optiide_match, optiide_attach, NULL, NULL);
56
57 static const struct pciide_product_desc pciide_opti_products[] = {
58 { PCI_PRODUCT_OPTI_82C621,
59 0,
60 "OPTi 82c621 PCI IDE controller",
61 opti_chip_map,
62 },
63 { PCI_PRODUCT_OPTI_82C568,
64 0,
65 "OPTi 82c568 (82c621 compatible) PCI IDE controller",
66 opti_chip_map,
67 },
68 { PCI_PRODUCT_OPTI_82D568,
69 0,
70 "OPTi 82d568 (82c621 compatible) PCI IDE controller",
71 opti_chip_map,
72 },
73 { 0,
74 0,
75 NULL,
76 NULL
77 }
78 };
79
80 static int
81 optiide_match(struct device *parent, struct cfdata *match, void *aux)
82 {
83 struct pci_attach_args *pa = aux;
84
85 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_OPTI &&
86 PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
87 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
88 if (pciide_lookup_product(pa->pa_id, pciide_opti_products))
89 return (2);
90 }
91 return (0);
92 }
93
94 static void
95 optiide_attach(struct device *parent, struct device *self, void *aux)
96 {
97 struct pci_attach_args *pa = aux;
98 struct pciide_softc *sc = (struct pciide_softc *)self;
99
100 pciide_common_attach(sc, pa,
101 pciide_lookup_product(pa->pa_id, pciide_opti_products));
102
103 }
104
105 static void
106 opti_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
107 {
108 struct pciide_channel *cp;
109 bus_size_t cmdsize, ctlsize;
110 pcireg_t interface;
111 u_int8_t init_ctrl;
112 int channel;
113
114 if (pciide_chipen(sc, pa) == 0)
115 return;
116
117 aprint_normal("%s: bus-master DMA support present",
118 sc->sc_wdcdev.sc_dev.dv_xname);
119
120 /*
121 * XXXSCW:
122 * There seem to be a couple of buggy revisions/implementations
123 * of the OPTi pciide chipset. This kludge seems to fix one of
124 * the reported problems (PR/11644) but still fails for the
125 * other (PR/13151), although the latter may be due to other
126 * issues too...
127 */
128 if (PCI_REVISION(pa->pa_class) <= 0x12) {
129 aprint_normal(" but disabled due to chip rev. <= 0x12");
130 sc->sc_dma_ok = 0;
131 } else
132 pciide_mapreg_dma(sc, pa);
133
134 aprint_normal("\n");
135
136 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16;
137 sc->sc_wdcdev.PIO_cap = 4;
138 if (sc->sc_dma_ok) {
139 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
140 sc->sc_wdcdev.irqack = pciide_irqack;
141 sc->sc_wdcdev.DMA_cap = 2;
142 }
143 sc->sc_wdcdev.set_modes = opti_setup_channel;
144
145 sc->sc_wdcdev.channels = sc->wdc_chanarray;
146 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
147
148 init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
149 OPTI_REG_INIT_CONTROL);
150
151 interface = PCI_INTERFACE(pa->pa_class);
152
153 wdc_allocate_regs(&sc->sc_wdcdev);
154
155 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
156 cp = &sc->pciide_channels[channel];
157 if (pciide_chansetup(sc, channel, interface) == 0)
158 continue;
159 if (channel == 1 &&
160 (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
161 aprint_normal("%s: %s channel ignored (disabled)\n",
162 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
163 cp->ata_channel.ch_flags |= ATACH_DISABLED;
164 continue;
165 }
166 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
167 pciide_pci_intr);
168 }
169 }
170
171 static void
172 opti_setup_channel(struct ata_channel *chp)
173 {
174 struct ata_drive_datas *drvp;
175 struct pciide_channel *cp = (struct pciide_channel*)chp;
176 struct pciide_softc *sc = (struct pciide_softc *)cp->ata_channel.ch_wdc;
177 int drive, spd;
178 int mode[2];
179 u_int8_t rv, mr;
180
181 /*
182 * The `Delay' and `Address Setup Time' fields of the
183 * Miscellaneous Register are always zero initially.
184 */
185 mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
186 mr &= ~(OPTI_MISC_DELAY_MASK |
187 OPTI_MISC_ADDR_SETUP_MASK |
188 OPTI_MISC_INDEX_MASK);
189
190 /* Prime the control register before setting timing values */
191 opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
192
193 /* Determine the clockrate of the PCIbus the chip is attached to */
194 spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
195 spd &= OPTI_STRAP_PCI_SPEED_MASK;
196
197 /* setup DMA if needed */
198 pciide_channel_dma_setup(cp);
199
200 for (drive = 0; drive < 2; drive++) {
201 drvp = &chp->ch_drive[drive];
202 /* If no drive, skip */
203 if ((drvp->drive_flags & DRIVE) == 0) {
204 mode[drive] = -1;
205 continue;
206 }
207
208 if ((drvp->drive_flags & DRIVE_DMA)) {
209 /*
210 * Timings will be used for both PIO and DMA,
211 * so adjust DMA mode if needed
212 */
213 if (drvp->PIO_mode > (drvp->DMA_mode + 2))
214 drvp->PIO_mode = drvp->DMA_mode + 2;
215 if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
216 drvp->DMA_mode = (drvp->PIO_mode > 2) ?
217 drvp->PIO_mode - 2 : 0;
218 if (drvp->DMA_mode == 0)
219 drvp->PIO_mode = 0;
220
221 mode[drive] = drvp->DMA_mode + 5;
222 } else
223 mode[drive] = drvp->PIO_mode;
224
225 if (drive && mode[0] >= 0 &&
226 (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
227 /*
228 * Can't have two drives using different values
229 * for `Address Setup Time'.
230 * Slow down the faster drive to compensate.
231 */
232 int d = (opti_tim_as[spd][mode[0]] >
233 opti_tim_as[spd][mode[1]]) ? 0 : 1;
234
235 mode[d] = mode[1-d];
236 chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
237 chp->ch_drive[d].DMA_mode = 0;
238 chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
239 }
240 }
241
242 for (drive = 0; drive < 2; drive++) {
243 int m;
244 if ((m = mode[drive]) < 0)
245 continue;
246
247 /* Set the Address Setup Time and select appropriate index */
248 rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
249 rv |= OPTI_MISC_INDEX(drive);
250 opti_write_config(chp, OPTI_REG_MISC, mr | rv);
251
252 /* Set the pulse width and recovery timing parameters */
253 rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
254 rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
255 opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
256 opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
257
258 /* Set the Enhanced Mode register appropriately */
259 rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
260 rv &= ~OPTI_ENH_MODE_MASK(chp->ch_channel, drive);
261 rv |= OPTI_ENH_MODE(chp->ch_channel, drive, opti_tim_em[m]);
262 pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
263 }
264
265 /* Finally, enable the timings */
266 opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
267 }
268