Home | History | Annotate | Line # | Download | only in pci
pccbb.c revision 1.101
      1  1.101   mycroft /*	$NetBSD: pccbb.c,v 1.101 2004/08/11 00:18:20 mycroft Exp $	*/
      2    1.2      haya 
      3    1.1      haya /*
      4   1.21      haya  * Copyright (c) 1998, 1999 and 2000
      5   1.21      haya  *      HAYAKAWA Koichi.  All rights reserved.
      6    1.1      haya  *
      7    1.1      haya  * Redistribution and use in source and binary forms, with or without
      8    1.1      haya  * modification, are permitted provided that the following conditions
      9    1.1      haya  * are met:
     10    1.1      haya  * 1. Redistributions of source code must retain the above copyright
     11    1.1      haya  *    notice, this list of conditions and the following disclaimer.
     12    1.1      haya  * 2. Redistributions in binary form must reproduce the above copyright
     13    1.1      haya  *    notice, this list of conditions and the following disclaimer in the
     14    1.1      haya  *    documentation and/or other materials provided with the distribution.
     15    1.1      haya  * 3. All advertising materials mentioning features or use of this software
     16    1.1      haya  *    must display the following acknowledgement:
     17    1.1      haya  *	This product includes software developed by HAYAKAWA Koichi.
     18    1.1      haya  * 4. The name of the author may not be used to endorse or promote products
     19    1.1      haya  *    derived from this software without specific prior written permission.
     20    1.1      haya  *
     21    1.1      haya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22    1.1      haya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23    1.1      haya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24    1.1      haya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25    1.1      haya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26    1.1      haya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27    1.1      haya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28    1.1      haya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29    1.1      haya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30    1.1      haya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31    1.1      haya  */
     32   1.71     lukem 
     33   1.71     lukem #include <sys/cdefs.h>
     34  1.101   mycroft __KERNEL_RCSID(0, "$NetBSD: pccbb.c,v 1.101 2004/08/11 00:18:20 mycroft Exp $");
     35    1.1      haya 
     36    1.1      haya /*
     37    1.1      haya #define CBB_DEBUG
     38    1.1      haya #define SHOW_REGS
     39    1.1      haya #define PCCBB_PCMCIA_POLL
     40    1.1      haya */
     41   1.16   mycroft /* #define CBB_DEBUG */
     42    1.1      haya 
     43    1.1      haya /*
     44    1.1      haya #define CB_PCMCIA_POLL
     45    1.1      haya #define CB_PCMCIA_POLL_ONLY
     46    1.1      haya #define LEVEL2
     47    1.1      haya */
     48    1.1      haya 
     49    1.1      haya #include <sys/param.h>
     50    1.1      haya #include <sys/systm.h>
     51    1.1      haya #include <sys/kernel.h>
     52    1.1      haya #include <sys/errno.h>
     53    1.1      haya #include <sys/ioctl.h>
     54   1.54  augustss #include <sys/reboot.h>		/* for bootverbose */
     55    1.1      haya #include <sys/syslog.h>
     56    1.1      haya #include <sys/device.h>
     57    1.1      haya #include <sys/malloc.h>
     58   1.55      haya #include <sys/proc.h>
     59    1.1      haya 
     60    1.1      haya #include <machine/intr.h>
     61    1.1      haya #include <machine/bus.h>
     62    1.1      haya 
     63    1.1      haya #include <dev/pci/pcivar.h>
     64    1.1      haya #include <dev/pci/pcireg.h>
     65    1.1      haya #include <dev/pci/pcidevs.h>
     66    1.1      haya 
     67    1.1      haya #include <dev/pci/pccbbreg.h>
     68    1.1      haya 
     69    1.1      haya #include <dev/cardbus/cardslotvar.h>
     70    1.1      haya 
     71    1.1      haya #include <dev/cardbus/cardbusvar.h>
     72    1.1      haya 
     73    1.1      haya #include <dev/pcmcia/pcmciareg.h>
     74    1.1      haya #include <dev/pcmcia/pcmciavar.h>
     75    1.1      haya 
     76    1.1      haya #include <dev/ic/i82365reg.h>
     77    1.1      haya #include <dev/ic/i82365var.h>
     78    1.1      haya #include <dev/pci/pccbbvar.h>
     79    1.1      haya 
     80    1.1      haya #include "locators.h"
     81    1.1      haya 
     82    1.1      haya #ifndef __NetBSD_Version__
     83    1.1      haya struct cfdriver cbb_cd = {
     84   1.22    chopps 	NULL, "cbb", DV_DULL
     85    1.1      haya };
     86    1.1      haya #endif
     87    1.1      haya 
     88   1.73  christos #ifdef CBB_DEBUG
     89    1.1      haya #define DPRINTF(x) printf x
     90    1.1      haya #define STATIC
     91    1.1      haya #else
     92    1.1      haya #define DPRINTF(x)
     93    1.1      haya #define STATIC static
     94    1.1      haya #endif
     95    1.1      haya 
     96   1.55      haya /*
     97   1.55      haya  * DELAY_MS() is a wait millisecond.  It shall use instead of delay()
     98   1.55      haya  * if you want to wait more than 1 ms.
     99   1.55      haya  */
    100   1.55      haya #define DELAY_MS(time, param)						\
    101   1.55      haya     do {								\
    102   1.55      haya 	if (cold == 0) {						\
    103   1.55      haya 	    int tick = (hz*(time))/1000;				\
    104   1.55      haya 									\
    105   1.55      haya 	    if (tick <= 1) {						\
    106   1.55      haya 		tick = 2;						\
    107   1.55      haya 	    }								\
    108   1.66      haya 	    tsleep((void *)(param), PWAIT, "pccbb", tick);		\
    109   1.55      haya 	} else {							\
    110   1.55      haya 	    delay((time)*1000);						\
    111   1.55      haya 	}								\
    112   1.55      haya     } while (0)
    113   1.55      haya 
    114    1.1      haya int pcicbbmatch __P((struct device *, struct cfdata *, void *));
    115    1.1      haya void pccbbattach __P((struct device *, struct device *, void *));
    116    1.1      haya int pccbbintr __P((void *));
    117    1.1      haya static void pci113x_insert __P((void *));
    118   1.21      haya static int pccbbintr_function __P((struct pccbb_softc *));
    119    1.1      haya 
    120    1.1      haya static int pccbb_detect_card __P((struct pccbb_softc *));
    121    1.1      haya 
    122    1.1      haya static void pccbb_pcmcia_write __P((struct pcic_handle *, int, u_int8_t));
    123    1.1      haya static u_int8_t pccbb_pcmcia_read __P((struct pcic_handle *, int));
    124    1.1      haya #define Pcic_read(ph, reg) ((ph)->ph_read((ph), (reg)))
    125    1.1      haya #define Pcic_write(ph, reg, val) ((ph)->ph_write((ph), (reg), (val)))
    126    1.1      haya 
    127    1.1      haya STATIC int cb_reset __P((struct pccbb_softc *));
    128    1.1      haya STATIC int cb_detect_voltage __P((struct pccbb_softc *));
    129    1.1      haya STATIC int cbbprint __P((void *, const char *));
    130    1.1      haya 
    131   1.20      joda static int cb_chipset __P((u_int32_t, int *));
    132   1.22    chopps STATIC void pccbb_pcmcia_attach_setup __P((struct pccbb_softc *,
    133   1.22    chopps     struct pcmciabus_attach_args *));
    134    1.1      haya #if 0
    135    1.1      haya STATIC void pccbb_pcmcia_attach_card __P((struct pcic_handle *));
    136    1.1      haya STATIC void pccbb_pcmcia_detach_card __P((struct pcic_handle *, int));
    137    1.1      haya STATIC void pccbb_pcmcia_deactivate_card __P((struct pcic_handle *));
    138    1.1      haya #endif
    139    1.1      haya 
    140    1.1      haya STATIC int pccbb_ctrl __P((cardbus_chipset_tag_t, int));
    141    1.1      haya STATIC int pccbb_power __P((cardbus_chipset_tag_t, int));
    142   1.22    chopps STATIC int pccbb_cardenable __P((struct pccbb_softc * sc, int function));
    143    1.1      haya #if !rbus
    144   1.22    chopps static int pccbb_io_open __P((cardbus_chipset_tag_t, int, u_int32_t,
    145   1.22    chopps     u_int32_t));
    146    1.1      haya static int pccbb_io_close __P((cardbus_chipset_tag_t, int));
    147   1.22    chopps static int pccbb_mem_open __P((cardbus_chipset_tag_t, int, u_int32_t,
    148   1.22    chopps     u_int32_t));
    149    1.1      haya static int pccbb_mem_close __P((cardbus_chipset_tag_t, int));
    150    1.1      haya #endif /* !rbus */
    151   1.26      haya static void *pccbb_intr_establish __P((struct pccbb_softc *, int irq,
    152   1.22    chopps     int level, int (*ih) (void *), void *sc));
    153   1.26      haya static void pccbb_intr_disestablish __P((struct pccbb_softc *, void *ih));
    154   1.26      haya 
    155   1.26      haya static void *pccbb_cb_intr_establish __P((cardbus_chipset_tag_t, int irq,
    156   1.26      haya     int level, int (*ih) (void *), void *sc));
    157   1.26      haya static void pccbb_cb_intr_disestablish __P((cardbus_chipset_tag_t ct, void *ih));
    158    1.1      haya 
    159    1.1      haya static cardbustag_t pccbb_make_tag __P((cardbus_chipset_tag_t, int, int, int));
    160    1.1      haya static void pccbb_free_tag __P((cardbus_chipset_tag_t, cardbustag_t));
    161   1.22    chopps static cardbusreg_t pccbb_conf_read __P((cardbus_chipset_tag_t, cardbustag_t,
    162   1.22    chopps     int));
    163   1.22    chopps static void pccbb_conf_write __P((cardbus_chipset_tag_t, cardbustag_t, int,
    164   1.22    chopps     cardbusreg_t));
    165    1.1      haya static void pccbb_chipinit __P((struct pccbb_softc *));
    166    1.1      haya 
    167    1.1      haya STATIC int pccbb_pcmcia_mem_alloc __P((pcmcia_chipset_handle_t, bus_size_t,
    168   1.22    chopps     struct pcmcia_mem_handle *));
    169    1.1      haya STATIC void pccbb_pcmcia_mem_free __P((pcmcia_chipset_handle_t,
    170   1.22    chopps     struct pcmcia_mem_handle *));
    171    1.1      haya STATIC int pccbb_pcmcia_mem_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
    172   1.22    chopps     bus_size_t, struct pcmcia_mem_handle *, bus_addr_t *, int *));
    173    1.1      haya STATIC void pccbb_pcmcia_mem_unmap __P((pcmcia_chipset_handle_t, int));
    174    1.1      haya STATIC int pccbb_pcmcia_io_alloc __P((pcmcia_chipset_handle_t, bus_addr_t,
    175   1.22    chopps     bus_size_t, bus_size_t, struct pcmcia_io_handle *));
    176    1.1      haya STATIC void pccbb_pcmcia_io_free __P((pcmcia_chipset_handle_t,
    177   1.22    chopps     struct pcmcia_io_handle *));
    178    1.1      haya STATIC int pccbb_pcmcia_io_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
    179   1.22    chopps     bus_size_t, struct pcmcia_io_handle *, int *));
    180    1.1      haya STATIC void pccbb_pcmcia_io_unmap __P((pcmcia_chipset_handle_t, int));
    181    1.1      haya STATIC void *pccbb_pcmcia_intr_establish __P((pcmcia_chipset_handle_t,
    182   1.22    chopps     struct pcmcia_function *, int, int (*)(void *), void *));
    183   1.22    chopps STATIC void pccbb_pcmcia_intr_disestablish __P((pcmcia_chipset_handle_t,
    184   1.22    chopps     void *));
    185    1.1      haya STATIC void pccbb_pcmcia_socket_enable __P((pcmcia_chipset_handle_t));
    186    1.1      haya STATIC void pccbb_pcmcia_socket_disable __P((pcmcia_chipset_handle_t));
    187  1.101   mycroft STATIC void pccbb_pcmcia_socket_settype __P((pcmcia_chipset_handle_t, int));
    188    1.1      haya STATIC int pccbb_pcmcia_card_detect __P((pcmcia_chipset_handle_t pch));
    189    1.1      haya 
    190    1.1      haya static void pccbb_pcmcia_do_io_map __P((struct pcic_handle *, int));
    191   1.91    briggs static int pccbb_pcmcia_wait_ready __P((struct pcic_handle *));
    192    1.1      haya static void pccbb_pcmcia_do_mem_map __P((struct pcic_handle *, int));
    193   1.25     enami static void pccbb_powerhook __P((int, void *));
    194    1.1      haya 
    195   1.32     enami /* bus-space allocation and deallocation functions */
    196    1.1      haya #if rbus
    197    1.1      haya 
    198    1.1      haya static int pccbb_rbus_cb_space_alloc __P((cardbus_chipset_tag_t, rbus_tag_t,
    199   1.22    chopps     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
    200   1.22    chopps     int flags, bus_addr_t * addrp, bus_space_handle_t * bshp));
    201    1.1      haya static int pccbb_rbus_cb_space_free __P((cardbus_chipset_tag_t, rbus_tag_t,
    202   1.22    chopps     bus_space_handle_t, bus_size_t));
    203    1.1      haya 
    204    1.1      haya #endif /* rbus */
    205    1.1      haya 
    206    1.1      haya #if rbus
    207    1.1      haya 
    208   1.22    chopps static int pccbb_open_win __P((struct pccbb_softc *, bus_space_tag_t,
    209   1.22    chopps     bus_addr_t, bus_size_t, bus_space_handle_t, int flags));
    210   1.22    chopps static int pccbb_close_win __P((struct pccbb_softc *, bus_space_tag_t,
    211   1.22    chopps     bus_space_handle_t, bus_size_t));
    212   1.27   thorpej static int pccbb_winlist_insert __P((struct pccbb_win_chain_head *, bus_addr_t,
    213   1.22    chopps     bus_size_t, bus_space_handle_t, int));
    214   1.27   thorpej static int pccbb_winlist_delete __P((struct pccbb_win_chain_head *,
    215   1.22    chopps     bus_space_handle_t, bus_size_t));
    216    1.1      haya static void pccbb_winset __P((bus_addr_t align, struct pccbb_softc *,
    217   1.22    chopps     bus_space_tag_t));
    218    1.1      haya void pccbb_winlist_show(struct pccbb_win_chain *);
    219    1.1      haya 
    220    1.1      haya #endif /* rbus */
    221    1.1      haya 
    222    1.1      haya /* for config_defer */
    223    1.1      haya static void pccbb_pci_callback __P((struct device *));
    224    1.1      haya 
    225    1.1      haya #if defined SHOW_REGS
    226   1.22    chopps static void cb_show_regs __P((pci_chipset_tag_t pc, pcitag_t tag,
    227   1.22    chopps     bus_space_tag_t memt, bus_space_handle_t memh));
    228    1.1      haya #endif
    229    1.1      haya 
    230   1.79   thorpej CFATTACH_DECL(cbb_pci, sizeof(struct pccbb_softc),
    231   1.82   thorpej     pcicbbmatch, pccbbattach, NULL, NULL);
    232    1.1      haya 
    233    1.1      haya static struct pcmcia_chip_functions pccbb_pcmcia_funcs = {
    234   1.22    chopps 	pccbb_pcmcia_mem_alloc,
    235   1.22    chopps 	pccbb_pcmcia_mem_free,
    236   1.22    chopps 	pccbb_pcmcia_mem_map,
    237   1.22    chopps 	pccbb_pcmcia_mem_unmap,
    238   1.22    chopps 	pccbb_pcmcia_io_alloc,
    239   1.22    chopps 	pccbb_pcmcia_io_free,
    240   1.22    chopps 	pccbb_pcmcia_io_map,
    241   1.22    chopps 	pccbb_pcmcia_io_unmap,
    242   1.22    chopps 	pccbb_pcmcia_intr_establish,
    243   1.22    chopps 	pccbb_pcmcia_intr_disestablish,
    244   1.22    chopps 	pccbb_pcmcia_socket_enable,
    245   1.22    chopps 	pccbb_pcmcia_socket_disable,
    246  1.101   mycroft 	pccbb_pcmcia_socket_settype,
    247   1.22    chopps 	pccbb_pcmcia_card_detect
    248    1.1      haya };
    249    1.1      haya 
    250    1.1      haya #if rbus
    251    1.1      haya static struct cardbus_functions pccbb_funcs = {
    252   1.22    chopps 	pccbb_rbus_cb_space_alloc,
    253   1.22    chopps 	pccbb_rbus_cb_space_free,
    254   1.26      haya 	pccbb_cb_intr_establish,
    255   1.26      haya 	pccbb_cb_intr_disestablish,
    256   1.22    chopps 	pccbb_ctrl,
    257   1.22    chopps 	pccbb_power,
    258   1.22    chopps 	pccbb_make_tag,
    259   1.22    chopps 	pccbb_free_tag,
    260   1.22    chopps 	pccbb_conf_read,
    261   1.22    chopps 	pccbb_conf_write,
    262    1.1      haya };
    263    1.1      haya #else
    264    1.1      haya static struct cardbus_functions pccbb_funcs = {
    265   1.22    chopps 	pccbb_ctrl,
    266   1.22    chopps 	pccbb_power,
    267   1.22    chopps 	pccbb_mem_open,
    268   1.22    chopps 	pccbb_mem_close,
    269   1.22    chopps 	pccbb_io_open,
    270   1.22    chopps 	pccbb_io_close,
    271   1.26      haya 	pccbb_cb_intr_establish,
    272   1.26      haya 	pccbb_cb_intr_disestablish,
    273   1.22    chopps 	pccbb_make_tag,
    274   1.22    chopps 	pccbb_conf_read,
    275   1.22    chopps 	pccbb_conf_write,
    276    1.1      haya };
    277    1.1      haya #endif
    278    1.1      haya 
    279    1.1      haya int
    280    1.1      haya pcicbbmatch(parent, match, aux)
    281   1.22    chopps 	struct device *parent;
    282   1.22    chopps 	struct cfdata *match;
    283   1.22    chopps 	void *aux;
    284    1.1      haya {
    285   1.22    chopps 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    286    1.1      haya 
    287   1.22    chopps 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    288   1.22    chopps 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_CARDBUS &&
    289   1.22    chopps 	    PCI_INTERFACE(pa->pa_class) == 0) {
    290   1.22    chopps 		return 1;
    291   1.22    chopps 	}
    292    1.1      haya 
    293   1.22    chopps 	return 0;
    294    1.1      haya }
    295    1.1      haya 
    296    1.1      haya #define MAKEID(vendor, prod) (((vendor) << PCI_VENDOR_SHIFT) \
    297    1.1      haya                               | ((prod) << PCI_PRODUCT_SHIFT))
    298    1.1      haya 
    299   1.60  jdolecek const struct yenta_chipinfo {
    300   1.22    chopps 	pcireg_t yc_id;		       /* vendor tag | product tag */
    301   1.22    chopps 	int yc_chiptype;
    302   1.22    chopps 	int yc_flags;
    303    1.1      haya } yc_chipsets[] = {
    304   1.22    chopps 	/* Texas Instruments chips */
    305   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1130), CB_TI113X,
    306   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    307   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1131), CB_TI113X,
    308   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    309   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1250), CB_TI125X,
    310   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    311   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1220), CB_TI12XX,
    312   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    313   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1221), CB_TI12XX,
    314   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    315   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1225), CB_TI12XX,
    316   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    317   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251), CB_TI125X,
    318   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    319   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251B), CB_TI125X,
    320   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    321   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1211), CB_TI12XX,
    322   1.64     soren 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    323   1.64     soren 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1410), CB_TI12XX,
    324   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    325   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1420), CB_TI12XX,
    326   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    327   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1450), CB_TI125X,
    328   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    329   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1451), CB_TI12XX,
    330   1.84    martin 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    331   1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1520), CB_TI12XX,
    332   1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    333   1.84    martin 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4410YENTA), CB_TI12XX,
    334   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    335   1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4520YENTA), CB_TI12XX,
    336   1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    337   1.22    chopps 
    338   1.22    chopps 	/* Ricoh chips */
    339   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C475), CB_RX5C47X,
    340   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    341   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_RL5C476), CB_RX5C47X,
    342   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    343   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C477), CB_RX5C47X,
    344   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    345   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C478), CB_RX5C47X,
    346   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    347   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C465), CB_RX5C46X,
    348   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    349   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C466), CB_RX5C46X,
    350   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    351   1.22    chopps 
    352   1.22    chopps 	/* Toshiba products */
    353   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95),
    354   1.22    chopps 	    CB_TOPIC95, PCCBB_PCMCIA_MEM_32},
    355   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95B),
    356   1.22    chopps 	    CB_TOPIC95B, PCCBB_PCMCIA_MEM_32},
    357   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC97),
    358   1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    359   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC100),
    360   1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    361   1.22    chopps 
    362   1.22    chopps 	/* Cirrus Logic products */
    363   1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6832),
    364   1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    365   1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6833),
    366   1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    367    1.1      haya 
    368   1.22    chopps 	/* sentinel, or Generic chip */
    369   1.22    chopps 	{ 0 /* null id */ , CB_UNKNOWN, PCCBB_PCMCIA_MEM_32},
    370    1.1      haya };
    371    1.1      haya 
    372    1.1      haya static int
    373   1.20      joda cb_chipset(pci_id, flagp)
    374   1.22    chopps 	u_int32_t pci_id;
    375   1.22    chopps 	int *flagp;
    376    1.1      haya {
    377   1.60  jdolecek 	const struct yenta_chipinfo *yc;
    378    1.1      haya 
    379   1.35     enami 	/* Loop over except the last default entry. */
    380   1.35     enami 	for (yc = yc_chipsets; yc < yc_chipsets +
    381   1.35     enami 	    sizeof(yc_chipsets) / sizeof(yc_chipsets[0]) - 1; yc++)
    382   1.39    kleink 		if (pci_id == yc->yc_id)
    383   1.35     enami 			break;
    384    1.1      haya 
    385   1.35     enami 	if (flagp != NULL)
    386   1.35     enami 		*flagp = yc->yc_flags;
    387    1.1      haya 
    388   1.35     enami 	return (yc->yc_chiptype);
    389    1.1      haya }
    390    1.1      haya 
    391   1.14      joda static void
    392   1.14      joda pccbb_shutdown(void *arg)
    393   1.14      joda {
    394   1.22    chopps 	struct pccbb_softc *sc = arg;
    395   1.22    chopps 	pcireg_t command;
    396   1.22    chopps 
    397   1.22    chopps 	DPRINTF(("%s: shutdown\n", sc->sc_dev.dv_xname));
    398   1.47      haya 
    399   1.49      haya 	/*
    400   1.49      haya 	 * turn off power
    401   1.49      haya 	 *
    402   1.49      haya 	 * XXX - do not turn off power if chipset is TI 113X because
    403   1.49      haya 	 * only TI 1130 with PowerMac 2400 hangs in pccbb_power().
    404   1.49      haya 	 */
    405   1.49      haya 	if (sc->sc_chipset != CB_TI113X) {
    406   1.49      haya 		pccbb_power((cardbus_chipset_tag_t)sc,
    407   1.49      haya 		    CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    408   1.49      haya 	}
    409   1.47      haya 
    410   1.22    chopps 	bus_space_write_4(sc->sc_base_memt, sc->sc_base_memh, CB_SOCKET_MASK,
    411   1.22    chopps 	    0);
    412   1.22    chopps 
    413   1.22    chopps 	command = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    414   1.22    chopps 
    415   1.22    chopps 	command &= ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    416   1.22    chopps 	    PCI_COMMAND_MASTER_ENABLE);
    417   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
    418    1.1      haya 
    419   1.14      joda }
    420    1.1      haya 
    421    1.1      haya void
    422    1.1      haya pccbbattach(parent, self, aux)
    423   1.22    chopps 	struct device *parent;
    424   1.22    chopps 	struct device *self;
    425   1.22    chopps 	void *aux;
    426   1.22    chopps {
    427   1.22    chopps 	struct pccbb_softc *sc = (void *)self;
    428   1.22    chopps 	struct pci_attach_args *pa = aux;
    429   1.22    chopps 	pci_chipset_tag_t pc = pa->pa_pc;
    430   1.43     jhawk 	pcireg_t busreg, reg, sock_base;
    431   1.22    chopps 	bus_addr_t sockbase;
    432   1.22    chopps 	char devinfo[256];
    433   1.22    chopps 	int flags;
    434   1.70      haya 	int pwrmgt_offs;
    435   1.22    chopps 
    436   1.88  nakayama #ifdef __HAVE_PCCBB_ATTACH_HOOK
    437   1.88  nakayama 	pccbb_attach_hook(parent, self, pa);
    438   1.88  nakayama #endif
    439   1.88  nakayama 
    440   1.22    chopps 	sc->sc_chipset = cb_chipset(pa->pa_id, &flags);
    441   1.22    chopps 
    442   1.97    itojun 	pci_devinfo(pa->pa_id, 0, 0, devinfo, sizeof(devinfo));
    443   1.22    chopps 	printf(": %s (rev. 0x%02x)", devinfo, PCI_REVISION(pa->pa_class));
    444   1.20      joda #ifdef CBB_DEBUG
    445   1.22    chopps 	printf(" (chipflags %x)", flags);
    446   1.20      joda #endif
    447   1.22    chopps 	printf("\n");
    448    1.1      haya 
    449   1.27   thorpej 	TAILQ_INIT(&sc->sc_memwindow);
    450   1.27   thorpej 	TAILQ_INIT(&sc->sc_iowindow);
    451   1.27   thorpej 
    452    1.1      haya #if rbus
    453   1.22    chopps 	sc->sc_rbus_iot = rbus_pccbb_parent_io(pa);
    454   1.22    chopps 	sc->sc_rbus_memt = rbus_pccbb_parent_mem(pa);
    455   1.65       mcr 
    456   1.65       mcr #if 0
    457   1.65       mcr 	printf("pa->pa_memt: %08x vs rbus_mem->rb_bt: %08x\n",
    458   1.65       mcr 	       pa->pa_memt, sc->sc_rbus_memt->rb_bt);
    459   1.65       mcr #endif
    460    1.1      haya #endif /* rbus */
    461    1.1      haya 
    462   1.88  nakayama 	sc->sc_flags &= ~CBB_MEMHMAPPED;
    463    1.1      haya 
    464   1.70      haya 	/* power management: set D0 state */
    465   1.70      haya 	sc->sc_pwrmgt_offs = 0;
    466   1.70      haya 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    467   1.70      haya 	    &pwrmgt_offs, 0)) {
    468   1.85   tsutsui 		reg = pci_conf_read(pc, pa->pa_tag, pwrmgt_offs + PCI_PMCSR);
    469   1.70      haya 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
    470   1.70      haya 		    reg & 0x100 /* PCI_PMCSR_PME_EN */) {
    471   1.70      haya 			reg &= ~PCI_PMCSR_STATE_MASK;
    472   1.70      haya 			reg |= PCI_PMCSR_STATE_D0;
    473   1.70      haya 			reg &= ~(0x100 /* PCI_PMCSR_PME_EN */);
    474   1.85   tsutsui 			pci_conf_write(pc, pa->pa_tag,
    475   1.85   tsutsui 			    pwrmgt_offs + PCI_PMCSR, reg);
    476   1.70      haya 		}
    477   1.70      haya 
    478   1.70      haya 		sc->sc_pwrmgt_offs = pwrmgt_offs;
    479   1.70      haya 	}
    480   1.70      haya 
    481   1.22    chopps 	/*
    482   1.22    chopps 	 * MAP socket registers and ExCA registers on memory-space
    483   1.22    chopps 	 * When no valid address is set on socket base registers (on pci
    484   1.22    chopps 	 * config space), get it not polite way.
    485   1.22    chopps 	 */
    486   1.22    chopps 	sock_base = pci_conf_read(pc, pa->pa_tag, PCI_SOCKBASE);
    487   1.22    chopps 
    488   1.22    chopps 	if (PCI_MAPREG_MEM_ADDR(sock_base) >= 0x100000 &&
    489   1.22    chopps 	    PCI_MAPREG_MEM_ADDR(sock_base) != 0xfffffff0) {
    490   1.22    chopps 		/* The address must be valid. */
    491   1.22    chopps 		if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_MEM, 0,
    492   1.22    chopps 		    &sc->sc_base_memt, &sc->sc_base_memh, &sockbase, NULL)) {
    493   1.94  christos 			printf("%s: can't map socket base address 0x%lx\n",
    494   1.94  christos 			    sc->sc_dev.dv_xname, (unsigned long)sock_base);
    495   1.22    chopps 			/*
    496   1.22    chopps 			 * I think it's funny: socket base registers must be
    497   1.22    chopps 			 * mapped on memory space, but ...
    498   1.22    chopps 			 */
    499   1.22    chopps 			if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_IO,
    500   1.22    chopps 			    0, &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
    501   1.22    chopps 			    NULL)) {
    502   1.22    chopps 				printf("%s: can't map socket base address"
    503   1.22    chopps 				    " 0x%lx: io mode\n", sc->sc_dev.dv_xname,
    504   1.63       jmc 				    (unsigned long)sockbase);
    505   1.22    chopps 				/* give up... allocate reg space via rbus. */
    506   1.22    chopps 				pci_conf_write(pc, pa->pa_tag, PCI_SOCKBASE, 0);
    507   1.88  nakayama 			} else
    508   1.88  nakayama 				sc->sc_flags |= CBB_MEMHMAPPED;
    509   1.22    chopps 		} else {
    510   1.22    chopps 			DPRINTF(("%s: socket base address 0x%lx\n",
    511   1.94  christos 			    sc->sc_dev.dv_xname, (unsigned long)sockbase));
    512   1.88  nakayama 			sc->sc_flags |= CBB_MEMHMAPPED;
    513   1.22    chopps 		}
    514   1.22    chopps 	}
    515    1.1      haya 
    516   1.22    chopps 	sc->sc_mem_start = 0;	       /* XXX */
    517   1.22    chopps 	sc->sc_mem_end = 0xffffffff;   /* XXX */
    518    1.1      haya 
    519   1.22    chopps 	/*
    520   1.22    chopps 	 * When interrupt isn't routed correctly, give up probing cbb and do
    521   1.22    chopps 	 * not kill pcic-compatible port.
    522   1.22    chopps 	 */
    523   1.22    chopps 	if ((0 == pa->pa_intrline) || (255 == pa->pa_intrline)) {
    524   1.23       cgd     		printf("%s: NOT USED because of unconfigured interrupt\n",
    525   1.22    chopps 		    sc->sc_dev.dv_xname);
    526   1.22    chopps 		return;
    527   1.22    chopps 	}
    528    1.1      haya 
    529   1.22    chopps 	busreg = pci_conf_read(pc, pa->pa_tag, PCI_BUSNUM);
    530    1.4      haya 
    531   1.22    chopps 	/* pccbb_machdep.c end */
    532    1.1      haya 
    533    1.1      haya #if defined CBB_DEBUG
    534   1.22    chopps 	{
    535   1.22    chopps 		static char *intrname[5] = { "NON", "A", "B", "C", "D" };
    536   1.23       cgd 		printf("%s: intrpin %s, intrtag %d\n", sc->sc_dev.dv_xname,
    537   1.23       cgd 		    intrname[pa->pa_intrpin], pa->pa_intrline);
    538   1.22    chopps 	}
    539    1.1      haya #endif
    540    1.1      haya 
    541   1.22    chopps 	/* setup softc */
    542   1.22    chopps 	sc->sc_pc = pc;
    543   1.22    chopps 	sc->sc_iot = pa->pa_iot;
    544   1.22    chopps 	sc->sc_memt = pa->pa_memt;
    545   1.22    chopps 	sc->sc_dmat = pa->pa_dmat;
    546   1.22    chopps 	sc->sc_tag = pa->pa_tag;
    547   1.22    chopps 	sc->sc_function = pa->pa_function;
    548   1.58   minoura 	sc->sc_sockbase = sock_base;
    549   1.58   minoura 	sc->sc_busnum = busreg;
    550   1.22    chopps 
    551   1.51  sommerfe 	memcpy(&sc->sc_pa, pa, sizeof(*pa));
    552    1.1      haya 
    553   1.22    chopps 	sc->sc_pcmcia_flags = flags;   /* set PCMCIA facility */
    554    1.1      haya 
    555   1.22    chopps 	shutdownhook_establish(pccbb_shutdown, sc);
    556    1.4      haya 
    557   1.43     jhawk 	/* Disable legacy register mapping. */
    558   1.43     jhawk 	switch (sc->sc_chipset) {
    559   1.43     jhawk 	case CB_RX5C46X:	       /* fallthrough */
    560   1.43     jhawk #if 0
    561   1.44     jhawk 	/* The RX5C47X-series requires writes to the PCI_LEGACY register. */
    562   1.43     jhawk 	case CB_RX5C47X:
    563   1.43     jhawk #endif
    564   1.43     jhawk 		/*
    565   1.44     jhawk 		 * The legacy pcic io-port on Ricoh RX5C46X CardBus bridges
    566   1.44     jhawk 		 * cannot be disabled by substituting 0 into PCI_LEGACY
    567   1.44     jhawk 		 * register.  Ricoh CardBus bridges have special bits on Bridge
    568   1.44     jhawk 		 * control reg (addr 0x3e on PCI config space).
    569   1.43     jhawk 		 */
    570   1.43     jhawk 		reg = pci_conf_read(pc, pa->pa_tag, PCI_BCR_INTR);
    571   1.43     jhawk 		reg &= ~(CB_BCRI_RL_3E0_ENA | CB_BCRI_RL_3E2_ENA);
    572   1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_BCR_INTR, reg);
    573   1.43     jhawk 		break;
    574   1.43     jhawk 
    575   1.43     jhawk 	default:
    576   1.43     jhawk 		/* XXX I don't know proper way to kill legacy I/O. */
    577   1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_LEGACY, 0x0);
    578   1.43     jhawk 		break;
    579   1.43     jhawk 	}
    580   1.43     jhawk 
    581   1.22    chopps 	config_defer(self, pccbb_pci_callback);
    582    1.1      haya }
    583    1.1      haya 
    584   1.26      haya 
    585   1.26      haya 
    586   1.26      haya 
    587   1.26      haya /*
    588   1.26      haya  * static void pccbb_pci_callback(struct device *self)
    589   1.26      haya  *
    590   1.26      haya  *   The actual attach routine: get memory space for YENTA register
    591   1.26      haya  *   space, setup YENTA register and route interrupt.
    592   1.26      haya  *
    593   1.26      haya  *   This function should be deferred because this device may obtain
    594   1.26      haya  *   memory space dynamically.  This function must avoid obtaining
    595   1.43     jhawk  *   memory area which has already kept for another device.
    596   1.26      haya  */
    597    1.1      haya static void
    598    1.1      haya pccbb_pci_callback(self)
    599   1.22    chopps 	struct device *self;
    600    1.1      haya {
    601   1.22    chopps 	struct pccbb_softc *sc = (void *)self;
    602   1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    603   1.22    chopps 	pci_intr_handle_t ih;
    604   1.22    chopps 	const char *intrstr = NULL;
    605   1.22    chopps 	bus_addr_t sockbase;
    606   1.22    chopps 	struct cbslot_attach_args cba;
    607   1.22    chopps 	struct pcmciabus_attach_args paa;
    608   1.22    chopps 	struct cardslot_attach_args caa;
    609   1.22    chopps 	struct cardslot_softc *csc;
    610    1.1      haya 
    611   1.88  nakayama 	if (!(sc->sc_flags & CBB_MEMHMAPPED)) {
    612   1.22    chopps 		/* The socket registers aren't mapped correctly. */
    613    1.1      haya #if rbus
    614   1.22    chopps 		if (rbus_space_alloc(sc->sc_rbus_memt, 0, 0x1000, 0x0fff,
    615   1.22    chopps 		    (sc->sc_chipset == CB_RX5C47X
    616   1.22    chopps 		    || sc->sc_chipset == CB_TI113X) ? 0x10000 : 0x1000,
    617   1.22    chopps 		    0, &sockbase, &sc->sc_base_memh)) {
    618   1.22    chopps 			return;
    619   1.22    chopps 		}
    620   1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    621   1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    622   1.94  christos 		DPRINTF(("%s: CardBus resister address 0x%lx -> 0x%lx\n",
    623   1.94  christos 		    sc->sc_dev.dv_xname, (unsigned long)sockbase,
    624   1.94  christos 		    (unsigned long)pci_conf_read(pc, sc->sc_tag,
    625   1.22    chopps 		    PCI_SOCKBASE)));
    626    1.1      haya #else
    627   1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    628    1.1      haya #if !defined CBB_PCI_BASE
    629    1.1      haya #define CBB_PCI_BASE 0x20000000
    630    1.1      haya #endif
    631   1.22    chopps 		if (bus_space_alloc(sc->sc_base_memt, CBB_PCI_BASE, 0xffffffff,
    632   1.22    chopps 		    0x1000, 0x1000, 0, 0, &sockbase, &sc->sc_base_memh)) {
    633   1.22    chopps 			/* cannot allocate memory space */
    634   1.22    chopps 			return;
    635   1.22    chopps 		}
    636   1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    637   1.94  christos 		DPRINTF(("%s: CardBus resister address 0x%lx -> 0x%lx\n",
    638   1.94  christos 		    sc->sc_dev.dv_xname, (unsigned long)sock_base,
    639   1.94  christos 		    (unsigned long)pci_conf_read(pc,
    640   1.22    chopps 		    sc->sc_tag, PCI_SOCKBASE)));
    641   1.69      haya 		sc->sc_sockbase = sockbase;
    642    1.1      haya #endif
    643   1.88  nakayama 		sc->sc_flags |= CBB_MEMHMAPPED;
    644   1.22    chopps 	}
    645   1.19      haya 
    646   1.32     enami 	/* bus bridge initialization */
    647   1.22    chopps 	pccbb_chipinit(sc);
    648    1.1      haya 
    649   1.38      haya 	/* clear data structure for child device interrupt handlers */
    650   1.80      haya 	LIST_INIT(&sc->sc_pil);
    651   1.38      haya 	sc->sc_pil_intr_enable = 1;
    652   1.38      haya 
    653   1.22    chopps 	/* Map and establish the interrupt. */
    654   1.51  sommerfe 	if (pci_intr_map(&sc->sc_pa, &ih)) {
    655   1.22    chopps 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    656   1.22    chopps 		return;
    657   1.22    chopps 	}
    658   1.22    chopps 	intrstr = pci_intr_string(pc, ih);
    659   1.41      haya 
    660   1.41      haya 	/*
    661   1.41      haya 	 * XXX pccbbintr should be called under the priority lower
    662   1.41      haya 	 * than any other hard interrputs.
    663   1.41      haya 	 */
    664   1.22    chopps 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, pccbbintr, sc);
    665    1.1      haya 
    666   1.22    chopps 	if (sc->sc_ih == NULL) {
    667   1.22    chopps 		printf("%s: couldn't establish interrupt", sc->sc_dev.dv_xname);
    668   1.22    chopps 		if (intrstr != NULL) {
    669   1.22    chopps 			printf(" at %s", intrstr);
    670   1.22    chopps 		}
    671   1.22    chopps 		printf("\n");
    672   1.22    chopps 		return;
    673   1.22    chopps 	}
    674    1.1      haya 
    675   1.22    chopps 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    676   1.25     enami 	powerhook_establish(pccbb_powerhook, sc);
    677    1.1      haya 
    678   1.22    chopps 	{
    679   1.69      haya 		u_int32_t sockstat;
    680   1.69      haya 
    681   1.69      haya 		sockstat = bus_space_read_4(sc->sc_base_memt,
    682   1.69      haya 		    sc->sc_base_memh, CB_SOCKET_STAT);
    683   1.22    chopps 		if (0 == (sockstat & CB_SOCKET_STAT_CD)) {
    684   1.22    chopps 			sc->sc_flags |= CBB_CARDEXIST;
    685   1.22    chopps 		}
    686   1.22    chopps 	}
    687    1.1      haya 
    688   1.22    chopps 	/*
    689   1.22    chopps 	 * attach cardbus
    690   1.22    chopps 	 */
    691   1.98   mycroft 	{
    692   1.22    chopps 		pcireg_t busreg = pci_conf_read(pc, sc->sc_tag, PCI_BUSNUM);
    693   1.22    chopps 		pcireg_t bhlc = pci_conf_read(pc, sc->sc_tag, PCI_BHLC_REG);
    694   1.22    chopps 
    695   1.32     enami 		/* initialize cbslot_attach */
    696   1.22    chopps 		cba.cba_busname = "cardbus";
    697   1.22    chopps 		cba.cba_iot = sc->sc_iot;
    698   1.22    chopps 		cba.cba_memt = sc->sc_memt;
    699   1.22    chopps 		cba.cba_dmat = sc->sc_dmat;
    700   1.22    chopps 		cba.cba_bus = (busreg >> 8) & 0x0ff;
    701   1.22    chopps 		cba.cba_cc = (void *)sc;
    702   1.22    chopps 		cba.cba_cf = &pccbb_funcs;
    703   1.51  sommerfe 		cba.cba_intrline = sc->sc_pa.pa_intrline;
    704    1.1      haya 
    705    1.1      haya #if rbus
    706   1.22    chopps 		cba.cba_rbus_iot = sc->sc_rbus_iot;
    707   1.22    chopps 		cba.cba_rbus_memt = sc->sc_rbus_memt;
    708    1.1      haya #endif
    709    1.1      haya 
    710   1.22    chopps 		cba.cba_cacheline = PCI_CACHELINE(bhlc);
    711   1.22    chopps 		cba.cba_lattimer = PCI_CB_LATENCY(busreg);
    712    1.1      haya 
    713   1.52  augustss 		if (bootverbose) {
    714   1.52  augustss 			printf("%s: cacheline 0x%x lattimer 0x%x\n",
    715   1.52  augustss 			    sc->sc_dev.dv_xname, cba.cba_cacheline,
    716   1.52  augustss 			    cba.cba_lattimer);
    717   1.52  augustss 			printf("%s: bhlc 0x%x lscp 0x%x\n",
    718   1.52  augustss 			    sc->sc_dev.dv_xname, bhlc, busreg);
    719   1.52  augustss 		}
    720    1.1      haya #if defined SHOW_REGS
    721   1.22    chopps 		cb_show_regs(sc->sc_pc, sc->sc_tag, sc->sc_base_memt,
    722   1.22    chopps 		    sc->sc_base_memh);
    723    1.1      haya #endif
    724   1.22    chopps 	}
    725    1.1      haya 
    726   1.22    chopps 	pccbb_pcmcia_attach_setup(sc, &paa);
    727   1.22    chopps 	caa.caa_cb_attach = NULL;
    728   1.98   mycroft 	if (cba.cba_bus == 0)
    729   1.98   mycroft 		printf("%s: secondary bus number uninitialized; try PCIBIOS_BUS_FIXUP\n", sc->sc_dev.dv_xname);
    730   1.98   mycroft 	else
    731   1.22    chopps 		caa.caa_cb_attach = &cba;
    732   1.22    chopps 	caa.caa_16_attach = &paa;
    733   1.22    chopps 	caa.caa_ph = &sc->sc_pcmcia_h;
    734    1.1      haya 
    735   1.22    chopps 	if (NULL != (csc = (void *)config_found(self, &caa, cbbprint))) {
    736   1.22    chopps 		DPRINTF(("pccbbattach: found cardslot\n"));
    737   1.22    chopps 		sc->sc_csc = csc;
    738   1.22    chopps 	}
    739    1.1      haya 
    740   1.22    chopps 	return;
    741    1.1      haya }
    742    1.1      haya 
    743   1.26      haya 
    744   1.26      haya 
    745   1.26      haya 
    746   1.26      haya 
    747   1.26      haya /*
    748   1.26      haya  * static void pccbb_chipinit(struct pccbb_softc *sc)
    749   1.26      haya  *
    750   1.32     enami  *   This function initialize YENTA chip registers listed below:
    751   1.26      haya  *     1) PCI command reg,
    752   1.26      haya  *     2) PCI and CardBus latency timer,
    753   1.43     jhawk  *     3) route PCI interrupt,
    754   1.43     jhawk  *     4) close all memory and io windows.
    755   1.69      haya  *     5) turn off bus power.
    756   1.69      haya  *     6) card detect interrupt on.
    757   1.69      haya  *     7) clear interrupt
    758   1.26      haya  */
    759    1.1      haya static void
    760    1.1      haya pccbb_chipinit(sc)
    761   1.22    chopps 	struct pccbb_softc *sc;
    762    1.1      haya {
    763   1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    764   1.22    chopps 	pcitag_t tag = sc->sc_tag;
    765   1.69      haya 	bus_space_tag_t bmt = sc->sc_base_memt;
    766   1.69      haya 	bus_space_handle_t bmh = sc->sc_base_memh;
    767   1.30   mycroft 	pcireg_t reg;
    768   1.22    chopps 
    769   1.22    chopps 	/*
    770   1.22    chopps 	 * Set PCI command reg.
    771   1.22    chopps 	 * Some laptop's BIOSes (i.e. TICO) do not enable CardBus chip.
    772   1.22    chopps 	 */
    773   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    774   1.30   mycroft 	/* I believe it is harmless. */
    775   1.30   mycroft 	reg |= (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    776   1.30   mycroft 	    PCI_COMMAND_MASTER_ENABLE);
    777   1.30   mycroft 	pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, reg);
    778    1.1      haya 
    779   1.22    chopps 	/*
    780   1.30   mycroft 	 * Set CardBus latency timer.
    781   1.22    chopps 	 */
    782   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_CB_LSCP_REG);
    783   1.30   mycroft 	if (PCI_CB_LATENCY(reg) < 0x20) {
    784   1.30   mycroft 		reg &= ~(PCI_CB_LATENCY_MASK << PCI_CB_LATENCY_SHIFT);
    785   1.30   mycroft 		reg |= (0x20 << PCI_CB_LATENCY_SHIFT);
    786   1.30   mycroft 		pci_conf_write(pc, tag, PCI_CB_LSCP_REG, reg);
    787   1.22    chopps 	}
    788   1.30   mycroft 	DPRINTF(("CardBus latency timer 0x%x (%x)\n",
    789   1.30   mycroft 	    PCI_CB_LATENCY(reg), pci_conf_read(pc, tag, PCI_CB_LSCP_REG)));
    790    1.1      haya 
    791   1.22    chopps 	/*
    792   1.30   mycroft 	 * Set PCI latency timer.
    793   1.22    chopps 	 */
    794   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    795   1.30   mycroft 	if (PCI_LATTIMER(reg) < 0x10) {
    796   1.30   mycroft 		reg &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
    797   1.30   mycroft 		reg |= (0x10 << PCI_LATTIMER_SHIFT);
    798   1.30   mycroft 		pci_conf_write(pc, tag, PCI_BHLC_REG, reg);
    799   1.22    chopps 	}
    800   1.30   mycroft 	DPRINTF(("PCI latency timer 0x%x (%x)\n",
    801   1.30   mycroft 	    PCI_LATTIMER(reg), pci_conf_read(pc, tag, PCI_BHLC_REG)));
    802    1.1      haya 
    803    1.1      haya 
    804   1.30   mycroft 	/* Route functional interrupts to PCI. */
    805   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_BCR_INTR);
    806   1.48      haya 	reg |= CB_BCR_INTR_IREQ_ENABLE;		/* disable PCI Intr */
    807   1.30   mycroft 	reg |= CB_BCR_WRITE_POST_ENABLE;	/* enable write post */
    808   1.46      haya 	reg |= CB_BCR_RESET_ENABLE;		/* assert reset */
    809   1.30   mycroft 	pci_conf_write(pc, tag, PCI_BCR_INTR, reg);
    810    1.1      haya 
    811   1.30   mycroft 	switch (sc->sc_chipset) {
    812   1.30   mycroft 	case CB_TI113X:
    813   1.30   mycroft 		reg = pci_conf_read(pc, tag, PCI_CBCTRL);
    814   1.30   mycroft 		/* This bit is shared, but may read as 0 on some chips, so set
    815   1.30   mycroft 		   it explicitly on both functions. */
    816   1.30   mycroft 		reg |= PCI113X_CBCTRL_PCI_IRQ_ENA;
    817   1.22    chopps 		/* CSC intr enable */
    818   1.30   mycroft 		reg |= PCI113X_CBCTRL_PCI_CSC;
    819   1.45      haya 		/* functional intr prohibit | prohibit ISA routing */
    820   1.45      haya 		reg &= ~(PCI113X_CBCTRL_PCI_INTR | PCI113X_CBCTRL_INT_MASK);
    821   1.30   mycroft 		pci_conf_write(pc, tag, PCI_CBCTRL, reg);
    822   1.50   mycroft 		break;
    823   1.50   mycroft 
    824   1.50   mycroft 	case CB_TI12XX:
    825   1.96  nakayama 		/*
    826   1.96  nakayama 		 * Some TI 12xx (and [14][45]xx) based pci cards
    827   1.96  nakayama 		 * sometimes have issues with the MFUNC register not
    828   1.96  nakayama 		 * being initialized due to a bad EEPROM on board.
    829   1.96  nakayama 		 * Laptops that this matters on have this register
    830   1.96  nakayama 		 * properly initialized.
    831   1.96  nakayama 		 *
    832   1.96  nakayama 		 * The TI125X parts have a different register.
    833   1.96  nakayama 		 */
    834   1.96  nakayama 		reg = pci_conf_read(pc, tag, PCI12XX_MFUNC);
    835   1.96  nakayama 		if (reg == 0) {
    836   1.96  nakayama 			reg &= ~PCI12XX_MFUNC_PIN0;
    837   1.96  nakayama 			reg |= PCI12XX_MFUNC_PIN0_INTA;
    838   1.96  nakayama 			if ((pci_conf_read(pc, tag, PCI_SYSCTRL) &
    839   1.96  nakayama 			     PCI12XX_SYSCTRL_INTRTIE) == 0) {
    840   1.96  nakayama 				reg &= ~PCI12XX_MFUNC_PIN1;
    841   1.96  nakayama 				reg |= PCI12XX_MFUNC_PIN1_INTB;
    842   1.96  nakayama 			}
    843   1.96  nakayama 			pci_conf_write(pc, tag, PCI12XX_MFUNC, reg);
    844   1.96  nakayama 		}
    845   1.96  nakayama 		/* fallthrough */
    846   1.96  nakayama 
    847   1.96  nakayama 	case CB_TI125X:
    848   1.96  nakayama 		/*
    849   1.96  nakayama 		 * Disable zoom video.  Some machines initialize this
    850   1.96  nakayama 		 * improperly and experience has shown that this helps
    851   1.96  nakayama 		 * prevent strange behavior.
    852   1.96  nakayama 		 */
    853   1.96  nakayama 		pci_conf_write(pc, tag, PCI12XX_MMCTRL, 0);
    854   1.96  nakayama 
    855   1.50   mycroft 		reg = pci_conf_read(pc, tag, PCI_SYSCTRL);
    856   1.50   mycroft 		reg |= PCI12XX_SYSCTRL_VCCPROT;
    857   1.50   mycroft 		pci_conf_write(pc, tag, PCI_SYSCTRL, reg);
    858   1.67      haya 		reg = pci_conf_read(pc, tag, PCI_CBCTRL);
    859   1.67      haya 		reg |= PCI12XX_CBCTRL_CSC;
    860   1.67      haya 		pci_conf_write(pc, tag, PCI_CBCTRL, reg);
    861   1.30   mycroft 		break;
    862   1.30   mycroft 
    863   1.30   mycroft 	case CB_TOPIC95B:
    864   1.30   mycroft 		reg = pci_conf_read(pc, tag, TOPIC_SOCKET_CTRL);
    865   1.30   mycroft 		reg |= TOPIC_SOCKET_CTRL_SCR_IRQSEL;
    866   1.30   mycroft 		pci_conf_write(pc, tag, TOPIC_SOCKET_CTRL, reg);
    867   1.67      haya 		reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    868   1.67      haya 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    869   1.67      haya 		    sc->sc_dev.dv_xname, reg));
    870   1.67      haya 		reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    871   1.67      haya 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    872   1.67      haya 		reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
    873   1.67      haya 		DPRINTF(("0x%x\n", reg));
    874   1.67      haya 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
    875   1.67      haya 		break;
    876   1.22    chopps 
    877   1.67      haya 	case CB_TOPIC97:
    878   1.30   mycroft 		reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    879   1.22    chopps 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    880   1.30   mycroft 		    sc->sc_dev.dv_xname, reg));
    881   1.30   mycroft 		reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    882   1.30   mycroft 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    883   1.30   mycroft 		reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
    884   1.67      haya 		reg |= TOPIC97_SLOT_CTRL_PCIINT;
    885   1.67      haya 		reg &= ~(TOPIC97_SLOT_CTRL_STSIRQP | TOPIC97_SLOT_CTRL_IRQP);
    886   1.30   mycroft 		DPRINTF(("0x%x\n", reg));
    887   1.30   mycroft 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
    888   1.69      haya 		/* make sure to assert LV card support bits */
    889   1.69      haya 		bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
    890   1.69      haya 		    0x800 + 0x3e,
    891   1.69      haya 		    bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
    892   1.69      haya 			0x800 + 0x3e) | 0x03);
    893   1.30   mycroft 		break;
    894   1.22    chopps 	}
    895    1.1      haya 
    896   1.30   mycroft 	/* Close all memory and I/O windows. */
    897   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE0, 0xffffffff);
    898   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT0, 0);
    899   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE1, 0xffffffff);
    900   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT1, 0);
    901   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE0, 0xffffffff);
    902   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT0, 0);
    903   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE1, 0xffffffff);
    904   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT1, 0);
    905   1.46      haya 
    906   1.46      haya 	/* reset 16-bit pcmcia bus */
    907   1.69      haya 	bus_space_write_1(bmt, bmh, 0x800 + PCIC_INTR,
    908   1.69      haya 	    bus_space_read_1(bmt, bmh, 0x800 + PCIC_INTR) & ~PCIC_INTR_RESET);
    909   1.46      haya 
    910   1.69      haya 	/* turn off power */
    911   1.46      haya 	pccbb_power((cardbus_chipset_tag_t)sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    912   1.69      haya 
    913   1.69      haya 	/* CSC Interrupt: Card detect interrupt on */
    914   1.69      haya 	reg = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
    915   1.69      haya 	reg |= CB_SOCKET_MASK_CD;  /* Card detect intr is turned on. */
    916   1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, reg);
    917   1.69      haya 	/* reset interrupt */
    918   1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
    919   1.69      haya 	    bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
    920    1.1      haya }
    921    1.1      haya 
    922   1.26      haya 
    923   1.26      haya 
    924   1.26      haya 
    925    1.4      haya /*
    926   1.26      haya  * STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
    927   1.26      haya  *					 struct pcmciabus_attach_args *paa)
    928   1.26      haya  *
    929   1.26      haya  *   This function attaches 16-bit PCcard bus.
    930    1.4      haya  */
    931    1.1      haya STATIC void
    932    1.1      haya pccbb_pcmcia_attach_setup(sc, paa)
    933   1.22    chopps 	struct pccbb_softc *sc;
    934   1.22    chopps 	struct pcmciabus_attach_args *paa;
    935    1.1      haya {
    936   1.22    chopps 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
    937   1.10      haya #if rbus
    938   1.22    chopps 	rbus_tag_t rb;
    939   1.10      haya #endif
    940    1.1      haya 
    941   1.32     enami 	/* initialize pcmcia part in pccbb_softc */
    942   1.22    chopps 	ph->ph_parent = (struct device *)sc;
    943   1.22    chopps 	ph->sock = sc->sc_function;
    944   1.22    chopps 	ph->flags = 0;
    945   1.22    chopps 	ph->shutdown = 0;
    946   1.51  sommerfe 	ph->ih_irq = sc->sc_pa.pa_intrline;
    947   1.22    chopps 	ph->ph_bus_t = sc->sc_base_memt;
    948   1.22    chopps 	ph->ph_bus_h = sc->sc_base_memh;
    949   1.22    chopps 	ph->ph_read = pccbb_pcmcia_read;
    950   1.22    chopps 	ph->ph_write = pccbb_pcmcia_write;
    951   1.22    chopps 	sc->sc_pct = &pccbb_pcmcia_funcs;
    952   1.22    chopps 
    953   1.31   mycroft 	/*
    954   1.31   mycroft 	 * We need to do a few things here:
    955   1.31   mycroft 	 * 1) Disable routing of CSC and functional interrupts to ISA IRQs by
    956   1.31   mycroft 	 *    setting the IRQ numbers to 0.
    957   1.31   mycroft 	 * 2) Set bit 4 of PCIC_INTR, which is needed on some chips to enable
    958   1.31   mycroft 	 *    routing of CSC interrupts (e.g. card removal) to PCI while in
    959   1.31   mycroft 	 *    PCMCIA mode.  We just leave this set all the time.
    960   1.31   mycroft 	 * 3) Enable card insertion/removal interrupts in case the chip also
    961   1.31   mycroft 	 *    needs that while in PCMCIA mode.
    962   1.31   mycroft 	 * 4) Clear any pending CSC interrupt.
    963   1.31   mycroft 	 */
    964   1.46      haya 	Pcic_write(ph, PCIC_INTR, PCIC_INTR_ENABLE);
    965   1.45      haya 	if (sc->sc_chipset == CB_TI113X) {
    966   1.45      haya 		Pcic_write(ph, PCIC_CSC_INTR, 0);
    967   1.45      haya 	} else {
    968   1.45      haya 		Pcic_write(ph, PCIC_CSC_INTR, PCIC_CSC_INTR_CD_ENABLE);
    969   1.45      haya 		Pcic_read(ph, PCIC_CSC);
    970   1.45      haya 	}
    971   1.22    chopps 
    972   1.32     enami 	/* initialize pcmcia bus attachment */
    973   1.22    chopps 	paa->paa_busname = "pcmcia";
    974   1.22    chopps 	paa->pct = sc->sc_pct;
    975   1.22    chopps 	paa->pch = ph;
    976   1.22    chopps 	paa->iobase = 0;	       /* I don't use them */
    977   1.22    chopps 	paa->iosize = 0;
    978   1.10      haya #if rbus
    979   1.22    chopps 	rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
    980   1.22    chopps 	paa->iobase = rb->rb_start + rb->rb_offset;
    981   1.22    chopps 	paa->iosize = rb->rb_end - rb->rb_start;
    982   1.10      haya #endif
    983    1.1      haya 
    984   1.22    chopps 	return;
    985    1.1      haya }
    986    1.1      haya 
    987    1.1      haya #if 0
    988    1.1      haya STATIC void
    989    1.1      haya pccbb_pcmcia_attach_card(ph)
    990   1.22    chopps 	struct pcic_handle *ph;
    991    1.1      haya {
    992   1.22    chopps 	if (ph->flags & PCIC_FLAG_CARDP) {
    993   1.22    chopps 		panic("pccbb_pcmcia_attach_card: already attached");
    994   1.22    chopps 	}
    995    1.1      haya 
    996   1.22    chopps 	/* call the MI attach function */
    997   1.22    chopps 	pcmcia_card_attach(ph->pcmcia);
    998    1.1      haya 
    999   1.22    chopps 	ph->flags |= PCIC_FLAG_CARDP;
   1000    1.1      haya }
   1001    1.1      haya 
   1002    1.1      haya STATIC void
   1003    1.1      haya pccbb_pcmcia_detach_card(ph, flags)
   1004   1.22    chopps 	struct pcic_handle *ph;
   1005   1.22    chopps 	int flags;
   1006    1.1      haya {
   1007   1.22    chopps 	if (!(ph->flags & PCIC_FLAG_CARDP)) {
   1008   1.22    chopps 		panic("pccbb_pcmcia_detach_card: already detached");
   1009   1.22    chopps 	}
   1010    1.1      haya 
   1011   1.22    chopps 	ph->flags &= ~PCIC_FLAG_CARDP;
   1012    1.1      haya 
   1013   1.22    chopps 	/* call the MI detach function */
   1014   1.22    chopps 	pcmcia_card_detach(ph->pcmcia, flags);
   1015    1.1      haya }
   1016    1.1      haya #endif
   1017    1.1      haya 
   1018    1.4      haya /*
   1019    1.4      haya  * int pccbbintr(arg)
   1020    1.4      haya  *    void *arg;
   1021    1.4      haya  *   This routine handles the interrupt from Yenta PCI-CardBus bridge
   1022    1.4      haya  *   itself.
   1023    1.4      haya  */
   1024    1.1      haya int
   1025    1.1      haya pccbbintr(arg)
   1026   1.22    chopps 	void *arg;
   1027    1.1      haya {
   1028   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1029   1.31   mycroft 	u_int32_t sockevent, sockstate;
   1030   1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1031   1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1032   1.31   mycroft 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   1033   1.22    chopps 
   1034   1.22    chopps 	sockevent = bus_space_read_4(memt, memh, CB_SOCKET_EVENT);
   1035   1.31   mycroft 	bus_space_write_4(memt, memh, CB_SOCKET_EVENT, sockevent);
   1036   1.31   mycroft 	Pcic_read(ph, PCIC_CSC);
   1037   1.31   mycroft 
   1038   1.31   mycroft 	if (sockevent == 0) {
   1039   1.22    chopps 		/* This intr is not for me: it may be for my child devices. */
   1040   1.38      haya 		if (sc->sc_pil_intr_enable) {
   1041   1.38      haya 			return pccbbintr_function(sc);
   1042   1.38      haya 		} else {
   1043   1.38      haya 			return 0;
   1044   1.38      haya 		}
   1045   1.22    chopps 	}
   1046    1.1      haya 
   1047   1.22    chopps 	if (sockevent & CB_SOCKET_EVENT_CD) {
   1048   1.31   mycroft 		sockstate = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1049   1.90   msaitoh 		if (0x00 != (sockstate & CB_SOCKET_STAT_CD)) {
   1050   1.22    chopps 			/* A card should be removed. */
   1051   1.22    chopps 			if (sc->sc_flags & CBB_CARDEXIST) {
   1052   1.22    chopps 				DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname,
   1053   1.22    chopps 				    sockevent));
   1054   1.22    chopps 				DPRINTF((" card removed, 0x%08x\n", sockstate));
   1055   1.22    chopps 				sc->sc_flags &= ~CBB_CARDEXIST;
   1056   1.33     enami 				if (sc->sc_csc->sc_status &
   1057   1.33     enami 				    CARDSLOT_STATUS_CARD_16) {
   1058    1.1      haya #if 0
   1059   1.22    chopps 					struct pcic_handle *ph =
   1060   1.22    chopps 					    &sc->sc_pcmcia_h;
   1061    1.1      haya 
   1062   1.22    chopps 					pcmcia_card_deactivate(ph->pcmcia);
   1063   1.22    chopps 					pccbb_pcmcia_socket_disable(ph);
   1064   1.22    chopps 					pccbb_pcmcia_detach_card(ph,
   1065   1.22    chopps 					    DETACH_FORCE);
   1066   1.22    chopps #endif
   1067   1.22    chopps 					cardslot_event_throw(sc->sc_csc,
   1068   1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_16);
   1069   1.33     enami 				} else if (sc->sc_csc->sc_status &
   1070   1.33     enami 				    CARDSLOT_STATUS_CARD_CB) {
   1071   1.22    chopps 					/* Cardbus intr removed */
   1072   1.22    chopps 					cardslot_event_throw(sc->sc_csc,
   1073   1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_CB);
   1074   1.22    chopps 				}
   1075   1.74      haya 			} else if (sc->sc_flags & CBB_INSERTING) {
   1076   1.74      haya 				sc->sc_flags &= ~CBB_INSERTING;
   1077   1.74      haya 				callout_stop(&sc->sc_insert_ch);
   1078   1.22    chopps 			}
   1079   1.34     enami 		} else if (0x00 == (sockstate & CB_SOCKET_STAT_CD) &&
   1080   1.34     enami 		    /*
   1081   1.34     enami 		     * The pccbbintr may called from powerdown hook when
   1082   1.34     enami 		     * the system resumed, to detect the card
   1083   1.34     enami 		     * insertion/removal during suspension.
   1084   1.34     enami 		     */
   1085   1.34     enami 		    (sc->sc_flags & CBB_CARDEXIST) == 0) {
   1086   1.22    chopps 			if (sc->sc_flags & CBB_INSERTING) {
   1087   1.37   thorpej 				callout_stop(&sc->sc_insert_ch);
   1088   1.22    chopps 			}
   1089   1.74      haya 			callout_reset(&sc->sc_insert_ch, hz / 5,
   1090   1.37   thorpej 			    pci113x_insert, sc);
   1091   1.22    chopps 			sc->sc_flags |= CBB_INSERTING;
   1092   1.22    chopps 		}
   1093   1.22    chopps 	}
   1094    1.1      haya 
   1095   1.33     enami 	return (1);
   1096    1.1      haya }
   1097    1.1      haya 
   1098   1.21      haya /*
   1099   1.21      haya  * static int pccbbintr_function(struct pccbb_softc *sc)
   1100   1.21      haya  *
   1101   1.21      haya  *    This function calls each interrupt handler registered at the
   1102   1.32     enami  *    bridge.  The interrupt handlers are called in registered order.
   1103   1.21      haya  */
   1104   1.21      haya static int
   1105   1.21      haya pccbbintr_function(sc)
   1106   1.22    chopps 	struct pccbb_softc *sc;
   1107   1.21      haya {
   1108   1.22    chopps 	int retval = 0, val;
   1109   1.22    chopps 	struct pccbb_intrhand_list *pil;
   1110   1.41      haya 	int s, splchanged;
   1111   1.21      haya 
   1112   1.80      haya 	for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
   1113   1.80      haya 	     pil = LIST_NEXT(pil, pil_next)) {
   1114   1.41      haya 		/*
   1115   1.41      haya 		 * XXX priority change.  gross.  I use if-else
   1116   1.41      haya 		 * sentense instead of switch-case sentense because of
   1117   1.41      haya 		 * avoiding duplicate case value error.  More than one
   1118   1.41      haya 		 * IPL_XXX use same value.  It depends on
   1119   1.41      haya 		 * implimentation.
   1120   1.41      haya 		 */
   1121   1.41      haya 		splchanged = 1;
   1122   1.41      haya 		if (pil->pil_level == IPL_SERIAL) {
   1123   1.41      haya 			s = splserial();
   1124   1.41      haya 		} else if (pil->pil_level == IPL_HIGH) {
   1125   1.41      haya 			s = splhigh();
   1126   1.41      haya 		} else if (pil->pil_level == IPL_CLOCK) {
   1127   1.41      haya 			s = splclock();
   1128   1.41      haya 		} else if (pil->pil_level == IPL_AUDIO) {
   1129   1.41      haya 			s = splaudio();
   1130   1.89   thorpej 		} else if (pil->pil_level == IPL_VM) {
   1131   1.89   thorpej 			s = splvm();
   1132   1.41      haya 		} else if (pil->pil_level == IPL_TTY) {
   1133   1.41      haya 			s = spltty();
   1134   1.41      haya 		} else if (pil->pil_level == IPL_SOFTSERIAL) {
   1135   1.41      haya 			s = splsoftserial();
   1136   1.41      haya 		} else if (pil->pil_level == IPL_NET) {
   1137   1.41      haya 			s = splnet();
   1138   1.41      haya 		} else {
   1139   1.92  christos 			s = 0; /* XXX: gcc */
   1140   1.41      haya 			splchanged = 0;
   1141   1.41      haya 			/* XXX: ih lower than IPL_BIO runs w/ IPL_BIO. */
   1142   1.41      haya 		}
   1143   1.41      haya 
   1144   1.41      haya 		val = (*pil->pil_func)(pil->pil_arg);
   1145   1.41      haya 
   1146   1.41      haya 		if (splchanged != 0) {
   1147   1.41      haya 			splx(s);
   1148   1.41      haya 		}
   1149   1.41      haya 
   1150   1.22    chopps 		retval = retval == 1 ? 1 :
   1151   1.22    chopps 		    retval == 0 ? val : val != 0 ? val : retval;
   1152   1.22    chopps 	}
   1153   1.21      haya 
   1154   1.22    chopps 	return retval;
   1155   1.21      haya }
   1156   1.21      haya 
   1157    1.1      haya static void
   1158    1.1      haya pci113x_insert(arg)
   1159   1.22    chopps 	void *arg;
   1160    1.1      haya {
   1161   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1162   1.22    chopps 	u_int32_t sockevent, sockstate;
   1163   1.74      haya 
   1164   1.74      haya 	if (!(sc->sc_flags & CBB_INSERTING)) {
   1165   1.74      haya 		/* We add a card only under inserting state. */
   1166   1.74      haya 		return;
   1167   1.74      haya 	}
   1168   1.74      haya 	sc->sc_flags &= ~CBB_INSERTING;
   1169    1.1      haya 
   1170   1.22    chopps 	sockevent = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1171   1.22    chopps 	    CB_SOCKET_EVENT);
   1172   1.22    chopps 	sockstate = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1173   1.22    chopps 	    CB_SOCKET_STAT);
   1174   1.22    chopps 
   1175   1.22    chopps 	if (0 == (sockstate & CB_SOCKET_STAT_CD)) {	/* card exist */
   1176   1.22    chopps 		DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname, sockevent));
   1177   1.22    chopps 		DPRINTF((" card inserted, 0x%08x\n", sockstate));
   1178   1.22    chopps 		sc->sc_flags |= CBB_CARDEXIST;
   1179   1.32     enami 		/* call pccard interrupt handler here */
   1180   1.22    chopps 		if (sockstate & CB_SOCKET_STAT_16BIT) {
   1181   1.22    chopps 			/* 16-bit card found */
   1182    1.1      haya /*      pccbb_pcmcia_attach_card(&sc->sc_pcmcia_h); */
   1183   1.22    chopps 			cardslot_event_throw(sc->sc_csc,
   1184   1.22    chopps 			    CARDSLOT_EVENT_INSERTION_16);
   1185   1.22    chopps 		} else if (sockstate & CB_SOCKET_STAT_CB) {
   1186   1.32     enami 			/* cardbus card found */
   1187    1.1      haya /*      cardbus_attach_card(sc->sc_csc); */
   1188   1.22    chopps 			cardslot_event_throw(sc->sc_csc,
   1189   1.22    chopps 			    CARDSLOT_EVENT_INSERTION_CB);
   1190   1.22    chopps 		} else {
   1191   1.22    chopps 			/* who are you? */
   1192   1.22    chopps 		}
   1193   1.22    chopps 	} else {
   1194   1.37   thorpej 		callout_reset(&sc->sc_insert_ch, hz / 10,
   1195   1.37   thorpej 		    pci113x_insert, sc);
   1196   1.22    chopps 	}
   1197    1.1      haya }
   1198    1.1      haya 
   1199    1.1      haya #define PCCBB_PCMCIA_OFFSET 0x800
   1200    1.1      haya static u_int8_t
   1201    1.1      haya pccbb_pcmcia_read(ph, reg)
   1202   1.22    chopps 	struct pcic_handle *ph;
   1203   1.22    chopps 	int reg;
   1204    1.1      haya {
   1205   1.48      haya 	bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
   1206   1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_READ);
   1207   1.48      haya 
   1208   1.22    chopps 	return bus_space_read_1(ph->ph_bus_t, ph->ph_bus_h,
   1209   1.22    chopps 	    PCCBB_PCMCIA_OFFSET + reg);
   1210    1.1      haya }
   1211    1.1      haya 
   1212    1.1      haya static void
   1213    1.1      haya pccbb_pcmcia_write(ph, reg, val)
   1214   1.22    chopps 	struct pcic_handle *ph;
   1215   1.22    chopps 	int reg;
   1216   1.22    chopps 	u_int8_t val;
   1217    1.1      haya {
   1218   1.22    chopps 	bus_space_write_1(ph->ph_bus_t, ph->ph_bus_h, PCCBB_PCMCIA_OFFSET + reg,
   1219   1.22    chopps 	    val);
   1220   1.48      haya 
   1221   1.48      haya 	bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
   1222   1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_WRITE);
   1223    1.1      haya }
   1224    1.1      haya 
   1225    1.4      haya /*
   1226    1.4      haya  * STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int)
   1227    1.4      haya  */
   1228    1.1      haya STATIC int
   1229    1.1      haya pccbb_ctrl(ct, command)
   1230   1.22    chopps 	cardbus_chipset_tag_t ct;
   1231   1.22    chopps 	int command;
   1232    1.1      haya {
   1233   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1234    1.1      haya 
   1235   1.22    chopps 	switch (command) {
   1236   1.22    chopps 	case CARDBUS_CD:
   1237   1.22    chopps 		if (2 == pccbb_detect_card(sc)) {
   1238   1.22    chopps 			int retval = 0;
   1239   1.22    chopps 			int status = cb_detect_voltage(sc);
   1240   1.22    chopps 			if (PCCARD_VCC_5V & status) {
   1241   1.22    chopps 				retval |= CARDBUS_5V_CARD;
   1242   1.22    chopps 			}
   1243   1.22    chopps 			if (PCCARD_VCC_3V & status) {
   1244   1.22    chopps 				retval |= CARDBUS_3V_CARD;
   1245   1.22    chopps 			}
   1246   1.22    chopps 			if (PCCARD_VCC_XV & status) {
   1247   1.22    chopps 				retval |= CARDBUS_XV_CARD;
   1248   1.22    chopps 			}
   1249   1.22    chopps 			if (PCCARD_VCC_YV & status) {
   1250   1.22    chopps 				retval |= CARDBUS_YV_CARD;
   1251   1.22    chopps 			}
   1252   1.22    chopps 			return retval;
   1253   1.22    chopps 		} else {
   1254   1.22    chopps 			return 0;
   1255   1.22    chopps 		}
   1256   1.22    chopps 	case CARDBUS_RESET:
   1257   1.22    chopps 		return cb_reset(sc);
   1258   1.22    chopps 	case CARDBUS_IO_ENABLE:       /* fallthrough */
   1259   1.22    chopps 	case CARDBUS_IO_DISABLE:      /* fallthrough */
   1260   1.22    chopps 	case CARDBUS_MEM_ENABLE:      /* fallthrough */
   1261   1.22    chopps 	case CARDBUS_MEM_DISABLE:     /* fallthrough */
   1262   1.22    chopps 	case CARDBUS_BM_ENABLE:       /* fallthrough */
   1263   1.22    chopps 	case CARDBUS_BM_DISABLE:      /* fallthrough */
   1264   1.69      haya 		/* XXX: I think we don't need to call this function below. */
   1265   1.22    chopps 		return pccbb_cardenable(sc, command);
   1266   1.22    chopps 	}
   1267    1.1      haya 
   1268   1.22    chopps 	return 0;
   1269    1.1      haya }
   1270    1.1      haya 
   1271    1.4      haya /*
   1272    1.4      haya  * STATIC int pccbb_power(cardbus_chipset_tag_t, int)
   1273    1.4      haya  *   This function returns true when it succeeds and returns false when
   1274    1.4      haya  *   it fails.
   1275    1.4      haya  */
   1276    1.1      haya STATIC int
   1277    1.1      haya pccbb_power(ct, command)
   1278   1.22    chopps 	cardbus_chipset_tag_t ct;
   1279   1.22    chopps 	int command;
   1280    1.1      haya {
   1281   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1282    1.1      haya 
   1283   1.77   mycroft 	u_int32_t status, sock_ctrl, reg_ctrl;
   1284   1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1285   1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1286   1.22    chopps 
   1287   1.95  christos 	DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
   1288   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" :
   1289   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" :
   1290   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" :
   1291   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" :
   1292   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" :
   1293   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" :
   1294   1.22    chopps 	    "UNKNOWN",
   1295   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" :
   1296   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" :
   1297   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" :
   1298   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" :
   1299   1.22    chopps 	    "UNKNOWN", command));
   1300   1.22    chopps 
   1301   1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1302   1.22    chopps 	sock_ctrl = bus_space_read_4(memt, memh, CB_SOCKET_CTRL);
   1303   1.22    chopps 
   1304   1.22    chopps 	switch (command & CARDBUS_VCCMASK) {
   1305   1.22    chopps 	case CARDBUS_VCC_UC:
   1306   1.22    chopps 		break;
   1307   1.22    chopps 	case CARDBUS_VCC_5V:
   1308   1.22    chopps 		if (CB_SOCKET_STAT_5VCARD & status) {	/* check 5 V card */
   1309   1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1310   1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_5V;
   1311   1.22    chopps 		} else {
   1312   1.22    chopps 			printf("%s: BAD voltage request: no 5 V card\n",
   1313   1.22    chopps 			    sc->sc_dev.dv_xname);
   1314   1.91    briggs 			return 0;
   1315   1.22    chopps 		}
   1316   1.22    chopps 		break;
   1317   1.22    chopps 	case CARDBUS_VCC_3V:
   1318   1.22    chopps 		if (CB_SOCKET_STAT_3VCARD & status) {
   1319   1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1320   1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_3V;
   1321   1.22    chopps 		} else {
   1322   1.22    chopps 			printf("%s: BAD voltage request: no 3.3 V card\n",
   1323   1.22    chopps 			    sc->sc_dev.dv_xname);
   1324   1.91    briggs 			return 0;
   1325   1.22    chopps 		}
   1326   1.22    chopps 		break;
   1327   1.22    chopps 	case CARDBUS_VCC_0V:
   1328   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1329   1.22    chopps 		break;
   1330   1.22    chopps 	default:
   1331   1.22    chopps 		return 0;	       /* power NEVER changed */
   1332   1.22    chopps 	}
   1333    1.1      haya 
   1334   1.22    chopps 	switch (command & CARDBUS_VPPMASK) {
   1335   1.22    chopps 	case CARDBUS_VPP_UC:
   1336   1.22    chopps 		break;
   1337   1.22    chopps 	case CARDBUS_VPP_0V:
   1338   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1339   1.22    chopps 		break;
   1340   1.22    chopps 	case CARDBUS_VPP_VCC:
   1341   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1342   1.22    chopps 		sock_ctrl |= ((sock_ctrl >> 4) & 0x07);
   1343   1.22    chopps 		break;
   1344   1.22    chopps 	case CARDBUS_VPP_12V:
   1345   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1346   1.22    chopps 		sock_ctrl |= CB_SOCKET_CTRL_VPP_12V;
   1347   1.22    chopps 		break;
   1348   1.22    chopps 	}
   1349    1.1      haya 
   1350    1.1      haya #if 0
   1351   1.95  christos 	DPRINTF(("sock_ctrl: 0x%x\n", sock_ctrl));
   1352    1.1      haya #endif
   1353   1.22    chopps 	bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1354   1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1355    1.1      haya 
   1356   1.22    chopps 	if (status & CB_SOCKET_STAT_BADVCC) {	/* bad Vcc request */
   1357   1.22    chopps 		printf
   1358   1.22    chopps 		    ("%s: bad Vcc request. sock_ctrl 0x%x, sock_status 0x%x\n",
   1359   1.22    chopps 		    sc->sc_dev.dv_xname, sock_ctrl, status);
   1360   1.95  christos 		DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
   1361   1.22    chopps 		    (command & CARDBUS_VCCMASK) ==
   1362   1.22    chopps 		    CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" : (command &
   1363   1.22    chopps 		    CARDBUS_VCCMASK) ==
   1364   1.22    chopps 		    CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" : (command &
   1365   1.22    chopps 		    CARDBUS_VCCMASK) ==
   1366   1.22    chopps 		    CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" : (command &
   1367   1.22    chopps 		    CARDBUS_VCCMASK) ==
   1368   1.22    chopps 		    CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" : (command &
   1369   1.22    chopps 		    CARDBUS_VCCMASK) ==
   1370   1.22    chopps 		    CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" : (command &
   1371   1.22    chopps 		    CARDBUS_VCCMASK) ==
   1372   1.22    chopps 		    CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" : "UNKNOWN",
   1373   1.22    chopps 		    (command & CARDBUS_VPPMASK) ==
   1374   1.22    chopps 		    CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" : (command &
   1375   1.22    chopps 		    CARDBUS_VPPMASK) ==
   1376   1.22    chopps 		    CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" : (command &
   1377   1.22    chopps 		    CARDBUS_VPPMASK) ==
   1378   1.22    chopps 		    CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" : (command &
   1379   1.22    chopps 		    CARDBUS_VPPMASK) ==
   1380   1.22    chopps 		    CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" : "UNKNOWN", command));
   1381    1.1      haya #if 0
   1382   1.22    chopps 		if (command == (CARDBUS_VCC_0V | CARDBUS_VPP_0V)) {
   1383   1.22    chopps 			u_int32_t force =
   1384   1.22    chopps 			    bus_space_read_4(memt, memh, CB_SOCKET_FORCE);
   1385   1.22    chopps 			/* Reset Bad Vcc request */
   1386   1.22    chopps 			force &= ~CB_SOCKET_FORCE_BADVCC;
   1387   1.22    chopps 			bus_space_write_4(memt, memh, CB_SOCKET_FORCE, force);
   1388   1.22    chopps 			printf("new status 0x%x\n", bus_space_read_4(memt, memh,
   1389   1.22    chopps 			    CB_SOCKET_STAT));
   1390   1.22    chopps 			return 1;
   1391   1.22    chopps 		}
   1392    1.1      haya #endif
   1393   1.22    chopps 		return 0;
   1394   1.77   mycroft 	}
   1395   1.77   mycroft 
   1396   1.77   mycroft 	if (sc->sc_chipset == CB_TOPIC97) {
   1397   1.77   mycroft 		reg_ctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL);
   1398   1.77   mycroft 		reg_ctrl &= ~TOPIC97_REG_CTRL_TESTMODE;
   1399   1.77   mycroft 		if ((command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V)
   1400   1.77   mycroft 			reg_ctrl &= ~TOPIC97_REG_CTRL_CLKRUN_ENA;
   1401   1.77   mycroft 		else
   1402   1.77   mycroft 			reg_ctrl |= TOPIC97_REG_CTRL_CLKRUN_ENA;
   1403   1.77   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL, reg_ctrl);
   1404   1.22    chopps 	}
   1405   1.48      haya 
   1406   1.48      haya 	/*
   1407   1.48      haya 	 * XXX delay 300 ms: though the standard defines that the Vcc set-up
   1408   1.48      haya 	 * time is 20 ms, some PC-Card bridge requires longer duration.
   1409   1.48      haya 	 */
   1410   1.56     itohy #if 0	/* XXX called on interrupt context */
   1411   1.55      haya 	DELAY_MS(300, sc);
   1412   1.56     itohy #else
   1413   1.56     itohy 	delay(300 * 1000);
   1414   1.56     itohy #endif
   1415   1.48      haya 
   1416   1.22    chopps 	return 1;		       /* power changed correctly */
   1417    1.1      haya }
   1418    1.1      haya 
   1419    1.1      haya #if defined CB_PCMCIA_POLL
   1420    1.1      haya struct cb_poll_str {
   1421   1.22    chopps 	void *arg;
   1422   1.22    chopps 	int (*func) __P((void *));
   1423   1.22    chopps 	int level;
   1424   1.22    chopps 	pccard_chipset_tag_t ct;
   1425   1.22    chopps 	int count;
   1426   1.37   thorpej 	struct callout poll_ch;
   1427    1.1      haya };
   1428    1.1      haya 
   1429    1.1      haya static struct cb_poll_str cb_poll[10];
   1430    1.1      haya static int cb_poll_n = 0;
   1431    1.1      haya 
   1432    1.1      haya static void cb_pcmcia_poll __P((void *arg));
   1433    1.1      haya 
   1434    1.1      haya static void
   1435    1.1      haya cb_pcmcia_poll(arg)
   1436   1.22    chopps 	void *arg;
   1437    1.1      haya {
   1438   1.22    chopps 	struct cb_poll_str *poll = arg;
   1439   1.22    chopps 	struct cbb_pcmcia_softc *psc = (void *)poll->ct->v;
   1440   1.22    chopps 	struct pccbb_softc *sc = psc->cpc_parent;
   1441   1.22    chopps 	int s;
   1442   1.22    chopps 	u_int32_t spsr;		       /* socket present-state reg */
   1443   1.22    chopps 
   1444   1.37   thorpej 	callout_reset(&poll->poll_ch, hz / 10, cb_pcmcia_poll, poll);
   1445   1.22    chopps 	switch (poll->level) {
   1446   1.22    chopps 	case IPL_NET:
   1447   1.22    chopps 		s = splnet();
   1448   1.22    chopps 		break;
   1449   1.22    chopps 	case IPL_BIO:
   1450   1.22    chopps 		s = splbio();
   1451   1.22    chopps 		break;
   1452   1.22    chopps 	case IPL_TTY:		       /* fallthrough */
   1453   1.22    chopps 	default:
   1454   1.22    chopps 		s = spltty();
   1455   1.22    chopps 		break;
   1456   1.22    chopps 	}
   1457   1.22    chopps 
   1458   1.22    chopps 	spsr =
   1459   1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1460   1.22    chopps 	    CB_SOCKET_STAT);
   1461    1.1      haya 
   1462    1.1      haya #if defined CB_PCMCIA_POLL_ONLY && defined LEVEL2
   1463   1.22    chopps 	if (!(spsr & 0x40)) {	       /* CINT low */
   1464    1.1      haya #else
   1465   1.22    chopps 	if (1) {
   1466    1.1      haya #endif
   1467   1.22    chopps 		if ((*poll->func) (poll->arg) == 1) {
   1468   1.22    chopps 			++poll->count;
   1469   1.22    chopps 			printf("intr: reported from poller, 0x%x\n", spsr);
   1470    1.1      haya #if defined LEVEL2
   1471   1.22    chopps 		} else {
   1472   1.22    chopps 			printf("intr: miss! 0x%x\n", spsr);
   1473    1.1      haya #endif
   1474   1.22    chopps 		}
   1475   1.22    chopps 	}
   1476   1.22    chopps 	splx(s);
   1477    1.1      haya }
   1478    1.1      haya #endif /* defined CB_PCMCIA_POLL */
   1479    1.1      haya 
   1480    1.4      haya /*
   1481    1.4      haya  * static int pccbb_detect_card(struct pccbb_softc *sc)
   1482    1.4      haya  *   return value:  0 if no card exists.
   1483    1.4      haya  *                  1 if 16-bit card exists.
   1484    1.4      haya  *                  2 if cardbus card exists.
   1485    1.4      haya  */
   1486    1.1      haya static int
   1487    1.1      haya pccbb_detect_card(sc)
   1488   1.22    chopps 	struct pccbb_softc *sc;
   1489    1.1      haya {
   1490   1.22    chopps 	bus_space_handle_t base_memh = sc->sc_base_memh;
   1491   1.22    chopps 	bus_space_tag_t base_memt = sc->sc_base_memt;
   1492   1.22    chopps 	u_int32_t sockstat =
   1493   1.22    chopps 	    bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
   1494   1.22    chopps 	int retval = 0;
   1495   1.22    chopps 
   1496   1.22    chopps 	/* CD1 and CD2 asserted */
   1497   1.22    chopps 	if (0x00 == (sockstat & CB_SOCKET_STAT_CD)) {
   1498   1.22    chopps 		/* card must be present */
   1499   1.22    chopps 		if (!(CB_SOCKET_STAT_NOTCARD & sockstat)) {
   1500   1.22    chopps 			/* NOTACARD DEASSERTED */
   1501   1.22    chopps 			if (CB_SOCKET_STAT_CB & sockstat) {
   1502   1.22    chopps 				/* CardBus mode */
   1503   1.22    chopps 				retval = 2;
   1504   1.22    chopps 			} else if (CB_SOCKET_STAT_16BIT & sockstat) {
   1505   1.22    chopps 				/* 16-bit mode */
   1506   1.22    chopps 				retval = 1;
   1507   1.22    chopps 			}
   1508   1.22    chopps 		}
   1509   1.22    chopps 	}
   1510   1.22    chopps 	return retval;
   1511    1.1      haya }
   1512    1.1      haya 
   1513    1.4      haya /*
   1514    1.4      haya  * STATIC int cb_reset(struct pccbb_softc *sc)
   1515    1.4      haya  *   This function resets CardBus card.
   1516    1.4      haya  */
   1517    1.1      haya STATIC int
   1518    1.1      haya cb_reset(sc)
   1519   1.22    chopps 	struct pccbb_softc *sc;
   1520    1.1      haya {
   1521   1.22    chopps 	/*
   1522   1.22    chopps 	 * Reset Assert at least 20 ms
   1523   1.22    chopps 	 * Some machines request longer duration.
   1524   1.22    chopps 	 */
   1525   1.22    chopps 	int reset_duration =
   1526   1.55      haya 	    (sc->sc_chipset == CB_RX5C47X ? 400 : 40);
   1527   1.22    chopps 	u_int32_t bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1528   1.22    chopps 
   1529   1.40      haya 	/* Reset bit Assert (bit 6 at 0x3E) */
   1530   1.40      haya 	bcr |= CB_BCR_RESET_ENABLE;
   1531   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
   1532   1.55      haya 	DELAY_MS(reset_duration, sc);
   1533   1.22    chopps 
   1534   1.22    chopps 	if (CBB_CARDEXIST & sc->sc_flags) {	/* A card exists.  Reset it! */
   1535   1.40      haya 		/* Reset bit Deassert (bit 6 at 0x3E) */
   1536   1.40      haya 		bcr &= ~CB_BCR_RESET_ENABLE;
   1537   1.22    chopps 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
   1538   1.55      haya 		DELAY_MS(reset_duration, sc);
   1539   1.22    chopps 	}
   1540   1.22    chopps 	/* No card found on the slot. Keep Reset. */
   1541   1.22    chopps 	return 1;
   1542    1.1      haya }
   1543    1.1      haya 
   1544    1.4      haya /*
   1545    1.4      haya  * STATIC int cb_detect_voltage(struct pccbb_softc *sc)
   1546    1.4      haya  *  This function detect card Voltage.
   1547    1.4      haya  */
   1548    1.1      haya STATIC int
   1549    1.1      haya cb_detect_voltage(sc)
   1550   1.22    chopps 	struct pccbb_softc *sc;
   1551    1.1      haya {
   1552   1.22    chopps 	u_int32_t psr;		       /* socket present-state reg */
   1553   1.22    chopps 	bus_space_tag_t iot = sc->sc_base_memt;
   1554   1.22    chopps 	bus_space_handle_t ioh = sc->sc_base_memh;
   1555   1.22    chopps 	int vol = PCCARD_VCC_UKN;      /* set 0 */
   1556   1.22    chopps 
   1557   1.22    chopps 	psr = bus_space_read_4(iot, ioh, CB_SOCKET_STAT);
   1558    1.1      haya 
   1559   1.22    chopps 	if (0x400u & psr) {
   1560   1.22    chopps 		vol |= PCCARD_VCC_5V;
   1561   1.22    chopps 	}
   1562   1.22    chopps 	if (0x800u & psr) {
   1563   1.22    chopps 		vol |= PCCARD_VCC_3V;
   1564   1.22    chopps 	}
   1565    1.1      haya 
   1566   1.22    chopps 	return vol;
   1567    1.1      haya }
   1568    1.1      haya 
   1569    1.1      haya STATIC int
   1570    1.1      haya cbbprint(aux, pcic)
   1571   1.22    chopps 	void *aux;
   1572   1.22    chopps 	const char *pcic;
   1573    1.1      haya {
   1574    1.1      haya /*
   1575    1.1      haya   struct cbslot_attach_args *cba = aux;
   1576    1.1      haya 
   1577    1.1      haya   if (cba->cba_slot >= 0) {
   1578   1.86   thorpej     aprint_normal(" slot %d", cba->cba_slot);
   1579    1.1      haya   }
   1580    1.1      haya */
   1581   1.22    chopps 	return UNCONF;
   1582    1.1      haya }
   1583    1.1      haya 
   1584    1.4      haya /*
   1585    1.4      haya  * STATIC int pccbb_cardenable(struct pccbb_softc *sc, int function)
   1586    1.4      haya  *   This function enables and disables the card
   1587    1.4      haya  */
   1588    1.1      haya STATIC int
   1589    1.1      haya pccbb_cardenable(sc, function)
   1590   1.22    chopps 	struct pccbb_softc *sc;
   1591   1.22    chopps 	int function;
   1592    1.1      haya {
   1593   1.22    chopps 	u_int32_t command =
   1594   1.22    chopps 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
   1595    1.1      haya 
   1596   1.22    chopps 	DPRINTF(("pccbb_cardenable:"));
   1597   1.22    chopps 	switch (function) {
   1598   1.22    chopps 	case CARDBUS_IO_ENABLE:
   1599   1.22    chopps 		command |= PCI_COMMAND_IO_ENABLE;
   1600   1.22    chopps 		break;
   1601   1.22    chopps 	case CARDBUS_IO_DISABLE:
   1602   1.22    chopps 		command &= ~PCI_COMMAND_IO_ENABLE;
   1603   1.22    chopps 		break;
   1604   1.22    chopps 	case CARDBUS_MEM_ENABLE:
   1605   1.22    chopps 		command |= PCI_COMMAND_MEM_ENABLE;
   1606   1.22    chopps 		break;
   1607   1.22    chopps 	case CARDBUS_MEM_DISABLE:
   1608   1.22    chopps 		command &= ~PCI_COMMAND_MEM_ENABLE;
   1609   1.22    chopps 		break;
   1610   1.22    chopps 	case CARDBUS_BM_ENABLE:
   1611   1.22    chopps 		command |= PCI_COMMAND_MASTER_ENABLE;
   1612   1.22    chopps 		break;
   1613   1.22    chopps 	case CARDBUS_BM_DISABLE:
   1614   1.22    chopps 		command &= ~PCI_COMMAND_MASTER_ENABLE;
   1615   1.22    chopps 		break;
   1616   1.22    chopps 	default:
   1617   1.22    chopps 		return 0;
   1618   1.22    chopps 	}
   1619    1.1      haya 
   1620   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
   1621   1.22    chopps 	DPRINTF((" command reg 0x%x\n", command));
   1622   1.22    chopps 	return 1;
   1623    1.1      haya }
   1624    1.1      haya 
   1625    1.1      haya #if !rbus
   1626    1.4      haya /*
   1627    1.4      haya  * int pccbb_io_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
   1628    1.4      haya  */
   1629    1.1      haya static int
   1630    1.1      haya pccbb_io_open(ct, win, start, end)
   1631   1.22    chopps 	cardbus_chipset_tag_t ct;
   1632   1.22    chopps 	int win;
   1633   1.22    chopps 	u_int32_t start, end;
   1634   1.22    chopps {
   1635   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1636   1.22    chopps 	int basereg;
   1637   1.22    chopps 	int limitreg;
   1638    1.1      haya 
   1639   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1640    1.1      haya #if defined DIAGNOSTIC
   1641   1.22    chopps 		printf("cardbus_io_open: window out of range %d\n", win);
   1642    1.1      haya #endif
   1643   1.22    chopps 		return 0;
   1644   1.22    chopps 	}
   1645    1.1      haya 
   1646   1.22    chopps 	basereg = win * 8 + 0x2c;
   1647   1.22    chopps 	limitreg = win * 8 + 0x30;
   1648    1.1      haya 
   1649   1.22    chopps 	DPRINTF(("pccbb_io_open: 0x%x[0x%x] - 0x%x[0x%x]\n",
   1650   1.22    chopps 	    start, basereg, end, limitreg));
   1651    1.1      haya 
   1652   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1653   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1654   1.22    chopps 	return 1;
   1655    1.1      haya }
   1656   1.22    chopps 
   1657    1.4      haya /*
   1658    1.4      haya  * int pccbb_io_close(cardbus_chipset_tag_t, int)
   1659    1.4      haya  */
   1660    1.1      haya static int
   1661    1.1      haya pccbb_io_close(ct, win)
   1662   1.22    chopps 	cardbus_chipset_tag_t ct;
   1663   1.22    chopps 	int win;
   1664    1.1      haya {
   1665   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1666   1.22    chopps 	int basereg;
   1667   1.22    chopps 	int limitreg;
   1668    1.1      haya 
   1669   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1670    1.1      haya #if defined DIAGNOSTIC
   1671   1.22    chopps 		printf("cardbus_io_close: window out of range %d\n", win);
   1672    1.1      haya #endif
   1673   1.22    chopps 		return 0;
   1674   1.22    chopps 	}
   1675    1.1      haya 
   1676   1.22    chopps 	basereg = win * 8 + 0x2c;
   1677   1.22    chopps 	limitreg = win * 8 + 0x30;
   1678    1.1      haya 
   1679   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1680   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1681   1.22    chopps 	return 1;
   1682    1.1      haya }
   1683    1.1      haya 
   1684    1.4      haya /*
   1685    1.4      haya  * int pccbb_mem_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
   1686    1.4      haya  */
   1687    1.1      haya static int
   1688    1.1      haya pccbb_mem_open(ct, win, start, end)
   1689   1.22    chopps 	cardbus_chipset_tag_t ct;
   1690   1.22    chopps 	int win;
   1691   1.22    chopps 	u_int32_t start, end;
   1692   1.22    chopps {
   1693   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1694   1.22    chopps 	int basereg;
   1695   1.22    chopps 	int limitreg;
   1696    1.1      haya 
   1697   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1698    1.1      haya #if defined DIAGNOSTIC
   1699   1.22    chopps 		printf("cardbus_mem_open: window out of range %d\n", win);
   1700    1.1      haya #endif
   1701   1.22    chopps 		return 0;
   1702   1.22    chopps 	}
   1703    1.1      haya 
   1704   1.22    chopps 	basereg = win * 8 + 0x1c;
   1705   1.22    chopps 	limitreg = win * 8 + 0x20;
   1706    1.1      haya 
   1707   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1708   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1709   1.22    chopps 	return 1;
   1710    1.1      haya }
   1711    1.1      haya 
   1712    1.4      haya /*
   1713    1.4      haya  * int pccbb_mem_close(cardbus_chipset_tag_t, int)
   1714    1.4      haya  */
   1715    1.1      haya static int
   1716    1.1      haya pccbb_mem_close(ct, win)
   1717   1.22    chopps 	cardbus_chipset_tag_t ct;
   1718   1.22    chopps 	int win;
   1719    1.1      haya {
   1720   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1721   1.22    chopps 	int basereg;
   1722   1.22    chopps 	int limitreg;
   1723    1.1      haya 
   1724   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1725    1.1      haya #if defined DIAGNOSTIC
   1726   1.22    chopps 		printf("cardbus_mem_close: window out of range %d\n", win);
   1727    1.1      haya #endif
   1728   1.22    chopps 		return 0;
   1729   1.22    chopps 	}
   1730    1.1      haya 
   1731   1.22    chopps 	basereg = win * 8 + 0x1c;
   1732   1.22    chopps 	limitreg = win * 8 + 0x20;
   1733    1.1      haya 
   1734   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1735   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1736   1.22    chopps 	return 1;
   1737    1.1      haya }
   1738    1.1      haya #endif
   1739    1.1      haya 
   1740   1.21      haya /*
   1741   1.26      haya  * static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t ct,
   1742   1.26      haya  *					int irq,
   1743   1.26      haya  *					int level,
   1744   1.26      haya  *					int (* func) __P((void *)),
   1745   1.26      haya  *					void *arg)
   1746   1.26      haya  *
   1747   1.26      haya  *   This function registers an interrupt handler at the bridge, in
   1748   1.32     enami  *   order not to call the interrupt handlers of child devices when
   1749   1.32     enami  *   a card-deletion interrupt occurs.
   1750   1.26      haya  *
   1751   1.26      haya  *   The arguments irq and level are not used.
   1752   1.26      haya  */
   1753   1.26      haya static void *
   1754   1.26      haya pccbb_cb_intr_establish(ct, irq, level, func, arg)
   1755   1.26      haya 	cardbus_chipset_tag_t ct;
   1756   1.26      haya 	int irq, level;
   1757   1.26      haya 	int (*func) __P((void *));
   1758   1.26      haya 	void *arg;
   1759   1.26      haya {
   1760   1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1761   1.26      haya 
   1762   1.26      haya 	return pccbb_intr_establish(sc, irq, level, func, arg);
   1763   1.26      haya }
   1764   1.26      haya 
   1765   1.26      haya 
   1766   1.26      haya /*
   1767   1.26      haya  * static void *pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct,
   1768   1.26      haya  *					   void *ih)
   1769   1.26      haya  *
   1770   1.26      haya  *   This function removes an interrupt handler pointed by ih.
   1771   1.26      haya  */
   1772   1.26      haya static void
   1773   1.26      haya pccbb_cb_intr_disestablish(ct, ih)
   1774   1.26      haya 	cardbus_chipset_tag_t ct;
   1775   1.26      haya 	void *ih;
   1776   1.26      haya {
   1777   1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1778   1.26      haya 
   1779   1.26      haya 	pccbb_intr_disestablish(sc, ih);
   1780   1.26      haya }
   1781   1.26      haya 
   1782   1.26      haya 
   1783   1.65       mcr void
   1784   1.65       mcr pccbb_intr_route(sc)
   1785   1.65       mcr      struct pccbb_softc *sc;
   1786   1.65       mcr {
   1787   1.65       mcr   pcireg_t reg;
   1788   1.65       mcr 
   1789   1.65       mcr   /* initialize bridge intr routing */
   1790   1.65       mcr   reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1791   1.65       mcr   reg &= ~CB_BCR_INTR_IREQ_ENABLE;
   1792   1.65       mcr   pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, reg);
   1793   1.65       mcr 
   1794   1.65       mcr   switch (sc->sc_chipset) {
   1795   1.65       mcr   case CB_TI113X:
   1796   1.65       mcr     reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1797   1.65       mcr     /* functional intr enabled */
   1798   1.65       mcr     reg |= PCI113X_CBCTRL_PCI_INTR;
   1799   1.65       mcr     pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
   1800   1.65       mcr     break;
   1801   1.65       mcr   default:
   1802   1.65       mcr     break;
   1803   1.65       mcr   }
   1804   1.65       mcr }
   1805   1.65       mcr 
   1806   1.26      haya /*
   1807   1.26      haya  * static void *pccbb_intr_establish(struct pccbb_softc *sc,
   1808   1.21      haya  *				     int irq,
   1809   1.21      haya  *				     int level,
   1810   1.21      haya  *				     int (* func) __P((void *)),
   1811   1.21      haya  *				     void *arg)
   1812   1.21      haya  *
   1813   1.21      haya  *   This function registers an interrupt handler at the bridge, in
   1814   1.32     enami  *   order not to call the interrupt handlers of child devices when
   1815   1.32     enami  *   a card-deletion interrupt occurs.
   1816   1.21      haya  *
   1817   1.41      haya  *   The arguments irq is not used because pccbb selects intr vector.
   1818   1.21      haya  */
   1819    1.1      haya static void *
   1820   1.26      haya pccbb_intr_establish(sc, irq, level, func, arg)
   1821   1.26      haya 	struct pccbb_softc *sc;
   1822   1.22    chopps 	int irq, level;
   1823   1.22    chopps 	int (*func) __P((void *));
   1824   1.22    chopps 	void *arg;
   1825   1.22    chopps {
   1826   1.22    chopps 	struct pccbb_intrhand_list *pil, *newpil;
   1827   1.22    chopps 
   1828   1.81      onoe 	DPRINTF(("pccbb_intr_establish start. %p\n", LIST_FIRST(&sc->sc_pil)));
   1829   1.26      haya 
   1830   1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1831   1.80      haya 		pccbb_intr_route(sc);
   1832   1.22    chopps 	}
   1833   1.22    chopps 
   1834   1.22    chopps 	/*
   1835   1.32     enami 	 * Allocate a room for interrupt handler structure.
   1836   1.22    chopps 	 */
   1837   1.22    chopps 	if (NULL == (newpil =
   1838   1.22    chopps 	    (struct pccbb_intrhand_list *)malloc(sizeof(struct
   1839   1.22    chopps 	    pccbb_intrhand_list), M_DEVBUF, M_WAITOK))) {
   1840   1.22    chopps 		return NULL;
   1841   1.22    chopps 	}
   1842   1.21      haya 
   1843   1.22    chopps 	newpil->pil_func = func;
   1844   1.22    chopps 	newpil->pil_arg = arg;
   1845   1.41      haya 	newpil->pil_level = level;
   1846   1.21      haya 
   1847   1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1848   1.80      haya 		LIST_INSERT_HEAD(&sc->sc_pil, newpil, pil_next);
   1849   1.22    chopps 	} else {
   1850   1.80      haya 		for (pil = LIST_FIRST(&sc->sc_pil);
   1851   1.80      haya 		     LIST_NEXT(pil, pil_next) != NULL;
   1852   1.80      haya 		     pil = LIST_NEXT(pil, pil_next));
   1853   1.80      haya 		LIST_INSERT_AFTER(pil, newpil, pil_next);
   1854   1.21      haya 	}
   1855    1.1      haya 
   1856   1.81      onoe 	DPRINTF(("pccbb_intr_establish add pil. %p\n",
   1857   1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1858   1.26      haya 
   1859   1.22    chopps 	return newpil;
   1860    1.1      haya }
   1861    1.1      haya 
   1862   1.21      haya /*
   1863   1.26      haya  * static void *pccbb_intr_disestablish(struct pccbb_softc *sc,
   1864   1.21      haya  *					void *ih)
   1865   1.21      haya  *
   1866   1.80      haya  *	This function removes an interrupt handler pointed by ih.  ih
   1867   1.80      haya  *	should be the value returned by cardbus_intr_establish() or
   1868   1.80      haya  *	NULL.
   1869   1.80      haya  *
   1870   1.80      haya  *	When ih is NULL, this function will do nothing.
   1871   1.21      haya  */
   1872    1.1      haya static void
   1873   1.26      haya pccbb_intr_disestablish(sc, ih)
   1874   1.26      haya 	struct pccbb_softc *sc;
   1875   1.22    chopps 	void *ih;
   1876    1.1      haya {
   1877   1.80      haya 	struct pccbb_intrhand_list *pil;
   1878   1.48      haya 	pcireg_t reg;
   1879   1.21      haya 
   1880   1.81      onoe 	DPRINTF(("pccbb_intr_disestablish start. %p\n",
   1881   1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1882   1.26      haya 
   1883   1.80      haya 	if (ih == NULL) {
   1884   1.80      haya 		/* intr handler is not set */
   1885   1.80      haya 		DPRINTF(("pccbb_intr_disestablish: no ih\n"));
   1886   1.80      haya 		return;
   1887   1.80      haya 	}
   1888   1.22    chopps 
   1889   1.80      haya #ifdef DIAGNOSTIC
   1890   1.80      haya 	for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
   1891   1.80      haya 	     pil = LIST_NEXT(pil, pil_next)) {
   1892   1.83    atatat 		DPRINTF(("pccbb_intr_disestablish: pil %p\n", pil));
   1893   1.22    chopps 		if (pil == ih) {
   1894   1.26      haya 			DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1895   1.22    chopps 			break;
   1896   1.22    chopps 		}
   1897   1.21      haya 	}
   1898   1.80      haya 	if (pil == NULL) {
   1899   1.80      haya 		panic("pccbb_intr_disestablish: %s cannot find pil %p",
   1900   1.80      haya 		    sc->sc_dev.dv_xname, ih);
   1901   1.80      haya 	}
   1902   1.80      haya #endif
   1903   1.80      haya 
   1904   1.80      haya 	pil = (struct pccbb_intrhand_list *)ih;
   1905   1.80      haya 	LIST_REMOVE(pil, pil_next);
   1906   1.80      haya 	free(pil, M_DEVBUF);
   1907   1.80      haya 	DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1908   1.21      haya 
   1909   1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1910   1.22    chopps 		/* No interrupt handlers */
   1911   1.21      haya 
   1912   1.26      haya 		DPRINTF(("pccbb_intr_disestablish: no interrupt handler\n"));
   1913   1.26      haya 
   1914   1.48      haya 		/* stop routing PCI intr */
   1915   1.48      haya 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1916   1.48      haya 		reg |= CB_BCR_INTR_IREQ_ENABLE;
   1917   1.48      haya 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, reg);
   1918   1.48      haya 
   1919   1.22    chopps 		switch (sc->sc_chipset) {
   1920   1.22    chopps 		case CB_TI113X:
   1921   1.48      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1922   1.48      haya 			/* functional intr disabled */
   1923   1.48      haya 			reg &= ~PCI113X_CBCTRL_PCI_INTR;
   1924   1.48      haya 			pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
   1925   1.48      haya 			break;
   1926   1.22    chopps 		default:
   1927   1.22    chopps 			break;
   1928   1.22    chopps 		}
   1929   1.21      haya 	}
   1930    1.1      haya }
   1931    1.1      haya 
   1932    1.1      haya #if defined SHOW_REGS
   1933    1.1      haya static void
   1934    1.1      haya cb_show_regs(pc, tag, memt, memh)
   1935   1.22    chopps 	pci_chipset_tag_t pc;
   1936   1.22    chopps 	pcitag_t tag;
   1937   1.22    chopps 	bus_space_tag_t memt;
   1938   1.22    chopps 	bus_space_handle_t memh;
   1939   1.22    chopps {
   1940   1.22    chopps 	int i;
   1941   1.22    chopps 	printf("PCI config regs:");
   1942   1.22    chopps 	for (i = 0; i < 0x50; i += 4) {
   1943   1.22    chopps 		if (i % 16 == 0) {
   1944   1.22    chopps 			printf("\n 0x%02x:", i);
   1945   1.22    chopps 		}
   1946   1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1947   1.22    chopps 	}
   1948   1.22    chopps 	for (i = 0x80; i < 0xb0; i += 4) {
   1949   1.22    chopps 		if (i % 16 == 0) {
   1950   1.22    chopps 			printf("\n 0x%02x:", i);
   1951   1.22    chopps 		}
   1952   1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1953   1.22    chopps 	}
   1954    1.1      haya 
   1955   1.22    chopps 	if (memh == 0) {
   1956   1.22    chopps 		printf("\n");
   1957   1.22    chopps 		return;
   1958   1.22    chopps 	}
   1959    1.1      haya 
   1960   1.22    chopps 	printf("\nsocket regs:");
   1961   1.22    chopps 	for (i = 0; i <= 0x10; i += 0x04) {
   1962   1.22    chopps 		printf(" %08x", bus_space_read_4(memt, memh, i));
   1963   1.22    chopps 	}
   1964   1.22    chopps 	printf("\nExCA regs:");
   1965   1.22    chopps 	for (i = 0; i < 0x08; ++i) {
   1966   1.22    chopps 		printf(" %02x", bus_space_read_1(memt, memh, 0x800 + i));
   1967   1.22    chopps 	}
   1968   1.22    chopps 	printf("\n");
   1969   1.22    chopps 	return;
   1970    1.1      haya }
   1971    1.1      haya #endif
   1972    1.1      haya 
   1973    1.4      haya /*
   1974    1.4      haya  * static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t cc,
   1975    1.4      haya  *                                    int busno, int devno, int function)
   1976    1.4      haya  *   This is the function to make a tag to access config space of
   1977    1.4      haya  *  a CardBus Card.  It works same as pci_conf_read.
   1978    1.4      haya  */
   1979    1.1      haya static cardbustag_t
   1980    1.1      haya pccbb_make_tag(cc, busno, devno, function)
   1981   1.22    chopps 	cardbus_chipset_tag_t cc;
   1982   1.22    chopps 	int busno, devno, function;
   1983    1.1      haya {
   1984   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1985    1.1      haya 
   1986   1.22    chopps 	return pci_make_tag(sc->sc_pc, busno, devno, function);
   1987    1.1      haya }
   1988    1.1      haya 
   1989    1.1      haya static void
   1990    1.1      haya pccbb_free_tag(cc, tag)
   1991   1.22    chopps 	cardbus_chipset_tag_t cc;
   1992   1.22    chopps 	cardbustag_t tag;
   1993    1.1      haya {
   1994    1.1      haya }
   1995    1.1      haya 
   1996    1.4      haya /*
   1997    1.4      haya  * static cardbusreg_t pccbb_conf_read(cardbus_chipset_tag_t cc,
   1998    1.4      haya  *                                     cardbustag_t tag, int offset)
   1999    1.4      haya  *   This is the function to read the config space of a CardBus Card.
   2000    1.4      haya  *  It works same as pci_conf_read.
   2001    1.4      haya  */
   2002    1.1      haya static cardbusreg_t
   2003    1.1      haya pccbb_conf_read(cc, tag, offset)
   2004   1.22    chopps 	cardbus_chipset_tag_t cc;
   2005   1.22    chopps 	cardbustag_t tag;
   2006   1.22    chopps 	int offset;		       /* register offset */
   2007    1.1      haya {
   2008   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   2009    1.1      haya 
   2010   1.22    chopps 	return pci_conf_read(sc->sc_pc, tag, offset);
   2011    1.1      haya }
   2012    1.1      haya 
   2013    1.4      haya /*
   2014    1.4      haya  * static void pccbb_conf_write(cardbus_chipset_tag_t cc, cardbustag_t tag,
   2015    1.4      haya  *                              int offs, cardbusreg_t val)
   2016    1.4      haya  *   This is the function to write the config space of a CardBus Card.
   2017    1.4      haya  *  It works same as pci_conf_write.
   2018    1.4      haya  */
   2019    1.1      haya static void
   2020    1.1      haya pccbb_conf_write(cc, tag, reg, val)
   2021   1.22    chopps 	cardbus_chipset_tag_t cc;
   2022   1.22    chopps 	cardbustag_t tag;
   2023   1.22    chopps 	int reg;		       /* register offset */
   2024   1.22    chopps 	cardbusreg_t val;
   2025    1.1      haya {
   2026   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   2027    1.1      haya 
   2028   1.22    chopps 	pci_conf_write(sc->sc_pc, tag, reg, val);
   2029    1.1      haya }
   2030    1.1      haya 
   2031    1.1      haya #if 0
   2032    1.1      haya STATIC int
   2033    1.1      haya pccbb_new_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   2034   1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, bus_addr_t mask,
   2035   1.22    chopps     int speed, int flags,
   2036   1.22    chopps     bus_space_handle_t * iohp)
   2037    1.1      haya #endif
   2038    1.4      haya /*
   2039    1.4      haya  * STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   2040    1.4      haya  *                                  bus_addr_t start, bus_size_t size,
   2041    1.4      haya  *                                  bus_size_t align,
   2042    1.4      haya  *                                  struct pcmcia_io_handle *pcihp
   2043    1.4      haya  *
   2044    1.4      haya  * This function only allocates I/O region for pccard. This function
   2045   1.32     enami  * never maps the allocated region to pccard I/O area.
   2046    1.4      haya  *
   2047    1.4      haya  * XXX: The interface of this function is not very good, I believe.
   2048    1.4      haya  */
   2049   1.22    chopps STATIC int
   2050    1.1      haya pccbb_pcmcia_io_alloc(pch, start, size, align, pcihp)
   2051   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2052   1.22    chopps 	bus_addr_t start;	       /* start address */
   2053   1.22    chopps 	bus_size_t size;
   2054   1.22    chopps 	bus_size_t align;
   2055   1.22    chopps 	struct pcmcia_io_handle *pcihp;
   2056   1.22    chopps {
   2057   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2058   1.22    chopps 	bus_addr_t ioaddr;
   2059   1.22    chopps 	int flags = 0;
   2060   1.22    chopps 	bus_space_tag_t iot;
   2061   1.22    chopps 	bus_space_handle_t ioh;
   2062   1.57      haya 	bus_addr_t mask;
   2063    1.1      haya #if rbus
   2064   1.22    chopps 	rbus_tag_t rb;
   2065    1.1      haya #endif
   2066   1.22    chopps 	if (align == 0) {
   2067   1.22    chopps 		align = size;	       /* XXX: funny??? */
   2068   1.22    chopps 	}
   2069    1.1      haya 
   2070   1.57      haya 	if (start != 0) {
   2071   1.57      haya 		/* XXX: assume all card decode lower 10 bits by its hardware */
   2072   1.57      haya 		mask = 0x3ff;
   2073   1.75      haya 		/* enforce to use only masked address */
   2074   1.75      haya 		start &= mask;
   2075   1.57      haya 	} else {
   2076   1.57      haya 		/*
   2077   1.57      haya 		 * calculate mask:
   2078   1.57      haya 		 *  1. get the most significant bit of size (call it msb).
   2079   1.57      haya 		 *  2. compare msb with the value of size.
   2080   1.57      haya 		 *  3. if size is larger, shift msb left once.
   2081   1.57      haya 		 *  4. obtain mask value to decrement msb.
   2082   1.57      haya 		 */
   2083   1.57      haya 		bus_size_t size_tmp = size;
   2084   1.57      haya 		int shifts = 0;
   2085   1.57      haya 
   2086   1.57      haya 		mask = 1;
   2087   1.57      haya 		while (size_tmp) {
   2088   1.57      haya 			++shifts;
   2089   1.57      haya 			size_tmp >>= 1;
   2090   1.57      haya 		}
   2091   1.57      haya 		mask = (1 << shifts);
   2092   1.57      haya 		if (mask < size) {
   2093   1.57      haya 			mask <<= 1;
   2094   1.57      haya 		}
   2095   1.57      haya 		--mask;
   2096   1.57      haya 	}
   2097   1.57      haya 
   2098   1.22    chopps 	/*
   2099   1.22    chopps 	 * Allocate some arbitrary I/O space.
   2100   1.22    chopps 	 */
   2101    1.1      haya 
   2102   1.22    chopps 	iot = ((struct pccbb_softc *)(ph->ph_parent))->sc_iot;
   2103    1.1      haya 
   2104    1.1      haya #if rbus
   2105   1.22    chopps 	rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
   2106   1.57      haya 	if (rbus_space_alloc(rb, start, size, mask, align, 0, &ioaddr, &ioh)) {
   2107   1.22    chopps 		return 1;
   2108   1.22    chopps 	}
   2109   1.95  christos 	DPRINTF(("pccbb_pcmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2110   1.81      onoe 	    (u_long) ioaddr, (u_long) size));
   2111   1.22    chopps #else
   2112   1.22    chopps 	if (start) {
   2113   1.22    chopps 		ioaddr = start;
   2114   1.22    chopps 		if (bus_space_map(iot, start, size, 0, &ioh)) {
   2115   1.22    chopps 			return 1;
   2116   1.22    chopps 		}
   2117   1.95  christos 		DPRINTF(("pccbb_pcmcia_io_alloc map port 0x%lx+0x%lx\n",
   2118   1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2119   1.22    chopps 	} else {
   2120   1.22    chopps 		flags |= PCMCIA_IO_ALLOCATED;
   2121   1.22    chopps 		if (bus_space_alloc(iot, 0x700 /* ph->sc->sc_iobase */ ,
   2122   1.22    chopps 		    0x800,	/* ph->sc->sc_iobase + ph->sc->sc_iosize */
   2123   1.22    chopps 		    size, align, 0, 0, &ioaddr, &ioh)) {
   2124   1.22    chopps 			/* No room be able to be get. */
   2125   1.22    chopps 			return 1;
   2126   1.22    chopps 		}
   2127   1.22    chopps 		DPRINTF(("pccbb_pcmmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2128   1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2129   1.22    chopps 	}
   2130    1.1      haya #endif
   2131    1.1      haya 
   2132   1.22    chopps 	pcihp->iot = iot;
   2133   1.22    chopps 	pcihp->ioh = ioh;
   2134   1.22    chopps 	pcihp->addr = ioaddr;
   2135   1.22    chopps 	pcihp->size = size;
   2136   1.22    chopps 	pcihp->flags = flags;
   2137    1.1      haya 
   2138   1.22    chopps 	return 0;
   2139    1.1      haya }
   2140    1.1      haya 
   2141    1.4      haya /*
   2142    1.4      haya  * STATIC int pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2143    1.4      haya  *                                 struct pcmcia_io_handle *pcihp)
   2144    1.4      haya  *
   2145    1.4      haya  * This function only frees I/O region for pccard.
   2146    1.4      haya  *
   2147    1.4      haya  * XXX: The interface of this function is not very good, I believe.
   2148    1.4      haya  */
   2149   1.22    chopps void
   2150    1.1      haya pccbb_pcmcia_io_free(pch, pcihp)
   2151   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2152   1.22    chopps 	struct pcmcia_io_handle *pcihp;
   2153    1.1      haya {
   2154    1.1      haya #if !rbus
   2155   1.22    chopps 	bus_space_tag_t iot = pcihp->iot;
   2156    1.1      haya #endif
   2157   1.22    chopps 	bus_space_handle_t ioh = pcihp->ioh;
   2158   1.22    chopps 	bus_size_t size = pcihp->size;
   2159    1.1      haya 
   2160    1.1      haya #if rbus
   2161   1.22    chopps 	struct pccbb_softc *sc =
   2162   1.22    chopps 	    (struct pccbb_softc *)((struct pcic_handle *)pch)->ph_parent;
   2163   1.22    chopps 	rbus_tag_t rb = sc->sc_rbus_iot;
   2164    1.1      haya 
   2165   1.22    chopps 	rbus_space_free(rb, ioh, size, NULL);
   2166    1.1      haya #else
   2167   1.22    chopps 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   2168   1.22    chopps 		bus_space_free(iot, ioh, size);
   2169   1.22    chopps 	else
   2170   1.22    chopps 		bus_space_unmap(iot, ioh, size);
   2171    1.1      haya #endif
   2172    1.1      haya }
   2173    1.1      haya 
   2174    1.4      haya /*
   2175    1.4      haya  * STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width,
   2176    1.4      haya  *                                bus_addr_t offset, bus_size_t size,
   2177    1.4      haya  *                                struct pcmcia_io_handle *pcihp,
   2178    1.4      haya  *                                int *windowp)
   2179    1.4      haya  *
   2180    1.4      haya  * This function maps the allocated I/O region to pccard. This function
   2181    1.4      haya  * never allocates any I/O region for pccard I/O area.  I don't
   2182    1.4      haya  * understand why the original authors of pcmciabus separated alloc and
   2183    1.4      haya  * map.  I believe the two must be unite.
   2184    1.4      haya  *
   2185    1.4      haya  * XXX: no wait timing control?
   2186    1.4      haya  */
   2187   1.22    chopps int
   2188    1.1      haya pccbb_pcmcia_io_map(pch, width, offset, size, pcihp, windowp)
   2189   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2190   1.22    chopps 	int width;
   2191   1.22    chopps 	bus_addr_t offset;
   2192   1.22    chopps 	bus_size_t size;
   2193   1.22    chopps 	struct pcmcia_io_handle *pcihp;
   2194   1.22    chopps 	int *windowp;
   2195   1.22    chopps {
   2196   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2197   1.22    chopps 	bus_addr_t ioaddr = pcihp->addr + offset;
   2198   1.22    chopps 	int i, win;
   2199    1.1      haya #if defined CBB_DEBUG
   2200   1.22    chopps 	static char *width_names[] = { "dynamic", "io8", "io16" };
   2201    1.1      haya #endif
   2202    1.1      haya 
   2203   1.22    chopps 	/* Sanity check I/O handle. */
   2204    1.1      haya 
   2205   1.22    chopps 	if (((struct pccbb_softc *)ph->ph_parent)->sc_iot != pcihp->iot) {
   2206   1.22    chopps 		panic("pccbb_pcmcia_io_map iot is bogus");
   2207   1.22    chopps 	}
   2208    1.1      haya 
   2209   1.22    chopps 	/* XXX Sanity check offset/size. */
   2210    1.1      haya 
   2211   1.22    chopps 	win = -1;
   2212   1.22    chopps 	for (i = 0; i < PCIC_IO_WINS; i++) {
   2213   1.22    chopps 		if ((ph->ioalloc & (1 << i)) == 0) {
   2214   1.22    chopps 			win = i;
   2215   1.22    chopps 			ph->ioalloc |= (1 << i);
   2216   1.22    chopps 			break;
   2217   1.22    chopps 		}
   2218   1.22    chopps 	}
   2219    1.1      haya 
   2220   1.22    chopps 	if (win == -1) {
   2221   1.22    chopps 		return 1;
   2222   1.22    chopps 	}
   2223    1.1      haya 
   2224   1.22    chopps 	*windowp = win;
   2225    1.1      haya 
   2226   1.22    chopps 	/* XXX this is pretty gross */
   2227    1.1      haya 
   2228   1.22    chopps 	DPRINTF(("pccbb_pcmcia_io_map window %d %s port %lx+%lx\n",
   2229   1.22    chopps 	    win, width_names[width], (u_long) ioaddr, (u_long) size));
   2230    1.1      haya 
   2231   1.22    chopps 	/* XXX wtf is this doing here? */
   2232    1.1      haya 
   2233    1.1      haya #if 0
   2234   1.22    chopps 	printf(" port 0x%lx", (u_long) ioaddr);
   2235   1.22    chopps 	if (size > 1) {
   2236   1.22    chopps 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   2237   1.22    chopps 	}
   2238    1.1      haya #endif
   2239    1.1      haya 
   2240   1.22    chopps 	ph->io[win].addr = ioaddr;
   2241   1.22    chopps 	ph->io[win].size = size;
   2242   1.22    chopps 	ph->io[win].width = width;
   2243    1.1      haya 
   2244   1.22    chopps 	/* actual dirty register-value changing in the function below. */
   2245   1.22    chopps 	pccbb_pcmcia_do_io_map(ph, win);
   2246    1.1      haya 
   2247   1.22    chopps 	return 0;
   2248    1.1      haya }
   2249    1.1      haya 
   2250    1.4      haya /*
   2251    1.4      haya  * STATIC void pccbb_pcmcia_do_io_map(struct pcic_handle *h, int win)
   2252    1.4      haya  *
   2253    1.4      haya  * This function changes register-value to map I/O region for pccard.
   2254    1.4      haya  */
   2255   1.22    chopps static void
   2256    1.1      haya pccbb_pcmcia_do_io_map(ph, win)
   2257   1.22    chopps 	struct pcic_handle *ph;
   2258   1.22    chopps 	int win;
   2259    1.1      haya {
   2260   1.22    chopps 	static u_int8_t pcic_iowidth[3] = {
   2261   1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   2262   1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2263   1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   2264   1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2265   1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   2266   1.22    chopps 	};
   2267    1.1      haya 
   2268    1.1      haya #define PCIC_SIA_START_LOW 0
   2269    1.1      haya #define PCIC_SIA_START_HIGH 1
   2270    1.1      haya #define PCIC_SIA_STOP_LOW 2
   2271    1.1      haya #define PCIC_SIA_STOP_HIGH 3
   2272    1.1      haya 
   2273   1.22    chopps 	int regbase_win = 0x8 + win * 0x04;
   2274   1.22    chopps 	u_int8_t ioctl, enable;
   2275    1.1      haya 
   2276   1.95  christos 	DPRINTF(("pccbb_pcmcia_do_io_map win %d addr 0x%lx size 0x%lx "
   2277   1.95  christos 	    "width %d\n", win, (unsigned long)ph->io[win].addr,
   2278   1.95  christos 	    (unsigned long)ph->io[win].size, ph->io[win].width * 8));
   2279   1.22    chopps 
   2280   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_START_LOW,
   2281   1.22    chopps 	    ph->io[win].addr & 0xff);
   2282   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_START_HIGH,
   2283   1.22    chopps 	    (ph->io[win].addr >> 8) & 0xff);
   2284   1.22    chopps 
   2285   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_STOP_LOW,
   2286   1.22    chopps 	    (ph->io[win].addr + ph->io[win].size - 1) & 0xff);
   2287   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_STOP_HIGH,
   2288   1.22    chopps 	    ((ph->io[win].addr + ph->io[win].size - 1) >> 8) & 0xff);
   2289   1.22    chopps 
   2290   1.22    chopps 	ioctl = Pcic_read(ph, PCIC_IOCTL);
   2291   1.22    chopps 	enable = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2292   1.22    chopps 	switch (win) {
   2293   1.22    chopps 	case 0:
   2294   1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   2295   1.22    chopps 		    PCIC_IOCTL_IO0_IOCS16SRC_MASK |
   2296   1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_MASK);
   2297   1.22    chopps 		ioctl |= pcic_iowidth[ph->io[win].width];
   2298   1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO0;
   2299   1.22    chopps 		break;
   2300   1.22    chopps 	case 1:
   2301   1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   2302   1.22    chopps 		    PCIC_IOCTL_IO1_IOCS16SRC_MASK |
   2303   1.22    chopps 		    PCIC_IOCTL_IO1_DATASIZE_MASK);
   2304   1.22    chopps 		ioctl |= (pcic_iowidth[ph->io[win].width] << 4);
   2305   1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO1;
   2306   1.22    chopps 		break;
   2307   1.22    chopps 	}
   2308   1.22    chopps 	Pcic_write(ph, PCIC_IOCTL, ioctl);
   2309   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, enable);
   2310    1.1      haya #if defined CBB_DEBUG
   2311   1.22    chopps 	{
   2312   1.22    chopps 		u_int8_t start_low =
   2313   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_START_LOW);
   2314   1.22    chopps 		u_int8_t start_high =
   2315   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_START_HIGH);
   2316   1.22    chopps 		u_int8_t stop_low =
   2317   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_STOP_LOW);
   2318   1.22    chopps 		u_int8_t stop_high =
   2319   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_STOP_HIGH);
   2320   1.22    chopps 		printf
   2321   1.22    chopps 		    (" start %02x %02x, stop %02x %02x, ioctl %02x enable %02x\n",
   2322   1.22    chopps 		    start_low, start_high, stop_low, stop_high, ioctl, enable);
   2323   1.22    chopps 	}
   2324    1.1      haya #endif
   2325    1.1      haya }
   2326    1.1      haya 
   2327    1.4      haya /*
   2328    1.4      haya  * STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t *h, int win)
   2329    1.4      haya  *
   2330   1.32     enami  * This function unmaps I/O region.  No return value.
   2331    1.4      haya  */
   2332   1.22    chopps STATIC void
   2333    1.1      haya pccbb_pcmcia_io_unmap(pch, win)
   2334   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2335   1.22    chopps 	int win;
   2336    1.1      haya {
   2337   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2338   1.22    chopps 	int reg;
   2339    1.1      haya 
   2340   1.22    chopps 	if (win >= PCIC_IO_WINS || win < 0) {
   2341   1.22    chopps 		panic("pccbb_pcmcia_io_unmap: window out of range");
   2342   1.22    chopps 	}
   2343    1.1      haya 
   2344   1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2345   1.22    chopps 	switch (win) {
   2346   1.22    chopps 	case 0:
   2347   1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO0;
   2348   1.22    chopps 		break;
   2349   1.22    chopps 	case 1:
   2350   1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO1;
   2351   1.22    chopps 		break;
   2352   1.22    chopps 	}
   2353   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2354    1.1      haya 
   2355   1.22    chopps 	ph->ioalloc &= ~(1 << win);
   2356    1.1      haya }
   2357    1.1      haya 
   2358    1.4      haya /*
   2359    1.4      haya  * static void pccbb_pcmcia_wait_ready(struct pcic_handle *ph)
   2360    1.4      haya  *
   2361    1.4      haya  * This function enables the card.  All information is stored in
   2362    1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2363    1.4      haya  */
   2364   1.91    briggs static int
   2365    1.1      haya pccbb_pcmcia_wait_ready(ph)
   2366   1.22    chopps 	struct pcic_handle *ph;
   2367    1.1      haya {
   2368   1.91    briggs 	u_char stat;
   2369   1.22    chopps 	int i;
   2370    1.1      haya 
   2371   1.91    briggs 	DPRINTF(("entering pccbb_pcmcia_wait_ready: status 0x%02x\n",
   2372   1.22    chopps 	    Pcic_read(ph, PCIC_IF_STATUS)));
   2373    1.1      haya 
   2374   1.55      haya 	for (i = 0; i < 2000; i++) {
   2375   1.91    briggs 		stat = Pcic_read(ph, PCIC_IF_STATUS);
   2376   1.91    briggs 		if (stat & PCIC_IF_STATUS_READY)
   2377   1.91    briggs 			return 1;
   2378   1.91    briggs 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2379   1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2380   1.91    briggs 			return 0;
   2381   1.55      haya 		DELAY_MS(2, ph->ph_parent);
   2382    1.1      haya #ifdef CBB_DEBUG
   2383   1.55      haya 		if ((i > 1000) && (i % 25 == 24))
   2384   1.22    chopps 			printf(".");
   2385    1.1      haya #endif
   2386   1.22    chopps 	}
   2387    1.1      haya 
   2388    1.1      haya #ifdef DIAGNOSTIC
   2389   1.22    chopps 	printf("pcic_wait_ready: ready never happened, status = %02x\n",
   2390   1.22    chopps 	    Pcic_read(ph, PCIC_IF_STATUS));
   2391    1.1      haya #endif
   2392   1.91    briggs 
   2393   1.91    briggs 	return 0;
   2394    1.1      haya }
   2395    1.1      haya 
   2396    1.4      haya /*
   2397    1.4      haya  * STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2398    1.4      haya  *
   2399    1.4      haya  * This function enables the card.  All information is stored in
   2400    1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2401    1.4      haya  */
   2402    1.1      haya STATIC void
   2403    1.1      haya pccbb_pcmcia_socket_enable(pch)
   2404   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2405    1.1      haya {
   2406   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2407   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2408  1.101   mycroft 	int win;
   2409   1.22    chopps 	u_int8_t power, intr;
   2410   1.22    chopps 	pcireg_t spsr;
   2411   1.22    chopps 	int voltage;
   2412    1.1      haya 
   2413   1.22    chopps 	/* this bit is mostly stolen from pcic_attach_card */
   2414    1.1      haya 
   2415   1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_enable: "));
   2416    1.1      haya 
   2417   1.22    chopps 	/* get card Vcc info */
   2418    1.1      haya 
   2419   1.22    chopps 	spsr =
   2420   1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2421   1.22    chopps 	    CB_SOCKET_STAT);
   2422   1.22    chopps 	if (spsr & CB_SOCKET_STAT_5VCARD) {
   2423   1.22    chopps 		DPRINTF(("5V card\n"));
   2424   1.22    chopps 		voltage = CARDBUS_VCC_5V | CARDBUS_VPP_VCC;
   2425   1.22    chopps 	} else if (spsr & CB_SOCKET_STAT_3VCARD) {
   2426   1.22    chopps 		DPRINTF(("3V card\n"));
   2427   1.22    chopps 		voltage = CARDBUS_VCC_3V | CARDBUS_VPP_VCC;
   2428   1.22    chopps 	} else {
   2429   1.22    chopps 		printf("?V card, 0x%x\n", spsr);	/* XXX */
   2430   1.22    chopps 		return;
   2431   1.22    chopps 	}
   2432    1.1      haya 
   2433  1.100   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2434  1.100   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2435  1.100   mycroft 
   2436   1.53      haya 	/* disable socket: negate output enable bit and power off */
   2437   1.48      haya 	power = 0;
   2438   1.22    chopps 	Pcic_write(ph, PCIC_PWRCTL, power);
   2439    1.1      haya 
   2440   1.22    chopps 	/*
   2441   1.22    chopps 	 * wait 200ms until power fails (Tpf).  Then, wait 100ms since
   2442   1.22    chopps 	 * we are changing Vcc (Toff).
   2443   1.22    chopps 	 */
   2444   1.22    chopps 	/* delay(300*1000); too much */
   2445    1.1      haya 
   2446   1.48      haya 	/* assert reset bit */
   2447   1.48      haya 	intr = Pcic_read(ph, PCIC_INTR);
   2448   1.48      haya 	intr &= ~(PCIC_INTR_RESET | PCIC_INTR_CARDTYPE_MASK);
   2449   1.48      haya 	Pcic_write(ph, PCIC_INTR, intr);
   2450    1.1      haya 
   2451   1.93    briggs 	/* power up the socket */
   2452   1.22    chopps 	power = Pcic_read(ph, PCIC_PWRCTL);
   2453   1.93    briggs 	Pcic_write(ph, PCIC_PWRCTL, (power & ~PCIC_PWRCTL_OE));
   2454   1.93    briggs 	pccbb_power(sc, voltage);
   2455   1.93    briggs 
   2456   1.93    briggs 	/* now output enable */
   2457   1.93    briggs 	power = Pcic_read(ph, PCIC_PWRCTL);
   2458   1.93    briggs 	Pcic_write(ph, PCIC_PWRCTL, power | PCIC_PWRCTL_OE);
   2459   1.91    briggs 
   2460   1.91    briggs 	if (pccbb_power(sc, voltage) == 0) {
   2461  1.100   mycroft 		pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2462  1.100   mycroft 		power &= ~PCIC_PWRCTL_OE;
   2463   1.91    briggs 		Pcic_write(ph, PCIC_PWRCTL, power);
   2464   1.91    briggs 		intr |= PCIC_INTR_RESET;
   2465   1.91    briggs 		Pcic_write(ph, PCIC_INTR, intr);
   2466   1.91    briggs 		return;
   2467   1.91    briggs 	}
   2468    1.1      haya 
   2469   1.22    chopps 	/*
   2470   1.55      haya 	 * hold RESET at least 20 ms: the spec says only 10 us is
   2471   1.55      haya 	 * enough, but TI1130 requires at least 20 ms.
   2472   1.22    chopps 	 */
   2473   1.56     itohy #if 0	/* XXX called on interrupt context */
   2474   1.55      haya 	DELAY_MS(20, sc);
   2475   1.56     itohy #else
   2476   1.56     itohy 	delay(20 * 1000);
   2477   1.56     itohy #endif
   2478    1.1      haya 
   2479   1.22    chopps 	/* clear the reset flag */
   2480    1.1      haya 
   2481   1.22    chopps 	intr |= PCIC_INTR_RESET;
   2482   1.22    chopps 	Pcic_write(ph, PCIC_INTR, intr);
   2483    1.1      haya 
   2484   1.22    chopps 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
   2485    1.1      haya 
   2486   1.56     itohy #if 0	/* XXX called on interrupt context */
   2487   1.55      haya 	DELAY_MS(20, sc);
   2488   1.56     itohy #else
   2489   1.56     itohy 	delay(20 * 1000);
   2490   1.56     itohy #endif
   2491    1.1      haya 
   2492   1.22    chopps 	/* wait for the chip to finish initializing */
   2493    1.1      haya 
   2494   1.91    briggs 	if (pccbb_pcmcia_wait_ready(ph) == 0) {
   2495   1.91    briggs 		Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
   2496   1.91    briggs 		pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2497   1.91    briggs 		return;
   2498   1.91    briggs 	}
   2499    1.1      haya 
   2500   1.22    chopps 	/* zero out the address windows */
   2501    1.1      haya 
   2502   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
   2503    1.1      haya 
   2504   1.22    chopps 	/* reinstall all the memory and io mappings */
   2505    1.1      haya 
   2506   1.22    chopps 	for (win = 0; win < PCIC_MEM_WINS; ++win) {
   2507   1.22    chopps 		if (ph->memalloc & (1 << win)) {
   2508   1.22    chopps 			pccbb_pcmcia_do_mem_map(ph, win);
   2509   1.22    chopps 		}
   2510   1.22    chopps 	}
   2511    1.1      haya 
   2512   1.22    chopps 	for (win = 0; win < PCIC_IO_WINS; ++win) {
   2513   1.22    chopps 		if (ph->ioalloc & (1 << win)) {
   2514   1.22    chopps 			pccbb_pcmcia_do_io_map(ph, win);
   2515   1.22    chopps 		}
   2516   1.22    chopps 	}
   2517    1.1      haya }
   2518    1.1      haya 
   2519    1.4      haya /*
   2520    1.4      haya  * STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t *ph)
   2521    1.4      haya  *
   2522    1.4      haya  * This function disables the card.  All information is stored in
   2523    1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2524    1.4      haya  */
   2525    1.1      haya STATIC void
   2526    1.1      haya pccbb_pcmcia_socket_disable(pch)
   2527   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2528    1.1      haya {
   2529   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2530   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2531  1.101   mycroft 	u_int8_t power;
   2532   1.22    chopps 
   2533   1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_disable\n"));
   2534   1.22    chopps 
   2535  1.100   mycroft 	delay(2 * 1000);
   2536   1.22    chopps 
   2537  1.100   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2538  1.100   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2539   1.22    chopps 
   2540  1.100   mycroft 	/* disable socket: negate output enable bit and power off */
   2541  1.100   mycroft 	power = 0;
   2542   1.22    chopps 	Pcic_write(ph, PCIC_PWRCTL, power);
   2543  1.100   mycroft 
   2544   1.22    chopps 	/*
   2545   1.22    chopps 	 * wait 300ms until power fails (Tpf).
   2546   1.22    chopps 	 */
   2547   1.56     itohy #if 0	/* XXX called on interrupt context */
   2548   1.55      haya 	DELAY_MS(300, sc);
   2549   1.56     itohy #else
   2550   1.56     itohy 	delay(300 * 1000);
   2551   1.56     itohy #endif
   2552  1.100   mycroft 
   2553  1.100   mycroft 	/* reset signal asserting... */
   2554  1.101   mycroft }
   2555  1.101   mycroft 
   2556  1.101   mycroft STATIC void
   2557  1.101   mycroft pccbb_pcmcia_socket_settype(pch, type)
   2558  1.101   mycroft 	pcmcia_chipset_handle_t pch;
   2559  1.101   mycroft 	int type;
   2560  1.101   mycroft {
   2561  1.101   mycroft 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2562  1.101   mycroft 	u_int8_t intr;
   2563  1.101   mycroft 
   2564  1.101   mycroft 	/* set the card type */
   2565  1.100   mycroft 
   2566  1.100   mycroft 	intr = Pcic_read(ph, PCIC_INTR);
   2567  1.101   mycroft 	intr &= ~PCIC_INTR_CARDTYPE_MASK;
   2568  1.101   mycroft 	if (type == PCMCIA_IFTYPE_IO)
   2569  1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   2570  1.101   mycroft 	else
   2571  1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   2572  1.100   mycroft 	Pcic_write(ph, PCIC_INTR, intr);
   2573  1.101   mycroft 
   2574  1.101   mycroft 	DPRINTF(("%s: pccbb_pcmcia_socket_settype %02x type %s %02x\n",
   2575  1.101   mycroft 	    ph->ph_parent->dv_xname, ph->sock,
   2576  1.101   mycroft 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   2577    1.1      haya }
   2578    1.1      haya 
   2579    1.4      haya /*
   2580    1.1      haya  * STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t *ph)
   2581    1.1      haya  *
   2582    1.1      haya  * This function detects whether a card is in the slot or not.
   2583    1.1      haya  * If a card is inserted, return 1.  Otherwise, return 0.
   2584    1.4      haya  */
   2585    1.1      haya STATIC int
   2586    1.1      haya pccbb_pcmcia_card_detect(pch)
   2587   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2588    1.1      haya {
   2589   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2590   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2591   1.22    chopps 
   2592   1.22    chopps 	DPRINTF(("pccbb_pcmcia_card_detect\n"));
   2593   1.22    chopps 	return pccbb_detect_card(sc) == 1 ? 1 : 0;
   2594    1.1      haya }
   2595    1.1      haya 
   2596    1.1      haya #if 0
   2597    1.1      haya STATIC int
   2598    1.1      haya pccbb_new_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2599   1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, int speed, int flags,
   2600   1.22    chopps     bus_space_tag_t * memtp bus_space_handle_t * memhp)
   2601    1.1      haya #endif
   2602    1.4      haya /*
   2603    1.4      haya  * STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2604    1.4      haya  *                                   bus_size_t size,
   2605    1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2606    1.4      haya  *
   2607    1.4      haya  * This function only allocates memory region for pccard. This
   2608   1.32     enami  * function never maps the allocated region to pccard memory area.
   2609    1.4      haya  *
   2610    1.4      haya  * XXX: Why the argument of start address is not in?
   2611    1.4      haya  */
   2612   1.22    chopps STATIC int
   2613    1.1      haya pccbb_pcmcia_mem_alloc(pch, size, pcmhp)
   2614   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2615   1.22    chopps 	bus_size_t size;
   2616   1.22    chopps 	struct pcmcia_mem_handle *pcmhp;
   2617   1.22    chopps {
   2618   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2619   1.22    chopps 	bus_space_handle_t memh;
   2620   1.22    chopps 	bus_addr_t addr;
   2621   1.22    chopps 	bus_size_t sizepg;
   2622   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2623    1.1      haya #if rbus
   2624   1.22    chopps 	rbus_tag_t rb;
   2625    1.1      haya #endif
   2626    1.1      haya 
   2627   1.91    briggs 	/* Check that the card is still there. */
   2628   1.91    briggs 	if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2629   1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2630   1.91    briggs 		return 1;
   2631   1.91    briggs 
   2632   1.22    chopps 	/* out of sc->memh, allocate as many pages as necessary */
   2633    1.1      haya 
   2634   1.22    chopps 	/* convert size to PCIC pages */
   2635   1.22    chopps 	/*
   2636   1.22    chopps 	 * This is not enough; when the requested region is on the page
   2637   1.22    chopps 	 * boundaries, this may calculate wrong result.
   2638   1.22    chopps 	 */
   2639   1.22    chopps 	sizepg = (size + (PCIC_MEM_PAGESIZE - 1)) / PCIC_MEM_PAGESIZE;
   2640    1.1      haya #if 0
   2641   1.22    chopps 	if (sizepg > PCIC_MAX_MEM_PAGES) {
   2642   1.22    chopps 		return 1;
   2643   1.22    chopps 	}
   2644    1.1      haya #endif
   2645    1.1      haya 
   2646   1.22    chopps 	if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32)) {
   2647   1.22    chopps 		return 1;
   2648   1.22    chopps 	}
   2649    1.1      haya 
   2650   1.22    chopps 	addr = 0;		       /* XXX gcc -Wuninitialized */
   2651    1.1      haya 
   2652    1.1      haya #if rbus
   2653   1.22    chopps 	rb = sc->sc_rbus_memt;
   2654   1.22    chopps 	if (rbus_space_alloc(rb, 0, sizepg * PCIC_MEM_PAGESIZE,
   2655   1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE - 1, PCIC_MEM_PAGESIZE, 0,
   2656   1.22    chopps 	    &addr, &memh)) {
   2657   1.22    chopps 		return 1;
   2658   1.22    chopps 	}
   2659    1.1      haya #else
   2660   1.22    chopps 	if (bus_space_alloc(sc->sc_memt, sc->sc_mem_start, sc->sc_mem_end,
   2661   1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE, PCIC_MEM_PAGESIZE,
   2662   1.22    chopps 	    0, /* boundary */
   2663   1.22    chopps 	    0,	/* flags */
   2664   1.22    chopps 	    &addr, &memh)) {
   2665   1.22    chopps 		return 1;
   2666   1.22    chopps 	}
   2667    1.1      haya #endif
   2668    1.1      haya 
   2669   1.95  christos 	DPRINTF(("pccbb_pcmcia_alloc_mem: addr 0x%lx size 0x%lx, "
   2670   1.95  christos 	    "realsize 0x%lx\n", (unsigned long)addr, (unsigned long)size,
   2671   1.95  christos 	    (unsigned long)sizepg * PCIC_MEM_PAGESIZE));
   2672   1.22    chopps 
   2673   1.22    chopps 	pcmhp->memt = sc->sc_memt;
   2674   1.22    chopps 	pcmhp->memh = memh;
   2675   1.22    chopps 	pcmhp->addr = addr;
   2676   1.22    chopps 	pcmhp->size = size;
   2677   1.22    chopps 	pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
   2678   1.22    chopps 	/* What is mhandle?  I feel it is very dirty and it must go trush. */
   2679   1.22    chopps 	pcmhp->mhandle = 0;
   2680   1.22    chopps 	/* No offset???  Funny. */
   2681    1.1      haya 
   2682   1.22    chopps 	return 0;
   2683    1.1      haya }
   2684    1.1      haya 
   2685    1.4      haya /*
   2686    1.4      haya  * STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2687    1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2688    1.4      haya  *
   2689   1.32     enami  * This function release the memory space allocated by the function
   2690    1.4      haya  * pccbb_pcmcia_mem_alloc().
   2691    1.4      haya  */
   2692   1.22    chopps STATIC void
   2693    1.1      haya pccbb_pcmcia_mem_free(pch, pcmhp)
   2694   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2695   1.22    chopps 	struct pcmcia_mem_handle *pcmhp;
   2696    1.1      haya {
   2697    1.1      haya #if rbus
   2698   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2699   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2700    1.1      haya 
   2701   1.22    chopps 	rbus_space_free(sc->sc_rbus_memt, pcmhp->memh, pcmhp->realsize, NULL);
   2702    1.1      haya #else
   2703   1.22    chopps 	bus_space_free(pcmhp->memt, pcmhp->memh, pcmhp->realsize);
   2704    1.1      haya #endif
   2705    1.1      haya }
   2706    1.1      haya 
   2707    1.4      haya /*
   2708    1.4      haya  * STATIC void pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
   2709    1.4      haya  *
   2710   1.32     enami  * This function release the memory space allocated by the function
   2711    1.4      haya  * pccbb_pcmcia_mem_alloc().
   2712    1.4      haya  */
   2713   1.22    chopps STATIC void
   2714    1.1      haya pccbb_pcmcia_do_mem_map(ph, win)
   2715   1.22    chopps 	struct pcic_handle *ph;
   2716   1.22    chopps 	int win;
   2717    1.1      haya {
   2718   1.22    chopps 	int regbase_win;
   2719   1.22    chopps 	bus_addr_t phys_addr;
   2720   1.22    chopps 	bus_addr_t phys_end;
   2721    1.1      haya 
   2722    1.1      haya #define PCIC_SMM_START_LOW 0
   2723    1.1      haya #define PCIC_SMM_START_HIGH 1
   2724    1.1      haya #define PCIC_SMM_STOP_LOW 2
   2725    1.1      haya #define PCIC_SMM_STOP_HIGH 3
   2726    1.1      haya #define PCIC_CMA_LOW 4
   2727    1.1      haya #define PCIC_CMA_HIGH 5
   2728    1.1      haya 
   2729   1.22    chopps 	u_int8_t start_low, start_high = 0;
   2730   1.22    chopps 	u_int8_t stop_low, stop_high;
   2731   1.22    chopps 	u_int8_t off_low, off_high;
   2732   1.22    chopps 	u_int8_t mem_window;
   2733   1.22    chopps 	int reg;
   2734   1.22    chopps 
   2735   1.22    chopps 	int kind = ph->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
   2736   1.22    chopps 	int mem8 =
   2737   1.24   thorpej 	    (ph->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
   2738   1.24   thorpej 	    || (kind == PCMCIA_MEM_ATTR);
   2739   1.12      joda 
   2740   1.22    chopps 	regbase_win = 0x10 + win * 0x08;
   2741    1.1      haya 
   2742   1.22    chopps 	phys_addr = ph->mem[win].addr;
   2743   1.22    chopps 	phys_end = phys_addr + ph->mem[win].size;
   2744    1.1      haya 
   2745   1.22    chopps 	DPRINTF(("pccbb_pcmcia_do_mem_map: start 0x%lx end 0x%lx off 0x%lx\n",
   2746   1.95  christos 	    (unsigned long)phys_addr, (unsigned long)phys_end,
   2747   1.95  christos 	    (unsigned long)ph->mem[win].offset));
   2748    1.1      haya 
   2749    1.1      haya #define PCIC_MEMREG_LSB_SHIFT PCIC_SYSMEM_ADDRX_SHIFT
   2750    1.1      haya #define PCIC_MEMREG_MSB_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 8)
   2751    1.1      haya #define PCIC_MEMREG_WIN_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 12)
   2752    1.1      haya 
   2753   1.22    chopps 	/* bit 19:12 */
   2754   1.22    chopps 	start_low = (phys_addr >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2755   1.22    chopps 	/* bit 23:20 and bit 7 on */
   2756   1.22    chopps 	start_high = ((phys_addr >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2757   1.22    chopps 	    |(mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT);
   2758   1.22    chopps 	/* bit 31:24, for 32-bit address */
   2759   1.22    chopps 	mem_window = (phys_addr >> PCIC_MEMREG_WIN_SHIFT) & 0xff;
   2760   1.22    chopps 
   2761   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_START_LOW, start_low);
   2762   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_START_HIGH, start_high);
   2763   1.22    chopps 
   2764   1.22    chopps 	if (((struct pccbb_softc *)ph->
   2765   1.22    chopps 	    ph_parent)->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2766   1.22    chopps 		Pcic_write(ph, 0x40 + win, mem_window);
   2767   1.22    chopps 	}
   2768    1.1      haya 
   2769   1.22    chopps 	stop_low = (phys_end >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2770   1.22    chopps 	stop_high = ((phys_end >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2771   1.22    chopps 	    | PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2;	/* wait 2 cycles */
   2772   1.22    chopps 	/* XXX Geee, WAIT2!! Crazy!!  I must rewrite this routine. */
   2773   1.22    chopps 
   2774   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_STOP_LOW, stop_low);
   2775   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_STOP_HIGH, stop_high);
   2776   1.22    chopps 
   2777   1.22    chopps 	off_low = (ph->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff;
   2778   1.22    chopps 	off_high = ((ph->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8))
   2779   1.22    chopps 	    & PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK)
   2780   1.22    chopps 	    | ((kind == PCMCIA_MEM_ATTR) ?
   2781   1.22    chopps 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0);
   2782   1.22    chopps 
   2783   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_CMA_LOW, off_low);
   2784   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_CMA_HIGH, off_high);
   2785   1.22    chopps 
   2786   1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2787   1.22    chopps 	reg |= ((1 << win) | PCIC_ADDRWIN_ENABLE_MEMCS16);
   2788   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2789    1.1      haya 
   2790    1.1      haya #if defined CBB_DEBUG
   2791   1.22    chopps 	{
   2792   1.22    chopps 		int r1, r2, r3, r4, r5, r6, r7 = 0;
   2793    1.1      haya 
   2794   1.22    chopps 		r1 = Pcic_read(ph, regbase_win + PCIC_SMM_START_LOW);
   2795   1.22    chopps 		r2 = Pcic_read(ph, regbase_win + PCIC_SMM_START_HIGH);
   2796   1.22    chopps 		r3 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_LOW);
   2797   1.22    chopps 		r4 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_HIGH);
   2798   1.22    chopps 		r5 = Pcic_read(ph, regbase_win + PCIC_CMA_LOW);
   2799   1.22    chopps 		r6 = Pcic_read(ph, regbase_win + PCIC_CMA_HIGH);
   2800   1.22    chopps 		if (((struct pccbb_softc *)(ph->
   2801   1.22    chopps 		    ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2802   1.22    chopps 			r7 = Pcic_read(ph, 0x40 + win);
   2803   1.22    chopps 		}
   2804   1.22    chopps 
   2805   1.22    chopps 		DPRINTF(("pccbb_pcmcia_do_mem_map window %d: %02x%02x %02x%02x "
   2806   1.22    chopps 		    "%02x%02x", win, r1, r2, r3, r4, r5, r6));
   2807   1.22    chopps 		if (((struct pccbb_softc *)(ph->
   2808   1.22    chopps 		    ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2809   1.22    chopps 			DPRINTF((" %02x", r7));
   2810   1.22    chopps 		}
   2811   1.22    chopps 		DPRINTF(("\n"));
   2812   1.22    chopps 	}
   2813    1.1      haya #endif
   2814    1.1      haya }
   2815    1.1      haya 
   2816    1.4      haya /*
   2817    1.4      haya  * STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2818    1.4      haya  *                                 bus_addr_t card_addr, bus_size_t size,
   2819    1.4      haya  *                                 struct pcmcia_mem_handle *pcmhp,
   2820    1.4      haya  *                                 bus_addr_t *offsetp, int *windowp)
   2821    1.4      haya  *
   2822   1.32     enami  * This function maps memory space allocated by the function
   2823    1.4      haya  * pccbb_pcmcia_mem_alloc().
   2824    1.4      haya  */
   2825   1.22    chopps STATIC int
   2826    1.1      haya pccbb_pcmcia_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
   2827   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2828   1.22    chopps 	int kind;
   2829   1.22    chopps 	bus_addr_t card_addr;
   2830   1.22    chopps 	bus_size_t size;
   2831   1.22    chopps 	struct pcmcia_mem_handle *pcmhp;
   2832   1.22    chopps 	bus_addr_t *offsetp;
   2833   1.22    chopps 	int *windowp;
   2834   1.22    chopps {
   2835   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2836   1.22    chopps 	bus_addr_t busaddr;
   2837   1.22    chopps 	long card_offset;
   2838   1.22    chopps 	int win;
   2839   1.91    briggs 
   2840   1.91    briggs 	/* Check that the card is still there. */
   2841   1.91    briggs 	if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2842   1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2843   1.91    briggs 		return 1;
   2844   1.22    chopps 
   2845   1.22    chopps 	for (win = 0; win < PCIC_MEM_WINS; ++win) {
   2846   1.22    chopps 		if ((ph->memalloc & (1 << win)) == 0) {
   2847   1.22    chopps 			ph->memalloc |= (1 << win);
   2848   1.22    chopps 			break;
   2849   1.22    chopps 		}
   2850   1.22    chopps 	}
   2851    1.1      haya 
   2852   1.22    chopps 	if (win == PCIC_MEM_WINS) {
   2853   1.22    chopps 		return 1;
   2854   1.22    chopps 	}
   2855    1.1      haya 
   2856   1.22    chopps 	*windowp = win;
   2857    1.1      haya 
   2858   1.22    chopps 	/* XXX this is pretty gross */
   2859    1.1      haya 
   2860   1.22    chopps 	if (((struct pccbb_softc *)ph->ph_parent)->sc_memt != pcmhp->memt) {
   2861   1.22    chopps 		panic("pccbb_pcmcia_mem_map memt is bogus");
   2862   1.22    chopps 	}
   2863    1.1      haya 
   2864   1.22    chopps 	busaddr = pcmhp->addr;
   2865    1.1      haya 
   2866   1.22    chopps 	/*
   2867   1.22    chopps 	 * compute the address offset to the pcmcia address space for the
   2868   1.22    chopps 	 * pcic.  this is intentionally signed.  The masks and shifts below
   2869   1.22    chopps 	 * will cause TRT to happen in the pcic registers.  Deal with making
   2870   1.22    chopps 	 * sure the address is aligned, and return the alignment offset.
   2871   1.22    chopps 	 */
   2872   1.22    chopps 
   2873   1.22    chopps 	*offsetp = card_addr % PCIC_MEM_PAGESIZE;
   2874   1.22    chopps 	card_addr -= *offsetp;
   2875   1.22    chopps 
   2876   1.22    chopps 	DPRINTF(("pccbb_pcmcia_mem_map window %d bus %lx+%lx+%lx at card addr "
   2877   1.22    chopps 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   2878   1.22    chopps 	    (u_long) card_addr));
   2879   1.22    chopps 
   2880   1.22    chopps 	/*
   2881   1.22    chopps 	 * include the offset in the size, and decrement size by one, since
   2882   1.22    chopps 	 * the hw wants start/stop
   2883   1.22    chopps 	 */
   2884   1.22    chopps 	size += *offsetp - 1;
   2885   1.22    chopps 
   2886   1.22    chopps 	card_offset = (((long)card_addr) - ((long)busaddr));
   2887   1.22    chopps 
   2888   1.22    chopps 	ph->mem[win].addr = busaddr;
   2889   1.22    chopps 	ph->mem[win].size = size;
   2890   1.22    chopps 	ph->mem[win].offset = card_offset;
   2891   1.22    chopps 	ph->mem[win].kind = kind;
   2892    1.1      haya 
   2893   1.22    chopps 	pccbb_pcmcia_do_mem_map(ph, win);
   2894    1.1      haya 
   2895   1.22    chopps 	return 0;
   2896    1.1      haya }
   2897    1.1      haya 
   2898    1.4      haya /*
   2899    1.4      haya  * STATIC int pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch,
   2900    1.4      haya  *                                   int window)
   2901    1.4      haya  *
   2902   1.32     enami  * This function unmaps memory space which mapped by the function
   2903    1.4      haya  * pccbb_pcmcia_mem_map().
   2904    1.4      haya  */
   2905   1.22    chopps STATIC void
   2906    1.1      haya pccbb_pcmcia_mem_unmap(pch, window)
   2907   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2908   1.22    chopps 	int window;
   2909    1.1      haya {
   2910   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2911   1.22    chopps 	int reg;
   2912    1.1      haya 
   2913   1.22    chopps 	if (window >= PCIC_MEM_WINS) {
   2914   1.22    chopps 		panic("pccbb_pcmcia_mem_unmap: window out of range");
   2915   1.22    chopps 	}
   2916    1.1      haya 
   2917   1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2918   1.22    chopps 	reg &= ~(1 << window);
   2919   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2920    1.1      haya 
   2921   1.22    chopps 	ph->memalloc &= ~(1 << window);
   2922    1.1      haya }
   2923    1.1      haya 
   2924    1.1      haya #if defined PCCBB_PCMCIA_POLL
   2925    1.1      haya struct pccbb_poll_str {
   2926   1.22    chopps 	void *arg;
   2927   1.22    chopps 	int (*func) __P((void *));
   2928   1.22    chopps 	int level;
   2929   1.22    chopps 	struct pcic_handle *ph;
   2930   1.22    chopps 	int count;
   2931   1.22    chopps 	int num;
   2932   1.37   thorpej 	struct callout poll_ch;
   2933    1.1      haya };
   2934    1.1      haya 
   2935    1.1      haya static struct pccbb_poll_str pccbb_poll[10];
   2936    1.1      haya static int pccbb_poll_n = 0;
   2937    1.1      haya 
   2938    1.1      haya static void pccbb_pcmcia_poll __P((void *arg));
   2939    1.1      haya 
   2940    1.1      haya static void
   2941    1.1      haya pccbb_pcmcia_poll(arg)
   2942   1.22    chopps 	void *arg;
   2943    1.1      haya {
   2944   1.22    chopps 	struct pccbb_poll_str *poll = arg;
   2945   1.22    chopps 	struct pcic_handle *ph = poll->ph;
   2946   1.22    chopps 	struct pccbb_softc *sc = ph->sc;
   2947   1.22    chopps 	int s;
   2948   1.22    chopps 	u_int32_t spsr;		       /* socket present-state reg */
   2949   1.22    chopps 
   2950   1.37   thorpej 	callout_reset(&poll->poll_ch, hz * 2, pccbb_pcmcia_poll, arg);
   2951   1.22    chopps 	switch (poll->level) {
   2952   1.22    chopps 	case IPL_NET:
   2953   1.22    chopps 		s = splnet();
   2954   1.22    chopps 		break;
   2955   1.22    chopps 	case IPL_BIO:
   2956   1.22    chopps 		s = splbio();
   2957   1.22    chopps 		break;
   2958   1.22    chopps 	case IPL_TTY:		       /* fallthrough */
   2959   1.22    chopps 	default:
   2960   1.22    chopps 		s = spltty();
   2961   1.22    chopps 		break;
   2962   1.22    chopps 	}
   2963   1.22    chopps 
   2964   1.22    chopps 	spsr =
   2965   1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2966   1.22    chopps 	    CB_SOCKET_STAT);
   2967    1.1      haya 
   2968    1.1      haya #if defined PCCBB_PCMCIA_POLL_ONLY && defined LEVEL2
   2969   1.22    chopps 	if (!(spsr & 0x40))	       /* CINT low */
   2970    1.1      haya #else
   2971   1.22    chopps 	if (1)
   2972    1.1      haya #endif
   2973   1.22    chopps 	{
   2974   1.22    chopps 		if ((*poll->func) (poll->arg) > 0) {
   2975   1.22    chopps 			++poll->count;
   2976   1.73  christos /*      printf("intr: reported from poller, 0x%x\n", spsr); */
   2977    1.1      haya #if defined LEVEL2
   2978   1.22    chopps 		} else {
   2979   1.22    chopps 			printf("intr: miss! 0x%x\n", spsr);
   2980    1.1      haya #endif
   2981   1.22    chopps 		}
   2982   1.22    chopps 	}
   2983   1.22    chopps 	splx(s);
   2984    1.1      haya }
   2985    1.1      haya #endif /* defined CB_PCMCIA_POLL */
   2986    1.1      haya 
   2987    1.4      haya /*
   2988    1.4      haya  * STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2989    1.4      haya  *                                          struct pcmcia_function *pf,
   2990    1.4      haya  *                                          int ipl,
   2991    1.4      haya  *                                          int (*func)(void *),
   2992    1.4      haya  *                                          void *arg);
   2993    1.4      haya  *
   2994    1.4      haya  * This function enables PC-Card interrupt.  PCCBB uses PCI interrupt line.
   2995    1.4      haya  */
   2996    1.1      haya STATIC void *
   2997    1.1      haya pccbb_pcmcia_intr_establish(pch, pf, ipl, func, arg)
   2998   1.22    chopps 	pcmcia_chipset_handle_t pch;
   2999   1.22    chopps 	struct pcmcia_function *pf;
   3000   1.22    chopps 	int ipl;
   3001   1.22    chopps 	int (*func) __P((void *));
   3002   1.22    chopps 	void *arg;
   3003   1.22    chopps {
   3004   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   3005   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   3006   1.22    chopps 
   3007   1.22    chopps 	if (!(pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   3008   1.22    chopps 		/* what should I do? */
   3009   1.22    chopps 		if ((pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   3010   1.95  christos 			DPRINTF(("%s does not provide edge nor pulse "
   3011   1.95  christos 			    "interrupt\n", sc->sc_dev.dv_xname));
   3012   1.22    chopps 			return NULL;
   3013   1.22    chopps 		}
   3014   1.22    chopps 		/*
   3015   1.22    chopps 		 * XXX Noooooo!  The interrupt flag must set properly!!
   3016   1.22    chopps 		 * dumb pcmcia driver!!
   3017   1.22    chopps 		 */
   3018   1.22    chopps 	}
   3019    1.1      haya 
   3020   1.88  nakayama 	return pccbb_intr_establish(sc, 0, ipl, func, arg);
   3021    1.1      haya }
   3022    1.1      haya 
   3023    1.4      haya /*
   3024    1.4      haya  * STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch,
   3025    1.4      haya  *                                            void *ih)
   3026    1.4      haya  *
   3027    1.4      haya  * This function disables PC-Card interrupt.
   3028    1.4      haya  */
   3029    1.1      haya STATIC void
   3030    1.1      haya pccbb_pcmcia_intr_disestablish(pch, ih)
   3031   1.22    chopps 	pcmcia_chipset_handle_t pch;
   3032   1.22    chopps 	void *ih;
   3033    1.1      haya {
   3034   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   3035   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   3036    1.1      haya 
   3037   1.26      haya 	pccbb_intr_disestablish(sc, ih);
   3038    1.1      haya }
   3039    1.1      haya 
   3040    1.1      haya #if rbus
   3041    1.4      haya /*
   3042    1.4      haya  * static int
   3043    1.4      haya  * pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   3044    1.4      haya  *			    bus_addr_t addr, bus_size_t size,
   3045    1.4      haya  *			    bus_addr_t mask, bus_size_t align,
   3046    1.4      haya  *			    int flags, bus_addr_t *addrp;
   3047    1.4      haya  *			    bus_space_handle_t *bshp)
   3048    1.4      haya  *
   3049    1.4      haya  *   This function allocates a portion of memory or io space for
   3050    1.4      haya  *   clients.  This function is called from CardBus card drivers.
   3051    1.4      haya  */
   3052    1.1      haya static int
   3053    1.1      haya pccbb_rbus_cb_space_alloc(ct, rb, addr, size, mask, align, flags, addrp, bshp)
   3054   1.22    chopps 	cardbus_chipset_tag_t ct;
   3055   1.22    chopps 	rbus_tag_t rb;
   3056   1.22    chopps 	bus_addr_t addr;
   3057   1.22    chopps 	bus_size_t size;
   3058   1.22    chopps 	bus_addr_t mask;
   3059   1.22    chopps 	bus_size_t align;
   3060   1.22    chopps 	int flags;
   3061   1.22    chopps 	bus_addr_t *addrp;
   3062   1.22    chopps 	bus_space_handle_t *bshp;
   3063   1.22    chopps {
   3064   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   3065   1.22    chopps 
   3066   1.95  christos 	DPRINTF(("pccbb_rbus_cb_space_alloc: addr 0x%lx, size 0x%lx, "
   3067   1.95  christos 	    "mask 0x%lx, align 0x%lx\n", (unsigned long)addr,
   3068   1.95  christos 	    (unsigned long)size, (unsigned long)mask, (unsigned long)align));
   3069    1.1      haya 
   3070   1.22    chopps 	if (align == 0) {
   3071   1.22    chopps 		align = size;
   3072   1.22    chopps 	}
   3073    1.1      haya 
   3074   1.22    chopps 	if (rb->rb_bt == sc->sc_memt) {
   3075   1.22    chopps 		if (align < 16) {
   3076   1.22    chopps 			return 1;
   3077   1.68      yamt 		}
   3078   1.76      haya 		/*
   3079   1.76      haya 		 * XXX: align more than 0x1000 to avoid overwrapping
   3080   1.76      haya 		 * memory windows for two or more devices.  0x1000
   3081   1.76      haya 		 * means memory window's granularity.
   3082   1.76      haya 		 *
   3083   1.76      haya 		 * Two or more devices should be able to share same
   3084   1.76      haya 		 * memory window region.  However, overrapping memory
   3085   1.76      haya 		 * window is not good because some devices, such as
   3086   1.76      haya 		 * 3Com 3C575[BC], have a broken address decoder and
   3087   1.76      haya 		 * intrude other's memory region.
   3088   1.76      haya 		 */
   3089   1.68      yamt 		if (align < 0x1000) {
   3090   1.68      yamt 			align = 0x1000;
   3091   1.22    chopps 		}
   3092   1.22    chopps 	} else if (rb->rb_bt == sc->sc_iot) {
   3093   1.22    chopps 		if (align < 4) {
   3094   1.22    chopps 			return 1;
   3095   1.22    chopps 		}
   3096   1.36      haya 		/* XXX: hack for avoiding ISA image */
   3097   1.36      haya 		if (mask < 0x0100) {
   3098   1.36      haya 			mask = 0x3ff;
   3099   1.36      haya 			addr = 0x300;
   3100   1.36      haya 		}
   3101   1.36      haya 
   3102   1.22    chopps 	} else {
   3103   1.95  christos 		DPRINTF(("pccbb_rbus_cb_space_alloc: Bus space tag 0x%lx is "
   3104   1.95  christos 		    "NOT used. io: 0x%lx, mem: 0x%lx\n",
   3105   1.95  christos 		    (unsigned long)rb->rb_bt, (unsigned long)sc->sc_iot,
   3106   1.95  christos 		    (unsigned long)sc->sc_memt));
   3107   1.22    chopps 		return 1;
   3108   1.22    chopps 		/* XXX: panic here? */
   3109   1.22    chopps 	}
   3110    1.1      haya 
   3111   1.22    chopps 	if (rbus_space_alloc(rb, addr, size, mask, align, flags, addrp, bshp)) {
   3112   1.22    chopps 		printf("%s: <rbus> no bus space\n", sc->sc_dev.dv_xname);
   3113   1.22    chopps 		return 1;
   3114   1.22    chopps 	}
   3115    1.1      haya 
   3116   1.22    chopps 	pccbb_open_win(sc, rb->rb_bt, *addrp, size, *bshp, 0);
   3117    1.1      haya 
   3118   1.22    chopps 	return 0;
   3119    1.1      haya }
   3120    1.1      haya 
   3121    1.4      haya /*
   3122    1.4      haya  * static int
   3123    1.4      haya  * pccbb_rbus_cb_space_free(cardbus_chipset_tag_t *ct, rbus_tag_t rb,
   3124    1.4      haya  *			   bus_space_handle_t *bshp, bus_size_t size);
   3125    1.4      haya  *
   3126    1.4      haya  *   This function is called from CardBus card drivers.
   3127    1.4      haya  */
   3128    1.1      haya static int
   3129    1.1      haya pccbb_rbus_cb_space_free(ct, rb, bsh, size)
   3130   1.22    chopps 	cardbus_chipset_tag_t ct;
   3131   1.22    chopps 	rbus_tag_t rb;
   3132   1.22    chopps 	bus_space_handle_t bsh;
   3133   1.22    chopps 	bus_size_t size;
   3134   1.22    chopps {
   3135   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   3136   1.22    chopps 	bus_space_tag_t bt = rb->rb_bt;
   3137   1.22    chopps 
   3138   1.22    chopps 	pccbb_close_win(sc, bt, bsh, size);
   3139   1.22    chopps 
   3140   1.22    chopps 	if (bt == sc->sc_memt) {
   3141   1.22    chopps 	} else if (bt == sc->sc_iot) {
   3142   1.22    chopps 	} else {
   3143   1.22    chopps 		return 1;
   3144   1.22    chopps 		/* XXX: panic here? */
   3145   1.22    chopps 	}
   3146    1.1      haya 
   3147   1.22    chopps 	return rbus_space_free(rb, bsh, size, NULL);
   3148    1.1      haya }
   3149    1.1      haya #endif /* rbus */
   3150    1.1      haya 
   3151    1.1      haya #if rbus
   3152    1.1      haya 
   3153    1.1      haya static int
   3154    1.1      haya pccbb_open_win(sc, bst, addr, size, bsh, flags)
   3155   1.22    chopps 	struct pccbb_softc *sc;
   3156   1.22    chopps 	bus_space_tag_t bst;
   3157   1.22    chopps 	bus_addr_t addr;
   3158   1.22    chopps 	bus_size_t size;
   3159   1.22    chopps 	bus_space_handle_t bsh;
   3160   1.22    chopps 	int flags;
   3161   1.22    chopps {
   3162   1.27   thorpej 	struct pccbb_win_chain_head *head;
   3163   1.22    chopps 	bus_addr_t align;
   3164   1.22    chopps 
   3165   1.27   thorpej 	head = &sc->sc_iowindow;
   3166   1.22    chopps 	align = 0x04;
   3167   1.22    chopps 	if (sc->sc_memt == bst) {
   3168   1.27   thorpej 		head = &sc->sc_memwindow;
   3169   1.22    chopps 		align = 0x1000;
   3170   1.95  christos 		DPRINTF(("using memory window, 0x%lx 0x%lx 0x%lx\n\n",
   3171   1.95  christos 		    (unsigned long)sc->sc_iot, (unsigned long)sc->sc_memt,
   3172   1.95  christos 		    (unsigned long)bst));
   3173   1.22    chopps 	}
   3174    1.1      haya 
   3175   1.27   thorpej 	if (pccbb_winlist_insert(head, addr, size, bsh, flags)) {
   3176   1.27   thorpej 		printf("%s: pccbb_open_win: %s winlist insert failed\n",
   3177   1.27   thorpej 		    sc->sc_dev.dv_xname,
   3178   1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   3179   1.22    chopps 	}
   3180   1.22    chopps 	pccbb_winset(align, sc, bst);
   3181    1.1      haya 
   3182   1.22    chopps 	return 0;
   3183    1.1      haya }
   3184    1.1      haya 
   3185    1.1      haya static int
   3186    1.1      haya pccbb_close_win(sc, bst, bsh, size)
   3187   1.22    chopps 	struct pccbb_softc *sc;
   3188   1.22    chopps 	bus_space_tag_t bst;
   3189   1.22    chopps 	bus_space_handle_t bsh;
   3190   1.22    chopps 	bus_size_t size;
   3191   1.22    chopps {
   3192   1.27   thorpej 	struct pccbb_win_chain_head *head;
   3193   1.22    chopps 	bus_addr_t align;
   3194   1.22    chopps 
   3195   1.27   thorpej 	head = &sc->sc_iowindow;
   3196   1.22    chopps 	align = 0x04;
   3197   1.22    chopps 	if (sc->sc_memt == bst) {
   3198   1.27   thorpej 		head = &sc->sc_memwindow;
   3199   1.22    chopps 		align = 0x1000;
   3200   1.22    chopps 	}
   3201    1.1      haya 
   3202   1.27   thorpej 	if (pccbb_winlist_delete(head, bsh, size)) {
   3203   1.27   thorpej 		printf("%s: pccbb_close_win: %s winlist delete failed\n",
   3204   1.27   thorpej 		    sc->sc_dev.dv_xname,
   3205   1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   3206   1.22    chopps 	}
   3207   1.22    chopps 	pccbb_winset(align, sc, bst);
   3208    1.1      haya 
   3209   1.22    chopps 	return 0;
   3210    1.1      haya }
   3211    1.1      haya 
   3212    1.1      haya static int
   3213   1.27   thorpej pccbb_winlist_insert(head, start, size, bsh, flags)
   3214   1.27   thorpej 	struct pccbb_win_chain_head *head;
   3215   1.22    chopps 	bus_addr_t start;
   3216   1.22    chopps 	bus_size_t size;
   3217   1.22    chopps 	bus_space_handle_t bsh;
   3218   1.22    chopps 	int flags;
   3219   1.22    chopps {
   3220   1.27   thorpej 	struct pccbb_win_chain *chainp, *elem;
   3221   1.22    chopps 
   3222   1.27   thorpej 	if ((elem = malloc(sizeof(struct pccbb_win_chain), M_DEVBUF,
   3223   1.27   thorpej 	    M_NOWAIT)) == NULL)
   3224   1.35     enami 		return (1);		/* fail */
   3225    1.1      haya 
   3226   1.27   thorpej 	elem->wc_start = start;
   3227   1.27   thorpej 	elem->wc_end = start + (size - 1);
   3228   1.27   thorpej 	elem->wc_handle = bsh;
   3229   1.27   thorpej 	elem->wc_flags = flags;
   3230    1.1      haya 
   3231   1.35     enami 	for (chainp = TAILQ_FIRST(head); chainp != NULL;
   3232   1.35     enami 	    chainp = TAILQ_NEXT(chainp, wc_list)) {
   3233   1.27   thorpej 		if (chainp->wc_end < start)
   3234   1.27   thorpej 			continue;
   3235   1.27   thorpej 		TAILQ_INSERT_AFTER(head, chainp, elem, wc_list);
   3236   1.35     enami 		return (0);
   3237   1.22    chopps 	}
   3238    1.1      haya 
   3239   1.27   thorpej 	TAILQ_INSERT_TAIL(head, elem, wc_list);
   3240   1.35     enami 	return (0);
   3241    1.1      haya }
   3242    1.1      haya 
   3243    1.1      haya static int
   3244   1.27   thorpej pccbb_winlist_delete(head, bsh, size)
   3245   1.27   thorpej 	struct pccbb_win_chain_head *head;
   3246   1.22    chopps 	bus_space_handle_t bsh;
   3247   1.22    chopps 	bus_size_t size;
   3248    1.1      haya {
   3249   1.27   thorpej 	struct pccbb_win_chain *chainp;
   3250    1.1      haya 
   3251   1.27   thorpej 	for (chainp = TAILQ_FIRST(head); chainp != NULL;
   3252   1.27   thorpej 	     chainp = TAILQ_NEXT(chainp, wc_list)) {
   3253   1.88  nakayama 		if (memcmp(&chainp->wc_handle, &bsh, sizeof(bsh)))
   3254   1.27   thorpej 			continue;
   3255   1.27   thorpej 		if ((chainp->wc_end - chainp->wc_start) != (size - 1)) {
   3256   1.27   thorpej 			printf("pccbb_winlist_delete: window 0x%lx size "
   3257   1.27   thorpej 			    "inconsistent: 0x%lx, 0x%lx\n",
   3258   1.63       jmc 			    (unsigned long)chainp->wc_start,
   3259   1.63       jmc 			    (unsigned long)(chainp->wc_end - chainp->wc_start),
   3260   1.63       jmc 			    (unsigned long)(size - 1));
   3261   1.27   thorpej 			return 1;
   3262   1.27   thorpej 		}
   3263    1.1      haya 
   3264   1.27   thorpej 		TAILQ_REMOVE(head, chainp, wc_list);
   3265   1.27   thorpej 		free(chainp, M_DEVBUF);
   3266    1.1      haya 
   3267   1.27   thorpej 		return 0;
   3268   1.22    chopps 	}
   3269    1.1      haya 
   3270   1.27   thorpej 	return 1;	       /* fail: no candidate to remove */
   3271    1.1      haya }
   3272    1.1      haya 
   3273    1.1      haya static void
   3274    1.1      haya pccbb_winset(align, sc, bst)
   3275   1.22    chopps 	bus_addr_t align;
   3276   1.22    chopps 	struct pccbb_softc *sc;
   3277   1.22    chopps 	bus_space_tag_t bst;
   3278   1.22    chopps {
   3279   1.22    chopps 	pci_chipset_tag_t pc;
   3280   1.22    chopps 	pcitag_t tag;
   3281   1.22    chopps 	bus_addr_t mask = ~(align - 1);
   3282   1.22    chopps 	struct {
   3283   1.22    chopps 		cardbusreg_t win_start;
   3284   1.22    chopps 		cardbusreg_t win_limit;
   3285   1.22    chopps 		int win_flags;
   3286   1.22    chopps 	} win[2];
   3287   1.22    chopps 	struct pccbb_win_chain *chainp;
   3288   1.22    chopps 	int offs;
   3289   1.22    chopps 
   3290   1.61     enami 	win[0].win_start = win[1].win_start = 0xffffffff;
   3291   1.61     enami 	win[0].win_limit = win[1].win_limit = 0;
   3292   1.61     enami 	win[0].win_flags = win[1].win_flags = 0;
   3293   1.22    chopps 
   3294   1.27   thorpej 	chainp = TAILQ_FIRST(&sc->sc_iowindow);
   3295   1.22    chopps 	offs = 0x2c;
   3296   1.22    chopps 	if (sc->sc_memt == bst) {
   3297   1.27   thorpej 		chainp = TAILQ_FIRST(&sc->sc_memwindow);
   3298   1.22    chopps 		offs = 0x1c;
   3299   1.22    chopps 	}
   3300    1.1      haya 
   3301   1.27   thorpej 	if (chainp != NULL) {
   3302   1.22    chopps 		win[0].win_start = chainp->wc_start & mask;
   3303   1.22    chopps 		win[0].win_limit = chainp->wc_end & mask;
   3304   1.22    chopps 		win[0].win_flags = chainp->wc_flags;
   3305   1.27   thorpej 		chainp = TAILQ_NEXT(chainp, wc_list);
   3306    1.1      haya 	}
   3307    1.1      haya 
   3308   1.27   thorpej 	for (; chainp != NULL; chainp = TAILQ_NEXT(chainp, wc_list)) {
   3309   1.22    chopps 		if (win[1].win_start == 0xffffffff) {
   3310   1.22    chopps 			/* window 1 is not used */
   3311   1.22    chopps 			if ((win[0].win_flags == chainp->wc_flags) &&
   3312   1.22    chopps 			    (win[0].win_limit + align >=
   3313   1.22    chopps 			    (chainp->wc_start & mask))) {
   3314   1.27   thorpej 				/* concatenate */
   3315   1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3316   1.22    chopps 			} else {
   3317   1.22    chopps 				/* make new window */
   3318   1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3319   1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3320   1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3321   1.22    chopps 			}
   3322   1.22    chopps 			continue;
   3323   1.22    chopps 		}
   3324   1.22    chopps 
   3325   1.32     enami 		/* Both windows are engaged. */
   3326   1.22    chopps 		if (win[0].win_flags == win[1].win_flags) {
   3327   1.22    chopps 			/* same flags */
   3328   1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3329   1.22    chopps 				if (win[1].win_start - (win[0].win_limit +
   3330   1.22    chopps 				    align) <
   3331   1.22    chopps 				    (chainp->wc_start & mask) -
   3332   1.22    chopps 				    ((chainp->wc_end & mask) + align)) {
   3333   1.22    chopps 					/*
   3334   1.22    chopps 					 * merge window 0 and 1, and set win1
   3335   1.22    chopps 					 * to chainp
   3336   1.22    chopps 					 */
   3337   1.22    chopps 					win[0].win_limit = win[1].win_limit;
   3338   1.22    chopps 					win[1].win_start =
   3339   1.22    chopps 					    chainp->wc_start & mask;
   3340   1.22    chopps 					win[1].win_limit =
   3341   1.22    chopps 					    chainp->wc_end & mask;
   3342   1.22    chopps 				} else {
   3343   1.22    chopps 					win[1].win_limit =
   3344   1.22    chopps 					    chainp->wc_end & mask;
   3345   1.22    chopps 				}
   3346   1.22    chopps 			} else {
   3347   1.22    chopps 				/* different flags */
   3348   1.22    chopps 
   3349   1.27   thorpej 				/* concatenate win0 and win1 */
   3350   1.22    chopps 				win[0].win_limit = win[1].win_limit;
   3351   1.22    chopps 				/* allocate win[1] to new space */
   3352   1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3353   1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3354   1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3355   1.22    chopps 			}
   3356   1.22    chopps 		} else {
   3357   1.22    chopps 			/* the flags of win[0] and win[1] is different */
   3358   1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3359   1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3360   1.22    chopps 				/*
   3361   1.22    chopps 				 * XXX this creates overlapping windows, so
   3362   1.22    chopps 				 * what should the poor bridge do if one is
   3363   1.22    chopps 				 * cachable, and the other is not?
   3364   1.22    chopps 				 */
   3365   1.22    chopps 				printf("%s: overlapping windows\n",
   3366   1.22    chopps 				    sc->sc_dev.dv_xname);
   3367   1.22    chopps 			} else {
   3368   1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3369   1.22    chopps 			}
   3370   1.22    chopps 		}
   3371   1.22    chopps 	}
   3372    1.1      haya 
   3373   1.22    chopps 	pc = sc->sc_pc;
   3374   1.22    chopps 	tag = sc->sc_tag;
   3375   1.22    chopps 	pci_conf_write(pc, tag, offs, win[0].win_start);
   3376   1.22    chopps 	pci_conf_write(pc, tag, offs + 4, win[0].win_limit);
   3377   1.22    chopps 	pci_conf_write(pc, tag, offs + 8, win[1].win_start);
   3378   1.22    chopps 	pci_conf_write(pc, tag, offs + 12, win[1].win_limit);
   3379   1.95  christos 	DPRINTF(("--pccbb_winset: win0 [0x%lx, 0x%lx), win1 [0x%lx, 0x%lx)\n",
   3380   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs),
   3381   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 4) + align,
   3382   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 8),
   3383   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 12) + align));
   3384   1.22    chopps 
   3385   1.22    chopps 	if (bst == sc->sc_memt) {
   3386   1.61     enami 		pcireg_t bcr = pci_conf_read(pc, tag, PCI_BCR_INTR);
   3387   1.61     enami 
   3388   1.61     enami 		bcr &= ~(CB_BCR_PREFETCH_MEMWIN0 | CB_BCR_PREFETCH_MEMWIN1);
   3389   1.61     enami 		if (win[0].win_flags & PCCBB_MEM_CACHABLE)
   3390   1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN0;
   3391   1.61     enami 		if (win[1].win_flags & PCCBB_MEM_CACHABLE)
   3392   1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN1;
   3393   1.61     enami 		pci_conf_write(pc, tag, PCI_BCR_INTR, bcr);
   3394   1.22    chopps 	}
   3395    1.1      haya }
   3396    1.1      haya 
   3397    1.1      haya #endif /* rbus */
   3398   1.25     enami 
   3399   1.25     enami static void
   3400   1.25     enami pccbb_powerhook(why, arg)
   3401   1.25     enami 	int why;
   3402   1.25     enami 	void *arg;
   3403   1.25     enami {
   3404   1.25     enami 	struct pccbb_softc *sc = arg;
   3405   1.70      haya 	pcireg_t reg;
   3406   1.25     enami 	bus_space_tag_t base_memt = sc->sc_base_memt;	/* socket regs memory */
   3407   1.25     enami 	bus_space_handle_t base_memh = sc->sc_base_memh;
   3408   1.25     enami 
   3409   1.25     enami 	DPRINTF(("%s: power: why %d\n", sc->sc_dev.dv_xname, why));
   3410   1.25     enami 
   3411   1.38      haya 	if (why == PWR_SUSPEND || why == PWR_STANDBY) {
   3412   1.95  christos 		DPRINTF(("%s: power: why %d stopping intr\n",
   3413   1.95  christos 		    sc->sc_dev.dv_xname, why));
   3414   1.38      haya 		if (sc->sc_pil_intr_enable) {
   3415   1.38      haya 			(void)pccbbintr_function(sc);
   3416   1.38      haya 		}
   3417   1.38      haya 		sc->sc_pil_intr_enable = 0;
   3418   1.38      haya 
   3419   1.38      haya 		/* ToDo: deactivate or suspend child devices */
   3420   1.38      haya 
   3421   1.38      haya 	}
   3422   1.38      haya 
   3423   1.25     enami 	if (why == PWR_RESUME) {
   3424   1.70      haya 		if (sc->sc_pwrmgt_offs != 0) {
   3425   1.70      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3426   1.70      haya 			    sc->sc_pwrmgt_offs + 4);
   3427   1.70      haya 			if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
   3428   1.70      haya 			    reg & 0x100) {
   3429   1.70      haya 				/* powrstate != D0 */
   3430   1.70      haya 
   3431   1.70      haya 				printf("%s going back to D0 mode\n",
   3432   1.70      haya 				    sc->sc_dev.dv_xname);
   3433   1.70      haya 				reg &= ~PCI_PMCSR_STATE_MASK;
   3434   1.70      haya 				reg |= PCI_PMCSR_STATE_D0;
   3435   1.70      haya 				reg &= ~(0x100 /* PCI_PMCSR_PME_EN */);
   3436   1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3437   1.70      haya 				    sc->sc_pwrmgt_offs + 4, reg);
   3438   1.70      haya 
   3439   1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3440   1.70      haya 				    PCI_SOCKBASE, sc->sc_sockbase);
   3441   1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3442   1.70      haya 				    PCI_BUSNUM, sc->sc_busnum);
   3443   1.70      haya 				pccbb_chipinit(sc);
   3444   1.70      haya 				/* setup memory and io space window for CB */
   3445   1.70      haya 				pccbb_winset(0x1000, sc, sc->sc_memt);
   3446   1.70      haya 				pccbb_winset(0x04, sc, sc->sc_iot);
   3447   1.70      haya 			}
   3448   1.70      haya 		}
   3449   1.70      haya 
   3450   1.59   minoura 		if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_SOCKBASE) == 0)
   3451   1.58   minoura 			/* BIOS did not recover this register */
   3452   1.59   minoura 			pci_conf_write (sc->sc_pc, sc->sc_tag,
   3453   1.58   minoura 					PCI_SOCKBASE, sc->sc_sockbase);
   3454   1.59   minoura 		if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_BUSNUM) == 0)
   3455   1.58   minoura 			/* BIOS did not recover this register */
   3456   1.59   minoura 			pci_conf_write (sc->sc_pc, sc->sc_tag,
   3457   1.58   minoura 					PCI_BUSNUM, sc->sc_busnum);
   3458   1.25     enami 		/* CSC Interrupt: Card detect interrupt on */
   3459   1.25     enami 		reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
   3460   1.25     enami 		/* Card detect intr is turned on. */
   3461   1.25     enami 		reg |= CB_SOCKET_MASK_CD;
   3462   1.25     enami 		bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
   3463   1.25     enami 		/* reset interrupt */
   3464   1.25     enami 		reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3465   1.25     enami 		bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT, reg);
   3466   1.25     enami 
   3467   1.25     enami 		/*
   3468   1.25     enami 		 * check for card insertion or removal during suspend period.
   3469   1.35     enami 		 * XXX: the code can't cope with card swap (remove then
   3470   1.35     enami 		 * insert).  how can we detect such situation?
   3471   1.25     enami 		 */
   3472   1.35     enami 		(void)pccbbintr(sc);
   3473   1.38      haya 
   3474   1.38      haya 		sc->sc_pil_intr_enable = 1;
   3475   1.95  christos 		DPRINTF(("%s: power: RESUME enabling intr\n",
   3476   1.95  christos 		    sc->sc_dev.dv_xname));
   3477   1.38      haya 
   3478   1.38      haya 		/* ToDo: activate or wakeup child devices */
   3479   1.25     enami 	}
   3480   1.25     enami }
   3481