Home | History | Annotate | Line # | Download | only in pci
pccbb.c revision 1.144
      1  1.144    dyoung /*	$NetBSD: pccbb.c,v 1.144 2007/02/04 21:04:37 dyoung Exp $	*/
      2    1.2      haya 
      3    1.1      haya /*
      4   1.21      haya  * Copyright (c) 1998, 1999 and 2000
      5   1.21      haya  *      HAYAKAWA Koichi.  All rights reserved.
      6    1.1      haya  *
      7    1.1      haya  * Redistribution and use in source and binary forms, with or without
      8    1.1      haya  * modification, are permitted provided that the following conditions
      9    1.1      haya  * are met:
     10    1.1      haya  * 1. Redistributions of source code must retain the above copyright
     11    1.1      haya  *    notice, this list of conditions and the following disclaimer.
     12    1.1      haya  * 2. Redistributions in binary form must reproduce the above copyright
     13    1.1      haya  *    notice, this list of conditions and the following disclaimer in the
     14    1.1      haya  *    documentation and/or other materials provided with the distribution.
     15    1.1      haya  * 3. All advertising materials mentioning features or use of this software
     16    1.1      haya  *    must display the following acknowledgement:
     17    1.1      haya  *	This product includes software developed by HAYAKAWA Koichi.
     18    1.1      haya  * 4. The name of the author may not be used to endorse or promote products
     19    1.1      haya  *    derived from this software without specific prior written permission.
     20    1.1      haya  *
     21    1.1      haya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22    1.1      haya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23    1.1      haya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24    1.1      haya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25    1.1      haya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26    1.1      haya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27    1.1      haya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28    1.1      haya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29    1.1      haya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30    1.1      haya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31    1.1      haya  */
     32   1.71     lukem 
     33   1.71     lukem #include <sys/cdefs.h>
     34  1.144    dyoung __KERNEL_RCSID(0, "$NetBSD: pccbb.c,v 1.144 2007/02/04 21:04:37 dyoung Exp $");
     35    1.1      haya 
     36    1.1      haya /*
     37    1.1      haya #define CBB_DEBUG
     38    1.1      haya #define SHOW_REGS
     39    1.1      haya */
     40    1.1      haya 
     41    1.1      haya /*
     42  1.132  christos  * BROKEN!
     43  1.132  christos #define PCCBB_PCMCIA_POLL
     44    1.1      haya #define CB_PCMCIA_POLL
     45    1.1      haya #define CB_PCMCIA_POLL_ONLY
     46    1.1      haya #define LEVEL2
     47    1.1      haya */
     48    1.1      haya 
     49    1.1      haya #include <sys/param.h>
     50    1.1      haya #include <sys/systm.h>
     51    1.1      haya #include <sys/kernel.h>
     52    1.1      haya #include <sys/errno.h>
     53    1.1      haya #include <sys/ioctl.h>
     54   1.54  augustss #include <sys/reboot.h>		/* for bootverbose */
     55    1.1      haya #include <sys/syslog.h>
     56    1.1      haya #include <sys/device.h>
     57    1.1      haya #include <sys/malloc.h>
     58   1.55      haya #include <sys/proc.h>
     59    1.1      haya 
     60    1.1      haya #include <machine/intr.h>
     61    1.1      haya #include <machine/bus.h>
     62    1.1      haya 
     63    1.1      haya #include <dev/pci/pcivar.h>
     64    1.1      haya #include <dev/pci/pcireg.h>
     65    1.1      haya #include <dev/pci/pcidevs.h>
     66    1.1      haya 
     67    1.1      haya #include <dev/pci/pccbbreg.h>
     68    1.1      haya 
     69    1.1      haya #include <dev/cardbus/cardslotvar.h>
     70    1.1      haya 
     71    1.1      haya #include <dev/cardbus/cardbusvar.h>
     72    1.1      haya 
     73    1.1      haya #include <dev/pcmcia/pcmciareg.h>
     74    1.1      haya #include <dev/pcmcia/pcmciavar.h>
     75    1.1      haya 
     76    1.1      haya #include <dev/ic/i82365reg.h>
     77    1.1      haya #include <dev/ic/i82365var.h>
     78    1.1      haya #include <dev/pci/pccbbvar.h>
     79    1.1      haya 
     80    1.1      haya #include "locators.h"
     81    1.1      haya 
     82  1.122    sekiya #if defined(__i386__)
     83  1.122    sekiya #include "ioapic.h"
     84  1.130  christos #include "acpi.h"
     85  1.122    sekiya #endif
     86  1.122    sekiya 
     87    1.1      haya #ifndef __NetBSD_Version__
     88    1.1      haya struct cfdriver cbb_cd = {
     89   1.22    chopps 	NULL, "cbb", DV_DULL
     90    1.1      haya };
     91    1.1      haya #endif
     92    1.1      haya 
     93   1.73  christos #ifdef CBB_DEBUG
     94    1.1      haya #define DPRINTF(x) printf x
     95    1.1      haya #define STATIC
     96    1.1      haya #else
     97    1.1      haya #define DPRINTF(x)
     98    1.1      haya #define STATIC static
     99    1.1      haya #endif
    100    1.1      haya 
    101   1.55      haya /*
    102  1.142    dyoung  * delay_ms() is wait in milliseconds.  It should be used instead
    103  1.140    dyoung  * of delay() if you want to wait more than 1 ms.
    104   1.55      haya  */
    105  1.142    dyoung static inline void
    106  1.142    dyoung delay_ms(int millis, void *param)
    107  1.142    dyoung {
    108  1.142    dyoung 	if (cold)
    109  1.142    dyoung 		delay(millis * 1000);
    110  1.142    dyoung 	else
    111  1.142    dyoung 		tsleep(param, PWAIT, "pccbb", MAX(2, hz * millis / 1000));
    112  1.142    dyoung }
    113   1.55      haya 
    114  1.116     perry int pcicbbmatch(struct device *, struct cfdata *, void *);
    115  1.116     perry void pccbbattach(struct device *, struct device *, void *);
    116  1.116     perry int pccbbintr(void *);
    117  1.116     perry static void pci113x_insert(void *);
    118  1.116     perry static int pccbbintr_function(struct pccbb_softc *);
    119    1.1      haya 
    120  1.116     perry static int pccbb_detect_card(struct pccbb_softc *);
    121    1.1      haya 
    122  1.116     perry static void pccbb_pcmcia_write(struct pcic_handle *, int, u_int8_t);
    123  1.116     perry static u_int8_t pccbb_pcmcia_read(struct pcic_handle *, int);
    124    1.1      haya #define Pcic_read(ph, reg) ((ph)->ph_read((ph), (reg)))
    125    1.1      haya #define Pcic_write(ph, reg, val) ((ph)->ph_write((ph), (reg), (val)))
    126    1.1      haya 
    127  1.116     perry STATIC int cb_reset(struct pccbb_softc *);
    128  1.116     perry STATIC int cb_detect_voltage(struct pccbb_softc *);
    129  1.116     perry STATIC int cbbprint(void *, const char *);
    130  1.116     perry 
    131  1.116     perry static int cb_chipset(u_int32_t, int *);
    132  1.116     perry STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *,
    133  1.116     perry     struct pcmciabus_attach_args *);
    134    1.1      haya #if 0
    135  1.116     perry STATIC void pccbb_pcmcia_attach_card(struct pcic_handle *);
    136  1.116     perry STATIC void pccbb_pcmcia_detach_card(struct pcic_handle *, int);
    137  1.116     perry STATIC void pccbb_pcmcia_deactivate_card(struct pcic_handle *);
    138    1.1      haya #endif
    139    1.1      haya 
    140  1.116     perry STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int);
    141  1.116     perry STATIC int pccbb_power(cardbus_chipset_tag_t, int);
    142  1.116     perry STATIC int pccbb_cardenable(struct pccbb_softc * sc, int function);
    143    1.1      haya #if !rbus
    144  1.116     perry static int pccbb_io_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t);
    145  1.116     perry static int pccbb_io_close(cardbus_chipset_tag_t, int);
    146  1.116     perry static int pccbb_mem_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t);
    147  1.116     perry static int pccbb_mem_close(cardbus_chipset_tag_t, int);
    148    1.1      haya #endif /* !rbus */
    149  1.116     perry static void *pccbb_intr_establish(struct pccbb_softc *, int irq,
    150  1.116     perry     int level, int (*ih) (void *), void *sc);
    151  1.116     perry static void pccbb_intr_disestablish(struct pccbb_softc *, void *ih);
    152  1.116     perry 
    153  1.116     perry static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t, int irq,
    154  1.116     perry     int level, int (*ih) (void *), void *sc);
    155  1.116     perry static void pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct, void *ih);
    156  1.116     perry 
    157  1.125  drochner static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t, int, int);
    158  1.116     perry static void pccbb_free_tag(cardbus_chipset_tag_t, cardbustag_t);
    159  1.116     perry static cardbusreg_t pccbb_conf_read(cardbus_chipset_tag_t, cardbustag_t, int);
    160  1.116     perry static void pccbb_conf_write(cardbus_chipset_tag_t, cardbustag_t, int,
    161  1.116     perry     cardbusreg_t);
    162  1.116     perry static void pccbb_chipinit(struct pccbb_softc *);
    163  1.116     perry 
    164  1.116     perry STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    165  1.116     perry     struct pcmcia_mem_handle *);
    166  1.116     perry STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t,
    167  1.116     perry     struct pcmcia_mem_handle *);
    168  1.116     perry STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    169  1.116     perry     bus_size_t, struct pcmcia_mem_handle *, bus_addr_t *, int *);
    170  1.116     perry STATIC void pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t, int);
    171  1.116     perry STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    172  1.116     perry     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    173  1.116     perry STATIC void pccbb_pcmcia_io_free(pcmcia_chipset_handle_t,
    174  1.116     perry     struct pcmcia_io_handle *);
    175  1.116     perry STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    176  1.116     perry     bus_size_t, struct pcmcia_io_handle *, int *);
    177  1.116     perry STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t, int);
    178  1.116     perry STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t,
    179  1.116     perry     struct pcmcia_function *, int, int (*)(void *), void *);
    180  1.116     perry STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t, void *);
    181  1.116     perry STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t);
    182  1.116     perry STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t);
    183  1.116     perry STATIC void pccbb_pcmcia_socket_settype(pcmcia_chipset_handle_t, int);
    184  1.116     perry STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t pch);
    185  1.116     perry 
    186  1.116     perry static int pccbb_pcmcia_wait_ready(struct pcic_handle *);
    187  1.116     perry static void pccbb_pcmcia_delay(struct pcic_handle *, int, const char *);
    188  1.116     perry 
    189  1.116     perry static void pccbb_pcmcia_do_io_map(struct pcic_handle *, int);
    190  1.116     perry static void pccbb_pcmcia_do_mem_map(struct pcic_handle *, int);
    191  1.116     perry static void pccbb_powerhook(int, void *);
    192    1.1      haya 
    193   1.32     enami /* bus-space allocation and deallocation functions */
    194    1.1      haya #if rbus
    195    1.1      haya 
    196  1.116     perry static int pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t, rbus_tag_t,
    197   1.22    chopps     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
    198  1.116     perry     int flags, bus_addr_t * addrp, bus_space_handle_t * bshp);
    199  1.116     perry static int pccbb_rbus_cb_space_free(cardbus_chipset_tag_t, rbus_tag_t,
    200  1.116     perry     bus_space_handle_t, bus_size_t);
    201    1.1      haya 
    202    1.1      haya #endif /* rbus */
    203    1.1      haya 
    204    1.1      haya #if rbus
    205    1.1      haya 
    206  1.116     perry static int pccbb_open_win(struct pccbb_softc *, bus_space_tag_t,
    207  1.116     perry     bus_addr_t, bus_size_t, bus_space_handle_t, int flags);
    208  1.116     perry static int pccbb_close_win(struct pccbb_softc *, bus_space_tag_t,
    209  1.116     perry     bus_space_handle_t, bus_size_t);
    210  1.116     perry static int pccbb_winlist_insert(struct pccbb_win_chain_head *, bus_addr_t,
    211  1.116     perry     bus_size_t, bus_space_handle_t, int);
    212  1.116     perry static int pccbb_winlist_delete(struct pccbb_win_chain_head *,
    213  1.116     perry     bus_space_handle_t, bus_size_t);
    214  1.116     perry static void pccbb_winset(bus_addr_t align, struct pccbb_softc *,
    215  1.116     perry     bus_space_tag_t);
    216    1.1      haya void pccbb_winlist_show(struct pccbb_win_chain *);
    217    1.1      haya 
    218    1.1      haya #endif /* rbus */
    219    1.1      haya 
    220    1.1      haya /* for config_defer */
    221  1.116     perry static void pccbb_pci_callback(struct device *);
    222    1.1      haya 
    223    1.1      haya #if defined SHOW_REGS
    224  1.116     perry static void cb_show_regs(pci_chipset_tag_t pc, pcitag_t tag,
    225  1.116     perry     bus_space_tag_t memt, bus_space_handle_t memh);
    226    1.1      haya #endif
    227    1.1      haya 
    228   1.79   thorpej CFATTACH_DECL(cbb_pci, sizeof(struct pccbb_softc),
    229   1.82   thorpej     pcicbbmatch, pccbbattach, NULL, NULL);
    230    1.1      haya 
    231    1.1      haya static struct pcmcia_chip_functions pccbb_pcmcia_funcs = {
    232   1.22    chopps 	pccbb_pcmcia_mem_alloc,
    233   1.22    chopps 	pccbb_pcmcia_mem_free,
    234   1.22    chopps 	pccbb_pcmcia_mem_map,
    235   1.22    chopps 	pccbb_pcmcia_mem_unmap,
    236   1.22    chopps 	pccbb_pcmcia_io_alloc,
    237   1.22    chopps 	pccbb_pcmcia_io_free,
    238   1.22    chopps 	pccbb_pcmcia_io_map,
    239   1.22    chopps 	pccbb_pcmcia_io_unmap,
    240   1.22    chopps 	pccbb_pcmcia_intr_establish,
    241   1.22    chopps 	pccbb_pcmcia_intr_disestablish,
    242   1.22    chopps 	pccbb_pcmcia_socket_enable,
    243   1.22    chopps 	pccbb_pcmcia_socket_disable,
    244  1.101   mycroft 	pccbb_pcmcia_socket_settype,
    245   1.22    chopps 	pccbb_pcmcia_card_detect
    246    1.1      haya };
    247    1.1      haya 
    248    1.1      haya #if rbus
    249    1.1      haya static struct cardbus_functions pccbb_funcs = {
    250   1.22    chopps 	pccbb_rbus_cb_space_alloc,
    251   1.22    chopps 	pccbb_rbus_cb_space_free,
    252   1.26      haya 	pccbb_cb_intr_establish,
    253   1.26      haya 	pccbb_cb_intr_disestablish,
    254   1.22    chopps 	pccbb_ctrl,
    255   1.22    chopps 	pccbb_power,
    256   1.22    chopps 	pccbb_make_tag,
    257   1.22    chopps 	pccbb_free_tag,
    258   1.22    chopps 	pccbb_conf_read,
    259   1.22    chopps 	pccbb_conf_write,
    260    1.1      haya };
    261    1.1      haya #else
    262    1.1      haya static struct cardbus_functions pccbb_funcs = {
    263   1.22    chopps 	pccbb_ctrl,
    264   1.22    chopps 	pccbb_power,
    265   1.22    chopps 	pccbb_mem_open,
    266   1.22    chopps 	pccbb_mem_close,
    267   1.22    chopps 	pccbb_io_open,
    268   1.22    chopps 	pccbb_io_close,
    269   1.26      haya 	pccbb_cb_intr_establish,
    270   1.26      haya 	pccbb_cb_intr_disestablish,
    271   1.22    chopps 	pccbb_make_tag,
    272   1.22    chopps 	pccbb_conf_read,
    273   1.22    chopps 	pccbb_conf_write,
    274    1.1      haya };
    275    1.1      haya #endif
    276    1.1      haya 
    277    1.1      haya int
    278  1.143    dyoung pcicbbmatch(struct device *parent, struct cfdata *match, void *aux)
    279    1.1      haya {
    280   1.22    chopps 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    281    1.1      haya 
    282   1.22    chopps 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    283   1.22    chopps 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_CARDBUS &&
    284   1.22    chopps 	    PCI_INTERFACE(pa->pa_class) == 0) {
    285   1.22    chopps 		return 1;
    286   1.22    chopps 	}
    287    1.1      haya 
    288   1.22    chopps 	return 0;
    289    1.1      haya }
    290    1.1      haya 
    291    1.1      haya #define MAKEID(vendor, prod) (((vendor) << PCI_VENDOR_SHIFT) \
    292    1.1      haya                               | ((prod) << PCI_PRODUCT_SHIFT))
    293    1.1      haya 
    294   1.60  jdolecek const struct yenta_chipinfo {
    295   1.22    chopps 	pcireg_t yc_id;		       /* vendor tag | product tag */
    296   1.22    chopps 	int yc_chiptype;
    297   1.22    chopps 	int yc_flags;
    298    1.1      haya } yc_chipsets[] = {
    299   1.22    chopps 	/* Texas Instruments chips */
    300   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1130), CB_TI113X,
    301   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    302   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1131), CB_TI113X,
    303   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    304   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1250), CB_TI125X,
    305   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    306   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1220), CB_TI12XX,
    307   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    308   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1221), CB_TI12XX,
    309   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    310   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1225), CB_TI12XX,
    311   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    312   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251), CB_TI125X,
    313   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    314   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251B), CB_TI125X,
    315   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    316   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1211), CB_TI12XX,
    317   1.64     soren 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    318   1.64     soren 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1410), CB_TI12XX,
    319   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    320   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1420), CB_TI12XX,
    321   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    322   1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1450), CB_TI125X,
    323   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    324   1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1451), CB_TI12XX,
    325   1.84    martin 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    326   1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1520), CB_TI12XX,
    327   1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    328   1.84    martin 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4410YENTA), CB_TI12XX,
    329   1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    330   1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4520YENTA), CB_TI12XX,
    331   1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    332   1.22    chopps 
    333   1.22    chopps 	/* Ricoh chips */
    334   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C475), CB_RX5C47X,
    335   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    336   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_RL5C476), CB_RX5C47X,
    337   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    338   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C477), CB_RX5C47X,
    339   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    340   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C478), CB_RX5C47X,
    341   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    342   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C465), CB_RX5C46X,
    343   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    344   1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C466), CB_RX5C46X,
    345   1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    346   1.22    chopps 
    347   1.22    chopps 	/* Toshiba products */
    348   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95),
    349   1.22    chopps 	    CB_TOPIC95, PCCBB_PCMCIA_MEM_32},
    350   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95B),
    351   1.22    chopps 	    CB_TOPIC95B, PCCBB_PCMCIA_MEM_32},
    352   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC97),
    353   1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    354   1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC100),
    355   1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    356   1.22    chopps 
    357   1.22    chopps 	/* Cirrus Logic products */
    358   1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6832),
    359   1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    360   1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6833),
    361   1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    362    1.1      haya 
    363   1.22    chopps 	/* sentinel, or Generic chip */
    364   1.22    chopps 	{ 0 /* null id */ , CB_UNKNOWN, PCCBB_PCMCIA_MEM_32},
    365    1.1      haya };
    366    1.1      haya 
    367    1.1      haya static int
    368  1.143    dyoung cb_chipset(u_int32_t pci_id, int *flagp)
    369    1.1      haya {
    370   1.60  jdolecek 	const struct yenta_chipinfo *yc;
    371    1.1      haya 
    372   1.35     enami 	/* Loop over except the last default entry. */
    373   1.35     enami 	for (yc = yc_chipsets; yc < yc_chipsets +
    374   1.35     enami 	    sizeof(yc_chipsets) / sizeof(yc_chipsets[0]) - 1; yc++)
    375   1.39    kleink 		if (pci_id == yc->yc_id)
    376   1.35     enami 			break;
    377    1.1      haya 
    378   1.35     enami 	if (flagp != NULL)
    379   1.35     enami 		*flagp = yc->yc_flags;
    380    1.1      haya 
    381   1.35     enami 	return (yc->yc_chiptype);
    382    1.1      haya }
    383    1.1      haya 
    384   1.14      joda static void
    385   1.14      joda pccbb_shutdown(void *arg)
    386   1.14      joda {
    387   1.22    chopps 	struct pccbb_softc *sc = arg;
    388   1.22    chopps 	pcireg_t command;
    389   1.22    chopps 
    390   1.22    chopps 	DPRINTF(("%s: shutdown\n", sc->sc_dev.dv_xname));
    391   1.47      haya 
    392   1.49      haya 	/*
    393   1.49      haya 	 * turn off power
    394   1.49      haya 	 *
    395   1.49      haya 	 * XXX - do not turn off power if chipset is TI 113X because
    396   1.49      haya 	 * only TI 1130 with PowerMac 2400 hangs in pccbb_power().
    397   1.49      haya 	 */
    398   1.49      haya 	if (sc->sc_chipset != CB_TI113X) {
    399   1.49      haya 		pccbb_power((cardbus_chipset_tag_t)sc,
    400   1.49      haya 		    CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    401   1.49      haya 	}
    402   1.47      haya 
    403   1.22    chopps 	bus_space_write_4(sc->sc_base_memt, sc->sc_base_memh, CB_SOCKET_MASK,
    404   1.22    chopps 	    0);
    405   1.22    chopps 
    406   1.22    chopps 	command = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    407   1.22    chopps 
    408   1.22    chopps 	command &= ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    409   1.22    chopps 	    PCI_COMMAND_MASTER_ENABLE);
    410   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
    411    1.1      haya 
    412   1.14      joda }
    413    1.1      haya 
    414    1.1      haya void
    415  1.137  christos pccbbattach(struct device *parent, struct device *self, void *aux)
    416   1.22    chopps {
    417   1.22    chopps 	struct pccbb_softc *sc = (void *)self;
    418   1.22    chopps 	struct pci_attach_args *pa = aux;
    419   1.22    chopps 	pci_chipset_tag_t pc = pa->pa_pc;
    420   1.43     jhawk 	pcireg_t busreg, reg, sock_base;
    421   1.22    chopps 	bus_addr_t sockbase;
    422   1.22    chopps 	char devinfo[256];
    423   1.22    chopps 	int flags;
    424   1.70      haya 	int pwrmgt_offs;
    425   1.22    chopps 
    426   1.88  nakayama #ifdef __HAVE_PCCBB_ATTACH_HOOK
    427   1.88  nakayama 	pccbb_attach_hook(parent, self, pa);
    428   1.88  nakayama #endif
    429   1.88  nakayama 
    430   1.22    chopps 	sc->sc_chipset = cb_chipset(pa->pa_id, &flags);
    431   1.22    chopps 
    432   1.97    itojun 	pci_devinfo(pa->pa_id, 0, 0, devinfo, sizeof(devinfo));
    433   1.22    chopps 	printf(": %s (rev. 0x%02x)", devinfo, PCI_REVISION(pa->pa_class));
    434  1.133  christos 	DPRINTF((" (chipflags %x)", flags));
    435   1.22    chopps 	printf("\n");
    436    1.1      haya 
    437   1.27   thorpej 	TAILQ_INIT(&sc->sc_memwindow);
    438   1.27   thorpej 	TAILQ_INIT(&sc->sc_iowindow);
    439   1.27   thorpej 
    440    1.1      haya #if rbus
    441   1.22    chopps 	sc->sc_rbus_iot = rbus_pccbb_parent_io(pa);
    442   1.22    chopps 	sc->sc_rbus_memt = rbus_pccbb_parent_mem(pa);
    443   1.65       mcr 
    444   1.65       mcr #if 0
    445   1.65       mcr 	printf("pa->pa_memt: %08x vs rbus_mem->rb_bt: %08x\n",
    446   1.65       mcr 	       pa->pa_memt, sc->sc_rbus_memt->rb_bt);
    447   1.65       mcr #endif
    448    1.1      haya #endif /* rbus */
    449    1.1      haya 
    450   1.88  nakayama 	sc->sc_flags &= ~CBB_MEMHMAPPED;
    451    1.1      haya 
    452   1.70      haya 	/* power management: set D0 state */
    453   1.70      haya 	sc->sc_pwrmgt_offs = 0;
    454   1.70      haya 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    455   1.70      haya 	    &pwrmgt_offs, 0)) {
    456   1.85   tsutsui 		reg = pci_conf_read(pc, pa->pa_tag, pwrmgt_offs + PCI_PMCSR);
    457   1.70      haya 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
    458   1.70      haya 		    reg & 0x100 /* PCI_PMCSR_PME_EN */) {
    459   1.70      haya 			reg &= ~PCI_PMCSR_STATE_MASK;
    460   1.70      haya 			reg |= PCI_PMCSR_STATE_D0;
    461   1.70      haya 			reg &= ~(0x100 /* PCI_PMCSR_PME_EN */);
    462   1.85   tsutsui 			pci_conf_write(pc, pa->pa_tag,
    463   1.85   tsutsui 			    pwrmgt_offs + PCI_PMCSR, reg);
    464   1.70      haya 		}
    465   1.70      haya 
    466   1.70      haya 		sc->sc_pwrmgt_offs = pwrmgt_offs;
    467   1.70      haya 	}
    468   1.70      haya 
    469  1.117     perry 	/*
    470   1.22    chopps 	 * MAP socket registers and ExCA registers on memory-space
    471   1.22    chopps 	 * When no valid address is set on socket base registers (on pci
    472   1.22    chopps 	 * config space), get it not polite way.
    473   1.22    chopps 	 */
    474   1.22    chopps 	sock_base = pci_conf_read(pc, pa->pa_tag, PCI_SOCKBASE);
    475   1.22    chopps 
    476   1.22    chopps 	if (PCI_MAPREG_MEM_ADDR(sock_base) >= 0x100000 &&
    477   1.22    chopps 	    PCI_MAPREG_MEM_ADDR(sock_base) != 0xfffffff0) {
    478   1.22    chopps 		/* The address must be valid. */
    479   1.22    chopps 		if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_MEM, 0,
    480   1.22    chopps 		    &sc->sc_base_memt, &sc->sc_base_memh, &sockbase, NULL)) {
    481   1.94  christos 			printf("%s: can't map socket base address 0x%lx\n",
    482   1.94  christos 			    sc->sc_dev.dv_xname, (unsigned long)sock_base);
    483   1.22    chopps 			/*
    484   1.22    chopps 			 * I think it's funny: socket base registers must be
    485   1.22    chopps 			 * mapped on memory space, but ...
    486   1.22    chopps 			 */
    487   1.22    chopps 			if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_IO,
    488   1.22    chopps 			    0, &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
    489   1.22    chopps 			    NULL)) {
    490   1.22    chopps 				printf("%s: can't map socket base address"
    491   1.22    chopps 				    " 0x%lx: io mode\n", sc->sc_dev.dv_xname,
    492   1.63       jmc 				    (unsigned long)sockbase);
    493   1.22    chopps 				/* give up... allocate reg space via rbus. */
    494   1.22    chopps 				pci_conf_write(pc, pa->pa_tag, PCI_SOCKBASE, 0);
    495   1.88  nakayama 			} else
    496   1.88  nakayama 				sc->sc_flags |= CBB_MEMHMAPPED;
    497   1.22    chopps 		} else {
    498   1.22    chopps 			DPRINTF(("%s: socket base address 0x%lx\n",
    499   1.94  christos 			    sc->sc_dev.dv_xname, (unsigned long)sockbase));
    500   1.88  nakayama 			sc->sc_flags |= CBB_MEMHMAPPED;
    501   1.22    chopps 		}
    502   1.22    chopps 	}
    503    1.1      haya 
    504   1.22    chopps 	sc->sc_mem_start = 0;	       /* XXX */
    505   1.22    chopps 	sc->sc_mem_end = 0xffffffff;   /* XXX */
    506    1.1      haya 
    507  1.117     perry 	/*
    508   1.22    chopps 	 * When interrupt isn't routed correctly, give up probing cbb and do
    509   1.22    chopps 	 * not kill pcic-compatible port.
    510  1.122    sekiya 	 *
    511  1.122    sekiya 	 * However, if we are using an ioapic, avoid this check -- pa_intrline
    512  1.122    sekiya 	 * may well be zero, with the interrupt routed through the apic.
    513   1.22    chopps 	 */
    514  1.122    sekiya 
    515  1.131  christos #if NIOAPIC == 0 && NACPI == 0
    516   1.22    chopps 	if ((0 == pa->pa_intrline) || (255 == pa->pa_intrline)) {
    517   1.23       cgd     		printf("%s: NOT USED because of unconfigured interrupt\n",
    518   1.22    chopps 		    sc->sc_dev.dv_xname);
    519   1.22    chopps 		return;
    520   1.22    chopps 	}
    521  1.122    sekiya #endif
    522    1.1      haya 
    523   1.22    chopps 	busreg = pci_conf_read(pc, pa->pa_tag, PCI_BUSNUM);
    524    1.4      haya 
    525   1.22    chopps 	/* pccbb_machdep.c end */
    526    1.1      haya 
    527    1.1      haya #if defined CBB_DEBUG
    528   1.22    chopps 	{
    529  1.121    sekiya 		static const char *intrname[] = { "NON", "A", "B", "C", "D" };
    530   1.23       cgd 		printf("%s: intrpin %s, intrtag %d\n", sc->sc_dev.dv_xname,
    531   1.23       cgd 		    intrname[pa->pa_intrpin], pa->pa_intrline);
    532   1.22    chopps 	}
    533    1.1      haya #endif
    534    1.1      haya 
    535   1.22    chopps 	/* setup softc */
    536   1.22    chopps 	sc->sc_pc = pc;
    537   1.22    chopps 	sc->sc_iot = pa->pa_iot;
    538   1.22    chopps 	sc->sc_memt = pa->pa_memt;
    539   1.22    chopps 	sc->sc_dmat = pa->pa_dmat;
    540   1.22    chopps 	sc->sc_tag = pa->pa_tag;
    541   1.22    chopps 	sc->sc_function = pa->pa_function;
    542   1.58   minoura 	sc->sc_sockbase = sock_base;
    543   1.58   minoura 	sc->sc_busnum = busreg;
    544   1.22    chopps 
    545   1.51  sommerfe 	memcpy(&sc->sc_pa, pa, sizeof(*pa));
    546    1.1      haya 
    547   1.22    chopps 	sc->sc_pcmcia_flags = flags;   /* set PCMCIA facility */
    548    1.1      haya 
    549   1.22    chopps 	shutdownhook_establish(pccbb_shutdown, sc);
    550    1.4      haya 
    551   1.43     jhawk 	/* Disable legacy register mapping. */
    552   1.43     jhawk 	switch (sc->sc_chipset) {
    553   1.43     jhawk 	case CB_RX5C46X:	       /* fallthrough */
    554   1.43     jhawk #if 0
    555   1.44     jhawk 	/* The RX5C47X-series requires writes to the PCI_LEGACY register. */
    556   1.43     jhawk 	case CB_RX5C47X:
    557   1.43     jhawk #endif
    558  1.117     perry 		/*
    559   1.44     jhawk 		 * The legacy pcic io-port on Ricoh RX5C46X CardBus bridges
    560   1.44     jhawk 		 * cannot be disabled by substituting 0 into PCI_LEGACY
    561   1.44     jhawk 		 * register.  Ricoh CardBus bridges have special bits on Bridge
    562   1.44     jhawk 		 * control reg (addr 0x3e on PCI config space).
    563   1.43     jhawk 		 */
    564   1.43     jhawk 		reg = pci_conf_read(pc, pa->pa_tag, PCI_BCR_INTR);
    565   1.43     jhawk 		reg &= ~(CB_BCRI_RL_3E0_ENA | CB_BCRI_RL_3E2_ENA);
    566   1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_BCR_INTR, reg);
    567   1.43     jhawk 		break;
    568   1.43     jhawk 
    569   1.43     jhawk 	default:
    570   1.43     jhawk 		/* XXX I don't know proper way to kill legacy I/O. */
    571   1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_LEGACY, 0x0);
    572   1.43     jhawk 		break;
    573   1.43     jhawk 	}
    574   1.43     jhawk 
    575   1.22    chopps 	config_defer(self, pccbb_pci_callback);
    576    1.1      haya }
    577    1.1      haya 
    578   1.26      haya 
    579   1.26      haya 
    580   1.26      haya 
    581   1.26      haya /*
    582   1.26      haya  * static void pccbb_pci_callback(struct device *self)
    583   1.26      haya  *
    584   1.26      haya  *   The actual attach routine: get memory space for YENTA register
    585   1.26      haya  *   space, setup YENTA register and route interrupt.
    586   1.26      haya  *
    587   1.26      haya  *   This function should be deferred because this device may obtain
    588   1.26      haya  *   memory space dynamically.  This function must avoid obtaining
    589   1.43     jhawk  *   memory area which has already kept for another device.
    590   1.26      haya  */
    591    1.1      haya static void
    592  1.143    dyoung pccbb_pci_callback(struct device *self)
    593    1.1      haya {
    594   1.22    chopps 	struct pccbb_softc *sc = (void *)self;
    595   1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    596   1.22    chopps 	pci_intr_handle_t ih;
    597   1.22    chopps 	const char *intrstr = NULL;
    598   1.22    chopps 	bus_addr_t sockbase;
    599   1.22    chopps 	struct cbslot_attach_args cba;
    600   1.22    chopps 	struct pcmciabus_attach_args paa;
    601   1.22    chopps 	struct cardslot_attach_args caa;
    602   1.22    chopps 	struct cardslot_softc *csc;
    603    1.1      haya 
    604   1.88  nakayama 	if (!(sc->sc_flags & CBB_MEMHMAPPED)) {
    605   1.22    chopps 		/* The socket registers aren't mapped correctly. */
    606    1.1      haya #if rbus
    607   1.22    chopps 		if (rbus_space_alloc(sc->sc_rbus_memt, 0, 0x1000, 0x0fff,
    608   1.22    chopps 		    (sc->sc_chipset == CB_RX5C47X
    609   1.22    chopps 		    || sc->sc_chipset == CB_TI113X) ? 0x10000 : 0x1000,
    610   1.22    chopps 		    0, &sockbase, &sc->sc_base_memh)) {
    611   1.22    chopps 			return;
    612   1.22    chopps 		}
    613   1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    614   1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    615  1.120    sekiya 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    616   1.94  christos 		    sc->sc_dev.dv_xname, (unsigned long)sockbase,
    617   1.94  christos 		    (unsigned long)pci_conf_read(pc, sc->sc_tag,
    618   1.22    chopps 		    PCI_SOCKBASE)));
    619    1.1      haya #else
    620   1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    621    1.1      haya #if !defined CBB_PCI_BASE
    622    1.1      haya #define CBB_PCI_BASE 0x20000000
    623    1.1      haya #endif
    624   1.22    chopps 		if (bus_space_alloc(sc->sc_base_memt, CBB_PCI_BASE, 0xffffffff,
    625   1.22    chopps 		    0x1000, 0x1000, 0, 0, &sockbase, &sc->sc_base_memh)) {
    626   1.22    chopps 			/* cannot allocate memory space */
    627   1.22    chopps 			return;
    628   1.22    chopps 		}
    629   1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    630  1.120    sekiya 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    631   1.94  christos 		    sc->sc_dev.dv_xname, (unsigned long)sock_base,
    632   1.94  christos 		    (unsigned long)pci_conf_read(pc,
    633   1.22    chopps 		    sc->sc_tag, PCI_SOCKBASE)));
    634   1.69      haya 		sc->sc_sockbase = sockbase;
    635    1.1      haya #endif
    636   1.88  nakayama 		sc->sc_flags |= CBB_MEMHMAPPED;
    637   1.22    chopps 	}
    638   1.19      haya 
    639   1.32     enami 	/* bus bridge initialization */
    640   1.22    chopps 	pccbb_chipinit(sc);
    641    1.1      haya 
    642   1.38      haya 	/* clear data structure for child device interrupt handlers */
    643   1.80      haya 	LIST_INIT(&sc->sc_pil);
    644   1.38      haya 	sc->sc_pil_intr_enable = 1;
    645   1.38      haya 
    646   1.22    chopps 	/* Map and establish the interrupt. */
    647   1.51  sommerfe 	if (pci_intr_map(&sc->sc_pa, &ih)) {
    648   1.22    chopps 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    649   1.22    chopps 		return;
    650   1.22    chopps 	}
    651   1.22    chopps 	intrstr = pci_intr_string(pc, ih);
    652   1.41      haya 
    653   1.41      haya 	/*
    654   1.41      haya 	 * XXX pccbbintr should be called under the priority lower
    655  1.118  christos 	 * than any other hard interupts.
    656   1.41      haya 	 */
    657   1.22    chopps 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, pccbbintr, sc);
    658    1.1      haya 
    659   1.22    chopps 	if (sc->sc_ih == NULL) {
    660   1.22    chopps 		printf("%s: couldn't establish interrupt", sc->sc_dev.dv_xname);
    661   1.22    chopps 		if (intrstr != NULL) {
    662   1.22    chopps 			printf(" at %s", intrstr);
    663   1.22    chopps 		}
    664   1.22    chopps 		printf("\n");
    665   1.22    chopps 		return;
    666   1.22    chopps 	}
    667    1.1      haya 
    668   1.22    chopps 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    669  1.134  jmcneill 	powerhook_establish(sc->sc_dev.dv_xname, pccbb_powerhook, sc);
    670    1.1      haya 
    671   1.22    chopps 	{
    672   1.69      haya 		u_int32_t sockstat;
    673   1.69      haya 
    674   1.69      haya 		sockstat = bus_space_read_4(sc->sc_base_memt,
    675   1.69      haya 		    sc->sc_base_memh, CB_SOCKET_STAT);
    676   1.22    chopps 		if (0 == (sockstat & CB_SOCKET_STAT_CD)) {
    677   1.22    chopps 			sc->sc_flags |= CBB_CARDEXIST;
    678   1.22    chopps 		}
    679   1.22    chopps 	}
    680    1.1      haya 
    681  1.117     perry 	/*
    682  1.117     perry 	 * attach cardbus
    683   1.22    chopps 	 */
    684   1.98   mycroft 	{
    685   1.22    chopps 		pcireg_t busreg = pci_conf_read(pc, sc->sc_tag, PCI_BUSNUM);
    686   1.22    chopps 		pcireg_t bhlc = pci_conf_read(pc, sc->sc_tag, PCI_BHLC_REG);
    687   1.22    chopps 
    688   1.32     enami 		/* initialize cbslot_attach */
    689   1.22    chopps 		cba.cba_busname = "cardbus";
    690   1.22    chopps 		cba.cba_iot = sc->sc_iot;
    691   1.22    chopps 		cba.cba_memt = sc->sc_memt;
    692   1.22    chopps 		cba.cba_dmat = sc->sc_dmat;
    693   1.22    chopps 		cba.cba_bus = (busreg >> 8) & 0x0ff;
    694   1.22    chopps 		cba.cba_cc = (void *)sc;
    695   1.22    chopps 		cba.cba_cf = &pccbb_funcs;
    696   1.51  sommerfe 		cba.cba_intrline = sc->sc_pa.pa_intrline;
    697    1.1      haya 
    698    1.1      haya #if rbus
    699   1.22    chopps 		cba.cba_rbus_iot = sc->sc_rbus_iot;
    700   1.22    chopps 		cba.cba_rbus_memt = sc->sc_rbus_memt;
    701    1.1      haya #endif
    702    1.1      haya 
    703   1.22    chopps 		cba.cba_cacheline = PCI_CACHELINE(bhlc);
    704   1.22    chopps 		cba.cba_lattimer = PCI_CB_LATENCY(busreg);
    705    1.1      haya 
    706   1.52  augustss 		if (bootverbose) {
    707   1.52  augustss 			printf("%s: cacheline 0x%x lattimer 0x%x\n",
    708   1.52  augustss 			    sc->sc_dev.dv_xname, cba.cba_cacheline,
    709   1.52  augustss 			    cba.cba_lattimer);
    710   1.52  augustss 			printf("%s: bhlc 0x%x lscp 0x%x\n",
    711   1.52  augustss 			    sc->sc_dev.dv_xname, bhlc, busreg);
    712   1.52  augustss 		}
    713    1.1      haya #if defined SHOW_REGS
    714   1.22    chopps 		cb_show_regs(sc->sc_pc, sc->sc_tag, sc->sc_base_memt,
    715   1.22    chopps 		    sc->sc_base_memh);
    716    1.1      haya #endif
    717   1.22    chopps 	}
    718    1.1      haya 
    719   1.22    chopps 	pccbb_pcmcia_attach_setup(sc, &paa);
    720   1.22    chopps 	caa.caa_cb_attach = NULL;
    721   1.98   mycroft 	if (cba.cba_bus == 0)
    722  1.124       wiz 		printf("%s: secondary bus number uninitialized; try PCI_BUS_FIXUP\n", sc->sc_dev.dv_xname);
    723   1.98   mycroft 	else
    724   1.22    chopps 		caa.caa_cb_attach = &cba;
    725   1.22    chopps 	caa.caa_16_attach = &paa;
    726   1.22    chopps 	caa.caa_ph = &sc->sc_pcmcia_h;
    727    1.1      haya 
    728   1.22    chopps 	if (NULL != (csc = (void *)config_found(self, &caa, cbbprint))) {
    729  1.141    dyoung 		DPRINTF(("%s: found cardslot\n", __func__));
    730   1.22    chopps 		sc->sc_csc = csc;
    731   1.22    chopps 	}
    732    1.1      haya 
    733   1.22    chopps 	return;
    734    1.1      haya }
    735    1.1      haya 
    736   1.26      haya 
    737   1.26      haya 
    738   1.26      haya 
    739   1.26      haya 
    740   1.26      haya /*
    741   1.26      haya  * static void pccbb_chipinit(struct pccbb_softc *sc)
    742   1.26      haya  *
    743   1.32     enami  *   This function initialize YENTA chip registers listed below:
    744   1.26      haya  *     1) PCI command reg,
    745   1.26      haya  *     2) PCI and CardBus latency timer,
    746   1.43     jhawk  *     3) route PCI interrupt,
    747   1.43     jhawk  *     4) close all memory and io windows.
    748   1.69      haya  *     5) turn off bus power.
    749  1.118  christos  *     6) card detect and power cycle interrupts on.
    750   1.69      haya  *     7) clear interrupt
    751   1.26      haya  */
    752    1.1      haya static void
    753  1.143    dyoung pccbb_chipinit(struct pccbb_softc *sc)
    754    1.1      haya {
    755   1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    756   1.22    chopps 	pcitag_t tag = sc->sc_tag;
    757   1.69      haya 	bus_space_tag_t bmt = sc->sc_base_memt;
    758   1.69      haya 	bus_space_handle_t bmh = sc->sc_base_memh;
    759   1.30   mycroft 	pcireg_t reg;
    760   1.22    chopps 
    761  1.117     perry 	/*
    762   1.22    chopps 	 * Set PCI command reg.
    763   1.22    chopps 	 * Some laptop's BIOSes (i.e. TICO) do not enable CardBus chip.
    764   1.22    chopps 	 */
    765   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    766   1.30   mycroft 	/* I believe it is harmless. */
    767   1.30   mycroft 	reg |= (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    768   1.30   mycroft 	    PCI_COMMAND_MASTER_ENABLE);
    769   1.30   mycroft 	pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, reg);
    770    1.1      haya 
    771  1.117     perry 	/*
    772   1.30   mycroft 	 * Set CardBus latency timer.
    773   1.22    chopps 	 */
    774   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_CB_LSCP_REG);
    775   1.30   mycroft 	if (PCI_CB_LATENCY(reg) < 0x20) {
    776   1.30   mycroft 		reg &= ~(PCI_CB_LATENCY_MASK << PCI_CB_LATENCY_SHIFT);
    777   1.30   mycroft 		reg |= (0x20 << PCI_CB_LATENCY_SHIFT);
    778   1.30   mycroft 		pci_conf_write(pc, tag, PCI_CB_LSCP_REG, reg);
    779   1.22    chopps 	}
    780   1.30   mycroft 	DPRINTF(("CardBus latency timer 0x%x (%x)\n",
    781   1.30   mycroft 	    PCI_CB_LATENCY(reg), pci_conf_read(pc, tag, PCI_CB_LSCP_REG)));
    782    1.1      haya 
    783  1.117     perry 	/*
    784   1.30   mycroft 	 * Set PCI latency timer.
    785   1.22    chopps 	 */
    786   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    787   1.30   mycroft 	if (PCI_LATTIMER(reg) < 0x10) {
    788   1.30   mycroft 		reg &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
    789   1.30   mycroft 		reg |= (0x10 << PCI_LATTIMER_SHIFT);
    790   1.30   mycroft 		pci_conf_write(pc, tag, PCI_BHLC_REG, reg);
    791   1.22    chopps 	}
    792   1.30   mycroft 	DPRINTF(("PCI latency timer 0x%x (%x)\n",
    793   1.30   mycroft 	    PCI_LATTIMER(reg), pci_conf_read(pc, tag, PCI_BHLC_REG)));
    794    1.1      haya 
    795    1.1      haya 
    796   1.30   mycroft 	/* Route functional interrupts to PCI. */
    797   1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_BCR_INTR);
    798   1.48      haya 	reg |= CB_BCR_INTR_IREQ_ENABLE;		/* disable PCI Intr */
    799   1.30   mycroft 	reg |= CB_BCR_WRITE_POST_ENABLE;	/* enable write post */
    800   1.46      haya 	reg |= CB_BCR_RESET_ENABLE;		/* assert reset */
    801   1.30   mycroft 	pci_conf_write(pc, tag, PCI_BCR_INTR, reg);
    802    1.1      haya 
    803   1.30   mycroft 	switch (sc->sc_chipset) {
    804   1.30   mycroft 	case CB_TI113X:
    805   1.30   mycroft 		reg = pci_conf_read(pc, tag, PCI_CBCTRL);
    806   1.30   mycroft 		/* This bit is shared, but may read as 0 on some chips, so set
    807   1.30   mycroft 		   it explicitly on both functions. */
    808   1.30   mycroft 		reg |= PCI113X_CBCTRL_PCI_IRQ_ENA;
    809   1.22    chopps 		/* CSC intr enable */
    810   1.30   mycroft 		reg |= PCI113X_CBCTRL_PCI_CSC;
    811   1.45      haya 		/* functional intr prohibit | prohibit ISA routing */
    812   1.45      haya 		reg &= ~(PCI113X_CBCTRL_PCI_INTR | PCI113X_CBCTRL_INT_MASK);
    813   1.30   mycroft 		pci_conf_write(pc, tag, PCI_CBCTRL, reg);
    814   1.50   mycroft 		break;
    815   1.50   mycroft 
    816   1.50   mycroft 	case CB_TI12XX:
    817   1.96  nakayama 		/*
    818   1.96  nakayama 		 * Some TI 12xx (and [14][45]xx) based pci cards
    819   1.96  nakayama 		 * sometimes have issues with the MFUNC register not
    820   1.96  nakayama 		 * being initialized due to a bad EEPROM on board.
    821   1.96  nakayama 		 * Laptops that this matters on have this register
    822   1.96  nakayama 		 * properly initialized.
    823   1.96  nakayama 		 *
    824   1.96  nakayama 		 * The TI125X parts have a different register.
    825   1.96  nakayama 		 */
    826   1.96  nakayama 		reg = pci_conf_read(pc, tag, PCI12XX_MFUNC);
    827   1.96  nakayama 		if (reg == 0) {
    828   1.96  nakayama 			reg &= ~PCI12XX_MFUNC_PIN0;
    829   1.96  nakayama 			reg |= PCI12XX_MFUNC_PIN0_INTA;
    830   1.96  nakayama 			if ((pci_conf_read(pc, tag, PCI_SYSCTRL) &
    831   1.96  nakayama 			     PCI12XX_SYSCTRL_INTRTIE) == 0) {
    832   1.96  nakayama 				reg &= ~PCI12XX_MFUNC_PIN1;
    833   1.96  nakayama 				reg |= PCI12XX_MFUNC_PIN1_INTB;
    834   1.96  nakayama 			}
    835   1.96  nakayama 			pci_conf_write(pc, tag, PCI12XX_MFUNC, reg);
    836   1.96  nakayama 		}
    837   1.96  nakayama 		/* fallthrough */
    838   1.96  nakayama 
    839   1.96  nakayama 	case CB_TI125X:
    840   1.96  nakayama 		/*
    841   1.96  nakayama 		 * Disable zoom video.  Some machines initialize this
    842   1.96  nakayama 		 * improperly and experience has shown that this helps
    843   1.96  nakayama 		 * prevent strange behavior.
    844   1.96  nakayama 		 */
    845   1.96  nakayama 		pci_conf_write(pc, tag, PCI12XX_MMCTRL, 0);
    846   1.96  nakayama 
    847   1.50   mycroft 		reg = pci_conf_read(pc, tag, PCI_SYSCTRL);
    848   1.50   mycroft 		reg |= PCI12XX_SYSCTRL_VCCPROT;
    849   1.50   mycroft 		pci_conf_write(pc, tag, PCI_SYSCTRL, reg);
    850   1.67      haya 		reg = pci_conf_read(pc, tag, PCI_CBCTRL);
    851   1.67      haya 		reg |= PCI12XX_CBCTRL_CSC;
    852   1.67      haya 		pci_conf_write(pc, tag, PCI_CBCTRL, reg);
    853   1.30   mycroft 		break;
    854   1.30   mycroft 
    855   1.30   mycroft 	case CB_TOPIC95B:
    856   1.30   mycroft 		reg = pci_conf_read(pc, tag, TOPIC_SOCKET_CTRL);
    857   1.30   mycroft 		reg |= TOPIC_SOCKET_CTRL_SCR_IRQSEL;
    858   1.30   mycroft 		pci_conf_write(pc, tag, TOPIC_SOCKET_CTRL, reg);
    859   1.67      haya 		reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    860   1.67      haya 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    861   1.67      haya 		    sc->sc_dev.dv_xname, reg));
    862   1.67      haya 		reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    863   1.67      haya 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    864   1.67      haya 		reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
    865   1.67      haya 		DPRINTF(("0x%x\n", reg));
    866   1.67      haya 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
    867   1.67      haya 		break;
    868   1.22    chopps 
    869   1.67      haya 	case CB_TOPIC97:
    870   1.30   mycroft 		reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    871   1.22    chopps 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    872   1.30   mycroft 		    sc->sc_dev.dv_xname, reg));
    873   1.30   mycroft 		reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    874   1.30   mycroft 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    875   1.30   mycroft 		reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
    876   1.67      haya 		reg |= TOPIC97_SLOT_CTRL_PCIINT;
    877   1.67      haya 		reg &= ~(TOPIC97_SLOT_CTRL_STSIRQP | TOPIC97_SLOT_CTRL_IRQP);
    878   1.30   mycroft 		DPRINTF(("0x%x\n", reg));
    879   1.30   mycroft 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
    880   1.69      haya 		/* make sure to assert LV card support bits */
    881   1.69      haya 		bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
    882   1.69      haya 		    0x800 + 0x3e,
    883   1.69      haya 		    bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
    884   1.69      haya 			0x800 + 0x3e) | 0x03);
    885   1.30   mycroft 		break;
    886   1.22    chopps 	}
    887    1.1      haya 
    888   1.30   mycroft 	/* Close all memory and I/O windows. */
    889   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE0, 0xffffffff);
    890   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT0, 0);
    891   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE1, 0xffffffff);
    892   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT1, 0);
    893   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE0, 0xffffffff);
    894   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT0, 0);
    895   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE1, 0xffffffff);
    896   1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT1, 0);
    897   1.46      haya 
    898   1.46      haya 	/* reset 16-bit pcmcia bus */
    899   1.69      haya 	bus_space_write_1(bmt, bmh, 0x800 + PCIC_INTR,
    900   1.69      haya 	    bus_space_read_1(bmt, bmh, 0x800 + PCIC_INTR) & ~PCIC_INTR_RESET);
    901   1.46      haya 
    902   1.69      haya 	/* turn off power */
    903   1.46      haya 	pccbb_power((cardbus_chipset_tag_t)sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    904   1.69      haya 
    905  1.118  christos 	/* CSC Interrupt: Card detect and power cycle interrupts on */
    906   1.69      haya 	reg = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
    907  1.118  christos 	reg |= CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER;
    908   1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, reg);
    909   1.69      haya 	/* reset interrupt */
    910   1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
    911   1.69      haya 	    bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
    912    1.1      haya }
    913    1.1      haya 
    914   1.26      haya 
    915   1.26      haya 
    916   1.26      haya 
    917    1.4      haya /*
    918   1.26      haya  * STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
    919   1.26      haya  *					 struct pcmciabus_attach_args *paa)
    920   1.26      haya  *
    921   1.26      haya  *   This function attaches 16-bit PCcard bus.
    922    1.4      haya  */
    923    1.1      haya STATIC void
    924  1.143    dyoung pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
    925  1.143    dyoung     struct pcmciabus_attach_args *paa)
    926    1.1      haya {
    927   1.22    chopps 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
    928   1.10      haya #if rbus
    929   1.22    chopps 	rbus_tag_t rb;
    930   1.10      haya #endif
    931    1.1      haya 
    932   1.32     enami 	/* initialize pcmcia part in pccbb_softc */
    933   1.22    chopps 	ph->ph_parent = (struct device *)sc;
    934   1.22    chopps 	ph->sock = sc->sc_function;
    935   1.22    chopps 	ph->flags = 0;
    936   1.22    chopps 	ph->shutdown = 0;
    937   1.51  sommerfe 	ph->ih_irq = sc->sc_pa.pa_intrline;
    938   1.22    chopps 	ph->ph_bus_t = sc->sc_base_memt;
    939   1.22    chopps 	ph->ph_bus_h = sc->sc_base_memh;
    940   1.22    chopps 	ph->ph_read = pccbb_pcmcia_read;
    941   1.22    chopps 	ph->ph_write = pccbb_pcmcia_write;
    942   1.22    chopps 	sc->sc_pct = &pccbb_pcmcia_funcs;
    943   1.22    chopps 
    944   1.31   mycroft 	/*
    945   1.31   mycroft 	 * We need to do a few things here:
    946   1.31   mycroft 	 * 1) Disable routing of CSC and functional interrupts to ISA IRQs by
    947   1.31   mycroft 	 *    setting the IRQ numbers to 0.
    948   1.31   mycroft 	 * 2) Set bit 4 of PCIC_INTR, which is needed on some chips to enable
    949   1.31   mycroft 	 *    routing of CSC interrupts (e.g. card removal) to PCI while in
    950   1.31   mycroft 	 *    PCMCIA mode.  We just leave this set all the time.
    951   1.31   mycroft 	 * 3) Enable card insertion/removal interrupts in case the chip also
    952   1.31   mycroft 	 *    needs that while in PCMCIA mode.
    953   1.31   mycroft 	 * 4) Clear any pending CSC interrupt.
    954   1.31   mycroft 	 */
    955   1.46      haya 	Pcic_write(ph, PCIC_INTR, PCIC_INTR_ENABLE);
    956   1.45      haya 	if (sc->sc_chipset == CB_TI113X) {
    957   1.45      haya 		Pcic_write(ph, PCIC_CSC_INTR, 0);
    958   1.45      haya 	} else {
    959   1.45      haya 		Pcic_write(ph, PCIC_CSC_INTR, PCIC_CSC_INTR_CD_ENABLE);
    960   1.45      haya 		Pcic_read(ph, PCIC_CSC);
    961   1.45      haya 	}
    962   1.22    chopps 
    963   1.32     enami 	/* initialize pcmcia bus attachment */
    964   1.22    chopps 	paa->paa_busname = "pcmcia";
    965   1.22    chopps 	paa->pct = sc->sc_pct;
    966   1.22    chopps 	paa->pch = ph;
    967   1.22    chopps 	paa->iobase = 0;	       /* I don't use them */
    968   1.22    chopps 	paa->iosize = 0;
    969   1.10      haya #if rbus
    970   1.22    chopps 	rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
    971   1.22    chopps 	paa->iobase = rb->rb_start + rb->rb_offset;
    972   1.22    chopps 	paa->iosize = rb->rb_end - rb->rb_start;
    973   1.10      haya #endif
    974    1.1      haya 
    975   1.22    chopps 	return;
    976    1.1      haya }
    977    1.1      haya 
    978    1.1      haya #if 0
    979    1.1      haya STATIC void
    980  1.143    dyoung pccbb_pcmcia_attach_card(struct pcic_handle *ph)
    981    1.1      haya {
    982   1.22    chopps 	if (ph->flags & PCIC_FLAG_CARDP) {
    983   1.22    chopps 		panic("pccbb_pcmcia_attach_card: already attached");
    984   1.22    chopps 	}
    985    1.1      haya 
    986   1.22    chopps 	/* call the MI attach function */
    987   1.22    chopps 	pcmcia_card_attach(ph->pcmcia);
    988    1.1      haya 
    989   1.22    chopps 	ph->flags |= PCIC_FLAG_CARDP;
    990    1.1      haya }
    991    1.1      haya 
    992    1.1      haya STATIC void
    993  1.143    dyoung pccbb_pcmcia_detach_card(struct pcic_handle *ph, int flags)
    994    1.1      haya {
    995   1.22    chopps 	if (!(ph->flags & PCIC_FLAG_CARDP)) {
    996   1.22    chopps 		panic("pccbb_pcmcia_detach_card: already detached");
    997   1.22    chopps 	}
    998    1.1      haya 
    999   1.22    chopps 	ph->flags &= ~PCIC_FLAG_CARDP;
   1000    1.1      haya 
   1001   1.22    chopps 	/* call the MI detach function */
   1002   1.22    chopps 	pcmcia_card_detach(ph->pcmcia, flags);
   1003    1.1      haya }
   1004    1.1      haya #endif
   1005    1.1      haya 
   1006    1.4      haya /*
   1007    1.4      haya  * int pccbbintr(arg)
   1008    1.4      haya  *    void *arg;
   1009    1.4      haya  *   This routine handles the interrupt from Yenta PCI-CardBus bridge
   1010    1.4      haya  *   itself.
   1011    1.4      haya  */
   1012    1.1      haya int
   1013  1.143    dyoung pccbbintr(void *arg)
   1014    1.1      haya {
   1015   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1016   1.31   mycroft 	u_int32_t sockevent, sockstate;
   1017   1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1018   1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1019   1.31   mycroft 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   1020   1.22    chopps 
   1021   1.22    chopps 	sockevent = bus_space_read_4(memt, memh, CB_SOCKET_EVENT);
   1022   1.31   mycroft 	bus_space_write_4(memt, memh, CB_SOCKET_EVENT, sockevent);
   1023   1.31   mycroft 	Pcic_read(ph, PCIC_CSC);
   1024   1.31   mycroft 
   1025   1.31   mycroft 	if (sockevent == 0) {
   1026   1.22    chopps 		/* This intr is not for me: it may be for my child devices. */
   1027   1.38      haya 		if (sc->sc_pil_intr_enable) {
   1028   1.38      haya 			return pccbbintr_function(sc);
   1029   1.38      haya 		} else {
   1030   1.38      haya 			return 0;
   1031   1.38      haya 		}
   1032   1.22    chopps 	}
   1033    1.1      haya 
   1034  1.144    dyoung 	aprint_debug("%s: enter sockevent %" PRIx32 "\n", __func__, sockevent);
   1035  1.144    dyoung 
   1036   1.22    chopps 	if (sockevent & CB_SOCKET_EVENT_CD) {
   1037   1.31   mycroft 		sockstate = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1038   1.90   msaitoh 		if (0x00 != (sockstate & CB_SOCKET_STAT_CD)) {
   1039   1.22    chopps 			/* A card should be removed. */
   1040   1.22    chopps 			if (sc->sc_flags & CBB_CARDEXIST) {
   1041   1.22    chopps 				DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname,
   1042   1.22    chopps 				    sockevent));
   1043   1.22    chopps 				DPRINTF((" card removed, 0x%08x\n", sockstate));
   1044   1.22    chopps 				sc->sc_flags &= ~CBB_CARDEXIST;
   1045   1.33     enami 				if (sc->sc_csc->sc_status &
   1046   1.33     enami 				    CARDSLOT_STATUS_CARD_16) {
   1047    1.1      haya #if 0
   1048   1.22    chopps 					struct pcic_handle *ph =
   1049   1.22    chopps 					    &sc->sc_pcmcia_h;
   1050    1.1      haya 
   1051   1.22    chopps 					pcmcia_card_deactivate(ph->pcmcia);
   1052   1.22    chopps 					pccbb_pcmcia_socket_disable(ph);
   1053   1.22    chopps 					pccbb_pcmcia_detach_card(ph,
   1054   1.22    chopps 					    DETACH_FORCE);
   1055   1.22    chopps #endif
   1056   1.22    chopps 					cardslot_event_throw(sc->sc_csc,
   1057   1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_16);
   1058   1.33     enami 				} else if (sc->sc_csc->sc_status &
   1059   1.33     enami 				    CARDSLOT_STATUS_CARD_CB) {
   1060   1.22    chopps 					/* Cardbus intr removed */
   1061   1.22    chopps 					cardslot_event_throw(sc->sc_csc,
   1062   1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_CB);
   1063   1.22    chopps 				}
   1064   1.74      haya 			} else if (sc->sc_flags & CBB_INSERTING) {
   1065   1.74      haya 				sc->sc_flags &= ~CBB_INSERTING;
   1066   1.74      haya 				callout_stop(&sc->sc_insert_ch);
   1067   1.22    chopps 			}
   1068   1.34     enami 		} else if (0x00 == (sockstate & CB_SOCKET_STAT_CD) &&
   1069   1.34     enami 		    /*
   1070   1.34     enami 		     * The pccbbintr may called from powerdown hook when
   1071   1.34     enami 		     * the system resumed, to detect the card
   1072   1.34     enami 		     * insertion/removal during suspension.
   1073   1.34     enami 		     */
   1074   1.34     enami 		    (sc->sc_flags & CBB_CARDEXIST) == 0) {
   1075   1.22    chopps 			if (sc->sc_flags & CBB_INSERTING) {
   1076   1.37   thorpej 				callout_stop(&sc->sc_insert_ch);
   1077   1.22    chopps 			}
   1078   1.74      haya 			callout_reset(&sc->sc_insert_ch, hz / 5,
   1079   1.37   thorpej 			    pci113x_insert, sc);
   1080   1.22    chopps 			sc->sc_flags |= CBB_INSERTING;
   1081   1.22    chopps 		}
   1082   1.22    chopps 	}
   1083    1.1      haya 
   1084  1.111   mycroft 	if (sockevent & CB_SOCKET_EVENT_POWER) {
   1085  1.132  christos 		DPRINTF(("Powercycling because of socket event\n"));
   1086  1.118  christos 		/* XXX: Does not happen when attaching a 16-bit card */
   1087  1.111   mycroft 		sc->sc_pwrcycle++;
   1088  1.111   mycroft 		wakeup(&sc->sc_pwrcycle);
   1089  1.111   mycroft 	}
   1090  1.111   mycroft 
   1091   1.33     enami 	return (1);
   1092    1.1      haya }
   1093    1.1      haya 
   1094   1.21      haya /*
   1095   1.21      haya  * static int pccbbintr_function(struct pccbb_softc *sc)
   1096   1.21      haya  *
   1097   1.21      haya  *    This function calls each interrupt handler registered at the
   1098   1.32     enami  *    bridge.  The interrupt handlers are called in registered order.
   1099   1.21      haya  */
   1100   1.21      haya static int
   1101  1.143    dyoung pccbbintr_function(struct pccbb_softc *sc)
   1102   1.21      haya {
   1103   1.22    chopps 	int retval = 0, val;
   1104   1.22    chopps 	struct pccbb_intrhand_list *pil;
   1105  1.138      yamt 	int s;
   1106   1.21      haya 
   1107   1.80      haya 	for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
   1108   1.80      haya 	     pil = LIST_NEXT(pil, pil_next)) {
   1109  1.138      yamt 		s = splraiseipl(pil->pil_icookie);
   1110   1.41      haya 		val = (*pil->pil_func)(pil->pil_arg);
   1111  1.138      yamt 		splx(s);
   1112   1.41      haya 
   1113   1.22    chopps 		retval = retval == 1 ? 1 :
   1114   1.22    chopps 		    retval == 0 ? val : val != 0 ? val : retval;
   1115   1.22    chopps 	}
   1116   1.21      haya 
   1117   1.22    chopps 	return retval;
   1118   1.21      haya }
   1119   1.21      haya 
   1120    1.1      haya static void
   1121  1.143    dyoung pci113x_insert(void *arg)
   1122    1.1      haya {
   1123   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1124   1.22    chopps 	u_int32_t sockevent, sockstate;
   1125   1.74      haya 
   1126   1.74      haya 	if (!(sc->sc_flags & CBB_INSERTING)) {
   1127   1.74      haya 		/* We add a card only under inserting state. */
   1128   1.74      haya 		return;
   1129   1.74      haya 	}
   1130   1.74      haya 	sc->sc_flags &= ~CBB_INSERTING;
   1131    1.1      haya 
   1132   1.22    chopps 	sockevent = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1133   1.22    chopps 	    CB_SOCKET_EVENT);
   1134   1.22    chopps 	sockstate = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1135   1.22    chopps 	    CB_SOCKET_STAT);
   1136   1.22    chopps 
   1137   1.22    chopps 	if (0 == (sockstate & CB_SOCKET_STAT_CD)) {	/* card exist */
   1138   1.22    chopps 		DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname, sockevent));
   1139   1.22    chopps 		DPRINTF((" card inserted, 0x%08x\n", sockstate));
   1140   1.22    chopps 		sc->sc_flags |= CBB_CARDEXIST;
   1141   1.32     enami 		/* call pccard interrupt handler here */
   1142   1.22    chopps 		if (sockstate & CB_SOCKET_STAT_16BIT) {
   1143   1.22    chopps 			/* 16-bit card found */
   1144    1.1      haya /*      pccbb_pcmcia_attach_card(&sc->sc_pcmcia_h); */
   1145   1.22    chopps 			cardslot_event_throw(sc->sc_csc,
   1146   1.22    chopps 			    CARDSLOT_EVENT_INSERTION_16);
   1147   1.22    chopps 		} else if (sockstate & CB_SOCKET_STAT_CB) {
   1148   1.32     enami 			/* cardbus card found */
   1149    1.1      haya /*      cardbus_attach_card(sc->sc_csc); */
   1150   1.22    chopps 			cardslot_event_throw(sc->sc_csc,
   1151   1.22    chopps 			    CARDSLOT_EVENT_INSERTION_CB);
   1152   1.22    chopps 		} else {
   1153   1.22    chopps 			/* who are you? */
   1154   1.22    chopps 		}
   1155   1.22    chopps 	} else {
   1156   1.37   thorpej 		callout_reset(&sc->sc_insert_ch, hz / 10,
   1157   1.37   thorpej 		    pci113x_insert, sc);
   1158   1.22    chopps 	}
   1159    1.1      haya }
   1160    1.1      haya 
   1161    1.1      haya #define PCCBB_PCMCIA_OFFSET 0x800
   1162    1.1      haya static u_int8_t
   1163  1.143    dyoung pccbb_pcmcia_read(struct pcic_handle *ph, int reg)
   1164    1.1      haya {
   1165   1.48      haya 	bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
   1166   1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_READ);
   1167   1.48      haya 
   1168   1.22    chopps 	return bus_space_read_1(ph->ph_bus_t, ph->ph_bus_h,
   1169   1.22    chopps 	    PCCBB_PCMCIA_OFFSET + reg);
   1170    1.1      haya }
   1171    1.1      haya 
   1172    1.1      haya static void
   1173  1.143    dyoung pccbb_pcmcia_write(struct pcic_handle *ph, int reg, u_int8_t val)
   1174    1.1      haya {
   1175   1.22    chopps 	bus_space_write_1(ph->ph_bus_t, ph->ph_bus_h, PCCBB_PCMCIA_OFFSET + reg,
   1176   1.22    chopps 	    val);
   1177   1.48      haya 
   1178   1.48      haya 	bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
   1179   1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_WRITE);
   1180    1.1      haya }
   1181    1.1      haya 
   1182    1.4      haya /*
   1183    1.4      haya  * STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int)
   1184    1.4      haya  */
   1185    1.1      haya STATIC int
   1186  1.143    dyoung pccbb_ctrl(cardbus_chipset_tag_t ct, int command)
   1187    1.1      haya {
   1188   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1189    1.1      haya 
   1190   1.22    chopps 	switch (command) {
   1191   1.22    chopps 	case CARDBUS_CD:
   1192   1.22    chopps 		if (2 == pccbb_detect_card(sc)) {
   1193   1.22    chopps 			int retval = 0;
   1194   1.22    chopps 			int status = cb_detect_voltage(sc);
   1195   1.22    chopps 			if (PCCARD_VCC_5V & status) {
   1196   1.22    chopps 				retval |= CARDBUS_5V_CARD;
   1197   1.22    chopps 			}
   1198   1.22    chopps 			if (PCCARD_VCC_3V & status) {
   1199   1.22    chopps 				retval |= CARDBUS_3V_CARD;
   1200   1.22    chopps 			}
   1201   1.22    chopps 			if (PCCARD_VCC_XV & status) {
   1202   1.22    chopps 				retval |= CARDBUS_XV_CARD;
   1203   1.22    chopps 			}
   1204   1.22    chopps 			if (PCCARD_VCC_YV & status) {
   1205   1.22    chopps 				retval |= CARDBUS_YV_CARD;
   1206   1.22    chopps 			}
   1207   1.22    chopps 			return retval;
   1208   1.22    chopps 		} else {
   1209   1.22    chopps 			return 0;
   1210   1.22    chopps 		}
   1211   1.22    chopps 	case CARDBUS_RESET:
   1212   1.22    chopps 		return cb_reset(sc);
   1213   1.22    chopps 	case CARDBUS_IO_ENABLE:       /* fallthrough */
   1214   1.22    chopps 	case CARDBUS_IO_DISABLE:      /* fallthrough */
   1215   1.22    chopps 	case CARDBUS_MEM_ENABLE:      /* fallthrough */
   1216   1.22    chopps 	case CARDBUS_MEM_DISABLE:     /* fallthrough */
   1217   1.22    chopps 	case CARDBUS_BM_ENABLE:       /* fallthrough */
   1218   1.22    chopps 	case CARDBUS_BM_DISABLE:      /* fallthrough */
   1219   1.69      haya 		/* XXX: I think we don't need to call this function below. */
   1220   1.22    chopps 		return pccbb_cardenable(sc, command);
   1221   1.22    chopps 	}
   1222    1.1      haya 
   1223   1.22    chopps 	return 0;
   1224    1.1      haya }
   1225    1.1      haya 
   1226    1.4      haya /*
   1227    1.4      haya  * STATIC int pccbb_power(cardbus_chipset_tag_t, int)
   1228    1.4      haya  *   This function returns true when it succeeds and returns false when
   1229    1.4      haya  *   it fails.
   1230    1.4      haya  */
   1231    1.1      haya STATIC int
   1232  1.143    dyoung pccbb_power(cardbus_chipset_tag_t ct, int command)
   1233    1.1      haya {
   1234   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1235  1.144    dyoung 	u_int32_t status, osock_ctrl, sock_ctrl, reg_ctrl;
   1236   1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1237   1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1238  1.144    dyoung 	int on = 0, pwrcycle, s, times;
   1239  1.144    dyoung 	struct timeval before, after, diff;
   1240   1.22    chopps 
   1241   1.95  christos 	DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
   1242   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" :
   1243   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" :
   1244   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" :
   1245   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" :
   1246   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" :
   1247   1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" :
   1248   1.22    chopps 	    "UNKNOWN",
   1249   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" :
   1250   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" :
   1251   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" :
   1252   1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" :
   1253   1.22    chopps 	    "UNKNOWN", command));
   1254   1.22    chopps 
   1255   1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1256  1.144    dyoung 	osock_ctrl = sock_ctrl = bus_space_read_4(memt, memh, CB_SOCKET_CTRL);
   1257   1.22    chopps 
   1258   1.22    chopps 	switch (command & CARDBUS_VCCMASK) {
   1259   1.22    chopps 	case CARDBUS_VCC_UC:
   1260   1.22    chopps 		break;
   1261   1.22    chopps 	case CARDBUS_VCC_5V:
   1262  1.111   mycroft 		on++;
   1263   1.22    chopps 		if (CB_SOCKET_STAT_5VCARD & status) {	/* check 5 V card */
   1264   1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1265   1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_5V;
   1266   1.22    chopps 		} else {
   1267   1.22    chopps 			printf("%s: BAD voltage request: no 5 V card\n",
   1268   1.22    chopps 			    sc->sc_dev.dv_xname);
   1269   1.91    briggs 			return 0;
   1270   1.22    chopps 		}
   1271   1.22    chopps 		break;
   1272   1.22    chopps 	case CARDBUS_VCC_3V:
   1273  1.111   mycroft 		on++;
   1274   1.22    chopps 		if (CB_SOCKET_STAT_3VCARD & status) {
   1275   1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1276   1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_3V;
   1277   1.22    chopps 		} else {
   1278   1.22    chopps 			printf("%s: BAD voltage request: no 3.3 V card\n",
   1279   1.22    chopps 			    sc->sc_dev.dv_xname);
   1280   1.91    briggs 			return 0;
   1281   1.22    chopps 		}
   1282   1.22    chopps 		break;
   1283   1.22    chopps 	case CARDBUS_VCC_0V:
   1284   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1285   1.22    chopps 		break;
   1286   1.22    chopps 	default:
   1287   1.22    chopps 		return 0;	       /* power NEVER changed */
   1288   1.22    chopps 	}
   1289    1.1      haya 
   1290   1.22    chopps 	switch (command & CARDBUS_VPPMASK) {
   1291   1.22    chopps 	case CARDBUS_VPP_UC:
   1292   1.22    chopps 		break;
   1293   1.22    chopps 	case CARDBUS_VPP_0V:
   1294   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1295   1.22    chopps 		break;
   1296   1.22    chopps 	case CARDBUS_VPP_VCC:
   1297   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1298   1.22    chopps 		sock_ctrl |= ((sock_ctrl >> 4) & 0x07);
   1299   1.22    chopps 		break;
   1300   1.22    chopps 	case CARDBUS_VPP_12V:
   1301   1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1302   1.22    chopps 		sock_ctrl |= CB_SOCKET_CTRL_VPP_12V;
   1303   1.22    chopps 		break;
   1304   1.22    chopps 	}
   1305    1.1      haya 
   1306  1.111   mycroft 	pwrcycle = sc->sc_pwrcycle;
   1307  1.144    dyoung 	aprint_debug("%s: osock_ctrl %#" PRIx32 " sock_ctrl %#" PRIx32 "\n",
   1308  1.144    dyoung 	    device_xname(&sc->sc_dev), osock_ctrl, sock_ctrl);
   1309  1.111   mycroft 
   1310  1.144    dyoung 	microtime(&before);
   1311  1.144    dyoung 	s = splbio();
   1312   1.22    chopps 	bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1313  1.111   mycroft 
   1314  1.144    dyoung 	/*
   1315  1.144    dyoung 	 * Wait as long as 200ms for a power-cycle interrupt.  If
   1316  1.144    dyoung 	 * interrupts are enabled, but the socket has already
   1317  1.144    dyoung 	 * changed to the desired status, keep waiting for the
   1318  1.144    dyoung 	 * interrupt.  "Consuming" the interrupt in this way keeps
   1319  1.144    dyoung 	 * the interrupt from prematurely waking some subsequent
   1320  1.144    dyoung 	 * pccbb_power call.
   1321  1.144    dyoung 	 *
   1322  1.144    dyoung 	 * XXX Not every bridge interrupts on the ->OFF transition.
   1323  1.144    dyoung 	 * XXX That's ok, we will time-out after 200ms.
   1324  1.144    dyoung 	 *
   1325  1.144    dyoung 	 * XXX The power cycle event will never happen when attaching
   1326  1.144    dyoung 	 * XXX a 16-bit card.  That's ok, we will time-out after
   1327  1.144    dyoung 	 * XXX 200ms.
   1328  1.144    dyoung 	 */
   1329  1.144    dyoung 	for (times = 5; --times >= 0; ) {
   1330  1.144    dyoung 		if (cold)
   1331  1.144    dyoung 			DELAY(40 * 1000);
   1332  1.144    dyoung 		else {
   1333  1.144    dyoung 			(void)tsleep(&sc->sc_pwrcycle, PWAIT, "pccpwr",
   1334  1.144    dyoung 			    hz / 25);
   1335  1.144    dyoung 			if (pwrcycle == sc->sc_pwrcycle)
   1336  1.144    dyoung 				continue;
   1337  1.118  christos 		}
   1338  1.144    dyoung 		status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1339  1.144    dyoung 		if ((status & CB_SOCKET_STAT_PWRCYCLE) != 0 && on)
   1340  1.144    dyoung 			break;
   1341  1.144    dyoung 		if ((status & CB_SOCKET_STAT_PWRCYCLE) == 0 && !on)
   1342  1.144    dyoung 			break;
   1343  1.144    dyoung 	}
   1344  1.144    dyoung 	splx(s);
   1345  1.144    dyoung 	microtime(&after);
   1346  1.144    dyoung 	timersub(&after, &before, &diff);
   1347  1.144    dyoung 	aprint_debug("%s: wait took%s %ld.%06lds\n", sc->sc_dev.dv_xname,
   1348  1.144    dyoung 	    (on && times < 0) ? " too long" : "", diff.tv_sec, diff.tv_usec);
   1349  1.133  christos 
   1350  1.144    dyoung 	/*
   1351  1.144    dyoung 	 * Ok, wait a bit longer for things to settle.
   1352  1.144    dyoung 	 */
   1353  1.144    dyoung 	if (on && sc->sc_chipset == CB_TOPIC95B)
   1354  1.144    dyoung 		delay_ms(100, sc);
   1355  1.111   mycroft 
   1356   1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1357    1.1      haya 
   1358  1.132  christos 	if (on && sc->sc_chipset != CB_TOPIC95B) {
   1359  1.111   mycroft 		if ((status & CB_SOCKET_STAT_PWRCYCLE) == 0)
   1360  1.111   mycroft 			printf("%s: power on failed?\n", sc->sc_dev.dv_xname);
   1361  1.111   mycroft 	}
   1362  1.111   mycroft 
   1363   1.22    chopps 	if (status & CB_SOCKET_STAT_BADVCC) {	/* bad Vcc request */
   1364  1.104   mycroft 		printf("%s: bad Vcc request. sock_ctrl 0x%x, sock_status 0x%x\n",
   1365   1.22    chopps 		    sc->sc_dev.dv_xname, sock_ctrl, status);
   1366  1.104   mycroft 		printf("%s: disabling socket\n", sc->sc_dev.dv_xname);
   1367  1.104   mycroft 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1368  1.104   mycroft 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1369  1.104   mycroft 		bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1370  1.111   mycroft 		status &= ~CB_SOCKET_STAT_BADVCC;
   1371  1.111   mycroft 		bus_space_write_4(memt, memh, CB_SOCKET_STAT, status);
   1372  1.104   mycroft 		printf("new status 0x%x\n", bus_space_read_4(memt, memh,
   1373  1.104   mycroft 		    CB_SOCKET_STAT));
   1374   1.22    chopps 		return 0;
   1375   1.77   mycroft 	}
   1376   1.77   mycroft 
   1377   1.77   mycroft 	if (sc->sc_chipset == CB_TOPIC97) {
   1378   1.77   mycroft 		reg_ctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL);
   1379   1.77   mycroft 		reg_ctrl &= ~TOPIC97_REG_CTRL_TESTMODE;
   1380   1.77   mycroft 		if ((command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V)
   1381   1.77   mycroft 			reg_ctrl &= ~TOPIC97_REG_CTRL_CLKRUN_ENA;
   1382   1.77   mycroft 		else
   1383   1.77   mycroft 			reg_ctrl |= TOPIC97_REG_CTRL_CLKRUN_ENA;
   1384   1.77   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL, reg_ctrl);
   1385   1.22    chopps 	}
   1386   1.48      haya 
   1387   1.22    chopps 	return 1;		       /* power changed correctly */
   1388    1.1      haya }
   1389    1.1      haya 
   1390    1.1      haya #if defined CB_PCMCIA_POLL
   1391    1.1      haya struct cb_poll_str {
   1392   1.22    chopps 	void *arg;
   1393  1.116     perry 	int (*func)(void *);
   1394   1.22    chopps 	int level;
   1395   1.22    chopps 	pccard_chipset_tag_t ct;
   1396   1.22    chopps 	int count;
   1397   1.37   thorpej 	struct callout poll_ch;
   1398    1.1      haya };
   1399    1.1      haya 
   1400    1.1      haya static struct cb_poll_str cb_poll[10];
   1401    1.1      haya static int cb_poll_n = 0;
   1402    1.1      haya 
   1403  1.116     perry static void cb_pcmcia_poll(void *arg);
   1404    1.1      haya 
   1405    1.1      haya static void
   1406  1.143    dyoung cb_pcmcia_poll(void *arg)
   1407    1.1      haya {
   1408   1.22    chopps 	struct cb_poll_str *poll = arg;
   1409   1.22    chopps 	struct cbb_pcmcia_softc *psc = (void *)poll->ct->v;
   1410   1.22    chopps 	struct pccbb_softc *sc = psc->cpc_parent;
   1411   1.22    chopps 	int s;
   1412   1.22    chopps 	u_int32_t spsr;		       /* socket present-state reg */
   1413   1.22    chopps 
   1414   1.37   thorpej 	callout_reset(&poll->poll_ch, hz / 10, cb_pcmcia_poll, poll);
   1415   1.22    chopps 	switch (poll->level) {
   1416   1.22    chopps 	case IPL_NET:
   1417   1.22    chopps 		s = splnet();
   1418   1.22    chopps 		break;
   1419   1.22    chopps 	case IPL_BIO:
   1420   1.22    chopps 		s = splbio();
   1421   1.22    chopps 		break;
   1422   1.22    chopps 	case IPL_TTY:		       /* fallthrough */
   1423   1.22    chopps 	default:
   1424   1.22    chopps 		s = spltty();
   1425   1.22    chopps 		break;
   1426   1.22    chopps 	}
   1427   1.22    chopps 
   1428   1.22    chopps 	spsr =
   1429   1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1430   1.22    chopps 	    CB_SOCKET_STAT);
   1431    1.1      haya 
   1432    1.1      haya #if defined CB_PCMCIA_POLL_ONLY && defined LEVEL2
   1433   1.22    chopps 	if (!(spsr & 0x40)) {	       /* CINT low */
   1434    1.1      haya #else
   1435   1.22    chopps 	if (1) {
   1436    1.1      haya #endif
   1437   1.22    chopps 		if ((*poll->func) (poll->arg) == 1) {
   1438   1.22    chopps 			++poll->count;
   1439   1.22    chopps 			printf("intr: reported from poller, 0x%x\n", spsr);
   1440    1.1      haya #if defined LEVEL2
   1441   1.22    chopps 		} else {
   1442   1.22    chopps 			printf("intr: miss! 0x%x\n", spsr);
   1443    1.1      haya #endif
   1444   1.22    chopps 		}
   1445   1.22    chopps 	}
   1446   1.22    chopps 	splx(s);
   1447    1.1      haya }
   1448    1.1      haya #endif /* defined CB_PCMCIA_POLL */
   1449    1.1      haya 
   1450    1.4      haya /*
   1451    1.4      haya  * static int pccbb_detect_card(struct pccbb_softc *sc)
   1452    1.4      haya  *   return value:  0 if no card exists.
   1453    1.4      haya  *                  1 if 16-bit card exists.
   1454    1.4      haya  *                  2 if cardbus card exists.
   1455    1.4      haya  */
   1456    1.1      haya static int
   1457  1.143    dyoung pccbb_detect_card(struct pccbb_softc *sc)
   1458    1.1      haya {
   1459   1.22    chopps 	bus_space_handle_t base_memh = sc->sc_base_memh;
   1460   1.22    chopps 	bus_space_tag_t base_memt = sc->sc_base_memt;
   1461   1.22    chopps 	u_int32_t sockstat =
   1462   1.22    chopps 	    bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
   1463   1.22    chopps 	int retval = 0;
   1464   1.22    chopps 
   1465   1.22    chopps 	/* CD1 and CD2 asserted */
   1466   1.22    chopps 	if (0x00 == (sockstat & CB_SOCKET_STAT_CD)) {
   1467   1.22    chopps 		/* card must be present */
   1468   1.22    chopps 		if (!(CB_SOCKET_STAT_NOTCARD & sockstat)) {
   1469   1.22    chopps 			/* NOTACARD DEASSERTED */
   1470   1.22    chopps 			if (CB_SOCKET_STAT_CB & sockstat) {
   1471   1.22    chopps 				/* CardBus mode */
   1472   1.22    chopps 				retval = 2;
   1473   1.22    chopps 			} else if (CB_SOCKET_STAT_16BIT & sockstat) {
   1474   1.22    chopps 				/* 16-bit mode */
   1475   1.22    chopps 				retval = 1;
   1476   1.22    chopps 			}
   1477   1.22    chopps 		}
   1478   1.22    chopps 	}
   1479   1.22    chopps 	return retval;
   1480    1.1      haya }
   1481    1.1      haya 
   1482    1.4      haya /*
   1483    1.4      haya  * STATIC int cb_reset(struct pccbb_softc *sc)
   1484    1.4      haya  *   This function resets CardBus card.
   1485    1.4      haya  */
   1486    1.1      haya STATIC int
   1487  1.143    dyoung cb_reset(struct pccbb_softc *sc)
   1488    1.1      haya {
   1489  1.117     perry 	/*
   1490  1.117     perry 	 * Reset Assert at least 20 ms
   1491   1.22    chopps 	 * Some machines request longer duration.
   1492   1.22    chopps 	 */
   1493   1.22    chopps 	int reset_duration =
   1494  1.136     itohy 	    (sc->sc_chipset == CB_RX5C47X ? 400 : 50);
   1495   1.22    chopps 	u_int32_t bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1496   1.22    chopps 
   1497   1.40      haya 	/* Reset bit Assert (bit 6 at 0x3E) */
   1498   1.40      haya 	bcr |= CB_BCR_RESET_ENABLE;
   1499   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
   1500  1.142    dyoung 	delay_ms(reset_duration, sc);
   1501   1.22    chopps 
   1502   1.22    chopps 	if (CBB_CARDEXIST & sc->sc_flags) {	/* A card exists.  Reset it! */
   1503   1.40      haya 		/* Reset bit Deassert (bit 6 at 0x3E) */
   1504   1.40      haya 		bcr &= ~CB_BCR_RESET_ENABLE;
   1505   1.22    chopps 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
   1506  1.142    dyoung 		delay_ms(reset_duration, sc);
   1507   1.22    chopps 	}
   1508   1.22    chopps 	/* No card found on the slot. Keep Reset. */
   1509   1.22    chopps 	return 1;
   1510    1.1      haya }
   1511    1.1      haya 
   1512    1.4      haya /*
   1513    1.4      haya  * STATIC int cb_detect_voltage(struct pccbb_softc *sc)
   1514    1.4      haya  *  This function detect card Voltage.
   1515    1.4      haya  */
   1516    1.1      haya STATIC int
   1517  1.143    dyoung cb_detect_voltage(struct pccbb_softc *sc)
   1518    1.1      haya {
   1519   1.22    chopps 	u_int32_t psr;		       /* socket present-state reg */
   1520   1.22    chopps 	bus_space_tag_t iot = sc->sc_base_memt;
   1521   1.22    chopps 	bus_space_handle_t ioh = sc->sc_base_memh;
   1522   1.22    chopps 	int vol = PCCARD_VCC_UKN;      /* set 0 */
   1523   1.22    chopps 
   1524   1.22    chopps 	psr = bus_space_read_4(iot, ioh, CB_SOCKET_STAT);
   1525    1.1      haya 
   1526   1.22    chopps 	if (0x400u & psr) {
   1527   1.22    chopps 		vol |= PCCARD_VCC_5V;
   1528   1.22    chopps 	}
   1529   1.22    chopps 	if (0x800u & psr) {
   1530   1.22    chopps 		vol |= PCCARD_VCC_3V;
   1531   1.22    chopps 	}
   1532    1.1      haya 
   1533   1.22    chopps 	return vol;
   1534    1.1      haya }
   1535    1.1      haya 
   1536    1.1      haya STATIC int
   1537  1.137  christos cbbprint(void *aux, const char *pcic)
   1538    1.1      haya {
   1539  1.135  christos #if 0
   1540  1.135  christos 	struct cbslot_attach_args *cba = aux;
   1541    1.1      haya 
   1542  1.135  christos 	if (cba->cba_slot >= 0) {
   1543  1.135  christos 		aprint_normal(" slot %d", cba->cba_slot);
   1544  1.135  christos 	}
   1545  1.135  christos #endif
   1546   1.22    chopps 	return UNCONF;
   1547    1.1      haya }
   1548    1.1      haya 
   1549    1.4      haya /*
   1550    1.4      haya  * STATIC int pccbb_cardenable(struct pccbb_softc *sc, int function)
   1551    1.4      haya  *   This function enables and disables the card
   1552    1.4      haya  */
   1553    1.1      haya STATIC int
   1554  1.143    dyoung pccbb_cardenable(struct pccbb_softc *sc, int function)
   1555    1.1      haya {
   1556   1.22    chopps 	u_int32_t command =
   1557   1.22    chopps 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
   1558    1.1      haya 
   1559   1.22    chopps 	DPRINTF(("pccbb_cardenable:"));
   1560   1.22    chopps 	switch (function) {
   1561   1.22    chopps 	case CARDBUS_IO_ENABLE:
   1562   1.22    chopps 		command |= PCI_COMMAND_IO_ENABLE;
   1563   1.22    chopps 		break;
   1564   1.22    chopps 	case CARDBUS_IO_DISABLE:
   1565   1.22    chopps 		command &= ~PCI_COMMAND_IO_ENABLE;
   1566   1.22    chopps 		break;
   1567   1.22    chopps 	case CARDBUS_MEM_ENABLE:
   1568   1.22    chopps 		command |= PCI_COMMAND_MEM_ENABLE;
   1569   1.22    chopps 		break;
   1570   1.22    chopps 	case CARDBUS_MEM_DISABLE:
   1571   1.22    chopps 		command &= ~PCI_COMMAND_MEM_ENABLE;
   1572   1.22    chopps 		break;
   1573   1.22    chopps 	case CARDBUS_BM_ENABLE:
   1574   1.22    chopps 		command |= PCI_COMMAND_MASTER_ENABLE;
   1575   1.22    chopps 		break;
   1576   1.22    chopps 	case CARDBUS_BM_DISABLE:
   1577   1.22    chopps 		command &= ~PCI_COMMAND_MASTER_ENABLE;
   1578   1.22    chopps 		break;
   1579   1.22    chopps 	default:
   1580   1.22    chopps 		return 0;
   1581   1.22    chopps 	}
   1582    1.1      haya 
   1583   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
   1584   1.22    chopps 	DPRINTF((" command reg 0x%x\n", command));
   1585   1.22    chopps 	return 1;
   1586    1.1      haya }
   1587    1.1      haya 
   1588    1.1      haya #if !rbus
   1589    1.1      haya static int
   1590  1.143    dyoung pccbb_io_open(cardbus_chipset_tag_t ct, int win, uint32_t start, uint32_t end)
   1591   1.22    chopps {
   1592   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1593   1.22    chopps 	int basereg;
   1594   1.22    chopps 	int limitreg;
   1595    1.1      haya 
   1596   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1597    1.1      haya #if defined DIAGNOSTIC
   1598   1.22    chopps 		printf("cardbus_io_open: window out of range %d\n", win);
   1599    1.1      haya #endif
   1600   1.22    chopps 		return 0;
   1601   1.22    chopps 	}
   1602    1.1      haya 
   1603   1.22    chopps 	basereg = win * 8 + 0x2c;
   1604   1.22    chopps 	limitreg = win * 8 + 0x30;
   1605    1.1      haya 
   1606   1.22    chopps 	DPRINTF(("pccbb_io_open: 0x%x[0x%x] - 0x%x[0x%x]\n",
   1607   1.22    chopps 	    start, basereg, end, limitreg));
   1608    1.1      haya 
   1609   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1610   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1611   1.22    chopps 	return 1;
   1612    1.1      haya }
   1613   1.22    chopps 
   1614    1.4      haya /*
   1615    1.4      haya  * int pccbb_io_close(cardbus_chipset_tag_t, int)
   1616    1.4      haya  */
   1617    1.1      haya static int
   1618  1.143    dyoung pccbb_io_close(cardbus_chipset_tag_t ct, int win)
   1619    1.1      haya {
   1620   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1621   1.22    chopps 	int basereg;
   1622   1.22    chopps 	int limitreg;
   1623    1.1      haya 
   1624   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1625    1.1      haya #if defined DIAGNOSTIC
   1626   1.22    chopps 		printf("cardbus_io_close: window out of range %d\n", win);
   1627    1.1      haya #endif
   1628   1.22    chopps 		return 0;
   1629   1.22    chopps 	}
   1630    1.1      haya 
   1631   1.22    chopps 	basereg = win * 8 + 0x2c;
   1632   1.22    chopps 	limitreg = win * 8 + 0x30;
   1633    1.1      haya 
   1634   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1635   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1636   1.22    chopps 	return 1;
   1637    1.1      haya }
   1638    1.1      haya 
   1639    1.1      haya static int
   1640  1.143    dyoung pccbb_mem_open(cardbus_chipset_tag_t ct, int win, uint32_t start, uint32_t end)
   1641   1.22    chopps {
   1642   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1643   1.22    chopps 	int basereg;
   1644   1.22    chopps 	int limitreg;
   1645    1.1      haya 
   1646   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1647    1.1      haya #if defined DIAGNOSTIC
   1648   1.22    chopps 		printf("cardbus_mem_open: window out of range %d\n", win);
   1649    1.1      haya #endif
   1650   1.22    chopps 		return 0;
   1651   1.22    chopps 	}
   1652    1.1      haya 
   1653   1.22    chopps 	basereg = win * 8 + 0x1c;
   1654   1.22    chopps 	limitreg = win * 8 + 0x20;
   1655    1.1      haya 
   1656   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1657   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1658   1.22    chopps 	return 1;
   1659    1.1      haya }
   1660    1.1      haya 
   1661    1.1      haya static int
   1662  1.143    dyoung pccbb_mem_close(cardbus_chipset_tag_t ct, int win)
   1663    1.1      haya {
   1664   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1665   1.22    chopps 	int basereg;
   1666   1.22    chopps 	int limitreg;
   1667    1.1      haya 
   1668   1.22    chopps 	if ((win < 0) || (win > 2)) {
   1669    1.1      haya #if defined DIAGNOSTIC
   1670   1.22    chopps 		printf("cardbus_mem_close: window out of range %d\n", win);
   1671    1.1      haya #endif
   1672   1.22    chopps 		return 0;
   1673   1.22    chopps 	}
   1674    1.1      haya 
   1675   1.22    chopps 	basereg = win * 8 + 0x1c;
   1676   1.22    chopps 	limitreg = win * 8 + 0x20;
   1677    1.1      haya 
   1678   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1679   1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1680   1.22    chopps 	return 1;
   1681    1.1      haya }
   1682    1.1      haya #endif
   1683    1.1      haya 
   1684   1.21      haya /*
   1685   1.26      haya  * static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t ct,
   1686   1.26      haya  *					int irq,
   1687   1.26      haya  *					int level,
   1688  1.116     perry  *					int (* func)(void *),
   1689   1.26      haya  *					void *arg)
   1690   1.26      haya  *
   1691   1.26      haya  *   This function registers an interrupt handler at the bridge, in
   1692   1.32     enami  *   order not to call the interrupt handlers of child devices when
   1693   1.32     enami  *   a card-deletion interrupt occurs.
   1694   1.26      haya  *
   1695   1.26      haya  *   The arguments irq and level are not used.
   1696   1.26      haya  */
   1697   1.26      haya static void *
   1698  1.143    dyoung pccbb_cb_intr_establish(cardbus_chipset_tag_t ct, int irq, int level,
   1699  1.143    dyoung     int (*func)(void *), void *arg)
   1700   1.26      haya {
   1701   1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1702   1.26      haya 
   1703   1.26      haya 	return pccbb_intr_establish(sc, irq, level, func, arg);
   1704   1.26      haya }
   1705   1.26      haya 
   1706   1.26      haya 
   1707   1.26      haya /*
   1708   1.26      haya  * static void *pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct,
   1709   1.26      haya  *					   void *ih)
   1710   1.26      haya  *
   1711   1.26      haya  *   This function removes an interrupt handler pointed by ih.
   1712   1.26      haya  */
   1713   1.26      haya static void
   1714  1.143    dyoung pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct, void *ih)
   1715   1.26      haya {
   1716   1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1717   1.26      haya 
   1718   1.26      haya 	pccbb_intr_disestablish(sc, ih);
   1719   1.26      haya }
   1720   1.26      haya 
   1721   1.26      haya 
   1722   1.65       mcr void
   1723  1.143    dyoung pccbb_intr_route(struct pccbb_softc *sc)
   1724   1.65       mcr {
   1725  1.143    dyoung 	pcireg_t bcr, cbctrl;
   1726   1.65       mcr 
   1727  1.143    dyoung 	/* initialize bridge intr routing */
   1728  1.143    dyoung 	bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1729  1.143    dyoung 	bcr &= ~CB_BCR_INTR_IREQ_ENABLE;
   1730  1.143    dyoung 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
   1731  1.143    dyoung 
   1732  1.143    dyoung 	switch (sc->sc_chipset) {
   1733  1.143    dyoung 	case CB_TI113X:
   1734  1.143    dyoung 		cbctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1735  1.143    dyoung 		/* functional intr enabled */
   1736  1.143    dyoung 		cbctrl |= PCI113X_CBCTRL_PCI_INTR;
   1737  1.143    dyoung 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, cbctrl);
   1738  1.143    dyoung 		break;
   1739  1.143    dyoung 	default:
   1740  1.143    dyoung 		break;
   1741  1.143    dyoung 	}
   1742   1.65       mcr }
   1743   1.65       mcr 
   1744   1.26      haya /*
   1745   1.26      haya  * static void *pccbb_intr_establish(struct pccbb_softc *sc,
   1746   1.21      haya  *				     int irq,
   1747   1.21      haya  *				     int level,
   1748  1.116     perry  *				     int (* func)(void *),
   1749   1.21      haya  *				     void *arg)
   1750   1.21      haya  *
   1751   1.21      haya  *   This function registers an interrupt handler at the bridge, in
   1752   1.32     enami  *   order not to call the interrupt handlers of child devices when
   1753   1.32     enami  *   a card-deletion interrupt occurs.
   1754   1.21      haya  *
   1755   1.41      haya  *   The arguments irq is not used because pccbb selects intr vector.
   1756   1.21      haya  */
   1757    1.1      haya static void *
   1758  1.137  christos pccbb_intr_establish(struct pccbb_softc *sc, int irq, int level,
   1759  1.135  christos     int (*func)(void *), void *arg)
   1760   1.22    chopps {
   1761   1.22    chopps 	struct pccbb_intrhand_list *pil, *newpil;
   1762   1.22    chopps 
   1763   1.81      onoe 	DPRINTF(("pccbb_intr_establish start. %p\n", LIST_FIRST(&sc->sc_pil)));
   1764   1.26      haya 
   1765   1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1766   1.80      haya 		pccbb_intr_route(sc);
   1767   1.22    chopps 	}
   1768   1.22    chopps 
   1769  1.117     perry 	/*
   1770   1.32     enami 	 * Allocate a room for interrupt handler structure.
   1771   1.22    chopps 	 */
   1772   1.22    chopps 	if (NULL == (newpil =
   1773   1.22    chopps 	    (struct pccbb_intrhand_list *)malloc(sizeof(struct
   1774   1.22    chopps 	    pccbb_intrhand_list), M_DEVBUF, M_WAITOK))) {
   1775   1.22    chopps 		return NULL;
   1776   1.22    chopps 	}
   1777   1.21      haya 
   1778   1.22    chopps 	newpil->pil_func = func;
   1779   1.22    chopps 	newpil->pil_arg = arg;
   1780  1.138      yamt 	newpil->pil_icookie = makeiplcookie(level);
   1781   1.21      haya 
   1782   1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1783   1.80      haya 		LIST_INSERT_HEAD(&sc->sc_pil, newpil, pil_next);
   1784   1.22    chopps 	} else {
   1785   1.80      haya 		for (pil = LIST_FIRST(&sc->sc_pil);
   1786   1.80      haya 		     LIST_NEXT(pil, pil_next) != NULL;
   1787   1.80      haya 		     pil = LIST_NEXT(pil, pil_next));
   1788   1.80      haya 		LIST_INSERT_AFTER(pil, newpil, pil_next);
   1789   1.21      haya 	}
   1790    1.1      haya 
   1791   1.81      onoe 	DPRINTF(("pccbb_intr_establish add pil. %p\n",
   1792   1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1793   1.26      haya 
   1794   1.22    chopps 	return newpil;
   1795    1.1      haya }
   1796    1.1      haya 
   1797   1.21      haya /*
   1798   1.26      haya  * static void *pccbb_intr_disestablish(struct pccbb_softc *sc,
   1799   1.21      haya  *					void *ih)
   1800   1.21      haya  *
   1801   1.80      haya  *	This function removes an interrupt handler pointed by ih.  ih
   1802   1.80      haya  *	should be the value returned by cardbus_intr_establish() or
   1803   1.80      haya  *	NULL.
   1804   1.80      haya  *
   1805   1.80      haya  *	When ih is NULL, this function will do nothing.
   1806   1.21      haya  */
   1807    1.1      haya static void
   1808  1.143    dyoung pccbb_intr_disestablish(struct pccbb_softc *sc, void *ih)
   1809    1.1      haya {
   1810   1.80      haya 	struct pccbb_intrhand_list *pil;
   1811   1.48      haya 	pcireg_t reg;
   1812   1.21      haya 
   1813   1.81      onoe 	DPRINTF(("pccbb_intr_disestablish start. %p\n",
   1814   1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1815   1.26      haya 
   1816   1.80      haya 	if (ih == NULL) {
   1817   1.80      haya 		/* intr handler is not set */
   1818   1.80      haya 		DPRINTF(("pccbb_intr_disestablish: no ih\n"));
   1819   1.80      haya 		return;
   1820   1.80      haya 	}
   1821   1.22    chopps 
   1822   1.80      haya #ifdef DIAGNOSTIC
   1823   1.80      haya 	for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
   1824   1.80      haya 	     pil = LIST_NEXT(pil, pil_next)) {
   1825   1.83    atatat 		DPRINTF(("pccbb_intr_disestablish: pil %p\n", pil));
   1826   1.22    chopps 		if (pil == ih) {
   1827   1.26      haya 			DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1828   1.22    chopps 			break;
   1829   1.22    chopps 		}
   1830   1.21      haya 	}
   1831   1.80      haya 	if (pil == NULL) {
   1832   1.80      haya 		panic("pccbb_intr_disestablish: %s cannot find pil %p",
   1833   1.80      haya 		    sc->sc_dev.dv_xname, ih);
   1834   1.80      haya 	}
   1835   1.80      haya #endif
   1836   1.80      haya 
   1837   1.80      haya 	pil = (struct pccbb_intrhand_list *)ih;
   1838   1.80      haya 	LIST_REMOVE(pil, pil_next);
   1839   1.80      haya 	free(pil, M_DEVBUF);
   1840   1.80      haya 	DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1841   1.21      haya 
   1842   1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1843   1.22    chopps 		/* No interrupt handlers */
   1844   1.21      haya 
   1845   1.26      haya 		DPRINTF(("pccbb_intr_disestablish: no interrupt handler\n"));
   1846   1.26      haya 
   1847   1.48      haya 		/* stop routing PCI intr */
   1848   1.48      haya 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1849   1.48      haya 		reg |= CB_BCR_INTR_IREQ_ENABLE;
   1850   1.48      haya 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, reg);
   1851   1.48      haya 
   1852   1.22    chopps 		switch (sc->sc_chipset) {
   1853   1.22    chopps 		case CB_TI113X:
   1854   1.48      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1855   1.48      haya 			/* functional intr disabled */
   1856   1.48      haya 			reg &= ~PCI113X_CBCTRL_PCI_INTR;
   1857   1.48      haya 			pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
   1858   1.48      haya 			break;
   1859   1.22    chopps 		default:
   1860   1.22    chopps 			break;
   1861   1.22    chopps 		}
   1862   1.21      haya 	}
   1863    1.1      haya }
   1864    1.1      haya 
   1865    1.1      haya #if defined SHOW_REGS
   1866    1.1      haya static void
   1867  1.143    dyoung cb_show_regs(pci_chipset_tag_t pc, pcitag_t tag, bus_space_tag_t memt,
   1868  1.143    dyoung     bus_space_handle_t memh)
   1869   1.22    chopps {
   1870   1.22    chopps 	int i;
   1871   1.22    chopps 	printf("PCI config regs:");
   1872   1.22    chopps 	for (i = 0; i < 0x50; i += 4) {
   1873  1.143    dyoung 		if (i % 16 == 0)
   1874   1.22    chopps 			printf("\n 0x%02x:", i);
   1875   1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1876   1.22    chopps 	}
   1877   1.22    chopps 	for (i = 0x80; i < 0xb0; i += 4) {
   1878  1.143    dyoung 		if (i % 16 == 0)
   1879   1.22    chopps 			printf("\n 0x%02x:", i);
   1880   1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1881   1.22    chopps 	}
   1882    1.1      haya 
   1883   1.22    chopps 	if (memh == 0) {
   1884   1.22    chopps 		printf("\n");
   1885   1.22    chopps 		return;
   1886   1.22    chopps 	}
   1887    1.1      haya 
   1888   1.22    chopps 	printf("\nsocket regs:");
   1889  1.143    dyoung 	for (i = 0; i <= 0x10; i += 0x04)
   1890   1.22    chopps 		printf(" %08x", bus_space_read_4(memt, memh, i));
   1891   1.22    chopps 	printf("\nExCA regs:");
   1892  1.143    dyoung 	for (i = 0; i < 0x08; ++i)
   1893   1.22    chopps 		printf(" %02x", bus_space_read_1(memt, memh, 0x800 + i));
   1894   1.22    chopps 	printf("\n");
   1895   1.22    chopps 	return;
   1896    1.1      haya }
   1897    1.1      haya #endif
   1898    1.1      haya 
   1899    1.4      haya /*
   1900    1.4      haya  * static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t cc,
   1901  1.125  drochner  *                                    int busno, int function)
   1902    1.4      haya  *   This is the function to make a tag to access config space of
   1903    1.4      haya  *  a CardBus Card.  It works same as pci_conf_read.
   1904    1.4      haya  */
   1905    1.1      haya static cardbustag_t
   1906  1.143    dyoung pccbb_make_tag(cardbus_chipset_tag_t cc, int busno, int function)
   1907    1.1      haya {
   1908   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1909    1.1      haya 
   1910  1.125  drochner 	return pci_make_tag(sc->sc_pc, busno, 0, function);
   1911    1.1      haya }
   1912    1.1      haya 
   1913    1.1      haya static void
   1914  1.137  christos pccbb_free_tag(cardbus_chipset_tag_t cc, cardbustag_t tag)
   1915    1.1      haya {
   1916    1.1      haya }
   1917    1.1      haya 
   1918    1.4      haya /*
   1919  1.143    dyoung  * pccbb_conf_read
   1920  1.143    dyoung  *
   1921  1.143    dyoung  * This is the function to read the config space of a CardBus card.
   1922  1.143    dyoung  * It works the same as pci_conf_read(9).
   1923    1.4      haya  */
   1924    1.1      haya static cardbusreg_t
   1925  1.143    dyoung pccbb_conf_read(cardbus_chipset_tag_t cc, cardbustag_t tag, int offset)
   1926    1.1      haya {
   1927   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1928    1.1      haya 
   1929   1.22    chopps 	return pci_conf_read(sc->sc_pc, tag, offset);
   1930    1.1      haya }
   1931    1.1      haya 
   1932    1.4      haya /*
   1933  1.143    dyoung  * pccbb_conf_write
   1934  1.143    dyoung  *
   1935  1.143    dyoung  * This is the function to write the config space of a CardBus
   1936  1.143    dyoung  * card.  It works the same as pci_conf_write(9).
   1937    1.4      haya  */
   1938    1.1      haya static void
   1939  1.143    dyoung pccbb_conf_write(cardbus_chipset_tag_t cc, cardbustag_t tag, int reg,
   1940  1.143    dyoung     cardbusreg_t val)
   1941    1.1      haya {
   1942   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1943    1.1      haya 
   1944   1.22    chopps 	pci_conf_write(sc->sc_pc, tag, reg, val);
   1945    1.1      haya }
   1946    1.1      haya 
   1947    1.1      haya #if 0
   1948    1.1      haya STATIC int
   1949    1.1      haya pccbb_new_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   1950   1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, bus_addr_t mask,
   1951   1.22    chopps     int speed, int flags,
   1952   1.22    chopps     bus_space_handle_t * iohp)
   1953    1.1      haya #endif
   1954    1.4      haya /*
   1955    1.4      haya  * STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   1956    1.4      haya  *                                  bus_addr_t start, bus_size_t size,
   1957    1.4      haya  *                                  bus_size_t align,
   1958    1.4      haya  *                                  struct pcmcia_io_handle *pcihp
   1959    1.4      haya  *
   1960    1.4      haya  * This function only allocates I/O region for pccard. This function
   1961   1.32     enami  * never maps the allocated region to pccard I/O area.
   1962    1.4      haya  *
   1963    1.4      haya  * XXX: The interface of this function is not very good, I believe.
   1964    1.4      haya  */
   1965   1.22    chopps STATIC int
   1966  1.143    dyoung pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
   1967  1.143    dyoung     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
   1968   1.22    chopps {
   1969   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   1970   1.22    chopps 	bus_addr_t ioaddr;
   1971   1.22    chopps 	int flags = 0;
   1972   1.22    chopps 	bus_space_tag_t iot;
   1973   1.22    chopps 	bus_space_handle_t ioh;
   1974   1.57      haya 	bus_addr_t mask;
   1975    1.1      haya #if rbus
   1976   1.22    chopps 	rbus_tag_t rb;
   1977    1.1      haya #endif
   1978   1.22    chopps 	if (align == 0) {
   1979   1.22    chopps 		align = size;	       /* XXX: funny??? */
   1980   1.22    chopps 	}
   1981    1.1      haya 
   1982   1.57      haya 	if (start != 0) {
   1983   1.57      haya 		/* XXX: assume all card decode lower 10 bits by its hardware */
   1984   1.57      haya 		mask = 0x3ff;
   1985   1.75      haya 		/* enforce to use only masked address */
   1986   1.75      haya 		start &= mask;
   1987   1.57      haya 	} else {
   1988   1.57      haya 		/*
   1989   1.57      haya 		 * calculate mask:
   1990   1.57      haya 		 *  1. get the most significant bit of size (call it msb).
   1991   1.57      haya 		 *  2. compare msb with the value of size.
   1992   1.57      haya 		 *  3. if size is larger, shift msb left once.
   1993   1.57      haya 		 *  4. obtain mask value to decrement msb.
   1994   1.57      haya 		 */
   1995   1.57      haya 		bus_size_t size_tmp = size;
   1996   1.57      haya 		int shifts = 0;
   1997   1.57      haya 
   1998   1.57      haya 		mask = 1;
   1999   1.57      haya 		while (size_tmp) {
   2000   1.57      haya 			++shifts;
   2001   1.57      haya 			size_tmp >>= 1;
   2002   1.57      haya 		}
   2003   1.57      haya 		mask = (1 << shifts);
   2004   1.57      haya 		if (mask < size) {
   2005   1.57      haya 			mask <<= 1;
   2006   1.57      haya 		}
   2007   1.57      haya 		--mask;
   2008   1.57      haya 	}
   2009   1.57      haya 
   2010  1.117     perry 	/*
   2011   1.22    chopps 	 * Allocate some arbitrary I/O space.
   2012   1.22    chopps 	 */
   2013    1.1      haya 
   2014   1.22    chopps 	iot = ((struct pccbb_softc *)(ph->ph_parent))->sc_iot;
   2015    1.1      haya 
   2016    1.1      haya #if rbus
   2017   1.22    chopps 	rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
   2018   1.57      haya 	if (rbus_space_alloc(rb, start, size, mask, align, 0, &ioaddr, &ioh)) {
   2019   1.22    chopps 		return 1;
   2020   1.22    chopps 	}
   2021   1.95  christos 	DPRINTF(("pccbb_pcmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2022   1.81      onoe 	    (u_long) ioaddr, (u_long) size));
   2023   1.22    chopps #else
   2024   1.22    chopps 	if (start) {
   2025   1.22    chopps 		ioaddr = start;
   2026   1.22    chopps 		if (bus_space_map(iot, start, size, 0, &ioh)) {
   2027   1.22    chopps 			return 1;
   2028   1.22    chopps 		}
   2029   1.95  christos 		DPRINTF(("pccbb_pcmcia_io_alloc map port 0x%lx+0x%lx\n",
   2030   1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2031   1.22    chopps 	} else {
   2032   1.22    chopps 		flags |= PCMCIA_IO_ALLOCATED;
   2033   1.22    chopps 		if (bus_space_alloc(iot, 0x700 /* ph->sc->sc_iobase */ ,
   2034   1.22    chopps 		    0x800,	/* ph->sc->sc_iobase + ph->sc->sc_iosize */
   2035   1.22    chopps 		    size, align, 0, 0, &ioaddr, &ioh)) {
   2036   1.22    chopps 			/* No room be able to be get. */
   2037   1.22    chopps 			return 1;
   2038   1.22    chopps 		}
   2039   1.22    chopps 		DPRINTF(("pccbb_pcmmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2040   1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2041   1.22    chopps 	}
   2042    1.1      haya #endif
   2043    1.1      haya 
   2044   1.22    chopps 	pcihp->iot = iot;
   2045   1.22    chopps 	pcihp->ioh = ioh;
   2046   1.22    chopps 	pcihp->addr = ioaddr;
   2047   1.22    chopps 	pcihp->size = size;
   2048   1.22    chopps 	pcihp->flags = flags;
   2049    1.1      haya 
   2050   1.22    chopps 	return 0;
   2051    1.1      haya }
   2052    1.1      haya 
   2053    1.4      haya /*
   2054    1.4      haya  * STATIC int pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2055    1.4      haya  *                                 struct pcmcia_io_handle *pcihp)
   2056    1.4      haya  *
   2057    1.4      haya  * This function only frees I/O region for pccard.
   2058    1.4      haya  *
   2059    1.4      haya  * XXX: The interface of this function is not very good, I believe.
   2060    1.4      haya  */
   2061   1.22    chopps void
   2062  1.143    dyoung pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2063  1.143    dyoung     struct pcmcia_io_handle *pcihp)
   2064    1.1      haya {
   2065    1.1      haya #if !rbus
   2066   1.22    chopps 	bus_space_tag_t iot = pcihp->iot;
   2067    1.1      haya #endif
   2068   1.22    chopps 	bus_space_handle_t ioh = pcihp->ioh;
   2069   1.22    chopps 	bus_size_t size = pcihp->size;
   2070    1.1      haya 
   2071    1.1      haya #if rbus
   2072   1.22    chopps 	struct pccbb_softc *sc =
   2073   1.22    chopps 	    (struct pccbb_softc *)((struct pcic_handle *)pch)->ph_parent;
   2074   1.22    chopps 	rbus_tag_t rb = sc->sc_rbus_iot;
   2075    1.1      haya 
   2076   1.22    chopps 	rbus_space_free(rb, ioh, size, NULL);
   2077    1.1      haya #else
   2078   1.22    chopps 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   2079   1.22    chopps 		bus_space_free(iot, ioh, size);
   2080   1.22    chopps 	else
   2081   1.22    chopps 		bus_space_unmap(iot, ioh, size);
   2082    1.1      haya #endif
   2083    1.1      haya }
   2084    1.1      haya 
   2085    1.4      haya /*
   2086    1.4      haya  * STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width,
   2087    1.4      haya  *                                bus_addr_t offset, bus_size_t size,
   2088    1.4      haya  *                                struct pcmcia_io_handle *pcihp,
   2089    1.4      haya  *                                int *windowp)
   2090    1.4      haya  *
   2091    1.4      haya  * This function maps the allocated I/O region to pccard. This function
   2092    1.4      haya  * never allocates any I/O region for pccard I/O area.  I don't
   2093    1.4      haya  * understand why the original authors of pcmciabus separated alloc and
   2094    1.4      haya  * map.  I believe the two must be unite.
   2095    1.4      haya  *
   2096    1.4      haya  * XXX: no wait timing control?
   2097    1.4      haya  */
   2098   1.22    chopps int
   2099  1.143    dyoung pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset,
   2100  1.143    dyoung     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
   2101   1.22    chopps {
   2102   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2103   1.22    chopps 	bus_addr_t ioaddr = pcihp->addr + offset;
   2104   1.22    chopps 	int i, win;
   2105    1.1      haya #if defined CBB_DEBUG
   2106  1.121    sekiya 	static const char *width_names[] = { "dynamic", "io8", "io16" };
   2107    1.1      haya #endif
   2108    1.1      haya 
   2109   1.22    chopps 	/* Sanity check I/O handle. */
   2110    1.1      haya 
   2111   1.22    chopps 	if (((struct pccbb_softc *)ph->ph_parent)->sc_iot != pcihp->iot) {
   2112   1.22    chopps 		panic("pccbb_pcmcia_io_map iot is bogus");
   2113   1.22    chopps 	}
   2114    1.1      haya 
   2115   1.22    chopps 	/* XXX Sanity check offset/size. */
   2116    1.1      haya 
   2117   1.22    chopps 	win = -1;
   2118   1.22    chopps 	for (i = 0; i < PCIC_IO_WINS; i++) {
   2119   1.22    chopps 		if ((ph->ioalloc & (1 << i)) == 0) {
   2120   1.22    chopps 			win = i;
   2121   1.22    chopps 			ph->ioalloc |= (1 << i);
   2122   1.22    chopps 			break;
   2123   1.22    chopps 		}
   2124   1.22    chopps 	}
   2125    1.1      haya 
   2126   1.22    chopps 	if (win == -1) {
   2127   1.22    chopps 		return 1;
   2128   1.22    chopps 	}
   2129    1.1      haya 
   2130   1.22    chopps 	*windowp = win;
   2131    1.1      haya 
   2132   1.22    chopps 	/* XXX this is pretty gross */
   2133    1.1      haya 
   2134   1.22    chopps 	DPRINTF(("pccbb_pcmcia_io_map window %d %s port %lx+%lx\n",
   2135   1.22    chopps 	    win, width_names[width], (u_long) ioaddr, (u_long) size));
   2136    1.1      haya 
   2137   1.22    chopps 	/* XXX wtf is this doing here? */
   2138    1.1      haya 
   2139    1.1      haya #if 0
   2140   1.22    chopps 	printf(" port 0x%lx", (u_long) ioaddr);
   2141   1.22    chopps 	if (size > 1) {
   2142   1.22    chopps 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   2143   1.22    chopps 	}
   2144    1.1      haya #endif
   2145    1.1      haya 
   2146   1.22    chopps 	ph->io[win].addr = ioaddr;
   2147   1.22    chopps 	ph->io[win].size = size;
   2148   1.22    chopps 	ph->io[win].width = width;
   2149    1.1      haya 
   2150   1.22    chopps 	/* actual dirty register-value changing in the function below. */
   2151   1.22    chopps 	pccbb_pcmcia_do_io_map(ph, win);
   2152    1.1      haya 
   2153   1.22    chopps 	return 0;
   2154    1.1      haya }
   2155    1.1      haya 
   2156    1.4      haya /*
   2157    1.4      haya  * STATIC void pccbb_pcmcia_do_io_map(struct pcic_handle *h, int win)
   2158    1.4      haya  *
   2159    1.4      haya  * This function changes register-value to map I/O region for pccard.
   2160    1.4      haya  */
   2161   1.22    chopps static void
   2162  1.143    dyoung pccbb_pcmcia_do_io_map(struct pcic_handle *ph, int win)
   2163    1.1      haya {
   2164   1.22    chopps 	static u_int8_t pcic_iowidth[3] = {
   2165   1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   2166   1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2167   1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   2168   1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2169   1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   2170   1.22    chopps 	};
   2171    1.1      haya 
   2172    1.1      haya #define PCIC_SIA_START_LOW 0
   2173    1.1      haya #define PCIC_SIA_START_HIGH 1
   2174    1.1      haya #define PCIC_SIA_STOP_LOW 2
   2175    1.1      haya #define PCIC_SIA_STOP_HIGH 3
   2176    1.1      haya 
   2177   1.22    chopps 	int regbase_win = 0x8 + win * 0x04;
   2178   1.22    chopps 	u_int8_t ioctl, enable;
   2179    1.1      haya 
   2180   1.95  christos 	DPRINTF(("pccbb_pcmcia_do_io_map win %d addr 0x%lx size 0x%lx "
   2181   1.95  christos 	    "width %d\n", win, (unsigned long)ph->io[win].addr,
   2182   1.95  christos 	    (unsigned long)ph->io[win].size, ph->io[win].width * 8));
   2183   1.22    chopps 
   2184   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_START_LOW,
   2185   1.22    chopps 	    ph->io[win].addr & 0xff);
   2186   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_START_HIGH,
   2187   1.22    chopps 	    (ph->io[win].addr >> 8) & 0xff);
   2188   1.22    chopps 
   2189   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_STOP_LOW,
   2190   1.22    chopps 	    (ph->io[win].addr + ph->io[win].size - 1) & 0xff);
   2191   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_STOP_HIGH,
   2192   1.22    chopps 	    ((ph->io[win].addr + ph->io[win].size - 1) >> 8) & 0xff);
   2193   1.22    chopps 
   2194   1.22    chopps 	ioctl = Pcic_read(ph, PCIC_IOCTL);
   2195   1.22    chopps 	enable = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2196   1.22    chopps 	switch (win) {
   2197   1.22    chopps 	case 0:
   2198   1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   2199   1.22    chopps 		    PCIC_IOCTL_IO0_IOCS16SRC_MASK |
   2200   1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_MASK);
   2201   1.22    chopps 		ioctl |= pcic_iowidth[ph->io[win].width];
   2202   1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO0;
   2203   1.22    chopps 		break;
   2204   1.22    chopps 	case 1:
   2205   1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   2206   1.22    chopps 		    PCIC_IOCTL_IO1_IOCS16SRC_MASK |
   2207   1.22    chopps 		    PCIC_IOCTL_IO1_DATASIZE_MASK);
   2208   1.22    chopps 		ioctl |= (pcic_iowidth[ph->io[win].width] << 4);
   2209   1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO1;
   2210   1.22    chopps 		break;
   2211   1.22    chopps 	}
   2212   1.22    chopps 	Pcic_write(ph, PCIC_IOCTL, ioctl);
   2213   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, enable);
   2214  1.133  christos #if defined(CBB_DEBUG)
   2215   1.22    chopps 	{
   2216   1.22    chopps 		u_int8_t start_low =
   2217   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_START_LOW);
   2218   1.22    chopps 		u_int8_t start_high =
   2219   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_START_HIGH);
   2220   1.22    chopps 		u_int8_t stop_low =
   2221   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_STOP_LOW);
   2222   1.22    chopps 		u_int8_t stop_high =
   2223   1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_STOP_HIGH);
   2224  1.133  christos 		printf("pccbb_pcmcia_do_io_map start %02x %02x, "
   2225  1.133  christos 		    "stop %02x %02x, ioctl %02x enable %02x\n",
   2226   1.22    chopps 		    start_low, start_high, stop_low, stop_high, ioctl, enable);
   2227   1.22    chopps 	}
   2228    1.1      haya #endif
   2229    1.1      haya }
   2230    1.1      haya 
   2231    1.4      haya /*
   2232    1.4      haya  * STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t *h, int win)
   2233    1.4      haya  *
   2234   1.32     enami  * This function unmaps I/O region.  No return value.
   2235    1.4      haya  */
   2236   1.22    chopps STATIC void
   2237  1.143    dyoung pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t pch, int win)
   2238    1.1      haya {
   2239   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2240   1.22    chopps 	int reg;
   2241    1.1      haya 
   2242   1.22    chopps 	if (win >= PCIC_IO_WINS || win < 0) {
   2243   1.22    chopps 		panic("pccbb_pcmcia_io_unmap: window out of range");
   2244   1.22    chopps 	}
   2245    1.1      haya 
   2246   1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2247   1.22    chopps 	switch (win) {
   2248   1.22    chopps 	case 0:
   2249   1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO0;
   2250   1.22    chopps 		break;
   2251   1.22    chopps 	case 1:
   2252   1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO1;
   2253   1.22    chopps 		break;
   2254   1.22    chopps 	}
   2255   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2256    1.1      haya 
   2257   1.22    chopps 	ph->ioalloc &= ~(1 << win);
   2258    1.1      haya }
   2259    1.1      haya 
   2260   1.91    briggs static int
   2261  1.143    dyoung pccbb_pcmcia_wait_ready(struct pcic_handle *ph)
   2262    1.1      haya {
   2263  1.104   mycroft 	u_int8_t stat;
   2264   1.22    chopps 	int i;
   2265    1.1      haya 
   2266  1.104   mycroft 	/* wait an initial 10ms for quick cards */
   2267  1.104   mycroft 	stat = Pcic_read(ph, PCIC_IF_STATUS);
   2268  1.104   mycroft 	if (stat & PCIC_IF_STATUS_READY)
   2269  1.104   mycroft 		return (0);
   2270  1.104   mycroft 	pccbb_pcmcia_delay(ph, 10, "pccwr0");
   2271  1.104   mycroft 	for (i = 0; i < 50; i++) {
   2272   1.91    briggs 		stat = Pcic_read(ph, PCIC_IF_STATUS);
   2273   1.91    briggs 		if (stat & PCIC_IF_STATUS_READY)
   2274  1.104   mycroft 			return (0);
   2275   1.91    briggs 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2276   1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2277  1.104   mycroft 			return (ENXIO);
   2278  1.104   mycroft 		/* wait .1s (100ms) each iteration now */
   2279  1.104   mycroft 		pccbb_pcmcia_delay(ph, 100, "pccwr1");
   2280   1.22    chopps 	}
   2281    1.1      haya 
   2282  1.104   mycroft 	printf("pccbb_pcmcia_wait_ready: ready never happened, status=%02x\n", stat);
   2283  1.104   mycroft 	return (EWOULDBLOCK);
   2284  1.104   mycroft }
   2285  1.104   mycroft 
   2286  1.104   mycroft /*
   2287  1.143    dyoung  * Perform long (msec order) delay.  timo is in milliseconds.
   2288  1.104   mycroft  */
   2289  1.104   mycroft static void
   2290  1.143    dyoung pccbb_pcmcia_delay(struct pcic_handle *ph, int timo, const char *wmesg)
   2291  1.104   mycroft {
   2292    1.1      haya #ifdef DIAGNOSTIC
   2293  1.104   mycroft 	if (timo <= 0)
   2294  1.104   mycroft 		panic("pccbb_pcmcia_delay: called with timeout %d", timo);
   2295  1.104   mycroft 	if (!curlwp)
   2296  1.104   mycroft 		panic("pccbb_pcmcia_delay: called in interrupt context");
   2297  1.104   mycroft #if 0
   2298  1.104   mycroft 	if (!ph->event_thread)
   2299  1.104   mycroft 		panic("pccbb_pcmcia_delay: no event thread");
   2300  1.104   mycroft #endif
   2301    1.1      haya #endif
   2302  1.104   mycroft 	DPRINTF(("pccbb_pcmcia_delay: \"%s\" %p, sleep %d ms\n",
   2303  1.110       mrg 	    wmesg, ph->event_thread, timo));
   2304  1.104   mycroft 	tsleep(pccbb_pcmcia_delay, PWAIT, wmesg, roundup(timo * hz, 1000) / 1000);
   2305    1.1      haya }
   2306    1.1      haya 
   2307    1.4      haya /*
   2308    1.4      haya  * STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2309    1.4      haya  *
   2310    1.4      haya  * This function enables the card.  All information is stored in
   2311    1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2312    1.4      haya  */
   2313    1.1      haya STATIC void
   2314  1.143    dyoung pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2315    1.1      haya {
   2316   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2317   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2318  1.104   mycroft 	pcireg_t spsr;
   2319  1.104   mycroft 	int voltage;
   2320  1.101   mycroft 	int win;
   2321   1.22    chopps 	u_int8_t power, intr;
   2322  1.104   mycroft #ifdef DIAGNOSTIC
   2323  1.104   mycroft 	int reg;
   2324  1.104   mycroft #endif
   2325    1.1      haya 
   2326   1.22    chopps 	/* this bit is mostly stolen from pcic_attach_card */
   2327    1.1      haya 
   2328   1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_enable: "));
   2329    1.1      haya 
   2330   1.22    chopps 	/* get card Vcc info */
   2331   1.22    chopps 	spsr =
   2332   1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2333   1.22    chopps 	    CB_SOCKET_STAT);
   2334   1.22    chopps 	if (spsr & CB_SOCKET_STAT_5VCARD) {
   2335   1.22    chopps 		DPRINTF(("5V card\n"));
   2336   1.22    chopps 		voltage = CARDBUS_VCC_5V | CARDBUS_VPP_VCC;
   2337   1.22    chopps 	} else if (spsr & CB_SOCKET_STAT_3VCARD) {
   2338   1.22    chopps 		DPRINTF(("3V card\n"));
   2339   1.22    chopps 		voltage = CARDBUS_VCC_3V | CARDBUS_VPP_VCC;
   2340   1.22    chopps 	} else {
   2341  1.133  christos 		DPRINTF(("?V card, 0x%x\n", spsr));	/* XXX */
   2342   1.22    chopps 		return;
   2343   1.22    chopps 	}
   2344    1.1      haya 
   2345  1.108   mycroft 	/* disable interrupts; assert RESET */
   2346  1.104   mycroft 	intr = Pcic_read(ph, PCIC_INTR);
   2347  1.109   mycroft 	intr &= PCIC_INTR_ENABLE;
   2348  1.104   mycroft 	Pcic_write(ph, PCIC_INTR, intr);
   2349  1.104   mycroft 
   2350  1.104   mycroft 	/* zero out the address windows */
   2351  1.104   mycroft 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
   2352  1.100   mycroft 
   2353  1.104   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2354  1.104   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2355    1.1      haya 
   2356  1.108   mycroft 	/* power off; assert output enable bit */
   2357  1.108   mycroft 	power = PCIC_PWRCTL_OE;
   2358  1.108   mycroft 	Pcic_write(ph, PCIC_PWRCTL, power);
   2359    1.1      haya 
   2360  1.106   mycroft 	/* power up the socket */
   2361  1.104   mycroft 	if (pccbb_power(sc, voltage) == 0)
   2362  1.104   mycroft 		return;
   2363  1.104   mycroft 
   2364  1.112   mycroft 	/*
   2365  1.112   mycroft 	 * Table 4-18 and figure 4-6 of the PC Card specifiction say:
   2366  1.112   mycroft 	 * Vcc Rising Time (Tpr) = 100ms (handled in pccbb_power() above)
   2367  1.112   mycroft 	 * RESET Width (Th (Hi-z RESET)) = 1ms
   2368  1.112   mycroft 	 * RESET Width (Tw (RESET)) = 10us
   2369  1.132  christos 	 *
   2370  1.132  christos 	 * some machines require some more time to be settled
   2371  1.132  christos 	 * for example old toshiba topic bridges!
   2372  1.132  christos 	 * (100ms is added here).
   2373  1.132  christos 	 */
   2374  1.132  christos 	pccbb_pcmcia_delay(ph, 200 + 1, "pccen1");
   2375  1.112   mycroft 
   2376  1.108   mycroft 	/* negate RESET */
   2377   1.22    chopps 	intr |= PCIC_INTR_RESET;
   2378   1.22    chopps 	Pcic_write(ph, PCIC_INTR, intr);
   2379    1.1      haya 
   2380  1.108   mycroft 	/*
   2381  1.108   mycroft 	 * RESET Setup Time (Tsu (RESET)) = 20ms
   2382  1.108   mycroft 	 */
   2383  1.104   mycroft 	pccbb_pcmcia_delay(ph, 20, "pccen2");
   2384    1.1      haya 
   2385  1.104   mycroft #ifdef DIAGNOSTIC
   2386  1.104   mycroft 	reg = Pcic_read(ph, PCIC_IF_STATUS);
   2387  1.104   mycroft 	if ((reg & PCIC_IF_STATUS_POWERACTIVE) == 0)
   2388  1.104   mycroft 		printf("pccbb_pcmcia_socket_enable: no power, status=%x\n", reg);
   2389   1.56     itohy #endif
   2390    1.1      haya 
   2391   1.22    chopps 	/* wait for the chip to finish initializing */
   2392  1.104   mycroft 	if (pccbb_pcmcia_wait_ready(ph)) {
   2393  1.133  christos #ifdef DIAGNOSTIC
   2394  1.133  christos 		printf("pccbb_pcmcia_socket_enable: never became ready\n");
   2395  1.133  christos #endif
   2396  1.104   mycroft 		/* XXX return a failure status?? */
   2397   1.91    briggs 		pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2398  1.104   mycroft 		Pcic_write(ph, PCIC_PWRCTL, 0);
   2399   1.91    briggs 		return;
   2400   1.91    briggs 	}
   2401    1.1      haya 
   2402   1.22    chopps 	/* reinstall all the memory and io mappings */
   2403  1.104   mycroft 	for (win = 0; win < PCIC_MEM_WINS; ++win)
   2404  1.104   mycroft 		if (ph->memalloc & (1 << win))
   2405   1.22    chopps 			pccbb_pcmcia_do_mem_map(ph, win);
   2406  1.104   mycroft 	for (win = 0; win < PCIC_IO_WINS; ++win)
   2407  1.104   mycroft 		if (ph->ioalloc & (1 << win))
   2408   1.22    chopps 			pccbb_pcmcia_do_io_map(ph, win);
   2409    1.1      haya }
   2410    1.1      haya 
   2411    1.4      haya /*
   2412    1.4      haya  * STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t *ph)
   2413    1.4      haya  *
   2414    1.4      haya  * This function disables the card.  All information is stored in
   2415    1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2416    1.4      haya  */
   2417    1.1      haya STATIC void
   2418  1.143    dyoung pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t pch)
   2419    1.1      haya {
   2420   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2421   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2422  1.104   mycroft 	u_int8_t intr;
   2423   1.22    chopps 
   2424   1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_disable\n"));
   2425   1.22    chopps 
   2426  1.108   mycroft 	/* disable interrupts; assert RESET */
   2427  1.103   mycroft 	intr = Pcic_read(ph, PCIC_INTR);
   2428  1.109   mycroft 	intr &= PCIC_INTR_ENABLE;
   2429  1.103   mycroft 	Pcic_write(ph, PCIC_INTR, intr);
   2430  1.102   mycroft 
   2431  1.102   mycroft 	/* zero out the address windows */
   2432  1.102   mycroft 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
   2433   1.22    chopps 
   2434  1.108   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2435  1.108   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2436  1.108   mycroft 
   2437  1.104   mycroft 	/* disable socket: negate output enable bit and power off */
   2438  1.104   mycroft 	Pcic_write(ph, PCIC_PWRCTL, 0);
   2439  1.104   mycroft 
   2440  1.108   mycroft 	/*
   2441  1.108   mycroft 	 * Vcc Falling Time (Tpf) = 300ms
   2442  1.108   mycroft 	 */
   2443  1.104   mycroft 	pccbb_pcmcia_delay(ph, 300, "pccwr1");
   2444  1.101   mycroft }
   2445  1.101   mycroft 
   2446  1.101   mycroft STATIC void
   2447  1.143    dyoung pccbb_pcmcia_socket_settype(pcmcia_chipset_handle_t pch, int type)
   2448  1.101   mycroft {
   2449  1.101   mycroft 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2450  1.101   mycroft 	u_int8_t intr;
   2451  1.101   mycroft 
   2452  1.101   mycroft 	/* set the card type */
   2453  1.100   mycroft 
   2454  1.100   mycroft 	intr = Pcic_read(ph, PCIC_INTR);
   2455  1.102   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   2456  1.101   mycroft 	if (type == PCMCIA_IFTYPE_IO)
   2457  1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   2458  1.101   mycroft 	else
   2459  1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   2460  1.100   mycroft 	Pcic_write(ph, PCIC_INTR, intr);
   2461  1.101   mycroft 
   2462  1.101   mycroft 	DPRINTF(("%s: pccbb_pcmcia_socket_settype %02x type %s %02x\n",
   2463  1.101   mycroft 	    ph->ph_parent->dv_xname, ph->sock,
   2464  1.101   mycroft 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   2465    1.1      haya }
   2466    1.1      haya 
   2467    1.4      haya /*
   2468    1.1      haya  * STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t *ph)
   2469    1.1      haya  *
   2470    1.1      haya  * This function detects whether a card is in the slot or not.
   2471    1.1      haya  * If a card is inserted, return 1.  Otherwise, return 0.
   2472    1.4      haya  */
   2473    1.1      haya STATIC int
   2474  1.143    dyoung pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t pch)
   2475    1.1      haya {
   2476   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2477   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2478   1.22    chopps 
   2479   1.22    chopps 	DPRINTF(("pccbb_pcmcia_card_detect\n"));
   2480   1.22    chopps 	return pccbb_detect_card(sc) == 1 ? 1 : 0;
   2481    1.1      haya }
   2482    1.1      haya 
   2483    1.1      haya #if 0
   2484    1.1      haya STATIC int
   2485    1.1      haya pccbb_new_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2486   1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, int speed, int flags,
   2487   1.22    chopps     bus_space_tag_t * memtp bus_space_handle_t * memhp)
   2488    1.1      haya #endif
   2489    1.4      haya /*
   2490    1.4      haya  * STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2491    1.4      haya  *                                   bus_size_t size,
   2492    1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2493    1.4      haya  *
   2494    1.4      haya  * This function only allocates memory region for pccard. This
   2495   1.32     enami  * function never maps the allocated region to pccard memory area.
   2496    1.4      haya  *
   2497    1.4      haya  * XXX: Why the argument of start address is not in?
   2498    1.4      haya  */
   2499   1.22    chopps STATIC int
   2500  1.143    dyoung pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
   2501  1.143    dyoung     struct pcmcia_mem_handle *pcmhp)
   2502   1.22    chopps {
   2503   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2504   1.22    chopps 	bus_space_handle_t memh;
   2505   1.22    chopps 	bus_addr_t addr;
   2506   1.22    chopps 	bus_size_t sizepg;
   2507   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2508    1.1      haya #if rbus
   2509   1.22    chopps 	rbus_tag_t rb;
   2510    1.1      haya #endif
   2511    1.1      haya 
   2512   1.91    briggs 	/* Check that the card is still there. */
   2513   1.91    briggs 	if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2514   1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2515   1.91    briggs 		return 1;
   2516   1.91    briggs 
   2517   1.22    chopps 	/* out of sc->memh, allocate as many pages as necessary */
   2518    1.1      haya 
   2519   1.22    chopps 	/* convert size to PCIC pages */
   2520  1.117     perry 	/*
   2521   1.22    chopps 	 * This is not enough; when the requested region is on the page
   2522   1.22    chopps 	 * boundaries, this may calculate wrong result.
   2523   1.22    chopps 	 */
   2524   1.22    chopps 	sizepg = (size + (PCIC_MEM_PAGESIZE - 1)) / PCIC_MEM_PAGESIZE;
   2525    1.1      haya #if 0
   2526   1.22    chopps 	if (sizepg > PCIC_MAX_MEM_PAGES) {
   2527   1.22    chopps 		return 1;
   2528   1.22    chopps 	}
   2529    1.1      haya #endif
   2530    1.1      haya 
   2531   1.22    chopps 	if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32)) {
   2532   1.22    chopps 		return 1;
   2533   1.22    chopps 	}
   2534    1.1      haya 
   2535   1.22    chopps 	addr = 0;		       /* XXX gcc -Wuninitialized */
   2536    1.1      haya 
   2537    1.1      haya #if rbus
   2538   1.22    chopps 	rb = sc->sc_rbus_memt;
   2539   1.22    chopps 	if (rbus_space_alloc(rb, 0, sizepg * PCIC_MEM_PAGESIZE,
   2540   1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE - 1, PCIC_MEM_PAGESIZE, 0,
   2541   1.22    chopps 	    &addr, &memh)) {
   2542   1.22    chopps 		return 1;
   2543   1.22    chopps 	}
   2544    1.1      haya #else
   2545   1.22    chopps 	if (bus_space_alloc(sc->sc_memt, sc->sc_mem_start, sc->sc_mem_end,
   2546   1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE, PCIC_MEM_PAGESIZE,
   2547   1.22    chopps 	    0, /* boundary */
   2548   1.22    chopps 	    0,	/* flags */
   2549   1.22    chopps 	    &addr, &memh)) {
   2550   1.22    chopps 		return 1;
   2551   1.22    chopps 	}
   2552    1.1      haya #endif
   2553    1.1      haya 
   2554   1.95  christos 	DPRINTF(("pccbb_pcmcia_alloc_mem: addr 0x%lx size 0x%lx, "
   2555   1.95  christos 	    "realsize 0x%lx\n", (unsigned long)addr, (unsigned long)size,
   2556   1.95  christos 	    (unsigned long)sizepg * PCIC_MEM_PAGESIZE));
   2557   1.22    chopps 
   2558   1.22    chopps 	pcmhp->memt = sc->sc_memt;
   2559   1.22    chopps 	pcmhp->memh = memh;
   2560   1.22    chopps 	pcmhp->addr = addr;
   2561   1.22    chopps 	pcmhp->size = size;
   2562   1.22    chopps 	pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
   2563   1.22    chopps 	/* What is mhandle?  I feel it is very dirty and it must go trush. */
   2564   1.22    chopps 	pcmhp->mhandle = 0;
   2565   1.22    chopps 	/* No offset???  Funny. */
   2566    1.1      haya 
   2567   1.22    chopps 	return 0;
   2568    1.1      haya }
   2569    1.1      haya 
   2570    1.4      haya /*
   2571    1.4      haya  * STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2572    1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2573    1.4      haya  *
   2574   1.32     enami  * This function release the memory space allocated by the function
   2575    1.4      haya  * pccbb_pcmcia_mem_alloc().
   2576    1.4      haya  */
   2577   1.22    chopps STATIC void
   2578  1.143    dyoung pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2579  1.143    dyoung     struct pcmcia_mem_handle *pcmhp)
   2580    1.1      haya {
   2581    1.1      haya #if rbus
   2582   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2583   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2584    1.1      haya 
   2585   1.22    chopps 	rbus_space_free(sc->sc_rbus_memt, pcmhp->memh, pcmhp->realsize, NULL);
   2586    1.1      haya #else
   2587   1.22    chopps 	bus_space_free(pcmhp->memt, pcmhp->memh, pcmhp->realsize);
   2588    1.1      haya #endif
   2589    1.1      haya }
   2590    1.1      haya 
   2591    1.4      haya /*
   2592    1.4      haya  * STATIC void pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
   2593    1.4      haya  *
   2594   1.32     enami  * This function release the memory space allocated by the function
   2595    1.4      haya  * pccbb_pcmcia_mem_alloc().
   2596    1.4      haya  */
   2597   1.22    chopps STATIC void
   2598  1.143    dyoung pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
   2599    1.1      haya {
   2600   1.22    chopps 	int regbase_win;
   2601   1.22    chopps 	bus_addr_t phys_addr;
   2602   1.22    chopps 	bus_addr_t phys_end;
   2603    1.1      haya 
   2604    1.1      haya #define PCIC_SMM_START_LOW 0
   2605    1.1      haya #define PCIC_SMM_START_HIGH 1
   2606    1.1      haya #define PCIC_SMM_STOP_LOW 2
   2607    1.1      haya #define PCIC_SMM_STOP_HIGH 3
   2608    1.1      haya #define PCIC_CMA_LOW 4
   2609    1.1      haya #define PCIC_CMA_HIGH 5
   2610    1.1      haya 
   2611   1.22    chopps 	u_int8_t start_low, start_high = 0;
   2612   1.22    chopps 	u_int8_t stop_low, stop_high;
   2613   1.22    chopps 	u_int8_t off_low, off_high;
   2614   1.22    chopps 	u_int8_t mem_window;
   2615   1.22    chopps 	int reg;
   2616   1.22    chopps 
   2617   1.22    chopps 	int kind = ph->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
   2618   1.22    chopps 	int mem8 =
   2619   1.24   thorpej 	    (ph->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
   2620   1.24   thorpej 	    || (kind == PCMCIA_MEM_ATTR);
   2621   1.12      joda 
   2622   1.22    chopps 	regbase_win = 0x10 + win * 0x08;
   2623    1.1      haya 
   2624   1.22    chopps 	phys_addr = ph->mem[win].addr;
   2625   1.22    chopps 	phys_end = phys_addr + ph->mem[win].size;
   2626    1.1      haya 
   2627   1.22    chopps 	DPRINTF(("pccbb_pcmcia_do_mem_map: start 0x%lx end 0x%lx off 0x%lx\n",
   2628   1.95  christos 	    (unsigned long)phys_addr, (unsigned long)phys_end,
   2629   1.95  christos 	    (unsigned long)ph->mem[win].offset));
   2630    1.1      haya 
   2631    1.1      haya #define PCIC_MEMREG_LSB_SHIFT PCIC_SYSMEM_ADDRX_SHIFT
   2632    1.1      haya #define PCIC_MEMREG_MSB_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 8)
   2633    1.1      haya #define PCIC_MEMREG_WIN_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 12)
   2634    1.1      haya 
   2635   1.22    chopps 	/* bit 19:12 */
   2636   1.22    chopps 	start_low = (phys_addr >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2637   1.22    chopps 	/* bit 23:20 and bit 7 on */
   2638   1.22    chopps 	start_high = ((phys_addr >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2639   1.22    chopps 	    |(mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT);
   2640   1.22    chopps 	/* bit 31:24, for 32-bit address */
   2641   1.22    chopps 	mem_window = (phys_addr >> PCIC_MEMREG_WIN_SHIFT) & 0xff;
   2642   1.22    chopps 
   2643   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_START_LOW, start_low);
   2644   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_START_HIGH, start_high);
   2645   1.22    chopps 
   2646   1.22    chopps 	if (((struct pccbb_softc *)ph->
   2647   1.22    chopps 	    ph_parent)->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2648   1.22    chopps 		Pcic_write(ph, 0x40 + win, mem_window);
   2649   1.22    chopps 	}
   2650    1.1      haya 
   2651   1.22    chopps 	stop_low = (phys_end >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2652   1.22    chopps 	stop_high = ((phys_end >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2653   1.22    chopps 	    | PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2;	/* wait 2 cycles */
   2654   1.22    chopps 	/* XXX Geee, WAIT2!! Crazy!!  I must rewrite this routine. */
   2655   1.22    chopps 
   2656   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_STOP_LOW, stop_low);
   2657   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_STOP_HIGH, stop_high);
   2658   1.22    chopps 
   2659   1.22    chopps 	off_low = (ph->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff;
   2660   1.22    chopps 	off_high = ((ph->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8))
   2661   1.22    chopps 	    & PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK)
   2662   1.22    chopps 	    | ((kind == PCMCIA_MEM_ATTR) ?
   2663   1.22    chopps 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0);
   2664   1.22    chopps 
   2665   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_CMA_LOW, off_low);
   2666   1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_CMA_HIGH, off_high);
   2667   1.22    chopps 
   2668   1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2669   1.22    chopps 	reg |= ((1 << win) | PCIC_ADDRWIN_ENABLE_MEMCS16);
   2670   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2671    1.1      haya 
   2672  1.133  christos #if defined(CBB_DEBUG)
   2673   1.22    chopps 	{
   2674   1.22    chopps 		int r1, r2, r3, r4, r5, r6, r7 = 0;
   2675    1.1      haya 
   2676   1.22    chopps 		r1 = Pcic_read(ph, regbase_win + PCIC_SMM_START_LOW);
   2677   1.22    chopps 		r2 = Pcic_read(ph, regbase_win + PCIC_SMM_START_HIGH);
   2678   1.22    chopps 		r3 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_LOW);
   2679   1.22    chopps 		r4 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_HIGH);
   2680   1.22    chopps 		r5 = Pcic_read(ph, regbase_win + PCIC_CMA_LOW);
   2681   1.22    chopps 		r6 = Pcic_read(ph, regbase_win + PCIC_CMA_HIGH);
   2682   1.22    chopps 		if (((struct pccbb_softc *)(ph->
   2683   1.22    chopps 		    ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2684   1.22    chopps 			r7 = Pcic_read(ph, 0x40 + win);
   2685   1.22    chopps 		}
   2686   1.22    chopps 
   2687  1.133  christos 		printf("pccbb_pcmcia_do_mem_map window %d: %02x%02x %02x%02x "
   2688  1.133  christos 		    "%02x%02x", win, r1, r2, r3, r4, r5, r6);
   2689   1.22    chopps 		if (((struct pccbb_softc *)(ph->
   2690   1.22    chopps 		    ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2691  1.133  christos 			printf(" %02x", r7);
   2692   1.22    chopps 		}
   2693  1.133  christos 		printf("\n");
   2694   1.22    chopps 	}
   2695    1.1      haya #endif
   2696    1.1      haya }
   2697    1.1      haya 
   2698    1.4      haya /*
   2699    1.4      haya  * STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2700    1.4      haya  *                                 bus_addr_t card_addr, bus_size_t size,
   2701    1.4      haya  *                                 struct pcmcia_mem_handle *pcmhp,
   2702    1.4      haya  *                                 bus_addr_t *offsetp, int *windowp)
   2703    1.4      haya  *
   2704   1.32     enami  * This function maps memory space allocated by the function
   2705    1.4      haya  * pccbb_pcmcia_mem_alloc().
   2706    1.4      haya  */
   2707   1.22    chopps STATIC int
   2708  1.143    dyoung pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2709  1.143    dyoung     bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp,
   2710  1.143    dyoung     bus_addr_t *offsetp, int *windowp)
   2711   1.22    chopps {
   2712   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2713   1.22    chopps 	bus_addr_t busaddr;
   2714   1.22    chopps 	long card_offset;
   2715   1.22    chopps 	int win;
   2716   1.91    briggs 
   2717   1.91    briggs 	/* Check that the card is still there. */
   2718   1.91    briggs 	if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2719   1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2720   1.91    briggs 		return 1;
   2721   1.22    chopps 
   2722   1.22    chopps 	for (win = 0; win < PCIC_MEM_WINS; ++win) {
   2723   1.22    chopps 		if ((ph->memalloc & (1 << win)) == 0) {
   2724   1.22    chopps 			ph->memalloc |= (1 << win);
   2725   1.22    chopps 			break;
   2726   1.22    chopps 		}
   2727   1.22    chopps 	}
   2728    1.1      haya 
   2729   1.22    chopps 	if (win == PCIC_MEM_WINS) {
   2730   1.22    chopps 		return 1;
   2731   1.22    chopps 	}
   2732    1.1      haya 
   2733   1.22    chopps 	*windowp = win;
   2734    1.1      haya 
   2735   1.22    chopps 	/* XXX this is pretty gross */
   2736    1.1      haya 
   2737   1.22    chopps 	if (((struct pccbb_softc *)ph->ph_parent)->sc_memt != pcmhp->memt) {
   2738   1.22    chopps 		panic("pccbb_pcmcia_mem_map memt is bogus");
   2739   1.22    chopps 	}
   2740    1.1      haya 
   2741   1.22    chopps 	busaddr = pcmhp->addr;
   2742    1.1      haya 
   2743  1.117     perry 	/*
   2744   1.22    chopps 	 * compute the address offset to the pcmcia address space for the
   2745   1.22    chopps 	 * pcic.  this is intentionally signed.  The masks and shifts below
   2746   1.22    chopps 	 * will cause TRT to happen in the pcic registers.  Deal with making
   2747   1.22    chopps 	 * sure the address is aligned, and return the alignment offset.
   2748   1.22    chopps 	 */
   2749   1.22    chopps 
   2750   1.22    chopps 	*offsetp = card_addr % PCIC_MEM_PAGESIZE;
   2751   1.22    chopps 	card_addr -= *offsetp;
   2752   1.22    chopps 
   2753   1.22    chopps 	DPRINTF(("pccbb_pcmcia_mem_map window %d bus %lx+%lx+%lx at card addr "
   2754   1.22    chopps 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   2755   1.22    chopps 	    (u_long) card_addr));
   2756   1.22    chopps 
   2757  1.117     perry 	/*
   2758   1.22    chopps 	 * include the offset in the size, and decrement size by one, since
   2759   1.22    chopps 	 * the hw wants start/stop
   2760   1.22    chopps 	 */
   2761   1.22    chopps 	size += *offsetp - 1;
   2762   1.22    chopps 
   2763   1.22    chopps 	card_offset = (((long)card_addr) - ((long)busaddr));
   2764   1.22    chopps 
   2765   1.22    chopps 	ph->mem[win].addr = busaddr;
   2766   1.22    chopps 	ph->mem[win].size = size;
   2767   1.22    chopps 	ph->mem[win].offset = card_offset;
   2768   1.22    chopps 	ph->mem[win].kind = kind;
   2769    1.1      haya 
   2770   1.22    chopps 	pccbb_pcmcia_do_mem_map(ph, win);
   2771    1.1      haya 
   2772   1.22    chopps 	return 0;
   2773    1.1      haya }
   2774    1.1      haya 
   2775    1.4      haya /*
   2776    1.4      haya  * STATIC int pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch,
   2777    1.4      haya  *                                   int window)
   2778    1.4      haya  *
   2779   1.32     enami  * This function unmaps memory space which mapped by the function
   2780    1.4      haya  * pccbb_pcmcia_mem_map().
   2781    1.4      haya  */
   2782   1.22    chopps STATIC void
   2783  1.143    dyoung pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch, int window)
   2784    1.1      haya {
   2785   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2786   1.22    chopps 	int reg;
   2787    1.1      haya 
   2788   1.22    chopps 	if (window >= PCIC_MEM_WINS) {
   2789   1.22    chopps 		panic("pccbb_pcmcia_mem_unmap: window out of range");
   2790   1.22    chopps 	}
   2791    1.1      haya 
   2792   1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2793   1.22    chopps 	reg &= ~(1 << window);
   2794   1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2795    1.1      haya 
   2796   1.22    chopps 	ph->memalloc &= ~(1 << window);
   2797    1.1      haya }
   2798    1.1      haya 
   2799    1.1      haya #if defined PCCBB_PCMCIA_POLL
   2800    1.1      haya struct pccbb_poll_str {
   2801   1.22    chopps 	void *arg;
   2802  1.116     perry 	int (*func)(void *);
   2803   1.22    chopps 	int level;
   2804   1.22    chopps 	struct pcic_handle *ph;
   2805   1.22    chopps 	int count;
   2806   1.22    chopps 	int num;
   2807   1.37   thorpej 	struct callout poll_ch;
   2808    1.1      haya };
   2809    1.1      haya 
   2810    1.1      haya static struct pccbb_poll_str pccbb_poll[10];
   2811    1.1      haya static int pccbb_poll_n = 0;
   2812    1.1      haya 
   2813  1.116     perry static void pccbb_pcmcia_poll(void *arg);
   2814    1.1      haya 
   2815    1.1      haya static void
   2816  1.143    dyoung pccbb_pcmcia_poll(void *arg)
   2817    1.1      haya {
   2818   1.22    chopps 	struct pccbb_poll_str *poll = arg;
   2819   1.22    chopps 	struct pcic_handle *ph = poll->ph;
   2820   1.22    chopps 	struct pccbb_softc *sc = ph->sc;
   2821   1.22    chopps 	int s;
   2822   1.22    chopps 	u_int32_t spsr;		       /* socket present-state reg */
   2823   1.22    chopps 
   2824   1.37   thorpej 	callout_reset(&poll->poll_ch, hz * 2, pccbb_pcmcia_poll, arg);
   2825   1.22    chopps 	switch (poll->level) {
   2826   1.22    chopps 	case IPL_NET:
   2827   1.22    chopps 		s = splnet();
   2828   1.22    chopps 		break;
   2829   1.22    chopps 	case IPL_BIO:
   2830   1.22    chopps 		s = splbio();
   2831   1.22    chopps 		break;
   2832   1.22    chopps 	case IPL_TTY:		       /* fallthrough */
   2833   1.22    chopps 	default:
   2834   1.22    chopps 		s = spltty();
   2835   1.22    chopps 		break;
   2836   1.22    chopps 	}
   2837   1.22    chopps 
   2838   1.22    chopps 	spsr =
   2839   1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2840   1.22    chopps 	    CB_SOCKET_STAT);
   2841    1.1      haya 
   2842    1.1      haya #if defined PCCBB_PCMCIA_POLL_ONLY && defined LEVEL2
   2843   1.22    chopps 	if (!(spsr & 0x40))	       /* CINT low */
   2844    1.1      haya #else
   2845   1.22    chopps 	if (1)
   2846    1.1      haya #endif
   2847   1.22    chopps 	{
   2848   1.22    chopps 		if ((*poll->func) (poll->arg) > 0) {
   2849   1.22    chopps 			++poll->count;
   2850   1.73  christos /*      printf("intr: reported from poller, 0x%x\n", spsr); */
   2851    1.1      haya #if defined LEVEL2
   2852   1.22    chopps 		} else {
   2853   1.22    chopps 			printf("intr: miss! 0x%x\n", spsr);
   2854    1.1      haya #endif
   2855   1.22    chopps 		}
   2856   1.22    chopps 	}
   2857   1.22    chopps 	splx(s);
   2858    1.1      haya }
   2859    1.1      haya #endif /* defined CB_PCMCIA_POLL */
   2860    1.1      haya 
   2861    1.4      haya /*
   2862    1.4      haya  * STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2863    1.4      haya  *                                          struct pcmcia_function *pf,
   2864    1.4      haya  *                                          int ipl,
   2865    1.4      haya  *                                          int (*func)(void *),
   2866    1.4      haya  *                                          void *arg);
   2867    1.4      haya  *
   2868    1.4      haya  * This function enables PC-Card interrupt.  PCCBB uses PCI interrupt line.
   2869    1.4      haya  */
   2870    1.1      haya STATIC void *
   2871  1.143    dyoung pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2872  1.143    dyoung     struct pcmcia_function *pf, int ipl, int (*func)(void *), void *arg)
   2873   1.22    chopps {
   2874   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2875   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2876   1.22    chopps 
   2877   1.22    chopps 	if (!(pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   2878   1.22    chopps 		/* what should I do? */
   2879   1.22    chopps 		if ((pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   2880   1.95  christos 			DPRINTF(("%s does not provide edge nor pulse "
   2881   1.95  christos 			    "interrupt\n", sc->sc_dev.dv_xname));
   2882   1.22    chopps 			return NULL;
   2883   1.22    chopps 		}
   2884  1.117     perry 		/*
   2885   1.22    chopps 		 * XXX Noooooo!  The interrupt flag must set properly!!
   2886   1.22    chopps 		 * dumb pcmcia driver!!
   2887   1.22    chopps 		 */
   2888   1.22    chopps 	}
   2889    1.1      haya 
   2890   1.88  nakayama 	return pccbb_intr_establish(sc, 0, ipl, func, arg);
   2891    1.1      haya }
   2892    1.1      haya 
   2893    1.4      haya /*
   2894    1.4      haya  * STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch,
   2895    1.4      haya  *                                            void *ih)
   2896    1.4      haya  *
   2897    1.4      haya  * This function disables PC-Card interrupt.
   2898    1.4      haya  */
   2899    1.1      haya STATIC void
   2900  1.143    dyoung pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
   2901    1.1      haya {
   2902   1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2903   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2904    1.1      haya 
   2905   1.26      haya 	pccbb_intr_disestablish(sc, ih);
   2906    1.1      haya }
   2907    1.1      haya 
   2908    1.1      haya #if rbus
   2909    1.4      haya /*
   2910    1.4      haya  * static int
   2911    1.4      haya  * pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2912    1.4      haya  *			    bus_addr_t addr, bus_size_t size,
   2913    1.4      haya  *			    bus_addr_t mask, bus_size_t align,
   2914    1.4      haya  *			    int flags, bus_addr_t *addrp;
   2915    1.4      haya  *			    bus_space_handle_t *bshp)
   2916    1.4      haya  *
   2917    1.4      haya  *   This function allocates a portion of memory or io space for
   2918    1.4      haya  *   clients.  This function is called from CardBus card drivers.
   2919    1.4      haya  */
   2920    1.1      haya static int
   2921  1.143    dyoung pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2922  1.143    dyoung     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
   2923  1.143    dyoung     int flags, bus_addr_t *addrp, bus_space_handle_t *bshp)
   2924   1.22    chopps {
   2925   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   2926   1.22    chopps 
   2927   1.95  christos 	DPRINTF(("pccbb_rbus_cb_space_alloc: addr 0x%lx, size 0x%lx, "
   2928   1.95  christos 	    "mask 0x%lx, align 0x%lx\n", (unsigned long)addr,
   2929   1.95  christos 	    (unsigned long)size, (unsigned long)mask, (unsigned long)align));
   2930    1.1      haya 
   2931   1.22    chopps 	if (align == 0) {
   2932   1.22    chopps 		align = size;
   2933   1.22    chopps 	}
   2934    1.1      haya 
   2935   1.22    chopps 	if (rb->rb_bt == sc->sc_memt) {
   2936   1.22    chopps 		if (align < 16) {
   2937   1.22    chopps 			return 1;
   2938   1.68      yamt 		}
   2939   1.76      haya 		/*
   2940   1.76      haya 		 * XXX: align more than 0x1000 to avoid overwrapping
   2941   1.76      haya 		 * memory windows for two or more devices.  0x1000
   2942   1.76      haya 		 * means memory window's granularity.
   2943   1.76      haya 		 *
   2944   1.76      haya 		 * Two or more devices should be able to share same
   2945   1.76      haya 		 * memory window region.  However, overrapping memory
   2946   1.76      haya 		 * window is not good because some devices, such as
   2947   1.76      haya 		 * 3Com 3C575[BC], have a broken address decoder and
   2948   1.76      haya 		 * intrude other's memory region.
   2949   1.76      haya 		 */
   2950   1.68      yamt 		if (align < 0x1000) {
   2951   1.68      yamt 			align = 0x1000;
   2952   1.22    chopps 		}
   2953   1.22    chopps 	} else if (rb->rb_bt == sc->sc_iot) {
   2954   1.22    chopps 		if (align < 4) {
   2955   1.22    chopps 			return 1;
   2956   1.22    chopps 		}
   2957   1.36      haya 		/* XXX: hack for avoiding ISA image */
   2958   1.36      haya 		if (mask < 0x0100) {
   2959   1.36      haya 			mask = 0x3ff;
   2960   1.36      haya 			addr = 0x300;
   2961   1.36      haya 		}
   2962   1.36      haya 
   2963   1.22    chopps 	} else {
   2964   1.95  christos 		DPRINTF(("pccbb_rbus_cb_space_alloc: Bus space tag 0x%lx is "
   2965   1.95  christos 		    "NOT used. io: 0x%lx, mem: 0x%lx\n",
   2966   1.95  christos 		    (unsigned long)rb->rb_bt, (unsigned long)sc->sc_iot,
   2967   1.95  christos 		    (unsigned long)sc->sc_memt));
   2968   1.22    chopps 		return 1;
   2969   1.22    chopps 		/* XXX: panic here? */
   2970   1.22    chopps 	}
   2971    1.1      haya 
   2972   1.22    chopps 	if (rbus_space_alloc(rb, addr, size, mask, align, flags, addrp, bshp)) {
   2973   1.22    chopps 		printf("%s: <rbus> no bus space\n", sc->sc_dev.dv_xname);
   2974   1.22    chopps 		return 1;
   2975   1.22    chopps 	}
   2976    1.1      haya 
   2977   1.22    chopps 	pccbb_open_win(sc, rb->rb_bt, *addrp, size, *bshp, 0);
   2978    1.1      haya 
   2979   1.22    chopps 	return 0;
   2980    1.1      haya }
   2981    1.1      haya 
   2982    1.4      haya /*
   2983    1.4      haya  * static int
   2984    1.4      haya  * pccbb_rbus_cb_space_free(cardbus_chipset_tag_t *ct, rbus_tag_t rb,
   2985    1.4      haya  *			   bus_space_handle_t *bshp, bus_size_t size);
   2986    1.4      haya  *
   2987    1.4      haya  *   This function is called from CardBus card drivers.
   2988    1.4      haya  */
   2989    1.1      haya static int
   2990  1.143    dyoung pccbb_rbus_cb_space_free(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2991  1.143    dyoung     bus_space_handle_t bsh, bus_size_t size)
   2992   1.22    chopps {
   2993   1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   2994   1.22    chopps 	bus_space_tag_t bt = rb->rb_bt;
   2995   1.22    chopps 
   2996   1.22    chopps 	pccbb_close_win(sc, bt, bsh, size);
   2997   1.22    chopps 
   2998   1.22    chopps 	if (bt == sc->sc_memt) {
   2999   1.22    chopps 	} else if (bt == sc->sc_iot) {
   3000   1.22    chopps 	} else {
   3001   1.22    chopps 		return 1;
   3002   1.22    chopps 		/* XXX: panic here? */
   3003   1.22    chopps 	}
   3004    1.1      haya 
   3005   1.22    chopps 	return rbus_space_free(rb, bsh, size, NULL);
   3006    1.1      haya }
   3007    1.1      haya #endif /* rbus */
   3008    1.1      haya 
   3009    1.1      haya #if rbus
   3010    1.1      haya 
   3011    1.1      haya static int
   3012  1.143    dyoung pccbb_open_win(struct pccbb_softc *sc, bus_space_tag_t bst, bus_addr_t addr,
   3013  1.143    dyoung     bus_size_t size, bus_space_handle_t bsh, int flags)
   3014   1.22    chopps {
   3015   1.27   thorpej 	struct pccbb_win_chain_head *head;
   3016   1.22    chopps 	bus_addr_t align;
   3017   1.22    chopps 
   3018   1.27   thorpej 	head = &sc->sc_iowindow;
   3019   1.22    chopps 	align = 0x04;
   3020   1.22    chopps 	if (sc->sc_memt == bst) {
   3021   1.27   thorpej 		head = &sc->sc_memwindow;
   3022   1.22    chopps 		align = 0x1000;
   3023   1.95  christos 		DPRINTF(("using memory window, 0x%lx 0x%lx 0x%lx\n\n",
   3024   1.95  christos 		    (unsigned long)sc->sc_iot, (unsigned long)sc->sc_memt,
   3025   1.95  christos 		    (unsigned long)bst));
   3026   1.22    chopps 	}
   3027    1.1      haya 
   3028   1.27   thorpej 	if (pccbb_winlist_insert(head, addr, size, bsh, flags)) {
   3029   1.27   thorpej 		printf("%s: pccbb_open_win: %s winlist insert failed\n",
   3030   1.27   thorpej 		    sc->sc_dev.dv_xname,
   3031   1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   3032   1.22    chopps 	}
   3033   1.22    chopps 	pccbb_winset(align, sc, bst);
   3034    1.1      haya 
   3035   1.22    chopps 	return 0;
   3036    1.1      haya }
   3037    1.1      haya 
   3038    1.1      haya static int
   3039  1.143    dyoung pccbb_close_win(struct pccbb_softc *sc, bus_space_tag_t bst,
   3040  1.143    dyoung     bus_space_handle_t bsh, bus_size_t size)
   3041   1.22    chopps {
   3042   1.27   thorpej 	struct pccbb_win_chain_head *head;
   3043   1.22    chopps 	bus_addr_t align;
   3044   1.22    chopps 
   3045   1.27   thorpej 	head = &sc->sc_iowindow;
   3046   1.22    chopps 	align = 0x04;
   3047   1.22    chopps 	if (sc->sc_memt == bst) {
   3048   1.27   thorpej 		head = &sc->sc_memwindow;
   3049   1.22    chopps 		align = 0x1000;
   3050   1.22    chopps 	}
   3051    1.1      haya 
   3052   1.27   thorpej 	if (pccbb_winlist_delete(head, bsh, size)) {
   3053   1.27   thorpej 		printf("%s: pccbb_close_win: %s winlist delete failed\n",
   3054   1.27   thorpej 		    sc->sc_dev.dv_xname,
   3055   1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   3056   1.22    chopps 	}
   3057   1.22    chopps 	pccbb_winset(align, sc, bst);
   3058    1.1      haya 
   3059   1.22    chopps 	return 0;
   3060    1.1      haya }
   3061    1.1      haya 
   3062    1.1      haya static int
   3063  1.143    dyoung pccbb_winlist_insert(struct pccbb_win_chain_head *head, bus_addr_t start,
   3064  1.143    dyoung     bus_size_t size, bus_space_handle_t bsh, int flags)
   3065   1.22    chopps {
   3066   1.27   thorpej 	struct pccbb_win_chain *chainp, *elem;
   3067   1.22    chopps 
   3068   1.27   thorpej 	if ((elem = malloc(sizeof(struct pccbb_win_chain), M_DEVBUF,
   3069   1.27   thorpej 	    M_NOWAIT)) == NULL)
   3070   1.35     enami 		return (1);		/* fail */
   3071    1.1      haya 
   3072   1.27   thorpej 	elem->wc_start = start;
   3073   1.27   thorpej 	elem->wc_end = start + (size - 1);
   3074   1.27   thorpej 	elem->wc_handle = bsh;
   3075   1.27   thorpej 	elem->wc_flags = flags;
   3076    1.1      haya 
   3077   1.35     enami 	for (chainp = TAILQ_FIRST(head); chainp != NULL;
   3078   1.35     enami 	    chainp = TAILQ_NEXT(chainp, wc_list)) {
   3079   1.27   thorpej 		if (chainp->wc_end < start)
   3080   1.27   thorpej 			continue;
   3081   1.27   thorpej 		TAILQ_INSERT_AFTER(head, chainp, elem, wc_list);
   3082   1.35     enami 		return (0);
   3083   1.22    chopps 	}
   3084    1.1      haya 
   3085   1.27   thorpej 	TAILQ_INSERT_TAIL(head, elem, wc_list);
   3086   1.35     enami 	return (0);
   3087    1.1      haya }
   3088    1.1      haya 
   3089    1.1      haya static int
   3090  1.143    dyoung pccbb_winlist_delete(struct pccbb_win_chain_head *head, bus_space_handle_t bsh,
   3091  1.143    dyoung     bus_size_t size)
   3092    1.1      haya {
   3093   1.27   thorpej 	struct pccbb_win_chain *chainp;
   3094    1.1      haya 
   3095   1.27   thorpej 	for (chainp = TAILQ_FIRST(head); chainp != NULL;
   3096   1.27   thorpej 	     chainp = TAILQ_NEXT(chainp, wc_list)) {
   3097   1.88  nakayama 		if (memcmp(&chainp->wc_handle, &bsh, sizeof(bsh)))
   3098   1.27   thorpej 			continue;
   3099   1.27   thorpej 		if ((chainp->wc_end - chainp->wc_start) != (size - 1)) {
   3100   1.27   thorpej 			printf("pccbb_winlist_delete: window 0x%lx size "
   3101   1.27   thorpej 			    "inconsistent: 0x%lx, 0x%lx\n",
   3102   1.63       jmc 			    (unsigned long)chainp->wc_start,
   3103   1.63       jmc 			    (unsigned long)(chainp->wc_end - chainp->wc_start),
   3104   1.63       jmc 			    (unsigned long)(size - 1));
   3105   1.27   thorpej 			return 1;
   3106   1.27   thorpej 		}
   3107    1.1      haya 
   3108   1.27   thorpej 		TAILQ_REMOVE(head, chainp, wc_list);
   3109   1.27   thorpej 		free(chainp, M_DEVBUF);
   3110    1.1      haya 
   3111   1.27   thorpej 		return 0;
   3112   1.22    chopps 	}
   3113    1.1      haya 
   3114   1.27   thorpej 	return 1;	       /* fail: no candidate to remove */
   3115    1.1      haya }
   3116    1.1      haya 
   3117    1.1      haya static void
   3118  1.143    dyoung pccbb_winset(bus_addr_t align, struct pccbb_softc *sc, bus_space_tag_t bst)
   3119   1.22    chopps {
   3120   1.22    chopps 	pci_chipset_tag_t pc;
   3121   1.22    chopps 	pcitag_t tag;
   3122   1.22    chopps 	bus_addr_t mask = ~(align - 1);
   3123   1.22    chopps 	struct {
   3124   1.22    chopps 		cardbusreg_t win_start;
   3125   1.22    chopps 		cardbusreg_t win_limit;
   3126   1.22    chopps 		int win_flags;
   3127   1.22    chopps 	} win[2];
   3128   1.22    chopps 	struct pccbb_win_chain *chainp;
   3129   1.22    chopps 	int offs;
   3130   1.22    chopps 
   3131   1.61     enami 	win[0].win_start = win[1].win_start = 0xffffffff;
   3132   1.61     enami 	win[0].win_limit = win[1].win_limit = 0;
   3133   1.61     enami 	win[0].win_flags = win[1].win_flags = 0;
   3134   1.22    chopps 
   3135   1.27   thorpej 	chainp = TAILQ_FIRST(&sc->sc_iowindow);
   3136   1.22    chopps 	offs = 0x2c;
   3137   1.22    chopps 	if (sc->sc_memt == bst) {
   3138   1.27   thorpej 		chainp = TAILQ_FIRST(&sc->sc_memwindow);
   3139   1.22    chopps 		offs = 0x1c;
   3140   1.22    chopps 	}
   3141    1.1      haya 
   3142   1.27   thorpej 	if (chainp != NULL) {
   3143   1.22    chopps 		win[0].win_start = chainp->wc_start & mask;
   3144   1.22    chopps 		win[0].win_limit = chainp->wc_end & mask;
   3145   1.22    chopps 		win[0].win_flags = chainp->wc_flags;
   3146   1.27   thorpej 		chainp = TAILQ_NEXT(chainp, wc_list);
   3147    1.1      haya 	}
   3148    1.1      haya 
   3149   1.27   thorpej 	for (; chainp != NULL; chainp = TAILQ_NEXT(chainp, wc_list)) {
   3150   1.22    chopps 		if (win[1].win_start == 0xffffffff) {
   3151   1.22    chopps 			/* window 1 is not used */
   3152   1.22    chopps 			if ((win[0].win_flags == chainp->wc_flags) &&
   3153   1.22    chopps 			    (win[0].win_limit + align >=
   3154   1.22    chopps 			    (chainp->wc_start & mask))) {
   3155   1.27   thorpej 				/* concatenate */
   3156   1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3157   1.22    chopps 			} else {
   3158   1.22    chopps 				/* make new window */
   3159   1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3160   1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3161   1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3162   1.22    chopps 			}
   3163   1.22    chopps 			continue;
   3164   1.22    chopps 		}
   3165   1.22    chopps 
   3166   1.32     enami 		/* Both windows are engaged. */
   3167   1.22    chopps 		if (win[0].win_flags == win[1].win_flags) {
   3168   1.22    chopps 			/* same flags */
   3169   1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3170   1.22    chopps 				if (win[1].win_start - (win[0].win_limit +
   3171   1.22    chopps 				    align) <
   3172   1.22    chopps 				    (chainp->wc_start & mask) -
   3173   1.22    chopps 				    ((chainp->wc_end & mask) + align)) {
   3174   1.22    chopps 					/*
   3175   1.22    chopps 					 * merge window 0 and 1, and set win1
   3176   1.22    chopps 					 * to chainp
   3177   1.22    chopps 					 */
   3178   1.22    chopps 					win[0].win_limit = win[1].win_limit;
   3179   1.22    chopps 					win[1].win_start =
   3180   1.22    chopps 					    chainp->wc_start & mask;
   3181   1.22    chopps 					win[1].win_limit =
   3182   1.22    chopps 					    chainp->wc_end & mask;
   3183   1.22    chopps 				} else {
   3184   1.22    chopps 					win[1].win_limit =
   3185   1.22    chopps 					    chainp->wc_end & mask;
   3186   1.22    chopps 				}
   3187   1.22    chopps 			} else {
   3188   1.22    chopps 				/* different flags */
   3189   1.22    chopps 
   3190   1.27   thorpej 				/* concatenate win0 and win1 */
   3191   1.22    chopps 				win[0].win_limit = win[1].win_limit;
   3192   1.22    chopps 				/* allocate win[1] to new space */
   3193   1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3194   1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3195   1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3196   1.22    chopps 			}
   3197   1.22    chopps 		} else {
   3198   1.22    chopps 			/* the flags of win[0] and win[1] is different */
   3199   1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3200   1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3201   1.22    chopps 				/*
   3202   1.22    chopps 				 * XXX this creates overlapping windows, so
   3203   1.22    chopps 				 * what should the poor bridge do if one is
   3204   1.22    chopps 				 * cachable, and the other is not?
   3205   1.22    chopps 				 */
   3206   1.22    chopps 				printf("%s: overlapping windows\n",
   3207   1.22    chopps 				    sc->sc_dev.dv_xname);
   3208   1.22    chopps 			} else {
   3209   1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3210   1.22    chopps 			}
   3211   1.22    chopps 		}
   3212   1.22    chopps 	}
   3213    1.1      haya 
   3214   1.22    chopps 	pc = sc->sc_pc;
   3215   1.22    chopps 	tag = sc->sc_tag;
   3216   1.22    chopps 	pci_conf_write(pc, tag, offs, win[0].win_start);
   3217   1.22    chopps 	pci_conf_write(pc, tag, offs + 4, win[0].win_limit);
   3218   1.22    chopps 	pci_conf_write(pc, tag, offs + 8, win[1].win_start);
   3219   1.22    chopps 	pci_conf_write(pc, tag, offs + 12, win[1].win_limit);
   3220   1.95  christos 	DPRINTF(("--pccbb_winset: win0 [0x%lx, 0x%lx), win1 [0x%lx, 0x%lx)\n",
   3221   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs),
   3222   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 4) + align,
   3223   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 8),
   3224   1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 12) + align));
   3225   1.22    chopps 
   3226   1.22    chopps 	if (bst == sc->sc_memt) {
   3227   1.61     enami 		pcireg_t bcr = pci_conf_read(pc, tag, PCI_BCR_INTR);
   3228   1.61     enami 
   3229   1.61     enami 		bcr &= ~(CB_BCR_PREFETCH_MEMWIN0 | CB_BCR_PREFETCH_MEMWIN1);
   3230   1.61     enami 		if (win[0].win_flags & PCCBB_MEM_CACHABLE)
   3231   1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN0;
   3232   1.61     enami 		if (win[1].win_flags & PCCBB_MEM_CACHABLE)
   3233   1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN1;
   3234   1.61     enami 		pci_conf_write(pc, tag, PCI_BCR_INTR, bcr);
   3235   1.22    chopps 	}
   3236    1.1      haya }
   3237    1.1      haya 
   3238    1.1      haya #endif /* rbus */
   3239   1.25     enami 
   3240   1.25     enami static void
   3241  1.143    dyoung pccbb_powerhook(int why, void *arg)
   3242   1.25     enami {
   3243   1.25     enami 	struct pccbb_softc *sc = arg;
   3244   1.70      haya 	pcireg_t reg;
   3245   1.25     enami 	bus_space_tag_t base_memt = sc->sc_base_memt;	/* socket regs memory */
   3246   1.25     enami 	bus_space_handle_t base_memh = sc->sc_base_memh;
   3247   1.25     enami 
   3248   1.25     enami 	DPRINTF(("%s: power: why %d\n", sc->sc_dev.dv_xname, why));
   3249   1.25     enami 
   3250   1.38      haya 	if (why == PWR_SUSPEND || why == PWR_STANDBY) {
   3251   1.95  christos 		DPRINTF(("%s: power: why %d stopping intr\n",
   3252   1.95  christos 		    sc->sc_dev.dv_xname, why));
   3253   1.38      haya 		if (sc->sc_pil_intr_enable) {
   3254   1.38      haya 			(void)pccbbintr_function(sc);
   3255   1.38      haya 		}
   3256   1.38      haya 		sc->sc_pil_intr_enable = 0;
   3257   1.38      haya 
   3258  1.113  jmcneill 		pci_conf_capture(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
   3259  1.113  jmcneill 
   3260  1.129  jmcneill 		if (sc->sc_chipset == CB_RX5C47X)
   3261  1.129  jmcneill 			sc->sc_ricoh_misc_ctrl = pci_conf_read(sc->sc_pc,
   3262  1.129  jmcneill 						     sc->sc_tag,
   3263  1.129  jmcneill 						     RICOH_PCI_MISC_CTRL);
   3264  1.129  jmcneill 
   3265   1.38      haya 		/* ToDo: deactivate or suspend child devices */
   3266   1.38      haya 	}
   3267   1.38      haya 
   3268   1.25     enami 	if (why == PWR_RESUME) {
   3269   1.70      haya 		if (sc->sc_pwrmgt_offs != 0) {
   3270   1.70      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3271  1.139    dyoung 			    sc->sc_pwrmgt_offs + PCI_PMCSR);
   3272   1.70      haya 			if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
   3273  1.139    dyoung 			    reg & PCI_PMCSR_PME_EN) {
   3274   1.70      haya 				/* powrstate != D0 */
   3275   1.70      haya 
   3276   1.70      haya 				printf("%s going back to D0 mode\n",
   3277   1.70      haya 				    sc->sc_dev.dv_xname);
   3278   1.70      haya 				reg &= ~PCI_PMCSR_STATE_MASK;
   3279   1.70      haya 				reg |= PCI_PMCSR_STATE_D0;
   3280  1.139    dyoung 				reg &= ~PCI_PMCSR_PME_EN;
   3281   1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3282  1.139    dyoung 				    sc->sc_pwrmgt_offs + PCI_PMCSR, reg);
   3283   1.70      haya 
   3284   1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3285   1.70      haya 				    PCI_SOCKBASE, sc->sc_sockbase);
   3286   1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3287   1.70      haya 				    PCI_BUSNUM, sc->sc_busnum);
   3288   1.70      haya 				pccbb_chipinit(sc);
   3289   1.70      haya 				/* setup memory and io space window for CB */
   3290   1.70      haya 				pccbb_winset(0x1000, sc, sc->sc_memt);
   3291   1.70      haya 				pccbb_winset(0x04, sc, sc->sc_iot);
   3292  1.115  jmcneill 				goto norestore;
   3293   1.70      haya 			}
   3294   1.70      haya 		}
   3295  1.129  jmcneill 
   3296  1.129  jmcneill norestore:
   3297  1.113  jmcneill 		pci_conf_restore(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
   3298  1.129  jmcneill 		if (sc->sc_chipset == CB_RX5C47X) {
   3299  1.129  jmcneill 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3300  1.129  jmcneill 			    RICOH_PCI_MISC_CTRL, sc->sc_ricoh_misc_ctrl);
   3301  1.129  jmcneill 		}
   3302  1.113  jmcneill 
   3303   1.59   minoura 		if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_SOCKBASE) == 0)
   3304   1.58   minoura 			/* BIOS did not recover this register */
   3305   1.59   minoura 			pci_conf_write (sc->sc_pc, sc->sc_tag,
   3306   1.58   minoura 					PCI_SOCKBASE, sc->sc_sockbase);
   3307   1.59   minoura 		if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_BUSNUM) == 0)
   3308   1.58   minoura 			/* BIOS did not recover this register */
   3309   1.59   minoura 			pci_conf_write (sc->sc_pc, sc->sc_tag,
   3310   1.58   minoura 					PCI_BUSNUM, sc->sc_busnum);
   3311   1.25     enami 		/* CSC Interrupt: Card detect interrupt on */
   3312   1.25     enami 		reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
   3313   1.25     enami 		/* Card detect intr is turned on. */
   3314  1.111   mycroft 		reg |= CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER;
   3315   1.25     enami 		bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
   3316   1.25     enami 		/* reset interrupt */
   3317   1.25     enami 		reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3318   1.25     enami 		bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT, reg);
   3319   1.25     enami 
   3320   1.25     enami 		/*
   3321   1.25     enami 		 * check for card insertion or removal during suspend period.
   3322   1.35     enami 		 * XXX: the code can't cope with card swap (remove then
   3323   1.35     enami 		 * insert).  how can we detect such situation?
   3324   1.25     enami 		 */
   3325   1.35     enami 		(void)pccbbintr(sc);
   3326   1.38      haya 
   3327   1.38      haya 		sc->sc_pil_intr_enable = 1;
   3328   1.95  christos 		DPRINTF(("%s: power: RESUME enabling intr\n",
   3329   1.95  christos 		    sc->sc_dev.dv_xname));
   3330   1.38      haya 
   3331   1.38      haya 		/* ToDo: activate or wakeup child devices */
   3332   1.25     enami 	}
   3333   1.25     enami }
   3334