Home | History | Annotate | Line # | Download | only in pci
pccbb.c revision 1.167.4.4
      1  1.167.4.4      yamt /*	$NetBSD: pccbb.c,v 1.167.4.4 2009/08/19 18:47:12 yamt Exp $	*/
      2        1.2      haya 
      3        1.1      haya /*
      4       1.21      haya  * Copyright (c) 1998, 1999 and 2000
      5       1.21      haya  *      HAYAKAWA Koichi.  All rights reserved.
      6        1.1      haya  *
      7        1.1      haya  * Redistribution and use in source and binary forms, with or without
      8        1.1      haya  * modification, are permitted provided that the following conditions
      9        1.1      haya  * are met:
     10        1.1      haya  * 1. Redistributions of source code must retain the above copyright
     11        1.1      haya  *    notice, this list of conditions and the following disclaimer.
     12        1.1      haya  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1      haya  *    notice, this list of conditions and the following disclaimer in the
     14        1.1      haya  *    documentation and/or other materials provided with the distribution.
     15        1.1      haya  * 3. All advertising materials mentioning features or use of this software
     16        1.1      haya  *    must display the following acknowledgement:
     17        1.1      haya  *	This product includes software developed by HAYAKAWA Koichi.
     18        1.1      haya  * 4. The name of the author may not be used to endorse or promote products
     19        1.1      haya  *    derived from this software without specific prior written permission.
     20        1.1      haya  *
     21        1.1      haya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1      haya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1      haya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1      haya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1      haya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1      haya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1      haya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1      haya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1      haya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1      haya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1      haya  */
     32       1.71     lukem 
     33       1.71     lukem #include <sys/cdefs.h>
     34  1.167.4.4      yamt __KERNEL_RCSID(0, "$NetBSD: pccbb.c,v 1.167.4.4 2009/08/19 18:47:12 yamt Exp $");
     35        1.1      haya 
     36        1.1      haya /*
     37        1.1      haya #define CBB_DEBUG
     38        1.1      haya #define SHOW_REGS
     39        1.1      haya */
     40        1.1      haya 
     41        1.1      haya #include <sys/param.h>
     42        1.1      haya #include <sys/systm.h>
     43        1.1      haya #include <sys/kernel.h>
     44        1.1      haya #include <sys/errno.h>
     45        1.1      haya #include <sys/ioctl.h>
     46       1.54  augustss #include <sys/reboot.h>		/* for bootverbose */
     47        1.1      haya #include <sys/syslog.h>
     48        1.1      haya #include <sys/device.h>
     49        1.1      haya #include <sys/malloc.h>
     50       1.55      haya #include <sys/proc.h>
     51        1.1      haya 
     52      1.148        ad #include <sys/intr.h>
     53      1.148        ad #include <sys/bus.h>
     54        1.1      haya 
     55        1.1      haya #include <dev/pci/pcivar.h>
     56        1.1      haya #include <dev/pci/pcireg.h>
     57        1.1      haya #include <dev/pci/pcidevs.h>
     58        1.1      haya 
     59        1.1      haya #include <dev/pci/pccbbreg.h>
     60        1.1      haya 
     61        1.1      haya #include <dev/cardbus/cardslotvar.h>
     62        1.1      haya 
     63        1.1      haya #include <dev/cardbus/cardbusvar.h>
     64        1.1      haya 
     65        1.1      haya #include <dev/pcmcia/pcmciareg.h>
     66        1.1      haya #include <dev/pcmcia/pcmciavar.h>
     67        1.1      haya 
     68        1.1      haya #include <dev/ic/i82365reg.h>
     69        1.1      haya #include <dev/pci/pccbbvar.h>
     70        1.1      haya 
     71        1.1      haya #ifndef __NetBSD_Version__
     72        1.1      haya struct cfdriver cbb_cd = {
     73       1.22    chopps 	NULL, "cbb", DV_DULL
     74        1.1      haya };
     75        1.1      haya #endif
     76        1.1      haya 
     77       1.73  christos #ifdef CBB_DEBUG
     78        1.1      haya #define DPRINTF(x) printf x
     79        1.1      haya #define STATIC
     80        1.1      haya #else
     81        1.1      haya #define DPRINTF(x)
     82        1.1      haya #define STATIC static
     83        1.1      haya #endif
     84        1.1      haya 
     85      1.151    dyoung int pccbb_burstup = 1;
     86      1.151    dyoung 
     87       1.55      haya /*
     88      1.142    dyoung  * delay_ms() is wait in milliseconds.  It should be used instead
     89      1.140    dyoung  * of delay() if you want to wait more than 1 ms.
     90       1.55      haya  */
     91      1.142    dyoung static inline void
     92  1.167.4.4      yamt delay_ms(int millis, struct pccbb_softc *sc)
     93      1.142    dyoung {
     94      1.142    dyoung 	if (cold)
     95      1.142    dyoung 		delay(millis * 1000);
     96      1.142    dyoung 	else
     97  1.167.4.4      yamt 		kpause("pccbb", false, mstohz(millis), NULL);
     98      1.142    dyoung }
     99       1.55      haya 
    100  1.167.4.2      yamt int pcicbbmatch(device_t, cfdata_t, void *);
    101      1.162    dyoung void pccbbattach(device_t, device_t, void *);
    102  1.167.4.3      yamt void pccbbchilddet(device_t, device_t);
    103      1.158    dyoung int pccbbdetach(device_t, int);
    104      1.116     perry int pccbbintr(void *);
    105      1.116     perry static void pci113x_insert(void *);
    106      1.116     perry static int pccbbintr_function(struct pccbb_softc *);
    107        1.1      haya 
    108      1.116     perry static int pccbb_detect_card(struct pccbb_softc *);
    109        1.1      haya 
    110  1.167.4.1      yamt static void pccbb_pcmcia_write(struct pccbb_softc *, int, u_int8_t);
    111  1.167.4.1      yamt static u_int8_t pccbb_pcmcia_read(struct pccbb_softc *, int);
    112  1.167.4.1      yamt #define Pcic_read(sc, reg) pccbb_pcmcia_read((sc), (reg))
    113  1.167.4.1      yamt #define Pcic_write(sc, reg, val) pccbb_pcmcia_write((sc), (reg), (val))
    114        1.1      haya 
    115      1.116     perry STATIC int cb_reset(struct pccbb_softc *);
    116      1.116     perry STATIC int cb_detect_voltage(struct pccbb_softc *);
    117      1.116     perry STATIC int cbbprint(void *, const char *);
    118      1.116     perry 
    119      1.116     perry static int cb_chipset(u_int32_t, int *);
    120      1.116     perry STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *,
    121      1.116     perry     struct pcmciabus_attach_args *);
    122        1.1      haya 
    123      1.116     perry STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int);
    124      1.160    dyoung STATIC int pccbb_power(struct pccbb_softc *sc, int);
    125      1.160    dyoung STATIC int pccbb_power_ct(cardbus_chipset_tag_t, int);
    126      1.116     perry STATIC int pccbb_cardenable(struct pccbb_softc * sc, int function);
    127        1.1      haya #if !rbus
    128      1.116     perry static int pccbb_io_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t);
    129      1.116     perry static int pccbb_io_close(cardbus_chipset_tag_t, int);
    130      1.116     perry static int pccbb_mem_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t);
    131      1.116     perry static int pccbb_mem_close(cardbus_chipset_tag_t, int);
    132        1.1      haya #endif /* !rbus */
    133  1.167.4.1      yamt static void *pccbb_intr_establish(struct pccbb_softc *,
    134  1.167.4.1      yamt     cardbus_intr_line_t irq, int level, int (*ih) (void *), void *sc);
    135      1.116     perry static void pccbb_intr_disestablish(struct pccbb_softc *, void *ih);
    136      1.116     perry 
    137  1.167.4.1      yamt static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t,
    138  1.167.4.1      yamt     cardbus_intr_line_t irq, int level, int (*ih) (void *), void *sc);
    139      1.116     perry static void pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct, void *ih);
    140      1.116     perry 
    141      1.125  drochner static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t, int, int);
    142      1.116     perry static void pccbb_free_tag(cardbus_chipset_tag_t, cardbustag_t);
    143      1.116     perry static cardbusreg_t pccbb_conf_read(cardbus_chipset_tag_t, cardbustag_t, int);
    144      1.116     perry static void pccbb_conf_write(cardbus_chipset_tag_t, cardbustag_t, int,
    145      1.116     perry     cardbusreg_t);
    146      1.116     perry static void pccbb_chipinit(struct pccbb_softc *);
    147      1.165    dyoung static void pccbb_intrinit(struct pccbb_softc *);
    148      1.116     perry 
    149      1.116     perry STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    150      1.116     perry     struct pcmcia_mem_handle *);
    151      1.116     perry STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t,
    152      1.116     perry     struct pcmcia_mem_handle *);
    153      1.116     perry STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    154  1.167.4.1      yamt     bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
    155      1.116     perry STATIC void pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t, int);
    156      1.116     perry STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    157      1.116     perry     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    158      1.116     perry STATIC void pccbb_pcmcia_io_free(pcmcia_chipset_handle_t,
    159      1.116     perry     struct pcmcia_io_handle *);
    160      1.116     perry STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    161      1.116     perry     bus_size_t, struct pcmcia_io_handle *, int *);
    162      1.116     perry STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t, int);
    163      1.116     perry STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t,
    164      1.116     perry     struct pcmcia_function *, int, int (*)(void *), void *);
    165      1.116     perry STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t, void *);
    166      1.116     perry STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t);
    167      1.116     perry STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t);
    168      1.116     perry STATIC void pccbb_pcmcia_socket_settype(pcmcia_chipset_handle_t, int);
    169      1.116     perry STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t pch);
    170      1.116     perry 
    171  1.167.4.1      yamt static int pccbb_pcmcia_wait_ready(struct pccbb_softc *);
    172  1.167.4.1      yamt static void pccbb_pcmcia_delay(struct pccbb_softc *, int, const char *);
    173      1.116     perry 
    174  1.167.4.1      yamt static void pccbb_pcmcia_do_io_map(struct pccbb_softc *, int);
    175  1.167.4.1      yamt static void pccbb_pcmcia_do_mem_map(struct pccbb_softc *, int);
    176        1.1      haya 
    177       1.32     enami /* bus-space allocation and deallocation functions */
    178        1.1      haya #if rbus
    179        1.1      haya 
    180      1.116     perry static int pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t, rbus_tag_t,
    181       1.22    chopps     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
    182      1.116     perry     int flags, bus_addr_t * addrp, bus_space_handle_t * bshp);
    183      1.116     perry static int pccbb_rbus_cb_space_free(cardbus_chipset_tag_t, rbus_tag_t,
    184      1.116     perry     bus_space_handle_t, bus_size_t);
    185        1.1      haya 
    186        1.1      haya #endif /* rbus */
    187        1.1      haya 
    188        1.1      haya #if rbus
    189        1.1      haya 
    190      1.116     perry static int pccbb_open_win(struct pccbb_softc *, bus_space_tag_t,
    191      1.116     perry     bus_addr_t, bus_size_t, bus_space_handle_t, int flags);
    192      1.116     perry static int pccbb_close_win(struct pccbb_softc *, bus_space_tag_t,
    193      1.116     perry     bus_space_handle_t, bus_size_t);
    194      1.116     perry static int pccbb_winlist_insert(struct pccbb_win_chain_head *, bus_addr_t,
    195      1.116     perry     bus_size_t, bus_space_handle_t, int);
    196      1.116     perry static int pccbb_winlist_delete(struct pccbb_win_chain_head *,
    197      1.116     perry     bus_space_handle_t, bus_size_t);
    198      1.116     perry static void pccbb_winset(bus_addr_t align, struct pccbb_softc *,
    199      1.116     perry     bus_space_tag_t);
    200        1.1      haya void pccbb_winlist_show(struct pccbb_win_chain *);
    201        1.1      haya 
    202        1.1      haya #endif /* rbus */
    203        1.1      haya 
    204        1.1      haya /* for config_defer */
    205      1.162    dyoung static void pccbb_pci_callback(device_t);
    206        1.1      haya 
    207      1.166    dyoung static bool pccbb_suspend(device_t PMF_FN_PROTO);
    208      1.166    dyoung static bool pccbb_resume(device_t PMF_FN_PROTO);
    209      1.156  jmcneill 
    210        1.1      haya #if defined SHOW_REGS
    211      1.116     perry static void cb_show_regs(pci_chipset_tag_t pc, pcitag_t tag,
    212      1.116     perry     bus_space_tag_t memt, bus_space_handle_t memh);
    213        1.1      haya #endif
    214        1.1      haya 
    215  1.167.4.1      yamt CFATTACH_DECL3_NEW(cbb_pci, sizeof(struct pccbb_softc),
    216  1.167.4.3      yamt     pcicbbmatch, pccbbattach, pccbbdetach, NULL, NULL, pccbbchilddet,
    217  1.167.4.1      yamt     DVF_DETACH_SHUTDOWN);
    218        1.1      haya 
    219  1.167.4.1      yamt static const struct pcmcia_chip_functions pccbb_pcmcia_funcs = {
    220       1.22    chopps 	pccbb_pcmcia_mem_alloc,
    221       1.22    chopps 	pccbb_pcmcia_mem_free,
    222       1.22    chopps 	pccbb_pcmcia_mem_map,
    223       1.22    chopps 	pccbb_pcmcia_mem_unmap,
    224       1.22    chopps 	pccbb_pcmcia_io_alloc,
    225       1.22    chopps 	pccbb_pcmcia_io_free,
    226       1.22    chopps 	pccbb_pcmcia_io_map,
    227       1.22    chopps 	pccbb_pcmcia_io_unmap,
    228       1.22    chopps 	pccbb_pcmcia_intr_establish,
    229       1.22    chopps 	pccbb_pcmcia_intr_disestablish,
    230       1.22    chopps 	pccbb_pcmcia_socket_enable,
    231       1.22    chopps 	pccbb_pcmcia_socket_disable,
    232      1.101   mycroft 	pccbb_pcmcia_socket_settype,
    233       1.22    chopps 	pccbb_pcmcia_card_detect
    234        1.1      haya };
    235        1.1      haya 
    236        1.1      haya #if rbus
    237  1.167.4.1      yamt static const struct cardbus_functions pccbb_funcs = {
    238       1.22    chopps 	pccbb_rbus_cb_space_alloc,
    239       1.22    chopps 	pccbb_rbus_cb_space_free,
    240       1.26      haya 	pccbb_cb_intr_establish,
    241       1.26      haya 	pccbb_cb_intr_disestablish,
    242       1.22    chopps 	pccbb_ctrl,
    243      1.160    dyoung 	pccbb_power_ct,
    244       1.22    chopps 	pccbb_make_tag,
    245       1.22    chopps 	pccbb_free_tag,
    246       1.22    chopps 	pccbb_conf_read,
    247       1.22    chopps 	pccbb_conf_write,
    248        1.1      haya };
    249        1.1      haya #else
    250  1.167.4.1      yamt static const struct cardbus_functions pccbb_funcs = {
    251       1.22    chopps 	pccbb_ctrl,
    252      1.160    dyoung 	pccbb_power_ct,
    253       1.22    chopps 	pccbb_mem_open,
    254       1.22    chopps 	pccbb_mem_close,
    255       1.22    chopps 	pccbb_io_open,
    256       1.22    chopps 	pccbb_io_close,
    257       1.26      haya 	pccbb_cb_intr_establish,
    258       1.26      haya 	pccbb_cb_intr_disestablish,
    259       1.22    chopps 	pccbb_make_tag,
    260       1.22    chopps 	pccbb_conf_read,
    261       1.22    chopps 	pccbb_conf_write,
    262        1.1      haya };
    263        1.1      haya #endif
    264        1.1      haya 
    265        1.1      haya int
    266  1.167.4.2      yamt pcicbbmatch(device_t parent, cfdata_t match, void *aux)
    267        1.1      haya {
    268       1.22    chopps 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    269        1.1      haya 
    270       1.22    chopps 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    271       1.22    chopps 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_CARDBUS &&
    272       1.22    chopps 	    PCI_INTERFACE(pa->pa_class) == 0) {
    273       1.22    chopps 		return 1;
    274       1.22    chopps 	}
    275        1.1      haya 
    276       1.22    chopps 	return 0;
    277        1.1      haya }
    278        1.1      haya 
    279        1.1      haya #define MAKEID(vendor, prod) (((vendor) << PCI_VENDOR_SHIFT) \
    280        1.1      haya                               | ((prod) << PCI_PRODUCT_SHIFT))
    281        1.1      haya 
    282       1.60  jdolecek const struct yenta_chipinfo {
    283       1.22    chopps 	pcireg_t yc_id;		       /* vendor tag | product tag */
    284       1.22    chopps 	int yc_chiptype;
    285       1.22    chopps 	int yc_flags;
    286        1.1      haya } yc_chipsets[] = {
    287       1.22    chopps 	/* Texas Instruments chips */
    288       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1130), CB_TI113X,
    289       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    290       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1131), CB_TI113X,
    291       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    292       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1250), CB_TI125X,
    293       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    294       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1220), CB_TI12XX,
    295       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    296       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1221), CB_TI12XX,
    297       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    298       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1225), CB_TI12XX,
    299       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    300       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251), CB_TI125X,
    301       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    302       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251B), CB_TI125X,
    303       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    304       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1211), CB_TI12XX,
    305       1.64     soren 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    306       1.64     soren 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1410), CB_TI12XX,
    307       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    308      1.151    dyoung 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1420), CB_TI1420,
    309       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    310       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1450), CB_TI125X,
    311       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    312       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1451), CB_TI12XX,
    313       1.84    martin 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    314       1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1520), CB_TI12XX,
    315       1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    316       1.84    martin 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4410YENTA), CB_TI12XX,
    317       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    318       1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4520YENTA), CB_TI12XX,
    319       1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    320  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI7420YENTA), CB_TI12XX,
    321  1.167.4.1      yamt 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    322       1.22    chopps 
    323       1.22    chopps 	/* Ricoh chips */
    324       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C475), CB_RX5C47X,
    325       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    326       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_RL5C476), CB_RX5C47X,
    327       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    328       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C477), CB_RX5C47X,
    329       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    330       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C478), CB_RX5C47X,
    331       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    332       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C465), CB_RX5C46X,
    333       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    334       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C466), CB_RX5C46X,
    335       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    336       1.22    chopps 
    337       1.22    chopps 	/* Toshiba products */
    338       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95),
    339       1.22    chopps 	    CB_TOPIC95, PCCBB_PCMCIA_MEM_32},
    340       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95B),
    341       1.22    chopps 	    CB_TOPIC95B, PCCBB_PCMCIA_MEM_32},
    342       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC97),
    343       1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    344       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC100),
    345       1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    346       1.22    chopps 
    347       1.22    chopps 	/* Cirrus Logic products */
    348       1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6832),
    349       1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    350       1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6833),
    351       1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    352        1.1      haya 
    353  1.167.4.1      yamt 	/* O2 Micro products */
    354  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6729),
    355  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    356  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6730),
    357  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    358  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6832),
    359  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    360  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6836),
    361  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    362  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6872),
    363  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    364  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6922),
    365  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    366  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6933),
    367  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    368  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6972),
    369  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    370  1.167.4.1      yamt 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_7223),
    371  1.167.4.1      yamt 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    372  1.167.4.1      yamt 
    373       1.22    chopps 	/* sentinel, or Generic chip */
    374       1.22    chopps 	{ 0 /* null id */ , CB_UNKNOWN, PCCBB_PCMCIA_MEM_32},
    375        1.1      haya };
    376        1.1      haya 
    377        1.1      haya static int
    378      1.143    dyoung cb_chipset(u_int32_t pci_id, int *flagp)
    379        1.1      haya {
    380       1.60  jdolecek 	const struct yenta_chipinfo *yc;
    381        1.1      haya 
    382       1.35     enami 	/* Loop over except the last default entry. */
    383       1.35     enami 	for (yc = yc_chipsets; yc < yc_chipsets +
    384  1.167.4.1      yamt 	    __arraycount(yc_chipsets) - 1; yc++)
    385       1.39    kleink 		if (pci_id == yc->yc_id)
    386       1.35     enami 			break;
    387        1.1      haya 
    388       1.35     enami 	if (flagp != NULL)
    389       1.35     enami 		*flagp = yc->yc_flags;
    390        1.1      haya 
    391       1.35     enami 	return (yc->yc_chiptype);
    392        1.1      haya }
    393        1.1      haya 
    394        1.1      haya void
    395  1.167.4.3      yamt pccbbchilddet(device_t self, device_t child)
    396  1.167.4.3      yamt {
    397  1.167.4.3      yamt 	struct pccbb_softc *sc = device_private(self);
    398  1.167.4.3      yamt 	int s;
    399  1.167.4.3      yamt 
    400  1.167.4.3      yamt 	KASSERT(sc->sc_csc == device_private(child));
    401  1.167.4.3      yamt 
    402  1.167.4.3      yamt 	s = splbio();
    403  1.167.4.3      yamt 	if (sc->sc_csc == device_private(child))
    404  1.167.4.3      yamt 		sc->sc_csc = NULL;
    405  1.167.4.3      yamt 	splx(s);
    406  1.167.4.3      yamt }
    407  1.167.4.3      yamt 
    408  1.167.4.3      yamt void
    409      1.162    dyoung pccbbattach(device_t parent, device_t self, void *aux)
    410       1.22    chopps {
    411      1.162    dyoung 	struct pccbb_softc *sc = device_private(self);
    412       1.22    chopps 	struct pci_attach_args *pa = aux;
    413       1.22    chopps 	pci_chipset_tag_t pc = pa->pa_pc;
    414       1.43     jhawk 	pcireg_t busreg, reg, sock_base;
    415       1.22    chopps 	bus_addr_t sockbase;
    416       1.22    chopps 	char devinfo[256];
    417       1.22    chopps 	int flags;
    418       1.22    chopps 
    419       1.88  nakayama #ifdef __HAVE_PCCBB_ATTACH_HOOK
    420       1.88  nakayama 	pccbb_attach_hook(parent, self, pa);
    421       1.88  nakayama #endif
    422       1.88  nakayama 
    423  1.167.4.1      yamt 	sc->sc_dev = self;
    424  1.167.4.1      yamt 
    425  1.167.4.4      yamt 	mutex_init(&sc->sc_pwr_mtx, MUTEX_DEFAULT, IPL_BIO);
    426  1.167.4.4      yamt 	cv_init(&sc->sc_pwr_cv, "pccpwr");
    427  1.167.4.4      yamt 
    428      1.149     joerg 	callout_init(&sc->sc_insert_ch, 0);
    429      1.149     joerg 	callout_setfunc(&sc->sc_insert_ch, pci113x_insert, sc);
    430      1.149     joerg 
    431       1.22    chopps 	sc->sc_chipset = cb_chipset(pa->pa_id, &flags);
    432       1.22    chopps 
    433      1.155  jmcneill 	aprint_naive("\n");
    434      1.155  jmcneill 
    435       1.97    itojun 	pci_devinfo(pa->pa_id, 0, 0, devinfo, sizeof(devinfo));
    436      1.155  jmcneill 	aprint_normal(": %s (rev. 0x%02x)", devinfo,
    437      1.155  jmcneill 	    PCI_REVISION(pa->pa_class));
    438      1.133  christos 	DPRINTF((" (chipflags %x)", flags));
    439      1.155  jmcneill 	aprint_normal("\n");
    440        1.1      haya 
    441       1.27   thorpej 	TAILQ_INIT(&sc->sc_memwindow);
    442       1.27   thorpej 	TAILQ_INIT(&sc->sc_iowindow);
    443       1.27   thorpej 
    444        1.1      haya #if rbus
    445       1.22    chopps 	sc->sc_rbus_iot = rbus_pccbb_parent_io(pa);
    446       1.22    chopps 	sc->sc_rbus_memt = rbus_pccbb_parent_mem(pa);
    447       1.65       mcr 
    448       1.65       mcr #if 0
    449       1.65       mcr 	printf("pa->pa_memt: %08x vs rbus_mem->rb_bt: %08x\n",
    450       1.65       mcr 	       pa->pa_memt, sc->sc_rbus_memt->rb_bt);
    451       1.65       mcr #endif
    452        1.1      haya #endif /* rbus */
    453        1.1      haya 
    454       1.88  nakayama 	sc->sc_flags &= ~CBB_MEMHMAPPED;
    455        1.1      haya 
    456      1.117     perry 	/*
    457       1.22    chopps 	 * MAP socket registers and ExCA registers on memory-space
    458       1.22    chopps 	 * When no valid address is set on socket base registers (on pci
    459       1.22    chopps 	 * config space), get it not polite way.
    460       1.22    chopps 	 */
    461       1.22    chopps 	sock_base = pci_conf_read(pc, pa->pa_tag, PCI_SOCKBASE);
    462       1.22    chopps 
    463       1.22    chopps 	if (PCI_MAPREG_MEM_ADDR(sock_base) >= 0x100000 &&
    464       1.22    chopps 	    PCI_MAPREG_MEM_ADDR(sock_base) != 0xfffffff0) {
    465       1.22    chopps 		/* The address must be valid. */
    466       1.22    chopps 		if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_MEM, 0,
    467      1.158    dyoung 		    &sc->sc_base_memt, &sc->sc_base_memh, &sockbase, &sc->sc_base_size)) {
    468  1.167.4.1      yamt 			aprint_error_dev(self,
    469      1.164    dyoung 			    "can't map socket base address 0x%lx\n",
    470      1.164    dyoung 			    (unsigned long)sock_base);
    471       1.22    chopps 			/*
    472       1.22    chopps 			 * I think it's funny: socket base registers must be
    473       1.22    chopps 			 * mapped on memory space, but ...
    474       1.22    chopps 			 */
    475       1.22    chopps 			if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_IO,
    476       1.22    chopps 			    0, &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
    477      1.158    dyoung 			    &sc->sc_base_size)) {
    478  1.167.4.1      yamt 				aprint_error_dev(self,
    479      1.164    dyoung 				    "can't map socket base address"
    480  1.167.4.4      yamt 				    " 0x%lx: io mode\n",
    481       1.63       jmc 				    (unsigned long)sockbase);
    482       1.22    chopps 				/* give up... allocate reg space via rbus. */
    483       1.22    chopps 				pci_conf_write(pc, pa->pa_tag, PCI_SOCKBASE, 0);
    484       1.88  nakayama 			} else
    485       1.88  nakayama 				sc->sc_flags |= CBB_MEMHMAPPED;
    486       1.22    chopps 		} else {
    487       1.22    chopps 			DPRINTF(("%s: socket base address 0x%lx\n",
    488  1.167.4.1      yamt 			    device_xname(self),
    489      1.164    dyoung 			    (unsigned long)sockbase));
    490       1.88  nakayama 			sc->sc_flags |= CBB_MEMHMAPPED;
    491       1.22    chopps 		}
    492       1.22    chopps 	}
    493        1.1      haya 
    494       1.22    chopps 	sc->sc_mem_start = 0;	       /* XXX */
    495       1.22    chopps 	sc->sc_mem_end = 0xffffffff;   /* XXX */
    496        1.1      haya 
    497       1.22    chopps 	busreg = pci_conf_read(pc, pa->pa_tag, PCI_BUSNUM);
    498        1.4      haya 
    499       1.22    chopps 	/* pccbb_machdep.c end */
    500        1.1      haya 
    501        1.1      haya #if defined CBB_DEBUG
    502       1.22    chopps 	{
    503      1.121    sekiya 		static const char *intrname[] = { "NON", "A", "B", "C", "D" };
    504  1.167.4.1      yamt 		aprint_debug_dev(self, "intrpin %s, intrtag %d\n",
    505       1.23       cgd 		    intrname[pa->pa_intrpin], pa->pa_intrline);
    506       1.22    chopps 	}
    507        1.1      haya #endif
    508        1.1      haya 
    509       1.22    chopps 	/* setup softc */
    510       1.22    chopps 	sc->sc_pc = pc;
    511       1.22    chopps 	sc->sc_iot = pa->pa_iot;
    512       1.22    chopps 	sc->sc_memt = pa->pa_memt;
    513       1.22    chopps 	sc->sc_dmat = pa->pa_dmat;
    514       1.22    chopps 	sc->sc_tag = pa->pa_tag;
    515       1.22    chopps 
    516       1.51  sommerfe 	memcpy(&sc->sc_pa, pa, sizeof(*pa));
    517        1.1      haya 
    518       1.22    chopps 	sc->sc_pcmcia_flags = flags;   /* set PCMCIA facility */
    519        1.1      haya 
    520       1.43     jhawk 	/* Disable legacy register mapping. */
    521       1.43     jhawk 	switch (sc->sc_chipset) {
    522       1.43     jhawk 	case CB_RX5C46X:	       /* fallthrough */
    523       1.43     jhawk #if 0
    524       1.44     jhawk 	/* The RX5C47X-series requires writes to the PCI_LEGACY register. */
    525       1.43     jhawk 	case CB_RX5C47X:
    526       1.43     jhawk #endif
    527      1.117     perry 		/*
    528       1.44     jhawk 		 * The legacy pcic io-port on Ricoh RX5C46X CardBus bridges
    529       1.44     jhawk 		 * cannot be disabled by substituting 0 into PCI_LEGACY
    530       1.44     jhawk 		 * register.  Ricoh CardBus bridges have special bits on Bridge
    531       1.44     jhawk 		 * control reg (addr 0x3e on PCI config space).
    532       1.43     jhawk 		 */
    533      1.146    dyoung 		reg = pci_conf_read(pc, pa->pa_tag, PCI_BRIDGE_CONTROL_REG);
    534       1.43     jhawk 		reg &= ~(CB_BCRI_RL_3E0_ENA | CB_BCRI_RL_3E2_ENA);
    535      1.146    dyoung 		pci_conf_write(pc, pa->pa_tag, PCI_BRIDGE_CONTROL_REG, reg);
    536       1.43     jhawk 		break;
    537       1.43     jhawk 
    538       1.43     jhawk 	default:
    539       1.43     jhawk 		/* XXX I don't know proper way to kill legacy I/O. */
    540       1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_LEGACY, 0x0);
    541       1.43     jhawk 		break;
    542       1.43     jhawk 	}
    543       1.43     jhawk 
    544      1.156  jmcneill 	if (!pmf_device_register(self, pccbb_suspend, pccbb_resume))
    545      1.156  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    546      1.156  jmcneill 
    547       1.22    chopps 	config_defer(self, pccbb_pci_callback);
    548        1.1      haya }
    549        1.1      haya 
    550      1.158    dyoung int
    551      1.158    dyoung pccbbdetach(device_t self, int flags)
    552      1.158    dyoung {
    553      1.158    dyoung 	struct pccbb_softc *sc = device_private(self);
    554      1.158    dyoung 	pci_chipset_tag_t pc = sc->sc_pa.pa_pc;
    555      1.158    dyoung 	bus_space_tag_t bmt = sc->sc_base_memt;
    556      1.158    dyoung 	bus_space_handle_t bmh = sc->sc_base_memh;
    557      1.158    dyoung 	uint32_t sockmask;
    558      1.158    dyoung 	int rc;
    559      1.158    dyoung 
    560      1.158    dyoung 	if ((rc = config_detach_children(self, flags)) != 0)
    561      1.158    dyoung 		return rc;
    562      1.158    dyoung 
    563      1.161    dyoung 	if (!LIST_EMPTY(&sc->sc_pil)) {
    564      1.161    dyoung 		panic("%s: interrupt handlers still registered",
    565  1.167.4.1      yamt 		    device_xname(self));
    566      1.161    dyoung 		return EBUSY;
    567      1.161    dyoung 	}
    568      1.161    dyoung 
    569      1.158    dyoung 	if (sc->sc_ih != NULL) {
    570      1.158    dyoung 		pci_intr_disestablish(pc, sc->sc_ih);
    571      1.158    dyoung 		sc->sc_ih = NULL;
    572      1.158    dyoung 	}
    573      1.158    dyoung 
    574      1.158    dyoung 	/* CSC Interrupt: turn off card detect and power cycle interrupts */
    575      1.158    dyoung 	sockmask = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
    576      1.165    dyoung 	sockmask &= ~(CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD |
    577      1.165    dyoung 		      CB_SOCKET_MASK_POWER);
    578      1.158    dyoung 	bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, sockmask);
    579      1.158    dyoung 	/* reset interrupt */
    580      1.158    dyoung 	bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
    581      1.158    dyoung 	    bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
    582      1.158    dyoung 
    583      1.158    dyoung 	switch (sc->sc_flags & (CBB_MEMHMAPPED|CBB_SPECMAPPED)) {
    584      1.158    dyoung 	case CBB_MEMHMAPPED:
    585      1.158    dyoung 		bus_space_unmap(bmt, bmh, sc->sc_base_size);
    586      1.158    dyoung 		break;
    587      1.158    dyoung 	case CBB_MEMHMAPPED|CBB_SPECMAPPED:
    588      1.158    dyoung #if rbus
    589      1.158    dyoung 	{
    590      1.158    dyoung 		pcireg_t sockbase;
    591      1.158    dyoung 
    592      1.158    dyoung 		sockbase = pci_conf_read(pc, sc->sc_tag, PCI_SOCKBASE);
    593      1.158    dyoung 		rbus_space_free(sc->sc_rbus_memt, bmh, 0x1000,
    594      1.158    dyoung 		    NULL);
    595      1.158    dyoung 	}
    596      1.158    dyoung #else
    597      1.158    dyoung 		bus_space_free(bmt, bmh, 0x1000);
    598      1.158    dyoung #endif
    599      1.158    dyoung 	}
    600      1.158    dyoung 	sc->sc_flags &= ~(CBB_MEMHMAPPED|CBB_SPECMAPPED);
    601       1.26      haya 
    602      1.158    dyoung 	if (!TAILQ_EMPTY(&sc->sc_iowindow))
    603      1.158    dyoung 		aprint_error_dev(self, "i/o windows not empty");
    604      1.158    dyoung 	if (!TAILQ_EMPTY(&sc->sc_memwindow))
    605      1.158    dyoung 		aprint_error_dev(self, "memory windows not empty");
    606       1.26      haya 
    607      1.158    dyoung 	callout_stop(&sc->sc_insert_ch);
    608      1.158    dyoung 	callout_destroy(&sc->sc_insert_ch);
    609  1.167.4.4      yamt 
    610  1.167.4.4      yamt 	mutex_destroy(&sc->sc_pwr_mtx);
    611  1.167.4.4      yamt 	cv_destroy(&sc->sc_pwr_cv);
    612  1.167.4.4      yamt 
    613      1.158    dyoung 	return 0;
    614      1.158    dyoung }
    615       1.26      haya 
    616       1.26      haya /*
    617      1.162    dyoung  * static void pccbb_pci_callback(device_t self)
    618       1.26      haya  *
    619       1.26      haya  *   The actual attach routine: get memory space for YENTA register
    620       1.26      haya  *   space, setup YENTA register and route interrupt.
    621       1.26      haya  *
    622       1.26      haya  *   This function should be deferred because this device may obtain
    623       1.26      haya  *   memory space dynamically.  This function must avoid obtaining
    624       1.43     jhawk  *   memory area which has already kept for another device.
    625       1.26      haya  */
    626        1.1      haya static void
    627      1.162    dyoung pccbb_pci_callback(device_t self)
    628        1.1      haya {
    629      1.162    dyoung 	struct pccbb_softc *sc = device_private(self);
    630       1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    631       1.22    chopps 	bus_addr_t sockbase;
    632       1.22    chopps 	struct cbslot_attach_args cba;
    633       1.22    chopps 	struct pcmciabus_attach_args paa;
    634       1.22    chopps 	struct cardslot_attach_args caa;
    635  1.167.4.1      yamt 	device_t csc;
    636        1.1      haya 
    637       1.88  nakayama 	if (!(sc->sc_flags & CBB_MEMHMAPPED)) {
    638       1.22    chopps 		/* The socket registers aren't mapped correctly. */
    639        1.1      haya #if rbus
    640       1.22    chopps 		if (rbus_space_alloc(sc->sc_rbus_memt, 0, 0x1000, 0x0fff,
    641       1.22    chopps 		    (sc->sc_chipset == CB_RX5C47X
    642       1.22    chopps 		    || sc->sc_chipset == CB_TI113X) ? 0x10000 : 0x1000,
    643       1.22    chopps 		    0, &sockbase, &sc->sc_base_memh)) {
    644       1.22    chopps 			return;
    645       1.22    chopps 		}
    646       1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    647       1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    648      1.120    sekiya 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    649  1.167.4.1      yamt 		    device_xname(self), (unsigned long)sockbase,
    650       1.94  christos 		    (unsigned long)pci_conf_read(pc, sc->sc_tag,
    651       1.22    chopps 		    PCI_SOCKBASE)));
    652        1.1      haya #else
    653       1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    654        1.1      haya #if !defined CBB_PCI_BASE
    655        1.1      haya #define CBB_PCI_BASE 0x20000000
    656        1.1      haya #endif
    657       1.22    chopps 		if (bus_space_alloc(sc->sc_base_memt, CBB_PCI_BASE, 0xffffffff,
    658       1.22    chopps 		    0x1000, 0x1000, 0, 0, &sockbase, &sc->sc_base_memh)) {
    659       1.22    chopps 			/* cannot allocate memory space */
    660       1.22    chopps 			return;
    661       1.22    chopps 		}
    662       1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    663      1.120    sekiya 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    664  1.167.4.1      yamt 		    device_xname(self), (unsigned long)sock_base,
    665       1.94  christos 		    (unsigned long)pci_conf_read(pc,
    666       1.22    chopps 		    sc->sc_tag, PCI_SOCKBASE)));
    667        1.1      haya #endif
    668  1.167.4.1      yamt 		sc->sc_flags |= CBB_MEMHMAPPED|CBB_SPECMAPPED;
    669       1.22    chopps 	}
    670       1.19      haya 
    671      1.165    dyoung 	/* clear data structure for child device interrupt handlers */
    672      1.165    dyoung 	LIST_INIT(&sc->sc_pil);
    673      1.165    dyoung 
    674       1.32     enami 	/* bus bridge initialization */
    675       1.22    chopps 	pccbb_chipinit(sc);
    676        1.1      haya 
    677       1.38      haya 	sc->sc_pil_intr_enable = 1;
    678       1.38      haya 
    679       1.22    chopps 	{
    680       1.69      haya 		u_int32_t sockstat;
    681       1.69      haya 
    682       1.69      haya 		sockstat = bus_space_read_4(sc->sc_base_memt,
    683       1.69      haya 		    sc->sc_base_memh, CB_SOCKET_STAT);
    684       1.22    chopps 		if (0 == (sockstat & CB_SOCKET_STAT_CD)) {
    685       1.22    chopps 			sc->sc_flags |= CBB_CARDEXIST;
    686       1.22    chopps 		}
    687       1.22    chopps 	}
    688        1.1      haya 
    689      1.117     perry 	/*
    690      1.117     perry 	 * attach cardbus
    691       1.22    chopps 	 */
    692       1.98   mycroft 	{
    693       1.22    chopps 		pcireg_t busreg = pci_conf_read(pc, sc->sc_tag, PCI_BUSNUM);
    694       1.22    chopps 		pcireg_t bhlc = pci_conf_read(pc, sc->sc_tag, PCI_BHLC_REG);
    695       1.22    chopps 
    696       1.32     enami 		/* initialize cbslot_attach */
    697       1.22    chopps 		cba.cba_iot = sc->sc_iot;
    698       1.22    chopps 		cba.cba_memt = sc->sc_memt;
    699       1.22    chopps 		cba.cba_dmat = sc->sc_dmat;
    700       1.22    chopps 		cba.cba_bus = (busreg >> 8) & 0x0ff;
    701       1.22    chopps 		cba.cba_cc = (void *)sc;
    702       1.22    chopps 		cba.cba_cf = &pccbb_funcs;
    703  1.167.4.1      yamt 		cba.cba_intrline = 0; /* XXX dummy */
    704        1.1      haya 
    705        1.1      haya #if rbus
    706       1.22    chopps 		cba.cba_rbus_iot = sc->sc_rbus_iot;
    707       1.22    chopps 		cba.cba_rbus_memt = sc->sc_rbus_memt;
    708        1.1      haya #endif
    709        1.1      haya 
    710       1.22    chopps 		cba.cba_cacheline = PCI_CACHELINE(bhlc);
    711      1.151    dyoung 		cba.cba_max_lattimer = PCI_LATTIMER(bhlc);
    712        1.1      haya 
    713  1.167.4.1      yamt 		aprint_verbose_dev(self,
    714      1.164    dyoung 		    "cacheline 0x%x lattimer 0x%x\n",
    715      1.164    dyoung 		    cba.cba_cacheline,
    716      1.164    dyoung 		    cba.cba_max_lattimer);
    717  1.167.4.1      yamt 		aprint_verbose_dev(self, "bhlc 0x%x\n", bhlc);
    718        1.1      haya #if defined SHOW_REGS
    719       1.22    chopps 		cb_show_regs(sc->sc_pc, sc->sc_tag, sc->sc_base_memt,
    720       1.22    chopps 		    sc->sc_base_memh);
    721        1.1      haya #endif
    722       1.22    chopps 	}
    723        1.1      haya 
    724       1.22    chopps 	pccbb_pcmcia_attach_setup(sc, &paa);
    725       1.22    chopps 	caa.caa_cb_attach = NULL;
    726       1.98   mycroft 	if (cba.cba_bus == 0)
    727  1.167.4.1      yamt 		aprint_error_dev(self,
    728      1.164    dyoung 		    "secondary bus number uninitialized; try PCI_BUS_FIXUP\n");
    729       1.98   mycroft 	else
    730       1.22    chopps 		caa.caa_cb_attach = &cba;
    731       1.22    chopps 	caa.caa_16_attach = &paa;
    732        1.1      haya 
    733      1.165    dyoung 	pccbb_intrinit(sc);
    734      1.165    dyoung 
    735  1.167.4.1      yamt 	if (NULL != (csc = config_found_ia(self, "pcmciaslot", &caa,
    736  1.167.4.1      yamt 					   cbbprint))) {
    737      1.141    dyoung 		DPRINTF(("%s: found cardslot\n", __func__));
    738  1.167.4.1      yamt 		sc->sc_csc = device_private(csc);
    739       1.22    chopps 	}
    740        1.1      haya 
    741       1.22    chopps 	return;
    742        1.1      haya }
    743        1.1      haya 
    744       1.26      haya 
    745       1.26      haya 
    746       1.26      haya 
    747       1.26      haya 
    748       1.26      haya /*
    749       1.26      haya  * static void pccbb_chipinit(struct pccbb_softc *sc)
    750       1.26      haya  *
    751       1.32     enami  *   This function initialize YENTA chip registers listed below:
    752       1.26      haya  *     1) PCI command reg,
    753       1.26      haya  *     2) PCI and CardBus latency timer,
    754       1.43     jhawk  *     3) route PCI interrupt,
    755       1.43     jhawk  *     4) close all memory and io windows.
    756       1.69      haya  *     5) turn off bus power.
    757      1.118  christos  *     6) card detect and power cycle interrupts on.
    758       1.69      haya  *     7) clear interrupt
    759       1.26      haya  */
    760        1.1      haya static void
    761      1.143    dyoung pccbb_chipinit(struct pccbb_softc *sc)
    762        1.1      haya {
    763       1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    764       1.22    chopps 	pcitag_t tag = sc->sc_tag;
    765       1.69      haya 	bus_space_tag_t bmt = sc->sc_base_memt;
    766       1.69      haya 	bus_space_handle_t bmh = sc->sc_base_memh;
    767      1.151    dyoung 	pcireg_t bcr, bhlc, cbctl, csr, lscp, mfunc, mrburst, slotctl, sockctl,
    768      1.165    dyoung 	    sysctrl;
    769       1.22    chopps 
    770      1.117     perry 	/*
    771       1.22    chopps 	 * Set PCI command reg.
    772       1.22    chopps 	 * Some laptop's BIOSes (i.e. TICO) do not enable CardBus chip.
    773       1.22    chopps 	 */
    774      1.146    dyoung 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    775       1.30   mycroft 	/* I believe it is harmless. */
    776      1.146    dyoung 	csr |= (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    777       1.30   mycroft 	    PCI_COMMAND_MASTER_ENABLE);
    778  1.167.4.1      yamt 
    779  1.167.4.1      yamt 	/* All O2 Micro chips have broken parity-error reporting
    780  1.167.4.1      yamt 	 * until proven otherwise.  The OZ6933 PCI-CardBus Bridge
    781  1.167.4.1      yamt 	 * is known to have the defect---see PR kern/38698.
    782  1.167.4.1      yamt 	 */
    783  1.167.4.1      yamt 	if (sc->sc_chipset != CB_O2MICRO)
    784  1.167.4.1      yamt 		csr |= PCI_COMMAND_PARITY_ENABLE;
    785  1.167.4.1      yamt 
    786  1.167.4.1      yamt 	csr |= PCI_COMMAND_SERR_ENABLE;
    787      1.146    dyoung 	pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    788        1.1      haya 
    789      1.117     perry 	/*
    790       1.30   mycroft 	 * Set CardBus latency timer.
    791       1.22    chopps 	 */
    792      1.146    dyoung 	lscp = pci_conf_read(pc, tag, PCI_CB_LSCP_REG);
    793      1.146    dyoung 	if (PCI_CB_LATENCY(lscp) < 0x20) {
    794      1.146    dyoung 		lscp &= ~(PCI_CB_LATENCY_MASK << PCI_CB_LATENCY_SHIFT);
    795      1.146    dyoung 		lscp |= (0x20 << PCI_CB_LATENCY_SHIFT);
    796      1.146    dyoung 		pci_conf_write(pc, tag, PCI_CB_LSCP_REG, lscp);
    797       1.22    chopps 	}
    798       1.30   mycroft 	DPRINTF(("CardBus latency timer 0x%x (%x)\n",
    799      1.146    dyoung 	    PCI_CB_LATENCY(lscp), pci_conf_read(pc, tag, PCI_CB_LSCP_REG)));
    800        1.1      haya 
    801      1.117     perry 	/*
    802       1.30   mycroft 	 * Set PCI latency timer.
    803       1.22    chopps 	 */
    804      1.146    dyoung 	bhlc = pci_conf_read(pc, tag, PCI_BHLC_REG);
    805      1.146    dyoung 	if (PCI_LATTIMER(bhlc) < 0x10) {
    806      1.146    dyoung 		bhlc &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
    807      1.146    dyoung 		bhlc |= (0x10 << PCI_LATTIMER_SHIFT);
    808      1.146    dyoung 		pci_conf_write(pc, tag, PCI_BHLC_REG, bhlc);
    809       1.22    chopps 	}
    810       1.30   mycroft 	DPRINTF(("PCI latency timer 0x%x (%x)\n",
    811      1.146    dyoung 	    PCI_LATTIMER(bhlc), pci_conf_read(pc, tag, PCI_BHLC_REG)));
    812        1.1      haya 
    813        1.1      haya 
    814       1.30   mycroft 	/* Route functional interrupts to PCI. */
    815      1.146    dyoung 	bcr = pci_conf_read(pc, tag, PCI_BRIDGE_CONTROL_REG);
    816      1.146    dyoung 	bcr |= CB_BCR_INTR_IREQ_ENABLE;		/* disable PCI Intr */
    817      1.146    dyoung 	bcr |= CB_BCR_WRITE_POST_ENABLE;	/* enable write post */
    818      1.146    dyoung 	/* assert reset */
    819      1.146    dyoung 	bcr |= PCI_BRIDGE_CONTROL_SECBR	<< PCI_BRIDGE_CONTROL_SHIFT;
    820      1.151    dyoung         /* Set master abort mode to 1, forward SERR# from secondary
    821      1.151    dyoung          * to primary, and detect parity errors on secondary.
    822      1.151    dyoung 	 */
    823      1.151    dyoung 	bcr |= PCI_BRIDGE_CONTROL_MABRT	<< PCI_BRIDGE_CONTROL_SHIFT;
    824      1.151    dyoung 	bcr |= PCI_BRIDGE_CONTROL_SERR << PCI_BRIDGE_CONTROL_SHIFT;
    825      1.151    dyoung 	bcr |= PCI_BRIDGE_CONTROL_PERE << PCI_BRIDGE_CONTROL_SHIFT;
    826      1.146    dyoung 	pci_conf_write(pc, tag, PCI_BRIDGE_CONTROL_REG, bcr);
    827        1.1      haya 
    828       1.30   mycroft 	switch (sc->sc_chipset) {
    829       1.30   mycroft 	case CB_TI113X:
    830      1.146    dyoung 		cbctl = pci_conf_read(pc, tag, PCI_CBCTRL);
    831       1.30   mycroft 		/* This bit is shared, but may read as 0 on some chips, so set
    832       1.30   mycroft 		   it explicitly on both functions. */
    833      1.146    dyoung 		cbctl |= PCI113X_CBCTRL_PCI_IRQ_ENA;
    834       1.22    chopps 		/* CSC intr enable */
    835      1.146    dyoung 		cbctl |= PCI113X_CBCTRL_PCI_CSC;
    836       1.45      haya 		/* functional intr prohibit | prohibit ISA routing */
    837      1.146    dyoung 		cbctl &= ~(PCI113X_CBCTRL_PCI_INTR | PCI113X_CBCTRL_INT_MASK);
    838      1.146    dyoung 		pci_conf_write(pc, tag, PCI_CBCTRL, cbctl);
    839       1.50   mycroft 		break;
    840       1.50   mycroft 
    841      1.151    dyoung 	case CB_TI1420:
    842      1.151    dyoung 		sysctrl = pci_conf_read(pc, tag, PCI_SYSCTRL);
    843      1.151    dyoung 		mrburst = pccbb_burstup
    844      1.151    dyoung 		    ? PCI1420_SYSCTRL_MRBURST : PCI1420_SYSCTRL_MRBURSTDN;
    845      1.151    dyoung 		if ((sysctrl & PCI1420_SYSCTRL_MRBURST) == mrburst) {
    846      1.151    dyoung 			printf("%s: %swrite bursts enabled\n",
    847  1.167.4.1      yamt 			    device_xname(sc->sc_dev),
    848      1.151    dyoung 			    pccbb_burstup ? "read/" : "");
    849      1.151    dyoung 		} else if (pccbb_burstup) {
    850      1.151    dyoung 			printf("%s: enabling read/write bursts\n",
    851  1.167.4.1      yamt 			    device_xname(sc->sc_dev));
    852      1.151    dyoung 			sysctrl |= PCI1420_SYSCTRL_MRBURST;
    853      1.151    dyoung 			pci_conf_write(pc, tag, PCI_SYSCTRL, sysctrl);
    854      1.151    dyoung 		} else {
    855      1.151    dyoung 			printf("%s: disabling read bursts, "
    856      1.151    dyoung 			    "enabling write bursts\n",
    857  1.167.4.1      yamt 			    device_xname(sc->sc_dev));
    858      1.151    dyoung 			sysctrl |= PCI1420_SYSCTRL_MRBURSTDN;
    859      1.151    dyoung 			sysctrl &= ~PCI1420_SYSCTRL_MRBURSTUP;
    860      1.151    dyoung 			pci_conf_write(pc, tag, PCI_SYSCTRL, sysctrl);
    861      1.151    dyoung 		}
    862      1.151    dyoung 		/*FALLTHROUGH*/
    863       1.50   mycroft 	case CB_TI12XX:
    864       1.96  nakayama 		/*
    865       1.96  nakayama 		 * Some TI 12xx (and [14][45]xx) based pci cards
    866       1.96  nakayama 		 * sometimes have issues with the MFUNC register not
    867       1.96  nakayama 		 * being initialized due to a bad EEPROM on board.
    868       1.96  nakayama 		 * Laptops that this matters on have this register
    869       1.96  nakayama 		 * properly initialized.
    870       1.96  nakayama 		 *
    871       1.96  nakayama 		 * The TI125X parts have a different register.
    872       1.96  nakayama 		 */
    873      1.146    dyoung 		mfunc = pci_conf_read(pc, tag, PCI12XX_MFUNC);
    874      1.146    dyoung 		if (mfunc == 0) {
    875      1.146    dyoung 			mfunc &= ~PCI12XX_MFUNC_PIN0;
    876      1.146    dyoung 			mfunc |= PCI12XX_MFUNC_PIN0_INTA;
    877       1.96  nakayama 			if ((pci_conf_read(pc, tag, PCI_SYSCTRL) &
    878       1.96  nakayama 			     PCI12XX_SYSCTRL_INTRTIE) == 0) {
    879      1.146    dyoung 				mfunc &= ~PCI12XX_MFUNC_PIN1;
    880      1.146    dyoung 				mfunc |= PCI12XX_MFUNC_PIN1_INTB;
    881       1.96  nakayama 			}
    882      1.146    dyoung 			pci_conf_write(pc, tag, PCI12XX_MFUNC, mfunc);
    883       1.96  nakayama 		}
    884       1.96  nakayama 		/* fallthrough */
    885       1.96  nakayama 
    886       1.96  nakayama 	case CB_TI125X:
    887       1.96  nakayama 		/*
    888       1.96  nakayama 		 * Disable zoom video.  Some machines initialize this
    889       1.96  nakayama 		 * improperly and experience has shown that this helps
    890       1.96  nakayama 		 * prevent strange behavior.
    891       1.96  nakayama 		 */
    892       1.96  nakayama 		pci_conf_write(pc, tag, PCI12XX_MMCTRL, 0);
    893       1.96  nakayama 
    894      1.146    dyoung 		sysctrl = pci_conf_read(pc, tag, PCI_SYSCTRL);
    895      1.146    dyoung 		sysctrl |= PCI12XX_SYSCTRL_VCCPROT;
    896      1.146    dyoung 		pci_conf_write(pc, tag, PCI_SYSCTRL, sysctrl);
    897      1.146    dyoung 		cbctl = pci_conf_read(pc, tag, PCI_CBCTRL);
    898      1.146    dyoung 		cbctl |= PCI12XX_CBCTRL_CSC;
    899      1.146    dyoung 		pci_conf_write(pc, tag, PCI_CBCTRL, cbctl);
    900       1.30   mycroft 		break;
    901       1.30   mycroft 
    902       1.30   mycroft 	case CB_TOPIC95B:
    903      1.146    dyoung 		sockctl = pci_conf_read(pc, tag, TOPIC_SOCKET_CTRL);
    904      1.146    dyoung 		sockctl |= TOPIC_SOCKET_CTRL_SCR_IRQSEL;
    905      1.146    dyoung 		pci_conf_write(pc, tag, TOPIC_SOCKET_CTRL, sockctl);
    906      1.146    dyoung 		slotctl = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    907       1.67      haya 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    908  1.167.4.1      yamt 		    device_xname(sc->sc_dev), slotctl));
    909      1.146    dyoung 		slotctl |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    910       1.67      haya 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    911      1.146    dyoung 		slotctl &= ~TOPIC_SLOT_CTRL_SWDETECT;
    912      1.146    dyoung 		DPRINTF(("0x%x\n", slotctl));
    913      1.146    dyoung 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, slotctl);
    914       1.67      haya 		break;
    915       1.22    chopps 
    916       1.67      haya 	case CB_TOPIC97:
    917      1.146    dyoung 		slotctl = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    918       1.22    chopps 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    919  1.167.4.1      yamt 		    device_xname(sc->sc_dev), slotctl));
    920      1.146    dyoung 		slotctl |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    921       1.30   mycroft 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    922      1.146    dyoung 		slotctl &= ~TOPIC_SLOT_CTRL_SWDETECT;
    923      1.146    dyoung 		slotctl |= TOPIC97_SLOT_CTRL_PCIINT;
    924      1.146    dyoung 		slotctl &= ~(TOPIC97_SLOT_CTRL_STSIRQP | TOPIC97_SLOT_CTRL_IRQP);
    925      1.146    dyoung 		DPRINTF(("0x%x\n", slotctl));
    926      1.146    dyoung 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, slotctl);
    927       1.69      haya 		/* make sure to assert LV card support bits */
    928       1.69      haya 		bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
    929       1.69      haya 		    0x800 + 0x3e,
    930       1.69      haya 		    bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
    931       1.69      haya 			0x800 + 0x3e) | 0x03);
    932       1.30   mycroft 		break;
    933       1.22    chopps 	}
    934        1.1      haya 
    935       1.30   mycroft 	/* Close all memory and I/O windows. */
    936       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE0, 0xffffffff);
    937       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT0, 0);
    938       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE1, 0xffffffff);
    939       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT1, 0);
    940       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE0, 0xffffffff);
    941       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT0, 0);
    942       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE1, 0xffffffff);
    943       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT1, 0);
    944       1.46      haya 
    945       1.46      haya 	/* reset 16-bit pcmcia bus */
    946       1.69      haya 	bus_space_write_1(bmt, bmh, 0x800 + PCIC_INTR,
    947       1.69      haya 	    bus_space_read_1(bmt, bmh, 0x800 + PCIC_INTR) & ~PCIC_INTR_RESET);
    948       1.46      haya 
    949       1.69      haya 	/* turn off power */
    950      1.160    dyoung 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    951      1.165    dyoung }
    952      1.165    dyoung 
    953      1.165    dyoung static void
    954      1.165    dyoung pccbb_intrinit(struct pccbb_softc *sc)
    955      1.165    dyoung {
    956      1.165    dyoung 	pcireg_t sockmask;
    957      1.165    dyoung 	const char *intrstr = NULL;
    958      1.165    dyoung 	pci_intr_handle_t ih;
    959      1.165    dyoung 	pci_chipset_tag_t pc = sc->sc_pc;
    960      1.165    dyoung 	bus_space_tag_t bmt = sc->sc_base_memt;
    961      1.165    dyoung 	bus_space_handle_t bmh = sc->sc_base_memh;
    962      1.165    dyoung 
    963      1.165    dyoung 	/* Map and establish the interrupt. */
    964      1.165    dyoung 	if (pci_intr_map(&sc->sc_pa, &ih)) {
    965  1.167.4.1      yamt 		aprint_error_dev(sc->sc_dev, "couldn't map interrupt\n");
    966      1.165    dyoung 		return;
    967      1.165    dyoung 	}
    968      1.165    dyoung 	intrstr = pci_intr_string(pc, ih);
    969      1.165    dyoung 
    970      1.165    dyoung 	/*
    971      1.165    dyoung 	 * XXX pccbbintr should be called under the priority lower
    972  1.167.4.1      yamt 	 * than any other hard interrupts.
    973      1.165    dyoung 	 */
    974      1.165    dyoung 	KASSERT(sc->sc_ih == NULL);
    975      1.165    dyoung 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, pccbbintr, sc);
    976      1.165    dyoung 
    977      1.165    dyoung 	if (sc->sc_ih == NULL) {
    978  1.167.4.1      yamt 		aprint_error_dev(sc->sc_dev, "couldn't establish interrupt");
    979      1.165    dyoung 		if (intrstr != NULL)
    980      1.165    dyoung 			aprint_error(" at %s\n", intrstr);
    981      1.165    dyoung 		else
    982      1.165    dyoung 			aprint_error("\n");
    983      1.165    dyoung 		return;
    984      1.165    dyoung 	}
    985      1.165    dyoung 
    986  1.167.4.1      yamt 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
    987       1.69      haya 
    988      1.118  christos 	/* CSC Interrupt: Card detect and power cycle interrupts on */
    989      1.146    dyoung 	sockmask = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
    990      1.165    dyoung 	sockmask |= CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD |
    991      1.165    dyoung 	    CB_SOCKET_MASK_POWER;
    992      1.146    dyoung 	bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, sockmask);
    993       1.69      haya 	/* reset interrupt */
    994       1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
    995       1.69      haya 	    bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
    996        1.1      haya }
    997        1.1      haya 
    998        1.4      haya /*
    999       1.26      haya  * STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
   1000       1.26      haya  *					 struct pcmciabus_attach_args *paa)
   1001       1.26      haya  *
   1002       1.26      haya  *   This function attaches 16-bit PCcard bus.
   1003        1.4      haya  */
   1004        1.1      haya STATIC void
   1005      1.143    dyoung pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
   1006      1.143    dyoung     struct pcmciabus_attach_args *paa)
   1007        1.1      haya {
   1008       1.10      haya #if rbus
   1009       1.22    chopps 	rbus_tag_t rb;
   1010       1.10      haya #endif
   1011       1.31   mycroft 	/*
   1012       1.31   mycroft 	 * We need to do a few things here:
   1013       1.31   mycroft 	 * 1) Disable routing of CSC and functional interrupts to ISA IRQs by
   1014       1.31   mycroft 	 *    setting the IRQ numbers to 0.
   1015       1.31   mycroft 	 * 2) Set bit 4 of PCIC_INTR, which is needed on some chips to enable
   1016       1.31   mycroft 	 *    routing of CSC interrupts (e.g. card removal) to PCI while in
   1017       1.31   mycroft 	 *    PCMCIA mode.  We just leave this set all the time.
   1018       1.31   mycroft 	 * 3) Enable card insertion/removal interrupts in case the chip also
   1019       1.31   mycroft 	 *    needs that while in PCMCIA mode.
   1020       1.31   mycroft 	 * 4) Clear any pending CSC interrupt.
   1021       1.31   mycroft 	 */
   1022  1.167.4.1      yamt 	Pcic_write(sc, PCIC_INTR, PCIC_INTR_ENABLE);
   1023       1.45      haya 	if (sc->sc_chipset == CB_TI113X) {
   1024  1.167.4.1      yamt 		Pcic_write(sc, PCIC_CSC_INTR, 0);
   1025       1.45      haya 	} else {
   1026  1.167.4.1      yamt 		Pcic_write(sc, PCIC_CSC_INTR, PCIC_CSC_INTR_CD_ENABLE);
   1027  1.167.4.1      yamt 		Pcic_read(sc, PCIC_CSC);
   1028       1.45      haya 	}
   1029       1.22    chopps 
   1030       1.32     enami 	/* initialize pcmcia bus attachment */
   1031       1.22    chopps 	paa->paa_busname = "pcmcia";
   1032  1.167.4.1      yamt 	paa->pct = &pccbb_pcmcia_funcs;
   1033  1.167.4.1      yamt 	paa->pch = sc;
   1034       1.22    chopps 	paa->iobase = 0;	       /* I don't use them */
   1035       1.22    chopps 	paa->iosize = 0;
   1036       1.10      haya #if rbus
   1037  1.167.4.1      yamt 	rb = sc->sc_rbus_iot;
   1038       1.22    chopps 	paa->iobase = rb->rb_start + rb->rb_offset;
   1039       1.22    chopps 	paa->iosize = rb->rb_end - rb->rb_start;
   1040       1.10      haya #endif
   1041        1.1      haya 
   1042       1.22    chopps 	return;
   1043        1.1      haya }
   1044        1.1      haya 
   1045        1.4      haya /*
   1046        1.4      haya  * int pccbbintr(arg)
   1047        1.4      haya  *    void *arg;
   1048        1.4      haya  *   This routine handles the interrupt from Yenta PCI-CardBus bridge
   1049        1.4      haya  *   itself.
   1050        1.4      haya  */
   1051        1.1      haya int
   1052      1.143    dyoung pccbbintr(void *arg)
   1053        1.1      haya {
   1054       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1055  1.167.4.3      yamt 	struct cardslot_softc *csc;
   1056       1.31   mycroft 	u_int32_t sockevent, sockstate;
   1057       1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1058       1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1059       1.22    chopps 
   1060  1.167.4.1      yamt 	if (!device_has_power(sc->sc_dev))
   1061      1.165    dyoung 		return 0;
   1062      1.165    dyoung 
   1063       1.22    chopps 	sockevent = bus_space_read_4(memt, memh, CB_SOCKET_EVENT);
   1064       1.31   mycroft 	bus_space_write_4(memt, memh, CB_SOCKET_EVENT, sockevent);
   1065  1.167.4.1      yamt 	Pcic_read(sc, PCIC_CSC);
   1066       1.31   mycroft 
   1067      1.152    dyoung 	if (sockevent != 0) {
   1068      1.152    dyoung 		aprint_debug("%s: enter sockevent %" PRIx32 "\n", __func__,
   1069      1.152    dyoung 		    sockevent);
   1070      1.152    dyoung 	}
   1071      1.152    dyoung 
   1072  1.167.4.1      yamt 	/* XXX sockevent == CB_SOCKET_EVENT_CSTS|CB_SOCKET_EVENT_POWER
   1073  1.167.4.1      yamt 	 * does occur in the wild.  Check for a _POWER event before
   1074  1.167.4.1      yamt 	 * possibly exiting because of an _CSTS event.
   1075  1.167.4.1      yamt 	 */
   1076  1.167.4.1      yamt 	if (sockevent & CB_SOCKET_EVENT_POWER) {
   1077  1.167.4.1      yamt 		DPRINTF(("Powercycling because of socket event\n"));
   1078  1.167.4.1      yamt 		/* XXX: Does not happen when attaching a 16-bit card */
   1079  1.167.4.4      yamt 		mutex_enter(&sc->sc_pwr_mtx);
   1080  1.167.4.1      yamt 		sc->sc_pwrcycle++;
   1081  1.167.4.4      yamt 		cv_signal(&sc->sc_pwr_cv);
   1082  1.167.4.4      yamt 		mutex_exit(&sc->sc_pwr_mtx);
   1083  1.167.4.1      yamt 	}
   1084  1.167.4.1      yamt 
   1085      1.152    dyoung 	/* Sometimes a change of CSTSCHG# accompanies the first
   1086      1.152    dyoung 	 * interrupt from an Atheros WLAN.  That generates a
   1087      1.152    dyoung 	 * CB_SOCKET_EVENT_CSTS event on the bridge.  The event
   1088      1.152    dyoung 	 * isn't interesting to pccbb(4), so we used to ignore the
   1089      1.152    dyoung 	 * interrupt.  Now, let the child devices try to handle
   1090      1.152    dyoung 	 * the interrupt, instead.  The Atheros NIC produces
   1091      1.152    dyoung 	 * interrupts more reliably, now: used to be that it would
   1092      1.152    dyoung 	 * only interrupt if the driver avoided powering down the
   1093      1.152    dyoung 	 * NIC's cardslot, and then the NIC would only work after
   1094      1.152    dyoung 	 * it was reset a second time.
   1095      1.152    dyoung 	 */
   1096      1.152    dyoung 	if (sockevent == 0 ||
   1097      1.152    dyoung 	    (sockevent & ~(CB_SOCKET_EVENT_POWER|CB_SOCKET_EVENT_CD)) != 0) {
   1098       1.22    chopps 		/* This intr is not for me: it may be for my child devices. */
   1099       1.38      haya 		if (sc->sc_pil_intr_enable) {
   1100       1.38      haya 			return pccbbintr_function(sc);
   1101       1.38      haya 		} else {
   1102       1.38      haya 			return 0;
   1103       1.38      haya 		}
   1104       1.22    chopps 	}
   1105        1.1      haya 
   1106       1.22    chopps 	if (sockevent & CB_SOCKET_EVENT_CD) {
   1107       1.31   mycroft 		sockstate = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1108       1.90   msaitoh 		if (0x00 != (sockstate & CB_SOCKET_STAT_CD)) {
   1109       1.22    chopps 			/* A card should be removed. */
   1110       1.22    chopps 			if (sc->sc_flags & CBB_CARDEXIST) {
   1111      1.164    dyoung 				DPRINTF(("%s: 0x%08x",
   1112  1.167.4.1      yamt 				    device_xname(sc->sc_dev), sockevent));
   1113       1.22    chopps 				DPRINTF((" card removed, 0x%08x\n", sockstate));
   1114       1.22    chopps 				sc->sc_flags &= ~CBB_CARDEXIST;
   1115  1.167.4.3      yamt 				if ((csc = sc->sc_csc) == NULL)
   1116  1.167.4.3      yamt 					;
   1117  1.167.4.3      yamt 				else if (csc->sc_status &
   1118       1.33     enami 				    CARDSLOT_STATUS_CARD_16) {
   1119  1.167.4.3      yamt 					cardslot_event_throw(csc,
   1120       1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_16);
   1121  1.167.4.3      yamt 				} else if (csc->sc_status &
   1122       1.33     enami 				    CARDSLOT_STATUS_CARD_CB) {
   1123       1.22    chopps 					/* Cardbus intr removed */
   1124  1.167.4.3      yamt 					cardslot_event_throw(csc,
   1125       1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_CB);
   1126       1.22    chopps 				}
   1127       1.74      haya 			} else if (sc->sc_flags & CBB_INSERTING) {
   1128       1.74      haya 				sc->sc_flags &= ~CBB_INSERTING;
   1129       1.74      haya 				callout_stop(&sc->sc_insert_ch);
   1130       1.22    chopps 			}
   1131       1.34     enami 		} else if (0x00 == (sockstate & CB_SOCKET_STAT_CD) &&
   1132       1.34     enami 		    /*
   1133       1.34     enami 		     * The pccbbintr may called from powerdown hook when
   1134       1.34     enami 		     * the system resumed, to detect the card
   1135       1.34     enami 		     * insertion/removal during suspension.
   1136       1.34     enami 		     */
   1137       1.34     enami 		    (sc->sc_flags & CBB_CARDEXIST) == 0) {
   1138       1.22    chopps 			if (sc->sc_flags & CBB_INSERTING) {
   1139       1.37   thorpej 				callout_stop(&sc->sc_insert_ch);
   1140       1.22    chopps 			}
   1141  1.167.4.4      yamt 			callout_schedule(&sc->sc_insert_ch, mstohz(200));
   1142       1.22    chopps 			sc->sc_flags |= CBB_INSERTING;
   1143       1.22    chopps 		}
   1144       1.22    chopps 	}
   1145        1.1      haya 
   1146       1.33     enami 	return (1);
   1147        1.1      haya }
   1148        1.1      haya 
   1149       1.21      haya /*
   1150       1.21      haya  * static int pccbbintr_function(struct pccbb_softc *sc)
   1151       1.21      haya  *
   1152       1.21      haya  *    This function calls each interrupt handler registered at the
   1153       1.32     enami  *    bridge.  The interrupt handlers are called in registered order.
   1154       1.21      haya  */
   1155       1.21      haya static int
   1156      1.143    dyoung pccbbintr_function(struct pccbb_softc *sc)
   1157       1.21      haya {
   1158       1.22    chopps 	int retval = 0, val;
   1159       1.22    chopps 	struct pccbb_intrhand_list *pil;
   1160      1.138      yamt 	int s;
   1161       1.21      haya 
   1162      1.159    dyoung 	LIST_FOREACH(pil, &sc->sc_pil, pil_next) {
   1163      1.138      yamt 		s = splraiseipl(pil->pil_icookie);
   1164       1.41      haya 		val = (*pil->pil_func)(pil->pil_arg);
   1165      1.138      yamt 		splx(s);
   1166       1.41      haya 
   1167       1.22    chopps 		retval = retval == 1 ? 1 :
   1168       1.22    chopps 		    retval == 0 ? val : val != 0 ? val : retval;
   1169       1.22    chopps 	}
   1170       1.21      haya 
   1171       1.22    chopps 	return retval;
   1172       1.21      haya }
   1173       1.21      haya 
   1174        1.1      haya static void
   1175      1.143    dyoung pci113x_insert(void *arg)
   1176        1.1      haya {
   1177  1.167.4.1      yamt 	struct pccbb_softc *sc = arg;
   1178  1.167.4.3      yamt 	struct cardslot_softc *csc;
   1179       1.22    chopps 	u_int32_t sockevent, sockstate;
   1180       1.74      haya 
   1181       1.74      haya 	if (!(sc->sc_flags & CBB_INSERTING)) {
   1182       1.74      haya 		/* We add a card only under inserting state. */
   1183       1.74      haya 		return;
   1184       1.74      haya 	}
   1185       1.74      haya 	sc->sc_flags &= ~CBB_INSERTING;
   1186        1.1      haya 
   1187       1.22    chopps 	sockevent = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1188       1.22    chopps 	    CB_SOCKET_EVENT);
   1189       1.22    chopps 	sockstate = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1190       1.22    chopps 	    CB_SOCKET_STAT);
   1191       1.22    chopps 
   1192       1.22    chopps 	if (0 == (sockstate & CB_SOCKET_STAT_CD)) {	/* card exist */
   1193  1.167.4.1      yamt 		DPRINTF(("%s: 0x%08x", device_xname(sc->sc_dev), sockevent));
   1194       1.22    chopps 		DPRINTF((" card inserted, 0x%08x\n", sockstate));
   1195       1.22    chopps 		sc->sc_flags |= CBB_CARDEXIST;
   1196       1.32     enami 		/* call pccard interrupt handler here */
   1197  1.167.4.3      yamt 		if ((csc = sc->sc_csc) == NULL)
   1198  1.167.4.3      yamt 			;
   1199  1.167.4.3      yamt 		else if (sockstate & CB_SOCKET_STAT_16BIT) {
   1200       1.22    chopps 			/* 16-bit card found */
   1201  1.167.4.3      yamt 			cardslot_event_throw(csc, CARDSLOT_EVENT_INSERTION_16);
   1202       1.22    chopps 		} else if (sockstate & CB_SOCKET_STAT_CB) {
   1203       1.32     enami 			/* cardbus card found */
   1204  1.167.4.3      yamt 			cardslot_event_throw(csc, CARDSLOT_EVENT_INSERTION_CB);
   1205       1.22    chopps 		} else {
   1206       1.22    chopps 			/* who are you? */
   1207       1.22    chopps 		}
   1208       1.22    chopps 	} else {
   1209  1.167.4.4      yamt 		callout_schedule(&sc->sc_insert_ch, mstohz(100));
   1210       1.22    chopps 	}
   1211        1.1      haya }
   1212        1.1      haya 
   1213        1.1      haya #define PCCBB_PCMCIA_OFFSET 0x800
   1214        1.1      haya static u_int8_t
   1215  1.167.4.1      yamt pccbb_pcmcia_read(struct pccbb_softc *sc, int reg)
   1216        1.1      haya {
   1217  1.167.4.1      yamt 	bus_space_barrier(sc->sc_base_memt, sc->sc_base_memh,
   1218       1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_READ);
   1219       1.48      haya 
   1220  1.167.4.1      yamt 	return bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
   1221       1.22    chopps 	    PCCBB_PCMCIA_OFFSET + reg);
   1222        1.1      haya }
   1223        1.1      haya 
   1224        1.1      haya static void
   1225  1.167.4.1      yamt pccbb_pcmcia_write(struct pccbb_softc *sc, int reg, u_int8_t val)
   1226        1.1      haya {
   1227  1.167.4.1      yamt 	bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
   1228  1.167.4.1      yamt 			  PCCBB_PCMCIA_OFFSET + reg, val);
   1229       1.48      haya 
   1230  1.167.4.1      yamt 	bus_space_barrier(sc->sc_base_memt, sc->sc_base_memh,
   1231       1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_WRITE);
   1232        1.1      haya }
   1233        1.1      haya 
   1234        1.4      haya /*
   1235        1.4      haya  * STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int)
   1236        1.4      haya  */
   1237        1.1      haya STATIC int
   1238      1.143    dyoung pccbb_ctrl(cardbus_chipset_tag_t ct, int command)
   1239        1.1      haya {
   1240       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1241        1.1      haya 
   1242       1.22    chopps 	switch (command) {
   1243       1.22    chopps 	case CARDBUS_CD:
   1244       1.22    chopps 		if (2 == pccbb_detect_card(sc)) {
   1245       1.22    chopps 			int retval = 0;
   1246       1.22    chopps 			int status = cb_detect_voltage(sc);
   1247       1.22    chopps 			if (PCCARD_VCC_5V & status) {
   1248       1.22    chopps 				retval |= CARDBUS_5V_CARD;
   1249       1.22    chopps 			}
   1250       1.22    chopps 			if (PCCARD_VCC_3V & status) {
   1251       1.22    chopps 				retval |= CARDBUS_3V_CARD;
   1252       1.22    chopps 			}
   1253       1.22    chopps 			if (PCCARD_VCC_XV & status) {
   1254       1.22    chopps 				retval |= CARDBUS_XV_CARD;
   1255       1.22    chopps 			}
   1256       1.22    chopps 			if (PCCARD_VCC_YV & status) {
   1257       1.22    chopps 				retval |= CARDBUS_YV_CARD;
   1258       1.22    chopps 			}
   1259       1.22    chopps 			return retval;
   1260       1.22    chopps 		} else {
   1261       1.22    chopps 			return 0;
   1262       1.22    chopps 		}
   1263       1.22    chopps 	case CARDBUS_RESET:
   1264       1.22    chopps 		return cb_reset(sc);
   1265       1.22    chopps 	case CARDBUS_IO_ENABLE:       /* fallthrough */
   1266       1.22    chopps 	case CARDBUS_IO_DISABLE:      /* fallthrough */
   1267       1.22    chopps 	case CARDBUS_MEM_ENABLE:      /* fallthrough */
   1268       1.22    chopps 	case CARDBUS_MEM_DISABLE:     /* fallthrough */
   1269       1.22    chopps 	case CARDBUS_BM_ENABLE:       /* fallthrough */
   1270       1.22    chopps 	case CARDBUS_BM_DISABLE:      /* fallthrough */
   1271       1.69      haya 		/* XXX: I think we don't need to call this function below. */
   1272       1.22    chopps 		return pccbb_cardenable(sc, command);
   1273       1.22    chopps 	}
   1274        1.1      haya 
   1275       1.22    chopps 	return 0;
   1276        1.1      haya }
   1277        1.1      haya 
   1278      1.160    dyoung STATIC int
   1279      1.160    dyoung pccbb_power_ct(cardbus_chipset_tag_t ct, int command)
   1280      1.160    dyoung {
   1281      1.160    dyoung 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1282      1.160    dyoung 
   1283      1.160    dyoung 	return pccbb_power(sc, command);
   1284      1.160    dyoung }
   1285      1.160    dyoung 
   1286        1.4      haya /*
   1287        1.4      haya  * STATIC int pccbb_power(cardbus_chipset_tag_t, int)
   1288        1.4      haya  *   This function returns true when it succeeds and returns false when
   1289        1.4      haya  *   it fails.
   1290        1.4      haya  */
   1291        1.1      haya STATIC int
   1292      1.160    dyoung pccbb_power(struct pccbb_softc *sc, int command)
   1293        1.1      haya {
   1294      1.144    dyoung 	u_int32_t status, osock_ctrl, sock_ctrl, reg_ctrl;
   1295       1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1296       1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1297  1.167.4.4      yamt 	int on = 0, pwrcycle, times;
   1298      1.144    dyoung 	struct timeval before, after, diff;
   1299       1.22    chopps 
   1300       1.95  christos 	DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
   1301       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" :
   1302       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" :
   1303       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" :
   1304       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" :
   1305       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" :
   1306       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" :
   1307       1.22    chopps 	    "UNKNOWN",
   1308       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" :
   1309       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" :
   1310       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" :
   1311       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" :
   1312       1.22    chopps 	    "UNKNOWN", command));
   1313       1.22    chopps 
   1314       1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1315      1.144    dyoung 	osock_ctrl = sock_ctrl = bus_space_read_4(memt, memh, CB_SOCKET_CTRL);
   1316       1.22    chopps 
   1317       1.22    chopps 	switch (command & CARDBUS_VCCMASK) {
   1318       1.22    chopps 	case CARDBUS_VCC_UC:
   1319       1.22    chopps 		break;
   1320       1.22    chopps 	case CARDBUS_VCC_5V:
   1321      1.111   mycroft 		on++;
   1322       1.22    chopps 		if (CB_SOCKET_STAT_5VCARD & status) {	/* check 5 V card */
   1323       1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1324       1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_5V;
   1325       1.22    chopps 		} else {
   1326  1.167.4.1      yamt 			aprint_error_dev(sc->sc_dev,
   1327      1.164    dyoung 			    "BAD voltage request: no 5 V card\n");
   1328       1.91    briggs 			return 0;
   1329       1.22    chopps 		}
   1330       1.22    chopps 		break;
   1331       1.22    chopps 	case CARDBUS_VCC_3V:
   1332      1.111   mycroft 		on++;
   1333       1.22    chopps 		if (CB_SOCKET_STAT_3VCARD & status) {
   1334       1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1335       1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_3V;
   1336       1.22    chopps 		} else {
   1337  1.167.4.1      yamt 			aprint_error_dev(sc->sc_dev,
   1338      1.164    dyoung 			    "BAD voltage request: no 3.3 V card\n");
   1339       1.91    briggs 			return 0;
   1340       1.22    chopps 		}
   1341       1.22    chopps 		break;
   1342       1.22    chopps 	case CARDBUS_VCC_0V:
   1343       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1344       1.22    chopps 		break;
   1345       1.22    chopps 	default:
   1346       1.22    chopps 		return 0;	       /* power NEVER changed */
   1347       1.22    chopps 	}
   1348        1.1      haya 
   1349       1.22    chopps 	switch (command & CARDBUS_VPPMASK) {
   1350       1.22    chopps 	case CARDBUS_VPP_UC:
   1351       1.22    chopps 		break;
   1352       1.22    chopps 	case CARDBUS_VPP_0V:
   1353       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1354       1.22    chopps 		break;
   1355       1.22    chopps 	case CARDBUS_VPP_VCC:
   1356       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1357       1.22    chopps 		sock_ctrl |= ((sock_ctrl >> 4) & 0x07);
   1358       1.22    chopps 		break;
   1359       1.22    chopps 	case CARDBUS_VPP_12V:
   1360       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1361       1.22    chopps 		sock_ctrl |= CB_SOCKET_CTRL_VPP_12V;
   1362       1.22    chopps 		break;
   1363       1.22    chopps 	}
   1364  1.167.4.1      yamt 	aprint_debug_dev(sc->sc_dev, "osock_ctrl %#" PRIx32
   1365      1.164    dyoung 	    " sock_ctrl %#" PRIx32 "\n", osock_ctrl, sock_ctrl);
   1366      1.111   mycroft 
   1367      1.144    dyoung 	microtime(&before);
   1368  1.167.4.4      yamt 	mutex_enter(&sc->sc_pwr_mtx);
   1369  1.167.4.4      yamt 	pwrcycle = sc->sc_pwrcycle;
   1370  1.167.4.4      yamt 
   1371       1.22    chopps 	bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1372      1.111   mycroft 
   1373      1.144    dyoung 	/*
   1374      1.144    dyoung 	 * Wait as long as 200ms for a power-cycle interrupt.  If
   1375      1.144    dyoung 	 * interrupts are enabled, but the socket has already
   1376      1.144    dyoung 	 * changed to the desired status, keep waiting for the
   1377      1.144    dyoung 	 * interrupt.  "Consuming" the interrupt in this way keeps
   1378      1.144    dyoung 	 * the interrupt from prematurely waking some subsequent
   1379      1.144    dyoung 	 * pccbb_power call.
   1380      1.144    dyoung 	 *
   1381      1.144    dyoung 	 * XXX Not every bridge interrupts on the ->OFF transition.
   1382      1.144    dyoung 	 * XXX That's ok, we will time-out after 200ms.
   1383      1.144    dyoung 	 *
   1384      1.144    dyoung 	 * XXX The power cycle event will never happen when attaching
   1385      1.144    dyoung 	 * XXX a 16-bit card.  That's ok, we will time-out after
   1386      1.144    dyoung 	 * XXX 200ms.
   1387      1.144    dyoung 	 */
   1388      1.144    dyoung 	for (times = 5; --times >= 0; ) {
   1389      1.144    dyoung 		if (cold)
   1390      1.144    dyoung 			DELAY(40 * 1000);
   1391      1.144    dyoung 		else {
   1392  1.167.4.4      yamt 			(void)cv_timedwait(&sc->sc_pwr_cv, &sc->sc_pwr_mtx,
   1393  1.167.4.4      yamt 			    mstohz(40));
   1394      1.144    dyoung 			if (pwrcycle == sc->sc_pwrcycle)
   1395      1.144    dyoung 				continue;
   1396      1.118  christos 		}
   1397      1.144    dyoung 		status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1398      1.144    dyoung 		if ((status & CB_SOCKET_STAT_PWRCYCLE) != 0 && on)
   1399      1.144    dyoung 			break;
   1400      1.144    dyoung 		if ((status & CB_SOCKET_STAT_PWRCYCLE) == 0 && !on)
   1401      1.144    dyoung 			break;
   1402      1.144    dyoung 	}
   1403  1.167.4.4      yamt 	mutex_exit(&sc->sc_pwr_mtx);
   1404      1.144    dyoung 	microtime(&after);
   1405      1.144    dyoung 	timersub(&after, &before, &diff);
   1406  1.167.4.1      yamt 	aprint_debug_dev(sc->sc_dev, "wait took%s %lld.%06lds\n",
   1407  1.167.4.1      yamt 	    (on && times < 0) ? " too long" : "", (long long)diff.tv_sec,
   1408  1.167.4.1      yamt 	    (long)diff.tv_usec);
   1409      1.133  christos 
   1410      1.144    dyoung 	/*
   1411      1.144    dyoung 	 * Ok, wait a bit longer for things to settle.
   1412      1.144    dyoung 	 */
   1413      1.144    dyoung 	if (on && sc->sc_chipset == CB_TOPIC95B)
   1414      1.144    dyoung 		delay_ms(100, sc);
   1415      1.111   mycroft 
   1416       1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1417        1.1      haya 
   1418      1.132  christos 	if (on && sc->sc_chipset != CB_TOPIC95B) {
   1419      1.111   mycroft 		if ((status & CB_SOCKET_STAT_PWRCYCLE) == 0)
   1420  1.167.4.1      yamt 			aprint_error_dev(sc->sc_dev, "power on failed?\n");
   1421      1.111   mycroft 	}
   1422      1.111   mycroft 
   1423       1.22    chopps 	if (status & CB_SOCKET_STAT_BADVCC) {	/* bad Vcc request */
   1424  1.167.4.1      yamt 		aprint_error_dev(sc->sc_dev,
   1425      1.164    dyoung 		    "bad Vcc request. sock_ctrl 0x%x, sock_status 0x%x\n",
   1426      1.164    dyoung 		    sock_ctrl, status);
   1427  1.167.4.1      yamt 		aprint_error_dev(sc->sc_dev, "disabling socket\n");
   1428      1.104   mycroft 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1429      1.104   mycroft 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1430      1.104   mycroft 		bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1431      1.111   mycroft 		status &= ~CB_SOCKET_STAT_BADVCC;
   1432      1.145  christos 		bus_space_write_4(memt, memh, CB_SOCKET_FORCE, status);
   1433      1.104   mycroft 		printf("new status 0x%x\n", bus_space_read_4(memt, memh,
   1434      1.104   mycroft 		    CB_SOCKET_STAT));
   1435       1.22    chopps 		return 0;
   1436       1.77   mycroft 	}
   1437       1.77   mycroft 
   1438       1.77   mycroft 	if (sc->sc_chipset == CB_TOPIC97) {
   1439       1.77   mycroft 		reg_ctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL);
   1440       1.77   mycroft 		reg_ctrl &= ~TOPIC97_REG_CTRL_TESTMODE;
   1441       1.77   mycroft 		if ((command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V)
   1442       1.77   mycroft 			reg_ctrl &= ~TOPIC97_REG_CTRL_CLKRUN_ENA;
   1443       1.77   mycroft 		else
   1444       1.77   mycroft 			reg_ctrl |= TOPIC97_REG_CTRL_CLKRUN_ENA;
   1445       1.77   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL, reg_ctrl);
   1446       1.22    chopps 	}
   1447       1.48      haya 
   1448       1.22    chopps 	return 1;		       /* power changed correctly */
   1449        1.1      haya }
   1450        1.1      haya 
   1451        1.4      haya /*
   1452        1.4      haya  * static int pccbb_detect_card(struct pccbb_softc *sc)
   1453        1.4      haya  *   return value:  0 if no card exists.
   1454        1.4      haya  *                  1 if 16-bit card exists.
   1455        1.4      haya  *                  2 if cardbus card exists.
   1456        1.4      haya  */
   1457        1.1      haya static int
   1458      1.143    dyoung pccbb_detect_card(struct pccbb_softc *sc)
   1459        1.1      haya {
   1460       1.22    chopps 	bus_space_handle_t base_memh = sc->sc_base_memh;
   1461       1.22    chopps 	bus_space_tag_t base_memt = sc->sc_base_memt;
   1462       1.22    chopps 	u_int32_t sockstat =
   1463       1.22    chopps 	    bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
   1464       1.22    chopps 	int retval = 0;
   1465       1.22    chopps 
   1466       1.22    chopps 	/* CD1 and CD2 asserted */
   1467       1.22    chopps 	if (0x00 == (sockstat & CB_SOCKET_STAT_CD)) {
   1468       1.22    chopps 		/* card must be present */
   1469       1.22    chopps 		if (!(CB_SOCKET_STAT_NOTCARD & sockstat)) {
   1470       1.22    chopps 			/* NOTACARD DEASSERTED */
   1471       1.22    chopps 			if (CB_SOCKET_STAT_CB & sockstat) {
   1472       1.22    chopps 				/* CardBus mode */
   1473       1.22    chopps 				retval = 2;
   1474       1.22    chopps 			} else if (CB_SOCKET_STAT_16BIT & sockstat) {
   1475       1.22    chopps 				/* 16-bit mode */
   1476       1.22    chopps 				retval = 1;
   1477       1.22    chopps 			}
   1478       1.22    chopps 		}
   1479       1.22    chopps 	}
   1480       1.22    chopps 	return retval;
   1481        1.1      haya }
   1482        1.1      haya 
   1483        1.4      haya /*
   1484        1.4      haya  * STATIC int cb_reset(struct pccbb_softc *sc)
   1485        1.4      haya  *   This function resets CardBus card.
   1486        1.4      haya  */
   1487        1.1      haya STATIC int
   1488      1.143    dyoung cb_reset(struct pccbb_softc *sc)
   1489        1.1      haya {
   1490      1.117     perry 	/*
   1491      1.117     perry 	 * Reset Assert at least 20 ms
   1492       1.22    chopps 	 * Some machines request longer duration.
   1493       1.22    chopps 	 */
   1494       1.22    chopps 	int reset_duration =
   1495      1.136     itohy 	    (sc->sc_chipset == CB_RX5C47X ? 400 : 50);
   1496      1.146    dyoung 	u_int32_t bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG);
   1497      1.153    dyoung 	aprint_debug("%s: enter bcr %" PRIx32 "\n", __func__, bcr);
   1498       1.22    chopps 
   1499       1.40      haya 	/* Reset bit Assert (bit 6 at 0x3E) */
   1500      1.153    dyoung 	bcr |= PCI_BRIDGE_CONTROL_SECBR << PCI_BRIDGE_CONTROL_SHIFT;
   1501      1.146    dyoung 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG, bcr);
   1502      1.153    dyoung 	aprint_debug("%s: wrote bcr %" PRIx32 "\n", __func__, bcr);
   1503      1.142    dyoung 	delay_ms(reset_duration, sc);
   1504       1.22    chopps 
   1505       1.22    chopps 	if (CBB_CARDEXIST & sc->sc_flags) {	/* A card exists.  Reset it! */
   1506       1.40      haya 		/* Reset bit Deassert (bit 6 at 0x3E) */
   1507      1.153    dyoung 		bcr &= ~(PCI_BRIDGE_CONTROL_SECBR << PCI_BRIDGE_CONTROL_SHIFT);
   1508      1.153    dyoung 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG,
   1509      1.153    dyoung 		    bcr);
   1510      1.153    dyoung 		aprint_debug("%s: wrote bcr %" PRIx32 "\n", __func__, bcr);
   1511      1.142    dyoung 		delay_ms(reset_duration, sc);
   1512      1.153    dyoung 		aprint_debug("%s: end of delay\n", __func__);
   1513       1.22    chopps 	}
   1514       1.22    chopps 	/* No card found on the slot. Keep Reset. */
   1515       1.22    chopps 	return 1;
   1516        1.1      haya }
   1517        1.1      haya 
   1518        1.4      haya /*
   1519        1.4      haya  * STATIC int cb_detect_voltage(struct pccbb_softc *sc)
   1520        1.4      haya  *  This function detect card Voltage.
   1521        1.4      haya  */
   1522        1.1      haya STATIC int
   1523      1.143    dyoung cb_detect_voltage(struct pccbb_softc *sc)
   1524        1.1      haya {
   1525       1.22    chopps 	u_int32_t psr;		       /* socket present-state reg */
   1526       1.22    chopps 	bus_space_tag_t iot = sc->sc_base_memt;
   1527       1.22    chopps 	bus_space_handle_t ioh = sc->sc_base_memh;
   1528       1.22    chopps 	int vol = PCCARD_VCC_UKN;      /* set 0 */
   1529       1.22    chopps 
   1530       1.22    chopps 	psr = bus_space_read_4(iot, ioh, CB_SOCKET_STAT);
   1531        1.1      haya 
   1532       1.22    chopps 	if (0x400u & psr) {
   1533       1.22    chopps 		vol |= PCCARD_VCC_5V;
   1534       1.22    chopps 	}
   1535       1.22    chopps 	if (0x800u & psr) {
   1536       1.22    chopps 		vol |= PCCARD_VCC_3V;
   1537       1.22    chopps 	}
   1538        1.1      haya 
   1539       1.22    chopps 	return vol;
   1540        1.1      haya }
   1541        1.1      haya 
   1542        1.1      haya STATIC int
   1543      1.137  christos cbbprint(void *aux, const char *pcic)
   1544        1.1      haya {
   1545      1.135  christos #if 0
   1546      1.135  christos 	struct cbslot_attach_args *cba = aux;
   1547        1.1      haya 
   1548      1.135  christos 	if (cba->cba_slot >= 0) {
   1549      1.135  christos 		aprint_normal(" slot %d", cba->cba_slot);
   1550      1.135  christos 	}
   1551      1.135  christos #endif
   1552       1.22    chopps 	return UNCONF;
   1553        1.1      haya }
   1554        1.1      haya 
   1555        1.4      haya /*
   1556        1.4      haya  * STATIC int pccbb_cardenable(struct pccbb_softc *sc, int function)
   1557        1.4      haya  *   This function enables and disables the card
   1558        1.4      haya  */
   1559        1.1      haya STATIC int
   1560      1.143    dyoung pccbb_cardenable(struct pccbb_softc *sc, int function)
   1561        1.1      haya {
   1562       1.22    chopps 	u_int32_t command =
   1563       1.22    chopps 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
   1564        1.1      haya 
   1565       1.22    chopps 	DPRINTF(("pccbb_cardenable:"));
   1566       1.22    chopps 	switch (function) {
   1567       1.22    chopps 	case CARDBUS_IO_ENABLE:
   1568       1.22    chopps 		command |= PCI_COMMAND_IO_ENABLE;
   1569       1.22    chopps 		break;
   1570       1.22    chopps 	case CARDBUS_IO_DISABLE:
   1571       1.22    chopps 		command &= ~PCI_COMMAND_IO_ENABLE;
   1572       1.22    chopps 		break;
   1573       1.22    chopps 	case CARDBUS_MEM_ENABLE:
   1574       1.22    chopps 		command |= PCI_COMMAND_MEM_ENABLE;
   1575       1.22    chopps 		break;
   1576       1.22    chopps 	case CARDBUS_MEM_DISABLE:
   1577       1.22    chopps 		command &= ~PCI_COMMAND_MEM_ENABLE;
   1578       1.22    chopps 		break;
   1579       1.22    chopps 	case CARDBUS_BM_ENABLE:
   1580       1.22    chopps 		command |= PCI_COMMAND_MASTER_ENABLE;
   1581       1.22    chopps 		break;
   1582       1.22    chopps 	case CARDBUS_BM_DISABLE:
   1583       1.22    chopps 		command &= ~PCI_COMMAND_MASTER_ENABLE;
   1584       1.22    chopps 		break;
   1585       1.22    chopps 	default:
   1586       1.22    chopps 		return 0;
   1587       1.22    chopps 	}
   1588        1.1      haya 
   1589       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
   1590       1.22    chopps 	DPRINTF((" command reg 0x%x\n", command));
   1591       1.22    chopps 	return 1;
   1592        1.1      haya }
   1593        1.1      haya 
   1594        1.1      haya #if !rbus
   1595        1.1      haya static int
   1596      1.143    dyoung pccbb_io_open(cardbus_chipset_tag_t ct, int win, uint32_t start, uint32_t end)
   1597       1.22    chopps {
   1598       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1599       1.22    chopps 	int basereg;
   1600       1.22    chopps 	int limitreg;
   1601        1.1      haya 
   1602       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1603        1.1      haya #if defined DIAGNOSTIC
   1604       1.22    chopps 		printf("cardbus_io_open: window out of range %d\n", win);
   1605        1.1      haya #endif
   1606       1.22    chopps 		return 0;
   1607       1.22    chopps 	}
   1608        1.1      haya 
   1609      1.161    dyoung 	basereg = win * 8 + PCI_CB_IOBASE0;
   1610      1.161    dyoung 	limitreg = win * 8 + PCI_CB_IOLIMIT0;
   1611        1.1      haya 
   1612       1.22    chopps 	DPRINTF(("pccbb_io_open: 0x%x[0x%x] - 0x%x[0x%x]\n",
   1613       1.22    chopps 	    start, basereg, end, limitreg));
   1614        1.1      haya 
   1615       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1616       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1617       1.22    chopps 	return 1;
   1618        1.1      haya }
   1619       1.22    chopps 
   1620        1.4      haya /*
   1621        1.4      haya  * int pccbb_io_close(cardbus_chipset_tag_t, int)
   1622        1.4      haya  */
   1623        1.1      haya static int
   1624      1.143    dyoung pccbb_io_close(cardbus_chipset_tag_t ct, int win)
   1625        1.1      haya {
   1626       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1627       1.22    chopps 	int basereg;
   1628       1.22    chopps 	int limitreg;
   1629        1.1      haya 
   1630       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1631        1.1      haya #if defined DIAGNOSTIC
   1632       1.22    chopps 		printf("cardbus_io_close: window out of range %d\n", win);
   1633        1.1      haya #endif
   1634       1.22    chopps 		return 0;
   1635       1.22    chopps 	}
   1636        1.1      haya 
   1637      1.161    dyoung 	basereg = win * 8 + PCI_CB_IOBASE0;
   1638      1.161    dyoung 	limitreg = win * 8 + PCI_CB_IOLIMIT0;
   1639        1.1      haya 
   1640       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1641       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1642       1.22    chopps 	return 1;
   1643        1.1      haya }
   1644        1.1      haya 
   1645        1.1      haya static int
   1646      1.143    dyoung pccbb_mem_open(cardbus_chipset_tag_t ct, int win, uint32_t start, uint32_t end)
   1647       1.22    chopps {
   1648       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1649       1.22    chopps 	int basereg;
   1650       1.22    chopps 	int limitreg;
   1651        1.1      haya 
   1652       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1653        1.1      haya #if defined DIAGNOSTIC
   1654       1.22    chopps 		printf("cardbus_mem_open: window out of range %d\n", win);
   1655        1.1      haya #endif
   1656       1.22    chopps 		return 0;
   1657       1.22    chopps 	}
   1658        1.1      haya 
   1659      1.161    dyoung 	basereg = win * 8 + PCI_CB_MEMBASE0;
   1660      1.161    dyoung 	limitreg = win * 8 + PCI_CB_MEMLIMIT0;
   1661        1.1      haya 
   1662       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1663       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1664       1.22    chopps 	return 1;
   1665        1.1      haya }
   1666        1.1      haya 
   1667        1.1      haya static int
   1668      1.143    dyoung pccbb_mem_close(cardbus_chipset_tag_t ct, int win)
   1669        1.1      haya {
   1670       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1671       1.22    chopps 	int basereg;
   1672       1.22    chopps 	int limitreg;
   1673        1.1      haya 
   1674       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1675        1.1      haya #if defined DIAGNOSTIC
   1676       1.22    chopps 		printf("cardbus_mem_close: window out of range %d\n", win);
   1677        1.1      haya #endif
   1678       1.22    chopps 		return 0;
   1679       1.22    chopps 	}
   1680        1.1      haya 
   1681      1.161    dyoung 	basereg = win * 8 + PCI_CB_MEMBASE0;
   1682      1.161    dyoung 	limitreg = win * 8 + PCI_CB_MEMLIMIT0;
   1683        1.1      haya 
   1684       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1685       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1686       1.22    chopps 	return 1;
   1687        1.1      haya }
   1688        1.1      haya #endif
   1689        1.1      haya 
   1690       1.21      haya /*
   1691       1.26      haya  * static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t ct,
   1692       1.26      haya  *					int irq,
   1693       1.26      haya  *					int level,
   1694      1.116     perry  *					int (* func)(void *),
   1695       1.26      haya  *					void *arg)
   1696       1.26      haya  *
   1697       1.26      haya  *   This function registers an interrupt handler at the bridge, in
   1698       1.32     enami  *   order not to call the interrupt handlers of child devices when
   1699       1.32     enami  *   a card-deletion interrupt occurs.
   1700       1.26      haya  *
   1701       1.26      haya  *   The arguments irq and level are not used.
   1702       1.26      haya  */
   1703       1.26      haya static void *
   1704  1.167.4.1      yamt pccbb_cb_intr_establish(cardbus_chipset_tag_t ct, cardbus_intr_line_t irq,
   1705  1.167.4.1      yamt     int level, int (*func)(void *), void *arg)
   1706       1.26      haya {
   1707       1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1708       1.26      haya 
   1709       1.26      haya 	return pccbb_intr_establish(sc, irq, level, func, arg);
   1710       1.26      haya }
   1711       1.26      haya 
   1712       1.26      haya 
   1713       1.26      haya /*
   1714       1.26      haya  * static void *pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct,
   1715       1.26      haya  *					   void *ih)
   1716       1.26      haya  *
   1717       1.26      haya  *   This function removes an interrupt handler pointed by ih.
   1718       1.26      haya  */
   1719       1.26      haya static void
   1720      1.143    dyoung pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct, void *ih)
   1721       1.26      haya {
   1722       1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1723       1.26      haya 
   1724       1.26      haya 	pccbb_intr_disestablish(sc, ih);
   1725       1.26      haya }
   1726       1.26      haya 
   1727       1.26      haya 
   1728       1.65       mcr void
   1729      1.143    dyoung pccbb_intr_route(struct pccbb_softc *sc)
   1730       1.65       mcr {
   1731      1.143    dyoung 	pcireg_t bcr, cbctrl;
   1732       1.65       mcr 
   1733      1.143    dyoung 	/* initialize bridge intr routing */
   1734      1.146    dyoung 	bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG);
   1735      1.143    dyoung 	bcr &= ~CB_BCR_INTR_IREQ_ENABLE;
   1736      1.146    dyoung 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG, bcr);
   1737      1.143    dyoung 
   1738      1.143    dyoung 	switch (sc->sc_chipset) {
   1739      1.143    dyoung 	case CB_TI113X:
   1740      1.143    dyoung 		cbctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1741      1.143    dyoung 		/* functional intr enabled */
   1742      1.143    dyoung 		cbctrl |= PCI113X_CBCTRL_PCI_INTR;
   1743      1.143    dyoung 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, cbctrl);
   1744      1.143    dyoung 		break;
   1745      1.143    dyoung 	default:
   1746      1.143    dyoung 		break;
   1747      1.143    dyoung 	}
   1748       1.65       mcr }
   1749       1.65       mcr 
   1750       1.26      haya /*
   1751       1.26      haya  * static void *pccbb_intr_establish(struct pccbb_softc *sc,
   1752       1.21      haya  *				     int irq,
   1753       1.21      haya  *				     int level,
   1754      1.116     perry  *				     int (* func)(void *),
   1755       1.21      haya  *				     void *arg)
   1756       1.21      haya  *
   1757       1.21      haya  *   This function registers an interrupt handler at the bridge, in
   1758       1.32     enami  *   order not to call the interrupt handlers of child devices when
   1759       1.32     enami  *   a card-deletion interrupt occurs.
   1760       1.21      haya  *
   1761       1.41      haya  *   The arguments irq is not used because pccbb selects intr vector.
   1762       1.21      haya  */
   1763        1.1      haya static void *
   1764  1.167.4.1      yamt pccbb_intr_establish(struct pccbb_softc *sc, cardbus_intr_line_t irq,
   1765  1.167.4.1      yamt     int level, int (*func)(void *), void *arg)
   1766       1.22    chopps {
   1767       1.22    chopps 	struct pccbb_intrhand_list *pil, *newpil;
   1768       1.22    chopps 
   1769       1.81      onoe 	DPRINTF(("pccbb_intr_establish start. %p\n", LIST_FIRST(&sc->sc_pil)));
   1770       1.26      haya 
   1771       1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1772       1.80      haya 		pccbb_intr_route(sc);
   1773       1.22    chopps 	}
   1774       1.22    chopps 
   1775      1.117     perry 	/*
   1776       1.32     enami 	 * Allocate a room for interrupt handler structure.
   1777       1.22    chopps 	 */
   1778       1.22    chopps 	if (NULL == (newpil =
   1779       1.22    chopps 	    (struct pccbb_intrhand_list *)malloc(sizeof(struct
   1780       1.22    chopps 	    pccbb_intrhand_list), M_DEVBUF, M_WAITOK))) {
   1781       1.22    chopps 		return NULL;
   1782       1.22    chopps 	}
   1783       1.21      haya 
   1784       1.22    chopps 	newpil->pil_func = func;
   1785       1.22    chopps 	newpil->pil_arg = arg;
   1786      1.138      yamt 	newpil->pil_icookie = makeiplcookie(level);
   1787       1.21      haya 
   1788       1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1789       1.80      haya 		LIST_INSERT_HEAD(&sc->sc_pil, newpil, pil_next);
   1790       1.22    chopps 	} else {
   1791       1.80      haya 		for (pil = LIST_FIRST(&sc->sc_pil);
   1792       1.80      haya 		     LIST_NEXT(pil, pil_next) != NULL;
   1793       1.80      haya 		     pil = LIST_NEXT(pil, pil_next));
   1794       1.80      haya 		LIST_INSERT_AFTER(pil, newpil, pil_next);
   1795       1.21      haya 	}
   1796        1.1      haya 
   1797       1.81      onoe 	DPRINTF(("pccbb_intr_establish add pil. %p\n",
   1798       1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1799       1.26      haya 
   1800       1.22    chopps 	return newpil;
   1801        1.1      haya }
   1802        1.1      haya 
   1803       1.21      haya /*
   1804       1.26      haya  * static void *pccbb_intr_disestablish(struct pccbb_softc *sc,
   1805       1.21      haya  *					void *ih)
   1806       1.21      haya  *
   1807       1.80      haya  *	This function removes an interrupt handler pointed by ih.  ih
   1808       1.80      haya  *	should be the value returned by cardbus_intr_establish() or
   1809       1.80      haya  *	NULL.
   1810       1.80      haya  *
   1811       1.80      haya  *	When ih is NULL, this function will do nothing.
   1812       1.21      haya  */
   1813        1.1      haya static void
   1814      1.143    dyoung pccbb_intr_disestablish(struct pccbb_softc *sc, void *ih)
   1815        1.1      haya {
   1816       1.80      haya 	struct pccbb_intrhand_list *pil;
   1817       1.48      haya 	pcireg_t reg;
   1818       1.21      haya 
   1819       1.81      onoe 	DPRINTF(("pccbb_intr_disestablish start. %p\n",
   1820       1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1821       1.26      haya 
   1822       1.80      haya 	if (ih == NULL) {
   1823       1.80      haya 		/* intr handler is not set */
   1824       1.80      haya 		DPRINTF(("pccbb_intr_disestablish: no ih\n"));
   1825       1.80      haya 		return;
   1826       1.80      haya 	}
   1827       1.22    chopps 
   1828       1.80      haya #ifdef DIAGNOSTIC
   1829      1.159    dyoung 	LIST_FOREACH(pil, &sc->sc_pil, pil_next) {
   1830       1.83    atatat 		DPRINTF(("pccbb_intr_disestablish: pil %p\n", pil));
   1831       1.22    chopps 		if (pil == ih) {
   1832       1.26      haya 			DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1833       1.22    chopps 			break;
   1834       1.22    chopps 		}
   1835       1.21      haya 	}
   1836       1.80      haya 	if (pil == NULL) {
   1837       1.80      haya 		panic("pccbb_intr_disestablish: %s cannot find pil %p",
   1838  1.167.4.1      yamt 		    device_xname(sc->sc_dev), ih);
   1839       1.80      haya 	}
   1840       1.80      haya #endif
   1841       1.80      haya 
   1842       1.80      haya 	pil = (struct pccbb_intrhand_list *)ih;
   1843       1.80      haya 	LIST_REMOVE(pil, pil_next);
   1844       1.80      haya 	free(pil, M_DEVBUF);
   1845       1.80      haya 	DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1846       1.21      haya 
   1847       1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1848       1.22    chopps 		/* No interrupt handlers */
   1849       1.21      haya 
   1850       1.26      haya 		DPRINTF(("pccbb_intr_disestablish: no interrupt handler\n"));
   1851       1.26      haya 
   1852       1.48      haya 		/* stop routing PCI intr */
   1853      1.146    dyoung 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG);
   1854       1.48      haya 		reg |= CB_BCR_INTR_IREQ_ENABLE;
   1855      1.146    dyoung 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG, reg);
   1856       1.48      haya 
   1857       1.22    chopps 		switch (sc->sc_chipset) {
   1858       1.22    chopps 		case CB_TI113X:
   1859       1.48      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1860       1.48      haya 			/* functional intr disabled */
   1861       1.48      haya 			reg &= ~PCI113X_CBCTRL_PCI_INTR;
   1862       1.48      haya 			pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
   1863       1.48      haya 			break;
   1864       1.22    chopps 		default:
   1865       1.22    chopps 			break;
   1866       1.22    chopps 		}
   1867       1.21      haya 	}
   1868        1.1      haya }
   1869        1.1      haya 
   1870        1.1      haya #if defined SHOW_REGS
   1871        1.1      haya static void
   1872      1.143    dyoung cb_show_regs(pci_chipset_tag_t pc, pcitag_t tag, bus_space_tag_t memt,
   1873      1.143    dyoung     bus_space_handle_t memh)
   1874       1.22    chopps {
   1875       1.22    chopps 	int i;
   1876       1.22    chopps 	printf("PCI config regs:");
   1877       1.22    chopps 	for (i = 0; i < 0x50; i += 4) {
   1878      1.143    dyoung 		if (i % 16 == 0)
   1879       1.22    chopps 			printf("\n 0x%02x:", i);
   1880       1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1881       1.22    chopps 	}
   1882       1.22    chopps 	for (i = 0x80; i < 0xb0; i += 4) {
   1883      1.143    dyoung 		if (i % 16 == 0)
   1884       1.22    chopps 			printf("\n 0x%02x:", i);
   1885       1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1886       1.22    chopps 	}
   1887        1.1      haya 
   1888       1.22    chopps 	if (memh == 0) {
   1889       1.22    chopps 		printf("\n");
   1890       1.22    chopps 		return;
   1891       1.22    chopps 	}
   1892        1.1      haya 
   1893       1.22    chopps 	printf("\nsocket regs:");
   1894      1.143    dyoung 	for (i = 0; i <= 0x10; i += 0x04)
   1895       1.22    chopps 		printf(" %08x", bus_space_read_4(memt, memh, i));
   1896       1.22    chopps 	printf("\nExCA regs:");
   1897      1.143    dyoung 	for (i = 0; i < 0x08; ++i)
   1898       1.22    chopps 		printf(" %02x", bus_space_read_1(memt, memh, 0x800 + i));
   1899       1.22    chopps 	printf("\n");
   1900       1.22    chopps 	return;
   1901        1.1      haya }
   1902        1.1      haya #endif
   1903        1.1      haya 
   1904        1.4      haya /*
   1905        1.4      haya  * static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t cc,
   1906      1.125  drochner  *                                    int busno, int function)
   1907        1.4      haya  *   This is the function to make a tag to access config space of
   1908        1.4      haya  *  a CardBus Card.  It works same as pci_conf_read.
   1909        1.4      haya  */
   1910        1.1      haya static cardbustag_t
   1911      1.143    dyoung pccbb_make_tag(cardbus_chipset_tag_t cc, int busno, int function)
   1912        1.1      haya {
   1913       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1914        1.1      haya 
   1915      1.125  drochner 	return pci_make_tag(sc->sc_pc, busno, 0, function);
   1916        1.1      haya }
   1917        1.1      haya 
   1918        1.1      haya static void
   1919      1.137  christos pccbb_free_tag(cardbus_chipset_tag_t cc, cardbustag_t tag)
   1920        1.1      haya {
   1921        1.1      haya }
   1922        1.1      haya 
   1923        1.4      haya /*
   1924      1.143    dyoung  * pccbb_conf_read
   1925      1.143    dyoung  *
   1926      1.143    dyoung  * This is the function to read the config space of a CardBus card.
   1927      1.143    dyoung  * It works the same as pci_conf_read(9).
   1928        1.4      haya  */
   1929        1.1      haya static cardbusreg_t
   1930      1.143    dyoung pccbb_conf_read(cardbus_chipset_tag_t cc, cardbustag_t tag, int offset)
   1931        1.1      haya {
   1932       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1933  1.167.4.1      yamt 	pcitag_t brtag = sc->sc_tag;
   1934  1.167.4.1      yamt 	cardbusreg_t reg;
   1935        1.1      haya 
   1936  1.167.4.1      yamt 	/*
   1937  1.167.4.1      yamt 	 * clear cardbus master abort status; it is OK to write without
   1938  1.167.4.1      yamt 	 * reading before because all bits are r/o or w1tc
   1939  1.167.4.1      yamt 	 */
   1940  1.167.4.1      yamt 	pci_conf_write(sc->sc_pc, brtag, PCI_CBB_SECSTATUS,
   1941  1.167.4.1      yamt 		       CBB_SECSTATUS_CBMABORT);
   1942  1.167.4.1      yamt 	reg = pci_conf_read(sc->sc_pc, tag, offset);
   1943  1.167.4.1      yamt 	/* check cardbus master abort status */
   1944  1.167.4.1      yamt 	if (pci_conf_read(sc->sc_pc, brtag, PCI_CBB_SECSTATUS)
   1945  1.167.4.1      yamt 			  & CBB_SECSTATUS_CBMABORT)
   1946  1.167.4.1      yamt 		return (0xffffffff);
   1947  1.167.4.1      yamt 	return reg;
   1948        1.1      haya }
   1949        1.1      haya 
   1950        1.4      haya /*
   1951      1.143    dyoung  * pccbb_conf_write
   1952      1.143    dyoung  *
   1953      1.143    dyoung  * This is the function to write the config space of a CardBus
   1954      1.143    dyoung  * card.  It works the same as pci_conf_write(9).
   1955        1.4      haya  */
   1956        1.1      haya static void
   1957      1.143    dyoung pccbb_conf_write(cardbus_chipset_tag_t cc, cardbustag_t tag, int reg,
   1958      1.143    dyoung     cardbusreg_t val)
   1959        1.1      haya {
   1960       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1961        1.1      haya 
   1962       1.22    chopps 	pci_conf_write(sc->sc_pc, tag, reg, val);
   1963        1.1      haya }
   1964        1.1      haya 
   1965        1.1      haya #if 0
   1966        1.1      haya STATIC int
   1967        1.1      haya pccbb_new_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   1968       1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, bus_addr_t mask,
   1969       1.22    chopps     int speed, int flags,
   1970       1.22    chopps     bus_space_handle_t * iohp)
   1971        1.1      haya #endif
   1972        1.4      haya /*
   1973        1.4      haya  * STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   1974        1.4      haya  *                                  bus_addr_t start, bus_size_t size,
   1975        1.4      haya  *                                  bus_size_t align,
   1976        1.4      haya  *                                  struct pcmcia_io_handle *pcihp
   1977        1.4      haya  *
   1978        1.4      haya  * This function only allocates I/O region for pccard. This function
   1979       1.32     enami  * never maps the allocated region to pccard I/O area.
   1980        1.4      haya  *
   1981        1.4      haya  * XXX: The interface of this function is not very good, I believe.
   1982        1.4      haya  */
   1983       1.22    chopps STATIC int
   1984      1.143    dyoung pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
   1985      1.143    dyoung     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
   1986       1.22    chopps {
   1987  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   1988       1.22    chopps 	bus_addr_t ioaddr;
   1989       1.22    chopps 	int flags = 0;
   1990       1.22    chopps 	bus_space_tag_t iot;
   1991       1.22    chopps 	bus_space_handle_t ioh;
   1992       1.57      haya 	bus_addr_t mask;
   1993        1.1      haya #if rbus
   1994       1.22    chopps 	rbus_tag_t rb;
   1995        1.1      haya #endif
   1996       1.22    chopps 	if (align == 0) {
   1997       1.22    chopps 		align = size;	       /* XXX: funny??? */
   1998       1.22    chopps 	}
   1999        1.1      haya 
   2000       1.57      haya 	if (start != 0) {
   2001       1.57      haya 		/* XXX: assume all card decode lower 10 bits by its hardware */
   2002       1.57      haya 		mask = 0x3ff;
   2003       1.75      haya 		/* enforce to use only masked address */
   2004       1.75      haya 		start &= mask;
   2005       1.57      haya 	} else {
   2006       1.57      haya 		/*
   2007       1.57      haya 		 * calculate mask:
   2008       1.57      haya 		 *  1. get the most significant bit of size (call it msb).
   2009       1.57      haya 		 *  2. compare msb with the value of size.
   2010       1.57      haya 		 *  3. if size is larger, shift msb left once.
   2011       1.57      haya 		 *  4. obtain mask value to decrement msb.
   2012       1.57      haya 		 */
   2013       1.57      haya 		bus_size_t size_tmp = size;
   2014       1.57      haya 		int shifts = 0;
   2015       1.57      haya 
   2016       1.57      haya 		mask = 1;
   2017       1.57      haya 		while (size_tmp) {
   2018       1.57      haya 			++shifts;
   2019       1.57      haya 			size_tmp >>= 1;
   2020       1.57      haya 		}
   2021       1.57      haya 		mask = (1 << shifts);
   2022       1.57      haya 		if (mask < size) {
   2023       1.57      haya 			mask <<= 1;
   2024       1.57      haya 		}
   2025       1.57      haya 		--mask;
   2026       1.57      haya 	}
   2027       1.57      haya 
   2028      1.117     perry 	/*
   2029       1.22    chopps 	 * Allocate some arbitrary I/O space.
   2030       1.22    chopps 	 */
   2031        1.1      haya 
   2032  1.167.4.1      yamt 	iot = sc->sc_iot;
   2033        1.1      haya 
   2034        1.1      haya #if rbus
   2035  1.167.4.1      yamt 	rb = sc->sc_rbus_iot;
   2036       1.57      haya 	if (rbus_space_alloc(rb, start, size, mask, align, 0, &ioaddr, &ioh)) {
   2037       1.22    chopps 		return 1;
   2038       1.22    chopps 	}
   2039       1.95  christos 	DPRINTF(("pccbb_pcmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2040       1.81      onoe 	    (u_long) ioaddr, (u_long) size));
   2041       1.22    chopps #else
   2042       1.22    chopps 	if (start) {
   2043       1.22    chopps 		ioaddr = start;
   2044       1.22    chopps 		if (bus_space_map(iot, start, size, 0, &ioh)) {
   2045       1.22    chopps 			return 1;
   2046       1.22    chopps 		}
   2047       1.95  christos 		DPRINTF(("pccbb_pcmcia_io_alloc map port 0x%lx+0x%lx\n",
   2048       1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2049       1.22    chopps 	} else {
   2050       1.22    chopps 		flags |= PCMCIA_IO_ALLOCATED;
   2051       1.22    chopps 		if (bus_space_alloc(iot, 0x700 /* ph->sc->sc_iobase */ ,
   2052       1.22    chopps 		    0x800,	/* ph->sc->sc_iobase + ph->sc->sc_iosize */
   2053       1.22    chopps 		    size, align, 0, 0, &ioaddr, &ioh)) {
   2054       1.22    chopps 			/* No room be able to be get. */
   2055       1.22    chopps 			return 1;
   2056       1.22    chopps 		}
   2057       1.22    chopps 		DPRINTF(("pccbb_pcmmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2058       1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2059       1.22    chopps 	}
   2060        1.1      haya #endif
   2061        1.1      haya 
   2062       1.22    chopps 	pcihp->iot = iot;
   2063       1.22    chopps 	pcihp->ioh = ioh;
   2064       1.22    chopps 	pcihp->addr = ioaddr;
   2065       1.22    chopps 	pcihp->size = size;
   2066       1.22    chopps 	pcihp->flags = flags;
   2067        1.1      haya 
   2068       1.22    chopps 	return 0;
   2069        1.1      haya }
   2070        1.1      haya 
   2071        1.4      haya /*
   2072        1.4      haya  * STATIC int pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2073        1.4      haya  *                                 struct pcmcia_io_handle *pcihp)
   2074        1.4      haya  *
   2075        1.4      haya  * This function only frees I/O region for pccard.
   2076        1.4      haya  *
   2077        1.4      haya  * XXX: The interface of this function is not very good, I believe.
   2078        1.4      haya  */
   2079       1.22    chopps void
   2080      1.143    dyoung pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2081      1.143    dyoung     struct pcmcia_io_handle *pcihp)
   2082        1.1      haya {
   2083  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2084        1.1      haya #if !rbus
   2085       1.22    chopps 	bus_space_tag_t iot = pcihp->iot;
   2086        1.1      haya #endif
   2087       1.22    chopps 	bus_space_handle_t ioh = pcihp->ioh;
   2088       1.22    chopps 	bus_size_t size = pcihp->size;
   2089        1.1      haya 
   2090        1.1      haya #if rbus
   2091       1.22    chopps 	rbus_tag_t rb = sc->sc_rbus_iot;
   2092        1.1      haya 
   2093       1.22    chopps 	rbus_space_free(rb, ioh, size, NULL);
   2094        1.1      haya #else
   2095       1.22    chopps 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   2096       1.22    chopps 		bus_space_free(iot, ioh, size);
   2097       1.22    chopps 	else
   2098       1.22    chopps 		bus_space_unmap(iot, ioh, size);
   2099        1.1      haya #endif
   2100        1.1      haya }
   2101        1.1      haya 
   2102        1.4      haya /*
   2103        1.4      haya  * STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width,
   2104        1.4      haya  *                                bus_addr_t offset, bus_size_t size,
   2105        1.4      haya  *                                struct pcmcia_io_handle *pcihp,
   2106        1.4      haya  *                                int *windowp)
   2107        1.4      haya  *
   2108        1.4      haya  * This function maps the allocated I/O region to pccard. This function
   2109        1.4      haya  * never allocates any I/O region for pccard I/O area.  I don't
   2110        1.4      haya  * understand why the original authors of pcmciabus separated alloc and
   2111        1.4      haya  * map.  I believe the two must be unite.
   2112        1.4      haya  *
   2113        1.4      haya  * XXX: no wait timing control?
   2114        1.4      haya  */
   2115       1.22    chopps int
   2116      1.143    dyoung pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset,
   2117      1.143    dyoung     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
   2118       1.22    chopps {
   2119  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2120  1.167.4.1      yamt 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2121       1.22    chopps 	bus_addr_t ioaddr = pcihp->addr + offset;
   2122       1.22    chopps 	int i, win;
   2123        1.1      haya #if defined CBB_DEBUG
   2124      1.121    sekiya 	static const char *width_names[] = { "dynamic", "io8", "io16" };
   2125        1.1      haya #endif
   2126        1.1      haya 
   2127       1.22    chopps 	/* Sanity check I/O handle. */
   2128        1.1      haya 
   2129  1.167.4.1      yamt 	if (sc->sc_iot != pcihp->iot) {
   2130       1.22    chopps 		panic("pccbb_pcmcia_io_map iot is bogus");
   2131       1.22    chopps 	}
   2132        1.1      haya 
   2133       1.22    chopps 	/* XXX Sanity check offset/size. */
   2134        1.1      haya 
   2135       1.22    chopps 	win = -1;
   2136       1.22    chopps 	for (i = 0; i < PCIC_IO_WINS; i++) {
   2137       1.22    chopps 		if ((ph->ioalloc & (1 << i)) == 0) {
   2138       1.22    chopps 			win = i;
   2139       1.22    chopps 			ph->ioalloc |= (1 << i);
   2140       1.22    chopps 			break;
   2141       1.22    chopps 		}
   2142       1.22    chopps 	}
   2143        1.1      haya 
   2144       1.22    chopps 	if (win == -1) {
   2145       1.22    chopps 		return 1;
   2146       1.22    chopps 	}
   2147        1.1      haya 
   2148       1.22    chopps 	*windowp = win;
   2149        1.1      haya 
   2150       1.22    chopps 	/* XXX this is pretty gross */
   2151        1.1      haya 
   2152       1.22    chopps 	DPRINTF(("pccbb_pcmcia_io_map window %d %s port %lx+%lx\n",
   2153       1.22    chopps 	    win, width_names[width], (u_long) ioaddr, (u_long) size));
   2154        1.1      haya 
   2155       1.22    chopps 	/* XXX wtf is this doing here? */
   2156        1.1      haya 
   2157        1.1      haya #if 0
   2158       1.22    chopps 	printf(" port 0x%lx", (u_long) ioaddr);
   2159       1.22    chopps 	if (size > 1) {
   2160       1.22    chopps 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   2161       1.22    chopps 	}
   2162        1.1      haya #endif
   2163        1.1      haya 
   2164       1.22    chopps 	ph->io[win].addr = ioaddr;
   2165       1.22    chopps 	ph->io[win].size = size;
   2166       1.22    chopps 	ph->io[win].width = width;
   2167        1.1      haya 
   2168       1.22    chopps 	/* actual dirty register-value changing in the function below. */
   2169  1.167.4.1      yamt 	pccbb_pcmcia_do_io_map(sc, win);
   2170        1.1      haya 
   2171       1.22    chopps 	return 0;
   2172        1.1      haya }
   2173        1.1      haya 
   2174        1.4      haya /*
   2175        1.4      haya  * STATIC void pccbb_pcmcia_do_io_map(struct pcic_handle *h, int win)
   2176        1.4      haya  *
   2177        1.4      haya  * This function changes register-value to map I/O region for pccard.
   2178        1.4      haya  */
   2179       1.22    chopps static void
   2180  1.167.4.1      yamt pccbb_pcmcia_do_io_map(struct pccbb_softc *sc, int win)
   2181        1.1      haya {
   2182       1.22    chopps 	static u_int8_t pcic_iowidth[3] = {
   2183       1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   2184       1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2185       1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   2186       1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2187       1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   2188       1.22    chopps 	};
   2189        1.1      haya 
   2190        1.1      haya #define PCIC_SIA_START_LOW 0
   2191        1.1      haya #define PCIC_SIA_START_HIGH 1
   2192        1.1      haya #define PCIC_SIA_STOP_LOW 2
   2193        1.1      haya #define PCIC_SIA_STOP_HIGH 3
   2194        1.1      haya 
   2195       1.22    chopps 	int regbase_win = 0x8 + win * 0x04;
   2196       1.22    chopps 	u_int8_t ioctl, enable;
   2197  1.167.4.1      yamt 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2198        1.1      haya 
   2199       1.95  christos 	DPRINTF(("pccbb_pcmcia_do_io_map win %d addr 0x%lx size 0x%lx "
   2200       1.95  christos 	    "width %d\n", win, (unsigned long)ph->io[win].addr,
   2201       1.95  christos 	    (unsigned long)ph->io[win].size, ph->io[win].width * 8));
   2202       1.22    chopps 
   2203  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SIA_START_LOW,
   2204       1.22    chopps 	    ph->io[win].addr & 0xff);
   2205  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SIA_START_HIGH,
   2206       1.22    chopps 	    (ph->io[win].addr >> 8) & 0xff);
   2207       1.22    chopps 
   2208  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SIA_STOP_LOW,
   2209       1.22    chopps 	    (ph->io[win].addr + ph->io[win].size - 1) & 0xff);
   2210  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SIA_STOP_HIGH,
   2211       1.22    chopps 	    ((ph->io[win].addr + ph->io[win].size - 1) >> 8) & 0xff);
   2212       1.22    chopps 
   2213  1.167.4.1      yamt 	ioctl = Pcic_read(sc, PCIC_IOCTL);
   2214  1.167.4.1      yamt 	enable = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2215       1.22    chopps 	switch (win) {
   2216       1.22    chopps 	case 0:
   2217       1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   2218       1.22    chopps 		    PCIC_IOCTL_IO0_IOCS16SRC_MASK |
   2219       1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_MASK);
   2220       1.22    chopps 		ioctl |= pcic_iowidth[ph->io[win].width];
   2221       1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO0;
   2222       1.22    chopps 		break;
   2223       1.22    chopps 	case 1:
   2224       1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   2225       1.22    chopps 		    PCIC_IOCTL_IO1_IOCS16SRC_MASK |
   2226       1.22    chopps 		    PCIC_IOCTL_IO1_DATASIZE_MASK);
   2227       1.22    chopps 		ioctl |= (pcic_iowidth[ph->io[win].width] << 4);
   2228       1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO1;
   2229       1.22    chopps 		break;
   2230       1.22    chopps 	}
   2231  1.167.4.1      yamt 	Pcic_write(sc, PCIC_IOCTL, ioctl);
   2232  1.167.4.1      yamt 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, enable);
   2233      1.133  christos #if defined(CBB_DEBUG)
   2234       1.22    chopps 	{
   2235       1.22    chopps 		u_int8_t start_low =
   2236  1.167.4.1      yamt 		    Pcic_read(sc, regbase_win + PCIC_SIA_START_LOW);
   2237       1.22    chopps 		u_int8_t start_high =
   2238  1.167.4.1      yamt 		    Pcic_read(sc, regbase_win + PCIC_SIA_START_HIGH);
   2239       1.22    chopps 		u_int8_t stop_low =
   2240  1.167.4.1      yamt 		    Pcic_read(sc, regbase_win + PCIC_SIA_STOP_LOW);
   2241       1.22    chopps 		u_int8_t stop_high =
   2242  1.167.4.1      yamt 		    Pcic_read(sc, regbase_win + PCIC_SIA_STOP_HIGH);
   2243      1.133  christos 		printf("pccbb_pcmcia_do_io_map start %02x %02x, "
   2244      1.133  christos 		    "stop %02x %02x, ioctl %02x enable %02x\n",
   2245       1.22    chopps 		    start_low, start_high, stop_low, stop_high, ioctl, enable);
   2246       1.22    chopps 	}
   2247        1.1      haya #endif
   2248        1.1      haya }
   2249        1.1      haya 
   2250        1.4      haya /*
   2251        1.4      haya  * STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t *h, int win)
   2252        1.4      haya  *
   2253       1.32     enami  * This function unmaps I/O region.  No return value.
   2254        1.4      haya  */
   2255       1.22    chopps STATIC void
   2256      1.143    dyoung pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t pch, int win)
   2257        1.1      haya {
   2258  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2259  1.167.4.1      yamt 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2260       1.22    chopps 	int reg;
   2261        1.1      haya 
   2262       1.22    chopps 	if (win >= PCIC_IO_WINS || win < 0) {
   2263       1.22    chopps 		panic("pccbb_pcmcia_io_unmap: window out of range");
   2264       1.22    chopps 	}
   2265        1.1      haya 
   2266  1.167.4.1      yamt 	reg = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2267       1.22    chopps 	switch (win) {
   2268       1.22    chopps 	case 0:
   2269       1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO0;
   2270       1.22    chopps 		break;
   2271       1.22    chopps 	case 1:
   2272       1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO1;
   2273       1.22    chopps 		break;
   2274       1.22    chopps 	}
   2275  1.167.4.1      yamt 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, reg);
   2276        1.1      haya 
   2277       1.22    chopps 	ph->ioalloc &= ~(1 << win);
   2278        1.1      haya }
   2279        1.1      haya 
   2280       1.91    briggs static int
   2281  1.167.4.1      yamt pccbb_pcmcia_wait_ready(struct pccbb_softc *sc)
   2282        1.1      haya {
   2283      1.104   mycroft 	u_int8_t stat;
   2284       1.22    chopps 	int i;
   2285        1.1      haya 
   2286      1.104   mycroft 	/* wait an initial 10ms for quick cards */
   2287  1.167.4.1      yamt 	stat = Pcic_read(sc, PCIC_IF_STATUS);
   2288      1.104   mycroft 	if (stat & PCIC_IF_STATUS_READY)
   2289      1.104   mycroft 		return (0);
   2290  1.167.4.1      yamt 	pccbb_pcmcia_delay(sc, 10, "pccwr0");
   2291      1.104   mycroft 	for (i = 0; i < 50; i++) {
   2292  1.167.4.1      yamt 		stat = Pcic_read(sc, PCIC_IF_STATUS);
   2293       1.91    briggs 		if (stat & PCIC_IF_STATUS_READY)
   2294      1.104   mycroft 			return (0);
   2295       1.91    briggs 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2296       1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2297      1.104   mycroft 			return (ENXIO);
   2298      1.104   mycroft 		/* wait .1s (100ms) each iteration now */
   2299  1.167.4.1      yamt 		pccbb_pcmcia_delay(sc, 100, "pccwr1");
   2300       1.22    chopps 	}
   2301        1.1      haya 
   2302      1.104   mycroft 	printf("pccbb_pcmcia_wait_ready: ready never happened, status=%02x\n", stat);
   2303      1.104   mycroft 	return (EWOULDBLOCK);
   2304      1.104   mycroft }
   2305      1.104   mycroft 
   2306      1.104   mycroft /*
   2307      1.143    dyoung  * Perform long (msec order) delay.  timo is in milliseconds.
   2308      1.104   mycroft  */
   2309      1.104   mycroft static void
   2310  1.167.4.1      yamt pccbb_pcmcia_delay(struct pccbb_softc *sc, int timo, const char *wmesg)
   2311      1.104   mycroft {
   2312        1.1      haya #ifdef DIAGNOSTIC
   2313      1.104   mycroft 	if (timo <= 0)
   2314      1.104   mycroft 		panic("pccbb_pcmcia_delay: called with timeout %d", timo);
   2315      1.104   mycroft 	if (!curlwp)
   2316      1.104   mycroft 		panic("pccbb_pcmcia_delay: called in interrupt context");
   2317      1.104   mycroft #endif
   2318  1.167.4.1      yamt 	DPRINTF(("pccbb_pcmcia_delay: \"%s\", sleep %d ms\n", wmesg, timo));
   2319  1.167.4.4      yamt 	kpause(wmesg, false, max(mstohz(timo), 1), NULL);
   2320        1.1      haya }
   2321        1.1      haya 
   2322        1.4      haya /*
   2323        1.4      haya  * STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2324        1.4      haya  *
   2325        1.4      haya  * This function enables the card.  All information is stored in
   2326        1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2327        1.4      haya  */
   2328        1.1      haya STATIC void
   2329      1.143    dyoung pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2330        1.1      haya {
   2331  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2332  1.167.4.1      yamt 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2333      1.104   mycroft 	pcireg_t spsr;
   2334      1.104   mycroft 	int voltage;
   2335      1.101   mycroft 	int win;
   2336       1.22    chopps 	u_int8_t power, intr;
   2337      1.104   mycroft #ifdef DIAGNOSTIC
   2338      1.104   mycroft 	int reg;
   2339      1.104   mycroft #endif
   2340        1.1      haya 
   2341       1.22    chopps 	/* this bit is mostly stolen from pcic_attach_card */
   2342        1.1      haya 
   2343       1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_enable: "));
   2344        1.1      haya 
   2345       1.22    chopps 	/* get card Vcc info */
   2346       1.22    chopps 	spsr =
   2347       1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2348       1.22    chopps 	    CB_SOCKET_STAT);
   2349       1.22    chopps 	if (spsr & CB_SOCKET_STAT_5VCARD) {
   2350       1.22    chopps 		DPRINTF(("5V card\n"));
   2351       1.22    chopps 		voltage = CARDBUS_VCC_5V | CARDBUS_VPP_VCC;
   2352       1.22    chopps 	} else if (spsr & CB_SOCKET_STAT_3VCARD) {
   2353       1.22    chopps 		DPRINTF(("3V card\n"));
   2354       1.22    chopps 		voltage = CARDBUS_VCC_3V | CARDBUS_VPP_VCC;
   2355       1.22    chopps 	} else {
   2356      1.133  christos 		DPRINTF(("?V card, 0x%x\n", spsr));	/* XXX */
   2357       1.22    chopps 		return;
   2358       1.22    chopps 	}
   2359        1.1      haya 
   2360      1.108   mycroft 	/* disable interrupts; assert RESET */
   2361  1.167.4.1      yamt 	intr = Pcic_read(sc, PCIC_INTR);
   2362      1.109   mycroft 	intr &= PCIC_INTR_ENABLE;
   2363  1.167.4.1      yamt 	Pcic_write(sc, PCIC_INTR, intr);
   2364      1.104   mycroft 
   2365      1.104   mycroft 	/* zero out the address windows */
   2366  1.167.4.1      yamt 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, 0);
   2367      1.100   mycroft 
   2368      1.104   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2369      1.104   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2370        1.1      haya 
   2371      1.108   mycroft 	/* power off; assert output enable bit */
   2372      1.108   mycroft 	power = PCIC_PWRCTL_OE;
   2373  1.167.4.1      yamt 	Pcic_write(sc, PCIC_PWRCTL, power);
   2374        1.1      haya 
   2375      1.106   mycroft 	/* power up the socket */
   2376      1.104   mycroft 	if (pccbb_power(sc, voltage) == 0)
   2377      1.104   mycroft 		return;
   2378      1.104   mycroft 
   2379      1.112   mycroft 	/*
   2380      1.112   mycroft 	 * Table 4-18 and figure 4-6 of the PC Card specifiction say:
   2381      1.112   mycroft 	 * Vcc Rising Time (Tpr) = 100ms (handled in pccbb_power() above)
   2382      1.112   mycroft 	 * RESET Width (Th (Hi-z RESET)) = 1ms
   2383      1.112   mycroft 	 * RESET Width (Tw (RESET)) = 10us
   2384  1.167.4.4      yamt 	 *
   2385      1.132  christos 	 * some machines require some more time to be settled
   2386      1.132  christos 	 * for example old toshiba topic bridges!
   2387      1.132  christos 	 * (100ms is added here).
   2388  1.167.4.4      yamt 	 */
   2389  1.167.4.1      yamt 	pccbb_pcmcia_delay(sc, 200 + 1, "pccen1");
   2390      1.112   mycroft 
   2391      1.108   mycroft 	/* negate RESET */
   2392       1.22    chopps 	intr |= PCIC_INTR_RESET;
   2393  1.167.4.1      yamt 	Pcic_write(sc, PCIC_INTR, intr);
   2394        1.1      haya 
   2395      1.108   mycroft 	/*
   2396      1.108   mycroft 	 * RESET Setup Time (Tsu (RESET)) = 20ms
   2397      1.108   mycroft 	 */
   2398  1.167.4.1      yamt 	pccbb_pcmcia_delay(sc, 20, "pccen2");
   2399        1.1      haya 
   2400      1.104   mycroft #ifdef DIAGNOSTIC
   2401  1.167.4.1      yamt 	reg = Pcic_read(sc, PCIC_IF_STATUS);
   2402      1.104   mycroft 	if ((reg & PCIC_IF_STATUS_POWERACTIVE) == 0)
   2403      1.104   mycroft 		printf("pccbb_pcmcia_socket_enable: no power, status=%x\n", reg);
   2404       1.56     itohy #endif
   2405        1.1      haya 
   2406       1.22    chopps 	/* wait for the chip to finish initializing */
   2407  1.167.4.1      yamt 	if (pccbb_pcmcia_wait_ready(sc)) {
   2408      1.133  christos #ifdef DIAGNOSTIC
   2409      1.133  christos 		printf("pccbb_pcmcia_socket_enable: never became ready\n");
   2410      1.133  christos #endif
   2411      1.104   mycroft 		/* XXX return a failure status?? */
   2412       1.91    briggs 		pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2413  1.167.4.1      yamt 		Pcic_write(sc, PCIC_PWRCTL, 0);
   2414       1.91    briggs 		return;
   2415       1.91    briggs 	}
   2416        1.1      haya 
   2417       1.22    chopps 	/* reinstall all the memory and io mappings */
   2418      1.104   mycroft 	for (win = 0; win < PCIC_MEM_WINS; ++win)
   2419      1.104   mycroft 		if (ph->memalloc & (1 << win))
   2420  1.167.4.1      yamt 			pccbb_pcmcia_do_mem_map(sc, win);
   2421      1.104   mycroft 	for (win = 0; win < PCIC_IO_WINS; ++win)
   2422      1.104   mycroft 		if (ph->ioalloc & (1 << win))
   2423  1.167.4.1      yamt 			pccbb_pcmcia_do_io_map(sc, win);
   2424        1.1      haya }
   2425        1.1      haya 
   2426        1.4      haya /*
   2427        1.4      haya  * STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t *ph)
   2428        1.4      haya  *
   2429        1.4      haya  * This function disables the card.  All information is stored in
   2430        1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2431        1.4      haya  */
   2432        1.1      haya STATIC void
   2433      1.143    dyoung pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t pch)
   2434        1.1      haya {
   2435  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2436      1.104   mycroft 	u_int8_t intr;
   2437       1.22    chopps 
   2438       1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_disable\n"));
   2439       1.22    chopps 
   2440      1.108   mycroft 	/* disable interrupts; assert RESET */
   2441  1.167.4.1      yamt 	intr = Pcic_read(sc, PCIC_INTR);
   2442      1.109   mycroft 	intr &= PCIC_INTR_ENABLE;
   2443  1.167.4.1      yamt 	Pcic_write(sc, PCIC_INTR, intr);
   2444      1.102   mycroft 
   2445      1.102   mycroft 	/* zero out the address windows */
   2446  1.167.4.1      yamt 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, 0);
   2447       1.22    chopps 
   2448      1.108   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2449      1.108   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2450      1.108   mycroft 
   2451      1.104   mycroft 	/* disable socket: negate output enable bit and power off */
   2452  1.167.4.1      yamt 	Pcic_write(sc, PCIC_PWRCTL, 0);
   2453      1.104   mycroft 
   2454      1.108   mycroft 	/*
   2455      1.108   mycroft 	 * Vcc Falling Time (Tpf) = 300ms
   2456      1.108   mycroft 	 */
   2457  1.167.4.1      yamt 	pccbb_pcmcia_delay(sc, 300, "pccwr1");
   2458      1.101   mycroft }
   2459      1.101   mycroft 
   2460      1.101   mycroft STATIC void
   2461      1.143    dyoung pccbb_pcmcia_socket_settype(pcmcia_chipset_handle_t pch, int type)
   2462      1.101   mycroft {
   2463  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2464      1.101   mycroft 	u_int8_t intr;
   2465      1.101   mycroft 
   2466      1.101   mycroft 	/* set the card type */
   2467      1.100   mycroft 
   2468  1.167.4.1      yamt 	intr = Pcic_read(sc, PCIC_INTR);
   2469      1.102   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   2470      1.101   mycroft 	if (type == PCMCIA_IFTYPE_IO)
   2471      1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   2472      1.101   mycroft 	else
   2473      1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   2474  1.167.4.1      yamt 	Pcic_write(sc, PCIC_INTR, intr);
   2475      1.101   mycroft 
   2476  1.167.4.1      yamt 	DPRINTF(("%s: pccbb_pcmcia_socket_settype type %s %02x\n",
   2477  1.167.4.1      yamt 	    device_xname(sc->sc_dev),
   2478      1.101   mycroft 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   2479        1.1      haya }
   2480        1.1      haya 
   2481        1.4      haya /*
   2482        1.1      haya  * STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t *ph)
   2483        1.1      haya  *
   2484        1.1      haya  * This function detects whether a card is in the slot or not.
   2485        1.1      haya  * If a card is inserted, return 1.  Otherwise, return 0.
   2486        1.4      haya  */
   2487        1.1      haya STATIC int
   2488      1.143    dyoung pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t pch)
   2489        1.1      haya {
   2490  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2491       1.22    chopps 
   2492       1.22    chopps 	DPRINTF(("pccbb_pcmcia_card_detect\n"));
   2493       1.22    chopps 	return pccbb_detect_card(sc) == 1 ? 1 : 0;
   2494        1.1      haya }
   2495        1.1      haya 
   2496        1.1      haya #if 0
   2497        1.1      haya STATIC int
   2498        1.1      haya pccbb_new_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2499       1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, int speed, int flags,
   2500       1.22    chopps     bus_space_tag_t * memtp bus_space_handle_t * memhp)
   2501        1.1      haya #endif
   2502        1.4      haya /*
   2503        1.4      haya  * STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2504        1.4      haya  *                                   bus_size_t size,
   2505        1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2506        1.4      haya  *
   2507        1.4      haya  * This function only allocates memory region for pccard. This
   2508       1.32     enami  * function never maps the allocated region to pccard memory area.
   2509        1.4      haya  *
   2510        1.4      haya  * XXX: Why the argument of start address is not in?
   2511        1.4      haya  */
   2512       1.22    chopps STATIC int
   2513      1.143    dyoung pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
   2514      1.143    dyoung     struct pcmcia_mem_handle *pcmhp)
   2515       1.22    chopps {
   2516  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2517       1.22    chopps 	bus_space_handle_t memh;
   2518       1.22    chopps 	bus_addr_t addr;
   2519       1.22    chopps 	bus_size_t sizepg;
   2520        1.1      haya #if rbus
   2521       1.22    chopps 	rbus_tag_t rb;
   2522        1.1      haya #endif
   2523        1.1      haya 
   2524       1.91    briggs 	/* Check that the card is still there. */
   2525  1.167.4.1      yamt 	if ((Pcic_read(sc, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2526       1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2527       1.91    briggs 		return 1;
   2528       1.91    briggs 
   2529       1.22    chopps 	/* out of sc->memh, allocate as many pages as necessary */
   2530        1.1      haya 
   2531       1.22    chopps 	/* convert size to PCIC pages */
   2532      1.117     perry 	/*
   2533       1.22    chopps 	 * This is not enough; when the requested region is on the page
   2534       1.22    chopps 	 * boundaries, this may calculate wrong result.
   2535       1.22    chopps 	 */
   2536       1.22    chopps 	sizepg = (size + (PCIC_MEM_PAGESIZE - 1)) / PCIC_MEM_PAGESIZE;
   2537        1.1      haya #if 0
   2538       1.22    chopps 	if (sizepg > PCIC_MAX_MEM_PAGES) {
   2539       1.22    chopps 		return 1;
   2540       1.22    chopps 	}
   2541        1.1      haya #endif
   2542        1.1      haya 
   2543       1.22    chopps 	if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32)) {
   2544       1.22    chopps 		return 1;
   2545       1.22    chopps 	}
   2546        1.1      haya 
   2547       1.22    chopps 	addr = 0;		       /* XXX gcc -Wuninitialized */
   2548        1.1      haya 
   2549        1.1      haya #if rbus
   2550       1.22    chopps 	rb = sc->sc_rbus_memt;
   2551       1.22    chopps 	if (rbus_space_alloc(rb, 0, sizepg * PCIC_MEM_PAGESIZE,
   2552       1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE - 1, PCIC_MEM_PAGESIZE, 0,
   2553       1.22    chopps 	    &addr, &memh)) {
   2554       1.22    chopps 		return 1;
   2555       1.22    chopps 	}
   2556        1.1      haya #else
   2557       1.22    chopps 	if (bus_space_alloc(sc->sc_memt, sc->sc_mem_start, sc->sc_mem_end,
   2558       1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE, PCIC_MEM_PAGESIZE,
   2559       1.22    chopps 	    0, /* boundary */
   2560       1.22    chopps 	    0,	/* flags */
   2561       1.22    chopps 	    &addr, &memh)) {
   2562       1.22    chopps 		return 1;
   2563       1.22    chopps 	}
   2564        1.1      haya #endif
   2565        1.1      haya 
   2566       1.95  christos 	DPRINTF(("pccbb_pcmcia_alloc_mem: addr 0x%lx size 0x%lx, "
   2567       1.95  christos 	    "realsize 0x%lx\n", (unsigned long)addr, (unsigned long)size,
   2568       1.95  christos 	    (unsigned long)sizepg * PCIC_MEM_PAGESIZE));
   2569       1.22    chopps 
   2570       1.22    chopps 	pcmhp->memt = sc->sc_memt;
   2571       1.22    chopps 	pcmhp->memh = memh;
   2572       1.22    chopps 	pcmhp->addr = addr;
   2573       1.22    chopps 	pcmhp->size = size;
   2574       1.22    chopps 	pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
   2575       1.22    chopps 	/* What is mhandle?  I feel it is very dirty and it must go trush. */
   2576       1.22    chopps 	pcmhp->mhandle = 0;
   2577       1.22    chopps 	/* No offset???  Funny. */
   2578        1.1      haya 
   2579       1.22    chopps 	return 0;
   2580        1.1      haya }
   2581        1.1      haya 
   2582        1.4      haya /*
   2583        1.4      haya  * STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2584        1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2585        1.4      haya  *
   2586       1.32     enami  * This function release the memory space allocated by the function
   2587        1.4      haya  * pccbb_pcmcia_mem_alloc().
   2588        1.4      haya  */
   2589       1.22    chopps STATIC void
   2590      1.143    dyoung pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2591      1.143    dyoung     struct pcmcia_mem_handle *pcmhp)
   2592        1.1      haya {
   2593        1.1      haya #if rbus
   2594  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2595        1.1      haya 
   2596       1.22    chopps 	rbus_space_free(sc->sc_rbus_memt, pcmhp->memh, pcmhp->realsize, NULL);
   2597        1.1      haya #else
   2598       1.22    chopps 	bus_space_free(pcmhp->memt, pcmhp->memh, pcmhp->realsize);
   2599        1.1      haya #endif
   2600        1.1      haya }
   2601        1.1      haya 
   2602        1.4      haya /*
   2603        1.4      haya  * STATIC void pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
   2604        1.4      haya  *
   2605       1.32     enami  * This function release the memory space allocated by the function
   2606        1.4      haya  * pccbb_pcmcia_mem_alloc().
   2607        1.4      haya  */
   2608       1.22    chopps STATIC void
   2609  1.167.4.1      yamt pccbb_pcmcia_do_mem_map(struct pccbb_softc *sc, int win)
   2610        1.1      haya {
   2611       1.22    chopps 	int regbase_win;
   2612       1.22    chopps 	bus_addr_t phys_addr;
   2613       1.22    chopps 	bus_addr_t phys_end;
   2614  1.167.4.1      yamt 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2615        1.1      haya 
   2616        1.1      haya #define PCIC_SMM_START_LOW 0
   2617        1.1      haya #define PCIC_SMM_START_HIGH 1
   2618        1.1      haya #define PCIC_SMM_STOP_LOW 2
   2619        1.1      haya #define PCIC_SMM_STOP_HIGH 3
   2620        1.1      haya #define PCIC_CMA_LOW 4
   2621        1.1      haya #define PCIC_CMA_HIGH 5
   2622        1.1      haya 
   2623       1.22    chopps 	u_int8_t start_low, start_high = 0;
   2624       1.22    chopps 	u_int8_t stop_low, stop_high;
   2625       1.22    chopps 	u_int8_t off_low, off_high;
   2626       1.22    chopps 	u_int8_t mem_window;
   2627       1.22    chopps 	int reg;
   2628       1.22    chopps 
   2629       1.22    chopps 	int kind = ph->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
   2630       1.22    chopps 	int mem8 =
   2631       1.24   thorpej 	    (ph->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
   2632       1.24   thorpej 	    || (kind == PCMCIA_MEM_ATTR);
   2633       1.12      joda 
   2634       1.22    chopps 	regbase_win = 0x10 + win * 0x08;
   2635        1.1      haya 
   2636       1.22    chopps 	phys_addr = ph->mem[win].addr;
   2637       1.22    chopps 	phys_end = phys_addr + ph->mem[win].size;
   2638        1.1      haya 
   2639       1.22    chopps 	DPRINTF(("pccbb_pcmcia_do_mem_map: start 0x%lx end 0x%lx off 0x%lx\n",
   2640       1.95  christos 	    (unsigned long)phys_addr, (unsigned long)phys_end,
   2641       1.95  christos 	    (unsigned long)ph->mem[win].offset));
   2642        1.1      haya 
   2643        1.1      haya #define PCIC_MEMREG_LSB_SHIFT PCIC_SYSMEM_ADDRX_SHIFT
   2644        1.1      haya #define PCIC_MEMREG_MSB_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 8)
   2645        1.1      haya #define PCIC_MEMREG_WIN_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 12)
   2646        1.1      haya 
   2647       1.22    chopps 	/* bit 19:12 */
   2648       1.22    chopps 	start_low = (phys_addr >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2649       1.22    chopps 	/* bit 23:20 and bit 7 on */
   2650       1.22    chopps 	start_high = ((phys_addr >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2651       1.22    chopps 	    |(mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT);
   2652       1.22    chopps 	/* bit 31:24, for 32-bit address */
   2653       1.22    chopps 	mem_window = (phys_addr >> PCIC_MEMREG_WIN_SHIFT) & 0xff;
   2654       1.22    chopps 
   2655  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SMM_START_LOW, start_low);
   2656  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SMM_START_HIGH, start_high);
   2657       1.22    chopps 
   2658  1.167.4.1      yamt 	if (sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2659  1.167.4.1      yamt 		Pcic_write(sc, 0x40 + win, mem_window);
   2660       1.22    chopps 	}
   2661        1.1      haya 
   2662       1.22    chopps 	stop_low = (phys_end >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2663       1.22    chopps 	stop_high = ((phys_end >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2664       1.22    chopps 	    | PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2;	/* wait 2 cycles */
   2665       1.22    chopps 	/* XXX Geee, WAIT2!! Crazy!!  I must rewrite this routine. */
   2666       1.22    chopps 
   2667  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SMM_STOP_LOW, stop_low);
   2668  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_SMM_STOP_HIGH, stop_high);
   2669       1.22    chopps 
   2670       1.22    chopps 	off_low = (ph->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff;
   2671       1.22    chopps 	off_high = ((ph->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8))
   2672       1.22    chopps 	    & PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK)
   2673       1.22    chopps 	    | ((kind == PCMCIA_MEM_ATTR) ?
   2674       1.22    chopps 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0);
   2675       1.22    chopps 
   2676  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_CMA_LOW, off_low);
   2677  1.167.4.1      yamt 	Pcic_write(sc, regbase_win + PCIC_CMA_HIGH, off_high);
   2678       1.22    chopps 
   2679  1.167.4.1      yamt 	reg = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2680       1.22    chopps 	reg |= ((1 << win) | PCIC_ADDRWIN_ENABLE_MEMCS16);
   2681  1.167.4.1      yamt 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, reg);
   2682        1.1      haya 
   2683      1.133  christos #if defined(CBB_DEBUG)
   2684       1.22    chopps 	{
   2685       1.22    chopps 		int r1, r2, r3, r4, r5, r6, r7 = 0;
   2686        1.1      haya 
   2687  1.167.4.1      yamt 		r1 = Pcic_read(sc, regbase_win + PCIC_SMM_START_LOW);
   2688  1.167.4.1      yamt 		r2 = Pcic_read(sc, regbase_win + PCIC_SMM_START_HIGH);
   2689  1.167.4.1      yamt 		r3 = Pcic_read(sc, regbase_win + PCIC_SMM_STOP_LOW);
   2690  1.167.4.1      yamt 		r4 = Pcic_read(sc, regbase_win + PCIC_SMM_STOP_HIGH);
   2691  1.167.4.1      yamt 		r5 = Pcic_read(sc, regbase_win + PCIC_CMA_LOW);
   2692  1.167.4.1      yamt 		r6 = Pcic_read(sc, regbase_win + PCIC_CMA_HIGH);
   2693  1.167.4.1      yamt 		if (sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2694  1.167.4.1      yamt 			r7 = Pcic_read(sc, 0x40 + win);
   2695       1.22    chopps 		}
   2696       1.22    chopps 
   2697      1.133  christos 		printf("pccbb_pcmcia_do_mem_map window %d: %02x%02x %02x%02x "
   2698      1.133  christos 		    "%02x%02x", win, r1, r2, r3, r4, r5, r6);
   2699  1.167.4.1      yamt 		if (sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2700      1.133  christos 			printf(" %02x", r7);
   2701       1.22    chopps 		}
   2702      1.133  christos 		printf("\n");
   2703       1.22    chopps 	}
   2704        1.1      haya #endif
   2705        1.1      haya }
   2706        1.1      haya 
   2707        1.4      haya /*
   2708        1.4      haya  * STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2709        1.4      haya  *                                 bus_addr_t card_addr, bus_size_t size,
   2710        1.4      haya  *                                 struct pcmcia_mem_handle *pcmhp,
   2711        1.4      haya  *                                 bus_addr_t *offsetp, int *windowp)
   2712        1.4      haya  *
   2713       1.32     enami  * This function maps memory space allocated by the function
   2714        1.4      haya  * pccbb_pcmcia_mem_alloc().
   2715        1.4      haya  */
   2716       1.22    chopps STATIC int
   2717      1.143    dyoung pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2718      1.143    dyoung     bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp,
   2719  1.167.4.1      yamt     bus_size_t *offsetp, int *windowp)
   2720       1.22    chopps {
   2721  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2722  1.167.4.1      yamt 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2723       1.22    chopps 	bus_addr_t busaddr;
   2724       1.22    chopps 	long card_offset;
   2725       1.22    chopps 	int win;
   2726       1.91    briggs 
   2727       1.91    briggs 	/* Check that the card is still there. */
   2728  1.167.4.1      yamt 	if ((Pcic_read(sc, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2729       1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2730       1.91    briggs 		return 1;
   2731       1.22    chopps 
   2732       1.22    chopps 	for (win = 0; win < PCIC_MEM_WINS; ++win) {
   2733       1.22    chopps 		if ((ph->memalloc & (1 << win)) == 0) {
   2734       1.22    chopps 			ph->memalloc |= (1 << win);
   2735       1.22    chopps 			break;
   2736       1.22    chopps 		}
   2737       1.22    chopps 	}
   2738        1.1      haya 
   2739       1.22    chopps 	if (win == PCIC_MEM_WINS) {
   2740       1.22    chopps 		return 1;
   2741       1.22    chopps 	}
   2742        1.1      haya 
   2743       1.22    chopps 	*windowp = win;
   2744        1.1      haya 
   2745       1.22    chopps 	/* XXX this is pretty gross */
   2746        1.1      haya 
   2747  1.167.4.1      yamt 	if (sc->sc_memt != pcmhp->memt) {
   2748       1.22    chopps 		panic("pccbb_pcmcia_mem_map memt is bogus");
   2749       1.22    chopps 	}
   2750        1.1      haya 
   2751       1.22    chopps 	busaddr = pcmhp->addr;
   2752        1.1      haya 
   2753      1.117     perry 	/*
   2754       1.22    chopps 	 * compute the address offset to the pcmcia address space for the
   2755       1.22    chopps 	 * pcic.  this is intentionally signed.  The masks and shifts below
   2756       1.22    chopps 	 * will cause TRT to happen in the pcic registers.  Deal with making
   2757       1.22    chopps 	 * sure the address is aligned, and return the alignment offset.
   2758       1.22    chopps 	 */
   2759       1.22    chopps 
   2760       1.22    chopps 	*offsetp = card_addr % PCIC_MEM_PAGESIZE;
   2761       1.22    chopps 	card_addr -= *offsetp;
   2762       1.22    chopps 
   2763       1.22    chopps 	DPRINTF(("pccbb_pcmcia_mem_map window %d bus %lx+%lx+%lx at card addr "
   2764       1.22    chopps 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   2765       1.22    chopps 	    (u_long) card_addr));
   2766       1.22    chopps 
   2767      1.117     perry 	/*
   2768       1.22    chopps 	 * include the offset in the size, and decrement size by one, since
   2769       1.22    chopps 	 * the hw wants start/stop
   2770       1.22    chopps 	 */
   2771       1.22    chopps 	size += *offsetp - 1;
   2772       1.22    chopps 
   2773       1.22    chopps 	card_offset = (((long)card_addr) - ((long)busaddr));
   2774       1.22    chopps 
   2775       1.22    chopps 	ph->mem[win].addr = busaddr;
   2776       1.22    chopps 	ph->mem[win].size = size;
   2777       1.22    chopps 	ph->mem[win].offset = card_offset;
   2778       1.22    chopps 	ph->mem[win].kind = kind;
   2779        1.1      haya 
   2780  1.167.4.1      yamt 	pccbb_pcmcia_do_mem_map(sc, win);
   2781        1.1      haya 
   2782       1.22    chopps 	return 0;
   2783        1.1      haya }
   2784        1.1      haya 
   2785        1.4      haya /*
   2786        1.4      haya  * STATIC int pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch,
   2787        1.4      haya  *                                   int window)
   2788        1.4      haya  *
   2789       1.32     enami  * This function unmaps memory space which mapped by the function
   2790        1.4      haya  * pccbb_pcmcia_mem_map().
   2791        1.4      haya  */
   2792       1.22    chopps STATIC void
   2793      1.143    dyoung pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch, int window)
   2794        1.1      haya {
   2795  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2796  1.167.4.1      yamt 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2797       1.22    chopps 	int reg;
   2798        1.1      haya 
   2799       1.22    chopps 	if (window >= PCIC_MEM_WINS) {
   2800       1.22    chopps 		panic("pccbb_pcmcia_mem_unmap: window out of range");
   2801       1.22    chopps 	}
   2802        1.1      haya 
   2803  1.167.4.1      yamt 	reg = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2804       1.22    chopps 	reg &= ~(1 << window);
   2805  1.167.4.1      yamt 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, reg);
   2806        1.1      haya 
   2807       1.22    chopps 	ph->memalloc &= ~(1 << window);
   2808        1.1      haya }
   2809        1.1      haya 
   2810        1.4      haya /*
   2811        1.4      haya  * STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2812        1.4      haya  *                                          struct pcmcia_function *pf,
   2813        1.4      haya  *                                          int ipl,
   2814        1.4      haya  *                                          int (*func)(void *),
   2815        1.4      haya  *                                          void *arg);
   2816        1.4      haya  *
   2817        1.4      haya  * This function enables PC-Card interrupt.  PCCBB uses PCI interrupt line.
   2818        1.4      haya  */
   2819        1.1      haya STATIC void *
   2820      1.143    dyoung pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2821      1.143    dyoung     struct pcmcia_function *pf, int ipl, int (*func)(void *), void *arg)
   2822       1.22    chopps {
   2823  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2824       1.22    chopps 
   2825       1.22    chopps 	if (!(pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   2826       1.22    chopps 		/* what should I do? */
   2827       1.22    chopps 		if ((pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   2828       1.95  christos 			DPRINTF(("%s does not provide edge nor pulse "
   2829  1.167.4.1      yamt 			    "interrupt\n", device_xname(sc->sc_dev)));
   2830       1.22    chopps 			return NULL;
   2831       1.22    chopps 		}
   2832      1.117     perry 		/*
   2833       1.22    chopps 		 * XXX Noooooo!  The interrupt flag must set properly!!
   2834       1.22    chopps 		 * dumb pcmcia driver!!
   2835       1.22    chopps 		 */
   2836       1.22    chopps 	}
   2837        1.1      haya 
   2838       1.88  nakayama 	return pccbb_intr_establish(sc, 0, ipl, func, arg);
   2839        1.1      haya }
   2840        1.1      haya 
   2841        1.4      haya /*
   2842        1.4      haya  * STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch,
   2843        1.4      haya  *                                            void *ih)
   2844        1.4      haya  *
   2845        1.4      haya  * This function disables PC-Card interrupt.
   2846        1.4      haya  */
   2847        1.1      haya STATIC void
   2848      1.143    dyoung pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
   2849        1.1      haya {
   2850  1.167.4.1      yamt 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2851        1.1      haya 
   2852       1.26      haya 	pccbb_intr_disestablish(sc, ih);
   2853        1.1      haya }
   2854        1.1      haya 
   2855        1.1      haya #if rbus
   2856        1.4      haya /*
   2857        1.4      haya  * static int
   2858        1.4      haya  * pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2859        1.4      haya  *			    bus_addr_t addr, bus_size_t size,
   2860        1.4      haya  *			    bus_addr_t mask, bus_size_t align,
   2861        1.4      haya  *			    int flags, bus_addr_t *addrp;
   2862        1.4      haya  *			    bus_space_handle_t *bshp)
   2863        1.4      haya  *
   2864        1.4      haya  *   This function allocates a portion of memory or io space for
   2865        1.4      haya  *   clients.  This function is called from CardBus card drivers.
   2866        1.4      haya  */
   2867        1.1      haya static int
   2868      1.143    dyoung pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2869      1.143    dyoung     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
   2870      1.143    dyoung     int flags, bus_addr_t *addrp, bus_space_handle_t *bshp)
   2871       1.22    chopps {
   2872       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   2873       1.22    chopps 
   2874       1.95  christos 	DPRINTF(("pccbb_rbus_cb_space_alloc: addr 0x%lx, size 0x%lx, "
   2875       1.95  christos 	    "mask 0x%lx, align 0x%lx\n", (unsigned long)addr,
   2876       1.95  christos 	    (unsigned long)size, (unsigned long)mask, (unsigned long)align));
   2877        1.1      haya 
   2878       1.22    chopps 	if (align == 0) {
   2879       1.22    chopps 		align = size;
   2880       1.22    chopps 	}
   2881        1.1      haya 
   2882       1.22    chopps 	if (rb->rb_bt == sc->sc_memt) {
   2883       1.22    chopps 		if (align < 16) {
   2884       1.22    chopps 			return 1;
   2885       1.68      yamt 		}
   2886       1.76      haya 		/*
   2887       1.76      haya 		 * XXX: align more than 0x1000 to avoid overwrapping
   2888       1.76      haya 		 * memory windows for two or more devices.  0x1000
   2889       1.76      haya 		 * means memory window's granularity.
   2890       1.76      haya 		 *
   2891       1.76      haya 		 * Two or more devices should be able to share same
   2892       1.76      haya 		 * memory window region.  However, overrapping memory
   2893       1.76      haya 		 * window is not good because some devices, such as
   2894       1.76      haya 		 * 3Com 3C575[BC], have a broken address decoder and
   2895       1.76      haya 		 * intrude other's memory region.
   2896       1.76      haya 		 */
   2897       1.68      yamt 		if (align < 0x1000) {
   2898       1.68      yamt 			align = 0x1000;
   2899       1.22    chopps 		}
   2900       1.22    chopps 	} else if (rb->rb_bt == sc->sc_iot) {
   2901       1.22    chopps 		if (align < 4) {
   2902       1.22    chopps 			return 1;
   2903       1.22    chopps 		}
   2904       1.36      haya 		/* XXX: hack for avoiding ISA image */
   2905       1.36      haya 		if (mask < 0x0100) {
   2906       1.36      haya 			mask = 0x3ff;
   2907       1.36      haya 			addr = 0x300;
   2908       1.36      haya 		}
   2909       1.36      haya 
   2910       1.22    chopps 	} else {
   2911       1.95  christos 		DPRINTF(("pccbb_rbus_cb_space_alloc: Bus space tag 0x%lx is "
   2912       1.95  christos 		    "NOT used. io: 0x%lx, mem: 0x%lx\n",
   2913       1.95  christos 		    (unsigned long)rb->rb_bt, (unsigned long)sc->sc_iot,
   2914       1.95  christos 		    (unsigned long)sc->sc_memt));
   2915       1.22    chopps 		return 1;
   2916       1.22    chopps 		/* XXX: panic here? */
   2917       1.22    chopps 	}
   2918        1.1      haya 
   2919       1.22    chopps 	if (rbus_space_alloc(rb, addr, size, mask, align, flags, addrp, bshp)) {
   2920  1.167.4.1      yamt 		aprint_normal_dev(sc->sc_dev, "<rbus> no bus space\n");
   2921       1.22    chopps 		return 1;
   2922       1.22    chopps 	}
   2923        1.1      haya 
   2924       1.22    chopps 	pccbb_open_win(sc, rb->rb_bt, *addrp, size, *bshp, 0);
   2925        1.1      haya 
   2926       1.22    chopps 	return 0;
   2927        1.1      haya }
   2928        1.1      haya 
   2929        1.4      haya /*
   2930        1.4      haya  * static int
   2931        1.4      haya  * pccbb_rbus_cb_space_free(cardbus_chipset_tag_t *ct, rbus_tag_t rb,
   2932        1.4      haya  *			   bus_space_handle_t *bshp, bus_size_t size);
   2933        1.4      haya  *
   2934        1.4      haya  *   This function is called from CardBus card drivers.
   2935        1.4      haya  */
   2936        1.1      haya static int
   2937      1.143    dyoung pccbb_rbus_cb_space_free(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2938      1.143    dyoung     bus_space_handle_t bsh, bus_size_t size)
   2939       1.22    chopps {
   2940       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   2941       1.22    chopps 	bus_space_tag_t bt = rb->rb_bt;
   2942       1.22    chopps 
   2943       1.22    chopps 	pccbb_close_win(sc, bt, bsh, size);
   2944       1.22    chopps 
   2945       1.22    chopps 	if (bt == sc->sc_memt) {
   2946       1.22    chopps 	} else if (bt == sc->sc_iot) {
   2947       1.22    chopps 	} else {
   2948       1.22    chopps 		return 1;
   2949       1.22    chopps 		/* XXX: panic here? */
   2950       1.22    chopps 	}
   2951        1.1      haya 
   2952       1.22    chopps 	return rbus_space_free(rb, bsh, size, NULL);
   2953        1.1      haya }
   2954        1.1      haya #endif /* rbus */
   2955        1.1      haya 
   2956        1.1      haya #if rbus
   2957        1.1      haya 
   2958        1.1      haya static int
   2959      1.143    dyoung pccbb_open_win(struct pccbb_softc *sc, bus_space_tag_t bst, bus_addr_t addr,
   2960      1.143    dyoung     bus_size_t size, bus_space_handle_t bsh, int flags)
   2961       1.22    chopps {
   2962       1.27   thorpej 	struct pccbb_win_chain_head *head;
   2963       1.22    chopps 	bus_addr_t align;
   2964       1.22    chopps 
   2965       1.27   thorpej 	head = &sc->sc_iowindow;
   2966       1.22    chopps 	align = 0x04;
   2967       1.22    chopps 	if (sc->sc_memt == bst) {
   2968       1.27   thorpej 		head = &sc->sc_memwindow;
   2969       1.22    chopps 		align = 0x1000;
   2970       1.95  christos 		DPRINTF(("using memory window, 0x%lx 0x%lx 0x%lx\n\n",
   2971       1.95  christos 		    (unsigned long)sc->sc_iot, (unsigned long)sc->sc_memt,
   2972       1.95  christos 		    (unsigned long)bst));
   2973       1.22    chopps 	}
   2974        1.1      haya 
   2975       1.27   thorpej 	if (pccbb_winlist_insert(head, addr, size, bsh, flags)) {
   2976  1.167.4.1      yamt 		aprint_error_dev(sc->sc_dev,
   2977      1.164    dyoung 		    "pccbb_open_win: %s winlist insert failed\n",
   2978       1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   2979       1.22    chopps 	}
   2980       1.22    chopps 	pccbb_winset(align, sc, bst);
   2981        1.1      haya 
   2982       1.22    chopps 	return 0;
   2983        1.1      haya }
   2984        1.1      haya 
   2985        1.1      haya static int
   2986      1.143    dyoung pccbb_close_win(struct pccbb_softc *sc, bus_space_tag_t bst,
   2987      1.143    dyoung     bus_space_handle_t bsh, bus_size_t size)
   2988       1.22    chopps {
   2989       1.27   thorpej 	struct pccbb_win_chain_head *head;
   2990       1.22    chopps 	bus_addr_t align;
   2991       1.22    chopps 
   2992       1.27   thorpej 	head = &sc->sc_iowindow;
   2993       1.22    chopps 	align = 0x04;
   2994       1.22    chopps 	if (sc->sc_memt == bst) {
   2995       1.27   thorpej 		head = &sc->sc_memwindow;
   2996       1.22    chopps 		align = 0x1000;
   2997       1.22    chopps 	}
   2998        1.1      haya 
   2999       1.27   thorpej 	if (pccbb_winlist_delete(head, bsh, size)) {
   3000  1.167.4.1      yamt 		aprint_error_dev(sc->sc_dev,
   3001      1.164    dyoung 		    "pccbb_close_win: %s winlist delete failed\n",
   3002       1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   3003       1.22    chopps 	}
   3004       1.22    chopps 	pccbb_winset(align, sc, bst);
   3005        1.1      haya 
   3006       1.22    chopps 	return 0;
   3007        1.1      haya }
   3008        1.1      haya 
   3009        1.1      haya static int
   3010      1.143    dyoung pccbb_winlist_insert(struct pccbb_win_chain_head *head, bus_addr_t start,
   3011      1.143    dyoung     bus_size_t size, bus_space_handle_t bsh, int flags)
   3012       1.22    chopps {
   3013       1.27   thorpej 	struct pccbb_win_chain *chainp, *elem;
   3014       1.22    chopps 
   3015       1.27   thorpej 	if ((elem = malloc(sizeof(struct pccbb_win_chain), M_DEVBUF,
   3016       1.27   thorpej 	    M_NOWAIT)) == NULL)
   3017       1.35     enami 		return (1);		/* fail */
   3018        1.1      haya 
   3019       1.27   thorpej 	elem->wc_start = start;
   3020       1.27   thorpej 	elem->wc_end = start + (size - 1);
   3021       1.27   thorpej 	elem->wc_handle = bsh;
   3022       1.27   thorpej 	elem->wc_flags = flags;
   3023        1.1      haya 
   3024      1.154    dyoung 	TAILQ_FOREACH(chainp, head, wc_list) {
   3025      1.154    dyoung 		if (chainp->wc_end >= start)
   3026      1.154    dyoung 			break;
   3027      1.154    dyoung 	}
   3028      1.154    dyoung 	if (chainp != NULL)
   3029       1.27   thorpej 		TAILQ_INSERT_AFTER(head, chainp, elem, wc_list);
   3030      1.154    dyoung 	else
   3031      1.154    dyoung 		TAILQ_INSERT_TAIL(head, elem, wc_list);
   3032       1.35     enami 	return (0);
   3033        1.1      haya }
   3034        1.1      haya 
   3035        1.1      haya static int
   3036      1.143    dyoung pccbb_winlist_delete(struct pccbb_win_chain_head *head, bus_space_handle_t bsh,
   3037      1.143    dyoung     bus_size_t size)
   3038        1.1      haya {
   3039       1.27   thorpej 	struct pccbb_win_chain *chainp;
   3040        1.1      haya 
   3041      1.154    dyoung 	TAILQ_FOREACH(chainp, head, wc_list) {
   3042      1.154    dyoung 		if (memcmp(&chainp->wc_handle, &bsh, sizeof(bsh)) == 0)
   3043      1.154    dyoung 			break;
   3044      1.154    dyoung 	}
   3045      1.154    dyoung 	if (chainp == NULL)
   3046      1.154    dyoung 		return 1;	       /* fail: no candidate to remove */
   3047        1.1      haya 
   3048      1.154    dyoung 	if ((chainp->wc_end - chainp->wc_start) != (size - 1)) {
   3049      1.154    dyoung 		printf("pccbb_winlist_delete: window 0x%lx size "
   3050      1.154    dyoung 		    "inconsistent: 0x%lx, 0x%lx\n",
   3051      1.154    dyoung 		    (unsigned long)chainp->wc_start,
   3052      1.154    dyoung 		    (unsigned long)(chainp->wc_end - chainp->wc_start),
   3053      1.154    dyoung 		    (unsigned long)(size - 1));
   3054      1.154    dyoung 		return 1;
   3055      1.154    dyoung 	}
   3056        1.1      haya 
   3057      1.154    dyoung 	TAILQ_REMOVE(head, chainp, wc_list);
   3058      1.154    dyoung 	free(chainp, M_DEVBUF);
   3059        1.1      haya 
   3060      1.154    dyoung 	return 0;
   3061        1.1      haya }
   3062        1.1      haya 
   3063        1.1      haya static void
   3064      1.143    dyoung pccbb_winset(bus_addr_t align, struct pccbb_softc *sc, bus_space_tag_t bst)
   3065       1.22    chopps {
   3066       1.22    chopps 	pci_chipset_tag_t pc;
   3067       1.22    chopps 	pcitag_t tag;
   3068       1.22    chopps 	bus_addr_t mask = ~(align - 1);
   3069       1.22    chopps 	struct {
   3070       1.22    chopps 		cardbusreg_t win_start;
   3071       1.22    chopps 		cardbusreg_t win_limit;
   3072       1.22    chopps 		int win_flags;
   3073       1.22    chopps 	} win[2];
   3074       1.22    chopps 	struct pccbb_win_chain *chainp;
   3075       1.22    chopps 	int offs;
   3076       1.22    chopps 
   3077       1.61     enami 	win[0].win_start = win[1].win_start = 0xffffffff;
   3078       1.61     enami 	win[0].win_limit = win[1].win_limit = 0;
   3079       1.61     enami 	win[0].win_flags = win[1].win_flags = 0;
   3080       1.22    chopps 
   3081       1.27   thorpej 	chainp = TAILQ_FIRST(&sc->sc_iowindow);
   3082      1.161    dyoung 	offs = PCI_CB_IOBASE0;
   3083       1.22    chopps 	if (sc->sc_memt == bst) {
   3084       1.27   thorpej 		chainp = TAILQ_FIRST(&sc->sc_memwindow);
   3085      1.161    dyoung 		offs = PCI_CB_MEMBASE0;
   3086       1.22    chopps 	}
   3087        1.1      haya 
   3088       1.27   thorpej 	if (chainp != NULL) {
   3089       1.22    chopps 		win[0].win_start = chainp->wc_start & mask;
   3090       1.22    chopps 		win[0].win_limit = chainp->wc_end & mask;
   3091       1.22    chopps 		win[0].win_flags = chainp->wc_flags;
   3092       1.27   thorpej 		chainp = TAILQ_NEXT(chainp, wc_list);
   3093        1.1      haya 	}
   3094        1.1      haya 
   3095       1.27   thorpej 	for (; chainp != NULL; chainp = TAILQ_NEXT(chainp, wc_list)) {
   3096       1.22    chopps 		if (win[1].win_start == 0xffffffff) {
   3097       1.22    chopps 			/* window 1 is not used */
   3098       1.22    chopps 			if ((win[0].win_flags == chainp->wc_flags) &&
   3099       1.22    chopps 			    (win[0].win_limit + align >=
   3100       1.22    chopps 			    (chainp->wc_start & mask))) {
   3101       1.27   thorpej 				/* concatenate */
   3102       1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3103       1.22    chopps 			} else {
   3104       1.22    chopps 				/* make new window */
   3105       1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3106       1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3107       1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3108       1.22    chopps 			}
   3109       1.22    chopps 			continue;
   3110       1.22    chopps 		}
   3111       1.22    chopps 
   3112       1.32     enami 		/* Both windows are engaged. */
   3113       1.22    chopps 		if (win[0].win_flags == win[1].win_flags) {
   3114       1.22    chopps 			/* same flags */
   3115       1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3116       1.22    chopps 				if (win[1].win_start - (win[0].win_limit +
   3117       1.22    chopps 				    align) <
   3118       1.22    chopps 				    (chainp->wc_start & mask) -
   3119       1.22    chopps 				    ((chainp->wc_end & mask) + align)) {
   3120       1.22    chopps 					/*
   3121       1.22    chopps 					 * merge window 0 and 1, and set win1
   3122       1.22    chopps 					 * to chainp
   3123       1.22    chopps 					 */
   3124       1.22    chopps 					win[0].win_limit = win[1].win_limit;
   3125       1.22    chopps 					win[1].win_start =
   3126       1.22    chopps 					    chainp->wc_start & mask;
   3127       1.22    chopps 					win[1].win_limit =
   3128       1.22    chopps 					    chainp->wc_end & mask;
   3129       1.22    chopps 				} else {
   3130       1.22    chopps 					win[1].win_limit =
   3131       1.22    chopps 					    chainp->wc_end & mask;
   3132       1.22    chopps 				}
   3133       1.22    chopps 			} else {
   3134       1.22    chopps 				/* different flags */
   3135       1.22    chopps 
   3136       1.27   thorpej 				/* concatenate win0 and win1 */
   3137       1.22    chopps 				win[0].win_limit = win[1].win_limit;
   3138       1.22    chopps 				/* allocate win[1] to new space */
   3139       1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3140       1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3141       1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3142       1.22    chopps 			}
   3143       1.22    chopps 		} else {
   3144       1.22    chopps 			/* the flags of win[0] and win[1] is different */
   3145       1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3146       1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3147       1.22    chopps 				/*
   3148       1.22    chopps 				 * XXX this creates overlapping windows, so
   3149       1.22    chopps 				 * what should the poor bridge do if one is
   3150       1.22    chopps 				 * cachable, and the other is not?
   3151       1.22    chopps 				 */
   3152  1.167.4.1      yamt 				aprint_error_dev(sc->sc_dev,
   3153      1.164    dyoung 				    "overlapping windows\n");
   3154       1.22    chopps 			} else {
   3155       1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3156       1.22    chopps 			}
   3157       1.22    chopps 		}
   3158       1.22    chopps 	}
   3159        1.1      haya 
   3160       1.22    chopps 	pc = sc->sc_pc;
   3161       1.22    chopps 	tag = sc->sc_tag;
   3162       1.22    chopps 	pci_conf_write(pc, tag, offs, win[0].win_start);
   3163       1.22    chopps 	pci_conf_write(pc, tag, offs + 4, win[0].win_limit);
   3164       1.22    chopps 	pci_conf_write(pc, tag, offs + 8, win[1].win_start);
   3165       1.22    chopps 	pci_conf_write(pc, tag, offs + 12, win[1].win_limit);
   3166       1.95  christos 	DPRINTF(("--pccbb_winset: win0 [0x%lx, 0x%lx), win1 [0x%lx, 0x%lx)\n",
   3167       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs),
   3168       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 4) + align,
   3169       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 8),
   3170       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 12) + align));
   3171       1.22    chopps 
   3172       1.22    chopps 	if (bst == sc->sc_memt) {
   3173      1.146    dyoung 		pcireg_t bcr = pci_conf_read(pc, tag, PCI_BRIDGE_CONTROL_REG);
   3174       1.61     enami 
   3175       1.61     enami 		bcr &= ~(CB_BCR_PREFETCH_MEMWIN0 | CB_BCR_PREFETCH_MEMWIN1);
   3176       1.61     enami 		if (win[0].win_flags & PCCBB_MEM_CACHABLE)
   3177       1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN0;
   3178       1.61     enami 		if (win[1].win_flags & PCCBB_MEM_CACHABLE)
   3179       1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN1;
   3180      1.146    dyoung 		pci_conf_write(pc, tag, PCI_BRIDGE_CONTROL_REG, bcr);
   3181       1.22    chopps 	}
   3182        1.1      haya }
   3183        1.1      haya 
   3184        1.1      haya #endif /* rbus */
   3185       1.25     enami 
   3186      1.156  jmcneill static bool
   3187      1.166    dyoung pccbb_suspend(device_t dv PMF_FN_ARGS)
   3188       1.25     enami {
   3189      1.156  jmcneill 	struct pccbb_softc *sc = device_private(dv);
   3190       1.25     enami 	bus_space_tag_t base_memt = sc->sc_base_memt;	/* socket regs memory */
   3191       1.25     enami 	bus_space_handle_t base_memh = sc->sc_base_memh;
   3192      1.156  jmcneill 	pcireg_t reg;
   3193       1.25     enami 
   3194      1.156  jmcneill 	if (sc->sc_pil_intr_enable)
   3195      1.156  jmcneill 		(void)pccbbintr_function(sc);
   3196      1.156  jmcneill 	sc->sc_pil_intr_enable = 0;
   3197       1.25     enami 
   3198      1.156  jmcneill 	reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
   3199      1.156  jmcneill 	/* Disable interrupts. */
   3200      1.156  jmcneill 	reg &= ~(CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER);
   3201      1.156  jmcneill 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
   3202      1.156  jmcneill 	/* XXX joerg Disable power to the socket? */
   3203       1.38      haya 
   3204      1.165    dyoung 	/* XXX flush PCI write */
   3205      1.165    dyoung 	bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3206      1.165    dyoung 
   3207      1.165    dyoung 	/* reset interrupt */
   3208      1.165    dyoung 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT,
   3209      1.165    dyoung 	    bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT));
   3210      1.165    dyoung 	/* XXX flush PCI write */
   3211      1.165    dyoung 	bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3212      1.165    dyoung 
   3213      1.165    dyoung 	if (sc->sc_ih != NULL) {
   3214      1.165    dyoung 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
   3215      1.165    dyoung 		sc->sc_ih = NULL;
   3216      1.165    dyoung 	}
   3217      1.165    dyoung 
   3218      1.156  jmcneill 	return true;
   3219      1.156  jmcneill }
   3220      1.129  jmcneill 
   3221      1.156  jmcneill static bool
   3222      1.166    dyoung pccbb_resume(device_t dv PMF_FN_ARGS)
   3223      1.156  jmcneill {
   3224      1.156  jmcneill 	struct pccbb_softc *sc = device_private(dv);
   3225      1.156  jmcneill 	bus_space_tag_t base_memt = sc->sc_base_memt;	/* socket regs memory */
   3226      1.156  jmcneill 	bus_space_handle_t base_memh = sc->sc_base_memh;
   3227      1.156  jmcneill 	pcireg_t reg;
   3228       1.38      haya 
   3229      1.156  jmcneill 	pccbb_chipinit(sc);
   3230      1.165    dyoung 	pccbb_intrinit(sc);
   3231      1.156  jmcneill 	/* setup memory and io space window for CB */
   3232      1.156  jmcneill 	pccbb_winset(0x1000, sc, sc->sc_memt);
   3233      1.156  jmcneill 	pccbb_winset(0x04, sc, sc->sc_iot);
   3234      1.156  jmcneill 
   3235      1.156  jmcneill 	/* CSC Interrupt: Card detect interrupt on */
   3236      1.156  jmcneill 	reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
   3237      1.156  jmcneill 	/* Card detect intr is turned on. */
   3238      1.165    dyoung 	reg |= CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER;
   3239      1.156  jmcneill 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
   3240      1.156  jmcneill 	/* reset interrupt */
   3241      1.156  jmcneill 	reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3242      1.156  jmcneill 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT, reg);
   3243       1.70      haya 
   3244      1.156  jmcneill 	/*
   3245      1.156  jmcneill 	 * check for card insertion or removal during suspend period.
   3246      1.156  jmcneill 	 * XXX: the code can't cope with card swap (remove then
   3247      1.156  jmcneill 	 * insert).  how can we detect such situation?
   3248      1.156  jmcneill 	 */
   3249      1.156  jmcneill 	(void)pccbbintr(sc);
   3250      1.129  jmcneill 
   3251      1.156  jmcneill 	sc->sc_pil_intr_enable = 1;
   3252       1.25     enami 
   3253      1.156  jmcneill 	return true;
   3254       1.25     enami }
   3255