Home | History | Annotate | Line # | Download | only in pci
pccbb.c revision 1.207.2.4
      1  1.207.2.4     skrll /*	$NetBSD: pccbb.c,v 1.207.2.4 2017/08/28 17:52:06 skrll Exp $	*/
      2        1.2      haya 
      3        1.1      haya /*
      4       1.21      haya  * Copyright (c) 1998, 1999 and 2000
      5       1.21      haya  *      HAYAKAWA Koichi.  All rights reserved.
      6        1.1      haya  *
      7        1.1      haya  * Redistribution and use in source and binary forms, with or without
      8        1.1      haya  * modification, are permitted provided that the following conditions
      9        1.1      haya  * are met:
     10        1.1      haya  * 1. Redistributions of source code must retain the above copyright
     11        1.1      haya  *    notice, this list of conditions and the following disclaimer.
     12        1.1      haya  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1      haya  *    notice, this list of conditions and the following disclaimer in the
     14        1.1      haya  *    documentation and/or other materials provided with the distribution.
     15        1.1      haya  *
     16        1.1      haya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17        1.1      haya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18        1.1      haya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19        1.1      haya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20        1.1      haya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21        1.1      haya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22        1.1      haya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23        1.1      haya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24        1.1      haya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25        1.1      haya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26        1.1      haya  */
     27       1.71     lukem 
     28       1.71     lukem #include <sys/cdefs.h>
     29  1.207.2.4     skrll __KERNEL_RCSID(0, "$NetBSD: pccbb.c,v 1.207.2.4 2017/08/28 17:52:06 skrll Exp $");
     30        1.1      haya 
     31        1.1      haya /*
     32        1.1      haya #define CBB_DEBUG
     33        1.1      haya #define SHOW_REGS
     34        1.1      haya */
     35        1.1      haya 
     36        1.1      haya #include <sys/param.h>
     37        1.1      haya #include <sys/systm.h>
     38        1.1      haya #include <sys/kernel.h>
     39        1.1      haya #include <sys/errno.h>
     40        1.1      haya #include <sys/ioctl.h>
     41       1.54  augustss #include <sys/reboot.h>		/* for bootverbose */
     42        1.1      haya #include <sys/syslog.h>
     43        1.1      haya #include <sys/device.h>
     44        1.1      haya #include <sys/malloc.h>
     45       1.55      haya #include <sys/proc.h>
     46        1.1      haya 
     47      1.148        ad #include <sys/intr.h>
     48      1.148        ad #include <sys/bus.h>
     49        1.1      haya 
     50        1.1      haya #include <dev/pci/pcivar.h>
     51        1.1      haya #include <dev/pci/pcireg.h>
     52        1.1      haya #include <dev/pci/pcidevs.h>
     53        1.1      haya 
     54        1.1      haya #include <dev/pci/pccbbreg.h>
     55        1.1      haya 
     56        1.1      haya #include <dev/cardbus/cardslotvar.h>
     57        1.1      haya 
     58        1.1      haya #include <dev/cardbus/cardbusvar.h>
     59        1.1      haya 
     60        1.1      haya #include <dev/pcmcia/pcmciareg.h>
     61        1.1      haya #include <dev/pcmcia/pcmciavar.h>
     62        1.1      haya 
     63        1.1      haya #include <dev/ic/i82365reg.h>
     64        1.1      haya #include <dev/pci/pccbbvar.h>
     65        1.1      haya 
     66        1.1      haya #ifndef __NetBSD_Version__
     67        1.1      haya struct cfdriver cbb_cd = {
     68       1.22    chopps 	NULL, "cbb", DV_DULL
     69        1.1      haya };
     70        1.1      haya #endif
     71        1.1      haya 
     72       1.73  christos #ifdef CBB_DEBUG
     73        1.1      haya #define DPRINTF(x) printf x
     74        1.1      haya #define STATIC
     75        1.1      haya #else
     76        1.1      haya #define DPRINTF(x)
     77        1.1      haya #define STATIC static
     78        1.1      haya #endif
     79        1.1      haya 
     80      1.151    dyoung int pccbb_burstup = 1;
     81      1.151    dyoung 
     82       1.55      haya /*
     83      1.142    dyoung  * delay_ms() is wait in milliseconds.  It should be used instead
     84      1.140    dyoung  * of delay() if you want to wait more than 1 ms.
     85       1.55      haya  */
     86      1.142    dyoung static inline void
     87      1.189    dyoung delay_ms(int millis, struct pccbb_softc *sc)
     88      1.142    dyoung {
     89      1.142    dyoung 	if (cold)
     90      1.142    dyoung 		delay(millis * 1000);
     91      1.142    dyoung 	else
     92      1.189    dyoung 		kpause("pccbb", false, mstohz(millis), NULL);
     93      1.142    dyoung }
     94       1.55      haya 
     95      1.187    cegger int pcicbbmatch(device_t, cfdata_t, void *);
     96      1.162    dyoung void pccbbattach(device_t, device_t, void *);
     97      1.188    dyoung void pccbbchilddet(device_t, device_t);
     98      1.158    dyoung int pccbbdetach(device_t, int);
     99      1.116     perry int pccbbintr(void *);
    100      1.116     perry static void pci113x_insert(void *);
    101      1.116     perry static int pccbbintr_function(struct pccbb_softc *);
    102        1.1      haya 
    103      1.116     perry static int pccbb_detect_card(struct pccbb_softc *);
    104        1.1      haya 
    105      1.173  drochner static void pccbb_pcmcia_write(struct pccbb_softc *, int, u_int8_t);
    106      1.173  drochner static u_int8_t pccbb_pcmcia_read(struct pccbb_softc *, int);
    107      1.177  drochner #define Pcic_read(sc, reg) pccbb_pcmcia_read((sc), (reg))
    108      1.177  drochner #define Pcic_write(sc, reg, val) pccbb_pcmcia_write((sc), (reg), (val))
    109        1.1      haya 
    110      1.116     perry STATIC int cb_reset(struct pccbb_softc *);
    111      1.116     perry STATIC int cb_detect_voltage(struct pccbb_softc *);
    112      1.116     perry STATIC int cbbprint(void *, const char *);
    113      1.116     perry 
    114      1.116     perry static int cb_chipset(u_int32_t, int *);
    115      1.116     perry STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *,
    116      1.116     perry     struct pcmciabus_attach_args *);
    117        1.1      haya 
    118      1.116     perry STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int);
    119      1.160    dyoung STATIC int pccbb_power(struct pccbb_softc *sc, int);
    120      1.160    dyoung STATIC int pccbb_power_ct(cardbus_chipset_tag_t, int);
    121      1.116     perry STATIC int pccbb_cardenable(struct pccbb_softc * sc, int function);
    122      1.171  drochner static void *pccbb_intr_establish(struct pccbb_softc *,
    123      1.203  drochner     int level, int (*ih) (void *), void *sc);
    124      1.116     perry static void pccbb_intr_disestablish(struct pccbb_softc *, void *ih);
    125      1.116     perry 
    126      1.171  drochner static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t,
    127      1.203  drochner     int level, int (*ih) (void *), void *sc);
    128      1.116     perry static void pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct, void *ih);
    129      1.116     perry 
    130      1.195    dyoung static pcitag_t pccbb_make_tag(cardbus_chipset_tag_t, int, int);
    131      1.195    dyoung static pcireg_t pccbb_conf_read(cardbus_chipset_tag_t, pcitag_t, int);
    132      1.195    dyoung static void pccbb_conf_write(cardbus_chipset_tag_t, pcitag_t, int,
    133      1.195    dyoung     pcireg_t);
    134      1.116     perry static void pccbb_chipinit(struct pccbb_softc *);
    135      1.165    dyoung static void pccbb_intrinit(struct pccbb_softc *);
    136      1.116     perry 
    137      1.116     perry STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    138      1.116     perry     struct pcmcia_mem_handle *);
    139      1.116     perry STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t,
    140      1.116     perry     struct pcmcia_mem_handle *);
    141      1.116     perry STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    142      1.183    bouyer     bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
    143      1.116     perry STATIC void pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t, int);
    144      1.116     perry STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    145      1.116     perry     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    146      1.116     perry STATIC void pccbb_pcmcia_io_free(pcmcia_chipset_handle_t,
    147      1.116     perry     struct pcmcia_io_handle *);
    148      1.116     perry STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    149      1.116     perry     bus_size_t, struct pcmcia_io_handle *, int *);
    150      1.116     perry STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t, int);
    151      1.116     perry STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t,
    152      1.116     perry     struct pcmcia_function *, int, int (*)(void *), void *);
    153      1.116     perry STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t, void *);
    154      1.116     perry STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t);
    155      1.116     perry STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t);
    156      1.116     perry STATIC void pccbb_pcmcia_socket_settype(pcmcia_chipset_handle_t, int);
    157      1.116     perry STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t pch);
    158      1.116     perry 
    159      1.176  drochner static int pccbb_pcmcia_wait_ready(struct pccbb_softc *);
    160      1.176  drochner static void pccbb_pcmcia_delay(struct pccbb_softc *, int, const char *);
    161      1.116     perry 
    162      1.176  drochner static void pccbb_pcmcia_do_io_map(struct pccbb_softc *, int);
    163      1.176  drochner static void pccbb_pcmcia_do_mem_map(struct pccbb_softc *, int);
    164        1.1      haya 
    165       1.32     enami /* bus-space allocation and deallocation functions */
    166        1.1      haya 
    167      1.116     perry static int pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t, rbus_tag_t,
    168       1.22    chopps     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
    169      1.116     perry     int flags, bus_addr_t * addrp, bus_space_handle_t * bshp);
    170      1.116     perry static int pccbb_rbus_cb_space_free(cardbus_chipset_tag_t, rbus_tag_t,
    171      1.116     perry     bus_space_handle_t, bus_size_t);
    172        1.1      haya 
    173        1.1      haya 
    174        1.1      haya 
    175      1.116     perry static int pccbb_open_win(struct pccbb_softc *, bus_space_tag_t,
    176      1.116     perry     bus_addr_t, bus_size_t, bus_space_handle_t, int flags);
    177      1.116     perry static int pccbb_close_win(struct pccbb_softc *, bus_space_tag_t,
    178      1.116     perry     bus_space_handle_t, bus_size_t);
    179      1.116     perry static int pccbb_winlist_insert(struct pccbb_win_chain_head *, bus_addr_t,
    180      1.116     perry     bus_size_t, bus_space_handle_t, int);
    181      1.116     perry static int pccbb_winlist_delete(struct pccbb_win_chain_head *,
    182      1.116     perry     bus_space_handle_t, bus_size_t);
    183      1.116     perry static void pccbb_winset(bus_addr_t align, struct pccbb_softc *,
    184      1.116     perry     bus_space_tag_t);
    185        1.1      haya void pccbb_winlist_show(struct pccbb_win_chain *);
    186        1.1      haya 
    187        1.1      haya 
    188        1.1      haya /* for config_defer */
    189      1.162    dyoung static void pccbb_pci_callback(device_t);
    190        1.1      haya 
    191      1.194    dyoung static bool pccbb_suspend(device_t, const pmf_qual_t *);
    192      1.194    dyoung static bool pccbb_resume(device_t, const pmf_qual_t *);
    193      1.156  jmcneill 
    194        1.1      haya #if defined SHOW_REGS
    195      1.116     perry static void cb_show_regs(pci_chipset_tag_t pc, pcitag_t tag,
    196      1.116     perry     bus_space_tag_t memt, bus_space_handle_t memh);
    197        1.1      haya #endif
    198        1.1      haya 
    199      1.185    dyoung CFATTACH_DECL3_NEW(cbb_pci, sizeof(struct pccbb_softc),
    200      1.188    dyoung     pcicbbmatch, pccbbattach, pccbbdetach, NULL, NULL, pccbbchilddet,
    201      1.185    dyoung     DVF_DETACH_SHUTDOWN);
    202        1.1      haya 
    203      1.174  drochner static const struct pcmcia_chip_functions pccbb_pcmcia_funcs = {
    204       1.22    chopps 	pccbb_pcmcia_mem_alloc,
    205       1.22    chopps 	pccbb_pcmcia_mem_free,
    206       1.22    chopps 	pccbb_pcmcia_mem_map,
    207       1.22    chopps 	pccbb_pcmcia_mem_unmap,
    208       1.22    chopps 	pccbb_pcmcia_io_alloc,
    209       1.22    chopps 	pccbb_pcmcia_io_free,
    210       1.22    chopps 	pccbb_pcmcia_io_map,
    211       1.22    chopps 	pccbb_pcmcia_io_unmap,
    212       1.22    chopps 	pccbb_pcmcia_intr_establish,
    213       1.22    chopps 	pccbb_pcmcia_intr_disestablish,
    214       1.22    chopps 	pccbb_pcmcia_socket_enable,
    215       1.22    chopps 	pccbb_pcmcia_socket_disable,
    216      1.101   mycroft 	pccbb_pcmcia_socket_settype,
    217       1.22    chopps 	pccbb_pcmcia_card_detect
    218        1.1      haya };
    219        1.1      haya 
    220      1.174  drochner static const struct cardbus_functions pccbb_funcs = {
    221       1.22    chopps 	pccbb_rbus_cb_space_alloc,
    222       1.22    chopps 	pccbb_rbus_cb_space_free,
    223       1.26      haya 	pccbb_cb_intr_establish,
    224       1.26      haya 	pccbb_cb_intr_disestablish,
    225       1.22    chopps 	pccbb_ctrl,
    226      1.160    dyoung 	pccbb_power_ct,
    227       1.22    chopps 	pccbb_make_tag,
    228       1.22    chopps 	pccbb_conf_read,
    229       1.22    chopps 	pccbb_conf_write,
    230        1.1      haya };
    231        1.1      haya 
    232        1.1      haya int
    233      1.187    cegger pcicbbmatch(device_t parent, cfdata_t match, void *aux)
    234        1.1      haya {
    235       1.22    chopps 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    236        1.1      haya 
    237       1.22    chopps 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    238       1.22    chopps 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_CARDBUS &&
    239       1.22    chopps 	    PCI_INTERFACE(pa->pa_class) == 0) {
    240       1.22    chopps 		return 1;
    241       1.22    chopps 	}
    242        1.1      haya 
    243       1.22    chopps 	return 0;
    244        1.1      haya }
    245        1.1      haya 
    246        1.1      haya #define MAKEID(vendor, prod) (((vendor) << PCI_VENDOR_SHIFT) \
    247        1.1      haya                               | ((prod) << PCI_PRODUCT_SHIFT))
    248        1.1      haya 
    249       1.60  jdolecek const struct yenta_chipinfo {
    250       1.22    chopps 	pcireg_t yc_id;		       /* vendor tag | product tag */
    251       1.22    chopps 	int yc_chiptype;
    252       1.22    chopps 	int yc_flags;
    253        1.1      haya } yc_chipsets[] = {
    254       1.22    chopps 	/* Texas Instruments chips */
    255       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1130), CB_TI113X,
    256       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    257       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1131), CB_TI113X,
    258       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    259       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1250), CB_TI125X,
    260       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    261       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1220), CB_TI12XX,
    262       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    263       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1221), CB_TI12XX,
    264       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    265       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1225), CB_TI12XX,
    266       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    267       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251), CB_TI125X,
    268       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    269       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251B), CB_TI125X,
    270       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    271       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1211), CB_TI12XX,
    272       1.64     soren 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    273       1.64     soren 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1410), CB_TI12XX,
    274       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    275      1.151    dyoung 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1420), CB_TI1420,
    276       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    277       1.96  nakayama 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1450), CB_TI125X,
    278       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    279       1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1451), CB_TI12XX,
    280       1.84    martin 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    281      1.200       phx 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1510), CB_TI12XX,
    282      1.200       phx 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    283       1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1520), CB_TI12XX,
    284       1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    285       1.84    martin 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4410YENTA), CB_TI12XX,
    286       1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    287       1.99        he 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4520YENTA), CB_TI12XX,
    288       1.99        he 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    289      1.180  christos 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI7420YENTA), CB_TI12XX,
    290      1.180  christos 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    291       1.22    chopps 
    292       1.22    chopps 	/* Ricoh chips */
    293       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C475), CB_RX5C47X,
    294       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    295       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_RL5C476), CB_RX5C47X,
    296       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    297       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C477), CB_RX5C47X,
    298       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    299       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C478), CB_RX5C47X,
    300       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    301       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C465), CB_RX5C46X,
    302       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    303       1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C466), CB_RX5C46X,
    304       1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    305       1.22    chopps 
    306       1.22    chopps 	/* Toshiba products */
    307       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95),
    308       1.22    chopps 	    CB_TOPIC95, PCCBB_PCMCIA_MEM_32},
    309       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95B),
    310       1.22    chopps 	    CB_TOPIC95B, PCCBB_PCMCIA_MEM_32},
    311       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC97),
    312       1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    313       1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC100),
    314       1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    315       1.22    chopps 
    316       1.22    chopps 	/* Cirrus Logic products */
    317       1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6832),
    318       1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    319       1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6833),
    320       1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    321        1.1      haya 
    322      1.169    dyoung 	/* O2 Micro products */
    323      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6729),
    324      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    325      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6730),
    326      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    327      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6832),
    328      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    329      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6836),
    330      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    331      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6872),
    332      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    333      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6922),
    334      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    335      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6933),
    336      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    337      1.169    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_OZ6972),
    338      1.169    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    339      1.179    dyoung 	{ MAKEID(PCI_VENDOR_O2MICRO, PCI_PRODUCT_O2MICRO_7223),
    340      1.179    dyoung 	  CB_O2MICRO, PCCBB_PCMCIA_MEM_32},
    341      1.169    dyoung 
    342       1.22    chopps 	/* sentinel, or Generic chip */
    343       1.22    chopps 	{ 0 /* null id */ , CB_UNKNOWN, PCCBB_PCMCIA_MEM_32},
    344        1.1      haya };
    345        1.1      haya 
    346        1.1      haya static int
    347      1.143    dyoung cb_chipset(u_int32_t pci_id, int *flagp)
    348        1.1      haya {
    349       1.60  jdolecek 	const struct yenta_chipinfo *yc;
    350        1.1      haya 
    351       1.35     enami 	/* Loop over except the last default entry. */
    352       1.35     enami 	for (yc = yc_chipsets; yc < yc_chipsets +
    353      1.168    dyoung 	    __arraycount(yc_chipsets) - 1; yc++)
    354       1.39    kleink 		if (pci_id == yc->yc_id)
    355       1.35     enami 			break;
    356        1.1      haya 
    357       1.35     enami 	if (flagp != NULL)
    358       1.35     enami 		*flagp = yc->yc_flags;
    359        1.1      haya 
    360       1.35     enami 	return (yc->yc_chiptype);
    361        1.1      haya }
    362        1.1      haya 
    363        1.1      haya void
    364      1.188    dyoung pccbbchilddet(device_t self, device_t child)
    365      1.188    dyoung {
    366      1.188    dyoung 	struct pccbb_softc *sc = device_private(self);
    367      1.188    dyoung 	int s;
    368      1.188    dyoung 
    369      1.188    dyoung 	KASSERT(sc->sc_csc == device_private(child));
    370      1.188    dyoung 
    371      1.188    dyoung 	s = splbio();
    372      1.188    dyoung 	if (sc->sc_csc == device_private(child))
    373      1.188    dyoung 		sc->sc_csc = NULL;
    374      1.188    dyoung 	splx(s);
    375      1.188    dyoung }
    376      1.188    dyoung 
    377      1.188    dyoung void
    378      1.162    dyoung pccbbattach(device_t parent, device_t self, void *aux)
    379       1.22    chopps {
    380      1.162    dyoung 	struct pccbb_softc *sc = device_private(self);
    381       1.22    chopps 	struct pci_attach_args *pa = aux;
    382       1.22    chopps 	pci_chipset_tag_t pc = pa->pa_pc;
    383      1.205  christos 	pcireg_t reg, sock_base;
    384       1.22    chopps 	bus_addr_t sockbase;
    385       1.22    chopps 	int flags;
    386       1.22    chopps 
    387       1.88  nakayama #ifdef __HAVE_PCCBB_ATTACH_HOOK
    388       1.88  nakayama 	pccbb_attach_hook(parent, self, pa);
    389       1.88  nakayama #endif
    390       1.88  nakayama 
    391      1.172  drochner 	sc->sc_dev = self;
    392      1.172  drochner 
    393      1.189    dyoung 	mutex_init(&sc->sc_pwr_mtx, MUTEX_DEFAULT, IPL_BIO);
    394      1.189    dyoung 	cv_init(&sc->sc_pwr_cv, "pccpwr");
    395      1.189    dyoung 
    396      1.149     joerg 	callout_init(&sc->sc_insert_ch, 0);
    397      1.149     joerg 	callout_setfunc(&sc->sc_insert_ch, pci113x_insert, sc);
    398      1.149     joerg 
    399       1.22    chopps 	sc->sc_chipset = cb_chipset(pa->pa_id, &flags);
    400       1.22    chopps 
    401      1.204  drochner 	pci_aprint_devinfo(pa, NULL);
    402      1.204  drochner 	DPRINTF(("(chipflags %x)", flags));
    403        1.1      haya 
    404       1.27   thorpej 	TAILQ_INIT(&sc->sc_memwindow);
    405       1.27   thorpej 	TAILQ_INIT(&sc->sc_iowindow);
    406       1.27   thorpej 
    407       1.22    chopps 	sc->sc_rbus_iot = rbus_pccbb_parent_io(pa);
    408       1.22    chopps 	sc->sc_rbus_memt = rbus_pccbb_parent_mem(pa);
    409       1.65       mcr 
    410       1.65       mcr #if 0
    411       1.65       mcr 	printf("pa->pa_memt: %08x vs rbus_mem->rb_bt: %08x\n",
    412       1.65       mcr 	       pa->pa_memt, sc->sc_rbus_memt->rb_bt);
    413       1.65       mcr #endif
    414        1.1      haya 
    415       1.88  nakayama 	sc->sc_flags &= ~CBB_MEMHMAPPED;
    416        1.1      haya 
    417      1.117     perry 	/*
    418       1.22    chopps 	 * MAP socket registers and ExCA registers on memory-space
    419       1.22    chopps 	 * When no valid address is set on socket base registers (on pci
    420       1.22    chopps 	 * config space), get it not polite way.
    421       1.22    chopps 	 */
    422       1.22    chopps 	sock_base = pci_conf_read(pc, pa->pa_tag, PCI_SOCKBASE);
    423       1.22    chopps 
    424       1.22    chopps 	if (PCI_MAPREG_MEM_ADDR(sock_base) >= 0x100000 &&
    425       1.22    chopps 	    PCI_MAPREG_MEM_ADDR(sock_base) != 0xfffffff0) {
    426       1.22    chopps 		/* The address must be valid. */
    427       1.22    chopps 		if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_MEM, 0,
    428  1.207.2.3     skrll 		    &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
    429  1.207.2.3     skrll 		    &sc->sc_base_size)) {
    430      1.172  drochner 			aprint_error_dev(self,
    431      1.164    dyoung 			    "can't map socket base address 0x%lx\n",
    432      1.164    dyoung 			    (unsigned long)sock_base);
    433       1.22    chopps 			/*
    434       1.22    chopps 			 * I think it's funny: socket base registers must be
    435       1.22    chopps 			 * mapped on memory space, but ...
    436       1.22    chopps 			 */
    437       1.22    chopps 			if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_IO,
    438       1.22    chopps 			    0, &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
    439      1.158    dyoung 			    &sc->sc_base_size)) {
    440      1.172  drochner 				aprint_error_dev(self,
    441      1.164    dyoung 				    "can't map socket base address"
    442      1.190     blymn 				    " 0x%lx: io mode\n",
    443       1.63       jmc 				    (unsigned long)sockbase);
    444       1.22    chopps 				/* give up... allocate reg space via rbus. */
    445       1.22    chopps 				pci_conf_write(pc, pa->pa_tag, PCI_SOCKBASE, 0);
    446       1.88  nakayama 			} else
    447       1.88  nakayama 				sc->sc_flags |= CBB_MEMHMAPPED;
    448       1.22    chopps 		} else {
    449       1.22    chopps 			DPRINTF(("%s: socket base address 0x%lx\n",
    450      1.172  drochner 			    device_xname(self),
    451      1.164    dyoung 			    (unsigned long)sockbase));
    452       1.88  nakayama 			sc->sc_flags |= CBB_MEMHMAPPED;
    453       1.22    chopps 		}
    454       1.22    chopps 	}
    455        1.1      haya 
    456       1.22    chopps 	sc->sc_mem_start = 0;	       /* XXX */
    457       1.22    chopps 	sc->sc_mem_end = 0xffffffff;   /* XXX */
    458        1.1      haya 
    459       1.22    chopps 	/* pccbb_machdep.c end */
    460        1.1      haya 
    461        1.1      haya #if defined CBB_DEBUG
    462       1.22    chopps 	{
    463      1.121    sekiya 		static const char *intrname[] = { "NON", "A", "B", "C", "D" };
    464      1.172  drochner 		aprint_debug_dev(self, "intrpin %s, intrtag %d\n",
    465       1.23       cgd 		    intrname[pa->pa_intrpin], pa->pa_intrline);
    466       1.22    chopps 	}
    467        1.1      haya #endif
    468        1.1      haya 
    469       1.22    chopps 	/* setup softc */
    470       1.22    chopps 	sc->sc_pc = pc;
    471       1.22    chopps 	sc->sc_iot = pa->pa_iot;
    472       1.22    chopps 	sc->sc_memt = pa->pa_memt;
    473       1.22    chopps 	sc->sc_dmat = pa->pa_dmat;
    474       1.22    chopps 	sc->sc_tag = pa->pa_tag;
    475       1.22    chopps 
    476       1.51  sommerfe 	memcpy(&sc->sc_pa, pa, sizeof(*pa));
    477        1.1      haya 
    478       1.22    chopps 	sc->sc_pcmcia_flags = flags;   /* set PCMCIA facility */
    479        1.1      haya 
    480       1.43     jhawk 	/* Disable legacy register mapping. */
    481       1.43     jhawk 	switch (sc->sc_chipset) {
    482       1.43     jhawk 	case CB_RX5C46X:	       /* fallthrough */
    483       1.43     jhawk #if 0
    484       1.44     jhawk 	/* The RX5C47X-series requires writes to the PCI_LEGACY register. */
    485       1.43     jhawk 	case CB_RX5C47X:
    486       1.43     jhawk #endif
    487      1.117     perry 		/*
    488       1.44     jhawk 		 * The legacy pcic io-port on Ricoh RX5C46X CardBus bridges
    489       1.44     jhawk 		 * cannot be disabled by substituting 0 into PCI_LEGACY
    490       1.44     jhawk 		 * register.  Ricoh CardBus bridges have special bits on Bridge
    491       1.44     jhawk 		 * control reg (addr 0x3e on PCI config space).
    492       1.43     jhawk 		 */
    493      1.146    dyoung 		reg = pci_conf_read(pc, pa->pa_tag, PCI_BRIDGE_CONTROL_REG);
    494       1.43     jhawk 		reg &= ~(CB_BCRI_RL_3E0_ENA | CB_BCRI_RL_3E2_ENA);
    495      1.146    dyoung 		pci_conf_write(pc, pa->pa_tag, PCI_BRIDGE_CONTROL_REG, reg);
    496       1.43     jhawk 		break;
    497       1.43     jhawk 
    498       1.43     jhawk 	default:
    499       1.43     jhawk 		/* XXX I don't know proper way to kill legacy I/O. */
    500       1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_LEGACY, 0x0);
    501       1.43     jhawk 		break;
    502       1.43     jhawk 	}
    503       1.43     jhawk 
    504      1.156  jmcneill 	if (!pmf_device_register(self, pccbb_suspend, pccbb_resume))
    505      1.156  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    506      1.156  jmcneill 
    507       1.22    chopps 	config_defer(self, pccbb_pci_callback);
    508        1.1      haya }
    509        1.1      haya 
    510      1.158    dyoung int
    511      1.158    dyoung pccbbdetach(device_t self, int flags)
    512      1.158    dyoung {
    513      1.158    dyoung 	struct pccbb_softc *sc = device_private(self);
    514      1.158    dyoung 	pci_chipset_tag_t pc = sc->sc_pa.pa_pc;
    515      1.158    dyoung 	bus_space_tag_t bmt = sc->sc_base_memt;
    516      1.158    dyoung 	bus_space_handle_t bmh = sc->sc_base_memh;
    517      1.158    dyoung 	uint32_t sockmask;
    518      1.158    dyoung 	int rc;
    519      1.158    dyoung 
    520      1.158    dyoung 	if ((rc = config_detach_children(self, flags)) != 0)
    521      1.158    dyoung 		return rc;
    522      1.158    dyoung 
    523      1.161    dyoung 	if (!LIST_EMPTY(&sc->sc_pil)) {
    524      1.161    dyoung 		panic("%s: interrupt handlers still registered",
    525      1.172  drochner 		    device_xname(self));
    526      1.161    dyoung 		return EBUSY;
    527      1.161    dyoung 	}
    528      1.161    dyoung 
    529      1.158    dyoung 	if (sc->sc_ih != NULL) {
    530      1.158    dyoung 		pci_intr_disestablish(pc, sc->sc_ih);
    531      1.158    dyoung 		sc->sc_ih = NULL;
    532      1.158    dyoung 	}
    533      1.158    dyoung 
    534      1.158    dyoung 	/* CSC Interrupt: turn off card detect and power cycle interrupts */
    535      1.158    dyoung 	sockmask = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
    536      1.165    dyoung 	sockmask &= ~(CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD |
    537      1.165    dyoung 		      CB_SOCKET_MASK_POWER);
    538      1.158    dyoung 	bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, sockmask);
    539      1.158    dyoung 	/* reset interrupt */
    540      1.158    dyoung 	bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
    541      1.158    dyoung 	    bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
    542      1.158    dyoung 
    543      1.158    dyoung 	switch (sc->sc_flags & (CBB_MEMHMAPPED|CBB_SPECMAPPED)) {
    544      1.158    dyoung 	case CBB_MEMHMAPPED:
    545      1.158    dyoung 		bus_space_unmap(bmt, bmh, sc->sc_base_size);
    546      1.158    dyoung 		break;
    547      1.158    dyoung 	case CBB_MEMHMAPPED|CBB_SPECMAPPED:
    548      1.158    dyoung #if rbus
    549      1.158    dyoung 	{
    550      1.158    dyoung 		rbus_space_free(sc->sc_rbus_memt, bmh, 0x1000,
    551      1.158    dyoung 		    NULL);
    552      1.158    dyoung 	}
    553      1.158    dyoung #else
    554      1.158    dyoung 		bus_space_free(bmt, bmh, 0x1000);
    555      1.158    dyoung #endif
    556      1.158    dyoung 	}
    557      1.158    dyoung 	sc->sc_flags &= ~(CBB_MEMHMAPPED|CBB_SPECMAPPED);
    558       1.26      haya 
    559      1.158    dyoung 	if (!TAILQ_EMPTY(&sc->sc_iowindow))
    560  1.207.2.1     skrll 		aprint_error_dev(self, "i/o windows not empty\n");
    561      1.158    dyoung 	if (!TAILQ_EMPTY(&sc->sc_memwindow))
    562  1.207.2.1     skrll 		aprint_error_dev(self, "memory windows not empty\n");
    563       1.26      haya 
    564      1.207     ozaki 	callout_halt(&sc->sc_insert_ch, NULL);
    565      1.158    dyoung 	callout_destroy(&sc->sc_insert_ch);
    566      1.191     blymn 
    567      1.191     blymn 	mutex_destroy(&sc->sc_pwr_mtx);
    568      1.191     blymn 	cv_destroy(&sc->sc_pwr_cv);
    569      1.191     blymn 
    570      1.158    dyoung 	return 0;
    571      1.158    dyoung }
    572       1.26      haya 
    573       1.26      haya /*
    574      1.162    dyoung  * static void pccbb_pci_callback(device_t self)
    575       1.26      haya  *
    576       1.26      haya  *   The actual attach routine: get memory space for YENTA register
    577       1.26      haya  *   space, setup YENTA register and route interrupt.
    578       1.26      haya  *
    579       1.26      haya  *   This function should be deferred because this device may obtain
    580       1.26      haya  *   memory space dynamically.  This function must avoid obtaining
    581       1.43     jhawk  *   memory area which has already kept for another device.
    582       1.26      haya  */
    583        1.1      haya static void
    584      1.162    dyoung pccbb_pci_callback(device_t self)
    585        1.1      haya {
    586      1.162    dyoung 	struct pccbb_softc *sc = device_private(self);
    587       1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    588       1.22    chopps 	bus_addr_t sockbase;
    589       1.22    chopps 	struct cbslot_attach_args cba;
    590       1.22    chopps 	struct pcmciabus_attach_args paa;
    591       1.22    chopps 	struct cardslot_attach_args caa;
    592      1.172  drochner 	device_t csc;
    593        1.1      haya 
    594       1.88  nakayama 	if (!(sc->sc_flags & CBB_MEMHMAPPED)) {
    595       1.22    chopps 		/* The socket registers aren't mapped correctly. */
    596        1.1      haya #if rbus
    597       1.22    chopps 		if (rbus_space_alloc(sc->sc_rbus_memt, 0, 0x1000, 0x0fff,
    598       1.22    chopps 		    (sc->sc_chipset == CB_RX5C47X
    599       1.22    chopps 		    || sc->sc_chipset == CB_TI113X) ? 0x10000 : 0x1000,
    600       1.22    chopps 		    0, &sockbase, &sc->sc_base_memh)) {
    601       1.22    chopps 			return;
    602       1.22    chopps 		}
    603       1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    604       1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    605      1.120    sekiya 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    606      1.172  drochner 		    device_xname(self), (unsigned long)sockbase,
    607       1.94  christos 		    (unsigned long)pci_conf_read(pc, sc->sc_tag,
    608       1.22    chopps 		    PCI_SOCKBASE)));
    609        1.1      haya #else
    610       1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    611        1.1      haya #if !defined CBB_PCI_BASE
    612        1.1      haya #define CBB_PCI_BASE 0x20000000
    613        1.1      haya #endif
    614       1.22    chopps 		if (bus_space_alloc(sc->sc_base_memt, CBB_PCI_BASE, 0xffffffff,
    615       1.22    chopps 		    0x1000, 0x1000, 0, 0, &sockbase, &sc->sc_base_memh)) {
    616       1.22    chopps 			/* cannot allocate memory space */
    617       1.22    chopps 			return;
    618       1.22    chopps 		}
    619       1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    620      1.120    sekiya 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    621      1.172  drochner 		    device_xname(self), (unsigned long)sock_base,
    622       1.94  christos 		    (unsigned long)pci_conf_read(pc,
    623       1.22    chopps 		    sc->sc_tag, PCI_SOCKBASE)));
    624        1.1      haya #endif
    625      1.186    dyoung 		sc->sc_flags |= CBB_MEMHMAPPED|CBB_SPECMAPPED;
    626       1.22    chopps 	}
    627       1.19      haya 
    628      1.165    dyoung 	/* clear data structure for child device interrupt handlers */
    629      1.165    dyoung 	LIST_INIT(&sc->sc_pil);
    630      1.165    dyoung 
    631       1.32     enami 	/* bus bridge initialization */
    632       1.22    chopps 	pccbb_chipinit(sc);
    633        1.1      haya 
    634      1.199    dyoung 	sc->sc_pil_intr_enable = true;
    635       1.38      haya 
    636       1.22    chopps 	{
    637       1.69      haya 		u_int32_t sockstat;
    638       1.69      haya 
    639       1.69      haya 		sockstat = bus_space_read_4(sc->sc_base_memt,
    640       1.69      haya 		    sc->sc_base_memh, CB_SOCKET_STAT);
    641       1.22    chopps 		if (0 == (sockstat & CB_SOCKET_STAT_CD)) {
    642       1.22    chopps 			sc->sc_flags |= CBB_CARDEXIST;
    643       1.22    chopps 		}
    644       1.22    chopps 	}
    645        1.1      haya 
    646      1.117     perry 	/*
    647      1.117     perry 	 * attach cardbus
    648       1.22    chopps 	 */
    649       1.98   mycroft 	{
    650       1.22    chopps 		pcireg_t busreg = pci_conf_read(pc, sc->sc_tag, PCI_BUSNUM);
    651       1.22    chopps 		pcireg_t bhlc = pci_conf_read(pc, sc->sc_tag, PCI_BHLC_REG);
    652       1.22    chopps 
    653       1.32     enami 		/* initialize cbslot_attach */
    654       1.22    chopps 		cba.cba_iot = sc->sc_iot;
    655       1.22    chopps 		cba.cba_memt = sc->sc_memt;
    656       1.22    chopps 		cba.cba_dmat = sc->sc_dmat;
    657       1.22    chopps 		cba.cba_bus = (busreg >> 8) & 0x0ff;
    658       1.22    chopps 		cba.cba_cc = (void *)sc;
    659       1.22    chopps 		cba.cba_cf = &pccbb_funcs;
    660        1.1      haya 
    661        1.1      haya #if rbus
    662       1.22    chopps 		cba.cba_rbus_iot = sc->sc_rbus_iot;
    663       1.22    chopps 		cba.cba_rbus_memt = sc->sc_rbus_memt;
    664        1.1      haya #endif
    665        1.1      haya 
    666       1.22    chopps 		cba.cba_cacheline = PCI_CACHELINE(bhlc);
    667      1.151    dyoung 		cba.cba_max_lattimer = PCI_LATTIMER(bhlc);
    668        1.1      haya 
    669      1.172  drochner 		aprint_verbose_dev(self,
    670      1.164    dyoung 		    "cacheline 0x%x lattimer 0x%x\n",
    671      1.164    dyoung 		    cba.cba_cacheline,
    672      1.164    dyoung 		    cba.cba_max_lattimer);
    673      1.172  drochner 		aprint_verbose_dev(self, "bhlc 0x%x\n", bhlc);
    674        1.1      haya #if defined SHOW_REGS
    675       1.22    chopps 		cb_show_regs(sc->sc_pc, sc->sc_tag, sc->sc_base_memt,
    676       1.22    chopps 		    sc->sc_base_memh);
    677        1.1      haya #endif
    678       1.22    chopps 	}
    679        1.1      haya 
    680       1.22    chopps 	pccbb_pcmcia_attach_setup(sc, &paa);
    681       1.22    chopps 	caa.caa_cb_attach = NULL;
    682       1.98   mycroft 	if (cba.cba_bus == 0)
    683      1.172  drochner 		aprint_error_dev(self,
    684      1.164    dyoung 		    "secondary bus number uninitialized; try PCI_BUS_FIXUP\n");
    685       1.98   mycroft 	else
    686       1.22    chopps 		caa.caa_cb_attach = &cba;
    687       1.22    chopps 	caa.caa_16_attach = &paa;
    688        1.1      haya 
    689      1.165    dyoung 	pccbb_intrinit(sc);
    690      1.165    dyoung 
    691      1.172  drochner 	if (NULL != (csc = config_found_ia(self, "pcmciaslot", &caa,
    692      1.172  drochner 					   cbbprint))) {
    693      1.141    dyoung 		DPRINTF(("%s: found cardslot\n", __func__));
    694      1.172  drochner 		sc->sc_csc = device_private(csc);
    695       1.22    chopps 	}
    696        1.1      haya 
    697       1.22    chopps 	return;
    698        1.1      haya }
    699        1.1      haya 
    700       1.26      haya 
    701       1.26      haya 
    702       1.26      haya 
    703       1.26      haya 
    704       1.26      haya /*
    705       1.26      haya  * static void pccbb_chipinit(struct pccbb_softc *sc)
    706       1.26      haya  *
    707       1.32     enami  *   This function initialize YENTA chip registers listed below:
    708       1.26      haya  *     1) PCI command reg,
    709       1.26      haya  *     2) PCI and CardBus latency timer,
    710       1.43     jhawk  *     3) route PCI interrupt,
    711       1.43     jhawk  *     4) close all memory and io windows.
    712       1.69      haya  *     5) turn off bus power.
    713      1.118  christos  *     6) card detect and power cycle interrupts on.
    714       1.69      haya  *     7) clear interrupt
    715       1.26      haya  */
    716        1.1      haya static void
    717      1.143    dyoung pccbb_chipinit(struct pccbb_softc *sc)
    718        1.1      haya {
    719       1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    720       1.22    chopps 	pcitag_t tag = sc->sc_tag;
    721       1.69      haya 	bus_space_tag_t bmt = sc->sc_base_memt;
    722       1.69      haya 	bus_space_handle_t bmh = sc->sc_base_memh;
    723      1.151    dyoung 	pcireg_t bcr, bhlc, cbctl, csr, lscp, mfunc, mrburst, slotctl, sockctl,
    724      1.165    dyoung 	    sysctrl;
    725       1.22    chopps 
    726      1.117     perry 	/*
    727       1.22    chopps 	 * Set PCI command reg.
    728       1.22    chopps 	 * Some laptop's BIOSes (i.e. TICO) do not enable CardBus chip.
    729       1.22    chopps 	 */
    730      1.146    dyoung 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    731       1.30   mycroft 	/* I believe it is harmless. */
    732      1.146    dyoung 	csr |= (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    733       1.30   mycroft 	    PCI_COMMAND_MASTER_ENABLE);
    734      1.169    dyoung 
    735      1.169    dyoung 	/* All O2 Micro chips have broken parity-error reporting
    736      1.169    dyoung 	 * until proven otherwise.  The OZ6933 PCI-CardBus Bridge
    737      1.169    dyoung 	 * is known to have the defect---see PR kern/38698.
    738      1.169    dyoung 	 */
    739      1.169    dyoung 	if (sc->sc_chipset != CB_O2MICRO)
    740      1.169    dyoung 		csr |= PCI_COMMAND_PARITY_ENABLE;
    741      1.169    dyoung 
    742      1.169    dyoung 	csr |= PCI_COMMAND_SERR_ENABLE;
    743      1.146    dyoung 	pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    744        1.1      haya 
    745      1.117     perry 	/*
    746       1.30   mycroft 	 * Set CardBus latency timer.
    747       1.22    chopps 	 */
    748      1.146    dyoung 	lscp = pci_conf_read(pc, tag, PCI_CB_LSCP_REG);
    749      1.146    dyoung 	if (PCI_CB_LATENCY(lscp) < 0x20) {
    750      1.146    dyoung 		lscp &= ~(PCI_CB_LATENCY_MASK << PCI_CB_LATENCY_SHIFT);
    751      1.146    dyoung 		lscp |= (0x20 << PCI_CB_LATENCY_SHIFT);
    752      1.146    dyoung 		pci_conf_write(pc, tag, PCI_CB_LSCP_REG, lscp);
    753       1.22    chopps 	}
    754       1.30   mycroft 	DPRINTF(("CardBus latency timer 0x%x (%x)\n",
    755      1.146    dyoung 	    PCI_CB_LATENCY(lscp), pci_conf_read(pc, tag, PCI_CB_LSCP_REG)));
    756        1.1      haya 
    757      1.117     perry 	/*
    758       1.30   mycroft 	 * Set PCI latency timer.
    759       1.22    chopps 	 */
    760      1.146    dyoung 	bhlc = pci_conf_read(pc, tag, PCI_BHLC_REG);
    761      1.146    dyoung 	if (PCI_LATTIMER(bhlc) < 0x10) {
    762      1.146    dyoung 		bhlc &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
    763      1.146    dyoung 		bhlc |= (0x10 << PCI_LATTIMER_SHIFT);
    764      1.146    dyoung 		pci_conf_write(pc, tag, PCI_BHLC_REG, bhlc);
    765       1.22    chopps 	}
    766       1.30   mycroft 	DPRINTF(("PCI latency timer 0x%x (%x)\n",
    767      1.146    dyoung 	    PCI_LATTIMER(bhlc), pci_conf_read(pc, tag, PCI_BHLC_REG)));
    768        1.1      haya 
    769        1.1      haya 
    770       1.30   mycroft 	/* Route functional interrupts to PCI. */
    771      1.146    dyoung 	bcr = pci_conf_read(pc, tag, PCI_BRIDGE_CONTROL_REG);
    772      1.146    dyoung 	bcr |= CB_BCR_INTR_IREQ_ENABLE;		/* disable PCI Intr */
    773      1.146    dyoung 	bcr |= CB_BCR_WRITE_POST_ENABLE;	/* enable write post */
    774      1.146    dyoung 	/* assert reset */
    775      1.146    dyoung 	bcr |= PCI_BRIDGE_CONTROL_SECBR	<< PCI_BRIDGE_CONTROL_SHIFT;
    776      1.151    dyoung         /* Set master abort mode to 1, forward SERR# from secondary
    777      1.151    dyoung          * to primary, and detect parity errors on secondary.
    778      1.151    dyoung 	 */
    779      1.151    dyoung 	bcr |= PCI_BRIDGE_CONTROL_MABRT	<< PCI_BRIDGE_CONTROL_SHIFT;
    780      1.151    dyoung 	bcr |= PCI_BRIDGE_CONTROL_SERR << PCI_BRIDGE_CONTROL_SHIFT;
    781      1.151    dyoung 	bcr |= PCI_BRIDGE_CONTROL_PERE << PCI_BRIDGE_CONTROL_SHIFT;
    782      1.146    dyoung 	pci_conf_write(pc, tag, PCI_BRIDGE_CONTROL_REG, bcr);
    783        1.1      haya 
    784       1.30   mycroft 	switch (sc->sc_chipset) {
    785       1.30   mycroft 	case CB_TI113X:
    786      1.146    dyoung 		cbctl = pci_conf_read(pc, tag, PCI_CBCTRL);
    787       1.30   mycroft 		/* This bit is shared, but may read as 0 on some chips, so set
    788       1.30   mycroft 		   it explicitly on both functions. */
    789      1.146    dyoung 		cbctl |= PCI113X_CBCTRL_PCI_IRQ_ENA;
    790       1.22    chopps 		/* CSC intr enable */
    791      1.146    dyoung 		cbctl |= PCI113X_CBCTRL_PCI_CSC;
    792       1.45      haya 		/* functional intr prohibit | prohibit ISA routing */
    793      1.146    dyoung 		cbctl &= ~(PCI113X_CBCTRL_PCI_INTR | PCI113X_CBCTRL_INT_MASK);
    794      1.146    dyoung 		pci_conf_write(pc, tag, PCI_CBCTRL, cbctl);
    795       1.50   mycroft 		break;
    796       1.50   mycroft 
    797      1.151    dyoung 	case CB_TI1420:
    798      1.151    dyoung 		sysctrl = pci_conf_read(pc, tag, PCI_SYSCTRL);
    799      1.151    dyoung 		mrburst = pccbb_burstup
    800      1.151    dyoung 		    ? PCI1420_SYSCTRL_MRBURST : PCI1420_SYSCTRL_MRBURSTDN;
    801      1.151    dyoung 		if ((sysctrl & PCI1420_SYSCTRL_MRBURST) == mrburst) {
    802      1.151    dyoung 			printf("%s: %swrite bursts enabled\n",
    803      1.172  drochner 			    device_xname(sc->sc_dev),
    804      1.151    dyoung 			    pccbb_burstup ? "read/" : "");
    805      1.151    dyoung 		} else if (pccbb_burstup) {
    806      1.151    dyoung 			printf("%s: enabling read/write bursts\n",
    807      1.172  drochner 			    device_xname(sc->sc_dev));
    808      1.151    dyoung 			sysctrl |= PCI1420_SYSCTRL_MRBURST;
    809      1.151    dyoung 			pci_conf_write(pc, tag, PCI_SYSCTRL, sysctrl);
    810      1.151    dyoung 		} else {
    811      1.151    dyoung 			printf("%s: disabling read bursts, "
    812      1.151    dyoung 			    "enabling write bursts\n",
    813      1.172  drochner 			    device_xname(sc->sc_dev));
    814      1.151    dyoung 			sysctrl |= PCI1420_SYSCTRL_MRBURSTDN;
    815      1.151    dyoung 			sysctrl &= ~PCI1420_SYSCTRL_MRBURSTUP;
    816      1.151    dyoung 			pci_conf_write(pc, tag, PCI_SYSCTRL, sysctrl);
    817      1.151    dyoung 		}
    818      1.151    dyoung 		/*FALLTHROUGH*/
    819       1.50   mycroft 	case CB_TI12XX:
    820       1.96  nakayama 		/*
    821       1.96  nakayama 		 * Some TI 12xx (and [14][45]xx) based pci cards
    822       1.96  nakayama 		 * sometimes have issues with the MFUNC register not
    823       1.96  nakayama 		 * being initialized due to a bad EEPROM on board.
    824       1.96  nakayama 		 * Laptops that this matters on have this register
    825       1.96  nakayama 		 * properly initialized.
    826       1.96  nakayama 		 *
    827       1.96  nakayama 		 * The TI125X parts have a different register.
    828       1.96  nakayama 		 */
    829      1.146    dyoung 		mfunc = pci_conf_read(pc, tag, PCI12XX_MFUNC);
    830      1.200       phx 		if ((mfunc & (PCI12XX_MFUNC_PIN0 | PCI12XX_MFUNC_PIN1)) == 0) {
    831      1.200       phx 			/* Enable PCI interrupt /INTA */
    832      1.146    dyoung 			mfunc |= PCI12XX_MFUNC_PIN0_INTA;
    833      1.200       phx 
    834      1.200       phx 			/* XXX this is TI1520 only */
    835       1.96  nakayama 			if ((pci_conf_read(pc, tag, PCI_SYSCTRL) &
    836      1.200       phx 			     PCI12XX_SYSCTRL_INTRTIE) == 0)
    837      1.200       phx 				/* Enable PCI interrupt /INTB */
    838      1.146    dyoung 				mfunc |= PCI12XX_MFUNC_PIN1_INTB;
    839      1.200       phx 
    840      1.146    dyoung 			pci_conf_write(pc, tag, PCI12XX_MFUNC, mfunc);
    841       1.96  nakayama 		}
    842       1.96  nakayama 		/* fallthrough */
    843       1.96  nakayama 
    844       1.96  nakayama 	case CB_TI125X:
    845       1.96  nakayama 		/*
    846       1.96  nakayama 		 * Disable zoom video.  Some machines initialize this
    847       1.96  nakayama 		 * improperly and experience has shown that this helps
    848       1.96  nakayama 		 * prevent strange behavior.
    849       1.96  nakayama 		 */
    850       1.96  nakayama 		pci_conf_write(pc, tag, PCI12XX_MMCTRL, 0);
    851       1.96  nakayama 
    852      1.146    dyoung 		sysctrl = pci_conf_read(pc, tag, PCI_SYSCTRL);
    853      1.146    dyoung 		sysctrl |= PCI12XX_SYSCTRL_VCCPROT;
    854      1.146    dyoung 		pci_conf_write(pc, tag, PCI_SYSCTRL, sysctrl);
    855      1.146    dyoung 		cbctl = pci_conf_read(pc, tag, PCI_CBCTRL);
    856      1.146    dyoung 		cbctl |= PCI12XX_CBCTRL_CSC;
    857      1.146    dyoung 		pci_conf_write(pc, tag, PCI_CBCTRL, cbctl);
    858       1.30   mycroft 		break;
    859       1.30   mycroft 
    860       1.30   mycroft 	case CB_TOPIC95B:
    861      1.146    dyoung 		sockctl = pci_conf_read(pc, tag, TOPIC_SOCKET_CTRL);
    862      1.146    dyoung 		sockctl |= TOPIC_SOCKET_CTRL_SCR_IRQSEL;
    863      1.146    dyoung 		pci_conf_write(pc, tag, TOPIC_SOCKET_CTRL, sockctl);
    864      1.146    dyoung 		slotctl = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    865       1.67      haya 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    866      1.172  drochner 		    device_xname(sc->sc_dev), slotctl));
    867      1.146    dyoung 		slotctl |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    868       1.67      haya 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    869      1.146    dyoung 		slotctl &= ~TOPIC_SLOT_CTRL_SWDETECT;
    870      1.146    dyoung 		DPRINTF(("0x%x\n", slotctl));
    871      1.146    dyoung 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, slotctl);
    872       1.67      haya 		break;
    873       1.22    chopps 
    874       1.67      haya 	case CB_TOPIC97:
    875      1.146    dyoung 		slotctl = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    876       1.22    chopps 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    877      1.172  drochner 		    device_xname(sc->sc_dev), slotctl));
    878      1.146    dyoung 		slotctl |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    879       1.30   mycroft 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    880      1.146    dyoung 		slotctl &= ~TOPIC_SLOT_CTRL_SWDETECT;
    881      1.146    dyoung 		slotctl |= TOPIC97_SLOT_CTRL_PCIINT;
    882      1.146    dyoung 		slotctl &= ~(TOPIC97_SLOT_CTRL_STSIRQP | TOPIC97_SLOT_CTRL_IRQP);
    883      1.146    dyoung 		DPRINTF(("0x%x\n", slotctl));
    884      1.146    dyoung 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, slotctl);
    885       1.69      haya 		/* make sure to assert LV card support bits */
    886       1.69      haya 		bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
    887       1.69      haya 		    0x800 + 0x3e,
    888       1.69      haya 		    bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
    889       1.69      haya 			0x800 + 0x3e) | 0x03);
    890       1.30   mycroft 		break;
    891       1.22    chopps 	}
    892        1.1      haya 
    893       1.30   mycroft 	/* Close all memory and I/O windows. */
    894       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE0, 0xffffffff);
    895       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT0, 0);
    896       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE1, 0xffffffff);
    897       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT1, 0);
    898       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE0, 0xffffffff);
    899       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT0, 0);
    900       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE1, 0xffffffff);
    901       1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT1, 0);
    902       1.46      haya 
    903       1.46      haya 	/* reset 16-bit pcmcia bus */
    904       1.69      haya 	bus_space_write_1(bmt, bmh, 0x800 + PCIC_INTR,
    905       1.69      haya 	    bus_space_read_1(bmt, bmh, 0x800 + PCIC_INTR) & ~PCIC_INTR_RESET);
    906       1.46      haya 
    907       1.69      haya 	/* turn off power */
    908      1.160    dyoung 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    909      1.165    dyoung }
    910      1.165    dyoung 
    911      1.165    dyoung static void
    912      1.165    dyoung pccbb_intrinit(struct pccbb_softc *sc)
    913      1.165    dyoung {
    914      1.165    dyoung 	pcireg_t sockmask;
    915      1.165    dyoung 	const char *intrstr = NULL;
    916      1.165    dyoung 	pci_intr_handle_t ih;
    917      1.165    dyoung 	pci_chipset_tag_t pc = sc->sc_pc;
    918      1.165    dyoung 	bus_space_tag_t bmt = sc->sc_base_memt;
    919      1.165    dyoung 	bus_space_handle_t bmh = sc->sc_base_memh;
    920      1.206  christos 	char intrbuf[PCI_INTRSTR_LEN];
    921      1.165    dyoung 
    922      1.165    dyoung 	/* Map and establish the interrupt. */
    923      1.165    dyoung 	if (pci_intr_map(&sc->sc_pa, &ih)) {
    924      1.172  drochner 		aprint_error_dev(sc->sc_dev, "couldn't map interrupt\n");
    925      1.165    dyoung 		return;
    926      1.165    dyoung 	}
    927      1.206  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
    928      1.165    dyoung 
    929      1.165    dyoung 	/*
    930      1.165    dyoung 	 * XXX pccbbintr should be called under the priority lower
    931      1.184   msaitoh 	 * than any other hard interrupts.
    932      1.165    dyoung 	 */
    933      1.165    dyoung 	KASSERT(sc->sc_ih == NULL);
    934  1.207.2.4     skrll 	sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_BIO, pccbbintr, sc,
    935  1.207.2.4     skrll 	    device_xname(sc->sc_dev));
    936      1.165    dyoung 
    937      1.165    dyoung 	if (sc->sc_ih == NULL) {
    938      1.172  drochner 		aprint_error_dev(sc->sc_dev, "couldn't establish interrupt");
    939      1.165    dyoung 		if (intrstr != NULL)
    940      1.165    dyoung 			aprint_error(" at %s\n", intrstr);
    941      1.165    dyoung 		else
    942      1.165    dyoung 			aprint_error("\n");
    943      1.165    dyoung 		return;
    944      1.165    dyoung 	}
    945      1.165    dyoung 
    946      1.172  drochner 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
    947       1.69      haya 
    948      1.118  christos 	/* CSC Interrupt: Card detect and power cycle interrupts on */
    949      1.146    dyoung 	sockmask = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
    950      1.165    dyoung 	sockmask |= CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD |
    951      1.165    dyoung 	    CB_SOCKET_MASK_POWER;
    952      1.146    dyoung 	bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, sockmask);
    953       1.69      haya 	/* reset interrupt */
    954       1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
    955       1.69      haya 	    bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
    956        1.1      haya }
    957        1.1      haya 
    958        1.4      haya /*
    959       1.26      haya  * STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
    960       1.26      haya  *					 struct pcmciabus_attach_args *paa)
    961       1.26      haya  *
    962       1.26      haya  *   This function attaches 16-bit PCcard bus.
    963        1.4      haya  */
    964        1.1      haya STATIC void
    965      1.143    dyoung pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
    966      1.143    dyoung     struct pcmciabus_attach_args *paa)
    967        1.1      haya {
    968       1.31   mycroft 	/*
    969       1.31   mycroft 	 * We need to do a few things here:
    970       1.31   mycroft 	 * 1) Disable routing of CSC and functional interrupts to ISA IRQs by
    971       1.31   mycroft 	 *    setting the IRQ numbers to 0.
    972       1.31   mycroft 	 * 2) Set bit 4 of PCIC_INTR, which is needed on some chips to enable
    973       1.31   mycroft 	 *    routing of CSC interrupts (e.g. card removal) to PCI while in
    974       1.31   mycroft 	 *    PCMCIA mode.  We just leave this set all the time.
    975       1.31   mycroft 	 * 3) Enable card insertion/removal interrupts in case the chip also
    976       1.31   mycroft 	 *    needs that while in PCMCIA mode.
    977       1.31   mycroft 	 * 4) Clear any pending CSC interrupt.
    978       1.31   mycroft 	 */
    979      1.177  drochner 	Pcic_write(sc, PCIC_INTR, PCIC_INTR_ENABLE);
    980       1.45      haya 	if (sc->sc_chipset == CB_TI113X) {
    981      1.177  drochner 		Pcic_write(sc, PCIC_CSC_INTR, 0);
    982       1.45      haya 	} else {
    983      1.177  drochner 		Pcic_write(sc, PCIC_CSC_INTR, PCIC_CSC_INTR_CD_ENABLE);
    984      1.177  drochner 		Pcic_read(sc, PCIC_CSC);
    985       1.45      haya 	}
    986       1.22    chopps 
    987       1.32     enami 	/* initialize pcmcia bus attachment */
    988       1.22    chopps 	paa->paa_busname = "pcmcia";
    989      1.177  drochner 	paa->pct = &pccbb_pcmcia_funcs;
    990      1.177  drochner 	paa->pch = sc;
    991       1.22    chopps 	return;
    992        1.1      haya }
    993        1.1      haya 
    994        1.4      haya /*
    995        1.4      haya  * int pccbbintr(arg)
    996        1.4      haya  *    void *arg;
    997        1.4      haya  *   This routine handles the interrupt from Yenta PCI-CardBus bridge
    998        1.4      haya  *   itself.
    999        1.4      haya  */
   1000        1.1      haya int
   1001      1.143    dyoung pccbbintr(void *arg)
   1002        1.1      haya {
   1003       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1004      1.188    dyoung 	struct cardslot_softc *csc;
   1005       1.31   mycroft 	u_int32_t sockevent, sockstate;
   1006       1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1007       1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1008       1.22    chopps 
   1009      1.172  drochner 	if (!device_has_power(sc->sc_dev))
   1010      1.165    dyoung 		return 0;
   1011      1.165    dyoung 
   1012       1.22    chopps 	sockevent = bus_space_read_4(memt, memh, CB_SOCKET_EVENT);
   1013       1.31   mycroft 	bus_space_write_4(memt, memh, CB_SOCKET_EVENT, sockevent);
   1014      1.177  drochner 	Pcic_read(sc, PCIC_CSC);
   1015       1.31   mycroft 
   1016      1.152    dyoung 	if (sockevent != 0) {
   1017      1.201    jruoho 		DPRINTF(("%s: enter sockevent %" PRIx32 "\n",
   1018      1.201    jruoho 			__func__, sockevent));
   1019      1.152    dyoung 	}
   1020      1.152    dyoung 
   1021      1.182    dyoung 	/* XXX sockevent == CB_SOCKET_EVENT_CSTS|CB_SOCKET_EVENT_POWER
   1022      1.182    dyoung 	 * does occur in the wild.  Check for a _POWER event before
   1023      1.182    dyoung 	 * possibly exiting because of an _CSTS event.
   1024      1.182    dyoung 	 */
   1025      1.182    dyoung 	if (sockevent & CB_SOCKET_EVENT_POWER) {
   1026      1.182    dyoung 		DPRINTF(("Powercycling because of socket event\n"));
   1027      1.182    dyoung 		/* XXX: Does not happen when attaching a 16-bit card */
   1028      1.189    dyoung 		mutex_enter(&sc->sc_pwr_mtx);
   1029      1.182    dyoung 		sc->sc_pwrcycle++;
   1030      1.189    dyoung 		cv_signal(&sc->sc_pwr_cv);
   1031      1.189    dyoung 		mutex_exit(&sc->sc_pwr_mtx);
   1032      1.182    dyoung 	}
   1033      1.182    dyoung 
   1034      1.152    dyoung 	/* Sometimes a change of CSTSCHG# accompanies the first
   1035      1.152    dyoung 	 * interrupt from an Atheros WLAN.  That generates a
   1036      1.152    dyoung 	 * CB_SOCKET_EVENT_CSTS event on the bridge.  The event
   1037      1.152    dyoung 	 * isn't interesting to pccbb(4), so we used to ignore the
   1038      1.152    dyoung 	 * interrupt.  Now, let the child devices try to handle
   1039      1.152    dyoung 	 * the interrupt, instead.  The Atheros NIC produces
   1040      1.152    dyoung 	 * interrupts more reliably, now: used to be that it would
   1041      1.152    dyoung 	 * only interrupt if the driver avoided powering down the
   1042      1.152    dyoung 	 * NIC's cardslot, and then the NIC would only work after
   1043      1.152    dyoung 	 * it was reset a second time.
   1044      1.152    dyoung 	 */
   1045      1.152    dyoung 	if (sockevent == 0 ||
   1046      1.152    dyoung 	    (sockevent & ~(CB_SOCKET_EVENT_POWER|CB_SOCKET_EVENT_CD)) != 0) {
   1047       1.22    chopps 		/* This intr is not for me: it may be for my child devices. */
   1048       1.38      haya 		if (sc->sc_pil_intr_enable) {
   1049       1.38      haya 			return pccbbintr_function(sc);
   1050       1.38      haya 		} else {
   1051       1.38      haya 			return 0;
   1052       1.38      haya 		}
   1053       1.22    chopps 	}
   1054        1.1      haya 
   1055       1.22    chopps 	if (sockevent & CB_SOCKET_EVENT_CD) {
   1056       1.31   mycroft 		sockstate = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1057       1.90   msaitoh 		if (0x00 != (sockstate & CB_SOCKET_STAT_CD)) {
   1058       1.22    chopps 			/* A card should be removed. */
   1059       1.22    chopps 			if (sc->sc_flags & CBB_CARDEXIST) {
   1060      1.164    dyoung 				DPRINTF(("%s: 0x%08x",
   1061      1.172  drochner 				    device_xname(sc->sc_dev), sockevent));
   1062       1.22    chopps 				DPRINTF((" card removed, 0x%08x\n", sockstate));
   1063       1.22    chopps 				sc->sc_flags &= ~CBB_CARDEXIST;
   1064      1.188    dyoung 				if ((csc = sc->sc_csc) == NULL)
   1065      1.188    dyoung 					;
   1066      1.188    dyoung 				else if (csc->sc_status &
   1067       1.33     enami 				    CARDSLOT_STATUS_CARD_16) {
   1068      1.188    dyoung 					cardslot_event_throw(csc,
   1069       1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_16);
   1070      1.188    dyoung 				} else if (csc->sc_status &
   1071       1.33     enami 				    CARDSLOT_STATUS_CARD_CB) {
   1072       1.22    chopps 					/* Cardbus intr removed */
   1073      1.188    dyoung 					cardslot_event_throw(csc,
   1074       1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_CB);
   1075       1.22    chopps 				}
   1076       1.74      haya 			} else if (sc->sc_flags & CBB_INSERTING) {
   1077       1.74      haya 				sc->sc_flags &= ~CBB_INSERTING;
   1078       1.74      haya 				callout_stop(&sc->sc_insert_ch);
   1079       1.22    chopps 			}
   1080       1.34     enami 		} else if (0x00 == (sockstate & CB_SOCKET_STAT_CD) &&
   1081       1.34     enami 		    /*
   1082       1.34     enami 		     * The pccbbintr may called from powerdown hook when
   1083       1.34     enami 		     * the system resumed, to detect the card
   1084       1.34     enami 		     * insertion/removal during suspension.
   1085       1.34     enami 		     */
   1086       1.34     enami 		    (sc->sc_flags & CBB_CARDEXIST) == 0) {
   1087       1.22    chopps 			if (sc->sc_flags & CBB_INSERTING) {
   1088       1.37   thorpej 				callout_stop(&sc->sc_insert_ch);
   1089       1.22    chopps 			}
   1090      1.189    dyoung 			callout_schedule(&sc->sc_insert_ch, mstohz(200));
   1091       1.22    chopps 			sc->sc_flags |= CBB_INSERTING;
   1092       1.22    chopps 		}
   1093       1.22    chopps 	}
   1094        1.1      haya 
   1095       1.33     enami 	return (1);
   1096        1.1      haya }
   1097        1.1      haya 
   1098       1.21      haya /*
   1099       1.21      haya  * static int pccbbintr_function(struct pccbb_softc *sc)
   1100       1.21      haya  *
   1101       1.21      haya  *    This function calls each interrupt handler registered at the
   1102       1.32     enami  *    bridge.  The interrupt handlers are called in registered order.
   1103       1.21      haya  */
   1104       1.21      haya static int
   1105      1.143    dyoung pccbbintr_function(struct pccbb_softc *sc)
   1106       1.21      haya {
   1107       1.22    chopps 	int retval = 0, val;
   1108       1.22    chopps 	struct pccbb_intrhand_list *pil;
   1109      1.138      yamt 	int s;
   1110       1.21      haya 
   1111      1.159    dyoung 	LIST_FOREACH(pil, &sc->sc_pil, pil_next) {
   1112      1.138      yamt 		s = splraiseipl(pil->pil_icookie);
   1113       1.41      haya 		val = (*pil->pil_func)(pil->pil_arg);
   1114      1.138      yamt 		splx(s);
   1115       1.41      haya 
   1116       1.22    chopps 		retval = retval == 1 ? 1 :
   1117       1.22    chopps 		    retval == 0 ? val : val != 0 ? val : retval;
   1118       1.22    chopps 	}
   1119       1.21      haya 
   1120       1.22    chopps 	return retval;
   1121       1.21      haya }
   1122       1.21      haya 
   1123        1.1      haya static void
   1124      1.143    dyoung pci113x_insert(void *arg)
   1125        1.1      haya {
   1126      1.172  drochner 	struct pccbb_softc *sc = arg;
   1127      1.188    dyoung 	struct cardslot_softc *csc;
   1128       1.22    chopps 	u_int32_t sockevent, sockstate;
   1129       1.74      haya 
   1130       1.74      haya 	if (!(sc->sc_flags & CBB_INSERTING)) {
   1131       1.74      haya 		/* We add a card only under inserting state. */
   1132       1.74      haya 		return;
   1133       1.74      haya 	}
   1134       1.74      haya 	sc->sc_flags &= ~CBB_INSERTING;
   1135        1.1      haya 
   1136       1.22    chopps 	sockevent = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1137       1.22    chopps 	    CB_SOCKET_EVENT);
   1138       1.22    chopps 	sockstate = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1139       1.22    chopps 	    CB_SOCKET_STAT);
   1140       1.22    chopps 
   1141       1.22    chopps 	if (0 == (sockstate & CB_SOCKET_STAT_CD)) {	/* card exist */
   1142      1.205  christos #ifdef CBB_DEBUG
   1143      1.172  drochner 		DPRINTF(("%s: 0x%08x", device_xname(sc->sc_dev), sockevent));
   1144      1.205  christos #else
   1145      1.205  christos 		__USE(sockevent);
   1146      1.205  christos #endif
   1147      1.205  christos 
   1148       1.22    chopps 		DPRINTF((" card inserted, 0x%08x\n", sockstate));
   1149       1.22    chopps 		sc->sc_flags |= CBB_CARDEXIST;
   1150       1.32     enami 		/* call pccard interrupt handler here */
   1151      1.188    dyoung 		if ((csc = sc->sc_csc) == NULL)
   1152      1.188    dyoung 			;
   1153      1.188    dyoung 		else if (sockstate & CB_SOCKET_STAT_16BIT) {
   1154       1.22    chopps 			/* 16-bit card found */
   1155      1.188    dyoung 			cardslot_event_throw(csc, CARDSLOT_EVENT_INSERTION_16);
   1156       1.22    chopps 		} else if (sockstate & CB_SOCKET_STAT_CB) {
   1157       1.32     enami 			/* cardbus card found */
   1158      1.188    dyoung 			cardslot_event_throw(csc, CARDSLOT_EVENT_INSERTION_CB);
   1159       1.22    chopps 		} else {
   1160       1.22    chopps 			/* who are you? */
   1161       1.22    chopps 		}
   1162       1.22    chopps 	} else {
   1163      1.189    dyoung 		callout_schedule(&sc->sc_insert_ch, mstohz(100));
   1164       1.22    chopps 	}
   1165        1.1      haya }
   1166        1.1      haya 
   1167        1.1      haya #define PCCBB_PCMCIA_OFFSET 0x800
   1168        1.1      haya static u_int8_t
   1169      1.173  drochner pccbb_pcmcia_read(struct pccbb_softc *sc, int reg)
   1170        1.1      haya {
   1171      1.173  drochner 	bus_space_barrier(sc->sc_base_memt, sc->sc_base_memh,
   1172       1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_READ);
   1173       1.48      haya 
   1174      1.173  drochner 	return bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
   1175       1.22    chopps 	    PCCBB_PCMCIA_OFFSET + reg);
   1176        1.1      haya }
   1177        1.1      haya 
   1178        1.1      haya static void
   1179      1.173  drochner pccbb_pcmcia_write(struct pccbb_softc *sc, int reg, u_int8_t val)
   1180        1.1      haya {
   1181      1.173  drochner 	bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
   1182      1.173  drochner 			  PCCBB_PCMCIA_OFFSET + reg, val);
   1183       1.48      haya 
   1184      1.173  drochner 	bus_space_barrier(sc->sc_base_memt, sc->sc_base_memh,
   1185       1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_WRITE);
   1186        1.1      haya }
   1187        1.1      haya 
   1188        1.4      haya /*
   1189        1.4      haya  * STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int)
   1190        1.4      haya  */
   1191        1.1      haya STATIC int
   1192      1.143    dyoung pccbb_ctrl(cardbus_chipset_tag_t ct, int command)
   1193        1.1      haya {
   1194       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1195        1.1      haya 
   1196       1.22    chopps 	switch (command) {
   1197       1.22    chopps 	case CARDBUS_CD:
   1198       1.22    chopps 		if (2 == pccbb_detect_card(sc)) {
   1199       1.22    chopps 			int retval = 0;
   1200       1.22    chopps 			int status = cb_detect_voltage(sc);
   1201       1.22    chopps 			if (PCCARD_VCC_5V & status) {
   1202       1.22    chopps 				retval |= CARDBUS_5V_CARD;
   1203       1.22    chopps 			}
   1204       1.22    chopps 			if (PCCARD_VCC_3V & status) {
   1205       1.22    chopps 				retval |= CARDBUS_3V_CARD;
   1206       1.22    chopps 			}
   1207       1.22    chopps 			if (PCCARD_VCC_XV & status) {
   1208       1.22    chopps 				retval |= CARDBUS_XV_CARD;
   1209       1.22    chopps 			}
   1210       1.22    chopps 			if (PCCARD_VCC_YV & status) {
   1211       1.22    chopps 				retval |= CARDBUS_YV_CARD;
   1212       1.22    chopps 			}
   1213       1.22    chopps 			return retval;
   1214       1.22    chopps 		} else {
   1215       1.22    chopps 			return 0;
   1216       1.22    chopps 		}
   1217       1.22    chopps 	case CARDBUS_RESET:
   1218       1.22    chopps 		return cb_reset(sc);
   1219       1.22    chopps 	case CARDBUS_IO_ENABLE:       /* fallthrough */
   1220       1.22    chopps 	case CARDBUS_IO_DISABLE:      /* fallthrough */
   1221       1.22    chopps 	case CARDBUS_MEM_ENABLE:      /* fallthrough */
   1222       1.22    chopps 	case CARDBUS_MEM_DISABLE:     /* fallthrough */
   1223       1.22    chopps 	case CARDBUS_BM_ENABLE:       /* fallthrough */
   1224       1.22    chopps 	case CARDBUS_BM_DISABLE:      /* fallthrough */
   1225       1.69      haya 		/* XXX: I think we don't need to call this function below. */
   1226       1.22    chopps 		return pccbb_cardenable(sc, command);
   1227       1.22    chopps 	}
   1228        1.1      haya 
   1229       1.22    chopps 	return 0;
   1230        1.1      haya }
   1231        1.1      haya 
   1232      1.160    dyoung STATIC int
   1233      1.160    dyoung pccbb_power_ct(cardbus_chipset_tag_t ct, int command)
   1234      1.160    dyoung {
   1235      1.160    dyoung 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1236      1.160    dyoung 
   1237      1.160    dyoung 	return pccbb_power(sc, command);
   1238      1.160    dyoung }
   1239      1.160    dyoung 
   1240        1.4      haya /*
   1241        1.4      haya  * STATIC int pccbb_power(cardbus_chipset_tag_t, int)
   1242        1.4      haya  *   This function returns true when it succeeds and returns false when
   1243        1.4      haya  *   it fails.
   1244        1.4      haya  */
   1245        1.1      haya STATIC int
   1246      1.160    dyoung pccbb_power(struct pccbb_softc *sc, int command)
   1247        1.1      haya {
   1248      1.144    dyoung 	u_int32_t status, osock_ctrl, sock_ctrl, reg_ctrl;
   1249       1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1250       1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1251      1.189    dyoung 	int on = 0, pwrcycle, times;
   1252      1.144    dyoung 	struct timeval before, after, diff;
   1253       1.22    chopps 
   1254       1.95  christos 	DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
   1255       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" :
   1256       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" :
   1257       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" :
   1258       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" :
   1259       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" :
   1260       1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" :
   1261       1.22    chopps 	    "UNKNOWN",
   1262       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" :
   1263       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" :
   1264       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" :
   1265       1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" :
   1266       1.22    chopps 	    "UNKNOWN", command));
   1267       1.22    chopps 
   1268       1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1269      1.144    dyoung 	osock_ctrl = sock_ctrl = bus_space_read_4(memt, memh, CB_SOCKET_CTRL);
   1270       1.22    chopps 
   1271       1.22    chopps 	switch (command & CARDBUS_VCCMASK) {
   1272       1.22    chopps 	case CARDBUS_VCC_UC:
   1273       1.22    chopps 		break;
   1274       1.22    chopps 	case CARDBUS_VCC_5V:
   1275      1.111   mycroft 		on++;
   1276       1.22    chopps 		if (CB_SOCKET_STAT_5VCARD & status) {	/* check 5 V card */
   1277       1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1278       1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_5V;
   1279       1.22    chopps 		} else {
   1280      1.172  drochner 			aprint_error_dev(sc->sc_dev,
   1281      1.164    dyoung 			    "BAD voltage request: no 5 V card\n");
   1282       1.91    briggs 			return 0;
   1283       1.22    chopps 		}
   1284       1.22    chopps 		break;
   1285       1.22    chopps 	case CARDBUS_VCC_3V:
   1286      1.111   mycroft 		on++;
   1287       1.22    chopps 		if (CB_SOCKET_STAT_3VCARD & status) {
   1288       1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1289       1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_3V;
   1290       1.22    chopps 		} else {
   1291      1.172  drochner 			aprint_error_dev(sc->sc_dev,
   1292      1.164    dyoung 			    "BAD voltage request: no 3.3 V card\n");
   1293       1.91    briggs 			return 0;
   1294       1.22    chopps 		}
   1295       1.22    chopps 		break;
   1296       1.22    chopps 	case CARDBUS_VCC_0V:
   1297       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1298       1.22    chopps 		break;
   1299       1.22    chopps 	default:
   1300       1.22    chopps 		return 0;	       /* power NEVER changed */
   1301       1.22    chopps 	}
   1302        1.1      haya 
   1303       1.22    chopps 	switch (command & CARDBUS_VPPMASK) {
   1304       1.22    chopps 	case CARDBUS_VPP_UC:
   1305       1.22    chopps 		break;
   1306       1.22    chopps 	case CARDBUS_VPP_0V:
   1307       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1308       1.22    chopps 		break;
   1309       1.22    chopps 	case CARDBUS_VPP_VCC:
   1310       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1311       1.22    chopps 		sock_ctrl |= ((sock_ctrl >> 4) & 0x07);
   1312       1.22    chopps 		break;
   1313       1.22    chopps 	case CARDBUS_VPP_12V:
   1314       1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1315       1.22    chopps 		sock_ctrl |= CB_SOCKET_CTRL_VPP_12V;
   1316       1.22    chopps 		break;
   1317       1.22    chopps 	}
   1318      1.172  drochner 	aprint_debug_dev(sc->sc_dev, "osock_ctrl %#" PRIx32
   1319      1.164    dyoung 	    " sock_ctrl %#" PRIx32 "\n", osock_ctrl, sock_ctrl);
   1320      1.111   mycroft 
   1321      1.144    dyoung 	microtime(&before);
   1322      1.189    dyoung 	mutex_enter(&sc->sc_pwr_mtx);
   1323      1.189    dyoung 	pwrcycle = sc->sc_pwrcycle;
   1324      1.189    dyoung 
   1325       1.22    chopps 	bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1326      1.111   mycroft 
   1327      1.144    dyoung 	/*
   1328      1.144    dyoung 	 * Wait as long as 200ms for a power-cycle interrupt.  If
   1329      1.144    dyoung 	 * interrupts are enabled, but the socket has already
   1330      1.144    dyoung 	 * changed to the desired status, keep waiting for the
   1331      1.144    dyoung 	 * interrupt.  "Consuming" the interrupt in this way keeps
   1332      1.144    dyoung 	 * the interrupt from prematurely waking some subsequent
   1333      1.144    dyoung 	 * pccbb_power call.
   1334      1.144    dyoung 	 *
   1335      1.144    dyoung 	 * XXX Not every bridge interrupts on the ->OFF transition.
   1336      1.144    dyoung 	 * XXX That's ok, we will time-out after 200ms.
   1337      1.144    dyoung 	 *
   1338      1.144    dyoung 	 * XXX The power cycle event will never happen when attaching
   1339      1.144    dyoung 	 * XXX a 16-bit card.  That's ok, we will time-out after
   1340      1.144    dyoung 	 * XXX 200ms.
   1341      1.144    dyoung 	 */
   1342      1.144    dyoung 	for (times = 5; --times >= 0; ) {
   1343      1.144    dyoung 		if (cold)
   1344      1.144    dyoung 			DELAY(40 * 1000);
   1345      1.144    dyoung 		else {
   1346      1.189    dyoung 			(void)cv_timedwait(&sc->sc_pwr_cv, &sc->sc_pwr_mtx,
   1347      1.189    dyoung 			    mstohz(40));
   1348      1.144    dyoung 			if (pwrcycle == sc->sc_pwrcycle)
   1349      1.144    dyoung 				continue;
   1350      1.118  christos 		}
   1351      1.144    dyoung 		status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1352      1.144    dyoung 		if ((status & CB_SOCKET_STAT_PWRCYCLE) != 0 && on)
   1353      1.144    dyoung 			break;
   1354      1.144    dyoung 		if ((status & CB_SOCKET_STAT_PWRCYCLE) == 0 && !on)
   1355      1.144    dyoung 			break;
   1356      1.144    dyoung 	}
   1357      1.189    dyoung 	mutex_exit(&sc->sc_pwr_mtx);
   1358      1.144    dyoung 	microtime(&after);
   1359      1.144    dyoung 	timersub(&after, &before, &diff);
   1360      1.181  christos 	aprint_debug_dev(sc->sc_dev, "wait took%s %lld.%06lds\n",
   1361      1.181  christos 	    (on && times < 0) ? " too long" : "", (long long)diff.tv_sec,
   1362      1.181  christos 	    (long)diff.tv_usec);
   1363      1.133  christos 
   1364      1.144    dyoung 	/*
   1365      1.144    dyoung 	 * Ok, wait a bit longer for things to settle.
   1366      1.144    dyoung 	 */
   1367      1.144    dyoung 	if (on && sc->sc_chipset == CB_TOPIC95B)
   1368      1.144    dyoung 		delay_ms(100, sc);
   1369      1.111   mycroft 
   1370       1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1371        1.1      haya 
   1372      1.132  christos 	if (on && sc->sc_chipset != CB_TOPIC95B) {
   1373      1.111   mycroft 		if ((status & CB_SOCKET_STAT_PWRCYCLE) == 0)
   1374      1.172  drochner 			aprint_error_dev(sc->sc_dev, "power on failed?\n");
   1375      1.111   mycroft 	}
   1376      1.111   mycroft 
   1377       1.22    chopps 	if (status & CB_SOCKET_STAT_BADVCC) {	/* bad Vcc request */
   1378      1.172  drochner 		aprint_error_dev(sc->sc_dev,
   1379      1.164    dyoung 		    "bad Vcc request. sock_ctrl 0x%x, sock_status 0x%x\n",
   1380      1.164    dyoung 		    sock_ctrl, status);
   1381      1.172  drochner 		aprint_error_dev(sc->sc_dev, "disabling socket\n");
   1382      1.104   mycroft 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1383      1.104   mycroft 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1384      1.104   mycroft 		bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1385      1.111   mycroft 		status &= ~CB_SOCKET_STAT_BADVCC;
   1386      1.145  christos 		bus_space_write_4(memt, memh, CB_SOCKET_FORCE, status);
   1387      1.104   mycroft 		printf("new status 0x%x\n", bus_space_read_4(memt, memh,
   1388      1.104   mycroft 		    CB_SOCKET_STAT));
   1389       1.22    chopps 		return 0;
   1390       1.77   mycroft 	}
   1391       1.77   mycroft 
   1392       1.77   mycroft 	if (sc->sc_chipset == CB_TOPIC97) {
   1393       1.77   mycroft 		reg_ctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL);
   1394       1.77   mycroft 		reg_ctrl &= ~TOPIC97_REG_CTRL_TESTMODE;
   1395       1.77   mycroft 		if ((command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V)
   1396       1.77   mycroft 			reg_ctrl &= ~TOPIC97_REG_CTRL_CLKRUN_ENA;
   1397       1.77   mycroft 		else
   1398       1.77   mycroft 			reg_ctrl |= TOPIC97_REG_CTRL_CLKRUN_ENA;
   1399       1.77   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL, reg_ctrl);
   1400       1.22    chopps 	}
   1401       1.48      haya 
   1402       1.22    chopps 	return 1;		       /* power changed correctly */
   1403        1.1      haya }
   1404        1.1      haya 
   1405        1.4      haya /*
   1406        1.4      haya  * static int pccbb_detect_card(struct pccbb_softc *sc)
   1407        1.4      haya  *   return value:  0 if no card exists.
   1408        1.4      haya  *                  1 if 16-bit card exists.
   1409        1.4      haya  *                  2 if cardbus card exists.
   1410        1.4      haya  */
   1411        1.1      haya static int
   1412      1.143    dyoung pccbb_detect_card(struct pccbb_softc *sc)
   1413        1.1      haya {
   1414       1.22    chopps 	bus_space_handle_t base_memh = sc->sc_base_memh;
   1415       1.22    chopps 	bus_space_tag_t base_memt = sc->sc_base_memt;
   1416       1.22    chopps 	u_int32_t sockstat =
   1417       1.22    chopps 	    bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
   1418       1.22    chopps 	int retval = 0;
   1419       1.22    chopps 
   1420       1.22    chopps 	/* CD1 and CD2 asserted */
   1421       1.22    chopps 	if (0x00 == (sockstat & CB_SOCKET_STAT_CD)) {
   1422       1.22    chopps 		/* card must be present */
   1423       1.22    chopps 		if (!(CB_SOCKET_STAT_NOTCARD & sockstat)) {
   1424       1.22    chopps 			/* NOTACARD DEASSERTED */
   1425       1.22    chopps 			if (CB_SOCKET_STAT_CB & sockstat) {
   1426       1.22    chopps 				/* CardBus mode */
   1427       1.22    chopps 				retval = 2;
   1428       1.22    chopps 			} else if (CB_SOCKET_STAT_16BIT & sockstat) {
   1429       1.22    chopps 				/* 16-bit mode */
   1430       1.22    chopps 				retval = 1;
   1431       1.22    chopps 			}
   1432       1.22    chopps 		}
   1433       1.22    chopps 	}
   1434       1.22    chopps 	return retval;
   1435        1.1      haya }
   1436        1.1      haya 
   1437        1.4      haya /*
   1438        1.4      haya  * STATIC int cb_reset(struct pccbb_softc *sc)
   1439        1.4      haya  *   This function resets CardBus card.
   1440        1.4      haya  */
   1441        1.1      haya STATIC int
   1442      1.143    dyoung cb_reset(struct pccbb_softc *sc)
   1443        1.1      haya {
   1444      1.117     perry 	/*
   1445      1.117     perry 	 * Reset Assert at least 20 ms
   1446       1.22    chopps 	 * Some machines request longer duration.
   1447       1.22    chopps 	 */
   1448       1.22    chopps 	int reset_duration =
   1449      1.136     itohy 	    (sc->sc_chipset == CB_RX5C47X ? 400 : 50);
   1450  1.207.2.3     skrll 	u_int32_t bcr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1451  1.207.2.3     skrll 	    PCI_BRIDGE_CONTROL_REG);
   1452      1.153    dyoung 	aprint_debug("%s: enter bcr %" PRIx32 "\n", __func__, bcr);
   1453       1.22    chopps 
   1454       1.40      haya 	/* Reset bit Assert (bit 6 at 0x3E) */
   1455      1.153    dyoung 	bcr |= PCI_BRIDGE_CONTROL_SECBR << PCI_BRIDGE_CONTROL_SHIFT;
   1456      1.146    dyoung 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG, bcr);
   1457      1.153    dyoung 	aprint_debug("%s: wrote bcr %" PRIx32 "\n", __func__, bcr);
   1458      1.142    dyoung 	delay_ms(reset_duration, sc);
   1459       1.22    chopps 
   1460       1.22    chopps 	if (CBB_CARDEXIST & sc->sc_flags) {	/* A card exists.  Reset it! */
   1461       1.40      haya 		/* Reset bit Deassert (bit 6 at 0x3E) */
   1462      1.153    dyoung 		bcr &= ~(PCI_BRIDGE_CONTROL_SECBR << PCI_BRIDGE_CONTROL_SHIFT);
   1463      1.153    dyoung 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG,
   1464      1.153    dyoung 		    bcr);
   1465      1.153    dyoung 		aprint_debug("%s: wrote bcr %" PRIx32 "\n", __func__, bcr);
   1466      1.142    dyoung 		delay_ms(reset_duration, sc);
   1467      1.153    dyoung 		aprint_debug("%s: end of delay\n", __func__);
   1468       1.22    chopps 	}
   1469       1.22    chopps 	/* No card found on the slot. Keep Reset. */
   1470       1.22    chopps 	return 1;
   1471        1.1      haya }
   1472        1.1      haya 
   1473        1.4      haya /*
   1474        1.4      haya  * STATIC int cb_detect_voltage(struct pccbb_softc *sc)
   1475        1.4      haya  *  This function detect card Voltage.
   1476        1.4      haya  */
   1477        1.1      haya STATIC int
   1478      1.143    dyoung cb_detect_voltage(struct pccbb_softc *sc)
   1479        1.1      haya {
   1480       1.22    chopps 	u_int32_t psr;		       /* socket present-state reg */
   1481       1.22    chopps 	bus_space_tag_t iot = sc->sc_base_memt;
   1482       1.22    chopps 	bus_space_handle_t ioh = sc->sc_base_memh;
   1483       1.22    chopps 	int vol = PCCARD_VCC_UKN;      /* set 0 */
   1484       1.22    chopps 
   1485       1.22    chopps 	psr = bus_space_read_4(iot, ioh, CB_SOCKET_STAT);
   1486        1.1      haya 
   1487       1.22    chopps 	if (0x400u & psr) {
   1488       1.22    chopps 		vol |= PCCARD_VCC_5V;
   1489       1.22    chopps 	}
   1490       1.22    chopps 	if (0x800u & psr) {
   1491       1.22    chopps 		vol |= PCCARD_VCC_3V;
   1492       1.22    chopps 	}
   1493        1.1      haya 
   1494       1.22    chopps 	return vol;
   1495        1.1      haya }
   1496        1.1      haya 
   1497        1.1      haya STATIC int
   1498      1.137  christos cbbprint(void *aux, const char *pcic)
   1499        1.1      haya {
   1500      1.135  christos #if 0
   1501      1.135  christos 	struct cbslot_attach_args *cba = aux;
   1502        1.1      haya 
   1503      1.135  christos 	if (cba->cba_slot >= 0) {
   1504      1.135  christos 		aprint_normal(" slot %d", cba->cba_slot);
   1505      1.135  christos 	}
   1506      1.135  christos #endif
   1507       1.22    chopps 	return UNCONF;
   1508        1.1      haya }
   1509        1.1      haya 
   1510        1.4      haya /*
   1511        1.4      haya  * STATIC int pccbb_cardenable(struct pccbb_softc *sc, int function)
   1512        1.4      haya  *   This function enables and disables the card
   1513        1.4      haya  */
   1514        1.1      haya STATIC int
   1515      1.143    dyoung pccbb_cardenable(struct pccbb_softc *sc, int function)
   1516        1.1      haya {
   1517       1.22    chopps 	u_int32_t command =
   1518       1.22    chopps 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
   1519        1.1      haya 
   1520       1.22    chopps 	DPRINTF(("pccbb_cardenable:"));
   1521       1.22    chopps 	switch (function) {
   1522       1.22    chopps 	case CARDBUS_IO_ENABLE:
   1523       1.22    chopps 		command |= PCI_COMMAND_IO_ENABLE;
   1524       1.22    chopps 		break;
   1525       1.22    chopps 	case CARDBUS_IO_DISABLE:
   1526       1.22    chopps 		command &= ~PCI_COMMAND_IO_ENABLE;
   1527       1.22    chopps 		break;
   1528       1.22    chopps 	case CARDBUS_MEM_ENABLE:
   1529       1.22    chopps 		command |= PCI_COMMAND_MEM_ENABLE;
   1530       1.22    chopps 		break;
   1531       1.22    chopps 	case CARDBUS_MEM_DISABLE:
   1532       1.22    chopps 		command &= ~PCI_COMMAND_MEM_ENABLE;
   1533       1.22    chopps 		break;
   1534       1.22    chopps 	case CARDBUS_BM_ENABLE:
   1535       1.22    chopps 		command |= PCI_COMMAND_MASTER_ENABLE;
   1536       1.22    chopps 		break;
   1537       1.22    chopps 	case CARDBUS_BM_DISABLE:
   1538       1.22    chopps 		command &= ~PCI_COMMAND_MASTER_ENABLE;
   1539       1.22    chopps 		break;
   1540       1.22    chopps 	default:
   1541       1.22    chopps 		return 0;
   1542       1.22    chopps 	}
   1543        1.1      haya 
   1544       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
   1545       1.22    chopps 	DPRINTF((" command reg 0x%x\n", command));
   1546       1.22    chopps 	return 1;
   1547        1.1      haya }
   1548        1.1      haya 
   1549        1.1      haya #if !rbus
   1550        1.1      haya static int
   1551      1.143    dyoung pccbb_io_open(cardbus_chipset_tag_t ct, int win, uint32_t start, uint32_t end)
   1552       1.22    chopps {
   1553       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1554       1.22    chopps 	int basereg;
   1555       1.22    chopps 	int limitreg;
   1556        1.1      haya 
   1557       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1558        1.1      haya #if defined DIAGNOSTIC
   1559       1.22    chopps 		printf("cardbus_io_open: window out of range %d\n", win);
   1560        1.1      haya #endif
   1561       1.22    chopps 		return 0;
   1562       1.22    chopps 	}
   1563        1.1      haya 
   1564      1.161    dyoung 	basereg = win * 8 + PCI_CB_IOBASE0;
   1565      1.161    dyoung 	limitreg = win * 8 + PCI_CB_IOLIMIT0;
   1566        1.1      haya 
   1567       1.22    chopps 	DPRINTF(("pccbb_io_open: 0x%x[0x%x] - 0x%x[0x%x]\n",
   1568       1.22    chopps 	    start, basereg, end, limitreg));
   1569        1.1      haya 
   1570       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1571       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1572       1.22    chopps 	return 1;
   1573        1.1      haya }
   1574       1.22    chopps 
   1575        1.4      haya /*
   1576        1.4      haya  * int pccbb_io_close(cardbus_chipset_tag_t, int)
   1577        1.4      haya  */
   1578        1.1      haya static int
   1579      1.143    dyoung pccbb_io_close(cardbus_chipset_tag_t ct, int win)
   1580        1.1      haya {
   1581       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1582       1.22    chopps 	int basereg;
   1583       1.22    chopps 	int limitreg;
   1584        1.1      haya 
   1585       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1586        1.1      haya #if defined DIAGNOSTIC
   1587       1.22    chopps 		printf("cardbus_io_close: window out of range %d\n", win);
   1588        1.1      haya #endif
   1589       1.22    chopps 		return 0;
   1590       1.22    chopps 	}
   1591        1.1      haya 
   1592      1.161    dyoung 	basereg = win * 8 + PCI_CB_IOBASE0;
   1593      1.161    dyoung 	limitreg = win * 8 + PCI_CB_IOLIMIT0;
   1594        1.1      haya 
   1595       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1596       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1597       1.22    chopps 	return 1;
   1598        1.1      haya }
   1599        1.1      haya 
   1600        1.1      haya static int
   1601      1.143    dyoung pccbb_mem_open(cardbus_chipset_tag_t ct, int win, uint32_t start, uint32_t end)
   1602       1.22    chopps {
   1603       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1604       1.22    chopps 	int basereg;
   1605       1.22    chopps 	int limitreg;
   1606        1.1      haya 
   1607       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1608        1.1      haya #if defined DIAGNOSTIC
   1609       1.22    chopps 		printf("cardbus_mem_open: window out of range %d\n", win);
   1610        1.1      haya #endif
   1611       1.22    chopps 		return 0;
   1612       1.22    chopps 	}
   1613        1.1      haya 
   1614      1.161    dyoung 	basereg = win * 8 + PCI_CB_MEMBASE0;
   1615      1.161    dyoung 	limitreg = win * 8 + PCI_CB_MEMLIMIT0;
   1616        1.1      haya 
   1617       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1618       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1619       1.22    chopps 	return 1;
   1620        1.1      haya }
   1621        1.1      haya 
   1622        1.1      haya static int
   1623      1.143    dyoung pccbb_mem_close(cardbus_chipset_tag_t ct, int win)
   1624        1.1      haya {
   1625       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1626       1.22    chopps 	int basereg;
   1627       1.22    chopps 	int limitreg;
   1628        1.1      haya 
   1629       1.22    chopps 	if ((win < 0) || (win > 2)) {
   1630        1.1      haya #if defined DIAGNOSTIC
   1631       1.22    chopps 		printf("cardbus_mem_close: window out of range %d\n", win);
   1632        1.1      haya #endif
   1633       1.22    chopps 		return 0;
   1634       1.22    chopps 	}
   1635        1.1      haya 
   1636      1.161    dyoung 	basereg = win * 8 + PCI_CB_MEMBASE0;
   1637      1.161    dyoung 	limitreg = win * 8 + PCI_CB_MEMLIMIT0;
   1638        1.1      haya 
   1639       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1640       1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1641       1.22    chopps 	return 1;
   1642        1.1      haya }
   1643        1.1      haya #endif
   1644        1.1      haya 
   1645       1.21      haya /*
   1646       1.26      haya  * static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t ct,
   1647       1.26      haya  *					int level,
   1648      1.116     perry  *					int (* func)(void *),
   1649       1.26      haya  *					void *arg)
   1650       1.26      haya  *
   1651       1.26      haya  *   This function registers an interrupt handler at the bridge, in
   1652       1.32     enami  *   order not to call the interrupt handlers of child devices when
   1653       1.32     enami  *   a card-deletion interrupt occurs.
   1654       1.26      haya  *
   1655      1.203  drochner  *   The argument level is not used.
   1656       1.26      haya  */
   1657       1.26      haya static void *
   1658      1.203  drochner pccbb_cb_intr_establish(cardbus_chipset_tag_t ct, int level,
   1659      1.203  drochner     int (*func)(void *), void *arg)
   1660       1.26      haya {
   1661       1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1662       1.26      haya 
   1663      1.203  drochner 	return pccbb_intr_establish(sc, level, func, arg);
   1664       1.26      haya }
   1665       1.26      haya 
   1666       1.26      haya 
   1667       1.26      haya /*
   1668       1.26      haya  * static void *pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct,
   1669       1.26      haya  *					   void *ih)
   1670       1.26      haya  *
   1671       1.26      haya  *   This function removes an interrupt handler pointed by ih.
   1672       1.26      haya  */
   1673       1.26      haya static void
   1674      1.143    dyoung pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct, void *ih)
   1675       1.26      haya {
   1676       1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1677       1.26      haya 
   1678       1.26      haya 	pccbb_intr_disestablish(sc, ih);
   1679       1.26      haya }
   1680       1.26      haya 
   1681       1.26      haya 
   1682       1.65       mcr void
   1683      1.143    dyoung pccbb_intr_route(struct pccbb_softc *sc)
   1684       1.65       mcr {
   1685      1.143    dyoung 	pcireg_t bcr, cbctrl;
   1686       1.65       mcr 
   1687      1.143    dyoung 	/* initialize bridge intr routing */
   1688      1.146    dyoung 	bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG);
   1689      1.143    dyoung 	bcr &= ~CB_BCR_INTR_IREQ_ENABLE;
   1690      1.146    dyoung 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG, bcr);
   1691      1.143    dyoung 
   1692      1.143    dyoung 	switch (sc->sc_chipset) {
   1693      1.143    dyoung 	case CB_TI113X:
   1694      1.143    dyoung 		cbctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1695      1.143    dyoung 		/* functional intr enabled */
   1696      1.143    dyoung 		cbctrl |= PCI113X_CBCTRL_PCI_INTR;
   1697      1.143    dyoung 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, cbctrl);
   1698      1.143    dyoung 		break;
   1699      1.143    dyoung 	default:
   1700      1.143    dyoung 		break;
   1701      1.143    dyoung 	}
   1702       1.65       mcr }
   1703       1.65       mcr 
   1704       1.26      haya /*
   1705       1.26      haya  * static void *pccbb_intr_establish(struct pccbb_softc *sc,
   1706       1.21      haya  *				     int irq,
   1707       1.21      haya  *				     int level,
   1708      1.116     perry  *				     int (* func)(void *),
   1709       1.21      haya  *				     void *arg)
   1710       1.21      haya  *
   1711       1.21      haya  *   This function registers an interrupt handler at the bridge, in
   1712       1.32     enami  *   order not to call the interrupt handlers of child devices when
   1713       1.32     enami  *   a card-deletion interrupt occurs.
   1714       1.21      haya  *
   1715       1.21      haya  */
   1716        1.1      haya static void *
   1717      1.203  drochner pccbb_intr_establish(struct pccbb_softc *sc, int level,
   1718      1.203  drochner     int (*func)(void *), void *arg)
   1719       1.22    chopps {
   1720       1.22    chopps 	struct pccbb_intrhand_list *pil, *newpil;
   1721       1.22    chopps 
   1722       1.81      onoe 	DPRINTF(("pccbb_intr_establish start. %p\n", LIST_FIRST(&sc->sc_pil)));
   1723       1.26      haya 
   1724       1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1725       1.80      haya 		pccbb_intr_route(sc);
   1726       1.22    chopps 	}
   1727       1.22    chopps 
   1728      1.117     perry 	/*
   1729       1.32     enami 	 * Allocate a room for interrupt handler structure.
   1730       1.22    chopps 	 */
   1731       1.22    chopps 	if (NULL == (newpil =
   1732       1.22    chopps 	    (struct pccbb_intrhand_list *)malloc(sizeof(struct
   1733       1.22    chopps 	    pccbb_intrhand_list), M_DEVBUF, M_WAITOK))) {
   1734       1.22    chopps 		return NULL;
   1735       1.22    chopps 	}
   1736       1.21      haya 
   1737       1.22    chopps 	newpil->pil_func = func;
   1738       1.22    chopps 	newpil->pil_arg = arg;
   1739      1.138      yamt 	newpil->pil_icookie = makeiplcookie(level);
   1740       1.21      haya 
   1741       1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1742       1.80      haya 		LIST_INSERT_HEAD(&sc->sc_pil, newpil, pil_next);
   1743       1.22    chopps 	} else {
   1744       1.80      haya 		for (pil = LIST_FIRST(&sc->sc_pil);
   1745       1.80      haya 		     LIST_NEXT(pil, pil_next) != NULL;
   1746       1.80      haya 		     pil = LIST_NEXT(pil, pil_next));
   1747       1.80      haya 		LIST_INSERT_AFTER(pil, newpil, pil_next);
   1748       1.21      haya 	}
   1749        1.1      haya 
   1750       1.81      onoe 	DPRINTF(("pccbb_intr_establish add pil. %p\n",
   1751       1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1752       1.26      haya 
   1753       1.22    chopps 	return newpil;
   1754        1.1      haya }
   1755        1.1      haya 
   1756       1.21      haya /*
   1757       1.26      haya  * static void *pccbb_intr_disestablish(struct pccbb_softc *sc,
   1758       1.21      haya  *					void *ih)
   1759       1.21      haya  *
   1760       1.80      haya  *	This function removes an interrupt handler pointed by ih.  ih
   1761       1.80      haya  *	should be the value returned by cardbus_intr_establish() or
   1762       1.80      haya  *	NULL.
   1763       1.80      haya  *
   1764       1.80      haya  *	When ih is NULL, this function will do nothing.
   1765       1.21      haya  */
   1766        1.1      haya static void
   1767      1.143    dyoung pccbb_intr_disestablish(struct pccbb_softc *sc, void *ih)
   1768        1.1      haya {
   1769       1.80      haya 	struct pccbb_intrhand_list *pil;
   1770       1.48      haya 	pcireg_t reg;
   1771       1.21      haya 
   1772       1.81      onoe 	DPRINTF(("pccbb_intr_disestablish start. %p\n",
   1773       1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1774       1.26      haya 
   1775       1.80      haya 	if (ih == NULL) {
   1776       1.80      haya 		/* intr handler is not set */
   1777       1.80      haya 		DPRINTF(("pccbb_intr_disestablish: no ih\n"));
   1778       1.80      haya 		return;
   1779       1.80      haya 	}
   1780       1.22    chopps 
   1781       1.80      haya #ifdef DIAGNOSTIC
   1782      1.159    dyoung 	LIST_FOREACH(pil, &sc->sc_pil, pil_next) {
   1783       1.83    atatat 		DPRINTF(("pccbb_intr_disestablish: pil %p\n", pil));
   1784       1.22    chopps 		if (pil == ih) {
   1785       1.26      haya 			DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1786       1.22    chopps 			break;
   1787       1.22    chopps 		}
   1788       1.21      haya 	}
   1789       1.80      haya 	if (pil == NULL) {
   1790       1.80      haya 		panic("pccbb_intr_disestablish: %s cannot find pil %p",
   1791      1.172  drochner 		    device_xname(sc->sc_dev), ih);
   1792       1.80      haya 	}
   1793       1.80      haya #endif
   1794       1.80      haya 
   1795       1.80      haya 	pil = (struct pccbb_intrhand_list *)ih;
   1796       1.80      haya 	LIST_REMOVE(pil, pil_next);
   1797       1.80      haya 	free(pil, M_DEVBUF);
   1798       1.80      haya 	DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1799       1.21      haya 
   1800       1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1801       1.22    chopps 		/* No interrupt handlers */
   1802       1.21      haya 
   1803       1.26      haya 		DPRINTF(("pccbb_intr_disestablish: no interrupt handler\n"));
   1804       1.26      haya 
   1805       1.48      haya 		/* stop routing PCI intr */
   1806  1.207.2.3     skrll 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1807  1.207.2.3     skrll 		    PCI_BRIDGE_CONTROL_REG);
   1808       1.48      haya 		reg |= CB_BCR_INTR_IREQ_ENABLE;
   1809  1.207.2.3     skrll 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BRIDGE_CONTROL_REG,
   1810  1.207.2.3     skrll 		    reg);
   1811       1.48      haya 
   1812       1.22    chopps 		switch (sc->sc_chipset) {
   1813       1.22    chopps 		case CB_TI113X:
   1814       1.48      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1815       1.48      haya 			/* functional intr disabled */
   1816       1.48      haya 			reg &= ~PCI113X_CBCTRL_PCI_INTR;
   1817       1.48      haya 			pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
   1818       1.48      haya 			break;
   1819       1.22    chopps 		default:
   1820       1.22    chopps 			break;
   1821       1.22    chopps 		}
   1822       1.21      haya 	}
   1823        1.1      haya }
   1824        1.1      haya 
   1825        1.1      haya #if defined SHOW_REGS
   1826        1.1      haya static void
   1827      1.143    dyoung cb_show_regs(pci_chipset_tag_t pc, pcitag_t tag, bus_space_tag_t memt,
   1828      1.143    dyoung     bus_space_handle_t memh)
   1829       1.22    chopps {
   1830       1.22    chopps 	int i;
   1831       1.22    chopps 	printf("PCI config regs:");
   1832       1.22    chopps 	for (i = 0; i < 0x50; i += 4) {
   1833      1.143    dyoung 		if (i % 16 == 0)
   1834       1.22    chopps 			printf("\n 0x%02x:", i);
   1835       1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1836       1.22    chopps 	}
   1837       1.22    chopps 	for (i = 0x80; i < 0xb0; i += 4) {
   1838      1.143    dyoung 		if (i % 16 == 0)
   1839       1.22    chopps 			printf("\n 0x%02x:", i);
   1840       1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1841       1.22    chopps 	}
   1842        1.1      haya 
   1843       1.22    chopps 	if (memh == 0) {
   1844       1.22    chopps 		printf("\n");
   1845       1.22    chopps 		return;
   1846       1.22    chopps 	}
   1847        1.1      haya 
   1848       1.22    chopps 	printf("\nsocket regs:");
   1849      1.143    dyoung 	for (i = 0; i <= 0x10; i += 0x04)
   1850       1.22    chopps 		printf(" %08x", bus_space_read_4(memt, memh, i));
   1851       1.22    chopps 	printf("\nExCA regs:");
   1852      1.143    dyoung 	for (i = 0; i < 0x08; ++i)
   1853       1.22    chopps 		printf(" %02x", bus_space_read_1(memt, memh, 0x800 + i));
   1854       1.22    chopps 	printf("\n");
   1855       1.22    chopps 	return;
   1856        1.1      haya }
   1857        1.1      haya #endif
   1858        1.1      haya 
   1859        1.4      haya /*
   1860      1.195    dyoung  * static pcitag_t pccbb_make_tag(cardbus_chipset_tag_t cc,
   1861      1.125  drochner  *                                    int busno, int function)
   1862        1.4      haya  *   This is the function to make a tag to access config space of
   1863        1.4      haya  *  a CardBus Card.  It works same as pci_conf_read.
   1864        1.4      haya  */
   1865      1.195    dyoung static pcitag_t
   1866      1.143    dyoung pccbb_make_tag(cardbus_chipset_tag_t cc, int busno, int function)
   1867        1.1      haya {
   1868       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1869        1.1      haya 
   1870      1.125  drochner 	return pci_make_tag(sc->sc_pc, busno, 0, function);
   1871        1.1      haya }
   1872        1.1      haya 
   1873        1.4      haya /*
   1874      1.143    dyoung  * pccbb_conf_read
   1875      1.143    dyoung  *
   1876      1.143    dyoung  * This is the function to read the config space of a CardBus card.
   1877      1.143    dyoung  * It works the same as pci_conf_read(9).
   1878        1.4      haya  */
   1879      1.195    dyoung static pcireg_t
   1880      1.195    dyoung pccbb_conf_read(cardbus_chipset_tag_t cc, pcitag_t tag, int offset)
   1881        1.1      haya {
   1882       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1883      1.178  drochner 	pcitag_t brtag = sc->sc_tag;
   1884      1.195    dyoung 	pcireg_t reg;
   1885        1.1      haya 
   1886      1.178  drochner 	/*
   1887      1.178  drochner 	 * clear cardbus master abort status; it is OK to write without
   1888      1.178  drochner 	 * reading before because all bits are r/o or w1tc
   1889      1.178  drochner 	 */
   1890      1.178  drochner 	pci_conf_write(sc->sc_pc, brtag, PCI_CBB_SECSTATUS,
   1891      1.178  drochner 		       CBB_SECSTATUS_CBMABORT);
   1892      1.178  drochner 	reg = pci_conf_read(sc->sc_pc, tag, offset);
   1893      1.178  drochner 	/* check cardbus master abort status */
   1894      1.178  drochner 	if (pci_conf_read(sc->sc_pc, brtag, PCI_CBB_SECSTATUS)
   1895      1.178  drochner 			  & CBB_SECSTATUS_CBMABORT)
   1896      1.178  drochner 		return (0xffffffff);
   1897      1.178  drochner 	return reg;
   1898        1.1      haya }
   1899        1.1      haya 
   1900        1.4      haya /*
   1901      1.143    dyoung  * pccbb_conf_write
   1902      1.143    dyoung  *
   1903      1.143    dyoung  * This is the function to write the config space of a CardBus
   1904      1.143    dyoung  * card.  It works the same as pci_conf_write(9).
   1905        1.4      haya  */
   1906        1.1      haya static void
   1907      1.195    dyoung pccbb_conf_write(cardbus_chipset_tag_t cc, pcitag_t tag, int reg, pcireg_t val)
   1908        1.1      haya {
   1909       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1910        1.1      haya 
   1911       1.22    chopps 	pci_conf_write(sc->sc_pc, tag, reg, val);
   1912        1.1      haya }
   1913        1.1      haya 
   1914        1.1      haya #if 0
   1915        1.1      haya STATIC int
   1916        1.1      haya pccbb_new_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   1917       1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, bus_addr_t mask,
   1918       1.22    chopps     int speed, int flags,
   1919       1.22    chopps     bus_space_handle_t * iohp)
   1920        1.1      haya #endif
   1921        1.4      haya /*
   1922        1.4      haya  * STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   1923        1.4      haya  *                                  bus_addr_t start, bus_size_t size,
   1924        1.4      haya  *                                  bus_size_t align,
   1925        1.4      haya  *                                  struct pcmcia_io_handle *pcihp
   1926        1.4      haya  *
   1927        1.4      haya  * This function only allocates I/O region for pccard. This function
   1928       1.32     enami  * never maps the allocated region to pccard I/O area.
   1929        1.4      haya  *
   1930        1.4      haya  * XXX: The interface of this function is not very good, I believe.
   1931        1.4      haya  */
   1932       1.22    chopps STATIC int
   1933      1.143    dyoung pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
   1934      1.143    dyoung     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
   1935       1.22    chopps {
   1936      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   1937       1.22    chopps 	bus_addr_t ioaddr;
   1938       1.22    chopps 	int flags = 0;
   1939       1.22    chopps 	bus_space_tag_t iot;
   1940       1.22    chopps 	bus_space_handle_t ioh;
   1941       1.57      haya 	bus_addr_t mask;
   1942        1.1      haya #if rbus
   1943       1.22    chopps 	rbus_tag_t rb;
   1944        1.1      haya #endif
   1945       1.22    chopps 	if (align == 0) {
   1946       1.22    chopps 		align = size;	       /* XXX: funny??? */
   1947       1.22    chopps 	}
   1948        1.1      haya 
   1949       1.57      haya 	if (start != 0) {
   1950       1.57      haya 		/* XXX: assume all card decode lower 10 bits by its hardware */
   1951       1.57      haya 		mask = 0x3ff;
   1952       1.75      haya 		/* enforce to use only masked address */
   1953       1.75      haya 		start &= mask;
   1954       1.57      haya 	} else {
   1955       1.57      haya 		/*
   1956       1.57      haya 		 * calculate mask:
   1957       1.57      haya 		 *  1. get the most significant bit of size (call it msb).
   1958       1.57      haya 		 *  2. compare msb with the value of size.
   1959       1.57      haya 		 *  3. if size is larger, shift msb left once.
   1960       1.57      haya 		 *  4. obtain mask value to decrement msb.
   1961       1.57      haya 		 */
   1962       1.57      haya 		bus_size_t size_tmp = size;
   1963       1.57      haya 		int shifts = 0;
   1964       1.57      haya 
   1965       1.57      haya 		mask = 1;
   1966       1.57      haya 		while (size_tmp) {
   1967       1.57      haya 			++shifts;
   1968       1.57      haya 			size_tmp >>= 1;
   1969       1.57      haya 		}
   1970       1.57      haya 		mask = (1 << shifts);
   1971       1.57      haya 		if (mask < size) {
   1972       1.57      haya 			mask <<= 1;
   1973       1.57      haya 		}
   1974       1.57      haya 		--mask;
   1975       1.57      haya 	}
   1976       1.57      haya 
   1977      1.117     perry 	/*
   1978       1.22    chopps 	 * Allocate some arbitrary I/O space.
   1979       1.22    chopps 	 */
   1980        1.1      haya 
   1981      1.177  drochner 	iot = sc->sc_iot;
   1982        1.1      haya 
   1983        1.1      haya #if rbus
   1984      1.177  drochner 	rb = sc->sc_rbus_iot;
   1985       1.57      haya 	if (rbus_space_alloc(rb, start, size, mask, align, 0, &ioaddr, &ioh)) {
   1986       1.22    chopps 		return 1;
   1987       1.22    chopps 	}
   1988       1.95  christos 	DPRINTF(("pccbb_pcmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   1989       1.81      onoe 	    (u_long) ioaddr, (u_long) size));
   1990       1.22    chopps #else
   1991       1.22    chopps 	if (start) {
   1992       1.22    chopps 		ioaddr = start;
   1993       1.22    chopps 		if (bus_space_map(iot, start, size, 0, &ioh)) {
   1994       1.22    chopps 			return 1;
   1995       1.22    chopps 		}
   1996       1.95  christos 		DPRINTF(("pccbb_pcmcia_io_alloc map port 0x%lx+0x%lx\n",
   1997       1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   1998       1.22    chopps 	} else {
   1999       1.22    chopps 		flags |= PCMCIA_IO_ALLOCATED;
   2000       1.22    chopps 		if (bus_space_alloc(iot, 0x700 /* ph->sc->sc_iobase */ ,
   2001       1.22    chopps 		    0x800,	/* ph->sc->sc_iobase + ph->sc->sc_iosize */
   2002       1.22    chopps 		    size, align, 0, 0, &ioaddr, &ioh)) {
   2003       1.22    chopps 			/* No room be able to be get. */
   2004       1.22    chopps 			return 1;
   2005       1.22    chopps 		}
   2006       1.22    chopps 		DPRINTF(("pccbb_pcmmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2007       1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2008       1.22    chopps 	}
   2009        1.1      haya #endif
   2010        1.1      haya 
   2011       1.22    chopps 	pcihp->iot = iot;
   2012       1.22    chopps 	pcihp->ioh = ioh;
   2013       1.22    chopps 	pcihp->addr = ioaddr;
   2014       1.22    chopps 	pcihp->size = size;
   2015       1.22    chopps 	pcihp->flags = flags;
   2016        1.1      haya 
   2017       1.22    chopps 	return 0;
   2018        1.1      haya }
   2019        1.1      haya 
   2020        1.4      haya /*
   2021        1.4      haya  * STATIC int pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2022        1.4      haya  *                                 struct pcmcia_io_handle *pcihp)
   2023        1.4      haya  *
   2024        1.4      haya  * This function only frees I/O region for pccard.
   2025        1.4      haya  *
   2026        1.4      haya  * XXX: The interface of this function is not very good, I believe.
   2027        1.4      haya  */
   2028       1.22    chopps void
   2029      1.143    dyoung pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2030      1.143    dyoung     struct pcmcia_io_handle *pcihp)
   2031        1.1      haya {
   2032      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2033        1.1      haya #if !rbus
   2034       1.22    chopps 	bus_space_tag_t iot = pcihp->iot;
   2035        1.1      haya #endif
   2036       1.22    chopps 	bus_space_handle_t ioh = pcihp->ioh;
   2037       1.22    chopps 	bus_size_t size = pcihp->size;
   2038        1.1      haya 
   2039        1.1      haya #if rbus
   2040       1.22    chopps 	rbus_tag_t rb = sc->sc_rbus_iot;
   2041        1.1      haya 
   2042       1.22    chopps 	rbus_space_free(rb, ioh, size, NULL);
   2043        1.1      haya #else
   2044       1.22    chopps 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   2045       1.22    chopps 		bus_space_free(iot, ioh, size);
   2046       1.22    chopps 	else
   2047       1.22    chopps 		bus_space_unmap(iot, ioh, size);
   2048        1.1      haya #endif
   2049        1.1      haya }
   2050        1.1      haya 
   2051        1.4      haya /*
   2052        1.4      haya  * STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width,
   2053        1.4      haya  *                                bus_addr_t offset, bus_size_t size,
   2054        1.4      haya  *                                struct pcmcia_io_handle *pcihp,
   2055        1.4      haya  *                                int *windowp)
   2056        1.4      haya  *
   2057        1.4      haya  * This function maps the allocated I/O region to pccard. This function
   2058        1.4      haya  * never allocates any I/O region for pccard I/O area.  I don't
   2059        1.4      haya  * understand why the original authors of pcmciabus separated alloc and
   2060        1.4      haya  * map.  I believe the two must be unite.
   2061        1.4      haya  *
   2062        1.4      haya  * XXX: no wait timing control?
   2063        1.4      haya  */
   2064       1.22    chopps int
   2065      1.143    dyoung pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset,
   2066      1.143    dyoung     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
   2067       1.22    chopps {
   2068      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2069      1.177  drochner 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2070       1.22    chopps 	bus_addr_t ioaddr = pcihp->addr + offset;
   2071       1.22    chopps 	int i, win;
   2072        1.1      haya #if defined CBB_DEBUG
   2073      1.121    sekiya 	static const char *width_names[] = { "dynamic", "io8", "io16" };
   2074        1.1      haya #endif
   2075        1.1      haya 
   2076       1.22    chopps 	/* Sanity check I/O handle. */
   2077        1.1      haya 
   2078      1.198    dyoung 	if (!bus_space_is_equal(sc->sc_iot, pcihp->iot)) {
   2079       1.22    chopps 		panic("pccbb_pcmcia_io_map iot is bogus");
   2080       1.22    chopps 	}
   2081        1.1      haya 
   2082       1.22    chopps 	/* XXX Sanity check offset/size. */
   2083        1.1      haya 
   2084       1.22    chopps 	win = -1;
   2085       1.22    chopps 	for (i = 0; i < PCIC_IO_WINS; i++) {
   2086       1.22    chopps 		if ((ph->ioalloc & (1 << i)) == 0) {
   2087       1.22    chopps 			win = i;
   2088       1.22    chopps 			ph->ioalloc |= (1 << i);
   2089       1.22    chopps 			break;
   2090       1.22    chopps 		}
   2091       1.22    chopps 	}
   2092        1.1      haya 
   2093       1.22    chopps 	if (win == -1) {
   2094       1.22    chopps 		return 1;
   2095       1.22    chopps 	}
   2096        1.1      haya 
   2097       1.22    chopps 	*windowp = win;
   2098        1.1      haya 
   2099       1.22    chopps 	/* XXX this is pretty gross */
   2100        1.1      haya 
   2101       1.22    chopps 	DPRINTF(("pccbb_pcmcia_io_map window %d %s port %lx+%lx\n",
   2102       1.22    chopps 	    win, width_names[width], (u_long) ioaddr, (u_long) size));
   2103        1.1      haya 
   2104       1.22    chopps 	/* XXX wtf is this doing here? */
   2105        1.1      haya 
   2106        1.1      haya #if 0
   2107       1.22    chopps 	printf(" port 0x%lx", (u_long) ioaddr);
   2108       1.22    chopps 	if (size > 1) {
   2109       1.22    chopps 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   2110       1.22    chopps 	}
   2111        1.1      haya #endif
   2112        1.1      haya 
   2113       1.22    chopps 	ph->io[win].addr = ioaddr;
   2114       1.22    chopps 	ph->io[win].size = size;
   2115       1.22    chopps 	ph->io[win].width = width;
   2116        1.1      haya 
   2117       1.22    chopps 	/* actual dirty register-value changing in the function below. */
   2118      1.176  drochner 	pccbb_pcmcia_do_io_map(sc, win);
   2119        1.1      haya 
   2120       1.22    chopps 	return 0;
   2121        1.1      haya }
   2122        1.1      haya 
   2123        1.4      haya /*
   2124        1.4      haya  * STATIC void pccbb_pcmcia_do_io_map(struct pcic_handle *h, int win)
   2125        1.4      haya  *
   2126        1.4      haya  * This function changes register-value to map I/O region for pccard.
   2127        1.4      haya  */
   2128       1.22    chopps static void
   2129      1.176  drochner pccbb_pcmcia_do_io_map(struct pccbb_softc *sc, int win)
   2130        1.1      haya {
   2131       1.22    chopps 	static u_int8_t pcic_iowidth[3] = {
   2132       1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   2133       1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2134       1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   2135       1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2136       1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   2137       1.22    chopps 	};
   2138        1.1      haya 
   2139        1.1      haya #define PCIC_SIA_START_LOW 0
   2140        1.1      haya #define PCIC_SIA_START_HIGH 1
   2141        1.1      haya #define PCIC_SIA_STOP_LOW 2
   2142        1.1      haya #define PCIC_SIA_STOP_HIGH 3
   2143        1.1      haya 
   2144       1.22    chopps 	int regbase_win = 0x8 + win * 0x04;
   2145       1.22    chopps 	u_int8_t ioctl, enable;
   2146      1.176  drochner 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2147        1.1      haya 
   2148       1.95  christos 	DPRINTF(("pccbb_pcmcia_do_io_map win %d addr 0x%lx size 0x%lx "
   2149       1.95  christos 	    "width %d\n", win, (unsigned long)ph->io[win].addr,
   2150       1.95  christos 	    (unsigned long)ph->io[win].size, ph->io[win].width * 8));
   2151       1.22    chopps 
   2152      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SIA_START_LOW,
   2153       1.22    chopps 	    ph->io[win].addr & 0xff);
   2154      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SIA_START_HIGH,
   2155       1.22    chopps 	    (ph->io[win].addr >> 8) & 0xff);
   2156       1.22    chopps 
   2157      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SIA_STOP_LOW,
   2158       1.22    chopps 	    (ph->io[win].addr + ph->io[win].size - 1) & 0xff);
   2159      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SIA_STOP_HIGH,
   2160       1.22    chopps 	    ((ph->io[win].addr + ph->io[win].size - 1) >> 8) & 0xff);
   2161       1.22    chopps 
   2162      1.177  drochner 	ioctl = Pcic_read(sc, PCIC_IOCTL);
   2163      1.177  drochner 	enable = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2164       1.22    chopps 	switch (win) {
   2165       1.22    chopps 	case 0:
   2166       1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   2167       1.22    chopps 		    PCIC_IOCTL_IO0_IOCS16SRC_MASK |
   2168       1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_MASK);
   2169       1.22    chopps 		ioctl |= pcic_iowidth[ph->io[win].width];
   2170       1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO0;
   2171       1.22    chopps 		break;
   2172       1.22    chopps 	case 1:
   2173       1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   2174       1.22    chopps 		    PCIC_IOCTL_IO1_IOCS16SRC_MASK |
   2175       1.22    chopps 		    PCIC_IOCTL_IO1_DATASIZE_MASK);
   2176       1.22    chopps 		ioctl |= (pcic_iowidth[ph->io[win].width] << 4);
   2177       1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO1;
   2178       1.22    chopps 		break;
   2179       1.22    chopps 	}
   2180      1.177  drochner 	Pcic_write(sc, PCIC_IOCTL, ioctl);
   2181      1.177  drochner 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, enable);
   2182      1.133  christos #if defined(CBB_DEBUG)
   2183       1.22    chopps 	{
   2184       1.22    chopps 		u_int8_t start_low =
   2185      1.177  drochner 		    Pcic_read(sc, regbase_win + PCIC_SIA_START_LOW);
   2186       1.22    chopps 		u_int8_t start_high =
   2187      1.177  drochner 		    Pcic_read(sc, regbase_win + PCIC_SIA_START_HIGH);
   2188       1.22    chopps 		u_int8_t stop_low =
   2189      1.177  drochner 		    Pcic_read(sc, regbase_win + PCIC_SIA_STOP_LOW);
   2190       1.22    chopps 		u_int8_t stop_high =
   2191      1.177  drochner 		    Pcic_read(sc, regbase_win + PCIC_SIA_STOP_HIGH);
   2192      1.133  christos 		printf("pccbb_pcmcia_do_io_map start %02x %02x, "
   2193      1.133  christos 		    "stop %02x %02x, ioctl %02x enable %02x\n",
   2194       1.22    chopps 		    start_low, start_high, stop_low, stop_high, ioctl, enable);
   2195       1.22    chopps 	}
   2196        1.1      haya #endif
   2197        1.1      haya }
   2198        1.1      haya 
   2199        1.4      haya /*
   2200        1.4      haya  * STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t *h, int win)
   2201        1.4      haya  *
   2202       1.32     enami  * This function unmaps I/O region.  No return value.
   2203        1.4      haya  */
   2204       1.22    chopps STATIC void
   2205      1.143    dyoung pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t pch, int win)
   2206        1.1      haya {
   2207      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2208      1.177  drochner 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2209       1.22    chopps 	int reg;
   2210        1.1      haya 
   2211       1.22    chopps 	if (win >= PCIC_IO_WINS || win < 0) {
   2212       1.22    chopps 		panic("pccbb_pcmcia_io_unmap: window out of range");
   2213       1.22    chopps 	}
   2214        1.1      haya 
   2215      1.177  drochner 	reg = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2216       1.22    chopps 	switch (win) {
   2217       1.22    chopps 	case 0:
   2218       1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO0;
   2219       1.22    chopps 		break;
   2220       1.22    chopps 	case 1:
   2221       1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO1;
   2222       1.22    chopps 		break;
   2223       1.22    chopps 	}
   2224      1.177  drochner 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, reg);
   2225        1.1      haya 
   2226       1.22    chopps 	ph->ioalloc &= ~(1 << win);
   2227        1.1      haya }
   2228        1.1      haya 
   2229       1.91    briggs static int
   2230      1.176  drochner pccbb_pcmcia_wait_ready(struct pccbb_softc *sc)
   2231        1.1      haya {
   2232      1.104   mycroft 	u_int8_t stat;
   2233       1.22    chopps 	int i;
   2234        1.1      haya 
   2235      1.104   mycroft 	/* wait an initial 10ms for quick cards */
   2236      1.177  drochner 	stat = Pcic_read(sc, PCIC_IF_STATUS);
   2237      1.104   mycroft 	if (stat & PCIC_IF_STATUS_READY)
   2238      1.104   mycroft 		return (0);
   2239      1.176  drochner 	pccbb_pcmcia_delay(sc, 10, "pccwr0");
   2240      1.104   mycroft 	for (i = 0; i < 50; i++) {
   2241      1.177  drochner 		stat = Pcic_read(sc, PCIC_IF_STATUS);
   2242       1.91    briggs 		if (stat & PCIC_IF_STATUS_READY)
   2243      1.104   mycroft 			return (0);
   2244       1.91    briggs 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2245       1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2246      1.104   mycroft 			return (ENXIO);
   2247      1.104   mycroft 		/* wait .1s (100ms) each iteration now */
   2248      1.176  drochner 		pccbb_pcmcia_delay(sc, 100, "pccwr1");
   2249       1.22    chopps 	}
   2250        1.1      haya 
   2251  1.207.2.3     skrll 	printf("pccbb_pcmcia_wait_ready: ready never happened, status=%02x\n",
   2252  1.207.2.3     skrll 	    stat);
   2253      1.104   mycroft 	return (EWOULDBLOCK);
   2254      1.104   mycroft }
   2255      1.104   mycroft 
   2256      1.104   mycroft /*
   2257      1.143    dyoung  * Perform long (msec order) delay.  timo is in milliseconds.
   2258      1.104   mycroft  */
   2259      1.104   mycroft static void
   2260      1.176  drochner pccbb_pcmcia_delay(struct pccbb_softc *sc, int timo, const char *wmesg)
   2261      1.104   mycroft {
   2262        1.1      haya #ifdef DIAGNOSTIC
   2263      1.104   mycroft 	if (timo <= 0)
   2264      1.104   mycroft 		panic("pccbb_pcmcia_delay: called with timeout %d", timo);
   2265      1.104   mycroft 	if (!curlwp)
   2266      1.104   mycroft 		panic("pccbb_pcmcia_delay: called in interrupt context");
   2267        1.1      haya #endif
   2268      1.175  drochner 	DPRINTF(("pccbb_pcmcia_delay: \"%s\", sleep %d ms\n", wmesg, timo));
   2269      1.189    dyoung 	kpause(wmesg, false, max(mstohz(timo), 1), NULL);
   2270        1.1      haya }
   2271        1.1      haya 
   2272        1.4      haya /*
   2273        1.4      haya  * STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2274        1.4      haya  *
   2275        1.4      haya  * This function enables the card.  All information is stored in
   2276        1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2277        1.4      haya  */
   2278        1.1      haya STATIC void
   2279      1.143    dyoung pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2280        1.1      haya {
   2281      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2282      1.177  drochner 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2283      1.104   mycroft 	pcireg_t spsr;
   2284      1.104   mycroft 	int voltage;
   2285      1.101   mycroft 	int win;
   2286       1.22    chopps 	u_int8_t power, intr;
   2287      1.104   mycroft #ifdef DIAGNOSTIC
   2288      1.104   mycroft 	int reg;
   2289      1.104   mycroft #endif
   2290        1.1      haya 
   2291       1.22    chopps 	/* this bit is mostly stolen from pcic_attach_card */
   2292        1.1      haya 
   2293       1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_enable: "));
   2294        1.1      haya 
   2295       1.22    chopps 	/* get card Vcc info */
   2296       1.22    chopps 	spsr =
   2297       1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2298       1.22    chopps 	    CB_SOCKET_STAT);
   2299       1.22    chopps 	if (spsr & CB_SOCKET_STAT_5VCARD) {
   2300       1.22    chopps 		DPRINTF(("5V card\n"));
   2301       1.22    chopps 		voltage = CARDBUS_VCC_5V | CARDBUS_VPP_VCC;
   2302       1.22    chopps 	} else if (spsr & CB_SOCKET_STAT_3VCARD) {
   2303       1.22    chopps 		DPRINTF(("3V card\n"));
   2304       1.22    chopps 		voltage = CARDBUS_VCC_3V | CARDBUS_VPP_VCC;
   2305       1.22    chopps 	} else {
   2306      1.133  christos 		DPRINTF(("?V card, 0x%x\n", spsr));	/* XXX */
   2307       1.22    chopps 		return;
   2308       1.22    chopps 	}
   2309        1.1      haya 
   2310      1.108   mycroft 	/* disable interrupts; assert RESET */
   2311      1.177  drochner 	intr = Pcic_read(sc, PCIC_INTR);
   2312      1.109   mycroft 	intr &= PCIC_INTR_ENABLE;
   2313      1.177  drochner 	Pcic_write(sc, PCIC_INTR, intr);
   2314      1.104   mycroft 
   2315      1.104   mycroft 	/* zero out the address windows */
   2316      1.177  drochner 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, 0);
   2317      1.100   mycroft 
   2318      1.104   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2319      1.104   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2320        1.1      haya 
   2321      1.108   mycroft 	/* power off; assert output enable bit */
   2322      1.108   mycroft 	power = PCIC_PWRCTL_OE;
   2323      1.177  drochner 	Pcic_write(sc, PCIC_PWRCTL, power);
   2324        1.1      haya 
   2325      1.106   mycroft 	/* power up the socket */
   2326      1.104   mycroft 	if (pccbb_power(sc, voltage) == 0)
   2327      1.104   mycroft 		return;
   2328      1.104   mycroft 
   2329      1.112   mycroft 	/*
   2330      1.112   mycroft 	 * Table 4-18 and figure 4-6 of the PC Card specifiction say:
   2331      1.112   mycroft 	 * Vcc Rising Time (Tpr) = 100ms (handled in pccbb_power() above)
   2332      1.112   mycroft 	 * RESET Width (Th (Hi-z RESET)) = 1ms
   2333      1.112   mycroft 	 * RESET Width (Tw (RESET)) = 10us
   2334      1.190     blymn 	 *
   2335      1.132  christos 	 * some machines require some more time to be settled
   2336      1.132  christos 	 * for example old toshiba topic bridges!
   2337      1.132  christos 	 * (100ms is added here).
   2338      1.190     blymn 	 */
   2339      1.176  drochner 	pccbb_pcmcia_delay(sc, 200 + 1, "pccen1");
   2340      1.112   mycroft 
   2341      1.108   mycroft 	/* negate RESET */
   2342       1.22    chopps 	intr |= PCIC_INTR_RESET;
   2343      1.177  drochner 	Pcic_write(sc, PCIC_INTR, intr);
   2344        1.1      haya 
   2345      1.108   mycroft 	/*
   2346      1.108   mycroft 	 * RESET Setup Time (Tsu (RESET)) = 20ms
   2347      1.108   mycroft 	 */
   2348      1.176  drochner 	pccbb_pcmcia_delay(sc, 20, "pccen2");
   2349        1.1      haya 
   2350      1.104   mycroft #ifdef DIAGNOSTIC
   2351      1.177  drochner 	reg = Pcic_read(sc, PCIC_IF_STATUS);
   2352      1.104   mycroft 	if ((reg & PCIC_IF_STATUS_POWERACTIVE) == 0)
   2353  1.207.2.3     skrll 		printf("pccbb_pcmcia_socket_enable: no power, status=%x\n",
   2354  1.207.2.3     skrll 		    reg);
   2355       1.56     itohy #endif
   2356        1.1      haya 
   2357       1.22    chopps 	/* wait for the chip to finish initializing */
   2358      1.176  drochner 	if (pccbb_pcmcia_wait_ready(sc)) {
   2359      1.133  christos #ifdef DIAGNOSTIC
   2360      1.133  christos 		printf("pccbb_pcmcia_socket_enable: never became ready\n");
   2361      1.133  christos #endif
   2362      1.104   mycroft 		/* XXX return a failure status?? */
   2363       1.91    briggs 		pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2364      1.177  drochner 		Pcic_write(sc, PCIC_PWRCTL, 0);
   2365       1.91    briggs 		return;
   2366       1.91    briggs 	}
   2367        1.1      haya 
   2368       1.22    chopps 	/* reinstall all the memory and io mappings */
   2369      1.104   mycroft 	for (win = 0; win < PCIC_MEM_WINS; ++win)
   2370      1.104   mycroft 		if (ph->memalloc & (1 << win))
   2371      1.176  drochner 			pccbb_pcmcia_do_mem_map(sc, win);
   2372      1.104   mycroft 	for (win = 0; win < PCIC_IO_WINS; ++win)
   2373      1.104   mycroft 		if (ph->ioalloc & (1 << win))
   2374      1.176  drochner 			pccbb_pcmcia_do_io_map(sc, win);
   2375        1.1      haya }
   2376        1.1      haya 
   2377        1.4      haya /*
   2378        1.4      haya  * STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t *ph)
   2379        1.4      haya  *
   2380        1.4      haya  * This function disables the card.  All information is stored in
   2381        1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2382        1.4      haya  */
   2383        1.1      haya STATIC void
   2384      1.143    dyoung pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t pch)
   2385        1.1      haya {
   2386      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2387      1.104   mycroft 	u_int8_t intr;
   2388       1.22    chopps 
   2389       1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_disable\n"));
   2390       1.22    chopps 
   2391      1.108   mycroft 	/* disable interrupts; assert RESET */
   2392      1.177  drochner 	intr = Pcic_read(sc, PCIC_INTR);
   2393      1.109   mycroft 	intr &= PCIC_INTR_ENABLE;
   2394      1.177  drochner 	Pcic_write(sc, PCIC_INTR, intr);
   2395      1.102   mycroft 
   2396      1.102   mycroft 	/* zero out the address windows */
   2397      1.177  drochner 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, 0);
   2398       1.22    chopps 
   2399      1.108   mycroft 	/* power down the socket to reset it, clear the card reset pin */
   2400      1.108   mycroft 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2401      1.108   mycroft 
   2402      1.104   mycroft 	/* disable socket: negate output enable bit and power off */
   2403      1.177  drochner 	Pcic_write(sc, PCIC_PWRCTL, 0);
   2404      1.104   mycroft 
   2405      1.108   mycroft 	/*
   2406      1.108   mycroft 	 * Vcc Falling Time (Tpf) = 300ms
   2407      1.108   mycroft 	 */
   2408      1.176  drochner 	pccbb_pcmcia_delay(sc, 300, "pccwr1");
   2409      1.101   mycroft }
   2410      1.101   mycroft 
   2411      1.101   mycroft STATIC void
   2412      1.143    dyoung pccbb_pcmcia_socket_settype(pcmcia_chipset_handle_t pch, int type)
   2413      1.101   mycroft {
   2414      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2415      1.101   mycroft 	u_int8_t intr;
   2416      1.101   mycroft 
   2417      1.101   mycroft 	/* set the card type */
   2418      1.100   mycroft 
   2419      1.177  drochner 	intr = Pcic_read(sc, PCIC_INTR);
   2420      1.102   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   2421      1.101   mycroft 	if (type == PCMCIA_IFTYPE_IO)
   2422      1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   2423      1.101   mycroft 	else
   2424      1.101   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   2425      1.177  drochner 	Pcic_write(sc, PCIC_INTR, intr);
   2426      1.101   mycroft 
   2427      1.175  drochner 	DPRINTF(("%s: pccbb_pcmcia_socket_settype type %s %02x\n",
   2428      1.177  drochner 	    device_xname(sc->sc_dev),
   2429      1.175  drochner 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   2430        1.1      haya }
   2431        1.1      haya 
   2432        1.4      haya /*
   2433        1.1      haya  * STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t *ph)
   2434        1.1      haya  *
   2435        1.1      haya  * This function detects whether a card is in the slot or not.
   2436        1.1      haya  * If a card is inserted, return 1.  Otherwise, return 0.
   2437        1.4      haya  */
   2438        1.1      haya STATIC int
   2439      1.143    dyoung pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t pch)
   2440        1.1      haya {
   2441      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2442       1.22    chopps 
   2443       1.22    chopps 	DPRINTF(("pccbb_pcmcia_card_detect\n"));
   2444       1.22    chopps 	return pccbb_detect_card(sc) == 1 ? 1 : 0;
   2445        1.1      haya }
   2446        1.1      haya 
   2447        1.1      haya #if 0
   2448        1.1      haya STATIC int
   2449        1.1      haya pccbb_new_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2450       1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, int speed, int flags,
   2451       1.22    chopps     bus_space_tag_t * memtp bus_space_handle_t * memhp)
   2452        1.1      haya #endif
   2453        1.4      haya /*
   2454        1.4      haya  * STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2455        1.4      haya  *                                   bus_size_t size,
   2456        1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2457        1.4      haya  *
   2458        1.4      haya  * This function only allocates memory region for pccard. This
   2459       1.32     enami  * function never maps the allocated region to pccard memory area.
   2460        1.4      haya  *
   2461        1.4      haya  * XXX: Why the argument of start address is not in?
   2462        1.4      haya  */
   2463       1.22    chopps STATIC int
   2464      1.143    dyoung pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
   2465      1.143    dyoung     struct pcmcia_mem_handle *pcmhp)
   2466       1.22    chopps {
   2467      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2468       1.22    chopps 	bus_space_handle_t memh;
   2469       1.22    chopps 	bus_addr_t addr;
   2470       1.22    chopps 	bus_size_t sizepg;
   2471        1.1      haya #if rbus
   2472       1.22    chopps 	rbus_tag_t rb;
   2473        1.1      haya #endif
   2474        1.1      haya 
   2475       1.91    briggs 	/* Check that the card is still there. */
   2476      1.177  drochner 	if ((Pcic_read(sc, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2477       1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2478       1.91    briggs 		return 1;
   2479       1.91    briggs 
   2480       1.22    chopps 	/* out of sc->memh, allocate as many pages as necessary */
   2481        1.1      haya 
   2482       1.22    chopps 	/* convert size to PCIC pages */
   2483      1.117     perry 	/*
   2484       1.22    chopps 	 * This is not enough; when the requested region is on the page
   2485       1.22    chopps 	 * boundaries, this may calculate wrong result.
   2486       1.22    chopps 	 */
   2487       1.22    chopps 	sizepg = (size + (PCIC_MEM_PAGESIZE - 1)) / PCIC_MEM_PAGESIZE;
   2488        1.1      haya #if 0
   2489       1.22    chopps 	if (sizepg > PCIC_MAX_MEM_PAGES) {
   2490       1.22    chopps 		return 1;
   2491       1.22    chopps 	}
   2492        1.1      haya #endif
   2493        1.1      haya 
   2494       1.22    chopps 	if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32)) {
   2495       1.22    chopps 		return 1;
   2496       1.22    chopps 	}
   2497        1.1      haya 
   2498       1.22    chopps 	addr = 0;		       /* XXX gcc -Wuninitialized */
   2499        1.1      haya 
   2500        1.1      haya #if rbus
   2501       1.22    chopps 	rb = sc->sc_rbus_memt;
   2502       1.22    chopps 	if (rbus_space_alloc(rb, 0, sizepg * PCIC_MEM_PAGESIZE,
   2503       1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE - 1, PCIC_MEM_PAGESIZE, 0,
   2504       1.22    chopps 	    &addr, &memh)) {
   2505       1.22    chopps 		return 1;
   2506       1.22    chopps 	}
   2507        1.1      haya #else
   2508       1.22    chopps 	if (bus_space_alloc(sc->sc_memt, sc->sc_mem_start, sc->sc_mem_end,
   2509       1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE, PCIC_MEM_PAGESIZE,
   2510       1.22    chopps 	    0, /* boundary */
   2511       1.22    chopps 	    0,	/* flags */
   2512       1.22    chopps 	    &addr, &memh)) {
   2513       1.22    chopps 		return 1;
   2514       1.22    chopps 	}
   2515        1.1      haya #endif
   2516        1.1      haya 
   2517       1.95  christos 	DPRINTF(("pccbb_pcmcia_alloc_mem: addr 0x%lx size 0x%lx, "
   2518       1.95  christos 	    "realsize 0x%lx\n", (unsigned long)addr, (unsigned long)size,
   2519       1.95  christos 	    (unsigned long)sizepg * PCIC_MEM_PAGESIZE));
   2520       1.22    chopps 
   2521       1.22    chopps 	pcmhp->memt = sc->sc_memt;
   2522       1.22    chopps 	pcmhp->memh = memh;
   2523       1.22    chopps 	pcmhp->addr = addr;
   2524       1.22    chopps 	pcmhp->size = size;
   2525       1.22    chopps 	pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
   2526       1.22    chopps 	/* What is mhandle?  I feel it is very dirty and it must go trush. */
   2527       1.22    chopps 	pcmhp->mhandle = 0;
   2528       1.22    chopps 	/* No offset???  Funny. */
   2529        1.1      haya 
   2530       1.22    chopps 	return 0;
   2531        1.1      haya }
   2532        1.1      haya 
   2533        1.4      haya /*
   2534        1.4      haya  * STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2535        1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2536        1.4      haya  *
   2537       1.32     enami  * This function release the memory space allocated by the function
   2538        1.4      haya  * pccbb_pcmcia_mem_alloc().
   2539        1.4      haya  */
   2540       1.22    chopps STATIC void
   2541      1.143    dyoung pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2542      1.143    dyoung     struct pcmcia_mem_handle *pcmhp)
   2543        1.1      haya {
   2544        1.1      haya #if rbus
   2545      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2546        1.1      haya 
   2547       1.22    chopps 	rbus_space_free(sc->sc_rbus_memt, pcmhp->memh, pcmhp->realsize, NULL);
   2548        1.1      haya #else
   2549       1.22    chopps 	bus_space_free(pcmhp->memt, pcmhp->memh, pcmhp->realsize);
   2550        1.1      haya #endif
   2551        1.1      haya }
   2552        1.1      haya 
   2553        1.4      haya /*
   2554        1.4      haya  * STATIC void pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
   2555        1.4      haya  *
   2556       1.32     enami  * This function release the memory space allocated by the function
   2557        1.4      haya  * pccbb_pcmcia_mem_alloc().
   2558        1.4      haya  */
   2559       1.22    chopps STATIC void
   2560      1.176  drochner pccbb_pcmcia_do_mem_map(struct pccbb_softc *sc, int win)
   2561        1.1      haya {
   2562       1.22    chopps 	int regbase_win;
   2563       1.22    chopps 	bus_addr_t phys_addr;
   2564       1.22    chopps 	bus_addr_t phys_end;
   2565      1.176  drochner 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2566        1.1      haya 
   2567        1.1      haya #define PCIC_SMM_START_LOW 0
   2568        1.1      haya #define PCIC_SMM_START_HIGH 1
   2569        1.1      haya #define PCIC_SMM_STOP_LOW 2
   2570        1.1      haya #define PCIC_SMM_STOP_HIGH 3
   2571        1.1      haya #define PCIC_CMA_LOW 4
   2572        1.1      haya #define PCIC_CMA_HIGH 5
   2573        1.1      haya 
   2574       1.22    chopps 	u_int8_t start_low, start_high = 0;
   2575       1.22    chopps 	u_int8_t stop_low, stop_high;
   2576       1.22    chopps 	u_int8_t off_low, off_high;
   2577       1.22    chopps 	u_int8_t mem_window;
   2578       1.22    chopps 	int reg;
   2579       1.22    chopps 
   2580       1.22    chopps 	int kind = ph->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
   2581       1.22    chopps 	int mem8 =
   2582       1.24   thorpej 	    (ph->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
   2583       1.24   thorpej 	    || (kind == PCMCIA_MEM_ATTR);
   2584       1.12      joda 
   2585       1.22    chopps 	regbase_win = 0x10 + win * 0x08;
   2586        1.1      haya 
   2587       1.22    chopps 	phys_addr = ph->mem[win].addr;
   2588       1.22    chopps 	phys_end = phys_addr + ph->mem[win].size;
   2589        1.1      haya 
   2590       1.22    chopps 	DPRINTF(("pccbb_pcmcia_do_mem_map: start 0x%lx end 0x%lx off 0x%lx\n",
   2591       1.95  christos 	    (unsigned long)phys_addr, (unsigned long)phys_end,
   2592       1.95  christos 	    (unsigned long)ph->mem[win].offset));
   2593        1.1      haya 
   2594        1.1      haya #define PCIC_MEMREG_LSB_SHIFT PCIC_SYSMEM_ADDRX_SHIFT
   2595        1.1      haya #define PCIC_MEMREG_MSB_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 8)
   2596        1.1      haya #define PCIC_MEMREG_WIN_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 12)
   2597        1.1      haya 
   2598       1.22    chopps 	/* bit 19:12 */
   2599       1.22    chopps 	start_low = (phys_addr >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2600       1.22    chopps 	/* bit 23:20 and bit 7 on */
   2601       1.22    chopps 	start_high = ((phys_addr >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2602       1.22    chopps 	    |(mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT);
   2603       1.22    chopps 	/* bit 31:24, for 32-bit address */
   2604       1.22    chopps 	mem_window = (phys_addr >> PCIC_MEMREG_WIN_SHIFT) & 0xff;
   2605       1.22    chopps 
   2606      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SMM_START_LOW, start_low);
   2607      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SMM_START_HIGH, start_high);
   2608       1.22    chopps 
   2609      1.177  drochner 	if (sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2610      1.177  drochner 		Pcic_write(sc, 0x40 + win, mem_window);
   2611       1.22    chopps 	}
   2612        1.1      haya 
   2613       1.22    chopps 	stop_low = (phys_end >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2614       1.22    chopps 	stop_high = ((phys_end >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2615       1.22    chopps 	    | PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2;	/* wait 2 cycles */
   2616       1.22    chopps 	/* XXX Geee, WAIT2!! Crazy!!  I must rewrite this routine. */
   2617       1.22    chopps 
   2618      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SMM_STOP_LOW, stop_low);
   2619      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_SMM_STOP_HIGH, stop_high);
   2620       1.22    chopps 
   2621       1.22    chopps 	off_low = (ph->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff;
   2622       1.22    chopps 	off_high = ((ph->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8))
   2623       1.22    chopps 	    & PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK)
   2624       1.22    chopps 	    | ((kind == PCMCIA_MEM_ATTR) ?
   2625       1.22    chopps 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0);
   2626       1.22    chopps 
   2627      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_CMA_LOW, off_low);
   2628      1.177  drochner 	Pcic_write(sc, regbase_win + PCIC_CMA_HIGH, off_high);
   2629       1.22    chopps 
   2630      1.177  drochner 	reg = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2631       1.22    chopps 	reg |= ((1 << win) | PCIC_ADDRWIN_ENABLE_MEMCS16);
   2632      1.177  drochner 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, reg);
   2633        1.1      haya 
   2634      1.133  christos #if defined(CBB_DEBUG)
   2635       1.22    chopps 	{
   2636       1.22    chopps 		int r1, r2, r3, r4, r5, r6, r7 = 0;
   2637        1.1      haya 
   2638      1.177  drochner 		r1 = Pcic_read(sc, regbase_win + PCIC_SMM_START_LOW);
   2639      1.177  drochner 		r2 = Pcic_read(sc, regbase_win + PCIC_SMM_START_HIGH);
   2640      1.177  drochner 		r3 = Pcic_read(sc, regbase_win + PCIC_SMM_STOP_LOW);
   2641      1.177  drochner 		r4 = Pcic_read(sc, regbase_win + PCIC_SMM_STOP_HIGH);
   2642      1.177  drochner 		r5 = Pcic_read(sc, regbase_win + PCIC_CMA_LOW);
   2643      1.177  drochner 		r6 = Pcic_read(sc, regbase_win + PCIC_CMA_HIGH);
   2644      1.177  drochner 		if (sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2645      1.177  drochner 			r7 = Pcic_read(sc, 0x40 + win);
   2646       1.22    chopps 		}
   2647       1.22    chopps 
   2648      1.133  christos 		printf("pccbb_pcmcia_do_mem_map window %d: %02x%02x %02x%02x "
   2649      1.133  christos 		    "%02x%02x", win, r1, r2, r3, r4, r5, r6);
   2650      1.177  drochner 		if (sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2651      1.133  christos 			printf(" %02x", r7);
   2652       1.22    chopps 		}
   2653      1.133  christos 		printf("\n");
   2654       1.22    chopps 	}
   2655        1.1      haya #endif
   2656        1.1      haya }
   2657        1.1      haya 
   2658        1.4      haya /*
   2659        1.4      haya  * STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2660        1.4      haya  *                                 bus_addr_t card_addr, bus_size_t size,
   2661        1.4      haya  *                                 struct pcmcia_mem_handle *pcmhp,
   2662        1.4      haya  *                                 bus_addr_t *offsetp, int *windowp)
   2663        1.4      haya  *
   2664       1.32     enami  * This function maps memory space allocated by the function
   2665        1.4      haya  * pccbb_pcmcia_mem_alloc().
   2666        1.4      haya  */
   2667       1.22    chopps STATIC int
   2668      1.143    dyoung pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2669      1.143    dyoung     bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp,
   2670      1.183    bouyer     bus_size_t *offsetp, int *windowp)
   2671       1.22    chopps {
   2672      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2673      1.177  drochner 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2674       1.22    chopps 	bus_addr_t busaddr;
   2675       1.22    chopps 	long card_offset;
   2676       1.22    chopps 	int win;
   2677       1.91    briggs 
   2678       1.91    briggs 	/* Check that the card is still there. */
   2679      1.177  drochner 	if ((Pcic_read(sc, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2680       1.91    briggs 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2681       1.91    briggs 		return 1;
   2682       1.22    chopps 
   2683       1.22    chopps 	for (win = 0; win < PCIC_MEM_WINS; ++win) {
   2684       1.22    chopps 		if ((ph->memalloc & (1 << win)) == 0) {
   2685       1.22    chopps 			ph->memalloc |= (1 << win);
   2686       1.22    chopps 			break;
   2687       1.22    chopps 		}
   2688       1.22    chopps 	}
   2689        1.1      haya 
   2690       1.22    chopps 	if (win == PCIC_MEM_WINS) {
   2691       1.22    chopps 		return 1;
   2692       1.22    chopps 	}
   2693        1.1      haya 
   2694       1.22    chopps 	*windowp = win;
   2695        1.1      haya 
   2696       1.22    chopps 	/* XXX this is pretty gross */
   2697        1.1      haya 
   2698      1.198    dyoung 	if (!bus_space_is_equal(sc->sc_memt, pcmhp->memt)) {
   2699       1.22    chopps 		panic("pccbb_pcmcia_mem_map memt is bogus");
   2700       1.22    chopps 	}
   2701        1.1      haya 
   2702       1.22    chopps 	busaddr = pcmhp->addr;
   2703        1.1      haya 
   2704      1.117     perry 	/*
   2705       1.22    chopps 	 * compute the address offset to the pcmcia address space for the
   2706       1.22    chopps 	 * pcic.  this is intentionally signed.  The masks and shifts below
   2707       1.22    chopps 	 * will cause TRT to happen in the pcic registers.  Deal with making
   2708       1.22    chopps 	 * sure the address is aligned, and return the alignment offset.
   2709       1.22    chopps 	 */
   2710       1.22    chopps 
   2711       1.22    chopps 	*offsetp = card_addr % PCIC_MEM_PAGESIZE;
   2712       1.22    chopps 	card_addr -= *offsetp;
   2713       1.22    chopps 
   2714       1.22    chopps 	DPRINTF(("pccbb_pcmcia_mem_map window %d bus %lx+%lx+%lx at card addr "
   2715       1.22    chopps 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   2716       1.22    chopps 	    (u_long) card_addr));
   2717       1.22    chopps 
   2718      1.117     perry 	/*
   2719       1.22    chopps 	 * include the offset in the size, and decrement size by one, since
   2720       1.22    chopps 	 * the hw wants start/stop
   2721       1.22    chopps 	 */
   2722       1.22    chopps 	size += *offsetp - 1;
   2723       1.22    chopps 
   2724       1.22    chopps 	card_offset = (((long)card_addr) - ((long)busaddr));
   2725       1.22    chopps 
   2726       1.22    chopps 	ph->mem[win].addr = busaddr;
   2727       1.22    chopps 	ph->mem[win].size = size;
   2728       1.22    chopps 	ph->mem[win].offset = card_offset;
   2729       1.22    chopps 	ph->mem[win].kind = kind;
   2730        1.1      haya 
   2731      1.176  drochner 	pccbb_pcmcia_do_mem_map(sc, win);
   2732        1.1      haya 
   2733       1.22    chopps 	return 0;
   2734        1.1      haya }
   2735        1.1      haya 
   2736        1.4      haya /*
   2737        1.4      haya  * STATIC int pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch,
   2738        1.4      haya  *                                   int window)
   2739        1.4      haya  *
   2740       1.32     enami  * This function unmaps memory space which mapped by the function
   2741        1.4      haya  * pccbb_pcmcia_mem_map().
   2742        1.4      haya  */
   2743       1.22    chopps STATIC void
   2744      1.143    dyoung pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch, int window)
   2745        1.1      haya {
   2746      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2747      1.177  drochner 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   2748       1.22    chopps 	int reg;
   2749        1.1      haya 
   2750       1.22    chopps 	if (window >= PCIC_MEM_WINS) {
   2751       1.22    chopps 		panic("pccbb_pcmcia_mem_unmap: window out of range");
   2752       1.22    chopps 	}
   2753        1.1      haya 
   2754      1.177  drochner 	reg = Pcic_read(sc, PCIC_ADDRWIN_ENABLE);
   2755       1.22    chopps 	reg &= ~(1 << window);
   2756      1.177  drochner 	Pcic_write(sc, PCIC_ADDRWIN_ENABLE, reg);
   2757        1.1      haya 
   2758       1.22    chopps 	ph->memalloc &= ~(1 << window);
   2759        1.1      haya }
   2760        1.1      haya 
   2761        1.4      haya /*
   2762        1.4      haya  * STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2763        1.4      haya  *                                          struct pcmcia_function *pf,
   2764        1.4      haya  *                                          int ipl,
   2765        1.4      haya  *                                          int (*func)(void *),
   2766        1.4      haya  *                                          void *arg);
   2767        1.4      haya  *
   2768        1.4      haya  * This function enables PC-Card interrupt.  PCCBB uses PCI interrupt line.
   2769        1.4      haya  */
   2770        1.1      haya STATIC void *
   2771      1.143    dyoung pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2772      1.143    dyoung     struct pcmcia_function *pf, int ipl, int (*func)(void *), void *arg)
   2773       1.22    chopps {
   2774      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2775       1.22    chopps 
   2776  1.207.2.2     skrll 	if (!(pf->cfe->flags & (PCMCIA_CFE_IRQLEVEL|PCMCIA_CFE_IRQPULSE))) {
   2777      1.117     perry 		/*
   2778       1.22    chopps 		 * XXX Noooooo!  The interrupt flag must set properly!!
   2779       1.22    chopps 		 * dumb pcmcia driver!!
   2780       1.22    chopps 		 */
   2781  1.207.2.2     skrll 		DPRINTF(("%s does not provide edge nor pulse interrupt\n",
   2782  1.207.2.2     skrll 		    device_xname(sc->sc_dev)));
   2783  1.207.2.2     skrll 		return NULL;
   2784       1.22    chopps 	}
   2785        1.1      haya 
   2786      1.203  drochner 	return pccbb_intr_establish(sc, ipl, func, arg);
   2787        1.1      haya }
   2788        1.1      haya 
   2789        1.4      haya /*
   2790        1.4      haya  * STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch,
   2791        1.4      haya  *                                            void *ih)
   2792        1.4      haya  *
   2793        1.4      haya  * This function disables PC-Card interrupt.
   2794        1.4      haya  */
   2795        1.1      haya STATIC void
   2796      1.143    dyoung pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
   2797        1.1      haya {
   2798      1.177  drochner 	struct pccbb_softc *sc = (struct pccbb_softc *)pch;
   2799        1.1      haya 
   2800       1.26      haya 	pccbb_intr_disestablish(sc, ih);
   2801        1.1      haya }
   2802        1.1      haya 
   2803        1.1      haya #if rbus
   2804        1.4      haya /*
   2805        1.4      haya  * static int
   2806        1.4      haya  * pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2807        1.4      haya  *			    bus_addr_t addr, bus_size_t size,
   2808        1.4      haya  *			    bus_addr_t mask, bus_size_t align,
   2809        1.4      haya  *			    int flags, bus_addr_t *addrp;
   2810        1.4      haya  *			    bus_space_handle_t *bshp)
   2811        1.4      haya  *
   2812        1.4      haya  *   This function allocates a portion of memory or io space for
   2813        1.4      haya  *   clients.  This function is called from CardBus card drivers.
   2814        1.4      haya  */
   2815        1.1      haya static int
   2816      1.143    dyoung pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2817      1.143    dyoung     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
   2818      1.143    dyoung     int flags, bus_addr_t *addrp, bus_space_handle_t *bshp)
   2819       1.22    chopps {
   2820       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   2821       1.22    chopps 
   2822       1.95  christos 	DPRINTF(("pccbb_rbus_cb_space_alloc: addr 0x%lx, size 0x%lx, "
   2823       1.95  christos 	    "mask 0x%lx, align 0x%lx\n", (unsigned long)addr,
   2824       1.95  christos 	    (unsigned long)size, (unsigned long)mask, (unsigned long)align));
   2825        1.1      haya 
   2826       1.22    chopps 	if (align == 0) {
   2827       1.22    chopps 		align = size;
   2828       1.22    chopps 	}
   2829        1.1      haya 
   2830      1.198    dyoung 	if (bus_space_is_equal(rb->rb_bt, sc->sc_memt)) {
   2831       1.22    chopps 		if (align < 16) {
   2832       1.22    chopps 			return 1;
   2833       1.68      yamt 		}
   2834       1.76      haya 		/*
   2835       1.76      haya 		 * XXX: align more than 0x1000 to avoid overwrapping
   2836       1.76      haya 		 * memory windows for two or more devices.  0x1000
   2837       1.76      haya 		 * means memory window's granularity.
   2838       1.76      haya 		 *
   2839       1.76      haya 		 * Two or more devices should be able to share same
   2840       1.76      haya 		 * memory window region.  However, overrapping memory
   2841       1.76      haya 		 * window is not good because some devices, such as
   2842       1.76      haya 		 * 3Com 3C575[BC], have a broken address decoder and
   2843       1.76      haya 		 * intrude other's memory region.
   2844       1.76      haya 		 */
   2845       1.68      yamt 		if (align < 0x1000) {
   2846       1.68      yamt 			align = 0x1000;
   2847       1.22    chopps 		}
   2848      1.198    dyoung 	} else if (bus_space_is_equal(rb->rb_bt, sc->sc_iot)) {
   2849       1.22    chopps 		if (align < 4) {
   2850       1.22    chopps 			return 1;
   2851       1.22    chopps 		}
   2852       1.36      haya 		/* XXX: hack for avoiding ISA image */
   2853       1.36      haya 		if (mask < 0x0100) {
   2854       1.36      haya 			mask = 0x3ff;
   2855       1.36      haya 			addr = 0x300;
   2856       1.36      haya 		}
   2857       1.36      haya 
   2858       1.22    chopps 	} else {
   2859       1.95  christos 		DPRINTF(("pccbb_rbus_cb_space_alloc: Bus space tag 0x%lx is "
   2860       1.95  christos 		    "NOT used. io: 0x%lx, mem: 0x%lx\n",
   2861       1.95  christos 		    (unsigned long)rb->rb_bt, (unsigned long)sc->sc_iot,
   2862       1.95  christos 		    (unsigned long)sc->sc_memt));
   2863       1.22    chopps 		return 1;
   2864       1.22    chopps 		/* XXX: panic here? */
   2865       1.22    chopps 	}
   2866        1.1      haya 
   2867       1.22    chopps 	if (rbus_space_alloc(rb, addr, size, mask, align, flags, addrp, bshp)) {
   2868      1.172  drochner 		aprint_normal_dev(sc->sc_dev, "<rbus> no bus space\n");
   2869       1.22    chopps 		return 1;
   2870       1.22    chopps 	}
   2871        1.1      haya 
   2872       1.22    chopps 	pccbb_open_win(sc, rb->rb_bt, *addrp, size, *bshp, 0);
   2873        1.1      haya 
   2874       1.22    chopps 	return 0;
   2875        1.1      haya }
   2876        1.1      haya 
   2877        1.4      haya /*
   2878        1.4      haya  * static int
   2879        1.4      haya  * pccbb_rbus_cb_space_free(cardbus_chipset_tag_t *ct, rbus_tag_t rb,
   2880        1.4      haya  *			   bus_space_handle_t *bshp, bus_size_t size);
   2881        1.4      haya  *
   2882        1.4      haya  *   This function is called from CardBus card drivers.
   2883        1.4      haya  */
   2884        1.1      haya static int
   2885      1.143    dyoung pccbb_rbus_cb_space_free(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   2886      1.143    dyoung     bus_space_handle_t bsh, bus_size_t size)
   2887       1.22    chopps {
   2888       1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   2889       1.22    chopps 	bus_space_tag_t bt = rb->rb_bt;
   2890       1.22    chopps 
   2891       1.22    chopps 	pccbb_close_win(sc, bt, bsh, size);
   2892       1.22    chopps 
   2893      1.198    dyoung 	if (bus_space_is_equal(bt, sc->sc_memt)) {
   2894      1.198    dyoung 	} else if (bus_space_is_equal(bt, sc->sc_iot)) {
   2895       1.22    chopps 	} else {
   2896       1.22    chopps 		return 1;
   2897       1.22    chopps 		/* XXX: panic here? */
   2898       1.22    chopps 	}
   2899        1.1      haya 
   2900       1.22    chopps 	return rbus_space_free(rb, bsh, size, NULL);
   2901        1.1      haya }
   2902        1.1      haya #endif /* rbus */
   2903        1.1      haya 
   2904        1.1      haya #if rbus
   2905        1.1      haya 
   2906        1.1      haya static int
   2907      1.143    dyoung pccbb_open_win(struct pccbb_softc *sc, bus_space_tag_t bst, bus_addr_t addr,
   2908      1.143    dyoung     bus_size_t size, bus_space_handle_t bsh, int flags)
   2909       1.22    chopps {
   2910       1.27   thorpej 	struct pccbb_win_chain_head *head;
   2911       1.22    chopps 	bus_addr_t align;
   2912       1.22    chopps 
   2913       1.27   thorpej 	head = &sc->sc_iowindow;
   2914       1.22    chopps 	align = 0x04;
   2915      1.198    dyoung 	if (bus_space_is_equal(sc->sc_memt, bst)) {
   2916       1.27   thorpej 		head = &sc->sc_memwindow;
   2917       1.22    chopps 		align = 0x1000;
   2918       1.95  christos 		DPRINTF(("using memory window, 0x%lx 0x%lx 0x%lx\n\n",
   2919       1.95  christos 		    (unsigned long)sc->sc_iot, (unsigned long)sc->sc_memt,
   2920       1.95  christos 		    (unsigned long)bst));
   2921       1.22    chopps 	}
   2922        1.1      haya 
   2923       1.27   thorpej 	if (pccbb_winlist_insert(head, addr, size, bsh, flags)) {
   2924      1.172  drochner 		aprint_error_dev(sc->sc_dev,
   2925      1.164    dyoung 		    "pccbb_open_win: %s winlist insert failed\n",
   2926       1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   2927       1.22    chopps 	}
   2928       1.22    chopps 	pccbb_winset(align, sc, bst);
   2929        1.1      haya 
   2930       1.22    chopps 	return 0;
   2931        1.1      haya }
   2932        1.1      haya 
   2933        1.1      haya static int
   2934      1.143    dyoung pccbb_close_win(struct pccbb_softc *sc, bus_space_tag_t bst,
   2935      1.143    dyoung     bus_space_handle_t bsh, bus_size_t size)
   2936       1.22    chopps {
   2937       1.27   thorpej 	struct pccbb_win_chain_head *head;
   2938       1.22    chopps 	bus_addr_t align;
   2939       1.22    chopps 
   2940       1.27   thorpej 	head = &sc->sc_iowindow;
   2941       1.22    chopps 	align = 0x04;
   2942      1.198    dyoung 	if (bus_space_is_equal(sc->sc_memt, bst)) {
   2943       1.27   thorpej 		head = &sc->sc_memwindow;
   2944       1.22    chopps 		align = 0x1000;
   2945       1.22    chopps 	}
   2946        1.1      haya 
   2947       1.27   thorpej 	if (pccbb_winlist_delete(head, bsh, size)) {
   2948      1.172  drochner 		aprint_error_dev(sc->sc_dev,
   2949      1.164    dyoung 		    "pccbb_close_win: %s winlist delete failed\n",
   2950       1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   2951       1.22    chopps 	}
   2952       1.22    chopps 	pccbb_winset(align, sc, bst);
   2953        1.1      haya 
   2954       1.22    chopps 	return 0;
   2955        1.1      haya }
   2956        1.1      haya 
   2957        1.1      haya static int
   2958      1.143    dyoung pccbb_winlist_insert(struct pccbb_win_chain_head *head, bus_addr_t start,
   2959      1.143    dyoung     bus_size_t size, bus_space_handle_t bsh, int flags)
   2960       1.22    chopps {
   2961       1.27   thorpej 	struct pccbb_win_chain *chainp, *elem;
   2962       1.22    chopps 
   2963       1.27   thorpej 	if ((elem = malloc(sizeof(struct pccbb_win_chain), M_DEVBUF,
   2964       1.27   thorpej 	    M_NOWAIT)) == NULL)
   2965       1.35     enami 		return (1);		/* fail */
   2966        1.1      haya 
   2967       1.27   thorpej 	elem->wc_start = start;
   2968       1.27   thorpej 	elem->wc_end = start + (size - 1);
   2969       1.27   thorpej 	elem->wc_handle = bsh;
   2970       1.27   thorpej 	elem->wc_flags = flags;
   2971        1.1      haya 
   2972      1.154    dyoung 	TAILQ_FOREACH(chainp, head, wc_list) {
   2973      1.154    dyoung 		if (chainp->wc_end >= start)
   2974      1.154    dyoung 			break;
   2975      1.154    dyoung 	}
   2976      1.154    dyoung 	if (chainp != NULL)
   2977       1.27   thorpej 		TAILQ_INSERT_AFTER(head, chainp, elem, wc_list);
   2978      1.154    dyoung 	else
   2979      1.154    dyoung 		TAILQ_INSERT_TAIL(head, elem, wc_list);
   2980       1.35     enami 	return (0);
   2981        1.1      haya }
   2982        1.1      haya 
   2983        1.1      haya static int
   2984      1.143    dyoung pccbb_winlist_delete(struct pccbb_win_chain_head *head, bus_space_handle_t bsh,
   2985      1.143    dyoung     bus_size_t size)
   2986        1.1      haya {
   2987       1.27   thorpej 	struct pccbb_win_chain *chainp;
   2988        1.1      haya 
   2989      1.154    dyoung 	TAILQ_FOREACH(chainp, head, wc_list) {
   2990      1.154    dyoung 		if (memcmp(&chainp->wc_handle, &bsh, sizeof(bsh)) == 0)
   2991      1.154    dyoung 			break;
   2992      1.154    dyoung 	}
   2993      1.154    dyoung 	if (chainp == NULL)
   2994      1.154    dyoung 		return 1;	       /* fail: no candidate to remove */
   2995        1.1      haya 
   2996      1.154    dyoung 	if ((chainp->wc_end - chainp->wc_start) != (size - 1)) {
   2997      1.154    dyoung 		printf("pccbb_winlist_delete: window 0x%lx size "
   2998      1.154    dyoung 		    "inconsistent: 0x%lx, 0x%lx\n",
   2999      1.154    dyoung 		    (unsigned long)chainp->wc_start,
   3000      1.154    dyoung 		    (unsigned long)(chainp->wc_end - chainp->wc_start),
   3001      1.154    dyoung 		    (unsigned long)(size - 1));
   3002      1.154    dyoung 		return 1;
   3003      1.154    dyoung 	}
   3004        1.1      haya 
   3005      1.154    dyoung 	TAILQ_REMOVE(head, chainp, wc_list);
   3006      1.154    dyoung 	free(chainp, M_DEVBUF);
   3007        1.1      haya 
   3008      1.154    dyoung 	return 0;
   3009        1.1      haya }
   3010        1.1      haya 
   3011        1.1      haya static void
   3012      1.143    dyoung pccbb_winset(bus_addr_t align, struct pccbb_softc *sc, bus_space_tag_t bst)
   3013       1.22    chopps {
   3014       1.22    chopps 	pci_chipset_tag_t pc;
   3015       1.22    chopps 	pcitag_t tag;
   3016       1.22    chopps 	bus_addr_t mask = ~(align - 1);
   3017       1.22    chopps 	struct {
   3018      1.195    dyoung 		pcireg_t win_start;
   3019      1.195    dyoung 		pcireg_t win_limit;
   3020       1.22    chopps 		int win_flags;
   3021       1.22    chopps 	} win[2];
   3022       1.22    chopps 	struct pccbb_win_chain *chainp;
   3023       1.22    chopps 	int offs;
   3024       1.22    chopps 
   3025       1.61     enami 	win[0].win_start = win[1].win_start = 0xffffffff;
   3026       1.61     enami 	win[0].win_limit = win[1].win_limit = 0;
   3027       1.61     enami 	win[0].win_flags = win[1].win_flags = 0;
   3028       1.22    chopps 
   3029       1.27   thorpej 	chainp = TAILQ_FIRST(&sc->sc_iowindow);
   3030      1.161    dyoung 	offs = PCI_CB_IOBASE0;
   3031      1.198    dyoung 	if (bus_space_is_equal(sc->sc_memt, bst)) {
   3032       1.27   thorpej 		chainp = TAILQ_FIRST(&sc->sc_memwindow);
   3033      1.161    dyoung 		offs = PCI_CB_MEMBASE0;
   3034       1.22    chopps 	}
   3035        1.1      haya 
   3036       1.27   thorpej 	if (chainp != NULL) {
   3037       1.22    chopps 		win[0].win_start = chainp->wc_start & mask;
   3038       1.22    chopps 		win[0].win_limit = chainp->wc_end & mask;
   3039       1.22    chopps 		win[0].win_flags = chainp->wc_flags;
   3040       1.27   thorpej 		chainp = TAILQ_NEXT(chainp, wc_list);
   3041        1.1      haya 	}
   3042        1.1      haya 
   3043       1.27   thorpej 	for (; chainp != NULL; chainp = TAILQ_NEXT(chainp, wc_list)) {
   3044       1.22    chopps 		if (win[1].win_start == 0xffffffff) {
   3045       1.22    chopps 			/* window 1 is not used */
   3046       1.22    chopps 			if ((win[0].win_flags == chainp->wc_flags) &&
   3047       1.22    chopps 			    (win[0].win_limit + align >=
   3048       1.22    chopps 			    (chainp->wc_start & mask))) {
   3049       1.27   thorpej 				/* concatenate */
   3050       1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3051       1.22    chopps 			} else {
   3052       1.22    chopps 				/* make new window */
   3053       1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3054       1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3055       1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3056       1.22    chopps 			}
   3057       1.22    chopps 			continue;
   3058       1.22    chopps 		}
   3059       1.22    chopps 
   3060       1.32     enami 		/* Both windows are engaged. */
   3061       1.22    chopps 		if (win[0].win_flags == win[1].win_flags) {
   3062       1.22    chopps 			/* same flags */
   3063       1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3064       1.22    chopps 				if (win[1].win_start - (win[0].win_limit +
   3065       1.22    chopps 				    align) <
   3066       1.22    chopps 				    (chainp->wc_start & mask) -
   3067       1.22    chopps 				    ((chainp->wc_end & mask) + align)) {
   3068       1.22    chopps 					/*
   3069       1.22    chopps 					 * merge window 0 and 1, and set win1
   3070       1.22    chopps 					 * to chainp
   3071       1.22    chopps 					 */
   3072       1.22    chopps 					win[0].win_limit = win[1].win_limit;
   3073       1.22    chopps 					win[1].win_start =
   3074       1.22    chopps 					    chainp->wc_start & mask;
   3075       1.22    chopps 					win[1].win_limit =
   3076       1.22    chopps 					    chainp->wc_end & mask;
   3077       1.22    chopps 				} else {
   3078       1.22    chopps 					win[1].win_limit =
   3079       1.22    chopps 					    chainp->wc_end & mask;
   3080       1.22    chopps 				}
   3081       1.22    chopps 			} else {
   3082       1.22    chopps 				/* different flags */
   3083       1.22    chopps 
   3084       1.27   thorpej 				/* concatenate win0 and win1 */
   3085       1.22    chopps 				win[0].win_limit = win[1].win_limit;
   3086       1.22    chopps 				/* allocate win[1] to new space */
   3087       1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3088       1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3089       1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3090       1.22    chopps 			}
   3091       1.22    chopps 		} else {
   3092       1.22    chopps 			/* the flags of win[0] and win[1] is different */
   3093       1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3094       1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3095       1.22    chopps 				/*
   3096       1.22    chopps 				 * XXX this creates overlapping windows, so
   3097       1.22    chopps 				 * what should the poor bridge do if one is
   3098       1.22    chopps 				 * cachable, and the other is not?
   3099       1.22    chopps 				 */
   3100      1.172  drochner 				aprint_error_dev(sc->sc_dev,
   3101      1.164    dyoung 				    "overlapping windows\n");
   3102       1.22    chopps 			} else {
   3103       1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3104       1.22    chopps 			}
   3105       1.22    chopps 		}
   3106       1.22    chopps 	}
   3107        1.1      haya 
   3108       1.22    chopps 	pc = sc->sc_pc;
   3109       1.22    chopps 	tag = sc->sc_tag;
   3110       1.22    chopps 	pci_conf_write(pc, tag, offs, win[0].win_start);
   3111       1.22    chopps 	pci_conf_write(pc, tag, offs + 4, win[0].win_limit);
   3112       1.22    chopps 	pci_conf_write(pc, tag, offs + 8, win[1].win_start);
   3113       1.22    chopps 	pci_conf_write(pc, tag, offs + 12, win[1].win_limit);
   3114       1.95  christos 	DPRINTF(("--pccbb_winset: win0 [0x%lx, 0x%lx), win1 [0x%lx, 0x%lx)\n",
   3115       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs),
   3116       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 4) + align,
   3117       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 8),
   3118       1.95  christos 	    (unsigned long)pci_conf_read(pc, tag, offs + 12) + align));
   3119       1.22    chopps 
   3120      1.198    dyoung 	if (bus_space_is_equal(bst, sc->sc_memt)) {
   3121      1.146    dyoung 		pcireg_t bcr = pci_conf_read(pc, tag, PCI_BRIDGE_CONTROL_REG);
   3122       1.61     enami 
   3123       1.61     enami 		bcr &= ~(CB_BCR_PREFETCH_MEMWIN0 | CB_BCR_PREFETCH_MEMWIN1);
   3124       1.61     enami 		if (win[0].win_flags & PCCBB_MEM_CACHABLE)
   3125       1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN0;
   3126       1.61     enami 		if (win[1].win_flags & PCCBB_MEM_CACHABLE)
   3127       1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN1;
   3128      1.146    dyoung 		pci_conf_write(pc, tag, PCI_BRIDGE_CONTROL_REG, bcr);
   3129       1.22    chopps 	}
   3130        1.1      haya }
   3131        1.1      haya 
   3132        1.1      haya #endif /* rbus */
   3133       1.25     enami 
   3134      1.156  jmcneill static bool
   3135      1.194    dyoung pccbb_suspend(device_t dv, const pmf_qual_t *qual)
   3136       1.25     enami {
   3137      1.156  jmcneill 	struct pccbb_softc *sc = device_private(dv);
   3138       1.25     enami 	bus_space_tag_t base_memt = sc->sc_base_memt;	/* socket regs memory */
   3139       1.25     enami 	bus_space_handle_t base_memh = sc->sc_base_memh;
   3140      1.156  jmcneill 	pcireg_t reg;
   3141       1.25     enami 
   3142      1.156  jmcneill 	if (sc->sc_pil_intr_enable)
   3143      1.156  jmcneill 		(void)pccbbintr_function(sc);
   3144      1.199    dyoung 	sc->sc_pil_intr_enable = false;
   3145       1.25     enami 
   3146      1.156  jmcneill 	reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
   3147      1.156  jmcneill 	/* Disable interrupts. */
   3148      1.156  jmcneill 	reg &= ~(CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER);
   3149      1.156  jmcneill 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
   3150      1.156  jmcneill 	/* XXX joerg Disable power to the socket? */
   3151       1.38      haya 
   3152      1.165    dyoung 	/* XXX flush PCI write */
   3153      1.165    dyoung 	bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3154      1.165    dyoung 
   3155      1.165    dyoung 	/* reset interrupt */
   3156      1.165    dyoung 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT,
   3157      1.165    dyoung 	    bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT));
   3158      1.165    dyoung 	/* XXX flush PCI write */
   3159      1.165    dyoung 	bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3160      1.165    dyoung 
   3161      1.165    dyoung 	if (sc->sc_ih != NULL) {
   3162      1.165    dyoung 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
   3163      1.165    dyoung 		sc->sc_ih = NULL;
   3164      1.165    dyoung 	}
   3165      1.165    dyoung 
   3166      1.156  jmcneill 	return true;
   3167      1.156  jmcneill }
   3168      1.129  jmcneill 
   3169      1.156  jmcneill static bool
   3170      1.194    dyoung pccbb_resume(device_t dv, const pmf_qual_t *qual)
   3171      1.156  jmcneill {
   3172      1.156  jmcneill 	struct pccbb_softc *sc = device_private(dv);
   3173      1.156  jmcneill 	bus_space_tag_t base_memt = sc->sc_base_memt;	/* socket regs memory */
   3174      1.156  jmcneill 	bus_space_handle_t base_memh = sc->sc_base_memh;
   3175      1.156  jmcneill 	pcireg_t reg;
   3176       1.38      haya 
   3177      1.156  jmcneill 	pccbb_chipinit(sc);
   3178      1.165    dyoung 	pccbb_intrinit(sc);
   3179      1.156  jmcneill 	/* setup memory and io space window for CB */
   3180      1.156  jmcneill 	pccbb_winset(0x1000, sc, sc->sc_memt);
   3181      1.156  jmcneill 	pccbb_winset(0x04, sc, sc->sc_iot);
   3182      1.156  jmcneill 
   3183      1.156  jmcneill 	/* CSC Interrupt: Card detect interrupt on */
   3184      1.156  jmcneill 	reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
   3185      1.156  jmcneill 	/* Card detect intr is turned on. */
   3186      1.165    dyoung 	reg |= CB_SOCKET_MASK_CSTS | CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER;
   3187      1.156  jmcneill 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
   3188      1.156  jmcneill 	/* reset interrupt */
   3189      1.156  jmcneill 	reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3190      1.156  jmcneill 	bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT, reg);
   3191       1.70      haya 
   3192      1.156  jmcneill 	/*
   3193      1.156  jmcneill 	 * check for card insertion or removal during suspend period.
   3194      1.156  jmcneill 	 * XXX: the code can't cope with card swap (remove then
   3195      1.156  jmcneill 	 * insert).  how can we detect such situation?
   3196      1.156  jmcneill 	 */
   3197      1.156  jmcneill 	(void)pccbbintr(sc);
   3198      1.129  jmcneill 
   3199      1.199    dyoung 	sc->sc_pil_intr_enable = true;
   3200       1.25     enami 
   3201      1.156  jmcneill 	return true;
   3202       1.25     enami }
   3203