pccbb.c revision 1.3.2.2 1 1.3.2.2 bouyer /* $NetBSD: pccbb.c,v 1.3.2.2 2000/11/20 11:42:29 bouyer Exp $ */
2 1.2 haya
3 1.1 haya /*
4 1.3.2.2 bouyer * Copyright (c) 1998, 1999 and 2000
5 1.3.2.2 bouyer * HAYAKAWA Koichi. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by HAYAKAWA Koichi.
18 1.1 haya * 4. The name of the author may not be used to endorse or promote products
19 1.1 haya * derived from this software without specific prior written permission.
20 1.1 haya *
21 1.1 haya * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 haya * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 haya * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 haya * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 haya * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 haya * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 haya * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 haya * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 haya * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 haya * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 haya */
32 1.1 haya
33 1.1 haya /*
34 1.1 haya #define CBB_DEBUG
35 1.1 haya #define SHOW_REGS
36 1.1 haya #define PCCBB_PCMCIA_POLL
37 1.1 haya */
38 1.1 haya /* #define CBB_DEBUG */
39 1.1 haya
40 1.1 haya /*
41 1.1 haya #define CB_PCMCIA_POLL
42 1.1 haya #define CB_PCMCIA_POLL_ONLY
43 1.1 haya #define LEVEL2
44 1.1 haya */
45 1.1 haya
46 1.1 haya #include <sys/types.h>
47 1.1 haya #include <sys/param.h>
48 1.1 haya #include <sys/systm.h>
49 1.1 haya #include <sys/kernel.h>
50 1.1 haya #include <sys/errno.h>
51 1.1 haya #include <sys/ioctl.h>
52 1.1 haya #include <sys/syslog.h>
53 1.1 haya #include <sys/device.h>
54 1.1 haya #include <sys/malloc.h>
55 1.1 haya
56 1.1 haya #include <machine/intr.h>
57 1.1 haya #include <machine/bus.h>
58 1.1 haya
59 1.1 haya #include <dev/pci/pcivar.h>
60 1.1 haya #include <dev/pci/pcireg.h>
61 1.1 haya #include <dev/pci/pcidevs.h>
62 1.1 haya
63 1.1 haya #include <dev/pci/pccbbreg.h>
64 1.1 haya
65 1.1 haya #include <dev/cardbus/cardslotvar.h>
66 1.1 haya
67 1.1 haya #include <dev/cardbus/cardbusvar.h>
68 1.1 haya
69 1.1 haya #include <dev/pcmcia/pcmciareg.h>
70 1.1 haya #include <dev/pcmcia/pcmciavar.h>
71 1.1 haya
72 1.1 haya #include <dev/ic/i82365reg.h>
73 1.1 haya #include <dev/ic/i82365var.h>
74 1.1 haya #include <dev/pci/pccbbvar.h>
75 1.1 haya
76 1.1 haya #include "locators.h"
77 1.1 haya
78 1.1 haya #ifndef __NetBSD_Version__
79 1.1 haya struct cfdriver cbb_cd = {
80 1.3.2.2 bouyer NULL, "cbb", DV_DULL
81 1.1 haya };
82 1.1 haya #endif
83 1.1 haya
84 1.1 haya #if defined CBB_DEBUG
85 1.1 haya #define DPRINTF(x) printf x
86 1.1 haya #define STATIC
87 1.1 haya #else
88 1.1 haya #define DPRINTF(x)
89 1.1 haya #define STATIC static
90 1.1 haya #endif
91 1.1 haya
92 1.1 haya int pcicbbmatch __P((struct device *, struct cfdata *, void *));
93 1.1 haya void pccbbattach __P((struct device *, struct device *, void *));
94 1.1 haya int pccbbintr __P((void *));
95 1.1 haya static void pci113x_insert __P((void *));
96 1.3.2.2 bouyer static int pccbbintr_function __P((struct pccbb_softc *));
97 1.1 haya
98 1.1 haya static int pccbb_detect_card __P((struct pccbb_softc *));
99 1.1 haya
100 1.1 haya static void pccbb_pcmcia_write __P((struct pcic_handle *, int, u_int8_t));
101 1.1 haya static u_int8_t pccbb_pcmcia_read __P((struct pcic_handle *, int));
102 1.1 haya #define Pcic_read(ph, reg) ((ph)->ph_read((ph), (reg)))
103 1.1 haya #define Pcic_write(ph, reg, val) ((ph)->ph_write((ph), (reg), (val)))
104 1.1 haya
105 1.1 haya STATIC int cb_reset __P((struct pccbb_softc *));
106 1.1 haya STATIC int cb_detect_voltage __P((struct pccbb_softc *));
107 1.1 haya STATIC int cbbprint __P((void *, const char *));
108 1.1 haya
109 1.3.2.2 bouyer static int cb_chipset __P((u_int32_t, int *));
110 1.3.2.2 bouyer STATIC void pccbb_pcmcia_attach_setup __P((struct pccbb_softc *,
111 1.3.2.2 bouyer struct pcmciabus_attach_args *));
112 1.1 haya #if 0
113 1.1 haya STATIC void pccbb_pcmcia_attach_card __P((struct pcic_handle *));
114 1.1 haya STATIC void pccbb_pcmcia_detach_card __P((struct pcic_handle *, int));
115 1.1 haya STATIC void pccbb_pcmcia_deactivate_card __P((struct pcic_handle *));
116 1.1 haya #endif
117 1.1 haya
118 1.1 haya STATIC int pccbb_ctrl __P((cardbus_chipset_tag_t, int));
119 1.1 haya STATIC int pccbb_power __P((cardbus_chipset_tag_t, int));
120 1.3.2.2 bouyer STATIC int pccbb_cardenable __P((struct pccbb_softc * sc, int function));
121 1.1 haya #if !rbus
122 1.3.2.2 bouyer static int pccbb_io_open __P((cardbus_chipset_tag_t, int, u_int32_t,
123 1.3.2.2 bouyer u_int32_t));
124 1.1 haya static int pccbb_io_close __P((cardbus_chipset_tag_t, int));
125 1.3.2.2 bouyer static int pccbb_mem_open __P((cardbus_chipset_tag_t, int, u_int32_t,
126 1.3.2.2 bouyer u_int32_t));
127 1.1 haya static int pccbb_mem_close __P((cardbus_chipset_tag_t, int));
128 1.1 haya #endif /* !rbus */
129 1.3.2.2 bouyer static void *pccbb_intr_establish __P((struct pccbb_softc *, int irq,
130 1.3.2.2 bouyer int level, int (*ih) (void *), void *sc));
131 1.3.2.2 bouyer static void pccbb_intr_disestablish __P((struct pccbb_softc *, void *ih));
132 1.3.2.2 bouyer
133 1.3.2.2 bouyer static void *pccbb_cb_intr_establish __P((cardbus_chipset_tag_t, int irq,
134 1.3.2.2 bouyer int level, int (*ih) (void *), void *sc));
135 1.3.2.2 bouyer static void pccbb_cb_intr_disestablish __P((cardbus_chipset_tag_t ct, void *ih));
136 1.1 haya
137 1.1 haya static cardbustag_t pccbb_make_tag __P((cardbus_chipset_tag_t, int, int, int));
138 1.1 haya static void pccbb_free_tag __P((cardbus_chipset_tag_t, cardbustag_t));
139 1.3.2.2 bouyer static cardbusreg_t pccbb_conf_read __P((cardbus_chipset_tag_t, cardbustag_t,
140 1.3.2.2 bouyer int));
141 1.3.2.2 bouyer static void pccbb_conf_write __P((cardbus_chipset_tag_t, cardbustag_t, int,
142 1.3.2.2 bouyer cardbusreg_t));
143 1.1 haya static void pccbb_chipinit __P((struct pccbb_softc *));
144 1.1 haya
145 1.1 haya STATIC int pccbb_pcmcia_mem_alloc __P((pcmcia_chipset_handle_t, bus_size_t,
146 1.3.2.2 bouyer struct pcmcia_mem_handle *));
147 1.1 haya STATIC void pccbb_pcmcia_mem_free __P((pcmcia_chipset_handle_t,
148 1.3.2.2 bouyer struct pcmcia_mem_handle *));
149 1.1 haya STATIC int pccbb_pcmcia_mem_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
150 1.3.2.2 bouyer bus_size_t, struct pcmcia_mem_handle *, bus_addr_t *, int *));
151 1.1 haya STATIC void pccbb_pcmcia_mem_unmap __P((pcmcia_chipset_handle_t, int));
152 1.1 haya STATIC int pccbb_pcmcia_io_alloc __P((pcmcia_chipset_handle_t, bus_addr_t,
153 1.3.2.2 bouyer bus_size_t, bus_size_t, struct pcmcia_io_handle *));
154 1.1 haya STATIC void pccbb_pcmcia_io_free __P((pcmcia_chipset_handle_t,
155 1.3.2.2 bouyer struct pcmcia_io_handle *));
156 1.1 haya STATIC int pccbb_pcmcia_io_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
157 1.3.2.2 bouyer bus_size_t, struct pcmcia_io_handle *, int *));
158 1.1 haya STATIC void pccbb_pcmcia_io_unmap __P((pcmcia_chipset_handle_t, int));
159 1.1 haya STATIC void *pccbb_pcmcia_intr_establish __P((pcmcia_chipset_handle_t,
160 1.3.2.2 bouyer struct pcmcia_function *, int, int (*)(void *), void *));
161 1.3.2.2 bouyer STATIC void pccbb_pcmcia_intr_disestablish __P((pcmcia_chipset_handle_t,
162 1.3.2.2 bouyer void *));
163 1.1 haya STATIC void pccbb_pcmcia_socket_enable __P((pcmcia_chipset_handle_t));
164 1.1 haya STATIC void pccbb_pcmcia_socket_disable __P((pcmcia_chipset_handle_t));
165 1.1 haya STATIC int pccbb_pcmcia_card_detect __P((pcmcia_chipset_handle_t pch));
166 1.1 haya
167 1.1 haya static void pccbb_pcmcia_do_io_map __P((struct pcic_handle *, int));
168 1.1 haya static void pccbb_pcmcia_wait_ready __P((struct pcic_handle *));
169 1.1 haya static void pccbb_pcmcia_do_mem_map __P((struct pcic_handle *, int));
170 1.3.2.2 bouyer static void pccbb_powerhook __P((int, void *));
171 1.1 haya
172 1.3.2.2 bouyer /* bus-space allocation and deallocation functions */
173 1.1 haya #if rbus
174 1.1 haya
175 1.1 haya static int pccbb_rbus_cb_space_alloc __P((cardbus_chipset_tag_t, rbus_tag_t,
176 1.3.2.2 bouyer bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
177 1.3.2.2 bouyer int flags, bus_addr_t * addrp, bus_space_handle_t * bshp));
178 1.1 haya static int pccbb_rbus_cb_space_free __P((cardbus_chipset_tag_t, rbus_tag_t,
179 1.3.2.2 bouyer bus_space_handle_t, bus_size_t));
180 1.1 haya
181 1.1 haya #endif /* rbus */
182 1.1 haya
183 1.1 haya #if rbus
184 1.1 haya
185 1.3.2.2 bouyer static int pccbb_open_win __P((struct pccbb_softc *, bus_space_tag_t,
186 1.3.2.2 bouyer bus_addr_t, bus_size_t, bus_space_handle_t, int flags));
187 1.3.2.2 bouyer static int pccbb_close_win __P((struct pccbb_softc *, bus_space_tag_t,
188 1.3.2.2 bouyer bus_space_handle_t, bus_size_t));
189 1.3.2.2 bouyer static int pccbb_winlist_insert __P((struct pccbb_win_chain_head *, bus_addr_t,
190 1.3.2.2 bouyer bus_size_t, bus_space_handle_t, int));
191 1.3.2.2 bouyer static int pccbb_winlist_delete __P((struct pccbb_win_chain_head *,
192 1.3.2.2 bouyer bus_space_handle_t, bus_size_t));
193 1.1 haya static void pccbb_winset __P((bus_addr_t align, struct pccbb_softc *,
194 1.3.2.2 bouyer bus_space_tag_t));
195 1.1 haya void pccbb_winlist_show(struct pccbb_win_chain *);
196 1.1 haya
197 1.1 haya #endif /* rbus */
198 1.1 haya
199 1.1 haya /* for config_defer */
200 1.1 haya static void pccbb_pci_callback __P((struct device *));
201 1.1 haya
202 1.1 haya #if defined SHOW_REGS
203 1.3.2.2 bouyer static void cb_show_regs __P((pci_chipset_tag_t pc, pcitag_t tag,
204 1.3.2.2 bouyer bus_space_tag_t memt, bus_space_handle_t memh));
205 1.1 haya #endif
206 1.1 haya
207 1.1 haya struct cfattach cbb_pci_ca = {
208 1.1 haya sizeof(struct pccbb_softc), pcicbbmatch, pccbbattach
209 1.1 haya };
210 1.1 haya
211 1.1 haya static struct pcmcia_chip_functions pccbb_pcmcia_funcs = {
212 1.3.2.2 bouyer pccbb_pcmcia_mem_alloc,
213 1.3.2.2 bouyer pccbb_pcmcia_mem_free,
214 1.3.2.2 bouyer pccbb_pcmcia_mem_map,
215 1.3.2.2 bouyer pccbb_pcmcia_mem_unmap,
216 1.3.2.2 bouyer pccbb_pcmcia_io_alloc,
217 1.3.2.2 bouyer pccbb_pcmcia_io_free,
218 1.3.2.2 bouyer pccbb_pcmcia_io_map,
219 1.3.2.2 bouyer pccbb_pcmcia_io_unmap,
220 1.3.2.2 bouyer pccbb_pcmcia_intr_establish,
221 1.3.2.2 bouyer pccbb_pcmcia_intr_disestablish,
222 1.3.2.2 bouyer pccbb_pcmcia_socket_enable,
223 1.3.2.2 bouyer pccbb_pcmcia_socket_disable,
224 1.3.2.2 bouyer pccbb_pcmcia_card_detect
225 1.1 haya };
226 1.1 haya
227 1.1 haya #if rbus
228 1.1 haya static struct cardbus_functions pccbb_funcs = {
229 1.3.2.2 bouyer pccbb_rbus_cb_space_alloc,
230 1.3.2.2 bouyer pccbb_rbus_cb_space_free,
231 1.3.2.2 bouyer pccbb_cb_intr_establish,
232 1.3.2.2 bouyer pccbb_cb_intr_disestablish,
233 1.3.2.2 bouyer pccbb_ctrl,
234 1.3.2.2 bouyer pccbb_power,
235 1.3.2.2 bouyer pccbb_make_tag,
236 1.3.2.2 bouyer pccbb_free_tag,
237 1.3.2.2 bouyer pccbb_conf_read,
238 1.3.2.2 bouyer pccbb_conf_write,
239 1.1 haya };
240 1.1 haya #else
241 1.1 haya static struct cardbus_functions pccbb_funcs = {
242 1.3.2.2 bouyer pccbb_ctrl,
243 1.3.2.2 bouyer pccbb_power,
244 1.3.2.2 bouyer pccbb_mem_open,
245 1.3.2.2 bouyer pccbb_mem_close,
246 1.3.2.2 bouyer pccbb_io_open,
247 1.3.2.2 bouyer pccbb_io_close,
248 1.3.2.2 bouyer pccbb_cb_intr_establish,
249 1.3.2.2 bouyer pccbb_cb_intr_disestablish,
250 1.3.2.2 bouyer pccbb_make_tag,
251 1.3.2.2 bouyer pccbb_conf_read,
252 1.3.2.2 bouyer pccbb_conf_write,
253 1.1 haya };
254 1.1 haya #endif
255 1.1 haya
256 1.1 haya int
257 1.1 haya pcicbbmatch(parent, match, aux)
258 1.3.2.2 bouyer struct device *parent;
259 1.3.2.2 bouyer struct cfdata *match;
260 1.3.2.2 bouyer void *aux;
261 1.3.2.2 bouyer {
262 1.3.2.2 bouyer struct pci_attach_args *pa = (struct pci_attach_args *)aux;
263 1.3.2.2 bouyer
264 1.3.2.2 bouyer if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
265 1.3.2.2 bouyer PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_CARDBUS &&
266 1.3.2.2 bouyer PCI_INTERFACE(pa->pa_class) == 0) {
267 1.3.2.2 bouyer return 1;
268 1.3.2.2 bouyer }
269 1.1 haya
270 1.3.2.2 bouyer return 0;
271 1.1 haya }
272 1.1 haya
273 1.1 haya #define MAKEID(vendor, prod) (((vendor) << PCI_VENDOR_SHIFT) \
274 1.1 haya | ((prod) << PCI_PRODUCT_SHIFT))
275 1.1 haya
276 1.1 haya struct yenta_chipinfo {
277 1.3.2.2 bouyer pcireg_t yc_id; /* vendor tag | product tag */
278 1.3.2.2 bouyer int yc_chiptype;
279 1.3.2.2 bouyer int yc_flags;
280 1.1 haya } yc_chipsets[] = {
281 1.3.2.2 bouyer /* Texas Instruments chips */
282 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1130), CB_TI113X,
283 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
284 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1131), CB_TI113X,
285 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
286 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1250), CB_TI12XX,
287 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
288 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1220), CB_TI12XX,
289 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
290 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1221), CB_TI12XX,
291 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
292 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1225), CB_TI12XX,
293 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
294 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251), CB_TI12XX,
295 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
296 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251B), CB_TI12XX,
297 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
298 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1211), CB_TI12XX,
299 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
300 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1420), CB_TI12XX,
301 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
302 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1450), CB_TI12XX,
303 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
304 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1451), CB_TI12XX,
305 1.3.2.2 bouyer PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
306 1.3.2.2 bouyer
307 1.3.2.2 bouyer /* Ricoh chips */
308 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C475), CB_RX5C47X,
309 1.3.2.2 bouyer PCCBB_PCMCIA_MEM_32},
310 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_RL5C476), CB_RX5C47X,
311 1.3.2.2 bouyer PCCBB_PCMCIA_MEM_32},
312 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C477), CB_RX5C47X,
313 1.3.2.2 bouyer PCCBB_PCMCIA_MEM_32},
314 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C478), CB_RX5C47X,
315 1.3.2.2 bouyer PCCBB_PCMCIA_MEM_32},
316 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C465), CB_RX5C46X,
317 1.3.2.2 bouyer PCCBB_PCMCIA_MEM_32},
318 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C466), CB_RX5C46X,
319 1.3.2.2 bouyer PCCBB_PCMCIA_MEM_32},
320 1.3.2.2 bouyer
321 1.3.2.2 bouyer /* Toshiba products */
322 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95),
323 1.3.2.2 bouyer CB_TOPIC95, PCCBB_PCMCIA_MEM_32},
324 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95B),
325 1.3.2.2 bouyer CB_TOPIC95B, PCCBB_PCMCIA_MEM_32},
326 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC97),
327 1.3.2.2 bouyer CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
328 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC100),
329 1.3.2.2 bouyer CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
330 1.3.2.2 bouyer
331 1.3.2.2 bouyer /* Cirrus Logic products */
332 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6832),
333 1.3.2.2 bouyer CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
334 1.3.2.2 bouyer { MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6833),
335 1.3.2.2 bouyer CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
336 1.1 haya
337 1.3.2.2 bouyer /* sentinel, or Generic chip */
338 1.3.2.2 bouyer { 0 /* null id */ , CB_UNKNOWN, PCCBB_PCMCIA_MEM_32},
339 1.1 haya };
340 1.1 haya
341 1.1 haya static int
342 1.3.2.2 bouyer cb_chipset(pci_id, flagp)
343 1.3.2.2 bouyer u_int32_t pci_id;
344 1.3.2.2 bouyer int *flagp;
345 1.3.2.2 bouyer {
346 1.3.2.2 bouyer struct yenta_chipinfo *yc;
347 1.3.2.2 bouyer
348 1.3.2.2 bouyer /* Loop over except the last default entry. */
349 1.3.2.2 bouyer for (yc = yc_chipsets; yc < yc_chipsets +
350 1.3.2.2 bouyer sizeof(yc_chipsets) / sizeof(yc_chipsets[0]) - 1; yc++)
351 1.3.2.2 bouyer if (pci_id == yc->yc_id)
352 1.3.2.2 bouyer break;
353 1.1 haya
354 1.3.2.2 bouyer if (flagp != NULL)
355 1.3.2.2 bouyer *flagp = yc->yc_flags;
356 1.1 haya
357 1.3.2.2 bouyer return (yc->yc_chiptype);
358 1.1 haya }
359 1.1 haya
360 1.3.2.2 bouyer static void
361 1.3.2.2 bouyer pccbb_shutdown(void *arg)
362 1.3.2.2 bouyer {
363 1.3.2.2 bouyer struct pccbb_softc *sc = arg;
364 1.3.2.2 bouyer pcireg_t command;
365 1.1 haya
366 1.3.2.2 bouyer DPRINTF(("%s: shutdown\n", sc->sc_dev.dv_xname));
367 1.3.2.2 bouyer bus_space_write_4(sc->sc_base_memt, sc->sc_base_memh, CB_SOCKET_MASK,
368 1.3.2.2 bouyer 0);
369 1.1 haya
370 1.3.2.2 bouyer command = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
371 1.1 haya
372 1.3.2.2 bouyer command &= ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
373 1.3.2.2 bouyer PCI_COMMAND_MASTER_ENABLE);
374 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
375 1.3.2.2 bouyer
376 1.3.2.2 bouyer }
377 1.1 haya
378 1.1 haya void
379 1.1 haya pccbbattach(parent, self, aux)
380 1.3.2.2 bouyer struct device *parent;
381 1.3.2.2 bouyer struct device *self;
382 1.3.2.2 bouyer void *aux;
383 1.3.2.2 bouyer {
384 1.3.2.2 bouyer struct pccbb_softc *sc = (void *)self;
385 1.3.2.2 bouyer struct pci_attach_args *pa = aux;
386 1.3.2.2 bouyer pci_chipset_tag_t pc = pa->pa_pc;
387 1.3.2.2 bouyer pcireg_t busreg, reg, sock_base;
388 1.3.2.2 bouyer bus_addr_t sockbase;
389 1.3.2.2 bouyer char devinfo[256];
390 1.3.2.2 bouyer int flags;
391 1.3.2.2 bouyer
392 1.3.2.2 bouyer sc->sc_chipset = cb_chipset(pa->pa_id, &flags);
393 1.1 haya
394 1.3.2.2 bouyer pci_devinfo(pa->pa_id, 0, 0, devinfo);
395 1.3.2.2 bouyer printf(": %s (rev. 0x%02x)", devinfo, PCI_REVISION(pa->pa_class));
396 1.3.2.2 bouyer #ifdef CBB_DEBUG
397 1.3.2.2 bouyer printf(" (chipflags %x)", flags);
398 1.3.2.2 bouyer #endif
399 1.3.2.2 bouyer printf("\n");
400 1.3.2.2 bouyer
401 1.3.2.2 bouyer TAILQ_INIT(&sc->sc_memwindow);
402 1.3.2.2 bouyer TAILQ_INIT(&sc->sc_iowindow);
403 1.1 haya
404 1.1 haya #if rbus
405 1.3.2.2 bouyer sc->sc_rbus_iot = rbus_pccbb_parent_io(pa);
406 1.3.2.2 bouyer sc->sc_rbus_memt = rbus_pccbb_parent_mem(pa);
407 1.1 haya #endif /* rbus */
408 1.1 haya
409 1.3.2.2 bouyer sc->sc_base_memh = 0;
410 1.1 haya
411 1.3.2.2 bouyer /*
412 1.3.2.2 bouyer * MAP socket registers and ExCA registers on memory-space
413 1.3.2.2 bouyer * When no valid address is set on socket base registers (on pci
414 1.3.2.2 bouyer * config space), get it not polite way.
415 1.3.2.2 bouyer */
416 1.3.2.2 bouyer sock_base = pci_conf_read(pc, pa->pa_tag, PCI_SOCKBASE);
417 1.3.2.2 bouyer
418 1.3.2.2 bouyer if (PCI_MAPREG_MEM_ADDR(sock_base) >= 0x100000 &&
419 1.3.2.2 bouyer PCI_MAPREG_MEM_ADDR(sock_base) != 0xfffffff0) {
420 1.3.2.2 bouyer /* The address must be valid. */
421 1.3.2.2 bouyer if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_MEM, 0,
422 1.3.2.2 bouyer &sc->sc_base_memt, &sc->sc_base_memh, &sockbase, NULL)) {
423 1.3.2.2 bouyer printf("%s: can't map socket base address 0x%x\n",
424 1.3.2.2 bouyer sc->sc_dev.dv_xname, sock_base);
425 1.3.2.2 bouyer /*
426 1.3.2.2 bouyer * I think it's funny: socket base registers must be
427 1.3.2.2 bouyer * mapped on memory space, but ...
428 1.3.2.2 bouyer */
429 1.3.2.2 bouyer if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_IO,
430 1.3.2.2 bouyer 0, &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
431 1.3.2.2 bouyer NULL)) {
432 1.3.2.2 bouyer printf("%s: can't map socket base address"
433 1.3.2.2 bouyer " 0x%lx: io mode\n", sc->sc_dev.dv_xname,
434 1.3.2.2 bouyer sockbase);
435 1.3.2.2 bouyer /* give up... allocate reg space via rbus. */
436 1.3.2.2 bouyer sc->sc_base_memh = 0;
437 1.3.2.2 bouyer pci_conf_write(pc, pa->pa_tag, PCI_SOCKBASE, 0);
438 1.3.2.2 bouyer }
439 1.3.2.2 bouyer } else {
440 1.3.2.2 bouyer DPRINTF(("%s: socket base address 0x%lx\n",
441 1.3.2.2 bouyer sc->sc_dev.dv_xname, sockbase));
442 1.3.2.2 bouyer }
443 1.3.2.2 bouyer }
444 1.1 haya
445 1.3.2.2 bouyer sc->sc_mem_start = 0; /* XXX */
446 1.3.2.2 bouyer sc->sc_mem_end = 0xffffffff; /* XXX */
447 1.1 haya
448 1.3.2.2 bouyer /*
449 1.3.2.2 bouyer * When interrupt isn't routed correctly, give up probing cbb and do
450 1.3.2.2 bouyer * not kill pcic-compatible port.
451 1.3.2.2 bouyer */
452 1.3.2.2 bouyer if ((0 == pa->pa_intrline) || (255 == pa->pa_intrline)) {
453 1.3.2.2 bouyer printf("%s: NOT USED because of unconfigured interrupt\n",
454 1.3.2.2 bouyer sc->sc_dev.dv_xname);
455 1.3.2.2 bouyer return;
456 1.3.2.2 bouyer }
457 1.1 haya
458 1.3.2.2 bouyer /*
459 1.3.2.2 bouyer * When bus number isn't set correctly, give up using 32-bit CardBus
460 1.3.2.2 bouyer * mode.
461 1.3.2.2 bouyer */
462 1.3.2.2 bouyer busreg = pci_conf_read(pc, pa->pa_tag, PCI_BUSNUM);
463 1.3.2.1 thorpej #if notyet
464 1.3.2.2 bouyer if (((busreg >> 8) & 0xff) == 0) {
465 1.3.2.2 bouyer printf("%s: CardBus support disabled because of unconfigured bus number\n",
466 1.3.2.2 bouyer sc->sc_dev.dv_xname);
467 1.3.2.2 bouyer flags |= PCCBB_PCMCIA_16BITONLY;
468 1.3.2.2 bouyer }
469 1.3.2.1 thorpej #endif
470 1.3.2.1 thorpej
471 1.3.2.2 bouyer /* pccbb_machdep.c end */
472 1.1 haya
473 1.1 haya #if defined CBB_DEBUG
474 1.3.2.2 bouyer {
475 1.3.2.2 bouyer static char *intrname[5] = { "NON", "A", "B", "C", "D" };
476 1.3.2.2 bouyer printf("%s: intrpin %s, intrtag %d\n", sc->sc_dev.dv_xname,
477 1.3.2.2 bouyer intrname[pa->pa_intrpin], pa->pa_intrline);
478 1.3.2.2 bouyer }
479 1.1 haya #endif
480 1.1 haya
481 1.3.2.2 bouyer /* setup softc */
482 1.3.2.2 bouyer sc->sc_pc = pc;
483 1.3.2.2 bouyer sc->sc_iot = pa->pa_iot;
484 1.3.2.2 bouyer sc->sc_memt = pa->pa_memt;
485 1.3.2.2 bouyer sc->sc_dmat = pa->pa_dmat;
486 1.3.2.2 bouyer sc->sc_tag = pa->pa_tag;
487 1.3.2.2 bouyer sc->sc_function = pa->pa_function;
488 1.3.2.2 bouyer
489 1.3.2.2 bouyer sc->sc_intrline = pa->pa_intrline;
490 1.3.2.2 bouyer sc->sc_intrtag = pa->pa_intrtag;
491 1.3.2.2 bouyer sc->sc_intrpin = pa->pa_intrpin;
492 1.3.2.2 bouyer
493 1.3.2.2 bouyer sc->sc_pcmcia_flags = flags; /* set PCMCIA facility */
494 1.3.2.2 bouyer
495 1.3.2.2 bouyer shutdownhook_establish(pccbb_shutdown, sc);
496 1.3.2.2 bouyer
497 1.3.2.2 bouyer /* Disable legacy register mapping. */
498 1.3.2.2 bouyer switch (sc->sc_chipset) {
499 1.3.2.2 bouyer case CB_RX5C46X: /* fallthrough */
500 1.3.2.2 bouyer #if 0
501 1.3.2.2 bouyer /* The RX5C47X-series requires writes to the PCI_LEGACY register. */
502 1.3.2.2 bouyer case CB_RX5C47X:
503 1.1 haya #endif
504 1.3.2.2 bouyer /*
505 1.3.2.2 bouyer * The legacy pcic io-port on Ricoh RX5C46X CardBus bridges
506 1.3.2.2 bouyer * cannot be disabled by substituting 0 into PCI_LEGACY
507 1.3.2.2 bouyer * register. Ricoh CardBus bridges have special bits on Bridge
508 1.3.2.2 bouyer * control reg (addr 0x3e on PCI config space).
509 1.3.2.2 bouyer */
510 1.3.2.2 bouyer reg = pci_conf_read(pc, pa->pa_tag, PCI_BCR_INTR);
511 1.3.2.2 bouyer reg &= ~(CB_BCRI_RL_3E0_ENA | CB_BCRI_RL_3E2_ENA);
512 1.3.2.2 bouyer pci_conf_write(pc, pa->pa_tag, PCI_BCR_INTR, reg);
513 1.3.2.2 bouyer break;
514 1.3.2.2 bouyer
515 1.3.2.2 bouyer default:
516 1.3.2.2 bouyer /* XXX I don't know proper way to kill legacy I/O. */
517 1.3.2.2 bouyer pci_conf_write(pc, pa->pa_tag, PCI_LEGACY, 0x0);
518 1.3.2.2 bouyer break;
519 1.3.2.2 bouyer }
520 1.3.2.2 bouyer
521 1.3.2.2 bouyer config_defer(self, pccbb_pci_callback);
522 1.1 haya }
523 1.1 haya
524 1.1 haya
525 1.1 haya
526 1.1 haya
527 1.3.2.2 bouyer /*
528 1.3.2.2 bouyer * static void pccbb_pci_callback(struct device *self)
529 1.3.2.2 bouyer *
530 1.3.2.2 bouyer * The actual attach routine: get memory space for YENTA register
531 1.3.2.2 bouyer * space, setup YENTA register and route interrupt.
532 1.3.2.2 bouyer *
533 1.3.2.2 bouyer * This function should be deferred because this device may obtain
534 1.3.2.2 bouyer * memory space dynamically. This function must avoid obtaining
535 1.3.2.2 bouyer * memory area which has already kept for another device.
536 1.3.2.2 bouyer */
537 1.1 haya static void
538 1.1 haya pccbb_pci_callback(self)
539 1.3.2.2 bouyer struct device *self;
540 1.1 haya {
541 1.3.2.2 bouyer struct pccbb_softc *sc = (void *)self;
542 1.3.2.2 bouyer pci_chipset_tag_t pc = sc->sc_pc;
543 1.3.2.2 bouyer bus_space_tag_t base_memt;
544 1.3.2.2 bouyer bus_space_handle_t base_memh;
545 1.3.2.2 bouyer u_int32_t maskreg;
546 1.3.2.2 bouyer pci_intr_handle_t ih;
547 1.3.2.2 bouyer const char *intrstr = NULL;
548 1.3.2.2 bouyer bus_addr_t sockbase;
549 1.3.2.2 bouyer struct cbslot_attach_args cba;
550 1.3.2.2 bouyer struct pcmciabus_attach_args paa;
551 1.3.2.2 bouyer struct cardslot_attach_args caa;
552 1.3.2.2 bouyer struct cardslot_softc *csc;
553 1.1 haya
554 1.3.2.2 bouyer if (0 == sc->sc_base_memh) {
555 1.3.2.2 bouyer /* The socket registers aren't mapped correctly. */
556 1.1 haya #if rbus
557 1.3.2.2 bouyer if (rbus_space_alloc(sc->sc_rbus_memt, 0, 0x1000, 0x0fff,
558 1.3.2.2 bouyer (sc->sc_chipset == CB_RX5C47X
559 1.3.2.2 bouyer || sc->sc_chipset == CB_TI113X) ? 0x10000 : 0x1000,
560 1.3.2.2 bouyer 0, &sockbase, &sc->sc_base_memh)) {
561 1.3.2.2 bouyer return;
562 1.3.2.2 bouyer }
563 1.3.2.2 bouyer sc->sc_base_memt = sc->sc_memt;
564 1.3.2.2 bouyer pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
565 1.3.2.2 bouyer DPRINTF(("%s: CardBus resister address 0x%lx -> 0x%x\n",
566 1.3.2.2 bouyer sc->sc_dev.dv_xname, sockbase, pci_conf_read(pc, sc->sc_tag,
567 1.3.2.2 bouyer PCI_SOCKBASE)));
568 1.1 haya #else
569 1.3.2.2 bouyer sc->sc_base_memt = sc->sc_memt;
570 1.1 haya #if !defined CBB_PCI_BASE
571 1.1 haya #define CBB_PCI_BASE 0x20000000
572 1.1 haya #endif
573 1.3.2.2 bouyer if (bus_space_alloc(sc->sc_base_memt, CBB_PCI_BASE, 0xffffffff,
574 1.3.2.2 bouyer 0x1000, 0x1000, 0, 0, &sockbase, &sc->sc_base_memh)) {
575 1.3.2.2 bouyer /* cannot allocate memory space */
576 1.3.2.2 bouyer return;
577 1.3.2.2 bouyer }
578 1.3.2.2 bouyer pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
579 1.3.2.2 bouyer DPRINTF(("%s: CardBus resister address 0x%x -> 0x%x\n",
580 1.3.2.2 bouyer sc->sc_dev.dv_xname, sock_base, pci_conf_read(pc,
581 1.3.2.2 bouyer sc->sc_tag, PCI_SOCKBASE)));
582 1.1 haya #endif
583 1.3.2.2 bouyer }
584 1.1 haya
585 1.3.2.2 bouyer /* bus bridge initialization */
586 1.3.2.2 bouyer pccbb_chipinit(sc);
587 1.1 haya
588 1.3.2.2 bouyer base_memt = sc->sc_base_memt; /* socket regs memory tag */
589 1.3.2.2 bouyer base_memh = sc->sc_base_memh; /* socket regs memory handle */
590 1.1 haya
591 1.3.2.2 bouyer /* CSC Interrupt: Card detect interrupt on */
592 1.3.2.2 bouyer maskreg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
593 1.3.2.2 bouyer maskreg |= CB_SOCKET_MASK_CD; /* Card detect intr is turned on. */
594 1.3.2.2 bouyer bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, maskreg);
595 1.3.2.2 bouyer /* reset interrupt */
596 1.3.2.2 bouyer bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT,
597 1.3.2.2 bouyer bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT));
598 1.3.2.2 bouyer
599 1.3.2.2 bouyer /* clear data structure for child device interrupt handlers */
600 1.3.2.2 bouyer sc->sc_pil = NULL;
601 1.3.2.2 bouyer sc->sc_pil_intr_enable = 1;
602 1.3.2.2 bouyer
603 1.3.2.2 bouyer /* Map and establish the interrupt. */
604 1.3.2.2 bouyer if (pci_intr_map(pc, sc->sc_intrtag, sc->sc_intrpin,
605 1.3.2.2 bouyer sc->sc_intrline, &ih)) {
606 1.3.2.2 bouyer printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
607 1.3.2.2 bouyer return;
608 1.3.2.2 bouyer }
609 1.3.2.2 bouyer intrstr = pci_intr_string(pc, ih);
610 1.1 haya
611 1.3.2.2 bouyer /*
612 1.3.2.2 bouyer * XXX pccbbintr should be called under the priority lower
613 1.3.2.2 bouyer * than any other hard interrputs.
614 1.3.2.2 bouyer */
615 1.3.2.2 bouyer sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, pccbbintr, sc);
616 1.3.2.2 bouyer
617 1.3.2.2 bouyer if (sc->sc_ih == NULL) {
618 1.3.2.2 bouyer printf("%s: couldn't establish interrupt", sc->sc_dev.dv_xname);
619 1.3.2.2 bouyer if (intrstr != NULL) {
620 1.3.2.2 bouyer printf(" at %s", intrstr);
621 1.3.2.2 bouyer }
622 1.3.2.2 bouyer printf("\n");
623 1.3.2.2 bouyer return;
624 1.3.2.2 bouyer }
625 1.1 haya
626 1.3.2.2 bouyer printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
627 1.3.2.2 bouyer powerhook_establish(pccbb_powerhook, sc);
628 1.1 haya
629 1.3.2.2 bouyer {
630 1.3.2.2 bouyer u_int32_t sockstat =
631 1.3.2.2 bouyer bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
632 1.3.2.2 bouyer if (0 == (sockstat & CB_SOCKET_STAT_CD)) {
633 1.3.2.2 bouyer sc->sc_flags |= CBB_CARDEXIST;
634 1.3.2.2 bouyer }
635 1.3.2.2 bouyer }
636 1.1 haya
637 1.3.2.2 bouyer /*
638 1.3.2.2 bouyer * attach cardbus
639 1.3.2.2 bouyer */
640 1.3.2.2 bouyer if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_16BITONLY)) {
641 1.3.2.2 bouyer pcireg_t busreg = pci_conf_read(pc, sc->sc_tag, PCI_BUSNUM);
642 1.3.2.2 bouyer pcireg_t bhlc = pci_conf_read(pc, sc->sc_tag, PCI_BHLC_REG);
643 1.3.2.2 bouyer
644 1.3.2.2 bouyer /* initialize cbslot_attach */
645 1.3.2.2 bouyer cba.cba_busname = "cardbus";
646 1.3.2.2 bouyer cba.cba_iot = sc->sc_iot;
647 1.3.2.2 bouyer cba.cba_memt = sc->sc_memt;
648 1.3.2.2 bouyer cba.cba_dmat = sc->sc_dmat;
649 1.3.2.2 bouyer cba.cba_bus = (busreg >> 8) & 0x0ff;
650 1.3.2.2 bouyer cba.cba_cc = (void *)sc;
651 1.3.2.2 bouyer cba.cba_cf = &pccbb_funcs;
652 1.3.2.2 bouyer cba.cba_intrline = sc->sc_intrline;
653 1.1 haya
654 1.1 haya #if rbus
655 1.3.2.2 bouyer cba.cba_rbus_iot = sc->sc_rbus_iot;
656 1.3.2.2 bouyer cba.cba_rbus_memt = sc->sc_rbus_memt;
657 1.1 haya #endif
658 1.1 haya
659 1.3.2.2 bouyer cba.cba_cacheline = PCI_CACHELINE(bhlc);
660 1.3.2.2 bouyer cba.cba_lattimer = PCI_CB_LATENCY(busreg);
661 1.1 haya
662 1.3.2.2 bouyer printf("%s: cacheline 0x%x lattimer 0x%x\n",
663 1.3.2.2 bouyer sc->sc_dev.dv_xname, cba.cba_cacheline, cba.cba_lattimer);
664 1.3.2.2 bouyer printf("%s: bhlc 0x%x lscp 0x%x\n", sc->sc_dev.dv_xname, bhlc,
665 1.3.2.2 bouyer busreg);
666 1.1 haya #if defined SHOW_REGS
667 1.3.2.2 bouyer cb_show_regs(sc->sc_pc, sc->sc_tag, sc->sc_base_memt,
668 1.3.2.2 bouyer sc->sc_base_memh);
669 1.1 haya #endif
670 1.3.2.2 bouyer }
671 1.1 haya
672 1.3.2.2 bouyer pccbb_pcmcia_attach_setup(sc, &paa);
673 1.3.2.2 bouyer caa.caa_cb_attach = NULL;
674 1.3.2.2 bouyer if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_16BITONLY)) {
675 1.3.2.2 bouyer caa.caa_cb_attach = &cba;
676 1.3.2.2 bouyer }
677 1.3.2.2 bouyer caa.caa_16_attach = &paa;
678 1.3.2.2 bouyer caa.caa_ph = &sc->sc_pcmcia_h;
679 1.1 haya
680 1.3.2.2 bouyer if (NULL != (csc = (void *)config_found(self, &caa, cbbprint))) {
681 1.3.2.2 bouyer DPRINTF(("pccbbattach: found cardslot\n"));
682 1.3.2.2 bouyer sc->sc_csc = csc;
683 1.3.2.2 bouyer }
684 1.1 haya
685 1.3.2.2 bouyer return;
686 1.1 haya }
687 1.1 haya
688 1.1 haya
689 1.1 haya
690 1.3.2.2 bouyer
691 1.3.2.2 bouyer
692 1.3.2.2 bouyer /*
693 1.3.2.2 bouyer * static void pccbb_chipinit(struct pccbb_softc *sc)
694 1.3.2.2 bouyer *
695 1.3.2.2 bouyer * This function initialize YENTA chip registers listed below:
696 1.3.2.2 bouyer * 1) PCI command reg,
697 1.3.2.2 bouyer * 2) PCI and CardBus latency timer,
698 1.3.2.2 bouyer * 3) route PCI interrupt,
699 1.3.2.2 bouyer * 4) close all memory and io windows.
700 1.3.2.2 bouyer */
701 1.1 haya static void
702 1.1 haya pccbb_chipinit(sc)
703 1.3.2.2 bouyer struct pccbb_softc *sc;
704 1.1 haya {
705 1.3.2.2 bouyer pci_chipset_tag_t pc = sc->sc_pc;
706 1.3.2.2 bouyer pcitag_t tag = sc->sc_tag;
707 1.3.2.2 bouyer pcireg_t reg;
708 1.3.2.2 bouyer
709 1.3.2.2 bouyer /*
710 1.3.2.2 bouyer * Set PCI command reg.
711 1.3.2.2 bouyer * Some laptop's BIOSes (i.e. TICO) do not enable CardBus chip.
712 1.3.2.2 bouyer */
713 1.3.2.2 bouyer reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
714 1.3.2.2 bouyer /* I believe it is harmless. */
715 1.3.2.2 bouyer reg |= (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
716 1.3.2.2 bouyer PCI_COMMAND_MASTER_ENABLE);
717 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, reg);
718 1.3.2.2 bouyer
719 1.3.2.2 bouyer /*
720 1.3.2.2 bouyer * Set CardBus latency timer.
721 1.3.2.2 bouyer */
722 1.3.2.2 bouyer reg = pci_conf_read(pc, tag, PCI_CB_LSCP_REG);
723 1.3.2.2 bouyer if (PCI_CB_LATENCY(reg) < 0x20) {
724 1.3.2.2 bouyer reg &= ~(PCI_CB_LATENCY_MASK << PCI_CB_LATENCY_SHIFT);
725 1.3.2.2 bouyer reg |= (0x20 << PCI_CB_LATENCY_SHIFT);
726 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_LSCP_REG, reg);
727 1.3.2.2 bouyer }
728 1.3.2.2 bouyer DPRINTF(("CardBus latency timer 0x%x (%x)\n",
729 1.3.2.2 bouyer PCI_CB_LATENCY(reg), pci_conf_read(pc, tag, PCI_CB_LSCP_REG)));
730 1.1 haya
731 1.3.2.2 bouyer /*
732 1.3.2.2 bouyer * Set PCI latency timer.
733 1.3.2.2 bouyer */
734 1.3.2.2 bouyer reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
735 1.3.2.2 bouyer if (PCI_LATTIMER(reg) < 0x10) {
736 1.3.2.2 bouyer reg &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
737 1.3.2.2 bouyer reg |= (0x10 << PCI_LATTIMER_SHIFT);
738 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_BHLC_REG, reg);
739 1.3.2.2 bouyer }
740 1.3.2.2 bouyer DPRINTF(("PCI latency timer 0x%x (%x)\n",
741 1.3.2.2 bouyer PCI_LATTIMER(reg), pci_conf_read(pc, tag, PCI_BHLC_REG)));
742 1.1 haya
743 1.1 haya
744 1.3.2.2 bouyer /* Route functional interrupts to PCI. */
745 1.3.2.2 bouyer reg = pci_conf_read(pc, tag, PCI_BCR_INTR);
746 1.3.2.2 bouyer reg &= ~CB_BCR_INTR_IREQ_ENABLE; /* use PCI Intr */
747 1.3.2.2 bouyer reg |= CB_BCR_WRITE_POST_ENABLE; /* enable write post */
748 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_BCR_INTR, reg);
749 1.3.2.2 bouyer
750 1.3.2.2 bouyer switch (sc->sc_chipset) {
751 1.3.2.2 bouyer case CB_TI113X:
752 1.3.2.2 bouyer reg = pci_conf_read(pc, tag, PCI_CBCTRL);
753 1.3.2.2 bouyer /* This bit is shared, but may read as 0 on some chips, so set
754 1.3.2.2 bouyer it explicitly on both functions. */
755 1.3.2.2 bouyer reg |= PCI113X_CBCTRL_PCI_IRQ_ENA;
756 1.3.2.2 bouyer /* CSC intr enable */
757 1.3.2.2 bouyer reg |= PCI113X_CBCTRL_PCI_CSC;
758 1.3.2.2 bouyer /* functional intr prohibit | prohibit ISA routing */
759 1.3.2.2 bouyer reg &= ~(PCI113X_CBCTRL_PCI_INTR | PCI113X_CBCTRL_INT_MASK);
760 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CBCTRL, reg);
761 1.3.2.2 bouyer break;
762 1.3.2.2 bouyer
763 1.3.2.2 bouyer case CB_TOPIC95B:
764 1.3.2.2 bouyer reg = pci_conf_read(pc, tag, TOPIC_SOCKET_CTRL);
765 1.3.2.2 bouyer reg |= TOPIC_SOCKET_CTRL_SCR_IRQSEL;
766 1.3.2.2 bouyer pci_conf_write(pc, tag, TOPIC_SOCKET_CTRL, reg);
767 1.3.2.2 bouyer
768 1.3.2.2 bouyer reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
769 1.3.2.2 bouyer DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
770 1.3.2.2 bouyer sc->sc_dev.dv_xname, reg));
771 1.3.2.2 bouyer reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
772 1.3.2.2 bouyer TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
773 1.3.2.2 bouyer reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
774 1.3.2.2 bouyer DPRINTF(("0x%x\n", reg));
775 1.3.2.2 bouyer pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
776 1.3.2.2 bouyer break;
777 1.3.2.2 bouyer }
778 1.1 haya
779 1.3.2.2 bouyer /* Close all memory and I/O windows. */
780 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_MEMBASE0, 0xffffffff);
781 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_MEMLIMIT0, 0);
782 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_MEMBASE1, 0xffffffff);
783 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_MEMLIMIT1, 0);
784 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_IOBASE0, 0xffffffff);
785 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_IOLIMIT0, 0);
786 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_IOBASE1, 0xffffffff);
787 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_CB_IOLIMIT1, 0);
788 1.1 haya }
789 1.1 haya
790 1.1 haya
791 1.1 haya
792 1.3.2.2 bouyer
793 1.3.2.1 thorpej /*
794 1.3.2.2 bouyer * STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
795 1.3.2.2 bouyer * struct pcmciabus_attach_args *paa)
796 1.3.2.2 bouyer *
797 1.3.2.2 bouyer * This function attaches 16-bit PCcard bus.
798 1.3.2.1 thorpej */
799 1.1 haya STATIC void
800 1.1 haya pccbb_pcmcia_attach_setup(sc, paa)
801 1.3.2.2 bouyer struct pccbb_softc *sc;
802 1.3.2.2 bouyer struct pcmciabus_attach_args *paa;
803 1.1 haya {
804 1.3.2.2 bouyer struct pcic_handle *ph = &sc->sc_pcmcia_h;
805 1.3.2.2 bouyer #if rbus
806 1.3.2.2 bouyer rbus_tag_t rb;
807 1.3.2.2 bouyer #endif
808 1.1 haya
809 1.3.2.2 bouyer /* initialize pcmcia part in pccbb_softc */
810 1.3.2.2 bouyer ph->ph_parent = (struct device *)sc;
811 1.3.2.2 bouyer ph->sock = sc->sc_function;
812 1.3.2.2 bouyer ph->flags = 0;
813 1.3.2.2 bouyer ph->shutdown = 0;
814 1.3.2.2 bouyer ph->ih_irq = sc->sc_intrline;
815 1.3.2.2 bouyer ph->ph_bus_t = sc->sc_base_memt;
816 1.3.2.2 bouyer ph->ph_bus_h = sc->sc_base_memh;
817 1.3.2.2 bouyer ph->ph_read = pccbb_pcmcia_read;
818 1.3.2.2 bouyer ph->ph_write = pccbb_pcmcia_write;
819 1.3.2.2 bouyer sc->sc_pct = &pccbb_pcmcia_funcs;
820 1.3.2.2 bouyer
821 1.3.2.2 bouyer /*
822 1.3.2.2 bouyer * We need to do a few things here:
823 1.3.2.2 bouyer * 1) Disable routing of CSC and functional interrupts to ISA IRQs by
824 1.3.2.2 bouyer * setting the IRQ numbers to 0.
825 1.3.2.2 bouyer * 2) Set bit 4 of PCIC_INTR, which is needed on some chips to enable
826 1.3.2.2 bouyer * routing of CSC interrupts (e.g. card removal) to PCI while in
827 1.3.2.2 bouyer * PCMCIA mode. We just leave this set all the time.
828 1.3.2.2 bouyer * 3) Enable card insertion/removal interrupts in case the chip also
829 1.3.2.2 bouyer * needs that while in PCMCIA mode.
830 1.3.2.2 bouyer * 4) Clear any pending CSC interrupt.
831 1.3.2.2 bouyer */
832 1.3.2.2 bouyer Pcic_write(ph, PCIC_INTR, PCIC_INTR_ENABLE | PCIC_INTR_RESET);
833 1.3.2.2 bouyer if (sc->sc_chipset == CB_TI113X) {
834 1.3.2.2 bouyer Pcic_write(ph, PCIC_CSC_INTR, 0);
835 1.3.2.2 bouyer } else {
836 1.3.2.2 bouyer Pcic_write(ph, PCIC_CSC_INTR, PCIC_CSC_INTR_CD_ENABLE);
837 1.3.2.2 bouyer Pcic_read(ph, PCIC_CSC);
838 1.3.2.2 bouyer }
839 1.1 haya
840 1.3.2.2 bouyer /* initialize pcmcia bus attachment */
841 1.3.2.2 bouyer paa->paa_busname = "pcmcia";
842 1.3.2.2 bouyer paa->pct = sc->sc_pct;
843 1.3.2.2 bouyer paa->pch = ph;
844 1.3.2.2 bouyer paa->iobase = 0; /* I don't use them */
845 1.3.2.2 bouyer paa->iosize = 0;
846 1.3.2.2 bouyer #if rbus
847 1.3.2.2 bouyer rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
848 1.3.2.2 bouyer paa->iobase = rb->rb_start + rb->rb_offset;
849 1.3.2.2 bouyer paa->iosize = rb->rb_end - rb->rb_start;
850 1.3.2.2 bouyer #endif
851 1.1 haya
852 1.3.2.2 bouyer return;
853 1.3.2.2 bouyer }
854 1.1 haya
855 1.1 haya #if 0
856 1.1 haya STATIC void
857 1.1 haya pccbb_pcmcia_attach_card(ph)
858 1.3.2.2 bouyer struct pcic_handle *ph;
859 1.1 haya {
860 1.3.2.2 bouyer if (ph->flags & PCIC_FLAG_CARDP) {
861 1.3.2.2 bouyer panic("pccbb_pcmcia_attach_card: already attached");
862 1.3.2.2 bouyer }
863 1.1 haya
864 1.3.2.2 bouyer /* call the MI attach function */
865 1.3.2.2 bouyer pcmcia_card_attach(ph->pcmcia);
866 1.1 haya
867 1.3.2.2 bouyer ph->flags |= PCIC_FLAG_CARDP;
868 1.1 haya }
869 1.1 haya
870 1.1 haya STATIC void
871 1.1 haya pccbb_pcmcia_detach_card(ph, flags)
872 1.3.2.2 bouyer struct pcic_handle *ph;
873 1.3.2.2 bouyer int flags;
874 1.1 haya {
875 1.3.2.2 bouyer if (!(ph->flags & PCIC_FLAG_CARDP)) {
876 1.3.2.2 bouyer panic("pccbb_pcmcia_detach_card: already detached");
877 1.3.2.2 bouyer }
878 1.1 haya
879 1.3.2.2 bouyer ph->flags &= ~PCIC_FLAG_CARDP;
880 1.1 haya
881 1.3.2.2 bouyer /* call the MI detach function */
882 1.3.2.2 bouyer pcmcia_card_detach(ph->pcmcia, flags);
883 1.1 haya }
884 1.1 haya #endif
885 1.1 haya
886 1.3.2.1 thorpej /*
887 1.3.2.1 thorpej * int pccbbintr(arg)
888 1.3.2.1 thorpej * void *arg;
889 1.3.2.1 thorpej * This routine handles the interrupt from Yenta PCI-CardBus bridge
890 1.3.2.1 thorpej * itself.
891 1.3.2.1 thorpej */
892 1.1 haya int
893 1.1 haya pccbbintr(arg)
894 1.3.2.2 bouyer void *arg;
895 1.1 haya {
896 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)arg;
897 1.3.2.2 bouyer u_int32_t sockevent, sockstate;
898 1.3.2.2 bouyer bus_space_tag_t memt = sc->sc_base_memt;
899 1.3.2.2 bouyer bus_space_handle_t memh = sc->sc_base_memh;
900 1.3.2.2 bouyer struct pcic_handle *ph = &sc->sc_pcmcia_h;
901 1.3.2.2 bouyer
902 1.3.2.2 bouyer sockevent = bus_space_read_4(memt, memh, CB_SOCKET_EVENT);
903 1.3.2.2 bouyer bus_space_write_4(memt, memh, CB_SOCKET_EVENT, sockevent);
904 1.3.2.2 bouyer Pcic_read(ph, PCIC_CSC);
905 1.3.2.2 bouyer
906 1.3.2.2 bouyer if (sockevent == 0) {
907 1.3.2.2 bouyer /* This intr is not for me: it may be for my child devices. */
908 1.3.2.2 bouyer if (sc->sc_pil_intr_enable) {
909 1.3.2.2 bouyer return pccbbintr_function(sc);
910 1.3.2.2 bouyer } else {
911 1.3.2.2 bouyer return 0;
912 1.3.2.2 bouyer }
913 1.3.2.2 bouyer }
914 1.1 haya
915 1.3.2.2 bouyer if (sockevent & CB_SOCKET_EVENT_CD) {
916 1.3.2.2 bouyer sockstate = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
917 1.3.2.2 bouyer if (CB_SOCKET_STAT_CD == (sockstate & CB_SOCKET_STAT_CD)) {
918 1.3.2.2 bouyer /* A card should be removed. */
919 1.3.2.2 bouyer if (sc->sc_flags & CBB_CARDEXIST) {
920 1.3.2.2 bouyer DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname,
921 1.3.2.2 bouyer sockevent));
922 1.3.2.2 bouyer DPRINTF((" card removed, 0x%08x\n", sockstate));
923 1.3.2.2 bouyer sc->sc_flags &= ~CBB_CARDEXIST;
924 1.3.2.2 bouyer if (sc->sc_csc->sc_status &
925 1.3.2.2 bouyer CARDSLOT_STATUS_CARD_16) {
926 1.1 haya #if 0
927 1.3.2.2 bouyer struct pcic_handle *ph =
928 1.3.2.2 bouyer &sc->sc_pcmcia_h;
929 1.1 haya
930 1.3.2.2 bouyer pcmcia_card_deactivate(ph->pcmcia);
931 1.3.2.2 bouyer pccbb_pcmcia_socket_disable(ph);
932 1.3.2.2 bouyer pccbb_pcmcia_detach_card(ph,
933 1.3.2.2 bouyer DETACH_FORCE);
934 1.3.2.2 bouyer #endif
935 1.3.2.2 bouyer cardslot_event_throw(sc->sc_csc,
936 1.3.2.2 bouyer CARDSLOT_EVENT_REMOVAL_16);
937 1.3.2.2 bouyer } else if (sc->sc_csc->sc_status &
938 1.3.2.2 bouyer CARDSLOT_STATUS_CARD_CB) {
939 1.3.2.2 bouyer /* Cardbus intr removed */
940 1.3.2.2 bouyer cardslot_event_throw(sc->sc_csc,
941 1.3.2.2 bouyer CARDSLOT_EVENT_REMOVAL_CB);
942 1.3.2.2 bouyer }
943 1.3.2.2 bouyer }
944 1.3.2.2 bouyer } else if (0x00 == (sockstate & CB_SOCKET_STAT_CD) &&
945 1.3.2.2 bouyer /*
946 1.3.2.2 bouyer * The pccbbintr may called from powerdown hook when
947 1.3.2.2 bouyer * the system resumed, to detect the card
948 1.3.2.2 bouyer * insertion/removal during suspension.
949 1.3.2.2 bouyer */
950 1.3.2.2 bouyer (sc->sc_flags & CBB_CARDEXIST) == 0) {
951 1.3.2.2 bouyer if (sc->sc_flags & CBB_INSERTING) {
952 1.3.2.2 bouyer callout_stop(&sc->sc_insert_ch);
953 1.3.2.2 bouyer }
954 1.3.2.2 bouyer callout_reset(&sc->sc_insert_ch, hz / 10,
955 1.3.2.2 bouyer pci113x_insert, sc);
956 1.3.2.2 bouyer sc->sc_flags |= CBB_INSERTING;
957 1.3.2.2 bouyer }
958 1.3.2.2 bouyer }
959 1.1 haya
960 1.3.2.2 bouyer return (1);
961 1.1 haya }
962 1.1 haya
963 1.3.2.2 bouyer /*
964 1.3.2.2 bouyer * static int pccbbintr_function(struct pccbb_softc *sc)
965 1.3.2.2 bouyer *
966 1.3.2.2 bouyer * This function calls each interrupt handler registered at the
967 1.3.2.2 bouyer * bridge. The interrupt handlers are called in registered order.
968 1.3.2.2 bouyer */
969 1.3.2.2 bouyer static int
970 1.3.2.2 bouyer pccbbintr_function(sc)
971 1.3.2.2 bouyer struct pccbb_softc *sc;
972 1.3.2.2 bouyer {
973 1.3.2.2 bouyer int retval = 0, val;
974 1.3.2.2 bouyer struct pccbb_intrhand_list *pil;
975 1.3.2.2 bouyer int s, splchanged;
976 1.3.2.2 bouyer
977 1.3.2.2 bouyer for (pil = sc->sc_pil; pil != NULL; pil = pil->pil_next) {
978 1.3.2.2 bouyer /*
979 1.3.2.2 bouyer * XXX priority change. gross. I use if-else
980 1.3.2.2 bouyer * sentense instead of switch-case sentense because of
981 1.3.2.2 bouyer * avoiding duplicate case value error. More than one
982 1.3.2.2 bouyer * IPL_XXX use same value. It depends on
983 1.3.2.2 bouyer * implimentation.
984 1.3.2.2 bouyer */
985 1.3.2.2 bouyer splchanged = 1;
986 1.3.2.2 bouyer if (pil->pil_level == IPL_SERIAL) {
987 1.3.2.2 bouyer s = splserial();
988 1.3.2.2 bouyer } else if (pil->pil_level == IPL_HIGH) {
989 1.3.2.2 bouyer s = splhigh();
990 1.3.2.2 bouyer } else if (pil->pil_level == IPL_CLOCK) {
991 1.3.2.2 bouyer s = splclock();
992 1.3.2.2 bouyer } else if (pil->pil_level == IPL_AUDIO) {
993 1.3.2.2 bouyer s = splaudio();
994 1.3.2.2 bouyer } else if (pil->pil_level == IPL_IMP) {
995 1.3.2.2 bouyer s = splimp();
996 1.3.2.2 bouyer } else if (pil->pil_level == IPL_TTY) {
997 1.3.2.2 bouyer s = spltty();
998 1.3.2.2 bouyer } else if (pil->pil_level == IPL_SOFTSERIAL) {
999 1.3.2.2 bouyer s = splsoftserial();
1000 1.3.2.2 bouyer } else if (pil->pil_level == IPL_NET) {
1001 1.3.2.2 bouyer s = splnet();
1002 1.3.2.2 bouyer } else {
1003 1.3.2.2 bouyer splchanged = 0;
1004 1.3.2.2 bouyer /* XXX: ih lower than IPL_BIO runs w/ IPL_BIO. */
1005 1.3.2.2 bouyer }
1006 1.3.2.2 bouyer
1007 1.3.2.2 bouyer val = (*pil->pil_func)(pil->pil_arg);
1008 1.3.2.2 bouyer
1009 1.3.2.2 bouyer if (splchanged != 0) {
1010 1.3.2.2 bouyer splx(s);
1011 1.3.2.2 bouyer }
1012 1.3.2.2 bouyer
1013 1.3.2.2 bouyer retval = retval == 1 ? 1 :
1014 1.3.2.2 bouyer retval == 0 ? val : val != 0 ? val : retval;
1015 1.3.2.2 bouyer }
1016 1.1 haya
1017 1.3.2.2 bouyer return retval;
1018 1.3.2.2 bouyer }
1019 1.1 haya
1020 1.1 haya static void
1021 1.1 haya pci113x_insert(arg)
1022 1.3.2.2 bouyer void *arg;
1023 1.1 haya {
1024 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)arg;
1025 1.3.2.2 bouyer u_int32_t sockevent, sockstate;
1026 1.1 haya
1027 1.3.2.2 bouyer sockevent = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
1028 1.3.2.2 bouyer CB_SOCKET_EVENT);
1029 1.3.2.2 bouyer sockstate = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
1030 1.3.2.2 bouyer CB_SOCKET_STAT);
1031 1.3.2.2 bouyer
1032 1.3.2.2 bouyer if (0 == (sockstate & CB_SOCKET_STAT_CD)) { /* card exist */
1033 1.3.2.2 bouyer DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname, sockevent));
1034 1.3.2.2 bouyer DPRINTF((" card inserted, 0x%08x\n", sockstate));
1035 1.3.2.2 bouyer sc->sc_flags |= CBB_CARDEXIST;
1036 1.3.2.2 bouyer /* call pccard interrupt handler here */
1037 1.3.2.2 bouyer if (sockstate & CB_SOCKET_STAT_16BIT) {
1038 1.3.2.2 bouyer /* 16-bit card found */
1039 1.1 haya /* pccbb_pcmcia_attach_card(&sc->sc_pcmcia_h); */
1040 1.3.2.2 bouyer cardslot_event_throw(sc->sc_csc,
1041 1.3.2.2 bouyer CARDSLOT_EVENT_INSERTION_16);
1042 1.3.2.2 bouyer } else if (sockstate & CB_SOCKET_STAT_CB) {
1043 1.3.2.2 bouyer /* cardbus card found */
1044 1.1 haya /* cardbus_attach_card(sc->sc_csc); */
1045 1.3.2.2 bouyer cardslot_event_throw(sc->sc_csc,
1046 1.3.2.2 bouyer CARDSLOT_EVENT_INSERTION_CB);
1047 1.3.2.2 bouyer } else {
1048 1.3.2.2 bouyer /* who are you? */
1049 1.3.2.2 bouyer }
1050 1.3.2.2 bouyer } else {
1051 1.3.2.2 bouyer callout_reset(&sc->sc_insert_ch, hz / 10,
1052 1.3.2.2 bouyer pci113x_insert, sc);
1053 1.3.2.2 bouyer }
1054 1.1 haya }
1055 1.1 haya
1056 1.1 haya #define PCCBB_PCMCIA_OFFSET 0x800
1057 1.1 haya static u_int8_t
1058 1.1 haya pccbb_pcmcia_read(ph, reg)
1059 1.3.2.2 bouyer struct pcic_handle *ph;
1060 1.3.2.2 bouyer int reg;
1061 1.1 haya {
1062 1.3.2.2 bouyer return bus_space_read_1(ph->ph_bus_t, ph->ph_bus_h,
1063 1.3.2.2 bouyer PCCBB_PCMCIA_OFFSET + reg);
1064 1.1 haya }
1065 1.1 haya
1066 1.1 haya static void
1067 1.1 haya pccbb_pcmcia_write(ph, reg, val)
1068 1.3.2.2 bouyer struct pcic_handle *ph;
1069 1.3.2.2 bouyer int reg;
1070 1.3.2.2 bouyer u_int8_t val;
1071 1.1 haya {
1072 1.3.2.2 bouyer bus_space_write_1(ph->ph_bus_t, ph->ph_bus_h, PCCBB_PCMCIA_OFFSET + reg,
1073 1.3.2.2 bouyer val);
1074 1.1 haya }
1075 1.1 haya
1076 1.3.2.1 thorpej /*
1077 1.3.2.1 thorpej * STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int)
1078 1.3.2.1 thorpej */
1079 1.1 haya STATIC int
1080 1.1 haya pccbb_ctrl(ct, command)
1081 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1082 1.3.2.2 bouyer int command;
1083 1.1 haya {
1084 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1085 1.1 haya
1086 1.3.2.2 bouyer switch (command) {
1087 1.3.2.2 bouyer case CARDBUS_CD:
1088 1.3.2.2 bouyer if (2 == pccbb_detect_card(sc)) {
1089 1.3.2.2 bouyer int retval = 0;
1090 1.3.2.2 bouyer int status = cb_detect_voltage(sc);
1091 1.3.2.2 bouyer if (PCCARD_VCC_5V & status) {
1092 1.3.2.2 bouyer retval |= CARDBUS_5V_CARD;
1093 1.3.2.2 bouyer }
1094 1.3.2.2 bouyer if (PCCARD_VCC_3V & status) {
1095 1.3.2.2 bouyer retval |= CARDBUS_3V_CARD;
1096 1.3.2.2 bouyer }
1097 1.3.2.2 bouyer if (PCCARD_VCC_XV & status) {
1098 1.3.2.2 bouyer retval |= CARDBUS_XV_CARD;
1099 1.3.2.2 bouyer }
1100 1.3.2.2 bouyer if (PCCARD_VCC_YV & status) {
1101 1.3.2.2 bouyer retval |= CARDBUS_YV_CARD;
1102 1.3.2.2 bouyer }
1103 1.3.2.2 bouyer return retval;
1104 1.3.2.2 bouyer } else {
1105 1.3.2.2 bouyer return 0;
1106 1.3.2.2 bouyer }
1107 1.3.2.2 bouyer break;
1108 1.3.2.2 bouyer case CARDBUS_RESET:
1109 1.3.2.2 bouyer return cb_reset(sc);
1110 1.3.2.2 bouyer break;
1111 1.3.2.2 bouyer case CARDBUS_IO_ENABLE: /* fallthrough */
1112 1.3.2.2 bouyer case CARDBUS_IO_DISABLE: /* fallthrough */
1113 1.3.2.2 bouyer case CARDBUS_MEM_ENABLE: /* fallthrough */
1114 1.3.2.2 bouyer case CARDBUS_MEM_DISABLE: /* fallthrough */
1115 1.3.2.2 bouyer case CARDBUS_BM_ENABLE: /* fallthrough */
1116 1.3.2.2 bouyer case CARDBUS_BM_DISABLE: /* fallthrough */
1117 1.3.2.2 bouyer return pccbb_cardenable(sc, command);
1118 1.3.2.2 bouyer break;
1119 1.3.2.2 bouyer }
1120 1.1 haya
1121 1.3.2.2 bouyer return 0;
1122 1.1 haya }
1123 1.1 haya
1124 1.3.2.1 thorpej /*
1125 1.3.2.1 thorpej * STATIC int pccbb_power(cardbus_chipset_tag_t, int)
1126 1.3.2.1 thorpej * This function returns true when it succeeds and returns false when
1127 1.3.2.1 thorpej * it fails.
1128 1.3.2.1 thorpej */
1129 1.1 haya STATIC int
1130 1.1 haya pccbb_power(ct, command)
1131 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1132 1.3.2.2 bouyer int command;
1133 1.1 haya {
1134 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1135 1.1 haya
1136 1.3.2.2 bouyer u_int32_t status, sock_ctrl;
1137 1.3.2.2 bouyer bus_space_tag_t memt = sc->sc_base_memt;
1138 1.3.2.2 bouyer bus_space_handle_t memh = sc->sc_base_memh;
1139 1.3.2.2 bouyer
1140 1.3.2.2 bouyer DPRINTF(("pccbb_power: %s and %s [%x]\n",
1141 1.3.2.2 bouyer (command & CARDBUS_VCCMASK) == CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" :
1142 1.3.2.2 bouyer (command & CARDBUS_VCCMASK) == CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" :
1143 1.3.2.2 bouyer (command & CARDBUS_VCCMASK) == CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" :
1144 1.3.2.2 bouyer (command & CARDBUS_VCCMASK) == CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" :
1145 1.3.2.2 bouyer (command & CARDBUS_VCCMASK) == CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" :
1146 1.3.2.2 bouyer (command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" :
1147 1.3.2.2 bouyer "UNKNOWN",
1148 1.3.2.2 bouyer (command & CARDBUS_VPPMASK) == CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" :
1149 1.3.2.2 bouyer (command & CARDBUS_VPPMASK) == CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" :
1150 1.3.2.2 bouyer (command & CARDBUS_VPPMASK) == CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" :
1151 1.3.2.2 bouyer (command & CARDBUS_VPPMASK) == CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" :
1152 1.3.2.2 bouyer "UNKNOWN", command));
1153 1.3.2.2 bouyer
1154 1.3.2.2 bouyer status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
1155 1.3.2.2 bouyer sock_ctrl = bus_space_read_4(memt, memh, CB_SOCKET_CTRL);
1156 1.3.2.2 bouyer
1157 1.3.2.2 bouyer switch (command & CARDBUS_VCCMASK) {
1158 1.3.2.2 bouyer case CARDBUS_VCC_UC:
1159 1.3.2.2 bouyer break;
1160 1.3.2.2 bouyer case CARDBUS_VCC_5V:
1161 1.3.2.2 bouyer if (CB_SOCKET_STAT_5VCARD & status) { /* check 5 V card */
1162 1.3.2.2 bouyer sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
1163 1.3.2.2 bouyer sock_ctrl |= CB_SOCKET_CTRL_VCC_5V;
1164 1.3.2.2 bouyer } else {
1165 1.3.2.2 bouyer printf("%s: BAD voltage request: no 5 V card\n",
1166 1.3.2.2 bouyer sc->sc_dev.dv_xname);
1167 1.3.2.2 bouyer }
1168 1.3.2.2 bouyer break;
1169 1.3.2.2 bouyer case CARDBUS_VCC_3V:
1170 1.3.2.2 bouyer if (CB_SOCKET_STAT_3VCARD & status) {
1171 1.3.2.2 bouyer sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
1172 1.3.2.2 bouyer sock_ctrl |= CB_SOCKET_CTRL_VCC_3V;
1173 1.3.2.2 bouyer } else {
1174 1.3.2.2 bouyer printf("%s: BAD voltage request: no 3.3 V card\n",
1175 1.3.2.2 bouyer sc->sc_dev.dv_xname);
1176 1.3.2.2 bouyer }
1177 1.3.2.2 bouyer break;
1178 1.3.2.2 bouyer case CARDBUS_VCC_0V:
1179 1.3.2.2 bouyer sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
1180 1.3.2.2 bouyer break;
1181 1.3.2.2 bouyer default:
1182 1.3.2.2 bouyer return 0; /* power NEVER changed */
1183 1.3.2.2 bouyer break;
1184 1.3.2.2 bouyer }
1185 1.1 haya
1186 1.3.2.2 bouyer switch (command & CARDBUS_VPPMASK) {
1187 1.3.2.2 bouyer case CARDBUS_VPP_UC:
1188 1.3.2.2 bouyer break;
1189 1.3.2.2 bouyer case CARDBUS_VPP_0V:
1190 1.3.2.2 bouyer sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
1191 1.3.2.2 bouyer break;
1192 1.3.2.2 bouyer case CARDBUS_VPP_VCC:
1193 1.3.2.2 bouyer sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
1194 1.3.2.2 bouyer sock_ctrl |= ((sock_ctrl >> 4) & 0x07);
1195 1.3.2.2 bouyer break;
1196 1.3.2.2 bouyer case CARDBUS_VPP_12V:
1197 1.3.2.2 bouyer sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
1198 1.3.2.2 bouyer sock_ctrl |= CB_SOCKET_CTRL_VPP_12V;
1199 1.3.2.2 bouyer break;
1200 1.3.2.2 bouyer }
1201 1.1 haya
1202 1.1 haya #if 0
1203 1.3.2.2 bouyer DPRINTF(("sock_ctrl: %x\n", sock_ctrl));
1204 1.1 haya #endif
1205 1.3.2.2 bouyer bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
1206 1.3.2.2 bouyer status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
1207 1.1 haya
1208 1.3.2.2 bouyer delay(20 * 1000); /* wait 20 ms: Vcc setup time */
1209 1.3.2.2 bouyer /*
1210 1.3.2.2 bouyer * XXX delay 200 ms: though the standard defines that the Vcc set-up
1211 1.3.2.2 bouyer * time is 20 ms, some PC-Card bridge requires longer duration.
1212 1.3.2.2 bouyer */
1213 1.3.2.2 bouyer delay(200 * 1000);
1214 1.3.2.2 bouyer
1215 1.3.2.2 bouyer if (status & CB_SOCKET_STAT_BADVCC) { /* bad Vcc request */
1216 1.3.2.2 bouyer printf
1217 1.3.2.2 bouyer ("%s: bad Vcc request. sock_ctrl 0x%x, sock_status 0x%x\n",
1218 1.3.2.2 bouyer sc->sc_dev.dv_xname, sock_ctrl, status);
1219 1.3.2.2 bouyer DPRINTF(("pccbb_power: %s and %s [%x]\n",
1220 1.3.2.2 bouyer (command & CARDBUS_VCCMASK) ==
1221 1.3.2.2 bouyer CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" : (command &
1222 1.3.2.2 bouyer CARDBUS_VCCMASK) ==
1223 1.3.2.2 bouyer CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" : (command &
1224 1.3.2.2 bouyer CARDBUS_VCCMASK) ==
1225 1.3.2.2 bouyer CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" : (command &
1226 1.3.2.2 bouyer CARDBUS_VCCMASK) ==
1227 1.3.2.2 bouyer CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" : (command &
1228 1.3.2.2 bouyer CARDBUS_VCCMASK) ==
1229 1.3.2.2 bouyer CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" : (command &
1230 1.3.2.2 bouyer CARDBUS_VCCMASK) ==
1231 1.3.2.2 bouyer CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" : "UNKNOWN",
1232 1.3.2.2 bouyer (command & CARDBUS_VPPMASK) ==
1233 1.3.2.2 bouyer CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" : (command &
1234 1.3.2.2 bouyer CARDBUS_VPPMASK) ==
1235 1.3.2.2 bouyer CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" : (command &
1236 1.3.2.2 bouyer CARDBUS_VPPMASK) ==
1237 1.3.2.2 bouyer CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" : (command &
1238 1.3.2.2 bouyer CARDBUS_VPPMASK) ==
1239 1.3.2.2 bouyer CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" : "UNKNOWN", command));
1240 1.1 haya #if 0
1241 1.3.2.2 bouyer if (command == (CARDBUS_VCC_0V | CARDBUS_VPP_0V)) {
1242 1.3.2.2 bouyer u_int32_t force =
1243 1.3.2.2 bouyer bus_space_read_4(memt, memh, CB_SOCKET_FORCE);
1244 1.3.2.2 bouyer /* Reset Bad Vcc request */
1245 1.3.2.2 bouyer force &= ~CB_SOCKET_FORCE_BADVCC;
1246 1.3.2.2 bouyer bus_space_write_4(memt, memh, CB_SOCKET_FORCE, force);
1247 1.3.2.2 bouyer printf("new status 0x%x\n", bus_space_read_4(memt, memh,
1248 1.3.2.2 bouyer CB_SOCKET_STAT));
1249 1.3.2.2 bouyer return 1;
1250 1.3.2.2 bouyer }
1251 1.1 haya #endif
1252 1.3.2.2 bouyer return 0;
1253 1.3.2.2 bouyer }
1254 1.3.2.2 bouyer return 1; /* power changed correctly */
1255 1.1 haya }
1256 1.1 haya
1257 1.1 haya #if defined CB_PCMCIA_POLL
1258 1.1 haya struct cb_poll_str {
1259 1.3.2.2 bouyer void *arg;
1260 1.3.2.2 bouyer int (*func) __P((void *));
1261 1.3.2.2 bouyer int level;
1262 1.3.2.2 bouyer pccard_chipset_tag_t ct;
1263 1.3.2.2 bouyer int count;
1264 1.3.2.2 bouyer struct callout poll_ch;
1265 1.1 haya };
1266 1.1 haya
1267 1.1 haya static struct cb_poll_str cb_poll[10];
1268 1.1 haya static int cb_poll_n = 0;
1269 1.1 haya
1270 1.1 haya static void cb_pcmcia_poll __P((void *arg));
1271 1.1 haya
1272 1.1 haya static void
1273 1.1 haya cb_pcmcia_poll(arg)
1274 1.3.2.2 bouyer void *arg;
1275 1.1 haya {
1276 1.3.2.2 bouyer struct cb_poll_str *poll = arg;
1277 1.3.2.2 bouyer struct cbb_pcmcia_softc *psc = (void *)poll->ct->v;
1278 1.3.2.2 bouyer struct pccbb_softc *sc = psc->cpc_parent;
1279 1.3.2.2 bouyer int s;
1280 1.3.2.2 bouyer u_int32_t spsr; /* socket present-state reg */
1281 1.3.2.2 bouyer
1282 1.3.2.2 bouyer callout_reset(&poll->poll_ch, hz / 10, cb_pcmcia_poll, poll);
1283 1.3.2.2 bouyer switch (poll->level) {
1284 1.3.2.2 bouyer case IPL_NET:
1285 1.3.2.2 bouyer s = splnet();
1286 1.3.2.2 bouyer break;
1287 1.3.2.2 bouyer case IPL_BIO:
1288 1.3.2.2 bouyer s = splbio();
1289 1.3.2.2 bouyer break;
1290 1.3.2.2 bouyer case IPL_TTY: /* fallthrough */
1291 1.3.2.2 bouyer default:
1292 1.3.2.2 bouyer s = spltty();
1293 1.3.2.2 bouyer break;
1294 1.3.2.2 bouyer }
1295 1.3.2.2 bouyer
1296 1.3.2.2 bouyer spsr =
1297 1.3.2.2 bouyer bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
1298 1.3.2.2 bouyer CB_SOCKET_STAT);
1299 1.1 haya
1300 1.1 haya #if defined CB_PCMCIA_POLL_ONLY && defined LEVEL2
1301 1.3.2.2 bouyer if (!(spsr & 0x40)) { /* CINT low */
1302 1.1 haya #else
1303 1.3.2.2 bouyer if (1) {
1304 1.1 haya #endif
1305 1.3.2.2 bouyer if ((*poll->func) (poll->arg) == 1) {
1306 1.3.2.2 bouyer ++poll->count;
1307 1.3.2.2 bouyer printf("intr: reported from poller, 0x%x\n", spsr);
1308 1.1 haya #if defined LEVEL2
1309 1.3.2.2 bouyer } else {
1310 1.3.2.2 bouyer printf("intr: miss! 0x%x\n", spsr);
1311 1.1 haya #endif
1312 1.3.2.2 bouyer }
1313 1.3.2.2 bouyer }
1314 1.3.2.2 bouyer splx(s);
1315 1.1 haya }
1316 1.1 haya #endif /* defined CB_PCMCIA_POLL */
1317 1.1 haya
1318 1.3.2.1 thorpej /*
1319 1.3.2.1 thorpej * static int pccbb_detect_card(struct pccbb_softc *sc)
1320 1.3.2.1 thorpej * return value: 0 if no card exists.
1321 1.3.2.1 thorpej * 1 if 16-bit card exists.
1322 1.3.2.1 thorpej * 2 if cardbus card exists.
1323 1.3.2.1 thorpej */
1324 1.1 haya static int
1325 1.1 haya pccbb_detect_card(sc)
1326 1.3.2.2 bouyer struct pccbb_softc *sc;
1327 1.1 haya {
1328 1.3.2.2 bouyer bus_space_handle_t base_memh = sc->sc_base_memh;
1329 1.3.2.2 bouyer bus_space_tag_t base_memt = sc->sc_base_memt;
1330 1.3.2.2 bouyer u_int32_t sockstat =
1331 1.3.2.2 bouyer bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
1332 1.3.2.2 bouyer int retval = 0;
1333 1.3.2.2 bouyer
1334 1.3.2.2 bouyer /* CD1 and CD2 asserted */
1335 1.3.2.2 bouyer if (0x00 == (sockstat & CB_SOCKET_STAT_CD)) {
1336 1.3.2.2 bouyer /* card must be present */
1337 1.3.2.2 bouyer if (!(CB_SOCKET_STAT_NOTCARD & sockstat)) {
1338 1.3.2.2 bouyer /* NOTACARD DEASSERTED */
1339 1.3.2.2 bouyer if (CB_SOCKET_STAT_CB & sockstat) {
1340 1.3.2.2 bouyer /* CardBus mode */
1341 1.3.2.2 bouyer retval = 2;
1342 1.3.2.2 bouyer } else if (CB_SOCKET_STAT_16BIT & sockstat) {
1343 1.3.2.2 bouyer /* 16-bit mode */
1344 1.3.2.2 bouyer retval = 1;
1345 1.3.2.2 bouyer }
1346 1.3.2.2 bouyer }
1347 1.3.2.2 bouyer }
1348 1.3.2.2 bouyer return retval;
1349 1.1 haya }
1350 1.1 haya
1351 1.3.2.1 thorpej /*
1352 1.3.2.1 thorpej * STATIC int cb_reset(struct pccbb_softc *sc)
1353 1.3.2.1 thorpej * This function resets CardBus card.
1354 1.3.2.1 thorpej */
1355 1.1 haya STATIC int
1356 1.1 haya cb_reset(sc)
1357 1.3.2.2 bouyer struct pccbb_softc *sc;
1358 1.1 haya {
1359 1.3.2.2 bouyer /*
1360 1.3.2.2 bouyer * Reset Assert at least 20 ms
1361 1.3.2.2 bouyer * Some machines request longer duration.
1362 1.3.2.2 bouyer */
1363 1.3.2.2 bouyer int reset_duration =
1364 1.3.2.2 bouyer (sc->sc_chipset == CB_RX5C47X ? 400 * 1000 : 40 * 1000);
1365 1.3.2.2 bouyer u_int32_t bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
1366 1.3.2.2 bouyer
1367 1.3.2.2 bouyer /* Reset bit Assert (bit 6 at 0x3E) */
1368 1.3.2.2 bouyer bcr |= CB_BCR_RESET_ENABLE;
1369 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
1370 1.3.2.2 bouyer delay(reset_duration);
1371 1.3.2.2 bouyer
1372 1.3.2.2 bouyer if (CBB_CARDEXIST & sc->sc_flags) { /* A card exists. Reset it! */
1373 1.3.2.2 bouyer /* Reset bit Deassert (bit 6 at 0x3E) */
1374 1.3.2.2 bouyer bcr &= ~CB_BCR_RESET_ENABLE;
1375 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
1376 1.3.2.2 bouyer delay(reset_duration);
1377 1.3.2.2 bouyer }
1378 1.3.2.2 bouyer /* No card found on the slot. Keep Reset. */
1379 1.3.2.2 bouyer return 1;
1380 1.1 haya }
1381 1.1 haya
1382 1.3.2.1 thorpej /*
1383 1.3.2.1 thorpej * STATIC int cb_detect_voltage(struct pccbb_softc *sc)
1384 1.3.2.1 thorpej * This function detect card Voltage.
1385 1.3.2.1 thorpej */
1386 1.1 haya STATIC int
1387 1.1 haya cb_detect_voltage(sc)
1388 1.3.2.2 bouyer struct pccbb_softc *sc;
1389 1.1 haya {
1390 1.3.2.2 bouyer u_int32_t psr; /* socket present-state reg */
1391 1.3.2.2 bouyer bus_space_tag_t iot = sc->sc_base_memt;
1392 1.3.2.2 bouyer bus_space_handle_t ioh = sc->sc_base_memh;
1393 1.3.2.2 bouyer int vol = PCCARD_VCC_UKN; /* set 0 */
1394 1.1 haya
1395 1.3.2.2 bouyer psr = bus_space_read_4(iot, ioh, CB_SOCKET_STAT);
1396 1.1 haya
1397 1.3.2.2 bouyer if (0x400u & psr) {
1398 1.3.2.2 bouyer vol |= PCCARD_VCC_5V;
1399 1.3.2.2 bouyer }
1400 1.3.2.2 bouyer if (0x800u & psr) {
1401 1.3.2.2 bouyer vol |= PCCARD_VCC_3V;
1402 1.3.2.2 bouyer }
1403 1.1 haya
1404 1.3.2.2 bouyer return vol;
1405 1.3.2.2 bouyer }
1406 1.1 haya
1407 1.1 haya STATIC int
1408 1.1 haya cbbprint(aux, pcic)
1409 1.3.2.2 bouyer void *aux;
1410 1.3.2.2 bouyer const char *pcic;
1411 1.1 haya {
1412 1.1 haya /*
1413 1.1 haya struct cbslot_attach_args *cba = aux;
1414 1.1 haya
1415 1.1 haya if (cba->cba_slot >= 0) {
1416 1.1 haya printf(" slot %d", cba->cba_slot);
1417 1.1 haya }
1418 1.1 haya */
1419 1.3.2.2 bouyer return UNCONF;
1420 1.1 haya }
1421 1.1 haya
1422 1.3.2.1 thorpej /*
1423 1.3.2.1 thorpej * STATIC int pccbb_cardenable(struct pccbb_softc *sc, int function)
1424 1.3.2.1 thorpej * This function enables and disables the card
1425 1.3.2.1 thorpej */
1426 1.1 haya STATIC int
1427 1.1 haya pccbb_cardenable(sc, function)
1428 1.3.2.2 bouyer struct pccbb_softc *sc;
1429 1.3.2.2 bouyer int function;
1430 1.1 haya {
1431 1.3.2.2 bouyer u_int32_t command =
1432 1.3.2.2 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
1433 1.1 haya
1434 1.3.2.2 bouyer DPRINTF(("pccbb_cardenable:"));
1435 1.3.2.2 bouyer switch (function) {
1436 1.3.2.2 bouyer case CARDBUS_IO_ENABLE:
1437 1.3.2.2 bouyer command |= PCI_COMMAND_IO_ENABLE;
1438 1.3.2.2 bouyer break;
1439 1.3.2.2 bouyer case CARDBUS_IO_DISABLE:
1440 1.3.2.2 bouyer command &= ~PCI_COMMAND_IO_ENABLE;
1441 1.3.2.2 bouyer break;
1442 1.3.2.2 bouyer case CARDBUS_MEM_ENABLE:
1443 1.3.2.2 bouyer command |= PCI_COMMAND_MEM_ENABLE;
1444 1.3.2.2 bouyer break;
1445 1.3.2.2 bouyer case CARDBUS_MEM_DISABLE:
1446 1.3.2.2 bouyer command &= ~PCI_COMMAND_MEM_ENABLE;
1447 1.3.2.2 bouyer break;
1448 1.3.2.2 bouyer case CARDBUS_BM_ENABLE:
1449 1.3.2.2 bouyer command |= PCI_COMMAND_MASTER_ENABLE;
1450 1.3.2.2 bouyer break;
1451 1.3.2.2 bouyer case CARDBUS_BM_DISABLE:
1452 1.3.2.2 bouyer command &= ~PCI_COMMAND_MASTER_ENABLE;
1453 1.3.2.2 bouyer break;
1454 1.3.2.2 bouyer default:
1455 1.3.2.2 bouyer return 0;
1456 1.3.2.2 bouyer }
1457 1.1 haya
1458 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
1459 1.3.2.2 bouyer DPRINTF((" command reg 0x%x\n", command));
1460 1.3.2.2 bouyer return 1;
1461 1.1 haya }
1462 1.1 haya
1463 1.1 haya #if !rbus
1464 1.3.2.1 thorpej /*
1465 1.3.2.1 thorpej * int pccbb_io_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
1466 1.3.2.1 thorpej */
1467 1.1 haya static int
1468 1.1 haya pccbb_io_open(ct, win, start, end)
1469 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1470 1.3.2.2 bouyer int win;
1471 1.3.2.2 bouyer u_int32_t start, end;
1472 1.3.2.2 bouyer {
1473 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1474 1.3.2.2 bouyer int basereg;
1475 1.3.2.2 bouyer int limitreg;
1476 1.1 haya
1477 1.3.2.2 bouyer if ((win < 0) || (win > 2)) {
1478 1.1 haya #if defined DIAGNOSTIC
1479 1.3.2.2 bouyer printf("cardbus_io_open: window out of range %d\n", win);
1480 1.1 haya #endif
1481 1.3.2.2 bouyer return 0;
1482 1.3.2.2 bouyer }
1483 1.1 haya
1484 1.3.2.2 bouyer basereg = win * 8 + 0x2c;
1485 1.3.2.2 bouyer limitreg = win * 8 + 0x30;
1486 1.1 haya
1487 1.3.2.2 bouyer DPRINTF(("pccbb_io_open: 0x%x[0x%x] - 0x%x[0x%x]\n",
1488 1.3.2.2 bouyer start, basereg, end, limitreg));
1489 1.1 haya
1490 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
1491 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
1492 1.3.2.2 bouyer return 1;
1493 1.1 haya }
1494 1.3.2.2 bouyer
1495 1.3.2.1 thorpej /*
1496 1.3.2.1 thorpej * int pccbb_io_close(cardbus_chipset_tag_t, int)
1497 1.3.2.1 thorpej */
1498 1.1 haya static int
1499 1.1 haya pccbb_io_close(ct, win)
1500 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1501 1.3.2.2 bouyer int win;
1502 1.1 haya {
1503 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1504 1.3.2.2 bouyer int basereg;
1505 1.3.2.2 bouyer int limitreg;
1506 1.1 haya
1507 1.3.2.2 bouyer if ((win < 0) || (win > 2)) {
1508 1.1 haya #if defined DIAGNOSTIC
1509 1.3.2.2 bouyer printf("cardbus_io_close: window out of range %d\n", win);
1510 1.1 haya #endif
1511 1.3.2.2 bouyer return 0;
1512 1.3.2.2 bouyer }
1513 1.1 haya
1514 1.3.2.2 bouyer basereg = win * 8 + 0x2c;
1515 1.3.2.2 bouyer limitreg = win * 8 + 0x30;
1516 1.1 haya
1517 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
1518 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
1519 1.3.2.2 bouyer return 1;
1520 1.1 haya }
1521 1.1 haya
1522 1.3.2.1 thorpej /*
1523 1.3.2.1 thorpej * int pccbb_mem_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
1524 1.3.2.1 thorpej */
1525 1.1 haya static int
1526 1.1 haya pccbb_mem_open(ct, win, start, end)
1527 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1528 1.3.2.2 bouyer int win;
1529 1.3.2.2 bouyer u_int32_t start, end;
1530 1.3.2.2 bouyer {
1531 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1532 1.3.2.2 bouyer int basereg;
1533 1.3.2.2 bouyer int limitreg;
1534 1.1 haya
1535 1.3.2.2 bouyer if ((win < 0) || (win > 2)) {
1536 1.1 haya #if defined DIAGNOSTIC
1537 1.3.2.2 bouyer printf("cardbus_mem_open: window out of range %d\n", win);
1538 1.1 haya #endif
1539 1.3.2.2 bouyer return 0;
1540 1.3.2.2 bouyer }
1541 1.1 haya
1542 1.3.2.2 bouyer basereg = win * 8 + 0x1c;
1543 1.3.2.2 bouyer limitreg = win * 8 + 0x20;
1544 1.1 haya
1545 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
1546 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
1547 1.3.2.2 bouyer return 1;
1548 1.1 haya }
1549 1.1 haya
1550 1.3.2.1 thorpej /*
1551 1.3.2.1 thorpej * int pccbb_mem_close(cardbus_chipset_tag_t, int)
1552 1.3.2.1 thorpej */
1553 1.1 haya static int
1554 1.1 haya pccbb_mem_close(ct, win)
1555 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1556 1.3.2.2 bouyer int win;
1557 1.1 haya {
1558 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1559 1.3.2.2 bouyer int basereg;
1560 1.3.2.2 bouyer int limitreg;
1561 1.1 haya
1562 1.3.2.2 bouyer if ((win < 0) || (win > 2)) {
1563 1.1 haya #if defined DIAGNOSTIC
1564 1.3.2.2 bouyer printf("cardbus_mem_close: window out of range %d\n", win);
1565 1.1 haya #endif
1566 1.3.2.2 bouyer return 0;
1567 1.3.2.2 bouyer }
1568 1.1 haya
1569 1.3.2.2 bouyer basereg = win * 8 + 0x1c;
1570 1.3.2.2 bouyer limitreg = win * 8 + 0x20;
1571 1.1 haya
1572 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
1573 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
1574 1.3.2.2 bouyer return 1;
1575 1.1 haya }
1576 1.1 haya #endif
1577 1.1 haya
1578 1.3.2.2 bouyer /*
1579 1.3.2.2 bouyer * static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t ct,
1580 1.3.2.2 bouyer * int irq,
1581 1.3.2.2 bouyer * int level,
1582 1.3.2.2 bouyer * int (* func) __P((void *)),
1583 1.3.2.2 bouyer * void *arg)
1584 1.3.2.2 bouyer *
1585 1.3.2.2 bouyer * This function registers an interrupt handler at the bridge, in
1586 1.3.2.2 bouyer * order not to call the interrupt handlers of child devices when
1587 1.3.2.2 bouyer * a card-deletion interrupt occurs.
1588 1.3.2.2 bouyer *
1589 1.3.2.2 bouyer * The arguments irq and level are not used.
1590 1.3.2.2 bouyer */
1591 1.3.2.2 bouyer static void *
1592 1.3.2.2 bouyer pccbb_cb_intr_establish(ct, irq, level, func, arg)
1593 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1594 1.3.2.2 bouyer int irq, level;
1595 1.3.2.2 bouyer int (*func) __P((void *));
1596 1.3.2.2 bouyer void *arg;
1597 1.3.2.2 bouyer {
1598 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1599 1.1 haya
1600 1.3.2.2 bouyer return pccbb_intr_establish(sc, irq, level, func, arg);
1601 1.3.2.2 bouyer }
1602 1.1 haya
1603 1.1 haya
1604 1.3.2.2 bouyer /*
1605 1.3.2.2 bouyer * static void *pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct,
1606 1.3.2.2 bouyer * void *ih)
1607 1.3.2.2 bouyer *
1608 1.3.2.2 bouyer * This function removes an interrupt handler pointed by ih.
1609 1.3.2.2 bouyer */
1610 1.3.2.2 bouyer static void
1611 1.3.2.2 bouyer pccbb_cb_intr_disestablish(ct, ih)
1612 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
1613 1.3.2.2 bouyer void *ih;
1614 1.3.2.2 bouyer {
1615 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1616 1.3.2.2 bouyer
1617 1.3.2.2 bouyer pccbb_intr_disestablish(sc, ih);
1618 1.1 haya }
1619 1.1 haya
1620 1.1 haya
1621 1.3.2.2 bouyer /*
1622 1.3.2.2 bouyer * static void *pccbb_intr_establish(struct pccbb_softc *sc,
1623 1.3.2.2 bouyer * int irq,
1624 1.3.2.2 bouyer * int level,
1625 1.3.2.2 bouyer * int (* func) __P((void *)),
1626 1.3.2.2 bouyer * void *arg)
1627 1.3.2.2 bouyer *
1628 1.3.2.2 bouyer * This function registers an interrupt handler at the bridge, in
1629 1.3.2.2 bouyer * order not to call the interrupt handlers of child devices when
1630 1.3.2.2 bouyer * a card-deletion interrupt occurs.
1631 1.3.2.2 bouyer *
1632 1.3.2.2 bouyer * The arguments irq is not used because pccbb selects intr vector.
1633 1.3.2.2 bouyer */
1634 1.3.2.2 bouyer static void *
1635 1.3.2.2 bouyer pccbb_intr_establish(sc, irq, level, func, arg)
1636 1.3.2.2 bouyer struct pccbb_softc *sc;
1637 1.3.2.2 bouyer int irq, level;
1638 1.3.2.2 bouyer int (*func) __P((void *));
1639 1.3.2.2 bouyer void *arg;
1640 1.3.2.2 bouyer {
1641 1.3.2.2 bouyer struct pccbb_intrhand_list *pil, *newpil;
1642 1.3.2.2 bouyer
1643 1.3.2.2 bouyer DPRINTF(("pccbb_intr_establish start. %p\n", sc->sc_pil));
1644 1.3.2.2 bouyer
1645 1.3.2.2 bouyer if (sc->sc_pil == NULL) {
1646 1.3.2.2 bouyer /* initialize bridge intr routing */
1647 1.3.2.2 bouyer
1648 1.3.2.2 bouyer switch (sc->sc_chipset) {
1649 1.3.2.2 bouyer case CB_TI113X:
1650 1.3.2.2 bouyer {
1651 1.3.2.2 bouyer pcireg_t cbctrl =
1652 1.3.2.2 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
1653 1.3.2.2 bouyer PCI_CBCTRL);
1654 1.3.2.2 bouyer /* functional intr enabled */
1655 1.3.2.2 bouyer cbctrl |= PCI113X_CBCTRL_PCI_INTR;
1656 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1657 1.3.2.2 bouyer PCI_CBCTRL, cbctrl);
1658 1.3.2.2 bouyer break;
1659 1.3.2.2 bouyer }
1660 1.3.2.2 bouyer default:
1661 1.3.2.2 bouyer break;
1662 1.3.2.2 bouyer }
1663 1.3.2.2 bouyer }
1664 1.3.2.2 bouyer
1665 1.3.2.2 bouyer /*
1666 1.3.2.2 bouyer * Allocate a room for interrupt handler structure.
1667 1.3.2.2 bouyer */
1668 1.3.2.2 bouyer if (NULL == (newpil =
1669 1.3.2.2 bouyer (struct pccbb_intrhand_list *)malloc(sizeof(struct
1670 1.3.2.2 bouyer pccbb_intrhand_list), M_DEVBUF, M_WAITOK))) {
1671 1.3.2.2 bouyer return NULL;
1672 1.3.2.2 bouyer }
1673 1.1 haya
1674 1.3.2.2 bouyer newpil->pil_func = func;
1675 1.3.2.2 bouyer newpil->pil_arg = arg;
1676 1.3.2.2 bouyer newpil->pil_level = level;
1677 1.3.2.2 bouyer newpil->pil_next = NULL;
1678 1.3.2.2 bouyer
1679 1.3.2.2 bouyer if (sc->sc_pil == NULL) {
1680 1.3.2.2 bouyer sc->sc_pil = newpil;
1681 1.3.2.2 bouyer } else {
1682 1.3.2.2 bouyer for (pil = sc->sc_pil; pil->pil_next != NULL;
1683 1.3.2.2 bouyer pil = pil->pil_next);
1684 1.3.2.2 bouyer pil->pil_next = newpil;
1685 1.3.2.2 bouyer }
1686 1.1 haya
1687 1.3.2.2 bouyer DPRINTF(("pccbb_intr_establish add pil. %p\n", sc->sc_pil));
1688 1.3.2.2 bouyer
1689 1.3.2.2 bouyer return newpil;
1690 1.1 haya }
1691 1.1 haya
1692 1.3.2.2 bouyer /*
1693 1.3.2.2 bouyer * static void *pccbb_intr_disestablish(struct pccbb_softc *sc,
1694 1.3.2.2 bouyer * void *ih)
1695 1.3.2.2 bouyer *
1696 1.3.2.2 bouyer * This function removes an interrupt handler pointed by ih.
1697 1.3.2.2 bouyer */
1698 1.3.2.2 bouyer static void
1699 1.3.2.2 bouyer pccbb_intr_disestablish(sc, ih)
1700 1.3.2.2 bouyer struct pccbb_softc *sc;
1701 1.3.2.2 bouyer void *ih;
1702 1.3.2.2 bouyer {
1703 1.3.2.2 bouyer struct pccbb_intrhand_list *pil, **pil_prev;
1704 1.3.2.2 bouyer
1705 1.3.2.2 bouyer DPRINTF(("pccbb_intr_disestablish start. %p\n", sc->sc_pil));
1706 1.3.2.2 bouyer
1707 1.3.2.2 bouyer pil_prev = &sc->sc_pil;
1708 1.3.2.2 bouyer
1709 1.3.2.2 bouyer for (pil = sc->sc_pil; pil != NULL; pil = pil->pil_next) {
1710 1.3.2.2 bouyer if (pil == ih) {
1711 1.3.2.2 bouyer *pil_prev = pil->pil_next;
1712 1.3.2.2 bouyer free(pil, M_DEVBUF);
1713 1.3.2.2 bouyer DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
1714 1.3.2.2 bouyer break;
1715 1.3.2.2 bouyer }
1716 1.3.2.2 bouyer pil_prev = &pil->pil_next;
1717 1.3.2.2 bouyer }
1718 1.1 haya
1719 1.3.2.2 bouyer if (sc->sc_pil == NULL) {
1720 1.3.2.2 bouyer /* No interrupt handlers */
1721 1.1 haya
1722 1.3.2.2 bouyer DPRINTF(("pccbb_intr_disestablish: no interrupt handler\n"));
1723 1.1 haya
1724 1.3.2.2 bouyer switch (sc->sc_chipset) {
1725 1.3.2.2 bouyer case CB_TI113X:
1726 1.3.2.2 bouyer {
1727 1.3.2.2 bouyer pcireg_t cbctrl =
1728 1.3.2.2 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
1729 1.3.2.2 bouyer PCI_CBCTRL);
1730 1.3.2.2 bouyer /* functional intr disabled */
1731 1.3.2.2 bouyer cbctrl &= ~PCI113X_CBCTRL_PCI_INTR;
1732 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1733 1.3.2.2 bouyer PCI_CBCTRL, cbctrl);
1734 1.3.2.2 bouyer break;
1735 1.3.2.2 bouyer }
1736 1.3.2.2 bouyer default:
1737 1.3.2.2 bouyer break;
1738 1.3.2.2 bouyer }
1739 1.3.2.2 bouyer }
1740 1.3.2.2 bouyer }
1741 1.1 haya
1742 1.1 haya #if defined SHOW_REGS
1743 1.1 haya static void
1744 1.1 haya cb_show_regs(pc, tag, memt, memh)
1745 1.3.2.2 bouyer pci_chipset_tag_t pc;
1746 1.3.2.2 bouyer pcitag_t tag;
1747 1.3.2.2 bouyer bus_space_tag_t memt;
1748 1.3.2.2 bouyer bus_space_handle_t memh;
1749 1.3.2.2 bouyer {
1750 1.3.2.2 bouyer int i;
1751 1.3.2.2 bouyer printf("PCI config regs:");
1752 1.3.2.2 bouyer for (i = 0; i < 0x50; i += 4) {
1753 1.3.2.2 bouyer if (i % 16 == 0) {
1754 1.3.2.2 bouyer printf("\n 0x%02x:", i);
1755 1.3.2.2 bouyer }
1756 1.3.2.2 bouyer printf(" %08x", pci_conf_read(pc, tag, i));
1757 1.3.2.2 bouyer }
1758 1.3.2.2 bouyer for (i = 0x80; i < 0xb0; i += 4) {
1759 1.3.2.2 bouyer if (i % 16 == 0) {
1760 1.3.2.2 bouyer printf("\n 0x%02x:", i);
1761 1.3.2.2 bouyer }
1762 1.3.2.2 bouyer printf(" %08x", pci_conf_read(pc, tag, i));
1763 1.3.2.2 bouyer }
1764 1.1 haya
1765 1.3.2.2 bouyer if (memh == 0) {
1766 1.3.2.2 bouyer printf("\n");
1767 1.3.2.2 bouyer return;
1768 1.3.2.2 bouyer }
1769 1.1 haya
1770 1.3.2.2 bouyer printf("\nsocket regs:");
1771 1.3.2.2 bouyer for (i = 0; i <= 0x10; i += 0x04) {
1772 1.3.2.2 bouyer printf(" %08x", bus_space_read_4(memt, memh, i));
1773 1.3.2.2 bouyer }
1774 1.3.2.2 bouyer printf("\nExCA regs:");
1775 1.3.2.2 bouyer for (i = 0; i < 0x08; ++i) {
1776 1.3.2.2 bouyer printf(" %02x", bus_space_read_1(memt, memh, 0x800 + i));
1777 1.3.2.2 bouyer }
1778 1.3.2.2 bouyer printf("\n");
1779 1.3.2.2 bouyer return;
1780 1.1 haya }
1781 1.1 haya #endif
1782 1.1 haya
1783 1.3.2.1 thorpej /*
1784 1.3.2.1 thorpej * static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t cc,
1785 1.3.2.1 thorpej * int busno, int devno, int function)
1786 1.3.2.1 thorpej * This is the function to make a tag to access config space of
1787 1.3.2.1 thorpej * a CardBus Card. It works same as pci_conf_read.
1788 1.3.2.1 thorpej */
1789 1.1 haya static cardbustag_t
1790 1.1 haya pccbb_make_tag(cc, busno, devno, function)
1791 1.3.2.2 bouyer cardbus_chipset_tag_t cc;
1792 1.3.2.2 bouyer int busno, devno, function;
1793 1.1 haya {
1794 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)cc;
1795 1.1 haya
1796 1.3.2.2 bouyer return pci_make_tag(sc->sc_pc, busno, devno, function);
1797 1.1 haya }
1798 1.1 haya
1799 1.1 haya static void
1800 1.1 haya pccbb_free_tag(cc, tag)
1801 1.3.2.2 bouyer cardbus_chipset_tag_t cc;
1802 1.3.2.2 bouyer cardbustag_t tag;
1803 1.1 haya {
1804 1.1 haya }
1805 1.1 haya
1806 1.3.2.1 thorpej /*
1807 1.3.2.1 thorpej * static cardbusreg_t pccbb_conf_read(cardbus_chipset_tag_t cc,
1808 1.3.2.1 thorpej * cardbustag_t tag, int offset)
1809 1.3.2.1 thorpej * This is the function to read the config space of a CardBus Card.
1810 1.3.2.1 thorpej * It works same as pci_conf_read.
1811 1.3.2.1 thorpej */
1812 1.1 haya static cardbusreg_t
1813 1.1 haya pccbb_conf_read(cc, tag, offset)
1814 1.3.2.2 bouyer cardbus_chipset_tag_t cc;
1815 1.3.2.2 bouyer cardbustag_t tag;
1816 1.3.2.2 bouyer int offset; /* register offset */
1817 1.1 haya {
1818 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)cc;
1819 1.1 haya
1820 1.3.2.2 bouyer return pci_conf_read(sc->sc_pc, tag, offset);
1821 1.1 haya }
1822 1.1 haya
1823 1.3.2.1 thorpej /*
1824 1.3.2.1 thorpej * static void pccbb_conf_write(cardbus_chipset_tag_t cc, cardbustag_t tag,
1825 1.3.2.1 thorpej * int offs, cardbusreg_t val)
1826 1.3.2.1 thorpej * This is the function to write the config space of a CardBus Card.
1827 1.3.2.1 thorpej * It works same as pci_conf_write.
1828 1.3.2.1 thorpej */
1829 1.1 haya static void
1830 1.1 haya pccbb_conf_write(cc, tag, reg, val)
1831 1.3.2.2 bouyer cardbus_chipset_tag_t cc;
1832 1.3.2.2 bouyer cardbustag_t tag;
1833 1.3.2.2 bouyer int reg; /* register offset */
1834 1.3.2.2 bouyer cardbusreg_t val;
1835 1.1 haya {
1836 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)cc;
1837 1.1 haya
1838 1.3.2.2 bouyer pci_conf_write(sc->sc_pc, tag, reg, val);
1839 1.1 haya }
1840 1.1 haya
1841 1.1 haya #if 0
1842 1.1 haya STATIC int
1843 1.1 haya pccbb_new_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
1844 1.3.2.2 bouyer bus_addr_t start, bus_size_t size, bus_size_t align, bus_addr_t mask,
1845 1.3.2.2 bouyer int speed, int flags,
1846 1.3.2.2 bouyer bus_space_handle_t * iohp)
1847 1.1 haya #endif
1848 1.3.2.1 thorpej /*
1849 1.3.2.1 thorpej * STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
1850 1.3.2.1 thorpej * bus_addr_t start, bus_size_t size,
1851 1.3.2.1 thorpej * bus_size_t align,
1852 1.3.2.1 thorpej * struct pcmcia_io_handle *pcihp
1853 1.3.2.1 thorpej *
1854 1.3.2.1 thorpej * This function only allocates I/O region for pccard. This function
1855 1.3.2.2 bouyer * never maps the allocated region to pccard I/O area.
1856 1.3.2.1 thorpej *
1857 1.3.2.1 thorpej * XXX: The interface of this function is not very good, I believe.
1858 1.3.2.1 thorpej */
1859 1.3.2.2 bouyer STATIC int
1860 1.1 haya pccbb_pcmcia_io_alloc(pch, start, size, align, pcihp)
1861 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
1862 1.3.2.2 bouyer bus_addr_t start; /* start address */
1863 1.3.2.2 bouyer bus_size_t size;
1864 1.3.2.2 bouyer bus_size_t align;
1865 1.3.2.2 bouyer struct pcmcia_io_handle *pcihp;
1866 1.3.2.2 bouyer {
1867 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
1868 1.3.2.2 bouyer bus_addr_t ioaddr;
1869 1.3.2.2 bouyer int flags = 0;
1870 1.3.2.2 bouyer bus_space_tag_t iot;
1871 1.3.2.2 bouyer bus_space_handle_t ioh;
1872 1.1 haya #if rbus
1873 1.3.2.2 bouyer rbus_tag_t rb;
1874 1.1 haya #endif
1875 1.3.2.2 bouyer if (align == 0) {
1876 1.3.2.2 bouyer align = size; /* XXX: funny??? */
1877 1.3.2.2 bouyer }
1878 1.1 haya
1879 1.3.2.2 bouyer /*
1880 1.3.2.2 bouyer * Allocate some arbitrary I/O space.
1881 1.3.2.2 bouyer */
1882 1.1 haya
1883 1.3.2.2 bouyer iot = ((struct pccbb_softc *)(ph->ph_parent))->sc_iot;
1884 1.1 haya
1885 1.1 haya #if rbus
1886 1.3.2.2 bouyer rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
1887 1.3.2.2 bouyer /* XXX: I assume all card decode lower 10 bits by its hardware */
1888 1.3.2.2 bouyer if (rbus_space_alloc(rb, start, size, 0x3ff, align, 0, &ioaddr, &ioh)) {
1889 1.3.2.2 bouyer return 1;
1890 1.3.2.2 bouyer }
1891 1.3.2.2 bouyer #else
1892 1.3.2.2 bouyer if (start) {
1893 1.3.2.2 bouyer ioaddr = start;
1894 1.3.2.2 bouyer if (bus_space_map(iot, start, size, 0, &ioh)) {
1895 1.3.2.2 bouyer return 1;
1896 1.3.2.2 bouyer }
1897 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_io_alloc map port %lx+%lx\n",
1898 1.3.2.2 bouyer (u_long) ioaddr, (u_long) size));
1899 1.3.2.2 bouyer } else {
1900 1.3.2.2 bouyer flags |= PCMCIA_IO_ALLOCATED;
1901 1.3.2.2 bouyer if (bus_space_alloc(iot, 0x700 /* ph->sc->sc_iobase */ ,
1902 1.3.2.2 bouyer 0x800, /* ph->sc->sc_iobase + ph->sc->sc_iosize */
1903 1.3.2.2 bouyer size, align, 0, 0, &ioaddr, &ioh)) {
1904 1.3.2.2 bouyer /* No room be able to be get. */
1905 1.3.2.2 bouyer return 1;
1906 1.3.2.2 bouyer }
1907 1.3.2.2 bouyer DPRINTF(("pccbb_pcmmcia_io_alloc alloc port 0x%lx+0x%lx\n",
1908 1.3.2.2 bouyer (u_long) ioaddr, (u_long) size));
1909 1.3.2.2 bouyer }
1910 1.1 haya #endif
1911 1.1 haya
1912 1.3.2.2 bouyer pcihp->iot = iot;
1913 1.3.2.2 bouyer pcihp->ioh = ioh;
1914 1.3.2.2 bouyer pcihp->addr = ioaddr;
1915 1.3.2.2 bouyer pcihp->size = size;
1916 1.3.2.2 bouyer pcihp->flags = flags;
1917 1.1 haya
1918 1.3.2.2 bouyer return 0;
1919 1.1 haya }
1920 1.1 haya
1921 1.3.2.1 thorpej /*
1922 1.3.2.1 thorpej * STATIC int pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
1923 1.3.2.1 thorpej * struct pcmcia_io_handle *pcihp)
1924 1.3.2.1 thorpej *
1925 1.3.2.1 thorpej * This function only frees I/O region for pccard.
1926 1.3.2.1 thorpej *
1927 1.3.2.1 thorpej * XXX: The interface of this function is not very good, I believe.
1928 1.3.2.1 thorpej */
1929 1.3.2.2 bouyer void
1930 1.1 haya pccbb_pcmcia_io_free(pch, pcihp)
1931 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
1932 1.3.2.2 bouyer struct pcmcia_io_handle *pcihp;
1933 1.1 haya {
1934 1.1 haya #if !rbus
1935 1.3.2.2 bouyer bus_space_tag_t iot = pcihp->iot;
1936 1.1 haya #endif
1937 1.3.2.2 bouyer bus_space_handle_t ioh = pcihp->ioh;
1938 1.3.2.2 bouyer bus_size_t size = pcihp->size;
1939 1.1 haya
1940 1.1 haya #if rbus
1941 1.3.2.2 bouyer struct pccbb_softc *sc =
1942 1.3.2.2 bouyer (struct pccbb_softc *)((struct pcic_handle *)pch)->ph_parent;
1943 1.3.2.2 bouyer rbus_tag_t rb = sc->sc_rbus_iot;
1944 1.1 haya
1945 1.3.2.2 bouyer rbus_space_free(rb, ioh, size, NULL);
1946 1.1 haya #else
1947 1.3.2.2 bouyer if (pcihp->flags & PCMCIA_IO_ALLOCATED)
1948 1.3.2.2 bouyer bus_space_free(iot, ioh, size);
1949 1.3.2.2 bouyer else
1950 1.3.2.2 bouyer bus_space_unmap(iot, ioh, size);
1951 1.1 haya #endif
1952 1.1 haya }
1953 1.1 haya
1954 1.3.2.1 thorpej /*
1955 1.3.2.1 thorpej * STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width,
1956 1.3.2.1 thorpej * bus_addr_t offset, bus_size_t size,
1957 1.3.2.1 thorpej * struct pcmcia_io_handle *pcihp,
1958 1.3.2.1 thorpej * int *windowp)
1959 1.3.2.1 thorpej *
1960 1.3.2.1 thorpej * This function maps the allocated I/O region to pccard. This function
1961 1.3.2.1 thorpej * never allocates any I/O region for pccard I/O area. I don't
1962 1.3.2.1 thorpej * understand why the original authors of pcmciabus separated alloc and
1963 1.3.2.1 thorpej * map. I believe the two must be unite.
1964 1.3.2.1 thorpej *
1965 1.3.2.1 thorpej * XXX: no wait timing control?
1966 1.3.2.1 thorpej */
1967 1.3.2.2 bouyer int
1968 1.1 haya pccbb_pcmcia_io_map(pch, width, offset, size, pcihp, windowp)
1969 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
1970 1.3.2.2 bouyer int width;
1971 1.3.2.2 bouyer bus_addr_t offset;
1972 1.3.2.2 bouyer bus_size_t size;
1973 1.3.2.2 bouyer struct pcmcia_io_handle *pcihp;
1974 1.3.2.2 bouyer int *windowp;
1975 1.3.2.2 bouyer {
1976 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
1977 1.3.2.2 bouyer bus_addr_t ioaddr = pcihp->addr + offset;
1978 1.3.2.2 bouyer int i, win;
1979 1.1 haya #if defined CBB_DEBUG
1980 1.3.2.2 bouyer static char *width_names[] = { "dynamic", "io8", "io16" };
1981 1.1 haya #endif
1982 1.1 haya
1983 1.3.2.2 bouyer /* Sanity check I/O handle. */
1984 1.1 haya
1985 1.3.2.2 bouyer if (((struct pccbb_softc *)ph->ph_parent)->sc_iot != pcihp->iot) {
1986 1.3.2.2 bouyer panic("pccbb_pcmcia_io_map iot is bogus");
1987 1.3.2.2 bouyer }
1988 1.1 haya
1989 1.3.2.2 bouyer /* XXX Sanity check offset/size. */
1990 1.1 haya
1991 1.3.2.2 bouyer win = -1;
1992 1.3.2.2 bouyer for (i = 0; i < PCIC_IO_WINS; i++) {
1993 1.3.2.2 bouyer if ((ph->ioalloc & (1 << i)) == 0) {
1994 1.3.2.2 bouyer win = i;
1995 1.3.2.2 bouyer ph->ioalloc |= (1 << i);
1996 1.3.2.2 bouyer break;
1997 1.3.2.2 bouyer }
1998 1.3.2.2 bouyer }
1999 1.1 haya
2000 1.3.2.2 bouyer if (win == -1) {
2001 1.3.2.2 bouyer return 1;
2002 1.3.2.2 bouyer }
2003 1.1 haya
2004 1.3.2.2 bouyer *windowp = win;
2005 1.1 haya
2006 1.3.2.2 bouyer /* XXX this is pretty gross */
2007 1.1 haya
2008 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_io_map window %d %s port %lx+%lx\n",
2009 1.3.2.2 bouyer win, width_names[width], (u_long) ioaddr, (u_long) size));
2010 1.1 haya
2011 1.3.2.2 bouyer /* XXX wtf is this doing here? */
2012 1.1 haya
2013 1.1 haya #if 0
2014 1.3.2.2 bouyer printf(" port 0x%lx", (u_long) ioaddr);
2015 1.3.2.2 bouyer if (size > 1) {
2016 1.3.2.2 bouyer printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
2017 1.3.2.2 bouyer }
2018 1.1 haya #endif
2019 1.1 haya
2020 1.3.2.2 bouyer ph->io[win].addr = ioaddr;
2021 1.3.2.2 bouyer ph->io[win].size = size;
2022 1.3.2.2 bouyer ph->io[win].width = width;
2023 1.1 haya
2024 1.3.2.2 bouyer /* actual dirty register-value changing in the function below. */
2025 1.3.2.2 bouyer pccbb_pcmcia_do_io_map(ph, win);
2026 1.1 haya
2027 1.3.2.2 bouyer return 0;
2028 1.1 haya }
2029 1.1 haya
2030 1.3.2.1 thorpej /*
2031 1.3.2.1 thorpej * STATIC void pccbb_pcmcia_do_io_map(struct pcic_handle *h, int win)
2032 1.3.2.1 thorpej *
2033 1.3.2.1 thorpej * This function changes register-value to map I/O region for pccard.
2034 1.3.2.1 thorpej */
2035 1.3.2.2 bouyer static void
2036 1.1 haya pccbb_pcmcia_do_io_map(ph, win)
2037 1.3.2.2 bouyer struct pcic_handle *ph;
2038 1.3.2.2 bouyer int win;
2039 1.1 haya {
2040 1.3.2.2 bouyer static u_int8_t pcic_iowidth[3] = {
2041 1.3.2.2 bouyer PCIC_IOCTL_IO0_IOCS16SRC_CARD,
2042 1.3.2.2 bouyer PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
2043 1.3.2.2 bouyer PCIC_IOCTL_IO0_DATASIZE_8BIT,
2044 1.3.2.2 bouyer PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
2045 1.3.2.2 bouyer PCIC_IOCTL_IO0_DATASIZE_16BIT,
2046 1.3.2.2 bouyer };
2047 1.1 haya
2048 1.1 haya #define PCIC_SIA_START_LOW 0
2049 1.1 haya #define PCIC_SIA_START_HIGH 1
2050 1.1 haya #define PCIC_SIA_STOP_LOW 2
2051 1.1 haya #define PCIC_SIA_STOP_HIGH 3
2052 1.1 haya
2053 1.3.2.2 bouyer int regbase_win = 0x8 + win * 0x04;
2054 1.3.2.2 bouyer u_int8_t ioctl, enable;
2055 1.1 haya
2056 1.3.2.2 bouyer DPRINTF(
2057 1.3.2.2 bouyer ("pccbb_pcmcia_do_io_map win %d addr 0x%lx size 0x%lx width %d\n",
2058 1.3.2.2 bouyer win, (long)ph->io[win].addr, (long)ph->io[win].size,
2059 1.3.2.2 bouyer ph->io[win].width * 8));
2060 1.3.2.2 bouyer
2061 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SIA_START_LOW,
2062 1.3.2.2 bouyer ph->io[win].addr & 0xff);
2063 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SIA_START_HIGH,
2064 1.3.2.2 bouyer (ph->io[win].addr >> 8) & 0xff);
2065 1.3.2.2 bouyer
2066 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SIA_STOP_LOW,
2067 1.3.2.2 bouyer (ph->io[win].addr + ph->io[win].size - 1) & 0xff);
2068 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SIA_STOP_HIGH,
2069 1.3.2.2 bouyer ((ph->io[win].addr + ph->io[win].size - 1) >> 8) & 0xff);
2070 1.3.2.2 bouyer
2071 1.3.2.2 bouyer ioctl = Pcic_read(ph, PCIC_IOCTL);
2072 1.3.2.2 bouyer enable = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2073 1.3.2.2 bouyer switch (win) {
2074 1.3.2.2 bouyer case 0:
2075 1.3.2.2 bouyer ioctl &= ~(PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
2076 1.3.2.2 bouyer PCIC_IOCTL_IO0_IOCS16SRC_MASK |
2077 1.3.2.2 bouyer PCIC_IOCTL_IO0_DATASIZE_MASK);
2078 1.3.2.2 bouyer ioctl |= pcic_iowidth[ph->io[win].width];
2079 1.3.2.2 bouyer enable |= PCIC_ADDRWIN_ENABLE_IO0;
2080 1.3.2.2 bouyer break;
2081 1.3.2.2 bouyer case 1:
2082 1.3.2.2 bouyer ioctl &= ~(PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
2083 1.3.2.2 bouyer PCIC_IOCTL_IO1_IOCS16SRC_MASK |
2084 1.3.2.2 bouyer PCIC_IOCTL_IO1_DATASIZE_MASK);
2085 1.3.2.2 bouyer ioctl |= (pcic_iowidth[ph->io[win].width] << 4);
2086 1.3.2.2 bouyer enable |= PCIC_ADDRWIN_ENABLE_IO1;
2087 1.3.2.2 bouyer break;
2088 1.3.2.2 bouyer }
2089 1.3.2.2 bouyer Pcic_write(ph, PCIC_IOCTL, ioctl);
2090 1.3.2.2 bouyer Pcic_write(ph, PCIC_ADDRWIN_ENABLE, enable);
2091 1.1 haya #if defined CBB_DEBUG
2092 1.3.2.2 bouyer {
2093 1.3.2.2 bouyer u_int8_t start_low =
2094 1.3.2.2 bouyer Pcic_read(ph, regbase_win + PCIC_SIA_START_LOW);
2095 1.3.2.2 bouyer u_int8_t start_high =
2096 1.3.2.2 bouyer Pcic_read(ph, regbase_win + PCIC_SIA_START_HIGH);
2097 1.3.2.2 bouyer u_int8_t stop_low =
2098 1.3.2.2 bouyer Pcic_read(ph, regbase_win + PCIC_SIA_STOP_LOW);
2099 1.3.2.2 bouyer u_int8_t stop_high =
2100 1.3.2.2 bouyer Pcic_read(ph, regbase_win + PCIC_SIA_STOP_HIGH);
2101 1.3.2.2 bouyer printf
2102 1.3.2.2 bouyer (" start %02x %02x, stop %02x %02x, ioctl %02x enable %02x\n",
2103 1.3.2.2 bouyer start_low, start_high, stop_low, stop_high, ioctl, enable);
2104 1.3.2.2 bouyer }
2105 1.1 haya #endif
2106 1.1 haya }
2107 1.1 haya
2108 1.3.2.1 thorpej /*
2109 1.3.2.1 thorpej * STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t *h, int win)
2110 1.3.2.1 thorpej *
2111 1.3.2.2 bouyer * This function unmaps I/O region. No return value.
2112 1.3.2.1 thorpej */
2113 1.3.2.2 bouyer STATIC void
2114 1.1 haya pccbb_pcmcia_io_unmap(pch, win)
2115 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2116 1.3.2.2 bouyer int win;
2117 1.1 haya {
2118 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2119 1.3.2.2 bouyer int reg;
2120 1.1 haya
2121 1.3.2.2 bouyer if (win >= PCIC_IO_WINS || win < 0) {
2122 1.3.2.2 bouyer panic("pccbb_pcmcia_io_unmap: window out of range");
2123 1.3.2.2 bouyer }
2124 1.1 haya
2125 1.3.2.2 bouyer reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2126 1.3.2.2 bouyer switch (win) {
2127 1.3.2.2 bouyer case 0:
2128 1.3.2.2 bouyer reg &= ~PCIC_ADDRWIN_ENABLE_IO0;
2129 1.3.2.2 bouyer break;
2130 1.3.2.2 bouyer case 1:
2131 1.3.2.2 bouyer reg &= ~PCIC_ADDRWIN_ENABLE_IO1;
2132 1.3.2.2 bouyer break;
2133 1.3.2.2 bouyer }
2134 1.3.2.2 bouyer Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
2135 1.1 haya
2136 1.3.2.2 bouyer ph->ioalloc &= ~(1 << win);
2137 1.1 haya }
2138 1.1 haya
2139 1.3.2.1 thorpej /*
2140 1.3.2.1 thorpej * static void pccbb_pcmcia_wait_ready(struct pcic_handle *ph)
2141 1.3.2.1 thorpej *
2142 1.3.2.1 thorpej * This function enables the card. All information is stored in
2143 1.3.2.1 thorpej * the first argument, pcmcia_chipset_handle_t.
2144 1.3.2.1 thorpej */
2145 1.1 haya static void
2146 1.1 haya pccbb_pcmcia_wait_ready(ph)
2147 1.3.2.2 bouyer struct pcic_handle *ph;
2148 1.1 haya {
2149 1.3.2.2 bouyer int i;
2150 1.1 haya
2151 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_wait_ready: status 0x%02x\n",
2152 1.3.2.2 bouyer Pcic_read(ph, PCIC_IF_STATUS)));
2153 1.1 haya
2154 1.3.2.2 bouyer for (i = 0; i < 10000; i++) {
2155 1.3.2.2 bouyer if (Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY) {
2156 1.3.2.2 bouyer return;
2157 1.3.2.2 bouyer }
2158 1.3.2.2 bouyer delay(500);
2159 1.1 haya #ifdef CBB_DEBUG
2160 1.3.2.2 bouyer if ((i > 5000) && (i % 100 == 99))
2161 1.3.2.2 bouyer printf(".");
2162 1.1 haya #endif
2163 1.3.2.2 bouyer }
2164 1.1 haya
2165 1.1 haya #ifdef DIAGNOSTIC
2166 1.3.2.2 bouyer printf("pcic_wait_ready: ready never happened, status = %02x\n",
2167 1.3.2.2 bouyer Pcic_read(ph, PCIC_IF_STATUS));
2168 1.1 haya #endif
2169 1.1 haya }
2170 1.1 haya
2171 1.3.2.1 thorpej /*
2172 1.3.2.1 thorpej * STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
2173 1.3.2.1 thorpej *
2174 1.3.2.1 thorpej * This function enables the card. All information is stored in
2175 1.3.2.1 thorpej * the first argument, pcmcia_chipset_handle_t.
2176 1.3.2.1 thorpej */
2177 1.1 haya STATIC void
2178 1.1 haya pccbb_pcmcia_socket_enable(pch)
2179 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2180 1.1 haya {
2181 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2182 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2183 1.3.2.2 bouyer int cardtype, win;
2184 1.3.2.2 bouyer u_int8_t power, intr;
2185 1.3.2.2 bouyer pcireg_t spsr;
2186 1.3.2.2 bouyer int voltage;
2187 1.3.2.2 bouyer
2188 1.3.2.2 bouyer /* this bit is mostly stolen from pcic_attach_card */
2189 1.3.2.2 bouyer
2190 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_socket_enable: "));
2191 1.3.2.2 bouyer
2192 1.3.2.2 bouyer /* get card Vcc info */
2193 1.3.2.2 bouyer
2194 1.3.2.2 bouyer spsr =
2195 1.3.2.2 bouyer bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
2196 1.3.2.2 bouyer CB_SOCKET_STAT);
2197 1.3.2.2 bouyer if (spsr & CB_SOCKET_STAT_5VCARD) {
2198 1.3.2.2 bouyer DPRINTF(("5V card\n"));
2199 1.3.2.2 bouyer voltage = CARDBUS_VCC_5V | CARDBUS_VPP_VCC;
2200 1.3.2.2 bouyer } else if (spsr & CB_SOCKET_STAT_3VCARD) {
2201 1.3.2.2 bouyer DPRINTF(("3V card\n"));
2202 1.3.2.2 bouyer voltage = CARDBUS_VCC_3V | CARDBUS_VPP_VCC;
2203 1.3.2.2 bouyer } else {
2204 1.3.2.2 bouyer printf("?V card, 0x%x\n", spsr); /* XXX */
2205 1.3.2.2 bouyer return;
2206 1.3.2.2 bouyer }
2207 1.1 haya
2208 1.3.2.2 bouyer /* assert reset bit */
2209 1.3.2.2 bouyer intr = Pcic_read(ph, PCIC_INTR);
2210 1.3.2.2 bouyer intr &= ~(PCIC_INTR_RESET | PCIC_INTR_CARDTYPE_MASK);
2211 1.3.2.2 bouyer Pcic_write(ph, PCIC_INTR, intr);
2212 1.1 haya
2213 1.3.2.2 bouyer /* disable socket i/o: negate output enable bit */
2214 1.1 haya
2215 1.3.2.2 bouyer power = Pcic_read(ph, PCIC_PWRCTL);
2216 1.3.2.2 bouyer power &= ~PCIC_PWRCTL_OE;
2217 1.3.2.2 bouyer Pcic_write(ph, PCIC_PWRCTL, power);
2218 1.1 haya
2219 1.3.2.2 bouyer /* power down the socket to reset it, clear the card reset pin */
2220 1.1 haya
2221 1.3.2.2 bouyer pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
2222 1.1 haya
2223 1.3.2.2 bouyer /*
2224 1.3.2.2 bouyer * wait 200ms until power fails (Tpf). Then, wait 100ms since
2225 1.3.2.2 bouyer * we are changing Vcc (Toff).
2226 1.3.2.2 bouyer */
2227 1.3.2.2 bouyer /* delay(300*1000); too much */
2228 1.1 haya
2229 1.3.2.2 bouyer /* power up the socket */
2230 1.3.2.2 bouyer pccbb_power(sc, voltage);
2231 1.1 haya
2232 1.3.2.2 bouyer /*
2233 1.3.2.2 bouyer * wait 100ms until power raise (Tpr) and 20ms to become
2234 1.3.2.2 bouyer * stable (Tsu(Vcc)).
2235 1.3.2.2 bouyer *
2236 1.3.2.2 bouyer * some machines require some more time to be settled
2237 1.3.2.2 bouyer * (another 200ms is added here).
2238 1.3.2.2 bouyer */
2239 1.3.2.2 bouyer /* delay((100 + 20 + 200)*1000); too much */
2240 1.1 haya
2241 1.3.2.2 bouyer power = Pcic_read(ph, PCIC_PWRCTL);
2242 1.3.2.2 bouyer power |= PCIC_PWRCTL_OE;
2243 1.3.2.2 bouyer Pcic_write(ph, PCIC_PWRCTL, power);
2244 1.1 haya
2245 1.3.2.2 bouyer /*
2246 1.3.2.2 bouyer * hold RESET at least 10us.
2247 1.3.2.2 bouyer */
2248 1.3.2.2 bouyer delay(10);
2249 1.3.2.2 bouyer delay(2 * 1000); /* XXX: TI1130 requires it. */
2250 1.3.2.2 bouyer delay(20 * 1000); /* XXX: TI1130 requires it. */
2251 1.1 haya
2252 1.3.2.2 bouyer /* clear the reset flag */
2253 1.1 haya
2254 1.3.2.2 bouyer intr |= PCIC_INTR_RESET;
2255 1.3.2.2 bouyer Pcic_write(ph, PCIC_INTR, intr);
2256 1.1 haya
2257 1.3.2.2 bouyer /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
2258 1.1 haya
2259 1.3.2.2 bouyer delay(20000);
2260 1.1 haya
2261 1.3.2.2 bouyer /* wait for the chip to finish initializing */
2262 1.1 haya
2263 1.3.2.2 bouyer pccbb_pcmcia_wait_ready(ph);
2264 1.1 haya
2265 1.3.2.2 bouyer /* zero out the address windows */
2266 1.1 haya
2267 1.3.2.2 bouyer Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
2268 1.1 haya
2269 1.3.2.2 bouyer /* set the card type */
2270 1.1 haya
2271 1.3.2.2 bouyer cardtype = pcmcia_card_gettype(ph->pcmcia);
2272 1.1 haya
2273 1.3.2.2 bouyer intr |= ((cardtype == PCMCIA_IFTYPE_IO) ?
2274 1.3.2.2 bouyer PCIC_INTR_CARDTYPE_IO : PCIC_INTR_CARDTYPE_MEM);
2275 1.3.2.2 bouyer Pcic_write(ph, PCIC_INTR, intr);
2276 1.1 haya
2277 1.3.2.2 bouyer DPRINTF(("%s: pccbb_pcmcia_socket_enable %02x cardtype %s %02x\n",
2278 1.3.2.2 bouyer ph->ph_parent->dv_xname, ph->sock,
2279 1.3.2.2 bouyer ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
2280 1.1 haya
2281 1.3.2.2 bouyer /* reinstall all the memory and io mappings */
2282 1.1 haya
2283 1.3.2.2 bouyer for (win = 0; win < PCIC_MEM_WINS; ++win) {
2284 1.3.2.2 bouyer if (ph->memalloc & (1 << win)) {
2285 1.3.2.2 bouyer pccbb_pcmcia_do_mem_map(ph, win);
2286 1.3.2.2 bouyer }
2287 1.3.2.2 bouyer }
2288 1.1 haya
2289 1.3.2.2 bouyer for (win = 0; win < PCIC_IO_WINS; ++win) {
2290 1.3.2.2 bouyer if (ph->ioalloc & (1 << win)) {
2291 1.3.2.2 bouyer pccbb_pcmcia_do_io_map(ph, win);
2292 1.3.2.2 bouyer }
2293 1.3.2.2 bouyer }
2294 1.1 haya }
2295 1.1 haya
2296 1.3.2.1 thorpej /*
2297 1.3.2.1 thorpej * STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t *ph)
2298 1.3.2.1 thorpej *
2299 1.3.2.1 thorpej * This function disables the card. All information is stored in
2300 1.3.2.1 thorpej * the first argument, pcmcia_chipset_handle_t.
2301 1.3.2.1 thorpej */
2302 1.1 haya STATIC void
2303 1.1 haya pccbb_pcmcia_socket_disable(pch)
2304 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2305 1.1 haya {
2306 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2307 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2308 1.3.2.2 bouyer u_int8_t power, intr;
2309 1.3.2.2 bouyer
2310 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_socket_disable\n"));
2311 1.3.2.2 bouyer
2312 1.3.2.2 bouyer /* reset signal asserting... */
2313 1.3.2.2 bouyer
2314 1.3.2.2 bouyer intr = Pcic_read(ph, PCIC_INTR);
2315 1.3.2.2 bouyer intr &= ~(PCIC_INTR_CARDTYPE_MASK);
2316 1.3.2.2 bouyer Pcic_write(ph, PCIC_INTR, intr);
2317 1.3.2.2 bouyer delay(2 * 1000);
2318 1.3.2.2 bouyer
2319 1.3.2.2 bouyer /* power down the socket */
2320 1.3.2.2 bouyer power = Pcic_read(ph, PCIC_PWRCTL);
2321 1.3.2.2 bouyer power &= ~PCIC_PWRCTL_OE;
2322 1.3.2.2 bouyer Pcic_write(ph, PCIC_PWRCTL, power);
2323 1.3.2.2 bouyer pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
2324 1.3.2.2 bouyer /*
2325 1.3.2.2 bouyer * wait 300ms until power fails (Tpf).
2326 1.3.2.2 bouyer */
2327 1.3.2.2 bouyer delay(300 * 1000);
2328 1.1 haya }
2329 1.1 haya
2330 1.3.2.1 thorpej /*
2331 1.1 haya * STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t *ph)
2332 1.1 haya *
2333 1.1 haya * This function detects whether a card is in the slot or not.
2334 1.1 haya * If a card is inserted, return 1. Otherwise, return 0.
2335 1.3.2.1 thorpej */
2336 1.1 haya STATIC int
2337 1.1 haya pccbb_pcmcia_card_detect(pch)
2338 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2339 1.1 haya {
2340 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2341 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2342 1.1 haya
2343 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_card_detect\n"));
2344 1.3.2.2 bouyer return pccbb_detect_card(sc) == 1 ? 1 : 0;
2345 1.3.2.2 bouyer }
2346 1.1 haya
2347 1.1 haya #if 0
2348 1.1 haya STATIC int
2349 1.1 haya pccbb_new_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
2350 1.3.2.2 bouyer bus_addr_t start, bus_size_t size, bus_size_t align, int speed, int flags,
2351 1.3.2.2 bouyer bus_space_tag_t * memtp bus_space_handle_t * memhp)
2352 1.1 haya #endif
2353 1.3.2.1 thorpej /*
2354 1.3.2.1 thorpej * STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
2355 1.3.2.1 thorpej * bus_size_t size,
2356 1.3.2.1 thorpej * struct pcmcia_mem_handle *pcmhp)
2357 1.3.2.1 thorpej *
2358 1.3.2.1 thorpej * This function only allocates memory region for pccard. This
2359 1.3.2.2 bouyer * function never maps the allocated region to pccard memory area.
2360 1.3.2.1 thorpej *
2361 1.3.2.1 thorpej * XXX: Why the argument of start address is not in?
2362 1.3.2.1 thorpej */
2363 1.3.2.2 bouyer STATIC int
2364 1.1 haya pccbb_pcmcia_mem_alloc(pch, size, pcmhp)
2365 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2366 1.3.2.2 bouyer bus_size_t size;
2367 1.3.2.2 bouyer struct pcmcia_mem_handle *pcmhp;
2368 1.3.2.2 bouyer {
2369 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2370 1.3.2.2 bouyer bus_space_handle_t memh;
2371 1.3.2.2 bouyer bus_addr_t addr;
2372 1.3.2.2 bouyer bus_size_t sizepg;
2373 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2374 1.1 haya #if rbus
2375 1.3.2.2 bouyer rbus_tag_t rb;
2376 1.1 haya #endif
2377 1.1 haya
2378 1.3.2.2 bouyer /* out of sc->memh, allocate as many pages as necessary */
2379 1.1 haya
2380 1.3.2.2 bouyer /* convert size to PCIC pages */
2381 1.3.2.2 bouyer /*
2382 1.3.2.2 bouyer * This is not enough; when the requested region is on the page
2383 1.3.2.2 bouyer * boundaries, this may calculate wrong result.
2384 1.3.2.2 bouyer */
2385 1.3.2.2 bouyer sizepg = (size + (PCIC_MEM_PAGESIZE - 1)) / PCIC_MEM_PAGESIZE;
2386 1.1 haya #if 0
2387 1.3.2.2 bouyer if (sizepg > PCIC_MAX_MEM_PAGES) {
2388 1.3.2.2 bouyer return 1;
2389 1.3.2.2 bouyer }
2390 1.1 haya #endif
2391 1.1 haya
2392 1.3.2.2 bouyer if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32)) {
2393 1.3.2.2 bouyer return 1;
2394 1.3.2.2 bouyer }
2395 1.1 haya
2396 1.3.2.2 bouyer addr = 0; /* XXX gcc -Wuninitialized */
2397 1.1 haya
2398 1.1 haya #if rbus
2399 1.3.2.2 bouyer rb = sc->sc_rbus_memt;
2400 1.3.2.2 bouyer if (rbus_space_alloc(rb, 0, sizepg * PCIC_MEM_PAGESIZE,
2401 1.3.2.2 bouyer sizepg * PCIC_MEM_PAGESIZE - 1, PCIC_MEM_PAGESIZE, 0,
2402 1.3.2.2 bouyer &addr, &memh)) {
2403 1.3.2.2 bouyer return 1;
2404 1.3.2.2 bouyer }
2405 1.1 haya #else
2406 1.3.2.2 bouyer if (bus_space_alloc(sc->sc_memt, sc->sc_mem_start, sc->sc_mem_end,
2407 1.3.2.2 bouyer sizepg * PCIC_MEM_PAGESIZE, PCIC_MEM_PAGESIZE,
2408 1.3.2.2 bouyer 0, /* boundary */
2409 1.3.2.2 bouyer 0, /* flags */
2410 1.3.2.2 bouyer &addr, &memh)) {
2411 1.3.2.2 bouyer return 1;
2412 1.3.2.2 bouyer }
2413 1.1 haya #endif
2414 1.1 haya
2415 1.3.2.2 bouyer DPRINTF(
2416 1.3.2.2 bouyer ("pccbb_pcmcia_alloc_mem: addr 0x%lx size 0x%lx, realsize 0x%lx\n",
2417 1.3.2.2 bouyer addr, size, sizepg * PCIC_MEM_PAGESIZE));
2418 1.3.2.2 bouyer
2419 1.3.2.2 bouyer pcmhp->memt = sc->sc_memt;
2420 1.3.2.2 bouyer pcmhp->memh = memh;
2421 1.3.2.2 bouyer pcmhp->addr = addr;
2422 1.3.2.2 bouyer pcmhp->size = size;
2423 1.3.2.2 bouyer pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
2424 1.3.2.2 bouyer /* What is mhandle? I feel it is very dirty and it must go trush. */
2425 1.3.2.2 bouyer pcmhp->mhandle = 0;
2426 1.3.2.2 bouyer /* No offset??? Funny. */
2427 1.1 haya
2428 1.3.2.2 bouyer return 0;
2429 1.1 haya }
2430 1.1 haya
2431 1.3.2.1 thorpej /*
2432 1.3.2.1 thorpej * STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
2433 1.3.2.1 thorpej * struct pcmcia_mem_handle *pcmhp)
2434 1.3.2.1 thorpej *
2435 1.3.2.2 bouyer * This function release the memory space allocated by the function
2436 1.3.2.1 thorpej * pccbb_pcmcia_mem_alloc().
2437 1.3.2.1 thorpej */
2438 1.3.2.2 bouyer STATIC void
2439 1.1 haya pccbb_pcmcia_mem_free(pch, pcmhp)
2440 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2441 1.3.2.2 bouyer struct pcmcia_mem_handle *pcmhp;
2442 1.1 haya {
2443 1.1 haya #if rbus
2444 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2445 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2446 1.1 haya
2447 1.3.2.2 bouyer rbus_space_free(sc->sc_rbus_memt, pcmhp->memh, pcmhp->realsize, NULL);
2448 1.1 haya #else
2449 1.3.2.2 bouyer bus_space_free(pcmhp->memt, pcmhp->memh, pcmhp->realsize);
2450 1.1 haya #endif
2451 1.1 haya }
2452 1.1 haya
2453 1.3.2.1 thorpej /*
2454 1.3.2.1 thorpej * STATIC void pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
2455 1.3.2.1 thorpej *
2456 1.3.2.2 bouyer * This function release the memory space allocated by the function
2457 1.3.2.1 thorpej * pccbb_pcmcia_mem_alloc().
2458 1.3.2.1 thorpej */
2459 1.3.2.2 bouyer STATIC void
2460 1.1 haya pccbb_pcmcia_do_mem_map(ph, win)
2461 1.3.2.2 bouyer struct pcic_handle *ph;
2462 1.3.2.2 bouyer int win;
2463 1.1 haya {
2464 1.3.2.2 bouyer int regbase_win;
2465 1.3.2.2 bouyer bus_addr_t phys_addr;
2466 1.3.2.2 bouyer bus_addr_t phys_end;
2467 1.1 haya
2468 1.1 haya #define PCIC_SMM_START_LOW 0
2469 1.1 haya #define PCIC_SMM_START_HIGH 1
2470 1.1 haya #define PCIC_SMM_STOP_LOW 2
2471 1.1 haya #define PCIC_SMM_STOP_HIGH 3
2472 1.1 haya #define PCIC_CMA_LOW 4
2473 1.1 haya #define PCIC_CMA_HIGH 5
2474 1.1 haya
2475 1.3.2.2 bouyer u_int8_t start_low, start_high = 0;
2476 1.3.2.2 bouyer u_int8_t stop_low, stop_high;
2477 1.3.2.2 bouyer u_int8_t off_low, off_high;
2478 1.3.2.2 bouyer u_int8_t mem_window;
2479 1.3.2.2 bouyer int reg;
2480 1.3.2.2 bouyer
2481 1.3.2.2 bouyer int kind = ph->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
2482 1.3.2.2 bouyer int mem8 =
2483 1.3.2.2 bouyer (ph->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
2484 1.3.2.2 bouyer || (kind == PCMCIA_MEM_ATTR);
2485 1.1 haya
2486 1.3.2.2 bouyer regbase_win = 0x10 + win * 0x08;
2487 1.1 haya
2488 1.3.2.2 bouyer phys_addr = ph->mem[win].addr;
2489 1.3.2.2 bouyer phys_end = phys_addr + ph->mem[win].size;
2490 1.1 haya
2491 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_do_mem_map: start 0x%lx end 0x%lx off 0x%lx\n",
2492 1.3.2.2 bouyer phys_addr, phys_end, ph->mem[win].offset));
2493 1.1 haya
2494 1.1 haya #define PCIC_MEMREG_LSB_SHIFT PCIC_SYSMEM_ADDRX_SHIFT
2495 1.1 haya #define PCIC_MEMREG_MSB_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 8)
2496 1.1 haya #define PCIC_MEMREG_WIN_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 12)
2497 1.1 haya
2498 1.3.2.2 bouyer /* bit 19:12 */
2499 1.3.2.2 bouyer start_low = (phys_addr >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
2500 1.3.2.2 bouyer /* bit 23:20 and bit 7 on */
2501 1.3.2.2 bouyer start_high = ((phys_addr >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
2502 1.3.2.2 bouyer |(mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT);
2503 1.3.2.2 bouyer /* bit 31:24, for 32-bit address */
2504 1.3.2.2 bouyer mem_window = (phys_addr >> PCIC_MEMREG_WIN_SHIFT) & 0xff;
2505 1.3.2.2 bouyer
2506 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SMM_START_LOW, start_low);
2507 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SMM_START_HIGH, start_high);
2508 1.3.2.2 bouyer
2509 1.3.2.2 bouyer if (((struct pccbb_softc *)ph->
2510 1.3.2.2 bouyer ph_parent)->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
2511 1.3.2.2 bouyer Pcic_write(ph, 0x40 + win, mem_window);
2512 1.3.2.2 bouyer }
2513 1.1 haya
2514 1.3.2.2 bouyer stop_low = (phys_end >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
2515 1.3.2.2 bouyer stop_high = ((phys_end >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
2516 1.3.2.2 bouyer | PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2; /* wait 2 cycles */
2517 1.3.2.2 bouyer /* XXX Geee, WAIT2!! Crazy!! I must rewrite this routine. */
2518 1.3.2.2 bouyer
2519 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SMM_STOP_LOW, stop_low);
2520 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_SMM_STOP_HIGH, stop_high);
2521 1.3.2.2 bouyer
2522 1.3.2.2 bouyer off_low = (ph->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff;
2523 1.3.2.2 bouyer off_high = ((ph->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8))
2524 1.3.2.2 bouyer & PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK)
2525 1.3.2.2 bouyer | ((kind == PCMCIA_MEM_ATTR) ?
2526 1.3.2.2 bouyer PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0);
2527 1.3.2.2 bouyer
2528 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_CMA_LOW, off_low);
2529 1.3.2.2 bouyer Pcic_write(ph, regbase_win + PCIC_CMA_HIGH, off_high);
2530 1.3.2.2 bouyer
2531 1.3.2.2 bouyer reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2532 1.3.2.2 bouyer reg |= ((1 << win) | PCIC_ADDRWIN_ENABLE_MEMCS16);
2533 1.3.2.2 bouyer Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
2534 1.1 haya
2535 1.1 haya #if defined CBB_DEBUG
2536 1.3.2.2 bouyer {
2537 1.3.2.2 bouyer int r1, r2, r3, r4, r5, r6, r7 = 0;
2538 1.1 haya
2539 1.3.2.2 bouyer r1 = Pcic_read(ph, regbase_win + PCIC_SMM_START_LOW);
2540 1.3.2.2 bouyer r2 = Pcic_read(ph, regbase_win + PCIC_SMM_START_HIGH);
2541 1.3.2.2 bouyer r3 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_LOW);
2542 1.3.2.2 bouyer r4 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_HIGH);
2543 1.3.2.2 bouyer r5 = Pcic_read(ph, regbase_win + PCIC_CMA_LOW);
2544 1.3.2.2 bouyer r6 = Pcic_read(ph, regbase_win + PCIC_CMA_HIGH);
2545 1.3.2.2 bouyer if (((struct pccbb_softc *)(ph->
2546 1.3.2.2 bouyer ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
2547 1.3.2.2 bouyer r7 = Pcic_read(ph, 0x40 + win);
2548 1.3.2.2 bouyer }
2549 1.3.2.2 bouyer
2550 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_do_mem_map window %d: %02x%02x %02x%02x "
2551 1.3.2.2 bouyer "%02x%02x", win, r1, r2, r3, r4, r5, r6));
2552 1.3.2.2 bouyer if (((struct pccbb_softc *)(ph->
2553 1.3.2.2 bouyer ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
2554 1.3.2.2 bouyer DPRINTF((" %02x", r7));
2555 1.3.2.2 bouyer }
2556 1.3.2.2 bouyer DPRINTF(("\n"));
2557 1.3.2.2 bouyer }
2558 1.1 haya #endif
2559 1.1 haya }
2560 1.1 haya
2561 1.3.2.1 thorpej /*
2562 1.3.2.1 thorpej * STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
2563 1.3.2.1 thorpej * bus_addr_t card_addr, bus_size_t size,
2564 1.3.2.1 thorpej * struct pcmcia_mem_handle *pcmhp,
2565 1.3.2.1 thorpej * bus_addr_t *offsetp, int *windowp)
2566 1.3.2.1 thorpej *
2567 1.3.2.2 bouyer * This function maps memory space allocated by the function
2568 1.3.2.1 thorpej * pccbb_pcmcia_mem_alloc().
2569 1.3.2.1 thorpej */
2570 1.3.2.2 bouyer STATIC int
2571 1.1 haya pccbb_pcmcia_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
2572 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2573 1.3.2.2 bouyer int kind;
2574 1.3.2.2 bouyer bus_addr_t card_addr;
2575 1.3.2.2 bouyer bus_size_t size;
2576 1.3.2.2 bouyer struct pcmcia_mem_handle *pcmhp;
2577 1.3.2.2 bouyer bus_addr_t *offsetp;
2578 1.3.2.2 bouyer int *windowp;
2579 1.3.2.2 bouyer {
2580 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2581 1.3.2.2 bouyer bus_addr_t busaddr;
2582 1.3.2.2 bouyer long card_offset;
2583 1.3.2.2 bouyer int win;
2584 1.3.2.2 bouyer
2585 1.3.2.2 bouyer for (win = 0; win < PCIC_MEM_WINS; ++win) {
2586 1.3.2.2 bouyer if ((ph->memalloc & (1 << win)) == 0) {
2587 1.3.2.2 bouyer ph->memalloc |= (1 << win);
2588 1.3.2.2 bouyer break;
2589 1.3.2.2 bouyer }
2590 1.3.2.2 bouyer }
2591 1.1 haya
2592 1.3.2.2 bouyer if (win == PCIC_MEM_WINS) {
2593 1.3.2.2 bouyer return 1;
2594 1.3.2.2 bouyer }
2595 1.1 haya
2596 1.3.2.2 bouyer *windowp = win;
2597 1.1 haya
2598 1.3.2.2 bouyer /* XXX this is pretty gross */
2599 1.1 haya
2600 1.3.2.2 bouyer if (((struct pccbb_softc *)ph->ph_parent)->sc_memt != pcmhp->memt) {
2601 1.3.2.2 bouyer panic("pccbb_pcmcia_mem_map memt is bogus");
2602 1.3.2.2 bouyer }
2603 1.1 haya
2604 1.3.2.2 bouyer busaddr = pcmhp->addr;
2605 1.1 haya
2606 1.3.2.2 bouyer /*
2607 1.3.2.2 bouyer * compute the address offset to the pcmcia address space for the
2608 1.3.2.2 bouyer * pcic. this is intentionally signed. The masks and shifts below
2609 1.3.2.2 bouyer * will cause TRT to happen in the pcic registers. Deal with making
2610 1.3.2.2 bouyer * sure the address is aligned, and return the alignment offset.
2611 1.3.2.2 bouyer */
2612 1.3.2.2 bouyer
2613 1.3.2.2 bouyer *offsetp = card_addr % PCIC_MEM_PAGESIZE;
2614 1.3.2.2 bouyer card_addr -= *offsetp;
2615 1.3.2.2 bouyer
2616 1.3.2.2 bouyer DPRINTF(("pccbb_pcmcia_mem_map window %d bus %lx+%lx+%lx at card addr "
2617 1.3.2.2 bouyer "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
2618 1.3.2.2 bouyer (u_long) card_addr));
2619 1.3.2.2 bouyer
2620 1.3.2.2 bouyer /*
2621 1.3.2.2 bouyer * include the offset in the size, and decrement size by one, since
2622 1.3.2.2 bouyer * the hw wants start/stop
2623 1.3.2.2 bouyer */
2624 1.3.2.2 bouyer size += *offsetp - 1;
2625 1.3.2.2 bouyer
2626 1.3.2.2 bouyer card_offset = (((long)card_addr) - ((long)busaddr));
2627 1.3.2.2 bouyer
2628 1.3.2.2 bouyer ph->mem[win].addr = busaddr;
2629 1.3.2.2 bouyer ph->mem[win].size = size;
2630 1.3.2.2 bouyer ph->mem[win].offset = card_offset;
2631 1.3.2.2 bouyer ph->mem[win].kind = kind;
2632 1.1 haya
2633 1.3.2.2 bouyer pccbb_pcmcia_do_mem_map(ph, win);
2634 1.1 haya
2635 1.3.2.2 bouyer return 0;
2636 1.1 haya }
2637 1.1 haya
2638 1.3.2.1 thorpej /*
2639 1.3.2.1 thorpej * STATIC int pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch,
2640 1.3.2.1 thorpej * int window)
2641 1.3.2.1 thorpej *
2642 1.3.2.2 bouyer * This function unmaps memory space which mapped by the function
2643 1.3.2.1 thorpej * pccbb_pcmcia_mem_map().
2644 1.3.2.1 thorpej */
2645 1.3.2.2 bouyer STATIC void
2646 1.1 haya pccbb_pcmcia_mem_unmap(pch, window)
2647 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2648 1.3.2.2 bouyer int window;
2649 1.1 haya {
2650 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2651 1.3.2.2 bouyer int reg;
2652 1.1 haya
2653 1.3.2.2 bouyer if (window >= PCIC_MEM_WINS) {
2654 1.3.2.2 bouyer panic("pccbb_pcmcia_mem_unmap: window out of range");
2655 1.3.2.2 bouyer }
2656 1.1 haya
2657 1.3.2.2 bouyer reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2658 1.3.2.2 bouyer reg &= ~(1 << window);
2659 1.3.2.2 bouyer Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
2660 1.1 haya
2661 1.3.2.2 bouyer ph->memalloc &= ~(1 << window);
2662 1.1 haya }
2663 1.1 haya
2664 1.1 haya #if defined PCCBB_PCMCIA_POLL
2665 1.1 haya struct pccbb_poll_str {
2666 1.3.2.2 bouyer void *arg;
2667 1.3.2.2 bouyer int (*func) __P((void *));
2668 1.3.2.2 bouyer int level;
2669 1.3.2.2 bouyer struct pcic_handle *ph;
2670 1.3.2.2 bouyer int count;
2671 1.3.2.2 bouyer int num;
2672 1.3.2.2 bouyer struct callout poll_ch;
2673 1.1 haya };
2674 1.1 haya
2675 1.1 haya static struct pccbb_poll_str pccbb_poll[10];
2676 1.1 haya static int pccbb_poll_n = 0;
2677 1.1 haya
2678 1.1 haya static void pccbb_pcmcia_poll __P((void *arg));
2679 1.1 haya
2680 1.1 haya static void
2681 1.1 haya pccbb_pcmcia_poll(arg)
2682 1.3.2.2 bouyer void *arg;
2683 1.1 haya {
2684 1.3.2.2 bouyer struct pccbb_poll_str *poll = arg;
2685 1.3.2.2 bouyer struct pcic_handle *ph = poll->ph;
2686 1.3.2.2 bouyer struct pccbb_softc *sc = ph->sc;
2687 1.3.2.2 bouyer int s;
2688 1.3.2.2 bouyer u_int32_t spsr; /* socket present-state reg */
2689 1.3.2.2 bouyer
2690 1.3.2.2 bouyer callout_reset(&poll->poll_ch, hz * 2, pccbb_pcmcia_poll, arg);
2691 1.3.2.2 bouyer switch (poll->level) {
2692 1.3.2.2 bouyer case IPL_NET:
2693 1.3.2.2 bouyer s = splnet();
2694 1.3.2.2 bouyer break;
2695 1.3.2.2 bouyer case IPL_BIO:
2696 1.3.2.2 bouyer s = splbio();
2697 1.3.2.2 bouyer break;
2698 1.3.2.2 bouyer case IPL_TTY: /* fallthrough */
2699 1.3.2.2 bouyer default:
2700 1.3.2.2 bouyer s = spltty();
2701 1.3.2.2 bouyer break;
2702 1.3.2.2 bouyer }
2703 1.3.2.2 bouyer
2704 1.3.2.2 bouyer spsr =
2705 1.3.2.2 bouyer bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
2706 1.3.2.2 bouyer CB_SOCKET_STAT);
2707 1.1 haya
2708 1.1 haya #if defined PCCBB_PCMCIA_POLL_ONLY && defined LEVEL2
2709 1.3.2.2 bouyer if (!(spsr & 0x40)) /* CINT low */
2710 1.1 haya #else
2711 1.3.2.2 bouyer if (1)
2712 1.1 haya #endif
2713 1.3.2.2 bouyer {
2714 1.3.2.2 bouyer if ((*poll->func) (poll->arg) > 0) {
2715 1.3.2.2 bouyer ++poll->count;
2716 1.3.2.2 bouyer // printf("intr: reported from poller, 0x%x\n", spsr);
2717 1.1 haya #if defined LEVEL2
2718 1.3.2.2 bouyer } else {
2719 1.3.2.2 bouyer printf("intr: miss! 0x%x\n", spsr);
2720 1.1 haya #endif
2721 1.3.2.2 bouyer }
2722 1.3.2.2 bouyer }
2723 1.3.2.2 bouyer splx(s);
2724 1.1 haya }
2725 1.1 haya #endif /* defined CB_PCMCIA_POLL */
2726 1.1 haya
2727 1.3.2.1 thorpej /*
2728 1.3.2.1 thorpej * STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
2729 1.3.2.1 thorpej * struct pcmcia_function *pf,
2730 1.3.2.1 thorpej * int ipl,
2731 1.3.2.1 thorpej * int (*func)(void *),
2732 1.3.2.1 thorpej * void *arg);
2733 1.3.2.1 thorpej *
2734 1.3.2.1 thorpej * This function enables PC-Card interrupt. PCCBB uses PCI interrupt line.
2735 1.3.2.1 thorpej */
2736 1.1 haya STATIC void *
2737 1.1 haya pccbb_pcmcia_intr_establish(pch, pf, ipl, func, arg)
2738 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2739 1.3.2.2 bouyer struct pcmcia_function *pf;
2740 1.3.2.2 bouyer int ipl;
2741 1.3.2.2 bouyer int (*func) __P((void *));
2742 1.3.2.2 bouyer void *arg;
2743 1.3.2.2 bouyer {
2744 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2745 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2746 1.3.2.2 bouyer
2747 1.3.2.2 bouyer if (!(pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
2748 1.3.2.2 bouyer /* what should I do? */
2749 1.3.2.2 bouyer if ((pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
2750 1.3.2.2 bouyer DPRINTF(
2751 1.3.2.2 bouyer ("%s does not provide edge nor pulse interrupt\n",
2752 1.3.2.2 bouyer sc->sc_dev.dv_xname));
2753 1.3.2.2 bouyer return NULL;
2754 1.3.2.2 bouyer }
2755 1.3.2.2 bouyer /*
2756 1.3.2.2 bouyer * XXX Noooooo! The interrupt flag must set properly!!
2757 1.3.2.2 bouyer * dumb pcmcia driver!!
2758 1.3.2.2 bouyer */
2759 1.3.2.2 bouyer }
2760 1.1 haya
2761 1.3.2.2 bouyer return pccbb_intr_establish(sc, IST_LEVEL, ipl, func, arg);
2762 1.1 haya }
2763 1.1 haya
2764 1.3.2.1 thorpej /*
2765 1.3.2.1 thorpej * STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch,
2766 1.3.2.1 thorpej * void *ih)
2767 1.3.2.1 thorpej *
2768 1.3.2.1 thorpej * This function disables PC-Card interrupt.
2769 1.3.2.1 thorpej */
2770 1.1 haya STATIC void
2771 1.1 haya pccbb_pcmcia_intr_disestablish(pch, ih)
2772 1.3.2.2 bouyer pcmcia_chipset_handle_t pch;
2773 1.3.2.2 bouyer void *ih;
2774 1.1 haya {
2775 1.3.2.2 bouyer struct pcic_handle *ph = (struct pcic_handle *)pch;
2776 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2777 1.1 haya
2778 1.3.2.2 bouyer pccbb_intr_disestablish(sc, ih);
2779 1.1 haya }
2780 1.1 haya
2781 1.1 haya #if rbus
2782 1.3.2.1 thorpej /*
2783 1.3.2.1 thorpej * static int
2784 1.3.2.1 thorpej * pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
2785 1.3.2.1 thorpej * bus_addr_t addr, bus_size_t size,
2786 1.3.2.1 thorpej * bus_addr_t mask, bus_size_t align,
2787 1.3.2.1 thorpej * int flags, bus_addr_t *addrp;
2788 1.3.2.1 thorpej * bus_space_handle_t *bshp)
2789 1.3.2.1 thorpej *
2790 1.3.2.1 thorpej * This function allocates a portion of memory or io space for
2791 1.3.2.1 thorpej * clients. This function is called from CardBus card drivers.
2792 1.3.2.1 thorpej */
2793 1.1 haya static int
2794 1.1 haya pccbb_rbus_cb_space_alloc(ct, rb, addr, size, mask, align, flags, addrp, bshp)
2795 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
2796 1.3.2.2 bouyer rbus_tag_t rb;
2797 1.3.2.2 bouyer bus_addr_t addr;
2798 1.3.2.2 bouyer bus_size_t size;
2799 1.3.2.2 bouyer bus_addr_t mask;
2800 1.3.2.2 bouyer bus_size_t align;
2801 1.3.2.2 bouyer int flags;
2802 1.3.2.2 bouyer bus_addr_t *addrp;
2803 1.3.2.2 bouyer bus_space_handle_t *bshp;
2804 1.3.2.2 bouyer {
2805 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
2806 1.3.2.2 bouyer
2807 1.3.2.2 bouyer DPRINTF(
2808 1.3.2.2 bouyer ("pccbb_rbus_cb_space_alloc: adr %lx, size %lx, mask %lx, align %lx\n",
2809 1.3.2.2 bouyer addr, size, mask, align));
2810 1.1 haya
2811 1.3.2.2 bouyer if (align == 0) {
2812 1.3.2.2 bouyer align = size;
2813 1.3.2.2 bouyer }
2814 1.1 haya
2815 1.3.2.2 bouyer if (rb->rb_bt == sc->sc_memt) {
2816 1.3.2.2 bouyer if (align < 16) {
2817 1.3.2.2 bouyer return 1;
2818 1.3.2.2 bouyer }
2819 1.3.2.2 bouyer } else if (rb->rb_bt == sc->sc_iot) {
2820 1.3.2.2 bouyer if (align < 4) {
2821 1.3.2.2 bouyer return 1;
2822 1.3.2.2 bouyer }
2823 1.3.2.2 bouyer /* XXX: hack for avoiding ISA image */
2824 1.3.2.2 bouyer if (mask < 0x0100) {
2825 1.3.2.2 bouyer mask = 0x3ff;
2826 1.3.2.2 bouyer addr = 0x300;
2827 1.3.2.2 bouyer }
2828 1.3.2.2 bouyer
2829 1.3.2.2 bouyer } else {
2830 1.3.2.2 bouyer DPRINTF(
2831 1.3.2.2 bouyer ("pccbb_rbus_cb_space_alloc: Bus space tag %x is NOT used.\n",
2832 1.3.2.2 bouyer rb->rb_bt));
2833 1.3.2.2 bouyer return 1;
2834 1.3.2.2 bouyer /* XXX: panic here? */
2835 1.3.2.2 bouyer }
2836 1.1 haya
2837 1.3.2.2 bouyer if (rbus_space_alloc(rb, addr, size, mask, align, flags, addrp, bshp)) {
2838 1.3.2.2 bouyer printf("%s: <rbus> no bus space\n", sc->sc_dev.dv_xname);
2839 1.3.2.2 bouyer return 1;
2840 1.3.2.2 bouyer }
2841 1.1 haya
2842 1.3.2.2 bouyer pccbb_open_win(sc, rb->rb_bt, *addrp, size, *bshp, 0);
2843 1.1 haya
2844 1.3.2.2 bouyer return 0;
2845 1.1 haya }
2846 1.1 haya
2847 1.3.2.1 thorpej /*
2848 1.3.2.1 thorpej * static int
2849 1.3.2.1 thorpej * pccbb_rbus_cb_space_free(cardbus_chipset_tag_t *ct, rbus_tag_t rb,
2850 1.3.2.1 thorpej * bus_space_handle_t *bshp, bus_size_t size);
2851 1.3.2.1 thorpej *
2852 1.3.2.1 thorpej * This function is called from CardBus card drivers.
2853 1.3.2.1 thorpej */
2854 1.1 haya static int
2855 1.1 haya pccbb_rbus_cb_space_free(ct, rb, bsh, size)
2856 1.3.2.2 bouyer cardbus_chipset_tag_t ct;
2857 1.3.2.2 bouyer rbus_tag_t rb;
2858 1.3.2.2 bouyer bus_space_handle_t bsh;
2859 1.3.2.2 bouyer bus_size_t size;
2860 1.3.2.2 bouyer {
2861 1.3.2.2 bouyer struct pccbb_softc *sc = (struct pccbb_softc *)ct;
2862 1.3.2.2 bouyer bus_space_tag_t bt = rb->rb_bt;
2863 1.3.2.2 bouyer
2864 1.3.2.2 bouyer pccbb_close_win(sc, bt, bsh, size);
2865 1.3.2.2 bouyer
2866 1.3.2.2 bouyer if (bt == sc->sc_memt) {
2867 1.3.2.2 bouyer } else if (bt == sc->sc_iot) {
2868 1.3.2.2 bouyer } else {
2869 1.3.2.2 bouyer return 1;
2870 1.3.2.2 bouyer /* XXX: panic here? */
2871 1.3.2.2 bouyer }
2872 1.1 haya
2873 1.3.2.2 bouyer return rbus_space_free(rb, bsh, size, NULL);
2874 1.1 haya }
2875 1.1 haya #endif /* rbus */
2876 1.1 haya
2877 1.1 haya #if rbus
2878 1.1 haya
2879 1.1 haya static int
2880 1.1 haya pccbb_open_win(sc, bst, addr, size, bsh, flags)
2881 1.3.2.2 bouyer struct pccbb_softc *sc;
2882 1.3.2.2 bouyer bus_space_tag_t bst;
2883 1.3.2.2 bouyer bus_addr_t addr;
2884 1.3.2.2 bouyer bus_size_t size;
2885 1.3.2.2 bouyer bus_space_handle_t bsh;
2886 1.3.2.2 bouyer int flags;
2887 1.3.2.2 bouyer {
2888 1.3.2.2 bouyer struct pccbb_win_chain_head *head;
2889 1.3.2.2 bouyer bus_addr_t align;
2890 1.3.2.2 bouyer
2891 1.3.2.2 bouyer head = &sc->sc_iowindow;
2892 1.3.2.2 bouyer align = 0x04;
2893 1.3.2.2 bouyer if (sc->sc_memt == bst) {
2894 1.3.2.2 bouyer head = &sc->sc_memwindow;
2895 1.3.2.2 bouyer align = 0x1000;
2896 1.3.2.2 bouyer DPRINTF(("using memory window, %x %x %x\n\n",
2897 1.3.2.2 bouyer sc->sc_iot, sc->sc_memt, bst));
2898 1.3.2.2 bouyer }
2899 1.1 haya
2900 1.3.2.2 bouyer if (pccbb_winlist_insert(head, addr, size, bsh, flags)) {
2901 1.3.2.2 bouyer printf("%s: pccbb_open_win: %s winlist insert failed\n",
2902 1.3.2.2 bouyer sc->sc_dev.dv_xname,
2903 1.3.2.2 bouyer (head == &sc->sc_memwindow) ? "mem" : "io");
2904 1.3.2.2 bouyer }
2905 1.3.2.2 bouyer pccbb_winset(align, sc, bst);
2906 1.1 haya
2907 1.3.2.2 bouyer return 0;
2908 1.1 haya }
2909 1.1 haya
2910 1.1 haya static int
2911 1.1 haya pccbb_close_win(sc, bst, bsh, size)
2912 1.3.2.2 bouyer struct pccbb_softc *sc;
2913 1.3.2.2 bouyer bus_space_tag_t bst;
2914 1.3.2.2 bouyer bus_space_handle_t bsh;
2915 1.3.2.2 bouyer bus_size_t size;
2916 1.3.2.2 bouyer {
2917 1.3.2.2 bouyer struct pccbb_win_chain_head *head;
2918 1.3.2.2 bouyer bus_addr_t align;
2919 1.3.2.2 bouyer
2920 1.3.2.2 bouyer head = &sc->sc_iowindow;
2921 1.3.2.2 bouyer align = 0x04;
2922 1.3.2.2 bouyer if (sc->sc_memt == bst) {
2923 1.3.2.2 bouyer head = &sc->sc_memwindow;
2924 1.3.2.2 bouyer align = 0x1000;
2925 1.3.2.2 bouyer }
2926 1.1 haya
2927 1.3.2.2 bouyer if (pccbb_winlist_delete(head, bsh, size)) {
2928 1.3.2.2 bouyer printf("%s: pccbb_close_win: %s winlist delete failed\n",
2929 1.3.2.2 bouyer sc->sc_dev.dv_xname,
2930 1.3.2.2 bouyer (head == &sc->sc_memwindow) ? "mem" : "io");
2931 1.3.2.2 bouyer }
2932 1.3.2.2 bouyer pccbb_winset(align, sc, bst);
2933 1.1 haya
2934 1.3.2.2 bouyer return 0;
2935 1.1 haya }
2936 1.1 haya
2937 1.1 haya static int
2938 1.3.2.2 bouyer pccbb_winlist_insert(head, start, size, bsh, flags)
2939 1.3.2.2 bouyer struct pccbb_win_chain_head *head;
2940 1.3.2.2 bouyer bus_addr_t start;
2941 1.3.2.2 bouyer bus_size_t size;
2942 1.3.2.2 bouyer bus_space_handle_t bsh;
2943 1.3.2.2 bouyer int flags;
2944 1.3.2.2 bouyer {
2945 1.3.2.2 bouyer struct pccbb_win_chain *chainp, *elem;
2946 1.3.2.2 bouyer
2947 1.3.2.2 bouyer if ((elem = malloc(sizeof(struct pccbb_win_chain), M_DEVBUF,
2948 1.3.2.2 bouyer M_NOWAIT)) == NULL)
2949 1.3.2.2 bouyer return (1); /* fail */
2950 1.3.2.2 bouyer
2951 1.3.2.2 bouyer elem->wc_start = start;
2952 1.3.2.2 bouyer elem->wc_end = start + (size - 1);
2953 1.3.2.2 bouyer elem->wc_handle = bsh;
2954 1.3.2.2 bouyer elem->wc_flags = flags;
2955 1.3.2.2 bouyer
2956 1.3.2.2 bouyer for (chainp = TAILQ_FIRST(head); chainp != NULL;
2957 1.3.2.2 bouyer chainp = TAILQ_NEXT(chainp, wc_list)) {
2958 1.3.2.2 bouyer if (chainp->wc_end < start)
2959 1.3.2.2 bouyer continue;
2960 1.3.2.2 bouyer TAILQ_INSERT_AFTER(head, chainp, elem, wc_list);
2961 1.3.2.2 bouyer return (0);
2962 1.3.2.2 bouyer }
2963 1.1 haya
2964 1.3.2.2 bouyer TAILQ_INSERT_TAIL(head, elem, wc_list);
2965 1.3.2.2 bouyer return (0);
2966 1.1 haya }
2967 1.1 haya
2968 1.3.2.2 bouyer static int
2969 1.3.2.2 bouyer pccbb_winlist_delete(head, bsh, size)
2970 1.3.2.2 bouyer struct pccbb_win_chain_head *head;
2971 1.3.2.2 bouyer bus_space_handle_t bsh;
2972 1.3.2.2 bouyer bus_size_t size;
2973 1.3.2.2 bouyer {
2974 1.3.2.2 bouyer struct pccbb_win_chain *chainp;
2975 1.3.2.2 bouyer
2976 1.3.2.2 bouyer for (chainp = TAILQ_FIRST(head); chainp != NULL;
2977 1.3.2.2 bouyer chainp = TAILQ_NEXT(chainp, wc_list)) {
2978 1.3.2.2 bouyer if (chainp->wc_handle != bsh)
2979 1.3.2.2 bouyer continue;
2980 1.3.2.2 bouyer if ((chainp->wc_end - chainp->wc_start) != (size - 1)) {
2981 1.3.2.2 bouyer printf("pccbb_winlist_delete: window 0x%lx size "
2982 1.3.2.2 bouyer "inconsistent: 0x%lx, 0x%lx\n",
2983 1.3.2.2 bouyer chainp->wc_start,
2984 1.3.2.2 bouyer chainp->wc_end - chainp->wc_start,
2985 1.3.2.2 bouyer size - 1);
2986 1.3.2.2 bouyer return 1;
2987 1.3.2.2 bouyer }
2988 1.1 haya
2989 1.3.2.2 bouyer TAILQ_REMOVE(head, chainp, wc_list);
2990 1.3.2.2 bouyer free(chainp, M_DEVBUF);
2991 1.1 haya
2992 1.3.2.2 bouyer return 0;
2993 1.3.2.2 bouyer }
2994 1.1 haya
2995 1.3.2.2 bouyer return 1; /* fail: no candidate to remove */
2996 1.3.2.2 bouyer }
2997 1.1 haya
2998 1.3.2.2 bouyer static void
2999 1.3.2.2 bouyer pccbb_winset(align, sc, bst)
3000 1.3.2.2 bouyer bus_addr_t align;
3001 1.3.2.2 bouyer struct pccbb_softc *sc;
3002 1.3.2.2 bouyer bus_space_tag_t bst;
3003 1.3.2.2 bouyer {
3004 1.3.2.2 bouyer pci_chipset_tag_t pc;
3005 1.3.2.2 bouyer pcitag_t tag;
3006 1.3.2.2 bouyer bus_addr_t mask = ~(align - 1);
3007 1.3.2.2 bouyer struct {
3008 1.3.2.2 bouyer cardbusreg_t win_start;
3009 1.3.2.2 bouyer cardbusreg_t win_limit;
3010 1.3.2.2 bouyer int win_flags;
3011 1.3.2.2 bouyer } win[2];
3012 1.3.2.2 bouyer struct pccbb_win_chain *chainp;
3013 1.3.2.2 bouyer int offs;
3014 1.3.2.2 bouyer
3015 1.3.2.2 bouyer win[0].win_start = 0xffffffff;
3016 1.3.2.2 bouyer win[0].win_limit = 0;
3017 1.3.2.2 bouyer win[1].win_start = 0xffffffff;
3018 1.3.2.2 bouyer win[1].win_limit = 0;
3019 1.3.2.2 bouyer
3020 1.3.2.2 bouyer chainp = TAILQ_FIRST(&sc->sc_iowindow);
3021 1.3.2.2 bouyer offs = 0x2c;
3022 1.3.2.2 bouyer if (sc->sc_memt == bst) {
3023 1.3.2.2 bouyer chainp = TAILQ_FIRST(&sc->sc_memwindow);
3024 1.3.2.2 bouyer offs = 0x1c;
3025 1.3.2.2 bouyer }
3026 1.1 haya
3027 1.3.2.2 bouyer if (chainp != NULL) {
3028 1.3.2.2 bouyer win[0].win_start = chainp->wc_start & mask;
3029 1.3.2.2 bouyer win[0].win_limit = chainp->wc_end & mask;
3030 1.3.2.2 bouyer win[0].win_flags = chainp->wc_flags;
3031 1.3.2.2 bouyer chainp = TAILQ_NEXT(chainp, wc_list);
3032 1.3.2.2 bouyer }
3033 1.1 haya
3034 1.3.2.2 bouyer for (; chainp != NULL; chainp = TAILQ_NEXT(chainp, wc_list)) {
3035 1.3.2.2 bouyer if (win[1].win_start == 0xffffffff) {
3036 1.3.2.2 bouyer /* window 1 is not used */
3037 1.3.2.2 bouyer if ((win[0].win_flags == chainp->wc_flags) &&
3038 1.3.2.2 bouyer (win[0].win_limit + align >=
3039 1.3.2.2 bouyer (chainp->wc_start & mask))) {
3040 1.3.2.2 bouyer /* concatenate */
3041 1.3.2.2 bouyer win[0].win_limit = chainp->wc_end & mask;
3042 1.3.2.2 bouyer } else {
3043 1.3.2.2 bouyer /* make new window */
3044 1.3.2.2 bouyer win[1].win_start = chainp->wc_start & mask;
3045 1.3.2.2 bouyer win[1].win_limit = chainp->wc_end & mask;
3046 1.3.2.2 bouyer win[1].win_flags = chainp->wc_flags;
3047 1.3.2.2 bouyer }
3048 1.3.2.2 bouyer continue;
3049 1.3.2.2 bouyer }
3050 1.3.2.2 bouyer
3051 1.3.2.2 bouyer /* Both windows are engaged. */
3052 1.3.2.2 bouyer if (win[0].win_flags == win[1].win_flags) {
3053 1.3.2.2 bouyer /* same flags */
3054 1.3.2.2 bouyer if (win[0].win_flags == chainp->wc_flags) {
3055 1.3.2.2 bouyer if (win[1].win_start - (win[0].win_limit +
3056 1.3.2.2 bouyer align) <
3057 1.3.2.2 bouyer (chainp->wc_start & mask) -
3058 1.3.2.2 bouyer ((chainp->wc_end & mask) + align)) {
3059 1.3.2.2 bouyer /*
3060 1.3.2.2 bouyer * merge window 0 and 1, and set win1
3061 1.3.2.2 bouyer * to chainp
3062 1.3.2.2 bouyer */
3063 1.3.2.2 bouyer win[0].win_limit = win[1].win_limit;
3064 1.3.2.2 bouyer win[1].win_start =
3065 1.3.2.2 bouyer chainp->wc_start & mask;
3066 1.3.2.2 bouyer win[1].win_limit =
3067 1.3.2.2 bouyer chainp->wc_end & mask;
3068 1.3.2.2 bouyer } else {
3069 1.3.2.2 bouyer win[1].win_limit =
3070 1.3.2.2 bouyer chainp->wc_end & mask;
3071 1.3.2.2 bouyer }
3072 1.3.2.2 bouyer } else {
3073 1.3.2.2 bouyer /* different flags */
3074 1.3.2.2 bouyer
3075 1.3.2.2 bouyer /* concatenate win0 and win1 */
3076 1.3.2.2 bouyer win[0].win_limit = win[1].win_limit;
3077 1.3.2.2 bouyer /* allocate win[1] to new space */
3078 1.3.2.2 bouyer win[1].win_start = chainp->wc_start & mask;
3079 1.3.2.2 bouyer win[1].win_limit = chainp->wc_end & mask;
3080 1.3.2.2 bouyer win[1].win_flags = chainp->wc_flags;
3081 1.3.2.2 bouyer }
3082 1.3.2.2 bouyer } else {
3083 1.3.2.2 bouyer /* the flags of win[0] and win[1] is different */
3084 1.3.2.2 bouyer if (win[0].win_flags == chainp->wc_flags) {
3085 1.3.2.2 bouyer win[0].win_limit = chainp->wc_end & mask;
3086 1.3.2.2 bouyer /*
3087 1.3.2.2 bouyer * XXX this creates overlapping windows, so
3088 1.3.2.2 bouyer * what should the poor bridge do if one is
3089 1.3.2.2 bouyer * cachable, and the other is not?
3090 1.3.2.2 bouyer */
3091 1.3.2.2 bouyer printf("%s: overlapping windows\n",
3092 1.3.2.2 bouyer sc->sc_dev.dv_xname);
3093 1.3.2.2 bouyer } else {
3094 1.3.2.2 bouyer win[1].win_limit = chainp->wc_end & mask;
3095 1.3.2.2 bouyer }
3096 1.3.2.2 bouyer }
3097 1.3.2.2 bouyer }
3098 1.1 haya
3099 1.3.2.2 bouyer pc = sc->sc_pc;
3100 1.3.2.2 bouyer tag = sc->sc_tag;
3101 1.3.2.2 bouyer pci_conf_write(pc, tag, offs, win[0].win_start);
3102 1.3.2.2 bouyer pci_conf_write(pc, tag, offs + 4, win[0].win_limit);
3103 1.3.2.2 bouyer pci_conf_write(pc, tag, offs + 8, win[1].win_start);
3104 1.3.2.2 bouyer pci_conf_write(pc, tag, offs + 12, win[1].win_limit);
3105 1.3.2.2 bouyer DPRINTF(("--pccbb_winset: win0 [%x, %lx), win1 [%x, %lx)\n",
3106 1.3.2.2 bouyer pci_conf_read(pc, tag, offs),
3107 1.3.2.2 bouyer pci_conf_read(pc, tag, offs + 4) + align,
3108 1.3.2.2 bouyer pci_conf_read(pc, tag, offs + 8),
3109 1.3.2.2 bouyer pci_conf_read(pc, tag, offs + 12) + align));
3110 1.3.2.2 bouyer
3111 1.3.2.2 bouyer if (bst == sc->sc_memt) {
3112 1.3.2.2 bouyer if (win[0].win_flags & PCCBB_MEM_CACHABLE) {
3113 1.3.2.2 bouyer pcireg_t bcr = pci_conf_read(pc, tag, PCI_BCR_INTR);
3114 1.3.2.2 bouyer bcr |= CB_BCR_PREFETCH_MEMWIN0;
3115 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_BCR_INTR, bcr);
3116 1.3.2.2 bouyer }
3117 1.3.2.2 bouyer if (win[1].win_flags & PCCBB_MEM_CACHABLE) {
3118 1.3.2.2 bouyer pcireg_t bcr = pci_conf_read(pc, tag, PCI_BCR_INTR);
3119 1.3.2.2 bouyer bcr |= CB_BCR_PREFETCH_MEMWIN1;
3120 1.3.2.2 bouyer pci_conf_write(pc, tag, PCI_BCR_INTR, bcr);
3121 1.3.2.2 bouyer }
3122 1.3.2.2 bouyer }
3123 1.1 haya }
3124 1.1 haya
3125 1.3.2.2 bouyer #endif /* rbus */
3126 1.1 haya
3127 1.1 haya static void
3128 1.3.2.2 bouyer pccbb_powerhook(why, arg)
3129 1.3.2.2 bouyer int why;
3130 1.3.2.2 bouyer void *arg;
3131 1.3.2.2 bouyer {
3132 1.3.2.2 bouyer struct pccbb_softc *sc = arg;
3133 1.3.2.2 bouyer u_int32_t reg;
3134 1.3.2.2 bouyer bus_space_tag_t base_memt = sc->sc_base_memt; /* socket regs memory */
3135 1.3.2.2 bouyer bus_space_handle_t base_memh = sc->sc_base_memh;
3136 1.3.2.2 bouyer
3137 1.3.2.2 bouyer DPRINTF(("%s: power: why %d\n", sc->sc_dev.dv_xname, why));
3138 1.3.2.2 bouyer
3139 1.3.2.2 bouyer if (why == PWR_SUSPEND || why == PWR_STANDBY) {
3140 1.3.2.2 bouyer DPRINTF(("%s: power: why %d stopping intr\n", sc->sc_dev.dv_xname, why));
3141 1.3.2.2 bouyer if (sc->sc_pil_intr_enable) {
3142 1.3.2.2 bouyer (void)pccbbintr_function(sc);
3143 1.3.2.2 bouyer }
3144 1.3.2.2 bouyer sc->sc_pil_intr_enable = 0;
3145 1.1 haya
3146 1.3.2.2 bouyer /* ToDo: deactivate or suspend child devices */
3147 1.3.2.2 bouyer
3148 1.3.2.2 bouyer }
3149 1.1 haya
3150 1.3.2.2 bouyer if (why == PWR_RESUME) {
3151 1.3.2.2 bouyer /* CSC Interrupt: Card detect interrupt on */
3152 1.3.2.2 bouyer reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
3153 1.3.2.2 bouyer /* Card detect intr is turned on. */
3154 1.3.2.2 bouyer reg |= CB_SOCKET_MASK_CD;
3155 1.3.2.2 bouyer bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
3156 1.3.2.2 bouyer /* reset interrupt */
3157 1.3.2.2 bouyer reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
3158 1.3.2.2 bouyer bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT, reg);
3159 1.3.2.2 bouyer
3160 1.3.2.2 bouyer /*
3161 1.3.2.2 bouyer * check for card insertion or removal during suspend period.
3162 1.3.2.2 bouyer * XXX: the code can't cope with card swap (remove then
3163 1.3.2.2 bouyer * insert). how can we detect such situation?
3164 1.3.2.2 bouyer */
3165 1.3.2.2 bouyer (void)pccbbintr(sc);
3166 1.1 haya
3167 1.3.2.2 bouyer sc->sc_pil_intr_enable = 1;
3168 1.3.2.2 bouyer DPRINTF(("%s: power: RESUME enabling intr\n", sc->sc_dev.dv_xname));
3169 1.3.2.2 bouyer
3170 1.3.2.2 bouyer /* ToDo: activate or wakeup child devices */
3171 1.3.2.2 bouyer }
3172 1.3.2.2 bouyer }
3173