Home | History | Annotate | Line # | Download | only in pci
pccbb.c revision 1.90.2.8
      1  1.90.2.8     skrll /*	$NetBSD: pccbb.c,v 1.90.2.8 2005/11/10 14:06:02 skrll Exp $	*/
      2       1.2      haya 
      3       1.1      haya /*
      4      1.21      haya  * Copyright (c) 1998, 1999 and 2000
      5      1.21      haya  *      HAYAKAWA Koichi.  All rights reserved.
      6       1.1      haya  *
      7       1.1      haya  * Redistribution and use in source and binary forms, with or without
      8       1.1      haya  * modification, are permitted provided that the following conditions
      9       1.1      haya  * are met:
     10       1.1      haya  * 1. Redistributions of source code must retain the above copyright
     11       1.1      haya  *    notice, this list of conditions and the following disclaimer.
     12       1.1      haya  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1      haya  *    notice, this list of conditions and the following disclaimer in the
     14       1.1      haya  *    documentation and/or other materials provided with the distribution.
     15       1.1      haya  * 3. All advertising materials mentioning features or use of this software
     16       1.1      haya  *    must display the following acknowledgement:
     17       1.1      haya  *	This product includes software developed by HAYAKAWA Koichi.
     18       1.1      haya  * 4. The name of the author may not be used to endorse or promote products
     19       1.1      haya  *    derived from this software without specific prior written permission.
     20       1.1      haya  *
     21       1.1      haya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22       1.1      haya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23       1.1      haya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24       1.1      haya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25       1.1      haya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26       1.1      haya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27       1.1      haya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28       1.1      haya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29       1.1      haya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30       1.1      haya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31       1.1      haya  */
     32      1.71     lukem 
     33      1.71     lukem #include <sys/cdefs.h>
     34  1.90.2.8     skrll __KERNEL_RCSID(0, "$NetBSD: pccbb.c,v 1.90.2.8 2005/11/10 14:06:02 skrll Exp $");
     35       1.1      haya 
     36       1.1      haya /*
     37       1.1      haya #define CBB_DEBUG
     38       1.1      haya #define SHOW_REGS
     39       1.1      haya #define PCCBB_PCMCIA_POLL
     40       1.1      haya */
     41       1.1      haya 
     42       1.1      haya /*
     43       1.1      haya #define CB_PCMCIA_POLL
     44       1.1      haya #define CB_PCMCIA_POLL_ONLY
     45       1.1      haya #define LEVEL2
     46       1.1      haya */
     47       1.1      haya 
     48       1.1      haya #include <sys/param.h>
     49       1.1      haya #include <sys/systm.h>
     50       1.1      haya #include <sys/kernel.h>
     51       1.1      haya #include <sys/errno.h>
     52       1.1      haya #include <sys/ioctl.h>
     53      1.54  augustss #include <sys/reboot.h>		/* for bootverbose */
     54       1.1      haya #include <sys/syslog.h>
     55       1.1      haya #include <sys/device.h>
     56       1.1      haya #include <sys/malloc.h>
     57      1.55      haya #include <sys/proc.h>
     58       1.1      haya 
     59       1.1      haya #include <machine/intr.h>
     60       1.1      haya #include <machine/bus.h>
     61       1.1      haya 
     62       1.1      haya #include <dev/pci/pcivar.h>
     63       1.1      haya #include <dev/pci/pcireg.h>
     64       1.1      haya #include <dev/pci/pcidevs.h>
     65       1.1      haya 
     66       1.1      haya #include <dev/pci/pccbbreg.h>
     67       1.1      haya 
     68       1.1      haya #include <dev/cardbus/cardslotvar.h>
     69       1.1      haya 
     70       1.1      haya #include <dev/cardbus/cardbusvar.h>
     71       1.1      haya 
     72       1.1      haya #include <dev/pcmcia/pcmciareg.h>
     73       1.1      haya #include <dev/pcmcia/pcmciavar.h>
     74       1.1      haya 
     75       1.1      haya #include <dev/ic/i82365reg.h>
     76       1.1      haya #include <dev/ic/i82365var.h>
     77       1.1      haya #include <dev/pci/pccbbvar.h>
     78       1.1      haya 
     79       1.1      haya #include "locators.h"
     80       1.1      haya 
     81  1.90.2.8     skrll #if defined(__i386__)
     82  1.90.2.8     skrll #include "ioapic.h"
     83  1.90.2.8     skrll #endif
     84  1.90.2.8     skrll 
     85       1.1      haya #ifndef __NetBSD_Version__
     86       1.1      haya struct cfdriver cbb_cd = {
     87      1.22    chopps 	NULL, "cbb", DV_DULL
     88       1.1      haya };
     89       1.1      haya #endif
     90       1.1      haya 
     91      1.73  christos #ifdef CBB_DEBUG
     92       1.1      haya #define DPRINTF(x) printf x
     93       1.1      haya #define STATIC
     94       1.1      haya #else
     95       1.1      haya #define DPRINTF(x)
     96       1.1      haya #define STATIC static
     97       1.1      haya #endif
     98       1.1      haya 
     99      1.55      haya /*
    100      1.55      haya  * DELAY_MS() is a wait millisecond.  It shall use instead of delay()
    101      1.55      haya  * if you want to wait more than 1 ms.
    102      1.55      haya  */
    103      1.55      haya #define DELAY_MS(time, param)						\
    104      1.55      haya     do {								\
    105      1.55      haya 	if (cold == 0) {						\
    106  1.90.2.8     skrll 	    int xtick = (hz*(time))/1000;				\
    107      1.55      haya 									\
    108  1.90.2.8     skrll 	    if (xtick <= 1) {						\
    109  1.90.2.8     skrll 		xtick = 2;						\
    110      1.55      haya 	    }								\
    111  1.90.2.8     skrll 	    tsleep((void *)(param), PWAIT, "pccbb", xtick);		\
    112      1.55      haya 	} else {							\
    113      1.55      haya 	    delay((time)*1000);						\
    114      1.55      haya 	}								\
    115  1.90.2.8     skrll     } while (/*CONSTCOND*/0)
    116      1.55      haya 
    117  1.90.2.5     skrll int pcicbbmatch(struct device *, struct cfdata *, void *);
    118  1.90.2.5     skrll void pccbbattach(struct device *, struct device *, void *);
    119  1.90.2.5     skrll int pccbbintr(void *);
    120  1.90.2.5     skrll static void pci113x_insert(void *);
    121  1.90.2.5     skrll static int pccbbintr_function(struct pccbb_softc *);
    122       1.1      haya 
    123  1.90.2.5     skrll static int pccbb_detect_card(struct pccbb_softc *);
    124       1.1      haya 
    125  1.90.2.5     skrll static void pccbb_pcmcia_write(struct pcic_handle *, int, u_int8_t);
    126  1.90.2.5     skrll static u_int8_t pccbb_pcmcia_read(struct pcic_handle *, int);
    127       1.1      haya #define Pcic_read(ph, reg) ((ph)->ph_read((ph), (reg)))
    128       1.1      haya #define Pcic_write(ph, reg, val) ((ph)->ph_write((ph), (reg), (val)))
    129       1.1      haya 
    130  1.90.2.5     skrll STATIC int cb_reset(struct pccbb_softc *);
    131  1.90.2.5     skrll STATIC int cb_detect_voltage(struct pccbb_softc *);
    132  1.90.2.5     skrll STATIC int cbbprint(void *, const char *);
    133  1.90.2.5     skrll 
    134  1.90.2.5     skrll static int cb_chipset(u_int32_t, int *);
    135  1.90.2.5     skrll STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *,
    136  1.90.2.5     skrll     struct pcmciabus_attach_args *);
    137       1.1      haya #if 0
    138  1.90.2.5     skrll STATIC void pccbb_pcmcia_attach_card(struct pcic_handle *);
    139  1.90.2.5     skrll STATIC void pccbb_pcmcia_detach_card(struct pcic_handle *, int);
    140  1.90.2.5     skrll STATIC void pccbb_pcmcia_deactivate_card(struct pcic_handle *);
    141       1.1      haya #endif
    142       1.1      haya 
    143  1.90.2.5     skrll STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int);
    144  1.90.2.5     skrll STATIC int pccbb_power(cardbus_chipset_tag_t, int);
    145  1.90.2.5     skrll STATIC int pccbb_cardenable(struct pccbb_softc * sc, int function);
    146       1.1      haya #if !rbus
    147  1.90.2.5     skrll static int pccbb_io_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t);
    148  1.90.2.5     skrll static int pccbb_io_close(cardbus_chipset_tag_t, int);
    149  1.90.2.5     skrll static int pccbb_mem_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t);
    150  1.90.2.5     skrll static int pccbb_mem_close(cardbus_chipset_tag_t, int);
    151       1.1      haya #endif /* !rbus */
    152  1.90.2.5     skrll static void *pccbb_intr_establish(struct pccbb_softc *, int irq,
    153  1.90.2.5     skrll     int level, int (*ih) (void *), void *sc);
    154  1.90.2.5     skrll static void pccbb_intr_disestablish(struct pccbb_softc *, void *ih);
    155  1.90.2.5     skrll 
    156  1.90.2.5     skrll static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t, int irq,
    157  1.90.2.5     skrll     int level, int (*ih) (void *), void *sc);
    158  1.90.2.5     skrll static void pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct, void *ih);
    159  1.90.2.5     skrll 
    160  1.90.2.8     skrll static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t, int, int);
    161  1.90.2.5     skrll static void pccbb_free_tag(cardbus_chipset_tag_t, cardbustag_t);
    162  1.90.2.5     skrll static cardbusreg_t pccbb_conf_read(cardbus_chipset_tag_t, cardbustag_t, int);
    163  1.90.2.5     skrll static void pccbb_conf_write(cardbus_chipset_tag_t, cardbustag_t, int,
    164  1.90.2.5     skrll     cardbusreg_t);
    165  1.90.2.5     skrll static void pccbb_chipinit(struct pccbb_softc *);
    166  1.90.2.5     skrll 
    167  1.90.2.5     skrll STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    168  1.90.2.5     skrll     struct pcmcia_mem_handle *);
    169  1.90.2.5     skrll STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t,
    170  1.90.2.5     skrll     struct pcmcia_mem_handle *);
    171  1.90.2.5     skrll STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    172  1.90.2.5     skrll     bus_size_t, struct pcmcia_mem_handle *, bus_addr_t *, int *);
    173  1.90.2.5     skrll STATIC void pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t, int);
    174  1.90.2.5     skrll STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    175  1.90.2.5     skrll     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    176  1.90.2.5     skrll STATIC void pccbb_pcmcia_io_free(pcmcia_chipset_handle_t,
    177  1.90.2.5     skrll     struct pcmcia_io_handle *);
    178  1.90.2.5     skrll STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    179  1.90.2.5     skrll     bus_size_t, struct pcmcia_io_handle *, int *);
    180  1.90.2.5     skrll STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t, int);
    181  1.90.2.5     skrll STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t,
    182  1.90.2.5     skrll     struct pcmcia_function *, int, int (*)(void *), void *);
    183  1.90.2.5     skrll STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t, void *);
    184  1.90.2.5     skrll STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t);
    185  1.90.2.5     skrll STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t);
    186  1.90.2.5     skrll STATIC void pccbb_pcmcia_socket_settype(pcmcia_chipset_handle_t, int);
    187  1.90.2.5     skrll STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t pch);
    188  1.90.2.5     skrll 
    189  1.90.2.5     skrll static int pccbb_pcmcia_wait_ready(struct pcic_handle *);
    190  1.90.2.5     skrll static void pccbb_pcmcia_delay(struct pcic_handle *, int, const char *);
    191  1.90.2.5     skrll 
    192  1.90.2.5     skrll static void pccbb_pcmcia_do_io_map(struct pcic_handle *, int);
    193  1.90.2.5     skrll static void pccbb_pcmcia_do_mem_map(struct pcic_handle *, int);
    194  1.90.2.5     skrll static void pccbb_powerhook(int, void *);
    195       1.1      haya 
    196      1.32     enami /* bus-space allocation and deallocation functions */
    197       1.1      haya #if rbus
    198       1.1      haya 
    199  1.90.2.5     skrll static int pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t, rbus_tag_t,
    200      1.22    chopps     bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
    201  1.90.2.5     skrll     int flags, bus_addr_t * addrp, bus_space_handle_t * bshp);
    202  1.90.2.5     skrll static int pccbb_rbus_cb_space_free(cardbus_chipset_tag_t, rbus_tag_t,
    203  1.90.2.5     skrll     bus_space_handle_t, bus_size_t);
    204       1.1      haya 
    205       1.1      haya #endif /* rbus */
    206       1.1      haya 
    207       1.1      haya #if rbus
    208       1.1      haya 
    209  1.90.2.5     skrll static int pccbb_open_win(struct pccbb_softc *, bus_space_tag_t,
    210  1.90.2.5     skrll     bus_addr_t, bus_size_t, bus_space_handle_t, int flags);
    211  1.90.2.5     skrll static int pccbb_close_win(struct pccbb_softc *, bus_space_tag_t,
    212  1.90.2.5     skrll     bus_space_handle_t, bus_size_t);
    213  1.90.2.5     skrll static int pccbb_winlist_insert(struct pccbb_win_chain_head *, bus_addr_t,
    214  1.90.2.5     skrll     bus_size_t, bus_space_handle_t, int);
    215  1.90.2.5     skrll static int pccbb_winlist_delete(struct pccbb_win_chain_head *,
    216  1.90.2.5     skrll     bus_space_handle_t, bus_size_t);
    217  1.90.2.5     skrll static void pccbb_winset(bus_addr_t align, struct pccbb_softc *,
    218  1.90.2.5     skrll     bus_space_tag_t);
    219       1.1      haya void pccbb_winlist_show(struct pccbb_win_chain *);
    220       1.1      haya 
    221       1.1      haya #endif /* rbus */
    222       1.1      haya 
    223       1.1      haya /* for config_defer */
    224  1.90.2.5     skrll static void pccbb_pci_callback(struct device *);
    225       1.1      haya 
    226       1.1      haya #if defined SHOW_REGS
    227  1.90.2.5     skrll static void cb_show_regs(pci_chipset_tag_t pc, pcitag_t tag,
    228  1.90.2.5     skrll     bus_space_tag_t memt, bus_space_handle_t memh);
    229       1.1      haya #endif
    230       1.1      haya 
    231      1.79   thorpej CFATTACH_DECL(cbb_pci, sizeof(struct pccbb_softc),
    232      1.82   thorpej     pcicbbmatch, pccbbattach, NULL, NULL);
    233       1.1      haya 
    234       1.1      haya static struct pcmcia_chip_functions pccbb_pcmcia_funcs = {
    235      1.22    chopps 	pccbb_pcmcia_mem_alloc,
    236      1.22    chopps 	pccbb_pcmcia_mem_free,
    237      1.22    chopps 	pccbb_pcmcia_mem_map,
    238      1.22    chopps 	pccbb_pcmcia_mem_unmap,
    239      1.22    chopps 	pccbb_pcmcia_io_alloc,
    240      1.22    chopps 	pccbb_pcmcia_io_free,
    241      1.22    chopps 	pccbb_pcmcia_io_map,
    242      1.22    chopps 	pccbb_pcmcia_io_unmap,
    243      1.22    chopps 	pccbb_pcmcia_intr_establish,
    244      1.22    chopps 	pccbb_pcmcia_intr_disestablish,
    245      1.22    chopps 	pccbb_pcmcia_socket_enable,
    246      1.22    chopps 	pccbb_pcmcia_socket_disable,
    247  1.90.2.2     skrll 	pccbb_pcmcia_socket_settype,
    248      1.22    chopps 	pccbb_pcmcia_card_detect
    249       1.1      haya };
    250       1.1      haya 
    251       1.1      haya #if rbus
    252       1.1      haya static struct cardbus_functions pccbb_funcs = {
    253      1.22    chopps 	pccbb_rbus_cb_space_alloc,
    254      1.22    chopps 	pccbb_rbus_cb_space_free,
    255      1.26      haya 	pccbb_cb_intr_establish,
    256      1.26      haya 	pccbb_cb_intr_disestablish,
    257      1.22    chopps 	pccbb_ctrl,
    258      1.22    chopps 	pccbb_power,
    259      1.22    chopps 	pccbb_make_tag,
    260      1.22    chopps 	pccbb_free_tag,
    261      1.22    chopps 	pccbb_conf_read,
    262      1.22    chopps 	pccbb_conf_write,
    263       1.1      haya };
    264       1.1      haya #else
    265       1.1      haya static struct cardbus_functions pccbb_funcs = {
    266      1.22    chopps 	pccbb_ctrl,
    267      1.22    chopps 	pccbb_power,
    268      1.22    chopps 	pccbb_mem_open,
    269      1.22    chopps 	pccbb_mem_close,
    270      1.22    chopps 	pccbb_io_open,
    271      1.22    chopps 	pccbb_io_close,
    272      1.26      haya 	pccbb_cb_intr_establish,
    273      1.26      haya 	pccbb_cb_intr_disestablish,
    274      1.22    chopps 	pccbb_make_tag,
    275      1.22    chopps 	pccbb_conf_read,
    276      1.22    chopps 	pccbb_conf_write,
    277       1.1      haya };
    278       1.1      haya #endif
    279       1.1      haya 
    280       1.1      haya int
    281       1.1      haya pcicbbmatch(parent, match, aux)
    282      1.22    chopps 	struct device *parent;
    283      1.22    chopps 	struct cfdata *match;
    284      1.22    chopps 	void *aux;
    285       1.1      haya {
    286      1.22    chopps 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    287       1.1      haya 
    288      1.22    chopps 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
    289      1.22    chopps 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_CARDBUS &&
    290      1.22    chopps 	    PCI_INTERFACE(pa->pa_class) == 0) {
    291      1.22    chopps 		return 1;
    292      1.22    chopps 	}
    293       1.1      haya 
    294      1.22    chopps 	return 0;
    295       1.1      haya }
    296       1.1      haya 
    297       1.1      haya #define MAKEID(vendor, prod) (((vendor) << PCI_VENDOR_SHIFT) \
    298       1.1      haya                               | ((prod) << PCI_PRODUCT_SHIFT))
    299       1.1      haya 
    300      1.60  jdolecek const struct yenta_chipinfo {
    301      1.22    chopps 	pcireg_t yc_id;		       /* vendor tag | product tag */
    302      1.22    chopps 	int yc_chiptype;
    303      1.22    chopps 	int yc_flags;
    304       1.1      haya } yc_chipsets[] = {
    305      1.22    chopps 	/* Texas Instruments chips */
    306      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1130), CB_TI113X,
    307      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    308      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1131), CB_TI113X,
    309      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    310  1.90.2.1     skrll 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1250), CB_TI125X,
    311      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    312      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1220), CB_TI12XX,
    313      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    314      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1221), CB_TI12XX,
    315      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    316      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1225), CB_TI12XX,
    317      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    318  1.90.2.1     skrll 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251), CB_TI125X,
    319      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    320  1.90.2.1     skrll 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251B), CB_TI125X,
    321      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    322      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1211), CB_TI12XX,
    323      1.64     soren 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    324      1.64     soren 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1410), CB_TI12XX,
    325      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    326      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1420), CB_TI12XX,
    327      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    328  1.90.2.1     skrll 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1450), CB_TI125X,
    329      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    330      1.22    chopps 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1451), CB_TI12XX,
    331      1.84    martin 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    332  1.90.2.1     skrll 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1520), CB_TI12XX,
    333  1.90.2.1     skrll 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    334      1.84    martin 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4410YENTA), CB_TI12XX,
    335      1.22    chopps 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    336  1.90.2.1     skrll 	{ MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4520YENTA), CB_TI12XX,
    337  1.90.2.1     skrll 	    PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
    338      1.22    chopps 
    339      1.22    chopps 	/* Ricoh chips */
    340      1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C475), CB_RX5C47X,
    341      1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    342      1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_RL5C476), CB_RX5C47X,
    343      1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    344      1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C477), CB_RX5C47X,
    345      1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    346      1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C478), CB_RX5C47X,
    347      1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    348      1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C465), CB_RX5C46X,
    349      1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    350      1.22    chopps 	{ MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C466), CB_RX5C46X,
    351      1.22    chopps 	    PCCBB_PCMCIA_MEM_32},
    352      1.22    chopps 
    353      1.22    chopps 	/* Toshiba products */
    354      1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95),
    355      1.22    chopps 	    CB_TOPIC95, PCCBB_PCMCIA_MEM_32},
    356      1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95B),
    357      1.22    chopps 	    CB_TOPIC95B, PCCBB_PCMCIA_MEM_32},
    358      1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC97),
    359      1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    360      1.22    chopps 	{ MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC100),
    361      1.22    chopps 	    CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
    362      1.22    chopps 
    363      1.22    chopps 	/* Cirrus Logic products */
    364      1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6832),
    365      1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    366      1.22    chopps 	{ MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6833),
    367      1.22    chopps 	    CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
    368       1.1      haya 
    369      1.22    chopps 	/* sentinel, or Generic chip */
    370      1.22    chopps 	{ 0 /* null id */ , CB_UNKNOWN, PCCBB_PCMCIA_MEM_32},
    371       1.1      haya };
    372       1.1      haya 
    373       1.1      haya static int
    374      1.20      joda cb_chipset(pci_id, flagp)
    375      1.22    chopps 	u_int32_t pci_id;
    376      1.22    chopps 	int *flagp;
    377       1.1      haya {
    378      1.60  jdolecek 	const struct yenta_chipinfo *yc;
    379       1.1      haya 
    380      1.35     enami 	/* Loop over except the last default entry. */
    381      1.35     enami 	for (yc = yc_chipsets; yc < yc_chipsets +
    382      1.35     enami 	    sizeof(yc_chipsets) / sizeof(yc_chipsets[0]) - 1; yc++)
    383      1.39    kleink 		if (pci_id == yc->yc_id)
    384      1.35     enami 			break;
    385       1.1      haya 
    386      1.35     enami 	if (flagp != NULL)
    387      1.35     enami 		*flagp = yc->yc_flags;
    388       1.1      haya 
    389      1.35     enami 	return (yc->yc_chiptype);
    390       1.1      haya }
    391       1.1      haya 
    392      1.14      joda static void
    393      1.14      joda pccbb_shutdown(void *arg)
    394      1.14      joda {
    395      1.22    chopps 	struct pccbb_softc *sc = arg;
    396      1.22    chopps 	pcireg_t command;
    397      1.22    chopps 
    398      1.22    chopps 	DPRINTF(("%s: shutdown\n", sc->sc_dev.dv_xname));
    399      1.47      haya 
    400      1.49      haya 	/*
    401      1.49      haya 	 * turn off power
    402      1.49      haya 	 *
    403      1.49      haya 	 * XXX - do not turn off power if chipset is TI 113X because
    404      1.49      haya 	 * only TI 1130 with PowerMac 2400 hangs in pccbb_power().
    405      1.49      haya 	 */
    406      1.49      haya 	if (sc->sc_chipset != CB_TI113X) {
    407      1.49      haya 		pccbb_power((cardbus_chipset_tag_t)sc,
    408      1.49      haya 		    CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    409      1.49      haya 	}
    410      1.47      haya 
    411      1.22    chopps 	bus_space_write_4(sc->sc_base_memt, sc->sc_base_memh, CB_SOCKET_MASK,
    412      1.22    chopps 	    0);
    413      1.22    chopps 
    414      1.22    chopps 	command = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    415      1.22    chopps 
    416      1.22    chopps 	command &= ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    417      1.22    chopps 	    PCI_COMMAND_MASTER_ENABLE);
    418      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
    419       1.1      haya 
    420      1.14      joda }
    421       1.1      haya 
    422       1.1      haya void
    423       1.1      haya pccbbattach(parent, self, aux)
    424      1.22    chopps 	struct device *parent;
    425      1.22    chopps 	struct device *self;
    426      1.22    chopps 	void *aux;
    427      1.22    chopps {
    428      1.22    chopps 	struct pccbb_softc *sc = (void *)self;
    429      1.22    chopps 	struct pci_attach_args *pa = aux;
    430      1.22    chopps 	pci_chipset_tag_t pc = pa->pa_pc;
    431      1.43     jhawk 	pcireg_t busreg, reg, sock_base;
    432      1.22    chopps 	bus_addr_t sockbase;
    433      1.22    chopps 	char devinfo[256];
    434      1.22    chopps 	int flags;
    435      1.70      haya 	int pwrmgt_offs;
    436      1.22    chopps 
    437      1.88  nakayama #ifdef __HAVE_PCCBB_ATTACH_HOOK
    438      1.88  nakayama 	pccbb_attach_hook(parent, self, pa);
    439      1.88  nakayama #endif
    440      1.88  nakayama 
    441      1.22    chopps 	sc->sc_chipset = cb_chipset(pa->pa_id, &flags);
    442      1.22    chopps 
    443  1.90.2.1     skrll 	pci_devinfo(pa->pa_id, 0, 0, devinfo, sizeof(devinfo));
    444      1.22    chopps 	printf(": %s (rev. 0x%02x)", devinfo, PCI_REVISION(pa->pa_class));
    445      1.20      joda #ifdef CBB_DEBUG
    446      1.22    chopps 	printf(" (chipflags %x)", flags);
    447      1.20      joda #endif
    448      1.22    chopps 	printf("\n");
    449       1.1      haya 
    450      1.27   thorpej 	TAILQ_INIT(&sc->sc_memwindow);
    451      1.27   thorpej 	TAILQ_INIT(&sc->sc_iowindow);
    452      1.27   thorpej 
    453       1.1      haya #if rbus
    454      1.22    chopps 	sc->sc_rbus_iot = rbus_pccbb_parent_io(pa);
    455      1.22    chopps 	sc->sc_rbus_memt = rbus_pccbb_parent_mem(pa);
    456      1.65       mcr 
    457      1.65       mcr #if 0
    458      1.65       mcr 	printf("pa->pa_memt: %08x vs rbus_mem->rb_bt: %08x\n",
    459      1.65       mcr 	       pa->pa_memt, sc->sc_rbus_memt->rb_bt);
    460      1.65       mcr #endif
    461       1.1      haya #endif /* rbus */
    462       1.1      haya 
    463      1.88  nakayama 	sc->sc_flags &= ~CBB_MEMHMAPPED;
    464       1.1      haya 
    465      1.70      haya 	/* power management: set D0 state */
    466      1.70      haya 	sc->sc_pwrmgt_offs = 0;
    467      1.70      haya 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    468      1.70      haya 	    &pwrmgt_offs, 0)) {
    469      1.85   tsutsui 		reg = pci_conf_read(pc, pa->pa_tag, pwrmgt_offs + PCI_PMCSR);
    470      1.70      haya 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
    471      1.70      haya 		    reg & 0x100 /* PCI_PMCSR_PME_EN */) {
    472      1.70      haya 			reg &= ~PCI_PMCSR_STATE_MASK;
    473      1.70      haya 			reg |= PCI_PMCSR_STATE_D0;
    474      1.70      haya 			reg &= ~(0x100 /* PCI_PMCSR_PME_EN */);
    475      1.85   tsutsui 			pci_conf_write(pc, pa->pa_tag,
    476      1.85   tsutsui 			    pwrmgt_offs + PCI_PMCSR, reg);
    477      1.70      haya 		}
    478      1.70      haya 
    479      1.70      haya 		sc->sc_pwrmgt_offs = pwrmgt_offs;
    480      1.70      haya 	}
    481      1.70      haya 
    482  1.90.2.6     skrll 	/*
    483      1.22    chopps 	 * MAP socket registers and ExCA registers on memory-space
    484      1.22    chopps 	 * When no valid address is set on socket base registers (on pci
    485      1.22    chopps 	 * config space), get it not polite way.
    486      1.22    chopps 	 */
    487      1.22    chopps 	sock_base = pci_conf_read(pc, pa->pa_tag, PCI_SOCKBASE);
    488      1.22    chopps 
    489      1.22    chopps 	if (PCI_MAPREG_MEM_ADDR(sock_base) >= 0x100000 &&
    490      1.22    chopps 	    PCI_MAPREG_MEM_ADDR(sock_base) != 0xfffffff0) {
    491      1.22    chopps 		/* The address must be valid. */
    492      1.22    chopps 		if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_MEM, 0,
    493      1.22    chopps 		    &sc->sc_base_memt, &sc->sc_base_memh, &sockbase, NULL)) {
    494  1.90.2.1     skrll 			printf("%s: can't map socket base address 0x%lx\n",
    495  1.90.2.1     skrll 			    sc->sc_dev.dv_xname, (unsigned long)sock_base);
    496      1.22    chopps 			/*
    497      1.22    chopps 			 * I think it's funny: socket base registers must be
    498      1.22    chopps 			 * mapped on memory space, but ...
    499      1.22    chopps 			 */
    500      1.22    chopps 			if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_IO,
    501      1.22    chopps 			    0, &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
    502      1.22    chopps 			    NULL)) {
    503      1.22    chopps 				printf("%s: can't map socket base address"
    504      1.22    chopps 				    " 0x%lx: io mode\n", sc->sc_dev.dv_xname,
    505      1.63       jmc 				    (unsigned long)sockbase);
    506      1.22    chopps 				/* give up... allocate reg space via rbus. */
    507      1.22    chopps 				pci_conf_write(pc, pa->pa_tag, PCI_SOCKBASE, 0);
    508      1.88  nakayama 			} else
    509      1.88  nakayama 				sc->sc_flags |= CBB_MEMHMAPPED;
    510      1.22    chopps 		} else {
    511      1.22    chopps 			DPRINTF(("%s: socket base address 0x%lx\n",
    512  1.90.2.1     skrll 			    sc->sc_dev.dv_xname, (unsigned long)sockbase));
    513      1.88  nakayama 			sc->sc_flags |= CBB_MEMHMAPPED;
    514      1.22    chopps 		}
    515      1.22    chopps 	}
    516       1.1      haya 
    517      1.22    chopps 	sc->sc_mem_start = 0;	       /* XXX */
    518      1.22    chopps 	sc->sc_mem_end = 0xffffffff;   /* XXX */
    519       1.1      haya 
    520  1.90.2.6     skrll 	/*
    521      1.22    chopps 	 * When interrupt isn't routed correctly, give up probing cbb and do
    522      1.22    chopps 	 * not kill pcic-compatible port.
    523  1.90.2.8     skrll 	 *
    524  1.90.2.8     skrll 	 * However, if we are using an ioapic, avoid this check -- pa_intrline
    525  1.90.2.8     skrll 	 * may well be zero, with the interrupt routed through the apic.
    526      1.22    chopps 	 */
    527  1.90.2.8     skrll 
    528  1.90.2.8     skrll #if NIOAPIC > 0
    529  1.90.2.8     skrll 	printf("%s: using ioapic for interrupt\n", sc->sc_dev.dv_xname);
    530  1.90.2.8     skrll #else
    531      1.22    chopps 	if ((0 == pa->pa_intrline) || (255 == pa->pa_intrline)) {
    532      1.23       cgd     		printf("%s: NOT USED because of unconfigured interrupt\n",
    533      1.22    chopps 		    sc->sc_dev.dv_xname);
    534      1.22    chopps 		return;
    535      1.22    chopps 	}
    536  1.90.2.8     skrll #endif
    537       1.1      haya 
    538      1.22    chopps 	busreg = pci_conf_read(pc, pa->pa_tag, PCI_BUSNUM);
    539       1.4      haya 
    540      1.22    chopps 	/* pccbb_machdep.c end */
    541       1.1      haya 
    542       1.1      haya #if defined CBB_DEBUG
    543      1.22    chopps 	{
    544  1.90.2.8     skrll 		static const char *intrname[] = { "NON", "A", "B", "C", "D" };
    545      1.23       cgd 		printf("%s: intrpin %s, intrtag %d\n", sc->sc_dev.dv_xname,
    546      1.23       cgd 		    intrname[pa->pa_intrpin], pa->pa_intrline);
    547      1.22    chopps 	}
    548       1.1      haya #endif
    549       1.1      haya 
    550      1.22    chopps 	/* setup softc */
    551      1.22    chopps 	sc->sc_pc = pc;
    552      1.22    chopps 	sc->sc_iot = pa->pa_iot;
    553      1.22    chopps 	sc->sc_memt = pa->pa_memt;
    554      1.22    chopps 	sc->sc_dmat = pa->pa_dmat;
    555      1.22    chopps 	sc->sc_tag = pa->pa_tag;
    556      1.22    chopps 	sc->sc_function = pa->pa_function;
    557      1.58   minoura 	sc->sc_sockbase = sock_base;
    558      1.58   minoura 	sc->sc_busnum = busreg;
    559      1.22    chopps 
    560      1.51  sommerfe 	memcpy(&sc->sc_pa, pa, sizeof(*pa));
    561       1.1      haya 
    562      1.22    chopps 	sc->sc_pcmcia_flags = flags;   /* set PCMCIA facility */
    563       1.1      haya 
    564      1.22    chopps 	shutdownhook_establish(pccbb_shutdown, sc);
    565       1.4      haya 
    566      1.43     jhawk 	/* Disable legacy register mapping. */
    567      1.43     jhawk 	switch (sc->sc_chipset) {
    568      1.43     jhawk 	case CB_RX5C46X:	       /* fallthrough */
    569      1.43     jhawk #if 0
    570      1.44     jhawk 	/* The RX5C47X-series requires writes to the PCI_LEGACY register. */
    571      1.43     jhawk 	case CB_RX5C47X:
    572      1.43     jhawk #endif
    573  1.90.2.6     skrll 		/*
    574      1.44     jhawk 		 * The legacy pcic io-port on Ricoh RX5C46X CardBus bridges
    575      1.44     jhawk 		 * cannot be disabled by substituting 0 into PCI_LEGACY
    576      1.44     jhawk 		 * register.  Ricoh CardBus bridges have special bits on Bridge
    577      1.44     jhawk 		 * control reg (addr 0x3e on PCI config space).
    578      1.43     jhawk 		 */
    579      1.43     jhawk 		reg = pci_conf_read(pc, pa->pa_tag, PCI_BCR_INTR);
    580      1.43     jhawk 		reg &= ~(CB_BCRI_RL_3E0_ENA | CB_BCRI_RL_3E2_ENA);
    581      1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_BCR_INTR, reg);
    582      1.43     jhawk 		break;
    583      1.43     jhawk 
    584      1.43     jhawk 	default:
    585      1.43     jhawk 		/* XXX I don't know proper way to kill legacy I/O. */
    586      1.43     jhawk 		pci_conf_write(pc, pa->pa_tag, PCI_LEGACY, 0x0);
    587      1.43     jhawk 		break;
    588      1.43     jhawk 	}
    589      1.43     jhawk 
    590      1.22    chopps 	config_defer(self, pccbb_pci_callback);
    591       1.1      haya }
    592       1.1      haya 
    593      1.26      haya 
    594      1.26      haya 
    595      1.26      haya 
    596      1.26      haya /*
    597      1.26      haya  * static void pccbb_pci_callback(struct device *self)
    598      1.26      haya  *
    599      1.26      haya  *   The actual attach routine: get memory space for YENTA register
    600      1.26      haya  *   space, setup YENTA register and route interrupt.
    601      1.26      haya  *
    602      1.26      haya  *   This function should be deferred because this device may obtain
    603      1.26      haya  *   memory space dynamically.  This function must avoid obtaining
    604      1.43     jhawk  *   memory area which has already kept for another device.
    605      1.26      haya  */
    606       1.1      haya static void
    607       1.1      haya pccbb_pci_callback(self)
    608      1.22    chopps 	struct device *self;
    609       1.1      haya {
    610      1.22    chopps 	struct pccbb_softc *sc = (void *)self;
    611      1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    612      1.22    chopps 	pci_intr_handle_t ih;
    613      1.22    chopps 	const char *intrstr = NULL;
    614      1.22    chopps 	bus_addr_t sockbase;
    615      1.22    chopps 	struct cbslot_attach_args cba;
    616      1.22    chopps 	struct pcmciabus_attach_args paa;
    617      1.22    chopps 	struct cardslot_attach_args caa;
    618      1.22    chopps 	struct cardslot_softc *csc;
    619       1.1      haya 
    620      1.88  nakayama 	if (!(sc->sc_flags & CBB_MEMHMAPPED)) {
    621      1.22    chopps 		/* The socket registers aren't mapped correctly. */
    622       1.1      haya #if rbus
    623      1.22    chopps 		if (rbus_space_alloc(sc->sc_rbus_memt, 0, 0x1000, 0x0fff,
    624      1.22    chopps 		    (sc->sc_chipset == CB_RX5C47X
    625      1.22    chopps 		    || sc->sc_chipset == CB_TI113X) ? 0x10000 : 0x1000,
    626      1.22    chopps 		    0, &sockbase, &sc->sc_base_memh)) {
    627      1.22    chopps 			return;
    628      1.22    chopps 		}
    629      1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    630      1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    631  1.90.2.8     skrll 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    632  1.90.2.1     skrll 		    sc->sc_dev.dv_xname, (unsigned long)sockbase,
    633  1.90.2.1     skrll 		    (unsigned long)pci_conf_read(pc, sc->sc_tag,
    634      1.22    chopps 		    PCI_SOCKBASE)));
    635       1.1      haya #else
    636      1.22    chopps 		sc->sc_base_memt = sc->sc_memt;
    637       1.1      haya #if !defined CBB_PCI_BASE
    638       1.1      haya #define CBB_PCI_BASE 0x20000000
    639       1.1      haya #endif
    640      1.22    chopps 		if (bus_space_alloc(sc->sc_base_memt, CBB_PCI_BASE, 0xffffffff,
    641      1.22    chopps 		    0x1000, 0x1000, 0, 0, &sockbase, &sc->sc_base_memh)) {
    642      1.22    chopps 			/* cannot allocate memory space */
    643      1.22    chopps 			return;
    644      1.22    chopps 		}
    645      1.22    chopps 		pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
    646  1.90.2.8     skrll 		DPRINTF(("%s: CardBus register address 0x%lx -> 0x%lx\n",
    647  1.90.2.1     skrll 		    sc->sc_dev.dv_xname, (unsigned long)sock_base,
    648  1.90.2.1     skrll 		    (unsigned long)pci_conf_read(pc,
    649      1.22    chopps 		    sc->sc_tag, PCI_SOCKBASE)));
    650      1.69      haya 		sc->sc_sockbase = sockbase;
    651       1.1      haya #endif
    652      1.88  nakayama 		sc->sc_flags |= CBB_MEMHMAPPED;
    653      1.22    chopps 	}
    654      1.19      haya 
    655      1.32     enami 	/* bus bridge initialization */
    656      1.22    chopps 	pccbb_chipinit(sc);
    657       1.1      haya 
    658      1.38      haya 	/* clear data structure for child device interrupt handlers */
    659      1.80      haya 	LIST_INIT(&sc->sc_pil);
    660      1.38      haya 	sc->sc_pil_intr_enable = 1;
    661      1.38      haya 
    662      1.22    chopps 	/* Map and establish the interrupt. */
    663      1.51  sommerfe 	if (pci_intr_map(&sc->sc_pa, &ih)) {
    664      1.22    chopps 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    665      1.22    chopps 		return;
    666      1.22    chopps 	}
    667      1.22    chopps 	intrstr = pci_intr_string(pc, ih);
    668      1.41      haya 
    669      1.41      haya 	/*
    670      1.41      haya 	 * XXX pccbbintr should be called under the priority lower
    671  1.90.2.7     skrll 	 * than any other hard interupts.
    672      1.41      haya 	 */
    673      1.22    chopps 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, pccbbintr, sc);
    674       1.1      haya 
    675      1.22    chopps 	if (sc->sc_ih == NULL) {
    676      1.22    chopps 		printf("%s: couldn't establish interrupt", sc->sc_dev.dv_xname);
    677      1.22    chopps 		if (intrstr != NULL) {
    678      1.22    chopps 			printf(" at %s", intrstr);
    679      1.22    chopps 		}
    680      1.22    chopps 		printf("\n");
    681      1.22    chopps 		return;
    682      1.22    chopps 	}
    683       1.1      haya 
    684      1.22    chopps 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    685      1.25     enami 	powerhook_establish(pccbb_powerhook, sc);
    686       1.1      haya 
    687      1.22    chopps 	{
    688      1.69      haya 		u_int32_t sockstat;
    689      1.69      haya 
    690      1.69      haya 		sockstat = bus_space_read_4(sc->sc_base_memt,
    691      1.69      haya 		    sc->sc_base_memh, CB_SOCKET_STAT);
    692      1.22    chopps 		if (0 == (sockstat & CB_SOCKET_STAT_CD)) {
    693      1.22    chopps 			sc->sc_flags |= CBB_CARDEXIST;
    694      1.22    chopps 		}
    695      1.22    chopps 	}
    696       1.1      haya 
    697  1.90.2.6     skrll 	/*
    698  1.90.2.6     skrll 	 * attach cardbus
    699      1.22    chopps 	 */
    700  1.90.2.1     skrll 	{
    701      1.22    chopps 		pcireg_t busreg = pci_conf_read(pc, sc->sc_tag, PCI_BUSNUM);
    702      1.22    chopps 		pcireg_t bhlc = pci_conf_read(pc, sc->sc_tag, PCI_BHLC_REG);
    703      1.22    chopps 
    704      1.32     enami 		/* initialize cbslot_attach */
    705      1.22    chopps 		cba.cba_busname = "cardbus";
    706      1.22    chopps 		cba.cba_iot = sc->sc_iot;
    707      1.22    chopps 		cba.cba_memt = sc->sc_memt;
    708      1.22    chopps 		cba.cba_dmat = sc->sc_dmat;
    709      1.22    chopps 		cba.cba_bus = (busreg >> 8) & 0x0ff;
    710      1.22    chopps 		cba.cba_cc = (void *)sc;
    711      1.22    chopps 		cba.cba_cf = &pccbb_funcs;
    712      1.51  sommerfe 		cba.cba_intrline = sc->sc_pa.pa_intrline;
    713       1.1      haya 
    714       1.1      haya #if rbus
    715      1.22    chopps 		cba.cba_rbus_iot = sc->sc_rbus_iot;
    716      1.22    chopps 		cba.cba_rbus_memt = sc->sc_rbus_memt;
    717       1.1      haya #endif
    718       1.1      haya 
    719      1.22    chopps 		cba.cba_cacheline = PCI_CACHELINE(bhlc);
    720      1.22    chopps 		cba.cba_lattimer = PCI_CB_LATENCY(busreg);
    721       1.1      haya 
    722      1.52  augustss 		if (bootverbose) {
    723      1.52  augustss 			printf("%s: cacheline 0x%x lattimer 0x%x\n",
    724      1.52  augustss 			    sc->sc_dev.dv_xname, cba.cba_cacheline,
    725      1.52  augustss 			    cba.cba_lattimer);
    726      1.52  augustss 			printf("%s: bhlc 0x%x lscp 0x%x\n",
    727      1.52  augustss 			    sc->sc_dev.dv_xname, bhlc, busreg);
    728      1.52  augustss 		}
    729       1.1      haya #if defined SHOW_REGS
    730      1.22    chopps 		cb_show_regs(sc->sc_pc, sc->sc_tag, sc->sc_base_memt,
    731      1.22    chopps 		    sc->sc_base_memh);
    732       1.1      haya #endif
    733      1.22    chopps 	}
    734       1.1      haya 
    735      1.22    chopps 	pccbb_pcmcia_attach_setup(sc, &paa);
    736      1.22    chopps 	caa.caa_cb_attach = NULL;
    737  1.90.2.1     skrll 	if (cba.cba_bus == 0)
    738  1.90.2.8     skrll 		printf("%s: secondary bus number uninitialized; try PCI_BUS_FIXUP\n", sc->sc_dev.dv_xname);
    739  1.90.2.1     skrll 	else
    740      1.22    chopps 		caa.caa_cb_attach = &cba;
    741      1.22    chopps 	caa.caa_16_attach = &paa;
    742      1.22    chopps 	caa.caa_ph = &sc->sc_pcmcia_h;
    743       1.1      haya 
    744      1.22    chopps 	if (NULL != (csc = (void *)config_found(self, &caa, cbbprint))) {
    745      1.22    chopps 		DPRINTF(("pccbbattach: found cardslot\n"));
    746      1.22    chopps 		sc->sc_csc = csc;
    747      1.22    chopps 	}
    748       1.1      haya 
    749      1.22    chopps 	return;
    750       1.1      haya }
    751       1.1      haya 
    752      1.26      haya 
    753      1.26      haya 
    754      1.26      haya 
    755      1.26      haya 
    756      1.26      haya /*
    757      1.26      haya  * static void pccbb_chipinit(struct pccbb_softc *sc)
    758      1.26      haya  *
    759      1.32     enami  *   This function initialize YENTA chip registers listed below:
    760      1.26      haya  *     1) PCI command reg,
    761      1.26      haya  *     2) PCI and CardBus latency timer,
    762      1.43     jhawk  *     3) route PCI interrupt,
    763      1.43     jhawk  *     4) close all memory and io windows.
    764      1.69      haya  *     5) turn off bus power.
    765  1.90.2.7     skrll  *     6) card detect and power cycle interrupts on.
    766      1.69      haya  *     7) clear interrupt
    767      1.26      haya  */
    768       1.1      haya static void
    769       1.1      haya pccbb_chipinit(sc)
    770      1.22    chopps 	struct pccbb_softc *sc;
    771       1.1      haya {
    772      1.22    chopps 	pci_chipset_tag_t pc = sc->sc_pc;
    773      1.22    chopps 	pcitag_t tag = sc->sc_tag;
    774      1.69      haya 	bus_space_tag_t bmt = sc->sc_base_memt;
    775      1.69      haya 	bus_space_handle_t bmh = sc->sc_base_memh;
    776      1.30   mycroft 	pcireg_t reg;
    777      1.22    chopps 
    778  1.90.2.6     skrll 	/*
    779      1.22    chopps 	 * Set PCI command reg.
    780      1.22    chopps 	 * Some laptop's BIOSes (i.e. TICO) do not enable CardBus chip.
    781      1.22    chopps 	 */
    782      1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    783      1.30   mycroft 	/* I believe it is harmless. */
    784      1.30   mycroft 	reg |= (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    785      1.30   mycroft 	    PCI_COMMAND_MASTER_ENABLE);
    786      1.30   mycroft 	pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, reg);
    787       1.1      haya 
    788  1.90.2.6     skrll 	/*
    789      1.30   mycroft 	 * Set CardBus latency timer.
    790      1.22    chopps 	 */
    791      1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_CB_LSCP_REG);
    792      1.30   mycroft 	if (PCI_CB_LATENCY(reg) < 0x20) {
    793      1.30   mycroft 		reg &= ~(PCI_CB_LATENCY_MASK << PCI_CB_LATENCY_SHIFT);
    794      1.30   mycroft 		reg |= (0x20 << PCI_CB_LATENCY_SHIFT);
    795      1.30   mycroft 		pci_conf_write(pc, tag, PCI_CB_LSCP_REG, reg);
    796      1.22    chopps 	}
    797      1.30   mycroft 	DPRINTF(("CardBus latency timer 0x%x (%x)\n",
    798      1.30   mycroft 	    PCI_CB_LATENCY(reg), pci_conf_read(pc, tag, PCI_CB_LSCP_REG)));
    799       1.1      haya 
    800  1.90.2.6     skrll 	/*
    801      1.30   mycroft 	 * Set PCI latency timer.
    802      1.22    chopps 	 */
    803      1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    804      1.30   mycroft 	if (PCI_LATTIMER(reg) < 0x10) {
    805      1.30   mycroft 		reg &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
    806      1.30   mycroft 		reg |= (0x10 << PCI_LATTIMER_SHIFT);
    807      1.30   mycroft 		pci_conf_write(pc, tag, PCI_BHLC_REG, reg);
    808      1.22    chopps 	}
    809      1.30   mycroft 	DPRINTF(("PCI latency timer 0x%x (%x)\n",
    810      1.30   mycroft 	    PCI_LATTIMER(reg), pci_conf_read(pc, tag, PCI_BHLC_REG)));
    811       1.1      haya 
    812       1.1      haya 
    813      1.30   mycroft 	/* Route functional interrupts to PCI. */
    814      1.30   mycroft 	reg = pci_conf_read(pc, tag, PCI_BCR_INTR);
    815      1.48      haya 	reg |= CB_BCR_INTR_IREQ_ENABLE;		/* disable PCI Intr */
    816      1.30   mycroft 	reg |= CB_BCR_WRITE_POST_ENABLE;	/* enable write post */
    817      1.46      haya 	reg |= CB_BCR_RESET_ENABLE;		/* assert reset */
    818      1.30   mycroft 	pci_conf_write(pc, tag, PCI_BCR_INTR, reg);
    819       1.1      haya 
    820      1.30   mycroft 	switch (sc->sc_chipset) {
    821      1.30   mycroft 	case CB_TI113X:
    822      1.30   mycroft 		reg = pci_conf_read(pc, tag, PCI_CBCTRL);
    823      1.30   mycroft 		/* This bit is shared, but may read as 0 on some chips, so set
    824      1.30   mycroft 		   it explicitly on both functions. */
    825      1.30   mycroft 		reg |= PCI113X_CBCTRL_PCI_IRQ_ENA;
    826      1.22    chopps 		/* CSC intr enable */
    827      1.30   mycroft 		reg |= PCI113X_CBCTRL_PCI_CSC;
    828      1.45      haya 		/* functional intr prohibit | prohibit ISA routing */
    829      1.45      haya 		reg &= ~(PCI113X_CBCTRL_PCI_INTR | PCI113X_CBCTRL_INT_MASK);
    830      1.30   mycroft 		pci_conf_write(pc, tag, PCI_CBCTRL, reg);
    831      1.50   mycroft 		break;
    832      1.50   mycroft 
    833      1.50   mycroft 	case CB_TI12XX:
    834  1.90.2.1     skrll 		/*
    835  1.90.2.1     skrll 		 * Some TI 12xx (and [14][45]xx) based pci cards
    836  1.90.2.1     skrll 		 * sometimes have issues with the MFUNC register not
    837  1.90.2.1     skrll 		 * being initialized due to a bad EEPROM on board.
    838  1.90.2.1     skrll 		 * Laptops that this matters on have this register
    839  1.90.2.1     skrll 		 * properly initialized.
    840  1.90.2.1     skrll 		 *
    841  1.90.2.1     skrll 		 * The TI125X parts have a different register.
    842  1.90.2.1     skrll 		 */
    843  1.90.2.1     skrll 		reg = pci_conf_read(pc, tag, PCI12XX_MFUNC);
    844  1.90.2.1     skrll 		if (reg == 0) {
    845  1.90.2.1     skrll 			reg &= ~PCI12XX_MFUNC_PIN0;
    846  1.90.2.1     skrll 			reg |= PCI12XX_MFUNC_PIN0_INTA;
    847  1.90.2.1     skrll 			if ((pci_conf_read(pc, tag, PCI_SYSCTRL) &
    848  1.90.2.1     skrll 			     PCI12XX_SYSCTRL_INTRTIE) == 0) {
    849  1.90.2.1     skrll 				reg &= ~PCI12XX_MFUNC_PIN1;
    850  1.90.2.1     skrll 				reg |= PCI12XX_MFUNC_PIN1_INTB;
    851  1.90.2.1     skrll 			}
    852  1.90.2.1     skrll 			pci_conf_write(pc, tag, PCI12XX_MFUNC, reg);
    853  1.90.2.1     skrll 		}
    854  1.90.2.1     skrll 		/* fallthrough */
    855  1.90.2.1     skrll 
    856  1.90.2.1     skrll 	case CB_TI125X:
    857  1.90.2.1     skrll 		/*
    858  1.90.2.1     skrll 		 * Disable zoom video.  Some machines initialize this
    859  1.90.2.1     skrll 		 * improperly and experience has shown that this helps
    860  1.90.2.1     skrll 		 * prevent strange behavior.
    861  1.90.2.1     skrll 		 */
    862  1.90.2.1     skrll 		pci_conf_write(pc, tag, PCI12XX_MMCTRL, 0);
    863  1.90.2.1     skrll 
    864      1.50   mycroft 		reg = pci_conf_read(pc, tag, PCI_SYSCTRL);
    865      1.50   mycroft 		reg |= PCI12XX_SYSCTRL_VCCPROT;
    866      1.50   mycroft 		pci_conf_write(pc, tag, PCI_SYSCTRL, reg);
    867      1.67      haya 		reg = pci_conf_read(pc, tag, PCI_CBCTRL);
    868      1.67      haya 		reg |= PCI12XX_CBCTRL_CSC;
    869      1.67      haya 		pci_conf_write(pc, tag, PCI_CBCTRL, reg);
    870      1.30   mycroft 		break;
    871      1.30   mycroft 
    872      1.30   mycroft 	case CB_TOPIC95B:
    873      1.30   mycroft 		reg = pci_conf_read(pc, tag, TOPIC_SOCKET_CTRL);
    874      1.30   mycroft 		reg |= TOPIC_SOCKET_CTRL_SCR_IRQSEL;
    875      1.30   mycroft 		pci_conf_write(pc, tag, TOPIC_SOCKET_CTRL, reg);
    876      1.67      haya 		reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    877      1.67      haya 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    878      1.67      haya 		    sc->sc_dev.dv_xname, reg));
    879      1.67      haya 		reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    880      1.67      haya 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    881      1.67      haya 		reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
    882      1.67      haya 		DPRINTF(("0x%x\n", reg));
    883      1.67      haya 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
    884      1.67      haya 		break;
    885      1.22    chopps 
    886      1.67      haya 	case CB_TOPIC97:
    887      1.30   mycroft 		reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
    888      1.22    chopps 		DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
    889      1.30   mycroft 		    sc->sc_dev.dv_xname, reg));
    890      1.30   mycroft 		reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
    891      1.30   mycroft 		    TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
    892      1.30   mycroft 		reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
    893      1.67      haya 		reg |= TOPIC97_SLOT_CTRL_PCIINT;
    894      1.67      haya 		reg &= ~(TOPIC97_SLOT_CTRL_STSIRQP | TOPIC97_SLOT_CTRL_IRQP);
    895      1.30   mycroft 		DPRINTF(("0x%x\n", reg));
    896      1.30   mycroft 		pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
    897      1.69      haya 		/* make sure to assert LV card support bits */
    898      1.69      haya 		bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
    899      1.69      haya 		    0x800 + 0x3e,
    900      1.69      haya 		    bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
    901      1.69      haya 			0x800 + 0x3e) | 0x03);
    902      1.30   mycroft 		break;
    903      1.22    chopps 	}
    904       1.1      haya 
    905      1.30   mycroft 	/* Close all memory and I/O windows. */
    906      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE0, 0xffffffff);
    907      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT0, 0);
    908      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMBASE1, 0xffffffff);
    909      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_MEMLIMIT1, 0);
    910      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE0, 0xffffffff);
    911      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT0, 0);
    912      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOBASE1, 0xffffffff);
    913      1.22    chopps 	pci_conf_write(pc, tag, PCI_CB_IOLIMIT1, 0);
    914      1.46      haya 
    915      1.46      haya 	/* reset 16-bit pcmcia bus */
    916      1.69      haya 	bus_space_write_1(bmt, bmh, 0x800 + PCIC_INTR,
    917      1.69      haya 	    bus_space_read_1(bmt, bmh, 0x800 + PCIC_INTR) & ~PCIC_INTR_RESET);
    918      1.46      haya 
    919      1.69      haya 	/* turn off power */
    920      1.46      haya 	pccbb_power((cardbus_chipset_tag_t)sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
    921      1.69      haya 
    922  1.90.2.7     skrll 	/* CSC Interrupt: Card detect and power cycle interrupts on */
    923      1.69      haya 	reg = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
    924  1.90.2.7     skrll 	reg |= CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER;
    925      1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, reg);
    926      1.69      haya 	/* reset interrupt */
    927      1.69      haya 	bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
    928      1.69      haya 	    bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
    929       1.1      haya }
    930       1.1      haya 
    931      1.26      haya 
    932      1.26      haya 
    933      1.26      haya 
    934       1.4      haya /*
    935      1.26      haya  * STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
    936      1.26      haya  *					 struct pcmciabus_attach_args *paa)
    937      1.26      haya  *
    938      1.26      haya  *   This function attaches 16-bit PCcard bus.
    939       1.4      haya  */
    940       1.1      haya STATIC void
    941       1.1      haya pccbb_pcmcia_attach_setup(sc, paa)
    942      1.22    chopps 	struct pccbb_softc *sc;
    943      1.22    chopps 	struct pcmciabus_attach_args *paa;
    944       1.1      haya {
    945      1.22    chopps 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
    946      1.10      haya #if rbus
    947      1.22    chopps 	rbus_tag_t rb;
    948      1.10      haya #endif
    949       1.1      haya 
    950      1.32     enami 	/* initialize pcmcia part in pccbb_softc */
    951      1.22    chopps 	ph->ph_parent = (struct device *)sc;
    952      1.22    chopps 	ph->sock = sc->sc_function;
    953      1.22    chopps 	ph->flags = 0;
    954      1.22    chopps 	ph->shutdown = 0;
    955      1.51  sommerfe 	ph->ih_irq = sc->sc_pa.pa_intrline;
    956      1.22    chopps 	ph->ph_bus_t = sc->sc_base_memt;
    957      1.22    chopps 	ph->ph_bus_h = sc->sc_base_memh;
    958      1.22    chopps 	ph->ph_read = pccbb_pcmcia_read;
    959      1.22    chopps 	ph->ph_write = pccbb_pcmcia_write;
    960      1.22    chopps 	sc->sc_pct = &pccbb_pcmcia_funcs;
    961      1.22    chopps 
    962      1.31   mycroft 	/*
    963      1.31   mycroft 	 * We need to do a few things here:
    964      1.31   mycroft 	 * 1) Disable routing of CSC and functional interrupts to ISA IRQs by
    965      1.31   mycroft 	 *    setting the IRQ numbers to 0.
    966      1.31   mycroft 	 * 2) Set bit 4 of PCIC_INTR, which is needed on some chips to enable
    967      1.31   mycroft 	 *    routing of CSC interrupts (e.g. card removal) to PCI while in
    968      1.31   mycroft 	 *    PCMCIA mode.  We just leave this set all the time.
    969      1.31   mycroft 	 * 3) Enable card insertion/removal interrupts in case the chip also
    970      1.31   mycroft 	 *    needs that while in PCMCIA mode.
    971      1.31   mycroft 	 * 4) Clear any pending CSC interrupt.
    972      1.31   mycroft 	 */
    973      1.46      haya 	Pcic_write(ph, PCIC_INTR, PCIC_INTR_ENABLE);
    974      1.45      haya 	if (sc->sc_chipset == CB_TI113X) {
    975      1.45      haya 		Pcic_write(ph, PCIC_CSC_INTR, 0);
    976      1.45      haya 	} else {
    977      1.45      haya 		Pcic_write(ph, PCIC_CSC_INTR, PCIC_CSC_INTR_CD_ENABLE);
    978      1.45      haya 		Pcic_read(ph, PCIC_CSC);
    979      1.45      haya 	}
    980      1.22    chopps 
    981      1.32     enami 	/* initialize pcmcia bus attachment */
    982      1.22    chopps 	paa->paa_busname = "pcmcia";
    983      1.22    chopps 	paa->pct = sc->sc_pct;
    984      1.22    chopps 	paa->pch = ph;
    985      1.22    chopps 	paa->iobase = 0;	       /* I don't use them */
    986      1.22    chopps 	paa->iosize = 0;
    987      1.10      haya #if rbus
    988      1.22    chopps 	rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
    989      1.22    chopps 	paa->iobase = rb->rb_start + rb->rb_offset;
    990      1.22    chopps 	paa->iosize = rb->rb_end - rb->rb_start;
    991      1.10      haya #endif
    992       1.1      haya 
    993      1.22    chopps 	return;
    994       1.1      haya }
    995       1.1      haya 
    996       1.1      haya #if 0
    997       1.1      haya STATIC void
    998       1.1      haya pccbb_pcmcia_attach_card(ph)
    999      1.22    chopps 	struct pcic_handle *ph;
   1000       1.1      haya {
   1001      1.22    chopps 	if (ph->flags & PCIC_FLAG_CARDP) {
   1002      1.22    chopps 		panic("pccbb_pcmcia_attach_card: already attached");
   1003      1.22    chopps 	}
   1004       1.1      haya 
   1005      1.22    chopps 	/* call the MI attach function */
   1006      1.22    chopps 	pcmcia_card_attach(ph->pcmcia);
   1007       1.1      haya 
   1008      1.22    chopps 	ph->flags |= PCIC_FLAG_CARDP;
   1009       1.1      haya }
   1010       1.1      haya 
   1011       1.1      haya STATIC void
   1012       1.1      haya pccbb_pcmcia_detach_card(ph, flags)
   1013      1.22    chopps 	struct pcic_handle *ph;
   1014      1.22    chopps 	int flags;
   1015       1.1      haya {
   1016      1.22    chopps 	if (!(ph->flags & PCIC_FLAG_CARDP)) {
   1017      1.22    chopps 		panic("pccbb_pcmcia_detach_card: already detached");
   1018      1.22    chopps 	}
   1019       1.1      haya 
   1020      1.22    chopps 	ph->flags &= ~PCIC_FLAG_CARDP;
   1021       1.1      haya 
   1022      1.22    chopps 	/* call the MI detach function */
   1023      1.22    chopps 	pcmcia_card_detach(ph->pcmcia, flags);
   1024       1.1      haya }
   1025       1.1      haya #endif
   1026       1.1      haya 
   1027       1.4      haya /*
   1028       1.4      haya  * int pccbbintr(arg)
   1029       1.4      haya  *    void *arg;
   1030       1.4      haya  *   This routine handles the interrupt from Yenta PCI-CardBus bridge
   1031       1.4      haya  *   itself.
   1032       1.4      haya  */
   1033       1.1      haya int
   1034       1.1      haya pccbbintr(arg)
   1035      1.22    chopps 	void *arg;
   1036       1.1      haya {
   1037      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1038      1.31   mycroft 	u_int32_t sockevent, sockstate;
   1039      1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1040      1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1041      1.31   mycroft 	struct pcic_handle *ph = &sc->sc_pcmcia_h;
   1042      1.22    chopps 
   1043      1.22    chopps 	sockevent = bus_space_read_4(memt, memh, CB_SOCKET_EVENT);
   1044      1.31   mycroft 	bus_space_write_4(memt, memh, CB_SOCKET_EVENT, sockevent);
   1045      1.31   mycroft 	Pcic_read(ph, PCIC_CSC);
   1046      1.31   mycroft 
   1047      1.31   mycroft 	if (sockevent == 0) {
   1048      1.22    chopps 		/* This intr is not for me: it may be for my child devices. */
   1049      1.38      haya 		if (sc->sc_pil_intr_enable) {
   1050      1.38      haya 			return pccbbintr_function(sc);
   1051      1.38      haya 		} else {
   1052      1.38      haya 			return 0;
   1053      1.38      haya 		}
   1054      1.22    chopps 	}
   1055       1.1      haya 
   1056      1.22    chopps 	if (sockevent & CB_SOCKET_EVENT_CD) {
   1057      1.31   mycroft 		sockstate = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1058      1.90   msaitoh 		if (0x00 != (sockstate & CB_SOCKET_STAT_CD)) {
   1059      1.22    chopps 			/* A card should be removed. */
   1060      1.22    chopps 			if (sc->sc_flags & CBB_CARDEXIST) {
   1061      1.22    chopps 				DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname,
   1062      1.22    chopps 				    sockevent));
   1063      1.22    chopps 				DPRINTF((" card removed, 0x%08x\n", sockstate));
   1064      1.22    chopps 				sc->sc_flags &= ~CBB_CARDEXIST;
   1065      1.33     enami 				if (sc->sc_csc->sc_status &
   1066      1.33     enami 				    CARDSLOT_STATUS_CARD_16) {
   1067       1.1      haya #if 0
   1068      1.22    chopps 					struct pcic_handle *ph =
   1069      1.22    chopps 					    &sc->sc_pcmcia_h;
   1070       1.1      haya 
   1071      1.22    chopps 					pcmcia_card_deactivate(ph->pcmcia);
   1072      1.22    chopps 					pccbb_pcmcia_socket_disable(ph);
   1073      1.22    chopps 					pccbb_pcmcia_detach_card(ph,
   1074      1.22    chopps 					    DETACH_FORCE);
   1075      1.22    chopps #endif
   1076      1.22    chopps 					cardslot_event_throw(sc->sc_csc,
   1077      1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_16);
   1078      1.33     enami 				} else if (sc->sc_csc->sc_status &
   1079      1.33     enami 				    CARDSLOT_STATUS_CARD_CB) {
   1080      1.22    chopps 					/* Cardbus intr removed */
   1081      1.22    chopps 					cardslot_event_throw(sc->sc_csc,
   1082      1.22    chopps 					    CARDSLOT_EVENT_REMOVAL_CB);
   1083      1.22    chopps 				}
   1084      1.74      haya 			} else if (sc->sc_flags & CBB_INSERTING) {
   1085      1.74      haya 				sc->sc_flags &= ~CBB_INSERTING;
   1086      1.74      haya 				callout_stop(&sc->sc_insert_ch);
   1087      1.22    chopps 			}
   1088      1.34     enami 		} else if (0x00 == (sockstate & CB_SOCKET_STAT_CD) &&
   1089      1.34     enami 		    /*
   1090      1.34     enami 		     * The pccbbintr may called from powerdown hook when
   1091      1.34     enami 		     * the system resumed, to detect the card
   1092      1.34     enami 		     * insertion/removal during suspension.
   1093      1.34     enami 		     */
   1094      1.34     enami 		    (sc->sc_flags & CBB_CARDEXIST) == 0) {
   1095      1.22    chopps 			if (sc->sc_flags & CBB_INSERTING) {
   1096      1.37   thorpej 				callout_stop(&sc->sc_insert_ch);
   1097      1.22    chopps 			}
   1098      1.74      haya 			callout_reset(&sc->sc_insert_ch, hz / 5,
   1099      1.37   thorpej 			    pci113x_insert, sc);
   1100      1.22    chopps 			sc->sc_flags |= CBB_INSERTING;
   1101      1.22    chopps 		}
   1102      1.22    chopps 	}
   1103       1.1      haya 
   1104  1.90.2.4     skrll 	if (sockevent & CB_SOCKET_EVENT_POWER) {
   1105  1.90.2.7     skrll 		/* XXX: Does not happen when attaching a 16-bit card */
   1106  1.90.2.4     skrll 		sc->sc_pwrcycle++;
   1107  1.90.2.4     skrll 		wakeup(&sc->sc_pwrcycle);
   1108  1.90.2.4     skrll 	}
   1109  1.90.2.4     skrll 
   1110      1.33     enami 	return (1);
   1111       1.1      haya }
   1112       1.1      haya 
   1113      1.21      haya /*
   1114      1.21      haya  * static int pccbbintr_function(struct pccbb_softc *sc)
   1115      1.21      haya  *
   1116      1.21      haya  *    This function calls each interrupt handler registered at the
   1117      1.32     enami  *    bridge.  The interrupt handlers are called in registered order.
   1118      1.21      haya  */
   1119      1.21      haya static int
   1120      1.21      haya pccbbintr_function(sc)
   1121      1.22    chopps 	struct pccbb_softc *sc;
   1122      1.21      haya {
   1123      1.22    chopps 	int retval = 0, val;
   1124      1.22    chopps 	struct pccbb_intrhand_list *pil;
   1125      1.41      haya 	int s, splchanged;
   1126      1.21      haya 
   1127      1.80      haya 	for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
   1128      1.80      haya 	     pil = LIST_NEXT(pil, pil_next)) {
   1129      1.41      haya 		/*
   1130      1.41      haya 		 * XXX priority change.  gross.  I use if-else
   1131      1.41      haya 		 * sentense instead of switch-case sentense because of
   1132      1.41      haya 		 * avoiding duplicate case value error.  More than one
   1133      1.41      haya 		 * IPL_XXX use same value.  It depends on
   1134      1.41      haya 		 * implimentation.
   1135      1.41      haya 		 */
   1136      1.41      haya 		splchanged = 1;
   1137      1.41      haya 		if (pil->pil_level == IPL_SERIAL) {
   1138      1.41      haya 			s = splserial();
   1139      1.41      haya 		} else if (pil->pil_level == IPL_HIGH) {
   1140      1.41      haya 			s = splhigh();
   1141      1.41      haya 		} else if (pil->pil_level == IPL_CLOCK) {
   1142      1.41      haya 			s = splclock();
   1143      1.41      haya 		} else if (pil->pil_level == IPL_AUDIO) {
   1144      1.41      haya 			s = splaudio();
   1145      1.89   thorpej 		} else if (pil->pil_level == IPL_VM) {
   1146      1.89   thorpej 			s = splvm();
   1147      1.41      haya 		} else if (pil->pil_level == IPL_TTY) {
   1148      1.41      haya 			s = spltty();
   1149      1.41      haya 		} else if (pil->pil_level == IPL_SOFTSERIAL) {
   1150      1.41      haya 			s = splsoftserial();
   1151      1.41      haya 		} else if (pil->pil_level == IPL_NET) {
   1152      1.41      haya 			s = splnet();
   1153      1.41      haya 		} else {
   1154  1.90.2.1     skrll 			s = 0; /* XXX: gcc */
   1155      1.41      haya 			splchanged = 0;
   1156      1.41      haya 			/* XXX: ih lower than IPL_BIO runs w/ IPL_BIO. */
   1157      1.41      haya 		}
   1158      1.41      haya 
   1159      1.41      haya 		val = (*pil->pil_func)(pil->pil_arg);
   1160      1.41      haya 
   1161      1.41      haya 		if (splchanged != 0) {
   1162      1.41      haya 			splx(s);
   1163      1.41      haya 		}
   1164      1.41      haya 
   1165      1.22    chopps 		retval = retval == 1 ? 1 :
   1166      1.22    chopps 		    retval == 0 ? val : val != 0 ? val : retval;
   1167      1.22    chopps 	}
   1168      1.21      haya 
   1169      1.22    chopps 	return retval;
   1170      1.21      haya }
   1171      1.21      haya 
   1172       1.1      haya static void
   1173       1.1      haya pci113x_insert(arg)
   1174      1.22    chopps 	void *arg;
   1175       1.1      haya {
   1176      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)arg;
   1177      1.22    chopps 	u_int32_t sockevent, sockstate;
   1178      1.74      haya 
   1179      1.74      haya 	if (!(sc->sc_flags & CBB_INSERTING)) {
   1180      1.74      haya 		/* We add a card only under inserting state. */
   1181      1.74      haya 		return;
   1182      1.74      haya 	}
   1183      1.74      haya 	sc->sc_flags &= ~CBB_INSERTING;
   1184       1.1      haya 
   1185      1.22    chopps 	sockevent = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1186      1.22    chopps 	    CB_SOCKET_EVENT);
   1187      1.22    chopps 	sockstate = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1188      1.22    chopps 	    CB_SOCKET_STAT);
   1189      1.22    chopps 
   1190      1.22    chopps 	if (0 == (sockstate & CB_SOCKET_STAT_CD)) {	/* card exist */
   1191      1.22    chopps 		DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname, sockevent));
   1192      1.22    chopps 		DPRINTF((" card inserted, 0x%08x\n", sockstate));
   1193      1.22    chopps 		sc->sc_flags |= CBB_CARDEXIST;
   1194      1.32     enami 		/* call pccard interrupt handler here */
   1195      1.22    chopps 		if (sockstate & CB_SOCKET_STAT_16BIT) {
   1196      1.22    chopps 			/* 16-bit card found */
   1197       1.1      haya /*      pccbb_pcmcia_attach_card(&sc->sc_pcmcia_h); */
   1198      1.22    chopps 			cardslot_event_throw(sc->sc_csc,
   1199      1.22    chopps 			    CARDSLOT_EVENT_INSERTION_16);
   1200      1.22    chopps 		} else if (sockstate & CB_SOCKET_STAT_CB) {
   1201      1.32     enami 			/* cardbus card found */
   1202       1.1      haya /*      cardbus_attach_card(sc->sc_csc); */
   1203      1.22    chopps 			cardslot_event_throw(sc->sc_csc,
   1204      1.22    chopps 			    CARDSLOT_EVENT_INSERTION_CB);
   1205      1.22    chopps 		} else {
   1206      1.22    chopps 			/* who are you? */
   1207      1.22    chopps 		}
   1208      1.22    chopps 	} else {
   1209      1.37   thorpej 		callout_reset(&sc->sc_insert_ch, hz / 10,
   1210      1.37   thorpej 		    pci113x_insert, sc);
   1211      1.22    chopps 	}
   1212       1.1      haya }
   1213       1.1      haya 
   1214       1.1      haya #define PCCBB_PCMCIA_OFFSET 0x800
   1215       1.1      haya static u_int8_t
   1216       1.1      haya pccbb_pcmcia_read(ph, reg)
   1217      1.22    chopps 	struct pcic_handle *ph;
   1218      1.22    chopps 	int reg;
   1219       1.1      haya {
   1220      1.48      haya 	bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
   1221      1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_READ);
   1222      1.48      haya 
   1223      1.22    chopps 	return bus_space_read_1(ph->ph_bus_t, ph->ph_bus_h,
   1224      1.22    chopps 	    PCCBB_PCMCIA_OFFSET + reg);
   1225       1.1      haya }
   1226       1.1      haya 
   1227       1.1      haya static void
   1228       1.1      haya pccbb_pcmcia_write(ph, reg, val)
   1229      1.22    chopps 	struct pcic_handle *ph;
   1230      1.22    chopps 	int reg;
   1231      1.22    chopps 	u_int8_t val;
   1232       1.1      haya {
   1233      1.22    chopps 	bus_space_write_1(ph->ph_bus_t, ph->ph_bus_h, PCCBB_PCMCIA_OFFSET + reg,
   1234      1.22    chopps 	    val);
   1235      1.48      haya 
   1236      1.48      haya 	bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
   1237      1.48      haya 	    PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_WRITE);
   1238       1.1      haya }
   1239       1.1      haya 
   1240       1.4      haya /*
   1241       1.4      haya  * STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int)
   1242       1.4      haya  */
   1243       1.1      haya STATIC int
   1244       1.1      haya pccbb_ctrl(ct, command)
   1245      1.22    chopps 	cardbus_chipset_tag_t ct;
   1246      1.22    chopps 	int command;
   1247       1.1      haya {
   1248      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1249       1.1      haya 
   1250      1.22    chopps 	switch (command) {
   1251      1.22    chopps 	case CARDBUS_CD:
   1252      1.22    chopps 		if (2 == pccbb_detect_card(sc)) {
   1253      1.22    chopps 			int retval = 0;
   1254      1.22    chopps 			int status = cb_detect_voltage(sc);
   1255      1.22    chopps 			if (PCCARD_VCC_5V & status) {
   1256      1.22    chopps 				retval |= CARDBUS_5V_CARD;
   1257      1.22    chopps 			}
   1258      1.22    chopps 			if (PCCARD_VCC_3V & status) {
   1259      1.22    chopps 				retval |= CARDBUS_3V_CARD;
   1260      1.22    chopps 			}
   1261      1.22    chopps 			if (PCCARD_VCC_XV & status) {
   1262      1.22    chopps 				retval |= CARDBUS_XV_CARD;
   1263      1.22    chopps 			}
   1264      1.22    chopps 			if (PCCARD_VCC_YV & status) {
   1265      1.22    chopps 				retval |= CARDBUS_YV_CARD;
   1266      1.22    chopps 			}
   1267      1.22    chopps 			return retval;
   1268      1.22    chopps 		} else {
   1269      1.22    chopps 			return 0;
   1270      1.22    chopps 		}
   1271      1.22    chopps 	case CARDBUS_RESET:
   1272      1.22    chopps 		return cb_reset(sc);
   1273      1.22    chopps 	case CARDBUS_IO_ENABLE:       /* fallthrough */
   1274      1.22    chopps 	case CARDBUS_IO_DISABLE:      /* fallthrough */
   1275      1.22    chopps 	case CARDBUS_MEM_ENABLE:      /* fallthrough */
   1276      1.22    chopps 	case CARDBUS_MEM_DISABLE:     /* fallthrough */
   1277      1.22    chopps 	case CARDBUS_BM_ENABLE:       /* fallthrough */
   1278      1.22    chopps 	case CARDBUS_BM_DISABLE:      /* fallthrough */
   1279      1.69      haya 		/* XXX: I think we don't need to call this function below. */
   1280      1.22    chopps 		return pccbb_cardenable(sc, command);
   1281      1.22    chopps 	}
   1282       1.1      haya 
   1283      1.22    chopps 	return 0;
   1284       1.1      haya }
   1285       1.1      haya 
   1286       1.4      haya /*
   1287       1.4      haya  * STATIC int pccbb_power(cardbus_chipset_tag_t, int)
   1288       1.4      haya  *   This function returns true when it succeeds and returns false when
   1289       1.4      haya  *   it fails.
   1290       1.4      haya  */
   1291       1.1      haya STATIC int
   1292       1.1      haya pccbb_power(ct, command)
   1293      1.22    chopps 	cardbus_chipset_tag_t ct;
   1294      1.22    chopps 	int command;
   1295       1.1      haya {
   1296      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1297      1.77   mycroft 	u_int32_t status, sock_ctrl, reg_ctrl;
   1298      1.22    chopps 	bus_space_tag_t memt = sc->sc_base_memt;
   1299      1.22    chopps 	bus_space_handle_t memh = sc->sc_base_memh;
   1300  1.90.2.4     skrll 	int on = 0, pwrcycle;
   1301      1.22    chopps 
   1302  1.90.2.1     skrll 	DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
   1303      1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" :
   1304      1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" :
   1305      1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" :
   1306      1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" :
   1307      1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" :
   1308      1.22    chopps 	    (command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" :
   1309      1.22    chopps 	    "UNKNOWN",
   1310      1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" :
   1311      1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" :
   1312      1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" :
   1313      1.22    chopps 	    (command & CARDBUS_VPPMASK) == CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" :
   1314      1.22    chopps 	    "UNKNOWN", command));
   1315      1.22    chopps 
   1316      1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1317      1.22    chopps 	sock_ctrl = bus_space_read_4(memt, memh, CB_SOCKET_CTRL);
   1318      1.22    chopps 
   1319      1.22    chopps 	switch (command & CARDBUS_VCCMASK) {
   1320      1.22    chopps 	case CARDBUS_VCC_UC:
   1321      1.22    chopps 		break;
   1322      1.22    chopps 	case CARDBUS_VCC_5V:
   1323  1.90.2.4     skrll 		on++;
   1324      1.22    chopps 		if (CB_SOCKET_STAT_5VCARD & status) {	/* check 5 V card */
   1325      1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1326      1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_5V;
   1327      1.22    chopps 		} else {
   1328      1.22    chopps 			printf("%s: BAD voltage request: no 5 V card\n",
   1329      1.22    chopps 			    sc->sc_dev.dv_xname);
   1330  1.90.2.1     skrll 			return 0;
   1331      1.22    chopps 		}
   1332      1.22    chopps 		break;
   1333      1.22    chopps 	case CARDBUS_VCC_3V:
   1334  1.90.2.4     skrll 		on++;
   1335      1.22    chopps 		if (CB_SOCKET_STAT_3VCARD & status) {
   1336      1.22    chopps 			sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1337      1.22    chopps 			sock_ctrl |= CB_SOCKET_CTRL_VCC_3V;
   1338      1.22    chopps 		} else {
   1339      1.22    chopps 			printf("%s: BAD voltage request: no 3.3 V card\n",
   1340      1.22    chopps 			    sc->sc_dev.dv_xname);
   1341  1.90.2.1     skrll 			return 0;
   1342      1.22    chopps 		}
   1343      1.22    chopps 		break;
   1344      1.22    chopps 	case CARDBUS_VCC_0V:
   1345      1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1346      1.22    chopps 		break;
   1347      1.22    chopps 	default:
   1348      1.22    chopps 		return 0;	       /* power NEVER changed */
   1349      1.22    chopps 	}
   1350       1.1      haya 
   1351      1.22    chopps 	switch (command & CARDBUS_VPPMASK) {
   1352      1.22    chopps 	case CARDBUS_VPP_UC:
   1353      1.22    chopps 		break;
   1354      1.22    chopps 	case CARDBUS_VPP_0V:
   1355      1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1356      1.22    chopps 		break;
   1357      1.22    chopps 	case CARDBUS_VPP_VCC:
   1358      1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1359      1.22    chopps 		sock_ctrl |= ((sock_ctrl >> 4) & 0x07);
   1360      1.22    chopps 		break;
   1361      1.22    chopps 	case CARDBUS_VPP_12V:
   1362      1.22    chopps 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1363      1.22    chopps 		sock_ctrl |= CB_SOCKET_CTRL_VPP_12V;
   1364      1.22    chopps 		break;
   1365      1.22    chopps 	}
   1366       1.1      haya 
   1367  1.90.2.4     skrll 	pwrcycle = sc->sc_pwrcycle;
   1368  1.90.2.4     skrll 
   1369       1.1      haya #if 0
   1370  1.90.2.1     skrll 	DPRINTF(("sock_ctrl: 0x%x\n", sock_ctrl));
   1371       1.1      haya #endif
   1372      1.22    chopps 	bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1373  1.90.2.4     skrll 
   1374  1.90.2.4     skrll 	if (on) {
   1375  1.90.2.7     skrll 		int s, error = 0;
   1376  1.90.2.4     skrll 		struct timeval before, after, diff;
   1377  1.90.2.4     skrll 
   1378  1.90.2.4     skrll 		microtime(&before);
   1379  1.90.2.4     skrll 		s = splbio();
   1380  1.90.2.7     skrll 		while (pwrcycle == sc->sc_pwrcycle) {
   1381  1.90.2.7     skrll 			/*
   1382  1.90.2.7     skrll 			 * XXX: Set timeout to 200ms because power cycle event
   1383  1.90.2.7     skrll 			 * will be never happen when attaching a 16-bit card.
   1384  1.90.2.7     skrll 			 */
   1385  1.90.2.7     skrll 			if ((error = tsleep(&sc->sc_pwrcycle, PWAIT, "pccpwr",
   1386  1.90.2.7     skrll 			    hz / 5)) == EWOULDBLOCK)
   1387  1.90.2.7     skrll 				break;
   1388  1.90.2.7     skrll 		}
   1389  1.90.2.4     skrll 		splx(s);
   1390  1.90.2.4     skrll 		microtime(&after);
   1391  1.90.2.4     skrll 		timersub(&after, &before, &diff);
   1392  1.90.2.7     skrll 		printf("%s: wait took%s %ld.%06lds\n", sc->sc_dev.dv_xname,
   1393  1.90.2.7     skrll 		    error == EWOULDBLOCK ? " too long" : "",
   1394  1.90.2.4     skrll 		    diff.tv_sec, diff.tv_usec);
   1395  1.90.2.4     skrll 	}
   1396  1.90.2.4     skrll 
   1397      1.22    chopps 	status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
   1398       1.1      haya 
   1399  1.90.2.4     skrll 	if (on) {
   1400  1.90.2.4     skrll 		if ((status & CB_SOCKET_STAT_PWRCYCLE) == 0)
   1401  1.90.2.4     skrll 			printf("%s: power on failed?\n", sc->sc_dev.dv_xname);
   1402  1.90.2.4     skrll 	}
   1403  1.90.2.4     skrll 
   1404      1.22    chopps 	if (status & CB_SOCKET_STAT_BADVCC) {	/* bad Vcc request */
   1405  1.90.2.2     skrll 		printf("%s: bad Vcc request. sock_ctrl 0x%x, sock_status 0x%x\n",
   1406      1.22    chopps 		    sc->sc_dev.dv_xname, sock_ctrl, status);
   1407  1.90.2.2     skrll 		printf("%s: disabling socket\n", sc->sc_dev.dv_xname);
   1408  1.90.2.2     skrll 		sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
   1409  1.90.2.2     skrll 		sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
   1410  1.90.2.2     skrll 		bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
   1411  1.90.2.4     skrll 		status &= ~CB_SOCKET_STAT_BADVCC;
   1412  1.90.2.4     skrll 		bus_space_write_4(memt, memh, CB_SOCKET_STAT, status);
   1413  1.90.2.2     skrll 		printf("new status 0x%x\n", bus_space_read_4(memt, memh,
   1414  1.90.2.2     skrll 		    CB_SOCKET_STAT));
   1415      1.22    chopps 		return 0;
   1416      1.77   mycroft 	}
   1417      1.77   mycroft 
   1418      1.77   mycroft 	if (sc->sc_chipset == CB_TOPIC97) {
   1419      1.77   mycroft 		reg_ctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL);
   1420      1.77   mycroft 		reg_ctrl &= ~TOPIC97_REG_CTRL_TESTMODE;
   1421      1.77   mycroft 		if ((command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V)
   1422      1.77   mycroft 			reg_ctrl &= ~TOPIC97_REG_CTRL_CLKRUN_ENA;
   1423      1.77   mycroft 		else
   1424      1.77   mycroft 			reg_ctrl |= TOPIC97_REG_CTRL_CLKRUN_ENA;
   1425      1.77   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL, reg_ctrl);
   1426      1.22    chopps 	}
   1427      1.48      haya 
   1428      1.22    chopps 	return 1;		       /* power changed correctly */
   1429       1.1      haya }
   1430       1.1      haya 
   1431       1.1      haya #if defined CB_PCMCIA_POLL
   1432       1.1      haya struct cb_poll_str {
   1433      1.22    chopps 	void *arg;
   1434  1.90.2.5     skrll 	int (*func)(void *);
   1435      1.22    chopps 	int level;
   1436      1.22    chopps 	pccard_chipset_tag_t ct;
   1437      1.22    chopps 	int count;
   1438      1.37   thorpej 	struct callout poll_ch;
   1439       1.1      haya };
   1440       1.1      haya 
   1441       1.1      haya static struct cb_poll_str cb_poll[10];
   1442       1.1      haya static int cb_poll_n = 0;
   1443       1.1      haya 
   1444  1.90.2.5     skrll static void cb_pcmcia_poll(void *arg);
   1445       1.1      haya 
   1446       1.1      haya static void
   1447       1.1      haya cb_pcmcia_poll(arg)
   1448      1.22    chopps 	void *arg;
   1449       1.1      haya {
   1450      1.22    chopps 	struct cb_poll_str *poll = arg;
   1451      1.22    chopps 	struct cbb_pcmcia_softc *psc = (void *)poll->ct->v;
   1452      1.22    chopps 	struct pccbb_softc *sc = psc->cpc_parent;
   1453      1.22    chopps 	int s;
   1454      1.22    chopps 	u_int32_t spsr;		       /* socket present-state reg */
   1455      1.22    chopps 
   1456      1.37   thorpej 	callout_reset(&poll->poll_ch, hz / 10, cb_pcmcia_poll, poll);
   1457      1.22    chopps 	switch (poll->level) {
   1458      1.22    chopps 	case IPL_NET:
   1459      1.22    chopps 		s = splnet();
   1460      1.22    chopps 		break;
   1461      1.22    chopps 	case IPL_BIO:
   1462      1.22    chopps 		s = splbio();
   1463      1.22    chopps 		break;
   1464      1.22    chopps 	case IPL_TTY:		       /* fallthrough */
   1465      1.22    chopps 	default:
   1466      1.22    chopps 		s = spltty();
   1467      1.22    chopps 		break;
   1468      1.22    chopps 	}
   1469      1.22    chopps 
   1470      1.22    chopps 	spsr =
   1471      1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   1472      1.22    chopps 	    CB_SOCKET_STAT);
   1473       1.1      haya 
   1474       1.1      haya #if defined CB_PCMCIA_POLL_ONLY && defined LEVEL2
   1475      1.22    chopps 	if (!(spsr & 0x40)) {	       /* CINT low */
   1476       1.1      haya #else
   1477      1.22    chopps 	if (1) {
   1478       1.1      haya #endif
   1479      1.22    chopps 		if ((*poll->func) (poll->arg) == 1) {
   1480      1.22    chopps 			++poll->count;
   1481      1.22    chopps 			printf("intr: reported from poller, 0x%x\n", spsr);
   1482       1.1      haya #if defined LEVEL2
   1483      1.22    chopps 		} else {
   1484      1.22    chopps 			printf("intr: miss! 0x%x\n", spsr);
   1485       1.1      haya #endif
   1486      1.22    chopps 		}
   1487      1.22    chopps 	}
   1488      1.22    chopps 	splx(s);
   1489       1.1      haya }
   1490       1.1      haya #endif /* defined CB_PCMCIA_POLL */
   1491       1.1      haya 
   1492       1.4      haya /*
   1493       1.4      haya  * static int pccbb_detect_card(struct pccbb_softc *sc)
   1494       1.4      haya  *   return value:  0 if no card exists.
   1495       1.4      haya  *                  1 if 16-bit card exists.
   1496       1.4      haya  *                  2 if cardbus card exists.
   1497       1.4      haya  */
   1498       1.1      haya static int
   1499       1.1      haya pccbb_detect_card(sc)
   1500      1.22    chopps 	struct pccbb_softc *sc;
   1501       1.1      haya {
   1502      1.22    chopps 	bus_space_handle_t base_memh = sc->sc_base_memh;
   1503      1.22    chopps 	bus_space_tag_t base_memt = sc->sc_base_memt;
   1504      1.22    chopps 	u_int32_t sockstat =
   1505      1.22    chopps 	    bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
   1506      1.22    chopps 	int retval = 0;
   1507      1.22    chopps 
   1508      1.22    chopps 	/* CD1 and CD2 asserted */
   1509      1.22    chopps 	if (0x00 == (sockstat & CB_SOCKET_STAT_CD)) {
   1510      1.22    chopps 		/* card must be present */
   1511      1.22    chopps 		if (!(CB_SOCKET_STAT_NOTCARD & sockstat)) {
   1512      1.22    chopps 			/* NOTACARD DEASSERTED */
   1513      1.22    chopps 			if (CB_SOCKET_STAT_CB & sockstat) {
   1514      1.22    chopps 				/* CardBus mode */
   1515      1.22    chopps 				retval = 2;
   1516      1.22    chopps 			} else if (CB_SOCKET_STAT_16BIT & sockstat) {
   1517      1.22    chopps 				/* 16-bit mode */
   1518      1.22    chopps 				retval = 1;
   1519      1.22    chopps 			}
   1520      1.22    chopps 		}
   1521      1.22    chopps 	}
   1522      1.22    chopps 	return retval;
   1523       1.1      haya }
   1524       1.1      haya 
   1525       1.4      haya /*
   1526       1.4      haya  * STATIC int cb_reset(struct pccbb_softc *sc)
   1527       1.4      haya  *   This function resets CardBus card.
   1528       1.4      haya  */
   1529       1.1      haya STATIC int
   1530       1.1      haya cb_reset(sc)
   1531      1.22    chopps 	struct pccbb_softc *sc;
   1532       1.1      haya {
   1533  1.90.2.6     skrll 	/*
   1534  1.90.2.6     skrll 	 * Reset Assert at least 20 ms
   1535      1.22    chopps 	 * Some machines request longer duration.
   1536      1.22    chopps 	 */
   1537      1.22    chopps 	int reset_duration =
   1538      1.55      haya 	    (sc->sc_chipset == CB_RX5C47X ? 400 : 40);
   1539      1.22    chopps 	u_int32_t bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1540      1.22    chopps 
   1541      1.40      haya 	/* Reset bit Assert (bit 6 at 0x3E) */
   1542      1.40      haya 	bcr |= CB_BCR_RESET_ENABLE;
   1543      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
   1544      1.55      haya 	DELAY_MS(reset_duration, sc);
   1545      1.22    chopps 
   1546      1.22    chopps 	if (CBB_CARDEXIST & sc->sc_flags) {	/* A card exists.  Reset it! */
   1547      1.40      haya 		/* Reset bit Deassert (bit 6 at 0x3E) */
   1548      1.40      haya 		bcr &= ~CB_BCR_RESET_ENABLE;
   1549      1.22    chopps 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
   1550      1.55      haya 		DELAY_MS(reset_duration, sc);
   1551      1.22    chopps 	}
   1552      1.22    chopps 	/* No card found on the slot. Keep Reset. */
   1553      1.22    chopps 	return 1;
   1554       1.1      haya }
   1555       1.1      haya 
   1556       1.4      haya /*
   1557       1.4      haya  * STATIC int cb_detect_voltage(struct pccbb_softc *sc)
   1558       1.4      haya  *  This function detect card Voltage.
   1559       1.4      haya  */
   1560       1.1      haya STATIC int
   1561       1.1      haya cb_detect_voltage(sc)
   1562      1.22    chopps 	struct pccbb_softc *sc;
   1563       1.1      haya {
   1564      1.22    chopps 	u_int32_t psr;		       /* socket present-state reg */
   1565      1.22    chopps 	bus_space_tag_t iot = sc->sc_base_memt;
   1566      1.22    chopps 	bus_space_handle_t ioh = sc->sc_base_memh;
   1567      1.22    chopps 	int vol = PCCARD_VCC_UKN;      /* set 0 */
   1568      1.22    chopps 
   1569      1.22    chopps 	psr = bus_space_read_4(iot, ioh, CB_SOCKET_STAT);
   1570       1.1      haya 
   1571      1.22    chopps 	if (0x400u & psr) {
   1572      1.22    chopps 		vol |= PCCARD_VCC_5V;
   1573      1.22    chopps 	}
   1574      1.22    chopps 	if (0x800u & psr) {
   1575      1.22    chopps 		vol |= PCCARD_VCC_3V;
   1576      1.22    chopps 	}
   1577       1.1      haya 
   1578      1.22    chopps 	return vol;
   1579       1.1      haya }
   1580       1.1      haya 
   1581       1.1      haya STATIC int
   1582       1.1      haya cbbprint(aux, pcic)
   1583      1.22    chopps 	void *aux;
   1584      1.22    chopps 	const char *pcic;
   1585       1.1      haya {
   1586       1.1      haya /*
   1587       1.1      haya   struct cbslot_attach_args *cba = aux;
   1588       1.1      haya 
   1589       1.1      haya   if (cba->cba_slot >= 0) {
   1590      1.86   thorpej     aprint_normal(" slot %d", cba->cba_slot);
   1591       1.1      haya   }
   1592       1.1      haya */
   1593      1.22    chopps 	return UNCONF;
   1594       1.1      haya }
   1595       1.1      haya 
   1596       1.4      haya /*
   1597       1.4      haya  * STATIC int pccbb_cardenable(struct pccbb_softc *sc, int function)
   1598       1.4      haya  *   This function enables and disables the card
   1599       1.4      haya  */
   1600       1.1      haya STATIC int
   1601       1.1      haya pccbb_cardenable(sc, function)
   1602      1.22    chopps 	struct pccbb_softc *sc;
   1603      1.22    chopps 	int function;
   1604       1.1      haya {
   1605      1.22    chopps 	u_int32_t command =
   1606      1.22    chopps 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
   1607       1.1      haya 
   1608      1.22    chopps 	DPRINTF(("pccbb_cardenable:"));
   1609      1.22    chopps 	switch (function) {
   1610      1.22    chopps 	case CARDBUS_IO_ENABLE:
   1611      1.22    chopps 		command |= PCI_COMMAND_IO_ENABLE;
   1612      1.22    chopps 		break;
   1613      1.22    chopps 	case CARDBUS_IO_DISABLE:
   1614      1.22    chopps 		command &= ~PCI_COMMAND_IO_ENABLE;
   1615      1.22    chopps 		break;
   1616      1.22    chopps 	case CARDBUS_MEM_ENABLE:
   1617      1.22    chopps 		command |= PCI_COMMAND_MEM_ENABLE;
   1618      1.22    chopps 		break;
   1619      1.22    chopps 	case CARDBUS_MEM_DISABLE:
   1620      1.22    chopps 		command &= ~PCI_COMMAND_MEM_ENABLE;
   1621      1.22    chopps 		break;
   1622      1.22    chopps 	case CARDBUS_BM_ENABLE:
   1623      1.22    chopps 		command |= PCI_COMMAND_MASTER_ENABLE;
   1624      1.22    chopps 		break;
   1625      1.22    chopps 	case CARDBUS_BM_DISABLE:
   1626      1.22    chopps 		command &= ~PCI_COMMAND_MASTER_ENABLE;
   1627      1.22    chopps 		break;
   1628      1.22    chopps 	default:
   1629      1.22    chopps 		return 0;
   1630      1.22    chopps 	}
   1631       1.1      haya 
   1632      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
   1633      1.22    chopps 	DPRINTF((" command reg 0x%x\n", command));
   1634      1.22    chopps 	return 1;
   1635       1.1      haya }
   1636       1.1      haya 
   1637       1.1      haya #if !rbus
   1638       1.4      haya /*
   1639       1.4      haya  * int pccbb_io_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
   1640       1.4      haya  */
   1641       1.1      haya static int
   1642       1.1      haya pccbb_io_open(ct, win, start, end)
   1643      1.22    chopps 	cardbus_chipset_tag_t ct;
   1644      1.22    chopps 	int win;
   1645      1.22    chopps 	u_int32_t start, end;
   1646      1.22    chopps {
   1647      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1648      1.22    chopps 	int basereg;
   1649      1.22    chopps 	int limitreg;
   1650       1.1      haya 
   1651      1.22    chopps 	if ((win < 0) || (win > 2)) {
   1652       1.1      haya #if defined DIAGNOSTIC
   1653      1.22    chopps 		printf("cardbus_io_open: window out of range %d\n", win);
   1654       1.1      haya #endif
   1655      1.22    chopps 		return 0;
   1656      1.22    chopps 	}
   1657       1.1      haya 
   1658      1.22    chopps 	basereg = win * 8 + 0x2c;
   1659      1.22    chopps 	limitreg = win * 8 + 0x30;
   1660       1.1      haya 
   1661      1.22    chopps 	DPRINTF(("pccbb_io_open: 0x%x[0x%x] - 0x%x[0x%x]\n",
   1662      1.22    chopps 	    start, basereg, end, limitreg));
   1663       1.1      haya 
   1664      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1665      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1666      1.22    chopps 	return 1;
   1667       1.1      haya }
   1668      1.22    chopps 
   1669       1.4      haya /*
   1670       1.4      haya  * int pccbb_io_close(cardbus_chipset_tag_t, int)
   1671       1.4      haya  */
   1672       1.1      haya static int
   1673       1.1      haya pccbb_io_close(ct, win)
   1674      1.22    chopps 	cardbus_chipset_tag_t ct;
   1675      1.22    chopps 	int win;
   1676       1.1      haya {
   1677      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1678      1.22    chopps 	int basereg;
   1679      1.22    chopps 	int limitreg;
   1680       1.1      haya 
   1681      1.22    chopps 	if ((win < 0) || (win > 2)) {
   1682       1.1      haya #if defined DIAGNOSTIC
   1683      1.22    chopps 		printf("cardbus_io_close: window out of range %d\n", win);
   1684       1.1      haya #endif
   1685      1.22    chopps 		return 0;
   1686      1.22    chopps 	}
   1687       1.1      haya 
   1688      1.22    chopps 	basereg = win * 8 + 0x2c;
   1689      1.22    chopps 	limitreg = win * 8 + 0x30;
   1690       1.1      haya 
   1691      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1692      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1693      1.22    chopps 	return 1;
   1694       1.1      haya }
   1695       1.1      haya 
   1696       1.4      haya /*
   1697       1.4      haya  * int pccbb_mem_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
   1698       1.4      haya  */
   1699       1.1      haya static int
   1700       1.1      haya pccbb_mem_open(ct, win, start, end)
   1701      1.22    chopps 	cardbus_chipset_tag_t ct;
   1702      1.22    chopps 	int win;
   1703      1.22    chopps 	u_int32_t start, end;
   1704      1.22    chopps {
   1705      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1706      1.22    chopps 	int basereg;
   1707      1.22    chopps 	int limitreg;
   1708       1.1      haya 
   1709      1.22    chopps 	if ((win < 0) || (win > 2)) {
   1710       1.1      haya #if defined DIAGNOSTIC
   1711      1.22    chopps 		printf("cardbus_mem_open: window out of range %d\n", win);
   1712       1.1      haya #endif
   1713      1.22    chopps 		return 0;
   1714      1.22    chopps 	}
   1715       1.1      haya 
   1716      1.22    chopps 	basereg = win * 8 + 0x1c;
   1717      1.22    chopps 	limitreg = win * 8 + 0x20;
   1718       1.1      haya 
   1719      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
   1720      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
   1721      1.22    chopps 	return 1;
   1722       1.1      haya }
   1723       1.1      haya 
   1724       1.4      haya /*
   1725       1.4      haya  * int pccbb_mem_close(cardbus_chipset_tag_t, int)
   1726       1.4      haya  */
   1727       1.1      haya static int
   1728       1.1      haya pccbb_mem_close(ct, win)
   1729      1.22    chopps 	cardbus_chipset_tag_t ct;
   1730      1.22    chopps 	int win;
   1731       1.1      haya {
   1732      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1733      1.22    chopps 	int basereg;
   1734      1.22    chopps 	int limitreg;
   1735       1.1      haya 
   1736      1.22    chopps 	if ((win < 0) || (win > 2)) {
   1737       1.1      haya #if defined DIAGNOSTIC
   1738      1.22    chopps 		printf("cardbus_mem_close: window out of range %d\n", win);
   1739       1.1      haya #endif
   1740      1.22    chopps 		return 0;
   1741      1.22    chopps 	}
   1742       1.1      haya 
   1743      1.22    chopps 	basereg = win * 8 + 0x1c;
   1744      1.22    chopps 	limitreg = win * 8 + 0x20;
   1745       1.1      haya 
   1746      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
   1747      1.22    chopps 	pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
   1748      1.22    chopps 	return 1;
   1749       1.1      haya }
   1750       1.1      haya #endif
   1751       1.1      haya 
   1752      1.21      haya /*
   1753      1.26      haya  * static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t ct,
   1754      1.26      haya  *					int irq,
   1755      1.26      haya  *					int level,
   1756  1.90.2.5     skrll  *					int (* func)(void *),
   1757      1.26      haya  *					void *arg)
   1758      1.26      haya  *
   1759      1.26      haya  *   This function registers an interrupt handler at the bridge, in
   1760      1.32     enami  *   order not to call the interrupt handlers of child devices when
   1761      1.32     enami  *   a card-deletion interrupt occurs.
   1762      1.26      haya  *
   1763      1.26      haya  *   The arguments irq and level are not used.
   1764      1.26      haya  */
   1765      1.26      haya static void *
   1766      1.26      haya pccbb_cb_intr_establish(ct, irq, level, func, arg)
   1767      1.26      haya 	cardbus_chipset_tag_t ct;
   1768      1.26      haya 	int irq, level;
   1769  1.90.2.5     skrll 	int (*func)(void *);
   1770      1.26      haya 	void *arg;
   1771      1.26      haya {
   1772      1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1773      1.26      haya 
   1774      1.26      haya 	return pccbb_intr_establish(sc, irq, level, func, arg);
   1775      1.26      haya }
   1776      1.26      haya 
   1777      1.26      haya 
   1778      1.26      haya /*
   1779      1.26      haya  * static void *pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct,
   1780      1.26      haya  *					   void *ih)
   1781      1.26      haya  *
   1782      1.26      haya  *   This function removes an interrupt handler pointed by ih.
   1783      1.26      haya  */
   1784      1.26      haya static void
   1785      1.26      haya pccbb_cb_intr_disestablish(ct, ih)
   1786      1.26      haya 	cardbus_chipset_tag_t ct;
   1787      1.26      haya 	void *ih;
   1788      1.26      haya {
   1789      1.26      haya 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   1790      1.26      haya 
   1791      1.26      haya 	pccbb_intr_disestablish(sc, ih);
   1792      1.26      haya }
   1793      1.26      haya 
   1794      1.26      haya 
   1795      1.65       mcr void
   1796      1.65       mcr pccbb_intr_route(sc)
   1797      1.65       mcr      struct pccbb_softc *sc;
   1798      1.65       mcr {
   1799      1.65       mcr   pcireg_t reg;
   1800      1.65       mcr 
   1801      1.65       mcr   /* initialize bridge intr routing */
   1802      1.65       mcr   reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1803      1.65       mcr   reg &= ~CB_BCR_INTR_IREQ_ENABLE;
   1804      1.65       mcr   pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, reg);
   1805      1.65       mcr 
   1806      1.65       mcr   switch (sc->sc_chipset) {
   1807      1.65       mcr   case CB_TI113X:
   1808      1.65       mcr     reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1809      1.65       mcr     /* functional intr enabled */
   1810      1.65       mcr     reg |= PCI113X_CBCTRL_PCI_INTR;
   1811      1.65       mcr     pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
   1812      1.65       mcr     break;
   1813      1.65       mcr   default:
   1814      1.65       mcr     break;
   1815      1.65       mcr   }
   1816      1.65       mcr }
   1817      1.65       mcr 
   1818      1.26      haya /*
   1819      1.26      haya  * static void *pccbb_intr_establish(struct pccbb_softc *sc,
   1820      1.21      haya  *				     int irq,
   1821      1.21      haya  *				     int level,
   1822  1.90.2.5     skrll  *				     int (* func)(void *),
   1823      1.21      haya  *				     void *arg)
   1824      1.21      haya  *
   1825      1.21      haya  *   This function registers an interrupt handler at the bridge, in
   1826      1.32     enami  *   order not to call the interrupt handlers of child devices when
   1827      1.32     enami  *   a card-deletion interrupt occurs.
   1828      1.21      haya  *
   1829      1.41      haya  *   The arguments irq is not used because pccbb selects intr vector.
   1830      1.21      haya  */
   1831       1.1      haya static void *
   1832      1.26      haya pccbb_intr_establish(sc, irq, level, func, arg)
   1833      1.26      haya 	struct pccbb_softc *sc;
   1834      1.22    chopps 	int irq, level;
   1835  1.90.2.5     skrll 	int (*func)(void *);
   1836      1.22    chopps 	void *arg;
   1837      1.22    chopps {
   1838      1.22    chopps 	struct pccbb_intrhand_list *pil, *newpil;
   1839      1.22    chopps 
   1840      1.81      onoe 	DPRINTF(("pccbb_intr_establish start. %p\n", LIST_FIRST(&sc->sc_pil)));
   1841      1.26      haya 
   1842      1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1843      1.80      haya 		pccbb_intr_route(sc);
   1844      1.22    chopps 	}
   1845      1.22    chopps 
   1846  1.90.2.6     skrll 	/*
   1847      1.32     enami 	 * Allocate a room for interrupt handler structure.
   1848      1.22    chopps 	 */
   1849      1.22    chopps 	if (NULL == (newpil =
   1850      1.22    chopps 	    (struct pccbb_intrhand_list *)malloc(sizeof(struct
   1851      1.22    chopps 	    pccbb_intrhand_list), M_DEVBUF, M_WAITOK))) {
   1852      1.22    chopps 		return NULL;
   1853      1.22    chopps 	}
   1854      1.21      haya 
   1855      1.22    chopps 	newpil->pil_func = func;
   1856      1.22    chopps 	newpil->pil_arg = arg;
   1857      1.41      haya 	newpil->pil_level = level;
   1858      1.21      haya 
   1859      1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1860      1.80      haya 		LIST_INSERT_HEAD(&sc->sc_pil, newpil, pil_next);
   1861      1.22    chopps 	} else {
   1862      1.80      haya 		for (pil = LIST_FIRST(&sc->sc_pil);
   1863      1.80      haya 		     LIST_NEXT(pil, pil_next) != NULL;
   1864      1.80      haya 		     pil = LIST_NEXT(pil, pil_next));
   1865      1.80      haya 		LIST_INSERT_AFTER(pil, newpil, pil_next);
   1866      1.21      haya 	}
   1867       1.1      haya 
   1868      1.81      onoe 	DPRINTF(("pccbb_intr_establish add pil. %p\n",
   1869      1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1870      1.26      haya 
   1871      1.22    chopps 	return newpil;
   1872       1.1      haya }
   1873       1.1      haya 
   1874      1.21      haya /*
   1875      1.26      haya  * static void *pccbb_intr_disestablish(struct pccbb_softc *sc,
   1876      1.21      haya  *					void *ih)
   1877      1.21      haya  *
   1878      1.80      haya  *	This function removes an interrupt handler pointed by ih.  ih
   1879      1.80      haya  *	should be the value returned by cardbus_intr_establish() or
   1880      1.80      haya  *	NULL.
   1881      1.80      haya  *
   1882      1.80      haya  *	When ih is NULL, this function will do nothing.
   1883      1.21      haya  */
   1884       1.1      haya static void
   1885      1.26      haya pccbb_intr_disestablish(sc, ih)
   1886      1.26      haya 	struct pccbb_softc *sc;
   1887      1.22    chopps 	void *ih;
   1888       1.1      haya {
   1889      1.80      haya 	struct pccbb_intrhand_list *pil;
   1890      1.48      haya 	pcireg_t reg;
   1891      1.21      haya 
   1892      1.81      onoe 	DPRINTF(("pccbb_intr_disestablish start. %p\n",
   1893      1.81      onoe 	    LIST_FIRST(&sc->sc_pil)));
   1894      1.26      haya 
   1895      1.80      haya 	if (ih == NULL) {
   1896      1.80      haya 		/* intr handler is not set */
   1897      1.80      haya 		DPRINTF(("pccbb_intr_disestablish: no ih\n"));
   1898      1.80      haya 		return;
   1899      1.80      haya 	}
   1900      1.22    chopps 
   1901      1.80      haya #ifdef DIAGNOSTIC
   1902      1.80      haya 	for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
   1903      1.80      haya 	     pil = LIST_NEXT(pil, pil_next)) {
   1904      1.83    atatat 		DPRINTF(("pccbb_intr_disestablish: pil %p\n", pil));
   1905      1.22    chopps 		if (pil == ih) {
   1906      1.26      haya 			DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1907      1.22    chopps 			break;
   1908      1.22    chopps 		}
   1909      1.21      haya 	}
   1910      1.80      haya 	if (pil == NULL) {
   1911      1.80      haya 		panic("pccbb_intr_disestablish: %s cannot find pil %p",
   1912      1.80      haya 		    sc->sc_dev.dv_xname, ih);
   1913      1.80      haya 	}
   1914      1.80      haya #endif
   1915      1.80      haya 
   1916      1.80      haya 	pil = (struct pccbb_intrhand_list *)ih;
   1917      1.80      haya 	LIST_REMOVE(pil, pil_next);
   1918      1.80      haya 	free(pil, M_DEVBUF);
   1919      1.80      haya 	DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
   1920      1.21      haya 
   1921      1.80      haya 	if (LIST_EMPTY(&sc->sc_pil)) {
   1922      1.22    chopps 		/* No interrupt handlers */
   1923      1.21      haya 
   1924      1.26      haya 		DPRINTF(("pccbb_intr_disestablish: no interrupt handler\n"));
   1925      1.26      haya 
   1926      1.48      haya 		/* stop routing PCI intr */
   1927      1.48      haya 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
   1928      1.48      haya 		reg |= CB_BCR_INTR_IREQ_ENABLE;
   1929      1.48      haya 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, reg);
   1930      1.48      haya 
   1931      1.22    chopps 		switch (sc->sc_chipset) {
   1932      1.22    chopps 		case CB_TI113X:
   1933      1.48      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
   1934      1.48      haya 			/* functional intr disabled */
   1935      1.48      haya 			reg &= ~PCI113X_CBCTRL_PCI_INTR;
   1936      1.48      haya 			pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
   1937      1.48      haya 			break;
   1938      1.22    chopps 		default:
   1939      1.22    chopps 			break;
   1940      1.22    chopps 		}
   1941      1.21      haya 	}
   1942       1.1      haya }
   1943       1.1      haya 
   1944       1.1      haya #if defined SHOW_REGS
   1945       1.1      haya static void
   1946       1.1      haya cb_show_regs(pc, tag, memt, memh)
   1947      1.22    chopps 	pci_chipset_tag_t pc;
   1948      1.22    chopps 	pcitag_t tag;
   1949      1.22    chopps 	bus_space_tag_t memt;
   1950      1.22    chopps 	bus_space_handle_t memh;
   1951      1.22    chopps {
   1952      1.22    chopps 	int i;
   1953      1.22    chopps 	printf("PCI config regs:");
   1954      1.22    chopps 	for (i = 0; i < 0x50; i += 4) {
   1955      1.22    chopps 		if (i % 16 == 0) {
   1956      1.22    chopps 			printf("\n 0x%02x:", i);
   1957      1.22    chopps 		}
   1958      1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1959      1.22    chopps 	}
   1960      1.22    chopps 	for (i = 0x80; i < 0xb0; i += 4) {
   1961      1.22    chopps 		if (i % 16 == 0) {
   1962      1.22    chopps 			printf("\n 0x%02x:", i);
   1963      1.22    chopps 		}
   1964      1.22    chopps 		printf(" %08x", pci_conf_read(pc, tag, i));
   1965      1.22    chopps 	}
   1966       1.1      haya 
   1967      1.22    chopps 	if (memh == 0) {
   1968      1.22    chopps 		printf("\n");
   1969      1.22    chopps 		return;
   1970      1.22    chopps 	}
   1971       1.1      haya 
   1972      1.22    chopps 	printf("\nsocket regs:");
   1973      1.22    chopps 	for (i = 0; i <= 0x10; i += 0x04) {
   1974      1.22    chopps 		printf(" %08x", bus_space_read_4(memt, memh, i));
   1975      1.22    chopps 	}
   1976      1.22    chopps 	printf("\nExCA regs:");
   1977      1.22    chopps 	for (i = 0; i < 0x08; ++i) {
   1978      1.22    chopps 		printf(" %02x", bus_space_read_1(memt, memh, 0x800 + i));
   1979      1.22    chopps 	}
   1980      1.22    chopps 	printf("\n");
   1981      1.22    chopps 	return;
   1982       1.1      haya }
   1983       1.1      haya #endif
   1984       1.1      haya 
   1985       1.4      haya /*
   1986       1.4      haya  * static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t cc,
   1987  1.90.2.8     skrll  *                                    int busno, int function)
   1988       1.4      haya  *   This is the function to make a tag to access config space of
   1989       1.4      haya  *  a CardBus Card.  It works same as pci_conf_read.
   1990       1.4      haya  */
   1991       1.1      haya static cardbustag_t
   1992  1.90.2.8     skrll pccbb_make_tag(cc, busno, function)
   1993      1.22    chopps 	cardbus_chipset_tag_t cc;
   1994  1.90.2.8     skrll 	int busno, function;
   1995       1.1      haya {
   1996      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   1997       1.1      haya 
   1998  1.90.2.8     skrll 	return pci_make_tag(sc->sc_pc, busno, 0, function);
   1999       1.1      haya }
   2000       1.1      haya 
   2001       1.1      haya static void
   2002       1.1      haya pccbb_free_tag(cc, tag)
   2003      1.22    chopps 	cardbus_chipset_tag_t cc;
   2004      1.22    chopps 	cardbustag_t tag;
   2005       1.1      haya {
   2006       1.1      haya }
   2007       1.1      haya 
   2008       1.4      haya /*
   2009       1.4      haya  * static cardbusreg_t pccbb_conf_read(cardbus_chipset_tag_t cc,
   2010       1.4      haya  *                                     cardbustag_t tag, int offset)
   2011       1.4      haya  *   This is the function to read the config space of a CardBus Card.
   2012       1.4      haya  *  It works same as pci_conf_read.
   2013       1.4      haya  */
   2014       1.1      haya static cardbusreg_t
   2015       1.1      haya pccbb_conf_read(cc, tag, offset)
   2016      1.22    chopps 	cardbus_chipset_tag_t cc;
   2017      1.22    chopps 	cardbustag_t tag;
   2018      1.22    chopps 	int offset;		       /* register offset */
   2019       1.1      haya {
   2020      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   2021       1.1      haya 
   2022      1.22    chopps 	return pci_conf_read(sc->sc_pc, tag, offset);
   2023       1.1      haya }
   2024       1.1      haya 
   2025       1.4      haya /*
   2026       1.4      haya  * static void pccbb_conf_write(cardbus_chipset_tag_t cc, cardbustag_t tag,
   2027       1.4      haya  *                              int offs, cardbusreg_t val)
   2028       1.4      haya  *   This is the function to write the config space of a CardBus Card.
   2029       1.4      haya  *  It works same as pci_conf_write.
   2030       1.4      haya  */
   2031       1.1      haya static void
   2032       1.1      haya pccbb_conf_write(cc, tag, reg, val)
   2033      1.22    chopps 	cardbus_chipset_tag_t cc;
   2034      1.22    chopps 	cardbustag_t tag;
   2035      1.22    chopps 	int reg;		       /* register offset */
   2036      1.22    chopps 	cardbusreg_t val;
   2037       1.1      haya {
   2038      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)cc;
   2039       1.1      haya 
   2040      1.22    chopps 	pci_conf_write(sc->sc_pc, tag, reg, val);
   2041       1.1      haya }
   2042       1.1      haya 
   2043       1.1      haya #if 0
   2044       1.1      haya STATIC int
   2045       1.1      haya pccbb_new_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   2046      1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, bus_addr_t mask,
   2047      1.22    chopps     int speed, int flags,
   2048      1.22    chopps     bus_space_handle_t * iohp)
   2049       1.1      haya #endif
   2050       1.4      haya /*
   2051       1.4      haya  * STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
   2052       1.4      haya  *                                  bus_addr_t start, bus_size_t size,
   2053       1.4      haya  *                                  bus_size_t align,
   2054       1.4      haya  *                                  struct pcmcia_io_handle *pcihp
   2055       1.4      haya  *
   2056       1.4      haya  * This function only allocates I/O region for pccard. This function
   2057      1.32     enami  * never maps the allocated region to pccard I/O area.
   2058       1.4      haya  *
   2059       1.4      haya  * XXX: The interface of this function is not very good, I believe.
   2060       1.4      haya  */
   2061      1.22    chopps STATIC int
   2062       1.1      haya pccbb_pcmcia_io_alloc(pch, start, size, align, pcihp)
   2063      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2064      1.22    chopps 	bus_addr_t start;	       /* start address */
   2065      1.22    chopps 	bus_size_t size;
   2066      1.22    chopps 	bus_size_t align;
   2067      1.22    chopps 	struct pcmcia_io_handle *pcihp;
   2068      1.22    chopps {
   2069      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2070      1.22    chopps 	bus_addr_t ioaddr;
   2071      1.22    chopps 	int flags = 0;
   2072      1.22    chopps 	bus_space_tag_t iot;
   2073      1.22    chopps 	bus_space_handle_t ioh;
   2074      1.57      haya 	bus_addr_t mask;
   2075       1.1      haya #if rbus
   2076      1.22    chopps 	rbus_tag_t rb;
   2077       1.1      haya #endif
   2078      1.22    chopps 	if (align == 0) {
   2079      1.22    chopps 		align = size;	       /* XXX: funny??? */
   2080      1.22    chopps 	}
   2081       1.1      haya 
   2082      1.57      haya 	if (start != 0) {
   2083      1.57      haya 		/* XXX: assume all card decode lower 10 bits by its hardware */
   2084      1.57      haya 		mask = 0x3ff;
   2085      1.75      haya 		/* enforce to use only masked address */
   2086      1.75      haya 		start &= mask;
   2087      1.57      haya 	} else {
   2088      1.57      haya 		/*
   2089      1.57      haya 		 * calculate mask:
   2090      1.57      haya 		 *  1. get the most significant bit of size (call it msb).
   2091      1.57      haya 		 *  2. compare msb with the value of size.
   2092      1.57      haya 		 *  3. if size is larger, shift msb left once.
   2093      1.57      haya 		 *  4. obtain mask value to decrement msb.
   2094      1.57      haya 		 */
   2095      1.57      haya 		bus_size_t size_tmp = size;
   2096      1.57      haya 		int shifts = 0;
   2097      1.57      haya 
   2098      1.57      haya 		mask = 1;
   2099      1.57      haya 		while (size_tmp) {
   2100      1.57      haya 			++shifts;
   2101      1.57      haya 			size_tmp >>= 1;
   2102      1.57      haya 		}
   2103      1.57      haya 		mask = (1 << shifts);
   2104      1.57      haya 		if (mask < size) {
   2105      1.57      haya 			mask <<= 1;
   2106      1.57      haya 		}
   2107      1.57      haya 		--mask;
   2108      1.57      haya 	}
   2109      1.57      haya 
   2110  1.90.2.6     skrll 	/*
   2111      1.22    chopps 	 * Allocate some arbitrary I/O space.
   2112      1.22    chopps 	 */
   2113       1.1      haya 
   2114      1.22    chopps 	iot = ((struct pccbb_softc *)(ph->ph_parent))->sc_iot;
   2115       1.1      haya 
   2116       1.1      haya #if rbus
   2117      1.22    chopps 	rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
   2118      1.57      haya 	if (rbus_space_alloc(rb, start, size, mask, align, 0, &ioaddr, &ioh)) {
   2119      1.22    chopps 		return 1;
   2120      1.22    chopps 	}
   2121  1.90.2.1     skrll 	DPRINTF(("pccbb_pcmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2122      1.81      onoe 	    (u_long) ioaddr, (u_long) size));
   2123      1.22    chopps #else
   2124      1.22    chopps 	if (start) {
   2125      1.22    chopps 		ioaddr = start;
   2126      1.22    chopps 		if (bus_space_map(iot, start, size, 0, &ioh)) {
   2127      1.22    chopps 			return 1;
   2128      1.22    chopps 		}
   2129  1.90.2.1     skrll 		DPRINTF(("pccbb_pcmcia_io_alloc map port 0x%lx+0x%lx\n",
   2130      1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2131      1.22    chopps 	} else {
   2132      1.22    chopps 		flags |= PCMCIA_IO_ALLOCATED;
   2133      1.22    chopps 		if (bus_space_alloc(iot, 0x700 /* ph->sc->sc_iobase */ ,
   2134      1.22    chopps 		    0x800,	/* ph->sc->sc_iobase + ph->sc->sc_iosize */
   2135      1.22    chopps 		    size, align, 0, 0, &ioaddr, &ioh)) {
   2136      1.22    chopps 			/* No room be able to be get. */
   2137      1.22    chopps 			return 1;
   2138      1.22    chopps 		}
   2139      1.22    chopps 		DPRINTF(("pccbb_pcmmcia_io_alloc alloc port 0x%lx+0x%lx\n",
   2140      1.22    chopps 		    (u_long) ioaddr, (u_long) size));
   2141      1.22    chopps 	}
   2142       1.1      haya #endif
   2143       1.1      haya 
   2144      1.22    chopps 	pcihp->iot = iot;
   2145      1.22    chopps 	pcihp->ioh = ioh;
   2146      1.22    chopps 	pcihp->addr = ioaddr;
   2147      1.22    chopps 	pcihp->size = size;
   2148      1.22    chopps 	pcihp->flags = flags;
   2149       1.1      haya 
   2150      1.22    chopps 	return 0;
   2151       1.1      haya }
   2152       1.1      haya 
   2153       1.4      haya /*
   2154       1.4      haya  * STATIC int pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
   2155       1.4      haya  *                                 struct pcmcia_io_handle *pcihp)
   2156       1.4      haya  *
   2157       1.4      haya  * This function only frees I/O region for pccard.
   2158       1.4      haya  *
   2159       1.4      haya  * XXX: The interface of this function is not very good, I believe.
   2160       1.4      haya  */
   2161      1.22    chopps void
   2162       1.1      haya pccbb_pcmcia_io_free(pch, pcihp)
   2163      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2164      1.22    chopps 	struct pcmcia_io_handle *pcihp;
   2165       1.1      haya {
   2166       1.1      haya #if !rbus
   2167      1.22    chopps 	bus_space_tag_t iot = pcihp->iot;
   2168       1.1      haya #endif
   2169      1.22    chopps 	bus_space_handle_t ioh = pcihp->ioh;
   2170      1.22    chopps 	bus_size_t size = pcihp->size;
   2171       1.1      haya 
   2172       1.1      haya #if rbus
   2173      1.22    chopps 	struct pccbb_softc *sc =
   2174      1.22    chopps 	    (struct pccbb_softc *)((struct pcic_handle *)pch)->ph_parent;
   2175      1.22    chopps 	rbus_tag_t rb = sc->sc_rbus_iot;
   2176       1.1      haya 
   2177      1.22    chopps 	rbus_space_free(rb, ioh, size, NULL);
   2178       1.1      haya #else
   2179      1.22    chopps 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   2180      1.22    chopps 		bus_space_free(iot, ioh, size);
   2181      1.22    chopps 	else
   2182      1.22    chopps 		bus_space_unmap(iot, ioh, size);
   2183       1.1      haya #endif
   2184       1.1      haya }
   2185       1.1      haya 
   2186       1.4      haya /*
   2187       1.4      haya  * STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width,
   2188       1.4      haya  *                                bus_addr_t offset, bus_size_t size,
   2189       1.4      haya  *                                struct pcmcia_io_handle *pcihp,
   2190       1.4      haya  *                                int *windowp)
   2191       1.4      haya  *
   2192       1.4      haya  * This function maps the allocated I/O region to pccard. This function
   2193       1.4      haya  * never allocates any I/O region for pccard I/O area.  I don't
   2194       1.4      haya  * understand why the original authors of pcmciabus separated alloc and
   2195       1.4      haya  * map.  I believe the two must be unite.
   2196       1.4      haya  *
   2197       1.4      haya  * XXX: no wait timing control?
   2198       1.4      haya  */
   2199      1.22    chopps int
   2200       1.1      haya pccbb_pcmcia_io_map(pch, width, offset, size, pcihp, windowp)
   2201      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2202      1.22    chopps 	int width;
   2203      1.22    chopps 	bus_addr_t offset;
   2204      1.22    chopps 	bus_size_t size;
   2205      1.22    chopps 	struct pcmcia_io_handle *pcihp;
   2206      1.22    chopps 	int *windowp;
   2207      1.22    chopps {
   2208      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2209      1.22    chopps 	bus_addr_t ioaddr = pcihp->addr + offset;
   2210      1.22    chopps 	int i, win;
   2211       1.1      haya #if defined CBB_DEBUG
   2212  1.90.2.8     skrll 	static const char *width_names[] = { "dynamic", "io8", "io16" };
   2213       1.1      haya #endif
   2214       1.1      haya 
   2215      1.22    chopps 	/* Sanity check I/O handle. */
   2216       1.1      haya 
   2217      1.22    chopps 	if (((struct pccbb_softc *)ph->ph_parent)->sc_iot != pcihp->iot) {
   2218      1.22    chopps 		panic("pccbb_pcmcia_io_map iot is bogus");
   2219      1.22    chopps 	}
   2220       1.1      haya 
   2221      1.22    chopps 	/* XXX Sanity check offset/size. */
   2222       1.1      haya 
   2223      1.22    chopps 	win = -1;
   2224      1.22    chopps 	for (i = 0; i < PCIC_IO_WINS; i++) {
   2225      1.22    chopps 		if ((ph->ioalloc & (1 << i)) == 0) {
   2226      1.22    chopps 			win = i;
   2227      1.22    chopps 			ph->ioalloc |= (1 << i);
   2228      1.22    chopps 			break;
   2229      1.22    chopps 		}
   2230      1.22    chopps 	}
   2231       1.1      haya 
   2232      1.22    chopps 	if (win == -1) {
   2233      1.22    chopps 		return 1;
   2234      1.22    chopps 	}
   2235       1.1      haya 
   2236      1.22    chopps 	*windowp = win;
   2237       1.1      haya 
   2238      1.22    chopps 	/* XXX this is pretty gross */
   2239       1.1      haya 
   2240      1.22    chopps 	DPRINTF(("pccbb_pcmcia_io_map window %d %s port %lx+%lx\n",
   2241      1.22    chopps 	    win, width_names[width], (u_long) ioaddr, (u_long) size));
   2242       1.1      haya 
   2243      1.22    chopps 	/* XXX wtf is this doing here? */
   2244       1.1      haya 
   2245       1.1      haya #if 0
   2246      1.22    chopps 	printf(" port 0x%lx", (u_long) ioaddr);
   2247      1.22    chopps 	if (size > 1) {
   2248      1.22    chopps 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   2249      1.22    chopps 	}
   2250       1.1      haya #endif
   2251       1.1      haya 
   2252      1.22    chopps 	ph->io[win].addr = ioaddr;
   2253      1.22    chopps 	ph->io[win].size = size;
   2254      1.22    chopps 	ph->io[win].width = width;
   2255       1.1      haya 
   2256      1.22    chopps 	/* actual dirty register-value changing in the function below. */
   2257      1.22    chopps 	pccbb_pcmcia_do_io_map(ph, win);
   2258       1.1      haya 
   2259      1.22    chopps 	return 0;
   2260       1.1      haya }
   2261       1.1      haya 
   2262       1.4      haya /*
   2263       1.4      haya  * STATIC void pccbb_pcmcia_do_io_map(struct pcic_handle *h, int win)
   2264       1.4      haya  *
   2265       1.4      haya  * This function changes register-value to map I/O region for pccard.
   2266       1.4      haya  */
   2267      1.22    chopps static void
   2268       1.1      haya pccbb_pcmcia_do_io_map(ph, win)
   2269      1.22    chopps 	struct pcic_handle *ph;
   2270      1.22    chopps 	int win;
   2271       1.1      haya {
   2272      1.22    chopps 	static u_int8_t pcic_iowidth[3] = {
   2273      1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   2274      1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2275      1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   2276      1.22    chopps 		PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   2277      1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   2278      1.22    chopps 	};
   2279       1.1      haya 
   2280       1.1      haya #define PCIC_SIA_START_LOW 0
   2281       1.1      haya #define PCIC_SIA_START_HIGH 1
   2282       1.1      haya #define PCIC_SIA_STOP_LOW 2
   2283       1.1      haya #define PCIC_SIA_STOP_HIGH 3
   2284       1.1      haya 
   2285      1.22    chopps 	int regbase_win = 0x8 + win * 0x04;
   2286      1.22    chopps 	u_int8_t ioctl, enable;
   2287       1.1      haya 
   2288  1.90.2.1     skrll 	DPRINTF(("pccbb_pcmcia_do_io_map win %d addr 0x%lx size 0x%lx "
   2289  1.90.2.1     skrll 	    "width %d\n", win, (unsigned long)ph->io[win].addr,
   2290  1.90.2.1     skrll 	    (unsigned long)ph->io[win].size, ph->io[win].width * 8));
   2291      1.22    chopps 
   2292      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_START_LOW,
   2293      1.22    chopps 	    ph->io[win].addr & 0xff);
   2294      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_START_HIGH,
   2295      1.22    chopps 	    (ph->io[win].addr >> 8) & 0xff);
   2296      1.22    chopps 
   2297      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_STOP_LOW,
   2298      1.22    chopps 	    (ph->io[win].addr + ph->io[win].size - 1) & 0xff);
   2299      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SIA_STOP_HIGH,
   2300      1.22    chopps 	    ((ph->io[win].addr + ph->io[win].size - 1) >> 8) & 0xff);
   2301      1.22    chopps 
   2302      1.22    chopps 	ioctl = Pcic_read(ph, PCIC_IOCTL);
   2303      1.22    chopps 	enable = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2304      1.22    chopps 	switch (win) {
   2305      1.22    chopps 	case 0:
   2306      1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   2307      1.22    chopps 		    PCIC_IOCTL_IO0_IOCS16SRC_MASK |
   2308      1.22    chopps 		    PCIC_IOCTL_IO0_DATASIZE_MASK);
   2309      1.22    chopps 		ioctl |= pcic_iowidth[ph->io[win].width];
   2310      1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO0;
   2311      1.22    chopps 		break;
   2312      1.22    chopps 	case 1:
   2313      1.22    chopps 		ioctl &= ~(PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   2314      1.22    chopps 		    PCIC_IOCTL_IO1_IOCS16SRC_MASK |
   2315      1.22    chopps 		    PCIC_IOCTL_IO1_DATASIZE_MASK);
   2316      1.22    chopps 		ioctl |= (pcic_iowidth[ph->io[win].width] << 4);
   2317      1.22    chopps 		enable |= PCIC_ADDRWIN_ENABLE_IO1;
   2318      1.22    chopps 		break;
   2319      1.22    chopps 	}
   2320      1.22    chopps 	Pcic_write(ph, PCIC_IOCTL, ioctl);
   2321      1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, enable);
   2322       1.1      haya #if defined CBB_DEBUG
   2323      1.22    chopps 	{
   2324      1.22    chopps 		u_int8_t start_low =
   2325      1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_START_LOW);
   2326      1.22    chopps 		u_int8_t start_high =
   2327      1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_START_HIGH);
   2328      1.22    chopps 		u_int8_t stop_low =
   2329      1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_STOP_LOW);
   2330      1.22    chopps 		u_int8_t stop_high =
   2331      1.22    chopps 		    Pcic_read(ph, regbase_win + PCIC_SIA_STOP_HIGH);
   2332      1.22    chopps 		printf
   2333      1.22    chopps 		    (" start %02x %02x, stop %02x %02x, ioctl %02x enable %02x\n",
   2334      1.22    chopps 		    start_low, start_high, stop_low, stop_high, ioctl, enable);
   2335      1.22    chopps 	}
   2336       1.1      haya #endif
   2337       1.1      haya }
   2338       1.1      haya 
   2339       1.4      haya /*
   2340       1.4      haya  * STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t *h, int win)
   2341       1.4      haya  *
   2342      1.32     enami  * This function unmaps I/O region.  No return value.
   2343       1.4      haya  */
   2344      1.22    chopps STATIC void
   2345       1.1      haya pccbb_pcmcia_io_unmap(pch, win)
   2346      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2347      1.22    chopps 	int win;
   2348       1.1      haya {
   2349      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2350      1.22    chopps 	int reg;
   2351       1.1      haya 
   2352      1.22    chopps 	if (win >= PCIC_IO_WINS || win < 0) {
   2353      1.22    chopps 		panic("pccbb_pcmcia_io_unmap: window out of range");
   2354      1.22    chopps 	}
   2355       1.1      haya 
   2356      1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2357      1.22    chopps 	switch (win) {
   2358      1.22    chopps 	case 0:
   2359      1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO0;
   2360      1.22    chopps 		break;
   2361      1.22    chopps 	case 1:
   2362      1.22    chopps 		reg &= ~PCIC_ADDRWIN_ENABLE_IO1;
   2363      1.22    chopps 		break;
   2364      1.22    chopps 	}
   2365      1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2366       1.1      haya 
   2367      1.22    chopps 	ph->ioalloc &= ~(1 << win);
   2368       1.1      haya }
   2369       1.1      haya 
   2370  1.90.2.1     skrll static int
   2371       1.1      haya pccbb_pcmcia_wait_ready(ph)
   2372      1.22    chopps 	struct pcic_handle *ph;
   2373       1.1      haya {
   2374  1.90.2.2     skrll 	u_int8_t stat;
   2375      1.22    chopps 	int i;
   2376       1.1      haya 
   2377  1.90.2.2     skrll 	/* wait an initial 10ms for quick cards */
   2378  1.90.2.2     skrll 	stat = Pcic_read(ph, PCIC_IF_STATUS);
   2379  1.90.2.2     skrll 	if (stat & PCIC_IF_STATUS_READY)
   2380  1.90.2.2     skrll 		return (0);
   2381  1.90.2.2     skrll 	pccbb_pcmcia_delay(ph, 10, "pccwr0");
   2382  1.90.2.2     skrll 	for (i = 0; i < 50; i++) {
   2383  1.90.2.1     skrll 		stat = Pcic_read(ph, PCIC_IF_STATUS);
   2384  1.90.2.1     skrll 		if (stat & PCIC_IF_STATUS_READY)
   2385  1.90.2.2     skrll 			return (0);
   2386  1.90.2.1     skrll 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2387  1.90.2.1     skrll 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2388  1.90.2.2     skrll 			return (ENXIO);
   2389  1.90.2.2     skrll 		/* wait .1s (100ms) each iteration now */
   2390  1.90.2.2     skrll 		pccbb_pcmcia_delay(ph, 100, "pccwr1");
   2391      1.22    chopps 	}
   2392       1.1      haya 
   2393  1.90.2.2     skrll 	printf("pccbb_pcmcia_wait_ready: ready never happened, status=%02x\n", stat);
   2394  1.90.2.2     skrll 	return (EWOULDBLOCK);
   2395  1.90.2.2     skrll }
   2396  1.90.2.2     skrll 
   2397  1.90.2.2     skrll /*
   2398  1.90.2.2     skrll  * Perform long (msec order) delay.
   2399  1.90.2.2     skrll  */
   2400  1.90.2.2     skrll static void
   2401  1.90.2.2     skrll pccbb_pcmcia_delay(ph, timo, wmesg)
   2402  1.90.2.2     skrll 	struct pcic_handle *ph;
   2403  1.90.2.2     skrll 	int timo;                       /* in ms.  must not be zero */
   2404  1.90.2.2     skrll 	const char *wmesg;
   2405  1.90.2.2     skrll {
   2406  1.90.2.2     skrll 
   2407       1.1      haya #ifdef DIAGNOSTIC
   2408  1.90.2.2     skrll 	if (timo <= 0)
   2409  1.90.2.2     skrll 		panic("pccbb_pcmcia_delay: called with timeout %d", timo);
   2410  1.90.2.2     skrll 	if (!curlwp)
   2411  1.90.2.2     skrll 		panic("pccbb_pcmcia_delay: called in interrupt context");
   2412  1.90.2.2     skrll #if 0
   2413  1.90.2.2     skrll 	if (!ph->event_thread)
   2414  1.90.2.2     skrll 		panic("pccbb_pcmcia_delay: no event thread");
   2415       1.1      haya #endif
   2416  1.90.2.2     skrll #endif
   2417  1.90.2.2     skrll 	DPRINTF(("pccbb_pcmcia_delay: \"%s\" %p, sleep %d ms\n",
   2418  1.90.2.3     skrll 	    wmesg, ph->event_thread, timo));
   2419  1.90.2.2     skrll 	tsleep(pccbb_pcmcia_delay, PWAIT, wmesg, roundup(timo * hz, 1000) / 1000);
   2420       1.1      haya }
   2421       1.1      haya 
   2422       1.4      haya /*
   2423       1.4      haya  * STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
   2424       1.4      haya  *
   2425       1.4      haya  * This function enables the card.  All information is stored in
   2426       1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2427       1.4      haya  */
   2428       1.1      haya STATIC void
   2429       1.1      haya pccbb_pcmcia_socket_enable(pch)
   2430      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2431       1.1      haya {
   2432      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2433      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2434      1.22    chopps 	pcireg_t spsr;
   2435      1.22    chopps 	int voltage;
   2436  1.90.2.2     skrll 	int win;
   2437  1.90.2.2     skrll 	u_int8_t power, intr;
   2438  1.90.2.2     skrll #ifdef DIAGNOSTIC
   2439  1.90.2.2     skrll 	int reg;
   2440  1.90.2.2     skrll #endif
   2441       1.1      haya 
   2442      1.22    chopps 	/* this bit is mostly stolen from pcic_attach_card */
   2443       1.1      haya 
   2444      1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_enable: "));
   2445       1.1      haya 
   2446      1.22    chopps 	/* get card Vcc info */
   2447      1.22    chopps 	spsr =
   2448      1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2449      1.22    chopps 	    CB_SOCKET_STAT);
   2450      1.22    chopps 	if (spsr & CB_SOCKET_STAT_5VCARD) {
   2451      1.22    chopps 		DPRINTF(("5V card\n"));
   2452      1.22    chopps 		voltage = CARDBUS_VCC_5V | CARDBUS_VPP_VCC;
   2453      1.22    chopps 	} else if (spsr & CB_SOCKET_STAT_3VCARD) {
   2454      1.22    chopps 		DPRINTF(("3V card\n"));
   2455      1.22    chopps 		voltage = CARDBUS_VCC_3V | CARDBUS_VPP_VCC;
   2456      1.22    chopps 	} else {
   2457      1.22    chopps 		printf("?V card, 0x%x\n", spsr);	/* XXX */
   2458      1.22    chopps 		return;
   2459      1.22    chopps 	}
   2460       1.1      haya 
   2461  1.90.2.3     skrll 	/* disable interrupts; assert RESET */
   2462  1.90.2.2     skrll 	intr = Pcic_read(ph, PCIC_INTR);
   2463  1.90.2.3     skrll 	intr &= PCIC_INTR_ENABLE;
   2464  1.90.2.2     skrll 	Pcic_write(ph, PCIC_INTR, intr);
   2465  1.90.2.2     skrll 
   2466  1.90.2.2     skrll 	/* zero out the address windows */
   2467  1.90.2.2     skrll 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
   2468       1.1      haya 
   2469      1.22    chopps 	/* power down the socket to reset it, clear the card reset pin */
   2470      1.22    chopps 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2471       1.1      haya 
   2472  1.90.2.3     skrll 	/* power off; assert output enable bit */
   2473  1.90.2.3     skrll 	power = PCIC_PWRCTL_OE;
   2474  1.90.2.3     skrll 	Pcic_write(ph, PCIC_PWRCTL, power);
   2475  1.90.2.2     skrll 
   2476  1.90.2.3     skrll 	/* power up the socket */
   2477  1.90.2.2     skrll 	if (pccbb_power(sc, voltage) == 0)
   2478  1.90.2.2     skrll 		return;
   2479  1.90.2.2     skrll 
   2480  1.90.2.2     skrll 	/*
   2481  1.90.2.3     skrll 	 * Table 4-18 and figure 4-6 of the PC Card specifiction say:
   2482  1.90.2.4     skrll 	 * Vcc Rising Time (Tpr) = 100ms (handled in pccbb_power() above)
   2483  1.90.2.3     skrll 	 * RESET Width (Th (Hi-z RESET)) = 1ms
   2484  1.90.2.3     skrll 	 * RESET Width (Tw (RESET)) = 10us
   2485      1.22    chopps 	 */
   2486  1.90.2.4     skrll 	pccbb_pcmcia_delay(ph, 1, "pccen1");
   2487       1.1      haya 
   2488  1.90.2.3     skrll 	/* negate RESET */
   2489      1.22    chopps 	intr |= PCIC_INTR_RESET;
   2490      1.22    chopps 	Pcic_write(ph, PCIC_INTR, intr);
   2491       1.1      haya 
   2492  1.90.2.3     skrll 	/*
   2493  1.90.2.3     skrll 	 * RESET Setup Time (Tsu (RESET)) = 20ms
   2494  1.90.2.3     skrll 	 */
   2495  1.90.2.2     skrll 	pccbb_pcmcia_delay(ph, 20, "pccen2");
   2496       1.1      haya 
   2497  1.90.2.2     skrll #ifdef DIAGNOSTIC
   2498  1.90.2.2     skrll 	reg = Pcic_read(ph, PCIC_IF_STATUS);
   2499  1.90.2.2     skrll 	if ((reg & PCIC_IF_STATUS_POWERACTIVE) == 0)
   2500  1.90.2.2     skrll 		printf("pccbb_pcmcia_socket_enable: no power, status=%x\n", reg);
   2501      1.56     itohy #endif
   2502       1.1      haya 
   2503      1.22    chopps 	/* wait for the chip to finish initializing */
   2504  1.90.2.2     skrll 	if (pccbb_pcmcia_wait_ready(ph)) {
   2505  1.90.2.2     skrll 		/* XXX return a failure status?? */
   2506  1.90.2.1     skrll 		pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2507  1.90.2.2     skrll 		Pcic_write(ph, PCIC_PWRCTL, 0);
   2508  1.90.2.1     skrll 		return;
   2509  1.90.2.1     skrll 	}
   2510       1.1      haya 
   2511      1.22    chopps 	/* reinstall all the memory and io mappings */
   2512  1.90.2.2     skrll 	for (win = 0; win < PCIC_MEM_WINS; ++win)
   2513  1.90.2.2     skrll 		if (ph->memalloc & (1 << win))
   2514      1.22    chopps 			pccbb_pcmcia_do_mem_map(ph, win);
   2515  1.90.2.2     skrll 	for (win = 0; win < PCIC_IO_WINS; ++win)
   2516  1.90.2.2     skrll 		if (ph->ioalloc & (1 << win))
   2517      1.22    chopps 			pccbb_pcmcia_do_io_map(ph, win);
   2518       1.1      haya }
   2519       1.1      haya 
   2520       1.4      haya /*
   2521       1.4      haya  * STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t *ph)
   2522       1.4      haya  *
   2523       1.4      haya  * This function disables the card.  All information is stored in
   2524       1.4      haya  * the first argument, pcmcia_chipset_handle_t.
   2525       1.4      haya  */
   2526       1.1      haya STATIC void
   2527       1.1      haya pccbb_pcmcia_socket_disable(pch)
   2528      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2529       1.1      haya {
   2530      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2531      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2532  1.90.2.2     skrll 	u_int8_t intr;
   2533      1.22    chopps 
   2534      1.22    chopps 	DPRINTF(("pccbb_pcmcia_socket_disable\n"));
   2535      1.22    chopps 
   2536  1.90.2.3     skrll 	/* disable interrupts; assert RESET */
   2537      1.22    chopps 	intr = Pcic_read(ph, PCIC_INTR);
   2538  1.90.2.3     skrll 	intr &= PCIC_INTR_ENABLE;
   2539      1.22    chopps 	Pcic_write(ph, PCIC_INTR, intr);
   2540      1.22    chopps 
   2541  1.90.2.2     skrll 	/* zero out the address windows */
   2542  1.90.2.2     skrll 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
   2543  1.90.2.2     skrll 
   2544  1.90.2.2     skrll 	/* power down the socket to reset it, clear the card reset pin */
   2545      1.22    chopps 	pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
   2546  1.90.2.2     skrll 
   2547  1.90.2.3     skrll 	/* disable socket: negate output enable bit and power off */
   2548  1.90.2.3     skrll 	Pcic_write(ph, PCIC_PWRCTL, 0);
   2549  1.90.2.3     skrll 
   2550  1.90.2.3     skrll 	/*
   2551  1.90.2.3     skrll 	 * Vcc Falling Time (Tpf) = 300ms
   2552  1.90.2.3     skrll 	 */
   2553  1.90.2.2     skrll 	pccbb_pcmcia_delay(ph, 300, "pccwr1");
   2554  1.90.2.2     skrll }
   2555  1.90.2.2     skrll 
   2556  1.90.2.2     skrll STATIC void
   2557  1.90.2.2     skrll pccbb_pcmcia_socket_settype(pch, type)
   2558  1.90.2.2     skrll 	pcmcia_chipset_handle_t pch;
   2559  1.90.2.2     skrll 	int type;
   2560  1.90.2.2     skrll {
   2561  1.90.2.2     skrll 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2562  1.90.2.2     skrll 	u_int8_t intr;
   2563  1.90.2.2     skrll 
   2564  1.90.2.2     skrll 	/* set the card type */
   2565  1.90.2.2     skrll 
   2566  1.90.2.2     skrll 	intr = Pcic_read(ph, PCIC_INTR);
   2567  1.90.2.2     skrll 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   2568  1.90.2.2     skrll 	if (type == PCMCIA_IFTYPE_IO)
   2569  1.90.2.2     skrll 		intr |= PCIC_INTR_CARDTYPE_IO;
   2570  1.90.2.2     skrll 	else
   2571  1.90.2.2     skrll 		intr |= PCIC_INTR_CARDTYPE_MEM;
   2572  1.90.2.2     skrll 	Pcic_write(ph, PCIC_INTR, intr);
   2573  1.90.2.2     skrll 
   2574  1.90.2.2     skrll 	DPRINTF(("%s: pccbb_pcmcia_socket_settype %02x type %s %02x\n",
   2575  1.90.2.2     skrll 	    ph->ph_parent->dv_xname, ph->sock,
   2576  1.90.2.2     skrll 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   2577       1.1      haya }
   2578       1.1      haya 
   2579       1.4      haya /*
   2580       1.1      haya  * STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t *ph)
   2581       1.1      haya  *
   2582       1.1      haya  * This function detects whether a card is in the slot or not.
   2583       1.1      haya  * If a card is inserted, return 1.  Otherwise, return 0.
   2584       1.4      haya  */
   2585       1.1      haya STATIC int
   2586       1.1      haya pccbb_pcmcia_card_detect(pch)
   2587      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2588       1.1      haya {
   2589      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2590      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2591      1.22    chopps 
   2592      1.22    chopps 	DPRINTF(("pccbb_pcmcia_card_detect\n"));
   2593      1.22    chopps 	return pccbb_detect_card(sc) == 1 ? 1 : 0;
   2594       1.1      haya }
   2595       1.1      haya 
   2596       1.1      haya #if 0
   2597       1.1      haya STATIC int
   2598       1.1      haya pccbb_new_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2599      1.22    chopps     bus_addr_t start, bus_size_t size, bus_size_t align, int speed, int flags,
   2600      1.22    chopps     bus_space_tag_t * memtp bus_space_handle_t * memhp)
   2601       1.1      haya #endif
   2602       1.4      haya /*
   2603       1.4      haya  * STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
   2604       1.4      haya  *                                   bus_size_t size,
   2605       1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2606       1.4      haya  *
   2607       1.4      haya  * This function only allocates memory region for pccard. This
   2608      1.32     enami  * function never maps the allocated region to pccard memory area.
   2609       1.4      haya  *
   2610       1.4      haya  * XXX: Why the argument of start address is not in?
   2611       1.4      haya  */
   2612      1.22    chopps STATIC int
   2613       1.1      haya pccbb_pcmcia_mem_alloc(pch, size, pcmhp)
   2614      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2615      1.22    chopps 	bus_size_t size;
   2616      1.22    chopps 	struct pcmcia_mem_handle *pcmhp;
   2617      1.22    chopps {
   2618      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2619      1.22    chopps 	bus_space_handle_t memh;
   2620      1.22    chopps 	bus_addr_t addr;
   2621      1.22    chopps 	bus_size_t sizepg;
   2622      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2623       1.1      haya #if rbus
   2624      1.22    chopps 	rbus_tag_t rb;
   2625       1.1      haya #endif
   2626       1.1      haya 
   2627  1.90.2.1     skrll 	/* Check that the card is still there. */
   2628  1.90.2.1     skrll 	if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2629  1.90.2.1     skrll 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2630  1.90.2.1     skrll 		return 1;
   2631  1.90.2.1     skrll 
   2632      1.22    chopps 	/* out of sc->memh, allocate as many pages as necessary */
   2633       1.1      haya 
   2634      1.22    chopps 	/* convert size to PCIC pages */
   2635  1.90.2.6     skrll 	/*
   2636      1.22    chopps 	 * This is not enough; when the requested region is on the page
   2637      1.22    chopps 	 * boundaries, this may calculate wrong result.
   2638      1.22    chopps 	 */
   2639      1.22    chopps 	sizepg = (size + (PCIC_MEM_PAGESIZE - 1)) / PCIC_MEM_PAGESIZE;
   2640       1.1      haya #if 0
   2641      1.22    chopps 	if (sizepg > PCIC_MAX_MEM_PAGES) {
   2642      1.22    chopps 		return 1;
   2643      1.22    chopps 	}
   2644       1.1      haya #endif
   2645       1.1      haya 
   2646      1.22    chopps 	if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32)) {
   2647      1.22    chopps 		return 1;
   2648      1.22    chopps 	}
   2649       1.1      haya 
   2650      1.22    chopps 	addr = 0;		       /* XXX gcc -Wuninitialized */
   2651       1.1      haya 
   2652       1.1      haya #if rbus
   2653      1.22    chopps 	rb = sc->sc_rbus_memt;
   2654      1.22    chopps 	if (rbus_space_alloc(rb, 0, sizepg * PCIC_MEM_PAGESIZE,
   2655      1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE - 1, PCIC_MEM_PAGESIZE, 0,
   2656      1.22    chopps 	    &addr, &memh)) {
   2657      1.22    chopps 		return 1;
   2658      1.22    chopps 	}
   2659       1.1      haya #else
   2660      1.22    chopps 	if (bus_space_alloc(sc->sc_memt, sc->sc_mem_start, sc->sc_mem_end,
   2661      1.22    chopps 	    sizepg * PCIC_MEM_PAGESIZE, PCIC_MEM_PAGESIZE,
   2662      1.22    chopps 	    0, /* boundary */
   2663      1.22    chopps 	    0,	/* flags */
   2664      1.22    chopps 	    &addr, &memh)) {
   2665      1.22    chopps 		return 1;
   2666      1.22    chopps 	}
   2667       1.1      haya #endif
   2668       1.1      haya 
   2669  1.90.2.1     skrll 	DPRINTF(("pccbb_pcmcia_alloc_mem: addr 0x%lx size 0x%lx, "
   2670  1.90.2.1     skrll 	    "realsize 0x%lx\n", (unsigned long)addr, (unsigned long)size,
   2671  1.90.2.1     skrll 	    (unsigned long)sizepg * PCIC_MEM_PAGESIZE));
   2672      1.22    chopps 
   2673      1.22    chopps 	pcmhp->memt = sc->sc_memt;
   2674      1.22    chopps 	pcmhp->memh = memh;
   2675      1.22    chopps 	pcmhp->addr = addr;
   2676      1.22    chopps 	pcmhp->size = size;
   2677      1.22    chopps 	pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
   2678      1.22    chopps 	/* What is mhandle?  I feel it is very dirty and it must go trush. */
   2679      1.22    chopps 	pcmhp->mhandle = 0;
   2680      1.22    chopps 	/* No offset???  Funny. */
   2681       1.1      haya 
   2682      1.22    chopps 	return 0;
   2683       1.1      haya }
   2684       1.1      haya 
   2685       1.4      haya /*
   2686       1.4      haya  * STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
   2687       1.4      haya  *                                   struct pcmcia_mem_handle *pcmhp)
   2688       1.4      haya  *
   2689      1.32     enami  * This function release the memory space allocated by the function
   2690       1.4      haya  * pccbb_pcmcia_mem_alloc().
   2691       1.4      haya  */
   2692      1.22    chopps STATIC void
   2693       1.1      haya pccbb_pcmcia_mem_free(pch, pcmhp)
   2694      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2695      1.22    chopps 	struct pcmcia_mem_handle *pcmhp;
   2696       1.1      haya {
   2697       1.1      haya #if rbus
   2698      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2699      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   2700       1.1      haya 
   2701      1.22    chopps 	rbus_space_free(sc->sc_rbus_memt, pcmhp->memh, pcmhp->realsize, NULL);
   2702       1.1      haya #else
   2703      1.22    chopps 	bus_space_free(pcmhp->memt, pcmhp->memh, pcmhp->realsize);
   2704       1.1      haya #endif
   2705       1.1      haya }
   2706       1.1      haya 
   2707       1.4      haya /*
   2708       1.4      haya  * STATIC void pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
   2709       1.4      haya  *
   2710      1.32     enami  * This function release the memory space allocated by the function
   2711       1.4      haya  * pccbb_pcmcia_mem_alloc().
   2712       1.4      haya  */
   2713      1.22    chopps STATIC void
   2714       1.1      haya pccbb_pcmcia_do_mem_map(ph, win)
   2715      1.22    chopps 	struct pcic_handle *ph;
   2716      1.22    chopps 	int win;
   2717       1.1      haya {
   2718      1.22    chopps 	int regbase_win;
   2719      1.22    chopps 	bus_addr_t phys_addr;
   2720      1.22    chopps 	bus_addr_t phys_end;
   2721       1.1      haya 
   2722       1.1      haya #define PCIC_SMM_START_LOW 0
   2723       1.1      haya #define PCIC_SMM_START_HIGH 1
   2724       1.1      haya #define PCIC_SMM_STOP_LOW 2
   2725       1.1      haya #define PCIC_SMM_STOP_HIGH 3
   2726       1.1      haya #define PCIC_CMA_LOW 4
   2727       1.1      haya #define PCIC_CMA_HIGH 5
   2728       1.1      haya 
   2729      1.22    chopps 	u_int8_t start_low, start_high = 0;
   2730      1.22    chopps 	u_int8_t stop_low, stop_high;
   2731      1.22    chopps 	u_int8_t off_low, off_high;
   2732      1.22    chopps 	u_int8_t mem_window;
   2733      1.22    chopps 	int reg;
   2734      1.22    chopps 
   2735      1.22    chopps 	int kind = ph->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
   2736      1.22    chopps 	int mem8 =
   2737      1.24   thorpej 	    (ph->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
   2738      1.24   thorpej 	    || (kind == PCMCIA_MEM_ATTR);
   2739      1.12      joda 
   2740      1.22    chopps 	regbase_win = 0x10 + win * 0x08;
   2741       1.1      haya 
   2742      1.22    chopps 	phys_addr = ph->mem[win].addr;
   2743      1.22    chopps 	phys_end = phys_addr + ph->mem[win].size;
   2744       1.1      haya 
   2745      1.22    chopps 	DPRINTF(("pccbb_pcmcia_do_mem_map: start 0x%lx end 0x%lx off 0x%lx\n",
   2746  1.90.2.1     skrll 	    (unsigned long)phys_addr, (unsigned long)phys_end,
   2747  1.90.2.1     skrll 	    (unsigned long)ph->mem[win].offset));
   2748       1.1      haya 
   2749       1.1      haya #define PCIC_MEMREG_LSB_SHIFT PCIC_SYSMEM_ADDRX_SHIFT
   2750       1.1      haya #define PCIC_MEMREG_MSB_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 8)
   2751       1.1      haya #define PCIC_MEMREG_WIN_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 12)
   2752       1.1      haya 
   2753      1.22    chopps 	/* bit 19:12 */
   2754      1.22    chopps 	start_low = (phys_addr >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2755      1.22    chopps 	/* bit 23:20 and bit 7 on */
   2756      1.22    chopps 	start_high = ((phys_addr >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2757      1.22    chopps 	    |(mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT);
   2758      1.22    chopps 	/* bit 31:24, for 32-bit address */
   2759      1.22    chopps 	mem_window = (phys_addr >> PCIC_MEMREG_WIN_SHIFT) & 0xff;
   2760      1.22    chopps 
   2761      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_START_LOW, start_low);
   2762      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_START_HIGH, start_high);
   2763      1.22    chopps 
   2764      1.22    chopps 	if (((struct pccbb_softc *)ph->
   2765      1.22    chopps 	    ph_parent)->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2766      1.22    chopps 		Pcic_write(ph, 0x40 + win, mem_window);
   2767      1.22    chopps 	}
   2768       1.1      haya 
   2769      1.22    chopps 	stop_low = (phys_end >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
   2770      1.22    chopps 	stop_high = ((phys_end >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
   2771      1.22    chopps 	    | PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2;	/* wait 2 cycles */
   2772      1.22    chopps 	/* XXX Geee, WAIT2!! Crazy!!  I must rewrite this routine. */
   2773      1.22    chopps 
   2774      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_STOP_LOW, stop_low);
   2775      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_SMM_STOP_HIGH, stop_high);
   2776      1.22    chopps 
   2777      1.22    chopps 	off_low = (ph->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff;
   2778      1.22    chopps 	off_high = ((ph->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8))
   2779      1.22    chopps 	    & PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK)
   2780      1.22    chopps 	    | ((kind == PCMCIA_MEM_ATTR) ?
   2781      1.22    chopps 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0);
   2782      1.22    chopps 
   2783      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_CMA_LOW, off_low);
   2784      1.22    chopps 	Pcic_write(ph, regbase_win + PCIC_CMA_HIGH, off_high);
   2785      1.22    chopps 
   2786      1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2787      1.22    chopps 	reg |= ((1 << win) | PCIC_ADDRWIN_ENABLE_MEMCS16);
   2788      1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2789       1.1      haya 
   2790       1.1      haya #if defined CBB_DEBUG
   2791      1.22    chopps 	{
   2792      1.22    chopps 		int r1, r2, r3, r4, r5, r6, r7 = 0;
   2793       1.1      haya 
   2794      1.22    chopps 		r1 = Pcic_read(ph, regbase_win + PCIC_SMM_START_LOW);
   2795      1.22    chopps 		r2 = Pcic_read(ph, regbase_win + PCIC_SMM_START_HIGH);
   2796      1.22    chopps 		r3 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_LOW);
   2797      1.22    chopps 		r4 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_HIGH);
   2798      1.22    chopps 		r5 = Pcic_read(ph, regbase_win + PCIC_CMA_LOW);
   2799      1.22    chopps 		r6 = Pcic_read(ph, regbase_win + PCIC_CMA_HIGH);
   2800      1.22    chopps 		if (((struct pccbb_softc *)(ph->
   2801      1.22    chopps 		    ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2802      1.22    chopps 			r7 = Pcic_read(ph, 0x40 + win);
   2803      1.22    chopps 		}
   2804      1.22    chopps 
   2805      1.22    chopps 		DPRINTF(("pccbb_pcmcia_do_mem_map window %d: %02x%02x %02x%02x "
   2806      1.22    chopps 		    "%02x%02x", win, r1, r2, r3, r4, r5, r6));
   2807      1.22    chopps 		if (((struct pccbb_softc *)(ph->
   2808      1.22    chopps 		    ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
   2809      1.22    chopps 			DPRINTF((" %02x", r7));
   2810      1.22    chopps 		}
   2811      1.22    chopps 		DPRINTF(("\n"));
   2812      1.22    chopps 	}
   2813       1.1      haya #endif
   2814       1.1      haya }
   2815       1.1      haya 
   2816       1.4      haya /*
   2817       1.4      haya  * STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
   2818       1.4      haya  *                                 bus_addr_t card_addr, bus_size_t size,
   2819       1.4      haya  *                                 struct pcmcia_mem_handle *pcmhp,
   2820       1.4      haya  *                                 bus_addr_t *offsetp, int *windowp)
   2821       1.4      haya  *
   2822      1.32     enami  * This function maps memory space allocated by the function
   2823       1.4      haya  * pccbb_pcmcia_mem_alloc().
   2824       1.4      haya  */
   2825      1.22    chopps STATIC int
   2826       1.1      haya pccbb_pcmcia_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
   2827      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2828      1.22    chopps 	int kind;
   2829      1.22    chopps 	bus_addr_t card_addr;
   2830      1.22    chopps 	bus_size_t size;
   2831      1.22    chopps 	struct pcmcia_mem_handle *pcmhp;
   2832      1.22    chopps 	bus_addr_t *offsetp;
   2833      1.22    chopps 	int *windowp;
   2834      1.22    chopps {
   2835      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2836      1.22    chopps 	bus_addr_t busaddr;
   2837      1.22    chopps 	long card_offset;
   2838      1.22    chopps 	int win;
   2839      1.22    chopps 
   2840  1.90.2.1     skrll 	/* Check that the card is still there. */
   2841  1.90.2.1     skrll 	if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   2842  1.90.2.1     skrll 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   2843  1.90.2.1     skrll 		return 1;
   2844  1.90.2.1     skrll 
   2845      1.22    chopps 	for (win = 0; win < PCIC_MEM_WINS; ++win) {
   2846      1.22    chopps 		if ((ph->memalloc & (1 << win)) == 0) {
   2847      1.22    chopps 			ph->memalloc |= (1 << win);
   2848      1.22    chopps 			break;
   2849      1.22    chopps 		}
   2850      1.22    chopps 	}
   2851       1.1      haya 
   2852      1.22    chopps 	if (win == PCIC_MEM_WINS) {
   2853      1.22    chopps 		return 1;
   2854      1.22    chopps 	}
   2855       1.1      haya 
   2856      1.22    chopps 	*windowp = win;
   2857       1.1      haya 
   2858      1.22    chopps 	/* XXX this is pretty gross */
   2859       1.1      haya 
   2860      1.22    chopps 	if (((struct pccbb_softc *)ph->ph_parent)->sc_memt != pcmhp->memt) {
   2861      1.22    chopps 		panic("pccbb_pcmcia_mem_map memt is bogus");
   2862      1.22    chopps 	}
   2863       1.1      haya 
   2864      1.22    chopps 	busaddr = pcmhp->addr;
   2865       1.1      haya 
   2866  1.90.2.6     skrll 	/*
   2867      1.22    chopps 	 * compute the address offset to the pcmcia address space for the
   2868      1.22    chopps 	 * pcic.  this is intentionally signed.  The masks and shifts below
   2869      1.22    chopps 	 * will cause TRT to happen in the pcic registers.  Deal with making
   2870      1.22    chopps 	 * sure the address is aligned, and return the alignment offset.
   2871      1.22    chopps 	 */
   2872      1.22    chopps 
   2873      1.22    chopps 	*offsetp = card_addr % PCIC_MEM_PAGESIZE;
   2874      1.22    chopps 	card_addr -= *offsetp;
   2875      1.22    chopps 
   2876      1.22    chopps 	DPRINTF(("pccbb_pcmcia_mem_map window %d bus %lx+%lx+%lx at card addr "
   2877      1.22    chopps 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   2878      1.22    chopps 	    (u_long) card_addr));
   2879      1.22    chopps 
   2880  1.90.2.6     skrll 	/*
   2881      1.22    chopps 	 * include the offset in the size, and decrement size by one, since
   2882      1.22    chopps 	 * the hw wants start/stop
   2883      1.22    chopps 	 */
   2884      1.22    chopps 	size += *offsetp - 1;
   2885      1.22    chopps 
   2886      1.22    chopps 	card_offset = (((long)card_addr) - ((long)busaddr));
   2887      1.22    chopps 
   2888      1.22    chopps 	ph->mem[win].addr = busaddr;
   2889      1.22    chopps 	ph->mem[win].size = size;
   2890      1.22    chopps 	ph->mem[win].offset = card_offset;
   2891      1.22    chopps 	ph->mem[win].kind = kind;
   2892       1.1      haya 
   2893      1.22    chopps 	pccbb_pcmcia_do_mem_map(ph, win);
   2894       1.1      haya 
   2895      1.22    chopps 	return 0;
   2896       1.1      haya }
   2897       1.1      haya 
   2898       1.4      haya /*
   2899       1.4      haya  * STATIC int pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch,
   2900       1.4      haya  *                                   int window)
   2901       1.4      haya  *
   2902      1.32     enami  * This function unmaps memory space which mapped by the function
   2903       1.4      haya  * pccbb_pcmcia_mem_map().
   2904       1.4      haya  */
   2905      1.22    chopps STATIC void
   2906       1.1      haya pccbb_pcmcia_mem_unmap(pch, window)
   2907      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2908      1.22    chopps 	int window;
   2909       1.1      haya {
   2910      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   2911      1.22    chopps 	int reg;
   2912       1.1      haya 
   2913      1.22    chopps 	if (window >= PCIC_MEM_WINS) {
   2914      1.22    chopps 		panic("pccbb_pcmcia_mem_unmap: window out of range");
   2915      1.22    chopps 	}
   2916       1.1      haya 
   2917      1.22    chopps 	reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
   2918      1.22    chopps 	reg &= ~(1 << window);
   2919      1.22    chopps 	Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
   2920       1.1      haya 
   2921      1.22    chopps 	ph->memalloc &= ~(1 << window);
   2922       1.1      haya }
   2923       1.1      haya 
   2924       1.1      haya #if defined PCCBB_PCMCIA_POLL
   2925       1.1      haya struct pccbb_poll_str {
   2926      1.22    chopps 	void *arg;
   2927  1.90.2.5     skrll 	int (*func)(void *);
   2928      1.22    chopps 	int level;
   2929      1.22    chopps 	struct pcic_handle *ph;
   2930      1.22    chopps 	int count;
   2931      1.22    chopps 	int num;
   2932      1.37   thorpej 	struct callout poll_ch;
   2933       1.1      haya };
   2934       1.1      haya 
   2935       1.1      haya static struct pccbb_poll_str pccbb_poll[10];
   2936       1.1      haya static int pccbb_poll_n = 0;
   2937       1.1      haya 
   2938  1.90.2.5     skrll static void pccbb_pcmcia_poll(void *arg);
   2939       1.1      haya 
   2940       1.1      haya static void
   2941       1.1      haya pccbb_pcmcia_poll(arg)
   2942      1.22    chopps 	void *arg;
   2943       1.1      haya {
   2944      1.22    chopps 	struct pccbb_poll_str *poll = arg;
   2945      1.22    chopps 	struct pcic_handle *ph = poll->ph;
   2946      1.22    chopps 	struct pccbb_softc *sc = ph->sc;
   2947      1.22    chopps 	int s;
   2948      1.22    chopps 	u_int32_t spsr;		       /* socket present-state reg */
   2949      1.22    chopps 
   2950      1.37   thorpej 	callout_reset(&poll->poll_ch, hz * 2, pccbb_pcmcia_poll, arg);
   2951      1.22    chopps 	switch (poll->level) {
   2952      1.22    chopps 	case IPL_NET:
   2953      1.22    chopps 		s = splnet();
   2954      1.22    chopps 		break;
   2955      1.22    chopps 	case IPL_BIO:
   2956      1.22    chopps 		s = splbio();
   2957      1.22    chopps 		break;
   2958      1.22    chopps 	case IPL_TTY:		       /* fallthrough */
   2959      1.22    chopps 	default:
   2960      1.22    chopps 		s = spltty();
   2961      1.22    chopps 		break;
   2962      1.22    chopps 	}
   2963      1.22    chopps 
   2964      1.22    chopps 	spsr =
   2965      1.22    chopps 	    bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
   2966      1.22    chopps 	    CB_SOCKET_STAT);
   2967       1.1      haya 
   2968       1.1      haya #if defined PCCBB_PCMCIA_POLL_ONLY && defined LEVEL2
   2969      1.22    chopps 	if (!(spsr & 0x40))	       /* CINT low */
   2970       1.1      haya #else
   2971      1.22    chopps 	if (1)
   2972       1.1      haya #endif
   2973      1.22    chopps 	{
   2974      1.22    chopps 		if ((*poll->func) (poll->arg) > 0) {
   2975      1.22    chopps 			++poll->count;
   2976      1.73  christos /*      printf("intr: reported from poller, 0x%x\n", spsr); */
   2977       1.1      haya #if defined LEVEL2
   2978      1.22    chopps 		} else {
   2979      1.22    chopps 			printf("intr: miss! 0x%x\n", spsr);
   2980       1.1      haya #endif
   2981      1.22    chopps 		}
   2982      1.22    chopps 	}
   2983      1.22    chopps 	splx(s);
   2984       1.1      haya }
   2985       1.1      haya #endif /* defined CB_PCMCIA_POLL */
   2986       1.1      haya 
   2987       1.4      haya /*
   2988       1.4      haya  * STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
   2989       1.4      haya  *                                          struct pcmcia_function *pf,
   2990       1.4      haya  *                                          int ipl,
   2991       1.4      haya  *                                          int (*func)(void *),
   2992       1.4      haya  *                                          void *arg);
   2993       1.4      haya  *
   2994       1.4      haya  * This function enables PC-Card interrupt.  PCCBB uses PCI interrupt line.
   2995       1.4      haya  */
   2996       1.1      haya STATIC void *
   2997       1.1      haya pccbb_pcmcia_intr_establish(pch, pf, ipl, func, arg)
   2998      1.22    chopps 	pcmcia_chipset_handle_t pch;
   2999      1.22    chopps 	struct pcmcia_function *pf;
   3000      1.22    chopps 	int ipl;
   3001  1.90.2.5     skrll 	int (*func)(void *);
   3002      1.22    chopps 	void *arg;
   3003      1.22    chopps {
   3004      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   3005      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   3006      1.22    chopps 
   3007      1.22    chopps 	if (!(pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   3008      1.22    chopps 		/* what should I do? */
   3009      1.22    chopps 		if ((pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
   3010  1.90.2.1     skrll 			DPRINTF(("%s does not provide edge nor pulse "
   3011  1.90.2.1     skrll 			    "interrupt\n", sc->sc_dev.dv_xname));
   3012      1.22    chopps 			return NULL;
   3013      1.22    chopps 		}
   3014  1.90.2.6     skrll 		/*
   3015      1.22    chopps 		 * XXX Noooooo!  The interrupt flag must set properly!!
   3016      1.22    chopps 		 * dumb pcmcia driver!!
   3017      1.22    chopps 		 */
   3018      1.22    chopps 	}
   3019       1.1      haya 
   3020      1.88  nakayama 	return pccbb_intr_establish(sc, 0, ipl, func, arg);
   3021       1.1      haya }
   3022       1.1      haya 
   3023       1.4      haya /*
   3024       1.4      haya  * STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch,
   3025       1.4      haya  *                                            void *ih)
   3026       1.4      haya  *
   3027       1.4      haya  * This function disables PC-Card interrupt.
   3028       1.4      haya  */
   3029       1.1      haya STATIC void
   3030       1.1      haya pccbb_pcmcia_intr_disestablish(pch, ih)
   3031      1.22    chopps 	pcmcia_chipset_handle_t pch;
   3032      1.22    chopps 	void *ih;
   3033       1.1      haya {
   3034      1.22    chopps 	struct pcic_handle *ph = (struct pcic_handle *)pch;
   3035      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
   3036       1.1      haya 
   3037      1.26      haya 	pccbb_intr_disestablish(sc, ih);
   3038       1.1      haya }
   3039       1.1      haya 
   3040       1.1      haya #if rbus
   3041       1.4      haya /*
   3042       1.4      haya  * static int
   3043       1.4      haya  * pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
   3044       1.4      haya  *			    bus_addr_t addr, bus_size_t size,
   3045       1.4      haya  *			    bus_addr_t mask, bus_size_t align,
   3046       1.4      haya  *			    int flags, bus_addr_t *addrp;
   3047       1.4      haya  *			    bus_space_handle_t *bshp)
   3048       1.4      haya  *
   3049       1.4      haya  *   This function allocates a portion of memory or io space for
   3050       1.4      haya  *   clients.  This function is called from CardBus card drivers.
   3051       1.4      haya  */
   3052       1.1      haya static int
   3053       1.1      haya pccbb_rbus_cb_space_alloc(ct, rb, addr, size, mask, align, flags, addrp, bshp)
   3054      1.22    chopps 	cardbus_chipset_tag_t ct;
   3055      1.22    chopps 	rbus_tag_t rb;
   3056      1.22    chopps 	bus_addr_t addr;
   3057      1.22    chopps 	bus_size_t size;
   3058      1.22    chopps 	bus_addr_t mask;
   3059      1.22    chopps 	bus_size_t align;
   3060      1.22    chopps 	int flags;
   3061      1.22    chopps 	bus_addr_t *addrp;
   3062      1.22    chopps 	bus_space_handle_t *bshp;
   3063      1.22    chopps {
   3064      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   3065      1.22    chopps 
   3066  1.90.2.1     skrll 	DPRINTF(("pccbb_rbus_cb_space_alloc: addr 0x%lx, size 0x%lx, "
   3067  1.90.2.1     skrll 	    "mask 0x%lx, align 0x%lx\n", (unsigned long)addr,
   3068  1.90.2.1     skrll 	    (unsigned long)size, (unsigned long)mask, (unsigned long)align));
   3069       1.1      haya 
   3070      1.22    chopps 	if (align == 0) {
   3071      1.22    chopps 		align = size;
   3072      1.22    chopps 	}
   3073       1.1      haya 
   3074      1.22    chopps 	if (rb->rb_bt == sc->sc_memt) {
   3075      1.22    chopps 		if (align < 16) {
   3076      1.22    chopps 			return 1;
   3077      1.68      yamt 		}
   3078      1.76      haya 		/*
   3079      1.76      haya 		 * XXX: align more than 0x1000 to avoid overwrapping
   3080      1.76      haya 		 * memory windows for two or more devices.  0x1000
   3081      1.76      haya 		 * means memory window's granularity.
   3082      1.76      haya 		 *
   3083      1.76      haya 		 * Two or more devices should be able to share same
   3084      1.76      haya 		 * memory window region.  However, overrapping memory
   3085      1.76      haya 		 * window is not good because some devices, such as
   3086      1.76      haya 		 * 3Com 3C575[BC], have a broken address decoder and
   3087      1.76      haya 		 * intrude other's memory region.
   3088      1.76      haya 		 */
   3089      1.68      yamt 		if (align < 0x1000) {
   3090      1.68      yamt 			align = 0x1000;
   3091      1.22    chopps 		}
   3092      1.22    chopps 	} else if (rb->rb_bt == sc->sc_iot) {
   3093      1.22    chopps 		if (align < 4) {
   3094      1.22    chopps 			return 1;
   3095      1.22    chopps 		}
   3096      1.36      haya 		/* XXX: hack for avoiding ISA image */
   3097      1.36      haya 		if (mask < 0x0100) {
   3098      1.36      haya 			mask = 0x3ff;
   3099      1.36      haya 			addr = 0x300;
   3100      1.36      haya 		}
   3101      1.36      haya 
   3102      1.22    chopps 	} else {
   3103  1.90.2.1     skrll 		DPRINTF(("pccbb_rbus_cb_space_alloc: Bus space tag 0x%lx is "
   3104  1.90.2.1     skrll 		    "NOT used. io: 0x%lx, mem: 0x%lx\n",
   3105  1.90.2.1     skrll 		    (unsigned long)rb->rb_bt, (unsigned long)sc->sc_iot,
   3106  1.90.2.1     skrll 		    (unsigned long)sc->sc_memt));
   3107      1.22    chopps 		return 1;
   3108      1.22    chopps 		/* XXX: panic here? */
   3109      1.22    chopps 	}
   3110       1.1      haya 
   3111      1.22    chopps 	if (rbus_space_alloc(rb, addr, size, mask, align, flags, addrp, bshp)) {
   3112      1.22    chopps 		printf("%s: <rbus> no bus space\n", sc->sc_dev.dv_xname);
   3113      1.22    chopps 		return 1;
   3114      1.22    chopps 	}
   3115       1.1      haya 
   3116      1.22    chopps 	pccbb_open_win(sc, rb->rb_bt, *addrp, size, *bshp, 0);
   3117       1.1      haya 
   3118      1.22    chopps 	return 0;
   3119       1.1      haya }
   3120       1.1      haya 
   3121       1.4      haya /*
   3122       1.4      haya  * static int
   3123       1.4      haya  * pccbb_rbus_cb_space_free(cardbus_chipset_tag_t *ct, rbus_tag_t rb,
   3124       1.4      haya  *			   bus_space_handle_t *bshp, bus_size_t size);
   3125       1.4      haya  *
   3126       1.4      haya  *   This function is called from CardBus card drivers.
   3127       1.4      haya  */
   3128       1.1      haya static int
   3129       1.1      haya pccbb_rbus_cb_space_free(ct, rb, bsh, size)
   3130      1.22    chopps 	cardbus_chipset_tag_t ct;
   3131      1.22    chopps 	rbus_tag_t rb;
   3132      1.22    chopps 	bus_space_handle_t bsh;
   3133      1.22    chopps 	bus_size_t size;
   3134      1.22    chopps {
   3135      1.22    chopps 	struct pccbb_softc *sc = (struct pccbb_softc *)ct;
   3136      1.22    chopps 	bus_space_tag_t bt = rb->rb_bt;
   3137      1.22    chopps 
   3138      1.22    chopps 	pccbb_close_win(sc, bt, bsh, size);
   3139      1.22    chopps 
   3140      1.22    chopps 	if (bt == sc->sc_memt) {
   3141      1.22    chopps 	} else if (bt == sc->sc_iot) {
   3142      1.22    chopps 	} else {
   3143      1.22    chopps 		return 1;
   3144      1.22    chopps 		/* XXX: panic here? */
   3145      1.22    chopps 	}
   3146       1.1      haya 
   3147      1.22    chopps 	return rbus_space_free(rb, bsh, size, NULL);
   3148       1.1      haya }
   3149       1.1      haya #endif /* rbus */
   3150       1.1      haya 
   3151       1.1      haya #if rbus
   3152       1.1      haya 
   3153       1.1      haya static int
   3154       1.1      haya pccbb_open_win(sc, bst, addr, size, bsh, flags)
   3155      1.22    chopps 	struct pccbb_softc *sc;
   3156      1.22    chopps 	bus_space_tag_t bst;
   3157      1.22    chopps 	bus_addr_t addr;
   3158      1.22    chopps 	bus_size_t size;
   3159      1.22    chopps 	bus_space_handle_t bsh;
   3160      1.22    chopps 	int flags;
   3161      1.22    chopps {
   3162      1.27   thorpej 	struct pccbb_win_chain_head *head;
   3163      1.22    chopps 	bus_addr_t align;
   3164      1.22    chopps 
   3165      1.27   thorpej 	head = &sc->sc_iowindow;
   3166      1.22    chopps 	align = 0x04;
   3167      1.22    chopps 	if (sc->sc_memt == bst) {
   3168      1.27   thorpej 		head = &sc->sc_memwindow;
   3169      1.22    chopps 		align = 0x1000;
   3170  1.90.2.1     skrll 		DPRINTF(("using memory window, 0x%lx 0x%lx 0x%lx\n\n",
   3171  1.90.2.1     skrll 		    (unsigned long)sc->sc_iot, (unsigned long)sc->sc_memt,
   3172  1.90.2.1     skrll 		    (unsigned long)bst));
   3173      1.22    chopps 	}
   3174       1.1      haya 
   3175      1.27   thorpej 	if (pccbb_winlist_insert(head, addr, size, bsh, flags)) {
   3176      1.27   thorpej 		printf("%s: pccbb_open_win: %s winlist insert failed\n",
   3177      1.27   thorpej 		    sc->sc_dev.dv_xname,
   3178      1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   3179      1.22    chopps 	}
   3180      1.22    chopps 	pccbb_winset(align, sc, bst);
   3181       1.1      haya 
   3182      1.22    chopps 	return 0;
   3183       1.1      haya }
   3184       1.1      haya 
   3185       1.1      haya static int
   3186       1.1      haya pccbb_close_win(sc, bst, bsh, size)
   3187      1.22    chopps 	struct pccbb_softc *sc;
   3188      1.22    chopps 	bus_space_tag_t bst;
   3189      1.22    chopps 	bus_space_handle_t bsh;
   3190      1.22    chopps 	bus_size_t size;
   3191      1.22    chopps {
   3192      1.27   thorpej 	struct pccbb_win_chain_head *head;
   3193      1.22    chopps 	bus_addr_t align;
   3194      1.22    chopps 
   3195      1.27   thorpej 	head = &sc->sc_iowindow;
   3196      1.22    chopps 	align = 0x04;
   3197      1.22    chopps 	if (sc->sc_memt == bst) {
   3198      1.27   thorpej 		head = &sc->sc_memwindow;
   3199      1.22    chopps 		align = 0x1000;
   3200      1.22    chopps 	}
   3201       1.1      haya 
   3202      1.27   thorpej 	if (pccbb_winlist_delete(head, bsh, size)) {
   3203      1.27   thorpej 		printf("%s: pccbb_close_win: %s winlist delete failed\n",
   3204      1.27   thorpej 		    sc->sc_dev.dv_xname,
   3205      1.27   thorpej 		    (head == &sc->sc_memwindow) ? "mem" : "io");
   3206      1.22    chopps 	}
   3207      1.22    chopps 	pccbb_winset(align, sc, bst);
   3208       1.1      haya 
   3209      1.22    chopps 	return 0;
   3210       1.1      haya }
   3211       1.1      haya 
   3212       1.1      haya static int
   3213      1.27   thorpej pccbb_winlist_insert(head, start, size, bsh, flags)
   3214      1.27   thorpej 	struct pccbb_win_chain_head *head;
   3215      1.22    chopps 	bus_addr_t start;
   3216      1.22    chopps 	bus_size_t size;
   3217      1.22    chopps 	bus_space_handle_t bsh;
   3218      1.22    chopps 	int flags;
   3219      1.22    chopps {
   3220      1.27   thorpej 	struct pccbb_win_chain *chainp, *elem;
   3221      1.22    chopps 
   3222      1.27   thorpej 	if ((elem = malloc(sizeof(struct pccbb_win_chain), M_DEVBUF,
   3223      1.27   thorpej 	    M_NOWAIT)) == NULL)
   3224      1.35     enami 		return (1);		/* fail */
   3225       1.1      haya 
   3226      1.27   thorpej 	elem->wc_start = start;
   3227      1.27   thorpej 	elem->wc_end = start + (size - 1);
   3228      1.27   thorpej 	elem->wc_handle = bsh;
   3229      1.27   thorpej 	elem->wc_flags = flags;
   3230       1.1      haya 
   3231      1.35     enami 	for (chainp = TAILQ_FIRST(head); chainp != NULL;
   3232      1.35     enami 	    chainp = TAILQ_NEXT(chainp, wc_list)) {
   3233      1.27   thorpej 		if (chainp->wc_end < start)
   3234      1.27   thorpej 			continue;
   3235      1.27   thorpej 		TAILQ_INSERT_AFTER(head, chainp, elem, wc_list);
   3236      1.35     enami 		return (0);
   3237      1.22    chopps 	}
   3238       1.1      haya 
   3239      1.27   thorpej 	TAILQ_INSERT_TAIL(head, elem, wc_list);
   3240      1.35     enami 	return (0);
   3241       1.1      haya }
   3242       1.1      haya 
   3243       1.1      haya static int
   3244      1.27   thorpej pccbb_winlist_delete(head, bsh, size)
   3245      1.27   thorpej 	struct pccbb_win_chain_head *head;
   3246      1.22    chopps 	bus_space_handle_t bsh;
   3247      1.22    chopps 	bus_size_t size;
   3248       1.1      haya {
   3249      1.27   thorpej 	struct pccbb_win_chain *chainp;
   3250       1.1      haya 
   3251      1.27   thorpej 	for (chainp = TAILQ_FIRST(head); chainp != NULL;
   3252      1.27   thorpej 	     chainp = TAILQ_NEXT(chainp, wc_list)) {
   3253      1.88  nakayama 		if (memcmp(&chainp->wc_handle, &bsh, sizeof(bsh)))
   3254      1.27   thorpej 			continue;
   3255      1.27   thorpej 		if ((chainp->wc_end - chainp->wc_start) != (size - 1)) {
   3256      1.27   thorpej 			printf("pccbb_winlist_delete: window 0x%lx size "
   3257      1.27   thorpej 			    "inconsistent: 0x%lx, 0x%lx\n",
   3258      1.63       jmc 			    (unsigned long)chainp->wc_start,
   3259      1.63       jmc 			    (unsigned long)(chainp->wc_end - chainp->wc_start),
   3260      1.63       jmc 			    (unsigned long)(size - 1));
   3261      1.27   thorpej 			return 1;
   3262      1.27   thorpej 		}
   3263       1.1      haya 
   3264      1.27   thorpej 		TAILQ_REMOVE(head, chainp, wc_list);
   3265      1.27   thorpej 		free(chainp, M_DEVBUF);
   3266       1.1      haya 
   3267      1.27   thorpej 		return 0;
   3268      1.22    chopps 	}
   3269       1.1      haya 
   3270      1.27   thorpej 	return 1;	       /* fail: no candidate to remove */
   3271       1.1      haya }
   3272       1.1      haya 
   3273       1.1      haya static void
   3274       1.1      haya pccbb_winset(align, sc, bst)
   3275      1.22    chopps 	bus_addr_t align;
   3276      1.22    chopps 	struct pccbb_softc *sc;
   3277      1.22    chopps 	bus_space_tag_t bst;
   3278      1.22    chopps {
   3279      1.22    chopps 	pci_chipset_tag_t pc;
   3280      1.22    chopps 	pcitag_t tag;
   3281      1.22    chopps 	bus_addr_t mask = ~(align - 1);
   3282      1.22    chopps 	struct {
   3283      1.22    chopps 		cardbusreg_t win_start;
   3284      1.22    chopps 		cardbusreg_t win_limit;
   3285      1.22    chopps 		int win_flags;
   3286      1.22    chopps 	} win[2];
   3287      1.22    chopps 	struct pccbb_win_chain *chainp;
   3288      1.22    chopps 	int offs;
   3289      1.22    chopps 
   3290      1.61     enami 	win[0].win_start = win[1].win_start = 0xffffffff;
   3291      1.61     enami 	win[0].win_limit = win[1].win_limit = 0;
   3292      1.61     enami 	win[0].win_flags = win[1].win_flags = 0;
   3293      1.22    chopps 
   3294      1.27   thorpej 	chainp = TAILQ_FIRST(&sc->sc_iowindow);
   3295      1.22    chopps 	offs = 0x2c;
   3296      1.22    chopps 	if (sc->sc_memt == bst) {
   3297      1.27   thorpej 		chainp = TAILQ_FIRST(&sc->sc_memwindow);
   3298      1.22    chopps 		offs = 0x1c;
   3299      1.22    chopps 	}
   3300       1.1      haya 
   3301      1.27   thorpej 	if (chainp != NULL) {
   3302      1.22    chopps 		win[0].win_start = chainp->wc_start & mask;
   3303      1.22    chopps 		win[0].win_limit = chainp->wc_end & mask;
   3304      1.22    chopps 		win[0].win_flags = chainp->wc_flags;
   3305      1.27   thorpej 		chainp = TAILQ_NEXT(chainp, wc_list);
   3306       1.1      haya 	}
   3307       1.1      haya 
   3308      1.27   thorpej 	for (; chainp != NULL; chainp = TAILQ_NEXT(chainp, wc_list)) {
   3309      1.22    chopps 		if (win[1].win_start == 0xffffffff) {
   3310      1.22    chopps 			/* window 1 is not used */
   3311      1.22    chopps 			if ((win[0].win_flags == chainp->wc_flags) &&
   3312      1.22    chopps 			    (win[0].win_limit + align >=
   3313      1.22    chopps 			    (chainp->wc_start & mask))) {
   3314      1.27   thorpej 				/* concatenate */
   3315      1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3316      1.22    chopps 			} else {
   3317      1.22    chopps 				/* make new window */
   3318      1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3319      1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3320      1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3321      1.22    chopps 			}
   3322      1.22    chopps 			continue;
   3323      1.22    chopps 		}
   3324      1.22    chopps 
   3325      1.32     enami 		/* Both windows are engaged. */
   3326      1.22    chopps 		if (win[0].win_flags == win[1].win_flags) {
   3327      1.22    chopps 			/* same flags */
   3328      1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3329      1.22    chopps 				if (win[1].win_start - (win[0].win_limit +
   3330      1.22    chopps 				    align) <
   3331      1.22    chopps 				    (chainp->wc_start & mask) -
   3332      1.22    chopps 				    ((chainp->wc_end & mask) + align)) {
   3333      1.22    chopps 					/*
   3334      1.22    chopps 					 * merge window 0 and 1, and set win1
   3335      1.22    chopps 					 * to chainp
   3336      1.22    chopps 					 */
   3337      1.22    chopps 					win[0].win_limit = win[1].win_limit;
   3338      1.22    chopps 					win[1].win_start =
   3339      1.22    chopps 					    chainp->wc_start & mask;
   3340      1.22    chopps 					win[1].win_limit =
   3341      1.22    chopps 					    chainp->wc_end & mask;
   3342      1.22    chopps 				} else {
   3343      1.22    chopps 					win[1].win_limit =
   3344      1.22    chopps 					    chainp->wc_end & mask;
   3345      1.22    chopps 				}
   3346      1.22    chopps 			} else {
   3347      1.22    chopps 				/* different flags */
   3348      1.22    chopps 
   3349      1.27   thorpej 				/* concatenate win0 and win1 */
   3350      1.22    chopps 				win[0].win_limit = win[1].win_limit;
   3351      1.22    chopps 				/* allocate win[1] to new space */
   3352      1.22    chopps 				win[1].win_start = chainp->wc_start & mask;
   3353      1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3354      1.22    chopps 				win[1].win_flags = chainp->wc_flags;
   3355      1.22    chopps 			}
   3356      1.22    chopps 		} else {
   3357      1.22    chopps 			/* the flags of win[0] and win[1] is different */
   3358      1.22    chopps 			if (win[0].win_flags == chainp->wc_flags) {
   3359      1.22    chopps 				win[0].win_limit = chainp->wc_end & mask;
   3360      1.22    chopps 				/*
   3361      1.22    chopps 				 * XXX this creates overlapping windows, so
   3362      1.22    chopps 				 * what should the poor bridge do if one is
   3363      1.22    chopps 				 * cachable, and the other is not?
   3364      1.22    chopps 				 */
   3365      1.22    chopps 				printf("%s: overlapping windows\n",
   3366      1.22    chopps 				    sc->sc_dev.dv_xname);
   3367      1.22    chopps 			} else {
   3368      1.22    chopps 				win[1].win_limit = chainp->wc_end & mask;
   3369      1.22    chopps 			}
   3370      1.22    chopps 		}
   3371      1.22    chopps 	}
   3372       1.1      haya 
   3373      1.22    chopps 	pc = sc->sc_pc;
   3374      1.22    chopps 	tag = sc->sc_tag;
   3375      1.22    chopps 	pci_conf_write(pc, tag, offs, win[0].win_start);
   3376      1.22    chopps 	pci_conf_write(pc, tag, offs + 4, win[0].win_limit);
   3377      1.22    chopps 	pci_conf_write(pc, tag, offs + 8, win[1].win_start);
   3378      1.22    chopps 	pci_conf_write(pc, tag, offs + 12, win[1].win_limit);
   3379  1.90.2.1     skrll 	DPRINTF(("--pccbb_winset: win0 [0x%lx, 0x%lx), win1 [0x%lx, 0x%lx)\n",
   3380  1.90.2.1     skrll 	    (unsigned long)pci_conf_read(pc, tag, offs),
   3381  1.90.2.1     skrll 	    (unsigned long)pci_conf_read(pc, tag, offs + 4) + align,
   3382  1.90.2.1     skrll 	    (unsigned long)pci_conf_read(pc, tag, offs + 8),
   3383  1.90.2.1     skrll 	    (unsigned long)pci_conf_read(pc, tag, offs + 12) + align));
   3384      1.22    chopps 
   3385      1.22    chopps 	if (bst == sc->sc_memt) {
   3386      1.61     enami 		pcireg_t bcr = pci_conf_read(pc, tag, PCI_BCR_INTR);
   3387      1.61     enami 
   3388      1.61     enami 		bcr &= ~(CB_BCR_PREFETCH_MEMWIN0 | CB_BCR_PREFETCH_MEMWIN1);
   3389      1.61     enami 		if (win[0].win_flags & PCCBB_MEM_CACHABLE)
   3390      1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN0;
   3391      1.61     enami 		if (win[1].win_flags & PCCBB_MEM_CACHABLE)
   3392      1.22    chopps 			bcr |= CB_BCR_PREFETCH_MEMWIN1;
   3393      1.61     enami 		pci_conf_write(pc, tag, PCI_BCR_INTR, bcr);
   3394      1.22    chopps 	}
   3395       1.1      haya }
   3396       1.1      haya 
   3397       1.1      haya #endif /* rbus */
   3398      1.25     enami 
   3399      1.25     enami static void
   3400      1.25     enami pccbb_powerhook(why, arg)
   3401      1.25     enami 	int why;
   3402      1.25     enami 	void *arg;
   3403      1.25     enami {
   3404      1.25     enami 	struct pccbb_softc *sc = arg;
   3405      1.70      haya 	pcireg_t reg;
   3406      1.25     enami 	bus_space_tag_t base_memt = sc->sc_base_memt;	/* socket regs memory */
   3407      1.25     enami 	bus_space_handle_t base_memh = sc->sc_base_memh;
   3408      1.25     enami 
   3409      1.25     enami 	DPRINTF(("%s: power: why %d\n", sc->sc_dev.dv_xname, why));
   3410      1.25     enami 
   3411      1.38      haya 	if (why == PWR_SUSPEND || why == PWR_STANDBY) {
   3412  1.90.2.1     skrll 		DPRINTF(("%s: power: why %d stopping intr\n",
   3413  1.90.2.1     skrll 		    sc->sc_dev.dv_xname, why));
   3414      1.38      haya 		if (sc->sc_pil_intr_enable) {
   3415      1.38      haya 			(void)pccbbintr_function(sc);
   3416      1.38      haya 		}
   3417      1.38      haya 		sc->sc_pil_intr_enable = 0;
   3418      1.38      haya 
   3419  1.90.2.5     skrll 		pci_conf_capture(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
   3420  1.90.2.5     skrll 
   3421      1.38      haya 		/* ToDo: deactivate or suspend child devices */
   3422  1.90.2.6     skrll 
   3423      1.38      haya 	}
   3424      1.38      haya 
   3425      1.25     enami 	if (why == PWR_RESUME) {
   3426      1.70      haya 		if (sc->sc_pwrmgt_offs != 0) {
   3427      1.70      haya 			reg = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3428      1.70      haya 			    sc->sc_pwrmgt_offs + 4);
   3429      1.70      haya 			if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
   3430      1.70      haya 			    reg & 0x100) {
   3431      1.70      haya 				/* powrstate != D0 */
   3432      1.70      haya 
   3433      1.70      haya 				printf("%s going back to D0 mode\n",
   3434      1.70      haya 				    sc->sc_dev.dv_xname);
   3435      1.70      haya 				reg &= ~PCI_PMCSR_STATE_MASK;
   3436      1.70      haya 				reg |= PCI_PMCSR_STATE_D0;
   3437      1.70      haya 				reg &= ~(0x100 /* PCI_PMCSR_PME_EN */);
   3438      1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3439      1.70      haya 				    sc->sc_pwrmgt_offs + 4, reg);
   3440      1.70      haya 
   3441      1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3442      1.70      haya 				    PCI_SOCKBASE, sc->sc_sockbase);
   3443      1.70      haya 				pci_conf_write(sc->sc_pc, sc->sc_tag,
   3444      1.70      haya 				    PCI_BUSNUM, sc->sc_busnum);
   3445      1.70      haya 				pccbb_chipinit(sc);
   3446      1.70      haya 				/* setup memory and io space window for CB */
   3447      1.70      haya 				pccbb_winset(0x1000, sc, sc->sc_memt);
   3448      1.70      haya 				pccbb_winset(0x04, sc, sc->sc_iot);
   3449  1.90.2.5     skrll 				goto norestore;
   3450      1.70      haya 			}
   3451      1.70      haya 		}
   3452  1.90.2.5     skrll 		pci_conf_restore(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
   3453  1.90.2.5     skrll norestore:
   3454      1.70      haya 
   3455      1.59   minoura 		if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_SOCKBASE) == 0)
   3456      1.58   minoura 			/* BIOS did not recover this register */
   3457      1.59   minoura 			pci_conf_write (sc->sc_pc, sc->sc_tag,
   3458      1.58   minoura 					PCI_SOCKBASE, sc->sc_sockbase);
   3459      1.59   minoura 		if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_BUSNUM) == 0)
   3460      1.58   minoura 			/* BIOS did not recover this register */
   3461      1.59   minoura 			pci_conf_write (sc->sc_pc, sc->sc_tag,
   3462      1.58   minoura 					PCI_BUSNUM, sc->sc_busnum);
   3463      1.25     enami 		/* CSC Interrupt: Card detect interrupt on */
   3464      1.25     enami 		reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
   3465      1.25     enami 		/* Card detect intr is turned on. */
   3466  1.90.2.4     skrll 		reg |= CB_SOCKET_MASK_CD | CB_SOCKET_MASK_POWER;
   3467      1.25     enami 		bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
   3468      1.25     enami 		/* reset interrupt */
   3469      1.25     enami 		reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
   3470      1.25     enami 		bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT, reg);
   3471      1.25     enami 
   3472      1.25     enami 		/*
   3473      1.25     enami 		 * check for card insertion or removal during suspend period.
   3474      1.35     enami 		 * XXX: the code can't cope with card swap (remove then
   3475      1.35     enami 		 * insert).  how can we detect such situation?
   3476      1.25     enami 		 */
   3477      1.35     enami 		(void)pccbbintr(sc);
   3478      1.38      haya 
   3479      1.38      haya 		sc->sc_pil_intr_enable = 1;
   3480  1.90.2.1     skrll 		DPRINTF(("%s: power: RESUME enabling intr\n",
   3481  1.90.2.1     skrll 		    sc->sc_dev.dv_xname));
   3482      1.38      haya 
   3483      1.38      haya 		/* ToDo: activate or wakeup child devices */
   3484      1.25     enami 	}
   3485      1.25     enami }
   3486