pccbb.c revision 1.97 1 1.97 itojun /* $NetBSD: pccbb.c,v 1.97 2004/04/23 21:13:06 itojun Exp $ */
2 1.2 haya
3 1.1 haya /*
4 1.21 haya * Copyright (c) 1998, 1999 and 2000
5 1.21 haya * HAYAKAWA Koichi. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by HAYAKAWA Koichi.
18 1.1 haya * 4. The name of the author may not be used to endorse or promote products
19 1.1 haya * derived from this software without specific prior written permission.
20 1.1 haya *
21 1.1 haya * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 haya * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 haya * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 haya * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 haya * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 haya * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 haya * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 haya * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 haya * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 haya * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 haya */
32 1.71 lukem
33 1.71 lukem #include <sys/cdefs.h>
34 1.97 itojun __KERNEL_RCSID(0, "$NetBSD: pccbb.c,v 1.97 2004/04/23 21:13:06 itojun Exp $");
35 1.1 haya
36 1.1 haya /*
37 1.1 haya #define CBB_DEBUG
38 1.1 haya #define SHOW_REGS
39 1.1 haya #define PCCBB_PCMCIA_POLL
40 1.1 haya */
41 1.16 mycroft /* #define CBB_DEBUG */
42 1.1 haya
43 1.1 haya /*
44 1.1 haya #define CB_PCMCIA_POLL
45 1.1 haya #define CB_PCMCIA_POLL_ONLY
46 1.1 haya #define LEVEL2
47 1.1 haya */
48 1.1 haya
49 1.1 haya #include <sys/param.h>
50 1.1 haya #include <sys/systm.h>
51 1.1 haya #include <sys/kernel.h>
52 1.1 haya #include <sys/errno.h>
53 1.1 haya #include <sys/ioctl.h>
54 1.54 augustss #include <sys/reboot.h> /* for bootverbose */
55 1.1 haya #include <sys/syslog.h>
56 1.1 haya #include <sys/device.h>
57 1.1 haya #include <sys/malloc.h>
58 1.55 haya #include <sys/proc.h>
59 1.1 haya
60 1.1 haya #include <machine/intr.h>
61 1.1 haya #include <machine/bus.h>
62 1.1 haya
63 1.1 haya #include <dev/pci/pcivar.h>
64 1.1 haya #include <dev/pci/pcireg.h>
65 1.1 haya #include <dev/pci/pcidevs.h>
66 1.1 haya
67 1.1 haya #include <dev/pci/pccbbreg.h>
68 1.1 haya
69 1.1 haya #include <dev/cardbus/cardslotvar.h>
70 1.1 haya
71 1.1 haya #include <dev/cardbus/cardbusvar.h>
72 1.1 haya
73 1.1 haya #include <dev/pcmcia/pcmciareg.h>
74 1.1 haya #include <dev/pcmcia/pcmciavar.h>
75 1.1 haya
76 1.1 haya #include <dev/ic/i82365reg.h>
77 1.1 haya #include <dev/ic/i82365var.h>
78 1.1 haya #include <dev/pci/pccbbvar.h>
79 1.1 haya
80 1.1 haya #include "locators.h"
81 1.1 haya
82 1.1 haya #ifndef __NetBSD_Version__
83 1.1 haya struct cfdriver cbb_cd = {
84 1.22 chopps NULL, "cbb", DV_DULL
85 1.1 haya };
86 1.1 haya #endif
87 1.1 haya
88 1.73 christos #ifdef CBB_DEBUG
89 1.1 haya #define DPRINTF(x) printf x
90 1.1 haya #define STATIC
91 1.1 haya #else
92 1.1 haya #define DPRINTF(x)
93 1.1 haya #define STATIC static
94 1.1 haya #endif
95 1.1 haya
96 1.55 haya /*
97 1.55 haya * DELAY_MS() is a wait millisecond. It shall use instead of delay()
98 1.55 haya * if you want to wait more than 1 ms.
99 1.55 haya */
100 1.55 haya #define DELAY_MS(time, param) \
101 1.55 haya do { \
102 1.55 haya if (cold == 0) { \
103 1.55 haya int tick = (hz*(time))/1000; \
104 1.55 haya \
105 1.55 haya if (tick <= 1) { \
106 1.55 haya tick = 2; \
107 1.55 haya } \
108 1.66 haya tsleep((void *)(param), PWAIT, "pccbb", tick); \
109 1.55 haya } else { \
110 1.55 haya delay((time)*1000); \
111 1.55 haya } \
112 1.55 haya } while (0)
113 1.55 haya
114 1.1 haya int pcicbbmatch __P((struct device *, struct cfdata *, void *));
115 1.1 haya void pccbbattach __P((struct device *, struct device *, void *));
116 1.1 haya int pccbbintr __P((void *));
117 1.1 haya static void pci113x_insert __P((void *));
118 1.21 haya static int pccbbintr_function __P((struct pccbb_softc *));
119 1.1 haya
120 1.1 haya static int pccbb_detect_card __P((struct pccbb_softc *));
121 1.1 haya
122 1.1 haya static void pccbb_pcmcia_write __P((struct pcic_handle *, int, u_int8_t));
123 1.1 haya static u_int8_t pccbb_pcmcia_read __P((struct pcic_handle *, int));
124 1.1 haya #define Pcic_read(ph, reg) ((ph)->ph_read((ph), (reg)))
125 1.1 haya #define Pcic_write(ph, reg, val) ((ph)->ph_write((ph), (reg), (val)))
126 1.1 haya
127 1.1 haya STATIC int cb_reset __P((struct pccbb_softc *));
128 1.1 haya STATIC int cb_detect_voltage __P((struct pccbb_softc *));
129 1.1 haya STATIC int cbbprint __P((void *, const char *));
130 1.1 haya
131 1.20 joda static int cb_chipset __P((u_int32_t, int *));
132 1.22 chopps STATIC void pccbb_pcmcia_attach_setup __P((struct pccbb_softc *,
133 1.22 chopps struct pcmciabus_attach_args *));
134 1.1 haya #if 0
135 1.1 haya STATIC void pccbb_pcmcia_attach_card __P((struct pcic_handle *));
136 1.1 haya STATIC void pccbb_pcmcia_detach_card __P((struct pcic_handle *, int));
137 1.1 haya STATIC void pccbb_pcmcia_deactivate_card __P((struct pcic_handle *));
138 1.1 haya #endif
139 1.1 haya
140 1.1 haya STATIC int pccbb_ctrl __P((cardbus_chipset_tag_t, int));
141 1.1 haya STATIC int pccbb_power __P((cardbus_chipset_tag_t, int));
142 1.22 chopps STATIC int pccbb_cardenable __P((struct pccbb_softc * sc, int function));
143 1.1 haya #if !rbus
144 1.22 chopps static int pccbb_io_open __P((cardbus_chipset_tag_t, int, u_int32_t,
145 1.22 chopps u_int32_t));
146 1.1 haya static int pccbb_io_close __P((cardbus_chipset_tag_t, int));
147 1.22 chopps static int pccbb_mem_open __P((cardbus_chipset_tag_t, int, u_int32_t,
148 1.22 chopps u_int32_t));
149 1.1 haya static int pccbb_mem_close __P((cardbus_chipset_tag_t, int));
150 1.1 haya #endif /* !rbus */
151 1.26 haya static void *pccbb_intr_establish __P((struct pccbb_softc *, int irq,
152 1.22 chopps int level, int (*ih) (void *), void *sc));
153 1.26 haya static void pccbb_intr_disestablish __P((struct pccbb_softc *, void *ih));
154 1.26 haya
155 1.26 haya static void *pccbb_cb_intr_establish __P((cardbus_chipset_tag_t, int irq,
156 1.26 haya int level, int (*ih) (void *), void *sc));
157 1.26 haya static void pccbb_cb_intr_disestablish __P((cardbus_chipset_tag_t ct, void *ih));
158 1.1 haya
159 1.1 haya static cardbustag_t pccbb_make_tag __P((cardbus_chipset_tag_t, int, int, int));
160 1.1 haya static void pccbb_free_tag __P((cardbus_chipset_tag_t, cardbustag_t));
161 1.22 chopps static cardbusreg_t pccbb_conf_read __P((cardbus_chipset_tag_t, cardbustag_t,
162 1.22 chopps int));
163 1.22 chopps static void pccbb_conf_write __P((cardbus_chipset_tag_t, cardbustag_t, int,
164 1.22 chopps cardbusreg_t));
165 1.1 haya static void pccbb_chipinit __P((struct pccbb_softc *));
166 1.1 haya
167 1.1 haya STATIC int pccbb_pcmcia_mem_alloc __P((pcmcia_chipset_handle_t, bus_size_t,
168 1.22 chopps struct pcmcia_mem_handle *));
169 1.1 haya STATIC void pccbb_pcmcia_mem_free __P((pcmcia_chipset_handle_t,
170 1.22 chopps struct pcmcia_mem_handle *));
171 1.1 haya STATIC int pccbb_pcmcia_mem_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
172 1.22 chopps bus_size_t, struct pcmcia_mem_handle *, bus_addr_t *, int *));
173 1.1 haya STATIC void pccbb_pcmcia_mem_unmap __P((pcmcia_chipset_handle_t, int));
174 1.1 haya STATIC int pccbb_pcmcia_io_alloc __P((pcmcia_chipset_handle_t, bus_addr_t,
175 1.22 chopps bus_size_t, bus_size_t, struct pcmcia_io_handle *));
176 1.1 haya STATIC void pccbb_pcmcia_io_free __P((pcmcia_chipset_handle_t,
177 1.22 chopps struct pcmcia_io_handle *));
178 1.1 haya STATIC int pccbb_pcmcia_io_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
179 1.22 chopps bus_size_t, struct pcmcia_io_handle *, int *));
180 1.1 haya STATIC void pccbb_pcmcia_io_unmap __P((pcmcia_chipset_handle_t, int));
181 1.1 haya STATIC void *pccbb_pcmcia_intr_establish __P((pcmcia_chipset_handle_t,
182 1.22 chopps struct pcmcia_function *, int, int (*)(void *), void *));
183 1.22 chopps STATIC void pccbb_pcmcia_intr_disestablish __P((pcmcia_chipset_handle_t,
184 1.22 chopps void *));
185 1.1 haya STATIC void pccbb_pcmcia_socket_enable __P((pcmcia_chipset_handle_t));
186 1.1 haya STATIC void pccbb_pcmcia_socket_disable __P((pcmcia_chipset_handle_t));
187 1.1 haya STATIC int pccbb_pcmcia_card_detect __P((pcmcia_chipset_handle_t pch));
188 1.1 haya
189 1.1 haya static void pccbb_pcmcia_do_io_map __P((struct pcic_handle *, int));
190 1.91 briggs static int pccbb_pcmcia_wait_ready __P((struct pcic_handle *));
191 1.1 haya static void pccbb_pcmcia_do_mem_map __P((struct pcic_handle *, int));
192 1.25 enami static void pccbb_powerhook __P((int, void *));
193 1.1 haya
194 1.32 enami /* bus-space allocation and deallocation functions */
195 1.1 haya #if rbus
196 1.1 haya
197 1.1 haya static int pccbb_rbus_cb_space_alloc __P((cardbus_chipset_tag_t, rbus_tag_t,
198 1.22 chopps bus_addr_t addr, bus_size_t size, bus_addr_t mask, bus_size_t align,
199 1.22 chopps int flags, bus_addr_t * addrp, bus_space_handle_t * bshp));
200 1.1 haya static int pccbb_rbus_cb_space_free __P((cardbus_chipset_tag_t, rbus_tag_t,
201 1.22 chopps bus_space_handle_t, bus_size_t));
202 1.1 haya
203 1.1 haya #endif /* rbus */
204 1.1 haya
205 1.1 haya #if rbus
206 1.1 haya
207 1.22 chopps static int pccbb_open_win __P((struct pccbb_softc *, bus_space_tag_t,
208 1.22 chopps bus_addr_t, bus_size_t, bus_space_handle_t, int flags));
209 1.22 chopps static int pccbb_close_win __P((struct pccbb_softc *, bus_space_tag_t,
210 1.22 chopps bus_space_handle_t, bus_size_t));
211 1.27 thorpej static int pccbb_winlist_insert __P((struct pccbb_win_chain_head *, bus_addr_t,
212 1.22 chopps bus_size_t, bus_space_handle_t, int));
213 1.27 thorpej static int pccbb_winlist_delete __P((struct pccbb_win_chain_head *,
214 1.22 chopps bus_space_handle_t, bus_size_t));
215 1.1 haya static void pccbb_winset __P((bus_addr_t align, struct pccbb_softc *,
216 1.22 chopps bus_space_tag_t));
217 1.1 haya void pccbb_winlist_show(struct pccbb_win_chain *);
218 1.1 haya
219 1.1 haya #endif /* rbus */
220 1.1 haya
221 1.1 haya /* for config_defer */
222 1.1 haya static void pccbb_pci_callback __P((struct device *));
223 1.1 haya
224 1.1 haya #if defined SHOW_REGS
225 1.22 chopps static void cb_show_regs __P((pci_chipset_tag_t pc, pcitag_t tag,
226 1.22 chopps bus_space_tag_t memt, bus_space_handle_t memh));
227 1.1 haya #endif
228 1.1 haya
229 1.79 thorpej CFATTACH_DECL(cbb_pci, sizeof(struct pccbb_softc),
230 1.82 thorpej pcicbbmatch, pccbbattach, NULL, NULL);
231 1.1 haya
232 1.1 haya static struct pcmcia_chip_functions pccbb_pcmcia_funcs = {
233 1.22 chopps pccbb_pcmcia_mem_alloc,
234 1.22 chopps pccbb_pcmcia_mem_free,
235 1.22 chopps pccbb_pcmcia_mem_map,
236 1.22 chopps pccbb_pcmcia_mem_unmap,
237 1.22 chopps pccbb_pcmcia_io_alloc,
238 1.22 chopps pccbb_pcmcia_io_free,
239 1.22 chopps pccbb_pcmcia_io_map,
240 1.22 chopps pccbb_pcmcia_io_unmap,
241 1.22 chopps pccbb_pcmcia_intr_establish,
242 1.22 chopps pccbb_pcmcia_intr_disestablish,
243 1.22 chopps pccbb_pcmcia_socket_enable,
244 1.22 chopps pccbb_pcmcia_socket_disable,
245 1.22 chopps pccbb_pcmcia_card_detect
246 1.1 haya };
247 1.1 haya
248 1.1 haya #if rbus
249 1.1 haya static struct cardbus_functions pccbb_funcs = {
250 1.22 chopps pccbb_rbus_cb_space_alloc,
251 1.22 chopps pccbb_rbus_cb_space_free,
252 1.26 haya pccbb_cb_intr_establish,
253 1.26 haya pccbb_cb_intr_disestablish,
254 1.22 chopps pccbb_ctrl,
255 1.22 chopps pccbb_power,
256 1.22 chopps pccbb_make_tag,
257 1.22 chopps pccbb_free_tag,
258 1.22 chopps pccbb_conf_read,
259 1.22 chopps pccbb_conf_write,
260 1.1 haya };
261 1.1 haya #else
262 1.1 haya static struct cardbus_functions pccbb_funcs = {
263 1.22 chopps pccbb_ctrl,
264 1.22 chopps pccbb_power,
265 1.22 chopps pccbb_mem_open,
266 1.22 chopps pccbb_mem_close,
267 1.22 chopps pccbb_io_open,
268 1.22 chopps pccbb_io_close,
269 1.26 haya pccbb_cb_intr_establish,
270 1.26 haya pccbb_cb_intr_disestablish,
271 1.22 chopps pccbb_make_tag,
272 1.22 chopps pccbb_conf_read,
273 1.22 chopps pccbb_conf_write,
274 1.1 haya };
275 1.1 haya #endif
276 1.1 haya
277 1.1 haya int
278 1.1 haya pcicbbmatch(parent, match, aux)
279 1.22 chopps struct device *parent;
280 1.22 chopps struct cfdata *match;
281 1.22 chopps void *aux;
282 1.1 haya {
283 1.22 chopps struct pci_attach_args *pa = (struct pci_attach_args *)aux;
284 1.1 haya
285 1.22 chopps if (PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
286 1.22 chopps PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_CARDBUS &&
287 1.22 chopps PCI_INTERFACE(pa->pa_class) == 0) {
288 1.22 chopps return 1;
289 1.22 chopps }
290 1.1 haya
291 1.22 chopps return 0;
292 1.1 haya }
293 1.1 haya
294 1.1 haya #define MAKEID(vendor, prod) (((vendor) << PCI_VENDOR_SHIFT) \
295 1.1 haya | ((prod) << PCI_PRODUCT_SHIFT))
296 1.1 haya
297 1.60 jdolecek const struct yenta_chipinfo {
298 1.22 chopps pcireg_t yc_id; /* vendor tag | product tag */
299 1.22 chopps int yc_chiptype;
300 1.22 chopps int yc_flags;
301 1.1 haya } yc_chipsets[] = {
302 1.22 chopps /* Texas Instruments chips */
303 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1130), CB_TI113X,
304 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
305 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1131), CB_TI113X,
306 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
307 1.96 nakayama { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1250), CB_TI125X,
308 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
309 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1220), CB_TI12XX,
310 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
311 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1221), CB_TI12XX,
312 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
313 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1225), CB_TI12XX,
314 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
315 1.96 nakayama { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251), CB_TI125X,
316 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
317 1.96 nakayama { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1251B), CB_TI125X,
318 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
319 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1211), CB_TI12XX,
320 1.64 soren PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
321 1.64 soren { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1410), CB_TI12XX,
322 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
323 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1420), CB_TI12XX,
324 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
325 1.96 nakayama { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1450), CB_TI125X,
326 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
327 1.22 chopps { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI1451), CB_TI12XX,
328 1.84 martin PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
329 1.84 martin { MAKEID(PCI_VENDOR_TI, PCI_PRODUCT_TI_PCI4410YENTA), CB_TI12XX,
330 1.22 chopps PCCBB_PCMCIA_IO_RELOC | PCCBB_PCMCIA_MEM_32},
331 1.22 chopps
332 1.22 chopps /* Ricoh chips */
333 1.22 chopps { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C475), CB_RX5C47X,
334 1.22 chopps PCCBB_PCMCIA_MEM_32},
335 1.22 chopps { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_RL5C476), CB_RX5C47X,
336 1.22 chopps PCCBB_PCMCIA_MEM_32},
337 1.22 chopps { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C477), CB_RX5C47X,
338 1.22 chopps PCCBB_PCMCIA_MEM_32},
339 1.22 chopps { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C478), CB_RX5C47X,
340 1.22 chopps PCCBB_PCMCIA_MEM_32},
341 1.22 chopps { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C465), CB_RX5C46X,
342 1.22 chopps PCCBB_PCMCIA_MEM_32},
343 1.22 chopps { MAKEID(PCI_VENDOR_RICOH, PCI_PRODUCT_RICOH_Rx5C466), CB_RX5C46X,
344 1.22 chopps PCCBB_PCMCIA_MEM_32},
345 1.22 chopps
346 1.22 chopps /* Toshiba products */
347 1.22 chopps { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95),
348 1.22 chopps CB_TOPIC95, PCCBB_PCMCIA_MEM_32},
349 1.22 chopps { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC95B),
350 1.22 chopps CB_TOPIC95B, PCCBB_PCMCIA_MEM_32},
351 1.22 chopps { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC97),
352 1.22 chopps CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
353 1.22 chopps { MAKEID(PCI_VENDOR_TOSHIBA2, PCI_PRODUCT_TOSHIBA2_ToPIC100),
354 1.22 chopps CB_TOPIC97, PCCBB_PCMCIA_MEM_32},
355 1.22 chopps
356 1.22 chopps /* Cirrus Logic products */
357 1.22 chopps { MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6832),
358 1.22 chopps CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
359 1.22 chopps { MAKEID(PCI_VENDOR_CIRRUS, PCI_PRODUCT_CIRRUS_CL_PD6833),
360 1.22 chopps CB_CIRRUS, PCCBB_PCMCIA_MEM_32},
361 1.1 haya
362 1.22 chopps /* sentinel, or Generic chip */
363 1.22 chopps { 0 /* null id */ , CB_UNKNOWN, PCCBB_PCMCIA_MEM_32},
364 1.1 haya };
365 1.1 haya
366 1.1 haya static int
367 1.20 joda cb_chipset(pci_id, flagp)
368 1.22 chopps u_int32_t pci_id;
369 1.22 chopps int *flagp;
370 1.1 haya {
371 1.60 jdolecek const struct yenta_chipinfo *yc;
372 1.1 haya
373 1.35 enami /* Loop over except the last default entry. */
374 1.35 enami for (yc = yc_chipsets; yc < yc_chipsets +
375 1.35 enami sizeof(yc_chipsets) / sizeof(yc_chipsets[0]) - 1; yc++)
376 1.39 kleink if (pci_id == yc->yc_id)
377 1.35 enami break;
378 1.1 haya
379 1.35 enami if (flagp != NULL)
380 1.35 enami *flagp = yc->yc_flags;
381 1.1 haya
382 1.35 enami return (yc->yc_chiptype);
383 1.1 haya }
384 1.1 haya
385 1.14 joda static void
386 1.14 joda pccbb_shutdown(void *arg)
387 1.14 joda {
388 1.22 chopps struct pccbb_softc *sc = arg;
389 1.22 chopps pcireg_t command;
390 1.22 chopps
391 1.22 chopps DPRINTF(("%s: shutdown\n", sc->sc_dev.dv_xname));
392 1.47 haya
393 1.49 haya /*
394 1.49 haya * turn off power
395 1.49 haya *
396 1.49 haya * XXX - do not turn off power if chipset is TI 113X because
397 1.49 haya * only TI 1130 with PowerMac 2400 hangs in pccbb_power().
398 1.49 haya */
399 1.49 haya if (sc->sc_chipset != CB_TI113X) {
400 1.49 haya pccbb_power((cardbus_chipset_tag_t)sc,
401 1.49 haya CARDBUS_VCC_0V | CARDBUS_VPP_0V);
402 1.49 haya }
403 1.47 haya
404 1.22 chopps bus_space_write_4(sc->sc_base_memt, sc->sc_base_memh, CB_SOCKET_MASK,
405 1.22 chopps 0);
406 1.22 chopps
407 1.22 chopps command = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
408 1.22 chopps
409 1.22 chopps command &= ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
410 1.22 chopps PCI_COMMAND_MASTER_ENABLE);
411 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
412 1.1 haya
413 1.14 joda }
414 1.1 haya
415 1.1 haya void
416 1.1 haya pccbbattach(parent, self, aux)
417 1.22 chopps struct device *parent;
418 1.22 chopps struct device *self;
419 1.22 chopps void *aux;
420 1.22 chopps {
421 1.22 chopps struct pccbb_softc *sc = (void *)self;
422 1.22 chopps struct pci_attach_args *pa = aux;
423 1.22 chopps pci_chipset_tag_t pc = pa->pa_pc;
424 1.43 jhawk pcireg_t busreg, reg, sock_base;
425 1.22 chopps bus_addr_t sockbase;
426 1.22 chopps char devinfo[256];
427 1.22 chopps int flags;
428 1.70 haya int pwrmgt_offs;
429 1.22 chopps
430 1.88 nakayama #ifdef __HAVE_PCCBB_ATTACH_HOOK
431 1.88 nakayama pccbb_attach_hook(parent, self, pa);
432 1.88 nakayama #endif
433 1.88 nakayama
434 1.22 chopps sc->sc_chipset = cb_chipset(pa->pa_id, &flags);
435 1.22 chopps
436 1.97 itojun pci_devinfo(pa->pa_id, 0, 0, devinfo, sizeof(devinfo));
437 1.22 chopps printf(": %s (rev. 0x%02x)", devinfo, PCI_REVISION(pa->pa_class));
438 1.20 joda #ifdef CBB_DEBUG
439 1.22 chopps printf(" (chipflags %x)", flags);
440 1.20 joda #endif
441 1.22 chopps printf("\n");
442 1.1 haya
443 1.27 thorpej TAILQ_INIT(&sc->sc_memwindow);
444 1.27 thorpej TAILQ_INIT(&sc->sc_iowindow);
445 1.27 thorpej
446 1.1 haya #if rbus
447 1.22 chopps sc->sc_rbus_iot = rbus_pccbb_parent_io(pa);
448 1.22 chopps sc->sc_rbus_memt = rbus_pccbb_parent_mem(pa);
449 1.65 mcr
450 1.65 mcr #if 0
451 1.65 mcr printf("pa->pa_memt: %08x vs rbus_mem->rb_bt: %08x\n",
452 1.65 mcr pa->pa_memt, sc->sc_rbus_memt->rb_bt);
453 1.65 mcr #endif
454 1.1 haya #endif /* rbus */
455 1.1 haya
456 1.88 nakayama sc->sc_flags &= ~CBB_MEMHMAPPED;
457 1.1 haya
458 1.70 haya /* power management: set D0 state */
459 1.70 haya sc->sc_pwrmgt_offs = 0;
460 1.70 haya if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT,
461 1.70 haya &pwrmgt_offs, 0)) {
462 1.85 tsutsui reg = pci_conf_read(pc, pa->pa_tag, pwrmgt_offs + PCI_PMCSR);
463 1.70 haya if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
464 1.70 haya reg & 0x100 /* PCI_PMCSR_PME_EN */) {
465 1.70 haya reg &= ~PCI_PMCSR_STATE_MASK;
466 1.70 haya reg |= PCI_PMCSR_STATE_D0;
467 1.70 haya reg &= ~(0x100 /* PCI_PMCSR_PME_EN */);
468 1.85 tsutsui pci_conf_write(pc, pa->pa_tag,
469 1.85 tsutsui pwrmgt_offs + PCI_PMCSR, reg);
470 1.70 haya }
471 1.70 haya
472 1.70 haya sc->sc_pwrmgt_offs = pwrmgt_offs;
473 1.70 haya }
474 1.70 haya
475 1.22 chopps /*
476 1.22 chopps * MAP socket registers and ExCA registers on memory-space
477 1.22 chopps * When no valid address is set on socket base registers (on pci
478 1.22 chopps * config space), get it not polite way.
479 1.22 chopps */
480 1.22 chopps sock_base = pci_conf_read(pc, pa->pa_tag, PCI_SOCKBASE);
481 1.22 chopps
482 1.22 chopps if (PCI_MAPREG_MEM_ADDR(sock_base) >= 0x100000 &&
483 1.22 chopps PCI_MAPREG_MEM_ADDR(sock_base) != 0xfffffff0) {
484 1.22 chopps /* The address must be valid. */
485 1.22 chopps if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_MEM, 0,
486 1.22 chopps &sc->sc_base_memt, &sc->sc_base_memh, &sockbase, NULL)) {
487 1.94 christos printf("%s: can't map socket base address 0x%lx\n",
488 1.94 christos sc->sc_dev.dv_xname, (unsigned long)sock_base);
489 1.22 chopps /*
490 1.22 chopps * I think it's funny: socket base registers must be
491 1.22 chopps * mapped on memory space, but ...
492 1.22 chopps */
493 1.22 chopps if (pci_mapreg_map(pa, PCI_SOCKBASE, PCI_MAPREG_TYPE_IO,
494 1.22 chopps 0, &sc->sc_base_memt, &sc->sc_base_memh, &sockbase,
495 1.22 chopps NULL)) {
496 1.22 chopps printf("%s: can't map socket base address"
497 1.22 chopps " 0x%lx: io mode\n", sc->sc_dev.dv_xname,
498 1.63 jmc (unsigned long)sockbase);
499 1.22 chopps /* give up... allocate reg space via rbus. */
500 1.22 chopps pci_conf_write(pc, pa->pa_tag, PCI_SOCKBASE, 0);
501 1.88 nakayama } else
502 1.88 nakayama sc->sc_flags |= CBB_MEMHMAPPED;
503 1.22 chopps } else {
504 1.22 chopps DPRINTF(("%s: socket base address 0x%lx\n",
505 1.94 christos sc->sc_dev.dv_xname, (unsigned long)sockbase));
506 1.88 nakayama sc->sc_flags |= CBB_MEMHMAPPED;
507 1.22 chopps }
508 1.22 chopps }
509 1.1 haya
510 1.22 chopps sc->sc_mem_start = 0; /* XXX */
511 1.22 chopps sc->sc_mem_end = 0xffffffff; /* XXX */
512 1.1 haya
513 1.22 chopps /*
514 1.22 chopps * When interrupt isn't routed correctly, give up probing cbb and do
515 1.22 chopps * not kill pcic-compatible port.
516 1.22 chopps */
517 1.22 chopps if ((0 == pa->pa_intrline) || (255 == pa->pa_intrline)) {
518 1.23 cgd printf("%s: NOT USED because of unconfigured interrupt\n",
519 1.22 chopps sc->sc_dev.dv_xname);
520 1.22 chopps return;
521 1.22 chopps }
522 1.1 haya
523 1.22 chopps /*
524 1.22 chopps * When bus number isn't set correctly, give up using 32-bit CardBus
525 1.22 chopps * mode.
526 1.22 chopps */
527 1.22 chopps busreg = pci_conf_read(pc, pa->pa_tag, PCI_BUSNUM);
528 1.4 haya #if notyet
529 1.22 chopps if (((busreg >> 8) & 0xff) == 0) {
530 1.23 cgd printf("%s: CardBus support disabled because of unconfigured bus number\n",
531 1.22 chopps sc->sc_dev.dv_xname);
532 1.22 chopps flags |= PCCBB_PCMCIA_16BITONLY;
533 1.22 chopps }
534 1.4 haya #endif
535 1.4 haya
536 1.22 chopps /* pccbb_machdep.c end */
537 1.1 haya
538 1.1 haya #if defined CBB_DEBUG
539 1.22 chopps {
540 1.22 chopps static char *intrname[5] = { "NON", "A", "B", "C", "D" };
541 1.23 cgd printf("%s: intrpin %s, intrtag %d\n", sc->sc_dev.dv_xname,
542 1.23 cgd intrname[pa->pa_intrpin], pa->pa_intrline);
543 1.22 chopps }
544 1.1 haya #endif
545 1.1 haya
546 1.22 chopps /* setup softc */
547 1.22 chopps sc->sc_pc = pc;
548 1.22 chopps sc->sc_iot = pa->pa_iot;
549 1.22 chopps sc->sc_memt = pa->pa_memt;
550 1.22 chopps sc->sc_dmat = pa->pa_dmat;
551 1.22 chopps sc->sc_tag = pa->pa_tag;
552 1.22 chopps sc->sc_function = pa->pa_function;
553 1.58 minoura sc->sc_sockbase = sock_base;
554 1.58 minoura sc->sc_busnum = busreg;
555 1.22 chopps
556 1.51 sommerfe memcpy(&sc->sc_pa, pa, sizeof(*pa));
557 1.1 haya
558 1.22 chopps sc->sc_pcmcia_flags = flags; /* set PCMCIA facility */
559 1.1 haya
560 1.22 chopps shutdownhook_establish(pccbb_shutdown, sc);
561 1.4 haya
562 1.43 jhawk /* Disable legacy register mapping. */
563 1.43 jhawk switch (sc->sc_chipset) {
564 1.43 jhawk case CB_RX5C46X: /* fallthrough */
565 1.43 jhawk #if 0
566 1.44 jhawk /* The RX5C47X-series requires writes to the PCI_LEGACY register. */
567 1.43 jhawk case CB_RX5C47X:
568 1.43 jhawk #endif
569 1.43 jhawk /*
570 1.44 jhawk * The legacy pcic io-port on Ricoh RX5C46X CardBus bridges
571 1.44 jhawk * cannot be disabled by substituting 0 into PCI_LEGACY
572 1.44 jhawk * register. Ricoh CardBus bridges have special bits on Bridge
573 1.44 jhawk * control reg (addr 0x3e on PCI config space).
574 1.43 jhawk */
575 1.43 jhawk reg = pci_conf_read(pc, pa->pa_tag, PCI_BCR_INTR);
576 1.43 jhawk reg &= ~(CB_BCRI_RL_3E0_ENA | CB_BCRI_RL_3E2_ENA);
577 1.43 jhawk pci_conf_write(pc, pa->pa_tag, PCI_BCR_INTR, reg);
578 1.43 jhawk break;
579 1.43 jhawk
580 1.43 jhawk default:
581 1.43 jhawk /* XXX I don't know proper way to kill legacy I/O. */
582 1.43 jhawk pci_conf_write(pc, pa->pa_tag, PCI_LEGACY, 0x0);
583 1.43 jhawk break;
584 1.43 jhawk }
585 1.43 jhawk
586 1.22 chopps config_defer(self, pccbb_pci_callback);
587 1.1 haya }
588 1.1 haya
589 1.26 haya
590 1.26 haya
591 1.26 haya
592 1.26 haya /*
593 1.26 haya * static void pccbb_pci_callback(struct device *self)
594 1.26 haya *
595 1.26 haya * The actual attach routine: get memory space for YENTA register
596 1.26 haya * space, setup YENTA register and route interrupt.
597 1.26 haya *
598 1.26 haya * This function should be deferred because this device may obtain
599 1.26 haya * memory space dynamically. This function must avoid obtaining
600 1.43 jhawk * memory area which has already kept for another device.
601 1.26 haya */
602 1.1 haya static void
603 1.1 haya pccbb_pci_callback(self)
604 1.22 chopps struct device *self;
605 1.1 haya {
606 1.22 chopps struct pccbb_softc *sc = (void *)self;
607 1.22 chopps pci_chipset_tag_t pc = sc->sc_pc;
608 1.22 chopps pci_intr_handle_t ih;
609 1.22 chopps const char *intrstr = NULL;
610 1.22 chopps bus_addr_t sockbase;
611 1.22 chopps struct cbslot_attach_args cba;
612 1.22 chopps struct pcmciabus_attach_args paa;
613 1.22 chopps struct cardslot_attach_args caa;
614 1.22 chopps struct cardslot_softc *csc;
615 1.1 haya
616 1.88 nakayama if (!(sc->sc_flags & CBB_MEMHMAPPED)) {
617 1.22 chopps /* The socket registers aren't mapped correctly. */
618 1.1 haya #if rbus
619 1.22 chopps if (rbus_space_alloc(sc->sc_rbus_memt, 0, 0x1000, 0x0fff,
620 1.22 chopps (sc->sc_chipset == CB_RX5C47X
621 1.22 chopps || sc->sc_chipset == CB_TI113X) ? 0x10000 : 0x1000,
622 1.22 chopps 0, &sockbase, &sc->sc_base_memh)) {
623 1.22 chopps return;
624 1.22 chopps }
625 1.22 chopps sc->sc_base_memt = sc->sc_memt;
626 1.22 chopps pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
627 1.94 christos DPRINTF(("%s: CardBus resister address 0x%lx -> 0x%lx\n",
628 1.94 christos sc->sc_dev.dv_xname, (unsigned long)sockbase,
629 1.94 christos (unsigned long)pci_conf_read(pc, sc->sc_tag,
630 1.22 chopps PCI_SOCKBASE)));
631 1.1 haya #else
632 1.22 chopps sc->sc_base_memt = sc->sc_memt;
633 1.1 haya #if !defined CBB_PCI_BASE
634 1.1 haya #define CBB_PCI_BASE 0x20000000
635 1.1 haya #endif
636 1.22 chopps if (bus_space_alloc(sc->sc_base_memt, CBB_PCI_BASE, 0xffffffff,
637 1.22 chopps 0x1000, 0x1000, 0, 0, &sockbase, &sc->sc_base_memh)) {
638 1.22 chopps /* cannot allocate memory space */
639 1.22 chopps return;
640 1.22 chopps }
641 1.22 chopps pci_conf_write(pc, sc->sc_tag, PCI_SOCKBASE, sockbase);
642 1.94 christos DPRINTF(("%s: CardBus resister address 0x%lx -> 0x%lx\n",
643 1.94 christos sc->sc_dev.dv_xname, (unsigned long)sock_base,
644 1.94 christos (unsigned long)pci_conf_read(pc,
645 1.22 chopps sc->sc_tag, PCI_SOCKBASE)));
646 1.69 haya sc->sc_sockbase = sockbase;
647 1.1 haya #endif
648 1.88 nakayama sc->sc_flags |= CBB_MEMHMAPPED;
649 1.22 chopps }
650 1.19 haya
651 1.32 enami /* bus bridge initialization */
652 1.22 chopps pccbb_chipinit(sc);
653 1.1 haya
654 1.38 haya /* clear data structure for child device interrupt handlers */
655 1.80 haya LIST_INIT(&sc->sc_pil);
656 1.38 haya sc->sc_pil_intr_enable = 1;
657 1.38 haya
658 1.22 chopps /* Map and establish the interrupt. */
659 1.51 sommerfe if (pci_intr_map(&sc->sc_pa, &ih)) {
660 1.22 chopps printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
661 1.22 chopps return;
662 1.22 chopps }
663 1.22 chopps intrstr = pci_intr_string(pc, ih);
664 1.41 haya
665 1.41 haya /*
666 1.41 haya * XXX pccbbintr should be called under the priority lower
667 1.41 haya * than any other hard interrputs.
668 1.41 haya */
669 1.22 chopps sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, pccbbintr, sc);
670 1.1 haya
671 1.22 chopps if (sc->sc_ih == NULL) {
672 1.22 chopps printf("%s: couldn't establish interrupt", sc->sc_dev.dv_xname);
673 1.22 chopps if (intrstr != NULL) {
674 1.22 chopps printf(" at %s", intrstr);
675 1.22 chopps }
676 1.22 chopps printf("\n");
677 1.22 chopps return;
678 1.22 chopps }
679 1.1 haya
680 1.22 chopps printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
681 1.25 enami powerhook_establish(pccbb_powerhook, sc);
682 1.1 haya
683 1.22 chopps {
684 1.69 haya u_int32_t sockstat;
685 1.69 haya
686 1.69 haya sockstat = bus_space_read_4(sc->sc_base_memt,
687 1.69 haya sc->sc_base_memh, CB_SOCKET_STAT);
688 1.22 chopps if (0 == (sockstat & CB_SOCKET_STAT_CD)) {
689 1.22 chopps sc->sc_flags |= CBB_CARDEXIST;
690 1.22 chopps }
691 1.22 chopps }
692 1.1 haya
693 1.22 chopps /*
694 1.22 chopps * attach cardbus
695 1.22 chopps */
696 1.22 chopps if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_16BITONLY)) {
697 1.22 chopps pcireg_t busreg = pci_conf_read(pc, sc->sc_tag, PCI_BUSNUM);
698 1.22 chopps pcireg_t bhlc = pci_conf_read(pc, sc->sc_tag, PCI_BHLC_REG);
699 1.22 chopps
700 1.32 enami /* initialize cbslot_attach */
701 1.22 chopps cba.cba_busname = "cardbus";
702 1.22 chopps cba.cba_iot = sc->sc_iot;
703 1.22 chopps cba.cba_memt = sc->sc_memt;
704 1.22 chopps cba.cba_dmat = sc->sc_dmat;
705 1.22 chopps cba.cba_bus = (busreg >> 8) & 0x0ff;
706 1.22 chopps cba.cba_cc = (void *)sc;
707 1.22 chopps cba.cba_cf = &pccbb_funcs;
708 1.51 sommerfe cba.cba_intrline = sc->sc_pa.pa_intrline;
709 1.1 haya
710 1.1 haya #if rbus
711 1.22 chopps cba.cba_rbus_iot = sc->sc_rbus_iot;
712 1.22 chopps cba.cba_rbus_memt = sc->sc_rbus_memt;
713 1.1 haya #endif
714 1.1 haya
715 1.22 chopps cba.cba_cacheline = PCI_CACHELINE(bhlc);
716 1.22 chopps cba.cba_lattimer = PCI_CB_LATENCY(busreg);
717 1.1 haya
718 1.52 augustss if (bootverbose) {
719 1.52 augustss printf("%s: cacheline 0x%x lattimer 0x%x\n",
720 1.52 augustss sc->sc_dev.dv_xname, cba.cba_cacheline,
721 1.52 augustss cba.cba_lattimer);
722 1.52 augustss printf("%s: bhlc 0x%x lscp 0x%x\n",
723 1.52 augustss sc->sc_dev.dv_xname, bhlc, busreg);
724 1.52 augustss }
725 1.1 haya #if defined SHOW_REGS
726 1.22 chopps cb_show_regs(sc->sc_pc, sc->sc_tag, sc->sc_base_memt,
727 1.22 chopps sc->sc_base_memh);
728 1.1 haya #endif
729 1.22 chopps }
730 1.1 haya
731 1.22 chopps pccbb_pcmcia_attach_setup(sc, &paa);
732 1.22 chopps caa.caa_cb_attach = NULL;
733 1.22 chopps if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_16BITONLY)) {
734 1.22 chopps caa.caa_cb_attach = &cba;
735 1.22 chopps }
736 1.22 chopps caa.caa_16_attach = &paa;
737 1.22 chopps caa.caa_ph = &sc->sc_pcmcia_h;
738 1.1 haya
739 1.22 chopps if (NULL != (csc = (void *)config_found(self, &caa, cbbprint))) {
740 1.22 chopps DPRINTF(("pccbbattach: found cardslot\n"));
741 1.22 chopps sc->sc_csc = csc;
742 1.22 chopps }
743 1.1 haya
744 1.22 chopps return;
745 1.1 haya }
746 1.1 haya
747 1.26 haya
748 1.26 haya
749 1.26 haya
750 1.26 haya
751 1.26 haya /*
752 1.26 haya * static void pccbb_chipinit(struct pccbb_softc *sc)
753 1.26 haya *
754 1.32 enami * This function initialize YENTA chip registers listed below:
755 1.26 haya * 1) PCI command reg,
756 1.26 haya * 2) PCI and CardBus latency timer,
757 1.43 jhawk * 3) route PCI interrupt,
758 1.43 jhawk * 4) close all memory and io windows.
759 1.69 haya * 5) turn off bus power.
760 1.69 haya * 6) card detect interrupt on.
761 1.69 haya * 7) clear interrupt
762 1.26 haya */
763 1.1 haya static void
764 1.1 haya pccbb_chipinit(sc)
765 1.22 chopps struct pccbb_softc *sc;
766 1.1 haya {
767 1.22 chopps pci_chipset_tag_t pc = sc->sc_pc;
768 1.22 chopps pcitag_t tag = sc->sc_tag;
769 1.69 haya bus_space_tag_t bmt = sc->sc_base_memt;
770 1.69 haya bus_space_handle_t bmh = sc->sc_base_memh;
771 1.30 mycroft pcireg_t reg;
772 1.22 chopps
773 1.22 chopps /*
774 1.22 chopps * Set PCI command reg.
775 1.22 chopps * Some laptop's BIOSes (i.e. TICO) do not enable CardBus chip.
776 1.22 chopps */
777 1.30 mycroft reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
778 1.30 mycroft /* I believe it is harmless. */
779 1.30 mycroft reg |= (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
780 1.30 mycroft PCI_COMMAND_MASTER_ENABLE);
781 1.30 mycroft pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, reg);
782 1.1 haya
783 1.22 chopps /*
784 1.30 mycroft * Set CardBus latency timer.
785 1.22 chopps */
786 1.30 mycroft reg = pci_conf_read(pc, tag, PCI_CB_LSCP_REG);
787 1.30 mycroft if (PCI_CB_LATENCY(reg) < 0x20) {
788 1.30 mycroft reg &= ~(PCI_CB_LATENCY_MASK << PCI_CB_LATENCY_SHIFT);
789 1.30 mycroft reg |= (0x20 << PCI_CB_LATENCY_SHIFT);
790 1.30 mycroft pci_conf_write(pc, tag, PCI_CB_LSCP_REG, reg);
791 1.22 chopps }
792 1.30 mycroft DPRINTF(("CardBus latency timer 0x%x (%x)\n",
793 1.30 mycroft PCI_CB_LATENCY(reg), pci_conf_read(pc, tag, PCI_CB_LSCP_REG)));
794 1.1 haya
795 1.22 chopps /*
796 1.30 mycroft * Set PCI latency timer.
797 1.22 chopps */
798 1.30 mycroft reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
799 1.30 mycroft if (PCI_LATTIMER(reg) < 0x10) {
800 1.30 mycroft reg &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
801 1.30 mycroft reg |= (0x10 << PCI_LATTIMER_SHIFT);
802 1.30 mycroft pci_conf_write(pc, tag, PCI_BHLC_REG, reg);
803 1.22 chopps }
804 1.30 mycroft DPRINTF(("PCI latency timer 0x%x (%x)\n",
805 1.30 mycroft PCI_LATTIMER(reg), pci_conf_read(pc, tag, PCI_BHLC_REG)));
806 1.1 haya
807 1.1 haya
808 1.30 mycroft /* Route functional interrupts to PCI. */
809 1.30 mycroft reg = pci_conf_read(pc, tag, PCI_BCR_INTR);
810 1.48 haya reg |= CB_BCR_INTR_IREQ_ENABLE; /* disable PCI Intr */
811 1.30 mycroft reg |= CB_BCR_WRITE_POST_ENABLE; /* enable write post */
812 1.46 haya reg |= CB_BCR_RESET_ENABLE; /* assert reset */
813 1.30 mycroft pci_conf_write(pc, tag, PCI_BCR_INTR, reg);
814 1.1 haya
815 1.30 mycroft switch (sc->sc_chipset) {
816 1.30 mycroft case CB_TI113X:
817 1.30 mycroft reg = pci_conf_read(pc, tag, PCI_CBCTRL);
818 1.30 mycroft /* This bit is shared, but may read as 0 on some chips, so set
819 1.30 mycroft it explicitly on both functions. */
820 1.30 mycroft reg |= PCI113X_CBCTRL_PCI_IRQ_ENA;
821 1.22 chopps /* CSC intr enable */
822 1.30 mycroft reg |= PCI113X_CBCTRL_PCI_CSC;
823 1.45 haya /* functional intr prohibit | prohibit ISA routing */
824 1.45 haya reg &= ~(PCI113X_CBCTRL_PCI_INTR | PCI113X_CBCTRL_INT_MASK);
825 1.30 mycroft pci_conf_write(pc, tag, PCI_CBCTRL, reg);
826 1.50 mycroft break;
827 1.50 mycroft
828 1.50 mycroft case CB_TI12XX:
829 1.96 nakayama /*
830 1.96 nakayama * Some TI 12xx (and [14][45]xx) based pci cards
831 1.96 nakayama * sometimes have issues with the MFUNC register not
832 1.96 nakayama * being initialized due to a bad EEPROM on board.
833 1.96 nakayama * Laptops that this matters on have this register
834 1.96 nakayama * properly initialized.
835 1.96 nakayama *
836 1.96 nakayama * The TI125X parts have a different register.
837 1.96 nakayama */
838 1.96 nakayama reg = pci_conf_read(pc, tag, PCI12XX_MFUNC);
839 1.96 nakayama if (reg == 0) {
840 1.96 nakayama reg &= ~PCI12XX_MFUNC_PIN0;
841 1.96 nakayama reg |= PCI12XX_MFUNC_PIN0_INTA;
842 1.96 nakayama if ((pci_conf_read(pc, tag, PCI_SYSCTRL) &
843 1.96 nakayama PCI12XX_SYSCTRL_INTRTIE) == 0) {
844 1.96 nakayama reg &= ~PCI12XX_MFUNC_PIN1;
845 1.96 nakayama reg |= PCI12XX_MFUNC_PIN1_INTB;
846 1.96 nakayama }
847 1.96 nakayama pci_conf_write(pc, tag, PCI12XX_MFUNC, reg);
848 1.96 nakayama }
849 1.96 nakayama /* fallthrough */
850 1.96 nakayama
851 1.96 nakayama case CB_TI125X:
852 1.96 nakayama /*
853 1.96 nakayama * Disable zoom video. Some machines initialize this
854 1.96 nakayama * improperly and experience has shown that this helps
855 1.96 nakayama * prevent strange behavior.
856 1.96 nakayama */
857 1.96 nakayama pci_conf_write(pc, tag, PCI12XX_MMCTRL, 0);
858 1.96 nakayama
859 1.50 mycroft reg = pci_conf_read(pc, tag, PCI_SYSCTRL);
860 1.50 mycroft reg |= PCI12XX_SYSCTRL_VCCPROT;
861 1.50 mycroft pci_conf_write(pc, tag, PCI_SYSCTRL, reg);
862 1.67 haya reg = pci_conf_read(pc, tag, PCI_CBCTRL);
863 1.67 haya reg |= PCI12XX_CBCTRL_CSC;
864 1.67 haya pci_conf_write(pc, tag, PCI_CBCTRL, reg);
865 1.30 mycroft break;
866 1.30 mycroft
867 1.30 mycroft case CB_TOPIC95B:
868 1.30 mycroft reg = pci_conf_read(pc, tag, TOPIC_SOCKET_CTRL);
869 1.30 mycroft reg |= TOPIC_SOCKET_CTRL_SCR_IRQSEL;
870 1.30 mycroft pci_conf_write(pc, tag, TOPIC_SOCKET_CTRL, reg);
871 1.67 haya reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
872 1.67 haya DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
873 1.67 haya sc->sc_dev.dv_xname, reg));
874 1.67 haya reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
875 1.67 haya TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
876 1.67 haya reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
877 1.67 haya DPRINTF(("0x%x\n", reg));
878 1.67 haya pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
879 1.67 haya break;
880 1.22 chopps
881 1.67 haya case CB_TOPIC97:
882 1.30 mycroft reg = pci_conf_read(pc, tag, TOPIC_SLOT_CTRL);
883 1.22 chopps DPRINTF(("%s: topic slot ctrl reg 0x%x -> ",
884 1.30 mycroft sc->sc_dev.dv_xname, reg));
885 1.30 mycroft reg |= (TOPIC_SLOT_CTRL_SLOTON | TOPIC_SLOT_CTRL_SLOTEN |
886 1.30 mycroft TOPIC_SLOT_CTRL_ID_LOCK | TOPIC_SLOT_CTRL_CARDBUS);
887 1.30 mycroft reg &= ~TOPIC_SLOT_CTRL_SWDETECT;
888 1.67 haya reg |= TOPIC97_SLOT_CTRL_PCIINT;
889 1.67 haya reg &= ~(TOPIC97_SLOT_CTRL_STSIRQP | TOPIC97_SLOT_CTRL_IRQP);
890 1.30 mycroft DPRINTF(("0x%x\n", reg));
891 1.30 mycroft pci_conf_write(pc, tag, TOPIC_SLOT_CTRL, reg);
892 1.69 haya /* make sure to assert LV card support bits */
893 1.69 haya bus_space_write_1(sc->sc_base_memt, sc->sc_base_memh,
894 1.69 haya 0x800 + 0x3e,
895 1.69 haya bus_space_read_1(sc->sc_base_memt, sc->sc_base_memh,
896 1.69 haya 0x800 + 0x3e) | 0x03);
897 1.30 mycroft break;
898 1.22 chopps }
899 1.1 haya
900 1.30 mycroft /* Close all memory and I/O windows. */
901 1.22 chopps pci_conf_write(pc, tag, PCI_CB_MEMBASE0, 0xffffffff);
902 1.22 chopps pci_conf_write(pc, tag, PCI_CB_MEMLIMIT0, 0);
903 1.22 chopps pci_conf_write(pc, tag, PCI_CB_MEMBASE1, 0xffffffff);
904 1.22 chopps pci_conf_write(pc, tag, PCI_CB_MEMLIMIT1, 0);
905 1.22 chopps pci_conf_write(pc, tag, PCI_CB_IOBASE0, 0xffffffff);
906 1.22 chopps pci_conf_write(pc, tag, PCI_CB_IOLIMIT0, 0);
907 1.22 chopps pci_conf_write(pc, tag, PCI_CB_IOBASE1, 0xffffffff);
908 1.22 chopps pci_conf_write(pc, tag, PCI_CB_IOLIMIT1, 0);
909 1.46 haya
910 1.46 haya /* reset 16-bit pcmcia bus */
911 1.69 haya bus_space_write_1(bmt, bmh, 0x800 + PCIC_INTR,
912 1.69 haya bus_space_read_1(bmt, bmh, 0x800 + PCIC_INTR) & ~PCIC_INTR_RESET);
913 1.46 haya
914 1.69 haya /* turn off power */
915 1.46 haya pccbb_power((cardbus_chipset_tag_t)sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
916 1.69 haya
917 1.69 haya /* CSC Interrupt: Card detect interrupt on */
918 1.69 haya reg = bus_space_read_4(bmt, bmh, CB_SOCKET_MASK);
919 1.69 haya reg |= CB_SOCKET_MASK_CD; /* Card detect intr is turned on. */
920 1.69 haya bus_space_write_4(bmt, bmh, CB_SOCKET_MASK, reg);
921 1.69 haya /* reset interrupt */
922 1.69 haya bus_space_write_4(bmt, bmh, CB_SOCKET_EVENT,
923 1.69 haya bus_space_read_4(bmt, bmh, CB_SOCKET_EVENT));
924 1.1 haya }
925 1.1 haya
926 1.26 haya
927 1.26 haya
928 1.26 haya
929 1.4 haya /*
930 1.26 haya * STATIC void pccbb_pcmcia_attach_setup(struct pccbb_softc *sc,
931 1.26 haya * struct pcmciabus_attach_args *paa)
932 1.26 haya *
933 1.26 haya * This function attaches 16-bit PCcard bus.
934 1.4 haya */
935 1.1 haya STATIC void
936 1.1 haya pccbb_pcmcia_attach_setup(sc, paa)
937 1.22 chopps struct pccbb_softc *sc;
938 1.22 chopps struct pcmciabus_attach_args *paa;
939 1.1 haya {
940 1.22 chopps struct pcic_handle *ph = &sc->sc_pcmcia_h;
941 1.10 haya #if rbus
942 1.22 chopps rbus_tag_t rb;
943 1.10 haya #endif
944 1.1 haya
945 1.32 enami /* initialize pcmcia part in pccbb_softc */
946 1.22 chopps ph->ph_parent = (struct device *)sc;
947 1.22 chopps ph->sock = sc->sc_function;
948 1.22 chopps ph->flags = 0;
949 1.22 chopps ph->shutdown = 0;
950 1.51 sommerfe ph->ih_irq = sc->sc_pa.pa_intrline;
951 1.22 chopps ph->ph_bus_t = sc->sc_base_memt;
952 1.22 chopps ph->ph_bus_h = sc->sc_base_memh;
953 1.22 chopps ph->ph_read = pccbb_pcmcia_read;
954 1.22 chopps ph->ph_write = pccbb_pcmcia_write;
955 1.22 chopps sc->sc_pct = &pccbb_pcmcia_funcs;
956 1.22 chopps
957 1.31 mycroft /*
958 1.31 mycroft * We need to do a few things here:
959 1.31 mycroft * 1) Disable routing of CSC and functional interrupts to ISA IRQs by
960 1.31 mycroft * setting the IRQ numbers to 0.
961 1.31 mycroft * 2) Set bit 4 of PCIC_INTR, which is needed on some chips to enable
962 1.31 mycroft * routing of CSC interrupts (e.g. card removal) to PCI while in
963 1.31 mycroft * PCMCIA mode. We just leave this set all the time.
964 1.31 mycroft * 3) Enable card insertion/removal interrupts in case the chip also
965 1.31 mycroft * needs that while in PCMCIA mode.
966 1.31 mycroft * 4) Clear any pending CSC interrupt.
967 1.31 mycroft */
968 1.46 haya Pcic_write(ph, PCIC_INTR, PCIC_INTR_ENABLE);
969 1.45 haya if (sc->sc_chipset == CB_TI113X) {
970 1.45 haya Pcic_write(ph, PCIC_CSC_INTR, 0);
971 1.45 haya } else {
972 1.45 haya Pcic_write(ph, PCIC_CSC_INTR, PCIC_CSC_INTR_CD_ENABLE);
973 1.45 haya Pcic_read(ph, PCIC_CSC);
974 1.45 haya }
975 1.22 chopps
976 1.32 enami /* initialize pcmcia bus attachment */
977 1.22 chopps paa->paa_busname = "pcmcia";
978 1.22 chopps paa->pct = sc->sc_pct;
979 1.22 chopps paa->pch = ph;
980 1.22 chopps paa->iobase = 0; /* I don't use them */
981 1.22 chopps paa->iosize = 0;
982 1.10 haya #if rbus
983 1.22 chopps rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
984 1.22 chopps paa->iobase = rb->rb_start + rb->rb_offset;
985 1.22 chopps paa->iosize = rb->rb_end - rb->rb_start;
986 1.10 haya #endif
987 1.1 haya
988 1.22 chopps return;
989 1.1 haya }
990 1.1 haya
991 1.1 haya #if 0
992 1.1 haya STATIC void
993 1.1 haya pccbb_pcmcia_attach_card(ph)
994 1.22 chopps struct pcic_handle *ph;
995 1.1 haya {
996 1.22 chopps if (ph->flags & PCIC_FLAG_CARDP) {
997 1.22 chopps panic("pccbb_pcmcia_attach_card: already attached");
998 1.22 chopps }
999 1.1 haya
1000 1.22 chopps /* call the MI attach function */
1001 1.22 chopps pcmcia_card_attach(ph->pcmcia);
1002 1.1 haya
1003 1.22 chopps ph->flags |= PCIC_FLAG_CARDP;
1004 1.1 haya }
1005 1.1 haya
1006 1.1 haya STATIC void
1007 1.1 haya pccbb_pcmcia_detach_card(ph, flags)
1008 1.22 chopps struct pcic_handle *ph;
1009 1.22 chopps int flags;
1010 1.1 haya {
1011 1.22 chopps if (!(ph->flags & PCIC_FLAG_CARDP)) {
1012 1.22 chopps panic("pccbb_pcmcia_detach_card: already detached");
1013 1.22 chopps }
1014 1.1 haya
1015 1.22 chopps ph->flags &= ~PCIC_FLAG_CARDP;
1016 1.1 haya
1017 1.22 chopps /* call the MI detach function */
1018 1.22 chopps pcmcia_card_detach(ph->pcmcia, flags);
1019 1.1 haya }
1020 1.1 haya #endif
1021 1.1 haya
1022 1.4 haya /*
1023 1.4 haya * int pccbbintr(arg)
1024 1.4 haya * void *arg;
1025 1.4 haya * This routine handles the interrupt from Yenta PCI-CardBus bridge
1026 1.4 haya * itself.
1027 1.4 haya */
1028 1.1 haya int
1029 1.1 haya pccbbintr(arg)
1030 1.22 chopps void *arg;
1031 1.1 haya {
1032 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)arg;
1033 1.31 mycroft u_int32_t sockevent, sockstate;
1034 1.22 chopps bus_space_tag_t memt = sc->sc_base_memt;
1035 1.22 chopps bus_space_handle_t memh = sc->sc_base_memh;
1036 1.31 mycroft struct pcic_handle *ph = &sc->sc_pcmcia_h;
1037 1.22 chopps
1038 1.22 chopps sockevent = bus_space_read_4(memt, memh, CB_SOCKET_EVENT);
1039 1.31 mycroft bus_space_write_4(memt, memh, CB_SOCKET_EVENT, sockevent);
1040 1.31 mycroft Pcic_read(ph, PCIC_CSC);
1041 1.31 mycroft
1042 1.31 mycroft if (sockevent == 0) {
1043 1.22 chopps /* This intr is not for me: it may be for my child devices. */
1044 1.38 haya if (sc->sc_pil_intr_enable) {
1045 1.38 haya return pccbbintr_function(sc);
1046 1.38 haya } else {
1047 1.38 haya return 0;
1048 1.38 haya }
1049 1.22 chopps }
1050 1.1 haya
1051 1.22 chopps if (sockevent & CB_SOCKET_EVENT_CD) {
1052 1.31 mycroft sockstate = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
1053 1.90 msaitoh if (0x00 != (sockstate & CB_SOCKET_STAT_CD)) {
1054 1.22 chopps /* A card should be removed. */
1055 1.22 chopps if (sc->sc_flags & CBB_CARDEXIST) {
1056 1.22 chopps DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname,
1057 1.22 chopps sockevent));
1058 1.22 chopps DPRINTF((" card removed, 0x%08x\n", sockstate));
1059 1.22 chopps sc->sc_flags &= ~CBB_CARDEXIST;
1060 1.33 enami if (sc->sc_csc->sc_status &
1061 1.33 enami CARDSLOT_STATUS_CARD_16) {
1062 1.1 haya #if 0
1063 1.22 chopps struct pcic_handle *ph =
1064 1.22 chopps &sc->sc_pcmcia_h;
1065 1.1 haya
1066 1.22 chopps pcmcia_card_deactivate(ph->pcmcia);
1067 1.22 chopps pccbb_pcmcia_socket_disable(ph);
1068 1.22 chopps pccbb_pcmcia_detach_card(ph,
1069 1.22 chopps DETACH_FORCE);
1070 1.22 chopps #endif
1071 1.22 chopps cardslot_event_throw(sc->sc_csc,
1072 1.22 chopps CARDSLOT_EVENT_REMOVAL_16);
1073 1.33 enami } else if (sc->sc_csc->sc_status &
1074 1.33 enami CARDSLOT_STATUS_CARD_CB) {
1075 1.22 chopps /* Cardbus intr removed */
1076 1.22 chopps cardslot_event_throw(sc->sc_csc,
1077 1.22 chopps CARDSLOT_EVENT_REMOVAL_CB);
1078 1.22 chopps }
1079 1.74 haya } else if (sc->sc_flags & CBB_INSERTING) {
1080 1.74 haya sc->sc_flags &= ~CBB_INSERTING;
1081 1.74 haya callout_stop(&sc->sc_insert_ch);
1082 1.22 chopps }
1083 1.34 enami } else if (0x00 == (sockstate & CB_SOCKET_STAT_CD) &&
1084 1.34 enami /*
1085 1.34 enami * The pccbbintr may called from powerdown hook when
1086 1.34 enami * the system resumed, to detect the card
1087 1.34 enami * insertion/removal during suspension.
1088 1.34 enami */
1089 1.34 enami (sc->sc_flags & CBB_CARDEXIST) == 0) {
1090 1.22 chopps if (sc->sc_flags & CBB_INSERTING) {
1091 1.37 thorpej callout_stop(&sc->sc_insert_ch);
1092 1.22 chopps }
1093 1.74 haya callout_reset(&sc->sc_insert_ch, hz / 5,
1094 1.37 thorpej pci113x_insert, sc);
1095 1.22 chopps sc->sc_flags |= CBB_INSERTING;
1096 1.22 chopps }
1097 1.22 chopps }
1098 1.1 haya
1099 1.33 enami return (1);
1100 1.1 haya }
1101 1.1 haya
1102 1.21 haya /*
1103 1.21 haya * static int pccbbintr_function(struct pccbb_softc *sc)
1104 1.21 haya *
1105 1.21 haya * This function calls each interrupt handler registered at the
1106 1.32 enami * bridge. The interrupt handlers are called in registered order.
1107 1.21 haya */
1108 1.21 haya static int
1109 1.21 haya pccbbintr_function(sc)
1110 1.22 chopps struct pccbb_softc *sc;
1111 1.21 haya {
1112 1.22 chopps int retval = 0, val;
1113 1.22 chopps struct pccbb_intrhand_list *pil;
1114 1.41 haya int s, splchanged;
1115 1.21 haya
1116 1.80 haya for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
1117 1.80 haya pil = LIST_NEXT(pil, pil_next)) {
1118 1.41 haya /*
1119 1.41 haya * XXX priority change. gross. I use if-else
1120 1.41 haya * sentense instead of switch-case sentense because of
1121 1.41 haya * avoiding duplicate case value error. More than one
1122 1.41 haya * IPL_XXX use same value. It depends on
1123 1.41 haya * implimentation.
1124 1.41 haya */
1125 1.41 haya splchanged = 1;
1126 1.41 haya if (pil->pil_level == IPL_SERIAL) {
1127 1.41 haya s = splserial();
1128 1.41 haya } else if (pil->pil_level == IPL_HIGH) {
1129 1.41 haya s = splhigh();
1130 1.41 haya } else if (pil->pil_level == IPL_CLOCK) {
1131 1.41 haya s = splclock();
1132 1.41 haya } else if (pil->pil_level == IPL_AUDIO) {
1133 1.41 haya s = splaudio();
1134 1.89 thorpej } else if (pil->pil_level == IPL_VM) {
1135 1.89 thorpej s = splvm();
1136 1.41 haya } else if (pil->pil_level == IPL_TTY) {
1137 1.41 haya s = spltty();
1138 1.41 haya } else if (pil->pil_level == IPL_SOFTSERIAL) {
1139 1.41 haya s = splsoftserial();
1140 1.41 haya } else if (pil->pil_level == IPL_NET) {
1141 1.41 haya s = splnet();
1142 1.41 haya } else {
1143 1.92 christos s = 0; /* XXX: gcc */
1144 1.41 haya splchanged = 0;
1145 1.41 haya /* XXX: ih lower than IPL_BIO runs w/ IPL_BIO. */
1146 1.41 haya }
1147 1.41 haya
1148 1.41 haya val = (*pil->pil_func)(pil->pil_arg);
1149 1.41 haya
1150 1.41 haya if (splchanged != 0) {
1151 1.41 haya splx(s);
1152 1.41 haya }
1153 1.41 haya
1154 1.22 chopps retval = retval == 1 ? 1 :
1155 1.22 chopps retval == 0 ? val : val != 0 ? val : retval;
1156 1.22 chopps }
1157 1.21 haya
1158 1.22 chopps return retval;
1159 1.21 haya }
1160 1.21 haya
1161 1.1 haya static void
1162 1.1 haya pci113x_insert(arg)
1163 1.22 chopps void *arg;
1164 1.1 haya {
1165 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)arg;
1166 1.22 chopps u_int32_t sockevent, sockstate;
1167 1.74 haya
1168 1.74 haya if (!(sc->sc_flags & CBB_INSERTING)) {
1169 1.74 haya /* We add a card only under inserting state. */
1170 1.74 haya return;
1171 1.74 haya }
1172 1.74 haya sc->sc_flags &= ~CBB_INSERTING;
1173 1.1 haya
1174 1.22 chopps sockevent = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
1175 1.22 chopps CB_SOCKET_EVENT);
1176 1.22 chopps sockstate = bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
1177 1.22 chopps CB_SOCKET_STAT);
1178 1.22 chopps
1179 1.22 chopps if (0 == (sockstate & CB_SOCKET_STAT_CD)) { /* card exist */
1180 1.22 chopps DPRINTF(("%s: 0x%08x", sc->sc_dev.dv_xname, sockevent));
1181 1.22 chopps DPRINTF((" card inserted, 0x%08x\n", sockstate));
1182 1.22 chopps sc->sc_flags |= CBB_CARDEXIST;
1183 1.32 enami /* call pccard interrupt handler here */
1184 1.22 chopps if (sockstate & CB_SOCKET_STAT_16BIT) {
1185 1.22 chopps /* 16-bit card found */
1186 1.1 haya /* pccbb_pcmcia_attach_card(&sc->sc_pcmcia_h); */
1187 1.22 chopps cardslot_event_throw(sc->sc_csc,
1188 1.22 chopps CARDSLOT_EVENT_INSERTION_16);
1189 1.22 chopps } else if (sockstate & CB_SOCKET_STAT_CB) {
1190 1.32 enami /* cardbus card found */
1191 1.1 haya /* cardbus_attach_card(sc->sc_csc); */
1192 1.22 chopps cardslot_event_throw(sc->sc_csc,
1193 1.22 chopps CARDSLOT_EVENT_INSERTION_CB);
1194 1.22 chopps } else {
1195 1.22 chopps /* who are you? */
1196 1.22 chopps }
1197 1.22 chopps } else {
1198 1.37 thorpej callout_reset(&sc->sc_insert_ch, hz / 10,
1199 1.37 thorpej pci113x_insert, sc);
1200 1.22 chopps }
1201 1.1 haya }
1202 1.1 haya
1203 1.1 haya #define PCCBB_PCMCIA_OFFSET 0x800
1204 1.1 haya static u_int8_t
1205 1.1 haya pccbb_pcmcia_read(ph, reg)
1206 1.22 chopps struct pcic_handle *ph;
1207 1.22 chopps int reg;
1208 1.1 haya {
1209 1.48 haya bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
1210 1.48 haya PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_READ);
1211 1.48 haya
1212 1.22 chopps return bus_space_read_1(ph->ph_bus_t, ph->ph_bus_h,
1213 1.22 chopps PCCBB_PCMCIA_OFFSET + reg);
1214 1.1 haya }
1215 1.1 haya
1216 1.1 haya static void
1217 1.1 haya pccbb_pcmcia_write(ph, reg, val)
1218 1.22 chopps struct pcic_handle *ph;
1219 1.22 chopps int reg;
1220 1.22 chopps u_int8_t val;
1221 1.1 haya {
1222 1.22 chopps bus_space_write_1(ph->ph_bus_t, ph->ph_bus_h, PCCBB_PCMCIA_OFFSET + reg,
1223 1.22 chopps val);
1224 1.48 haya
1225 1.48 haya bus_space_barrier(ph->ph_bus_t, ph->ph_bus_h,
1226 1.48 haya PCCBB_PCMCIA_OFFSET + reg, 1, BUS_SPACE_BARRIER_WRITE);
1227 1.1 haya }
1228 1.1 haya
1229 1.4 haya /*
1230 1.4 haya * STATIC int pccbb_ctrl(cardbus_chipset_tag_t, int)
1231 1.4 haya */
1232 1.1 haya STATIC int
1233 1.1 haya pccbb_ctrl(ct, command)
1234 1.22 chopps cardbus_chipset_tag_t ct;
1235 1.22 chopps int command;
1236 1.1 haya {
1237 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1238 1.1 haya
1239 1.22 chopps switch (command) {
1240 1.22 chopps case CARDBUS_CD:
1241 1.22 chopps if (2 == pccbb_detect_card(sc)) {
1242 1.22 chopps int retval = 0;
1243 1.22 chopps int status = cb_detect_voltage(sc);
1244 1.22 chopps if (PCCARD_VCC_5V & status) {
1245 1.22 chopps retval |= CARDBUS_5V_CARD;
1246 1.22 chopps }
1247 1.22 chopps if (PCCARD_VCC_3V & status) {
1248 1.22 chopps retval |= CARDBUS_3V_CARD;
1249 1.22 chopps }
1250 1.22 chopps if (PCCARD_VCC_XV & status) {
1251 1.22 chopps retval |= CARDBUS_XV_CARD;
1252 1.22 chopps }
1253 1.22 chopps if (PCCARD_VCC_YV & status) {
1254 1.22 chopps retval |= CARDBUS_YV_CARD;
1255 1.22 chopps }
1256 1.22 chopps return retval;
1257 1.22 chopps } else {
1258 1.22 chopps return 0;
1259 1.22 chopps }
1260 1.22 chopps case CARDBUS_RESET:
1261 1.22 chopps return cb_reset(sc);
1262 1.22 chopps case CARDBUS_IO_ENABLE: /* fallthrough */
1263 1.22 chopps case CARDBUS_IO_DISABLE: /* fallthrough */
1264 1.22 chopps case CARDBUS_MEM_ENABLE: /* fallthrough */
1265 1.22 chopps case CARDBUS_MEM_DISABLE: /* fallthrough */
1266 1.22 chopps case CARDBUS_BM_ENABLE: /* fallthrough */
1267 1.22 chopps case CARDBUS_BM_DISABLE: /* fallthrough */
1268 1.69 haya /* XXX: I think we don't need to call this function below. */
1269 1.22 chopps return pccbb_cardenable(sc, command);
1270 1.22 chopps }
1271 1.1 haya
1272 1.22 chopps return 0;
1273 1.1 haya }
1274 1.1 haya
1275 1.4 haya /*
1276 1.4 haya * STATIC int pccbb_power(cardbus_chipset_tag_t, int)
1277 1.4 haya * This function returns true when it succeeds and returns false when
1278 1.4 haya * it fails.
1279 1.4 haya */
1280 1.1 haya STATIC int
1281 1.1 haya pccbb_power(ct, command)
1282 1.22 chopps cardbus_chipset_tag_t ct;
1283 1.22 chopps int command;
1284 1.1 haya {
1285 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1286 1.1 haya
1287 1.77 mycroft u_int32_t status, sock_ctrl, reg_ctrl;
1288 1.22 chopps bus_space_tag_t memt = sc->sc_base_memt;
1289 1.22 chopps bus_space_handle_t memh = sc->sc_base_memh;
1290 1.22 chopps
1291 1.95 christos DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
1292 1.22 chopps (command & CARDBUS_VCCMASK) == CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" :
1293 1.22 chopps (command & CARDBUS_VCCMASK) == CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" :
1294 1.22 chopps (command & CARDBUS_VCCMASK) == CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" :
1295 1.22 chopps (command & CARDBUS_VCCMASK) == CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" :
1296 1.22 chopps (command & CARDBUS_VCCMASK) == CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" :
1297 1.22 chopps (command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" :
1298 1.22 chopps "UNKNOWN",
1299 1.22 chopps (command & CARDBUS_VPPMASK) == CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" :
1300 1.22 chopps (command & CARDBUS_VPPMASK) == CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" :
1301 1.22 chopps (command & CARDBUS_VPPMASK) == CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" :
1302 1.22 chopps (command & CARDBUS_VPPMASK) == CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" :
1303 1.22 chopps "UNKNOWN", command));
1304 1.22 chopps
1305 1.22 chopps status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
1306 1.22 chopps sock_ctrl = bus_space_read_4(memt, memh, CB_SOCKET_CTRL);
1307 1.22 chopps
1308 1.22 chopps switch (command & CARDBUS_VCCMASK) {
1309 1.22 chopps case CARDBUS_VCC_UC:
1310 1.22 chopps break;
1311 1.22 chopps case CARDBUS_VCC_5V:
1312 1.22 chopps if (CB_SOCKET_STAT_5VCARD & status) { /* check 5 V card */
1313 1.22 chopps sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
1314 1.22 chopps sock_ctrl |= CB_SOCKET_CTRL_VCC_5V;
1315 1.22 chopps } else {
1316 1.22 chopps printf("%s: BAD voltage request: no 5 V card\n",
1317 1.22 chopps sc->sc_dev.dv_xname);
1318 1.91 briggs return 0;
1319 1.22 chopps }
1320 1.22 chopps break;
1321 1.22 chopps case CARDBUS_VCC_3V:
1322 1.22 chopps if (CB_SOCKET_STAT_3VCARD & status) {
1323 1.22 chopps sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
1324 1.22 chopps sock_ctrl |= CB_SOCKET_CTRL_VCC_3V;
1325 1.22 chopps } else {
1326 1.22 chopps printf("%s: BAD voltage request: no 3.3 V card\n",
1327 1.22 chopps sc->sc_dev.dv_xname);
1328 1.91 briggs return 0;
1329 1.22 chopps }
1330 1.22 chopps break;
1331 1.22 chopps case CARDBUS_VCC_0V:
1332 1.22 chopps sock_ctrl &= ~CB_SOCKET_CTRL_VCCMASK;
1333 1.22 chopps break;
1334 1.22 chopps default:
1335 1.22 chopps return 0; /* power NEVER changed */
1336 1.22 chopps }
1337 1.1 haya
1338 1.22 chopps switch (command & CARDBUS_VPPMASK) {
1339 1.22 chopps case CARDBUS_VPP_UC:
1340 1.22 chopps break;
1341 1.22 chopps case CARDBUS_VPP_0V:
1342 1.22 chopps sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
1343 1.22 chopps break;
1344 1.22 chopps case CARDBUS_VPP_VCC:
1345 1.22 chopps sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
1346 1.22 chopps sock_ctrl |= ((sock_ctrl >> 4) & 0x07);
1347 1.22 chopps break;
1348 1.22 chopps case CARDBUS_VPP_12V:
1349 1.22 chopps sock_ctrl &= ~CB_SOCKET_CTRL_VPPMASK;
1350 1.22 chopps sock_ctrl |= CB_SOCKET_CTRL_VPP_12V;
1351 1.22 chopps break;
1352 1.22 chopps }
1353 1.1 haya
1354 1.1 haya #if 0
1355 1.95 christos DPRINTF(("sock_ctrl: 0x%x\n", sock_ctrl));
1356 1.1 haya #endif
1357 1.22 chopps bus_space_write_4(memt, memh, CB_SOCKET_CTRL, sock_ctrl);
1358 1.22 chopps status = bus_space_read_4(memt, memh, CB_SOCKET_STAT);
1359 1.1 haya
1360 1.22 chopps if (status & CB_SOCKET_STAT_BADVCC) { /* bad Vcc request */
1361 1.22 chopps printf
1362 1.22 chopps ("%s: bad Vcc request. sock_ctrl 0x%x, sock_status 0x%x\n",
1363 1.22 chopps sc->sc_dev.dv_xname, sock_ctrl, status);
1364 1.95 christos DPRINTF(("pccbb_power: %s and %s [0x%x]\n",
1365 1.22 chopps (command & CARDBUS_VCCMASK) ==
1366 1.22 chopps CARDBUS_VCC_UC ? "CARDBUS_VCC_UC" : (command &
1367 1.22 chopps CARDBUS_VCCMASK) ==
1368 1.22 chopps CARDBUS_VCC_5V ? "CARDBUS_VCC_5V" : (command &
1369 1.22 chopps CARDBUS_VCCMASK) ==
1370 1.22 chopps CARDBUS_VCC_3V ? "CARDBUS_VCC_3V" : (command &
1371 1.22 chopps CARDBUS_VCCMASK) ==
1372 1.22 chopps CARDBUS_VCC_XV ? "CARDBUS_VCC_XV" : (command &
1373 1.22 chopps CARDBUS_VCCMASK) ==
1374 1.22 chopps CARDBUS_VCC_YV ? "CARDBUS_VCC_YV" : (command &
1375 1.22 chopps CARDBUS_VCCMASK) ==
1376 1.22 chopps CARDBUS_VCC_0V ? "CARDBUS_VCC_0V" : "UNKNOWN",
1377 1.22 chopps (command & CARDBUS_VPPMASK) ==
1378 1.22 chopps CARDBUS_VPP_UC ? "CARDBUS_VPP_UC" : (command &
1379 1.22 chopps CARDBUS_VPPMASK) ==
1380 1.22 chopps CARDBUS_VPP_12V ? "CARDBUS_VPP_12V" : (command &
1381 1.22 chopps CARDBUS_VPPMASK) ==
1382 1.22 chopps CARDBUS_VPP_VCC ? "CARDBUS_VPP_VCC" : (command &
1383 1.22 chopps CARDBUS_VPPMASK) ==
1384 1.22 chopps CARDBUS_VPP_0V ? "CARDBUS_VPP_0V" : "UNKNOWN", command));
1385 1.1 haya #if 0
1386 1.22 chopps if (command == (CARDBUS_VCC_0V | CARDBUS_VPP_0V)) {
1387 1.22 chopps u_int32_t force =
1388 1.22 chopps bus_space_read_4(memt, memh, CB_SOCKET_FORCE);
1389 1.22 chopps /* Reset Bad Vcc request */
1390 1.22 chopps force &= ~CB_SOCKET_FORCE_BADVCC;
1391 1.22 chopps bus_space_write_4(memt, memh, CB_SOCKET_FORCE, force);
1392 1.22 chopps printf("new status 0x%x\n", bus_space_read_4(memt, memh,
1393 1.22 chopps CB_SOCKET_STAT));
1394 1.22 chopps return 1;
1395 1.22 chopps }
1396 1.1 haya #endif
1397 1.22 chopps return 0;
1398 1.77 mycroft }
1399 1.77 mycroft
1400 1.77 mycroft if (sc->sc_chipset == CB_TOPIC97) {
1401 1.77 mycroft reg_ctrl = pci_conf_read(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL);
1402 1.77 mycroft reg_ctrl &= ~TOPIC97_REG_CTRL_TESTMODE;
1403 1.77 mycroft if ((command & CARDBUS_VCCMASK) == CARDBUS_VCC_0V)
1404 1.77 mycroft reg_ctrl &= ~TOPIC97_REG_CTRL_CLKRUN_ENA;
1405 1.77 mycroft else
1406 1.77 mycroft reg_ctrl |= TOPIC97_REG_CTRL_CLKRUN_ENA;
1407 1.77 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, TOPIC_REG_CTRL, reg_ctrl);
1408 1.22 chopps }
1409 1.48 haya
1410 1.48 haya /*
1411 1.48 haya * XXX delay 300 ms: though the standard defines that the Vcc set-up
1412 1.48 haya * time is 20 ms, some PC-Card bridge requires longer duration.
1413 1.48 haya */
1414 1.56 itohy #if 0 /* XXX called on interrupt context */
1415 1.55 haya DELAY_MS(300, sc);
1416 1.56 itohy #else
1417 1.56 itohy delay(300 * 1000);
1418 1.56 itohy #endif
1419 1.48 haya
1420 1.22 chopps return 1; /* power changed correctly */
1421 1.1 haya }
1422 1.1 haya
1423 1.1 haya #if defined CB_PCMCIA_POLL
1424 1.1 haya struct cb_poll_str {
1425 1.22 chopps void *arg;
1426 1.22 chopps int (*func) __P((void *));
1427 1.22 chopps int level;
1428 1.22 chopps pccard_chipset_tag_t ct;
1429 1.22 chopps int count;
1430 1.37 thorpej struct callout poll_ch;
1431 1.1 haya };
1432 1.1 haya
1433 1.1 haya static struct cb_poll_str cb_poll[10];
1434 1.1 haya static int cb_poll_n = 0;
1435 1.1 haya
1436 1.1 haya static void cb_pcmcia_poll __P((void *arg));
1437 1.1 haya
1438 1.1 haya static void
1439 1.1 haya cb_pcmcia_poll(arg)
1440 1.22 chopps void *arg;
1441 1.1 haya {
1442 1.22 chopps struct cb_poll_str *poll = arg;
1443 1.22 chopps struct cbb_pcmcia_softc *psc = (void *)poll->ct->v;
1444 1.22 chopps struct pccbb_softc *sc = psc->cpc_parent;
1445 1.22 chopps int s;
1446 1.22 chopps u_int32_t spsr; /* socket present-state reg */
1447 1.22 chopps
1448 1.37 thorpej callout_reset(&poll->poll_ch, hz / 10, cb_pcmcia_poll, poll);
1449 1.22 chopps switch (poll->level) {
1450 1.22 chopps case IPL_NET:
1451 1.22 chopps s = splnet();
1452 1.22 chopps break;
1453 1.22 chopps case IPL_BIO:
1454 1.22 chopps s = splbio();
1455 1.22 chopps break;
1456 1.22 chopps case IPL_TTY: /* fallthrough */
1457 1.22 chopps default:
1458 1.22 chopps s = spltty();
1459 1.22 chopps break;
1460 1.22 chopps }
1461 1.22 chopps
1462 1.22 chopps spsr =
1463 1.22 chopps bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
1464 1.22 chopps CB_SOCKET_STAT);
1465 1.1 haya
1466 1.1 haya #if defined CB_PCMCIA_POLL_ONLY && defined LEVEL2
1467 1.22 chopps if (!(spsr & 0x40)) { /* CINT low */
1468 1.1 haya #else
1469 1.22 chopps if (1) {
1470 1.1 haya #endif
1471 1.22 chopps if ((*poll->func) (poll->arg) == 1) {
1472 1.22 chopps ++poll->count;
1473 1.22 chopps printf("intr: reported from poller, 0x%x\n", spsr);
1474 1.1 haya #if defined LEVEL2
1475 1.22 chopps } else {
1476 1.22 chopps printf("intr: miss! 0x%x\n", spsr);
1477 1.1 haya #endif
1478 1.22 chopps }
1479 1.22 chopps }
1480 1.22 chopps splx(s);
1481 1.1 haya }
1482 1.1 haya #endif /* defined CB_PCMCIA_POLL */
1483 1.1 haya
1484 1.4 haya /*
1485 1.4 haya * static int pccbb_detect_card(struct pccbb_softc *sc)
1486 1.4 haya * return value: 0 if no card exists.
1487 1.4 haya * 1 if 16-bit card exists.
1488 1.4 haya * 2 if cardbus card exists.
1489 1.4 haya */
1490 1.1 haya static int
1491 1.1 haya pccbb_detect_card(sc)
1492 1.22 chopps struct pccbb_softc *sc;
1493 1.1 haya {
1494 1.22 chopps bus_space_handle_t base_memh = sc->sc_base_memh;
1495 1.22 chopps bus_space_tag_t base_memt = sc->sc_base_memt;
1496 1.22 chopps u_int32_t sockstat =
1497 1.22 chopps bus_space_read_4(base_memt, base_memh, CB_SOCKET_STAT);
1498 1.22 chopps int retval = 0;
1499 1.22 chopps
1500 1.22 chopps /* CD1 and CD2 asserted */
1501 1.22 chopps if (0x00 == (sockstat & CB_SOCKET_STAT_CD)) {
1502 1.22 chopps /* card must be present */
1503 1.22 chopps if (!(CB_SOCKET_STAT_NOTCARD & sockstat)) {
1504 1.22 chopps /* NOTACARD DEASSERTED */
1505 1.22 chopps if (CB_SOCKET_STAT_CB & sockstat) {
1506 1.22 chopps /* CardBus mode */
1507 1.22 chopps retval = 2;
1508 1.22 chopps } else if (CB_SOCKET_STAT_16BIT & sockstat) {
1509 1.22 chopps /* 16-bit mode */
1510 1.22 chopps retval = 1;
1511 1.22 chopps }
1512 1.22 chopps }
1513 1.22 chopps }
1514 1.22 chopps return retval;
1515 1.1 haya }
1516 1.1 haya
1517 1.4 haya /*
1518 1.4 haya * STATIC int cb_reset(struct pccbb_softc *sc)
1519 1.4 haya * This function resets CardBus card.
1520 1.4 haya */
1521 1.1 haya STATIC int
1522 1.1 haya cb_reset(sc)
1523 1.22 chopps struct pccbb_softc *sc;
1524 1.1 haya {
1525 1.22 chopps /*
1526 1.22 chopps * Reset Assert at least 20 ms
1527 1.22 chopps * Some machines request longer duration.
1528 1.22 chopps */
1529 1.22 chopps int reset_duration =
1530 1.55 haya (sc->sc_chipset == CB_RX5C47X ? 400 : 40);
1531 1.22 chopps u_int32_t bcr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
1532 1.22 chopps
1533 1.40 haya /* Reset bit Assert (bit 6 at 0x3E) */
1534 1.40 haya bcr |= CB_BCR_RESET_ENABLE;
1535 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
1536 1.55 haya DELAY_MS(reset_duration, sc);
1537 1.22 chopps
1538 1.22 chopps if (CBB_CARDEXIST & sc->sc_flags) { /* A card exists. Reset it! */
1539 1.40 haya /* Reset bit Deassert (bit 6 at 0x3E) */
1540 1.40 haya bcr &= ~CB_BCR_RESET_ENABLE;
1541 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, bcr);
1542 1.55 haya DELAY_MS(reset_duration, sc);
1543 1.22 chopps }
1544 1.22 chopps /* No card found on the slot. Keep Reset. */
1545 1.22 chopps return 1;
1546 1.1 haya }
1547 1.1 haya
1548 1.4 haya /*
1549 1.4 haya * STATIC int cb_detect_voltage(struct pccbb_softc *sc)
1550 1.4 haya * This function detect card Voltage.
1551 1.4 haya */
1552 1.1 haya STATIC int
1553 1.1 haya cb_detect_voltage(sc)
1554 1.22 chopps struct pccbb_softc *sc;
1555 1.1 haya {
1556 1.22 chopps u_int32_t psr; /* socket present-state reg */
1557 1.22 chopps bus_space_tag_t iot = sc->sc_base_memt;
1558 1.22 chopps bus_space_handle_t ioh = sc->sc_base_memh;
1559 1.22 chopps int vol = PCCARD_VCC_UKN; /* set 0 */
1560 1.22 chopps
1561 1.22 chopps psr = bus_space_read_4(iot, ioh, CB_SOCKET_STAT);
1562 1.1 haya
1563 1.22 chopps if (0x400u & psr) {
1564 1.22 chopps vol |= PCCARD_VCC_5V;
1565 1.22 chopps }
1566 1.22 chopps if (0x800u & psr) {
1567 1.22 chopps vol |= PCCARD_VCC_3V;
1568 1.22 chopps }
1569 1.1 haya
1570 1.22 chopps return vol;
1571 1.1 haya }
1572 1.1 haya
1573 1.1 haya STATIC int
1574 1.1 haya cbbprint(aux, pcic)
1575 1.22 chopps void *aux;
1576 1.22 chopps const char *pcic;
1577 1.1 haya {
1578 1.1 haya /*
1579 1.1 haya struct cbslot_attach_args *cba = aux;
1580 1.1 haya
1581 1.1 haya if (cba->cba_slot >= 0) {
1582 1.86 thorpej aprint_normal(" slot %d", cba->cba_slot);
1583 1.1 haya }
1584 1.1 haya */
1585 1.22 chopps return UNCONF;
1586 1.1 haya }
1587 1.1 haya
1588 1.4 haya /*
1589 1.4 haya * STATIC int pccbb_cardenable(struct pccbb_softc *sc, int function)
1590 1.4 haya * This function enables and disables the card
1591 1.4 haya */
1592 1.1 haya STATIC int
1593 1.1 haya pccbb_cardenable(sc, function)
1594 1.22 chopps struct pccbb_softc *sc;
1595 1.22 chopps int function;
1596 1.1 haya {
1597 1.22 chopps u_int32_t command =
1598 1.22 chopps pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
1599 1.1 haya
1600 1.22 chopps DPRINTF(("pccbb_cardenable:"));
1601 1.22 chopps switch (function) {
1602 1.22 chopps case CARDBUS_IO_ENABLE:
1603 1.22 chopps command |= PCI_COMMAND_IO_ENABLE;
1604 1.22 chopps break;
1605 1.22 chopps case CARDBUS_IO_DISABLE:
1606 1.22 chopps command &= ~PCI_COMMAND_IO_ENABLE;
1607 1.22 chopps break;
1608 1.22 chopps case CARDBUS_MEM_ENABLE:
1609 1.22 chopps command |= PCI_COMMAND_MEM_ENABLE;
1610 1.22 chopps break;
1611 1.22 chopps case CARDBUS_MEM_DISABLE:
1612 1.22 chopps command &= ~PCI_COMMAND_MEM_ENABLE;
1613 1.22 chopps break;
1614 1.22 chopps case CARDBUS_BM_ENABLE:
1615 1.22 chopps command |= PCI_COMMAND_MASTER_ENABLE;
1616 1.22 chopps break;
1617 1.22 chopps case CARDBUS_BM_DISABLE:
1618 1.22 chopps command &= ~PCI_COMMAND_MASTER_ENABLE;
1619 1.22 chopps break;
1620 1.22 chopps default:
1621 1.22 chopps return 0;
1622 1.22 chopps }
1623 1.1 haya
1624 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, command);
1625 1.22 chopps DPRINTF((" command reg 0x%x\n", command));
1626 1.22 chopps return 1;
1627 1.1 haya }
1628 1.1 haya
1629 1.1 haya #if !rbus
1630 1.4 haya /*
1631 1.4 haya * int pccbb_io_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
1632 1.4 haya */
1633 1.1 haya static int
1634 1.1 haya pccbb_io_open(ct, win, start, end)
1635 1.22 chopps cardbus_chipset_tag_t ct;
1636 1.22 chopps int win;
1637 1.22 chopps u_int32_t start, end;
1638 1.22 chopps {
1639 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1640 1.22 chopps int basereg;
1641 1.22 chopps int limitreg;
1642 1.1 haya
1643 1.22 chopps if ((win < 0) || (win > 2)) {
1644 1.1 haya #if defined DIAGNOSTIC
1645 1.22 chopps printf("cardbus_io_open: window out of range %d\n", win);
1646 1.1 haya #endif
1647 1.22 chopps return 0;
1648 1.22 chopps }
1649 1.1 haya
1650 1.22 chopps basereg = win * 8 + 0x2c;
1651 1.22 chopps limitreg = win * 8 + 0x30;
1652 1.1 haya
1653 1.22 chopps DPRINTF(("pccbb_io_open: 0x%x[0x%x] - 0x%x[0x%x]\n",
1654 1.22 chopps start, basereg, end, limitreg));
1655 1.1 haya
1656 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
1657 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
1658 1.22 chopps return 1;
1659 1.1 haya }
1660 1.22 chopps
1661 1.4 haya /*
1662 1.4 haya * int pccbb_io_close(cardbus_chipset_tag_t, int)
1663 1.4 haya */
1664 1.1 haya static int
1665 1.1 haya pccbb_io_close(ct, win)
1666 1.22 chopps cardbus_chipset_tag_t ct;
1667 1.22 chopps int win;
1668 1.1 haya {
1669 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1670 1.22 chopps int basereg;
1671 1.22 chopps int limitreg;
1672 1.1 haya
1673 1.22 chopps if ((win < 0) || (win > 2)) {
1674 1.1 haya #if defined DIAGNOSTIC
1675 1.22 chopps printf("cardbus_io_close: window out of range %d\n", win);
1676 1.1 haya #endif
1677 1.22 chopps return 0;
1678 1.22 chopps }
1679 1.1 haya
1680 1.22 chopps basereg = win * 8 + 0x2c;
1681 1.22 chopps limitreg = win * 8 + 0x30;
1682 1.1 haya
1683 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
1684 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
1685 1.22 chopps return 1;
1686 1.1 haya }
1687 1.1 haya
1688 1.4 haya /*
1689 1.4 haya * int pccbb_mem_open(cardbus_chipset_tag_t, int, u_int32_t, u_int32_t)
1690 1.4 haya */
1691 1.1 haya static int
1692 1.1 haya pccbb_mem_open(ct, win, start, end)
1693 1.22 chopps cardbus_chipset_tag_t ct;
1694 1.22 chopps int win;
1695 1.22 chopps u_int32_t start, end;
1696 1.22 chopps {
1697 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1698 1.22 chopps int basereg;
1699 1.22 chopps int limitreg;
1700 1.1 haya
1701 1.22 chopps if ((win < 0) || (win > 2)) {
1702 1.1 haya #if defined DIAGNOSTIC
1703 1.22 chopps printf("cardbus_mem_open: window out of range %d\n", win);
1704 1.1 haya #endif
1705 1.22 chopps return 0;
1706 1.22 chopps }
1707 1.1 haya
1708 1.22 chopps basereg = win * 8 + 0x1c;
1709 1.22 chopps limitreg = win * 8 + 0x20;
1710 1.1 haya
1711 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, start);
1712 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, end);
1713 1.22 chopps return 1;
1714 1.1 haya }
1715 1.1 haya
1716 1.4 haya /*
1717 1.4 haya * int pccbb_mem_close(cardbus_chipset_tag_t, int)
1718 1.4 haya */
1719 1.1 haya static int
1720 1.1 haya pccbb_mem_close(ct, win)
1721 1.22 chopps cardbus_chipset_tag_t ct;
1722 1.22 chopps int win;
1723 1.1 haya {
1724 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1725 1.22 chopps int basereg;
1726 1.22 chopps int limitreg;
1727 1.1 haya
1728 1.22 chopps if ((win < 0) || (win > 2)) {
1729 1.1 haya #if defined DIAGNOSTIC
1730 1.22 chopps printf("cardbus_mem_close: window out of range %d\n", win);
1731 1.1 haya #endif
1732 1.22 chopps return 0;
1733 1.22 chopps }
1734 1.1 haya
1735 1.22 chopps basereg = win * 8 + 0x1c;
1736 1.22 chopps limitreg = win * 8 + 0x20;
1737 1.1 haya
1738 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, basereg, 0);
1739 1.22 chopps pci_conf_write(sc->sc_pc, sc->sc_tag, limitreg, 0);
1740 1.22 chopps return 1;
1741 1.1 haya }
1742 1.1 haya #endif
1743 1.1 haya
1744 1.21 haya /*
1745 1.26 haya * static void *pccbb_cb_intr_establish(cardbus_chipset_tag_t ct,
1746 1.26 haya * int irq,
1747 1.26 haya * int level,
1748 1.26 haya * int (* func) __P((void *)),
1749 1.26 haya * void *arg)
1750 1.26 haya *
1751 1.26 haya * This function registers an interrupt handler at the bridge, in
1752 1.32 enami * order not to call the interrupt handlers of child devices when
1753 1.32 enami * a card-deletion interrupt occurs.
1754 1.26 haya *
1755 1.26 haya * The arguments irq and level are not used.
1756 1.26 haya */
1757 1.26 haya static void *
1758 1.26 haya pccbb_cb_intr_establish(ct, irq, level, func, arg)
1759 1.26 haya cardbus_chipset_tag_t ct;
1760 1.26 haya int irq, level;
1761 1.26 haya int (*func) __P((void *));
1762 1.26 haya void *arg;
1763 1.26 haya {
1764 1.26 haya struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1765 1.26 haya
1766 1.26 haya return pccbb_intr_establish(sc, irq, level, func, arg);
1767 1.26 haya }
1768 1.26 haya
1769 1.26 haya
1770 1.26 haya /*
1771 1.26 haya * static void *pccbb_cb_intr_disestablish(cardbus_chipset_tag_t ct,
1772 1.26 haya * void *ih)
1773 1.26 haya *
1774 1.26 haya * This function removes an interrupt handler pointed by ih.
1775 1.26 haya */
1776 1.26 haya static void
1777 1.26 haya pccbb_cb_intr_disestablish(ct, ih)
1778 1.26 haya cardbus_chipset_tag_t ct;
1779 1.26 haya void *ih;
1780 1.26 haya {
1781 1.26 haya struct pccbb_softc *sc = (struct pccbb_softc *)ct;
1782 1.26 haya
1783 1.26 haya pccbb_intr_disestablish(sc, ih);
1784 1.26 haya }
1785 1.26 haya
1786 1.26 haya
1787 1.65 mcr void
1788 1.65 mcr pccbb_intr_route(sc)
1789 1.65 mcr struct pccbb_softc *sc;
1790 1.65 mcr {
1791 1.65 mcr pcireg_t reg;
1792 1.65 mcr
1793 1.65 mcr /* initialize bridge intr routing */
1794 1.65 mcr reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
1795 1.65 mcr reg &= ~CB_BCR_INTR_IREQ_ENABLE;
1796 1.65 mcr pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, reg);
1797 1.65 mcr
1798 1.65 mcr switch (sc->sc_chipset) {
1799 1.65 mcr case CB_TI113X:
1800 1.65 mcr reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
1801 1.65 mcr /* functional intr enabled */
1802 1.65 mcr reg |= PCI113X_CBCTRL_PCI_INTR;
1803 1.65 mcr pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
1804 1.65 mcr break;
1805 1.65 mcr default:
1806 1.65 mcr break;
1807 1.65 mcr }
1808 1.65 mcr }
1809 1.65 mcr
1810 1.26 haya /*
1811 1.26 haya * static void *pccbb_intr_establish(struct pccbb_softc *sc,
1812 1.21 haya * int irq,
1813 1.21 haya * int level,
1814 1.21 haya * int (* func) __P((void *)),
1815 1.21 haya * void *arg)
1816 1.21 haya *
1817 1.21 haya * This function registers an interrupt handler at the bridge, in
1818 1.32 enami * order not to call the interrupt handlers of child devices when
1819 1.32 enami * a card-deletion interrupt occurs.
1820 1.21 haya *
1821 1.41 haya * The arguments irq is not used because pccbb selects intr vector.
1822 1.21 haya */
1823 1.1 haya static void *
1824 1.26 haya pccbb_intr_establish(sc, irq, level, func, arg)
1825 1.26 haya struct pccbb_softc *sc;
1826 1.22 chopps int irq, level;
1827 1.22 chopps int (*func) __P((void *));
1828 1.22 chopps void *arg;
1829 1.22 chopps {
1830 1.22 chopps struct pccbb_intrhand_list *pil, *newpil;
1831 1.22 chopps
1832 1.81 onoe DPRINTF(("pccbb_intr_establish start. %p\n", LIST_FIRST(&sc->sc_pil)));
1833 1.26 haya
1834 1.80 haya if (LIST_EMPTY(&sc->sc_pil)) {
1835 1.80 haya pccbb_intr_route(sc);
1836 1.22 chopps }
1837 1.22 chopps
1838 1.22 chopps /*
1839 1.32 enami * Allocate a room for interrupt handler structure.
1840 1.22 chopps */
1841 1.22 chopps if (NULL == (newpil =
1842 1.22 chopps (struct pccbb_intrhand_list *)malloc(sizeof(struct
1843 1.22 chopps pccbb_intrhand_list), M_DEVBUF, M_WAITOK))) {
1844 1.22 chopps return NULL;
1845 1.22 chopps }
1846 1.21 haya
1847 1.22 chopps newpil->pil_func = func;
1848 1.22 chopps newpil->pil_arg = arg;
1849 1.41 haya newpil->pil_level = level;
1850 1.21 haya
1851 1.80 haya if (LIST_EMPTY(&sc->sc_pil)) {
1852 1.80 haya LIST_INSERT_HEAD(&sc->sc_pil, newpil, pil_next);
1853 1.22 chopps } else {
1854 1.80 haya for (pil = LIST_FIRST(&sc->sc_pil);
1855 1.80 haya LIST_NEXT(pil, pil_next) != NULL;
1856 1.80 haya pil = LIST_NEXT(pil, pil_next));
1857 1.80 haya LIST_INSERT_AFTER(pil, newpil, pil_next);
1858 1.21 haya }
1859 1.1 haya
1860 1.81 onoe DPRINTF(("pccbb_intr_establish add pil. %p\n",
1861 1.81 onoe LIST_FIRST(&sc->sc_pil)));
1862 1.26 haya
1863 1.22 chopps return newpil;
1864 1.1 haya }
1865 1.1 haya
1866 1.21 haya /*
1867 1.26 haya * static void *pccbb_intr_disestablish(struct pccbb_softc *sc,
1868 1.21 haya * void *ih)
1869 1.21 haya *
1870 1.80 haya * This function removes an interrupt handler pointed by ih. ih
1871 1.80 haya * should be the value returned by cardbus_intr_establish() or
1872 1.80 haya * NULL.
1873 1.80 haya *
1874 1.80 haya * When ih is NULL, this function will do nothing.
1875 1.21 haya */
1876 1.1 haya static void
1877 1.26 haya pccbb_intr_disestablish(sc, ih)
1878 1.26 haya struct pccbb_softc *sc;
1879 1.22 chopps void *ih;
1880 1.1 haya {
1881 1.80 haya struct pccbb_intrhand_list *pil;
1882 1.48 haya pcireg_t reg;
1883 1.21 haya
1884 1.81 onoe DPRINTF(("pccbb_intr_disestablish start. %p\n",
1885 1.81 onoe LIST_FIRST(&sc->sc_pil)));
1886 1.26 haya
1887 1.80 haya if (ih == NULL) {
1888 1.80 haya /* intr handler is not set */
1889 1.80 haya DPRINTF(("pccbb_intr_disestablish: no ih\n"));
1890 1.80 haya return;
1891 1.80 haya }
1892 1.22 chopps
1893 1.80 haya #ifdef DIAGNOSTIC
1894 1.80 haya for (pil = LIST_FIRST(&sc->sc_pil); pil != NULL;
1895 1.80 haya pil = LIST_NEXT(pil, pil_next)) {
1896 1.83 atatat DPRINTF(("pccbb_intr_disestablish: pil %p\n", pil));
1897 1.22 chopps if (pil == ih) {
1898 1.26 haya DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
1899 1.22 chopps break;
1900 1.22 chopps }
1901 1.21 haya }
1902 1.80 haya if (pil == NULL) {
1903 1.80 haya panic("pccbb_intr_disestablish: %s cannot find pil %p",
1904 1.80 haya sc->sc_dev.dv_xname, ih);
1905 1.80 haya }
1906 1.80 haya #endif
1907 1.80 haya
1908 1.80 haya pil = (struct pccbb_intrhand_list *)ih;
1909 1.80 haya LIST_REMOVE(pil, pil_next);
1910 1.80 haya free(pil, M_DEVBUF);
1911 1.80 haya DPRINTF(("pccbb_intr_disestablish frees one pil\n"));
1912 1.21 haya
1913 1.80 haya if (LIST_EMPTY(&sc->sc_pil)) {
1914 1.22 chopps /* No interrupt handlers */
1915 1.21 haya
1916 1.26 haya DPRINTF(("pccbb_intr_disestablish: no interrupt handler\n"));
1917 1.26 haya
1918 1.48 haya /* stop routing PCI intr */
1919 1.48 haya reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR);
1920 1.48 haya reg |= CB_BCR_INTR_IREQ_ENABLE;
1921 1.48 haya pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_BCR_INTR, reg);
1922 1.48 haya
1923 1.22 chopps switch (sc->sc_chipset) {
1924 1.22 chopps case CB_TI113X:
1925 1.48 haya reg = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CBCTRL);
1926 1.48 haya /* functional intr disabled */
1927 1.48 haya reg &= ~PCI113X_CBCTRL_PCI_INTR;
1928 1.48 haya pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CBCTRL, reg);
1929 1.48 haya break;
1930 1.22 chopps default:
1931 1.22 chopps break;
1932 1.22 chopps }
1933 1.21 haya }
1934 1.1 haya }
1935 1.1 haya
1936 1.1 haya #if defined SHOW_REGS
1937 1.1 haya static void
1938 1.1 haya cb_show_regs(pc, tag, memt, memh)
1939 1.22 chopps pci_chipset_tag_t pc;
1940 1.22 chopps pcitag_t tag;
1941 1.22 chopps bus_space_tag_t memt;
1942 1.22 chopps bus_space_handle_t memh;
1943 1.22 chopps {
1944 1.22 chopps int i;
1945 1.22 chopps printf("PCI config regs:");
1946 1.22 chopps for (i = 0; i < 0x50; i += 4) {
1947 1.22 chopps if (i % 16 == 0) {
1948 1.22 chopps printf("\n 0x%02x:", i);
1949 1.22 chopps }
1950 1.22 chopps printf(" %08x", pci_conf_read(pc, tag, i));
1951 1.22 chopps }
1952 1.22 chopps for (i = 0x80; i < 0xb0; i += 4) {
1953 1.22 chopps if (i % 16 == 0) {
1954 1.22 chopps printf("\n 0x%02x:", i);
1955 1.22 chopps }
1956 1.22 chopps printf(" %08x", pci_conf_read(pc, tag, i));
1957 1.22 chopps }
1958 1.1 haya
1959 1.22 chopps if (memh == 0) {
1960 1.22 chopps printf("\n");
1961 1.22 chopps return;
1962 1.22 chopps }
1963 1.1 haya
1964 1.22 chopps printf("\nsocket regs:");
1965 1.22 chopps for (i = 0; i <= 0x10; i += 0x04) {
1966 1.22 chopps printf(" %08x", bus_space_read_4(memt, memh, i));
1967 1.22 chopps }
1968 1.22 chopps printf("\nExCA regs:");
1969 1.22 chopps for (i = 0; i < 0x08; ++i) {
1970 1.22 chopps printf(" %02x", bus_space_read_1(memt, memh, 0x800 + i));
1971 1.22 chopps }
1972 1.22 chopps printf("\n");
1973 1.22 chopps return;
1974 1.1 haya }
1975 1.1 haya #endif
1976 1.1 haya
1977 1.4 haya /*
1978 1.4 haya * static cardbustag_t pccbb_make_tag(cardbus_chipset_tag_t cc,
1979 1.4 haya * int busno, int devno, int function)
1980 1.4 haya * This is the function to make a tag to access config space of
1981 1.4 haya * a CardBus Card. It works same as pci_conf_read.
1982 1.4 haya */
1983 1.1 haya static cardbustag_t
1984 1.1 haya pccbb_make_tag(cc, busno, devno, function)
1985 1.22 chopps cardbus_chipset_tag_t cc;
1986 1.22 chopps int busno, devno, function;
1987 1.1 haya {
1988 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)cc;
1989 1.1 haya
1990 1.22 chopps return pci_make_tag(sc->sc_pc, busno, devno, function);
1991 1.1 haya }
1992 1.1 haya
1993 1.1 haya static void
1994 1.1 haya pccbb_free_tag(cc, tag)
1995 1.22 chopps cardbus_chipset_tag_t cc;
1996 1.22 chopps cardbustag_t tag;
1997 1.1 haya {
1998 1.1 haya }
1999 1.1 haya
2000 1.4 haya /*
2001 1.4 haya * static cardbusreg_t pccbb_conf_read(cardbus_chipset_tag_t cc,
2002 1.4 haya * cardbustag_t tag, int offset)
2003 1.4 haya * This is the function to read the config space of a CardBus Card.
2004 1.4 haya * It works same as pci_conf_read.
2005 1.4 haya */
2006 1.1 haya static cardbusreg_t
2007 1.1 haya pccbb_conf_read(cc, tag, offset)
2008 1.22 chopps cardbus_chipset_tag_t cc;
2009 1.22 chopps cardbustag_t tag;
2010 1.22 chopps int offset; /* register offset */
2011 1.1 haya {
2012 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)cc;
2013 1.1 haya
2014 1.22 chopps return pci_conf_read(sc->sc_pc, tag, offset);
2015 1.1 haya }
2016 1.1 haya
2017 1.4 haya /*
2018 1.4 haya * static void pccbb_conf_write(cardbus_chipset_tag_t cc, cardbustag_t tag,
2019 1.4 haya * int offs, cardbusreg_t val)
2020 1.4 haya * This is the function to write the config space of a CardBus Card.
2021 1.4 haya * It works same as pci_conf_write.
2022 1.4 haya */
2023 1.1 haya static void
2024 1.1 haya pccbb_conf_write(cc, tag, reg, val)
2025 1.22 chopps cardbus_chipset_tag_t cc;
2026 1.22 chopps cardbustag_t tag;
2027 1.22 chopps int reg; /* register offset */
2028 1.22 chopps cardbusreg_t val;
2029 1.1 haya {
2030 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)cc;
2031 1.1 haya
2032 1.22 chopps pci_conf_write(sc->sc_pc, tag, reg, val);
2033 1.1 haya }
2034 1.1 haya
2035 1.1 haya #if 0
2036 1.1 haya STATIC int
2037 1.1 haya pccbb_new_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
2038 1.22 chopps bus_addr_t start, bus_size_t size, bus_size_t align, bus_addr_t mask,
2039 1.22 chopps int speed, int flags,
2040 1.22 chopps bus_space_handle_t * iohp)
2041 1.1 haya #endif
2042 1.4 haya /*
2043 1.4 haya * STATIC int pccbb_pcmcia_io_alloc(pcmcia_chipset_handle_t pch,
2044 1.4 haya * bus_addr_t start, bus_size_t size,
2045 1.4 haya * bus_size_t align,
2046 1.4 haya * struct pcmcia_io_handle *pcihp
2047 1.4 haya *
2048 1.4 haya * This function only allocates I/O region for pccard. This function
2049 1.32 enami * never maps the allocated region to pccard I/O area.
2050 1.4 haya *
2051 1.4 haya * XXX: The interface of this function is not very good, I believe.
2052 1.4 haya */
2053 1.22 chopps STATIC int
2054 1.1 haya pccbb_pcmcia_io_alloc(pch, start, size, align, pcihp)
2055 1.22 chopps pcmcia_chipset_handle_t pch;
2056 1.22 chopps bus_addr_t start; /* start address */
2057 1.22 chopps bus_size_t size;
2058 1.22 chopps bus_size_t align;
2059 1.22 chopps struct pcmcia_io_handle *pcihp;
2060 1.22 chopps {
2061 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2062 1.22 chopps bus_addr_t ioaddr;
2063 1.22 chopps int flags = 0;
2064 1.22 chopps bus_space_tag_t iot;
2065 1.22 chopps bus_space_handle_t ioh;
2066 1.57 haya bus_addr_t mask;
2067 1.1 haya #if rbus
2068 1.22 chopps rbus_tag_t rb;
2069 1.1 haya #endif
2070 1.22 chopps if (align == 0) {
2071 1.22 chopps align = size; /* XXX: funny??? */
2072 1.22 chopps }
2073 1.1 haya
2074 1.57 haya if (start != 0) {
2075 1.57 haya /* XXX: assume all card decode lower 10 bits by its hardware */
2076 1.57 haya mask = 0x3ff;
2077 1.75 haya /* enforce to use only masked address */
2078 1.75 haya start &= mask;
2079 1.57 haya } else {
2080 1.57 haya /*
2081 1.57 haya * calculate mask:
2082 1.57 haya * 1. get the most significant bit of size (call it msb).
2083 1.57 haya * 2. compare msb with the value of size.
2084 1.57 haya * 3. if size is larger, shift msb left once.
2085 1.57 haya * 4. obtain mask value to decrement msb.
2086 1.57 haya */
2087 1.57 haya bus_size_t size_tmp = size;
2088 1.57 haya int shifts = 0;
2089 1.57 haya
2090 1.57 haya mask = 1;
2091 1.57 haya while (size_tmp) {
2092 1.57 haya ++shifts;
2093 1.57 haya size_tmp >>= 1;
2094 1.57 haya }
2095 1.57 haya mask = (1 << shifts);
2096 1.57 haya if (mask < size) {
2097 1.57 haya mask <<= 1;
2098 1.57 haya }
2099 1.57 haya --mask;
2100 1.57 haya }
2101 1.57 haya
2102 1.22 chopps /*
2103 1.22 chopps * Allocate some arbitrary I/O space.
2104 1.22 chopps */
2105 1.1 haya
2106 1.22 chopps iot = ((struct pccbb_softc *)(ph->ph_parent))->sc_iot;
2107 1.1 haya
2108 1.1 haya #if rbus
2109 1.22 chopps rb = ((struct pccbb_softc *)(ph->ph_parent))->sc_rbus_iot;
2110 1.57 haya if (rbus_space_alloc(rb, start, size, mask, align, 0, &ioaddr, &ioh)) {
2111 1.22 chopps return 1;
2112 1.22 chopps }
2113 1.95 christos DPRINTF(("pccbb_pcmcia_io_alloc alloc port 0x%lx+0x%lx\n",
2114 1.81 onoe (u_long) ioaddr, (u_long) size));
2115 1.22 chopps #else
2116 1.22 chopps if (start) {
2117 1.22 chopps ioaddr = start;
2118 1.22 chopps if (bus_space_map(iot, start, size, 0, &ioh)) {
2119 1.22 chopps return 1;
2120 1.22 chopps }
2121 1.95 christos DPRINTF(("pccbb_pcmcia_io_alloc map port 0x%lx+0x%lx\n",
2122 1.22 chopps (u_long) ioaddr, (u_long) size));
2123 1.22 chopps } else {
2124 1.22 chopps flags |= PCMCIA_IO_ALLOCATED;
2125 1.22 chopps if (bus_space_alloc(iot, 0x700 /* ph->sc->sc_iobase */ ,
2126 1.22 chopps 0x800, /* ph->sc->sc_iobase + ph->sc->sc_iosize */
2127 1.22 chopps size, align, 0, 0, &ioaddr, &ioh)) {
2128 1.22 chopps /* No room be able to be get. */
2129 1.22 chopps return 1;
2130 1.22 chopps }
2131 1.22 chopps DPRINTF(("pccbb_pcmmcia_io_alloc alloc port 0x%lx+0x%lx\n",
2132 1.22 chopps (u_long) ioaddr, (u_long) size));
2133 1.22 chopps }
2134 1.1 haya #endif
2135 1.1 haya
2136 1.22 chopps pcihp->iot = iot;
2137 1.22 chopps pcihp->ioh = ioh;
2138 1.22 chopps pcihp->addr = ioaddr;
2139 1.22 chopps pcihp->size = size;
2140 1.22 chopps pcihp->flags = flags;
2141 1.1 haya
2142 1.22 chopps return 0;
2143 1.1 haya }
2144 1.1 haya
2145 1.4 haya /*
2146 1.4 haya * STATIC int pccbb_pcmcia_io_free(pcmcia_chipset_handle_t pch,
2147 1.4 haya * struct pcmcia_io_handle *pcihp)
2148 1.4 haya *
2149 1.4 haya * This function only frees I/O region for pccard.
2150 1.4 haya *
2151 1.4 haya * XXX: The interface of this function is not very good, I believe.
2152 1.4 haya */
2153 1.22 chopps void
2154 1.1 haya pccbb_pcmcia_io_free(pch, pcihp)
2155 1.22 chopps pcmcia_chipset_handle_t pch;
2156 1.22 chopps struct pcmcia_io_handle *pcihp;
2157 1.1 haya {
2158 1.1 haya #if !rbus
2159 1.22 chopps bus_space_tag_t iot = pcihp->iot;
2160 1.1 haya #endif
2161 1.22 chopps bus_space_handle_t ioh = pcihp->ioh;
2162 1.22 chopps bus_size_t size = pcihp->size;
2163 1.1 haya
2164 1.1 haya #if rbus
2165 1.22 chopps struct pccbb_softc *sc =
2166 1.22 chopps (struct pccbb_softc *)((struct pcic_handle *)pch)->ph_parent;
2167 1.22 chopps rbus_tag_t rb = sc->sc_rbus_iot;
2168 1.1 haya
2169 1.22 chopps rbus_space_free(rb, ioh, size, NULL);
2170 1.1 haya #else
2171 1.22 chopps if (pcihp->flags & PCMCIA_IO_ALLOCATED)
2172 1.22 chopps bus_space_free(iot, ioh, size);
2173 1.22 chopps else
2174 1.22 chopps bus_space_unmap(iot, ioh, size);
2175 1.1 haya #endif
2176 1.1 haya }
2177 1.1 haya
2178 1.4 haya /*
2179 1.4 haya * STATIC int pccbb_pcmcia_io_map(pcmcia_chipset_handle_t pch, int width,
2180 1.4 haya * bus_addr_t offset, bus_size_t size,
2181 1.4 haya * struct pcmcia_io_handle *pcihp,
2182 1.4 haya * int *windowp)
2183 1.4 haya *
2184 1.4 haya * This function maps the allocated I/O region to pccard. This function
2185 1.4 haya * never allocates any I/O region for pccard I/O area. I don't
2186 1.4 haya * understand why the original authors of pcmciabus separated alloc and
2187 1.4 haya * map. I believe the two must be unite.
2188 1.4 haya *
2189 1.4 haya * XXX: no wait timing control?
2190 1.4 haya */
2191 1.22 chopps int
2192 1.1 haya pccbb_pcmcia_io_map(pch, width, offset, size, pcihp, windowp)
2193 1.22 chopps pcmcia_chipset_handle_t pch;
2194 1.22 chopps int width;
2195 1.22 chopps bus_addr_t offset;
2196 1.22 chopps bus_size_t size;
2197 1.22 chopps struct pcmcia_io_handle *pcihp;
2198 1.22 chopps int *windowp;
2199 1.22 chopps {
2200 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2201 1.22 chopps bus_addr_t ioaddr = pcihp->addr + offset;
2202 1.22 chopps int i, win;
2203 1.1 haya #if defined CBB_DEBUG
2204 1.22 chopps static char *width_names[] = { "dynamic", "io8", "io16" };
2205 1.1 haya #endif
2206 1.1 haya
2207 1.22 chopps /* Sanity check I/O handle. */
2208 1.1 haya
2209 1.22 chopps if (((struct pccbb_softc *)ph->ph_parent)->sc_iot != pcihp->iot) {
2210 1.22 chopps panic("pccbb_pcmcia_io_map iot is bogus");
2211 1.22 chopps }
2212 1.1 haya
2213 1.22 chopps /* XXX Sanity check offset/size. */
2214 1.1 haya
2215 1.22 chopps win = -1;
2216 1.22 chopps for (i = 0; i < PCIC_IO_WINS; i++) {
2217 1.22 chopps if ((ph->ioalloc & (1 << i)) == 0) {
2218 1.22 chopps win = i;
2219 1.22 chopps ph->ioalloc |= (1 << i);
2220 1.22 chopps break;
2221 1.22 chopps }
2222 1.22 chopps }
2223 1.1 haya
2224 1.22 chopps if (win == -1) {
2225 1.22 chopps return 1;
2226 1.22 chopps }
2227 1.1 haya
2228 1.22 chopps *windowp = win;
2229 1.1 haya
2230 1.22 chopps /* XXX this is pretty gross */
2231 1.1 haya
2232 1.22 chopps DPRINTF(("pccbb_pcmcia_io_map window %d %s port %lx+%lx\n",
2233 1.22 chopps win, width_names[width], (u_long) ioaddr, (u_long) size));
2234 1.1 haya
2235 1.22 chopps /* XXX wtf is this doing here? */
2236 1.1 haya
2237 1.1 haya #if 0
2238 1.22 chopps printf(" port 0x%lx", (u_long) ioaddr);
2239 1.22 chopps if (size > 1) {
2240 1.22 chopps printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
2241 1.22 chopps }
2242 1.1 haya #endif
2243 1.1 haya
2244 1.22 chopps ph->io[win].addr = ioaddr;
2245 1.22 chopps ph->io[win].size = size;
2246 1.22 chopps ph->io[win].width = width;
2247 1.1 haya
2248 1.22 chopps /* actual dirty register-value changing in the function below. */
2249 1.22 chopps pccbb_pcmcia_do_io_map(ph, win);
2250 1.1 haya
2251 1.22 chopps return 0;
2252 1.1 haya }
2253 1.1 haya
2254 1.4 haya /*
2255 1.4 haya * STATIC void pccbb_pcmcia_do_io_map(struct pcic_handle *h, int win)
2256 1.4 haya *
2257 1.4 haya * This function changes register-value to map I/O region for pccard.
2258 1.4 haya */
2259 1.22 chopps static void
2260 1.1 haya pccbb_pcmcia_do_io_map(ph, win)
2261 1.22 chopps struct pcic_handle *ph;
2262 1.22 chopps int win;
2263 1.1 haya {
2264 1.22 chopps static u_int8_t pcic_iowidth[3] = {
2265 1.22 chopps PCIC_IOCTL_IO0_IOCS16SRC_CARD,
2266 1.22 chopps PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
2267 1.22 chopps PCIC_IOCTL_IO0_DATASIZE_8BIT,
2268 1.22 chopps PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
2269 1.22 chopps PCIC_IOCTL_IO0_DATASIZE_16BIT,
2270 1.22 chopps };
2271 1.1 haya
2272 1.1 haya #define PCIC_SIA_START_LOW 0
2273 1.1 haya #define PCIC_SIA_START_HIGH 1
2274 1.1 haya #define PCIC_SIA_STOP_LOW 2
2275 1.1 haya #define PCIC_SIA_STOP_HIGH 3
2276 1.1 haya
2277 1.22 chopps int regbase_win = 0x8 + win * 0x04;
2278 1.22 chopps u_int8_t ioctl, enable;
2279 1.1 haya
2280 1.95 christos DPRINTF(("pccbb_pcmcia_do_io_map win %d addr 0x%lx size 0x%lx "
2281 1.95 christos "width %d\n", win, (unsigned long)ph->io[win].addr,
2282 1.95 christos (unsigned long)ph->io[win].size, ph->io[win].width * 8));
2283 1.22 chopps
2284 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SIA_START_LOW,
2285 1.22 chopps ph->io[win].addr & 0xff);
2286 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SIA_START_HIGH,
2287 1.22 chopps (ph->io[win].addr >> 8) & 0xff);
2288 1.22 chopps
2289 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SIA_STOP_LOW,
2290 1.22 chopps (ph->io[win].addr + ph->io[win].size - 1) & 0xff);
2291 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SIA_STOP_HIGH,
2292 1.22 chopps ((ph->io[win].addr + ph->io[win].size - 1) >> 8) & 0xff);
2293 1.22 chopps
2294 1.22 chopps ioctl = Pcic_read(ph, PCIC_IOCTL);
2295 1.22 chopps enable = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2296 1.22 chopps switch (win) {
2297 1.22 chopps case 0:
2298 1.22 chopps ioctl &= ~(PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
2299 1.22 chopps PCIC_IOCTL_IO0_IOCS16SRC_MASK |
2300 1.22 chopps PCIC_IOCTL_IO0_DATASIZE_MASK);
2301 1.22 chopps ioctl |= pcic_iowidth[ph->io[win].width];
2302 1.22 chopps enable |= PCIC_ADDRWIN_ENABLE_IO0;
2303 1.22 chopps break;
2304 1.22 chopps case 1:
2305 1.22 chopps ioctl &= ~(PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
2306 1.22 chopps PCIC_IOCTL_IO1_IOCS16SRC_MASK |
2307 1.22 chopps PCIC_IOCTL_IO1_DATASIZE_MASK);
2308 1.22 chopps ioctl |= (pcic_iowidth[ph->io[win].width] << 4);
2309 1.22 chopps enable |= PCIC_ADDRWIN_ENABLE_IO1;
2310 1.22 chopps break;
2311 1.22 chopps }
2312 1.22 chopps Pcic_write(ph, PCIC_IOCTL, ioctl);
2313 1.22 chopps Pcic_write(ph, PCIC_ADDRWIN_ENABLE, enable);
2314 1.1 haya #if defined CBB_DEBUG
2315 1.22 chopps {
2316 1.22 chopps u_int8_t start_low =
2317 1.22 chopps Pcic_read(ph, regbase_win + PCIC_SIA_START_LOW);
2318 1.22 chopps u_int8_t start_high =
2319 1.22 chopps Pcic_read(ph, regbase_win + PCIC_SIA_START_HIGH);
2320 1.22 chopps u_int8_t stop_low =
2321 1.22 chopps Pcic_read(ph, regbase_win + PCIC_SIA_STOP_LOW);
2322 1.22 chopps u_int8_t stop_high =
2323 1.22 chopps Pcic_read(ph, regbase_win + PCIC_SIA_STOP_HIGH);
2324 1.22 chopps printf
2325 1.22 chopps (" start %02x %02x, stop %02x %02x, ioctl %02x enable %02x\n",
2326 1.22 chopps start_low, start_high, stop_low, stop_high, ioctl, enable);
2327 1.22 chopps }
2328 1.1 haya #endif
2329 1.1 haya }
2330 1.1 haya
2331 1.4 haya /*
2332 1.4 haya * STATIC void pccbb_pcmcia_io_unmap(pcmcia_chipset_handle_t *h, int win)
2333 1.4 haya *
2334 1.32 enami * This function unmaps I/O region. No return value.
2335 1.4 haya */
2336 1.22 chopps STATIC void
2337 1.1 haya pccbb_pcmcia_io_unmap(pch, win)
2338 1.22 chopps pcmcia_chipset_handle_t pch;
2339 1.22 chopps int win;
2340 1.1 haya {
2341 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2342 1.22 chopps int reg;
2343 1.1 haya
2344 1.22 chopps if (win >= PCIC_IO_WINS || win < 0) {
2345 1.22 chopps panic("pccbb_pcmcia_io_unmap: window out of range");
2346 1.22 chopps }
2347 1.1 haya
2348 1.22 chopps reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2349 1.22 chopps switch (win) {
2350 1.22 chopps case 0:
2351 1.22 chopps reg &= ~PCIC_ADDRWIN_ENABLE_IO0;
2352 1.22 chopps break;
2353 1.22 chopps case 1:
2354 1.22 chopps reg &= ~PCIC_ADDRWIN_ENABLE_IO1;
2355 1.22 chopps break;
2356 1.22 chopps }
2357 1.22 chopps Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
2358 1.1 haya
2359 1.22 chopps ph->ioalloc &= ~(1 << win);
2360 1.1 haya }
2361 1.1 haya
2362 1.4 haya /*
2363 1.4 haya * static void pccbb_pcmcia_wait_ready(struct pcic_handle *ph)
2364 1.4 haya *
2365 1.4 haya * This function enables the card. All information is stored in
2366 1.4 haya * the first argument, pcmcia_chipset_handle_t.
2367 1.4 haya */
2368 1.91 briggs static int
2369 1.1 haya pccbb_pcmcia_wait_ready(ph)
2370 1.22 chopps struct pcic_handle *ph;
2371 1.1 haya {
2372 1.91 briggs u_char stat;
2373 1.22 chopps int i;
2374 1.1 haya
2375 1.91 briggs DPRINTF(("entering pccbb_pcmcia_wait_ready: status 0x%02x\n",
2376 1.22 chopps Pcic_read(ph, PCIC_IF_STATUS)));
2377 1.1 haya
2378 1.55 haya for (i = 0; i < 2000; i++) {
2379 1.91 briggs stat = Pcic_read(ph, PCIC_IF_STATUS);
2380 1.91 briggs if (stat & PCIC_IF_STATUS_READY)
2381 1.91 briggs return 1;
2382 1.91 briggs if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
2383 1.91 briggs PCIC_IF_STATUS_CARDDETECT_PRESENT)
2384 1.91 briggs return 0;
2385 1.55 haya DELAY_MS(2, ph->ph_parent);
2386 1.1 haya #ifdef CBB_DEBUG
2387 1.55 haya if ((i > 1000) && (i % 25 == 24))
2388 1.22 chopps printf(".");
2389 1.1 haya #endif
2390 1.22 chopps }
2391 1.1 haya
2392 1.1 haya #ifdef DIAGNOSTIC
2393 1.22 chopps printf("pcic_wait_ready: ready never happened, status = %02x\n",
2394 1.22 chopps Pcic_read(ph, PCIC_IF_STATUS));
2395 1.1 haya #endif
2396 1.91 briggs
2397 1.91 briggs return 0;
2398 1.1 haya }
2399 1.1 haya
2400 1.4 haya /*
2401 1.4 haya * STATIC void pccbb_pcmcia_socket_enable(pcmcia_chipset_handle_t pch)
2402 1.4 haya *
2403 1.4 haya * This function enables the card. All information is stored in
2404 1.4 haya * the first argument, pcmcia_chipset_handle_t.
2405 1.4 haya */
2406 1.1 haya STATIC void
2407 1.1 haya pccbb_pcmcia_socket_enable(pch)
2408 1.22 chopps pcmcia_chipset_handle_t pch;
2409 1.1 haya {
2410 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2411 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2412 1.22 chopps int cardtype, win;
2413 1.22 chopps u_int8_t power, intr;
2414 1.22 chopps pcireg_t spsr;
2415 1.22 chopps int voltage;
2416 1.1 haya
2417 1.22 chopps /* this bit is mostly stolen from pcic_attach_card */
2418 1.1 haya
2419 1.22 chopps DPRINTF(("pccbb_pcmcia_socket_enable: "));
2420 1.1 haya
2421 1.22 chopps /* get card Vcc info */
2422 1.1 haya
2423 1.22 chopps spsr =
2424 1.22 chopps bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
2425 1.22 chopps CB_SOCKET_STAT);
2426 1.22 chopps if (spsr & CB_SOCKET_STAT_5VCARD) {
2427 1.22 chopps DPRINTF(("5V card\n"));
2428 1.22 chopps voltage = CARDBUS_VCC_5V | CARDBUS_VPP_VCC;
2429 1.22 chopps } else if (spsr & CB_SOCKET_STAT_3VCARD) {
2430 1.22 chopps DPRINTF(("3V card\n"));
2431 1.22 chopps voltage = CARDBUS_VCC_3V | CARDBUS_VPP_VCC;
2432 1.22 chopps } else {
2433 1.22 chopps printf("?V card, 0x%x\n", spsr); /* XXX */
2434 1.22 chopps return;
2435 1.22 chopps }
2436 1.1 haya
2437 1.53 haya /* disable socket: negate output enable bit and power off */
2438 1.1 haya
2439 1.48 haya power = 0;
2440 1.22 chopps Pcic_write(ph, PCIC_PWRCTL, power);
2441 1.1 haya
2442 1.22 chopps /* power down the socket to reset it, clear the card reset pin */
2443 1.1 haya
2444 1.22 chopps pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
2445 1.1 haya
2446 1.22 chopps /*
2447 1.22 chopps * wait 200ms until power fails (Tpf). Then, wait 100ms since
2448 1.22 chopps * we are changing Vcc (Toff).
2449 1.22 chopps */
2450 1.22 chopps /* delay(300*1000); too much */
2451 1.1 haya
2452 1.48 haya /* assert reset bit */
2453 1.48 haya intr = Pcic_read(ph, PCIC_INTR);
2454 1.48 haya intr &= ~(PCIC_INTR_RESET | PCIC_INTR_CARDTYPE_MASK);
2455 1.48 haya Pcic_write(ph, PCIC_INTR, intr);
2456 1.1 haya
2457 1.93 briggs /* power up the socket */
2458 1.22 chopps power = Pcic_read(ph, PCIC_PWRCTL);
2459 1.93 briggs Pcic_write(ph, PCIC_PWRCTL, (power & ~PCIC_PWRCTL_OE));
2460 1.93 briggs pccbb_power(sc, voltage);
2461 1.93 briggs
2462 1.93 briggs /* now output enable */
2463 1.93 briggs power = Pcic_read(ph, PCIC_PWRCTL);
2464 1.93 briggs Pcic_write(ph, PCIC_PWRCTL, power | PCIC_PWRCTL_OE);
2465 1.91 briggs
2466 1.91 briggs if (pccbb_power(sc, voltage) == 0) {
2467 1.91 briggs power &= PCIC_PWRCTL_OE;
2468 1.91 briggs Pcic_write(ph, PCIC_PWRCTL, power);
2469 1.91 briggs intr |= PCIC_INTR_RESET;
2470 1.91 briggs Pcic_write(ph, PCIC_INTR, intr);
2471 1.91 briggs pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
2472 1.91 briggs return;
2473 1.91 briggs }
2474 1.1 haya
2475 1.22 chopps /*
2476 1.55 haya * hold RESET at least 20 ms: the spec says only 10 us is
2477 1.55 haya * enough, but TI1130 requires at least 20 ms.
2478 1.22 chopps */
2479 1.56 itohy #if 0 /* XXX called on interrupt context */
2480 1.55 haya DELAY_MS(20, sc);
2481 1.56 itohy #else
2482 1.56 itohy delay(20 * 1000);
2483 1.56 itohy #endif
2484 1.1 haya
2485 1.22 chopps /* clear the reset flag */
2486 1.1 haya
2487 1.22 chopps intr |= PCIC_INTR_RESET;
2488 1.22 chopps Pcic_write(ph, PCIC_INTR, intr);
2489 1.1 haya
2490 1.22 chopps /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
2491 1.1 haya
2492 1.56 itohy #if 0 /* XXX called on interrupt context */
2493 1.55 haya DELAY_MS(20, sc);
2494 1.56 itohy #else
2495 1.56 itohy delay(20 * 1000);
2496 1.56 itohy #endif
2497 1.1 haya
2498 1.22 chopps /* wait for the chip to finish initializing */
2499 1.1 haya
2500 1.91 briggs if (pccbb_pcmcia_wait_ready(ph) == 0) {
2501 1.91 briggs Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
2502 1.91 briggs pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
2503 1.91 briggs return;
2504 1.91 briggs }
2505 1.1 haya
2506 1.22 chopps /* zero out the address windows */
2507 1.1 haya
2508 1.22 chopps Pcic_write(ph, PCIC_ADDRWIN_ENABLE, 0);
2509 1.1 haya
2510 1.22 chopps /* set the card type */
2511 1.1 haya
2512 1.22 chopps cardtype = pcmcia_card_gettype(ph->pcmcia);
2513 1.1 haya
2514 1.22 chopps intr |= ((cardtype == PCMCIA_IFTYPE_IO) ?
2515 1.22 chopps PCIC_INTR_CARDTYPE_IO : PCIC_INTR_CARDTYPE_MEM);
2516 1.22 chopps Pcic_write(ph, PCIC_INTR, intr);
2517 1.1 haya
2518 1.22 chopps DPRINTF(("%s: pccbb_pcmcia_socket_enable %02x cardtype %s %02x\n",
2519 1.22 chopps ph->ph_parent->dv_xname, ph->sock,
2520 1.22 chopps ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
2521 1.1 haya
2522 1.22 chopps /* reinstall all the memory and io mappings */
2523 1.1 haya
2524 1.22 chopps for (win = 0; win < PCIC_MEM_WINS; ++win) {
2525 1.22 chopps if (ph->memalloc & (1 << win)) {
2526 1.22 chopps pccbb_pcmcia_do_mem_map(ph, win);
2527 1.22 chopps }
2528 1.22 chopps }
2529 1.1 haya
2530 1.22 chopps for (win = 0; win < PCIC_IO_WINS; ++win) {
2531 1.22 chopps if (ph->ioalloc & (1 << win)) {
2532 1.22 chopps pccbb_pcmcia_do_io_map(ph, win);
2533 1.22 chopps }
2534 1.22 chopps }
2535 1.1 haya }
2536 1.1 haya
2537 1.4 haya /*
2538 1.4 haya * STATIC void pccbb_pcmcia_socket_disable(pcmcia_chipset_handle_t *ph)
2539 1.4 haya *
2540 1.4 haya * This function disables the card. All information is stored in
2541 1.4 haya * the first argument, pcmcia_chipset_handle_t.
2542 1.4 haya */
2543 1.1 haya STATIC void
2544 1.1 haya pccbb_pcmcia_socket_disable(pch)
2545 1.22 chopps pcmcia_chipset_handle_t pch;
2546 1.1 haya {
2547 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2548 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2549 1.22 chopps u_int8_t power, intr;
2550 1.22 chopps
2551 1.22 chopps DPRINTF(("pccbb_pcmcia_socket_disable\n"));
2552 1.22 chopps
2553 1.22 chopps /* reset signal asserting... */
2554 1.22 chopps
2555 1.22 chopps intr = Pcic_read(ph, PCIC_INTR);
2556 1.31 mycroft intr &= ~(PCIC_INTR_CARDTYPE_MASK);
2557 1.22 chopps Pcic_write(ph, PCIC_INTR, intr);
2558 1.22 chopps delay(2 * 1000);
2559 1.22 chopps
2560 1.22 chopps /* power down the socket */
2561 1.22 chopps power = Pcic_read(ph, PCIC_PWRCTL);
2562 1.22 chopps power &= ~PCIC_PWRCTL_OE;
2563 1.22 chopps Pcic_write(ph, PCIC_PWRCTL, power);
2564 1.22 chopps pccbb_power(sc, CARDBUS_VCC_0V | CARDBUS_VPP_0V);
2565 1.22 chopps /*
2566 1.22 chopps * wait 300ms until power fails (Tpf).
2567 1.22 chopps */
2568 1.56 itohy #if 0 /* XXX called on interrupt context */
2569 1.55 haya DELAY_MS(300, sc);
2570 1.56 itohy #else
2571 1.56 itohy delay(300 * 1000);
2572 1.56 itohy #endif
2573 1.1 haya }
2574 1.1 haya
2575 1.4 haya /*
2576 1.1 haya * STATIC int pccbb_pcmcia_card_detect(pcmcia_chipset_handle_t *ph)
2577 1.1 haya *
2578 1.1 haya * This function detects whether a card is in the slot or not.
2579 1.1 haya * If a card is inserted, return 1. Otherwise, return 0.
2580 1.4 haya */
2581 1.1 haya STATIC int
2582 1.1 haya pccbb_pcmcia_card_detect(pch)
2583 1.22 chopps pcmcia_chipset_handle_t pch;
2584 1.1 haya {
2585 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2586 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2587 1.22 chopps
2588 1.22 chopps DPRINTF(("pccbb_pcmcia_card_detect\n"));
2589 1.22 chopps return pccbb_detect_card(sc) == 1 ? 1 : 0;
2590 1.1 haya }
2591 1.1 haya
2592 1.1 haya #if 0
2593 1.1 haya STATIC int
2594 1.1 haya pccbb_new_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
2595 1.22 chopps bus_addr_t start, bus_size_t size, bus_size_t align, int speed, int flags,
2596 1.22 chopps bus_space_tag_t * memtp bus_space_handle_t * memhp)
2597 1.1 haya #endif
2598 1.4 haya /*
2599 1.4 haya * STATIC int pccbb_pcmcia_mem_alloc(pcmcia_chipset_handle_t pch,
2600 1.4 haya * bus_size_t size,
2601 1.4 haya * struct pcmcia_mem_handle *pcmhp)
2602 1.4 haya *
2603 1.4 haya * This function only allocates memory region for pccard. This
2604 1.32 enami * function never maps the allocated region to pccard memory area.
2605 1.4 haya *
2606 1.4 haya * XXX: Why the argument of start address is not in?
2607 1.4 haya */
2608 1.22 chopps STATIC int
2609 1.1 haya pccbb_pcmcia_mem_alloc(pch, size, pcmhp)
2610 1.22 chopps pcmcia_chipset_handle_t pch;
2611 1.22 chopps bus_size_t size;
2612 1.22 chopps struct pcmcia_mem_handle *pcmhp;
2613 1.22 chopps {
2614 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2615 1.22 chopps bus_space_handle_t memh;
2616 1.22 chopps bus_addr_t addr;
2617 1.22 chopps bus_size_t sizepg;
2618 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2619 1.1 haya #if rbus
2620 1.22 chopps rbus_tag_t rb;
2621 1.1 haya #endif
2622 1.1 haya
2623 1.91 briggs /* Check that the card is still there. */
2624 1.91 briggs if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
2625 1.91 briggs PCIC_IF_STATUS_CARDDETECT_PRESENT)
2626 1.91 briggs return 1;
2627 1.91 briggs
2628 1.22 chopps /* out of sc->memh, allocate as many pages as necessary */
2629 1.1 haya
2630 1.22 chopps /* convert size to PCIC pages */
2631 1.22 chopps /*
2632 1.22 chopps * This is not enough; when the requested region is on the page
2633 1.22 chopps * boundaries, this may calculate wrong result.
2634 1.22 chopps */
2635 1.22 chopps sizepg = (size + (PCIC_MEM_PAGESIZE - 1)) / PCIC_MEM_PAGESIZE;
2636 1.1 haya #if 0
2637 1.22 chopps if (sizepg > PCIC_MAX_MEM_PAGES) {
2638 1.22 chopps return 1;
2639 1.22 chopps }
2640 1.1 haya #endif
2641 1.1 haya
2642 1.22 chopps if (!(sc->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32)) {
2643 1.22 chopps return 1;
2644 1.22 chopps }
2645 1.1 haya
2646 1.22 chopps addr = 0; /* XXX gcc -Wuninitialized */
2647 1.1 haya
2648 1.1 haya #if rbus
2649 1.22 chopps rb = sc->sc_rbus_memt;
2650 1.22 chopps if (rbus_space_alloc(rb, 0, sizepg * PCIC_MEM_PAGESIZE,
2651 1.22 chopps sizepg * PCIC_MEM_PAGESIZE - 1, PCIC_MEM_PAGESIZE, 0,
2652 1.22 chopps &addr, &memh)) {
2653 1.22 chopps return 1;
2654 1.22 chopps }
2655 1.1 haya #else
2656 1.22 chopps if (bus_space_alloc(sc->sc_memt, sc->sc_mem_start, sc->sc_mem_end,
2657 1.22 chopps sizepg * PCIC_MEM_PAGESIZE, PCIC_MEM_PAGESIZE,
2658 1.22 chopps 0, /* boundary */
2659 1.22 chopps 0, /* flags */
2660 1.22 chopps &addr, &memh)) {
2661 1.22 chopps return 1;
2662 1.22 chopps }
2663 1.1 haya #endif
2664 1.1 haya
2665 1.95 christos DPRINTF(("pccbb_pcmcia_alloc_mem: addr 0x%lx size 0x%lx, "
2666 1.95 christos "realsize 0x%lx\n", (unsigned long)addr, (unsigned long)size,
2667 1.95 christos (unsigned long)sizepg * PCIC_MEM_PAGESIZE));
2668 1.22 chopps
2669 1.22 chopps pcmhp->memt = sc->sc_memt;
2670 1.22 chopps pcmhp->memh = memh;
2671 1.22 chopps pcmhp->addr = addr;
2672 1.22 chopps pcmhp->size = size;
2673 1.22 chopps pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
2674 1.22 chopps /* What is mhandle? I feel it is very dirty and it must go trush. */
2675 1.22 chopps pcmhp->mhandle = 0;
2676 1.22 chopps /* No offset??? Funny. */
2677 1.1 haya
2678 1.22 chopps return 0;
2679 1.1 haya }
2680 1.1 haya
2681 1.4 haya /*
2682 1.4 haya * STATIC void pccbb_pcmcia_mem_free(pcmcia_chipset_handle_t pch,
2683 1.4 haya * struct pcmcia_mem_handle *pcmhp)
2684 1.4 haya *
2685 1.32 enami * This function release the memory space allocated by the function
2686 1.4 haya * pccbb_pcmcia_mem_alloc().
2687 1.4 haya */
2688 1.22 chopps STATIC void
2689 1.1 haya pccbb_pcmcia_mem_free(pch, pcmhp)
2690 1.22 chopps pcmcia_chipset_handle_t pch;
2691 1.22 chopps struct pcmcia_mem_handle *pcmhp;
2692 1.1 haya {
2693 1.1 haya #if rbus
2694 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2695 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
2696 1.1 haya
2697 1.22 chopps rbus_space_free(sc->sc_rbus_memt, pcmhp->memh, pcmhp->realsize, NULL);
2698 1.1 haya #else
2699 1.22 chopps bus_space_free(pcmhp->memt, pcmhp->memh, pcmhp->realsize);
2700 1.1 haya #endif
2701 1.1 haya }
2702 1.1 haya
2703 1.4 haya /*
2704 1.4 haya * STATIC void pccbb_pcmcia_do_mem_map(struct pcic_handle *ph, int win)
2705 1.4 haya *
2706 1.32 enami * This function release the memory space allocated by the function
2707 1.4 haya * pccbb_pcmcia_mem_alloc().
2708 1.4 haya */
2709 1.22 chopps STATIC void
2710 1.1 haya pccbb_pcmcia_do_mem_map(ph, win)
2711 1.22 chopps struct pcic_handle *ph;
2712 1.22 chopps int win;
2713 1.1 haya {
2714 1.22 chopps int regbase_win;
2715 1.22 chopps bus_addr_t phys_addr;
2716 1.22 chopps bus_addr_t phys_end;
2717 1.1 haya
2718 1.1 haya #define PCIC_SMM_START_LOW 0
2719 1.1 haya #define PCIC_SMM_START_HIGH 1
2720 1.1 haya #define PCIC_SMM_STOP_LOW 2
2721 1.1 haya #define PCIC_SMM_STOP_HIGH 3
2722 1.1 haya #define PCIC_CMA_LOW 4
2723 1.1 haya #define PCIC_CMA_HIGH 5
2724 1.1 haya
2725 1.22 chopps u_int8_t start_low, start_high = 0;
2726 1.22 chopps u_int8_t stop_low, stop_high;
2727 1.22 chopps u_int8_t off_low, off_high;
2728 1.22 chopps u_int8_t mem_window;
2729 1.22 chopps int reg;
2730 1.22 chopps
2731 1.22 chopps int kind = ph->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
2732 1.22 chopps int mem8 =
2733 1.24 thorpej (ph->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
2734 1.24 thorpej || (kind == PCMCIA_MEM_ATTR);
2735 1.12 joda
2736 1.22 chopps regbase_win = 0x10 + win * 0x08;
2737 1.1 haya
2738 1.22 chopps phys_addr = ph->mem[win].addr;
2739 1.22 chopps phys_end = phys_addr + ph->mem[win].size;
2740 1.1 haya
2741 1.22 chopps DPRINTF(("pccbb_pcmcia_do_mem_map: start 0x%lx end 0x%lx off 0x%lx\n",
2742 1.95 christos (unsigned long)phys_addr, (unsigned long)phys_end,
2743 1.95 christos (unsigned long)ph->mem[win].offset));
2744 1.1 haya
2745 1.1 haya #define PCIC_MEMREG_LSB_SHIFT PCIC_SYSMEM_ADDRX_SHIFT
2746 1.1 haya #define PCIC_MEMREG_MSB_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 8)
2747 1.1 haya #define PCIC_MEMREG_WIN_SHIFT (PCIC_SYSMEM_ADDRX_SHIFT + 12)
2748 1.1 haya
2749 1.22 chopps /* bit 19:12 */
2750 1.22 chopps start_low = (phys_addr >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
2751 1.22 chopps /* bit 23:20 and bit 7 on */
2752 1.22 chopps start_high = ((phys_addr >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
2753 1.22 chopps |(mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT);
2754 1.22 chopps /* bit 31:24, for 32-bit address */
2755 1.22 chopps mem_window = (phys_addr >> PCIC_MEMREG_WIN_SHIFT) & 0xff;
2756 1.22 chopps
2757 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SMM_START_LOW, start_low);
2758 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SMM_START_HIGH, start_high);
2759 1.22 chopps
2760 1.22 chopps if (((struct pccbb_softc *)ph->
2761 1.22 chopps ph_parent)->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
2762 1.22 chopps Pcic_write(ph, 0x40 + win, mem_window);
2763 1.22 chopps }
2764 1.1 haya
2765 1.22 chopps stop_low = (phys_end >> PCIC_MEMREG_LSB_SHIFT) & 0xff;
2766 1.22 chopps stop_high = ((phys_end >> PCIC_MEMREG_MSB_SHIFT) & 0x0f)
2767 1.22 chopps | PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2; /* wait 2 cycles */
2768 1.22 chopps /* XXX Geee, WAIT2!! Crazy!! I must rewrite this routine. */
2769 1.22 chopps
2770 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SMM_STOP_LOW, stop_low);
2771 1.22 chopps Pcic_write(ph, regbase_win + PCIC_SMM_STOP_HIGH, stop_high);
2772 1.22 chopps
2773 1.22 chopps off_low = (ph->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff;
2774 1.22 chopps off_high = ((ph->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8))
2775 1.22 chopps & PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK)
2776 1.22 chopps | ((kind == PCMCIA_MEM_ATTR) ?
2777 1.22 chopps PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0);
2778 1.22 chopps
2779 1.22 chopps Pcic_write(ph, regbase_win + PCIC_CMA_LOW, off_low);
2780 1.22 chopps Pcic_write(ph, regbase_win + PCIC_CMA_HIGH, off_high);
2781 1.22 chopps
2782 1.22 chopps reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2783 1.22 chopps reg |= ((1 << win) | PCIC_ADDRWIN_ENABLE_MEMCS16);
2784 1.22 chopps Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
2785 1.1 haya
2786 1.1 haya #if defined CBB_DEBUG
2787 1.22 chopps {
2788 1.22 chopps int r1, r2, r3, r4, r5, r6, r7 = 0;
2789 1.1 haya
2790 1.22 chopps r1 = Pcic_read(ph, regbase_win + PCIC_SMM_START_LOW);
2791 1.22 chopps r2 = Pcic_read(ph, regbase_win + PCIC_SMM_START_HIGH);
2792 1.22 chopps r3 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_LOW);
2793 1.22 chopps r4 = Pcic_read(ph, regbase_win + PCIC_SMM_STOP_HIGH);
2794 1.22 chopps r5 = Pcic_read(ph, regbase_win + PCIC_CMA_LOW);
2795 1.22 chopps r6 = Pcic_read(ph, regbase_win + PCIC_CMA_HIGH);
2796 1.22 chopps if (((struct pccbb_softc *)(ph->
2797 1.22 chopps ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
2798 1.22 chopps r7 = Pcic_read(ph, 0x40 + win);
2799 1.22 chopps }
2800 1.22 chopps
2801 1.22 chopps DPRINTF(("pccbb_pcmcia_do_mem_map window %d: %02x%02x %02x%02x "
2802 1.22 chopps "%02x%02x", win, r1, r2, r3, r4, r5, r6));
2803 1.22 chopps if (((struct pccbb_softc *)(ph->
2804 1.22 chopps ph_parent))->sc_pcmcia_flags & PCCBB_PCMCIA_MEM_32) {
2805 1.22 chopps DPRINTF((" %02x", r7));
2806 1.22 chopps }
2807 1.22 chopps DPRINTF(("\n"));
2808 1.22 chopps }
2809 1.1 haya #endif
2810 1.1 haya }
2811 1.1 haya
2812 1.4 haya /*
2813 1.4 haya * STATIC int pccbb_pcmcia_mem_map(pcmcia_chipset_handle_t pch, int kind,
2814 1.4 haya * bus_addr_t card_addr, bus_size_t size,
2815 1.4 haya * struct pcmcia_mem_handle *pcmhp,
2816 1.4 haya * bus_addr_t *offsetp, int *windowp)
2817 1.4 haya *
2818 1.32 enami * This function maps memory space allocated by the function
2819 1.4 haya * pccbb_pcmcia_mem_alloc().
2820 1.4 haya */
2821 1.22 chopps STATIC int
2822 1.1 haya pccbb_pcmcia_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
2823 1.22 chopps pcmcia_chipset_handle_t pch;
2824 1.22 chopps int kind;
2825 1.22 chopps bus_addr_t card_addr;
2826 1.22 chopps bus_size_t size;
2827 1.22 chopps struct pcmcia_mem_handle *pcmhp;
2828 1.22 chopps bus_addr_t *offsetp;
2829 1.22 chopps int *windowp;
2830 1.22 chopps {
2831 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2832 1.22 chopps bus_addr_t busaddr;
2833 1.22 chopps long card_offset;
2834 1.22 chopps int win;
2835 1.91 briggs
2836 1.91 briggs /* Check that the card is still there. */
2837 1.91 briggs if ((Pcic_read(ph, PCIC_IF_STATUS) & PCIC_IF_STATUS_CARDDETECT_MASK) !=
2838 1.91 briggs PCIC_IF_STATUS_CARDDETECT_PRESENT)
2839 1.91 briggs return 1;
2840 1.22 chopps
2841 1.22 chopps for (win = 0; win < PCIC_MEM_WINS; ++win) {
2842 1.22 chopps if ((ph->memalloc & (1 << win)) == 0) {
2843 1.22 chopps ph->memalloc |= (1 << win);
2844 1.22 chopps break;
2845 1.22 chopps }
2846 1.22 chopps }
2847 1.1 haya
2848 1.22 chopps if (win == PCIC_MEM_WINS) {
2849 1.22 chopps return 1;
2850 1.22 chopps }
2851 1.1 haya
2852 1.22 chopps *windowp = win;
2853 1.1 haya
2854 1.22 chopps /* XXX this is pretty gross */
2855 1.1 haya
2856 1.22 chopps if (((struct pccbb_softc *)ph->ph_parent)->sc_memt != pcmhp->memt) {
2857 1.22 chopps panic("pccbb_pcmcia_mem_map memt is bogus");
2858 1.22 chopps }
2859 1.1 haya
2860 1.22 chopps busaddr = pcmhp->addr;
2861 1.1 haya
2862 1.22 chopps /*
2863 1.22 chopps * compute the address offset to the pcmcia address space for the
2864 1.22 chopps * pcic. this is intentionally signed. The masks and shifts below
2865 1.22 chopps * will cause TRT to happen in the pcic registers. Deal with making
2866 1.22 chopps * sure the address is aligned, and return the alignment offset.
2867 1.22 chopps */
2868 1.22 chopps
2869 1.22 chopps *offsetp = card_addr % PCIC_MEM_PAGESIZE;
2870 1.22 chopps card_addr -= *offsetp;
2871 1.22 chopps
2872 1.22 chopps DPRINTF(("pccbb_pcmcia_mem_map window %d bus %lx+%lx+%lx at card addr "
2873 1.22 chopps "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
2874 1.22 chopps (u_long) card_addr));
2875 1.22 chopps
2876 1.22 chopps /*
2877 1.22 chopps * include the offset in the size, and decrement size by one, since
2878 1.22 chopps * the hw wants start/stop
2879 1.22 chopps */
2880 1.22 chopps size += *offsetp - 1;
2881 1.22 chopps
2882 1.22 chopps card_offset = (((long)card_addr) - ((long)busaddr));
2883 1.22 chopps
2884 1.22 chopps ph->mem[win].addr = busaddr;
2885 1.22 chopps ph->mem[win].size = size;
2886 1.22 chopps ph->mem[win].offset = card_offset;
2887 1.22 chopps ph->mem[win].kind = kind;
2888 1.1 haya
2889 1.22 chopps pccbb_pcmcia_do_mem_map(ph, win);
2890 1.1 haya
2891 1.22 chopps return 0;
2892 1.1 haya }
2893 1.1 haya
2894 1.4 haya /*
2895 1.4 haya * STATIC int pccbb_pcmcia_mem_unmap(pcmcia_chipset_handle_t pch,
2896 1.4 haya * int window)
2897 1.4 haya *
2898 1.32 enami * This function unmaps memory space which mapped by the function
2899 1.4 haya * pccbb_pcmcia_mem_map().
2900 1.4 haya */
2901 1.22 chopps STATIC void
2902 1.1 haya pccbb_pcmcia_mem_unmap(pch, window)
2903 1.22 chopps pcmcia_chipset_handle_t pch;
2904 1.22 chopps int window;
2905 1.1 haya {
2906 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
2907 1.22 chopps int reg;
2908 1.1 haya
2909 1.22 chopps if (window >= PCIC_MEM_WINS) {
2910 1.22 chopps panic("pccbb_pcmcia_mem_unmap: window out of range");
2911 1.22 chopps }
2912 1.1 haya
2913 1.22 chopps reg = Pcic_read(ph, PCIC_ADDRWIN_ENABLE);
2914 1.22 chopps reg &= ~(1 << window);
2915 1.22 chopps Pcic_write(ph, PCIC_ADDRWIN_ENABLE, reg);
2916 1.1 haya
2917 1.22 chopps ph->memalloc &= ~(1 << window);
2918 1.1 haya }
2919 1.1 haya
2920 1.1 haya #if defined PCCBB_PCMCIA_POLL
2921 1.1 haya struct pccbb_poll_str {
2922 1.22 chopps void *arg;
2923 1.22 chopps int (*func) __P((void *));
2924 1.22 chopps int level;
2925 1.22 chopps struct pcic_handle *ph;
2926 1.22 chopps int count;
2927 1.22 chopps int num;
2928 1.37 thorpej struct callout poll_ch;
2929 1.1 haya };
2930 1.1 haya
2931 1.1 haya static struct pccbb_poll_str pccbb_poll[10];
2932 1.1 haya static int pccbb_poll_n = 0;
2933 1.1 haya
2934 1.1 haya static void pccbb_pcmcia_poll __P((void *arg));
2935 1.1 haya
2936 1.1 haya static void
2937 1.1 haya pccbb_pcmcia_poll(arg)
2938 1.22 chopps void *arg;
2939 1.1 haya {
2940 1.22 chopps struct pccbb_poll_str *poll = arg;
2941 1.22 chopps struct pcic_handle *ph = poll->ph;
2942 1.22 chopps struct pccbb_softc *sc = ph->sc;
2943 1.22 chopps int s;
2944 1.22 chopps u_int32_t spsr; /* socket present-state reg */
2945 1.22 chopps
2946 1.37 thorpej callout_reset(&poll->poll_ch, hz * 2, pccbb_pcmcia_poll, arg);
2947 1.22 chopps switch (poll->level) {
2948 1.22 chopps case IPL_NET:
2949 1.22 chopps s = splnet();
2950 1.22 chopps break;
2951 1.22 chopps case IPL_BIO:
2952 1.22 chopps s = splbio();
2953 1.22 chopps break;
2954 1.22 chopps case IPL_TTY: /* fallthrough */
2955 1.22 chopps default:
2956 1.22 chopps s = spltty();
2957 1.22 chopps break;
2958 1.22 chopps }
2959 1.22 chopps
2960 1.22 chopps spsr =
2961 1.22 chopps bus_space_read_4(sc->sc_base_memt, sc->sc_base_memh,
2962 1.22 chopps CB_SOCKET_STAT);
2963 1.1 haya
2964 1.1 haya #if defined PCCBB_PCMCIA_POLL_ONLY && defined LEVEL2
2965 1.22 chopps if (!(spsr & 0x40)) /* CINT low */
2966 1.1 haya #else
2967 1.22 chopps if (1)
2968 1.1 haya #endif
2969 1.22 chopps {
2970 1.22 chopps if ((*poll->func) (poll->arg) > 0) {
2971 1.22 chopps ++poll->count;
2972 1.73 christos /* printf("intr: reported from poller, 0x%x\n", spsr); */
2973 1.1 haya #if defined LEVEL2
2974 1.22 chopps } else {
2975 1.22 chopps printf("intr: miss! 0x%x\n", spsr);
2976 1.1 haya #endif
2977 1.22 chopps }
2978 1.22 chopps }
2979 1.22 chopps splx(s);
2980 1.1 haya }
2981 1.1 haya #endif /* defined CB_PCMCIA_POLL */
2982 1.1 haya
2983 1.4 haya /*
2984 1.4 haya * STATIC void *pccbb_pcmcia_intr_establish(pcmcia_chipset_handle_t pch,
2985 1.4 haya * struct pcmcia_function *pf,
2986 1.4 haya * int ipl,
2987 1.4 haya * int (*func)(void *),
2988 1.4 haya * void *arg);
2989 1.4 haya *
2990 1.4 haya * This function enables PC-Card interrupt. PCCBB uses PCI interrupt line.
2991 1.4 haya */
2992 1.1 haya STATIC void *
2993 1.1 haya pccbb_pcmcia_intr_establish(pch, pf, ipl, func, arg)
2994 1.22 chopps pcmcia_chipset_handle_t pch;
2995 1.22 chopps struct pcmcia_function *pf;
2996 1.22 chopps int ipl;
2997 1.22 chopps int (*func) __P((void *));
2998 1.22 chopps void *arg;
2999 1.22 chopps {
3000 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
3001 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
3002 1.22 chopps
3003 1.22 chopps if (!(pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
3004 1.22 chopps /* what should I do? */
3005 1.22 chopps if ((pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)) {
3006 1.95 christos DPRINTF(("%s does not provide edge nor pulse "
3007 1.95 christos "interrupt\n", sc->sc_dev.dv_xname));
3008 1.22 chopps return NULL;
3009 1.22 chopps }
3010 1.22 chopps /*
3011 1.22 chopps * XXX Noooooo! The interrupt flag must set properly!!
3012 1.22 chopps * dumb pcmcia driver!!
3013 1.22 chopps */
3014 1.22 chopps }
3015 1.1 haya
3016 1.88 nakayama return pccbb_intr_establish(sc, 0, ipl, func, arg);
3017 1.1 haya }
3018 1.1 haya
3019 1.4 haya /*
3020 1.4 haya * STATIC void pccbb_pcmcia_intr_disestablish(pcmcia_chipset_handle_t pch,
3021 1.4 haya * void *ih)
3022 1.4 haya *
3023 1.4 haya * This function disables PC-Card interrupt.
3024 1.4 haya */
3025 1.1 haya STATIC void
3026 1.1 haya pccbb_pcmcia_intr_disestablish(pch, ih)
3027 1.22 chopps pcmcia_chipset_handle_t pch;
3028 1.22 chopps void *ih;
3029 1.1 haya {
3030 1.22 chopps struct pcic_handle *ph = (struct pcic_handle *)pch;
3031 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ph->ph_parent;
3032 1.1 haya
3033 1.26 haya pccbb_intr_disestablish(sc, ih);
3034 1.1 haya }
3035 1.1 haya
3036 1.1 haya #if rbus
3037 1.4 haya /*
3038 1.4 haya * static int
3039 1.4 haya * pccbb_rbus_cb_space_alloc(cardbus_chipset_tag_t ct, rbus_tag_t rb,
3040 1.4 haya * bus_addr_t addr, bus_size_t size,
3041 1.4 haya * bus_addr_t mask, bus_size_t align,
3042 1.4 haya * int flags, bus_addr_t *addrp;
3043 1.4 haya * bus_space_handle_t *bshp)
3044 1.4 haya *
3045 1.4 haya * This function allocates a portion of memory or io space for
3046 1.4 haya * clients. This function is called from CardBus card drivers.
3047 1.4 haya */
3048 1.1 haya static int
3049 1.1 haya pccbb_rbus_cb_space_alloc(ct, rb, addr, size, mask, align, flags, addrp, bshp)
3050 1.22 chopps cardbus_chipset_tag_t ct;
3051 1.22 chopps rbus_tag_t rb;
3052 1.22 chopps bus_addr_t addr;
3053 1.22 chopps bus_size_t size;
3054 1.22 chopps bus_addr_t mask;
3055 1.22 chopps bus_size_t align;
3056 1.22 chopps int flags;
3057 1.22 chopps bus_addr_t *addrp;
3058 1.22 chopps bus_space_handle_t *bshp;
3059 1.22 chopps {
3060 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
3061 1.22 chopps
3062 1.95 christos DPRINTF(("pccbb_rbus_cb_space_alloc: addr 0x%lx, size 0x%lx, "
3063 1.95 christos "mask 0x%lx, align 0x%lx\n", (unsigned long)addr,
3064 1.95 christos (unsigned long)size, (unsigned long)mask, (unsigned long)align));
3065 1.1 haya
3066 1.22 chopps if (align == 0) {
3067 1.22 chopps align = size;
3068 1.22 chopps }
3069 1.1 haya
3070 1.22 chopps if (rb->rb_bt == sc->sc_memt) {
3071 1.22 chopps if (align < 16) {
3072 1.22 chopps return 1;
3073 1.68 yamt }
3074 1.76 haya /*
3075 1.76 haya * XXX: align more than 0x1000 to avoid overwrapping
3076 1.76 haya * memory windows for two or more devices. 0x1000
3077 1.76 haya * means memory window's granularity.
3078 1.76 haya *
3079 1.76 haya * Two or more devices should be able to share same
3080 1.76 haya * memory window region. However, overrapping memory
3081 1.76 haya * window is not good because some devices, such as
3082 1.76 haya * 3Com 3C575[BC], have a broken address decoder and
3083 1.76 haya * intrude other's memory region.
3084 1.76 haya */
3085 1.68 yamt if (align < 0x1000) {
3086 1.68 yamt align = 0x1000;
3087 1.22 chopps }
3088 1.22 chopps } else if (rb->rb_bt == sc->sc_iot) {
3089 1.22 chopps if (align < 4) {
3090 1.22 chopps return 1;
3091 1.22 chopps }
3092 1.36 haya /* XXX: hack for avoiding ISA image */
3093 1.36 haya if (mask < 0x0100) {
3094 1.36 haya mask = 0x3ff;
3095 1.36 haya addr = 0x300;
3096 1.36 haya }
3097 1.36 haya
3098 1.22 chopps } else {
3099 1.95 christos DPRINTF(("pccbb_rbus_cb_space_alloc: Bus space tag 0x%lx is "
3100 1.95 christos "NOT used. io: 0x%lx, mem: 0x%lx\n",
3101 1.95 christos (unsigned long)rb->rb_bt, (unsigned long)sc->sc_iot,
3102 1.95 christos (unsigned long)sc->sc_memt));
3103 1.22 chopps return 1;
3104 1.22 chopps /* XXX: panic here? */
3105 1.22 chopps }
3106 1.1 haya
3107 1.22 chopps if (rbus_space_alloc(rb, addr, size, mask, align, flags, addrp, bshp)) {
3108 1.22 chopps printf("%s: <rbus> no bus space\n", sc->sc_dev.dv_xname);
3109 1.22 chopps return 1;
3110 1.22 chopps }
3111 1.1 haya
3112 1.22 chopps pccbb_open_win(sc, rb->rb_bt, *addrp, size, *bshp, 0);
3113 1.1 haya
3114 1.22 chopps return 0;
3115 1.1 haya }
3116 1.1 haya
3117 1.4 haya /*
3118 1.4 haya * static int
3119 1.4 haya * pccbb_rbus_cb_space_free(cardbus_chipset_tag_t *ct, rbus_tag_t rb,
3120 1.4 haya * bus_space_handle_t *bshp, bus_size_t size);
3121 1.4 haya *
3122 1.4 haya * This function is called from CardBus card drivers.
3123 1.4 haya */
3124 1.1 haya static int
3125 1.1 haya pccbb_rbus_cb_space_free(ct, rb, bsh, size)
3126 1.22 chopps cardbus_chipset_tag_t ct;
3127 1.22 chopps rbus_tag_t rb;
3128 1.22 chopps bus_space_handle_t bsh;
3129 1.22 chopps bus_size_t size;
3130 1.22 chopps {
3131 1.22 chopps struct pccbb_softc *sc = (struct pccbb_softc *)ct;
3132 1.22 chopps bus_space_tag_t bt = rb->rb_bt;
3133 1.22 chopps
3134 1.22 chopps pccbb_close_win(sc, bt, bsh, size);
3135 1.22 chopps
3136 1.22 chopps if (bt == sc->sc_memt) {
3137 1.22 chopps } else if (bt == sc->sc_iot) {
3138 1.22 chopps } else {
3139 1.22 chopps return 1;
3140 1.22 chopps /* XXX: panic here? */
3141 1.22 chopps }
3142 1.1 haya
3143 1.22 chopps return rbus_space_free(rb, bsh, size, NULL);
3144 1.1 haya }
3145 1.1 haya #endif /* rbus */
3146 1.1 haya
3147 1.1 haya #if rbus
3148 1.1 haya
3149 1.1 haya static int
3150 1.1 haya pccbb_open_win(sc, bst, addr, size, bsh, flags)
3151 1.22 chopps struct pccbb_softc *sc;
3152 1.22 chopps bus_space_tag_t bst;
3153 1.22 chopps bus_addr_t addr;
3154 1.22 chopps bus_size_t size;
3155 1.22 chopps bus_space_handle_t bsh;
3156 1.22 chopps int flags;
3157 1.22 chopps {
3158 1.27 thorpej struct pccbb_win_chain_head *head;
3159 1.22 chopps bus_addr_t align;
3160 1.22 chopps
3161 1.27 thorpej head = &sc->sc_iowindow;
3162 1.22 chopps align = 0x04;
3163 1.22 chopps if (sc->sc_memt == bst) {
3164 1.27 thorpej head = &sc->sc_memwindow;
3165 1.22 chopps align = 0x1000;
3166 1.95 christos DPRINTF(("using memory window, 0x%lx 0x%lx 0x%lx\n\n",
3167 1.95 christos (unsigned long)sc->sc_iot, (unsigned long)sc->sc_memt,
3168 1.95 christos (unsigned long)bst));
3169 1.22 chopps }
3170 1.1 haya
3171 1.27 thorpej if (pccbb_winlist_insert(head, addr, size, bsh, flags)) {
3172 1.27 thorpej printf("%s: pccbb_open_win: %s winlist insert failed\n",
3173 1.27 thorpej sc->sc_dev.dv_xname,
3174 1.27 thorpej (head == &sc->sc_memwindow) ? "mem" : "io");
3175 1.22 chopps }
3176 1.22 chopps pccbb_winset(align, sc, bst);
3177 1.1 haya
3178 1.22 chopps return 0;
3179 1.1 haya }
3180 1.1 haya
3181 1.1 haya static int
3182 1.1 haya pccbb_close_win(sc, bst, bsh, size)
3183 1.22 chopps struct pccbb_softc *sc;
3184 1.22 chopps bus_space_tag_t bst;
3185 1.22 chopps bus_space_handle_t bsh;
3186 1.22 chopps bus_size_t size;
3187 1.22 chopps {
3188 1.27 thorpej struct pccbb_win_chain_head *head;
3189 1.22 chopps bus_addr_t align;
3190 1.22 chopps
3191 1.27 thorpej head = &sc->sc_iowindow;
3192 1.22 chopps align = 0x04;
3193 1.22 chopps if (sc->sc_memt == bst) {
3194 1.27 thorpej head = &sc->sc_memwindow;
3195 1.22 chopps align = 0x1000;
3196 1.22 chopps }
3197 1.1 haya
3198 1.27 thorpej if (pccbb_winlist_delete(head, bsh, size)) {
3199 1.27 thorpej printf("%s: pccbb_close_win: %s winlist delete failed\n",
3200 1.27 thorpej sc->sc_dev.dv_xname,
3201 1.27 thorpej (head == &sc->sc_memwindow) ? "mem" : "io");
3202 1.22 chopps }
3203 1.22 chopps pccbb_winset(align, sc, bst);
3204 1.1 haya
3205 1.22 chopps return 0;
3206 1.1 haya }
3207 1.1 haya
3208 1.1 haya static int
3209 1.27 thorpej pccbb_winlist_insert(head, start, size, bsh, flags)
3210 1.27 thorpej struct pccbb_win_chain_head *head;
3211 1.22 chopps bus_addr_t start;
3212 1.22 chopps bus_size_t size;
3213 1.22 chopps bus_space_handle_t bsh;
3214 1.22 chopps int flags;
3215 1.22 chopps {
3216 1.27 thorpej struct pccbb_win_chain *chainp, *elem;
3217 1.22 chopps
3218 1.27 thorpej if ((elem = malloc(sizeof(struct pccbb_win_chain), M_DEVBUF,
3219 1.27 thorpej M_NOWAIT)) == NULL)
3220 1.35 enami return (1); /* fail */
3221 1.1 haya
3222 1.27 thorpej elem->wc_start = start;
3223 1.27 thorpej elem->wc_end = start + (size - 1);
3224 1.27 thorpej elem->wc_handle = bsh;
3225 1.27 thorpej elem->wc_flags = flags;
3226 1.1 haya
3227 1.35 enami for (chainp = TAILQ_FIRST(head); chainp != NULL;
3228 1.35 enami chainp = TAILQ_NEXT(chainp, wc_list)) {
3229 1.27 thorpej if (chainp->wc_end < start)
3230 1.27 thorpej continue;
3231 1.27 thorpej TAILQ_INSERT_AFTER(head, chainp, elem, wc_list);
3232 1.35 enami return (0);
3233 1.22 chopps }
3234 1.1 haya
3235 1.27 thorpej TAILQ_INSERT_TAIL(head, elem, wc_list);
3236 1.35 enami return (0);
3237 1.1 haya }
3238 1.1 haya
3239 1.1 haya static int
3240 1.27 thorpej pccbb_winlist_delete(head, bsh, size)
3241 1.27 thorpej struct pccbb_win_chain_head *head;
3242 1.22 chopps bus_space_handle_t bsh;
3243 1.22 chopps bus_size_t size;
3244 1.1 haya {
3245 1.27 thorpej struct pccbb_win_chain *chainp;
3246 1.1 haya
3247 1.27 thorpej for (chainp = TAILQ_FIRST(head); chainp != NULL;
3248 1.27 thorpej chainp = TAILQ_NEXT(chainp, wc_list)) {
3249 1.88 nakayama if (memcmp(&chainp->wc_handle, &bsh, sizeof(bsh)))
3250 1.27 thorpej continue;
3251 1.27 thorpej if ((chainp->wc_end - chainp->wc_start) != (size - 1)) {
3252 1.27 thorpej printf("pccbb_winlist_delete: window 0x%lx size "
3253 1.27 thorpej "inconsistent: 0x%lx, 0x%lx\n",
3254 1.63 jmc (unsigned long)chainp->wc_start,
3255 1.63 jmc (unsigned long)(chainp->wc_end - chainp->wc_start),
3256 1.63 jmc (unsigned long)(size - 1));
3257 1.27 thorpej return 1;
3258 1.27 thorpej }
3259 1.1 haya
3260 1.27 thorpej TAILQ_REMOVE(head, chainp, wc_list);
3261 1.27 thorpej free(chainp, M_DEVBUF);
3262 1.1 haya
3263 1.27 thorpej return 0;
3264 1.22 chopps }
3265 1.1 haya
3266 1.27 thorpej return 1; /* fail: no candidate to remove */
3267 1.1 haya }
3268 1.1 haya
3269 1.1 haya static void
3270 1.1 haya pccbb_winset(align, sc, bst)
3271 1.22 chopps bus_addr_t align;
3272 1.22 chopps struct pccbb_softc *sc;
3273 1.22 chopps bus_space_tag_t bst;
3274 1.22 chopps {
3275 1.22 chopps pci_chipset_tag_t pc;
3276 1.22 chopps pcitag_t tag;
3277 1.22 chopps bus_addr_t mask = ~(align - 1);
3278 1.22 chopps struct {
3279 1.22 chopps cardbusreg_t win_start;
3280 1.22 chopps cardbusreg_t win_limit;
3281 1.22 chopps int win_flags;
3282 1.22 chopps } win[2];
3283 1.22 chopps struct pccbb_win_chain *chainp;
3284 1.22 chopps int offs;
3285 1.22 chopps
3286 1.61 enami win[0].win_start = win[1].win_start = 0xffffffff;
3287 1.61 enami win[0].win_limit = win[1].win_limit = 0;
3288 1.61 enami win[0].win_flags = win[1].win_flags = 0;
3289 1.22 chopps
3290 1.27 thorpej chainp = TAILQ_FIRST(&sc->sc_iowindow);
3291 1.22 chopps offs = 0x2c;
3292 1.22 chopps if (sc->sc_memt == bst) {
3293 1.27 thorpej chainp = TAILQ_FIRST(&sc->sc_memwindow);
3294 1.22 chopps offs = 0x1c;
3295 1.22 chopps }
3296 1.1 haya
3297 1.27 thorpej if (chainp != NULL) {
3298 1.22 chopps win[0].win_start = chainp->wc_start & mask;
3299 1.22 chopps win[0].win_limit = chainp->wc_end & mask;
3300 1.22 chopps win[0].win_flags = chainp->wc_flags;
3301 1.27 thorpej chainp = TAILQ_NEXT(chainp, wc_list);
3302 1.1 haya }
3303 1.1 haya
3304 1.27 thorpej for (; chainp != NULL; chainp = TAILQ_NEXT(chainp, wc_list)) {
3305 1.22 chopps if (win[1].win_start == 0xffffffff) {
3306 1.22 chopps /* window 1 is not used */
3307 1.22 chopps if ((win[0].win_flags == chainp->wc_flags) &&
3308 1.22 chopps (win[0].win_limit + align >=
3309 1.22 chopps (chainp->wc_start & mask))) {
3310 1.27 thorpej /* concatenate */
3311 1.22 chopps win[0].win_limit = chainp->wc_end & mask;
3312 1.22 chopps } else {
3313 1.22 chopps /* make new window */
3314 1.22 chopps win[1].win_start = chainp->wc_start & mask;
3315 1.22 chopps win[1].win_limit = chainp->wc_end & mask;
3316 1.22 chopps win[1].win_flags = chainp->wc_flags;
3317 1.22 chopps }
3318 1.22 chopps continue;
3319 1.22 chopps }
3320 1.22 chopps
3321 1.32 enami /* Both windows are engaged. */
3322 1.22 chopps if (win[0].win_flags == win[1].win_flags) {
3323 1.22 chopps /* same flags */
3324 1.22 chopps if (win[0].win_flags == chainp->wc_flags) {
3325 1.22 chopps if (win[1].win_start - (win[0].win_limit +
3326 1.22 chopps align) <
3327 1.22 chopps (chainp->wc_start & mask) -
3328 1.22 chopps ((chainp->wc_end & mask) + align)) {
3329 1.22 chopps /*
3330 1.22 chopps * merge window 0 and 1, and set win1
3331 1.22 chopps * to chainp
3332 1.22 chopps */
3333 1.22 chopps win[0].win_limit = win[1].win_limit;
3334 1.22 chopps win[1].win_start =
3335 1.22 chopps chainp->wc_start & mask;
3336 1.22 chopps win[1].win_limit =
3337 1.22 chopps chainp->wc_end & mask;
3338 1.22 chopps } else {
3339 1.22 chopps win[1].win_limit =
3340 1.22 chopps chainp->wc_end & mask;
3341 1.22 chopps }
3342 1.22 chopps } else {
3343 1.22 chopps /* different flags */
3344 1.22 chopps
3345 1.27 thorpej /* concatenate win0 and win1 */
3346 1.22 chopps win[0].win_limit = win[1].win_limit;
3347 1.22 chopps /* allocate win[1] to new space */
3348 1.22 chopps win[1].win_start = chainp->wc_start & mask;
3349 1.22 chopps win[1].win_limit = chainp->wc_end & mask;
3350 1.22 chopps win[1].win_flags = chainp->wc_flags;
3351 1.22 chopps }
3352 1.22 chopps } else {
3353 1.22 chopps /* the flags of win[0] and win[1] is different */
3354 1.22 chopps if (win[0].win_flags == chainp->wc_flags) {
3355 1.22 chopps win[0].win_limit = chainp->wc_end & mask;
3356 1.22 chopps /*
3357 1.22 chopps * XXX this creates overlapping windows, so
3358 1.22 chopps * what should the poor bridge do if one is
3359 1.22 chopps * cachable, and the other is not?
3360 1.22 chopps */
3361 1.22 chopps printf("%s: overlapping windows\n",
3362 1.22 chopps sc->sc_dev.dv_xname);
3363 1.22 chopps } else {
3364 1.22 chopps win[1].win_limit = chainp->wc_end & mask;
3365 1.22 chopps }
3366 1.22 chopps }
3367 1.22 chopps }
3368 1.1 haya
3369 1.22 chopps pc = sc->sc_pc;
3370 1.22 chopps tag = sc->sc_tag;
3371 1.22 chopps pci_conf_write(pc, tag, offs, win[0].win_start);
3372 1.22 chopps pci_conf_write(pc, tag, offs + 4, win[0].win_limit);
3373 1.22 chopps pci_conf_write(pc, tag, offs + 8, win[1].win_start);
3374 1.22 chopps pci_conf_write(pc, tag, offs + 12, win[1].win_limit);
3375 1.95 christos DPRINTF(("--pccbb_winset: win0 [0x%lx, 0x%lx), win1 [0x%lx, 0x%lx)\n",
3376 1.95 christos (unsigned long)pci_conf_read(pc, tag, offs),
3377 1.95 christos (unsigned long)pci_conf_read(pc, tag, offs + 4) + align,
3378 1.95 christos (unsigned long)pci_conf_read(pc, tag, offs + 8),
3379 1.95 christos (unsigned long)pci_conf_read(pc, tag, offs + 12) + align));
3380 1.22 chopps
3381 1.22 chopps if (bst == sc->sc_memt) {
3382 1.61 enami pcireg_t bcr = pci_conf_read(pc, tag, PCI_BCR_INTR);
3383 1.61 enami
3384 1.61 enami bcr &= ~(CB_BCR_PREFETCH_MEMWIN0 | CB_BCR_PREFETCH_MEMWIN1);
3385 1.61 enami if (win[0].win_flags & PCCBB_MEM_CACHABLE)
3386 1.22 chopps bcr |= CB_BCR_PREFETCH_MEMWIN0;
3387 1.61 enami if (win[1].win_flags & PCCBB_MEM_CACHABLE)
3388 1.22 chopps bcr |= CB_BCR_PREFETCH_MEMWIN1;
3389 1.61 enami pci_conf_write(pc, tag, PCI_BCR_INTR, bcr);
3390 1.22 chopps }
3391 1.1 haya }
3392 1.1 haya
3393 1.1 haya #endif /* rbus */
3394 1.25 enami
3395 1.25 enami static void
3396 1.25 enami pccbb_powerhook(why, arg)
3397 1.25 enami int why;
3398 1.25 enami void *arg;
3399 1.25 enami {
3400 1.25 enami struct pccbb_softc *sc = arg;
3401 1.70 haya pcireg_t reg;
3402 1.25 enami bus_space_tag_t base_memt = sc->sc_base_memt; /* socket regs memory */
3403 1.25 enami bus_space_handle_t base_memh = sc->sc_base_memh;
3404 1.25 enami
3405 1.25 enami DPRINTF(("%s: power: why %d\n", sc->sc_dev.dv_xname, why));
3406 1.25 enami
3407 1.38 haya if (why == PWR_SUSPEND || why == PWR_STANDBY) {
3408 1.95 christos DPRINTF(("%s: power: why %d stopping intr\n",
3409 1.95 christos sc->sc_dev.dv_xname, why));
3410 1.38 haya if (sc->sc_pil_intr_enable) {
3411 1.38 haya (void)pccbbintr_function(sc);
3412 1.38 haya }
3413 1.38 haya sc->sc_pil_intr_enable = 0;
3414 1.38 haya
3415 1.38 haya /* ToDo: deactivate or suspend child devices */
3416 1.38 haya
3417 1.38 haya }
3418 1.38 haya
3419 1.25 enami if (why == PWR_RESUME) {
3420 1.70 haya if (sc->sc_pwrmgt_offs != 0) {
3421 1.70 haya reg = pci_conf_read(sc->sc_pc, sc->sc_tag,
3422 1.70 haya sc->sc_pwrmgt_offs + 4);
3423 1.70 haya if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0 ||
3424 1.70 haya reg & 0x100) {
3425 1.70 haya /* powrstate != D0 */
3426 1.70 haya
3427 1.70 haya printf("%s going back to D0 mode\n",
3428 1.70 haya sc->sc_dev.dv_xname);
3429 1.70 haya reg &= ~PCI_PMCSR_STATE_MASK;
3430 1.70 haya reg |= PCI_PMCSR_STATE_D0;
3431 1.70 haya reg &= ~(0x100 /* PCI_PMCSR_PME_EN */);
3432 1.70 haya pci_conf_write(sc->sc_pc, sc->sc_tag,
3433 1.70 haya sc->sc_pwrmgt_offs + 4, reg);
3434 1.70 haya
3435 1.70 haya pci_conf_write(sc->sc_pc, sc->sc_tag,
3436 1.70 haya PCI_SOCKBASE, sc->sc_sockbase);
3437 1.70 haya pci_conf_write(sc->sc_pc, sc->sc_tag,
3438 1.70 haya PCI_BUSNUM, sc->sc_busnum);
3439 1.70 haya pccbb_chipinit(sc);
3440 1.70 haya /* setup memory and io space window for CB */
3441 1.70 haya pccbb_winset(0x1000, sc, sc->sc_memt);
3442 1.70 haya pccbb_winset(0x04, sc, sc->sc_iot);
3443 1.70 haya }
3444 1.70 haya }
3445 1.70 haya
3446 1.59 minoura if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_SOCKBASE) == 0)
3447 1.58 minoura /* BIOS did not recover this register */
3448 1.59 minoura pci_conf_write (sc->sc_pc, sc->sc_tag,
3449 1.58 minoura PCI_SOCKBASE, sc->sc_sockbase);
3450 1.59 minoura if (pci_conf_read (sc->sc_pc, sc->sc_tag, PCI_BUSNUM) == 0)
3451 1.58 minoura /* BIOS did not recover this register */
3452 1.59 minoura pci_conf_write (sc->sc_pc, sc->sc_tag,
3453 1.58 minoura PCI_BUSNUM, sc->sc_busnum);
3454 1.25 enami /* CSC Interrupt: Card detect interrupt on */
3455 1.25 enami reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_MASK);
3456 1.25 enami /* Card detect intr is turned on. */
3457 1.25 enami reg |= CB_SOCKET_MASK_CD;
3458 1.25 enami bus_space_write_4(base_memt, base_memh, CB_SOCKET_MASK, reg);
3459 1.25 enami /* reset interrupt */
3460 1.25 enami reg = bus_space_read_4(base_memt, base_memh, CB_SOCKET_EVENT);
3461 1.25 enami bus_space_write_4(base_memt, base_memh, CB_SOCKET_EVENT, reg);
3462 1.25 enami
3463 1.25 enami /*
3464 1.25 enami * check for card insertion or removal during suspend period.
3465 1.35 enami * XXX: the code can't cope with card swap (remove then
3466 1.35 enami * insert). how can we detect such situation?
3467 1.25 enami */
3468 1.35 enami (void)pccbbintr(sc);
3469 1.38 haya
3470 1.38 haya sc->sc_pil_intr_enable = 1;
3471 1.95 christos DPRINTF(("%s: power: RESUME enabling intr\n",
3472 1.95 christos sc->sc_dev.dv_xname));
3473 1.38 haya
3474 1.38 haya /* ToDo: activate or wakeup child devices */
3475 1.25 enami }
3476 1.25 enami }
3477