Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.103.22.13
      1  1.103.22.13  jmcneill /*	$NetBSD: pci.c,v 1.103.22.13 2007/12/08 16:21:31 jmcneill Exp $	*/
      2          1.3       cgd 
      3          1.1   mycroft /*
      4         1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5         1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6         1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7          1.1   mycroft  *
      8          1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9          1.1   mycroft  * modification, are permitted provided that the following conditions
     10          1.1   mycroft  * are met:
     11          1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12          1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13          1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14          1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15          1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16          1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17          1.1   mycroft  *    must display the following acknowledgement:
     18         1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19          1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20          1.1   mycroft  *    derived from this software without specific prior written permission.
     21          1.1   mycroft  *
     22          1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23          1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24          1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25          1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26          1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27          1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28          1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29          1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30          1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31          1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32          1.1   mycroft  */
     33          1.1   mycroft 
     34          1.1   mycroft /*
     35         1.10       cgd  * PCI bus autoconfiguration.
     36          1.1   mycroft  */
     37         1.58     lukem 
     38         1.58     lukem #include <sys/cdefs.h>
     39  1.103.22.13  jmcneill __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.103.22.13 2007/12/08 16:21:31 jmcneill Exp $");
     40          1.1   mycroft 
     41         1.45       cgd #include "opt_pci.h"
     42         1.45       cgd 
     43          1.1   mycroft #include <sys/param.h>
     44   1.103.22.7     joerg #include <sys/malloc.h>
     45         1.10       cgd #include <sys/systm.h>
     46          1.1   mycroft #include <sys/device.h>
     47          1.1   mycroft 
     48         1.10       cgd #include <dev/pci/pcireg.h>
     49          1.7       cgd #include <dev/pci/pcivar.h>
     50         1.33       cgd #include <dev/pci/pcidevs.h>
     51         1.76  christos 
     52         1.80      fvdl #include <uvm/uvm_extern.h>
     53         1.80      fvdl 
     54   1.103.22.5     joerg #include <net/if.h>
     55   1.103.22.5     joerg 
     56         1.76  christos #include "locators.h"
     57         1.10       cgd 
     58   1.103.22.8     joerg static bool pci_child_register(device_t);
     59   1.103.22.8     joerg 
     60         1.45       cgd #ifdef PCI_CONFIG_DUMP
     61         1.45       cgd int pci_config_dump = 1;
     62         1.45       cgd #else
     63         1.45       cgd int pci_config_dump = 0;
     64         1.45       cgd #endif
     65         1.45       cgd 
     66         1.91     perry int	pciprint(void *, const char *);
     67         1.10       cgd 
     68         1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     69         1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     70         1.86  drochner #else
     71         1.87  drochner int pci_enumerate_bus(struct pci_softc *, const int *,
     72         1.86  drochner     int (*)(struct pci_attach_args *), struct pci_attach_args *);
     73         1.86  drochner #endif
     74         1.86  drochner 
     75         1.25       cgd /*
     76         1.38   thorpej  * Important note about PCI-ISA bridges:
     77         1.38   thorpej  *
     78         1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     79         1.38   thorpej  * can attach their child busses after PCI configuration is done.
     80         1.25       cgd  *
     81         1.25       cgd  * This works because:
     82         1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     83         1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     84         1.25       cgd  *	    busses (i.e. bus zero).
     85         1.25       cgd  *
     86         1.25       cgd  * That boils down to: there can only be one of these outstanding
     87         1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     88         1.25       cgd  * subdevices have been found, and it is run after all subdevices
     89         1.25       cgd  * of PCI bus 0 have been found.
     90         1.25       cgd  *
     91         1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     92         1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     93         1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     94         1.25       cgd  * and the bridge is seen before the video board is, the board can show
     95         1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     96         1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     97         1.38   thorpej  *
     98         1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     99         1.25       cgd  */
    100         1.25       cgd 
    101         1.93   thorpej static int
    102        1.103  christos pcirescan(struct device *sc, const char *ifattr, const int *locators)
    103         1.93   thorpej {
    104         1.93   thorpej 
    105         1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    106         1.93   thorpej 	KASSERT(locators);
    107         1.93   thorpej 
    108         1.93   thorpej 	pci_enumerate_bus((struct pci_softc *)sc, locators, NULL, NULL);
    109         1.93   thorpej 	return (0);
    110         1.93   thorpej }
    111         1.93   thorpej 
    112         1.93   thorpej static int
    113        1.103  christos pcimatch(struct device *parent, struct cfdata *cf, void *aux)
    114         1.10       cgd {
    115         1.10       cgd 	struct pcibus_attach_args *pba = aux;
    116         1.10       cgd 
    117         1.10       cgd 	/* Check the locators */
    118         1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    119         1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    120         1.10       cgd 		return (0);
    121         1.10       cgd 
    122         1.10       cgd 	/* sanity */
    123         1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    124         1.10       cgd 		return (0);
    125         1.10       cgd 
    126         1.10       cgd 	/*
    127         1.10       cgd 	 * XXX check other (hardware?) indicators
    128         1.10       cgd 	 */
    129         1.10       cgd 
    130         1.59   thorpej 	return (1);
    131         1.10       cgd }
    132          1.1   mycroft 
    133         1.93   thorpej static void
    134         1.93   thorpej pciattach(struct device *parent, struct device *self, void *aux)
    135         1.34  drochner {
    136         1.34  drochner 	struct pcibus_attach_args *pba = aux;
    137         1.34  drochner 	struct pci_softc *sc = (struct pci_softc *)self;
    138         1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    139         1.43   thorpej 	const char *sep = "";
    140         1.96  drochner 	static const int wildcard[PCICF_NLOCS] = {
    141         1.96  drochner 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    142         1.96  drochner 	};
    143         1.34  drochner 
    144         1.34  drochner 	pci_attach_hook(parent, self, pba);
    145         1.78   thorpej 
    146         1.78   thorpej 	aprint_naive("\n");
    147         1.78   thorpej 	aprint_normal("\n");
    148         1.34  drochner 
    149         1.34  drochner 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
    150         1.34  drochner 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
    151         1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    152         1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    153         1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    154         1.34  drochner 
    155         1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    156         1.78   thorpej 		aprint_error("%s: no spaces enabled!\n", self->dv_xname);
    157  1.103.22.12  jmcneill 		goto fail;
    158         1.34  drochner 	}
    159         1.34  drochner 
    160         1.78   thorpej #define	PRINT(str)							\
    161         1.78   thorpej do {									\
    162  1.103.22.11     joerg 	aprint_verbose("%s%s", sep, str);				\
    163         1.78   thorpej 	sep = ", ";							\
    164         1.78   thorpej } while (/*CONSTCOND*/0)
    165         1.43   thorpej 
    166  1.103.22.11     joerg 	aprint_verbose("%s: ", self->dv_xname);
    167         1.43   thorpej 
    168         1.34  drochner 	if (io_enabled)
    169         1.43   thorpej 		PRINT("i/o space");
    170         1.43   thorpej 	if (mem_enabled)
    171         1.43   thorpej 		PRINT("memory space");
    172  1.103.22.11     joerg 	aprint_verbose(" enabled");
    173         1.43   thorpej 
    174         1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    175         1.43   thorpej 		if (mrl_enabled)
    176         1.43   thorpej 			PRINT("rd/line");
    177         1.43   thorpej 		if (mrm_enabled)
    178         1.43   thorpej 			PRINT("rd/mult");
    179         1.43   thorpej 		if (mwi_enabled)
    180         1.43   thorpej 			PRINT("wr/inv");
    181  1.103.22.11     joerg 		aprint_verbose(" ok");
    182         1.34  drochner 	}
    183         1.43   thorpej 
    184  1.103.22.11     joerg 	aprint_verbose("\n");
    185         1.43   thorpej 
    186         1.43   thorpej #undef PRINT
    187         1.34  drochner 
    188         1.34  drochner 	sc->sc_iot = pba->pba_iot;
    189         1.34  drochner 	sc->sc_memt = pba->pba_memt;
    190         1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    191         1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    192         1.34  drochner 	sc->sc_pc = pba->pba_pc;
    193         1.34  drochner 	sc->sc_bus = pba->pba_bus;
    194         1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    195         1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    196         1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    197         1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    198         1.34  drochner 	sc->sc_flags = pba->pba_flags;
    199        1.100  jmcneill 
    200  1.103.22.13  jmcneill 	device_pmf_driver_set_child_register(&sc->sc_dev, pci_child_register);
    201   1.103.22.8     joerg 
    202         1.87  drochner 	pcirescan(&sc->sc_dev, "pci", wildcard);
    203   1.103.22.7     joerg 
    204  1.103.22.12  jmcneill fail:
    205  1.103.22.13  jmcneill 	if (!pmf_device_register(self, NULL, NULL))
    206   1.103.22.8     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
    207   1.103.22.7     joerg }
    208   1.103.22.7     joerg 
    209   1.103.22.7     joerg static int
    210   1.103.22.7     joerg pcidetach(struct device *self, int flags)
    211   1.103.22.7     joerg {
    212  1.103.22.13  jmcneill 	pmf_device_deregister(self);
    213   1.103.22.7     joerg 	return 0;
    214         1.87  drochner }
    215         1.87  drochner 
    216         1.87  drochner int
    217         1.93   thorpej pciprint(void *aux, const char *pnp)
    218          1.1   mycroft {
    219         1.46  augustss 	struct pci_attach_args *pa = aux;
    220         1.10       cgd 	char devinfo[256];
    221         1.37       cgd 	const struct pci_quirkdata *qd;
    222          1.1   mycroft 
    223         1.10       cgd 	if (pnp) {
    224         1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    225         1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    226         1.10       cgd 	}
    227         1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    228         1.45       cgd 	if (pci_config_dump) {
    229         1.45       cgd 		printf(": ");
    230         1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    231         1.45       cgd 		if (!pnp)
    232         1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    233         1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    234         1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    235         1.37       cgd #ifdef __i386__
    236         1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    237         1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    238         1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    239         1.37       cgd #else
    240         1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    241         1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    242         1.36       cgd #endif
    243         1.45       cgd 		printf(", i/o %s, mem %s,",
    244         1.45       cgd 		    pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
    245         1.45       cgd 		    pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
    246         1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    247         1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    248         1.45       cgd 		if (qd == NULL) {
    249         1.45       cgd 			printf(" no quirks");
    250         1.45       cgd 		} else {
    251         1.45       cgd 			bitmask_snprintf(qd->quirks,
    252         1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    253         1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    254         1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    255         1.85     kochi 			    "\012skipfunc7",
    256         1.82    itojun 			    devinfo, sizeof (devinfo));
    257         1.45       cgd 			printf(" quirks %s", devinfo);
    258         1.45       cgd 		}
    259         1.45       cgd 		printf(")");
    260         1.37       cgd 	}
    261          1.6   mycroft 	return (UNCONF);
    262          1.6   mycroft }
    263          1.6   mycroft 
    264          1.6   mycroft int
    265         1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    266         1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    267         1.59   thorpej {
    268         1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    269         1.59   thorpej 	struct pci_attach_args pa;
    270         1.59   thorpej 	pcireg_t id, csr, class, intr, bhlcr;
    271         1.59   thorpej 	int ret, pin, bus, device, function;
    272         1.94  drochner 	int locs[PCICF_NLOCS];
    273         1.87  drochner 	struct device *subdev;
    274         1.59   thorpej 
    275         1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    276         1.59   thorpej 
    277         1.87  drochner 	/* a driver already attached? */
    278         1.87  drochner 	if (sc->PCI_SC_DEVICESC(device, function) && !match)
    279         1.87  drochner 		return (0);
    280         1.87  drochner 
    281         1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    282         1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    283         1.81    itojun 		return (0);
    284         1.81    itojun 
    285         1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    286         1.59   thorpej 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    287         1.59   thorpej 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    288         1.59   thorpej 
    289         1.59   thorpej 	/* Invalid vendor ID value? */
    290         1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    291         1.68   thorpej 		return (0);
    292         1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    293         1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    294         1.68   thorpej 		return (0);
    295         1.59   thorpej 
    296         1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    297         1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    298         1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    299         1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    300         1.59   thorpej 	pa.pa_pc = pc;
    301         1.63   thorpej 	pa.pa_bus = bus;
    302         1.59   thorpej 	pa.pa_device = device;
    303         1.59   thorpej 	pa.pa_function = function;
    304         1.59   thorpej 	pa.pa_tag = tag;
    305         1.59   thorpej 	pa.pa_id = id;
    306         1.59   thorpej 	pa.pa_class = class;
    307         1.59   thorpej 
    308         1.59   thorpej 	/*
    309         1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    310         1.59   thorpej 	 * as appropriate.
    311         1.59   thorpej 	 */
    312         1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    313  1.103.22.10  jmcneill 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
    314  1.103.22.10  jmcneill 		pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
    315  1.103.22.10  jmcneill 	if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
    316  1.103.22.10  jmcneill 		pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
    317         1.59   thorpej 
    318         1.59   thorpej 	/*
    319         1.59   thorpej 	 * If the cache line size is not configured, then
    320         1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    321         1.59   thorpej 	 */
    322         1.59   thorpej 	if (PCI_CACHELINE(bhlcr) == 0)
    323         1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    324         1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    325         1.59   thorpej 
    326         1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    327         1.59   thorpej 		pa.pa_intrswiz = 0;
    328         1.59   thorpej 		pa.pa_intrtag = tag;
    329         1.59   thorpej 	} else {
    330         1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    331         1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    332         1.59   thorpej 	}
    333         1.81    itojun 
    334         1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    335         1.81    itojun 
    336         1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    337         1.65  sommerfe 	pa.pa_rawintrpin = pin;
    338         1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    339         1.59   thorpej 		/* no interrupt */
    340         1.59   thorpej 		pa.pa_intrpin = 0;
    341         1.59   thorpej 	} else {
    342         1.59   thorpej 		/*
    343         1.59   thorpej 		 * swizzle it based on the number of busses we're
    344         1.59   thorpej 		 * behind and our device number.
    345         1.59   thorpej 		 */
    346         1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    347         1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    348         1.59   thorpej 	}
    349         1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    350         1.59   thorpej 
    351         1.59   thorpej 	if (match != NULL) {
    352         1.59   thorpej 		ret = (*match)(&pa);
    353         1.59   thorpej 		if (ret != 0 && pap != NULL)
    354         1.59   thorpej 			*pap = pa;
    355         1.59   thorpej 	} else {
    356         1.94  drochner 		locs[PCICF_DEV] = device;
    357         1.94  drochner 		locs[PCICF_FUNCTION] = function;
    358         1.87  drochner 
    359         1.94  drochner 		subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
    360         1.95  drochner 					     pciprint, config_stdsubmatch);
    361         1.87  drochner 		sc->PCI_SC_DEVICESC(device, function) = subdev;
    362         1.87  drochner 		ret = (subdev != NULL);
    363         1.59   thorpej 	}
    364         1.59   thorpej 
    365         1.59   thorpej 	return (ret);
    366         1.59   thorpej }
    367         1.59   thorpej 
    368         1.93   thorpej static void
    369         1.87  drochner pcidevdetached(struct device *sc, struct device *dev)
    370         1.87  drochner {
    371         1.87  drochner 	struct pci_softc *psc = (struct pci_softc *)sc;
    372         1.87  drochner 	int d, f;
    373         1.87  drochner 
    374         1.98   thorpej 	d = device_locator(dev, PCICF_DEV);
    375         1.98   thorpej 	f = device_locator(dev, PCICF_FUNCTION);
    376         1.87  drochner 
    377         1.87  drochner 	KASSERT(psc->PCI_SC_DEVICESC(d, f) == dev);
    378         1.87  drochner 
    379         1.87  drochner 	psc->PCI_SC_DEVICESC(d, f) = 0;
    380         1.87  drochner }
    381         1.87  drochner 
    382   1.103.22.7     joerg CFATTACH_DECL2(pci, sizeof(struct pci_softc),
    383   1.103.22.7     joerg     pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached);
    384   1.103.22.7     joerg 
    385         1.59   thorpej int
    386         1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    387         1.93   thorpej     int *offset, pcireg_t *value)
    388         1.40  drochner {
    389         1.40  drochner 	pcireg_t reg;
    390         1.40  drochner 	unsigned int ofs;
    391         1.40  drochner 
    392         1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    393         1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    394         1.40  drochner 		return (0);
    395         1.40  drochner 
    396         1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    397         1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    398         1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    399         1.47    kleink 	case 0:	/* standard device header */
    400   1.103.22.4     joerg 	case 1: /* PCI-PCI bridge header */
    401         1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    402         1.47    kleink 		break;
    403         1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    404         1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    405         1.47    kleink 		break;
    406         1.47    kleink 	default:
    407         1.47    kleink 		return (0);
    408         1.47    kleink 	}
    409         1.47    kleink 
    410         1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    411         1.40  drochner 	while (ofs != 0) {
    412         1.40  drochner #ifdef DIAGNOSTIC
    413         1.40  drochner 		if ((ofs & 3) || (ofs < 0x40))
    414         1.40  drochner 			panic("pci_get_capability");
    415         1.40  drochner #endif
    416         1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    417         1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    418         1.40  drochner 			if (offset)
    419         1.40  drochner 				*offset = ofs;
    420         1.40  drochner 			if (value)
    421         1.40  drochner 				*value = reg;
    422         1.40  drochner 			return (1);
    423         1.40  drochner 		}
    424         1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    425         1.40  drochner 	}
    426         1.40  drochner 
    427         1.40  drochner 	return (0);
    428         1.55      fvdl }
    429         1.55      fvdl 
    430         1.55      fvdl int
    431         1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    432         1.55      fvdl 		int (*match)(struct pci_attach_args *))
    433         1.55      fvdl {
    434         1.59   thorpej 	extern struct cfdriver pci_cd;
    435         1.59   thorpej 	struct device *pcidev;
    436         1.55      fvdl 	int i;
    437         1.87  drochner 	static const int wildcard[2] = {
    438         1.87  drochner 		PCICF_DEV_DEFAULT,
    439         1.87  drochner 		PCICF_FUNCTION_DEFAULT
    440         1.87  drochner 	};
    441         1.55      fvdl 
    442         1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    443         1.55      fvdl 		pcidev = pci_cd.cd_devs[i];
    444         1.59   thorpej 		if (pcidev != NULL &&
    445         1.87  drochner 		    pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
    446         1.59   thorpej 		    		      match, pa) != 0)
    447         1.59   thorpej 			return (1);
    448         1.59   thorpej 	}
    449         1.59   thorpej 	return (0);
    450         1.59   thorpej }
    451         1.59   thorpej 
    452         1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    453         1.59   thorpej /*
    454         1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    455         1.59   thorpej  * code needs to provide something else.
    456         1.59   thorpej  */
    457         1.59   thorpej int
    458         1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    459         1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    460         1.59   thorpej {
    461         1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    462         1.59   thorpej 	int device, function, nfunctions, ret;
    463         1.59   thorpej 	const struct pci_quirkdata *qd;
    464         1.59   thorpej 	pcireg_t id, bhlcr;
    465         1.59   thorpej 	pcitag_t tag;
    466         1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    467         1.60   thorpej 	char devs[32];
    468         1.60   thorpej 	int i;
    469         1.60   thorpej #endif
    470         1.59   thorpej 
    471         1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    472         1.60   thorpej 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    473         1.60   thorpej 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    474         1.60   thorpej #else
    475         1.60   thorpej 	for (device = 0; device < sc->sc_maxndevs; device++)
    476         1.60   thorpej #endif
    477         1.60   thorpej 	{
    478         1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    479         1.87  drochner 		    (locators[PCICF_DEV] != device))
    480         1.87  drochner 			continue;
    481         1.87  drochner 
    482         1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    483         1.81    itojun 
    484         1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    485         1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    486         1.81    itojun 			continue;
    487         1.81    itojun 
    488         1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    489         1.59   thorpej 
    490         1.59   thorpej 		/* Invalid vendor ID value? */
    491         1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    492         1.59   thorpej 			continue;
    493         1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    494         1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    495         1.59   thorpej 			continue;
    496         1.59   thorpej 
    497         1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    498         1.59   thorpej 
    499         1.81    itojun 		if (qd != NULL &&
    500         1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    501         1.59   thorpej 			nfunctions = 8;
    502         1.81    itojun 		else if (qd != NULL &&
    503         1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    504         1.81    itojun 			nfunctions = 1;
    505         1.59   thorpej 		else
    506         1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    507         1.59   thorpej 
    508         1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    509         1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    510         1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    511         1.87  drochner 				continue;
    512         1.87  drochner 
    513         1.81    itojun 			if (qd != NULL &&
    514         1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    515         1.81    itojun 				continue;
    516         1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    517         1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    518         1.59   thorpej 			if (match != NULL && ret != 0)
    519         1.59   thorpej 				return (ret);
    520         1.59   thorpej 		}
    521         1.55      fvdl 	}
    522         1.59   thorpej 	return (0);
    523         1.66  tshiozak }
    524         1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    525         1.66  tshiozak 
    526         1.77   thorpej 
    527         1.77   thorpej /*
    528         1.77   thorpej  * Vital Product Data (PCI 2.2)
    529         1.77   thorpej  */
    530         1.77   thorpej 
    531         1.77   thorpej int
    532         1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    533         1.77   thorpej     pcireg_t *data)
    534         1.77   thorpej {
    535         1.77   thorpej 	uint32_t reg;
    536         1.77   thorpej 	int ofs, i, j;
    537         1.77   thorpej 
    538         1.77   thorpej 	KASSERT(data != NULL);
    539         1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    540         1.77   thorpej 
    541         1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    542         1.77   thorpej 		return (1);
    543         1.77   thorpej 
    544         1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    545         1.77   thorpej 		reg &= 0x0000ffff;
    546         1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    547         1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    548         1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    549         1.77   thorpej 
    550         1.77   thorpej 		/*
    551         1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    552         1.77   thorpej 		 * for completion nor whether the operation can fail.
    553         1.77   thorpej 		 */
    554         1.77   thorpej 		j = 0;
    555         1.77   thorpej 		do {
    556         1.77   thorpej 			if (j++ == 20)
    557         1.77   thorpej 				return (1);
    558         1.77   thorpej 			delay(4);
    559         1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    560         1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    561         1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    562         1.77   thorpej 	}
    563         1.77   thorpej 
    564         1.77   thorpej 	return (0);
    565         1.77   thorpej }
    566         1.77   thorpej 
    567         1.77   thorpej int
    568         1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    569         1.77   thorpej     pcireg_t *data)
    570         1.77   thorpej {
    571         1.77   thorpej 	pcireg_t reg;
    572         1.77   thorpej 	int ofs, i, j;
    573         1.77   thorpej 
    574         1.77   thorpej 	KASSERT(data != NULL);
    575         1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    576         1.77   thorpej 
    577         1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    578         1.77   thorpej 		return (1);
    579         1.77   thorpej 
    580         1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    581         1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    582         1.77   thorpej 
    583         1.77   thorpej 		reg &= 0x0000ffff;
    584         1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    585         1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    586         1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    587         1.77   thorpej 
    588         1.77   thorpej 		/*
    589         1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    590         1.77   thorpej 		 * for completion nor whether the operation can fail.
    591         1.77   thorpej 		 */
    592         1.77   thorpej 		j = 0;
    593         1.77   thorpej 		do {
    594         1.77   thorpej 			if (j++ == 20)
    595         1.77   thorpej 				return (1);
    596         1.77   thorpej 			delay(1);
    597         1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    598         1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    599         1.77   thorpej 	}
    600         1.77   thorpej 
    601         1.77   thorpej 	return (0);
    602         1.80      fvdl }
    603         1.80      fvdl 
    604         1.80      fvdl int
    605        1.103  christos pci_dma64_available(struct pci_attach_args *pa)
    606         1.92     perry {
    607         1.80      fvdl #ifdef _PCI_HAVE_DMA64
    608         1.80      fvdl 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
    609         1.80      fvdl 		((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
    610         1.80      fvdl                         return 1;
    611         1.80      fvdl #endif
    612         1.80      fvdl         return 0;
    613          1.1   mycroft }
    614         1.90  jmcneill 
    615         1.90  jmcneill void
    616         1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    617         1.90  jmcneill 		  struct pci_conf_state *pcs)
    618         1.90  jmcneill {
    619         1.90  jmcneill 	int off;
    620         1.90  jmcneill 
    621         1.90  jmcneill 	for (off = 0; off < 16; off++)
    622         1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    623         1.90  jmcneill 
    624         1.90  jmcneill 	return;
    625         1.90  jmcneill }
    626         1.90  jmcneill 
    627         1.90  jmcneill void
    628         1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    629         1.90  jmcneill 		  struct pci_conf_state *pcs)
    630         1.90  jmcneill {
    631         1.90  jmcneill 	int off;
    632   1.103.22.2  jmcneill 	pcireg_t val;
    633         1.90  jmcneill 
    634   1.103.22.2  jmcneill 	for (off = 15; off >= 0; off--) {
    635   1.103.22.2  jmcneill 		val = pci_conf_read(pc, tag, (off * 4));
    636   1.103.22.2  jmcneill 		if (val != pcs->reg[off])
    637   1.103.22.2  jmcneill 			pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    638   1.103.22.2  jmcneill 	}
    639         1.90  jmcneill 
    640         1.90  jmcneill 	return;
    641         1.90  jmcneill }
    642         1.93   thorpej 
    643         1.99  christos /*
    644         1.99  christos  * Power Management Capability (Rev 2.2)
    645         1.99  christos  */
    646   1.103.22.7     joerg static int
    647   1.103.22.7     joerg pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
    648   1.103.22.7     joerg     int offset)
    649         1.99  christos {
    650   1.103.22.7     joerg 	pcireg_t value, now;
    651         1.99  christos 
    652         1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    653         1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    654         1.99  christos 	switch (now) {
    655         1.99  christos 	case PCI_PMCSR_STATE_D0:
    656         1.99  christos 	case PCI_PMCSR_STATE_D1:
    657         1.99  christos 	case PCI_PMCSR_STATE_D2:
    658         1.99  christos 	case PCI_PMCSR_STATE_D3:
    659         1.99  christos 		*state = now;
    660         1.99  christos 		return 0;
    661         1.99  christos 	default:
    662         1.99  christos 		return EINVAL;
    663         1.99  christos 	}
    664         1.99  christos }
    665         1.99  christos 
    666         1.99  christos int
    667   1.103.22.7     joerg pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
    668         1.99  christos {
    669         1.99  christos 	int offset;
    670   1.103.22.7     joerg 	pcireg_t value;
    671         1.99  christos 
    672         1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    673         1.99  christos 		return EOPNOTSUPP;
    674         1.99  christos 
    675   1.103.22.7     joerg 	return pci_get_powerstate_int(pc, tag, state, offset);
    676   1.103.22.7     joerg }
    677   1.103.22.7     joerg 
    678   1.103.22.7     joerg static int
    679   1.103.22.7     joerg pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
    680   1.103.22.7     joerg     int offset, pcireg_t cap_reg)
    681   1.103.22.7     joerg {
    682   1.103.22.7     joerg 	pcireg_t value, cap, now;
    683   1.103.22.7     joerg 
    684   1.103.22.7     joerg 	cap = cap_reg >> PCI_PMCR_SHIFT;
    685         1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    686         1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    687         1.99  christos 	value &= ~PCI_PMCSR_STATE_MASK;
    688         1.99  christos 
    689         1.99  christos 	if (now == state)
    690         1.99  christos 		return 0;
    691         1.99  christos 	switch (state) {
    692         1.99  christos 	case PCI_PMCSR_STATE_D0:
    693         1.99  christos 		value |= PCI_PMCSR_STATE_D0;
    694         1.99  christos 		break;
    695         1.99  christos 	case PCI_PMCSR_STATE_D1:
    696   1.103.22.7     joerg 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
    697   1.103.22.7     joerg 			printf("invalid transition from %d to D1\n", (int)now);
    698         1.99  christos 			return EINVAL;
    699   1.103.22.7     joerg 		}
    700   1.103.22.7     joerg 		if (!(cap & PCI_PMCR_D1SUPP)) {
    701   1.103.22.7     joerg 			printf("D1 not supported\n");
    702         1.99  christos 			return EOPNOTSUPP;
    703   1.103.22.7     joerg 		}
    704         1.99  christos 		value |= PCI_PMCSR_STATE_D1;
    705         1.99  christos 		break;
    706         1.99  christos 	case PCI_PMCSR_STATE_D2:
    707   1.103.22.7     joerg 		if (now == PCI_PMCSR_STATE_D3) {
    708   1.103.22.7     joerg 			printf("invalid transition from %d to D2\n", (int)now);
    709         1.99  christos 			return EINVAL;
    710   1.103.22.7     joerg 		}
    711   1.103.22.7     joerg 		if (!(cap & PCI_PMCR_D2SUPP)) {
    712   1.103.22.7     joerg 			printf("D2 not supported\n");
    713         1.99  christos 			return EOPNOTSUPP;
    714   1.103.22.7     joerg 		}
    715         1.99  christos 		value |= PCI_PMCSR_STATE_D2;
    716         1.99  christos 		break;
    717         1.99  christos 	case PCI_PMCSR_STATE_D3:
    718         1.99  christos 		value |= PCI_PMCSR_STATE_D3;
    719         1.99  christos 		break;
    720         1.99  christos 	default:
    721         1.99  christos 		return EINVAL;
    722         1.99  christos 	}
    723         1.99  christos 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
    724         1.99  christos 	DELAY(1000);
    725         1.99  christos 	return 0;
    726         1.99  christos }
    727         1.99  christos 
    728   1.103.22.7     joerg int
    729   1.103.22.7     joerg pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
    730   1.103.22.7     joerg {
    731   1.103.22.7     joerg 	int offset;
    732   1.103.22.7     joerg 	pcireg_t value;
    733   1.103.22.7     joerg 
    734   1.103.22.7     joerg 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
    735   1.103.22.7     joerg 		printf("pci_set_powerstate not supported\n");
    736   1.103.22.7     joerg 		return EOPNOTSUPP;
    737   1.103.22.7     joerg 	}
    738   1.103.22.7     joerg 
    739   1.103.22.7     joerg 	return pci_set_powerstate_int(pc, tag, state, offset, value);
    740   1.103.22.7     joerg }
    741   1.103.22.7     joerg 
    742         1.99  christos int
    743         1.99  christos pci_activate(pci_chipset_tag_t pc, pcitag_t tag, void *sc,
    744         1.99  christos     int (*wakefun)(pci_chipset_tag_t, pcitag_t, void *, pcireg_t))
    745         1.99  christos {
    746         1.99  christos 	struct device *dv = sc;
    747         1.99  christos 	pcireg_t pmode;
    748         1.99  christos 	int error;
    749         1.99  christos 
    750         1.99  christos 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
    751         1.99  christos 		return error;
    752         1.99  christos 
    753         1.99  christos 	switch (pmode) {
    754         1.99  christos 	case PCI_PMCSR_STATE_D0:
    755         1.99  christos 		break;
    756         1.99  christos 	case PCI_PMCSR_STATE_D3:
    757         1.99  christos 		if (wakefun == NULL) {
    758         1.99  christos 			/*
    759         1.99  christos 			 * The card has lost all configuration data in
    760         1.99  christos 			 * this state, so punt.
    761         1.99  christos 			 */
    762         1.99  christos 			aprint_error(
    763         1.99  christos 			    "%s: unable to wake up from power state D3\n",
    764         1.99  christos 			    dv->dv_xname);
    765         1.99  christos 			return EOPNOTSUPP;
    766         1.99  christos 		}
    767         1.99  christos 		/*FALLTHROUGH*/
    768         1.99  christos 	default:
    769         1.99  christos 		if (wakefun) {
    770         1.99  christos 			error = (*wakefun)(pc, tag, sc, pmode);
    771         1.99  christos 			if (error)
    772         1.99  christos 				return error;
    773         1.99  christos 		}
    774         1.99  christos 		aprint_normal("%s: waking up from power state D%d\n",
    775         1.99  christos 		    dv->dv_xname, pmode);
    776         1.99  christos 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
    777         1.99  christos 			return error;
    778         1.99  christos 	}
    779         1.99  christos 	return 0;
    780         1.99  christos }
    781         1.99  christos 
    782         1.99  christos int
    783        1.103  christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
    784        1.103  christos     void *sc, pcireg_t state)
    785         1.99  christos {
    786         1.99  christos 	return 0;
    787         1.99  christos }
    788         1.99  christos 
    789   1.103.22.7     joerg void
    790   1.103.22.7     joerg pci_disable_retry(pci_chipset_tag_t pc, pcitag_t tag)
    791   1.103.22.7     joerg {
    792   1.103.22.7     joerg 	pcireg_t retry;
    793   1.103.22.7     joerg 
    794   1.103.22.7     joerg 	/*
    795   1.103.22.7     joerg 	 * Disable retry timeout to keep PCI Tx retries from
    796   1.103.22.7     joerg 	 * interfering with ACPI C3 CPU state.
    797   1.103.22.7     joerg 	 */
    798   1.103.22.7     joerg 	retry = pci_conf_read(pc, tag, PCI_RETRY_TIMEOUT_REG);
    799   1.103.22.7     joerg 	retry &= ~PCI_RETRY_TIMEOUT_REG_MASK;
    800   1.103.22.7     joerg 	pci_conf_write(pc, tag, PCI_RETRY_TIMEOUT_REG, retry);
    801   1.103.22.7     joerg }
    802   1.103.22.7     joerg 
    803   1.103.22.8     joerg struct pci_child_power {
    804   1.103.22.7     joerg 	struct pci_conf_state p_pciconf;
    805   1.103.22.7     joerg 	pci_chipset_tag_t p_pc;
    806   1.103.22.7     joerg 	pcitag_t p_tag;
    807   1.103.22.7     joerg 	bool p_has_pm;
    808   1.103.22.7     joerg 	int p_pm_offset;
    809   1.103.22.7     joerg 	pcireg_t p_pm_cap;
    810   1.103.22.9  jmcneill 	pcireg_t p_class;
    811   1.103.22.7     joerg };
    812   1.103.22.7     joerg 
    813   1.103.22.8     joerg static bool
    814   1.103.22.8     joerg pci_child_suspend(device_t dv)
    815   1.103.22.5     joerg {
    816  1.103.22.13  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    817   1.103.22.5     joerg 
    818   1.103.22.8     joerg 	pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    819   1.103.22.5     joerg 
    820   1.103.22.8     joerg 	if (priv->p_has_pm &&
    821   1.103.22.9  jmcneill 	    PCI_CLASS(priv->p_class) != PCI_CLASS_DISPLAY &&
    822   1.103.22.8     joerg 	    pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    823   1.103.22.8     joerg 	    PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
    824   1.103.22.8     joerg 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    825   1.103.22.8     joerg 		return false;
    826   1.103.22.7     joerg 	}
    827   1.103.22.8     joerg 	return true;
    828   1.103.22.7     joerg }
    829   1.103.22.7     joerg 
    830   1.103.22.8     joerg static bool
    831   1.103.22.8     joerg pci_child_resume(device_t dv)
    832   1.103.22.7     joerg {
    833  1.103.22.13  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    834   1.103.22.7     joerg 
    835   1.103.22.8     joerg 	if (priv->p_has_pm &&
    836   1.103.22.8     joerg 	    pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    837   1.103.22.8     joerg 	    PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
    838   1.103.22.8     joerg 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    839   1.103.22.8     joerg 		return false;
    840   1.103.22.7     joerg 	}
    841   1.103.22.7     joerg 
    842   1.103.22.8     joerg 	pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    843   1.103.22.7     joerg 
    844   1.103.22.8     joerg 	return true;
    845   1.103.22.7     joerg }
    846   1.103.22.7     joerg 
    847   1.103.22.7     joerg static void
    848   1.103.22.8     joerg pci_child_deregister(device_t dv)
    849   1.103.22.7     joerg {
    850  1.103.22.13  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    851   1.103.22.7     joerg 
    852   1.103.22.8     joerg 	free(priv, M_DEVBUF);
    853   1.103.22.7     joerg }
    854   1.103.22.7     joerg 
    855   1.103.22.8     joerg static bool
    856   1.103.22.8     joerg pci_child_register(device_t child)
    857   1.103.22.7     joerg {
    858   1.103.22.8     joerg 	device_t self = device_parent(child);
    859   1.103.22.8     joerg 	struct pci_softc *sc = device_private(self);
    860   1.103.22.8     joerg 	struct pci_child_power *priv;
    861   1.103.22.8     joerg 	int device, function, off;
    862   1.103.22.8     joerg 	pcireg_t reg;
    863   1.103.22.7     joerg 
    864   1.103.22.8     joerg 	priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
    865   1.103.22.7     joerg 
    866   1.103.22.8     joerg 	device = device_locator(child, PCICF_DEV);
    867   1.103.22.8     joerg 	function = device_locator(child, PCICF_FUNCTION);
    868   1.103.22.7     joerg 
    869   1.103.22.8     joerg 	priv->p_pc = sc->sc_pc;
    870   1.103.22.8     joerg 	priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
    871   1.103.22.8     joerg 	    function);
    872   1.103.22.9  jmcneill 	priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
    873   1.103.22.8     joerg 
    874   1.103.22.8     joerg 	if (pci_get_capability(priv->p_pc, priv->p_tag,
    875   1.103.22.8     joerg 			       PCI_CAP_PWRMGMT, &off, &reg)) {
    876   1.103.22.8     joerg 		priv->p_has_pm = true;
    877   1.103.22.8     joerg 		priv->p_pm_offset = off;
    878   1.103.22.8     joerg 		priv->p_pm_cap = reg;
    879   1.103.22.8     joerg 	} else {
    880   1.103.22.8     joerg 		priv->p_has_pm = false;
    881   1.103.22.8     joerg 		priv->p_pm_offset = -1;
    882   1.103.22.8     joerg 	}
    883   1.103.22.7     joerg 
    884  1.103.22.13  jmcneill 	device_pmf_bus_register(child, priv, pci_child_suspend,
    885   1.103.22.8     joerg 	    pci_child_resume, pci_child_deregister);
    886   1.103.22.7     joerg 
    887   1.103.22.8     joerg 	return true;
    888   1.103.22.7     joerg }
    889