pci.c revision 1.103.22.3 1 1.103.22.3 jmcneill /* $NetBSD: pci.c,v 1.103.22.3 2007/08/06 04:15:35 jmcneill Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.103.22.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.103.22.3 2007/08/06 04:15:35 jmcneill Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.10 cgd #include <sys/systm.h>
45 1.1 mycroft #include <sys/device.h>
46 1.1 mycroft
47 1.10 cgd #include <dev/pci/pcireg.h>
48 1.7 cgd #include <dev/pci/pcivar.h>
49 1.33 cgd #include <dev/pci/pcidevs.h>
50 1.76 christos
51 1.80 fvdl #include <uvm/uvm_extern.h>
52 1.80 fvdl
53 1.76 christos #include "locators.h"
54 1.10 cgd
55 1.45 cgd #ifdef PCI_CONFIG_DUMP
56 1.45 cgd int pci_config_dump = 1;
57 1.45 cgd #else
58 1.45 cgd int pci_config_dump = 0;
59 1.45 cgd #endif
60 1.45 cgd
61 1.91 perry int pciprint(void *, const char *);
62 1.10 cgd
63 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
64 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
65 1.86 drochner #else
66 1.87 drochner int pci_enumerate_bus(struct pci_softc *, const int *,
67 1.86 drochner int (*)(struct pci_attach_args *), struct pci_attach_args *);
68 1.86 drochner #endif
69 1.86 drochner
70 1.25 cgd /*
71 1.38 thorpej * Important note about PCI-ISA bridges:
72 1.38 thorpej *
73 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
74 1.38 thorpej * can attach their child busses after PCI configuration is done.
75 1.25 cgd *
76 1.25 cgd * This works because:
77 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
78 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
79 1.25 cgd * busses (i.e. bus zero).
80 1.25 cgd *
81 1.25 cgd * That boils down to: there can only be one of these outstanding
82 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
83 1.25 cgd * subdevices have been found, and it is run after all subdevices
84 1.25 cgd * of PCI bus 0 have been found.
85 1.25 cgd *
86 1.25 cgd * This is needed because there are some (legacy) PCI devices which
87 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
88 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
89 1.25 cgd * and the bridge is seen before the video board is, the board can show
90 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
91 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
92 1.38 thorpej *
93 1.38 thorpej * We use the generic config_defer() facility to achieve this.
94 1.25 cgd */
95 1.25 cgd
96 1.93 thorpej static int
97 1.103 christos pcirescan(struct device *sc, const char *ifattr, const int *locators)
98 1.93 thorpej {
99 1.93 thorpej
100 1.93 thorpej KASSERT(ifattr && !strcmp(ifattr, "pci"));
101 1.93 thorpej KASSERT(locators);
102 1.93 thorpej
103 1.93 thorpej pci_enumerate_bus((struct pci_softc *)sc, locators, NULL, NULL);
104 1.93 thorpej return (0);
105 1.93 thorpej }
106 1.93 thorpej
107 1.93 thorpej static int
108 1.103 christos pcimatch(struct device *parent, struct cfdata *cf, void *aux)
109 1.10 cgd {
110 1.10 cgd struct pcibus_attach_args *pba = aux;
111 1.10 cgd
112 1.10 cgd /* Check the locators */
113 1.89 drochner if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
114 1.89 drochner cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
115 1.10 cgd return (0);
116 1.10 cgd
117 1.10 cgd /* sanity */
118 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
119 1.10 cgd return (0);
120 1.10 cgd
121 1.10 cgd /*
122 1.10 cgd * XXX check other (hardware?) indicators
123 1.10 cgd */
124 1.10 cgd
125 1.59 thorpej return (1);
126 1.10 cgd }
127 1.1 mycroft
128 1.93 thorpej static void
129 1.103.22.1 jmcneill pci_power_devices(struct pci_softc *sc, pnp_state_t newstate)
130 1.100 jmcneill {
131 1.100 jmcneill pci_chipset_tag_t pc;
132 1.100 jmcneill int device, function, nfunctions;
133 1.100 jmcneill pcitag_t tag;
134 1.100 jmcneill pcireg_t bhlcr, id;
135 1.100 jmcneill pcireg_t state;
136 1.100 jmcneill #ifdef __PCI_BUS_DEVORDER
137 1.100 jmcneill char devs[32];
138 1.100 jmcneill int i;
139 1.100 jmcneill #endif
140 1.100 jmcneill
141 1.100 jmcneill pc = sc->sc_pc;
142 1.103.22.1 jmcneill switch (newstate) {
143 1.103.22.1 jmcneill case PNP_STATE_D1:
144 1.100 jmcneill state = PCI_PMCSR_STATE_D1;
145 1.100 jmcneill break;
146 1.103.22.1 jmcneill case PNP_STATE_D3:
147 1.100 jmcneill state = PCI_PMCSR_STATE_D3;
148 1.100 jmcneill break;
149 1.103.22.1 jmcneill case PNP_STATE_D0:
150 1.100 jmcneill state = PCI_PMCSR_STATE_D0;
151 1.100 jmcneill break;
152 1.100 jmcneill default:
153 1.100 jmcneill /* we should never be called here */
154 1.100 jmcneill #ifdef DIAGNOSTIC
155 1.100 jmcneill panic("pci_power_devices called with invalid reason %d\n",
156 1.103.22.3 jmcneill newstate);
157 1.100 jmcneill /* NOTREACHED */
158 1.100 jmcneill #endif
159 1.100 jmcneill return;
160 1.100 jmcneill }
161 1.100 jmcneill
162 1.100 jmcneill #ifdef __PCI_BUS_DEVORDER
163 1.100 jmcneill pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
164 1.100 jmcneill for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
165 1.100 jmcneill #else
166 1.100 jmcneill for (device = 0; device < sc->sc_maxndevs; device++)
167 1.100 jmcneill #endif
168 1.100 jmcneill {
169 1.100 jmcneill tag = pci_make_tag(pc, sc->sc_bus, device, 0);
170 1.100 jmcneill bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
171 1.100 jmcneill if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
172 1.100 jmcneill continue;
173 1.100 jmcneill id = pci_conf_read(pc, tag, PCI_ID_REG);
174 1.100 jmcneill if (PCI_VENDOR(id) == PCI_VENDOR_INVALID ||
175 1.100 jmcneill PCI_VENDOR(id) == 0x0000)
176 1.100 jmcneill continue;
177 1.100 jmcneill nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
178 1.100 jmcneill
179 1.100 jmcneill for (function = 0; function < nfunctions; function++) {
180 1.100 jmcneill tag = pci_make_tag(pc, sc->sc_bus, device, function);
181 1.100 jmcneill if (sc->PCI_SC_DEVICESC(device, function) != NULL)
182 1.100 jmcneill continue;
183 1.100 jmcneill (void)pci_set_powerstate(pc, tag, state);
184 1.100 jmcneill }
185 1.100 jmcneill }
186 1.100 jmcneill
187 1.100 jmcneill return;
188 1.100 jmcneill }
189 1.100 jmcneill
190 1.103.22.1 jmcneill static pnp_status_t
191 1.103.22.1 jmcneill pci_power(device_t dv, pnp_request_t req, void *opaque)
192 1.100 jmcneill {
193 1.100 jmcneill struct pci_softc *sc;
194 1.103.22.1 jmcneill pnp_capabilities_t *pcaps;
195 1.103.22.1 jmcneill pnp_state_t *pstate;
196 1.103.22.1 jmcneill
197 1.103.22.1 jmcneill sc = (struct pci_softc *)dv;
198 1.100 jmcneill
199 1.103.22.1 jmcneill switch (req) {
200 1.103.22.1 jmcneill case PNP_REQUEST_GET_CAPABILITIES:
201 1.103.22.1 jmcneill pcaps = opaque;
202 1.103.22.1 jmcneill pcaps->state |= PNP_STATE_D0 | PNP_STATE_D3;
203 1.103.22.1 jmcneill break;
204 1.103.22.1 jmcneill
205 1.103.22.1 jmcneill case PNP_REQUEST_GET_STATE:
206 1.103.22.1 jmcneill pstate = opaque;
207 1.103.22.1 jmcneill *pstate = PNP_STATE_D0; /* XXX */
208 1.103.22.1 jmcneill break;
209 1.103.22.1 jmcneill
210 1.103.22.1 jmcneill case PNP_REQUEST_SET_STATE:
211 1.103.22.1 jmcneill pstate = opaque;
212 1.103.22.1 jmcneill
213 1.103.22.1 jmcneill if (*pstate == PNP_STATE_D2)
214 1.103.22.1 jmcneill return PNP_STATUS_UNSUPPORTED;
215 1.103.22.1 jmcneill
216 1.103.22.1 jmcneill pci_power_devices(sc, req);
217 1.103.22.1 jmcneill break;
218 1.100 jmcneill
219 1.103.22.1 jmcneill case PNP_REQUEST_NOTIFY:
220 1.103.22.1 jmcneill /* XXX TODO */
221 1.100 jmcneill break;
222 1.103.22.1 jmcneill
223 1.103.22.1 jmcneill default:
224 1.103.22.1 jmcneill return PNP_STATUS_UNSUPPORTED;
225 1.100 jmcneill }
226 1.100 jmcneill
227 1.103.22.1 jmcneill return PNP_STATUS_SUCCESS;
228 1.100 jmcneill }
229 1.100 jmcneill
230 1.100 jmcneill static void
231 1.93 thorpej pciattach(struct device *parent, struct device *self, void *aux)
232 1.34 drochner {
233 1.34 drochner struct pcibus_attach_args *pba = aux;
234 1.34 drochner struct pci_softc *sc = (struct pci_softc *)self;
235 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
236 1.103.22.1 jmcneill pnp_status_t status;
237 1.43 thorpej const char *sep = "";
238 1.96 drochner static const int wildcard[PCICF_NLOCS] = {
239 1.96 drochner PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
240 1.96 drochner };
241 1.34 drochner
242 1.34 drochner pci_attach_hook(parent, self, pba);
243 1.78 thorpej
244 1.78 thorpej aprint_naive("\n");
245 1.78 thorpej aprint_normal("\n");
246 1.34 drochner
247 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
248 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
249 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
250 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
251 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
252 1.34 drochner
253 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
254 1.78 thorpej aprint_error("%s: no spaces enabled!\n", self->dv_xname);
255 1.34 drochner return;
256 1.34 drochner }
257 1.34 drochner
258 1.78 thorpej #define PRINT(str) \
259 1.78 thorpej do { \
260 1.78 thorpej aprint_normal("%s%s", sep, str); \
261 1.78 thorpej sep = ", "; \
262 1.78 thorpej } while (/*CONSTCOND*/0)
263 1.43 thorpej
264 1.78 thorpej aprint_normal("%s: ", self->dv_xname);
265 1.43 thorpej
266 1.34 drochner if (io_enabled)
267 1.43 thorpej PRINT("i/o space");
268 1.43 thorpej if (mem_enabled)
269 1.43 thorpej PRINT("memory space");
270 1.78 thorpej aprint_normal(" enabled");
271 1.43 thorpej
272 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
273 1.43 thorpej if (mrl_enabled)
274 1.43 thorpej PRINT("rd/line");
275 1.43 thorpej if (mrm_enabled)
276 1.43 thorpej PRINT("rd/mult");
277 1.43 thorpej if (mwi_enabled)
278 1.43 thorpej PRINT("wr/inv");
279 1.78 thorpej aprint_normal(" ok");
280 1.34 drochner }
281 1.43 thorpej
282 1.78 thorpej aprint_normal("\n");
283 1.43 thorpej
284 1.43 thorpej #undef PRINT
285 1.34 drochner
286 1.34 drochner sc->sc_iot = pba->pba_iot;
287 1.34 drochner sc->sc_memt = pba->pba_memt;
288 1.34 drochner sc->sc_dmat = pba->pba_dmat;
289 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
290 1.34 drochner sc->sc_pc = pba->pba_pc;
291 1.34 drochner sc->sc_bus = pba->pba_bus;
292 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
293 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
294 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
295 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
296 1.34 drochner sc->sc_flags = pba->pba_flags;
297 1.100 jmcneill
298 1.103.22.1 jmcneill status = pnp_register(self, pci_power);
299 1.103.22.1 jmcneill if (status != PNP_STATUS_SUCCESS)
300 1.103.22.1 jmcneill aprint_error("%s: couldn't establish power handler\n",
301 1.103.22.1 jmcneill device_xname(self));
302 1.100 jmcneill
303 1.87 drochner pcirescan(&sc->sc_dev, "pci", wildcard);
304 1.87 drochner }
305 1.87 drochner
306 1.87 drochner int
307 1.93 thorpej pciprint(void *aux, const char *pnp)
308 1.1 mycroft {
309 1.46 augustss struct pci_attach_args *pa = aux;
310 1.10 cgd char devinfo[256];
311 1.37 cgd const struct pci_quirkdata *qd;
312 1.1 mycroft
313 1.10 cgd if (pnp) {
314 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
315 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
316 1.10 cgd }
317 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
318 1.45 cgd if (pci_config_dump) {
319 1.45 cgd printf(": ");
320 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
321 1.45 cgd if (!pnp)
322 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
323 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
324 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
325 1.37 cgd #ifdef __i386__
326 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
327 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
328 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
329 1.37 cgd #else
330 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
331 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
332 1.36 cgd #endif
333 1.45 cgd printf(", i/o %s, mem %s,",
334 1.45 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
335 1.45 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
336 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
337 1.45 cgd PCI_PRODUCT(pa->pa_id));
338 1.45 cgd if (qd == NULL) {
339 1.45 cgd printf(" no quirks");
340 1.45 cgd } else {
341 1.45 cgd bitmask_snprintf(qd->quirks,
342 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
343 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
344 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
345 1.85 kochi "\012skipfunc7",
346 1.82 itojun devinfo, sizeof (devinfo));
347 1.45 cgd printf(" quirks %s", devinfo);
348 1.45 cgd }
349 1.45 cgd printf(")");
350 1.37 cgd }
351 1.6 mycroft return (UNCONF);
352 1.6 mycroft }
353 1.6 mycroft
354 1.6 mycroft int
355 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
356 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
357 1.59 thorpej {
358 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
359 1.59 thorpej struct pci_attach_args pa;
360 1.59 thorpej pcireg_t id, csr, class, intr, bhlcr;
361 1.59 thorpej int ret, pin, bus, device, function;
362 1.94 drochner int locs[PCICF_NLOCS];
363 1.87 drochner struct device *subdev;
364 1.59 thorpej
365 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
366 1.59 thorpej
367 1.87 drochner /* a driver already attached? */
368 1.87 drochner if (sc->PCI_SC_DEVICESC(device, function) && !match)
369 1.87 drochner return (0);
370 1.87 drochner
371 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
372 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
373 1.81 itojun return (0);
374 1.81 itojun
375 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
376 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
377 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
378 1.59 thorpej
379 1.59 thorpej /* Invalid vendor ID value? */
380 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
381 1.68 thorpej return (0);
382 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
383 1.59 thorpej if (PCI_VENDOR(id) == 0)
384 1.68 thorpej return (0);
385 1.59 thorpej
386 1.59 thorpej pa.pa_iot = sc->sc_iot;
387 1.59 thorpej pa.pa_memt = sc->sc_memt;
388 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
389 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
390 1.59 thorpej pa.pa_pc = pc;
391 1.63 thorpej pa.pa_bus = bus;
392 1.59 thorpej pa.pa_device = device;
393 1.59 thorpej pa.pa_function = function;
394 1.59 thorpej pa.pa_tag = tag;
395 1.59 thorpej pa.pa_id = id;
396 1.59 thorpej pa.pa_class = class;
397 1.59 thorpej
398 1.59 thorpej /*
399 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
400 1.59 thorpej * as appropriate.
401 1.59 thorpej */
402 1.59 thorpej pa.pa_flags = sc->sc_flags;
403 1.59 thorpej if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
404 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
405 1.59 thorpej if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
406 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
407 1.59 thorpej
408 1.59 thorpej /*
409 1.59 thorpej * If the cache line size is not configured, then
410 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
411 1.59 thorpej */
412 1.59 thorpej if (PCI_CACHELINE(bhlcr) == 0)
413 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
414 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
415 1.59 thorpej
416 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
417 1.59 thorpej pa.pa_intrswiz = 0;
418 1.59 thorpej pa.pa_intrtag = tag;
419 1.59 thorpej } else {
420 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
421 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
422 1.59 thorpej }
423 1.81 itojun
424 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
425 1.81 itojun
426 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
427 1.65 sommerfe pa.pa_rawintrpin = pin;
428 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
429 1.59 thorpej /* no interrupt */
430 1.59 thorpej pa.pa_intrpin = 0;
431 1.59 thorpej } else {
432 1.59 thorpej /*
433 1.59 thorpej * swizzle it based on the number of busses we're
434 1.59 thorpej * behind and our device number.
435 1.59 thorpej */
436 1.59 thorpej pa.pa_intrpin = /* XXX */
437 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
438 1.59 thorpej }
439 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
440 1.59 thorpej
441 1.59 thorpej if (match != NULL) {
442 1.59 thorpej ret = (*match)(&pa);
443 1.59 thorpej if (ret != 0 && pap != NULL)
444 1.59 thorpej *pap = pa;
445 1.59 thorpej } else {
446 1.94 drochner locs[PCICF_DEV] = device;
447 1.94 drochner locs[PCICF_FUNCTION] = function;
448 1.87 drochner
449 1.94 drochner subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
450 1.95 drochner pciprint, config_stdsubmatch);
451 1.87 drochner sc->PCI_SC_DEVICESC(device, function) = subdev;
452 1.87 drochner ret = (subdev != NULL);
453 1.59 thorpej }
454 1.59 thorpej
455 1.59 thorpej return (ret);
456 1.59 thorpej }
457 1.59 thorpej
458 1.93 thorpej static void
459 1.87 drochner pcidevdetached(struct device *sc, struct device *dev)
460 1.87 drochner {
461 1.87 drochner struct pci_softc *psc = (struct pci_softc *)sc;
462 1.87 drochner int d, f;
463 1.87 drochner
464 1.98 thorpej d = device_locator(dev, PCICF_DEV);
465 1.98 thorpej f = device_locator(dev, PCICF_FUNCTION);
466 1.87 drochner
467 1.87 drochner KASSERT(psc->PCI_SC_DEVICESC(d, f) == dev);
468 1.87 drochner
469 1.87 drochner psc->PCI_SC_DEVICESC(d, f) = 0;
470 1.87 drochner }
471 1.87 drochner
472 1.59 thorpej int
473 1.93 thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
474 1.93 thorpej int *offset, pcireg_t *value)
475 1.40 drochner {
476 1.40 drochner pcireg_t reg;
477 1.40 drochner unsigned int ofs;
478 1.40 drochner
479 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
480 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
481 1.40 drochner return (0);
482 1.40 drochner
483 1.48 kleink /* Determine the Capability List Pointer register to start with. */
484 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
485 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
486 1.47 kleink case 0: /* standard device header */
487 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
488 1.47 kleink break;
489 1.47 kleink case 2: /* PCI-CardBus Bridge header */
490 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
491 1.47 kleink break;
492 1.47 kleink default:
493 1.47 kleink return (0);
494 1.47 kleink }
495 1.47 kleink
496 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
497 1.40 drochner while (ofs != 0) {
498 1.40 drochner #ifdef DIAGNOSTIC
499 1.40 drochner if ((ofs & 3) || (ofs < 0x40))
500 1.40 drochner panic("pci_get_capability");
501 1.40 drochner #endif
502 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
503 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
504 1.40 drochner if (offset)
505 1.40 drochner *offset = ofs;
506 1.40 drochner if (value)
507 1.40 drochner *value = reg;
508 1.40 drochner return (1);
509 1.40 drochner }
510 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
511 1.40 drochner }
512 1.40 drochner
513 1.40 drochner return (0);
514 1.55 fvdl }
515 1.55 fvdl
516 1.55 fvdl int
517 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
518 1.55 fvdl int (*match)(struct pci_attach_args *))
519 1.55 fvdl {
520 1.59 thorpej extern struct cfdriver pci_cd;
521 1.59 thorpej struct device *pcidev;
522 1.55 fvdl int i;
523 1.87 drochner static const int wildcard[2] = {
524 1.87 drochner PCICF_DEV_DEFAULT,
525 1.87 drochner PCICF_FUNCTION_DEFAULT
526 1.87 drochner };
527 1.55 fvdl
528 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
529 1.55 fvdl pcidev = pci_cd.cd_devs[i];
530 1.59 thorpej if (pcidev != NULL &&
531 1.87 drochner pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
532 1.59 thorpej match, pa) != 0)
533 1.59 thorpej return (1);
534 1.59 thorpej }
535 1.59 thorpej return (0);
536 1.59 thorpej }
537 1.59 thorpej
538 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
539 1.59 thorpej /*
540 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
541 1.59 thorpej * code needs to provide something else.
542 1.59 thorpej */
543 1.59 thorpej int
544 1.87 drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
545 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
546 1.59 thorpej {
547 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
548 1.59 thorpej int device, function, nfunctions, ret;
549 1.59 thorpej const struct pci_quirkdata *qd;
550 1.59 thorpej pcireg_t id, bhlcr;
551 1.59 thorpej pcitag_t tag;
552 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
553 1.60 thorpej char devs[32];
554 1.60 thorpej int i;
555 1.60 thorpej #endif
556 1.59 thorpej
557 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
558 1.60 thorpej pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
559 1.60 thorpej for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
560 1.60 thorpej #else
561 1.60 thorpej for (device = 0; device < sc->sc_maxndevs; device++)
562 1.60 thorpej #endif
563 1.60 thorpej {
564 1.87 drochner if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
565 1.87 drochner (locators[PCICF_DEV] != device))
566 1.87 drochner continue;
567 1.87 drochner
568 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
569 1.81 itojun
570 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
571 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
572 1.81 itojun continue;
573 1.81 itojun
574 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
575 1.59 thorpej
576 1.59 thorpej /* Invalid vendor ID value? */
577 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
578 1.59 thorpej continue;
579 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
580 1.59 thorpej if (PCI_VENDOR(id) == 0)
581 1.59 thorpej continue;
582 1.59 thorpej
583 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
584 1.59 thorpej
585 1.81 itojun if (qd != NULL &&
586 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
587 1.59 thorpej nfunctions = 8;
588 1.81 itojun else if (qd != NULL &&
589 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
590 1.81 itojun nfunctions = 1;
591 1.59 thorpej else
592 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
593 1.59 thorpej
594 1.59 thorpej for (function = 0; function < nfunctions; function++) {
595 1.87 drochner if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
596 1.87 drochner && (locators[PCICF_FUNCTION] != function))
597 1.87 drochner continue;
598 1.87 drochner
599 1.81 itojun if (qd != NULL &&
600 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
601 1.81 itojun continue;
602 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
603 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
604 1.59 thorpej if (match != NULL && ret != 0)
605 1.59 thorpej return (ret);
606 1.59 thorpej }
607 1.55 fvdl }
608 1.59 thorpej return (0);
609 1.66 tshiozak }
610 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
611 1.66 tshiozak
612 1.77 thorpej
613 1.77 thorpej /*
614 1.77 thorpej * Vital Product Data (PCI 2.2)
615 1.77 thorpej */
616 1.77 thorpej
617 1.77 thorpej int
618 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
619 1.77 thorpej pcireg_t *data)
620 1.77 thorpej {
621 1.77 thorpej uint32_t reg;
622 1.77 thorpej int ofs, i, j;
623 1.77 thorpej
624 1.77 thorpej KASSERT(data != NULL);
625 1.77 thorpej KASSERT((offset + count) < 0x7fff);
626 1.77 thorpej
627 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
628 1.77 thorpej return (1);
629 1.77 thorpej
630 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
631 1.77 thorpej reg &= 0x0000ffff;
632 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
633 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
634 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
635 1.77 thorpej
636 1.77 thorpej /*
637 1.77 thorpej * PCI 2.2 does not specify how long we should poll
638 1.77 thorpej * for completion nor whether the operation can fail.
639 1.77 thorpej */
640 1.77 thorpej j = 0;
641 1.77 thorpej do {
642 1.77 thorpej if (j++ == 20)
643 1.77 thorpej return (1);
644 1.77 thorpej delay(4);
645 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
646 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
647 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
648 1.77 thorpej }
649 1.77 thorpej
650 1.77 thorpej return (0);
651 1.77 thorpej }
652 1.77 thorpej
653 1.77 thorpej int
654 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
655 1.77 thorpej pcireg_t *data)
656 1.77 thorpej {
657 1.77 thorpej pcireg_t reg;
658 1.77 thorpej int ofs, i, j;
659 1.77 thorpej
660 1.77 thorpej KASSERT(data != NULL);
661 1.77 thorpej KASSERT((offset + count) < 0x7fff);
662 1.77 thorpej
663 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
664 1.77 thorpej return (1);
665 1.77 thorpej
666 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
667 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
668 1.77 thorpej
669 1.77 thorpej reg &= 0x0000ffff;
670 1.79 thorpej reg |= PCI_VPD_OPFLAG;
671 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
672 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
673 1.77 thorpej
674 1.77 thorpej /*
675 1.77 thorpej * PCI 2.2 does not specify how long we should poll
676 1.77 thorpej * for completion nor whether the operation can fail.
677 1.77 thorpej */
678 1.77 thorpej j = 0;
679 1.77 thorpej do {
680 1.77 thorpej if (j++ == 20)
681 1.77 thorpej return (1);
682 1.77 thorpej delay(1);
683 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
684 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
685 1.77 thorpej }
686 1.77 thorpej
687 1.77 thorpej return (0);
688 1.80 fvdl }
689 1.80 fvdl
690 1.80 fvdl int
691 1.103 christos pci_dma64_available(struct pci_attach_args *pa)
692 1.92 perry {
693 1.80 fvdl #ifdef _PCI_HAVE_DMA64
694 1.80 fvdl if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
695 1.80 fvdl ((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
696 1.80 fvdl return 1;
697 1.80 fvdl #endif
698 1.80 fvdl return 0;
699 1.1 mycroft }
700 1.90 jmcneill
701 1.90 jmcneill void
702 1.90 jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
703 1.90 jmcneill struct pci_conf_state *pcs)
704 1.90 jmcneill {
705 1.90 jmcneill int off;
706 1.90 jmcneill
707 1.90 jmcneill for (off = 0; off < 16; off++)
708 1.90 jmcneill pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
709 1.90 jmcneill
710 1.90 jmcneill return;
711 1.90 jmcneill }
712 1.90 jmcneill
713 1.90 jmcneill void
714 1.90 jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
715 1.90 jmcneill struct pci_conf_state *pcs)
716 1.90 jmcneill {
717 1.90 jmcneill int off;
718 1.103.22.2 jmcneill pcireg_t val;
719 1.90 jmcneill
720 1.103.22.2 jmcneill for (off = 15; off >= 0; off--) {
721 1.103.22.2 jmcneill val = pci_conf_read(pc, tag, (off * 4));
722 1.103.22.2 jmcneill if (val != pcs->reg[off])
723 1.103.22.2 jmcneill pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
724 1.103.22.2 jmcneill }
725 1.90 jmcneill
726 1.90 jmcneill return;
727 1.90 jmcneill }
728 1.93 thorpej
729 1.99 christos /*
730 1.99 christos * Power Management Capability (Rev 2.2)
731 1.99 christos */
732 1.99 christos int
733 1.99 christos pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
734 1.99 christos {
735 1.99 christos int offset;
736 1.99 christos pcireg_t value, cap, now;
737 1.99 christos
738 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
739 1.99 christos return EOPNOTSUPP;
740 1.99 christos
741 1.99 christos cap = value >> PCI_PMCR_SHIFT;
742 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
743 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
744 1.99 christos switch (now) {
745 1.99 christos case PCI_PMCSR_STATE_D0:
746 1.99 christos case PCI_PMCSR_STATE_D1:
747 1.99 christos case PCI_PMCSR_STATE_D2:
748 1.99 christos case PCI_PMCSR_STATE_D3:
749 1.99 christos *state = now;
750 1.99 christos return 0;
751 1.99 christos default:
752 1.99 christos return EINVAL;
753 1.99 christos }
754 1.99 christos }
755 1.99 christos
756 1.99 christos int
757 1.99 christos pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
758 1.99 christos {
759 1.99 christos int offset;
760 1.99 christos pcireg_t value, cap, now;
761 1.99 christos
762 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
763 1.99 christos return EOPNOTSUPP;
764 1.99 christos
765 1.99 christos cap = value >> PCI_PMCR_SHIFT;
766 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
767 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
768 1.99 christos value &= ~PCI_PMCSR_STATE_MASK;
769 1.99 christos
770 1.99 christos if (now == state)
771 1.99 christos return 0;
772 1.99 christos switch (state) {
773 1.99 christos case PCI_PMCSR_STATE_D0:
774 1.99 christos value |= PCI_PMCSR_STATE_D0;
775 1.99 christos break;
776 1.99 christos case PCI_PMCSR_STATE_D1:
777 1.99 christos if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3)
778 1.99 christos return EINVAL;
779 1.99 christos if (!(cap & PCI_PMCR_D1SUPP))
780 1.99 christos return EOPNOTSUPP;
781 1.99 christos value |= PCI_PMCSR_STATE_D1;
782 1.99 christos break;
783 1.99 christos case PCI_PMCSR_STATE_D2:
784 1.99 christos if (now == PCI_PMCSR_STATE_D3)
785 1.99 christos return EINVAL;
786 1.99 christos if (!(cap & PCI_PMCR_D2SUPP))
787 1.99 christos return EOPNOTSUPP;
788 1.99 christos value |= PCI_PMCSR_STATE_D2;
789 1.99 christos break;
790 1.99 christos case PCI_PMCSR_STATE_D3:
791 1.99 christos if (now == PCI_PMCSR_STATE_D3)
792 1.99 christos return 0;
793 1.99 christos value |= PCI_PMCSR_STATE_D3;
794 1.99 christos break;
795 1.99 christos default:
796 1.99 christos return EINVAL;
797 1.99 christos }
798 1.99 christos pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
799 1.99 christos DELAY(1000);
800 1.99 christos return 0;
801 1.99 christos }
802 1.99 christos
803 1.103.22.1 jmcneill pnp_state_t
804 1.103.22.1 jmcneill pci_pnp_powerstate(pcireg_t reg)
805 1.103.22.1 jmcneill {
806 1.103.22.1 jmcneill pnp_state_t state;
807 1.103.22.1 jmcneill
808 1.103.22.1 jmcneill switch (reg) {
809 1.103.22.1 jmcneill case PCI_PMCSR_STATE_D0:
810 1.103.22.1 jmcneill state = PNP_STATE_D0;
811 1.103.22.1 jmcneill break;
812 1.103.22.1 jmcneill case PCI_PMCSR_STATE_D1:
813 1.103.22.1 jmcneill state = PNP_STATE_D1;
814 1.103.22.1 jmcneill break;
815 1.103.22.1 jmcneill case PCI_PMCSR_STATE_D2:
816 1.103.22.1 jmcneill state = PNP_STATE_D2;
817 1.103.22.1 jmcneill break;
818 1.103.22.1 jmcneill case PCI_PMCSR_STATE_D3:
819 1.103.22.1 jmcneill state = PNP_STATE_D3;
820 1.103.22.1 jmcneill break;
821 1.103.22.1 jmcneill default:
822 1.103.22.1 jmcneill state = PNP_STATE_UNKNOWN;
823 1.103.22.1 jmcneill break;
824 1.103.22.1 jmcneill }
825 1.103.22.1 jmcneill
826 1.103.22.1 jmcneill return state;
827 1.103.22.1 jmcneill }
828 1.103.22.1 jmcneill
829 1.103.22.1 jmcneill pnp_state_t
830 1.103.22.1 jmcneill pci_pnp_capabilities(pcireg_t reg)
831 1.103.22.1 jmcneill {
832 1.103.22.1 jmcneill pnp_state_t state;
833 1.103.22.1 jmcneill pcireg_t cap;
834 1.103.22.1 jmcneill
835 1.103.22.1 jmcneill cap = reg >> PCI_PMCR_SHIFT;
836 1.103.22.1 jmcneill
837 1.103.22.1 jmcneill state = PNP_STATE_D0 | PNP_STATE_D3;
838 1.103.22.1 jmcneill if (cap & PCI_PMCR_D1SUPP)
839 1.103.22.1 jmcneill state |= PNP_STATE_D1;
840 1.103.22.1 jmcneill if (cap & PCI_PMCR_D2SUPP)
841 1.103.22.1 jmcneill state |= PNP_STATE_D2;
842 1.103.22.1 jmcneill
843 1.103.22.1 jmcneill return state;
844 1.103.22.1 jmcneill }
845 1.103.22.1 jmcneill
846 1.99 christos int
847 1.99 christos pci_activate(pci_chipset_tag_t pc, pcitag_t tag, void *sc,
848 1.99 christos int (*wakefun)(pci_chipset_tag_t, pcitag_t, void *, pcireg_t))
849 1.99 christos {
850 1.99 christos struct device *dv = sc;
851 1.99 christos pcireg_t pmode;
852 1.99 christos int error;
853 1.99 christos
854 1.99 christos if ((error = pci_get_powerstate(pc, tag, &pmode)))
855 1.99 christos return error;
856 1.99 christos
857 1.99 christos switch (pmode) {
858 1.99 christos case PCI_PMCSR_STATE_D0:
859 1.99 christos break;
860 1.99 christos case PCI_PMCSR_STATE_D3:
861 1.99 christos if (wakefun == NULL) {
862 1.99 christos /*
863 1.99 christos * The card has lost all configuration data in
864 1.99 christos * this state, so punt.
865 1.99 christos */
866 1.99 christos aprint_error(
867 1.99 christos "%s: unable to wake up from power state D3\n",
868 1.99 christos dv->dv_xname);
869 1.99 christos return EOPNOTSUPP;
870 1.99 christos }
871 1.99 christos /*FALLTHROUGH*/
872 1.99 christos default:
873 1.99 christos if (wakefun) {
874 1.99 christos error = (*wakefun)(pc, tag, sc, pmode);
875 1.99 christos if (error)
876 1.99 christos return error;
877 1.99 christos }
878 1.99 christos aprint_normal("%s: waking up from power state D%d\n",
879 1.99 christos dv->dv_xname, pmode);
880 1.99 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
881 1.99 christos return error;
882 1.99 christos }
883 1.99 christos return 0;
884 1.99 christos }
885 1.99 christos
886 1.99 christos int
887 1.103 christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
888 1.103 christos void *sc, pcireg_t state)
889 1.99 christos {
890 1.99 christos return 0;
891 1.99 christos }
892 1.99 christos
893 1.93 thorpej CFATTACH_DECL2(pci, sizeof(struct pci_softc),
894 1.93 thorpej pcimatch, pciattach, NULL, NULL, pcirescan, pcidevdetached);
895