Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.103.22.5
      1  1.103.22.5     joerg /*	$NetBSD: pci.c,v 1.103.22.5 2007/08/23 09:32:51 joerg Exp $	*/
      2         1.3       cgd 
      3         1.1   mycroft /*
      4        1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5        1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6        1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7         1.1   mycroft  *
      8         1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9         1.1   mycroft  * modification, are permitted provided that the following conditions
     10         1.1   mycroft  * are met:
     11         1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12         1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13         1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14         1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15         1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16         1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17         1.1   mycroft  *    must display the following acknowledgement:
     18        1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19         1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20         1.1   mycroft  *    derived from this software without specific prior written permission.
     21         1.1   mycroft  *
     22         1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23         1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24         1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25         1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26         1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27         1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28         1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29         1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30         1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31         1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32         1.1   mycroft  */
     33         1.1   mycroft 
     34         1.1   mycroft /*
     35        1.10       cgd  * PCI bus autoconfiguration.
     36         1.1   mycroft  */
     37        1.58     lukem 
     38        1.58     lukem #include <sys/cdefs.h>
     39  1.103.22.5     joerg __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.103.22.5 2007/08/23 09:32:51 joerg Exp $");
     40         1.1   mycroft 
     41        1.45       cgd #include "opt_pci.h"
     42        1.45       cgd 
     43         1.1   mycroft #include <sys/param.h>
     44        1.10       cgd #include <sys/systm.h>
     45         1.1   mycroft #include <sys/device.h>
     46         1.1   mycroft 
     47        1.10       cgd #include <dev/pci/pcireg.h>
     48         1.7       cgd #include <dev/pci/pcivar.h>
     49        1.33       cgd #include <dev/pci/pcidevs.h>
     50        1.76  christos 
     51        1.80      fvdl #include <uvm/uvm_extern.h>
     52        1.80      fvdl 
     53  1.103.22.5     joerg #include <net/if.h>
     54  1.103.22.5     joerg 
     55        1.76  christos #include "locators.h"
     56        1.10       cgd 
     57        1.45       cgd #ifdef PCI_CONFIG_DUMP
     58        1.45       cgd int pci_config_dump = 1;
     59        1.45       cgd #else
     60        1.45       cgd int pci_config_dump = 0;
     61        1.45       cgd #endif
     62        1.45       cgd 
     63        1.91     perry int	pciprint(void *, const char *);
     64        1.10       cgd 
     65        1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     66        1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     67        1.86  drochner #else
     68        1.87  drochner int pci_enumerate_bus(struct pci_softc *, const int *,
     69        1.86  drochner     int (*)(struct pci_attach_args *), struct pci_attach_args *);
     70        1.86  drochner #endif
     71        1.86  drochner 
     72        1.25       cgd /*
     73        1.38   thorpej  * Important note about PCI-ISA bridges:
     74        1.38   thorpej  *
     75        1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     76        1.38   thorpej  * can attach their child busses after PCI configuration is done.
     77        1.25       cgd  *
     78        1.25       cgd  * This works because:
     79        1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     80        1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     81        1.25       cgd  *	    busses (i.e. bus zero).
     82        1.25       cgd  *
     83        1.25       cgd  * That boils down to: there can only be one of these outstanding
     84        1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     85        1.25       cgd  * subdevices have been found, and it is run after all subdevices
     86        1.25       cgd  * of PCI bus 0 have been found.
     87        1.25       cgd  *
     88        1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     89        1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     90        1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     91        1.25       cgd  * and the bridge is seen before the video board is, the board can show
     92        1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     93        1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     94        1.38   thorpej  *
     95        1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     96        1.25       cgd  */
     97        1.25       cgd 
     98        1.93   thorpej static int
     99       1.103  christos pcirescan(struct device *sc, const char *ifattr, const int *locators)
    100        1.93   thorpej {
    101        1.93   thorpej 
    102        1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    103        1.93   thorpej 	KASSERT(locators);
    104        1.93   thorpej 
    105        1.93   thorpej 	pci_enumerate_bus((struct pci_softc *)sc, locators, NULL, NULL);
    106        1.93   thorpej 	return (0);
    107        1.93   thorpej }
    108        1.93   thorpej 
    109        1.93   thorpej static int
    110       1.103  christos pcimatch(struct device *parent, struct cfdata *cf, void *aux)
    111        1.10       cgd {
    112        1.10       cgd 	struct pcibus_attach_args *pba = aux;
    113        1.10       cgd 
    114        1.10       cgd 	/* Check the locators */
    115        1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    116        1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    117        1.10       cgd 		return (0);
    118        1.10       cgd 
    119        1.10       cgd 	/* sanity */
    120        1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    121        1.10       cgd 		return (0);
    122        1.10       cgd 
    123        1.10       cgd 	/*
    124        1.10       cgd 	 * XXX check other (hardware?) indicators
    125        1.10       cgd 	 */
    126        1.10       cgd 
    127        1.59   thorpej 	return (1);
    128        1.10       cgd }
    129         1.1   mycroft 
    130        1.93   thorpej static void
    131  1.103.22.1  jmcneill pci_power_devices(struct pci_softc *sc, pnp_state_t newstate)
    132       1.100  jmcneill {
    133       1.100  jmcneill 	pci_chipset_tag_t pc;
    134       1.100  jmcneill 	int device, function, nfunctions;
    135       1.100  jmcneill 	pcitag_t tag;
    136       1.100  jmcneill 	pcireg_t bhlcr, id;
    137       1.100  jmcneill 	pcireg_t state;
    138       1.100  jmcneill #ifdef __PCI_BUS_DEVORDER
    139       1.100  jmcneill 	char devs[32];
    140       1.100  jmcneill 	int i;
    141       1.100  jmcneill #endif
    142       1.100  jmcneill 
    143       1.100  jmcneill 	pc = sc->sc_pc;
    144  1.103.22.1  jmcneill 	switch (newstate) {
    145  1.103.22.1  jmcneill 	case PNP_STATE_D1:
    146       1.100  jmcneill 		state = PCI_PMCSR_STATE_D1;
    147       1.100  jmcneill 		break;
    148  1.103.22.1  jmcneill 	case PNP_STATE_D3:
    149       1.100  jmcneill 		state = PCI_PMCSR_STATE_D3;
    150       1.100  jmcneill 		break;
    151  1.103.22.1  jmcneill 	case PNP_STATE_D0:
    152       1.100  jmcneill 		state = PCI_PMCSR_STATE_D0;
    153       1.100  jmcneill 		break;
    154       1.100  jmcneill 	default:
    155       1.100  jmcneill 		/* we should never be called here */
    156       1.100  jmcneill #ifdef DIAGNOSTIC
    157       1.100  jmcneill 		panic("pci_power_devices called with invalid reason %d\n",
    158  1.103.22.3  jmcneill 		    newstate);
    159       1.100  jmcneill 		/* NOTREACHED */
    160       1.100  jmcneill #endif
    161       1.100  jmcneill 		return;
    162       1.100  jmcneill 	}
    163       1.100  jmcneill 
    164       1.100  jmcneill #ifdef __PCI_BUS_DEVORDER
    165       1.100  jmcneill 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    166       1.100  jmcneill 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    167       1.100  jmcneill #else
    168       1.100  jmcneill 	for (device = 0; device < sc->sc_maxndevs; device++)
    169       1.100  jmcneill #endif
    170       1.100  jmcneill 	{
    171       1.100  jmcneill 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    172       1.100  jmcneill 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    173       1.100  jmcneill 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    174       1.100  jmcneill 			continue;
    175       1.100  jmcneill 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    176       1.100  jmcneill 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID ||
    177       1.100  jmcneill 		    PCI_VENDOR(id) == 0x0000)
    178       1.100  jmcneill 			continue;
    179       1.100  jmcneill 		nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    180       1.100  jmcneill 
    181       1.100  jmcneill 		for (function = 0; function < nfunctions; function++) {
    182       1.100  jmcneill 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    183       1.100  jmcneill 			if (sc->PCI_SC_DEVICESC(device, function) != NULL)
    184       1.100  jmcneill 				continue;
    185       1.100  jmcneill 			(void)pci_set_powerstate(pc, tag, state);
    186       1.100  jmcneill 		}
    187       1.100  jmcneill 	}
    188       1.100  jmcneill 
    189       1.100  jmcneill 	return;
    190       1.100  jmcneill }
    191       1.100  jmcneill 
    192  1.103.22.1  jmcneill static pnp_status_t
    193  1.103.22.1  jmcneill pci_power(device_t dv, pnp_request_t req, void *opaque)
    194       1.100  jmcneill {
    195       1.100  jmcneill 	struct pci_softc *sc;
    196  1.103.22.1  jmcneill 	pnp_capabilities_t *pcaps;
    197  1.103.22.1  jmcneill 	pnp_state_t *pstate;
    198  1.103.22.1  jmcneill 
    199  1.103.22.1  jmcneill 	sc = (struct pci_softc *)dv;
    200       1.100  jmcneill 
    201  1.103.22.1  jmcneill 	switch (req) {
    202  1.103.22.1  jmcneill 	case PNP_REQUEST_GET_CAPABILITIES:
    203  1.103.22.1  jmcneill 		pcaps = opaque;
    204  1.103.22.1  jmcneill 		pcaps->state |= PNP_STATE_D0 | PNP_STATE_D3;
    205  1.103.22.1  jmcneill 		break;
    206  1.103.22.1  jmcneill 
    207  1.103.22.1  jmcneill 	case PNP_REQUEST_GET_STATE:
    208  1.103.22.1  jmcneill 		pstate = opaque;
    209  1.103.22.1  jmcneill 		*pstate = PNP_STATE_D0; /* XXX */
    210  1.103.22.1  jmcneill 		break;
    211  1.103.22.1  jmcneill 
    212  1.103.22.1  jmcneill 	case PNP_REQUEST_SET_STATE:
    213  1.103.22.1  jmcneill 		pstate = opaque;
    214  1.103.22.1  jmcneill 
    215  1.103.22.1  jmcneill 		if (*pstate == PNP_STATE_D2)
    216  1.103.22.1  jmcneill 			return PNP_STATUS_UNSUPPORTED;
    217  1.103.22.1  jmcneill 
    218  1.103.22.1  jmcneill 		pci_power_devices(sc, req);
    219  1.103.22.1  jmcneill 		break;
    220       1.100  jmcneill 
    221  1.103.22.1  jmcneill 	case PNP_REQUEST_NOTIFY:
    222  1.103.22.1  jmcneill 		/* XXX TODO */
    223       1.100  jmcneill 		break;
    224  1.103.22.1  jmcneill 
    225  1.103.22.1  jmcneill 	default:
    226  1.103.22.1  jmcneill 		return PNP_STATUS_UNSUPPORTED;
    227       1.100  jmcneill 	}
    228       1.100  jmcneill 
    229  1.103.22.1  jmcneill 	return PNP_STATUS_SUCCESS;
    230       1.100  jmcneill }
    231       1.100  jmcneill 
    232       1.100  jmcneill static void
    233        1.93   thorpej pciattach(struct device *parent, struct device *self, void *aux)
    234        1.34  drochner {
    235        1.34  drochner 	struct pcibus_attach_args *pba = aux;
    236        1.34  drochner 	struct pci_softc *sc = (struct pci_softc *)self;
    237        1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    238  1.103.22.1  jmcneill 	pnp_status_t status;
    239        1.43   thorpej 	const char *sep = "";
    240        1.96  drochner 	static const int wildcard[PCICF_NLOCS] = {
    241        1.96  drochner 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    242        1.96  drochner 	};
    243        1.34  drochner 
    244        1.34  drochner 	pci_attach_hook(parent, self, pba);
    245        1.78   thorpej 
    246        1.78   thorpej 	aprint_naive("\n");
    247        1.78   thorpej 	aprint_normal("\n");
    248        1.34  drochner 
    249        1.34  drochner 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
    250        1.34  drochner 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
    251        1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    252        1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    253        1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    254        1.34  drochner 
    255        1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    256        1.78   thorpej 		aprint_error("%s: no spaces enabled!\n", self->dv_xname);
    257        1.34  drochner 		return;
    258        1.34  drochner 	}
    259        1.34  drochner 
    260        1.78   thorpej #define	PRINT(str)							\
    261        1.78   thorpej do {									\
    262        1.78   thorpej 	aprint_normal("%s%s", sep, str);				\
    263        1.78   thorpej 	sep = ", ";							\
    264        1.78   thorpej } while (/*CONSTCOND*/0)
    265        1.43   thorpej 
    266        1.78   thorpej 	aprint_normal("%s: ", self->dv_xname);
    267        1.43   thorpej 
    268        1.34  drochner 	if (io_enabled)
    269        1.43   thorpej 		PRINT("i/o space");
    270        1.43   thorpej 	if (mem_enabled)
    271        1.43   thorpej 		PRINT("memory space");
    272        1.78   thorpej 	aprint_normal(" enabled");
    273        1.43   thorpej 
    274        1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    275        1.43   thorpej 		if (mrl_enabled)
    276        1.43   thorpej 			PRINT("rd/line");
    277        1.43   thorpej 		if (mrm_enabled)
    278        1.43   thorpej 			PRINT("rd/mult");
    279        1.43   thorpej 		if (mwi_enabled)
    280        1.43   thorpej 			PRINT("wr/inv");
    281        1.78   thorpej 		aprint_normal(" ok");
    282        1.34  drochner 	}
    283        1.43   thorpej 
    284        1.78   thorpej 	aprint_normal("\n");
    285        1.43   thorpej 
    286        1.43   thorpej #undef PRINT
    287        1.34  drochner 
    288        1.34  drochner 	sc->sc_iot = pba->pba_iot;
    289        1.34  drochner 	sc->sc_memt = pba->pba_memt;
    290        1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    291        1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    292        1.34  drochner 	sc->sc_pc = pba->pba_pc;
    293        1.34  drochner 	sc->sc_bus = pba->pba_bus;
    294        1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    295        1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    296        1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    297        1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    298        1.34  drochner 	sc->sc_flags = pba->pba_flags;
    299       1.100  jmcneill 
    300  1.103.22.1  jmcneill 	status = pnp_register(self, pci_power);
    301  1.103.22.1  jmcneill 	if (status != PNP_STATUS_SUCCESS)
    302  1.103.22.1  jmcneill 		aprint_error("%s: couldn't establish power handler\n",
    303  1.103.22.1  jmcneill 		    device_xname(self));
    304       1.100  jmcneill 
    305        1.87  drochner 	pcirescan(&sc->sc_dev, "pci", wildcard);
    306        1.87  drochner }
    307        1.87  drochner 
    308        1.87  drochner int
    309        1.93   thorpej pciprint(void *aux, const char *pnp)
    310         1.1   mycroft {
    311        1.46  augustss 	struct pci_attach_args *pa = aux;
    312        1.10       cgd 	char devinfo[256];
    313        1.37       cgd 	const struct pci_quirkdata *qd;
    314         1.1   mycroft 
    315        1.10       cgd 	if (pnp) {
    316        1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    317        1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    318        1.10       cgd 	}
    319        1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    320        1.45       cgd 	if (pci_config_dump) {
    321        1.45       cgd 		printf(": ");
    322        1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    323        1.45       cgd 		if (!pnp)
    324        1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    325        1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    326        1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    327        1.37       cgd #ifdef __i386__
    328        1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    329        1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    330        1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    331        1.37       cgd #else
    332        1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    333        1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    334        1.36       cgd #endif
    335        1.45       cgd 		printf(", i/o %s, mem %s,",
    336        1.45       cgd 		    pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
    337        1.45       cgd 		    pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
    338        1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    339        1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    340        1.45       cgd 		if (qd == NULL) {
    341        1.45       cgd 			printf(" no quirks");
    342        1.45       cgd 		} else {
    343        1.45       cgd 			bitmask_snprintf(qd->quirks,
    344        1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    345        1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    346        1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    347        1.85     kochi 			    "\012skipfunc7",
    348        1.82    itojun 			    devinfo, sizeof (devinfo));
    349        1.45       cgd 			printf(" quirks %s", devinfo);
    350        1.45       cgd 		}
    351        1.45       cgd 		printf(")");
    352        1.37       cgd 	}
    353         1.6   mycroft 	return (UNCONF);
    354         1.6   mycroft }
    355         1.6   mycroft 
    356         1.6   mycroft int
    357        1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    358        1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    359        1.59   thorpej {
    360        1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    361        1.59   thorpej 	struct pci_attach_args pa;
    362        1.59   thorpej 	pcireg_t id, csr, class, intr, bhlcr;
    363        1.59   thorpej 	int ret, pin, bus, device, function;
    364        1.94  drochner 	int locs[PCICF_NLOCS];
    365        1.87  drochner 	struct device *subdev;
    366        1.59   thorpej 
    367        1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    368        1.59   thorpej 
    369        1.87  drochner 	/* a driver already attached? */
    370        1.87  drochner 	if (sc->PCI_SC_DEVICESC(device, function) && !match)
    371        1.87  drochner 		return (0);
    372        1.87  drochner 
    373        1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    374        1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    375        1.81    itojun 		return (0);
    376        1.81    itojun 
    377        1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    378        1.59   thorpej 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    379        1.59   thorpej 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    380        1.59   thorpej 
    381        1.59   thorpej 	/* Invalid vendor ID value? */
    382        1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    383        1.68   thorpej 		return (0);
    384        1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    385        1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    386        1.68   thorpej 		return (0);
    387        1.59   thorpej 
    388        1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    389        1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    390        1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    391        1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    392        1.59   thorpej 	pa.pa_pc = pc;
    393        1.63   thorpej 	pa.pa_bus = bus;
    394        1.59   thorpej 	pa.pa_device = device;
    395        1.59   thorpej 	pa.pa_function = function;
    396        1.59   thorpej 	pa.pa_tag = tag;
    397        1.59   thorpej 	pa.pa_id = id;
    398        1.59   thorpej 	pa.pa_class = class;
    399        1.59   thorpej 
    400        1.59   thorpej 	/*
    401        1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    402        1.59   thorpej 	 * as appropriate.
    403        1.59   thorpej 	 */
    404        1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    405        1.59   thorpej 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
    406        1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
    407        1.59   thorpej 	if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
    408        1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
    409        1.59   thorpej 
    410        1.59   thorpej 	/*
    411        1.59   thorpej 	 * If the cache line size is not configured, then
    412        1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    413        1.59   thorpej 	 */
    414        1.59   thorpej 	if (PCI_CACHELINE(bhlcr) == 0)
    415        1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    416        1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    417        1.59   thorpej 
    418        1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    419        1.59   thorpej 		pa.pa_intrswiz = 0;
    420        1.59   thorpej 		pa.pa_intrtag = tag;
    421        1.59   thorpej 	} else {
    422        1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    423        1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    424        1.59   thorpej 	}
    425        1.81    itojun 
    426        1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    427        1.81    itojun 
    428        1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    429        1.65  sommerfe 	pa.pa_rawintrpin = pin;
    430        1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    431        1.59   thorpej 		/* no interrupt */
    432        1.59   thorpej 		pa.pa_intrpin = 0;
    433        1.59   thorpej 	} else {
    434        1.59   thorpej 		/*
    435        1.59   thorpej 		 * swizzle it based on the number of busses we're
    436        1.59   thorpej 		 * behind and our device number.
    437        1.59   thorpej 		 */
    438        1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    439        1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    440        1.59   thorpej 	}
    441        1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    442        1.59   thorpej 
    443        1.59   thorpej 	if (match != NULL) {
    444        1.59   thorpej 		ret = (*match)(&pa);
    445        1.59   thorpej 		if (ret != 0 && pap != NULL)
    446        1.59   thorpej 			*pap = pa;
    447        1.59   thorpej 	} else {
    448        1.94  drochner 		locs[PCICF_DEV] = device;
    449        1.94  drochner 		locs[PCICF_FUNCTION] = function;
    450        1.87  drochner 
    451        1.94  drochner 		subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
    452        1.95  drochner 					     pciprint, config_stdsubmatch);
    453        1.87  drochner 		sc->PCI_SC_DEVICESC(device, function) = subdev;
    454        1.87  drochner 		ret = (subdev != NULL);
    455        1.59   thorpej 	}
    456        1.59   thorpej 
    457        1.59   thorpej 	return (ret);
    458        1.59   thorpej }
    459        1.59   thorpej 
    460        1.93   thorpej static void
    461        1.87  drochner pcidevdetached(struct device *sc, struct device *dev)
    462        1.87  drochner {
    463        1.87  drochner 	struct pci_softc *psc = (struct pci_softc *)sc;
    464        1.87  drochner 	int d, f;
    465        1.87  drochner 
    466        1.98   thorpej 	d = device_locator(dev, PCICF_DEV);
    467        1.98   thorpej 	f = device_locator(dev, PCICF_FUNCTION);
    468        1.87  drochner 
    469        1.87  drochner 	KASSERT(psc->PCI_SC_DEVICESC(d, f) == dev);
    470        1.87  drochner 
    471        1.87  drochner 	psc->PCI_SC_DEVICESC(d, f) = 0;
    472        1.87  drochner }
    473        1.87  drochner 
    474        1.59   thorpej int
    475        1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    476        1.93   thorpej     int *offset, pcireg_t *value)
    477        1.40  drochner {
    478        1.40  drochner 	pcireg_t reg;
    479        1.40  drochner 	unsigned int ofs;
    480        1.40  drochner 
    481        1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    482        1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    483        1.40  drochner 		return (0);
    484        1.40  drochner 
    485        1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    486        1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    487        1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    488        1.47    kleink 	case 0:	/* standard device header */
    489  1.103.22.4     joerg 	case 1: /* PCI-PCI bridge header */
    490        1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    491        1.47    kleink 		break;
    492        1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    493        1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    494        1.47    kleink 		break;
    495        1.47    kleink 	default:
    496        1.47    kleink 		return (0);
    497        1.47    kleink 	}
    498        1.47    kleink 
    499        1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    500        1.40  drochner 	while (ofs != 0) {
    501        1.40  drochner #ifdef DIAGNOSTIC
    502        1.40  drochner 		if ((ofs & 3) || (ofs < 0x40))
    503        1.40  drochner 			panic("pci_get_capability");
    504        1.40  drochner #endif
    505        1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    506        1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    507        1.40  drochner 			if (offset)
    508        1.40  drochner 				*offset = ofs;
    509        1.40  drochner 			if (value)
    510        1.40  drochner 				*value = reg;
    511        1.40  drochner 			return (1);
    512        1.40  drochner 		}
    513        1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    514        1.40  drochner 	}
    515        1.40  drochner 
    516        1.40  drochner 	return (0);
    517        1.55      fvdl }
    518        1.55      fvdl 
    519        1.55      fvdl int
    520        1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    521        1.55      fvdl 		int (*match)(struct pci_attach_args *))
    522        1.55      fvdl {
    523        1.59   thorpej 	extern struct cfdriver pci_cd;
    524        1.59   thorpej 	struct device *pcidev;
    525        1.55      fvdl 	int i;
    526        1.87  drochner 	static const int wildcard[2] = {
    527        1.87  drochner 		PCICF_DEV_DEFAULT,
    528        1.87  drochner 		PCICF_FUNCTION_DEFAULT
    529        1.87  drochner 	};
    530        1.55      fvdl 
    531        1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    532        1.55      fvdl 		pcidev = pci_cd.cd_devs[i];
    533        1.59   thorpej 		if (pcidev != NULL &&
    534        1.87  drochner 		    pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
    535        1.59   thorpej 		    		      match, pa) != 0)
    536        1.59   thorpej 			return (1);
    537        1.59   thorpej 	}
    538        1.59   thorpej 	return (0);
    539        1.59   thorpej }
    540        1.59   thorpej 
    541        1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    542        1.59   thorpej /*
    543        1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    544        1.59   thorpej  * code needs to provide something else.
    545        1.59   thorpej  */
    546        1.59   thorpej int
    547        1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    548        1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    549        1.59   thorpej {
    550        1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    551        1.59   thorpej 	int device, function, nfunctions, ret;
    552        1.59   thorpej 	const struct pci_quirkdata *qd;
    553        1.59   thorpej 	pcireg_t id, bhlcr;
    554        1.59   thorpej 	pcitag_t tag;
    555        1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    556        1.60   thorpej 	char devs[32];
    557        1.60   thorpej 	int i;
    558        1.60   thorpej #endif
    559        1.59   thorpej 
    560        1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    561        1.60   thorpej 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    562        1.60   thorpej 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    563        1.60   thorpej #else
    564        1.60   thorpej 	for (device = 0; device < sc->sc_maxndevs; device++)
    565        1.60   thorpej #endif
    566        1.60   thorpej 	{
    567        1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    568        1.87  drochner 		    (locators[PCICF_DEV] != device))
    569        1.87  drochner 			continue;
    570        1.87  drochner 
    571        1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    572        1.81    itojun 
    573        1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    574        1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    575        1.81    itojun 			continue;
    576        1.81    itojun 
    577        1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    578        1.59   thorpej 
    579        1.59   thorpej 		/* Invalid vendor ID value? */
    580        1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    581        1.59   thorpej 			continue;
    582        1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    583        1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    584        1.59   thorpej 			continue;
    585        1.59   thorpej 
    586        1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    587        1.59   thorpej 
    588        1.81    itojun 		if (qd != NULL &&
    589        1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    590        1.59   thorpej 			nfunctions = 8;
    591        1.81    itojun 		else if (qd != NULL &&
    592        1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    593        1.81    itojun 			nfunctions = 1;
    594        1.59   thorpej 		else
    595        1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    596        1.59   thorpej 
    597        1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    598        1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    599        1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    600        1.87  drochner 				continue;
    601        1.87  drochner 
    602        1.81    itojun 			if (qd != NULL &&
    603        1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    604        1.81    itojun 				continue;
    605        1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    606        1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    607        1.59   thorpej 			if (match != NULL && ret != 0)
    608        1.59   thorpej 				return (ret);
    609        1.59   thorpej 		}
    610        1.55      fvdl 	}
    611        1.59   thorpej 	return (0);
    612        1.66  tshiozak }
    613        1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    614        1.66  tshiozak 
    615        1.77   thorpej 
    616        1.77   thorpej /*
    617        1.77   thorpej  * Vital Product Data (PCI 2.2)
    618        1.77   thorpej  */
    619        1.77   thorpej 
    620        1.77   thorpej int
    621        1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    622        1.77   thorpej     pcireg_t *data)
    623        1.77   thorpej {
    624        1.77   thorpej 	uint32_t reg;
    625        1.77   thorpej 	int ofs, i, j;
    626        1.77   thorpej 
    627        1.77   thorpej 	KASSERT(data != NULL);
    628        1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    629        1.77   thorpej 
    630        1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    631        1.77   thorpej 		return (1);
    632        1.77   thorpej 
    633        1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    634        1.77   thorpej 		reg &= 0x0000ffff;
    635        1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    636        1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    637        1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    638        1.77   thorpej 
    639        1.77   thorpej 		/*
    640        1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    641        1.77   thorpej 		 * for completion nor whether the operation can fail.
    642        1.77   thorpej 		 */
    643        1.77   thorpej 		j = 0;
    644        1.77   thorpej 		do {
    645        1.77   thorpej 			if (j++ == 20)
    646        1.77   thorpej 				return (1);
    647        1.77   thorpej 			delay(4);
    648        1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    649        1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    650        1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    651        1.77   thorpej 	}
    652        1.77   thorpej 
    653        1.77   thorpej 	return (0);
    654        1.77   thorpej }
    655        1.77   thorpej 
    656        1.77   thorpej int
    657        1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    658        1.77   thorpej     pcireg_t *data)
    659        1.77   thorpej {
    660        1.77   thorpej 	pcireg_t reg;
    661        1.77   thorpej 	int ofs, i, j;
    662        1.77   thorpej 
    663        1.77   thorpej 	KASSERT(data != NULL);
    664        1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    665        1.77   thorpej 
    666        1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    667        1.77   thorpej 		return (1);
    668        1.77   thorpej 
    669        1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    670        1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    671        1.77   thorpej 
    672        1.77   thorpej 		reg &= 0x0000ffff;
    673        1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    674        1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    675        1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    676        1.77   thorpej 
    677        1.77   thorpej 		/*
    678        1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    679        1.77   thorpej 		 * for completion nor whether the operation can fail.
    680        1.77   thorpej 		 */
    681        1.77   thorpej 		j = 0;
    682        1.77   thorpej 		do {
    683        1.77   thorpej 			if (j++ == 20)
    684        1.77   thorpej 				return (1);
    685        1.77   thorpej 			delay(1);
    686        1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    687        1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    688        1.77   thorpej 	}
    689        1.77   thorpej 
    690        1.77   thorpej 	return (0);
    691        1.80      fvdl }
    692        1.80      fvdl 
    693        1.80      fvdl int
    694       1.103  christos pci_dma64_available(struct pci_attach_args *pa)
    695        1.92     perry {
    696        1.80      fvdl #ifdef _PCI_HAVE_DMA64
    697        1.80      fvdl 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
    698        1.80      fvdl 		((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
    699        1.80      fvdl                         return 1;
    700        1.80      fvdl #endif
    701        1.80      fvdl         return 0;
    702         1.1   mycroft }
    703        1.90  jmcneill 
    704        1.90  jmcneill void
    705        1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    706        1.90  jmcneill 		  struct pci_conf_state *pcs)
    707        1.90  jmcneill {
    708        1.90  jmcneill 	int off;
    709        1.90  jmcneill 
    710        1.90  jmcneill 	for (off = 0; off < 16; off++)
    711        1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    712        1.90  jmcneill 
    713        1.90  jmcneill 	return;
    714        1.90  jmcneill }
    715        1.90  jmcneill 
    716        1.90  jmcneill void
    717        1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    718        1.90  jmcneill 		  struct pci_conf_state *pcs)
    719        1.90  jmcneill {
    720        1.90  jmcneill 	int off;
    721  1.103.22.2  jmcneill 	pcireg_t val;
    722        1.90  jmcneill 
    723  1.103.22.2  jmcneill 	for (off = 15; off >= 0; off--) {
    724  1.103.22.2  jmcneill 		val = pci_conf_read(pc, tag, (off * 4));
    725  1.103.22.2  jmcneill 		if (val != pcs->reg[off])
    726  1.103.22.2  jmcneill 			pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    727  1.103.22.2  jmcneill 	}
    728        1.90  jmcneill 
    729        1.90  jmcneill 	return;
    730        1.90  jmcneill }
    731        1.93   thorpej 
    732        1.99  christos /*
    733        1.99  christos  * Power Management Capability (Rev 2.2)
    734        1.99  christos  */
    735        1.99  christos int
    736        1.99  christos pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
    737        1.99  christos {
    738        1.99  christos 	int offset;
    739        1.99  christos 	pcireg_t value, cap, now;
    740        1.99  christos 
    741        1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    742        1.99  christos 		return EOPNOTSUPP;
    743        1.99  christos 
    744        1.99  christos 	cap = value >> PCI_PMCR_SHIFT;
    745        1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    746        1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    747        1.99  christos 	switch (now) {
    748        1.99  christos 	case PCI_PMCSR_STATE_D0:
    749        1.99  christos 	case PCI_PMCSR_STATE_D1:
    750        1.99  christos 	case PCI_PMCSR_STATE_D2:
    751        1.99  christos 	case PCI_PMCSR_STATE_D3:
    752        1.99  christos 		*state = now;
    753        1.99  christos 		return 0;
    754        1.99  christos 	default:
    755        1.99  christos 		return EINVAL;
    756        1.99  christos 	}
    757        1.99  christos }
    758        1.99  christos 
    759        1.99  christos int
    760        1.99  christos pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
    761        1.99  christos {
    762        1.99  christos 	int offset;
    763        1.99  christos 	pcireg_t value, cap, now;
    764        1.99  christos 
    765        1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    766        1.99  christos 		return EOPNOTSUPP;
    767        1.99  christos 
    768        1.99  christos 	cap = value >> PCI_PMCR_SHIFT;
    769        1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    770        1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    771        1.99  christos 	value &= ~PCI_PMCSR_STATE_MASK;
    772        1.99  christos 
    773        1.99  christos 	if (now == state)
    774        1.99  christos 		return 0;
    775        1.99  christos 	switch (state) {
    776        1.99  christos 	case PCI_PMCSR_STATE_D0:
    777        1.99  christos 		value |= PCI_PMCSR_STATE_D0;
    778        1.99  christos 		break;
    779        1.99  christos 	case PCI_PMCSR_STATE_D1:
    780        1.99  christos 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3)
    781        1.99  christos 			return EINVAL;
    782        1.99  christos 		if (!(cap & PCI_PMCR_D1SUPP))
    783        1.99  christos 			return EOPNOTSUPP;
    784        1.99  christos 		value |= PCI_PMCSR_STATE_D1;
    785        1.99  christos 		break;
    786        1.99  christos 	case PCI_PMCSR_STATE_D2:
    787        1.99  christos 		if (now == PCI_PMCSR_STATE_D3)
    788        1.99  christos 			return EINVAL;
    789        1.99  christos 		if (!(cap & PCI_PMCR_D2SUPP))
    790        1.99  christos 			return EOPNOTSUPP;
    791        1.99  christos 		value |= PCI_PMCSR_STATE_D2;
    792        1.99  christos 		break;
    793        1.99  christos 	case PCI_PMCSR_STATE_D3:
    794        1.99  christos 		if (now == PCI_PMCSR_STATE_D3)
    795        1.99  christos 			return 0;
    796        1.99  christos 		value |= PCI_PMCSR_STATE_D3;
    797        1.99  christos 		break;
    798        1.99  christos 	default:
    799        1.99  christos 		return EINVAL;
    800        1.99  christos 	}
    801        1.99  christos 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
    802        1.99  christos 	DELAY(1000);
    803        1.99  christos 	return 0;
    804        1.99  christos }
    805        1.99  christos 
    806  1.103.22.1  jmcneill pnp_state_t
    807  1.103.22.1  jmcneill pci_pnp_powerstate(pcireg_t reg)
    808  1.103.22.1  jmcneill {
    809  1.103.22.1  jmcneill 	pnp_state_t state;
    810  1.103.22.1  jmcneill 
    811  1.103.22.1  jmcneill 	switch (reg) {
    812  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D0:
    813  1.103.22.1  jmcneill 		state = PNP_STATE_D0;
    814  1.103.22.1  jmcneill 		break;
    815  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D1:
    816  1.103.22.1  jmcneill 		state = PNP_STATE_D1;
    817  1.103.22.1  jmcneill 		break;
    818  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D2:
    819  1.103.22.1  jmcneill 		state = PNP_STATE_D2;
    820  1.103.22.1  jmcneill 		break;
    821  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D3:
    822  1.103.22.1  jmcneill 		state = PNP_STATE_D3;
    823  1.103.22.1  jmcneill 		break;
    824  1.103.22.1  jmcneill 	default:
    825  1.103.22.1  jmcneill 		state = PNP_STATE_UNKNOWN;
    826  1.103.22.1  jmcneill 		break;
    827  1.103.22.1  jmcneill 	}
    828  1.103.22.1  jmcneill 
    829  1.103.22.1  jmcneill 	return state;
    830  1.103.22.1  jmcneill }
    831  1.103.22.1  jmcneill 
    832  1.103.22.1  jmcneill pnp_state_t
    833  1.103.22.1  jmcneill pci_pnp_capabilities(pcireg_t reg)
    834  1.103.22.1  jmcneill {
    835  1.103.22.1  jmcneill 	pnp_state_t state;
    836  1.103.22.1  jmcneill 	pcireg_t cap;
    837  1.103.22.1  jmcneill 
    838  1.103.22.1  jmcneill 	cap = reg >> PCI_PMCR_SHIFT;
    839  1.103.22.1  jmcneill 
    840  1.103.22.1  jmcneill 	state = PNP_STATE_D0 | PNP_STATE_D3;
    841  1.103.22.1  jmcneill 	if (cap & PCI_PMCR_D1SUPP)
    842  1.103.22.1  jmcneill 		state |= PNP_STATE_D1;
    843  1.103.22.1  jmcneill 	if (cap & PCI_PMCR_D2SUPP)
    844  1.103.22.1  jmcneill 		state |= PNP_STATE_D2;
    845  1.103.22.1  jmcneill 
    846  1.103.22.1  jmcneill 	return state;
    847  1.103.22.1  jmcneill }
    848  1.103.22.1  jmcneill 
    849        1.99  christos int
    850        1.99  christos pci_activate(pci_chipset_tag_t pc, pcitag_t tag, void *sc,
    851        1.99  christos     int (*wakefun)(pci_chipset_tag_t, pcitag_t, void *, pcireg_t))
    852        1.99  christos {
    853        1.99  christos 	struct device *dv = sc;
    854        1.99  christos 	pcireg_t pmode;
    855        1.99  christos 	int error;
    856        1.99  christos 
    857        1.99  christos 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
    858        1.99  christos 		return error;
    859        1.99  christos 
    860        1.99  christos 	switch (pmode) {
    861        1.99  christos 	case PCI_PMCSR_STATE_D0:
    862        1.99  christos 		break;
    863        1.99  christos 	case PCI_PMCSR_STATE_D3:
    864        1.99  christos 		if (wakefun == NULL) {
    865        1.99  christos 			/*
    866        1.99  christos 			 * The card has lost all configuration data in
    867        1.99  christos 			 * this state, so punt.
    868        1.99  christos 			 */
    869        1.99  christos 			aprint_error(
    870        1.99  christos 			    "%s: unable to wake up from power state D3\n",
    871        1.99  christos 			    dv->dv_xname);
    872        1.99  christos 			return EOPNOTSUPP;
    873        1.99  christos 		}
    874        1.99  christos 		/*FALLTHROUGH*/
    875        1.99  christos 	default:
    876        1.99  christos 		if (wakefun) {
    877        1.99  christos 			error = (*wakefun)(pc, tag, sc, pmode);
    878        1.99  christos 			if (error)
    879        1.99  christos 				return error;
    880        1.99  christos 		}
    881        1.99  christos 		aprint_normal("%s: waking up from power state D%d\n",
    882        1.99  christos 		    dv->dv_xname, pmode);
    883        1.99  christos 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
    884        1.99  christos 			return error;
    885        1.99  christos 	}
    886        1.99  christos 	return 0;
    887        1.99  christos }
    888        1.99  christos 
    889        1.99  christos int
    890       1.103  christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
    891       1.103  christos     void *sc, pcireg_t state)
    892        1.99  christos {
    893        1.99  christos 	return 0;
    894        1.99  christos }
    895        1.99  christos 
    896  1.103.22.5     joerg pnp_status_t
    897  1.103.22.5     joerg pci_net_generic_power(device_t dv, pnp_request_t req, void *opaque,
    898  1.103.22.5     joerg     pci_chipset_tag_t pc, pcitag_t tag, struct pci_conf_state *pciconf,
    899  1.103.22.5     joerg     struct ifnet *ifp)
    900  1.103.22.5     joerg {
    901  1.103.22.5     joerg 	pnp_status_t status;
    902  1.103.22.5     joerg 	pnp_state_t *state;
    903  1.103.22.5     joerg 	pnp_capabilities_t *caps;
    904  1.103.22.5     joerg 	pcireg_t val;
    905  1.103.22.5     joerg 	int off, s;
    906  1.103.22.5     joerg 
    907  1.103.22.5     joerg 	status = PNP_STATUS_UNSUPPORTED;
    908  1.103.22.5     joerg 
    909  1.103.22.5     joerg 	switch (req) {
    910  1.103.22.5     joerg 	case PNP_REQUEST_GET_CAPABILITIES:
    911  1.103.22.5     joerg 		caps = opaque;
    912  1.103.22.5     joerg 
    913  1.103.22.5     joerg 		if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &off, &val))
    914  1.103.22.5     joerg 			return PNP_STATUS_UNSUPPORTED;
    915  1.103.22.5     joerg 		caps->state = pci_pnp_capabilities(val);
    916  1.103.22.5     joerg 		status = PNP_STATUS_SUCCESS;
    917  1.103.22.5     joerg 		break;
    918  1.103.22.5     joerg 	case PNP_REQUEST_SET_STATE:
    919  1.103.22.5     joerg 		state = opaque;
    920  1.103.22.5     joerg 		switch (*state) {
    921  1.103.22.5     joerg 		case PNP_STATE_D0:
    922  1.103.22.5     joerg 			val = PCI_PMCSR_STATE_D0;
    923  1.103.22.5     joerg 			break;
    924  1.103.22.5     joerg 		case PNP_STATE_D3:
    925  1.103.22.5     joerg 			val = PCI_PMCSR_STATE_D3;
    926  1.103.22.5     joerg 			s = splnet();
    927  1.103.22.5     joerg 			(*ifp->if_stop)(ifp, 1);
    928  1.103.22.5     joerg 			pci_conf_capture(pc, tag, pciconf);
    929  1.103.22.5     joerg 			splx(s);
    930  1.103.22.5     joerg 			break;
    931  1.103.22.5     joerg 		default:
    932  1.103.22.5     joerg 			return PNP_STATUS_UNSUPPORTED;
    933  1.103.22.5     joerg 		}
    934  1.103.22.5     joerg 
    935  1.103.22.5     joerg 		if (pci_set_powerstate(pc, tag, val) == 0) {
    936  1.103.22.5     joerg 			status = PNP_STATUS_SUCCESS;
    937  1.103.22.5     joerg 			if (*state != PNP_STATE_D0)
    938  1.103.22.5     joerg 				break;
    939  1.103.22.5     joerg 
    940  1.103.22.5     joerg 			s = splnet();
    941  1.103.22.5     joerg 			pci_conf_restore(pc, tag, pciconf);
    942  1.103.22.5     joerg 
    943  1.103.22.5     joerg 			if (ifp->if_flags & IFF_UP) {
    944  1.103.22.5     joerg 				ifp->if_flags &= ~IFF_RUNNING;
    945  1.103.22.5     joerg 				(*ifp->if_init)(ifp);
    946  1.103.22.5     joerg 				(*ifp->if_start)(ifp);
    947  1.103.22.5     joerg 			}
    948  1.103.22.5     joerg 			splx(s);
    949  1.103.22.5     joerg 		}
    950  1.103.22.5     joerg 	case PNP_REQUEST_GET_STATE:
    951  1.103.22.5     joerg 		state = opaque;
    952  1.103.22.5     joerg 		if (pci_get_powerstate(pc, tag, &val) != 0)
    953  1.103.22.5     joerg 			return PNP_STATUS_UNSUPPORTED;
    954  1.103.22.5     joerg 
    955  1.103.22.5     joerg 		*state = pci_pnp_powerstate(val);
    956  1.103.22.5     joerg 		status = PNP_STATUS_SUCCESS;
    957  1.103.22.5     joerg 		break;
    958  1.103.22.5     joerg 	default:
    959  1.103.22.5     joerg 		status = PNP_STATUS_UNSUPPORTED;
    960  1.103.22.5     joerg 	}
    961  1.103.22.5     joerg 
    962  1.103.22.5     joerg 	return status;
    963  1.103.22.5     joerg }
    964  1.103.22.5     joerg 
    965        1.93   thorpej CFATTACH_DECL2(pci, sizeof(struct pci_softc),
    966        1.93   thorpej     pcimatch, pciattach, NULL, NULL, pcirescan, pcidevdetached);
    967