Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.103.22.7
      1  1.103.22.7     joerg /*	$NetBSD: pci.c,v 1.103.22.7 2007/10/01 05:37:50 joerg Exp $	*/
      2         1.3       cgd 
      3         1.1   mycroft /*
      4        1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5        1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6        1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7         1.1   mycroft  *
      8         1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9         1.1   mycroft  * modification, are permitted provided that the following conditions
     10         1.1   mycroft  * are met:
     11         1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12         1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13         1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14         1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15         1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16         1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17         1.1   mycroft  *    must display the following acknowledgement:
     18        1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19         1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20         1.1   mycroft  *    derived from this software without specific prior written permission.
     21         1.1   mycroft  *
     22         1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23         1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24         1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25         1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26         1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27         1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28         1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29         1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30         1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31         1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32         1.1   mycroft  */
     33         1.1   mycroft 
     34         1.1   mycroft /*
     35        1.10       cgd  * PCI bus autoconfiguration.
     36         1.1   mycroft  */
     37        1.58     lukem 
     38        1.58     lukem #include <sys/cdefs.h>
     39  1.103.22.7     joerg __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.103.22.7 2007/10/01 05:37:50 joerg Exp $");
     40         1.1   mycroft 
     41        1.45       cgd #include "opt_pci.h"
     42        1.45       cgd 
     43         1.1   mycroft #include <sys/param.h>
     44  1.103.22.7     joerg #include <sys/malloc.h>
     45        1.10       cgd #include <sys/systm.h>
     46         1.1   mycroft #include <sys/device.h>
     47         1.1   mycroft 
     48        1.10       cgd #include <dev/pci/pcireg.h>
     49         1.7       cgd #include <dev/pci/pcivar.h>
     50        1.33       cgd #include <dev/pci/pcidevs.h>
     51        1.76  christos 
     52        1.80      fvdl #include <uvm/uvm_extern.h>
     53        1.80      fvdl 
     54  1.103.22.5     joerg #include <net/if.h>
     55  1.103.22.5     joerg 
     56        1.76  christos #include "locators.h"
     57        1.10       cgd 
     58        1.45       cgd #ifdef PCI_CONFIG_DUMP
     59        1.45       cgd int pci_config_dump = 1;
     60        1.45       cgd #else
     61        1.45       cgd int pci_config_dump = 0;
     62        1.45       cgd #endif
     63        1.45       cgd 
     64        1.91     perry int	pciprint(void *, const char *);
     65        1.10       cgd 
     66        1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     67        1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     68        1.86  drochner #else
     69        1.87  drochner int pci_enumerate_bus(struct pci_softc *, const int *,
     70        1.86  drochner     int (*)(struct pci_attach_args *), struct pci_attach_args *);
     71        1.86  drochner #endif
     72        1.86  drochner 
     73        1.25       cgd /*
     74        1.38   thorpej  * Important note about PCI-ISA bridges:
     75        1.38   thorpej  *
     76        1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     77        1.38   thorpej  * can attach their child busses after PCI configuration is done.
     78        1.25       cgd  *
     79        1.25       cgd  * This works because:
     80        1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     81        1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     82        1.25       cgd  *	    busses (i.e. bus zero).
     83        1.25       cgd  *
     84        1.25       cgd  * That boils down to: there can only be one of these outstanding
     85        1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     86        1.25       cgd  * subdevices have been found, and it is run after all subdevices
     87        1.25       cgd  * of PCI bus 0 have been found.
     88        1.25       cgd  *
     89        1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     90        1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     91        1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     92        1.25       cgd  * and the bridge is seen before the video board is, the board can show
     93        1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     94        1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     95        1.38   thorpej  *
     96        1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     97        1.25       cgd  */
     98        1.25       cgd 
     99        1.93   thorpej static int
    100       1.103  christos pcirescan(struct device *sc, const char *ifattr, const int *locators)
    101        1.93   thorpej {
    102        1.93   thorpej 
    103        1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    104        1.93   thorpej 	KASSERT(locators);
    105        1.93   thorpej 
    106        1.93   thorpej 	pci_enumerate_bus((struct pci_softc *)sc, locators, NULL, NULL);
    107        1.93   thorpej 	return (0);
    108        1.93   thorpej }
    109        1.93   thorpej 
    110        1.93   thorpej static int
    111       1.103  christos pcimatch(struct device *parent, struct cfdata *cf, void *aux)
    112        1.10       cgd {
    113        1.10       cgd 	struct pcibus_attach_args *pba = aux;
    114        1.10       cgd 
    115        1.10       cgd 	/* Check the locators */
    116        1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    117        1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    118        1.10       cgd 		return (0);
    119        1.10       cgd 
    120        1.10       cgd 	/* sanity */
    121        1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    122        1.10       cgd 		return (0);
    123        1.10       cgd 
    124        1.10       cgd 	/*
    125        1.10       cgd 	 * XXX check other (hardware?) indicators
    126        1.10       cgd 	 */
    127        1.10       cgd 
    128        1.59   thorpej 	return (1);
    129        1.10       cgd }
    130         1.1   mycroft 
    131        1.93   thorpej static void
    132        1.93   thorpej pciattach(struct device *parent, struct device *self, void *aux)
    133        1.34  drochner {
    134        1.34  drochner 	struct pcibus_attach_args *pba = aux;
    135        1.34  drochner 	struct pci_softc *sc = (struct pci_softc *)self;
    136        1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    137        1.43   thorpej 	const char *sep = "";
    138        1.96  drochner 	static const int wildcard[PCICF_NLOCS] = {
    139        1.96  drochner 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    140        1.96  drochner 	};
    141        1.34  drochner 
    142        1.34  drochner 	pci_attach_hook(parent, self, pba);
    143        1.78   thorpej 
    144        1.78   thorpej 	aprint_naive("\n");
    145        1.78   thorpej 	aprint_normal("\n");
    146        1.34  drochner 
    147        1.34  drochner 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
    148        1.34  drochner 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
    149        1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    150        1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    151        1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    152        1.34  drochner 
    153        1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    154        1.78   thorpej 		aprint_error("%s: no spaces enabled!\n", self->dv_xname);
    155        1.34  drochner 		return;
    156        1.34  drochner 	}
    157        1.34  drochner 
    158        1.78   thorpej #define	PRINT(str)							\
    159        1.78   thorpej do {									\
    160        1.78   thorpej 	aprint_normal("%s%s", sep, str);				\
    161        1.78   thorpej 	sep = ", ";							\
    162        1.78   thorpej } while (/*CONSTCOND*/0)
    163        1.43   thorpej 
    164        1.78   thorpej 	aprint_normal("%s: ", self->dv_xname);
    165        1.43   thorpej 
    166        1.34  drochner 	if (io_enabled)
    167        1.43   thorpej 		PRINT("i/o space");
    168        1.43   thorpej 	if (mem_enabled)
    169        1.43   thorpej 		PRINT("memory space");
    170        1.78   thorpej 	aprint_normal(" enabled");
    171        1.43   thorpej 
    172        1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    173        1.43   thorpej 		if (mrl_enabled)
    174        1.43   thorpej 			PRINT("rd/line");
    175        1.43   thorpej 		if (mrm_enabled)
    176        1.43   thorpej 			PRINT("rd/mult");
    177        1.43   thorpej 		if (mwi_enabled)
    178        1.43   thorpej 			PRINT("wr/inv");
    179        1.78   thorpej 		aprint_normal(" ok");
    180        1.34  drochner 	}
    181        1.43   thorpej 
    182        1.78   thorpej 	aprint_normal("\n");
    183        1.43   thorpej 
    184        1.43   thorpej #undef PRINT
    185        1.34  drochner 
    186        1.34  drochner 	sc->sc_iot = pba->pba_iot;
    187        1.34  drochner 	sc->sc_memt = pba->pba_memt;
    188        1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    189        1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    190        1.34  drochner 	sc->sc_pc = pba->pba_pc;
    191        1.34  drochner 	sc->sc_bus = pba->pba_bus;
    192        1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    193        1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    194        1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    195        1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    196        1.34  drochner 	sc->sc_flags = pba->pba_flags;
    197       1.100  jmcneill 
    198        1.87  drochner 	pcirescan(&sc->sc_dev, "pci", wildcard);
    199  1.103.22.7     joerg 
    200  1.103.22.7     joerg 	(void)pnp_register(self, pnp_generic_power);
    201  1.103.22.7     joerg }
    202  1.103.22.7     joerg 
    203  1.103.22.7     joerg static int
    204  1.103.22.7     joerg pcidetach(struct device *self, int flags)
    205  1.103.22.7     joerg {
    206  1.103.22.7     joerg 	pnp_deregister(self);
    207  1.103.22.7     joerg 	return 0;
    208        1.87  drochner }
    209        1.87  drochner 
    210        1.87  drochner int
    211        1.93   thorpej pciprint(void *aux, const char *pnp)
    212         1.1   mycroft {
    213        1.46  augustss 	struct pci_attach_args *pa = aux;
    214        1.10       cgd 	char devinfo[256];
    215        1.37       cgd 	const struct pci_quirkdata *qd;
    216         1.1   mycroft 
    217        1.10       cgd 	if (pnp) {
    218        1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    219        1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    220        1.10       cgd 	}
    221        1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    222        1.45       cgd 	if (pci_config_dump) {
    223        1.45       cgd 		printf(": ");
    224        1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    225        1.45       cgd 		if (!pnp)
    226        1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    227        1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    228        1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    229        1.37       cgd #ifdef __i386__
    230        1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    231        1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    232        1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    233        1.37       cgd #else
    234        1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    235        1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    236        1.36       cgd #endif
    237        1.45       cgd 		printf(", i/o %s, mem %s,",
    238        1.45       cgd 		    pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
    239        1.45       cgd 		    pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
    240        1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    241        1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    242        1.45       cgd 		if (qd == NULL) {
    243        1.45       cgd 			printf(" no quirks");
    244        1.45       cgd 		} else {
    245        1.45       cgd 			bitmask_snprintf(qd->quirks,
    246        1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    247        1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    248        1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    249        1.85     kochi 			    "\012skipfunc7",
    250        1.82    itojun 			    devinfo, sizeof (devinfo));
    251        1.45       cgd 			printf(" quirks %s", devinfo);
    252        1.45       cgd 		}
    253        1.45       cgd 		printf(")");
    254        1.37       cgd 	}
    255         1.6   mycroft 	return (UNCONF);
    256         1.6   mycroft }
    257         1.6   mycroft 
    258         1.6   mycroft int
    259        1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    260        1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    261        1.59   thorpej {
    262        1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    263        1.59   thorpej 	struct pci_attach_args pa;
    264        1.59   thorpej 	pcireg_t id, csr, class, intr, bhlcr;
    265        1.59   thorpej 	int ret, pin, bus, device, function;
    266        1.94  drochner 	int locs[PCICF_NLOCS];
    267        1.87  drochner 	struct device *subdev;
    268        1.59   thorpej 
    269        1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    270        1.59   thorpej 
    271        1.87  drochner 	/* a driver already attached? */
    272        1.87  drochner 	if (sc->PCI_SC_DEVICESC(device, function) && !match)
    273        1.87  drochner 		return (0);
    274        1.87  drochner 
    275        1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    276        1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    277        1.81    itojun 		return (0);
    278        1.81    itojun 
    279        1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    280        1.59   thorpej 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    281        1.59   thorpej 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    282        1.59   thorpej 
    283        1.59   thorpej 	/* Invalid vendor ID value? */
    284        1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    285        1.68   thorpej 		return (0);
    286        1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    287        1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    288        1.68   thorpej 		return (0);
    289        1.59   thorpej 
    290        1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    291        1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    292        1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    293        1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    294        1.59   thorpej 	pa.pa_pc = pc;
    295        1.63   thorpej 	pa.pa_bus = bus;
    296        1.59   thorpej 	pa.pa_device = device;
    297        1.59   thorpej 	pa.pa_function = function;
    298        1.59   thorpej 	pa.pa_tag = tag;
    299        1.59   thorpej 	pa.pa_id = id;
    300        1.59   thorpej 	pa.pa_class = class;
    301        1.59   thorpej 
    302        1.59   thorpej 	/*
    303        1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    304        1.59   thorpej 	 * as appropriate.
    305        1.59   thorpej 	 */
    306        1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    307        1.59   thorpej 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
    308        1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
    309        1.59   thorpej 	if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
    310        1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
    311        1.59   thorpej 
    312        1.59   thorpej 	/*
    313        1.59   thorpej 	 * If the cache line size is not configured, then
    314        1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    315        1.59   thorpej 	 */
    316        1.59   thorpej 	if (PCI_CACHELINE(bhlcr) == 0)
    317        1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    318        1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    319        1.59   thorpej 
    320        1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    321        1.59   thorpej 		pa.pa_intrswiz = 0;
    322        1.59   thorpej 		pa.pa_intrtag = tag;
    323        1.59   thorpej 	} else {
    324        1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    325        1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    326        1.59   thorpej 	}
    327        1.81    itojun 
    328        1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    329        1.81    itojun 
    330        1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    331        1.65  sommerfe 	pa.pa_rawintrpin = pin;
    332        1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    333        1.59   thorpej 		/* no interrupt */
    334        1.59   thorpej 		pa.pa_intrpin = 0;
    335        1.59   thorpej 	} else {
    336        1.59   thorpej 		/*
    337        1.59   thorpej 		 * swizzle it based on the number of busses we're
    338        1.59   thorpej 		 * behind and our device number.
    339        1.59   thorpej 		 */
    340        1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    341        1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    342        1.59   thorpej 	}
    343        1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    344        1.59   thorpej 
    345        1.59   thorpej 	if (match != NULL) {
    346        1.59   thorpej 		ret = (*match)(&pa);
    347        1.59   thorpej 		if (ret != 0 && pap != NULL)
    348        1.59   thorpej 			*pap = pa;
    349        1.59   thorpej 	} else {
    350        1.94  drochner 		locs[PCICF_DEV] = device;
    351        1.94  drochner 		locs[PCICF_FUNCTION] = function;
    352        1.87  drochner 
    353        1.94  drochner 		subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
    354        1.95  drochner 					     pciprint, config_stdsubmatch);
    355        1.87  drochner 		sc->PCI_SC_DEVICESC(device, function) = subdev;
    356        1.87  drochner 		ret = (subdev != NULL);
    357        1.59   thorpej 	}
    358        1.59   thorpej 
    359        1.59   thorpej 	return (ret);
    360        1.59   thorpej }
    361        1.59   thorpej 
    362        1.93   thorpej static void
    363        1.87  drochner pcidevdetached(struct device *sc, struct device *dev)
    364        1.87  drochner {
    365        1.87  drochner 	struct pci_softc *psc = (struct pci_softc *)sc;
    366        1.87  drochner 	int d, f;
    367        1.87  drochner 
    368        1.98   thorpej 	d = device_locator(dev, PCICF_DEV);
    369        1.98   thorpej 	f = device_locator(dev, PCICF_FUNCTION);
    370        1.87  drochner 
    371        1.87  drochner 	KASSERT(psc->PCI_SC_DEVICESC(d, f) == dev);
    372        1.87  drochner 
    373        1.87  drochner 	psc->PCI_SC_DEVICESC(d, f) = 0;
    374        1.87  drochner }
    375        1.87  drochner 
    376  1.103.22.7     joerg CFATTACH_DECL2(pci, sizeof(struct pci_softc),
    377  1.103.22.7     joerg     pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached);
    378  1.103.22.7     joerg 
    379        1.59   thorpej int
    380        1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    381        1.93   thorpej     int *offset, pcireg_t *value)
    382        1.40  drochner {
    383        1.40  drochner 	pcireg_t reg;
    384        1.40  drochner 	unsigned int ofs;
    385        1.40  drochner 
    386        1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    387        1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    388        1.40  drochner 		return (0);
    389        1.40  drochner 
    390        1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    391        1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    392        1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    393        1.47    kleink 	case 0:	/* standard device header */
    394  1.103.22.4     joerg 	case 1: /* PCI-PCI bridge header */
    395        1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    396        1.47    kleink 		break;
    397        1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    398        1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    399        1.47    kleink 		break;
    400        1.47    kleink 	default:
    401        1.47    kleink 		return (0);
    402        1.47    kleink 	}
    403        1.47    kleink 
    404        1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    405        1.40  drochner 	while (ofs != 0) {
    406        1.40  drochner #ifdef DIAGNOSTIC
    407        1.40  drochner 		if ((ofs & 3) || (ofs < 0x40))
    408        1.40  drochner 			panic("pci_get_capability");
    409        1.40  drochner #endif
    410        1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    411        1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    412        1.40  drochner 			if (offset)
    413        1.40  drochner 				*offset = ofs;
    414        1.40  drochner 			if (value)
    415        1.40  drochner 				*value = reg;
    416        1.40  drochner 			return (1);
    417        1.40  drochner 		}
    418        1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    419        1.40  drochner 	}
    420        1.40  drochner 
    421        1.40  drochner 	return (0);
    422        1.55      fvdl }
    423        1.55      fvdl 
    424        1.55      fvdl int
    425        1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    426        1.55      fvdl 		int (*match)(struct pci_attach_args *))
    427        1.55      fvdl {
    428        1.59   thorpej 	extern struct cfdriver pci_cd;
    429        1.59   thorpej 	struct device *pcidev;
    430        1.55      fvdl 	int i;
    431        1.87  drochner 	static const int wildcard[2] = {
    432        1.87  drochner 		PCICF_DEV_DEFAULT,
    433        1.87  drochner 		PCICF_FUNCTION_DEFAULT
    434        1.87  drochner 	};
    435        1.55      fvdl 
    436        1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    437        1.55      fvdl 		pcidev = pci_cd.cd_devs[i];
    438        1.59   thorpej 		if (pcidev != NULL &&
    439        1.87  drochner 		    pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
    440        1.59   thorpej 		    		      match, pa) != 0)
    441        1.59   thorpej 			return (1);
    442        1.59   thorpej 	}
    443        1.59   thorpej 	return (0);
    444        1.59   thorpej }
    445        1.59   thorpej 
    446        1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    447        1.59   thorpej /*
    448        1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    449        1.59   thorpej  * code needs to provide something else.
    450        1.59   thorpej  */
    451        1.59   thorpej int
    452        1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    453        1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    454        1.59   thorpej {
    455        1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    456        1.59   thorpej 	int device, function, nfunctions, ret;
    457        1.59   thorpej 	const struct pci_quirkdata *qd;
    458        1.59   thorpej 	pcireg_t id, bhlcr;
    459        1.59   thorpej 	pcitag_t tag;
    460        1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    461        1.60   thorpej 	char devs[32];
    462        1.60   thorpej 	int i;
    463        1.60   thorpej #endif
    464        1.59   thorpej 
    465        1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    466        1.60   thorpej 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    467        1.60   thorpej 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    468        1.60   thorpej #else
    469        1.60   thorpej 	for (device = 0; device < sc->sc_maxndevs; device++)
    470        1.60   thorpej #endif
    471        1.60   thorpej 	{
    472        1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    473        1.87  drochner 		    (locators[PCICF_DEV] != device))
    474        1.87  drochner 			continue;
    475        1.87  drochner 
    476        1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    477        1.81    itojun 
    478        1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    479        1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    480        1.81    itojun 			continue;
    481        1.81    itojun 
    482        1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    483        1.59   thorpej 
    484        1.59   thorpej 		/* Invalid vendor ID value? */
    485        1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    486        1.59   thorpej 			continue;
    487        1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    488        1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    489        1.59   thorpej 			continue;
    490        1.59   thorpej 
    491        1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    492        1.59   thorpej 
    493        1.81    itojun 		if (qd != NULL &&
    494        1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    495        1.59   thorpej 			nfunctions = 8;
    496        1.81    itojun 		else if (qd != NULL &&
    497        1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    498        1.81    itojun 			nfunctions = 1;
    499        1.59   thorpej 		else
    500        1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    501        1.59   thorpej 
    502        1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    503        1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    504        1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    505        1.87  drochner 				continue;
    506        1.87  drochner 
    507        1.81    itojun 			if (qd != NULL &&
    508        1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    509        1.81    itojun 				continue;
    510        1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    511        1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    512        1.59   thorpej 			if (match != NULL && ret != 0)
    513        1.59   thorpej 				return (ret);
    514        1.59   thorpej 		}
    515        1.55      fvdl 	}
    516        1.59   thorpej 	return (0);
    517        1.66  tshiozak }
    518        1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    519        1.66  tshiozak 
    520        1.77   thorpej 
    521        1.77   thorpej /*
    522        1.77   thorpej  * Vital Product Data (PCI 2.2)
    523        1.77   thorpej  */
    524        1.77   thorpej 
    525        1.77   thorpej int
    526        1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    527        1.77   thorpej     pcireg_t *data)
    528        1.77   thorpej {
    529        1.77   thorpej 	uint32_t reg;
    530        1.77   thorpej 	int ofs, i, j;
    531        1.77   thorpej 
    532        1.77   thorpej 	KASSERT(data != NULL);
    533        1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    534        1.77   thorpej 
    535        1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    536        1.77   thorpej 		return (1);
    537        1.77   thorpej 
    538        1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    539        1.77   thorpej 		reg &= 0x0000ffff;
    540        1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    541        1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    542        1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    543        1.77   thorpej 
    544        1.77   thorpej 		/*
    545        1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    546        1.77   thorpej 		 * for completion nor whether the operation can fail.
    547        1.77   thorpej 		 */
    548        1.77   thorpej 		j = 0;
    549        1.77   thorpej 		do {
    550        1.77   thorpej 			if (j++ == 20)
    551        1.77   thorpej 				return (1);
    552        1.77   thorpej 			delay(4);
    553        1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    554        1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    555        1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    556        1.77   thorpej 	}
    557        1.77   thorpej 
    558        1.77   thorpej 	return (0);
    559        1.77   thorpej }
    560        1.77   thorpej 
    561        1.77   thorpej int
    562        1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    563        1.77   thorpej     pcireg_t *data)
    564        1.77   thorpej {
    565        1.77   thorpej 	pcireg_t reg;
    566        1.77   thorpej 	int ofs, i, j;
    567        1.77   thorpej 
    568        1.77   thorpej 	KASSERT(data != NULL);
    569        1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    570        1.77   thorpej 
    571        1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    572        1.77   thorpej 		return (1);
    573        1.77   thorpej 
    574        1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    575        1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    576        1.77   thorpej 
    577        1.77   thorpej 		reg &= 0x0000ffff;
    578        1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    579        1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    580        1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    581        1.77   thorpej 
    582        1.77   thorpej 		/*
    583        1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    584        1.77   thorpej 		 * for completion nor whether the operation can fail.
    585        1.77   thorpej 		 */
    586        1.77   thorpej 		j = 0;
    587        1.77   thorpej 		do {
    588        1.77   thorpej 			if (j++ == 20)
    589        1.77   thorpej 				return (1);
    590        1.77   thorpej 			delay(1);
    591        1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    592        1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    593        1.77   thorpej 	}
    594        1.77   thorpej 
    595        1.77   thorpej 	return (0);
    596        1.80      fvdl }
    597        1.80      fvdl 
    598        1.80      fvdl int
    599       1.103  christos pci_dma64_available(struct pci_attach_args *pa)
    600        1.92     perry {
    601        1.80      fvdl #ifdef _PCI_HAVE_DMA64
    602        1.80      fvdl 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
    603        1.80      fvdl 		((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
    604        1.80      fvdl                         return 1;
    605        1.80      fvdl #endif
    606        1.80      fvdl         return 0;
    607         1.1   mycroft }
    608        1.90  jmcneill 
    609        1.90  jmcneill void
    610        1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    611        1.90  jmcneill 		  struct pci_conf_state *pcs)
    612        1.90  jmcneill {
    613        1.90  jmcneill 	int off;
    614        1.90  jmcneill 
    615        1.90  jmcneill 	for (off = 0; off < 16; off++)
    616        1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    617        1.90  jmcneill 
    618        1.90  jmcneill 	return;
    619        1.90  jmcneill }
    620        1.90  jmcneill 
    621        1.90  jmcneill void
    622        1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    623        1.90  jmcneill 		  struct pci_conf_state *pcs)
    624        1.90  jmcneill {
    625        1.90  jmcneill 	int off;
    626  1.103.22.2  jmcneill 	pcireg_t val;
    627        1.90  jmcneill 
    628  1.103.22.2  jmcneill 	for (off = 15; off >= 0; off--) {
    629  1.103.22.2  jmcneill 		val = pci_conf_read(pc, tag, (off * 4));
    630  1.103.22.2  jmcneill 		if (val != pcs->reg[off])
    631  1.103.22.2  jmcneill 			pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    632  1.103.22.2  jmcneill 	}
    633        1.90  jmcneill 
    634        1.90  jmcneill 	return;
    635        1.90  jmcneill }
    636        1.93   thorpej 
    637        1.99  christos /*
    638        1.99  christos  * Power Management Capability (Rev 2.2)
    639        1.99  christos  */
    640  1.103.22.7     joerg static int
    641  1.103.22.7     joerg pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
    642  1.103.22.7     joerg     int offset)
    643        1.99  christos {
    644  1.103.22.7     joerg 	pcireg_t value, now;
    645        1.99  christos 
    646        1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    647        1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    648        1.99  christos 	switch (now) {
    649        1.99  christos 	case PCI_PMCSR_STATE_D0:
    650        1.99  christos 	case PCI_PMCSR_STATE_D1:
    651        1.99  christos 	case PCI_PMCSR_STATE_D2:
    652        1.99  christos 	case PCI_PMCSR_STATE_D3:
    653        1.99  christos 		*state = now;
    654        1.99  christos 		return 0;
    655        1.99  christos 	default:
    656        1.99  christos 		return EINVAL;
    657        1.99  christos 	}
    658        1.99  christos }
    659        1.99  christos 
    660        1.99  christos int
    661  1.103.22.7     joerg pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
    662        1.99  christos {
    663        1.99  christos 	int offset;
    664  1.103.22.7     joerg 	pcireg_t value;
    665        1.99  christos 
    666        1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    667        1.99  christos 		return EOPNOTSUPP;
    668        1.99  christos 
    669  1.103.22.7     joerg 	return pci_get_powerstate_int(pc, tag, state, offset);
    670  1.103.22.7     joerg }
    671  1.103.22.7     joerg 
    672  1.103.22.7     joerg static int
    673  1.103.22.7     joerg pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
    674  1.103.22.7     joerg     int offset, pcireg_t cap_reg)
    675  1.103.22.7     joerg {
    676  1.103.22.7     joerg 	pcireg_t value, cap, now;
    677  1.103.22.7     joerg 
    678  1.103.22.7     joerg 	cap = cap_reg >> PCI_PMCR_SHIFT;
    679        1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    680        1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    681        1.99  christos 	value &= ~PCI_PMCSR_STATE_MASK;
    682        1.99  christos 
    683        1.99  christos 	if (now == state)
    684        1.99  christos 		return 0;
    685        1.99  christos 	switch (state) {
    686        1.99  christos 	case PCI_PMCSR_STATE_D0:
    687        1.99  christos 		value |= PCI_PMCSR_STATE_D0;
    688        1.99  christos 		break;
    689        1.99  christos 	case PCI_PMCSR_STATE_D1:
    690  1.103.22.7     joerg 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
    691  1.103.22.7     joerg 			printf("invalid transition from %d to D1\n", (int)now);
    692        1.99  christos 			return EINVAL;
    693  1.103.22.7     joerg 		}
    694  1.103.22.7     joerg 		if (!(cap & PCI_PMCR_D1SUPP)) {
    695  1.103.22.7     joerg 			printf("D1 not supported\n");
    696        1.99  christos 			return EOPNOTSUPP;
    697  1.103.22.7     joerg 		}
    698        1.99  christos 		value |= PCI_PMCSR_STATE_D1;
    699        1.99  christos 		break;
    700        1.99  christos 	case PCI_PMCSR_STATE_D2:
    701  1.103.22.7     joerg 		if (now == PCI_PMCSR_STATE_D3) {
    702  1.103.22.7     joerg 			printf("invalid transition from %d to D2\n", (int)now);
    703        1.99  christos 			return EINVAL;
    704  1.103.22.7     joerg 		}
    705  1.103.22.7     joerg 		if (!(cap & PCI_PMCR_D2SUPP)) {
    706  1.103.22.7     joerg 			printf("D2 not supported\n");
    707        1.99  christos 			return EOPNOTSUPP;
    708  1.103.22.7     joerg 		}
    709        1.99  christos 		value |= PCI_PMCSR_STATE_D2;
    710        1.99  christos 		break;
    711        1.99  christos 	case PCI_PMCSR_STATE_D3:
    712        1.99  christos 		value |= PCI_PMCSR_STATE_D3;
    713        1.99  christos 		break;
    714        1.99  christos 	default:
    715        1.99  christos 		return EINVAL;
    716        1.99  christos 	}
    717        1.99  christos 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
    718        1.99  christos 	DELAY(1000);
    719        1.99  christos 	return 0;
    720        1.99  christos }
    721        1.99  christos 
    722  1.103.22.7     joerg int
    723  1.103.22.7     joerg pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
    724  1.103.22.7     joerg {
    725  1.103.22.7     joerg 	int offset;
    726  1.103.22.7     joerg 	pcireg_t value;
    727  1.103.22.7     joerg 
    728  1.103.22.7     joerg 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
    729  1.103.22.7     joerg 		printf("pci_set_powerstate not supported\n");
    730  1.103.22.7     joerg 		return EOPNOTSUPP;
    731  1.103.22.7     joerg 	}
    732  1.103.22.7     joerg 
    733  1.103.22.7     joerg 	return pci_set_powerstate_int(pc, tag, state, offset, value);
    734  1.103.22.7     joerg }
    735  1.103.22.7     joerg 
    736  1.103.22.1  jmcneill pnp_state_t
    737  1.103.22.1  jmcneill pci_pnp_powerstate(pcireg_t reg)
    738  1.103.22.1  jmcneill {
    739  1.103.22.1  jmcneill 	pnp_state_t state;
    740  1.103.22.1  jmcneill 
    741  1.103.22.1  jmcneill 	switch (reg) {
    742  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D0:
    743  1.103.22.1  jmcneill 		state = PNP_STATE_D0;
    744  1.103.22.1  jmcneill 		break;
    745  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D1:
    746  1.103.22.1  jmcneill 		state = PNP_STATE_D1;
    747  1.103.22.1  jmcneill 		break;
    748  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D2:
    749  1.103.22.1  jmcneill 		state = PNP_STATE_D2;
    750  1.103.22.1  jmcneill 		break;
    751  1.103.22.1  jmcneill 	case PCI_PMCSR_STATE_D3:
    752  1.103.22.1  jmcneill 		state = PNP_STATE_D3;
    753  1.103.22.1  jmcneill 		break;
    754  1.103.22.1  jmcneill 	default:
    755  1.103.22.1  jmcneill 		state = PNP_STATE_UNKNOWN;
    756  1.103.22.1  jmcneill 		break;
    757  1.103.22.1  jmcneill 	}
    758  1.103.22.1  jmcneill 
    759  1.103.22.1  jmcneill 	return state;
    760  1.103.22.1  jmcneill }
    761  1.103.22.1  jmcneill 
    762  1.103.22.1  jmcneill pnp_state_t
    763  1.103.22.1  jmcneill pci_pnp_capabilities(pcireg_t reg)
    764  1.103.22.1  jmcneill {
    765  1.103.22.1  jmcneill 	pnp_state_t state;
    766  1.103.22.1  jmcneill 	pcireg_t cap;
    767  1.103.22.1  jmcneill 
    768  1.103.22.1  jmcneill 	cap = reg >> PCI_PMCR_SHIFT;
    769  1.103.22.1  jmcneill 
    770  1.103.22.1  jmcneill 	state = PNP_STATE_D0 | PNP_STATE_D3;
    771  1.103.22.1  jmcneill 	if (cap & PCI_PMCR_D1SUPP)
    772  1.103.22.1  jmcneill 		state |= PNP_STATE_D1;
    773  1.103.22.1  jmcneill 	if (cap & PCI_PMCR_D2SUPP)
    774  1.103.22.1  jmcneill 		state |= PNP_STATE_D2;
    775  1.103.22.1  jmcneill 
    776  1.103.22.1  jmcneill 	return state;
    777  1.103.22.1  jmcneill }
    778  1.103.22.1  jmcneill 
    779        1.99  christos int
    780        1.99  christos pci_activate(pci_chipset_tag_t pc, pcitag_t tag, void *sc,
    781        1.99  christos     int (*wakefun)(pci_chipset_tag_t, pcitag_t, void *, pcireg_t))
    782        1.99  christos {
    783        1.99  christos 	struct device *dv = sc;
    784        1.99  christos 	pcireg_t pmode;
    785        1.99  christos 	int error;
    786        1.99  christos 
    787        1.99  christos 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
    788        1.99  christos 		return error;
    789        1.99  christos 
    790        1.99  christos 	switch (pmode) {
    791        1.99  christos 	case PCI_PMCSR_STATE_D0:
    792        1.99  christos 		break;
    793        1.99  christos 	case PCI_PMCSR_STATE_D3:
    794        1.99  christos 		if (wakefun == NULL) {
    795        1.99  christos 			/*
    796        1.99  christos 			 * The card has lost all configuration data in
    797        1.99  christos 			 * this state, so punt.
    798        1.99  christos 			 */
    799        1.99  christos 			aprint_error(
    800        1.99  christos 			    "%s: unable to wake up from power state D3\n",
    801        1.99  christos 			    dv->dv_xname);
    802        1.99  christos 			return EOPNOTSUPP;
    803        1.99  christos 		}
    804        1.99  christos 		/*FALLTHROUGH*/
    805        1.99  christos 	default:
    806        1.99  christos 		if (wakefun) {
    807        1.99  christos 			error = (*wakefun)(pc, tag, sc, pmode);
    808        1.99  christos 			if (error)
    809        1.99  christos 				return error;
    810        1.99  christos 		}
    811        1.99  christos 		aprint_normal("%s: waking up from power state D%d\n",
    812        1.99  christos 		    dv->dv_xname, pmode);
    813        1.99  christos 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
    814        1.99  christos 			return error;
    815        1.99  christos 	}
    816        1.99  christos 	return 0;
    817        1.99  christos }
    818        1.99  christos 
    819        1.99  christos int
    820       1.103  christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
    821       1.103  christos     void *sc, pcireg_t state)
    822        1.99  christos {
    823        1.99  christos 	return 0;
    824        1.99  christos }
    825        1.99  christos 
    826  1.103.22.7     joerg void
    827  1.103.22.7     joerg pci_disable_retry(pci_chipset_tag_t pc, pcitag_t tag)
    828  1.103.22.7     joerg {
    829  1.103.22.7     joerg 	pcireg_t retry;
    830  1.103.22.7     joerg 
    831  1.103.22.7     joerg 	/*
    832  1.103.22.7     joerg 	 * Disable retry timeout to keep PCI Tx retries from
    833  1.103.22.7     joerg 	 * interfering with ACPI C3 CPU state.
    834  1.103.22.7     joerg 	 */
    835  1.103.22.7     joerg 	retry = pci_conf_read(pc, tag, PCI_RETRY_TIMEOUT_REG);
    836  1.103.22.7     joerg 	retry &= ~PCI_RETRY_TIMEOUT_REG_MASK;
    837  1.103.22.7     joerg 	pci_conf_write(pc, tag, PCI_RETRY_TIMEOUT_REG, retry);
    838  1.103.22.7     joerg }
    839  1.103.22.7     joerg 
    840  1.103.22.7     joerg struct pci_generic_power {
    841  1.103.22.7     joerg 	struct pci_conf_state p_pciconf;
    842  1.103.22.7     joerg 	pci_chipset_tag_t p_pc;
    843  1.103.22.7     joerg 	pcitag_t p_tag;
    844  1.103.22.7     joerg 	bool p_has_pm;
    845  1.103.22.7     joerg 	int p_pm_offset;
    846  1.103.22.7     joerg 	pnp_state_t p_pm_states;
    847  1.103.22.7     joerg 	pcireg_t p_pm_cap;
    848  1.103.22.7     joerg 	void (*p_resume)(device_t);
    849  1.103.22.7     joerg 	void (*p_suspend)(device_t);
    850  1.103.22.7     joerg };
    851  1.103.22.7     joerg 
    852  1.103.22.7     joerg struct pci_net_generic_power {
    853  1.103.22.7     joerg 	struct pci_generic_power p_generic;
    854  1.103.22.7     joerg 	struct ifnet *p_ifp;
    855  1.103.22.7     joerg 	void (*p_resume)(device_t);
    856  1.103.22.7     joerg 	void (*p_suspend)(device_t);
    857  1.103.22.7     joerg };
    858  1.103.22.7     joerg 
    859  1.103.22.7     joerg static pnp_status_t
    860  1.103.22.7     joerg pci_generic_power(device_t dv, pnp_request_t req, void *opaque)
    861  1.103.22.5     joerg {
    862  1.103.22.7     joerg 	struct pci_generic_power *arg = device_power_private(dv);
    863  1.103.22.5     joerg 	pnp_status_t status;
    864  1.103.22.5     joerg 	pnp_state_t *state;
    865  1.103.22.5     joerg 	pnp_capabilities_t *caps;
    866  1.103.22.5     joerg 	pcireg_t val;
    867  1.103.22.5     joerg 
    868  1.103.22.5     joerg 	status = PNP_STATUS_UNSUPPORTED;
    869  1.103.22.5     joerg 
    870  1.103.22.5     joerg 	switch (req) {
    871  1.103.22.5     joerg 	case PNP_REQUEST_GET_CAPABILITIES:
    872  1.103.22.5     joerg 		caps = opaque;
    873  1.103.22.5     joerg 
    874  1.103.22.7     joerg 		caps->state = arg->p_pm_states;
    875  1.103.22.5     joerg 		status = PNP_STATUS_SUCCESS;
    876  1.103.22.5     joerg 		break;
    877  1.103.22.5     joerg 	case PNP_REQUEST_SET_STATE:
    878  1.103.22.5     joerg 		state = opaque;
    879  1.103.22.5     joerg 		switch (*state) {
    880  1.103.22.5     joerg 		case PNP_STATE_D0:
    881  1.103.22.5     joerg 			val = PCI_PMCSR_STATE_D0;
    882  1.103.22.5     joerg 			break;
    883  1.103.22.5     joerg 		case PNP_STATE_D3:
    884  1.103.22.5     joerg 			val = PCI_PMCSR_STATE_D3;
    885  1.103.22.7     joerg 			if (arg->p_suspend)
    886  1.103.22.7     joerg 				(*arg->p_suspend)(dv);
    887  1.103.22.7     joerg 			pci_conf_capture(arg->p_pc, arg->p_tag,
    888  1.103.22.7     joerg 			    &arg->p_pciconf);
    889  1.103.22.5     joerg 			break;
    890  1.103.22.5     joerg 		default:
    891  1.103.22.5     joerg 			return PNP_STATUS_UNSUPPORTED;
    892  1.103.22.5     joerg 		}
    893  1.103.22.5     joerg 
    894  1.103.22.7     joerg 		if (arg->p_has_pm &&
    895  1.103.22.7     joerg 		    pci_set_powerstate_int(arg->p_pc, arg->p_tag, val,
    896  1.103.22.7     joerg 					   arg->p_pm_offset, arg->p_pm_cap)) {
    897  1.103.22.7     joerg 			aprint_error("%s: unsupported state, continuing.\n",
    898  1.103.22.7     joerg 			    device_xname(dv));
    899  1.103.22.7     joerg 		}
    900  1.103.22.7     joerg 
    901  1.103.22.7     joerg 		if (*state == PNP_STATE_D0) {
    902  1.103.22.7     joerg 			pci_conf_restore(arg->p_pc, arg->p_tag,
    903  1.103.22.7     joerg 			    &arg->p_pciconf);
    904  1.103.22.7     joerg 			if (arg->p_resume)
    905  1.103.22.7     joerg 				(*arg->p_resume)(dv);
    906  1.103.22.5     joerg 		}
    907  1.103.22.7     joerg 		status = PNP_STATUS_SUCCESS;
    908  1.103.22.6  jmcneill 		break;
    909  1.103.22.7     joerg 
    910  1.103.22.5     joerg 	case PNP_REQUEST_GET_STATE:
    911  1.103.22.5     joerg 		state = opaque;
    912  1.103.22.7     joerg 		if (arg->p_has_pm &&
    913  1.103.22.7     joerg 		    pci_get_powerstate_int(arg->p_pc, arg->p_tag, &val,
    914  1.103.22.7     joerg 					   arg->p_pm_offset) == 0)
    915  1.103.22.7     joerg 			*state = pci_pnp_powerstate(val);
    916  1.103.22.7     joerg 		else
    917  1.103.22.7     joerg 			*state = PNP_STATE_D0;
    918  1.103.22.5     joerg 		status = PNP_STATUS_SUCCESS;
    919  1.103.22.5     joerg 		break;
    920  1.103.22.5     joerg 	default:
    921  1.103.22.5     joerg 		status = PNP_STATUS_UNSUPPORTED;
    922  1.103.22.5     joerg 	}
    923  1.103.22.5     joerg 
    924  1.103.22.5     joerg 	return status;
    925  1.103.22.5     joerg }
    926  1.103.22.5     joerg 
    927  1.103.22.7     joerg static pnp_status_t
    928  1.103.22.7     joerg pci_generic_power_register_internal(device_t dv,
    929  1.103.22.7     joerg     pci_chipset_tag_t p_pc, pcitag_t p_tag,
    930  1.103.22.7     joerg     void (*p_suspend)(device_t), void (*p_resume)(device_t))
    931  1.103.22.7     joerg {
    932  1.103.22.7     joerg 	struct pci_generic_power *arg = device_power_private(dv);
    933  1.103.22.7     joerg 	pcireg_t reg;
    934  1.103.22.7     joerg 	int off;
    935  1.103.22.7     joerg 
    936  1.103.22.7     joerg 	arg->p_pc = p_pc;
    937  1.103.22.7     joerg 	arg->p_tag = p_tag;
    938  1.103.22.7     joerg 	arg->p_resume = p_resume;
    939  1.103.22.7     joerg 	arg->p_suspend = p_suspend;
    940  1.103.22.7     joerg 
    941  1.103.22.7     joerg 	if (pci_get_capability(p_pc, p_tag, PCI_CAP_PWRMGMT, &off, &reg)) {
    942  1.103.22.7     joerg 		arg->p_pm_states = pci_pnp_capabilities(reg);
    943  1.103.22.7     joerg 		arg->p_has_pm = true;
    944  1.103.22.7     joerg 		arg->p_pm_offset = off;
    945  1.103.22.7     joerg 		arg->p_pm_cap = reg;
    946  1.103.22.7     joerg 	} else {
    947  1.103.22.7     joerg 		arg->p_pm_states = PNP_STATE_D0 | PNP_STATE_D3;
    948  1.103.22.7     joerg 		arg->p_has_pm = false;
    949  1.103.22.7     joerg 		arg->p_pm_offset = -1;
    950  1.103.22.7     joerg 	}
    951  1.103.22.7     joerg 
    952  1.103.22.7     joerg 	return pnp_register(dv, pci_generic_power);
    953  1.103.22.7     joerg }
    954  1.103.22.7     joerg 
    955  1.103.22.7     joerg static void
    956  1.103.22.7     joerg pci_generic_power_deregister_internal(device_t dv)
    957  1.103.22.7     joerg {
    958  1.103.22.7     joerg 	pnp_deregister(dv);
    959  1.103.22.7     joerg }
    960  1.103.22.7     joerg 
    961  1.103.22.7     joerg pnp_status_t
    962  1.103.22.7     joerg pci_generic_power_register(device_t dv,
    963  1.103.22.7     joerg     pci_chipset_tag_t p_pc, pcitag_t p_tag,
    964  1.103.22.7     joerg     void (*p_suspend)(device_t), void (*p_resume)(device_t))
    965  1.103.22.7     joerg {
    966  1.103.22.7     joerg 	struct pci_generic_power *arg;
    967  1.103.22.7     joerg 	pnp_status_t status;
    968  1.103.22.7     joerg 
    969  1.103.22.7     joerg 	arg = malloc(sizeof(*arg), M_DEVBUF, M_ZERO | M_WAITOK);
    970  1.103.22.7     joerg 	device_power_set_private(dv, arg);
    971  1.103.22.7     joerg 
    972  1.103.22.7     joerg 	status = pci_generic_power_register_internal(dv, p_pc, p_tag,
    973  1.103.22.7     joerg 	    p_suspend, p_resume);
    974  1.103.22.7     joerg 	if (status != PNP_STATUS_SUCCESS) {
    975  1.103.22.7     joerg 		free(arg, M_DEVBUF);
    976  1.103.22.7     joerg 		device_power_set_private(dv, NULL);
    977  1.103.22.7     joerg 	}
    978  1.103.22.7     joerg 	return status;
    979  1.103.22.7     joerg }
    980  1.103.22.7     joerg 
    981  1.103.22.7     joerg void
    982  1.103.22.7     joerg pci_generic_power_deregister(device_t dv)
    983  1.103.22.7     joerg {
    984  1.103.22.7     joerg 	struct pci_generic_power *arg = device_power_private(dv);
    985  1.103.22.7     joerg 
    986  1.103.22.7     joerg 	if (arg == NULL)
    987  1.103.22.7     joerg 		return;
    988  1.103.22.7     joerg 
    989  1.103.22.7     joerg 	pci_generic_power_deregister_internal(dv);
    990  1.103.22.7     joerg 	free(arg, M_DEVBUF);
    991  1.103.22.7     joerg }
    992  1.103.22.7     joerg 
    993  1.103.22.7     joerg static void
    994  1.103.22.7     joerg pci_net_generic_power_resume(device_t dv)
    995  1.103.22.7     joerg {
    996  1.103.22.7     joerg 	struct pci_net_generic_power *arg = device_power_private(dv);
    997  1.103.22.7     joerg 	struct ifnet *ifp = arg->p_ifp;
    998  1.103.22.7     joerg 	int s;
    999  1.103.22.7     joerg 
   1000  1.103.22.7     joerg 	if (arg->p_resume)
   1001  1.103.22.7     joerg 		(*arg->p_resume)(dv);
   1002  1.103.22.7     joerg 
   1003  1.103.22.7     joerg 	s = splnet();
   1004  1.103.22.7     joerg 	if (ifp->if_flags & IFF_UP) {
   1005  1.103.22.7     joerg 		ifp->if_flags &= ~IFF_RUNNING;
   1006  1.103.22.7     joerg 		(*ifp->if_init)(ifp);
   1007  1.103.22.7     joerg 		(*ifp->if_start)(ifp);
   1008  1.103.22.7     joerg 	}
   1009  1.103.22.7     joerg 	splx(s);
   1010  1.103.22.7     joerg }
   1011  1.103.22.7     joerg 
   1012  1.103.22.7     joerg static void
   1013  1.103.22.7     joerg pci_net_generic_power_suspend(device_t dv)
   1014  1.103.22.7     joerg {
   1015  1.103.22.7     joerg 	struct pci_net_generic_power *arg = device_power_private(dv);
   1016  1.103.22.7     joerg 	struct ifnet *ifp = arg->p_ifp;
   1017  1.103.22.7     joerg 	int s;
   1018  1.103.22.7     joerg 
   1019  1.103.22.7     joerg 	s = splnet();
   1020  1.103.22.7     joerg 	(*ifp->if_stop)(ifp, 1);
   1021  1.103.22.7     joerg 	splx(s);
   1022  1.103.22.7     joerg 
   1023  1.103.22.7     joerg 	if (arg->p_suspend)
   1024  1.103.22.7     joerg 		(*arg->p_suspend)(dv);
   1025  1.103.22.7     joerg }
   1026  1.103.22.7     joerg 
   1027  1.103.22.7     joerg pnp_status_t
   1028  1.103.22.7     joerg pci_net_generic_power_register(device_t dv,
   1029  1.103.22.7     joerg     pci_chipset_tag_t p_pc, pcitag_t p_tag, struct ifnet *p_ifp,
   1030  1.103.22.7     joerg     void (*p_suspend)(device_t), void (*p_resume)(device_t))
   1031  1.103.22.7     joerg {
   1032  1.103.22.7     joerg 	struct pci_net_generic_power *arg;
   1033  1.103.22.7     joerg 	pnp_status_t status;
   1034  1.103.22.7     joerg 
   1035  1.103.22.7     joerg 	arg = malloc(sizeof(*arg), M_DEVBUF, M_ZERO | M_WAITOK);
   1036  1.103.22.7     joerg 	arg->p_resume = p_resume;
   1037  1.103.22.7     joerg 	arg->p_suspend = p_suspend;
   1038  1.103.22.7     joerg 	arg->p_ifp = p_ifp;
   1039  1.103.22.7     joerg 	device_power_set_private(dv, arg);
   1040  1.103.22.7     joerg 
   1041  1.103.22.7     joerg 	status = pci_generic_power_register_internal(dv, p_pc, p_tag,
   1042  1.103.22.7     joerg 	    pci_net_generic_power_suspend, pci_net_generic_power_resume);
   1043  1.103.22.7     joerg 	if (status != PNP_STATUS_SUCCESS) {
   1044  1.103.22.7     joerg 		free(arg, M_DEVBUF);
   1045  1.103.22.7     joerg 		device_power_set_private(dv, NULL);
   1046  1.103.22.7     joerg 	}
   1047  1.103.22.7     joerg 	return status;
   1048  1.103.22.7     joerg }
   1049  1.103.22.7     joerg 
   1050  1.103.22.7     joerg void
   1051  1.103.22.7     joerg pci_net_generic_power_deregister(device_t dv)
   1052  1.103.22.7     joerg {
   1053  1.103.22.7     joerg 	struct pci_net_generic_power *arg = device_power_private(dv);
   1054  1.103.22.7     joerg 
   1055  1.103.22.7     joerg 	if (arg == NULL)
   1056  1.103.22.7     joerg 		return;
   1057  1.103.22.7     joerg 
   1058  1.103.22.7     joerg 	pci_generic_power_deregister_internal(dv);
   1059  1.103.22.7     joerg 	free(arg, M_DEVBUF);
   1060  1.103.22.7     joerg }
   1061