Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.104.4.2
      1  1.104.4.2       mjf /*	$NetBSD: pci.c,v 1.104.4.2 2007/12/08 18:19:45 mjf Exp $	*/
      2        1.3       cgd 
      3        1.1   mycroft /*
      4       1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5       1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6       1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7        1.1   mycroft  *
      8        1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9        1.1   mycroft  * modification, are permitted provided that the following conditions
     10        1.1   mycroft  * are met:
     11        1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12        1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13        1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15        1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16        1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17        1.1   mycroft  *    must display the following acknowledgement:
     18       1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19        1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20        1.1   mycroft  *    derived from this software without specific prior written permission.
     21        1.1   mycroft  *
     22        1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.1   mycroft  */
     33        1.1   mycroft 
     34        1.1   mycroft /*
     35       1.10       cgd  * PCI bus autoconfiguration.
     36        1.1   mycroft  */
     37       1.58     lukem 
     38       1.58     lukem #include <sys/cdefs.h>
     39  1.104.4.2       mjf __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.104.4.2 2007/12/08 18:19:45 mjf Exp $");
     40        1.1   mycroft 
     41       1.45       cgd #include "opt_pci.h"
     42       1.45       cgd 
     43        1.1   mycroft #include <sys/param.h>
     44       1.10       cgd #include <sys/systm.h>
     45        1.1   mycroft #include <sys/device.h>
     46        1.1   mycroft 
     47       1.10       cgd #include <dev/pci/pcireg.h>
     48        1.7       cgd #include <dev/pci/pcivar.h>
     49       1.33       cgd #include <dev/pci/pcidevs.h>
     50       1.76  christos 
     51       1.80      fvdl #include <uvm/uvm_extern.h>
     52       1.80      fvdl 
     53       1.76  christos #include "locators.h"
     54       1.10       cgd 
     55       1.45       cgd #ifdef PCI_CONFIG_DUMP
     56       1.45       cgd int pci_config_dump = 1;
     57       1.45       cgd #else
     58       1.45       cgd int pci_config_dump = 0;
     59       1.45       cgd #endif
     60       1.45       cgd 
     61       1.91     perry int	pciprint(void *, const char *);
     62       1.10       cgd 
     63       1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     64       1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     65       1.86  drochner #else
     66       1.87  drochner int pci_enumerate_bus(struct pci_softc *, const int *,
     67       1.86  drochner     int (*)(struct pci_attach_args *), struct pci_attach_args *);
     68       1.86  drochner #endif
     69       1.86  drochner 
     70       1.25       cgd /*
     71       1.38   thorpej  * Important note about PCI-ISA bridges:
     72       1.38   thorpej  *
     73       1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     74       1.38   thorpej  * can attach their child busses after PCI configuration is done.
     75       1.25       cgd  *
     76       1.25       cgd  * This works because:
     77       1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     78       1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     79       1.25       cgd  *	    busses (i.e. bus zero).
     80       1.25       cgd  *
     81       1.25       cgd  * That boils down to: there can only be one of these outstanding
     82       1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     83       1.25       cgd  * subdevices have been found, and it is run after all subdevices
     84       1.25       cgd  * of PCI bus 0 have been found.
     85       1.25       cgd  *
     86       1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     87       1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     88       1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     89       1.25       cgd  * and the bridge is seen before the video board is, the board can show
     90       1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     91       1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     92       1.38   thorpej  *
     93       1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     94       1.25       cgd  */
     95       1.25       cgd 
     96       1.93   thorpej static int
     97      1.103  christos pcirescan(struct device *sc, const char *ifattr, const int *locators)
     98       1.93   thorpej {
     99       1.93   thorpej 
    100       1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    101       1.93   thorpej 	KASSERT(locators);
    102       1.93   thorpej 
    103       1.93   thorpej 	pci_enumerate_bus((struct pci_softc *)sc, locators, NULL, NULL);
    104       1.93   thorpej 	return (0);
    105       1.93   thorpej }
    106       1.93   thorpej 
    107       1.93   thorpej static int
    108      1.103  christos pcimatch(struct device *parent, struct cfdata *cf, void *aux)
    109       1.10       cgd {
    110       1.10       cgd 	struct pcibus_attach_args *pba = aux;
    111       1.10       cgd 
    112       1.10       cgd 	/* Check the locators */
    113       1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    114       1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    115       1.10       cgd 		return (0);
    116       1.10       cgd 
    117       1.10       cgd 	/* sanity */
    118       1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    119       1.10       cgd 		return (0);
    120       1.10       cgd 
    121       1.10       cgd 	/*
    122       1.10       cgd 	 * XXX check other (hardware?) indicators
    123       1.10       cgd 	 */
    124       1.10       cgd 
    125       1.59   thorpej 	return (1);
    126       1.10       cgd }
    127        1.1   mycroft 
    128       1.93   thorpej static void
    129      1.100  jmcneill pci_power_devices(struct pci_softc *sc, int why)
    130      1.100  jmcneill {
    131      1.100  jmcneill 	pci_chipset_tag_t pc;
    132      1.100  jmcneill 	int device, function, nfunctions;
    133      1.100  jmcneill 	pcitag_t tag;
    134      1.100  jmcneill 	pcireg_t bhlcr, id;
    135      1.100  jmcneill 	pcireg_t state;
    136      1.100  jmcneill #ifdef __PCI_BUS_DEVORDER
    137      1.100  jmcneill 	char devs[32];
    138      1.100  jmcneill 	int i;
    139      1.100  jmcneill #endif
    140      1.100  jmcneill 
    141      1.100  jmcneill 	pc = sc->sc_pc;
    142      1.100  jmcneill 	switch (why) {
    143      1.100  jmcneill 	case PWR_STANDBY:
    144      1.100  jmcneill 		state = PCI_PMCSR_STATE_D1;
    145      1.100  jmcneill 		break;
    146      1.100  jmcneill 	case PWR_SUSPEND:
    147      1.100  jmcneill 		state = PCI_PMCSR_STATE_D3;
    148      1.100  jmcneill 		break;
    149      1.100  jmcneill 	case PWR_RESUME:
    150      1.100  jmcneill 		state = PCI_PMCSR_STATE_D0;
    151      1.100  jmcneill 		break;
    152      1.100  jmcneill 	default:
    153      1.100  jmcneill 		/* we should never be called here */
    154      1.100  jmcneill #ifdef DIAGNOSTIC
    155      1.100  jmcneill 		panic("pci_power_devices called with invalid reason %d\n",
    156      1.100  jmcneill 		    why);
    157      1.100  jmcneill 		/* NOTREACHED */
    158      1.100  jmcneill #endif
    159      1.100  jmcneill 		return;
    160      1.100  jmcneill 	}
    161      1.100  jmcneill 
    162      1.100  jmcneill #ifdef __PCI_BUS_DEVORDER
    163      1.100  jmcneill 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    164      1.100  jmcneill 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    165      1.100  jmcneill #else
    166      1.100  jmcneill 	for (device = 0; device < sc->sc_maxndevs; device++)
    167      1.100  jmcneill #endif
    168      1.100  jmcneill 	{
    169      1.100  jmcneill 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    170      1.100  jmcneill 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    171      1.100  jmcneill 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    172      1.100  jmcneill 			continue;
    173      1.100  jmcneill 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    174      1.100  jmcneill 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID ||
    175      1.100  jmcneill 		    PCI_VENDOR(id) == 0x0000)
    176      1.100  jmcneill 			continue;
    177      1.100  jmcneill 		nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    178      1.100  jmcneill 
    179      1.100  jmcneill 		for (function = 0; function < nfunctions; function++) {
    180      1.100  jmcneill 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    181      1.100  jmcneill 			if (sc->PCI_SC_DEVICESC(device, function) != NULL)
    182      1.100  jmcneill 				continue;
    183      1.100  jmcneill 			(void)pci_set_powerstate(pc, tag, state);
    184      1.100  jmcneill 		}
    185      1.100  jmcneill 	}
    186      1.100  jmcneill 
    187      1.100  jmcneill 	return;
    188      1.100  jmcneill }
    189      1.100  jmcneill 
    190      1.100  jmcneill static void
    191      1.100  jmcneill pci_powerhook(int why, void *aux)
    192      1.100  jmcneill {
    193      1.100  jmcneill 	struct pci_softc *sc;
    194      1.100  jmcneill 
    195      1.100  jmcneill 	sc = (struct pci_softc *)aux;
    196      1.100  jmcneill 
    197      1.100  jmcneill 	switch (why) {
    198      1.100  jmcneill 	case PWR_SUSPEND:
    199      1.100  jmcneill 	case PWR_STANDBY:
    200      1.100  jmcneill 	case PWR_RESUME:
    201      1.100  jmcneill 		pci_power_devices(sc, why);
    202      1.100  jmcneill 		break;
    203      1.100  jmcneill 	}
    204      1.100  jmcneill 
    205      1.100  jmcneill 	return;
    206      1.100  jmcneill }
    207      1.100  jmcneill 
    208      1.100  jmcneill static void
    209       1.93   thorpej pciattach(struct device *parent, struct device *self, void *aux)
    210       1.34  drochner {
    211       1.34  drochner 	struct pcibus_attach_args *pba = aux;
    212       1.34  drochner 	struct pci_softc *sc = (struct pci_softc *)self;
    213       1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    214       1.43   thorpej 	const char *sep = "";
    215       1.96  drochner 	static const int wildcard[PCICF_NLOCS] = {
    216       1.96  drochner 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    217       1.96  drochner 	};
    218       1.34  drochner 
    219       1.34  drochner 	pci_attach_hook(parent, self, pba);
    220       1.78   thorpej 
    221       1.78   thorpej 	aprint_naive("\n");
    222       1.78   thorpej 	aprint_normal("\n");
    223       1.34  drochner 
    224       1.34  drochner 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
    225       1.34  drochner 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
    226       1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    227       1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    228       1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    229       1.34  drochner 
    230       1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    231       1.78   thorpej 		aprint_error("%s: no spaces enabled!\n", self->dv_xname);
    232       1.34  drochner 		return;
    233       1.34  drochner 	}
    234       1.34  drochner 
    235       1.78   thorpej #define	PRINT(str)							\
    236       1.78   thorpej do {									\
    237  1.104.4.2       mjf 	aprint_verbose("%s%s", sep, str);				\
    238       1.78   thorpej 	sep = ", ";							\
    239       1.78   thorpej } while (/*CONSTCOND*/0)
    240       1.43   thorpej 
    241  1.104.4.2       mjf 	aprint_verbose("%s: ", self->dv_xname);
    242       1.43   thorpej 
    243       1.34  drochner 	if (io_enabled)
    244       1.43   thorpej 		PRINT("i/o space");
    245       1.43   thorpej 	if (mem_enabled)
    246       1.43   thorpej 		PRINT("memory space");
    247  1.104.4.2       mjf 	aprint_verbose(" enabled");
    248       1.43   thorpej 
    249       1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    250       1.43   thorpej 		if (mrl_enabled)
    251       1.43   thorpej 			PRINT("rd/line");
    252       1.43   thorpej 		if (mrm_enabled)
    253       1.43   thorpej 			PRINT("rd/mult");
    254       1.43   thorpej 		if (mwi_enabled)
    255       1.43   thorpej 			PRINT("wr/inv");
    256  1.104.4.2       mjf 		aprint_verbose(" ok");
    257       1.34  drochner 	}
    258       1.43   thorpej 
    259  1.104.4.2       mjf 	aprint_verbose("\n");
    260       1.43   thorpej 
    261       1.43   thorpej #undef PRINT
    262       1.34  drochner 
    263       1.34  drochner 	sc->sc_iot = pba->pba_iot;
    264       1.34  drochner 	sc->sc_memt = pba->pba_memt;
    265       1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    266       1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    267       1.34  drochner 	sc->sc_pc = pba->pba_pc;
    268       1.34  drochner 	sc->sc_bus = pba->pba_bus;
    269       1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    270       1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    271       1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    272       1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    273       1.34  drochner 	sc->sc_flags = pba->pba_flags;
    274      1.100  jmcneill 
    275      1.100  jmcneill 	sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
    276      1.100  jmcneill 	    pci_powerhook, sc);
    277      1.101  jmcneill 	if (sc->sc_powerhook == NULL)
    278      1.100  jmcneill 		aprint_error("%s: can't establish powerhook\n",
    279      1.100  jmcneill 		    sc->sc_dev.dv_xname);
    280      1.100  jmcneill 
    281       1.87  drochner 	pcirescan(&sc->sc_dev, "pci", wildcard);
    282       1.87  drochner }
    283       1.87  drochner 
    284       1.87  drochner int
    285       1.93   thorpej pciprint(void *aux, const char *pnp)
    286        1.1   mycroft {
    287       1.46  augustss 	struct pci_attach_args *pa = aux;
    288       1.10       cgd 	char devinfo[256];
    289       1.37       cgd 	const struct pci_quirkdata *qd;
    290        1.1   mycroft 
    291       1.10       cgd 	if (pnp) {
    292       1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    293       1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    294       1.10       cgd 	}
    295       1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    296       1.45       cgd 	if (pci_config_dump) {
    297       1.45       cgd 		printf(": ");
    298       1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    299       1.45       cgd 		if (!pnp)
    300       1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    301       1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    302       1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    303       1.37       cgd #ifdef __i386__
    304       1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    305       1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    306       1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    307       1.37       cgd #else
    308       1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    309       1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    310       1.36       cgd #endif
    311       1.45       cgd 		printf(", i/o %s, mem %s,",
    312       1.45       cgd 		    pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
    313       1.45       cgd 		    pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
    314       1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    315       1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    316       1.45       cgd 		if (qd == NULL) {
    317       1.45       cgd 			printf(" no quirks");
    318       1.45       cgd 		} else {
    319       1.45       cgd 			bitmask_snprintf(qd->quirks,
    320       1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    321       1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    322       1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    323       1.85     kochi 			    "\012skipfunc7",
    324       1.82    itojun 			    devinfo, sizeof (devinfo));
    325       1.45       cgd 			printf(" quirks %s", devinfo);
    326       1.45       cgd 		}
    327       1.45       cgd 		printf(")");
    328       1.37       cgd 	}
    329        1.6   mycroft 	return (UNCONF);
    330        1.6   mycroft }
    331        1.6   mycroft 
    332        1.6   mycroft int
    333       1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    334       1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    335       1.59   thorpej {
    336       1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    337       1.59   thorpej 	struct pci_attach_args pa;
    338       1.59   thorpej 	pcireg_t id, csr, class, intr, bhlcr;
    339       1.59   thorpej 	int ret, pin, bus, device, function;
    340       1.94  drochner 	int locs[PCICF_NLOCS];
    341       1.87  drochner 	struct device *subdev;
    342       1.59   thorpej 
    343       1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    344       1.59   thorpej 
    345       1.87  drochner 	/* a driver already attached? */
    346       1.87  drochner 	if (sc->PCI_SC_DEVICESC(device, function) && !match)
    347       1.87  drochner 		return (0);
    348       1.87  drochner 
    349       1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    350       1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    351       1.81    itojun 		return (0);
    352       1.81    itojun 
    353       1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    354       1.59   thorpej 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    355       1.59   thorpej 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    356       1.59   thorpej 
    357       1.59   thorpej 	/* Invalid vendor ID value? */
    358       1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    359       1.68   thorpej 		return (0);
    360       1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    361       1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    362       1.68   thorpej 		return (0);
    363       1.59   thorpej 
    364       1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    365       1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    366       1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    367       1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    368       1.59   thorpej 	pa.pa_pc = pc;
    369       1.63   thorpej 	pa.pa_bus = bus;
    370       1.59   thorpej 	pa.pa_device = device;
    371       1.59   thorpej 	pa.pa_function = function;
    372       1.59   thorpej 	pa.pa_tag = tag;
    373       1.59   thorpej 	pa.pa_id = id;
    374       1.59   thorpej 	pa.pa_class = class;
    375       1.59   thorpej 
    376       1.59   thorpej 	/*
    377       1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    378       1.59   thorpej 	 * as appropriate.
    379       1.59   thorpej 	 */
    380       1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    381       1.59   thorpej 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
    382       1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
    383       1.59   thorpej 	if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
    384       1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
    385       1.59   thorpej 
    386       1.59   thorpej 	/*
    387       1.59   thorpej 	 * If the cache line size is not configured, then
    388       1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    389       1.59   thorpej 	 */
    390       1.59   thorpej 	if (PCI_CACHELINE(bhlcr) == 0)
    391       1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    392       1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    393       1.59   thorpej 
    394       1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    395       1.59   thorpej 		pa.pa_intrswiz = 0;
    396       1.59   thorpej 		pa.pa_intrtag = tag;
    397       1.59   thorpej 	} else {
    398       1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    399       1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    400       1.59   thorpej 	}
    401       1.81    itojun 
    402       1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    403       1.81    itojun 
    404       1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    405       1.65  sommerfe 	pa.pa_rawintrpin = pin;
    406       1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    407       1.59   thorpej 		/* no interrupt */
    408       1.59   thorpej 		pa.pa_intrpin = 0;
    409       1.59   thorpej 	} else {
    410       1.59   thorpej 		/*
    411       1.59   thorpej 		 * swizzle it based on the number of busses we're
    412       1.59   thorpej 		 * behind and our device number.
    413       1.59   thorpej 		 */
    414       1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    415       1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    416       1.59   thorpej 	}
    417       1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    418       1.59   thorpej 
    419       1.59   thorpej 	if (match != NULL) {
    420       1.59   thorpej 		ret = (*match)(&pa);
    421       1.59   thorpej 		if (ret != 0 && pap != NULL)
    422       1.59   thorpej 			*pap = pa;
    423       1.59   thorpej 	} else {
    424       1.94  drochner 		locs[PCICF_DEV] = device;
    425       1.94  drochner 		locs[PCICF_FUNCTION] = function;
    426       1.87  drochner 
    427       1.94  drochner 		subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
    428       1.95  drochner 					     pciprint, config_stdsubmatch);
    429       1.87  drochner 		sc->PCI_SC_DEVICESC(device, function) = subdev;
    430       1.87  drochner 		ret = (subdev != NULL);
    431       1.59   thorpej 	}
    432       1.59   thorpej 
    433       1.59   thorpej 	return (ret);
    434       1.59   thorpej }
    435       1.59   thorpej 
    436       1.93   thorpej static void
    437       1.87  drochner pcidevdetached(struct device *sc, struct device *dev)
    438       1.87  drochner {
    439       1.87  drochner 	struct pci_softc *psc = (struct pci_softc *)sc;
    440       1.87  drochner 	int d, f;
    441       1.87  drochner 
    442       1.98   thorpej 	d = device_locator(dev, PCICF_DEV);
    443       1.98   thorpej 	f = device_locator(dev, PCICF_FUNCTION);
    444       1.87  drochner 
    445       1.87  drochner 	KASSERT(psc->PCI_SC_DEVICESC(d, f) == dev);
    446       1.87  drochner 
    447       1.87  drochner 	psc->PCI_SC_DEVICESC(d, f) = 0;
    448       1.87  drochner }
    449       1.87  drochner 
    450       1.59   thorpej int
    451       1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    452       1.93   thorpej     int *offset, pcireg_t *value)
    453       1.40  drochner {
    454       1.40  drochner 	pcireg_t reg;
    455       1.40  drochner 	unsigned int ofs;
    456       1.40  drochner 
    457       1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    458       1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    459       1.40  drochner 		return (0);
    460       1.40  drochner 
    461       1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    462       1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    463       1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    464       1.47    kleink 	case 0:	/* standard device header */
    465      1.104     joerg 	case 1: /* PCI-PCI bridge header */
    466       1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    467       1.47    kleink 		break;
    468       1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    469       1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    470       1.47    kleink 		break;
    471       1.47    kleink 	default:
    472       1.47    kleink 		return (0);
    473       1.47    kleink 	}
    474       1.47    kleink 
    475       1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    476       1.40  drochner 	while (ofs != 0) {
    477       1.40  drochner #ifdef DIAGNOSTIC
    478       1.40  drochner 		if ((ofs & 3) || (ofs < 0x40))
    479       1.40  drochner 			panic("pci_get_capability");
    480       1.40  drochner #endif
    481       1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    482       1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    483       1.40  drochner 			if (offset)
    484       1.40  drochner 				*offset = ofs;
    485       1.40  drochner 			if (value)
    486       1.40  drochner 				*value = reg;
    487       1.40  drochner 			return (1);
    488       1.40  drochner 		}
    489       1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    490       1.40  drochner 	}
    491       1.40  drochner 
    492       1.40  drochner 	return (0);
    493       1.55      fvdl }
    494       1.55      fvdl 
    495       1.55      fvdl int
    496       1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    497       1.55      fvdl 		int (*match)(struct pci_attach_args *))
    498       1.55      fvdl {
    499       1.59   thorpej 	extern struct cfdriver pci_cd;
    500       1.59   thorpej 	struct device *pcidev;
    501       1.55      fvdl 	int i;
    502       1.87  drochner 	static const int wildcard[2] = {
    503       1.87  drochner 		PCICF_DEV_DEFAULT,
    504       1.87  drochner 		PCICF_FUNCTION_DEFAULT
    505       1.87  drochner 	};
    506       1.55      fvdl 
    507       1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    508       1.55      fvdl 		pcidev = pci_cd.cd_devs[i];
    509       1.59   thorpej 		if (pcidev != NULL &&
    510       1.87  drochner 		    pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
    511       1.59   thorpej 		    		      match, pa) != 0)
    512       1.59   thorpej 			return (1);
    513       1.59   thorpej 	}
    514       1.59   thorpej 	return (0);
    515       1.59   thorpej }
    516       1.59   thorpej 
    517       1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    518       1.59   thorpej /*
    519       1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    520       1.59   thorpej  * code needs to provide something else.
    521       1.59   thorpej  */
    522       1.59   thorpej int
    523       1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    524       1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    525       1.59   thorpej {
    526       1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    527       1.59   thorpej 	int device, function, nfunctions, ret;
    528       1.59   thorpej 	const struct pci_quirkdata *qd;
    529       1.59   thorpej 	pcireg_t id, bhlcr;
    530       1.59   thorpej 	pcitag_t tag;
    531       1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    532       1.60   thorpej 	char devs[32];
    533       1.60   thorpej 	int i;
    534       1.60   thorpej #endif
    535       1.59   thorpej 
    536       1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    537       1.60   thorpej 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    538       1.60   thorpej 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    539       1.60   thorpej #else
    540       1.60   thorpej 	for (device = 0; device < sc->sc_maxndevs; device++)
    541       1.60   thorpej #endif
    542       1.60   thorpej 	{
    543       1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    544       1.87  drochner 		    (locators[PCICF_DEV] != device))
    545       1.87  drochner 			continue;
    546       1.87  drochner 
    547       1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    548       1.81    itojun 
    549       1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    550       1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    551       1.81    itojun 			continue;
    552       1.81    itojun 
    553       1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    554       1.59   thorpej 
    555       1.59   thorpej 		/* Invalid vendor ID value? */
    556       1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    557       1.59   thorpej 			continue;
    558       1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    559       1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    560       1.59   thorpej 			continue;
    561       1.59   thorpej 
    562       1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    563       1.59   thorpej 
    564       1.81    itojun 		if (qd != NULL &&
    565       1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    566       1.59   thorpej 			nfunctions = 8;
    567       1.81    itojun 		else if (qd != NULL &&
    568       1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    569       1.81    itojun 			nfunctions = 1;
    570       1.59   thorpej 		else
    571       1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    572       1.59   thorpej 
    573       1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    574       1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    575       1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    576       1.87  drochner 				continue;
    577       1.87  drochner 
    578       1.81    itojun 			if (qd != NULL &&
    579       1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    580       1.81    itojun 				continue;
    581       1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    582       1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    583       1.59   thorpej 			if (match != NULL && ret != 0)
    584       1.59   thorpej 				return (ret);
    585       1.59   thorpej 		}
    586       1.55      fvdl 	}
    587       1.59   thorpej 	return (0);
    588       1.66  tshiozak }
    589       1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    590       1.66  tshiozak 
    591       1.77   thorpej 
    592       1.77   thorpej /*
    593       1.77   thorpej  * Vital Product Data (PCI 2.2)
    594       1.77   thorpej  */
    595       1.77   thorpej 
    596       1.77   thorpej int
    597       1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    598       1.77   thorpej     pcireg_t *data)
    599       1.77   thorpej {
    600       1.77   thorpej 	uint32_t reg;
    601       1.77   thorpej 	int ofs, i, j;
    602       1.77   thorpej 
    603       1.77   thorpej 	KASSERT(data != NULL);
    604       1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    605       1.77   thorpej 
    606       1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    607       1.77   thorpej 		return (1);
    608       1.77   thorpej 
    609       1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    610       1.77   thorpej 		reg &= 0x0000ffff;
    611       1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    612       1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    613       1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    614       1.77   thorpej 
    615       1.77   thorpej 		/*
    616       1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    617       1.77   thorpej 		 * for completion nor whether the operation can fail.
    618       1.77   thorpej 		 */
    619       1.77   thorpej 		j = 0;
    620       1.77   thorpej 		do {
    621       1.77   thorpej 			if (j++ == 20)
    622       1.77   thorpej 				return (1);
    623       1.77   thorpej 			delay(4);
    624       1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    625       1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    626       1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    627       1.77   thorpej 	}
    628       1.77   thorpej 
    629       1.77   thorpej 	return (0);
    630       1.77   thorpej }
    631       1.77   thorpej 
    632       1.77   thorpej int
    633       1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    634       1.77   thorpej     pcireg_t *data)
    635       1.77   thorpej {
    636       1.77   thorpej 	pcireg_t reg;
    637       1.77   thorpej 	int ofs, i, j;
    638       1.77   thorpej 
    639       1.77   thorpej 	KASSERT(data != NULL);
    640       1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    641       1.77   thorpej 
    642       1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    643       1.77   thorpej 		return (1);
    644       1.77   thorpej 
    645       1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    646       1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    647       1.77   thorpej 
    648       1.77   thorpej 		reg &= 0x0000ffff;
    649       1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    650       1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    651       1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    652       1.77   thorpej 
    653       1.77   thorpej 		/*
    654       1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    655       1.77   thorpej 		 * for completion nor whether the operation can fail.
    656       1.77   thorpej 		 */
    657       1.77   thorpej 		j = 0;
    658       1.77   thorpej 		do {
    659       1.77   thorpej 			if (j++ == 20)
    660       1.77   thorpej 				return (1);
    661       1.77   thorpej 			delay(1);
    662       1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    663       1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    664       1.77   thorpej 	}
    665       1.77   thorpej 
    666       1.77   thorpej 	return (0);
    667       1.80      fvdl }
    668       1.80      fvdl 
    669       1.80      fvdl int
    670      1.103  christos pci_dma64_available(struct pci_attach_args *pa)
    671       1.92     perry {
    672       1.80      fvdl #ifdef _PCI_HAVE_DMA64
    673       1.80      fvdl 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
    674       1.80      fvdl 		((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
    675       1.80      fvdl                         return 1;
    676       1.80      fvdl #endif
    677       1.80      fvdl         return 0;
    678        1.1   mycroft }
    679       1.90  jmcneill 
    680       1.90  jmcneill void
    681       1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    682       1.90  jmcneill 		  struct pci_conf_state *pcs)
    683       1.90  jmcneill {
    684       1.90  jmcneill 	int off;
    685       1.90  jmcneill 
    686       1.90  jmcneill 	for (off = 0; off < 16; off++)
    687       1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    688       1.90  jmcneill 
    689       1.90  jmcneill 	return;
    690       1.90  jmcneill }
    691       1.90  jmcneill 
    692       1.90  jmcneill void
    693       1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    694       1.90  jmcneill 		  struct pci_conf_state *pcs)
    695       1.90  jmcneill {
    696       1.90  jmcneill 	int off;
    697       1.90  jmcneill 
    698       1.90  jmcneill 	for (off = 0; off < 16; off++)
    699       1.90  jmcneill 		pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    700       1.90  jmcneill 
    701       1.90  jmcneill 	return;
    702       1.90  jmcneill }
    703       1.93   thorpej 
    704       1.99  christos /*
    705       1.99  christos  * Power Management Capability (Rev 2.2)
    706       1.99  christos  */
    707       1.99  christos int
    708       1.99  christos pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
    709       1.99  christos {
    710       1.99  christos 	int offset;
    711       1.99  christos 	pcireg_t value, cap, now;
    712       1.99  christos 
    713       1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    714       1.99  christos 		return EOPNOTSUPP;
    715       1.99  christos 
    716       1.99  christos 	cap = value >> PCI_PMCR_SHIFT;
    717       1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    718       1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    719       1.99  christos 	switch (now) {
    720       1.99  christos 	case PCI_PMCSR_STATE_D0:
    721       1.99  christos 	case PCI_PMCSR_STATE_D1:
    722       1.99  christos 	case PCI_PMCSR_STATE_D2:
    723       1.99  christos 	case PCI_PMCSR_STATE_D3:
    724       1.99  christos 		*state = now;
    725       1.99  christos 		return 0;
    726       1.99  christos 	default:
    727       1.99  christos 		return EINVAL;
    728       1.99  christos 	}
    729       1.99  christos }
    730       1.99  christos 
    731       1.99  christos int
    732       1.99  christos pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
    733       1.99  christos {
    734       1.99  christos 	int offset;
    735       1.99  christos 	pcireg_t value, cap, now;
    736       1.99  christos 
    737       1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    738       1.99  christos 		return EOPNOTSUPP;
    739       1.99  christos 
    740       1.99  christos 	cap = value >> PCI_PMCR_SHIFT;
    741       1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    742       1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    743       1.99  christos 	value &= ~PCI_PMCSR_STATE_MASK;
    744       1.99  christos 
    745       1.99  christos 	if (now == state)
    746       1.99  christos 		return 0;
    747       1.99  christos 	switch (state) {
    748       1.99  christos 	case PCI_PMCSR_STATE_D0:
    749       1.99  christos 		value |= PCI_PMCSR_STATE_D0;
    750       1.99  christos 		break;
    751       1.99  christos 	case PCI_PMCSR_STATE_D1:
    752       1.99  christos 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3)
    753       1.99  christos 			return EINVAL;
    754       1.99  christos 		if (!(cap & PCI_PMCR_D1SUPP))
    755       1.99  christos 			return EOPNOTSUPP;
    756       1.99  christos 		value |= PCI_PMCSR_STATE_D1;
    757       1.99  christos 		break;
    758       1.99  christos 	case PCI_PMCSR_STATE_D2:
    759       1.99  christos 		if (now == PCI_PMCSR_STATE_D3)
    760       1.99  christos 			return EINVAL;
    761       1.99  christos 		if (!(cap & PCI_PMCR_D2SUPP))
    762       1.99  christos 			return EOPNOTSUPP;
    763       1.99  christos 		value |= PCI_PMCSR_STATE_D2;
    764       1.99  christos 		break;
    765       1.99  christos 	case PCI_PMCSR_STATE_D3:
    766       1.99  christos 		if (now == PCI_PMCSR_STATE_D3)
    767       1.99  christos 			return 0;
    768       1.99  christos 		value |= PCI_PMCSR_STATE_D3;
    769       1.99  christos 		break;
    770       1.99  christos 	default:
    771       1.99  christos 		return EINVAL;
    772       1.99  christos 	}
    773       1.99  christos 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
    774       1.99  christos 	DELAY(1000);
    775       1.99  christos 	return 0;
    776       1.99  christos }
    777       1.99  christos 
    778       1.99  christos int
    779       1.99  christos pci_activate(pci_chipset_tag_t pc, pcitag_t tag, void *sc,
    780       1.99  christos     int (*wakefun)(pci_chipset_tag_t, pcitag_t, void *, pcireg_t))
    781       1.99  christos {
    782       1.99  christos 	struct device *dv = sc;
    783       1.99  christos 	pcireg_t pmode;
    784       1.99  christos 	int error;
    785       1.99  christos 
    786       1.99  christos 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
    787       1.99  christos 		return error;
    788       1.99  christos 
    789       1.99  christos 	switch (pmode) {
    790       1.99  christos 	case PCI_PMCSR_STATE_D0:
    791       1.99  christos 		break;
    792       1.99  christos 	case PCI_PMCSR_STATE_D3:
    793       1.99  christos 		if (wakefun == NULL) {
    794       1.99  christos 			/*
    795       1.99  christos 			 * The card has lost all configuration data in
    796       1.99  christos 			 * this state, so punt.
    797       1.99  christos 			 */
    798       1.99  christos 			aprint_error(
    799       1.99  christos 			    "%s: unable to wake up from power state D3\n",
    800       1.99  christos 			    dv->dv_xname);
    801       1.99  christos 			return EOPNOTSUPP;
    802       1.99  christos 		}
    803       1.99  christos 		/*FALLTHROUGH*/
    804       1.99  christos 	default:
    805       1.99  christos 		if (wakefun) {
    806       1.99  christos 			error = (*wakefun)(pc, tag, sc, pmode);
    807       1.99  christos 			if (error)
    808       1.99  christos 				return error;
    809       1.99  christos 		}
    810       1.99  christos 		aprint_normal("%s: waking up from power state D%d\n",
    811       1.99  christos 		    dv->dv_xname, pmode);
    812       1.99  christos 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
    813       1.99  christos 			return error;
    814       1.99  christos 	}
    815       1.99  christos 	return 0;
    816       1.99  christos }
    817       1.99  christos 
    818       1.99  christos int
    819      1.103  christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
    820      1.103  christos     void *sc, pcireg_t state)
    821       1.99  christos {
    822       1.99  christos 	return 0;
    823       1.99  christos }
    824       1.99  christos 
    825       1.93   thorpej CFATTACH_DECL2(pci, sizeof(struct pci_softc),
    826       1.93   thorpej     pcimatch, pciattach, NULL, NULL, pcirescan, pcidevdetached);
    827  1.104.4.1       mjf 
    828  1.104.4.1       mjf void
    829  1.104.4.1       mjf pci_disable_retry(pci_chipset_tag_t pc, pcitag_t tag)
    830  1.104.4.1       mjf {
    831  1.104.4.1       mjf 	pcireg_t retry;
    832  1.104.4.1       mjf 
    833  1.104.4.1       mjf 	/*
    834  1.104.4.1       mjf 	 * Disable retry timeout to keep PCI Tx retries from
    835  1.104.4.1       mjf 	 * interfering with ACPI C3 CPU state.
    836  1.104.4.1       mjf 	 */
    837  1.104.4.1       mjf 	retry = pci_conf_read(pc, tag, PCI_RETRY_TIMEOUT_REG);
    838  1.104.4.1       mjf 	retry &= ~PCI_RETRY_TIMEOUT_REG_MASK;
    839  1.104.4.1       mjf 	pci_conf_write(pc, tag, PCI_RETRY_TIMEOUT_REG, retry);
    840  1.104.4.1       mjf }
    841