Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.104.4.4
      1  1.104.4.4       mjf /*	$NetBSD: pci.c,v 1.104.4.4 2008/02/18 21:05:58 mjf Exp $	*/
      2        1.3       cgd 
      3        1.1   mycroft /*
      4       1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5       1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6       1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7        1.1   mycroft  *
      8        1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9        1.1   mycroft  * modification, are permitted provided that the following conditions
     10        1.1   mycroft  * are met:
     11        1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12        1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13        1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15        1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16        1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17        1.1   mycroft  *    must display the following acknowledgement:
     18       1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19        1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20        1.1   mycroft  *    derived from this software without specific prior written permission.
     21        1.1   mycroft  *
     22        1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.1   mycroft  */
     33        1.1   mycroft 
     34        1.1   mycroft /*
     35       1.10       cgd  * PCI bus autoconfiguration.
     36        1.1   mycroft  */
     37       1.58     lukem 
     38       1.58     lukem #include <sys/cdefs.h>
     39  1.104.4.4       mjf __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.104.4.4 2008/02/18 21:05:58 mjf Exp $");
     40        1.1   mycroft 
     41       1.45       cgd #include "opt_pci.h"
     42       1.45       cgd 
     43        1.1   mycroft #include <sys/param.h>
     44  1.104.4.3       mjf #include <sys/malloc.h>
     45       1.10       cgd #include <sys/systm.h>
     46        1.1   mycroft #include <sys/device.h>
     47        1.1   mycroft 
     48       1.10       cgd #include <dev/pci/pcireg.h>
     49        1.7       cgd #include <dev/pci/pcivar.h>
     50       1.33       cgd #include <dev/pci/pcidevs.h>
     51       1.76  christos 
     52       1.80      fvdl #include <uvm/uvm_extern.h>
     53       1.80      fvdl 
     54  1.104.4.3       mjf #include <net/if.h>
     55  1.104.4.3       mjf 
     56       1.76  christos #include "locators.h"
     57       1.10       cgd 
     58  1.104.4.3       mjf static bool pci_child_register(device_t);
     59  1.104.4.3       mjf 
     60       1.45       cgd #ifdef PCI_CONFIG_DUMP
     61       1.45       cgd int pci_config_dump = 1;
     62       1.45       cgd #else
     63       1.45       cgd int pci_config_dump = 0;
     64       1.45       cgd #endif
     65       1.45       cgd 
     66       1.91     perry int	pciprint(void *, const char *);
     67       1.10       cgd 
     68       1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     69       1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     70       1.86  drochner #else
     71       1.87  drochner int pci_enumerate_bus(struct pci_softc *, const int *,
     72       1.86  drochner     int (*)(struct pci_attach_args *), struct pci_attach_args *);
     73       1.86  drochner #endif
     74       1.86  drochner 
     75       1.25       cgd /*
     76       1.38   thorpej  * Important note about PCI-ISA bridges:
     77       1.38   thorpej  *
     78       1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     79       1.38   thorpej  * can attach their child busses after PCI configuration is done.
     80       1.25       cgd  *
     81       1.25       cgd  * This works because:
     82       1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     83       1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     84       1.25       cgd  *	    busses (i.e. bus zero).
     85       1.25       cgd  *
     86       1.25       cgd  * That boils down to: there can only be one of these outstanding
     87       1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     88       1.25       cgd  * subdevices have been found, and it is run after all subdevices
     89       1.25       cgd  * of PCI bus 0 have been found.
     90       1.25       cgd  *
     91       1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     92       1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     93       1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     94       1.25       cgd  * and the bridge is seen before the video board is, the board can show
     95       1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     96       1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     97       1.38   thorpej  *
     98       1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     99       1.25       cgd  */
    100       1.25       cgd 
    101       1.93   thorpej static int
    102      1.103  christos pcirescan(struct device *sc, const char *ifattr, const int *locators)
    103       1.93   thorpej {
    104       1.93   thorpej 
    105       1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    106       1.93   thorpej 	KASSERT(locators);
    107       1.93   thorpej 
    108       1.93   thorpej 	pci_enumerate_bus((struct pci_softc *)sc, locators, NULL, NULL);
    109       1.93   thorpej 	return (0);
    110       1.93   thorpej }
    111       1.93   thorpej 
    112       1.93   thorpej static int
    113      1.103  christos pcimatch(struct device *parent, struct cfdata *cf, void *aux)
    114       1.10       cgd {
    115       1.10       cgd 	struct pcibus_attach_args *pba = aux;
    116       1.10       cgd 
    117       1.10       cgd 	/* Check the locators */
    118       1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    119       1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    120       1.10       cgd 		return (0);
    121       1.10       cgd 
    122       1.10       cgd 	/* sanity */
    123       1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    124       1.10       cgd 		return (0);
    125       1.10       cgd 
    126       1.10       cgd 	/*
    127       1.10       cgd 	 * XXX check other (hardware?) indicators
    128       1.10       cgd 	 */
    129       1.10       cgd 
    130       1.59   thorpej 	return (1);
    131       1.10       cgd }
    132        1.1   mycroft 
    133       1.93   thorpej static void
    134       1.93   thorpej pciattach(struct device *parent, struct device *self, void *aux)
    135       1.34  drochner {
    136       1.34  drochner 	struct pcibus_attach_args *pba = aux;
    137       1.34  drochner 	struct pci_softc *sc = (struct pci_softc *)self;
    138       1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    139       1.43   thorpej 	const char *sep = "";
    140       1.96  drochner 	static const int wildcard[PCICF_NLOCS] = {
    141       1.96  drochner 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    142       1.96  drochner 	};
    143       1.34  drochner 
    144       1.34  drochner 	pci_attach_hook(parent, self, pba);
    145       1.78   thorpej 
    146       1.78   thorpej 	aprint_naive("\n");
    147       1.78   thorpej 	aprint_normal("\n");
    148       1.34  drochner 
    149       1.34  drochner 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
    150       1.34  drochner 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
    151       1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    152       1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    153       1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    154       1.34  drochner 
    155       1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    156       1.78   thorpej 		aprint_error("%s: no spaces enabled!\n", self->dv_xname);
    157  1.104.4.3       mjf 		goto fail;
    158       1.34  drochner 	}
    159       1.34  drochner 
    160       1.78   thorpej #define	PRINT(str)							\
    161       1.78   thorpej do {									\
    162  1.104.4.2       mjf 	aprint_verbose("%s%s", sep, str);				\
    163       1.78   thorpej 	sep = ", ";							\
    164       1.78   thorpej } while (/*CONSTCOND*/0)
    165       1.43   thorpej 
    166  1.104.4.2       mjf 	aprint_verbose("%s: ", self->dv_xname);
    167       1.43   thorpej 
    168       1.34  drochner 	if (io_enabled)
    169       1.43   thorpej 		PRINT("i/o space");
    170       1.43   thorpej 	if (mem_enabled)
    171       1.43   thorpej 		PRINT("memory space");
    172  1.104.4.2       mjf 	aprint_verbose(" enabled");
    173       1.43   thorpej 
    174       1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    175       1.43   thorpej 		if (mrl_enabled)
    176       1.43   thorpej 			PRINT("rd/line");
    177       1.43   thorpej 		if (mrm_enabled)
    178       1.43   thorpej 			PRINT("rd/mult");
    179       1.43   thorpej 		if (mwi_enabled)
    180       1.43   thorpej 			PRINT("wr/inv");
    181  1.104.4.2       mjf 		aprint_verbose(" ok");
    182       1.34  drochner 	}
    183       1.43   thorpej 
    184  1.104.4.2       mjf 	aprint_verbose("\n");
    185       1.43   thorpej 
    186       1.43   thorpej #undef PRINT
    187       1.34  drochner 
    188       1.34  drochner 	sc->sc_iot = pba->pba_iot;
    189       1.34  drochner 	sc->sc_memt = pba->pba_memt;
    190       1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    191       1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    192       1.34  drochner 	sc->sc_pc = pba->pba_pc;
    193       1.34  drochner 	sc->sc_bus = pba->pba_bus;
    194       1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    195       1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    196       1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    197       1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    198       1.34  drochner 	sc->sc_flags = pba->pba_flags;
    199      1.100  jmcneill 
    200  1.104.4.3       mjf 	device_pmf_driver_set_child_register(&sc->sc_dev, pci_child_register);
    201      1.100  jmcneill 
    202       1.87  drochner 	pcirescan(&sc->sc_dev, "pci", wildcard);
    203  1.104.4.3       mjf 
    204  1.104.4.3       mjf fail:
    205  1.104.4.3       mjf 	if (!pmf_device_register(self, NULL, NULL))
    206  1.104.4.3       mjf 		aprint_error_dev(self, "couldn't establish power handler\n");
    207  1.104.4.3       mjf }
    208  1.104.4.3       mjf 
    209  1.104.4.3       mjf static int
    210  1.104.4.3       mjf pcidetach(struct device *self, int flags)
    211  1.104.4.3       mjf {
    212  1.104.4.3       mjf 	int rc;
    213  1.104.4.3       mjf 
    214  1.104.4.3       mjf 	if ((rc = config_detach_children(self, flags)) != 0)
    215  1.104.4.3       mjf 		return rc;
    216  1.104.4.3       mjf 	pmf_device_deregister(self);
    217  1.104.4.3       mjf 	return 0;
    218       1.87  drochner }
    219       1.87  drochner 
    220       1.87  drochner int
    221       1.93   thorpej pciprint(void *aux, const char *pnp)
    222        1.1   mycroft {
    223       1.46  augustss 	struct pci_attach_args *pa = aux;
    224       1.10       cgd 	char devinfo[256];
    225       1.37       cgd 	const struct pci_quirkdata *qd;
    226        1.1   mycroft 
    227       1.10       cgd 	if (pnp) {
    228       1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    229       1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    230       1.10       cgd 	}
    231       1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    232       1.45       cgd 	if (pci_config_dump) {
    233       1.45       cgd 		printf(": ");
    234       1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    235       1.45       cgd 		if (!pnp)
    236       1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    237       1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    238       1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    239       1.37       cgd #ifdef __i386__
    240       1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    241       1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    242       1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    243       1.37       cgd #else
    244       1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    245       1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    246       1.36       cgd #endif
    247       1.45       cgd 		printf(", i/o %s, mem %s,",
    248       1.45       cgd 		    pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
    249       1.45       cgd 		    pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
    250       1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    251       1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    252       1.45       cgd 		if (qd == NULL) {
    253       1.45       cgd 			printf(" no quirks");
    254       1.45       cgd 		} else {
    255       1.45       cgd 			bitmask_snprintf(qd->quirks,
    256       1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    257       1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    258       1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    259       1.85     kochi 			    "\012skipfunc7",
    260       1.82    itojun 			    devinfo, sizeof (devinfo));
    261       1.45       cgd 			printf(" quirks %s", devinfo);
    262       1.45       cgd 		}
    263       1.45       cgd 		printf(")");
    264       1.37       cgd 	}
    265        1.6   mycroft 	return (UNCONF);
    266        1.6   mycroft }
    267        1.6   mycroft 
    268        1.6   mycroft int
    269       1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    270       1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    271       1.59   thorpej {
    272       1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    273       1.59   thorpej 	struct pci_attach_args pa;
    274       1.59   thorpej 	pcireg_t id, csr, class, intr, bhlcr;
    275       1.59   thorpej 	int ret, pin, bus, device, function;
    276       1.94  drochner 	int locs[PCICF_NLOCS];
    277       1.87  drochner 	struct device *subdev;
    278       1.59   thorpej 
    279       1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    280       1.59   thorpej 
    281       1.87  drochner 	/* a driver already attached? */
    282       1.87  drochner 	if (sc->PCI_SC_DEVICESC(device, function) && !match)
    283       1.87  drochner 		return (0);
    284       1.87  drochner 
    285       1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    286       1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    287       1.81    itojun 		return (0);
    288       1.81    itojun 
    289       1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    290       1.59   thorpej 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    291       1.59   thorpej 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    292       1.59   thorpej 
    293       1.59   thorpej 	/* Invalid vendor ID value? */
    294       1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    295       1.68   thorpej 		return (0);
    296       1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    297       1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    298       1.68   thorpej 		return (0);
    299       1.59   thorpej 
    300       1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    301       1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    302       1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    303       1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    304       1.59   thorpej 	pa.pa_pc = pc;
    305       1.63   thorpej 	pa.pa_bus = bus;
    306       1.59   thorpej 	pa.pa_device = device;
    307       1.59   thorpej 	pa.pa_function = function;
    308       1.59   thorpej 	pa.pa_tag = tag;
    309       1.59   thorpej 	pa.pa_id = id;
    310       1.59   thorpej 	pa.pa_class = class;
    311       1.59   thorpej 
    312       1.59   thorpej 	/*
    313       1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    314       1.59   thorpej 	 * as appropriate.
    315       1.59   thorpej 	 */
    316       1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    317       1.59   thorpej 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
    318       1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
    319       1.59   thorpej 	if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
    320       1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
    321       1.59   thorpej 
    322       1.59   thorpej 	/*
    323       1.59   thorpej 	 * If the cache line size is not configured, then
    324       1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    325       1.59   thorpej 	 */
    326       1.59   thorpej 	if (PCI_CACHELINE(bhlcr) == 0)
    327       1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    328       1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    329       1.59   thorpej 
    330       1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    331       1.59   thorpej 		pa.pa_intrswiz = 0;
    332       1.59   thorpej 		pa.pa_intrtag = tag;
    333       1.59   thorpej 	} else {
    334       1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    335       1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    336       1.59   thorpej 	}
    337       1.81    itojun 
    338       1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    339       1.81    itojun 
    340       1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    341       1.65  sommerfe 	pa.pa_rawintrpin = pin;
    342       1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    343       1.59   thorpej 		/* no interrupt */
    344       1.59   thorpej 		pa.pa_intrpin = 0;
    345       1.59   thorpej 	} else {
    346       1.59   thorpej 		/*
    347       1.59   thorpej 		 * swizzle it based on the number of busses we're
    348       1.59   thorpej 		 * behind and our device number.
    349       1.59   thorpej 		 */
    350       1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    351       1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    352       1.59   thorpej 	}
    353       1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    354       1.59   thorpej 
    355       1.59   thorpej 	if (match != NULL) {
    356       1.59   thorpej 		ret = (*match)(&pa);
    357       1.59   thorpej 		if (ret != 0 && pap != NULL)
    358       1.59   thorpej 			*pap = pa;
    359       1.59   thorpej 	} else {
    360       1.94  drochner 		locs[PCICF_DEV] = device;
    361       1.94  drochner 		locs[PCICF_FUNCTION] = function;
    362       1.87  drochner 
    363       1.94  drochner 		subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
    364       1.95  drochner 					     pciprint, config_stdsubmatch);
    365       1.87  drochner 		sc->PCI_SC_DEVICESC(device, function) = subdev;
    366       1.87  drochner 		ret = (subdev != NULL);
    367       1.59   thorpej 	}
    368       1.59   thorpej 
    369       1.59   thorpej 	return (ret);
    370       1.59   thorpej }
    371       1.59   thorpej 
    372       1.93   thorpej static void
    373       1.87  drochner pcidevdetached(struct device *sc, struct device *dev)
    374       1.87  drochner {
    375       1.87  drochner 	struct pci_softc *psc = (struct pci_softc *)sc;
    376       1.87  drochner 	int d, f;
    377       1.87  drochner 
    378       1.98   thorpej 	d = device_locator(dev, PCICF_DEV);
    379       1.98   thorpej 	f = device_locator(dev, PCICF_FUNCTION);
    380       1.87  drochner 
    381       1.87  drochner 	KASSERT(psc->PCI_SC_DEVICESC(d, f) == dev);
    382       1.87  drochner 
    383       1.87  drochner 	psc->PCI_SC_DEVICESC(d, f) = 0;
    384       1.87  drochner }
    385       1.87  drochner 
    386  1.104.4.3       mjf CFATTACH_DECL2(pci, sizeof(struct pci_softc),
    387  1.104.4.3       mjf     pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached);
    388  1.104.4.3       mjf 
    389       1.59   thorpej int
    390       1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    391       1.93   thorpej     int *offset, pcireg_t *value)
    392       1.40  drochner {
    393       1.40  drochner 	pcireg_t reg;
    394       1.40  drochner 	unsigned int ofs;
    395       1.40  drochner 
    396       1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    397       1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    398       1.40  drochner 		return (0);
    399       1.40  drochner 
    400       1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    401       1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    402       1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    403       1.47    kleink 	case 0:	/* standard device header */
    404      1.104     joerg 	case 1: /* PCI-PCI bridge header */
    405       1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    406       1.47    kleink 		break;
    407       1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    408       1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    409       1.47    kleink 		break;
    410       1.47    kleink 	default:
    411       1.47    kleink 		return (0);
    412       1.47    kleink 	}
    413       1.47    kleink 
    414       1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    415       1.40  drochner 	while (ofs != 0) {
    416       1.40  drochner #ifdef DIAGNOSTIC
    417       1.40  drochner 		if ((ofs & 3) || (ofs < 0x40))
    418       1.40  drochner 			panic("pci_get_capability");
    419       1.40  drochner #endif
    420       1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    421       1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    422       1.40  drochner 			if (offset)
    423       1.40  drochner 				*offset = ofs;
    424       1.40  drochner 			if (value)
    425       1.40  drochner 				*value = reg;
    426       1.40  drochner 			return (1);
    427       1.40  drochner 		}
    428       1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    429       1.40  drochner 	}
    430       1.40  drochner 
    431       1.40  drochner 	return (0);
    432       1.55      fvdl }
    433       1.55      fvdl 
    434       1.55      fvdl int
    435       1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    436       1.55      fvdl 		int (*match)(struct pci_attach_args *))
    437       1.55      fvdl {
    438       1.59   thorpej 	extern struct cfdriver pci_cd;
    439       1.59   thorpej 	struct device *pcidev;
    440       1.55      fvdl 	int i;
    441       1.87  drochner 	static const int wildcard[2] = {
    442       1.87  drochner 		PCICF_DEV_DEFAULT,
    443       1.87  drochner 		PCICF_FUNCTION_DEFAULT
    444       1.87  drochner 	};
    445       1.55      fvdl 
    446       1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    447       1.55      fvdl 		pcidev = pci_cd.cd_devs[i];
    448       1.59   thorpej 		if (pcidev != NULL &&
    449       1.87  drochner 		    pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
    450       1.59   thorpej 		    		      match, pa) != 0)
    451       1.59   thorpej 			return (1);
    452       1.59   thorpej 	}
    453       1.59   thorpej 	return (0);
    454       1.59   thorpej }
    455       1.59   thorpej 
    456       1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    457       1.59   thorpej /*
    458       1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    459       1.59   thorpej  * code needs to provide something else.
    460       1.59   thorpej  */
    461       1.59   thorpej int
    462       1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    463       1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    464       1.59   thorpej {
    465       1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    466       1.59   thorpej 	int device, function, nfunctions, ret;
    467       1.59   thorpej 	const struct pci_quirkdata *qd;
    468       1.59   thorpej 	pcireg_t id, bhlcr;
    469       1.59   thorpej 	pcitag_t tag;
    470       1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    471       1.60   thorpej 	char devs[32];
    472       1.60   thorpej 	int i;
    473       1.60   thorpej #endif
    474       1.59   thorpej 
    475       1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    476       1.60   thorpej 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    477       1.60   thorpej 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    478       1.60   thorpej #else
    479       1.60   thorpej 	for (device = 0; device < sc->sc_maxndevs; device++)
    480       1.60   thorpej #endif
    481       1.60   thorpej 	{
    482       1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    483       1.87  drochner 		    (locators[PCICF_DEV] != device))
    484       1.87  drochner 			continue;
    485       1.87  drochner 
    486       1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    487       1.81    itojun 
    488       1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    489       1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    490       1.81    itojun 			continue;
    491       1.81    itojun 
    492       1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    493       1.59   thorpej 
    494       1.59   thorpej 		/* Invalid vendor ID value? */
    495       1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    496       1.59   thorpej 			continue;
    497       1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    498       1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    499       1.59   thorpej 			continue;
    500       1.59   thorpej 
    501       1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    502       1.59   thorpej 
    503       1.81    itojun 		if (qd != NULL &&
    504       1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    505       1.59   thorpej 			nfunctions = 8;
    506       1.81    itojun 		else if (qd != NULL &&
    507       1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    508       1.81    itojun 			nfunctions = 1;
    509       1.59   thorpej 		else
    510       1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    511       1.59   thorpej 
    512       1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    513       1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    514       1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    515       1.87  drochner 				continue;
    516       1.87  drochner 
    517       1.81    itojun 			if (qd != NULL &&
    518       1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    519       1.81    itojun 				continue;
    520       1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    521       1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    522       1.59   thorpej 			if (match != NULL && ret != 0)
    523       1.59   thorpej 				return (ret);
    524       1.59   thorpej 		}
    525       1.55      fvdl 	}
    526       1.59   thorpej 	return (0);
    527       1.66  tshiozak }
    528       1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    529       1.66  tshiozak 
    530       1.77   thorpej 
    531       1.77   thorpej /*
    532       1.77   thorpej  * Vital Product Data (PCI 2.2)
    533       1.77   thorpej  */
    534       1.77   thorpej 
    535       1.77   thorpej int
    536       1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    537       1.77   thorpej     pcireg_t *data)
    538       1.77   thorpej {
    539       1.77   thorpej 	uint32_t reg;
    540       1.77   thorpej 	int ofs, i, j;
    541       1.77   thorpej 
    542       1.77   thorpej 	KASSERT(data != NULL);
    543       1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    544       1.77   thorpej 
    545       1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    546       1.77   thorpej 		return (1);
    547       1.77   thorpej 
    548       1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    549       1.77   thorpej 		reg &= 0x0000ffff;
    550       1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    551       1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    552       1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    553       1.77   thorpej 
    554       1.77   thorpej 		/*
    555       1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    556       1.77   thorpej 		 * for completion nor whether the operation can fail.
    557       1.77   thorpej 		 */
    558       1.77   thorpej 		j = 0;
    559       1.77   thorpej 		do {
    560       1.77   thorpej 			if (j++ == 20)
    561       1.77   thorpej 				return (1);
    562       1.77   thorpej 			delay(4);
    563       1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    564       1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    565       1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    566       1.77   thorpej 	}
    567       1.77   thorpej 
    568       1.77   thorpej 	return (0);
    569       1.77   thorpej }
    570       1.77   thorpej 
    571       1.77   thorpej int
    572       1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    573       1.77   thorpej     pcireg_t *data)
    574       1.77   thorpej {
    575       1.77   thorpej 	pcireg_t reg;
    576       1.77   thorpej 	int ofs, i, j;
    577       1.77   thorpej 
    578       1.77   thorpej 	KASSERT(data != NULL);
    579       1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    580       1.77   thorpej 
    581       1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    582       1.77   thorpej 		return (1);
    583       1.77   thorpej 
    584       1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    585       1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    586       1.77   thorpej 
    587       1.77   thorpej 		reg &= 0x0000ffff;
    588       1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    589       1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    590       1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    591       1.77   thorpej 
    592       1.77   thorpej 		/*
    593       1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    594       1.77   thorpej 		 * for completion nor whether the operation can fail.
    595       1.77   thorpej 		 */
    596       1.77   thorpej 		j = 0;
    597       1.77   thorpej 		do {
    598       1.77   thorpej 			if (j++ == 20)
    599       1.77   thorpej 				return (1);
    600       1.77   thorpej 			delay(1);
    601       1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    602       1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    603       1.77   thorpej 	}
    604       1.77   thorpej 
    605       1.77   thorpej 	return (0);
    606       1.80      fvdl }
    607       1.80      fvdl 
    608       1.80      fvdl int
    609      1.103  christos pci_dma64_available(struct pci_attach_args *pa)
    610       1.92     perry {
    611       1.80      fvdl #ifdef _PCI_HAVE_DMA64
    612       1.80      fvdl 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
    613       1.80      fvdl 		((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
    614       1.80      fvdl                         return 1;
    615       1.80      fvdl #endif
    616       1.80      fvdl         return 0;
    617        1.1   mycroft }
    618       1.90  jmcneill 
    619       1.90  jmcneill void
    620       1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    621       1.90  jmcneill 		  struct pci_conf_state *pcs)
    622       1.90  jmcneill {
    623       1.90  jmcneill 	int off;
    624       1.90  jmcneill 
    625       1.90  jmcneill 	for (off = 0; off < 16; off++)
    626       1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    627       1.90  jmcneill 
    628       1.90  jmcneill 	return;
    629       1.90  jmcneill }
    630       1.90  jmcneill 
    631       1.90  jmcneill void
    632       1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    633       1.90  jmcneill 		  struct pci_conf_state *pcs)
    634       1.90  jmcneill {
    635       1.90  jmcneill 	int off;
    636  1.104.4.3       mjf 	pcireg_t val;
    637       1.90  jmcneill 
    638  1.104.4.3       mjf 	for (off = 15; off >= 0; off--) {
    639  1.104.4.3       mjf 		val = pci_conf_read(pc, tag, (off * 4));
    640  1.104.4.3       mjf 		if (val != pcs->reg[off])
    641  1.104.4.3       mjf 			pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    642  1.104.4.3       mjf 	}
    643       1.90  jmcneill 
    644       1.90  jmcneill 	return;
    645       1.90  jmcneill }
    646       1.93   thorpej 
    647       1.99  christos /*
    648       1.99  christos  * Power Management Capability (Rev 2.2)
    649       1.99  christos  */
    650  1.104.4.3       mjf static int
    651  1.104.4.3       mjf pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
    652  1.104.4.3       mjf     int offset)
    653       1.99  christos {
    654  1.104.4.3       mjf 	pcireg_t value, now;
    655       1.99  christos 
    656       1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    657       1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    658       1.99  christos 	switch (now) {
    659       1.99  christos 	case PCI_PMCSR_STATE_D0:
    660       1.99  christos 	case PCI_PMCSR_STATE_D1:
    661       1.99  christos 	case PCI_PMCSR_STATE_D2:
    662       1.99  christos 	case PCI_PMCSR_STATE_D3:
    663       1.99  christos 		*state = now;
    664       1.99  christos 		return 0;
    665       1.99  christos 	default:
    666       1.99  christos 		return EINVAL;
    667       1.99  christos 	}
    668       1.99  christos }
    669       1.99  christos 
    670       1.99  christos int
    671  1.104.4.3       mjf pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
    672       1.99  christos {
    673       1.99  christos 	int offset;
    674  1.104.4.3       mjf 	pcireg_t value;
    675       1.99  christos 
    676       1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    677       1.99  christos 		return EOPNOTSUPP;
    678       1.99  christos 
    679  1.104.4.3       mjf 	return pci_get_powerstate_int(pc, tag, state, offset);
    680  1.104.4.3       mjf }
    681  1.104.4.3       mjf 
    682  1.104.4.3       mjf static int
    683  1.104.4.3       mjf pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
    684  1.104.4.3       mjf     int offset, pcireg_t cap_reg)
    685  1.104.4.3       mjf {
    686  1.104.4.3       mjf 	pcireg_t value, cap, now;
    687  1.104.4.3       mjf 
    688  1.104.4.3       mjf 	cap = cap_reg >> PCI_PMCR_SHIFT;
    689       1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    690       1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    691       1.99  christos 	value &= ~PCI_PMCSR_STATE_MASK;
    692       1.99  christos 
    693       1.99  christos 	if (now == state)
    694       1.99  christos 		return 0;
    695       1.99  christos 	switch (state) {
    696       1.99  christos 	case PCI_PMCSR_STATE_D0:
    697       1.99  christos 		value |= PCI_PMCSR_STATE_D0;
    698       1.99  christos 		break;
    699       1.99  christos 	case PCI_PMCSR_STATE_D1:
    700  1.104.4.3       mjf 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
    701  1.104.4.3       mjf 			printf("invalid transition from %d to D1\n", (int)now);
    702       1.99  christos 			return EINVAL;
    703  1.104.4.3       mjf 		}
    704  1.104.4.3       mjf 		if (!(cap & PCI_PMCR_D1SUPP)) {
    705  1.104.4.3       mjf 			printf("D1 not supported\n");
    706       1.99  christos 			return EOPNOTSUPP;
    707  1.104.4.3       mjf 		}
    708       1.99  christos 		value |= PCI_PMCSR_STATE_D1;
    709       1.99  christos 		break;
    710       1.99  christos 	case PCI_PMCSR_STATE_D2:
    711  1.104.4.3       mjf 		if (now == PCI_PMCSR_STATE_D3) {
    712  1.104.4.3       mjf 			printf("invalid transition from %d to D2\n", (int)now);
    713       1.99  christos 			return EINVAL;
    714  1.104.4.3       mjf 		}
    715  1.104.4.3       mjf 		if (!(cap & PCI_PMCR_D2SUPP)) {
    716  1.104.4.3       mjf 			printf("D2 not supported\n");
    717       1.99  christos 			return EOPNOTSUPP;
    718  1.104.4.3       mjf 		}
    719       1.99  christos 		value |= PCI_PMCSR_STATE_D2;
    720       1.99  christos 		break;
    721       1.99  christos 	case PCI_PMCSR_STATE_D3:
    722       1.99  christos 		value |= PCI_PMCSR_STATE_D3;
    723       1.99  christos 		break;
    724       1.99  christos 	default:
    725       1.99  christos 		return EINVAL;
    726       1.99  christos 	}
    727       1.99  christos 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
    728  1.104.4.4       mjf 	if (state == PCI_PMCSR_STATE_D3 || value == PCI_PMCSR_STATE_D3)
    729  1.104.4.4       mjf 		DELAY(10000);
    730  1.104.4.4       mjf 	else if (state == PCI_PMCSR_STATE_D2 || value == PCI_PMCSR_STATE_D2)
    731  1.104.4.4       mjf 		DELAY(200);
    732  1.104.4.4       mjf 
    733       1.99  christos 	return 0;
    734       1.99  christos }
    735       1.99  christos 
    736       1.99  christos int
    737  1.104.4.3       mjf pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
    738  1.104.4.3       mjf {
    739  1.104.4.3       mjf 	int offset;
    740  1.104.4.3       mjf 	pcireg_t value;
    741  1.104.4.3       mjf 
    742  1.104.4.3       mjf 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
    743  1.104.4.3       mjf 		printf("pci_set_powerstate not supported\n");
    744  1.104.4.3       mjf 		return EOPNOTSUPP;
    745  1.104.4.3       mjf 	}
    746  1.104.4.3       mjf 
    747  1.104.4.3       mjf 	return pci_set_powerstate_int(pc, tag, state, offset, value);
    748  1.104.4.3       mjf }
    749  1.104.4.3       mjf 
    750  1.104.4.3       mjf int
    751       1.99  christos pci_activate(pci_chipset_tag_t pc, pcitag_t tag, void *sc,
    752       1.99  christos     int (*wakefun)(pci_chipset_tag_t, pcitag_t, void *, pcireg_t))
    753       1.99  christos {
    754       1.99  christos 	struct device *dv = sc;
    755       1.99  christos 	pcireg_t pmode;
    756       1.99  christos 	int error;
    757       1.99  christos 
    758       1.99  christos 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
    759       1.99  christos 		return error;
    760       1.99  christos 
    761       1.99  christos 	switch (pmode) {
    762       1.99  christos 	case PCI_PMCSR_STATE_D0:
    763       1.99  christos 		break;
    764       1.99  christos 	case PCI_PMCSR_STATE_D3:
    765       1.99  christos 		if (wakefun == NULL) {
    766       1.99  christos 			/*
    767       1.99  christos 			 * The card has lost all configuration data in
    768       1.99  christos 			 * this state, so punt.
    769       1.99  christos 			 */
    770       1.99  christos 			aprint_error(
    771       1.99  christos 			    "%s: unable to wake up from power state D3\n",
    772       1.99  christos 			    dv->dv_xname);
    773       1.99  christos 			return EOPNOTSUPP;
    774       1.99  christos 		}
    775       1.99  christos 		/*FALLTHROUGH*/
    776       1.99  christos 	default:
    777       1.99  christos 		if (wakefun) {
    778       1.99  christos 			error = (*wakefun)(pc, tag, sc, pmode);
    779       1.99  christos 			if (error)
    780       1.99  christos 				return error;
    781       1.99  christos 		}
    782       1.99  christos 		aprint_normal("%s: waking up from power state D%d\n",
    783       1.99  christos 		    dv->dv_xname, pmode);
    784       1.99  christos 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
    785       1.99  christos 			return error;
    786       1.99  christos 	}
    787       1.99  christos 	return 0;
    788       1.99  christos }
    789       1.99  christos 
    790       1.99  christos int
    791      1.103  christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
    792      1.103  christos     void *sc, pcireg_t state)
    793       1.99  christos {
    794       1.99  christos 	return 0;
    795       1.99  christos }
    796       1.99  christos 
    797  1.104.4.4       mjf /* I have disabled this code for now. --dyoung
    798  1.104.4.4       mjf  *
    799  1.104.4.4       mjf  * Insofar as I understand what the PCI retry timeout is [1],
    800  1.104.4.4       mjf  * I see no justification for any driver to disable when it
    801  1.104.4.4       mjf  * attaches/resumes a device.
    802  1.104.4.4       mjf  *
    803  1.104.4.4       mjf  * A PCI bus bridge may tell a bus master to retry its transaction
    804  1.104.4.4       mjf  * at a later time if the resources to complete the transaction
    805  1.104.4.4       mjf  * are not immediately available.  Taking a guess, PCI bus masters
    806  1.104.4.4       mjf  * that implement a PCI retry timeout register count down from the
    807  1.104.4.4       mjf  * retry timeout to 0 while it retries a delayed PCI transaction.
    808  1.104.4.4       mjf  * When it reaches 0, it stops retrying.  A PCI master is *never*
    809  1.104.4.4       mjf  * supposed to stop retrying a delayed transaction, though.
    810  1.104.4.4       mjf  *
    811  1.104.4.4       mjf  * Incidentally, I initially suspected that writing 0 to the register
    812  1.104.4.4       mjf  * would not disable *retries*, but would disable the timeout.
    813  1.104.4.4       mjf  * That is, any device whose retry timeout was set to 0 would
    814  1.104.4.4       mjf  * *never* timeout.  However, I found out, by using PCI debug
    815  1.104.4.4       mjf  * facilities on the AMD Elan SC520, that if I write 0 to the retry
    816  1.104.4.4       mjf  * timeout register on an ath(4) MiniPCI card, the card really does
    817  1.104.4.4       mjf  * not retry transactions.
    818  1.104.4.4       mjf  *
    819  1.104.4.4       mjf  * Some uses of this register have mentioned "interference" with
    820  1.104.4.4       mjf  * a CPU's "C3 sleep state."  It seems to me that if a bus master
    821  1.104.4.4       mjf  * is properly put to sleep, it will neither initiate new transactions,
    822  1.104.4.4       mjf  * nor retry delayed transactions, so disabling retries should not
    823  1.104.4.4       mjf  * be necessary.
    824  1.104.4.4       mjf  *
    825  1.104.4.4       mjf  * [1] The timeout does not appear to be documented in any PCI
    826  1.104.4.4       mjf  * standard, and we have no documentation of it for the devices by
    827  1.104.4.4       mjf  * Atheros, and others, that supposedly implement it.
    828  1.104.4.4       mjf  */
    829  1.104.4.1       mjf void
    830  1.104.4.1       mjf pci_disable_retry(pci_chipset_tag_t pc, pcitag_t tag)
    831  1.104.4.1       mjf {
    832  1.104.4.4       mjf #if 0
    833  1.104.4.1       mjf 	pcireg_t retry;
    834  1.104.4.1       mjf 
    835  1.104.4.1       mjf 	/*
    836  1.104.4.1       mjf 	 * Disable retry timeout to keep PCI Tx retries from
    837  1.104.4.1       mjf 	 * interfering with ACPI C3 CPU state.
    838  1.104.4.1       mjf 	 */
    839  1.104.4.1       mjf 	retry = pci_conf_read(pc, tag, PCI_RETRY_TIMEOUT_REG);
    840  1.104.4.1       mjf 	retry &= ~PCI_RETRY_TIMEOUT_REG_MASK;
    841  1.104.4.1       mjf 	pci_conf_write(pc, tag, PCI_RETRY_TIMEOUT_REG, retry);
    842  1.104.4.4       mjf #endif
    843  1.104.4.1       mjf }
    844  1.104.4.3       mjf 
    845  1.104.4.3       mjf struct pci_child_power {
    846  1.104.4.3       mjf 	struct pci_conf_state p_pciconf;
    847  1.104.4.3       mjf 	pci_chipset_tag_t p_pc;
    848  1.104.4.3       mjf 	pcitag_t p_tag;
    849  1.104.4.3       mjf 	bool p_has_pm;
    850  1.104.4.3       mjf 	int p_pm_offset;
    851  1.104.4.3       mjf 	pcireg_t p_pm_cap;
    852  1.104.4.3       mjf 	pcireg_t p_class;
    853  1.104.4.3       mjf };
    854  1.104.4.3       mjf 
    855  1.104.4.3       mjf static bool
    856  1.104.4.3       mjf pci_child_suspend(device_t dv)
    857  1.104.4.3       mjf {
    858  1.104.4.3       mjf 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    859  1.104.4.3       mjf 
    860  1.104.4.3       mjf 	pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    861  1.104.4.3       mjf 
    862  1.104.4.3       mjf 	if (priv->p_has_pm &&
    863  1.104.4.3       mjf 	    PCI_CLASS(priv->p_class) != PCI_CLASS_DISPLAY &&
    864  1.104.4.3       mjf 	    pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    865  1.104.4.3       mjf 	    PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
    866  1.104.4.3       mjf 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    867  1.104.4.3       mjf 		return false;
    868  1.104.4.3       mjf 	}
    869  1.104.4.3       mjf 	return true;
    870  1.104.4.3       mjf }
    871  1.104.4.3       mjf 
    872  1.104.4.3       mjf static bool
    873  1.104.4.3       mjf pci_child_resume(device_t dv)
    874  1.104.4.3       mjf {
    875  1.104.4.3       mjf 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    876  1.104.4.3       mjf 
    877  1.104.4.3       mjf 	if (priv->p_has_pm &&
    878  1.104.4.3       mjf 	    pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    879  1.104.4.3       mjf 	    PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
    880  1.104.4.3       mjf 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    881  1.104.4.3       mjf 		return false;
    882  1.104.4.3       mjf 	}
    883  1.104.4.3       mjf 
    884  1.104.4.3       mjf 	pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    885  1.104.4.3       mjf 
    886  1.104.4.3       mjf 	return true;
    887  1.104.4.3       mjf }
    888  1.104.4.3       mjf 
    889  1.104.4.3       mjf static void
    890  1.104.4.3       mjf pci_child_deregister(device_t dv)
    891  1.104.4.3       mjf {
    892  1.104.4.3       mjf 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    893  1.104.4.3       mjf 
    894  1.104.4.3       mjf 	free(priv, M_DEVBUF);
    895  1.104.4.3       mjf }
    896  1.104.4.3       mjf 
    897  1.104.4.3       mjf static bool
    898  1.104.4.3       mjf pci_child_register(device_t child)
    899  1.104.4.3       mjf {
    900  1.104.4.3       mjf 	device_t self = device_parent(child);
    901  1.104.4.3       mjf 	struct pci_softc *sc = device_private(self);
    902  1.104.4.3       mjf 	struct pci_child_power *priv;
    903  1.104.4.3       mjf 	int device, function, off;
    904  1.104.4.3       mjf 	pcireg_t reg;
    905  1.104.4.3       mjf 
    906  1.104.4.3       mjf 	priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
    907  1.104.4.3       mjf 
    908  1.104.4.3       mjf 	device = device_locator(child, PCICF_DEV);
    909  1.104.4.3       mjf 	function = device_locator(child, PCICF_FUNCTION);
    910  1.104.4.3       mjf 
    911  1.104.4.3       mjf 	priv->p_pc = sc->sc_pc;
    912  1.104.4.3       mjf 	priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
    913  1.104.4.3       mjf 	    function);
    914  1.104.4.3       mjf 	priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
    915  1.104.4.3       mjf 
    916  1.104.4.3       mjf 	if (pci_get_capability(priv->p_pc, priv->p_tag,
    917  1.104.4.3       mjf 			       PCI_CAP_PWRMGMT, &off, &reg)) {
    918  1.104.4.3       mjf 		priv->p_has_pm = true;
    919  1.104.4.3       mjf 		priv->p_pm_offset = off;
    920  1.104.4.3       mjf 		priv->p_pm_cap = reg;
    921  1.104.4.3       mjf 	} else {
    922  1.104.4.3       mjf 		priv->p_has_pm = false;
    923  1.104.4.3       mjf 		priv->p_pm_offset = -1;
    924  1.104.4.3       mjf 	}
    925  1.104.4.3       mjf 
    926  1.104.4.3       mjf 	device_pmf_bus_register(child, priv, pci_child_suspend,
    927  1.104.4.3       mjf 	    pci_child_resume, pci_child_deregister);
    928  1.104.4.3       mjf 
    929  1.104.4.3       mjf 	return true;
    930  1.104.4.3       mjf }
    931