pci.c revision 1.110.2.1 1 1.110.2.1 keiichi /* $NetBSD: pci.c,v 1.110.2.1 2008/03/24 07:15:48 keiichi Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.110.2.1 keiichi __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.110.2.1 2008/03/24 07:15:48 keiichi Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.107 jmcneill #include <sys/malloc.h>
45 1.10 cgd #include <sys/systm.h>
46 1.1 mycroft #include <sys/device.h>
47 1.1 mycroft
48 1.10 cgd #include <dev/pci/pcireg.h>
49 1.7 cgd #include <dev/pci/pcivar.h>
50 1.33 cgd #include <dev/pci/pcidevs.h>
51 1.76 christos
52 1.80 fvdl #include <uvm/uvm_extern.h>
53 1.80 fvdl
54 1.107 jmcneill #include <net/if.h>
55 1.107 jmcneill
56 1.76 christos #include "locators.h"
57 1.10 cgd
58 1.107 jmcneill static bool pci_child_register(device_t);
59 1.107 jmcneill
60 1.45 cgd #ifdef PCI_CONFIG_DUMP
61 1.45 cgd int pci_config_dump = 1;
62 1.45 cgd #else
63 1.45 cgd int pci_config_dump = 0;
64 1.45 cgd #endif
65 1.45 cgd
66 1.91 perry int pciprint(void *, const char *);
67 1.10 cgd
68 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
69 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
70 1.86 drochner #else
71 1.87 drochner int pci_enumerate_bus(struct pci_softc *, const int *,
72 1.86 drochner int (*)(struct pci_attach_args *), struct pci_attach_args *);
73 1.86 drochner #endif
74 1.86 drochner
75 1.25 cgd /*
76 1.38 thorpej * Important note about PCI-ISA bridges:
77 1.38 thorpej *
78 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
79 1.38 thorpej * can attach their child busses after PCI configuration is done.
80 1.25 cgd *
81 1.25 cgd * This works because:
82 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
83 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
84 1.25 cgd * busses (i.e. bus zero).
85 1.25 cgd *
86 1.25 cgd * That boils down to: there can only be one of these outstanding
87 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
88 1.25 cgd * subdevices have been found, and it is run after all subdevices
89 1.25 cgd * of PCI bus 0 have been found.
90 1.25 cgd *
91 1.25 cgd * This is needed because there are some (legacy) PCI devices which
92 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
93 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
94 1.25 cgd * and the bridge is seen before the video board is, the board can show
95 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
96 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
97 1.38 thorpej *
98 1.38 thorpej * We use the generic config_defer() facility to achieve this.
99 1.25 cgd */
100 1.25 cgd
101 1.93 thorpej static int
102 1.110.2.1 keiichi pcirescan(device_t self, const char *ifattr, const int *locators)
103 1.93 thorpej {
104 1.110.2.1 keiichi struct pci_softc *sc = device_private(self);
105 1.93 thorpej
106 1.93 thorpej KASSERT(ifattr && !strcmp(ifattr, "pci"));
107 1.93 thorpej KASSERT(locators);
108 1.93 thorpej
109 1.110.2.1 keiichi pci_enumerate_bus(sc, locators, NULL, NULL);
110 1.110.2.1 keiichi return 0;
111 1.93 thorpej }
112 1.93 thorpej
113 1.93 thorpej static int
114 1.110.2.1 keiichi pcimatch(device_t parent, struct cfdata *cf, void *aux)
115 1.10 cgd {
116 1.10 cgd struct pcibus_attach_args *pba = aux;
117 1.10 cgd
118 1.10 cgd /* Check the locators */
119 1.89 drochner if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
120 1.89 drochner cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
121 1.10 cgd return (0);
122 1.10 cgd
123 1.10 cgd /* sanity */
124 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
125 1.10 cgd return (0);
126 1.10 cgd
127 1.10 cgd /*
128 1.10 cgd * XXX check other (hardware?) indicators
129 1.10 cgd */
130 1.10 cgd
131 1.59 thorpej return (1);
132 1.10 cgd }
133 1.1 mycroft
134 1.93 thorpej static void
135 1.110.2.1 keiichi pciattach(device_t parent, device_t self, void *aux)
136 1.34 drochner {
137 1.34 drochner struct pcibus_attach_args *pba = aux;
138 1.110.2.1 keiichi struct pci_softc *sc = device_private(self);
139 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
140 1.43 thorpej const char *sep = "";
141 1.96 drochner static const int wildcard[PCICF_NLOCS] = {
142 1.96 drochner PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
143 1.96 drochner };
144 1.34 drochner
145 1.34 drochner pci_attach_hook(parent, self, pba);
146 1.78 thorpej
147 1.78 thorpej aprint_naive("\n");
148 1.78 thorpej aprint_normal("\n");
149 1.34 drochner
150 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
151 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
152 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
153 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
154 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
155 1.34 drochner
156 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
157 1.110.2.1 keiichi aprint_error_dev(self, "no spaces enabled!\n");
158 1.107 jmcneill goto fail;
159 1.34 drochner }
160 1.34 drochner
161 1.78 thorpej #define PRINT(str) \
162 1.78 thorpej do { \
163 1.106 ad aprint_verbose("%s%s", sep, str); \
164 1.78 thorpej sep = ", "; \
165 1.78 thorpej } while (/*CONSTCOND*/0)
166 1.43 thorpej
167 1.110.2.1 keiichi aprint_verbose_dev(self, " ");
168 1.43 thorpej
169 1.34 drochner if (io_enabled)
170 1.43 thorpej PRINT("i/o space");
171 1.43 thorpej if (mem_enabled)
172 1.43 thorpej PRINT("memory space");
173 1.106 ad aprint_verbose(" enabled");
174 1.43 thorpej
175 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
176 1.43 thorpej if (mrl_enabled)
177 1.43 thorpej PRINT("rd/line");
178 1.43 thorpej if (mrm_enabled)
179 1.43 thorpej PRINT("rd/mult");
180 1.43 thorpej if (mwi_enabled)
181 1.43 thorpej PRINT("wr/inv");
182 1.106 ad aprint_verbose(" ok");
183 1.34 drochner }
184 1.43 thorpej
185 1.106 ad aprint_verbose("\n");
186 1.43 thorpej
187 1.43 thorpej #undef PRINT
188 1.34 drochner
189 1.34 drochner sc->sc_iot = pba->pba_iot;
190 1.34 drochner sc->sc_memt = pba->pba_memt;
191 1.34 drochner sc->sc_dmat = pba->pba_dmat;
192 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
193 1.34 drochner sc->sc_pc = pba->pba_pc;
194 1.34 drochner sc->sc_bus = pba->pba_bus;
195 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
196 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
197 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
198 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
199 1.34 drochner sc->sc_flags = pba->pba_flags;
200 1.100 jmcneill
201 1.107 jmcneill device_pmf_driver_set_child_register(&sc->sc_dev, pci_child_register);
202 1.100 jmcneill
203 1.87 drochner pcirescan(&sc->sc_dev, "pci", wildcard);
204 1.107 jmcneill
205 1.107 jmcneill fail:
206 1.107 jmcneill if (!pmf_device_register(self, NULL, NULL))
207 1.107 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
208 1.107 jmcneill }
209 1.107 jmcneill
210 1.107 jmcneill static int
211 1.110.2.1 keiichi pcidetach(device_t self, int flags)
212 1.107 jmcneill {
213 1.108 dyoung int rc;
214 1.108 dyoung
215 1.108 dyoung if ((rc = config_detach_children(self, flags)) != 0)
216 1.108 dyoung return rc;
217 1.107 jmcneill pmf_device_deregister(self);
218 1.107 jmcneill return 0;
219 1.87 drochner }
220 1.87 drochner
221 1.87 drochner int
222 1.93 thorpej pciprint(void *aux, const char *pnp)
223 1.1 mycroft {
224 1.46 augustss struct pci_attach_args *pa = aux;
225 1.10 cgd char devinfo[256];
226 1.37 cgd const struct pci_quirkdata *qd;
227 1.1 mycroft
228 1.10 cgd if (pnp) {
229 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
230 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
231 1.10 cgd }
232 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
233 1.45 cgd if (pci_config_dump) {
234 1.45 cgd printf(": ");
235 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
236 1.45 cgd if (!pnp)
237 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
238 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
239 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
240 1.37 cgd #ifdef __i386__
241 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
242 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
243 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
244 1.37 cgd #else
245 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
246 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
247 1.36 cgd #endif
248 1.45 cgd printf(", i/o %s, mem %s,",
249 1.45 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
250 1.45 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
251 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
252 1.45 cgd PCI_PRODUCT(pa->pa_id));
253 1.45 cgd if (qd == NULL) {
254 1.45 cgd printf(" no quirks");
255 1.45 cgd } else {
256 1.45 cgd bitmask_snprintf(qd->quirks,
257 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
258 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
259 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
260 1.85 kochi "\012skipfunc7",
261 1.82 itojun devinfo, sizeof (devinfo));
262 1.45 cgd printf(" quirks %s", devinfo);
263 1.45 cgd }
264 1.45 cgd printf(")");
265 1.37 cgd }
266 1.6 mycroft return (UNCONF);
267 1.6 mycroft }
268 1.6 mycroft
269 1.6 mycroft int
270 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
271 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
272 1.59 thorpej {
273 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
274 1.59 thorpej struct pci_attach_args pa;
275 1.59 thorpej pcireg_t id, csr, class, intr, bhlcr;
276 1.59 thorpej int ret, pin, bus, device, function;
277 1.94 drochner int locs[PCICF_NLOCS];
278 1.110.2.1 keiichi device_t subdev;
279 1.59 thorpej
280 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
281 1.59 thorpej
282 1.87 drochner /* a driver already attached? */
283 1.87 drochner if (sc->PCI_SC_DEVICESC(device, function) && !match)
284 1.87 drochner return (0);
285 1.87 drochner
286 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
287 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
288 1.81 itojun return (0);
289 1.81 itojun
290 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
291 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
292 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
293 1.59 thorpej
294 1.59 thorpej /* Invalid vendor ID value? */
295 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
296 1.68 thorpej return (0);
297 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
298 1.59 thorpej if (PCI_VENDOR(id) == 0)
299 1.68 thorpej return (0);
300 1.59 thorpej
301 1.59 thorpej pa.pa_iot = sc->sc_iot;
302 1.59 thorpej pa.pa_memt = sc->sc_memt;
303 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
304 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
305 1.59 thorpej pa.pa_pc = pc;
306 1.63 thorpej pa.pa_bus = bus;
307 1.59 thorpej pa.pa_device = device;
308 1.59 thorpej pa.pa_function = function;
309 1.59 thorpej pa.pa_tag = tag;
310 1.59 thorpej pa.pa_id = id;
311 1.59 thorpej pa.pa_class = class;
312 1.59 thorpej
313 1.59 thorpej /*
314 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
315 1.59 thorpej * as appropriate.
316 1.59 thorpej */
317 1.59 thorpej pa.pa_flags = sc->sc_flags;
318 1.59 thorpej if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
319 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
320 1.59 thorpej if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
321 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
322 1.59 thorpej
323 1.59 thorpej /*
324 1.59 thorpej * If the cache line size is not configured, then
325 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
326 1.59 thorpej */
327 1.59 thorpej if (PCI_CACHELINE(bhlcr) == 0)
328 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
329 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
330 1.59 thorpej
331 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
332 1.59 thorpej pa.pa_intrswiz = 0;
333 1.59 thorpej pa.pa_intrtag = tag;
334 1.59 thorpej } else {
335 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
336 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
337 1.59 thorpej }
338 1.81 itojun
339 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
340 1.81 itojun
341 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
342 1.65 sommerfe pa.pa_rawintrpin = pin;
343 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
344 1.59 thorpej /* no interrupt */
345 1.59 thorpej pa.pa_intrpin = 0;
346 1.59 thorpej } else {
347 1.59 thorpej /*
348 1.59 thorpej * swizzle it based on the number of busses we're
349 1.59 thorpej * behind and our device number.
350 1.59 thorpej */
351 1.59 thorpej pa.pa_intrpin = /* XXX */
352 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
353 1.59 thorpej }
354 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
355 1.59 thorpej
356 1.59 thorpej if (match != NULL) {
357 1.59 thorpej ret = (*match)(&pa);
358 1.59 thorpej if (ret != 0 && pap != NULL)
359 1.59 thorpej *pap = pa;
360 1.59 thorpej } else {
361 1.94 drochner locs[PCICF_DEV] = device;
362 1.94 drochner locs[PCICF_FUNCTION] = function;
363 1.87 drochner
364 1.94 drochner subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
365 1.95 drochner pciprint, config_stdsubmatch);
366 1.87 drochner sc->PCI_SC_DEVICESC(device, function) = subdev;
367 1.87 drochner ret = (subdev != NULL);
368 1.59 thorpej }
369 1.59 thorpej
370 1.59 thorpej return (ret);
371 1.59 thorpej }
372 1.59 thorpej
373 1.93 thorpej static void
374 1.110.2.1 keiichi pcidevdetached(device_t self, device_t child)
375 1.87 drochner {
376 1.110.2.1 keiichi struct pci_softc *psc = device_private(self);
377 1.87 drochner int d, f;
378 1.87 drochner
379 1.110.2.1 keiichi d = device_locator(child, PCICF_DEV);
380 1.110.2.1 keiichi f = device_locator(child, PCICF_FUNCTION);
381 1.87 drochner
382 1.110.2.1 keiichi KASSERT(psc->PCI_SC_DEVICESC(d, f) == child);
383 1.87 drochner
384 1.87 drochner psc->PCI_SC_DEVICESC(d, f) = 0;
385 1.87 drochner }
386 1.87 drochner
387 1.107 jmcneill CFATTACH_DECL2(pci, sizeof(struct pci_softc),
388 1.107 jmcneill pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached);
389 1.107 jmcneill
390 1.59 thorpej int
391 1.93 thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
392 1.93 thorpej int *offset, pcireg_t *value)
393 1.40 drochner {
394 1.40 drochner pcireg_t reg;
395 1.40 drochner unsigned int ofs;
396 1.40 drochner
397 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
398 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
399 1.40 drochner return (0);
400 1.40 drochner
401 1.48 kleink /* Determine the Capability List Pointer register to start with. */
402 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
403 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
404 1.47 kleink case 0: /* standard device header */
405 1.104 joerg case 1: /* PCI-PCI bridge header */
406 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
407 1.47 kleink break;
408 1.47 kleink case 2: /* PCI-CardBus Bridge header */
409 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
410 1.47 kleink break;
411 1.47 kleink default:
412 1.47 kleink return (0);
413 1.47 kleink }
414 1.47 kleink
415 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
416 1.40 drochner while (ofs != 0) {
417 1.40 drochner #ifdef DIAGNOSTIC
418 1.40 drochner if ((ofs & 3) || (ofs < 0x40))
419 1.40 drochner panic("pci_get_capability");
420 1.40 drochner #endif
421 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
422 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
423 1.40 drochner if (offset)
424 1.40 drochner *offset = ofs;
425 1.40 drochner if (value)
426 1.40 drochner *value = reg;
427 1.40 drochner return (1);
428 1.40 drochner }
429 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
430 1.40 drochner }
431 1.40 drochner
432 1.40 drochner return (0);
433 1.55 fvdl }
434 1.55 fvdl
435 1.55 fvdl int
436 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
437 1.55 fvdl int (*match)(struct pci_attach_args *))
438 1.55 fvdl {
439 1.59 thorpej extern struct cfdriver pci_cd;
440 1.110.2.1 keiichi device_t pcidev;
441 1.55 fvdl int i;
442 1.87 drochner static const int wildcard[2] = {
443 1.87 drochner PCICF_DEV_DEFAULT,
444 1.87 drochner PCICF_FUNCTION_DEFAULT
445 1.87 drochner };
446 1.55 fvdl
447 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
448 1.55 fvdl pcidev = pci_cd.cd_devs[i];
449 1.59 thorpej if (pcidev != NULL &&
450 1.87 drochner pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
451 1.59 thorpej match, pa) != 0)
452 1.59 thorpej return (1);
453 1.59 thorpej }
454 1.59 thorpej return (0);
455 1.59 thorpej }
456 1.59 thorpej
457 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
458 1.59 thorpej /*
459 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
460 1.59 thorpej * code needs to provide something else.
461 1.59 thorpej */
462 1.59 thorpej int
463 1.87 drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
464 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
465 1.59 thorpej {
466 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
467 1.59 thorpej int device, function, nfunctions, ret;
468 1.59 thorpej const struct pci_quirkdata *qd;
469 1.59 thorpej pcireg_t id, bhlcr;
470 1.59 thorpej pcitag_t tag;
471 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
472 1.60 thorpej char devs[32];
473 1.60 thorpej int i;
474 1.60 thorpej #endif
475 1.59 thorpej
476 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
477 1.60 thorpej pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
478 1.60 thorpej for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
479 1.60 thorpej #else
480 1.60 thorpej for (device = 0; device < sc->sc_maxndevs; device++)
481 1.60 thorpej #endif
482 1.60 thorpej {
483 1.87 drochner if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
484 1.87 drochner (locators[PCICF_DEV] != device))
485 1.87 drochner continue;
486 1.87 drochner
487 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
488 1.81 itojun
489 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
490 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
491 1.81 itojun continue;
492 1.81 itojun
493 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
494 1.59 thorpej
495 1.59 thorpej /* Invalid vendor ID value? */
496 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
497 1.59 thorpej continue;
498 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
499 1.59 thorpej if (PCI_VENDOR(id) == 0)
500 1.59 thorpej continue;
501 1.59 thorpej
502 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
503 1.59 thorpej
504 1.81 itojun if (qd != NULL &&
505 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
506 1.59 thorpej nfunctions = 8;
507 1.81 itojun else if (qd != NULL &&
508 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
509 1.81 itojun nfunctions = 1;
510 1.59 thorpej else
511 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
512 1.59 thorpej
513 1.59 thorpej for (function = 0; function < nfunctions; function++) {
514 1.87 drochner if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
515 1.87 drochner && (locators[PCICF_FUNCTION] != function))
516 1.87 drochner continue;
517 1.87 drochner
518 1.81 itojun if (qd != NULL &&
519 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
520 1.81 itojun continue;
521 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
522 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
523 1.59 thorpej if (match != NULL && ret != 0)
524 1.59 thorpej return (ret);
525 1.59 thorpej }
526 1.55 fvdl }
527 1.59 thorpej return (0);
528 1.66 tshiozak }
529 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
530 1.66 tshiozak
531 1.77 thorpej
532 1.77 thorpej /*
533 1.77 thorpej * Vital Product Data (PCI 2.2)
534 1.77 thorpej */
535 1.77 thorpej
536 1.77 thorpej int
537 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
538 1.77 thorpej pcireg_t *data)
539 1.77 thorpej {
540 1.77 thorpej uint32_t reg;
541 1.77 thorpej int ofs, i, j;
542 1.77 thorpej
543 1.77 thorpej KASSERT(data != NULL);
544 1.77 thorpej KASSERT((offset + count) < 0x7fff);
545 1.77 thorpej
546 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
547 1.77 thorpej return (1);
548 1.77 thorpej
549 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
550 1.77 thorpej reg &= 0x0000ffff;
551 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
552 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
553 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
554 1.77 thorpej
555 1.77 thorpej /*
556 1.77 thorpej * PCI 2.2 does not specify how long we should poll
557 1.77 thorpej * for completion nor whether the operation can fail.
558 1.77 thorpej */
559 1.77 thorpej j = 0;
560 1.77 thorpej do {
561 1.77 thorpej if (j++ == 20)
562 1.77 thorpej return (1);
563 1.77 thorpej delay(4);
564 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
565 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
566 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
567 1.77 thorpej }
568 1.77 thorpej
569 1.77 thorpej return (0);
570 1.77 thorpej }
571 1.77 thorpej
572 1.77 thorpej int
573 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
574 1.77 thorpej pcireg_t *data)
575 1.77 thorpej {
576 1.77 thorpej pcireg_t reg;
577 1.77 thorpej int ofs, i, j;
578 1.77 thorpej
579 1.77 thorpej KASSERT(data != NULL);
580 1.77 thorpej KASSERT((offset + count) < 0x7fff);
581 1.77 thorpej
582 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
583 1.77 thorpej return (1);
584 1.77 thorpej
585 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
586 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
587 1.77 thorpej
588 1.77 thorpej reg &= 0x0000ffff;
589 1.79 thorpej reg |= PCI_VPD_OPFLAG;
590 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
591 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
592 1.77 thorpej
593 1.77 thorpej /*
594 1.77 thorpej * PCI 2.2 does not specify how long we should poll
595 1.77 thorpej * for completion nor whether the operation can fail.
596 1.77 thorpej */
597 1.77 thorpej j = 0;
598 1.77 thorpej do {
599 1.77 thorpej if (j++ == 20)
600 1.77 thorpej return (1);
601 1.77 thorpej delay(1);
602 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
603 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
604 1.77 thorpej }
605 1.77 thorpej
606 1.77 thorpej return (0);
607 1.80 fvdl }
608 1.80 fvdl
609 1.80 fvdl int
610 1.103 christos pci_dma64_available(struct pci_attach_args *pa)
611 1.92 perry {
612 1.80 fvdl #ifdef _PCI_HAVE_DMA64
613 1.80 fvdl if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
614 1.80 fvdl ((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
615 1.80 fvdl return 1;
616 1.80 fvdl #endif
617 1.80 fvdl return 0;
618 1.1 mycroft }
619 1.90 jmcneill
620 1.90 jmcneill void
621 1.90 jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
622 1.90 jmcneill struct pci_conf_state *pcs)
623 1.90 jmcneill {
624 1.90 jmcneill int off;
625 1.90 jmcneill
626 1.90 jmcneill for (off = 0; off < 16; off++)
627 1.90 jmcneill pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
628 1.90 jmcneill
629 1.90 jmcneill return;
630 1.90 jmcneill }
631 1.90 jmcneill
632 1.90 jmcneill void
633 1.90 jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
634 1.90 jmcneill struct pci_conf_state *pcs)
635 1.90 jmcneill {
636 1.90 jmcneill int off;
637 1.107 jmcneill pcireg_t val;
638 1.90 jmcneill
639 1.107 jmcneill for (off = 15; off >= 0; off--) {
640 1.107 jmcneill val = pci_conf_read(pc, tag, (off * 4));
641 1.107 jmcneill if (val != pcs->reg[off])
642 1.107 jmcneill pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
643 1.107 jmcneill }
644 1.90 jmcneill
645 1.90 jmcneill return;
646 1.90 jmcneill }
647 1.93 thorpej
648 1.99 christos /*
649 1.99 christos * Power Management Capability (Rev 2.2)
650 1.99 christos */
651 1.107 jmcneill static int
652 1.107 jmcneill pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
653 1.107 jmcneill int offset)
654 1.99 christos {
655 1.107 jmcneill pcireg_t value, now;
656 1.99 christos
657 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
658 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
659 1.99 christos switch (now) {
660 1.99 christos case PCI_PMCSR_STATE_D0:
661 1.99 christos case PCI_PMCSR_STATE_D1:
662 1.99 christos case PCI_PMCSR_STATE_D2:
663 1.99 christos case PCI_PMCSR_STATE_D3:
664 1.99 christos *state = now;
665 1.99 christos return 0;
666 1.99 christos default:
667 1.99 christos return EINVAL;
668 1.99 christos }
669 1.99 christos }
670 1.99 christos
671 1.99 christos int
672 1.107 jmcneill pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
673 1.99 christos {
674 1.99 christos int offset;
675 1.107 jmcneill pcireg_t value;
676 1.99 christos
677 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
678 1.99 christos return EOPNOTSUPP;
679 1.99 christos
680 1.107 jmcneill return pci_get_powerstate_int(pc, tag, state, offset);
681 1.107 jmcneill }
682 1.107 jmcneill
683 1.107 jmcneill static int
684 1.107 jmcneill pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
685 1.107 jmcneill int offset, pcireg_t cap_reg)
686 1.107 jmcneill {
687 1.107 jmcneill pcireg_t value, cap, now;
688 1.107 jmcneill
689 1.107 jmcneill cap = cap_reg >> PCI_PMCR_SHIFT;
690 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
691 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
692 1.99 christos value &= ~PCI_PMCSR_STATE_MASK;
693 1.99 christos
694 1.99 christos if (now == state)
695 1.99 christos return 0;
696 1.99 christos switch (state) {
697 1.99 christos case PCI_PMCSR_STATE_D0:
698 1.99 christos break;
699 1.99 christos case PCI_PMCSR_STATE_D1:
700 1.107 jmcneill if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
701 1.107 jmcneill printf("invalid transition from %d to D1\n", (int)now);
702 1.99 christos return EINVAL;
703 1.107 jmcneill }
704 1.107 jmcneill if (!(cap & PCI_PMCR_D1SUPP)) {
705 1.107 jmcneill printf("D1 not supported\n");
706 1.99 christos return EOPNOTSUPP;
707 1.107 jmcneill }
708 1.99 christos break;
709 1.99 christos case PCI_PMCSR_STATE_D2:
710 1.107 jmcneill if (now == PCI_PMCSR_STATE_D3) {
711 1.107 jmcneill printf("invalid transition from %d to D2\n", (int)now);
712 1.99 christos return EINVAL;
713 1.107 jmcneill }
714 1.107 jmcneill if (!(cap & PCI_PMCR_D2SUPP)) {
715 1.107 jmcneill printf("D2 not supported\n");
716 1.99 christos return EOPNOTSUPP;
717 1.107 jmcneill }
718 1.99 christos break;
719 1.99 christos case PCI_PMCSR_STATE_D3:
720 1.99 christos break;
721 1.99 christos default:
722 1.99 christos return EINVAL;
723 1.99 christos }
724 1.110.2.1 keiichi value |= state;
725 1.99 christos pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
726 1.110.2.1 keiichi /* delay according to pcipm1.2, ch. 5.6.1 */
727 1.110.2.1 keiichi if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
728 1.110 jmcneill DELAY(10000);
729 1.110.2.1 keiichi else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
730 1.110 jmcneill DELAY(200);
731 1.110 jmcneill
732 1.99 christos return 0;
733 1.99 christos }
734 1.99 christos
735 1.99 christos int
736 1.107 jmcneill pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
737 1.107 jmcneill {
738 1.107 jmcneill int offset;
739 1.107 jmcneill pcireg_t value;
740 1.107 jmcneill
741 1.107 jmcneill if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
742 1.107 jmcneill printf("pci_set_powerstate not supported\n");
743 1.107 jmcneill return EOPNOTSUPP;
744 1.107 jmcneill }
745 1.107 jmcneill
746 1.107 jmcneill return pci_set_powerstate_int(pc, tag, state, offset, value);
747 1.107 jmcneill }
748 1.107 jmcneill
749 1.107 jmcneill int
750 1.110.2.1 keiichi pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
751 1.110.2.1 keiichi int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
752 1.99 christos {
753 1.99 christos pcireg_t pmode;
754 1.99 christos int error;
755 1.99 christos
756 1.99 christos if ((error = pci_get_powerstate(pc, tag, &pmode)))
757 1.99 christos return error;
758 1.99 christos
759 1.99 christos switch (pmode) {
760 1.99 christos case PCI_PMCSR_STATE_D0:
761 1.99 christos break;
762 1.99 christos case PCI_PMCSR_STATE_D3:
763 1.99 christos if (wakefun == NULL) {
764 1.99 christos /*
765 1.99 christos * The card has lost all configuration data in
766 1.99 christos * this state, so punt.
767 1.99 christos */
768 1.110.2.1 keiichi aprint_error_dev(dev,
769 1.110.2.1 keiichi "unable to wake up from power state D3\n");
770 1.99 christos return EOPNOTSUPP;
771 1.99 christos }
772 1.99 christos /*FALLTHROUGH*/
773 1.99 christos default:
774 1.99 christos if (wakefun) {
775 1.110.2.1 keiichi error = (*wakefun)(pc, tag, dev, pmode);
776 1.99 christos if (error)
777 1.99 christos return error;
778 1.99 christos }
779 1.110.2.1 keiichi aprint_normal_dev(dev, "waking up from power state D%d\n",
780 1.110.2.1 keiichi pmode);
781 1.99 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
782 1.99 christos return error;
783 1.99 christos }
784 1.99 christos return 0;
785 1.99 christos }
786 1.99 christos
787 1.99 christos int
788 1.103 christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
789 1.110.2.1 keiichi device_t dev, pcireg_t state)
790 1.99 christos {
791 1.99 christos return 0;
792 1.99 christos }
793 1.99 christos
794 1.109 dyoung /* I have disabled this code for now. --dyoung
795 1.109 dyoung *
796 1.109 dyoung * Insofar as I understand what the PCI retry timeout is [1],
797 1.109 dyoung * I see no justification for any driver to disable when it
798 1.109 dyoung * attaches/resumes a device.
799 1.109 dyoung *
800 1.109 dyoung * A PCI bus bridge may tell a bus master to retry its transaction
801 1.109 dyoung * at a later time if the resources to complete the transaction
802 1.109 dyoung * are not immediately available. Taking a guess, PCI bus masters
803 1.109 dyoung * that implement a PCI retry timeout register count down from the
804 1.109 dyoung * retry timeout to 0 while it retries a delayed PCI transaction.
805 1.109 dyoung * When it reaches 0, it stops retrying. A PCI master is *never*
806 1.109 dyoung * supposed to stop retrying a delayed transaction, though.
807 1.109 dyoung *
808 1.109 dyoung * Incidentally, I initially suspected that writing 0 to the register
809 1.109 dyoung * would not disable *retries*, but would disable the timeout.
810 1.109 dyoung * That is, any device whose retry timeout was set to 0 would
811 1.109 dyoung * *never* timeout. However, I found out, by using PCI debug
812 1.109 dyoung * facilities on the AMD Elan SC520, that if I write 0 to the retry
813 1.109 dyoung * timeout register on an ath(4) MiniPCI card, the card really does
814 1.109 dyoung * not retry transactions.
815 1.109 dyoung *
816 1.109 dyoung * Some uses of this register have mentioned "interference" with
817 1.109 dyoung * a CPU's "C3 sleep state." It seems to me that if a bus master
818 1.109 dyoung * is properly put to sleep, it will neither initiate new transactions,
819 1.109 dyoung * nor retry delayed transactions, so disabling retries should not
820 1.109 dyoung * be necessary.
821 1.109 dyoung *
822 1.109 dyoung * [1] The timeout does not appear to be documented in any PCI
823 1.109 dyoung * standard, and we have no documentation of it for the devices by
824 1.109 dyoung * Atheros, and others, that supposedly implement it.
825 1.109 dyoung */
826 1.105 joerg void
827 1.105 joerg pci_disable_retry(pci_chipset_tag_t pc, pcitag_t tag)
828 1.105 joerg {
829 1.109 dyoung #if 0
830 1.105 joerg pcireg_t retry;
831 1.105 joerg
832 1.105 joerg /*
833 1.105 joerg * Disable retry timeout to keep PCI Tx retries from
834 1.105 joerg * interfering with ACPI C3 CPU state.
835 1.105 joerg */
836 1.105 joerg retry = pci_conf_read(pc, tag, PCI_RETRY_TIMEOUT_REG);
837 1.105 joerg retry &= ~PCI_RETRY_TIMEOUT_REG_MASK;
838 1.105 joerg pci_conf_write(pc, tag, PCI_RETRY_TIMEOUT_REG, retry);
839 1.109 dyoung #endif
840 1.105 joerg }
841 1.107 jmcneill
842 1.107 jmcneill struct pci_child_power {
843 1.107 jmcneill struct pci_conf_state p_pciconf;
844 1.107 jmcneill pci_chipset_tag_t p_pc;
845 1.107 jmcneill pcitag_t p_tag;
846 1.107 jmcneill bool p_has_pm;
847 1.107 jmcneill int p_pm_offset;
848 1.107 jmcneill pcireg_t p_pm_cap;
849 1.107 jmcneill pcireg_t p_class;
850 1.107 jmcneill };
851 1.107 jmcneill
852 1.107 jmcneill static bool
853 1.110.2.1 keiichi pci_child_suspend(device_t dv PMF_FN_ARGS)
854 1.107 jmcneill {
855 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
856 1.110.2.1 keiichi pcireg_t ocsr, csr;
857 1.107 jmcneill
858 1.107 jmcneill pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
859 1.107 jmcneill
860 1.110.2.1 keiichi if (!priv->p_has_pm)
861 1.110.2.1 keiichi return true; /* ??? hopefully handled by ACPI */
862 1.110.2.1 keiichi if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
863 1.110.2.1 keiichi return true; /* XXX */
864 1.110.2.1 keiichi
865 1.110.2.1 keiichi /* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
866 1.110.2.1 keiichi ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
867 1.110.2.1 keiichi csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
868 1.110.2.1 keiichi | PCI_COMMAND_MASTER_ENABLE);
869 1.110.2.1 keiichi pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
870 1.110.2.1 keiichi if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
871 1.107 jmcneill PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
872 1.110.2.1 keiichi pci_conf_write(priv->p_pc, priv->p_tag,
873 1.110.2.1 keiichi PCI_COMMAND_STATUS_REG, ocsr);
874 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
875 1.107 jmcneill return false;
876 1.107 jmcneill }
877 1.107 jmcneill return true;
878 1.107 jmcneill }
879 1.107 jmcneill
880 1.107 jmcneill static bool
881 1.110.2.1 keiichi pci_child_resume(device_t dv PMF_FN_ARGS)
882 1.107 jmcneill {
883 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
884 1.107 jmcneill
885 1.107 jmcneill if (priv->p_has_pm &&
886 1.107 jmcneill pci_set_powerstate_int(priv->p_pc, priv->p_tag,
887 1.107 jmcneill PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
888 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
889 1.107 jmcneill return false;
890 1.107 jmcneill }
891 1.107 jmcneill
892 1.107 jmcneill pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
893 1.107 jmcneill
894 1.107 jmcneill return true;
895 1.107 jmcneill }
896 1.107 jmcneill
897 1.110.2.1 keiichi static bool
898 1.110.2.1 keiichi pci_child_shutdown(device_t dv, int how)
899 1.110.2.1 keiichi {
900 1.110.2.1 keiichi struct pci_child_power *priv = device_pmf_bus_private(dv);
901 1.110.2.1 keiichi pcireg_t csr;
902 1.110.2.1 keiichi
903 1.110.2.1 keiichi /* disable busmastering */
904 1.110.2.1 keiichi csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
905 1.110.2.1 keiichi csr &= ~PCI_COMMAND_MASTER_ENABLE;
906 1.110.2.1 keiichi pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
907 1.110.2.1 keiichi return true;
908 1.110.2.1 keiichi }
909 1.110.2.1 keiichi
910 1.107 jmcneill static void
911 1.107 jmcneill pci_child_deregister(device_t dv)
912 1.107 jmcneill {
913 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
914 1.107 jmcneill
915 1.107 jmcneill free(priv, M_DEVBUF);
916 1.107 jmcneill }
917 1.107 jmcneill
918 1.107 jmcneill static bool
919 1.107 jmcneill pci_child_register(device_t child)
920 1.107 jmcneill {
921 1.107 jmcneill device_t self = device_parent(child);
922 1.107 jmcneill struct pci_softc *sc = device_private(self);
923 1.107 jmcneill struct pci_child_power *priv;
924 1.107 jmcneill int device, function, off;
925 1.107 jmcneill pcireg_t reg;
926 1.107 jmcneill
927 1.107 jmcneill priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
928 1.107 jmcneill
929 1.107 jmcneill device = device_locator(child, PCICF_DEV);
930 1.107 jmcneill function = device_locator(child, PCICF_FUNCTION);
931 1.107 jmcneill
932 1.107 jmcneill priv->p_pc = sc->sc_pc;
933 1.107 jmcneill priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
934 1.107 jmcneill function);
935 1.107 jmcneill priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
936 1.107 jmcneill
937 1.107 jmcneill if (pci_get_capability(priv->p_pc, priv->p_tag,
938 1.107 jmcneill PCI_CAP_PWRMGMT, &off, ®)) {
939 1.107 jmcneill priv->p_has_pm = true;
940 1.107 jmcneill priv->p_pm_offset = off;
941 1.107 jmcneill priv->p_pm_cap = reg;
942 1.107 jmcneill } else {
943 1.107 jmcneill priv->p_has_pm = false;
944 1.107 jmcneill priv->p_pm_offset = -1;
945 1.107 jmcneill }
946 1.107 jmcneill
947 1.107 jmcneill device_pmf_bus_register(child, priv, pci_child_suspend,
948 1.110.2.1 keiichi pci_child_resume, pci_child_shutdown, pci_child_deregister);
949 1.107 jmcneill
950 1.107 jmcneill return true;
951 1.107 jmcneill }
952