Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.119.4.1.2.1
      1  1.119.4.1.2.1    bouyer /*	$NetBSD: pci.c,v 1.119.4.1.2.1 2011/02/16 20:32:10 bouyer Exp $	*/
      2            1.3       cgd 
      3            1.1   mycroft /*
      4           1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5           1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6           1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7            1.1   mycroft  *
      8            1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9            1.1   mycroft  * modification, are permitted provided that the following conditions
     10            1.1   mycroft  * are met:
     11            1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12            1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13            1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14            1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15            1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16            1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17            1.1   mycroft  *    must display the following acknowledgement:
     18           1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19            1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20            1.1   mycroft  *    derived from this software without specific prior written permission.
     21            1.1   mycroft  *
     22            1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23            1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24            1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25            1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26            1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27            1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28            1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29            1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30            1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31            1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32            1.1   mycroft  */
     33            1.1   mycroft 
     34            1.1   mycroft /*
     35           1.10       cgd  * PCI bus autoconfiguration.
     36            1.1   mycroft  */
     37           1.58     lukem 
     38           1.58     lukem #include <sys/cdefs.h>
     39  1.119.4.1.2.1    bouyer __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.119.4.1.2.1 2011/02/16 20:32:10 bouyer Exp $");
     40            1.1   mycroft 
     41           1.45       cgd #include "opt_pci.h"
     42           1.45       cgd 
     43            1.1   mycroft #include <sys/param.h>
     44          1.107  jmcneill #include <sys/malloc.h>
     45           1.10       cgd #include <sys/systm.h>
     46            1.1   mycroft #include <sys/device.h>
     47            1.1   mycroft 
     48           1.10       cgd #include <dev/pci/pcireg.h>
     49            1.7       cgd #include <dev/pci/pcivar.h>
     50           1.33       cgd #include <dev/pci/pcidevs.h>
     51           1.76  christos 
     52           1.80      fvdl #include <uvm/uvm_extern.h>
     53           1.80      fvdl 
     54          1.107  jmcneill #include <net/if.h>
     55          1.107  jmcneill 
     56           1.76  christos #include "locators.h"
     57           1.10       cgd 
     58          1.107  jmcneill static bool pci_child_register(device_t);
     59          1.107  jmcneill 
     60           1.45       cgd #ifdef PCI_CONFIG_DUMP
     61           1.45       cgd int pci_config_dump = 1;
     62           1.45       cgd #else
     63           1.45       cgd int pci_config_dump = 0;
     64           1.45       cgd #endif
     65           1.45       cgd 
     66           1.91     perry int	pciprint(void *, const char *);
     67           1.10       cgd 
     68           1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     69           1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     70           1.86  drochner #else
     71           1.87  drochner int pci_enumerate_bus(struct pci_softc *, const int *,
     72           1.86  drochner     int (*)(struct pci_attach_args *), struct pci_attach_args *);
     73           1.86  drochner #endif
     74           1.86  drochner 
     75           1.25       cgd /*
     76           1.38   thorpej  * Important note about PCI-ISA bridges:
     77           1.38   thorpej  *
     78           1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     79           1.38   thorpej  * can attach their child busses after PCI configuration is done.
     80           1.25       cgd  *
     81           1.25       cgd  * This works because:
     82           1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     83           1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     84           1.25       cgd  *	    busses (i.e. bus zero).
     85           1.25       cgd  *
     86           1.25       cgd  * That boils down to: there can only be one of these outstanding
     87           1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     88           1.25       cgd  * subdevices have been found, and it is run after all subdevices
     89           1.25       cgd  * of PCI bus 0 have been found.
     90           1.25       cgd  *
     91           1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     92           1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     93           1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     94           1.25       cgd  * and the bridge is seen before the video board is, the board can show
     95           1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     96           1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     97           1.38   thorpej  *
     98           1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     99           1.25       cgd  */
    100           1.25       cgd 
    101          1.116    dyoung int
    102          1.114    dyoung pcirescan(device_t self, const char *ifattr, const int *locators)
    103           1.93   thorpej {
    104          1.114    dyoung 	struct pci_softc *sc = device_private(self);
    105           1.93   thorpej 
    106           1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    107           1.93   thorpej 	KASSERT(locators);
    108           1.93   thorpej 
    109          1.114    dyoung 	pci_enumerate_bus(sc, locators, NULL, NULL);
    110          1.114    dyoung 	return 0;
    111           1.93   thorpej }
    112           1.93   thorpej 
    113          1.116    dyoung int
    114          1.115      cube pcimatch(device_t parent, cfdata_t cf, void *aux)
    115           1.10       cgd {
    116           1.10       cgd 	struct pcibus_attach_args *pba = aux;
    117           1.10       cgd 
    118           1.10       cgd 	/* Check the locators */
    119           1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    120           1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    121           1.10       cgd 		return (0);
    122           1.10       cgd 
    123           1.10       cgd 	/* sanity */
    124           1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    125           1.10       cgd 		return (0);
    126           1.10       cgd 
    127           1.10       cgd 	/*
    128           1.10       cgd 	 * XXX check other (hardware?) indicators
    129           1.10       cgd 	 */
    130           1.10       cgd 
    131           1.59   thorpej 	return (1);
    132           1.10       cgd }
    133            1.1   mycroft 
    134          1.116    dyoung void
    135          1.114    dyoung pciattach(device_t parent, device_t self, void *aux)
    136           1.34  drochner {
    137           1.34  drochner 	struct pcibus_attach_args *pba = aux;
    138          1.114    dyoung 	struct pci_softc *sc = device_private(self);
    139           1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    140           1.43   thorpej 	const char *sep = "";
    141           1.96  drochner 	static const int wildcard[PCICF_NLOCS] = {
    142           1.96  drochner 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    143           1.96  drochner 	};
    144           1.34  drochner 
    145          1.115      cube 	sc->sc_dev = self;
    146          1.115      cube 
    147           1.34  drochner 	pci_attach_hook(parent, self, pba);
    148           1.78   thorpej 
    149           1.78   thorpej 	aprint_naive("\n");
    150           1.78   thorpej 	aprint_normal("\n");
    151           1.34  drochner 
    152           1.34  drochner 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
    153           1.34  drochner 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
    154           1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    155           1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    156           1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    157           1.34  drochner 
    158           1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    159          1.114    dyoung 		aprint_error_dev(self, "no spaces enabled!\n");
    160          1.107  jmcneill 		goto fail;
    161           1.34  drochner 	}
    162           1.34  drochner 
    163           1.78   thorpej #define	PRINT(str)							\
    164           1.78   thorpej do {									\
    165          1.106        ad 	aprint_verbose("%s%s", sep, str);				\
    166           1.78   thorpej 	sep = ", ";							\
    167           1.78   thorpej } while (/*CONSTCOND*/0)
    168           1.43   thorpej 
    169          1.115      cube 	aprint_verbose_dev(self, "");
    170           1.43   thorpej 
    171           1.34  drochner 	if (io_enabled)
    172           1.43   thorpej 		PRINT("i/o space");
    173           1.43   thorpej 	if (mem_enabled)
    174           1.43   thorpej 		PRINT("memory space");
    175          1.106        ad 	aprint_verbose(" enabled");
    176           1.43   thorpej 
    177           1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    178           1.43   thorpej 		if (mrl_enabled)
    179           1.43   thorpej 			PRINT("rd/line");
    180           1.43   thorpej 		if (mrm_enabled)
    181           1.43   thorpej 			PRINT("rd/mult");
    182           1.43   thorpej 		if (mwi_enabled)
    183           1.43   thorpej 			PRINT("wr/inv");
    184          1.106        ad 		aprint_verbose(" ok");
    185           1.34  drochner 	}
    186           1.43   thorpej 
    187          1.106        ad 	aprint_verbose("\n");
    188           1.43   thorpej 
    189           1.43   thorpej #undef PRINT
    190           1.34  drochner 
    191           1.34  drochner 	sc->sc_iot = pba->pba_iot;
    192           1.34  drochner 	sc->sc_memt = pba->pba_memt;
    193           1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    194           1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    195           1.34  drochner 	sc->sc_pc = pba->pba_pc;
    196           1.34  drochner 	sc->sc_bus = pba->pba_bus;
    197           1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    198           1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    199           1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    200           1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    201           1.34  drochner 	sc->sc_flags = pba->pba_flags;
    202          1.100  jmcneill 
    203          1.115      cube 	device_pmf_driver_set_child_register(sc->sc_dev, pci_child_register);
    204          1.100  jmcneill 
    205          1.115      cube 	pcirescan(sc->sc_dev, "pci", wildcard);
    206          1.107  jmcneill 
    207          1.107  jmcneill fail:
    208          1.107  jmcneill 	if (!pmf_device_register(self, NULL, NULL))
    209          1.107  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    210          1.107  jmcneill }
    211          1.107  jmcneill 
    212          1.116    dyoung int
    213          1.114    dyoung pcidetach(device_t self, int flags)
    214          1.107  jmcneill {
    215          1.108    dyoung 	int rc;
    216          1.108    dyoung 
    217          1.108    dyoung 	if ((rc = config_detach_children(self, flags)) != 0)
    218          1.108    dyoung 		return rc;
    219          1.107  jmcneill 	pmf_device_deregister(self);
    220          1.107  jmcneill 	return 0;
    221           1.87  drochner }
    222           1.87  drochner 
    223           1.87  drochner int
    224           1.93   thorpej pciprint(void *aux, const char *pnp)
    225            1.1   mycroft {
    226           1.46  augustss 	struct pci_attach_args *pa = aux;
    227           1.10       cgd 	char devinfo[256];
    228           1.37       cgd 	const struct pci_quirkdata *qd;
    229            1.1   mycroft 
    230           1.10       cgd 	if (pnp) {
    231           1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    232           1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    233           1.10       cgd 	}
    234           1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    235           1.45       cgd 	if (pci_config_dump) {
    236           1.45       cgd 		printf(": ");
    237           1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    238           1.45       cgd 		if (!pnp)
    239           1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    240           1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    241           1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    242           1.37       cgd #ifdef __i386__
    243           1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    244           1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    245           1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    246           1.37       cgd #else
    247           1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    248           1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    249           1.36       cgd #endif
    250           1.45       cgd 		printf(", i/o %s, mem %s,",
    251           1.45       cgd 		    pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
    252           1.45       cgd 		    pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
    253           1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    254           1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    255           1.45       cgd 		if (qd == NULL) {
    256           1.45       cgd 			printf(" no quirks");
    257           1.45       cgd 		} else {
    258           1.45       cgd 			bitmask_snprintf(qd->quirks,
    259           1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    260           1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    261           1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    262           1.85     kochi 			    "\012skipfunc7",
    263           1.82    itojun 			    devinfo, sizeof (devinfo));
    264           1.45       cgd 			printf(" quirks %s", devinfo);
    265           1.45       cgd 		}
    266           1.45       cgd 		printf(")");
    267           1.37       cgd 	}
    268            1.6   mycroft 	return (UNCONF);
    269            1.6   mycroft }
    270            1.6   mycroft 
    271            1.6   mycroft int
    272           1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    273           1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    274           1.59   thorpej {
    275           1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    276           1.59   thorpej 	struct pci_attach_args pa;
    277           1.59   thorpej 	pcireg_t id, csr, class, intr, bhlcr;
    278           1.59   thorpej 	int ret, pin, bus, device, function;
    279           1.94  drochner 	int locs[PCICF_NLOCS];
    280          1.114    dyoung 	device_t subdev;
    281           1.59   thorpej 
    282           1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    283           1.59   thorpej 
    284           1.87  drochner 	/* a driver already attached? */
    285          1.117    dyoung 	if (sc->PCI_SC_DEVICESC(device, function).c_dev != NULL && !match)
    286           1.87  drochner 		return (0);
    287           1.87  drochner 
    288           1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    289           1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    290           1.81    itojun 		return (0);
    291           1.81    itojun 
    292           1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    293           1.59   thorpej 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    294           1.59   thorpej 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    295           1.59   thorpej 
    296           1.59   thorpej 	/* Invalid vendor ID value? */
    297           1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    298           1.68   thorpej 		return (0);
    299           1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    300           1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    301           1.68   thorpej 		return (0);
    302           1.59   thorpej 
    303           1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    304           1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    305           1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    306           1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    307           1.59   thorpej 	pa.pa_pc = pc;
    308           1.63   thorpej 	pa.pa_bus = bus;
    309           1.59   thorpej 	pa.pa_device = device;
    310           1.59   thorpej 	pa.pa_function = function;
    311           1.59   thorpej 	pa.pa_tag = tag;
    312           1.59   thorpej 	pa.pa_id = id;
    313           1.59   thorpej 	pa.pa_class = class;
    314           1.59   thorpej 
    315           1.59   thorpej 	/*
    316           1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    317           1.59   thorpej 	 * as appropriate.
    318           1.59   thorpej 	 */
    319           1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    320           1.59   thorpej 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
    321           1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
    322           1.59   thorpej 	if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
    323           1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
    324           1.59   thorpej 
    325           1.59   thorpej 	/*
    326           1.59   thorpej 	 * If the cache line size is not configured, then
    327           1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    328           1.59   thorpej 	 */
    329           1.59   thorpej 	if (PCI_CACHELINE(bhlcr) == 0)
    330           1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    331           1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    332           1.59   thorpej 
    333           1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    334           1.59   thorpej 		pa.pa_intrswiz = 0;
    335           1.59   thorpej 		pa.pa_intrtag = tag;
    336           1.59   thorpej 	} else {
    337           1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    338           1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    339           1.59   thorpej 	}
    340           1.81    itojun 
    341           1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    342           1.81    itojun 
    343           1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    344           1.65  sommerfe 	pa.pa_rawintrpin = pin;
    345           1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    346           1.59   thorpej 		/* no interrupt */
    347           1.59   thorpej 		pa.pa_intrpin = 0;
    348           1.59   thorpej 	} else {
    349           1.59   thorpej 		/*
    350           1.59   thorpej 		 * swizzle it based on the number of busses we're
    351           1.59   thorpej 		 * behind and our device number.
    352           1.59   thorpej 		 */
    353           1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    354           1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    355           1.59   thorpej 	}
    356           1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    357           1.59   thorpej 
    358           1.59   thorpej 	if (match != NULL) {
    359           1.59   thorpej 		ret = (*match)(&pa);
    360           1.59   thorpej 		if (ret != 0 && pap != NULL)
    361           1.59   thorpej 			*pap = pa;
    362           1.59   thorpej 	} else {
    363          1.117    dyoung 		struct pci_child *c;
    364           1.94  drochner 		locs[PCICF_DEV] = device;
    365           1.94  drochner 		locs[PCICF_FUNCTION] = function;
    366           1.87  drochner 
    367          1.115      cube 		subdev = config_found_sm_loc(sc->sc_dev, "pci", locs, &pa,
    368           1.95  drochner 					     pciprint, config_stdsubmatch);
    369          1.117    dyoung 
    370          1.117    dyoung 		c = &sc->PCI_SC_DEVICESC(device, function);
    371          1.117    dyoung 		c->c_dev = subdev;
    372          1.117    dyoung 		pci_conf_capture(pc, tag, &c->c_conf);
    373          1.117    dyoung 		if (pci_get_powerstate(pc, tag, &c->c_powerstate) == 0)
    374          1.117    dyoung 			c->c_psok = true;
    375          1.117    dyoung 		else
    376          1.117    dyoung 			c->c_psok = false;
    377           1.87  drochner 		ret = (subdev != NULL);
    378           1.59   thorpej 	}
    379           1.59   thorpej 
    380           1.59   thorpej 	return (ret);
    381           1.59   thorpej }
    382           1.59   thorpej 
    383          1.116    dyoung void
    384          1.114    dyoung pcidevdetached(device_t self, device_t child)
    385           1.87  drochner {
    386          1.117    dyoung 	struct pci_softc *sc = device_private(self);
    387           1.87  drochner 	int d, f;
    388          1.117    dyoung 	pcitag_t tag;
    389          1.117    dyoung 	struct pci_child *c;
    390           1.87  drochner 
    391          1.114    dyoung 	d = device_locator(child, PCICF_DEV);
    392          1.114    dyoung 	f = device_locator(child, PCICF_FUNCTION);
    393           1.87  drochner 
    394          1.117    dyoung 	c = &sc->PCI_SC_DEVICESC(d, f);
    395          1.117    dyoung 
    396          1.117    dyoung 	KASSERT(c->c_dev == child);
    397           1.87  drochner 
    398          1.117    dyoung 	tag = pci_make_tag(sc->sc_pc, sc->sc_bus, d, f);
    399          1.117    dyoung 	if (c->c_psok)
    400          1.117    dyoung 		pci_set_powerstate(sc->sc_pc, tag, c->c_powerstate);
    401          1.117    dyoung 	pci_conf_restore(sc->sc_pc, tag, &c->c_conf);
    402          1.117    dyoung 	c->c_dev = NULL;
    403           1.87  drochner }
    404           1.87  drochner 
    405          1.115      cube CFATTACH_DECL2_NEW(pci, sizeof(struct pci_softc),
    406          1.107  jmcneill     pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached);
    407          1.107  jmcneill 
    408           1.59   thorpej int
    409           1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    410           1.93   thorpej     int *offset, pcireg_t *value)
    411           1.40  drochner {
    412           1.40  drochner 	pcireg_t reg;
    413           1.40  drochner 	unsigned int ofs;
    414           1.40  drochner 
    415           1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    416           1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    417           1.40  drochner 		return (0);
    418           1.40  drochner 
    419           1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    420           1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    421           1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    422           1.47    kleink 	case 0:	/* standard device header */
    423          1.104     joerg 	case 1: /* PCI-PCI bridge header */
    424           1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    425           1.47    kleink 		break;
    426           1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    427           1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    428           1.47    kleink 		break;
    429           1.47    kleink 	default:
    430           1.47    kleink 		return (0);
    431           1.47    kleink 	}
    432           1.47    kleink 
    433           1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    434           1.40  drochner 	while (ofs != 0) {
    435          1.119     joerg 		if ((ofs & 3) || (ofs < 0x40)) {
    436          1.119     joerg 			int bus, device, function;
    437          1.119     joerg 
    438          1.119     joerg 			pci_decompose_tag(pc, tag, &bus, &device, &function);
    439          1.119     joerg 
    440          1.119     joerg 			printf("Skipping broken PCI header on %d:%d:%d\n",
    441          1.119     joerg 			    bus, device, function);
    442          1.119     joerg 			break;
    443          1.119     joerg 		}
    444           1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    445           1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    446           1.40  drochner 			if (offset)
    447           1.40  drochner 				*offset = ofs;
    448           1.40  drochner 			if (value)
    449           1.40  drochner 				*value = reg;
    450           1.40  drochner 			return (1);
    451           1.40  drochner 		}
    452           1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    453           1.40  drochner 	}
    454           1.40  drochner 
    455           1.40  drochner 	return (0);
    456           1.55      fvdl }
    457           1.55      fvdl 
    458           1.55      fvdl int
    459           1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    460           1.55      fvdl 		int (*match)(struct pci_attach_args *))
    461           1.55      fvdl {
    462           1.59   thorpej 	extern struct cfdriver pci_cd;
    463          1.114    dyoung 	device_t pcidev;
    464           1.55      fvdl 	int i;
    465           1.87  drochner 	static const int wildcard[2] = {
    466           1.87  drochner 		PCICF_DEV_DEFAULT,
    467           1.87  drochner 		PCICF_FUNCTION_DEFAULT
    468           1.87  drochner 	};
    469           1.55      fvdl 
    470           1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    471          1.118    cegger 		pcidev = device_lookup(&pci_cd, i);
    472           1.59   thorpej 		if (pcidev != NULL &&
    473          1.115      cube 		    pci_enumerate_bus(device_private(pcidev), wildcard,
    474           1.59   thorpej 		    		      match, pa) != 0)
    475           1.59   thorpej 			return (1);
    476           1.59   thorpej 	}
    477           1.59   thorpej 	return (0);
    478           1.59   thorpej }
    479           1.59   thorpej 
    480           1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    481           1.59   thorpej /*
    482           1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    483           1.59   thorpej  * code needs to provide something else.
    484           1.59   thorpej  */
    485           1.59   thorpej int
    486           1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    487           1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    488           1.59   thorpej {
    489           1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    490           1.59   thorpej 	int device, function, nfunctions, ret;
    491           1.59   thorpej 	const struct pci_quirkdata *qd;
    492           1.59   thorpej 	pcireg_t id, bhlcr;
    493           1.59   thorpej 	pcitag_t tag;
    494           1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    495           1.60   thorpej 	char devs[32];
    496           1.60   thorpej 	int i;
    497           1.60   thorpej #endif
    498           1.59   thorpej 
    499           1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    500           1.60   thorpej 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    501           1.60   thorpej 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    502           1.60   thorpej #else
    503           1.60   thorpej 	for (device = 0; device < sc->sc_maxndevs; device++)
    504           1.60   thorpej #endif
    505           1.60   thorpej 	{
    506           1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    507           1.87  drochner 		    (locators[PCICF_DEV] != device))
    508           1.87  drochner 			continue;
    509           1.87  drochner 
    510           1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    511           1.81    itojun 
    512           1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    513           1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    514           1.81    itojun 			continue;
    515           1.81    itojun 
    516           1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    517           1.59   thorpej 
    518           1.59   thorpej 		/* Invalid vendor ID value? */
    519           1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    520           1.59   thorpej 			continue;
    521           1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    522           1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    523           1.59   thorpej 			continue;
    524           1.59   thorpej 
    525           1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    526           1.59   thorpej 
    527           1.81    itojun 		if (qd != NULL &&
    528           1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    529           1.59   thorpej 			nfunctions = 8;
    530           1.81    itojun 		else if (qd != NULL &&
    531           1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    532           1.81    itojun 			nfunctions = 1;
    533           1.59   thorpej 		else
    534           1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    535           1.59   thorpej 
    536           1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    537           1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    538           1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    539           1.87  drochner 				continue;
    540           1.87  drochner 
    541           1.81    itojun 			if (qd != NULL &&
    542           1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    543           1.81    itojun 				continue;
    544           1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    545           1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    546           1.59   thorpej 			if (match != NULL && ret != 0)
    547           1.59   thorpej 				return (ret);
    548           1.59   thorpej 		}
    549           1.55      fvdl 	}
    550           1.59   thorpej 	return (0);
    551           1.66  tshiozak }
    552           1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    553           1.66  tshiozak 
    554           1.77   thorpej 
    555           1.77   thorpej /*
    556           1.77   thorpej  * Vital Product Data (PCI 2.2)
    557           1.77   thorpej  */
    558           1.77   thorpej 
    559           1.77   thorpej int
    560           1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    561           1.77   thorpej     pcireg_t *data)
    562           1.77   thorpej {
    563           1.77   thorpej 	uint32_t reg;
    564           1.77   thorpej 	int ofs, i, j;
    565           1.77   thorpej 
    566           1.77   thorpej 	KASSERT(data != NULL);
    567           1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    568           1.77   thorpej 
    569           1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    570           1.77   thorpej 		return (1);
    571           1.77   thorpej 
    572           1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    573           1.77   thorpej 		reg &= 0x0000ffff;
    574           1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    575           1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    576           1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    577           1.77   thorpej 
    578           1.77   thorpej 		/*
    579           1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    580           1.77   thorpej 		 * for completion nor whether the operation can fail.
    581           1.77   thorpej 		 */
    582           1.77   thorpej 		j = 0;
    583           1.77   thorpej 		do {
    584           1.77   thorpej 			if (j++ == 20)
    585           1.77   thorpej 				return (1);
    586           1.77   thorpej 			delay(4);
    587           1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    588           1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    589           1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    590           1.77   thorpej 	}
    591           1.77   thorpej 
    592           1.77   thorpej 	return (0);
    593           1.77   thorpej }
    594           1.77   thorpej 
    595           1.77   thorpej int
    596           1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    597           1.77   thorpej     pcireg_t *data)
    598           1.77   thorpej {
    599           1.77   thorpej 	pcireg_t reg;
    600           1.77   thorpej 	int ofs, i, j;
    601           1.77   thorpej 
    602           1.77   thorpej 	KASSERT(data != NULL);
    603           1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    604           1.77   thorpej 
    605           1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    606           1.77   thorpej 		return (1);
    607           1.77   thorpej 
    608           1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    609           1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    610           1.77   thorpej 
    611           1.77   thorpej 		reg &= 0x0000ffff;
    612           1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    613           1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    614           1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    615           1.77   thorpej 
    616           1.77   thorpej 		/*
    617           1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    618           1.77   thorpej 		 * for completion nor whether the operation can fail.
    619           1.77   thorpej 		 */
    620           1.77   thorpej 		j = 0;
    621           1.77   thorpej 		do {
    622           1.77   thorpej 			if (j++ == 20)
    623           1.77   thorpej 				return (1);
    624           1.77   thorpej 			delay(1);
    625           1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    626           1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    627           1.77   thorpej 	}
    628           1.77   thorpej 
    629           1.77   thorpej 	return (0);
    630           1.80      fvdl }
    631           1.80      fvdl 
    632           1.80      fvdl int
    633          1.103  christos pci_dma64_available(struct pci_attach_args *pa)
    634           1.92     perry {
    635           1.80      fvdl #ifdef _PCI_HAVE_DMA64
    636      1.119.4.1       snj 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64))
    637           1.80      fvdl                         return 1;
    638           1.80      fvdl #endif
    639           1.80      fvdl         return 0;
    640            1.1   mycroft }
    641           1.90  jmcneill 
    642           1.90  jmcneill void
    643           1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    644           1.90  jmcneill 		  struct pci_conf_state *pcs)
    645           1.90  jmcneill {
    646           1.90  jmcneill 	int off;
    647           1.90  jmcneill 
    648           1.90  jmcneill 	for (off = 0; off < 16; off++)
    649           1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    650           1.90  jmcneill 
    651           1.90  jmcneill 	return;
    652           1.90  jmcneill }
    653           1.90  jmcneill 
    654           1.90  jmcneill void
    655           1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    656           1.90  jmcneill 		  struct pci_conf_state *pcs)
    657           1.90  jmcneill {
    658           1.90  jmcneill 	int off;
    659          1.107  jmcneill 	pcireg_t val;
    660           1.90  jmcneill 
    661          1.107  jmcneill 	for (off = 15; off >= 0; off--) {
    662          1.107  jmcneill 		val = pci_conf_read(pc, tag, (off * 4));
    663          1.107  jmcneill 		if (val != pcs->reg[off])
    664          1.107  jmcneill 			pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    665          1.107  jmcneill 	}
    666           1.90  jmcneill 
    667           1.90  jmcneill 	return;
    668           1.90  jmcneill }
    669           1.93   thorpej 
    670           1.99  christos /*
    671           1.99  christos  * Power Management Capability (Rev 2.2)
    672           1.99  christos  */
    673          1.107  jmcneill static int
    674          1.107  jmcneill pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
    675          1.107  jmcneill     int offset)
    676           1.99  christos {
    677          1.107  jmcneill 	pcireg_t value, now;
    678           1.99  christos 
    679           1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    680           1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    681           1.99  christos 	switch (now) {
    682           1.99  christos 	case PCI_PMCSR_STATE_D0:
    683           1.99  christos 	case PCI_PMCSR_STATE_D1:
    684           1.99  christos 	case PCI_PMCSR_STATE_D2:
    685           1.99  christos 	case PCI_PMCSR_STATE_D3:
    686           1.99  christos 		*state = now;
    687           1.99  christos 		return 0;
    688           1.99  christos 	default:
    689           1.99  christos 		return EINVAL;
    690           1.99  christos 	}
    691           1.99  christos }
    692           1.99  christos 
    693           1.99  christos int
    694          1.107  jmcneill pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
    695           1.99  christos {
    696           1.99  christos 	int offset;
    697          1.107  jmcneill 	pcireg_t value;
    698           1.99  christos 
    699           1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    700           1.99  christos 		return EOPNOTSUPP;
    701           1.99  christos 
    702          1.107  jmcneill 	return pci_get_powerstate_int(pc, tag, state, offset);
    703          1.107  jmcneill }
    704          1.107  jmcneill 
    705          1.107  jmcneill static int
    706          1.107  jmcneill pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
    707          1.107  jmcneill     int offset, pcireg_t cap_reg)
    708          1.107  jmcneill {
    709          1.107  jmcneill 	pcireg_t value, cap, now;
    710          1.107  jmcneill 
    711          1.107  jmcneill 	cap = cap_reg >> PCI_PMCR_SHIFT;
    712           1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    713           1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
    714           1.99  christos 	value &= ~PCI_PMCSR_STATE_MASK;
    715           1.99  christos 
    716           1.99  christos 	if (now == state)
    717           1.99  christos 		return 0;
    718           1.99  christos 	switch (state) {
    719           1.99  christos 	case PCI_PMCSR_STATE_D0:
    720           1.99  christos 		break;
    721           1.99  christos 	case PCI_PMCSR_STATE_D1:
    722          1.107  jmcneill 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
    723          1.107  jmcneill 			printf("invalid transition from %d to D1\n", (int)now);
    724           1.99  christos 			return EINVAL;
    725          1.107  jmcneill 		}
    726          1.107  jmcneill 		if (!(cap & PCI_PMCR_D1SUPP)) {
    727          1.107  jmcneill 			printf("D1 not supported\n");
    728           1.99  christos 			return EOPNOTSUPP;
    729          1.107  jmcneill 		}
    730           1.99  christos 		break;
    731           1.99  christos 	case PCI_PMCSR_STATE_D2:
    732          1.107  jmcneill 		if (now == PCI_PMCSR_STATE_D3) {
    733          1.107  jmcneill 			printf("invalid transition from %d to D2\n", (int)now);
    734           1.99  christos 			return EINVAL;
    735          1.107  jmcneill 		}
    736          1.107  jmcneill 		if (!(cap & PCI_PMCR_D2SUPP)) {
    737          1.107  jmcneill 			printf("D2 not supported\n");
    738           1.99  christos 			return EOPNOTSUPP;
    739          1.107  jmcneill 		}
    740           1.99  christos 		break;
    741           1.99  christos 	case PCI_PMCSR_STATE_D3:
    742           1.99  christos 		break;
    743           1.99  christos 	default:
    744           1.99  christos 		return EINVAL;
    745           1.99  christos 	}
    746          1.112    dyoung 	value |= state;
    747           1.99  christos 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
    748          1.111  drochner 	/* delay according to pcipm1.2, ch. 5.6.1 */
    749          1.112    dyoung 	if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
    750          1.110  jmcneill 		DELAY(10000);
    751          1.112    dyoung 	else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
    752          1.110  jmcneill 		DELAY(200);
    753          1.110  jmcneill 
    754           1.99  christos 	return 0;
    755           1.99  christos }
    756           1.99  christos 
    757           1.99  christos int
    758          1.107  jmcneill pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
    759          1.107  jmcneill {
    760          1.107  jmcneill 	int offset;
    761          1.107  jmcneill 	pcireg_t value;
    762          1.107  jmcneill 
    763          1.107  jmcneill 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
    764          1.107  jmcneill 		printf("pci_set_powerstate not supported\n");
    765          1.107  jmcneill 		return EOPNOTSUPP;
    766          1.107  jmcneill 	}
    767          1.107  jmcneill 
    768          1.107  jmcneill 	return pci_set_powerstate_int(pc, tag, state, offset, value);
    769          1.107  jmcneill }
    770          1.107  jmcneill 
    771          1.107  jmcneill int
    772          1.114    dyoung pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
    773          1.114    dyoung     int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
    774           1.99  christos {
    775           1.99  christos 	pcireg_t pmode;
    776           1.99  christos 	int error;
    777           1.99  christos 
    778           1.99  christos 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
    779           1.99  christos 		return error;
    780           1.99  christos 
    781           1.99  christos 	switch (pmode) {
    782           1.99  christos 	case PCI_PMCSR_STATE_D0:
    783           1.99  christos 		break;
    784           1.99  christos 	case PCI_PMCSR_STATE_D3:
    785           1.99  christos 		if (wakefun == NULL) {
    786           1.99  christos 			/*
    787           1.99  christos 			 * The card has lost all configuration data in
    788           1.99  christos 			 * this state, so punt.
    789           1.99  christos 			 */
    790          1.114    dyoung 			aprint_error_dev(dev,
    791          1.114    dyoung 			    "unable to wake up from power state D3\n");
    792           1.99  christos 			return EOPNOTSUPP;
    793           1.99  christos 		}
    794           1.99  christos 		/*FALLTHROUGH*/
    795           1.99  christos 	default:
    796           1.99  christos 		if (wakefun) {
    797          1.114    dyoung 			error = (*wakefun)(pc, tag, dev, pmode);
    798           1.99  christos 			if (error)
    799           1.99  christos 				return error;
    800           1.99  christos 		}
    801          1.114    dyoung 		aprint_normal_dev(dev, "waking up from power state D%d\n",
    802          1.114    dyoung 		    pmode);
    803           1.99  christos 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
    804           1.99  christos 			return error;
    805           1.99  christos 	}
    806           1.99  christos 	return 0;
    807           1.99  christos }
    808           1.99  christos 
    809           1.99  christos int
    810          1.103  christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
    811          1.114    dyoung     device_t dev, pcireg_t state)
    812           1.99  christos {
    813           1.99  christos 	return 0;
    814           1.99  christos }
    815           1.99  christos 
    816          1.109    dyoung /* I have disabled this code for now. --dyoung
    817          1.109    dyoung  *
    818          1.109    dyoung  * Insofar as I understand what the PCI retry timeout is [1],
    819          1.109    dyoung  * I see no justification for any driver to disable when it
    820          1.109    dyoung  * attaches/resumes a device.
    821          1.109    dyoung  *
    822          1.109    dyoung  * A PCI bus bridge may tell a bus master to retry its transaction
    823          1.109    dyoung  * at a later time if the resources to complete the transaction
    824          1.109    dyoung  * are not immediately available.  Taking a guess, PCI bus masters
    825          1.109    dyoung  * that implement a PCI retry timeout register count down from the
    826          1.109    dyoung  * retry timeout to 0 while it retries a delayed PCI transaction.
    827          1.109    dyoung  * When it reaches 0, it stops retrying.  A PCI master is *never*
    828          1.109    dyoung  * supposed to stop retrying a delayed transaction, though.
    829          1.109    dyoung  *
    830          1.109    dyoung  * Incidentally, I initially suspected that writing 0 to the register
    831          1.109    dyoung  * would not disable *retries*, but would disable the timeout.
    832          1.109    dyoung  * That is, any device whose retry timeout was set to 0 would
    833          1.109    dyoung  * *never* timeout.  However, I found out, by using PCI debug
    834          1.109    dyoung  * facilities on the AMD Elan SC520, that if I write 0 to the retry
    835          1.109    dyoung  * timeout register on an ath(4) MiniPCI card, the card really does
    836          1.109    dyoung  * not retry transactions.
    837          1.109    dyoung  *
    838          1.109    dyoung  * Some uses of this register have mentioned "interference" with
    839          1.109    dyoung  * a CPU's "C3 sleep state."  It seems to me that if a bus master
    840          1.109    dyoung  * is properly put to sleep, it will neither initiate new transactions,
    841          1.109    dyoung  * nor retry delayed transactions, so disabling retries should not
    842          1.109    dyoung  * be necessary.
    843          1.109    dyoung  *
    844          1.109    dyoung  * [1] The timeout does not appear to be documented in any PCI
    845          1.109    dyoung  * standard, and we have no documentation of it for the devices by
    846          1.109    dyoung  * Atheros, and others, that supposedly implement it.
    847          1.109    dyoung  */
    848          1.105     joerg void
    849          1.105     joerg pci_disable_retry(pci_chipset_tag_t pc, pcitag_t tag)
    850          1.105     joerg {
    851          1.109    dyoung #if 0
    852          1.105     joerg 	pcireg_t retry;
    853          1.105     joerg 
    854          1.105     joerg 	/*
    855          1.105     joerg 	 * Disable retry timeout to keep PCI Tx retries from
    856          1.105     joerg 	 * interfering with ACPI C3 CPU state.
    857          1.105     joerg 	 */
    858          1.105     joerg 	retry = pci_conf_read(pc, tag, PCI_RETRY_TIMEOUT_REG);
    859          1.105     joerg 	retry &= ~PCI_RETRY_TIMEOUT_REG_MASK;
    860          1.105     joerg 	pci_conf_write(pc, tag, PCI_RETRY_TIMEOUT_REG, retry);
    861          1.109    dyoung #endif
    862          1.105     joerg }
    863          1.107  jmcneill 
    864          1.107  jmcneill struct pci_child_power {
    865          1.107  jmcneill 	struct pci_conf_state p_pciconf;
    866          1.107  jmcneill 	pci_chipset_tag_t p_pc;
    867          1.107  jmcneill 	pcitag_t p_tag;
    868          1.107  jmcneill 	bool p_has_pm;
    869          1.107  jmcneill 	int p_pm_offset;
    870          1.107  jmcneill 	pcireg_t p_pm_cap;
    871          1.107  jmcneill 	pcireg_t p_class;
    872  1.119.4.1.2.1    bouyer 	pcireg_t p_csr;
    873          1.107  jmcneill };
    874          1.107  jmcneill 
    875          1.107  jmcneill static bool
    876          1.112    dyoung pci_child_suspend(device_t dv PMF_FN_ARGS)
    877          1.107  jmcneill {
    878          1.107  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    879          1.111  drochner 	pcireg_t ocsr, csr;
    880          1.107  jmcneill 
    881          1.107  jmcneill 	pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    882          1.107  jmcneill 
    883          1.111  drochner 	if (!priv->p_has_pm)
    884          1.111  drochner 		return true; /* ??? hopefully handled by ACPI */
    885          1.111  drochner 	if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
    886          1.111  drochner 		return true; /* XXX */
    887          1.111  drochner 
    888          1.111  drochner 	/* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
    889          1.111  drochner 	ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
    890          1.111  drochner 	csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
    891          1.111  drochner 		       | PCI_COMMAND_MASTER_ENABLE);
    892          1.111  drochner 	pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
    893          1.111  drochner 	if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    894          1.107  jmcneill 	    PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
    895          1.111  drochner 		pci_conf_write(priv->p_pc, priv->p_tag,
    896          1.111  drochner 			       PCI_COMMAND_STATUS_REG, ocsr);
    897          1.107  jmcneill 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    898          1.107  jmcneill 		return false;
    899          1.107  jmcneill 	}
    900          1.107  jmcneill 	return true;
    901          1.107  jmcneill }
    902          1.107  jmcneill 
    903          1.107  jmcneill static bool
    904          1.112    dyoung pci_child_resume(device_t dv PMF_FN_ARGS)
    905          1.107  jmcneill {
    906          1.107  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    907          1.107  jmcneill 
    908          1.107  jmcneill 	if (priv->p_has_pm &&
    909          1.107  jmcneill 	    pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    910          1.107  jmcneill 	    PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
    911          1.107  jmcneill 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    912          1.107  jmcneill 		return false;
    913          1.107  jmcneill 	}
    914          1.107  jmcneill 
    915          1.107  jmcneill 	pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    916          1.107  jmcneill 
    917          1.107  jmcneill 	return true;
    918          1.107  jmcneill }
    919          1.107  jmcneill 
    920          1.113  drochner static bool
    921          1.113  drochner pci_child_shutdown(device_t dv, int how)
    922          1.113  drochner {
    923          1.113  drochner 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    924          1.113  drochner 	pcireg_t csr;
    925          1.113  drochner 
    926  1.119.4.1.2.1    bouyer 	/* restore original bus-mastering state */
    927          1.113  drochner 	csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
    928          1.113  drochner 	csr &= ~PCI_COMMAND_MASTER_ENABLE;
    929  1.119.4.1.2.1    bouyer 	csr |= priv->p_csr & PCI_COMMAND_MASTER_ENABLE;
    930          1.113  drochner 	pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
    931          1.113  drochner 	return true;
    932          1.113  drochner }
    933          1.113  drochner 
    934          1.107  jmcneill static void
    935          1.107  jmcneill pci_child_deregister(device_t dv)
    936          1.107  jmcneill {
    937          1.107  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    938          1.107  jmcneill 
    939          1.107  jmcneill 	free(priv, M_DEVBUF);
    940          1.107  jmcneill }
    941          1.107  jmcneill 
    942          1.107  jmcneill static bool
    943          1.107  jmcneill pci_child_register(device_t child)
    944          1.107  jmcneill {
    945          1.107  jmcneill 	device_t self = device_parent(child);
    946          1.107  jmcneill 	struct pci_softc *sc = device_private(self);
    947          1.107  jmcneill 	struct pci_child_power *priv;
    948          1.107  jmcneill 	int device, function, off;
    949          1.107  jmcneill 	pcireg_t reg;
    950          1.107  jmcneill 
    951          1.107  jmcneill 	priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
    952          1.107  jmcneill 
    953          1.107  jmcneill 	device = device_locator(child, PCICF_DEV);
    954          1.107  jmcneill 	function = device_locator(child, PCICF_FUNCTION);
    955          1.107  jmcneill 
    956          1.107  jmcneill 	priv->p_pc = sc->sc_pc;
    957          1.107  jmcneill 	priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
    958          1.107  jmcneill 	    function);
    959          1.107  jmcneill 	priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
    960  1.119.4.1.2.1    bouyer 	priv->p_csr = pci_conf_read(priv->p_pc, priv->p_tag,
    961  1.119.4.1.2.1    bouyer 	    PCI_COMMAND_STATUS_REG);
    962          1.107  jmcneill 
    963          1.107  jmcneill 	if (pci_get_capability(priv->p_pc, priv->p_tag,
    964          1.107  jmcneill 			       PCI_CAP_PWRMGMT, &off, &reg)) {
    965          1.107  jmcneill 		priv->p_has_pm = true;
    966          1.107  jmcneill 		priv->p_pm_offset = off;
    967          1.107  jmcneill 		priv->p_pm_cap = reg;
    968          1.107  jmcneill 	} else {
    969          1.107  jmcneill 		priv->p_has_pm = false;
    970          1.107  jmcneill 		priv->p_pm_offset = -1;
    971          1.107  jmcneill 	}
    972          1.107  jmcneill 
    973          1.107  jmcneill 	device_pmf_bus_register(child, priv, pci_child_suspend,
    974          1.113  drochner 	    pci_child_resume, pci_child_shutdown, pci_child_deregister);
    975          1.107  jmcneill 
    976          1.107  jmcneill 	return true;
    977          1.107  jmcneill }
    978