pci.c revision 1.125.2.2 1 1.125.2.1 uebayasi /* $NetBSD: pci.c,v 1.125.2.2 2010/08/17 06:46:27 uebayasi Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.125.2.1 uebayasi __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.125.2.2 2010/08/17 06:46:27 uebayasi Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.107 jmcneill #include <sys/malloc.h>
45 1.10 cgd #include <sys/systm.h>
46 1.1 mycroft #include <sys/device.h>
47 1.1 mycroft
48 1.10 cgd #include <dev/pci/pcireg.h>
49 1.7 cgd #include <dev/pci/pcivar.h>
50 1.33 cgd #include <dev/pci/pcidevs.h>
51 1.76 christos
52 1.80 fvdl #include <uvm/uvm_extern.h>
53 1.80 fvdl
54 1.107 jmcneill #include <net/if.h>
55 1.107 jmcneill
56 1.76 christos #include "locators.h"
57 1.10 cgd
58 1.107 jmcneill static bool pci_child_register(device_t);
59 1.107 jmcneill
60 1.45 cgd #ifdef PCI_CONFIG_DUMP
61 1.45 cgd int pci_config_dump = 1;
62 1.45 cgd #else
63 1.45 cgd int pci_config_dump = 0;
64 1.45 cgd #endif
65 1.45 cgd
66 1.91 perry int pciprint(void *, const char *);
67 1.10 cgd
68 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
69 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
70 1.86 drochner #else
71 1.87 drochner int pci_enumerate_bus(struct pci_softc *, const int *,
72 1.86 drochner int (*)(struct pci_attach_args *), struct pci_attach_args *);
73 1.86 drochner #endif
74 1.86 drochner
75 1.25 cgd /*
76 1.38 thorpej * Important note about PCI-ISA bridges:
77 1.38 thorpej *
78 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
79 1.38 thorpej * can attach their child busses after PCI configuration is done.
80 1.25 cgd *
81 1.25 cgd * This works because:
82 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
83 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
84 1.25 cgd * busses (i.e. bus zero).
85 1.25 cgd *
86 1.25 cgd * That boils down to: there can only be one of these outstanding
87 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
88 1.25 cgd * subdevices have been found, and it is run after all subdevices
89 1.25 cgd * of PCI bus 0 have been found.
90 1.25 cgd *
91 1.25 cgd * This is needed because there are some (legacy) PCI devices which
92 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
93 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
94 1.25 cgd * and the bridge is seen before the video board is, the board can show
95 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
96 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
97 1.38 thorpej *
98 1.38 thorpej * We use the generic config_defer() facility to achieve this.
99 1.25 cgd */
100 1.25 cgd
101 1.116 dyoung int
102 1.114 dyoung pcirescan(device_t self, const char *ifattr, const int *locators)
103 1.93 thorpej {
104 1.114 dyoung struct pci_softc *sc = device_private(self);
105 1.93 thorpej
106 1.93 thorpej KASSERT(ifattr && !strcmp(ifattr, "pci"));
107 1.93 thorpej KASSERT(locators);
108 1.93 thorpej
109 1.114 dyoung pci_enumerate_bus(sc, locators, NULL, NULL);
110 1.125.2.2 uebayasi
111 1.114 dyoung return 0;
112 1.93 thorpej }
113 1.93 thorpej
114 1.116 dyoung int
115 1.115 cube pcimatch(device_t parent, cfdata_t cf, void *aux)
116 1.10 cgd {
117 1.10 cgd struct pcibus_attach_args *pba = aux;
118 1.10 cgd
119 1.10 cgd /* Check the locators */
120 1.89 drochner if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
121 1.89 drochner cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
122 1.123 cegger return 0;
123 1.10 cgd
124 1.10 cgd /* sanity */
125 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
126 1.123 cegger return 0;
127 1.10 cgd
128 1.10 cgd /*
129 1.10 cgd * XXX check other (hardware?) indicators
130 1.10 cgd */
131 1.10 cgd
132 1.123 cegger return 1;
133 1.10 cgd }
134 1.1 mycroft
135 1.116 dyoung void
136 1.114 dyoung pciattach(device_t parent, device_t self, void *aux)
137 1.34 drochner {
138 1.34 drochner struct pcibus_attach_args *pba = aux;
139 1.114 dyoung struct pci_softc *sc = device_private(self);
140 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
141 1.43 thorpej const char *sep = "";
142 1.96 drochner static const int wildcard[PCICF_NLOCS] = {
143 1.96 drochner PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
144 1.96 drochner };
145 1.34 drochner
146 1.115 cube sc->sc_dev = self;
147 1.115 cube
148 1.34 drochner pci_attach_hook(parent, self, pba);
149 1.78 thorpej
150 1.78 thorpej aprint_naive("\n");
151 1.78 thorpej aprint_normal("\n");
152 1.34 drochner
153 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
154 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
155 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
156 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
157 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
158 1.34 drochner
159 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
160 1.114 dyoung aprint_error_dev(self, "no spaces enabled!\n");
161 1.107 jmcneill goto fail;
162 1.34 drochner }
163 1.34 drochner
164 1.78 thorpej #define PRINT(str) \
165 1.78 thorpej do { \
166 1.106 ad aprint_verbose("%s%s", sep, str); \
167 1.78 thorpej sep = ", "; \
168 1.78 thorpej } while (/*CONSTCOND*/0)
169 1.43 thorpej
170 1.115 cube aprint_verbose_dev(self, "");
171 1.43 thorpej
172 1.34 drochner if (io_enabled)
173 1.43 thorpej PRINT("i/o space");
174 1.43 thorpej if (mem_enabled)
175 1.43 thorpej PRINT("memory space");
176 1.106 ad aprint_verbose(" enabled");
177 1.43 thorpej
178 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
179 1.43 thorpej if (mrl_enabled)
180 1.43 thorpej PRINT("rd/line");
181 1.43 thorpej if (mrm_enabled)
182 1.43 thorpej PRINT("rd/mult");
183 1.43 thorpej if (mwi_enabled)
184 1.43 thorpej PRINT("wr/inv");
185 1.106 ad aprint_verbose(" ok");
186 1.34 drochner }
187 1.43 thorpej
188 1.106 ad aprint_verbose("\n");
189 1.43 thorpej
190 1.43 thorpej #undef PRINT
191 1.34 drochner
192 1.34 drochner sc->sc_iot = pba->pba_iot;
193 1.34 drochner sc->sc_memt = pba->pba_memt;
194 1.34 drochner sc->sc_dmat = pba->pba_dmat;
195 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
196 1.34 drochner sc->sc_pc = pba->pba_pc;
197 1.34 drochner sc->sc_bus = pba->pba_bus;
198 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
199 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
200 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
201 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
202 1.34 drochner sc->sc_flags = pba->pba_flags;
203 1.100 jmcneill
204 1.115 cube device_pmf_driver_set_child_register(sc->sc_dev, pci_child_register);
205 1.100 jmcneill
206 1.115 cube pcirescan(sc->sc_dev, "pci", wildcard);
207 1.107 jmcneill
208 1.107 jmcneill fail:
209 1.107 jmcneill if (!pmf_device_register(self, NULL, NULL))
210 1.107 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
211 1.107 jmcneill }
212 1.107 jmcneill
213 1.116 dyoung int
214 1.114 dyoung pcidetach(device_t self, int flags)
215 1.107 jmcneill {
216 1.108 dyoung int rc;
217 1.108 dyoung
218 1.108 dyoung if ((rc = config_detach_children(self, flags)) != 0)
219 1.108 dyoung return rc;
220 1.107 jmcneill pmf_device_deregister(self);
221 1.107 jmcneill return 0;
222 1.87 drochner }
223 1.87 drochner
224 1.87 drochner int
225 1.93 thorpej pciprint(void *aux, const char *pnp)
226 1.1 mycroft {
227 1.46 augustss struct pci_attach_args *pa = aux;
228 1.10 cgd char devinfo[256];
229 1.37 cgd const struct pci_quirkdata *qd;
230 1.1 mycroft
231 1.10 cgd if (pnp) {
232 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
233 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
234 1.10 cgd }
235 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
236 1.45 cgd if (pci_config_dump) {
237 1.45 cgd printf(": ");
238 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
239 1.45 cgd if (!pnp)
240 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
241 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
242 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
243 1.37 cgd #ifdef __i386__
244 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
245 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
246 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
247 1.37 cgd #else
248 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
249 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
250 1.36 cgd #endif
251 1.45 cgd printf(", i/o %s, mem %s,",
252 1.45 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
253 1.45 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
254 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
255 1.45 cgd PCI_PRODUCT(pa->pa_id));
256 1.45 cgd if (qd == NULL) {
257 1.45 cgd printf(" no quirks");
258 1.45 cgd } else {
259 1.121 christos snprintb(devinfo, sizeof (devinfo),
260 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
261 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
262 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
263 1.121 christos "\012skipfunc7", qd->quirks);
264 1.45 cgd printf(" quirks %s", devinfo);
265 1.45 cgd }
266 1.45 cgd printf(")");
267 1.37 cgd }
268 1.123 cegger return UNCONF;
269 1.6 mycroft }
270 1.6 mycroft
271 1.6 mycroft int
272 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
273 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
274 1.59 thorpej {
275 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
276 1.59 thorpej struct pci_attach_args pa;
277 1.59 thorpej pcireg_t id, csr, class, intr, bhlcr;
278 1.59 thorpej int ret, pin, bus, device, function;
279 1.94 drochner int locs[PCICF_NLOCS];
280 1.59 thorpej
281 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
282 1.59 thorpej
283 1.87 drochner /* a driver already attached? */
284 1.117 dyoung if (sc->PCI_SC_DEVICESC(device, function).c_dev != NULL && !match)
285 1.123 cegger return 0;
286 1.87 drochner
287 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
288 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
289 1.123 cegger return 0;
290 1.81 itojun
291 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
292 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
293 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
294 1.59 thorpej
295 1.59 thorpej /* Invalid vendor ID value? */
296 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
297 1.123 cegger return 0;
298 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
299 1.59 thorpej if (PCI_VENDOR(id) == 0)
300 1.123 cegger return 0;
301 1.59 thorpej
302 1.59 thorpej pa.pa_iot = sc->sc_iot;
303 1.59 thorpej pa.pa_memt = sc->sc_memt;
304 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
305 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
306 1.59 thorpej pa.pa_pc = pc;
307 1.63 thorpej pa.pa_bus = bus;
308 1.59 thorpej pa.pa_device = device;
309 1.59 thorpej pa.pa_function = function;
310 1.59 thorpej pa.pa_tag = tag;
311 1.59 thorpej pa.pa_id = id;
312 1.59 thorpej pa.pa_class = class;
313 1.59 thorpej
314 1.59 thorpej /*
315 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
316 1.59 thorpej * as appropriate.
317 1.59 thorpej */
318 1.59 thorpej pa.pa_flags = sc->sc_flags;
319 1.59 thorpej if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
320 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
321 1.59 thorpej if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
322 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
323 1.59 thorpej
324 1.59 thorpej /*
325 1.59 thorpej * If the cache line size is not configured, then
326 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
327 1.59 thorpej */
328 1.59 thorpej if (PCI_CACHELINE(bhlcr) == 0)
329 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
330 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
331 1.59 thorpej
332 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
333 1.59 thorpej pa.pa_intrswiz = 0;
334 1.59 thorpej pa.pa_intrtag = tag;
335 1.59 thorpej } else {
336 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
337 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
338 1.59 thorpej }
339 1.81 itojun
340 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
341 1.81 itojun
342 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
343 1.65 sommerfe pa.pa_rawintrpin = pin;
344 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
345 1.59 thorpej /* no interrupt */
346 1.59 thorpej pa.pa_intrpin = 0;
347 1.59 thorpej } else {
348 1.59 thorpej /*
349 1.59 thorpej * swizzle it based on the number of busses we're
350 1.59 thorpej * behind and our device number.
351 1.59 thorpej */
352 1.59 thorpej pa.pa_intrpin = /* XXX */
353 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
354 1.59 thorpej }
355 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
356 1.59 thorpej
357 1.59 thorpej if (match != NULL) {
358 1.59 thorpej ret = (*match)(&pa);
359 1.59 thorpej if (ret != 0 && pap != NULL)
360 1.59 thorpej *pap = pa;
361 1.59 thorpej } else {
362 1.117 dyoung struct pci_child *c;
363 1.94 drochner locs[PCICF_DEV] = device;
364 1.94 drochner locs[PCICF_FUNCTION] = function;
365 1.87 drochner
366 1.117 dyoung c = &sc->PCI_SC_DEVICESC(device, function);
367 1.117 dyoung pci_conf_capture(pc, tag, &c->c_conf);
368 1.117 dyoung if (pci_get_powerstate(pc, tag, &c->c_powerstate) == 0)
369 1.117 dyoung c->c_psok = true;
370 1.117 dyoung else
371 1.117 dyoung c->c_psok = false;
372 1.124 dyoung
373 1.124 dyoung c->c_dev = config_found_sm_loc(sc->sc_dev, "pci", locs, &pa,
374 1.124 dyoung pciprint, config_stdsubmatch);
375 1.124 dyoung
376 1.124 dyoung ret = (c->c_dev != NULL);
377 1.59 thorpej }
378 1.59 thorpej
379 1.123 cegger return ret;
380 1.59 thorpej }
381 1.59 thorpej
382 1.116 dyoung void
383 1.114 dyoung pcidevdetached(device_t self, device_t child)
384 1.87 drochner {
385 1.117 dyoung struct pci_softc *sc = device_private(self);
386 1.87 drochner int d, f;
387 1.117 dyoung pcitag_t tag;
388 1.117 dyoung struct pci_child *c;
389 1.87 drochner
390 1.114 dyoung d = device_locator(child, PCICF_DEV);
391 1.114 dyoung f = device_locator(child, PCICF_FUNCTION);
392 1.87 drochner
393 1.117 dyoung c = &sc->PCI_SC_DEVICESC(d, f);
394 1.117 dyoung
395 1.117 dyoung KASSERT(c->c_dev == child);
396 1.87 drochner
397 1.117 dyoung tag = pci_make_tag(sc->sc_pc, sc->sc_bus, d, f);
398 1.117 dyoung if (c->c_psok)
399 1.117 dyoung pci_set_powerstate(sc->sc_pc, tag, c->c_powerstate);
400 1.117 dyoung pci_conf_restore(sc->sc_pc, tag, &c->c_conf);
401 1.117 dyoung c->c_dev = NULL;
402 1.87 drochner }
403 1.87 drochner
404 1.122 dyoung CFATTACH_DECL3_NEW(pci, sizeof(struct pci_softc),
405 1.122 dyoung pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached,
406 1.122 dyoung DVF_DETACH_SHUTDOWN);
407 1.107 jmcneill
408 1.59 thorpej int
409 1.93 thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
410 1.93 thorpej int *offset, pcireg_t *value)
411 1.40 drochner {
412 1.40 drochner pcireg_t reg;
413 1.40 drochner unsigned int ofs;
414 1.40 drochner
415 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
416 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
417 1.123 cegger return 0;
418 1.40 drochner
419 1.48 kleink /* Determine the Capability List Pointer register to start with. */
420 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
421 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
422 1.47 kleink case 0: /* standard device header */
423 1.104 joerg case 1: /* PCI-PCI bridge header */
424 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
425 1.47 kleink break;
426 1.47 kleink case 2: /* PCI-CardBus Bridge header */
427 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
428 1.47 kleink break;
429 1.47 kleink default:
430 1.123 cegger return 0;
431 1.47 kleink }
432 1.47 kleink
433 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
434 1.40 drochner while (ofs != 0) {
435 1.119 joerg if ((ofs & 3) || (ofs < 0x40)) {
436 1.119 joerg int bus, device, function;
437 1.119 joerg
438 1.119 joerg pci_decompose_tag(pc, tag, &bus, &device, &function);
439 1.119 joerg
440 1.119 joerg printf("Skipping broken PCI header on %d:%d:%d\n",
441 1.119 joerg bus, device, function);
442 1.119 joerg break;
443 1.119 joerg }
444 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
445 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
446 1.40 drochner if (offset)
447 1.40 drochner *offset = ofs;
448 1.40 drochner if (value)
449 1.40 drochner *value = reg;
450 1.123 cegger return 1;
451 1.40 drochner }
452 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
453 1.40 drochner }
454 1.40 drochner
455 1.123 cegger return 0;
456 1.55 fvdl }
457 1.55 fvdl
458 1.55 fvdl int
459 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
460 1.55 fvdl int (*match)(struct pci_attach_args *))
461 1.55 fvdl {
462 1.59 thorpej extern struct cfdriver pci_cd;
463 1.114 dyoung device_t pcidev;
464 1.55 fvdl int i;
465 1.87 drochner static const int wildcard[2] = {
466 1.87 drochner PCICF_DEV_DEFAULT,
467 1.87 drochner PCICF_FUNCTION_DEFAULT
468 1.87 drochner };
469 1.55 fvdl
470 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
471 1.118 cegger pcidev = device_lookup(&pci_cd, i);
472 1.59 thorpej if (pcidev != NULL &&
473 1.115 cube pci_enumerate_bus(device_private(pcidev), wildcard,
474 1.59 thorpej match, pa) != 0)
475 1.123 cegger return 1;
476 1.59 thorpej }
477 1.123 cegger return 0;
478 1.59 thorpej }
479 1.59 thorpej
480 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
481 1.59 thorpej /*
482 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
483 1.59 thorpej * code needs to provide something else.
484 1.59 thorpej */
485 1.59 thorpej int
486 1.87 drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
487 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
488 1.59 thorpej {
489 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
490 1.59 thorpej int device, function, nfunctions, ret;
491 1.59 thorpej const struct pci_quirkdata *qd;
492 1.59 thorpej pcireg_t id, bhlcr;
493 1.59 thorpej pcitag_t tag;
494 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
495 1.60 thorpej char devs[32];
496 1.60 thorpej int i;
497 1.60 thorpej #endif
498 1.59 thorpej
499 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
500 1.60 thorpej pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
501 1.60 thorpej for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
502 1.60 thorpej #else
503 1.60 thorpej for (device = 0; device < sc->sc_maxndevs; device++)
504 1.60 thorpej #endif
505 1.60 thorpej {
506 1.87 drochner if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
507 1.87 drochner (locators[PCICF_DEV] != device))
508 1.87 drochner continue;
509 1.87 drochner
510 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
511 1.81 itojun
512 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
513 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
514 1.81 itojun continue;
515 1.81 itojun
516 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
517 1.59 thorpej
518 1.59 thorpej /* Invalid vendor ID value? */
519 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
520 1.59 thorpej continue;
521 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
522 1.59 thorpej if (PCI_VENDOR(id) == 0)
523 1.59 thorpej continue;
524 1.59 thorpej
525 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
526 1.59 thorpej
527 1.81 itojun if (qd != NULL &&
528 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
529 1.59 thorpej nfunctions = 8;
530 1.81 itojun else if (qd != NULL &&
531 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
532 1.81 itojun nfunctions = 1;
533 1.59 thorpej else
534 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
535 1.59 thorpej
536 1.59 thorpej for (function = 0; function < nfunctions; function++) {
537 1.87 drochner if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
538 1.87 drochner && (locators[PCICF_FUNCTION] != function))
539 1.87 drochner continue;
540 1.87 drochner
541 1.81 itojun if (qd != NULL &&
542 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
543 1.81 itojun continue;
544 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
545 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
546 1.59 thorpej if (match != NULL && ret != 0)
547 1.123 cegger return ret;
548 1.59 thorpej }
549 1.55 fvdl }
550 1.123 cegger return 0;
551 1.66 tshiozak }
552 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
553 1.66 tshiozak
554 1.77 thorpej
555 1.77 thorpej /*
556 1.77 thorpej * Vital Product Data (PCI 2.2)
557 1.77 thorpej */
558 1.77 thorpej
559 1.77 thorpej int
560 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
561 1.77 thorpej pcireg_t *data)
562 1.77 thorpej {
563 1.77 thorpej uint32_t reg;
564 1.77 thorpej int ofs, i, j;
565 1.77 thorpej
566 1.77 thorpej KASSERT(data != NULL);
567 1.77 thorpej KASSERT((offset + count) < 0x7fff);
568 1.77 thorpej
569 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
570 1.123 cegger return 1;
571 1.77 thorpej
572 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
573 1.77 thorpej reg &= 0x0000ffff;
574 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
575 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
576 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
577 1.77 thorpej
578 1.77 thorpej /*
579 1.77 thorpej * PCI 2.2 does not specify how long we should poll
580 1.77 thorpej * for completion nor whether the operation can fail.
581 1.77 thorpej */
582 1.77 thorpej j = 0;
583 1.77 thorpej do {
584 1.77 thorpej if (j++ == 20)
585 1.123 cegger return 1;
586 1.77 thorpej delay(4);
587 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
588 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
589 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
590 1.77 thorpej }
591 1.77 thorpej
592 1.123 cegger return 0;
593 1.77 thorpej }
594 1.77 thorpej
595 1.77 thorpej int
596 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
597 1.77 thorpej pcireg_t *data)
598 1.77 thorpej {
599 1.77 thorpej pcireg_t reg;
600 1.77 thorpej int ofs, i, j;
601 1.77 thorpej
602 1.77 thorpej KASSERT(data != NULL);
603 1.77 thorpej KASSERT((offset + count) < 0x7fff);
604 1.77 thorpej
605 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
606 1.123 cegger return 1;
607 1.77 thorpej
608 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
609 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
610 1.77 thorpej
611 1.77 thorpej reg &= 0x0000ffff;
612 1.79 thorpej reg |= PCI_VPD_OPFLAG;
613 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
614 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
615 1.77 thorpej
616 1.77 thorpej /*
617 1.77 thorpej * PCI 2.2 does not specify how long we should poll
618 1.77 thorpej * for completion nor whether the operation can fail.
619 1.77 thorpej */
620 1.77 thorpej j = 0;
621 1.77 thorpej do {
622 1.77 thorpej if (j++ == 20)
623 1.123 cegger return 1;
624 1.77 thorpej delay(1);
625 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
626 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
627 1.77 thorpej }
628 1.77 thorpej
629 1.123 cegger return 0;
630 1.80 fvdl }
631 1.80 fvdl
632 1.80 fvdl int
633 1.103 christos pci_dma64_available(struct pci_attach_args *pa)
634 1.92 perry {
635 1.80 fvdl #ifdef _PCI_HAVE_DMA64
636 1.120 bouyer if (BUS_DMA_TAG_VALID(pa->pa_dmat64))
637 1.80 fvdl return 1;
638 1.80 fvdl #endif
639 1.80 fvdl return 0;
640 1.1 mycroft }
641 1.90 jmcneill
642 1.90 jmcneill void
643 1.90 jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
644 1.90 jmcneill struct pci_conf_state *pcs)
645 1.90 jmcneill {
646 1.90 jmcneill int off;
647 1.90 jmcneill
648 1.90 jmcneill for (off = 0; off < 16; off++)
649 1.90 jmcneill pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
650 1.90 jmcneill
651 1.90 jmcneill return;
652 1.90 jmcneill }
653 1.90 jmcneill
654 1.90 jmcneill void
655 1.90 jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
656 1.90 jmcneill struct pci_conf_state *pcs)
657 1.90 jmcneill {
658 1.90 jmcneill int off;
659 1.107 jmcneill pcireg_t val;
660 1.90 jmcneill
661 1.107 jmcneill for (off = 15; off >= 0; off--) {
662 1.107 jmcneill val = pci_conf_read(pc, tag, (off * 4));
663 1.107 jmcneill if (val != pcs->reg[off])
664 1.107 jmcneill pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
665 1.107 jmcneill }
666 1.90 jmcneill
667 1.90 jmcneill return;
668 1.90 jmcneill }
669 1.93 thorpej
670 1.99 christos /*
671 1.99 christos * Power Management Capability (Rev 2.2)
672 1.99 christos */
673 1.107 jmcneill static int
674 1.107 jmcneill pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
675 1.107 jmcneill int offset)
676 1.99 christos {
677 1.107 jmcneill pcireg_t value, now;
678 1.99 christos
679 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
680 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
681 1.99 christos switch (now) {
682 1.99 christos case PCI_PMCSR_STATE_D0:
683 1.99 christos case PCI_PMCSR_STATE_D1:
684 1.99 christos case PCI_PMCSR_STATE_D2:
685 1.99 christos case PCI_PMCSR_STATE_D3:
686 1.99 christos *state = now;
687 1.99 christos return 0;
688 1.99 christos default:
689 1.99 christos return EINVAL;
690 1.99 christos }
691 1.99 christos }
692 1.99 christos
693 1.99 christos int
694 1.107 jmcneill pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
695 1.99 christos {
696 1.99 christos int offset;
697 1.107 jmcneill pcireg_t value;
698 1.99 christos
699 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
700 1.99 christos return EOPNOTSUPP;
701 1.99 christos
702 1.107 jmcneill return pci_get_powerstate_int(pc, tag, state, offset);
703 1.107 jmcneill }
704 1.107 jmcneill
705 1.107 jmcneill static int
706 1.107 jmcneill pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
707 1.107 jmcneill int offset, pcireg_t cap_reg)
708 1.107 jmcneill {
709 1.107 jmcneill pcireg_t value, cap, now;
710 1.107 jmcneill
711 1.107 jmcneill cap = cap_reg >> PCI_PMCR_SHIFT;
712 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
713 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
714 1.99 christos value &= ~PCI_PMCSR_STATE_MASK;
715 1.99 christos
716 1.99 christos if (now == state)
717 1.99 christos return 0;
718 1.99 christos switch (state) {
719 1.99 christos case PCI_PMCSR_STATE_D0:
720 1.99 christos break;
721 1.99 christos case PCI_PMCSR_STATE_D1:
722 1.107 jmcneill if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
723 1.107 jmcneill printf("invalid transition from %d to D1\n", (int)now);
724 1.99 christos return EINVAL;
725 1.107 jmcneill }
726 1.107 jmcneill if (!(cap & PCI_PMCR_D1SUPP)) {
727 1.107 jmcneill printf("D1 not supported\n");
728 1.99 christos return EOPNOTSUPP;
729 1.107 jmcneill }
730 1.99 christos break;
731 1.99 christos case PCI_PMCSR_STATE_D2:
732 1.107 jmcneill if (now == PCI_PMCSR_STATE_D3) {
733 1.107 jmcneill printf("invalid transition from %d to D2\n", (int)now);
734 1.99 christos return EINVAL;
735 1.107 jmcneill }
736 1.107 jmcneill if (!(cap & PCI_PMCR_D2SUPP)) {
737 1.107 jmcneill printf("D2 not supported\n");
738 1.99 christos return EOPNOTSUPP;
739 1.107 jmcneill }
740 1.99 christos break;
741 1.99 christos case PCI_PMCSR_STATE_D3:
742 1.99 christos break;
743 1.99 christos default:
744 1.99 christos return EINVAL;
745 1.99 christos }
746 1.112 dyoung value |= state;
747 1.99 christos pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
748 1.111 drochner /* delay according to pcipm1.2, ch. 5.6.1 */
749 1.112 dyoung if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
750 1.110 jmcneill DELAY(10000);
751 1.112 dyoung else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
752 1.110 jmcneill DELAY(200);
753 1.110 jmcneill
754 1.99 christos return 0;
755 1.99 christos }
756 1.99 christos
757 1.99 christos int
758 1.107 jmcneill pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
759 1.107 jmcneill {
760 1.107 jmcneill int offset;
761 1.107 jmcneill pcireg_t value;
762 1.107 jmcneill
763 1.107 jmcneill if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
764 1.107 jmcneill printf("pci_set_powerstate not supported\n");
765 1.107 jmcneill return EOPNOTSUPP;
766 1.107 jmcneill }
767 1.107 jmcneill
768 1.107 jmcneill return pci_set_powerstate_int(pc, tag, state, offset, value);
769 1.107 jmcneill }
770 1.107 jmcneill
771 1.107 jmcneill int
772 1.114 dyoung pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
773 1.114 dyoung int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
774 1.99 christos {
775 1.99 christos pcireg_t pmode;
776 1.99 christos int error;
777 1.99 christos
778 1.99 christos if ((error = pci_get_powerstate(pc, tag, &pmode)))
779 1.99 christos return error;
780 1.99 christos
781 1.99 christos switch (pmode) {
782 1.99 christos case PCI_PMCSR_STATE_D0:
783 1.99 christos break;
784 1.99 christos case PCI_PMCSR_STATE_D3:
785 1.99 christos if (wakefun == NULL) {
786 1.99 christos /*
787 1.99 christos * The card has lost all configuration data in
788 1.99 christos * this state, so punt.
789 1.99 christos */
790 1.114 dyoung aprint_error_dev(dev,
791 1.114 dyoung "unable to wake up from power state D3\n");
792 1.99 christos return EOPNOTSUPP;
793 1.99 christos }
794 1.99 christos /*FALLTHROUGH*/
795 1.99 christos default:
796 1.99 christos if (wakefun) {
797 1.114 dyoung error = (*wakefun)(pc, tag, dev, pmode);
798 1.99 christos if (error)
799 1.99 christos return error;
800 1.99 christos }
801 1.114 dyoung aprint_normal_dev(dev, "waking up from power state D%d\n",
802 1.114 dyoung pmode);
803 1.99 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
804 1.99 christos return error;
805 1.99 christos }
806 1.99 christos return 0;
807 1.99 christos }
808 1.99 christos
809 1.99 christos int
810 1.103 christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
811 1.114 dyoung device_t dev, pcireg_t state)
812 1.99 christos {
813 1.99 christos return 0;
814 1.99 christos }
815 1.99 christos
816 1.107 jmcneill struct pci_child_power {
817 1.107 jmcneill struct pci_conf_state p_pciconf;
818 1.107 jmcneill pci_chipset_tag_t p_pc;
819 1.107 jmcneill pcitag_t p_tag;
820 1.107 jmcneill bool p_has_pm;
821 1.107 jmcneill int p_pm_offset;
822 1.107 jmcneill pcireg_t p_pm_cap;
823 1.107 jmcneill pcireg_t p_class;
824 1.107 jmcneill };
825 1.107 jmcneill
826 1.107 jmcneill static bool
827 1.125.2.1 uebayasi pci_child_suspend(device_t dv, const pmf_qual_t *qual)
828 1.107 jmcneill {
829 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
830 1.111 drochner pcireg_t ocsr, csr;
831 1.107 jmcneill
832 1.107 jmcneill pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
833 1.107 jmcneill
834 1.111 drochner if (!priv->p_has_pm)
835 1.111 drochner return true; /* ??? hopefully handled by ACPI */
836 1.111 drochner if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
837 1.111 drochner return true; /* XXX */
838 1.111 drochner
839 1.111 drochner /* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
840 1.111 drochner ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
841 1.111 drochner csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
842 1.111 drochner | PCI_COMMAND_MASTER_ENABLE);
843 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
844 1.111 drochner if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
845 1.107 jmcneill PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
846 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag,
847 1.111 drochner PCI_COMMAND_STATUS_REG, ocsr);
848 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
849 1.107 jmcneill return false;
850 1.107 jmcneill }
851 1.107 jmcneill return true;
852 1.107 jmcneill }
853 1.107 jmcneill
854 1.107 jmcneill static bool
855 1.125.2.1 uebayasi pci_child_resume(device_t dv, const pmf_qual_t *qual)
856 1.107 jmcneill {
857 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
858 1.107 jmcneill
859 1.107 jmcneill if (priv->p_has_pm &&
860 1.107 jmcneill pci_set_powerstate_int(priv->p_pc, priv->p_tag,
861 1.107 jmcneill PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
862 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
863 1.107 jmcneill return false;
864 1.107 jmcneill }
865 1.107 jmcneill
866 1.107 jmcneill pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
867 1.107 jmcneill
868 1.107 jmcneill return true;
869 1.107 jmcneill }
870 1.107 jmcneill
871 1.113 drochner static bool
872 1.113 drochner pci_child_shutdown(device_t dv, int how)
873 1.113 drochner {
874 1.113 drochner struct pci_child_power *priv = device_pmf_bus_private(dv);
875 1.113 drochner pcireg_t csr;
876 1.113 drochner
877 1.113 drochner /* disable busmastering */
878 1.113 drochner csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
879 1.113 drochner csr &= ~PCI_COMMAND_MASTER_ENABLE;
880 1.113 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
881 1.113 drochner return true;
882 1.113 drochner }
883 1.113 drochner
884 1.107 jmcneill static void
885 1.107 jmcneill pci_child_deregister(device_t dv)
886 1.107 jmcneill {
887 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
888 1.107 jmcneill
889 1.107 jmcneill free(priv, M_DEVBUF);
890 1.107 jmcneill }
891 1.107 jmcneill
892 1.107 jmcneill static bool
893 1.107 jmcneill pci_child_register(device_t child)
894 1.107 jmcneill {
895 1.107 jmcneill device_t self = device_parent(child);
896 1.107 jmcneill struct pci_softc *sc = device_private(self);
897 1.107 jmcneill struct pci_child_power *priv;
898 1.107 jmcneill int device, function, off;
899 1.107 jmcneill pcireg_t reg;
900 1.107 jmcneill
901 1.107 jmcneill priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
902 1.107 jmcneill
903 1.107 jmcneill device = device_locator(child, PCICF_DEV);
904 1.107 jmcneill function = device_locator(child, PCICF_FUNCTION);
905 1.107 jmcneill
906 1.107 jmcneill priv->p_pc = sc->sc_pc;
907 1.107 jmcneill priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
908 1.107 jmcneill function);
909 1.107 jmcneill priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
910 1.107 jmcneill
911 1.107 jmcneill if (pci_get_capability(priv->p_pc, priv->p_tag,
912 1.107 jmcneill PCI_CAP_PWRMGMT, &off, ®)) {
913 1.107 jmcneill priv->p_has_pm = true;
914 1.107 jmcneill priv->p_pm_offset = off;
915 1.107 jmcneill priv->p_pm_cap = reg;
916 1.107 jmcneill } else {
917 1.107 jmcneill priv->p_has_pm = false;
918 1.107 jmcneill priv->p_pm_offset = -1;
919 1.107 jmcneill }
920 1.107 jmcneill
921 1.107 jmcneill device_pmf_bus_register(child, priv, pci_child_suspend,
922 1.113 drochner pci_child_resume, pci_child_shutdown, pci_child_deregister);
923 1.107 jmcneill
924 1.107 jmcneill return true;
925 1.107 jmcneill }
926