pci.c revision 1.132 1 1.132 jmcneill /* $NetBSD: pci.c,v 1.132 2011/02/10 12:37:58 jmcneill Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.132 jmcneill __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.132 2011/02/10 12:37:58 jmcneill Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.107 jmcneill #include <sys/malloc.h>
45 1.10 cgd #include <sys/systm.h>
46 1.1 mycroft #include <sys/device.h>
47 1.1 mycroft
48 1.10 cgd #include <dev/pci/pcireg.h>
49 1.7 cgd #include <dev/pci/pcivar.h>
50 1.33 cgd #include <dev/pci/pcidevs.h>
51 1.76 christos
52 1.107 jmcneill #include <net/if.h>
53 1.107 jmcneill
54 1.76 christos #include "locators.h"
55 1.10 cgd
56 1.107 jmcneill static bool pci_child_register(device_t);
57 1.107 jmcneill
58 1.45 cgd #ifdef PCI_CONFIG_DUMP
59 1.45 cgd int pci_config_dump = 1;
60 1.45 cgd #else
61 1.45 cgd int pci_config_dump = 0;
62 1.45 cgd #endif
63 1.45 cgd
64 1.91 perry int pciprint(void *, const char *);
65 1.10 cgd
66 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
67 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
68 1.86 drochner #else
69 1.87 drochner int pci_enumerate_bus(struct pci_softc *, const int *,
70 1.86 drochner int (*)(struct pci_attach_args *), struct pci_attach_args *);
71 1.86 drochner #endif
72 1.86 drochner
73 1.25 cgd /*
74 1.38 thorpej * Important note about PCI-ISA bridges:
75 1.38 thorpej *
76 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
77 1.38 thorpej * can attach their child busses after PCI configuration is done.
78 1.25 cgd *
79 1.25 cgd * This works because:
80 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
81 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
82 1.25 cgd * busses (i.e. bus zero).
83 1.25 cgd *
84 1.25 cgd * That boils down to: there can only be one of these outstanding
85 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
86 1.25 cgd * subdevices have been found, and it is run after all subdevices
87 1.25 cgd * of PCI bus 0 have been found.
88 1.25 cgd *
89 1.25 cgd * This is needed because there are some (legacy) PCI devices which
90 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
91 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
92 1.25 cgd * and the bridge is seen before the video board is, the board can show
93 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
94 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
95 1.38 thorpej *
96 1.38 thorpej * We use the generic config_defer() facility to achieve this.
97 1.25 cgd */
98 1.25 cgd
99 1.116 dyoung int
100 1.114 dyoung pcirescan(device_t self, const char *ifattr, const int *locators)
101 1.93 thorpej {
102 1.114 dyoung struct pci_softc *sc = device_private(self);
103 1.93 thorpej
104 1.93 thorpej KASSERT(ifattr && !strcmp(ifattr, "pci"));
105 1.93 thorpej KASSERT(locators);
106 1.93 thorpej
107 1.114 dyoung pci_enumerate_bus(sc, locators, NULL, NULL);
108 1.128 pgoyette
109 1.114 dyoung return 0;
110 1.93 thorpej }
111 1.93 thorpej
112 1.116 dyoung int
113 1.115 cube pcimatch(device_t parent, cfdata_t cf, void *aux)
114 1.10 cgd {
115 1.10 cgd struct pcibus_attach_args *pba = aux;
116 1.10 cgd
117 1.10 cgd /* Check the locators */
118 1.89 drochner if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
119 1.89 drochner cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
120 1.123 cegger return 0;
121 1.10 cgd
122 1.10 cgd /* sanity */
123 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
124 1.123 cegger return 0;
125 1.10 cgd
126 1.10 cgd /*
127 1.10 cgd * XXX check other (hardware?) indicators
128 1.10 cgd */
129 1.10 cgd
130 1.123 cegger return 1;
131 1.10 cgd }
132 1.1 mycroft
133 1.116 dyoung void
134 1.114 dyoung pciattach(device_t parent, device_t self, void *aux)
135 1.34 drochner {
136 1.34 drochner struct pcibus_attach_args *pba = aux;
137 1.114 dyoung struct pci_softc *sc = device_private(self);
138 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
139 1.43 thorpej const char *sep = "";
140 1.96 drochner static const int wildcard[PCICF_NLOCS] = {
141 1.96 drochner PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
142 1.96 drochner };
143 1.34 drochner
144 1.115 cube sc->sc_dev = self;
145 1.115 cube
146 1.34 drochner pci_attach_hook(parent, self, pba);
147 1.78 thorpej
148 1.78 thorpej aprint_naive("\n");
149 1.78 thorpej aprint_normal("\n");
150 1.34 drochner
151 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
152 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
153 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
154 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
155 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
156 1.34 drochner
157 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
158 1.114 dyoung aprint_error_dev(self, "no spaces enabled!\n");
159 1.107 jmcneill goto fail;
160 1.34 drochner }
161 1.34 drochner
162 1.78 thorpej #define PRINT(str) \
163 1.78 thorpej do { \
164 1.106 ad aprint_verbose("%s%s", sep, str); \
165 1.78 thorpej sep = ", "; \
166 1.78 thorpej } while (/*CONSTCOND*/0)
167 1.43 thorpej
168 1.115 cube aprint_verbose_dev(self, "");
169 1.43 thorpej
170 1.34 drochner if (io_enabled)
171 1.43 thorpej PRINT("i/o space");
172 1.43 thorpej if (mem_enabled)
173 1.43 thorpej PRINT("memory space");
174 1.106 ad aprint_verbose(" enabled");
175 1.43 thorpej
176 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
177 1.43 thorpej if (mrl_enabled)
178 1.43 thorpej PRINT("rd/line");
179 1.43 thorpej if (mrm_enabled)
180 1.43 thorpej PRINT("rd/mult");
181 1.43 thorpej if (mwi_enabled)
182 1.43 thorpej PRINT("wr/inv");
183 1.106 ad aprint_verbose(" ok");
184 1.34 drochner }
185 1.43 thorpej
186 1.106 ad aprint_verbose("\n");
187 1.43 thorpej
188 1.43 thorpej #undef PRINT
189 1.34 drochner
190 1.34 drochner sc->sc_iot = pba->pba_iot;
191 1.34 drochner sc->sc_memt = pba->pba_memt;
192 1.34 drochner sc->sc_dmat = pba->pba_dmat;
193 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
194 1.34 drochner sc->sc_pc = pba->pba_pc;
195 1.34 drochner sc->sc_bus = pba->pba_bus;
196 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
197 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
198 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
199 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
200 1.34 drochner sc->sc_flags = pba->pba_flags;
201 1.100 jmcneill
202 1.115 cube device_pmf_driver_set_child_register(sc->sc_dev, pci_child_register);
203 1.100 jmcneill
204 1.115 cube pcirescan(sc->sc_dev, "pci", wildcard);
205 1.107 jmcneill
206 1.107 jmcneill fail:
207 1.107 jmcneill if (!pmf_device_register(self, NULL, NULL))
208 1.107 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
209 1.107 jmcneill }
210 1.107 jmcneill
211 1.116 dyoung int
212 1.114 dyoung pcidetach(device_t self, int flags)
213 1.107 jmcneill {
214 1.108 dyoung int rc;
215 1.108 dyoung
216 1.108 dyoung if ((rc = config_detach_children(self, flags)) != 0)
217 1.108 dyoung return rc;
218 1.107 jmcneill pmf_device_deregister(self);
219 1.107 jmcneill return 0;
220 1.87 drochner }
221 1.87 drochner
222 1.87 drochner int
223 1.93 thorpej pciprint(void *aux, const char *pnp)
224 1.1 mycroft {
225 1.46 augustss struct pci_attach_args *pa = aux;
226 1.10 cgd char devinfo[256];
227 1.37 cgd const struct pci_quirkdata *qd;
228 1.1 mycroft
229 1.10 cgd if (pnp) {
230 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
231 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
232 1.10 cgd }
233 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
234 1.45 cgd if (pci_config_dump) {
235 1.45 cgd printf(": ");
236 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
237 1.45 cgd if (!pnp)
238 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
239 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
240 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
241 1.37 cgd #ifdef __i386__
242 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
243 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
244 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
245 1.37 cgd #else
246 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
247 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
248 1.36 cgd #endif
249 1.45 cgd printf(", i/o %s, mem %s,",
250 1.45 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
251 1.45 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
252 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
253 1.45 cgd PCI_PRODUCT(pa->pa_id));
254 1.45 cgd if (qd == NULL) {
255 1.45 cgd printf(" no quirks");
256 1.45 cgd } else {
257 1.121 christos snprintb(devinfo, sizeof (devinfo),
258 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
259 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
260 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
261 1.121 christos "\012skipfunc7", qd->quirks);
262 1.45 cgd printf(" quirks %s", devinfo);
263 1.45 cgd }
264 1.45 cgd printf(")");
265 1.37 cgd }
266 1.123 cegger return UNCONF;
267 1.6 mycroft }
268 1.6 mycroft
269 1.6 mycroft int
270 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
271 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
272 1.59 thorpej {
273 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
274 1.59 thorpej struct pci_attach_args pa;
275 1.132 jmcneill pcireg_t id, csr, class, intr, bhlcr, bar;
276 1.132 jmcneill int ret, pin, bus, device, function, i, width;
277 1.94 drochner int locs[PCICF_NLOCS];
278 1.59 thorpej
279 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
280 1.59 thorpej
281 1.87 drochner /* a driver already attached? */
282 1.117 dyoung if (sc->PCI_SC_DEVICESC(device, function).c_dev != NULL && !match)
283 1.123 cegger return 0;
284 1.87 drochner
285 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
286 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
287 1.123 cegger return 0;
288 1.81 itojun
289 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
290 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
291 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
292 1.59 thorpej
293 1.59 thorpej /* Invalid vendor ID value? */
294 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
295 1.123 cegger return 0;
296 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
297 1.59 thorpej if (PCI_VENDOR(id) == 0)
298 1.123 cegger return 0;
299 1.59 thorpej
300 1.132 jmcneill /* Collect memory range info */
301 1.132 jmcneill memset(sc->PCI_SC_DEVICESC(device, function).c_range, 0,
302 1.132 jmcneill sizeof(sc->PCI_SC_DEVICESC(device, function).c_range));
303 1.132 jmcneill i = 0;
304 1.132 jmcneill for (bar = PCI_MAPREG_START; bar < PCI_MAPREG_END; bar += width) {
305 1.132 jmcneill int type = pci_mapreg_type(pc, tag, bar);
306 1.132 jmcneill struct pci_range *r;
307 1.132 jmcneill
308 1.132 jmcneill width = 4;
309 1.132 jmcneill if (PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_MEM) {
310 1.132 jmcneill if (PCI_MAPREG_MEM_TYPE(type) ==
311 1.132 jmcneill PCI_MAPREG_MEM_TYPE_64BIT)
312 1.132 jmcneill width = 8;
313 1.132 jmcneill
314 1.132 jmcneill r = &sc->PCI_SC_DEVICESC(device, function).c_range[i++];
315 1.132 jmcneill if (pci_mapreg_info(pc, tag, bar, type,
316 1.132 jmcneill &r->r_offset, &r->r_size, &r->r_flags) != 0)
317 1.132 jmcneill break;
318 1.132 jmcneill }
319 1.132 jmcneill }
320 1.132 jmcneill
321 1.59 thorpej pa.pa_iot = sc->sc_iot;
322 1.59 thorpej pa.pa_memt = sc->sc_memt;
323 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
324 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
325 1.59 thorpej pa.pa_pc = pc;
326 1.63 thorpej pa.pa_bus = bus;
327 1.59 thorpej pa.pa_device = device;
328 1.59 thorpej pa.pa_function = function;
329 1.59 thorpej pa.pa_tag = tag;
330 1.59 thorpej pa.pa_id = id;
331 1.59 thorpej pa.pa_class = class;
332 1.59 thorpej
333 1.59 thorpej /*
334 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
335 1.59 thorpej * as appropriate.
336 1.59 thorpej */
337 1.59 thorpej pa.pa_flags = sc->sc_flags;
338 1.59 thorpej if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
339 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
340 1.59 thorpej if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
341 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
342 1.59 thorpej
343 1.59 thorpej /*
344 1.59 thorpej * If the cache line size is not configured, then
345 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
346 1.59 thorpej */
347 1.59 thorpej if (PCI_CACHELINE(bhlcr) == 0)
348 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
349 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
350 1.59 thorpej
351 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
352 1.59 thorpej pa.pa_intrswiz = 0;
353 1.59 thorpej pa.pa_intrtag = tag;
354 1.59 thorpej } else {
355 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
356 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
357 1.59 thorpej }
358 1.81 itojun
359 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
360 1.81 itojun
361 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
362 1.65 sommerfe pa.pa_rawintrpin = pin;
363 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
364 1.59 thorpej /* no interrupt */
365 1.59 thorpej pa.pa_intrpin = 0;
366 1.59 thorpej } else {
367 1.59 thorpej /*
368 1.59 thorpej * swizzle it based on the number of busses we're
369 1.59 thorpej * behind and our device number.
370 1.59 thorpej */
371 1.59 thorpej pa.pa_intrpin = /* XXX */
372 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
373 1.59 thorpej }
374 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
375 1.59 thorpej
376 1.59 thorpej if (match != NULL) {
377 1.59 thorpej ret = (*match)(&pa);
378 1.59 thorpej if (ret != 0 && pap != NULL)
379 1.59 thorpej *pap = pa;
380 1.59 thorpej } else {
381 1.117 dyoung struct pci_child *c;
382 1.94 drochner locs[PCICF_DEV] = device;
383 1.94 drochner locs[PCICF_FUNCTION] = function;
384 1.87 drochner
385 1.117 dyoung c = &sc->PCI_SC_DEVICESC(device, function);
386 1.117 dyoung pci_conf_capture(pc, tag, &c->c_conf);
387 1.117 dyoung if (pci_get_powerstate(pc, tag, &c->c_powerstate) == 0)
388 1.117 dyoung c->c_psok = true;
389 1.117 dyoung else
390 1.117 dyoung c->c_psok = false;
391 1.124 dyoung
392 1.124 dyoung c->c_dev = config_found_sm_loc(sc->sc_dev, "pci", locs, &pa,
393 1.124 dyoung pciprint, config_stdsubmatch);
394 1.124 dyoung
395 1.124 dyoung ret = (c->c_dev != NULL);
396 1.59 thorpej }
397 1.59 thorpej
398 1.123 cegger return ret;
399 1.59 thorpej }
400 1.59 thorpej
401 1.116 dyoung void
402 1.114 dyoung pcidevdetached(device_t self, device_t child)
403 1.87 drochner {
404 1.117 dyoung struct pci_softc *sc = device_private(self);
405 1.87 drochner int d, f;
406 1.117 dyoung pcitag_t tag;
407 1.117 dyoung struct pci_child *c;
408 1.87 drochner
409 1.114 dyoung d = device_locator(child, PCICF_DEV);
410 1.114 dyoung f = device_locator(child, PCICF_FUNCTION);
411 1.87 drochner
412 1.117 dyoung c = &sc->PCI_SC_DEVICESC(d, f);
413 1.117 dyoung
414 1.117 dyoung KASSERT(c->c_dev == child);
415 1.87 drochner
416 1.117 dyoung tag = pci_make_tag(sc->sc_pc, sc->sc_bus, d, f);
417 1.117 dyoung if (c->c_psok)
418 1.117 dyoung pci_set_powerstate(sc->sc_pc, tag, c->c_powerstate);
419 1.117 dyoung pci_conf_restore(sc->sc_pc, tag, &c->c_conf);
420 1.117 dyoung c->c_dev = NULL;
421 1.87 drochner }
422 1.87 drochner
423 1.122 dyoung CFATTACH_DECL3_NEW(pci, sizeof(struct pci_softc),
424 1.122 dyoung pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached,
425 1.122 dyoung DVF_DETACH_SHUTDOWN);
426 1.107 jmcneill
427 1.59 thorpej int
428 1.93 thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
429 1.93 thorpej int *offset, pcireg_t *value)
430 1.40 drochner {
431 1.40 drochner pcireg_t reg;
432 1.40 drochner unsigned int ofs;
433 1.40 drochner
434 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
435 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
436 1.123 cegger return 0;
437 1.40 drochner
438 1.48 kleink /* Determine the Capability List Pointer register to start with. */
439 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
440 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
441 1.47 kleink case 0: /* standard device header */
442 1.104 joerg case 1: /* PCI-PCI bridge header */
443 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
444 1.47 kleink break;
445 1.47 kleink case 2: /* PCI-CardBus Bridge header */
446 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
447 1.47 kleink break;
448 1.47 kleink default:
449 1.123 cegger return 0;
450 1.47 kleink }
451 1.47 kleink
452 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
453 1.40 drochner while (ofs != 0) {
454 1.119 joerg if ((ofs & 3) || (ofs < 0x40)) {
455 1.119 joerg int bus, device, function;
456 1.119 joerg
457 1.119 joerg pci_decompose_tag(pc, tag, &bus, &device, &function);
458 1.119 joerg
459 1.119 joerg printf("Skipping broken PCI header on %d:%d:%d\n",
460 1.119 joerg bus, device, function);
461 1.119 joerg break;
462 1.119 joerg }
463 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
464 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
465 1.40 drochner if (offset)
466 1.40 drochner *offset = ofs;
467 1.40 drochner if (value)
468 1.40 drochner *value = reg;
469 1.123 cegger return 1;
470 1.40 drochner }
471 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
472 1.40 drochner }
473 1.40 drochner
474 1.123 cegger return 0;
475 1.55 fvdl }
476 1.55 fvdl
477 1.55 fvdl int
478 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
479 1.55 fvdl int (*match)(struct pci_attach_args *))
480 1.55 fvdl {
481 1.59 thorpej extern struct cfdriver pci_cd;
482 1.114 dyoung device_t pcidev;
483 1.55 fvdl int i;
484 1.87 drochner static const int wildcard[2] = {
485 1.87 drochner PCICF_DEV_DEFAULT,
486 1.87 drochner PCICF_FUNCTION_DEFAULT
487 1.87 drochner };
488 1.55 fvdl
489 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
490 1.118 cegger pcidev = device_lookup(&pci_cd, i);
491 1.59 thorpej if (pcidev != NULL &&
492 1.115 cube pci_enumerate_bus(device_private(pcidev), wildcard,
493 1.59 thorpej match, pa) != 0)
494 1.123 cegger return 1;
495 1.59 thorpej }
496 1.123 cegger return 0;
497 1.59 thorpej }
498 1.59 thorpej
499 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
500 1.59 thorpej /*
501 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
502 1.59 thorpej * code needs to provide something else.
503 1.59 thorpej */
504 1.59 thorpej int
505 1.87 drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
506 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
507 1.59 thorpej {
508 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
509 1.59 thorpej int device, function, nfunctions, ret;
510 1.59 thorpej const struct pci_quirkdata *qd;
511 1.59 thorpej pcireg_t id, bhlcr;
512 1.59 thorpej pcitag_t tag;
513 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
514 1.60 thorpej char devs[32];
515 1.60 thorpej int i;
516 1.60 thorpej #endif
517 1.59 thorpej
518 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
519 1.60 thorpej pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
520 1.60 thorpej for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
521 1.60 thorpej #else
522 1.60 thorpej for (device = 0; device < sc->sc_maxndevs; device++)
523 1.60 thorpej #endif
524 1.60 thorpej {
525 1.87 drochner if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
526 1.87 drochner (locators[PCICF_DEV] != device))
527 1.87 drochner continue;
528 1.87 drochner
529 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
530 1.81 itojun
531 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
532 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
533 1.81 itojun continue;
534 1.81 itojun
535 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
536 1.59 thorpej
537 1.59 thorpej /* Invalid vendor ID value? */
538 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
539 1.59 thorpej continue;
540 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
541 1.59 thorpej if (PCI_VENDOR(id) == 0)
542 1.59 thorpej continue;
543 1.59 thorpej
544 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
545 1.59 thorpej
546 1.81 itojun if (qd != NULL &&
547 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
548 1.59 thorpej nfunctions = 8;
549 1.81 itojun else if (qd != NULL &&
550 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
551 1.81 itojun nfunctions = 1;
552 1.59 thorpej else
553 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
554 1.59 thorpej
555 1.59 thorpej for (function = 0; function < nfunctions; function++) {
556 1.87 drochner if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
557 1.87 drochner && (locators[PCICF_FUNCTION] != function))
558 1.87 drochner continue;
559 1.87 drochner
560 1.81 itojun if (qd != NULL &&
561 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
562 1.81 itojun continue;
563 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
564 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
565 1.59 thorpej if (match != NULL && ret != 0)
566 1.123 cegger return ret;
567 1.59 thorpej }
568 1.55 fvdl }
569 1.123 cegger return 0;
570 1.66 tshiozak }
571 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
572 1.66 tshiozak
573 1.77 thorpej
574 1.77 thorpej /*
575 1.77 thorpej * Vital Product Data (PCI 2.2)
576 1.77 thorpej */
577 1.77 thorpej
578 1.77 thorpej int
579 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
580 1.77 thorpej pcireg_t *data)
581 1.77 thorpej {
582 1.77 thorpej uint32_t reg;
583 1.77 thorpej int ofs, i, j;
584 1.77 thorpej
585 1.77 thorpej KASSERT(data != NULL);
586 1.77 thorpej KASSERT((offset + count) < 0x7fff);
587 1.77 thorpej
588 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
589 1.123 cegger return 1;
590 1.77 thorpej
591 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
592 1.77 thorpej reg &= 0x0000ffff;
593 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
594 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
595 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
596 1.77 thorpej
597 1.77 thorpej /*
598 1.77 thorpej * PCI 2.2 does not specify how long we should poll
599 1.77 thorpej * for completion nor whether the operation can fail.
600 1.77 thorpej */
601 1.77 thorpej j = 0;
602 1.77 thorpej do {
603 1.77 thorpej if (j++ == 20)
604 1.123 cegger return 1;
605 1.77 thorpej delay(4);
606 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
607 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
608 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
609 1.77 thorpej }
610 1.77 thorpej
611 1.123 cegger return 0;
612 1.77 thorpej }
613 1.77 thorpej
614 1.77 thorpej int
615 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
616 1.77 thorpej pcireg_t *data)
617 1.77 thorpej {
618 1.77 thorpej pcireg_t reg;
619 1.77 thorpej int ofs, i, j;
620 1.77 thorpej
621 1.77 thorpej KASSERT(data != NULL);
622 1.77 thorpej KASSERT((offset + count) < 0x7fff);
623 1.77 thorpej
624 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
625 1.123 cegger return 1;
626 1.77 thorpej
627 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
628 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
629 1.77 thorpej
630 1.77 thorpej reg &= 0x0000ffff;
631 1.79 thorpej reg |= PCI_VPD_OPFLAG;
632 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
633 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
634 1.77 thorpej
635 1.77 thorpej /*
636 1.77 thorpej * PCI 2.2 does not specify how long we should poll
637 1.77 thorpej * for completion nor whether the operation can fail.
638 1.77 thorpej */
639 1.77 thorpej j = 0;
640 1.77 thorpej do {
641 1.77 thorpej if (j++ == 20)
642 1.123 cegger return 1;
643 1.77 thorpej delay(1);
644 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
645 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
646 1.77 thorpej }
647 1.77 thorpej
648 1.123 cegger return 0;
649 1.80 fvdl }
650 1.80 fvdl
651 1.80 fvdl int
652 1.103 christos pci_dma64_available(struct pci_attach_args *pa)
653 1.92 perry {
654 1.80 fvdl #ifdef _PCI_HAVE_DMA64
655 1.120 bouyer if (BUS_DMA_TAG_VALID(pa->pa_dmat64))
656 1.80 fvdl return 1;
657 1.80 fvdl #endif
658 1.80 fvdl return 0;
659 1.1 mycroft }
660 1.90 jmcneill
661 1.90 jmcneill void
662 1.90 jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
663 1.90 jmcneill struct pci_conf_state *pcs)
664 1.90 jmcneill {
665 1.90 jmcneill int off;
666 1.90 jmcneill
667 1.90 jmcneill for (off = 0; off < 16; off++)
668 1.90 jmcneill pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
669 1.90 jmcneill
670 1.90 jmcneill return;
671 1.90 jmcneill }
672 1.90 jmcneill
673 1.90 jmcneill void
674 1.90 jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
675 1.90 jmcneill struct pci_conf_state *pcs)
676 1.90 jmcneill {
677 1.90 jmcneill int off;
678 1.107 jmcneill pcireg_t val;
679 1.90 jmcneill
680 1.107 jmcneill for (off = 15; off >= 0; off--) {
681 1.107 jmcneill val = pci_conf_read(pc, tag, (off * 4));
682 1.107 jmcneill if (val != pcs->reg[off])
683 1.107 jmcneill pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
684 1.107 jmcneill }
685 1.90 jmcneill
686 1.90 jmcneill return;
687 1.90 jmcneill }
688 1.93 thorpej
689 1.99 christos /*
690 1.99 christos * Power Management Capability (Rev 2.2)
691 1.99 christos */
692 1.107 jmcneill static int
693 1.107 jmcneill pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
694 1.107 jmcneill int offset)
695 1.99 christos {
696 1.107 jmcneill pcireg_t value, now;
697 1.99 christos
698 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
699 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
700 1.99 christos switch (now) {
701 1.99 christos case PCI_PMCSR_STATE_D0:
702 1.99 christos case PCI_PMCSR_STATE_D1:
703 1.99 christos case PCI_PMCSR_STATE_D2:
704 1.99 christos case PCI_PMCSR_STATE_D3:
705 1.99 christos *state = now;
706 1.99 christos return 0;
707 1.99 christos default:
708 1.99 christos return EINVAL;
709 1.99 christos }
710 1.99 christos }
711 1.99 christos
712 1.99 christos int
713 1.107 jmcneill pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
714 1.99 christos {
715 1.99 christos int offset;
716 1.107 jmcneill pcireg_t value;
717 1.99 christos
718 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
719 1.99 christos return EOPNOTSUPP;
720 1.99 christos
721 1.107 jmcneill return pci_get_powerstate_int(pc, tag, state, offset);
722 1.107 jmcneill }
723 1.107 jmcneill
724 1.107 jmcneill static int
725 1.107 jmcneill pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
726 1.107 jmcneill int offset, pcireg_t cap_reg)
727 1.107 jmcneill {
728 1.107 jmcneill pcireg_t value, cap, now;
729 1.107 jmcneill
730 1.107 jmcneill cap = cap_reg >> PCI_PMCR_SHIFT;
731 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
732 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
733 1.99 christos value &= ~PCI_PMCSR_STATE_MASK;
734 1.99 christos
735 1.99 christos if (now == state)
736 1.99 christos return 0;
737 1.99 christos switch (state) {
738 1.99 christos case PCI_PMCSR_STATE_D0:
739 1.99 christos break;
740 1.99 christos case PCI_PMCSR_STATE_D1:
741 1.107 jmcneill if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
742 1.107 jmcneill printf("invalid transition from %d to D1\n", (int)now);
743 1.99 christos return EINVAL;
744 1.107 jmcneill }
745 1.107 jmcneill if (!(cap & PCI_PMCR_D1SUPP)) {
746 1.107 jmcneill printf("D1 not supported\n");
747 1.99 christos return EOPNOTSUPP;
748 1.107 jmcneill }
749 1.99 christos break;
750 1.99 christos case PCI_PMCSR_STATE_D2:
751 1.107 jmcneill if (now == PCI_PMCSR_STATE_D3) {
752 1.107 jmcneill printf("invalid transition from %d to D2\n", (int)now);
753 1.99 christos return EINVAL;
754 1.107 jmcneill }
755 1.107 jmcneill if (!(cap & PCI_PMCR_D2SUPP)) {
756 1.107 jmcneill printf("D2 not supported\n");
757 1.99 christos return EOPNOTSUPP;
758 1.107 jmcneill }
759 1.99 christos break;
760 1.99 christos case PCI_PMCSR_STATE_D3:
761 1.99 christos break;
762 1.99 christos default:
763 1.99 christos return EINVAL;
764 1.99 christos }
765 1.112 dyoung value |= state;
766 1.99 christos pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
767 1.111 drochner /* delay according to pcipm1.2, ch. 5.6.1 */
768 1.112 dyoung if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
769 1.110 jmcneill DELAY(10000);
770 1.112 dyoung else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
771 1.110 jmcneill DELAY(200);
772 1.110 jmcneill
773 1.99 christos return 0;
774 1.99 christos }
775 1.99 christos
776 1.99 christos int
777 1.107 jmcneill pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
778 1.107 jmcneill {
779 1.107 jmcneill int offset;
780 1.107 jmcneill pcireg_t value;
781 1.107 jmcneill
782 1.107 jmcneill if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
783 1.107 jmcneill printf("pci_set_powerstate not supported\n");
784 1.107 jmcneill return EOPNOTSUPP;
785 1.107 jmcneill }
786 1.107 jmcneill
787 1.107 jmcneill return pci_set_powerstate_int(pc, tag, state, offset, value);
788 1.107 jmcneill }
789 1.107 jmcneill
790 1.107 jmcneill int
791 1.114 dyoung pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
792 1.114 dyoung int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
793 1.99 christos {
794 1.99 christos pcireg_t pmode;
795 1.99 christos int error;
796 1.99 christos
797 1.99 christos if ((error = pci_get_powerstate(pc, tag, &pmode)))
798 1.99 christos return error;
799 1.99 christos
800 1.99 christos switch (pmode) {
801 1.99 christos case PCI_PMCSR_STATE_D0:
802 1.99 christos break;
803 1.99 christos case PCI_PMCSR_STATE_D3:
804 1.99 christos if (wakefun == NULL) {
805 1.99 christos /*
806 1.99 christos * The card has lost all configuration data in
807 1.99 christos * this state, so punt.
808 1.99 christos */
809 1.114 dyoung aprint_error_dev(dev,
810 1.114 dyoung "unable to wake up from power state D3\n");
811 1.99 christos return EOPNOTSUPP;
812 1.99 christos }
813 1.99 christos /*FALLTHROUGH*/
814 1.99 christos default:
815 1.99 christos if (wakefun) {
816 1.114 dyoung error = (*wakefun)(pc, tag, dev, pmode);
817 1.99 christos if (error)
818 1.99 christos return error;
819 1.99 christos }
820 1.114 dyoung aprint_normal_dev(dev, "waking up from power state D%d\n",
821 1.114 dyoung pmode);
822 1.99 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
823 1.99 christos return error;
824 1.99 christos }
825 1.99 christos return 0;
826 1.99 christos }
827 1.99 christos
828 1.99 christos int
829 1.103 christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
830 1.114 dyoung device_t dev, pcireg_t state)
831 1.99 christos {
832 1.99 christos return 0;
833 1.99 christos }
834 1.99 christos
835 1.107 jmcneill struct pci_child_power {
836 1.107 jmcneill struct pci_conf_state p_pciconf;
837 1.107 jmcneill pci_chipset_tag_t p_pc;
838 1.107 jmcneill pcitag_t p_tag;
839 1.107 jmcneill bool p_has_pm;
840 1.107 jmcneill int p_pm_offset;
841 1.107 jmcneill pcireg_t p_pm_cap;
842 1.107 jmcneill pcireg_t p_class;
843 1.131 dyoung pcireg_t p_csr;
844 1.107 jmcneill };
845 1.107 jmcneill
846 1.107 jmcneill static bool
847 1.127 dyoung pci_child_suspend(device_t dv, const pmf_qual_t *qual)
848 1.107 jmcneill {
849 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
850 1.111 drochner pcireg_t ocsr, csr;
851 1.107 jmcneill
852 1.107 jmcneill pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
853 1.107 jmcneill
854 1.111 drochner if (!priv->p_has_pm)
855 1.111 drochner return true; /* ??? hopefully handled by ACPI */
856 1.111 drochner if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
857 1.111 drochner return true; /* XXX */
858 1.111 drochner
859 1.111 drochner /* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
860 1.111 drochner ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
861 1.111 drochner csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
862 1.111 drochner | PCI_COMMAND_MASTER_ENABLE);
863 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
864 1.111 drochner if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
865 1.107 jmcneill PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
866 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag,
867 1.111 drochner PCI_COMMAND_STATUS_REG, ocsr);
868 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
869 1.107 jmcneill return false;
870 1.107 jmcneill }
871 1.107 jmcneill return true;
872 1.107 jmcneill }
873 1.107 jmcneill
874 1.107 jmcneill static bool
875 1.127 dyoung pci_child_resume(device_t dv, const pmf_qual_t *qual)
876 1.107 jmcneill {
877 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
878 1.107 jmcneill
879 1.107 jmcneill if (priv->p_has_pm &&
880 1.107 jmcneill pci_set_powerstate_int(priv->p_pc, priv->p_tag,
881 1.107 jmcneill PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
882 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
883 1.107 jmcneill return false;
884 1.107 jmcneill }
885 1.107 jmcneill
886 1.107 jmcneill pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
887 1.107 jmcneill
888 1.107 jmcneill return true;
889 1.107 jmcneill }
890 1.107 jmcneill
891 1.113 drochner static bool
892 1.113 drochner pci_child_shutdown(device_t dv, int how)
893 1.113 drochner {
894 1.113 drochner struct pci_child_power *priv = device_pmf_bus_private(dv);
895 1.113 drochner pcireg_t csr;
896 1.113 drochner
897 1.131 dyoung /* restore original bus-mastering state */
898 1.113 drochner csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
899 1.113 drochner csr &= ~PCI_COMMAND_MASTER_ENABLE;
900 1.131 dyoung csr |= priv->p_csr & PCI_COMMAND_MASTER_ENABLE;
901 1.113 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
902 1.113 drochner return true;
903 1.113 drochner }
904 1.113 drochner
905 1.107 jmcneill static void
906 1.107 jmcneill pci_child_deregister(device_t dv)
907 1.107 jmcneill {
908 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
909 1.107 jmcneill
910 1.107 jmcneill free(priv, M_DEVBUF);
911 1.107 jmcneill }
912 1.107 jmcneill
913 1.107 jmcneill static bool
914 1.107 jmcneill pci_child_register(device_t child)
915 1.107 jmcneill {
916 1.107 jmcneill device_t self = device_parent(child);
917 1.107 jmcneill struct pci_softc *sc = device_private(self);
918 1.107 jmcneill struct pci_child_power *priv;
919 1.107 jmcneill int device, function, off;
920 1.107 jmcneill pcireg_t reg;
921 1.107 jmcneill
922 1.107 jmcneill priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
923 1.107 jmcneill
924 1.107 jmcneill device = device_locator(child, PCICF_DEV);
925 1.107 jmcneill function = device_locator(child, PCICF_FUNCTION);
926 1.107 jmcneill
927 1.107 jmcneill priv->p_pc = sc->sc_pc;
928 1.107 jmcneill priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
929 1.107 jmcneill function);
930 1.107 jmcneill priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
931 1.131 dyoung priv->p_csr = pci_conf_read(priv->p_pc, priv->p_tag,
932 1.131 dyoung PCI_COMMAND_STATUS_REG);
933 1.107 jmcneill
934 1.107 jmcneill if (pci_get_capability(priv->p_pc, priv->p_tag,
935 1.107 jmcneill PCI_CAP_PWRMGMT, &off, ®)) {
936 1.107 jmcneill priv->p_has_pm = true;
937 1.107 jmcneill priv->p_pm_offset = off;
938 1.107 jmcneill priv->p_pm_cap = reg;
939 1.107 jmcneill } else {
940 1.107 jmcneill priv->p_has_pm = false;
941 1.107 jmcneill priv->p_pm_offset = -1;
942 1.107 jmcneill }
943 1.107 jmcneill
944 1.107 jmcneill device_pmf_bus_register(child, priv, pci_child_suspend,
945 1.113 drochner pci_child_resume, pci_child_shutdown, pci_child_deregister);
946 1.107 jmcneill
947 1.107 jmcneill return true;
948 1.107 jmcneill }
949