pci.c revision 1.135 1 1.135 matt /* $NetBSD: pci.c,v 1.135 2011/03/02 21:57:40 matt Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.135 matt __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.135 2011/03/02 21:57:40 matt Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.107 jmcneill #include <sys/malloc.h>
45 1.10 cgd #include <sys/systm.h>
46 1.1 mycroft #include <sys/device.h>
47 1.1 mycroft
48 1.10 cgd #include <dev/pci/pcireg.h>
49 1.7 cgd #include <dev/pci/pcivar.h>
50 1.33 cgd #include <dev/pci/pcidevs.h>
51 1.76 christos
52 1.107 jmcneill #include <net/if.h>
53 1.107 jmcneill
54 1.76 christos #include "locators.h"
55 1.10 cgd
56 1.107 jmcneill static bool pci_child_register(device_t);
57 1.107 jmcneill
58 1.45 cgd #ifdef PCI_CONFIG_DUMP
59 1.45 cgd int pci_config_dump = 1;
60 1.45 cgd #else
61 1.45 cgd int pci_config_dump = 0;
62 1.45 cgd #endif
63 1.45 cgd
64 1.91 perry int pciprint(void *, const char *);
65 1.10 cgd
66 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
67 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
68 1.86 drochner #else
69 1.87 drochner int pci_enumerate_bus(struct pci_softc *, const int *,
70 1.86 drochner int (*)(struct pci_attach_args *), struct pci_attach_args *);
71 1.86 drochner #endif
72 1.86 drochner
73 1.25 cgd /*
74 1.38 thorpej * Important note about PCI-ISA bridges:
75 1.38 thorpej *
76 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
77 1.38 thorpej * can attach their child busses after PCI configuration is done.
78 1.25 cgd *
79 1.25 cgd * This works because:
80 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
81 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
82 1.25 cgd * busses (i.e. bus zero).
83 1.25 cgd *
84 1.25 cgd * That boils down to: there can only be one of these outstanding
85 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
86 1.25 cgd * subdevices have been found, and it is run after all subdevices
87 1.25 cgd * of PCI bus 0 have been found.
88 1.25 cgd *
89 1.25 cgd * This is needed because there are some (legacy) PCI devices which
90 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
91 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
92 1.25 cgd * and the bridge is seen before the video board is, the board can show
93 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
94 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
95 1.38 thorpej *
96 1.38 thorpej * We use the generic config_defer() facility to achieve this.
97 1.25 cgd */
98 1.25 cgd
99 1.116 dyoung int
100 1.114 dyoung pcirescan(device_t self, const char *ifattr, const int *locators)
101 1.93 thorpej {
102 1.114 dyoung struct pci_softc *sc = device_private(self);
103 1.93 thorpej
104 1.93 thorpej KASSERT(ifattr && !strcmp(ifattr, "pci"));
105 1.93 thorpej KASSERT(locators);
106 1.93 thorpej
107 1.114 dyoung pci_enumerate_bus(sc, locators, NULL, NULL);
108 1.128 pgoyette
109 1.114 dyoung return 0;
110 1.93 thorpej }
111 1.93 thorpej
112 1.116 dyoung int
113 1.115 cube pcimatch(device_t parent, cfdata_t cf, void *aux)
114 1.10 cgd {
115 1.10 cgd struct pcibus_attach_args *pba = aux;
116 1.10 cgd
117 1.10 cgd /* Check the locators */
118 1.89 drochner if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
119 1.89 drochner cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
120 1.123 cegger return 0;
121 1.10 cgd
122 1.10 cgd /* sanity */
123 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
124 1.123 cegger return 0;
125 1.10 cgd
126 1.10 cgd /*
127 1.10 cgd * XXX check other (hardware?) indicators
128 1.10 cgd */
129 1.10 cgd
130 1.123 cegger return 1;
131 1.10 cgd }
132 1.1 mycroft
133 1.116 dyoung void
134 1.114 dyoung pciattach(device_t parent, device_t self, void *aux)
135 1.34 drochner {
136 1.34 drochner struct pcibus_attach_args *pba = aux;
137 1.114 dyoung struct pci_softc *sc = device_private(self);
138 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
139 1.43 thorpej const char *sep = "";
140 1.96 drochner static const int wildcard[PCICF_NLOCS] = {
141 1.96 drochner PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
142 1.96 drochner };
143 1.34 drochner
144 1.115 cube sc->sc_dev = self;
145 1.115 cube
146 1.34 drochner pci_attach_hook(parent, self, pba);
147 1.78 thorpej
148 1.78 thorpej aprint_naive("\n");
149 1.78 thorpej aprint_normal("\n");
150 1.34 drochner
151 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
152 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
153 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
154 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
155 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
156 1.34 drochner
157 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
158 1.114 dyoung aprint_error_dev(self, "no spaces enabled!\n");
159 1.107 jmcneill goto fail;
160 1.34 drochner }
161 1.34 drochner
162 1.78 thorpej #define PRINT(str) \
163 1.78 thorpej do { \
164 1.106 ad aprint_verbose("%s%s", sep, str); \
165 1.78 thorpej sep = ", "; \
166 1.78 thorpej } while (/*CONSTCOND*/0)
167 1.43 thorpej
168 1.115 cube aprint_verbose_dev(self, "");
169 1.43 thorpej
170 1.34 drochner if (io_enabled)
171 1.43 thorpej PRINT("i/o space");
172 1.43 thorpej if (mem_enabled)
173 1.43 thorpej PRINT("memory space");
174 1.106 ad aprint_verbose(" enabled");
175 1.43 thorpej
176 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
177 1.43 thorpej if (mrl_enabled)
178 1.43 thorpej PRINT("rd/line");
179 1.43 thorpej if (mrm_enabled)
180 1.43 thorpej PRINT("rd/mult");
181 1.43 thorpej if (mwi_enabled)
182 1.43 thorpej PRINT("wr/inv");
183 1.106 ad aprint_verbose(" ok");
184 1.34 drochner }
185 1.43 thorpej
186 1.106 ad aprint_verbose("\n");
187 1.43 thorpej
188 1.43 thorpej #undef PRINT
189 1.34 drochner
190 1.34 drochner sc->sc_iot = pba->pba_iot;
191 1.34 drochner sc->sc_memt = pba->pba_memt;
192 1.34 drochner sc->sc_dmat = pba->pba_dmat;
193 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
194 1.34 drochner sc->sc_pc = pba->pba_pc;
195 1.34 drochner sc->sc_bus = pba->pba_bus;
196 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
197 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
198 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
199 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
200 1.34 drochner sc->sc_flags = pba->pba_flags;
201 1.100 jmcneill
202 1.115 cube device_pmf_driver_set_child_register(sc->sc_dev, pci_child_register);
203 1.100 jmcneill
204 1.115 cube pcirescan(sc->sc_dev, "pci", wildcard);
205 1.107 jmcneill
206 1.107 jmcneill fail:
207 1.107 jmcneill if (!pmf_device_register(self, NULL, NULL))
208 1.107 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
209 1.107 jmcneill }
210 1.107 jmcneill
211 1.116 dyoung int
212 1.114 dyoung pcidetach(device_t self, int flags)
213 1.107 jmcneill {
214 1.108 dyoung int rc;
215 1.108 dyoung
216 1.108 dyoung if ((rc = config_detach_children(self, flags)) != 0)
217 1.108 dyoung return rc;
218 1.107 jmcneill pmf_device_deregister(self);
219 1.107 jmcneill return 0;
220 1.87 drochner }
221 1.87 drochner
222 1.87 drochner int
223 1.93 thorpej pciprint(void *aux, const char *pnp)
224 1.1 mycroft {
225 1.46 augustss struct pci_attach_args *pa = aux;
226 1.10 cgd char devinfo[256];
227 1.37 cgd const struct pci_quirkdata *qd;
228 1.1 mycroft
229 1.10 cgd if (pnp) {
230 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
231 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
232 1.10 cgd }
233 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
234 1.45 cgd if (pci_config_dump) {
235 1.45 cgd printf(": ");
236 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
237 1.45 cgd if (!pnp)
238 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
239 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
240 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
241 1.37 cgd #ifdef __i386__
242 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
243 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
244 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
245 1.37 cgd #else
246 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
247 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
248 1.36 cgd #endif
249 1.45 cgd printf(", i/o %s, mem %s,",
250 1.45 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
251 1.45 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
252 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
253 1.45 cgd PCI_PRODUCT(pa->pa_id));
254 1.45 cgd if (qd == NULL) {
255 1.45 cgd printf(" no quirks");
256 1.45 cgd } else {
257 1.121 christos snprintb(devinfo, sizeof (devinfo),
258 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
259 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
260 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
261 1.121 christos "\012skipfunc7", qd->quirks);
262 1.45 cgd printf(" quirks %s", devinfo);
263 1.45 cgd }
264 1.45 cgd printf(")");
265 1.37 cgd }
266 1.123 cegger return UNCONF;
267 1.6 mycroft }
268 1.6 mycroft
269 1.6 mycroft int
270 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
271 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
272 1.59 thorpej {
273 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
274 1.59 thorpej struct pci_attach_args pa;
275 1.135 matt pcireg_t id, csr, class, intr, bhlcr, bar, endbar;
276 1.132 jmcneill int ret, pin, bus, device, function, i, width;
277 1.94 drochner int locs[PCICF_NLOCS];
278 1.59 thorpej
279 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
280 1.59 thorpej
281 1.87 drochner /* a driver already attached? */
282 1.117 dyoung if (sc->PCI_SC_DEVICESC(device, function).c_dev != NULL && !match)
283 1.123 cegger return 0;
284 1.87 drochner
285 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
286 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
287 1.123 cegger return 0;
288 1.81 itojun
289 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
290 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
291 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
292 1.59 thorpej
293 1.59 thorpej /* Invalid vendor ID value? */
294 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
295 1.123 cegger return 0;
296 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
297 1.59 thorpej if (PCI_VENDOR(id) == 0)
298 1.123 cegger return 0;
299 1.59 thorpej
300 1.132 jmcneill /* Collect memory range info */
301 1.132 jmcneill memset(sc->PCI_SC_DEVICESC(device, function).c_range, 0,
302 1.132 jmcneill sizeof(sc->PCI_SC_DEVICESC(device, function).c_range));
303 1.132 jmcneill i = 0;
304 1.135 matt switch (PCI_HDRTYPE_TYPE(bhlcr)) {
305 1.135 matt case PCI_HDRTYPE_PPB: endbar = PCI_MAPREG_PPB_END; break;
306 1.135 matt case PCI_HDRTYPE_PCB: endbar = PCI_MAPREG_PCB_END; break;
307 1.135 matt default: endbar = PCI_MAPREG_END; break;
308 1.135 matt }
309 1.135 matt for (bar = PCI_MAPREG_START; bar < endbar; bar += width) {
310 1.132 jmcneill struct pci_range *r;
311 1.134 jmcneill pcireg_t type;
312 1.132 jmcneill
313 1.132 jmcneill width = 4;
314 1.134 jmcneill if (pci_mapreg_probe(pc, tag, bar, &type) == 0)
315 1.134 jmcneill continue;
316 1.134 jmcneill
317 1.132 jmcneill if (PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_MEM) {
318 1.132 jmcneill if (PCI_MAPREG_MEM_TYPE(type) ==
319 1.132 jmcneill PCI_MAPREG_MEM_TYPE_64BIT)
320 1.132 jmcneill width = 8;
321 1.132 jmcneill
322 1.132 jmcneill r = &sc->PCI_SC_DEVICESC(device, function).c_range[i++];
323 1.132 jmcneill if (pci_mapreg_info(pc, tag, bar, type,
324 1.132 jmcneill &r->r_offset, &r->r_size, &r->r_flags) != 0)
325 1.132 jmcneill break;
326 1.133 macallan if ((PCI_VENDOR(id) == PCI_VENDOR_ATI) && (bar == 0x10)
327 1.133 macallan && (r->r_size = 0x1000000)) {
328 1.133 macallan struct pci_range *nr;
329 1.133 macallan /*
330 1.133 macallan * this has to be a mach64
331 1.133 macallan * split things up so each half-aperture can
332 1.133 macallan * be mapped PREFETCHABLE except the last page
333 1.133 macallan * which may contain registers
334 1.133 macallan */
335 1.133 macallan r->r_size = 0x7ff000;
336 1.133 macallan r->r_flags = BUS_SPACE_MAP_LINEAR |
337 1.133 macallan BUS_SPACE_MAP_PREFETCHABLE;
338 1.133 macallan nr = &sc->PCI_SC_DEVICESC(device,
339 1.133 macallan function).c_range[i++];
340 1.133 macallan nr->r_offset = r->r_offset + 0x800000;
341 1.133 macallan nr->r_size = 0x7ff000;
342 1.133 macallan nr->r_flags = BUS_SPACE_MAP_LINEAR |
343 1.133 macallan BUS_SPACE_MAP_PREFETCHABLE;
344 1.133 macallan }
345 1.133 macallan
346 1.132 jmcneill }
347 1.132 jmcneill }
348 1.132 jmcneill
349 1.59 thorpej pa.pa_iot = sc->sc_iot;
350 1.59 thorpej pa.pa_memt = sc->sc_memt;
351 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
352 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
353 1.59 thorpej pa.pa_pc = pc;
354 1.63 thorpej pa.pa_bus = bus;
355 1.59 thorpej pa.pa_device = device;
356 1.59 thorpej pa.pa_function = function;
357 1.59 thorpej pa.pa_tag = tag;
358 1.59 thorpej pa.pa_id = id;
359 1.59 thorpej pa.pa_class = class;
360 1.59 thorpej
361 1.59 thorpej /*
362 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
363 1.59 thorpej * as appropriate.
364 1.59 thorpej */
365 1.59 thorpej pa.pa_flags = sc->sc_flags;
366 1.59 thorpej if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
367 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
368 1.59 thorpej if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
369 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
370 1.59 thorpej
371 1.59 thorpej /*
372 1.59 thorpej * If the cache line size is not configured, then
373 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
374 1.59 thorpej */
375 1.59 thorpej if (PCI_CACHELINE(bhlcr) == 0)
376 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
377 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
378 1.59 thorpej
379 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
380 1.59 thorpej pa.pa_intrswiz = 0;
381 1.59 thorpej pa.pa_intrtag = tag;
382 1.59 thorpej } else {
383 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
384 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
385 1.59 thorpej }
386 1.81 itojun
387 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
388 1.81 itojun
389 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
390 1.65 sommerfe pa.pa_rawintrpin = pin;
391 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
392 1.59 thorpej /* no interrupt */
393 1.59 thorpej pa.pa_intrpin = 0;
394 1.59 thorpej } else {
395 1.59 thorpej /*
396 1.59 thorpej * swizzle it based on the number of busses we're
397 1.59 thorpej * behind and our device number.
398 1.59 thorpej */
399 1.59 thorpej pa.pa_intrpin = /* XXX */
400 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
401 1.59 thorpej }
402 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
403 1.59 thorpej
404 1.59 thorpej if (match != NULL) {
405 1.59 thorpej ret = (*match)(&pa);
406 1.59 thorpej if (ret != 0 && pap != NULL)
407 1.59 thorpej *pap = pa;
408 1.59 thorpej } else {
409 1.117 dyoung struct pci_child *c;
410 1.94 drochner locs[PCICF_DEV] = device;
411 1.94 drochner locs[PCICF_FUNCTION] = function;
412 1.87 drochner
413 1.117 dyoung c = &sc->PCI_SC_DEVICESC(device, function);
414 1.117 dyoung pci_conf_capture(pc, tag, &c->c_conf);
415 1.117 dyoung if (pci_get_powerstate(pc, tag, &c->c_powerstate) == 0)
416 1.117 dyoung c->c_psok = true;
417 1.117 dyoung else
418 1.117 dyoung c->c_psok = false;
419 1.124 dyoung
420 1.124 dyoung c->c_dev = config_found_sm_loc(sc->sc_dev, "pci", locs, &pa,
421 1.124 dyoung pciprint, config_stdsubmatch);
422 1.124 dyoung
423 1.124 dyoung ret = (c->c_dev != NULL);
424 1.59 thorpej }
425 1.59 thorpej
426 1.123 cegger return ret;
427 1.59 thorpej }
428 1.59 thorpej
429 1.116 dyoung void
430 1.114 dyoung pcidevdetached(device_t self, device_t child)
431 1.87 drochner {
432 1.117 dyoung struct pci_softc *sc = device_private(self);
433 1.87 drochner int d, f;
434 1.117 dyoung pcitag_t tag;
435 1.117 dyoung struct pci_child *c;
436 1.87 drochner
437 1.114 dyoung d = device_locator(child, PCICF_DEV);
438 1.114 dyoung f = device_locator(child, PCICF_FUNCTION);
439 1.87 drochner
440 1.117 dyoung c = &sc->PCI_SC_DEVICESC(d, f);
441 1.117 dyoung
442 1.117 dyoung KASSERT(c->c_dev == child);
443 1.87 drochner
444 1.117 dyoung tag = pci_make_tag(sc->sc_pc, sc->sc_bus, d, f);
445 1.117 dyoung if (c->c_psok)
446 1.117 dyoung pci_set_powerstate(sc->sc_pc, tag, c->c_powerstate);
447 1.117 dyoung pci_conf_restore(sc->sc_pc, tag, &c->c_conf);
448 1.117 dyoung c->c_dev = NULL;
449 1.87 drochner }
450 1.87 drochner
451 1.122 dyoung CFATTACH_DECL3_NEW(pci, sizeof(struct pci_softc),
452 1.122 dyoung pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached,
453 1.122 dyoung DVF_DETACH_SHUTDOWN);
454 1.107 jmcneill
455 1.59 thorpej int
456 1.93 thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
457 1.93 thorpej int *offset, pcireg_t *value)
458 1.40 drochner {
459 1.40 drochner pcireg_t reg;
460 1.40 drochner unsigned int ofs;
461 1.40 drochner
462 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
463 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
464 1.123 cegger return 0;
465 1.40 drochner
466 1.48 kleink /* Determine the Capability List Pointer register to start with. */
467 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
468 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
469 1.47 kleink case 0: /* standard device header */
470 1.104 joerg case 1: /* PCI-PCI bridge header */
471 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
472 1.47 kleink break;
473 1.47 kleink case 2: /* PCI-CardBus Bridge header */
474 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
475 1.47 kleink break;
476 1.47 kleink default:
477 1.123 cegger return 0;
478 1.47 kleink }
479 1.47 kleink
480 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
481 1.40 drochner while (ofs != 0) {
482 1.119 joerg if ((ofs & 3) || (ofs < 0x40)) {
483 1.119 joerg int bus, device, function;
484 1.119 joerg
485 1.119 joerg pci_decompose_tag(pc, tag, &bus, &device, &function);
486 1.119 joerg
487 1.119 joerg printf("Skipping broken PCI header on %d:%d:%d\n",
488 1.119 joerg bus, device, function);
489 1.119 joerg break;
490 1.119 joerg }
491 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
492 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
493 1.40 drochner if (offset)
494 1.40 drochner *offset = ofs;
495 1.40 drochner if (value)
496 1.40 drochner *value = reg;
497 1.123 cegger return 1;
498 1.40 drochner }
499 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
500 1.40 drochner }
501 1.40 drochner
502 1.123 cegger return 0;
503 1.55 fvdl }
504 1.55 fvdl
505 1.55 fvdl int
506 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
507 1.55 fvdl int (*match)(struct pci_attach_args *))
508 1.55 fvdl {
509 1.59 thorpej extern struct cfdriver pci_cd;
510 1.114 dyoung device_t pcidev;
511 1.55 fvdl int i;
512 1.87 drochner static const int wildcard[2] = {
513 1.87 drochner PCICF_DEV_DEFAULT,
514 1.87 drochner PCICF_FUNCTION_DEFAULT
515 1.87 drochner };
516 1.55 fvdl
517 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
518 1.118 cegger pcidev = device_lookup(&pci_cd, i);
519 1.59 thorpej if (pcidev != NULL &&
520 1.115 cube pci_enumerate_bus(device_private(pcidev), wildcard,
521 1.59 thorpej match, pa) != 0)
522 1.123 cegger return 1;
523 1.59 thorpej }
524 1.123 cegger return 0;
525 1.59 thorpej }
526 1.59 thorpej
527 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
528 1.59 thorpej /*
529 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
530 1.59 thorpej * code needs to provide something else.
531 1.59 thorpej */
532 1.59 thorpej int
533 1.87 drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
534 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
535 1.59 thorpej {
536 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
537 1.59 thorpej int device, function, nfunctions, ret;
538 1.59 thorpej const struct pci_quirkdata *qd;
539 1.59 thorpej pcireg_t id, bhlcr;
540 1.59 thorpej pcitag_t tag;
541 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
542 1.60 thorpej char devs[32];
543 1.60 thorpej int i;
544 1.60 thorpej #endif
545 1.59 thorpej
546 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
547 1.60 thorpej pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
548 1.60 thorpej for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
549 1.60 thorpej #else
550 1.60 thorpej for (device = 0; device < sc->sc_maxndevs; device++)
551 1.60 thorpej #endif
552 1.60 thorpej {
553 1.87 drochner if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
554 1.87 drochner (locators[PCICF_DEV] != device))
555 1.87 drochner continue;
556 1.87 drochner
557 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
558 1.81 itojun
559 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
560 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
561 1.81 itojun continue;
562 1.81 itojun
563 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
564 1.59 thorpej
565 1.59 thorpej /* Invalid vendor ID value? */
566 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
567 1.59 thorpej continue;
568 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
569 1.59 thorpej if (PCI_VENDOR(id) == 0)
570 1.59 thorpej continue;
571 1.59 thorpej
572 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
573 1.59 thorpej
574 1.81 itojun if (qd != NULL &&
575 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
576 1.59 thorpej nfunctions = 8;
577 1.81 itojun else if (qd != NULL &&
578 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
579 1.81 itojun nfunctions = 1;
580 1.59 thorpej else
581 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
582 1.59 thorpej
583 1.59 thorpej for (function = 0; function < nfunctions; function++) {
584 1.87 drochner if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
585 1.87 drochner && (locators[PCICF_FUNCTION] != function))
586 1.87 drochner continue;
587 1.87 drochner
588 1.81 itojun if (qd != NULL &&
589 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
590 1.81 itojun continue;
591 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
592 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
593 1.59 thorpej if (match != NULL && ret != 0)
594 1.123 cegger return ret;
595 1.59 thorpej }
596 1.55 fvdl }
597 1.123 cegger return 0;
598 1.66 tshiozak }
599 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
600 1.66 tshiozak
601 1.77 thorpej
602 1.77 thorpej /*
603 1.77 thorpej * Vital Product Data (PCI 2.2)
604 1.77 thorpej */
605 1.77 thorpej
606 1.77 thorpej int
607 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
608 1.77 thorpej pcireg_t *data)
609 1.77 thorpej {
610 1.77 thorpej uint32_t reg;
611 1.77 thorpej int ofs, i, j;
612 1.77 thorpej
613 1.77 thorpej KASSERT(data != NULL);
614 1.77 thorpej KASSERT((offset + count) < 0x7fff);
615 1.77 thorpej
616 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
617 1.123 cegger return 1;
618 1.77 thorpej
619 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
620 1.77 thorpej reg &= 0x0000ffff;
621 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
622 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
623 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
624 1.77 thorpej
625 1.77 thorpej /*
626 1.77 thorpej * PCI 2.2 does not specify how long we should poll
627 1.77 thorpej * for completion nor whether the operation can fail.
628 1.77 thorpej */
629 1.77 thorpej j = 0;
630 1.77 thorpej do {
631 1.77 thorpej if (j++ == 20)
632 1.123 cegger return 1;
633 1.77 thorpej delay(4);
634 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
635 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
636 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
637 1.77 thorpej }
638 1.77 thorpej
639 1.123 cegger return 0;
640 1.77 thorpej }
641 1.77 thorpej
642 1.77 thorpej int
643 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
644 1.77 thorpej pcireg_t *data)
645 1.77 thorpej {
646 1.77 thorpej pcireg_t reg;
647 1.77 thorpej int ofs, i, j;
648 1.77 thorpej
649 1.77 thorpej KASSERT(data != NULL);
650 1.77 thorpej KASSERT((offset + count) < 0x7fff);
651 1.77 thorpej
652 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
653 1.123 cegger return 1;
654 1.77 thorpej
655 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
656 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
657 1.77 thorpej
658 1.77 thorpej reg &= 0x0000ffff;
659 1.79 thorpej reg |= PCI_VPD_OPFLAG;
660 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
661 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
662 1.77 thorpej
663 1.77 thorpej /*
664 1.77 thorpej * PCI 2.2 does not specify how long we should poll
665 1.77 thorpej * for completion nor whether the operation can fail.
666 1.77 thorpej */
667 1.77 thorpej j = 0;
668 1.77 thorpej do {
669 1.77 thorpej if (j++ == 20)
670 1.123 cegger return 1;
671 1.77 thorpej delay(1);
672 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
673 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
674 1.77 thorpej }
675 1.77 thorpej
676 1.123 cegger return 0;
677 1.80 fvdl }
678 1.80 fvdl
679 1.80 fvdl int
680 1.103 christos pci_dma64_available(struct pci_attach_args *pa)
681 1.92 perry {
682 1.80 fvdl #ifdef _PCI_HAVE_DMA64
683 1.120 bouyer if (BUS_DMA_TAG_VALID(pa->pa_dmat64))
684 1.80 fvdl return 1;
685 1.80 fvdl #endif
686 1.80 fvdl return 0;
687 1.1 mycroft }
688 1.90 jmcneill
689 1.90 jmcneill void
690 1.90 jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
691 1.90 jmcneill struct pci_conf_state *pcs)
692 1.90 jmcneill {
693 1.90 jmcneill int off;
694 1.90 jmcneill
695 1.90 jmcneill for (off = 0; off < 16; off++)
696 1.90 jmcneill pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
697 1.90 jmcneill
698 1.90 jmcneill return;
699 1.90 jmcneill }
700 1.90 jmcneill
701 1.90 jmcneill void
702 1.90 jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
703 1.90 jmcneill struct pci_conf_state *pcs)
704 1.90 jmcneill {
705 1.90 jmcneill int off;
706 1.107 jmcneill pcireg_t val;
707 1.90 jmcneill
708 1.107 jmcneill for (off = 15; off >= 0; off--) {
709 1.107 jmcneill val = pci_conf_read(pc, tag, (off * 4));
710 1.107 jmcneill if (val != pcs->reg[off])
711 1.107 jmcneill pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
712 1.107 jmcneill }
713 1.90 jmcneill
714 1.90 jmcneill return;
715 1.90 jmcneill }
716 1.93 thorpej
717 1.99 christos /*
718 1.99 christos * Power Management Capability (Rev 2.2)
719 1.99 christos */
720 1.107 jmcneill static int
721 1.107 jmcneill pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
722 1.107 jmcneill int offset)
723 1.99 christos {
724 1.107 jmcneill pcireg_t value, now;
725 1.99 christos
726 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
727 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
728 1.99 christos switch (now) {
729 1.99 christos case PCI_PMCSR_STATE_D0:
730 1.99 christos case PCI_PMCSR_STATE_D1:
731 1.99 christos case PCI_PMCSR_STATE_D2:
732 1.99 christos case PCI_PMCSR_STATE_D3:
733 1.99 christos *state = now;
734 1.99 christos return 0;
735 1.99 christos default:
736 1.99 christos return EINVAL;
737 1.99 christos }
738 1.99 christos }
739 1.99 christos
740 1.99 christos int
741 1.107 jmcneill pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
742 1.99 christos {
743 1.99 christos int offset;
744 1.107 jmcneill pcireg_t value;
745 1.99 christos
746 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
747 1.99 christos return EOPNOTSUPP;
748 1.99 christos
749 1.107 jmcneill return pci_get_powerstate_int(pc, tag, state, offset);
750 1.107 jmcneill }
751 1.107 jmcneill
752 1.107 jmcneill static int
753 1.107 jmcneill pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
754 1.107 jmcneill int offset, pcireg_t cap_reg)
755 1.107 jmcneill {
756 1.107 jmcneill pcireg_t value, cap, now;
757 1.107 jmcneill
758 1.107 jmcneill cap = cap_reg >> PCI_PMCR_SHIFT;
759 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
760 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
761 1.99 christos value &= ~PCI_PMCSR_STATE_MASK;
762 1.99 christos
763 1.99 christos if (now == state)
764 1.99 christos return 0;
765 1.99 christos switch (state) {
766 1.99 christos case PCI_PMCSR_STATE_D0:
767 1.99 christos break;
768 1.99 christos case PCI_PMCSR_STATE_D1:
769 1.107 jmcneill if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
770 1.107 jmcneill printf("invalid transition from %d to D1\n", (int)now);
771 1.99 christos return EINVAL;
772 1.107 jmcneill }
773 1.107 jmcneill if (!(cap & PCI_PMCR_D1SUPP)) {
774 1.107 jmcneill printf("D1 not supported\n");
775 1.99 christos return EOPNOTSUPP;
776 1.107 jmcneill }
777 1.99 christos break;
778 1.99 christos case PCI_PMCSR_STATE_D2:
779 1.107 jmcneill if (now == PCI_PMCSR_STATE_D3) {
780 1.107 jmcneill printf("invalid transition from %d to D2\n", (int)now);
781 1.99 christos return EINVAL;
782 1.107 jmcneill }
783 1.107 jmcneill if (!(cap & PCI_PMCR_D2SUPP)) {
784 1.107 jmcneill printf("D2 not supported\n");
785 1.99 christos return EOPNOTSUPP;
786 1.107 jmcneill }
787 1.99 christos break;
788 1.99 christos case PCI_PMCSR_STATE_D3:
789 1.99 christos break;
790 1.99 christos default:
791 1.99 christos return EINVAL;
792 1.99 christos }
793 1.112 dyoung value |= state;
794 1.99 christos pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
795 1.111 drochner /* delay according to pcipm1.2, ch. 5.6.1 */
796 1.112 dyoung if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
797 1.110 jmcneill DELAY(10000);
798 1.112 dyoung else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
799 1.110 jmcneill DELAY(200);
800 1.110 jmcneill
801 1.99 christos return 0;
802 1.99 christos }
803 1.99 christos
804 1.99 christos int
805 1.107 jmcneill pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
806 1.107 jmcneill {
807 1.107 jmcneill int offset;
808 1.107 jmcneill pcireg_t value;
809 1.107 jmcneill
810 1.107 jmcneill if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
811 1.107 jmcneill printf("pci_set_powerstate not supported\n");
812 1.107 jmcneill return EOPNOTSUPP;
813 1.107 jmcneill }
814 1.107 jmcneill
815 1.107 jmcneill return pci_set_powerstate_int(pc, tag, state, offset, value);
816 1.107 jmcneill }
817 1.107 jmcneill
818 1.107 jmcneill int
819 1.114 dyoung pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
820 1.114 dyoung int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
821 1.99 christos {
822 1.99 christos pcireg_t pmode;
823 1.99 christos int error;
824 1.99 christos
825 1.99 christos if ((error = pci_get_powerstate(pc, tag, &pmode)))
826 1.99 christos return error;
827 1.99 christos
828 1.99 christos switch (pmode) {
829 1.99 christos case PCI_PMCSR_STATE_D0:
830 1.99 christos break;
831 1.99 christos case PCI_PMCSR_STATE_D3:
832 1.99 christos if (wakefun == NULL) {
833 1.99 christos /*
834 1.99 christos * The card has lost all configuration data in
835 1.99 christos * this state, so punt.
836 1.99 christos */
837 1.114 dyoung aprint_error_dev(dev,
838 1.114 dyoung "unable to wake up from power state D3\n");
839 1.99 christos return EOPNOTSUPP;
840 1.99 christos }
841 1.99 christos /*FALLTHROUGH*/
842 1.99 christos default:
843 1.99 christos if (wakefun) {
844 1.114 dyoung error = (*wakefun)(pc, tag, dev, pmode);
845 1.99 christos if (error)
846 1.99 christos return error;
847 1.99 christos }
848 1.114 dyoung aprint_normal_dev(dev, "waking up from power state D%d\n",
849 1.114 dyoung pmode);
850 1.99 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
851 1.99 christos return error;
852 1.99 christos }
853 1.99 christos return 0;
854 1.99 christos }
855 1.99 christos
856 1.99 christos int
857 1.103 christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
858 1.114 dyoung device_t dev, pcireg_t state)
859 1.99 christos {
860 1.99 christos return 0;
861 1.99 christos }
862 1.99 christos
863 1.107 jmcneill struct pci_child_power {
864 1.107 jmcneill struct pci_conf_state p_pciconf;
865 1.107 jmcneill pci_chipset_tag_t p_pc;
866 1.107 jmcneill pcitag_t p_tag;
867 1.107 jmcneill bool p_has_pm;
868 1.107 jmcneill int p_pm_offset;
869 1.107 jmcneill pcireg_t p_pm_cap;
870 1.107 jmcneill pcireg_t p_class;
871 1.131 dyoung pcireg_t p_csr;
872 1.107 jmcneill };
873 1.107 jmcneill
874 1.107 jmcneill static bool
875 1.127 dyoung pci_child_suspend(device_t dv, const pmf_qual_t *qual)
876 1.107 jmcneill {
877 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
878 1.111 drochner pcireg_t ocsr, csr;
879 1.107 jmcneill
880 1.107 jmcneill pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
881 1.107 jmcneill
882 1.111 drochner if (!priv->p_has_pm)
883 1.111 drochner return true; /* ??? hopefully handled by ACPI */
884 1.111 drochner if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
885 1.111 drochner return true; /* XXX */
886 1.111 drochner
887 1.111 drochner /* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
888 1.111 drochner ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
889 1.111 drochner csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
890 1.111 drochner | PCI_COMMAND_MASTER_ENABLE);
891 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
892 1.111 drochner if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
893 1.107 jmcneill PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
894 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag,
895 1.111 drochner PCI_COMMAND_STATUS_REG, ocsr);
896 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
897 1.107 jmcneill return false;
898 1.107 jmcneill }
899 1.107 jmcneill return true;
900 1.107 jmcneill }
901 1.107 jmcneill
902 1.107 jmcneill static bool
903 1.127 dyoung pci_child_resume(device_t dv, const pmf_qual_t *qual)
904 1.107 jmcneill {
905 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
906 1.107 jmcneill
907 1.107 jmcneill if (priv->p_has_pm &&
908 1.107 jmcneill pci_set_powerstate_int(priv->p_pc, priv->p_tag,
909 1.107 jmcneill PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
910 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
911 1.107 jmcneill return false;
912 1.107 jmcneill }
913 1.107 jmcneill
914 1.107 jmcneill pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
915 1.107 jmcneill
916 1.107 jmcneill return true;
917 1.107 jmcneill }
918 1.107 jmcneill
919 1.113 drochner static bool
920 1.113 drochner pci_child_shutdown(device_t dv, int how)
921 1.113 drochner {
922 1.113 drochner struct pci_child_power *priv = device_pmf_bus_private(dv);
923 1.113 drochner pcireg_t csr;
924 1.113 drochner
925 1.131 dyoung /* restore original bus-mastering state */
926 1.113 drochner csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
927 1.113 drochner csr &= ~PCI_COMMAND_MASTER_ENABLE;
928 1.131 dyoung csr |= priv->p_csr & PCI_COMMAND_MASTER_ENABLE;
929 1.113 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
930 1.113 drochner return true;
931 1.113 drochner }
932 1.113 drochner
933 1.107 jmcneill static void
934 1.107 jmcneill pci_child_deregister(device_t dv)
935 1.107 jmcneill {
936 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
937 1.107 jmcneill
938 1.107 jmcneill free(priv, M_DEVBUF);
939 1.107 jmcneill }
940 1.107 jmcneill
941 1.107 jmcneill static bool
942 1.107 jmcneill pci_child_register(device_t child)
943 1.107 jmcneill {
944 1.107 jmcneill device_t self = device_parent(child);
945 1.107 jmcneill struct pci_softc *sc = device_private(self);
946 1.107 jmcneill struct pci_child_power *priv;
947 1.107 jmcneill int device, function, off;
948 1.107 jmcneill pcireg_t reg;
949 1.107 jmcneill
950 1.107 jmcneill priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
951 1.107 jmcneill
952 1.107 jmcneill device = device_locator(child, PCICF_DEV);
953 1.107 jmcneill function = device_locator(child, PCICF_FUNCTION);
954 1.107 jmcneill
955 1.107 jmcneill priv->p_pc = sc->sc_pc;
956 1.107 jmcneill priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
957 1.107 jmcneill function);
958 1.107 jmcneill priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
959 1.131 dyoung priv->p_csr = pci_conf_read(priv->p_pc, priv->p_tag,
960 1.131 dyoung PCI_COMMAND_STATUS_REG);
961 1.107 jmcneill
962 1.107 jmcneill if (pci_get_capability(priv->p_pc, priv->p_tag,
963 1.107 jmcneill PCI_CAP_PWRMGMT, &off, ®)) {
964 1.107 jmcneill priv->p_has_pm = true;
965 1.107 jmcneill priv->p_pm_offset = off;
966 1.107 jmcneill priv->p_pm_cap = reg;
967 1.107 jmcneill } else {
968 1.107 jmcneill priv->p_has_pm = false;
969 1.107 jmcneill priv->p_pm_offset = -1;
970 1.107 jmcneill }
971 1.107 jmcneill
972 1.107 jmcneill device_pmf_bus_register(child, priv, pci_child_suspend,
973 1.113 drochner pci_child_resume, pci_child_shutdown, pci_child_deregister);
974 1.107 jmcneill
975 1.107 jmcneill return true;
976 1.107 jmcneill }
977