pci.c revision 1.142.12.1 1 1.142.12.1 tls /* $NetBSD: pci.c,v 1.142.12.1 2012/09/12 06:15:32 tls Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.142.12.1 tls __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.142.12.1 2012/09/12 06:15:32 tls Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.107 jmcneill #include <sys/malloc.h>
45 1.10 cgd #include <sys/systm.h>
46 1.1 mycroft #include <sys/device.h>
47 1.142 jmcneill #include <sys/module.h>
48 1.1 mycroft
49 1.10 cgd #include <dev/pci/pcireg.h>
50 1.7 cgd #include <dev/pci/pcivar.h>
51 1.33 cgd #include <dev/pci/pcidevs.h>
52 1.76 christos
53 1.107 jmcneill #include <net/if.h>
54 1.107 jmcneill
55 1.76 christos #include "locators.h"
56 1.10 cgd
57 1.107 jmcneill static bool pci_child_register(device_t);
58 1.107 jmcneill
59 1.45 cgd #ifdef PCI_CONFIG_DUMP
60 1.45 cgd int pci_config_dump = 1;
61 1.45 cgd #else
62 1.45 cgd int pci_config_dump = 0;
63 1.45 cgd #endif
64 1.45 cgd
65 1.91 perry int pciprint(void *, const char *);
66 1.10 cgd
67 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
68 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
69 1.86 drochner #else
70 1.87 drochner int pci_enumerate_bus(struct pci_softc *, const int *,
71 1.136 dyoung int (*)(const struct pci_attach_args *), struct pci_attach_args *);
72 1.86 drochner #endif
73 1.86 drochner
74 1.25 cgd /*
75 1.38 thorpej * Important note about PCI-ISA bridges:
76 1.38 thorpej *
77 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
78 1.38 thorpej * can attach their child busses after PCI configuration is done.
79 1.25 cgd *
80 1.25 cgd * This works because:
81 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
82 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
83 1.25 cgd * busses (i.e. bus zero).
84 1.25 cgd *
85 1.25 cgd * That boils down to: there can only be one of these outstanding
86 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
87 1.25 cgd * subdevices have been found, and it is run after all subdevices
88 1.25 cgd * of PCI bus 0 have been found.
89 1.25 cgd *
90 1.25 cgd * This is needed because there are some (legacy) PCI devices which
91 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
92 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
93 1.25 cgd * and the bridge is seen before the video board is, the board can show
94 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
95 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
96 1.38 thorpej *
97 1.38 thorpej * We use the generic config_defer() facility to achieve this.
98 1.25 cgd */
99 1.25 cgd
100 1.116 dyoung int
101 1.114 dyoung pcirescan(device_t self, const char *ifattr, const int *locators)
102 1.93 thorpej {
103 1.114 dyoung struct pci_softc *sc = device_private(self);
104 1.93 thorpej
105 1.93 thorpej KASSERT(ifattr && !strcmp(ifattr, "pci"));
106 1.93 thorpej KASSERT(locators);
107 1.93 thorpej
108 1.114 dyoung pci_enumerate_bus(sc, locators, NULL, NULL);
109 1.128 pgoyette
110 1.114 dyoung return 0;
111 1.93 thorpej }
112 1.93 thorpej
113 1.116 dyoung int
114 1.115 cube pcimatch(device_t parent, cfdata_t cf, void *aux)
115 1.10 cgd {
116 1.10 cgd struct pcibus_attach_args *pba = aux;
117 1.10 cgd
118 1.10 cgd /* Check the locators */
119 1.89 drochner if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
120 1.89 drochner cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
121 1.123 cegger return 0;
122 1.10 cgd
123 1.10 cgd /* sanity */
124 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
125 1.123 cegger return 0;
126 1.10 cgd
127 1.10 cgd /*
128 1.10 cgd * XXX check other (hardware?) indicators
129 1.10 cgd */
130 1.10 cgd
131 1.123 cegger return 1;
132 1.10 cgd }
133 1.1 mycroft
134 1.116 dyoung void
135 1.114 dyoung pciattach(device_t parent, device_t self, void *aux)
136 1.34 drochner {
137 1.34 drochner struct pcibus_attach_args *pba = aux;
138 1.114 dyoung struct pci_softc *sc = device_private(self);
139 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
140 1.43 thorpej const char *sep = "";
141 1.96 drochner static const int wildcard[PCICF_NLOCS] = {
142 1.96 drochner PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
143 1.96 drochner };
144 1.34 drochner
145 1.142.12.1 tls /* Clamp the maximum transfer size. The hook may clamp it further. */
146 1.142.12.1 tls self->dv_maxphys = MIN(parent->dv_maxphys, INT_MAX);
147 1.142.12.1 tls
148 1.115 cube sc->sc_dev = self;
149 1.115 cube
150 1.34 drochner pci_attach_hook(parent, self, pba);
151 1.78 thorpej
152 1.78 thorpej aprint_naive("\n");
153 1.78 thorpej aprint_normal("\n");
154 1.34 drochner
155 1.140 dyoung io_enabled = (pba->pba_flags & PCI_FLAGS_IO_OKAY);
156 1.140 dyoung mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_OKAY);
157 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
158 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
159 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
160 1.34 drochner
161 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
162 1.114 dyoung aprint_error_dev(self, "no spaces enabled!\n");
163 1.107 jmcneill goto fail;
164 1.34 drochner }
165 1.34 drochner
166 1.78 thorpej #define PRINT(str) \
167 1.78 thorpej do { \
168 1.106 ad aprint_verbose("%s%s", sep, str); \
169 1.78 thorpej sep = ", "; \
170 1.78 thorpej } while (/*CONSTCOND*/0)
171 1.43 thorpej
172 1.115 cube aprint_verbose_dev(self, "");
173 1.43 thorpej
174 1.34 drochner if (io_enabled)
175 1.43 thorpej PRINT("i/o space");
176 1.43 thorpej if (mem_enabled)
177 1.43 thorpej PRINT("memory space");
178 1.106 ad aprint_verbose(" enabled");
179 1.43 thorpej
180 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
181 1.43 thorpej if (mrl_enabled)
182 1.43 thorpej PRINT("rd/line");
183 1.43 thorpej if (mrm_enabled)
184 1.43 thorpej PRINT("rd/mult");
185 1.43 thorpej if (mwi_enabled)
186 1.43 thorpej PRINT("wr/inv");
187 1.106 ad aprint_verbose(" ok");
188 1.34 drochner }
189 1.43 thorpej
190 1.106 ad aprint_verbose("\n");
191 1.43 thorpej
192 1.43 thorpej #undef PRINT
193 1.34 drochner
194 1.34 drochner sc->sc_iot = pba->pba_iot;
195 1.34 drochner sc->sc_memt = pba->pba_memt;
196 1.34 drochner sc->sc_dmat = pba->pba_dmat;
197 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
198 1.34 drochner sc->sc_pc = pba->pba_pc;
199 1.34 drochner sc->sc_bus = pba->pba_bus;
200 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
201 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
202 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
203 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
204 1.34 drochner sc->sc_flags = pba->pba_flags;
205 1.100 jmcneill
206 1.115 cube device_pmf_driver_set_child_register(sc->sc_dev, pci_child_register);
207 1.100 jmcneill
208 1.115 cube pcirescan(sc->sc_dev, "pci", wildcard);
209 1.107 jmcneill
210 1.107 jmcneill fail:
211 1.107 jmcneill if (!pmf_device_register(self, NULL, NULL))
212 1.107 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
213 1.107 jmcneill }
214 1.107 jmcneill
215 1.116 dyoung int
216 1.114 dyoung pcidetach(device_t self, int flags)
217 1.107 jmcneill {
218 1.108 dyoung int rc;
219 1.108 dyoung
220 1.108 dyoung if ((rc = config_detach_children(self, flags)) != 0)
221 1.108 dyoung return rc;
222 1.107 jmcneill pmf_device_deregister(self);
223 1.107 jmcneill return 0;
224 1.87 drochner }
225 1.87 drochner
226 1.87 drochner int
227 1.93 thorpej pciprint(void *aux, const char *pnp)
228 1.1 mycroft {
229 1.46 augustss struct pci_attach_args *pa = aux;
230 1.10 cgd char devinfo[256];
231 1.37 cgd const struct pci_quirkdata *qd;
232 1.1 mycroft
233 1.10 cgd if (pnp) {
234 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
235 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
236 1.10 cgd }
237 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
238 1.45 cgd if (pci_config_dump) {
239 1.45 cgd printf(": ");
240 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
241 1.45 cgd if (!pnp)
242 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
243 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
244 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
245 1.37 cgd #ifdef __i386__
246 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
247 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
248 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
249 1.37 cgd #else
250 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
251 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
252 1.36 cgd #endif
253 1.45 cgd printf(", i/o %s, mem %s,",
254 1.140 dyoung pa->pa_flags & PCI_FLAGS_IO_OKAY ? "on" : "off",
255 1.140 dyoung pa->pa_flags & PCI_FLAGS_MEM_OKAY ? "on" : "off");
256 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
257 1.45 cgd PCI_PRODUCT(pa->pa_id));
258 1.45 cgd if (qd == NULL) {
259 1.45 cgd printf(" no quirks");
260 1.45 cgd } else {
261 1.121 christos snprintb(devinfo, sizeof (devinfo),
262 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
263 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
264 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
265 1.121 christos "\012skipfunc7", qd->quirks);
266 1.45 cgd printf(" quirks %s", devinfo);
267 1.45 cgd }
268 1.45 cgd printf(")");
269 1.37 cgd }
270 1.123 cegger return UNCONF;
271 1.6 mycroft }
272 1.6 mycroft
273 1.6 mycroft int
274 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
275 1.136 dyoung int (*match)(const struct pci_attach_args *),
276 1.136 dyoung struct pci_attach_args *pap)
277 1.59 thorpej {
278 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
279 1.59 thorpej struct pci_attach_args pa;
280 1.135 matt pcireg_t id, csr, class, intr, bhlcr, bar, endbar;
281 1.132 jmcneill int ret, pin, bus, device, function, i, width;
282 1.94 drochner int locs[PCICF_NLOCS];
283 1.59 thorpej
284 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
285 1.59 thorpej
286 1.87 drochner /* a driver already attached? */
287 1.117 dyoung if (sc->PCI_SC_DEVICESC(device, function).c_dev != NULL && !match)
288 1.123 cegger return 0;
289 1.87 drochner
290 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
291 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
292 1.123 cegger return 0;
293 1.81 itojun
294 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
295 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
296 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
297 1.59 thorpej
298 1.59 thorpej /* Invalid vendor ID value? */
299 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
300 1.123 cegger return 0;
301 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
302 1.59 thorpej if (PCI_VENDOR(id) == 0)
303 1.123 cegger return 0;
304 1.59 thorpej
305 1.132 jmcneill /* Collect memory range info */
306 1.132 jmcneill memset(sc->PCI_SC_DEVICESC(device, function).c_range, 0,
307 1.132 jmcneill sizeof(sc->PCI_SC_DEVICESC(device, function).c_range));
308 1.132 jmcneill i = 0;
309 1.135 matt switch (PCI_HDRTYPE_TYPE(bhlcr)) {
310 1.138 dyoung case PCI_HDRTYPE_PPB:
311 1.138 dyoung endbar = PCI_MAPREG_PPB_END;
312 1.138 dyoung break;
313 1.138 dyoung case PCI_HDRTYPE_PCB:
314 1.138 dyoung endbar = PCI_MAPREG_PCB_END;
315 1.138 dyoung break;
316 1.138 dyoung default:
317 1.138 dyoung endbar = PCI_MAPREG_END;
318 1.138 dyoung break;
319 1.135 matt }
320 1.135 matt for (bar = PCI_MAPREG_START; bar < endbar; bar += width) {
321 1.132 jmcneill struct pci_range *r;
322 1.134 jmcneill pcireg_t type;
323 1.132 jmcneill
324 1.132 jmcneill width = 4;
325 1.134 jmcneill if (pci_mapreg_probe(pc, tag, bar, &type) == 0)
326 1.134 jmcneill continue;
327 1.134 jmcneill
328 1.132 jmcneill if (PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_MEM) {
329 1.132 jmcneill if (PCI_MAPREG_MEM_TYPE(type) ==
330 1.132 jmcneill PCI_MAPREG_MEM_TYPE_64BIT)
331 1.132 jmcneill width = 8;
332 1.132 jmcneill
333 1.132 jmcneill r = &sc->PCI_SC_DEVICESC(device, function).c_range[i++];
334 1.132 jmcneill if (pci_mapreg_info(pc, tag, bar, type,
335 1.132 jmcneill &r->r_offset, &r->r_size, &r->r_flags) != 0)
336 1.132 jmcneill break;
337 1.133 macallan if ((PCI_VENDOR(id) == PCI_VENDOR_ATI) && (bar == 0x10)
338 1.137 macallan && (r->r_size == 0x1000000)) {
339 1.133 macallan struct pci_range *nr;
340 1.133 macallan /*
341 1.133 macallan * this has to be a mach64
342 1.133 macallan * split things up so each half-aperture can
343 1.133 macallan * be mapped PREFETCHABLE except the last page
344 1.133 macallan * which may contain registers
345 1.133 macallan */
346 1.133 macallan r->r_size = 0x7ff000;
347 1.133 macallan r->r_flags = BUS_SPACE_MAP_LINEAR |
348 1.133 macallan BUS_SPACE_MAP_PREFETCHABLE;
349 1.133 macallan nr = &sc->PCI_SC_DEVICESC(device,
350 1.133 macallan function).c_range[i++];
351 1.133 macallan nr->r_offset = r->r_offset + 0x800000;
352 1.133 macallan nr->r_size = 0x7ff000;
353 1.133 macallan nr->r_flags = BUS_SPACE_MAP_LINEAR |
354 1.133 macallan BUS_SPACE_MAP_PREFETCHABLE;
355 1.133 macallan }
356 1.133 macallan
357 1.132 jmcneill }
358 1.132 jmcneill }
359 1.132 jmcneill
360 1.59 thorpej pa.pa_iot = sc->sc_iot;
361 1.59 thorpej pa.pa_memt = sc->sc_memt;
362 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
363 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
364 1.59 thorpej pa.pa_pc = pc;
365 1.63 thorpej pa.pa_bus = bus;
366 1.59 thorpej pa.pa_device = device;
367 1.59 thorpej pa.pa_function = function;
368 1.59 thorpej pa.pa_tag = tag;
369 1.59 thorpej pa.pa_id = id;
370 1.59 thorpej pa.pa_class = class;
371 1.59 thorpej
372 1.59 thorpej /*
373 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
374 1.59 thorpej * as appropriate.
375 1.59 thorpej */
376 1.59 thorpej pa.pa_flags = sc->sc_flags;
377 1.59 thorpej
378 1.59 thorpej /*
379 1.59 thorpej * If the cache line size is not configured, then
380 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
381 1.59 thorpej */
382 1.138 dyoung if (PCI_CACHELINE(bhlcr) == 0) {
383 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
384 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
385 1.138 dyoung }
386 1.59 thorpej
387 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
388 1.59 thorpej pa.pa_intrswiz = 0;
389 1.59 thorpej pa.pa_intrtag = tag;
390 1.59 thorpej } else {
391 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
392 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
393 1.59 thorpej }
394 1.81 itojun
395 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
396 1.81 itojun
397 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
398 1.65 sommerfe pa.pa_rawintrpin = pin;
399 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
400 1.59 thorpej /* no interrupt */
401 1.59 thorpej pa.pa_intrpin = 0;
402 1.59 thorpej } else {
403 1.59 thorpej /*
404 1.59 thorpej * swizzle it based on the number of busses we're
405 1.59 thorpej * behind and our device number.
406 1.59 thorpej */
407 1.59 thorpej pa.pa_intrpin = /* XXX */
408 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
409 1.59 thorpej }
410 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
411 1.59 thorpej
412 1.59 thorpej if (match != NULL) {
413 1.59 thorpej ret = (*match)(&pa);
414 1.59 thorpej if (ret != 0 && pap != NULL)
415 1.59 thorpej *pap = pa;
416 1.59 thorpej } else {
417 1.117 dyoung struct pci_child *c;
418 1.94 drochner locs[PCICF_DEV] = device;
419 1.94 drochner locs[PCICF_FUNCTION] = function;
420 1.87 drochner
421 1.117 dyoung c = &sc->PCI_SC_DEVICESC(device, function);
422 1.117 dyoung pci_conf_capture(pc, tag, &c->c_conf);
423 1.117 dyoung if (pci_get_powerstate(pc, tag, &c->c_powerstate) == 0)
424 1.117 dyoung c->c_psok = true;
425 1.117 dyoung else
426 1.117 dyoung c->c_psok = false;
427 1.124 dyoung
428 1.124 dyoung c->c_dev = config_found_sm_loc(sc->sc_dev, "pci", locs, &pa,
429 1.124 dyoung pciprint, config_stdsubmatch);
430 1.124 dyoung
431 1.124 dyoung ret = (c->c_dev != NULL);
432 1.59 thorpej }
433 1.59 thorpej
434 1.123 cegger return ret;
435 1.59 thorpej }
436 1.59 thorpej
437 1.116 dyoung void
438 1.114 dyoung pcidevdetached(device_t self, device_t child)
439 1.87 drochner {
440 1.117 dyoung struct pci_softc *sc = device_private(self);
441 1.87 drochner int d, f;
442 1.117 dyoung pcitag_t tag;
443 1.117 dyoung struct pci_child *c;
444 1.87 drochner
445 1.114 dyoung d = device_locator(child, PCICF_DEV);
446 1.114 dyoung f = device_locator(child, PCICF_FUNCTION);
447 1.87 drochner
448 1.117 dyoung c = &sc->PCI_SC_DEVICESC(d, f);
449 1.117 dyoung
450 1.117 dyoung KASSERT(c->c_dev == child);
451 1.87 drochner
452 1.117 dyoung tag = pci_make_tag(sc->sc_pc, sc->sc_bus, d, f);
453 1.117 dyoung if (c->c_psok)
454 1.117 dyoung pci_set_powerstate(sc->sc_pc, tag, c->c_powerstate);
455 1.117 dyoung pci_conf_restore(sc->sc_pc, tag, &c->c_conf);
456 1.117 dyoung c->c_dev = NULL;
457 1.87 drochner }
458 1.87 drochner
459 1.122 dyoung CFATTACH_DECL3_NEW(pci, sizeof(struct pci_softc),
460 1.122 dyoung pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached,
461 1.122 dyoung DVF_DETACH_SHUTDOWN);
462 1.107 jmcneill
463 1.59 thorpej int
464 1.93 thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
465 1.93 thorpej int *offset, pcireg_t *value)
466 1.40 drochner {
467 1.40 drochner pcireg_t reg;
468 1.40 drochner unsigned int ofs;
469 1.40 drochner
470 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
471 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
472 1.123 cegger return 0;
473 1.40 drochner
474 1.48 kleink /* Determine the Capability List Pointer register to start with. */
475 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
476 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
477 1.47 kleink case 0: /* standard device header */
478 1.104 joerg case 1: /* PCI-PCI bridge header */
479 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
480 1.47 kleink break;
481 1.47 kleink case 2: /* PCI-CardBus Bridge header */
482 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
483 1.47 kleink break;
484 1.47 kleink default:
485 1.123 cegger return 0;
486 1.47 kleink }
487 1.47 kleink
488 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
489 1.40 drochner while (ofs != 0) {
490 1.119 joerg if ((ofs & 3) || (ofs < 0x40)) {
491 1.119 joerg int bus, device, function;
492 1.119 joerg
493 1.119 joerg pci_decompose_tag(pc, tag, &bus, &device, &function);
494 1.119 joerg
495 1.119 joerg printf("Skipping broken PCI header on %d:%d:%d\n",
496 1.119 joerg bus, device, function);
497 1.119 joerg break;
498 1.119 joerg }
499 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
500 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
501 1.40 drochner if (offset)
502 1.40 drochner *offset = ofs;
503 1.40 drochner if (value)
504 1.40 drochner *value = reg;
505 1.123 cegger return 1;
506 1.40 drochner }
507 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
508 1.40 drochner }
509 1.40 drochner
510 1.123 cegger return 0;
511 1.55 fvdl }
512 1.55 fvdl
513 1.55 fvdl int
514 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
515 1.136 dyoung int (*match)(const struct pci_attach_args *))
516 1.55 fvdl {
517 1.59 thorpej extern struct cfdriver pci_cd;
518 1.114 dyoung device_t pcidev;
519 1.55 fvdl int i;
520 1.87 drochner static const int wildcard[2] = {
521 1.87 drochner PCICF_DEV_DEFAULT,
522 1.87 drochner PCICF_FUNCTION_DEFAULT
523 1.87 drochner };
524 1.55 fvdl
525 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
526 1.118 cegger pcidev = device_lookup(&pci_cd, i);
527 1.59 thorpej if (pcidev != NULL &&
528 1.115 cube pci_enumerate_bus(device_private(pcidev), wildcard,
529 1.59 thorpej match, pa) != 0)
530 1.123 cegger return 1;
531 1.59 thorpej }
532 1.123 cegger return 0;
533 1.59 thorpej }
534 1.59 thorpej
535 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
536 1.59 thorpej /*
537 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
538 1.59 thorpej * code needs to provide something else.
539 1.59 thorpej */
540 1.59 thorpej int
541 1.87 drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
542 1.136 dyoung int (*match)(const struct pci_attach_args *), struct pci_attach_args *pap)
543 1.59 thorpej {
544 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
545 1.59 thorpej int device, function, nfunctions, ret;
546 1.59 thorpej const struct pci_quirkdata *qd;
547 1.59 thorpej pcireg_t id, bhlcr;
548 1.59 thorpej pcitag_t tag;
549 1.141 dyoung uint8_t devs[32];
550 1.141 dyoung int i, n;
551 1.141 dyoung
552 1.141 dyoung n = pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs, __arraycount(devs));
553 1.141 dyoung for (i = 0; i < n; i++) {
554 1.141 dyoung device = devs[i];
555 1.59 thorpej
556 1.87 drochner if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
557 1.87 drochner (locators[PCICF_DEV] != device))
558 1.87 drochner continue;
559 1.87 drochner
560 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
561 1.81 itojun
562 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
563 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
564 1.81 itojun continue;
565 1.81 itojun
566 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
567 1.59 thorpej
568 1.59 thorpej /* Invalid vendor ID value? */
569 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
570 1.59 thorpej continue;
571 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
572 1.59 thorpej if (PCI_VENDOR(id) == 0)
573 1.59 thorpej continue;
574 1.59 thorpej
575 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
576 1.59 thorpej
577 1.81 itojun if (qd != NULL &&
578 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
579 1.59 thorpej nfunctions = 8;
580 1.81 itojun else if (qd != NULL &&
581 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
582 1.81 itojun nfunctions = 1;
583 1.59 thorpej else
584 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
585 1.59 thorpej
586 1.59 thorpej for (function = 0; function < nfunctions; function++) {
587 1.87 drochner if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
588 1.87 drochner && (locators[PCICF_FUNCTION] != function))
589 1.87 drochner continue;
590 1.87 drochner
591 1.81 itojun if (qd != NULL &&
592 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
593 1.81 itojun continue;
594 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
595 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
596 1.59 thorpej if (match != NULL && ret != 0)
597 1.123 cegger return ret;
598 1.59 thorpej }
599 1.55 fvdl }
600 1.123 cegger return 0;
601 1.66 tshiozak }
602 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
603 1.66 tshiozak
604 1.77 thorpej
605 1.77 thorpej /*
606 1.77 thorpej * Vital Product Data (PCI 2.2)
607 1.77 thorpej */
608 1.77 thorpej
609 1.77 thorpej int
610 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
611 1.77 thorpej pcireg_t *data)
612 1.77 thorpej {
613 1.77 thorpej uint32_t reg;
614 1.77 thorpej int ofs, i, j;
615 1.77 thorpej
616 1.77 thorpej KASSERT(data != NULL);
617 1.77 thorpej KASSERT((offset + count) < 0x7fff);
618 1.77 thorpej
619 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
620 1.123 cegger return 1;
621 1.77 thorpej
622 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
623 1.77 thorpej reg &= 0x0000ffff;
624 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
625 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
626 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
627 1.77 thorpej
628 1.77 thorpej /*
629 1.77 thorpej * PCI 2.2 does not specify how long we should poll
630 1.77 thorpej * for completion nor whether the operation can fail.
631 1.77 thorpej */
632 1.77 thorpej j = 0;
633 1.77 thorpej do {
634 1.77 thorpej if (j++ == 20)
635 1.123 cegger return 1;
636 1.77 thorpej delay(4);
637 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
638 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
639 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
640 1.77 thorpej }
641 1.77 thorpej
642 1.123 cegger return 0;
643 1.77 thorpej }
644 1.77 thorpej
645 1.77 thorpej int
646 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
647 1.77 thorpej pcireg_t *data)
648 1.77 thorpej {
649 1.77 thorpej pcireg_t reg;
650 1.77 thorpej int ofs, i, j;
651 1.77 thorpej
652 1.77 thorpej KASSERT(data != NULL);
653 1.77 thorpej KASSERT((offset + count) < 0x7fff);
654 1.77 thorpej
655 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
656 1.123 cegger return 1;
657 1.77 thorpej
658 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
659 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
660 1.77 thorpej
661 1.77 thorpej reg &= 0x0000ffff;
662 1.79 thorpej reg |= PCI_VPD_OPFLAG;
663 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
664 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
665 1.77 thorpej
666 1.77 thorpej /*
667 1.77 thorpej * PCI 2.2 does not specify how long we should poll
668 1.77 thorpej * for completion nor whether the operation can fail.
669 1.77 thorpej */
670 1.77 thorpej j = 0;
671 1.77 thorpej do {
672 1.77 thorpej if (j++ == 20)
673 1.123 cegger return 1;
674 1.77 thorpej delay(1);
675 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
676 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
677 1.77 thorpej }
678 1.77 thorpej
679 1.123 cegger return 0;
680 1.80 fvdl }
681 1.80 fvdl
682 1.80 fvdl int
683 1.136 dyoung pci_dma64_available(const struct pci_attach_args *pa)
684 1.92 perry {
685 1.80 fvdl #ifdef _PCI_HAVE_DMA64
686 1.120 bouyer if (BUS_DMA_TAG_VALID(pa->pa_dmat64))
687 1.80 fvdl return 1;
688 1.80 fvdl #endif
689 1.80 fvdl return 0;
690 1.1 mycroft }
691 1.90 jmcneill
692 1.90 jmcneill void
693 1.90 jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
694 1.90 jmcneill struct pci_conf_state *pcs)
695 1.90 jmcneill {
696 1.90 jmcneill int off;
697 1.90 jmcneill
698 1.90 jmcneill for (off = 0; off < 16; off++)
699 1.90 jmcneill pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
700 1.90 jmcneill
701 1.90 jmcneill return;
702 1.90 jmcneill }
703 1.90 jmcneill
704 1.90 jmcneill void
705 1.90 jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
706 1.90 jmcneill struct pci_conf_state *pcs)
707 1.90 jmcneill {
708 1.90 jmcneill int off;
709 1.107 jmcneill pcireg_t val;
710 1.90 jmcneill
711 1.107 jmcneill for (off = 15; off >= 0; off--) {
712 1.107 jmcneill val = pci_conf_read(pc, tag, (off * 4));
713 1.107 jmcneill if (val != pcs->reg[off])
714 1.107 jmcneill pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
715 1.107 jmcneill }
716 1.90 jmcneill
717 1.90 jmcneill return;
718 1.90 jmcneill }
719 1.93 thorpej
720 1.99 christos /*
721 1.99 christos * Power Management Capability (Rev 2.2)
722 1.99 christos */
723 1.107 jmcneill static int
724 1.107 jmcneill pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
725 1.107 jmcneill int offset)
726 1.99 christos {
727 1.107 jmcneill pcireg_t value, now;
728 1.99 christos
729 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
730 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
731 1.99 christos switch (now) {
732 1.99 christos case PCI_PMCSR_STATE_D0:
733 1.99 christos case PCI_PMCSR_STATE_D1:
734 1.99 christos case PCI_PMCSR_STATE_D2:
735 1.99 christos case PCI_PMCSR_STATE_D3:
736 1.99 christos *state = now;
737 1.99 christos return 0;
738 1.99 christos default:
739 1.99 christos return EINVAL;
740 1.99 christos }
741 1.99 christos }
742 1.99 christos
743 1.99 christos int
744 1.107 jmcneill pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
745 1.99 christos {
746 1.99 christos int offset;
747 1.107 jmcneill pcireg_t value;
748 1.99 christos
749 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
750 1.99 christos return EOPNOTSUPP;
751 1.99 christos
752 1.107 jmcneill return pci_get_powerstate_int(pc, tag, state, offset);
753 1.107 jmcneill }
754 1.107 jmcneill
755 1.107 jmcneill static int
756 1.107 jmcneill pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
757 1.107 jmcneill int offset, pcireg_t cap_reg)
758 1.107 jmcneill {
759 1.107 jmcneill pcireg_t value, cap, now;
760 1.107 jmcneill
761 1.107 jmcneill cap = cap_reg >> PCI_PMCR_SHIFT;
762 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
763 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
764 1.99 christos value &= ~PCI_PMCSR_STATE_MASK;
765 1.99 christos
766 1.99 christos if (now == state)
767 1.99 christos return 0;
768 1.99 christos switch (state) {
769 1.99 christos case PCI_PMCSR_STATE_D0:
770 1.99 christos break;
771 1.99 christos case PCI_PMCSR_STATE_D1:
772 1.107 jmcneill if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
773 1.107 jmcneill printf("invalid transition from %d to D1\n", (int)now);
774 1.99 christos return EINVAL;
775 1.107 jmcneill }
776 1.107 jmcneill if (!(cap & PCI_PMCR_D1SUPP)) {
777 1.107 jmcneill printf("D1 not supported\n");
778 1.99 christos return EOPNOTSUPP;
779 1.107 jmcneill }
780 1.99 christos break;
781 1.99 christos case PCI_PMCSR_STATE_D2:
782 1.107 jmcneill if (now == PCI_PMCSR_STATE_D3) {
783 1.107 jmcneill printf("invalid transition from %d to D2\n", (int)now);
784 1.99 christos return EINVAL;
785 1.107 jmcneill }
786 1.107 jmcneill if (!(cap & PCI_PMCR_D2SUPP)) {
787 1.107 jmcneill printf("D2 not supported\n");
788 1.99 christos return EOPNOTSUPP;
789 1.107 jmcneill }
790 1.99 christos break;
791 1.99 christos case PCI_PMCSR_STATE_D3:
792 1.99 christos break;
793 1.99 christos default:
794 1.99 christos return EINVAL;
795 1.99 christos }
796 1.112 dyoung value |= state;
797 1.99 christos pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
798 1.111 drochner /* delay according to pcipm1.2, ch. 5.6.1 */
799 1.112 dyoung if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
800 1.110 jmcneill DELAY(10000);
801 1.112 dyoung else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
802 1.110 jmcneill DELAY(200);
803 1.110 jmcneill
804 1.99 christos return 0;
805 1.99 christos }
806 1.99 christos
807 1.99 christos int
808 1.107 jmcneill pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
809 1.107 jmcneill {
810 1.107 jmcneill int offset;
811 1.107 jmcneill pcireg_t value;
812 1.107 jmcneill
813 1.107 jmcneill if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
814 1.107 jmcneill printf("pci_set_powerstate not supported\n");
815 1.107 jmcneill return EOPNOTSUPP;
816 1.107 jmcneill }
817 1.107 jmcneill
818 1.107 jmcneill return pci_set_powerstate_int(pc, tag, state, offset, value);
819 1.107 jmcneill }
820 1.107 jmcneill
821 1.107 jmcneill int
822 1.114 dyoung pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
823 1.114 dyoung int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
824 1.99 christos {
825 1.99 christos pcireg_t pmode;
826 1.99 christos int error;
827 1.99 christos
828 1.99 christos if ((error = pci_get_powerstate(pc, tag, &pmode)))
829 1.99 christos return error;
830 1.99 christos
831 1.99 christos switch (pmode) {
832 1.99 christos case PCI_PMCSR_STATE_D0:
833 1.99 christos break;
834 1.99 christos case PCI_PMCSR_STATE_D3:
835 1.99 christos if (wakefun == NULL) {
836 1.99 christos /*
837 1.99 christos * The card has lost all configuration data in
838 1.99 christos * this state, so punt.
839 1.99 christos */
840 1.114 dyoung aprint_error_dev(dev,
841 1.114 dyoung "unable to wake up from power state D3\n");
842 1.99 christos return EOPNOTSUPP;
843 1.99 christos }
844 1.99 christos /*FALLTHROUGH*/
845 1.99 christos default:
846 1.99 christos if (wakefun) {
847 1.114 dyoung error = (*wakefun)(pc, tag, dev, pmode);
848 1.99 christos if (error)
849 1.99 christos return error;
850 1.99 christos }
851 1.114 dyoung aprint_normal_dev(dev, "waking up from power state D%d\n",
852 1.114 dyoung pmode);
853 1.99 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
854 1.99 christos return error;
855 1.99 christos }
856 1.99 christos return 0;
857 1.99 christos }
858 1.99 christos
859 1.99 christos int
860 1.103 christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
861 1.114 dyoung device_t dev, pcireg_t state)
862 1.99 christos {
863 1.99 christos return 0;
864 1.99 christos }
865 1.99 christos
866 1.107 jmcneill struct pci_child_power {
867 1.107 jmcneill struct pci_conf_state p_pciconf;
868 1.107 jmcneill pci_chipset_tag_t p_pc;
869 1.107 jmcneill pcitag_t p_tag;
870 1.107 jmcneill bool p_has_pm;
871 1.107 jmcneill int p_pm_offset;
872 1.107 jmcneill pcireg_t p_pm_cap;
873 1.107 jmcneill pcireg_t p_class;
874 1.131 dyoung pcireg_t p_csr;
875 1.107 jmcneill };
876 1.107 jmcneill
877 1.107 jmcneill static bool
878 1.127 dyoung pci_child_suspend(device_t dv, const pmf_qual_t *qual)
879 1.107 jmcneill {
880 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
881 1.111 drochner pcireg_t ocsr, csr;
882 1.107 jmcneill
883 1.107 jmcneill pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
884 1.107 jmcneill
885 1.111 drochner if (!priv->p_has_pm)
886 1.111 drochner return true; /* ??? hopefully handled by ACPI */
887 1.111 drochner if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
888 1.111 drochner return true; /* XXX */
889 1.111 drochner
890 1.111 drochner /* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
891 1.111 drochner ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
892 1.111 drochner csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
893 1.111 drochner | PCI_COMMAND_MASTER_ENABLE);
894 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
895 1.111 drochner if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
896 1.107 jmcneill PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
897 1.111 drochner pci_conf_write(priv->p_pc, priv->p_tag,
898 1.111 drochner PCI_COMMAND_STATUS_REG, ocsr);
899 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
900 1.107 jmcneill return false;
901 1.107 jmcneill }
902 1.107 jmcneill return true;
903 1.107 jmcneill }
904 1.107 jmcneill
905 1.107 jmcneill static bool
906 1.127 dyoung pci_child_resume(device_t dv, const pmf_qual_t *qual)
907 1.107 jmcneill {
908 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
909 1.107 jmcneill
910 1.107 jmcneill if (priv->p_has_pm &&
911 1.107 jmcneill pci_set_powerstate_int(priv->p_pc, priv->p_tag,
912 1.107 jmcneill PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
913 1.107 jmcneill aprint_error_dev(dv, "unsupported state, continuing.\n");
914 1.107 jmcneill return false;
915 1.107 jmcneill }
916 1.107 jmcneill
917 1.107 jmcneill pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
918 1.107 jmcneill
919 1.107 jmcneill return true;
920 1.107 jmcneill }
921 1.107 jmcneill
922 1.113 drochner static bool
923 1.113 drochner pci_child_shutdown(device_t dv, int how)
924 1.113 drochner {
925 1.113 drochner struct pci_child_power *priv = device_pmf_bus_private(dv);
926 1.113 drochner pcireg_t csr;
927 1.113 drochner
928 1.131 dyoung /* restore original bus-mastering state */
929 1.113 drochner csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
930 1.113 drochner csr &= ~PCI_COMMAND_MASTER_ENABLE;
931 1.131 dyoung csr |= priv->p_csr & PCI_COMMAND_MASTER_ENABLE;
932 1.113 drochner pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
933 1.113 drochner return true;
934 1.113 drochner }
935 1.113 drochner
936 1.107 jmcneill static void
937 1.107 jmcneill pci_child_deregister(device_t dv)
938 1.107 jmcneill {
939 1.107 jmcneill struct pci_child_power *priv = device_pmf_bus_private(dv);
940 1.107 jmcneill
941 1.107 jmcneill free(priv, M_DEVBUF);
942 1.107 jmcneill }
943 1.107 jmcneill
944 1.107 jmcneill static bool
945 1.107 jmcneill pci_child_register(device_t child)
946 1.107 jmcneill {
947 1.107 jmcneill device_t self = device_parent(child);
948 1.107 jmcneill struct pci_softc *sc = device_private(self);
949 1.107 jmcneill struct pci_child_power *priv;
950 1.107 jmcneill int device, function, off;
951 1.107 jmcneill pcireg_t reg;
952 1.107 jmcneill
953 1.107 jmcneill priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
954 1.107 jmcneill
955 1.107 jmcneill device = device_locator(child, PCICF_DEV);
956 1.107 jmcneill function = device_locator(child, PCICF_FUNCTION);
957 1.107 jmcneill
958 1.107 jmcneill priv->p_pc = sc->sc_pc;
959 1.107 jmcneill priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
960 1.107 jmcneill function);
961 1.107 jmcneill priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
962 1.131 dyoung priv->p_csr = pci_conf_read(priv->p_pc, priv->p_tag,
963 1.131 dyoung PCI_COMMAND_STATUS_REG);
964 1.107 jmcneill
965 1.107 jmcneill if (pci_get_capability(priv->p_pc, priv->p_tag,
966 1.107 jmcneill PCI_CAP_PWRMGMT, &off, ®)) {
967 1.107 jmcneill priv->p_has_pm = true;
968 1.107 jmcneill priv->p_pm_offset = off;
969 1.107 jmcneill priv->p_pm_cap = reg;
970 1.107 jmcneill } else {
971 1.107 jmcneill priv->p_has_pm = false;
972 1.107 jmcneill priv->p_pm_offset = -1;
973 1.107 jmcneill }
974 1.107 jmcneill
975 1.107 jmcneill device_pmf_bus_register(child, priv, pci_child_suspend,
976 1.113 drochner pci_child_resume, pci_child_shutdown, pci_child_deregister);
977 1.107 jmcneill
978 1.107 jmcneill return true;
979 1.107 jmcneill }
980 1.142 jmcneill
981 1.142 jmcneill MODULE(MODULE_CLASS_DRIVER, pci, NULL);
982 1.142 jmcneill
983 1.142 jmcneill static int
984 1.142 jmcneill pci_modcmd(modcmd_t cmd, void *priv)
985 1.142 jmcneill {
986 1.142 jmcneill if (cmd == MODULE_CMD_INIT || cmd == MODULE_CMD_FINI)
987 1.142 jmcneill return 0;
988 1.142 jmcneill return ENOTTY;
989 1.142 jmcneill }
990