Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.153
      1  1.153   msaitoh /*	$NetBSD: pci.c,v 1.153 2018/12/01 01:23:24 msaitoh Exp $	*/
      2    1.3       cgd 
      3    1.1   mycroft /*
      4   1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5   1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6   1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7    1.1   mycroft  *
      8    1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9    1.1   mycroft  * modification, are permitted provided that the following conditions
     10    1.1   mycroft  * are met:
     11    1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12    1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13    1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14    1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15    1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16    1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17    1.1   mycroft  *    must display the following acknowledgement:
     18   1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19    1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20    1.1   mycroft  *    derived from this software without specific prior written permission.
     21    1.1   mycroft  *
     22    1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23    1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24    1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25    1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26    1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27    1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28    1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29    1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30    1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31    1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32    1.1   mycroft  */
     33    1.1   mycroft 
     34    1.1   mycroft /*
     35   1.10       cgd  * PCI bus autoconfiguration.
     36    1.1   mycroft  */
     37   1.58     lukem 
     38   1.58     lukem #include <sys/cdefs.h>
     39  1.153   msaitoh __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.153 2018/12/01 01:23:24 msaitoh Exp $");
     40    1.1   mycroft 
     41  1.148     pooka #ifdef _KERNEL_OPT
     42   1.45       cgd #include "opt_pci.h"
     43  1.148     pooka #endif
     44   1.45       cgd 
     45    1.1   mycroft #include <sys/param.h>
     46  1.107  jmcneill #include <sys/malloc.h>
     47   1.10       cgd #include <sys/systm.h>
     48    1.1   mycroft #include <sys/device.h>
     49  1.142  jmcneill #include <sys/module.h>
     50    1.1   mycroft 
     51   1.10       cgd #include <dev/pci/pcireg.h>
     52    1.7       cgd #include <dev/pci/pcivar.h>
     53   1.33       cgd #include <dev/pci/pcidevs.h>
     54  1.152   msaitoh #include <dev/pci/ppbvar.h>
     55   1.76  christos 
     56  1.107  jmcneill #include <net/if.h>
     57  1.107  jmcneill 
     58   1.76  christos #include "locators.h"
     59   1.10       cgd 
     60  1.107  jmcneill static bool pci_child_register(device_t);
     61  1.107  jmcneill 
     62   1.45       cgd #ifdef PCI_CONFIG_DUMP
     63   1.45       cgd int pci_config_dump = 1;
     64   1.45       cgd #else
     65   1.45       cgd int pci_config_dump = 0;
     66   1.45       cgd #endif
     67   1.45       cgd 
     68   1.91     perry int	pciprint(void *, const char *);
     69   1.10       cgd 
     70   1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     71   1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     72   1.86  drochner #endif
     73   1.86  drochner 
     74   1.25       cgd /*
     75   1.38   thorpej  * Important note about PCI-ISA bridges:
     76   1.38   thorpej  *
     77   1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     78   1.38   thorpej  * can attach their child busses after PCI configuration is done.
     79   1.25       cgd  *
     80   1.25       cgd  * This works because:
     81   1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     82   1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     83   1.25       cgd  *	    busses (i.e. bus zero).
     84   1.25       cgd  *
     85   1.25       cgd  * That boils down to: there can only be one of these outstanding
     86   1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     87   1.25       cgd  * subdevices have been found, and it is run after all subdevices
     88   1.25       cgd  * of PCI bus 0 have been found.
     89   1.25       cgd  *
     90   1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     91   1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     92   1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     93   1.25       cgd  * and the bridge is seen before the video board is, the board can show
     94   1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     95   1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     96   1.38   thorpej  *
     97   1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     98   1.25       cgd  */
     99   1.25       cgd 
    100  1.116    dyoung int
    101  1.114    dyoung pcirescan(device_t self, const char *ifattr, const int *locators)
    102   1.93   thorpej {
    103  1.114    dyoung 	struct pci_softc *sc = device_private(self);
    104   1.93   thorpej 
    105   1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    106   1.93   thorpej 	KASSERT(locators);
    107   1.93   thorpej 
    108  1.114    dyoung 	pci_enumerate_bus(sc, locators, NULL, NULL);
    109  1.128  pgoyette 
    110  1.114    dyoung 	return 0;
    111   1.93   thorpej }
    112   1.93   thorpej 
    113  1.116    dyoung int
    114  1.115      cube pcimatch(device_t parent, cfdata_t cf, void *aux)
    115   1.10       cgd {
    116   1.10       cgd 	struct pcibus_attach_args *pba = aux;
    117   1.10       cgd 
    118   1.10       cgd 	/* Check the locators */
    119   1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    120   1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    121  1.123    cegger 		return 0;
    122   1.10       cgd 
    123   1.10       cgd 	/* sanity */
    124   1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    125  1.123    cegger 		return 0;
    126   1.10       cgd 
    127   1.10       cgd 	/*
    128   1.10       cgd 	 * XXX check other (hardware?) indicators
    129   1.10       cgd 	 */
    130   1.10       cgd 
    131  1.123    cegger 	return 1;
    132   1.10       cgd }
    133    1.1   mycroft 
    134  1.116    dyoung void
    135  1.114    dyoung pciattach(device_t parent, device_t self, void *aux)
    136   1.34  drochner {
    137   1.34  drochner 	struct pcibus_attach_args *pba = aux;
    138  1.114    dyoung 	struct pci_softc *sc = device_private(self);
    139   1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    140   1.43   thorpej 	const char *sep = "";
    141   1.96  drochner 	static const int wildcard[PCICF_NLOCS] = {
    142   1.96  drochner 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    143   1.96  drochner 	};
    144   1.34  drochner 
    145  1.115      cube 	sc->sc_dev = self;
    146  1.115      cube 
    147   1.34  drochner 	pci_attach_hook(parent, self, pba);
    148   1.78   thorpej 
    149   1.78   thorpej 	aprint_naive("\n");
    150   1.78   thorpej 	aprint_normal("\n");
    151   1.34  drochner 
    152  1.140    dyoung 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_OKAY);
    153  1.140    dyoung 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_OKAY);
    154   1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    155   1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    156   1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    157   1.34  drochner 
    158   1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    159  1.114    dyoung 		aprint_error_dev(self, "no spaces enabled!\n");
    160  1.107  jmcneill 		goto fail;
    161   1.34  drochner 	}
    162   1.34  drochner 
    163   1.78   thorpej #define	PRINT(str)							\
    164   1.78   thorpej do {									\
    165  1.106        ad 	aprint_verbose("%s%s", sep, str);				\
    166   1.78   thorpej 	sep = ", ";							\
    167   1.78   thorpej } while (/*CONSTCOND*/0)
    168   1.43   thorpej 
    169  1.115      cube 	aprint_verbose_dev(self, "");
    170   1.43   thorpej 
    171   1.34  drochner 	if (io_enabled)
    172   1.43   thorpej 		PRINT("i/o space");
    173   1.43   thorpej 	if (mem_enabled)
    174   1.43   thorpej 		PRINT("memory space");
    175  1.106        ad 	aprint_verbose(" enabled");
    176   1.43   thorpej 
    177   1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    178   1.43   thorpej 		if (mrl_enabled)
    179   1.43   thorpej 			PRINT("rd/line");
    180   1.43   thorpej 		if (mrm_enabled)
    181   1.43   thorpej 			PRINT("rd/mult");
    182   1.43   thorpej 		if (mwi_enabled)
    183   1.43   thorpej 			PRINT("wr/inv");
    184  1.106        ad 		aprint_verbose(" ok");
    185   1.34  drochner 	}
    186   1.43   thorpej 
    187  1.106        ad 	aprint_verbose("\n");
    188   1.43   thorpej 
    189   1.43   thorpej #undef PRINT
    190   1.34  drochner 
    191   1.34  drochner 	sc->sc_iot = pba->pba_iot;
    192   1.34  drochner 	sc->sc_memt = pba->pba_memt;
    193   1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    194   1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    195   1.34  drochner 	sc->sc_pc = pba->pba_pc;
    196   1.34  drochner 	sc->sc_bus = pba->pba_bus;
    197   1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    198   1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    199   1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    200   1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    201   1.34  drochner 	sc->sc_flags = pba->pba_flags;
    202  1.100  jmcneill 
    203  1.115      cube 	device_pmf_driver_set_child_register(sc->sc_dev, pci_child_register);
    204  1.100  jmcneill 
    205  1.115      cube 	pcirescan(sc->sc_dev, "pci", wildcard);
    206  1.107  jmcneill 
    207  1.107  jmcneill fail:
    208  1.107  jmcneill 	if (!pmf_device_register(self, NULL, NULL))
    209  1.107  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    210  1.107  jmcneill }
    211  1.107  jmcneill 
    212  1.116    dyoung int
    213  1.114    dyoung pcidetach(device_t self, int flags)
    214  1.107  jmcneill {
    215  1.108    dyoung 	int rc;
    216  1.108    dyoung 
    217  1.108    dyoung 	if ((rc = config_detach_children(self, flags)) != 0)
    218  1.108    dyoung 		return rc;
    219  1.107  jmcneill 	pmf_device_deregister(self);
    220  1.107  jmcneill 	return 0;
    221   1.87  drochner }
    222   1.87  drochner 
    223   1.87  drochner int
    224   1.93   thorpej pciprint(void *aux, const char *pnp)
    225    1.1   mycroft {
    226   1.46  augustss 	struct pci_attach_args *pa = aux;
    227   1.10       cgd 	char devinfo[256];
    228   1.37       cgd 	const struct pci_quirkdata *qd;
    229    1.1   mycroft 
    230   1.10       cgd 	if (pnp) {
    231   1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    232   1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    233   1.10       cgd 	}
    234   1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    235   1.45       cgd 	if (pci_config_dump) {
    236   1.45       cgd 		printf(": ");
    237   1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    238   1.45       cgd 		if (!pnp)
    239   1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    240   1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    241   1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    242   1.37       cgd #ifdef __i386__
    243   1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    244   1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    245   1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    246   1.37       cgd #else
    247   1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    248   1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    249   1.36       cgd #endif
    250   1.45       cgd 		printf(", i/o %s, mem %s,",
    251  1.140    dyoung 		    pa->pa_flags & PCI_FLAGS_IO_OKAY ? "on" : "off",
    252  1.140    dyoung 		    pa->pa_flags & PCI_FLAGS_MEM_OKAY ? "on" : "off");
    253   1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    254   1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    255   1.45       cgd 		if (qd == NULL) {
    256   1.45       cgd 			printf(" no quirks");
    257   1.45       cgd 		} else {
    258  1.121  christos 			snprintb(devinfo, sizeof (devinfo),
    259   1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    260   1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    261   1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    262  1.121  christos 			    "\012skipfunc7", qd->quirks);
    263   1.45       cgd 			printf(" quirks %s", devinfo);
    264   1.45       cgd 		}
    265   1.45       cgd 		printf(")");
    266   1.37       cgd 	}
    267  1.123    cegger 	return UNCONF;
    268    1.6   mycroft }
    269    1.6   mycroft 
    270    1.6   mycroft int
    271   1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    272  1.136    dyoung     int (*match)(const struct pci_attach_args *),
    273  1.136    dyoung     struct pci_attach_args *pap)
    274   1.59   thorpej {
    275   1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    276   1.59   thorpej 	struct pci_attach_args pa;
    277  1.145      matt 	pcireg_t id, /* csr, */ pciclass, intr, bhlcr, bar, endbar;
    278  1.146  knakahar #ifdef __HAVE_PCI_MSI_MSIX
    279  1.146  knakahar 	pcireg_t cap;
    280  1.146  knakahar 	int off;
    281  1.146  knakahar #endif
    282  1.132  jmcneill 	int ret, pin, bus, device, function, i, width;
    283   1.94  drochner 	int locs[PCICF_NLOCS];
    284   1.59   thorpej 
    285   1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    286   1.59   thorpej 
    287   1.87  drochner 	/* a driver already attached? */
    288  1.117    dyoung 	if (sc->PCI_SC_DEVICESC(device, function).c_dev != NULL && !match)
    289  1.123    cegger 		return 0;
    290   1.87  drochner 
    291   1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    292   1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    293  1.123    cegger 		return 0;
    294   1.81    itojun 
    295   1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    296  1.144    martin 	/* csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG); */
    297  1.145      matt 	pciclass = pci_conf_read(pc, tag, PCI_CLASS_REG);
    298   1.59   thorpej 
    299   1.59   thorpej 	/* Invalid vendor ID value? */
    300   1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    301  1.123    cegger 		return 0;
    302   1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    303   1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    304  1.123    cegger 		return 0;
    305   1.59   thorpej 
    306  1.132  jmcneill 	/* Collect memory range info */
    307  1.132  jmcneill 	memset(sc->PCI_SC_DEVICESC(device, function).c_range, 0,
    308  1.132  jmcneill 	    sizeof(sc->PCI_SC_DEVICESC(device, function).c_range));
    309  1.132  jmcneill 	i = 0;
    310  1.135      matt 	switch (PCI_HDRTYPE_TYPE(bhlcr)) {
    311  1.138    dyoung 	case PCI_HDRTYPE_PPB:
    312  1.138    dyoung 		endbar = PCI_MAPREG_PPB_END;
    313  1.138    dyoung 		break;
    314  1.138    dyoung 	case PCI_HDRTYPE_PCB:
    315  1.138    dyoung 		endbar = PCI_MAPREG_PCB_END;
    316  1.138    dyoung 		break;
    317  1.138    dyoung 	default:
    318  1.138    dyoung 		endbar = PCI_MAPREG_END;
    319  1.138    dyoung 		break;
    320  1.135      matt 	}
    321  1.135      matt 	for (bar = PCI_MAPREG_START; bar < endbar; bar += width) {
    322  1.132  jmcneill 		struct pci_range *r;
    323  1.134  jmcneill 		pcireg_t type;
    324  1.132  jmcneill 
    325  1.132  jmcneill 		width = 4;
    326  1.134  jmcneill 		if (pci_mapreg_probe(pc, tag, bar, &type) == 0)
    327  1.134  jmcneill 			continue;
    328  1.134  jmcneill 
    329  1.132  jmcneill 		if (PCI_MAPREG_TYPE(type) == PCI_MAPREG_TYPE_MEM) {
    330  1.132  jmcneill 			if (PCI_MAPREG_MEM_TYPE(type) ==
    331  1.132  jmcneill 			    PCI_MAPREG_MEM_TYPE_64BIT)
    332  1.132  jmcneill 				width = 8;
    333  1.132  jmcneill 
    334  1.132  jmcneill 			r = &sc->PCI_SC_DEVICESC(device, function).c_range[i++];
    335  1.132  jmcneill 			if (pci_mapreg_info(pc, tag, bar, type,
    336  1.132  jmcneill 			    &r->r_offset, &r->r_size, &r->r_flags) != 0)
    337  1.132  jmcneill 				break;
    338  1.133  macallan 			if ((PCI_VENDOR(id) == PCI_VENDOR_ATI) && (bar == 0x10)
    339  1.137  macallan 			    && (r->r_size == 0x1000000)) {
    340  1.133  macallan 				struct pci_range *nr;
    341  1.133  macallan 				/*
    342  1.133  macallan 				 * this has to be a mach64
    343  1.133  macallan 				 * split things up so each half-aperture can
    344  1.133  macallan 				 * be mapped PREFETCHABLE except the last page
    345  1.133  macallan 				 * which may contain registers
    346  1.133  macallan 				 */
    347  1.133  macallan 				r->r_size = 0x7ff000;
    348  1.133  macallan 				r->r_flags = BUS_SPACE_MAP_LINEAR |
    349  1.133  macallan 					     BUS_SPACE_MAP_PREFETCHABLE;
    350  1.133  macallan 				nr = &sc->PCI_SC_DEVICESC(device,
    351  1.133  macallan 				    function).c_range[i++];
    352  1.133  macallan 				nr->r_offset = r->r_offset + 0x800000;
    353  1.133  macallan 				nr->r_size = 0x7ff000;
    354  1.133  macallan 				nr->r_flags = BUS_SPACE_MAP_LINEAR |
    355  1.133  macallan 					      BUS_SPACE_MAP_PREFETCHABLE;
    356  1.151  macallan 			} else if ((PCI_VENDOR(id) == PCI_VENDOR_SILMOTION) &&
    357  1.151  macallan 			   (PCI_PRODUCT(id) == PCI_PRODUCT_SILMOTION_SM502) &&
    358  1.151  macallan 			   (bar == 0x10)) {
    359  1.151  macallan 			   	r->r_flags = BUS_SPACE_MAP_LINEAR |
    360  1.151  macallan 					     BUS_SPACE_MAP_PREFETCHABLE;
    361  1.133  macallan 			}
    362  1.132  jmcneill 		}
    363  1.132  jmcneill 	}
    364  1.132  jmcneill 
    365   1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    366   1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    367   1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    368   1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    369   1.59   thorpej 	pa.pa_pc = pc;
    370   1.63   thorpej 	pa.pa_bus = bus;
    371   1.59   thorpej 	pa.pa_device = device;
    372   1.59   thorpej 	pa.pa_function = function;
    373   1.59   thorpej 	pa.pa_tag = tag;
    374   1.59   thorpej 	pa.pa_id = id;
    375  1.145      matt 	pa.pa_class = pciclass;
    376   1.59   thorpej 
    377   1.59   thorpej 	/*
    378   1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    379   1.59   thorpej 	 * as appropriate.
    380   1.59   thorpej 	 */
    381   1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    382   1.59   thorpej 
    383   1.59   thorpej 	/*
    384   1.59   thorpej 	 * If the cache line size is not configured, then
    385   1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    386   1.59   thorpej 	 */
    387  1.138    dyoung 	if (PCI_CACHELINE(bhlcr) == 0) {
    388   1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    389   1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    390  1.138    dyoung 	}
    391   1.59   thorpej 
    392   1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    393   1.59   thorpej 		pa.pa_intrswiz = 0;
    394   1.59   thorpej 		pa.pa_intrtag = tag;
    395   1.59   thorpej 	} else {
    396   1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    397   1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    398   1.59   thorpej 	}
    399   1.81    itojun 
    400   1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    401   1.81    itojun 
    402   1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    403   1.65  sommerfe 	pa.pa_rawintrpin = pin;
    404   1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    405   1.59   thorpej 		/* no interrupt */
    406   1.59   thorpej 		pa.pa_intrpin = 0;
    407   1.59   thorpej 	} else {
    408   1.59   thorpej 		/*
    409   1.59   thorpej 		 * swizzle it based on the number of busses we're
    410   1.59   thorpej 		 * behind and our device number.
    411   1.59   thorpej 		 */
    412   1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    413   1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    414   1.59   thorpej 	}
    415   1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    416   1.59   thorpej 
    417  1.146  knakahar #ifdef __HAVE_PCI_MSI_MSIX
    418  1.146  knakahar 	if (pci_get_ht_capability(pc, tag, PCI_HT_CAP_MSIMAP, &off, &cap)) {
    419  1.146  knakahar 		/*
    420  1.146  knakahar 		 * XXX Should we enable MSI mapping ourselves on
    421  1.146  knakahar 		 * systems that have it disabled?
    422  1.146  knakahar 		 */
    423  1.146  knakahar 		if (cap & PCI_HT_MSI_ENABLED) {
    424  1.146  knakahar 			uint64_t addr;
    425  1.146  knakahar 			if ((cap & PCI_HT_MSI_FIXED) == 0) {
    426  1.146  knakahar 				addr = pci_conf_read(pc, tag,
    427  1.146  knakahar 				    off + PCI_HT_MSI_ADDR_LO);
    428  1.146  knakahar 				addr |= (uint64_t)pci_conf_read(pc, tag,
    429  1.146  knakahar 				    off + PCI_HT_MSI_ADDR_HI) << 32;
    430  1.146  knakahar 			} else
    431  1.146  knakahar 				addr = PCI_HT_MSI_FIXED_ADDR;
    432  1.146  knakahar 
    433  1.146  knakahar 			/*
    434  1.146  knakahar 			 * XXX This will fail to enable MSI on systems
    435  1.146  knakahar 			 * that don't use the canonical address.
    436  1.146  knakahar 			 */
    437  1.146  knakahar 			if (addr == PCI_HT_MSI_FIXED_ADDR) {
    438  1.146  knakahar 				pa.pa_flags |= PCI_FLAGS_MSI_OKAY;
    439  1.146  knakahar 				pa.pa_flags |= PCI_FLAGS_MSIX_OKAY;
    440  1.150  knakahar 			} else
    441  1.150  knakahar 				aprint_verbose_dev(sc->sc_dev,
    442  1.150  knakahar 				    "HyperTransport MSI mapping is not supported yet. Disable MSI/MSI-X.\n");
    443  1.146  knakahar 		}
    444  1.146  knakahar 	}
    445  1.146  knakahar #endif
    446  1.146  knakahar 
    447   1.59   thorpej 	if (match != NULL) {
    448   1.59   thorpej 		ret = (*match)(&pa);
    449   1.59   thorpej 		if (ret != 0 && pap != NULL)
    450   1.59   thorpej 			*pap = pa;
    451   1.59   thorpej 	} else {
    452  1.117    dyoung 		struct pci_child *c;
    453   1.94  drochner 		locs[PCICF_DEV] = device;
    454   1.94  drochner 		locs[PCICF_FUNCTION] = function;
    455   1.87  drochner 
    456  1.117    dyoung 		c = &sc->PCI_SC_DEVICESC(device, function);
    457  1.117    dyoung 		pci_conf_capture(pc, tag, &c->c_conf);
    458  1.117    dyoung 		if (pci_get_powerstate(pc, tag, &c->c_powerstate) == 0)
    459  1.117    dyoung 			c->c_psok = true;
    460  1.117    dyoung 		else
    461  1.117    dyoung 			c->c_psok = false;
    462  1.124    dyoung 
    463  1.124    dyoung 		c->c_dev = config_found_sm_loc(sc->sc_dev, "pci", locs, &pa,
    464  1.124    dyoung 					     pciprint, config_stdsubmatch);
    465  1.124    dyoung 
    466  1.124    dyoung 		ret = (c->c_dev != NULL);
    467   1.59   thorpej 	}
    468   1.59   thorpej 
    469  1.123    cegger 	return ret;
    470   1.59   thorpej }
    471   1.59   thorpej 
    472  1.116    dyoung void
    473  1.114    dyoung pcidevdetached(device_t self, device_t child)
    474   1.87  drochner {
    475  1.117    dyoung 	struct pci_softc *sc = device_private(self);
    476   1.87  drochner 	int d, f;
    477  1.117    dyoung 	pcitag_t tag;
    478  1.117    dyoung 	struct pci_child *c;
    479   1.87  drochner 
    480  1.114    dyoung 	d = device_locator(child, PCICF_DEV);
    481  1.114    dyoung 	f = device_locator(child, PCICF_FUNCTION);
    482   1.87  drochner 
    483  1.117    dyoung 	c = &sc->PCI_SC_DEVICESC(d, f);
    484  1.117    dyoung 
    485  1.117    dyoung 	KASSERT(c->c_dev == child);
    486   1.87  drochner 
    487  1.117    dyoung 	tag = pci_make_tag(sc->sc_pc, sc->sc_bus, d, f);
    488  1.117    dyoung 	if (c->c_psok)
    489  1.117    dyoung 		pci_set_powerstate(sc->sc_pc, tag, c->c_powerstate);
    490  1.117    dyoung 	pci_conf_restore(sc->sc_pc, tag, &c->c_conf);
    491  1.117    dyoung 	c->c_dev = NULL;
    492   1.87  drochner }
    493   1.87  drochner 
    494  1.122    dyoung CFATTACH_DECL3_NEW(pci, sizeof(struct pci_softc),
    495  1.122    dyoung     pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached,
    496  1.122    dyoung     DVF_DETACH_SHUTDOWN);
    497  1.107  jmcneill 
    498   1.59   thorpej int
    499   1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    500   1.93   thorpej     int *offset, pcireg_t *value)
    501   1.40  drochner {
    502   1.40  drochner 	pcireg_t reg;
    503   1.40  drochner 	unsigned int ofs;
    504   1.40  drochner 
    505   1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    506   1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    507  1.123    cegger 		return 0;
    508   1.40  drochner 
    509   1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    510   1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    511   1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    512   1.47    kleink 	case 0:	/* standard device header */
    513  1.104     joerg 	case 1: /* PCI-PCI bridge header */
    514   1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    515   1.47    kleink 		break;
    516   1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    517   1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    518   1.47    kleink 		break;
    519   1.47    kleink 	default:
    520  1.123    cegger 		return 0;
    521   1.47    kleink 	}
    522   1.47    kleink 
    523   1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    524   1.40  drochner 	while (ofs != 0) {
    525  1.119     joerg 		if ((ofs & 3) || (ofs < 0x40)) {
    526  1.119     joerg 			int bus, device, function;
    527  1.119     joerg 
    528  1.119     joerg 			pci_decompose_tag(pc, tag, &bus, &device, &function);
    529  1.119     joerg 
    530  1.119     joerg 			printf("Skipping broken PCI header on %d:%d:%d\n",
    531  1.119     joerg 			    bus, device, function);
    532  1.119     joerg 			break;
    533  1.119     joerg 		}
    534   1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    535   1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    536   1.40  drochner 			if (offset)
    537   1.40  drochner 				*offset = ofs;
    538   1.40  drochner 			if (value)
    539   1.40  drochner 				*value = reg;
    540  1.123    cegger 			return 1;
    541   1.40  drochner 		}
    542   1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    543   1.40  drochner 	}
    544   1.40  drochner 
    545  1.123    cegger 	return 0;
    546   1.55      fvdl }
    547   1.55      fvdl 
    548   1.55      fvdl int
    549  1.146  knakahar pci_get_ht_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    550  1.146  knakahar     int *offset, pcireg_t *value)
    551  1.146  knakahar {
    552  1.146  knakahar 	pcireg_t reg;
    553  1.146  knakahar 	unsigned int ofs;
    554  1.146  knakahar 
    555  1.146  knakahar 	if (pci_get_capability(pc, tag, PCI_CAP_LDT, &ofs, NULL) == 0)
    556  1.146  knakahar 		return 0;
    557  1.146  knakahar 
    558  1.146  knakahar 	while (ofs != 0) {
    559  1.146  knakahar #ifdef DIAGNOSTIC
    560  1.146  knakahar 		if ((ofs & 3) || (ofs < 0x40))
    561  1.146  knakahar 			panic("pci_get_ht_capability");
    562  1.146  knakahar #endif
    563  1.146  knakahar 		reg = pci_conf_read(pc, tag, ofs);
    564  1.146  knakahar 		if (PCI_HT_CAP(reg) == capid) {
    565  1.146  knakahar 			if (offset)
    566  1.146  knakahar 				*offset = ofs;
    567  1.146  knakahar 			if (value)
    568  1.146  knakahar 				*value = reg;
    569  1.146  knakahar 			return 1;
    570  1.146  knakahar 		}
    571  1.146  knakahar 		ofs = PCI_CAPLIST_NEXT(reg);
    572  1.146  knakahar 	}
    573  1.146  knakahar 
    574  1.146  knakahar 	return 0;
    575  1.146  knakahar }
    576  1.146  knakahar 
    577  1.147   msaitoh /*
    578  1.147   msaitoh  * return number of the devices's MSI vectors
    579  1.147   msaitoh  * return 0 if the device does not support MSI
    580  1.147   msaitoh  */
    581  1.147   msaitoh int
    582  1.147   msaitoh pci_msi_count(pci_chipset_tag_t pc, pcitag_t tag)
    583  1.147   msaitoh {
    584  1.147   msaitoh 	pcireg_t reg;
    585  1.147   msaitoh 	uint32_t mmc;
    586  1.147   msaitoh 	int count, offset;
    587  1.147   msaitoh 
    588  1.147   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_MSI, &offset, NULL) == 0)
    589  1.147   msaitoh 		return 0;
    590  1.147   msaitoh 
    591  1.147   msaitoh 	reg = pci_conf_read(pc, tag, offset + PCI_MSI_CTL);
    592  1.147   msaitoh 	mmc = PCI_MSI_CTL_MMC(reg);
    593  1.147   msaitoh 	count = 1 << mmc;
    594  1.147   msaitoh 	if (count > PCI_MSI_MAX_VECTORS) {
    595  1.147   msaitoh 		aprint_error("detect an illegal device! The device use reserved MMC values.\n");
    596  1.147   msaitoh 		return 0;
    597  1.147   msaitoh 	}
    598  1.147   msaitoh 
    599  1.147   msaitoh 	return count;
    600  1.147   msaitoh }
    601  1.147   msaitoh 
    602  1.147   msaitoh /*
    603  1.147   msaitoh  * return number of the devices's MSI-X vectors
    604  1.147   msaitoh  * return 0 if the device does not support MSI-X
    605  1.147   msaitoh  */
    606  1.147   msaitoh int
    607  1.147   msaitoh pci_msix_count(pci_chipset_tag_t pc, pcitag_t tag)
    608  1.147   msaitoh {
    609  1.147   msaitoh 	pcireg_t reg;
    610  1.147   msaitoh 	int offset;
    611  1.147   msaitoh 
    612  1.147   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_MSIX, &offset, NULL) == 0)
    613  1.147   msaitoh 		return 0;
    614  1.147   msaitoh 
    615  1.147   msaitoh 	reg = pci_conf_read(pc, tag, offset + PCI_MSIX_CTL);
    616  1.147   msaitoh 
    617  1.147   msaitoh 	return PCI_MSIX_CTL_TBLSIZE(reg);
    618  1.147   msaitoh }
    619  1.147   msaitoh 
    620  1.146  knakahar int
    621  1.149   msaitoh pci_get_ext_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    622  1.149   msaitoh     int *offset, pcireg_t *value)
    623  1.149   msaitoh {
    624  1.149   msaitoh 	pcireg_t reg;
    625  1.149   msaitoh 	unsigned int ofs;
    626  1.149   msaitoh 
    627  1.149   msaitoh 	/* Only supported for PCI-express devices */
    628  1.149   msaitoh 	if (!pci_get_capability(pc, tag, PCI_CAP_PCIEXPRESS, NULL, NULL))
    629  1.149   msaitoh 		return 0;
    630  1.149   msaitoh 
    631  1.149   msaitoh 	ofs = PCI_EXTCAPLIST_BASE;
    632  1.149   msaitoh 	reg = pci_conf_read(pc, tag, ofs);
    633  1.149   msaitoh 	if (reg == 0xffffffff || reg == 0)
    634  1.149   msaitoh 		return 0;
    635  1.149   msaitoh 
    636  1.149   msaitoh 	for (;;) {
    637  1.149   msaitoh #ifdef DIAGNOSTIC
    638  1.149   msaitoh 		if ((ofs & 3) || ofs < PCI_EXTCAPLIST_BASE)
    639  1.149   msaitoh 			panic("%s: invalid offset %u", __func__, ofs);
    640  1.149   msaitoh #endif
    641  1.149   msaitoh 		if (PCI_EXTCAPLIST_CAP(reg) == capid) {
    642  1.149   msaitoh 			if (offset != NULL)
    643  1.149   msaitoh 				*offset = ofs;
    644  1.149   msaitoh 			if (value != NULL)
    645  1.149   msaitoh 				*value = reg;
    646  1.149   msaitoh 			return 1;
    647  1.149   msaitoh 		}
    648  1.149   msaitoh 		ofs = PCI_EXTCAPLIST_NEXT(reg);
    649  1.149   msaitoh 		if (ofs == 0)
    650  1.149   msaitoh 			break;
    651  1.149   msaitoh 		reg = pci_conf_read(pc, tag, ofs);
    652  1.149   msaitoh 	}
    653  1.149   msaitoh 
    654  1.149   msaitoh 	return 0;
    655  1.149   msaitoh }
    656  1.149   msaitoh 
    657  1.149   msaitoh int
    658   1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    659  1.136    dyoung 		int (*match)(const struct pci_attach_args *))
    660   1.55      fvdl {
    661   1.59   thorpej 	extern struct cfdriver pci_cd;
    662  1.114    dyoung 	device_t pcidev;
    663   1.55      fvdl 	int i;
    664   1.87  drochner 	static const int wildcard[2] = {
    665   1.87  drochner 		PCICF_DEV_DEFAULT,
    666   1.87  drochner 		PCICF_FUNCTION_DEFAULT
    667   1.87  drochner 	};
    668   1.55      fvdl 
    669   1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    670  1.118    cegger 		pcidev = device_lookup(&pci_cd, i);
    671   1.59   thorpej 		if (pcidev != NULL &&
    672  1.115      cube 		    pci_enumerate_bus(device_private(pcidev), wildcard,
    673   1.59   thorpej 		    		      match, pa) != 0)
    674  1.123    cegger 			return 1;
    675   1.59   thorpej 	}
    676  1.123    cegger 	return 0;
    677   1.59   thorpej }
    678   1.59   thorpej 
    679   1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    680   1.59   thorpej /*
    681   1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    682   1.59   thorpej  * code needs to provide something else.
    683   1.59   thorpej  */
    684   1.59   thorpej int
    685   1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    686  1.136    dyoung     int (*match)(const struct pci_attach_args *), struct pci_attach_args *pap)
    687   1.59   thorpej {
    688   1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    689   1.59   thorpej 	int device, function, nfunctions, ret;
    690   1.59   thorpej 	const struct pci_quirkdata *qd;
    691   1.59   thorpej 	pcireg_t id, bhlcr;
    692   1.59   thorpej 	pcitag_t tag;
    693  1.141    dyoung 	uint8_t devs[32];
    694  1.141    dyoung 	int i, n;
    695  1.141    dyoung 
    696  1.152   msaitoh 	device_t bridgedev;
    697  1.152   msaitoh 	bool arien = false;
    698  1.152   msaitoh 
    699  1.152   msaitoh 	/* Check PCIe ARI */
    700  1.152   msaitoh 	bridgedev = device_parent(sc->sc_dev);
    701  1.152   msaitoh 	if (device_is_a(bridgedev, "ppb")) {
    702  1.152   msaitoh 		struct ppb_softc *ppbsc = device_private(bridgedev);
    703  1.152   msaitoh 		pci_chipset_tag_t ppbpc = ppbsc->sc_pc;
    704  1.152   msaitoh 		pcitag_t ppbtag = ppbsc->sc_tag;
    705  1.152   msaitoh 		pcireg_t pciecap, reg;
    706  1.152   msaitoh 
    707  1.152   msaitoh 		if (pci_get_capability(ppbpc, ppbtag, PCI_CAP_PCIEXPRESS,
    708  1.152   msaitoh 		    &pciecap, NULL) != 0) {
    709  1.152   msaitoh 			reg = pci_conf_read(ppbpc, ppbtag, pciecap
    710  1.152   msaitoh 			    + PCIE_DCSR2);
    711  1.152   msaitoh 			if ((reg & PCIE_DCSR2_ARI_FWD) != 0)
    712  1.152   msaitoh 				arien = true;
    713  1.152   msaitoh 		}
    714  1.152   msaitoh 	}
    715  1.152   msaitoh 
    716  1.141    dyoung 	n = pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs, __arraycount(devs));
    717  1.141    dyoung 	for (i = 0; i < n; i++) {
    718  1.141    dyoung 		device = devs[i];
    719   1.59   thorpej 
    720   1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    721   1.87  drochner 		    (locators[PCICF_DEV] != device))
    722   1.87  drochner 			continue;
    723   1.87  drochner 
    724   1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    725   1.81    itojun 
    726   1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    727   1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    728   1.81    itojun 			continue;
    729   1.81    itojun 
    730   1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    731   1.59   thorpej 
    732   1.59   thorpej 		/* Invalid vendor ID value? */
    733   1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    734   1.59   thorpej 			continue;
    735   1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    736   1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    737   1.59   thorpej 			continue;
    738   1.59   thorpej 
    739   1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    740   1.59   thorpej 
    741   1.81    itojun 		if (qd != NULL &&
    742   1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    743   1.59   thorpej 			nfunctions = 8;
    744   1.81    itojun 		else if (qd != NULL &&
    745   1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    746   1.81    itojun 			nfunctions = 1;
    747  1.152   msaitoh 		else if (arien)
    748  1.152   msaitoh 			nfunctions = 8; /* Scan all if ARI is enabled */
    749   1.59   thorpej 		else
    750   1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    751   1.59   thorpej 
    752  1.143      matt #ifdef __PCI_DEV_FUNCORDER
    753  1.143      matt 		char funcs[8];
    754  1.143      matt 		int j;
    755  1.143      matt 		for (j = 0; j < nfunctions; j++) {
    756  1.143      matt 			funcs[j] = j;
    757  1.143      matt 		}
    758  1.143      matt 		if (j < __arraycount(funcs))
    759  1.143      matt 			funcs[j] = -1;
    760  1.143      matt 		if (nfunctions > 1) {
    761  1.143      matt 			pci_dev_funcorder(sc->sc_pc, sc->sc_bus, device,
    762  1.143      matt 			    nfunctions, funcs);
    763  1.143      matt 		}
    764  1.143      matt 		for (j = 0;
    765  1.143      matt 		     j < 8 && (function = funcs[j]) < 8 && function >= 0;
    766  1.143      matt 		     j++) {
    767  1.143      matt #else
    768   1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    769  1.143      matt #endif
    770   1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    771   1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    772   1.87  drochner 				continue;
    773   1.87  drochner 
    774   1.81    itojun 			if (qd != NULL &&
    775   1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    776   1.81    itojun 				continue;
    777   1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    778   1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    779   1.59   thorpej 			if (match != NULL && ret != 0)
    780  1.123    cegger 				return ret;
    781   1.59   thorpej 		}
    782   1.55      fvdl 	}
    783  1.123    cegger 	return 0;
    784   1.66  tshiozak }
    785   1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    786   1.66  tshiozak 
    787   1.77   thorpej 
    788   1.77   thorpej /*
    789   1.77   thorpej  * Vital Product Data (PCI 2.2)
    790   1.77   thorpej  */
    791   1.77   thorpej 
    792   1.77   thorpej int
    793   1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    794   1.77   thorpej     pcireg_t *data)
    795   1.77   thorpej {
    796   1.77   thorpej 	uint32_t reg;
    797   1.77   thorpej 	int ofs, i, j;
    798   1.77   thorpej 
    799   1.77   thorpej 	KASSERT(data != NULL);
    800   1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    801   1.77   thorpej 
    802   1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    803  1.123    cegger 		return 1;
    804   1.77   thorpej 
    805   1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    806   1.77   thorpej 		reg &= 0x0000ffff;
    807   1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    808   1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    809   1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    810   1.77   thorpej 
    811   1.77   thorpej 		/*
    812   1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    813   1.77   thorpej 		 * for completion nor whether the operation can fail.
    814   1.77   thorpej 		 */
    815   1.77   thorpej 		j = 0;
    816   1.77   thorpej 		do {
    817   1.77   thorpej 			if (j++ == 20)
    818  1.123    cegger 				return 1;
    819   1.77   thorpej 			delay(4);
    820   1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    821   1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    822   1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    823   1.77   thorpej 	}
    824   1.77   thorpej 
    825  1.123    cegger 	return 0;
    826   1.77   thorpej }
    827   1.77   thorpej 
    828   1.77   thorpej int
    829   1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    830   1.77   thorpej     pcireg_t *data)
    831   1.77   thorpej {
    832   1.77   thorpej 	pcireg_t reg;
    833   1.77   thorpej 	int ofs, i, j;
    834   1.77   thorpej 
    835   1.77   thorpej 	KASSERT(data != NULL);
    836   1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    837   1.77   thorpej 
    838   1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    839  1.123    cegger 		return 1;
    840   1.77   thorpej 
    841   1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    842   1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    843   1.77   thorpej 
    844   1.77   thorpej 		reg &= 0x0000ffff;
    845   1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    846   1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    847   1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    848   1.77   thorpej 
    849   1.77   thorpej 		/*
    850   1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    851   1.77   thorpej 		 * for completion nor whether the operation can fail.
    852   1.77   thorpej 		 */
    853   1.77   thorpej 		j = 0;
    854   1.77   thorpej 		do {
    855   1.77   thorpej 			if (j++ == 20)
    856  1.123    cegger 				return 1;
    857   1.77   thorpej 			delay(1);
    858   1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    859   1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    860   1.77   thorpej 	}
    861   1.77   thorpej 
    862  1.123    cegger 	return 0;
    863   1.80      fvdl }
    864   1.80      fvdl 
    865   1.80      fvdl int
    866  1.136    dyoung pci_dma64_available(const struct pci_attach_args *pa)
    867   1.92     perry {
    868   1.80      fvdl #ifdef _PCI_HAVE_DMA64
    869  1.120    bouyer 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64))
    870   1.80      fvdl                         return 1;
    871   1.80      fvdl #endif
    872   1.80      fvdl         return 0;
    873    1.1   mycroft }
    874   1.90  jmcneill 
    875   1.90  jmcneill void
    876   1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    877   1.90  jmcneill 		  struct pci_conf_state *pcs)
    878   1.90  jmcneill {
    879   1.90  jmcneill 	int off;
    880   1.90  jmcneill 
    881   1.90  jmcneill 	for (off = 0; off < 16; off++)
    882   1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    883   1.90  jmcneill 
    884  1.153   msaitoh 	/* For PCI-X */
    885  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_PCIX, &off, NULL) != 0)
    886  1.153   msaitoh 		pcs->x_csr = pci_conf_read(pc, tag, off + PCIX_CMD);
    887  1.153   msaitoh 
    888  1.153   msaitoh 	/* For PCIe */
    889  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_PCIEXPRESS, &off, NULL) != 0) {
    890  1.153   msaitoh 		pcireg_t xcap = pci_conf_read(pc, tag, off + PCIE_XCAP);
    891  1.153   msaitoh 		unsigned int devtype;
    892  1.153   msaitoh 
    893  1.153   msaitoh 		devtype = PCIE_XCAP_TYPE(xcap);
    894  1.153   msaitoh 		pcs->e_dcr = (uint16_t)pci_conf_read(pc, tag, off + PCIE_DCSR);
    895  1.153   msaitoh 
    896  1.153   msaitoh 		if (PCIE_HAS_LINKREGS(devtype))
    897  1.153   msaitoh 			pcs->e_lcr = (uint16_t)pci_conf_read(pc, tag,
    898  1.153   msaitoh 			    off + PCIE_LCSR);
    899  1.153   msaitoh 
    900  1.153   msaitoh 		if ((xcap & PCIE_XCAP_SI) != 0)
    901  1.153   msaitoh 			pcs->e_slcr = (uint16_t)pci_conf_read(pc, tag,
    902  1.153   msaitoh 			    off + PCIE_SLCSR);
    903  1.153   msaitoh 
    904  1.153   msaitoh 		if (PCIE_HAS_ROOTREGS(devtype))
    905  1.153   msaitoh 			pcs->e_rcr = (uint16_t)pci_conf_read(pc, tag,
    906  1.153   msaitoh 			    off + PCIE_RCR);
    907  1.153   msaitoh 
    908  1.153   msaitoh 		if (__SHIFTOUT(xcap, PCIE_XCAP_VER_MASK) >= 2) {
    909  1.153   msaitoh 			pcs->e_dcr2 = (uint16_t)pci_conf_read(pc, tag,
    910  1.153   msaitoh 			    off + PCIE_DCSR2);
    911  1.153   msaitoh 
    912  1.153   msaitoh 			if (PCIE_HAS_LINKREGS(devtype))
    913  1.153   msaitoh 				pcs->e_lcr2 = (uint16_t)pci_conf_read(pc, tag,
    914  1.153   msaitoh 			    off + PCIE_LCSR2);
    915  1.153   msaitoh 
    916  1.153   msaitoh 			/* XXX PCIE_SLCSR2 (It's reserved by the PCIe spec) */
    917  1.153   msaitoh 		}
    918  1.153   msaitoh 	}
    919  1.153   msaitoh 
    920  1.153   msaitoh 	/* For MSI */
    921  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_MSI, &off, NULL) != 0) {
    922  1.153   msaitoh 		bool bit64, pvmask;
    923  1.153   msaitoh 
    924  1.153   msaitoh 		pcs->msi_ctl = pci_conf_read(pc, tag, off + PCI_MSI_CTL);
    925  1.153   msaitoh 
    926  1.153   msaitoh 		bit64 = pcs->msi_ctl & PCI_MSI_CTL_64BIT_ADDR;
    927  1.153   msaitoh 		pvmask = pcs->msi_ctl & PCI_MSI_CTL_PERVEC_MASK;
    928  1.153   msaitoh 
    929  1.153   msaitoh 		/* Address */
    930  1.153   msaitoh 		pcs->msi_maddr = pci_conf_read(pc, tag, off + PCI_MSI_MADDR);
    931  1.153   msaitoh 		if (bit64)
    932  1.153   msaitoh 			pcs->msi_maddr64_hi = pci_conf_read(pc, tag,
    933  1.153   msaitoh 			    off + PCI_MSI_MADDR64_HI);
    934  1.153   msaitoh 
    935  1.153   msaitoh 		/* Data */
    936  1.153   msaitoh 		pcs->msi_mdata = pci_conf_read(pc, tag,
    937  1.153   msaitoh 		    off + (bit64 ? PCI_MSI_MDATA64 : PCI_MSI_MDATA));
    938  1.153   msaitoh 
    939  1.153   msaitoh 		/* Per-vector masking */
    940  1.153   msaitoh 		if (pvmask)
    941  1.153   msaitoh 			pcs->msi_mask = pci_conf_read(pc, tag,
    942  1.153   msaitoh 			    off + (bit64 ? PCI_MSI_MASK64 : PCI_MSI_MASK));
    943  1.153   msaitoh 	}
    944  1.153   msaitoh 
    945  1.153   msaitoh 	/* For MSI-X */
    946  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_MSIX, &off, NULL) != 0)
    947  1.153   msaitoh 		pcs->msix_ctl = pci_conf_read(pc, tag, off + PCI_MSIX_CTL);
    948   1.90  jmcneill }
    949   1.90  jmcneill 
    950   1.90  jmcneill void
    951   1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    952   1.90  jmcneill 		  struct pci_conf_state *pcs)
    953   1.90  jmcneill {
    954   1.90  jmcneill 	int off;
    955  1.107  jmcneill 	pcireg_t val;
    956   1.90  jmcneill 
    957  1.107  jmcneill 	for (off = 15; off >= 0; off--) {
    958  1.107  jmcneill 		val = pci_conf_read(pc, tag, (off * 4));
    959  1.107  jmcneill 		if (val != pcs->reg[off])
    960  1.107  jmcneill 			pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    961  1.107  jmcneill 	}
    962   1.90  jmcneill 
    963  1.153   msaitoh 	/* For PCI-X */
    964  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_PCIX, &off, NULL) != 0)
    965  1.153   msaitoh 		pci_conf_write(pc, tag, off + PCIX_CMD, pcs->x_csr);
    966  1.153   msaitoh 
    967  1.153   msaitoh 	/* For PCIe */
    968  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_PCIEXPRESS, &off, NULL) != 0) {
    969  1.153   msaitoh 		pcireg_t xcap = pci_conf_read(pc, tag, off + PCIE_XCAP);
    970  1.153   msaitoh 		unsigned int devtype;
    971  1.153   msaitoh 
    972  1.153   msaitoh 		devtype = PCIE_XCAP_TYPE(xcap);
    973  1.153   msaitoh 		pci_conf_write(pc, tag, off + PCIE_DCSR, pcs->e_dcr);
    974  1.153   msaitoh 
    975  1.153   msaitoh 		/*
    976  1.153   msaitoh 		 * PCIe capability is variable sized. To not to write the next
    977  1.153   msaitoh 		 * area, check the existence of each register.
    978  1.153   msaitoh 		 */
    979  1.153   msaitoh 		if (PCIE_HAS_LINKREGS(devtype))
    980  1.153   msaitoh 			pci_conf_write(pc, tag, off + PCIE_LCSR, pcs->e_lcr);
    981  1.153   msaitoh 
    982  1.153   msaitoh 		if ((xcap & PCIE_XCAP_SI) != 0)
    983  1.153   msaitoh 			pci_conf_write(pc, tag, off + PCIE_SLCSR, pcs->e_slcr);
    984  1.153   msaitoh 
    985  1.153   msaitoh 		if (PCIE_HAS_ROOTREGS(devtype))
    986  1.153   msaitoh 			pci_conf_write(pc, tag, off + PCIE_RCR, pcs->e_rcr);
    987  1.153   msaitoh 
    988  1.153   msaitoh 		if (__SHIFTOUT(xcap, PCIE_XCAP_VER_MASK) >= 2) {
    989  1.153   msaitoh 			pci_conf_write(pc, tag, off + PCIE_DCSR2, pcs->e_dcr2);
    990  1.153   msaitoh 
    991  1.153   msaitoh 			if (PCIE_HAS_LINKREGS(devtype))
    992  1.153   msaitoh 				pci_conf_write(pc, tag, off + PCIE_LCSR2,
    993  1.153   msaitoh 				    pcs->e_lcr2);
    994  1.153   msaitoh 
    995  1.153   msaitoh 			/* XXX PCIE_SLCSR2 (It's reserved by the PCIe spec) */
    996  1.153   msaitoh 		}
    997  1.153   msaitoh 	}
    998  1.153   msaitoh 
    999  1.153   msaitoh 	/* For MSI */
   1000  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_MSI, &off, NULL) != 0) {
   1001  1.153   msaitoh 		pcireg_t reg;
   1002  1.153   msaitoh 		bool bit64, pvmask;
   1003  1.153   msaitoh 
   1004  1.153   msaitoh 		/* First, drop Enable bit in case it's already set. */
   1005  1.153   msaitoh 		reg = pci_conf_read(pc, tag, off + PCI_MSI_CTL);
   1006  1.153   msaitoh 		pci_conf_write(pc, tag, off + PCI_MSI_CTL,
   1007  1.153   msaitoh 		    reg & ~PCI_MSI_CTL_MSI_ENABLE);
   1008  1.153   msaitoh 
   1009  1.153   msaitoh 		bit64 = pcs->msi_ctl & PCI_MSI_CTL_64BIT_ADDR;
   1010  1.153   msaitoh 		pvmask = pcs->msi_ctl & PCI_MSI_CTL_PERVEC_MASK;
   1011  1.153   msaitoh 
   1012  1.153   msaitoh 		/* Address */
   1013  1.153   msaitoh 		pci_conf_write(pc, tag, off + PCI_MSI_MADDR, pcs->msi_maddr);
   1014  1.153   msaitoh 
   1015  1.153   msaitoh 		if (bit64)
   1016  1.153   msaitoh 			pci_conf_write(pc, tag,
   1017  1.153   msaitoh 			    off + PCI_MSI_MADDR64_HI, pcs->msi_maddr64_hi);
   1018  1.153   msaitoh 
   1019  1.153   msaitoh 		/* Data */
   1020  1.153   msaitoh 		pci_conf_write(pc, tag,
   1021  1.153   msaitoh 		    off + (bit64 ? PCI_MSI_MDATA64 : PCI_MSI_MDATA),
   1022  1.153   msaitoh 		    pcs->msi_mdata);
   1023  1.153   msaitoh 
   1024  1.153   msaitoh 		/* Per-vector masking */
   1025  1.153   msaitoh 		if (pvmask)
   1026  1.153   msaitoh 			pci_conf_write(pc, tag,
   1027  1.153   msaitoh 			    off + (bit64 ? PCI_MSI_MASK64 : PCI_MSI_MASK),
   1028  1.153   msaitoh 			    pcs->msi_mask);
   1029  1.153   msaitoh 
   1030  1.153   msaitoh 		/* Write CTRL register in the end */
   1031  1.153   msaitoh 		pci_conf_write(pc, tag, off + PCI_MSI_CTL, pcs->msi_ctl);
   1032  1.153   msaitoh 	}
   1033  1.153   msaitoh 
   1034  1.153   msaitoh 	/* For MSI-X */
   1035  1.153   msaitoh 	if (pci_get_capability(pc, tag, PCI_CAP_MSIX, &off, NULL) != 0)
   1036  1.153   msaitoh 		pci_conf_write(pc, tag, off + PCI_MSIX_CTL, pcs->msix_ctl);
   1037   1.90  jmcneill }
   1038   1.93   thorpej 
   1039   1.99  christos /*
   1040   1.99  christos  * Power Management Capability (Rev 2.2)
   1041   1.99  christos  */
   1042  1.107  jmcneill static int
   1043  1.107  jmcneill pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
   1044  1.107  jmcneill     int offset)
   1045   1.99  christos {
   1046  1.107  jmcneill 	pcireg_t value, now;
   1047   1.99  christos 
   1048   1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
   1049   1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
   1050   1.99  christos 	switch (now) {
   1051   1.99  christos 	case PCI_PMCSR_STATE_D0:
   1052   1.99  christos 	case PCI_PMCSR_STATE_D1:
   1053   1.99  christos 	case PCI_PMCSR_STATE_D2:
   1054   1.99  christos 	case PCI_PMCSR_STATE_D3:
   1055   1.99  christos 		*state = now;
   1056   1.99  christos 		return 0;
   1057   1.99  christos 	default:
   1058   1.99  christos 		return EINVAL;
   1059   1.99  christos 	}
   1060   1.99  christos }
   1061   1.99  christos 
   1062   1.99  christos int
   1063  1.107  jmcneill pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
   1064   1.99  christos {
   1065   1.99  christos 	int offset;
   1066  1.107  jmcneill 	pcireg_t value;
   1067   1.99  christos 
   1068   1.99  christos 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
   1069   1.99  christos 		return EOPNOTSUPP;
   1070   1.99  christos 
   1071  1.107  jmcneill 	return pci_get_powerstate_int(pc, tag, state, offset);
   1072  1.107  jmcneill }
   1073  1.107  jmcneill 
   1074  1.107  jmcneill static int
   1075  1.107  jmcneill pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
   1076  1.107  jmcneill     int offset, pcireg_t cap_reg)
   1077  1.107  jmcneill {
   1078  1.107  jmcneill 	pcireg_t value, cap, now;
   1079  1.107  jmcneill 
   1080  1.107  jmcneill 	cap = cap_reg >> PCI_PMCR_SHIFT;
   1081   1.99  christos 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
   1082   1.99  christos 	now = value & PCI_PMCSR_STATE_MASK;
   1083   1.99  christos 	value &= ~PCI_PMCSR_STATE_MASK;
   1084   1.99  christos 
   1085   1.99  christos 	if (now == state)
   1086   1.99  christos 		return 0;
   1087   1.99  christos 	switch (state) {
   1088   1.99  christos 	case PCI_PMCSR_STATE_D0:
   1089   1.99  christos 		break;
   1090   1.99  christos 	case PCI_PMCSR_STATE_D1:
   1091  1.107  jmcneill 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
   1092  1.107  jmcneill 			printf("invalid transition from %d to D1\n", (int)now);
   1093   1.99  christos 			return EINVAL;
   1094  1.107  jmcneill 		}
   1095  1.107  jmcneill 		if (!(cap & PCI_PMCR_D1SUPP)) {
   1096  1.107  jmcneill 			printf("D1 not supported\n");
   1097   1.99  christos 			return EOPNOTSUPP;
   1098  1.107  jmcneill 		}
   1099   1.99  christos 		break;
   1100   1.99  christos 	case PCI_PMCSR_STATE_D2:
   1101  1.107  jmcneill 		if (now == PCI_PMCSR_STATE_D3) {
   1102  1.107  jmcneill 			printf("invalid transition from %d to D2\n", (int)now);
   1103   1.99  christos 			return EINVAL;
   1104  1.107  jmcneill 		}
   1105  1.107  jmcneill 		if (!(cap & PCI_PMCR_D2SUPP)) {
   1106  1.107  jmcneill 			printf("D2 not supported\n");
   1107   1.99  christos 			return EOPNOTSUPP;
   1108  1.107  jmcneill 		}
   1109   1.99  christos 		break;
   1110   1.99  christos 	case PCI_PMCSR_STATE_D3:
   1111   1.99  christos 		break;
   1112   1.99  christos 	default:
   1113   1.99  christos 		return EINVAL;
   1114   1.99  christos 	}
   1115  1.112    dyoung 	value |= state;
   1116   1.99  christos 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
   1117  1.111  drochner 	/* delay according to pcipm1.2, ch. 5.6.1 */
   1118  1.112    dyoung 	if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
   1119  1.110  jmcneill 		DELAY(10000);
   1120  1.112    dyoung 	else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
   1121  1.110  jmcneill 		DELAY(200);
   1122  1.110  jmcneill 
   1123   1.99  christos 	return 0;
   1124   1.99  christos }
   1125   1.99  christos 
   1126   1.99  christos int
   1127  1.107  jmcneill pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
   1128  1.107  jmcneill {
   1129  1.107  jmcneill 	int offset;
   1130  1.107  jmcneill 	pcireg_t value;
   1131  1.107  jmcneill 
   1132  1.107  jmcneill 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
   1133  1.107  jmcneill 		printf("pci_set_powerstate not supported\n");
   1134  1.107  jmcneill 		return EOPNOTSUPP;
   1135  1.107  jmcneill 	}
   1136  1.107  jmcneill 
   1137  1.107  jmcneill 	return pci_set_powerstate_int(pc, tag, state, offset, value);
   1138  1.107  jmcneill }
   1139  1.107  jmcneill 
   1140  1.107  jmcneill int
   1141  1.114    dyoung pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
   1142  1.114    dyoung     int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
   1143   1.99  christos {
   1144   1.99  christos 	pcireg_t pmode;
   1145   1.99  christos 	int error;
   1146   1.99  christos 
   1147   1.99  christos 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
   1148   1.99  christos 		return error;
   1149   1.99  christos 
   1150   1.99  christos 	switch (pmode) {
   1151   1.99  christos 	case PCI_PMCSR_STATE_D0:
   1152   1.99  christos 		break;
   1153   1.99  christos 	case PCI_PMCSR_STATE_D3:
   1154   1.99  christos 		if (wakefun == NULL) {
   1155   1.99  christos 			/*
   1156   1.99  christos 			 * The card has lost all configuration data in
   1157   1.99  christos 			 * this state, so punt.
   1158   1.99  christos 			 */
   1159  1.114    dyoung 			aprint_error_dev(dev,
   1160  1.114    dyoung 			    "unable to wake up from power state D3\n");
   1161   1.99  christos 			return EOPNOTSUPP;
   1162   1.99  christos 		}
   1163   1.99  christos 		/*FALLTHROUGH*/
   1164   1.99  christos 	default:
   1165   1.99  christos 		if (wakefun) {
   1166  1.114    dyoung 			error = (*wakefun)(pc, tag, dev, pmode);
   1167   1.99  christos 			if (error)
   1168   1.99  christos 				return error;
   1169   1.99  christos 		}
   1170  1.114    dyoung 		aprint_normal_dev(dev, "waking up from power state D%d\n",
   1171  1.114    dyoung 		    pmode);
   1172   1.99  christos 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
   1173   1.99  christos 			return error;
   1174   1.99  christos 	}
   1175   1.99  christos 	return 0;
   1176   1.99  christos }
   1177   1.99  christos 
   1178   1.99  christos int
   1179  1.103  christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
   1180  1.114    dyoung     device_t dev, pcireg_t state)
   1181   1.99  christos {
   1182   1.99  christos 	return 0;
   1183   1.99  christos }
   1184   1.99  christos 
   1185  1.107  jmcneill struct pci_child_power {
   1186  1.107  jmcneill 	struct pci_conf_state p_pciconf;
   1187  1.107  jmcneill 	pci_chipset_tag_t p_pc;
   1188  1.107  jmcneill 	pcitag_t p_tag;
   1189  1.107  jmcneill 	bool p_has_pm;
   1190  1.107  jmcneill 	int p_pm_offset;
   1191  1.107  jmcneill 	pcireg_t p_pm_cap;
   1192  1.107  jmcneill 	pcireg_t p_class;
   1193  1.131    dyoung 	pcireg_t p_csr;
   1194  1.107  jmcneill };
   1195  1.107  jmcneill 
   1196  1.107  jmcneill static bool
   1197  1.127    dyoung pci_child_suspend(device_t dv, const pmf_qual_t *qual)
   1198  1.107  jmcneill {
   1199  1.107  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
   1200  1.111  drochner 	pcireg_t ocsr, csr;
   1201  1.107  jmcneill 
   1202  1.107  jmcneill 	pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
   1203  1.107  jmcneill 
   1204  1.111  drochner 	if (!priv->p_has_pm)
   1205  1.111  drochner 		return true; /* ??? hopefully handled by ACPI */
   1206  1.111  drochner 	if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
   1207  1.111  drochner 		return true; /* XXX */
   1208  1.111  drochner 
   1209  1.111  drochner 	/* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
   1210  1.111  drochner 	ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
   1211  1.111  drochner 	csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
   1212  1.111  drochner 		       | PCI_COMMAND_MASTER_ENABLE);
   1213  1.111  drochner 	pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
   1214  1.111  drochner 	if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
   1215  1.107  jmcneill 	    PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
   1216  1.111  drochner 		pci_conf_write(priv->p_pc, priv->p_tag,
   1217  1.111  drochner 			       PCI_COMMAND_STATUS_REG, ocsr);
   1218  1.107  jmcneill 		aprint_error_dev(dv, "unsupported state, continuing.\n");
   1219  1.107  jmcneill 		return false;
   1220  1.107  jmcneill 	}
   1221  1.107  jmcneill 	return true;
   1222  1.107  jmcneill }
   1223  1.107  jmcneill 
   1224  1.107  jmcneill static bool
   1225  1.127    dyoung pci_child_resume(device_t dv, const pmf_qual_t *qual)
   1226  1.107  jmcneill {
   1227  1.107  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
   1228  1.107  jmcneill 
   1229  1.107  jmcneill 	if (priv->p_has_pm &&
   1230  1.107  jmcneill 	    pci_set_powerstate_int(priv->p_pc, priv->p_tag,
   1231  1.107  jmcneill 	    PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
   1232  1.107  jmcneill 		aprint_error_dev(dv, "unsupported state, continuing.\n");
   1233  1.107  jmcneill 		return false;
   1234  1.107  jmcneill 	}
   1235  1.107  jmcneill 
   1236  1.107  jmcneill 	pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
   1237  1.107  jmcneill 
   1238  1.107  jmcneill 	return true;
   1239  1.107  jmcneill }
   1240  1.107  jmcneill 
   1241  1.113  drochner static bool
   1242  1.113  drochner pci_child_shutdown(device_t dv, int how)
   1243  1.113  drochner {
   1244  1.113  drochner 	struct pci_child_power *priv = device_pmf_bus_private(dv);
   1245  1.113  drochner 	pcireg_t csr;
   1246  1.113  drochner 
   1247  1.131    dyoung 	/* restore original bus-mastering state */
   1248  1.113  drochner 	csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
   1249  1.113  drochner 	csr &= ~PCI_COMMAND_MASTER_ENABLE;
   1250  1.131    dyoung 	csr |= priv->p_csr & PCI_COMMAND_MASTER_ENABLE;
   1251  1.113  drochner 	pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
   1252  1.113  drochner 	return true;
   1253  1.113  drochner }
   1254  1.113  drochner 
   1255  1.107  jmcneill static void
   1256  1.107  jmcneill pci_child_deregister(device_t dv)
   1257  1.107  jmcneill {
   1258  1.107  jmcneill 	struct pci_child_power *priv = device_pmf_bus_private(dv);
   1259  1.107  jmcneill 
   1260  1.107  jmcneill 	free(priv, M_DEVBUF);
   1261  1.107  jmcneill }
   1262  1.107  jmcneill 
   1263  1.107  jmcneill static bool
   1264  1.107  jmcneill pci_child_register(device_t child)
   1265  1.107  jmcneill {
   1266  1.107  jmcneill 	device_t self = device_parent(child);
   1267  1.107  jmcneill 	struct pci_softc *sc = device_private(self);
   1268  1.107  jmcneill 	struct pci_child_power *priv;
   1269  1.107  jmcneill 	int device, function, off;
   1270  1.107  jmcneill 	pcireg_t reg;
   1271  1.107  jmcneill 
   1272  1.107  jmcneill 	priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
   1273  1.107  jmcneill 
   1274  1.107  jmcneill 	device = device_locator(child, PCICF_DEV);
   1275  1.107  jmcneill 	function = device_locator(child, PCICF_FUNCTION);
   1276  1.107  jmcneill 
   1277  1.107  jmcneill 	priv->p_pc = sc->sc_pc;
   1278  1.107  jmcneill 	priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
   1279  1.107  jmcneill 	    function);
   1280  1.107  jmcneill 	priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
   1281  1.131    dyoung 	priv->p_csr = pci_conf_read(priv->p_pc, priv->p_tag,
   1282  1.131    dyoung 	    PCI_COMMAND_STATUS_REG);
   1283  1.107  jmcneill 
   1284  1.107  jmcneill 	if (pci_get_capability(priv->p_pc, priv->p_tag,
   1285  1.107  jmcneill 			       PCI_CAP_PWRMGMT, &off, &reg)) {
   1286  1.107  jmcneill 		priv->p_has_pm = true;
   1287  1.107  jmcneill 		priv->p_pm_offset = off;
   1288  1.107  jmcneill 		priv->p_pm_cap = reg;
   1289  1.107  jmcneill 	} else {
   1290  1.107  jmcneill 		priv->p_has_pm = false;
   1291  1.107  jmcneill 		priv->p_pm_offset = -1;
   1292  1.107  jmcneill 	}
   1293  1.107  jmcneill 
   1294  1.107  jmcneill 	device_pmf_bus_register(child, priv, pci_child_suspend,
   1295  1.113  drochner 	    pci_child_resume, pci_child_shutdown, pci_child_deregister);
   1296  1.107  jmcneill 
   1297  1.107  jmcneill 	return true;
   1298  1.107  jmcneill }
   1299  1.142  jmcneill 
   1300  1.142  jmcneill MODULE(MODULE_CLASS_DRIVER, pci, NULL);
   1301  1.142  jmcneill 
   1302  1.142  jmcneill static int
   1303  1.142  jmcneill pci_modcmd(modcmd_t cmd, void *priv)
   1304  1.142  jmcneill {
   1305  1.142  jmcneill 	if (cmd == MODULE_CMD_INIT || cmd == MODULE_CMD_FINI)
   1306  1.142  jmcneill 		return 0;
   1307  1.142  jmcneill 	return ENOTTY;
   1308  1.142  jmcneill }
   1309