pci.c revision 1.37 1 1.37 cgd /* $NetBSD: pci.c,v 1.37 1998/05/31 06:05:28 cgd Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.1 mycroft * Copyright (c) 1994 Charles Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.1 mycroft * This product includes software developed by Charles Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.1 mycroft
38 1.1 mycroft #include <sys/param.h>
39 1.10 cgd #include <sys/systm.h>
40 1.1 mycroft #include <sys/device.h>
41 1.1 mycroft
42 1.10 cgd #include <dev/pci/pcireg.h>
43 1.7 cgd #include <dev/pci/pcivar.h>
44 1.33 cgd #include <dev/pci/pcidevs.h>
45 1.10 cgd
46 1.26 cgd int pcimatch __P((struct device *, struct cfdata *, void *));
47 1.10 cgd void pciattach __P((struct device *, struct device *, void *));
48 1.10 cgd
49 1.34 drochner struct pci_softc {
50 1.34 drochner struct device sc_dev;
51 1.34 drochner bus_space_tag_t sc_iot, sc_memt;
52 1.34 drochner bus_dma_tag_t sc_dmat;
53 1.34 drochner pci_chipset_tag_t sc_pc;
54 1.34 drochner int sc_bus, sc_maxndevs;
55 1.34 drochner u_int sc_intrswiz;
56 1.34 drochner pcitag_t sc_intrtag;
57 1.34 drochner int sc_flags;
58 1.34 drochner };
59 1.34 drochner
60 1.16 thorpej struct cfattach pci_ca = {
61 1.34 drochner sizeof(struct pci_softc), pcimatch, pciattach
62 1.10 cgd };
63 1.10 cgd
64 1.34 drochner void pci_probe_bus __P((struct device *));
65 1.21 cgd int pciprint __P((void *, const char *));
66 1.26 cgd int pcisubmatch __P((struct device *, struct cfdata *, void *));
67 1.10 cgd
68 1.25 cgd /*
69 1.25 cgd * Callback so that ISA/EISA bridges can attach their child busses
70 1.25 cgd * after PCI configuration is done.
71 1.25 cgd *
72 1.25 cgd * This works because:
73 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
74 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
75 1.25 cgd * busses (i.e. bus zero).
76 1.25 cgd *
77 1.25 cgd * That boils down to: there can only be one of these outstanding
78 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
79 1.25 cgd * subdevices have been found, and it is run after all subdevices
80 1.25 cgd * of PCI bus 0 have been found.
81 1.25 cgd *
82 1.25 cgd * This is needed because there are some (legacy) PCI devices which
83 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
84 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
85 1.25 cgd * and the bridge is seen before the video board is, the board can show
86 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
87 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
88 1.25 cgd */
89 1.25 cgd static void (*pci_isa_bridge_callback) __P((void *));
90 1.25 cgd static void *pci_isa_bridge_callback_arg;
91 1.25 cgd
92 1.10 cgd int
93 1.26 cgd pcimatch(parent, cf, aux)
94 1.10 cgd struct device *parent;
95 1.26 cgd struct cfdata *cf;
96 1.26 cgd void *aux;
97 1.10 cgd {
98 1.10 cgd struct pcibus_attach_args *pba = aux;
99 1.10 cgd
100 1.10 cgd if (strcmp(pba->pba_busname, cf->cf_driver->cd_name))
101 1.10 cgd return (0);
102 1.10 cgd
103 1.10 cgd /* Check the locators */
104 1.14 cgd if (cf->pcibuscf_bus != PCIBUS_UNK_BUS &&
105 1.14 cgd cf->pcibuscf_bus != pba->pba_bus)
106 1.10 cgd return (0);
107 1.10 cgd
108 1.10 cgd /* sanity */
109 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
110 1.10 cgd return (0);
111 1.10 cgd
112 1.10 cgd /*
113 1.10 cgd * XXX check other (hardware?) indicators
114 1.10 cgd */
115 1.10 cgd
116 1.10 cgd return 1;
117 1.10 cgd }
118 1.10 cgd
119 1.10 cgd void
120 1.34 drochner pci_probe_bus(self)
121 1.34 drochner struct device *self;
122 1.10 cgd {
123 1.34 drochner struct pci_softc *sc = (struct pci_softc *)self;
124 1.24 thorpej bus_space_tag_t iot, memt;
125 1.18 cgd pci_chipset_tag_t pc;
126 1.37 cgd const struct pci_quirkdata *qd;
127 1.18 cgd int bus, device, maxndevs, function, nfunctions;
128 1.31 thorpej
129 1.34 drochner iot = sc->sc_iot;
130 1.34 drochner memt = sc->sc_memt;
131 1.34 drochner pc = sc->sc_pc;
132 1.34 drochner bus = sc->sc_bus;
133 1.34 drochner maxndevs = sc->sc_maxndevs;
134 1.18 cgd
135 1.25 cgd if (bus == 0)
136 1.25 cgd pci_isa_bridge_callback = NULL;
137 1.25 cgd
138 1.18 cgd for (device = 0; device < maxndevs; device++) {
139 1.10 cgd pcitag_t tag;
140 1.27 cgd pcireg_t id, class, intr, bhlcr, csr;
141 1.10 cgd struct pci_attach_args pa;
142 1.19 christos int pin;
143 1.10 cgd
144 1.18 cgd tag = pci_make_tag(pc, bus, device, 0);
145 1.18 cgd id = pci_conf_read(pc, tag, PCI_ID_REG);
146 1.32 cgd
147 1.32 cgd /* Invalid vendor ID value? */
148 1.33 cgd if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
149 1.32 cgd continue;
150 1.32 cgd /* XXX Not invalid, but we've done this ~forever. */
151 1.32 cgd if (PCI_VENDOR(id) == 0)
152 1.10 cgd continue;
153 1.10 cgd
154 1.37 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
155 1.37 cgd
156 1.18 cgd bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
157 1.37 cgd if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
158 1.37 cgd (qd != NULL &&
159 1.37 cgd (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
160 1.37 cgd nfunctions = 8;
161 1.37 cgd else
162 1.37 cgd nfunctions = 1;
163 1.10 cgd
164 1.10 cgd for (function = 0; function < nfunctions; function++) {
165 1.18 cgd tag = pci_make_tag(pc, bus, device, function);
166 1.18 cgd id = pci_conf_read(pc, tag, PCI_ID_REG);
167 1.27 cgd csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
168 1.18 cgd class = pci_conf_read(pc, tag, PCI_CLASS_REG);
169 1.18 cgd intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
170 1.32 cgd
171 1.32 cgd /* Invalid vendor ID value? */
172 1.33 cgd if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
173 1.32 cgd continue;
174 1.32 cgd /* XXX Not invalid, but we've done this ~forever. */
175 1.32 cgd if (PCI_VENDOR(id) == 0)
176 1.32 cgd continue;
177 1.10 cgd
178 1.24 thorpej pa.pa_iot = iot;
179 1.24 thorpej pa.pa_memt = memt;
180 1.34 drochner pa.pa_dmat = sc->sc_dmat;
181 1.18 cgd pa.pa_pc = pc;
182 1.10 cgd pa.pa_device = device;
183 1.10 cgd pa.pa_function = function;
184 1.10 cgd pa.pa_tag = tag;
185 1.10 cgd pa.pa_id = id;
186 1.10 cgd pa.pa_class = class;
187 1.10 cgd
188 1.27 cgd /* set up memory and I/O enable flags as appropriate */
189 1.27 cgd pa.pa_flags = 0;
190 1.34 drochner if ((sc->sc_flags & PCI_FLAGS_IO_ENABLED) &&
191 1.27 cgd (csr & PCI_COMMAND_IO_ENABLE))
192 1.27 cgd pa.pa_flags |= PCI_FLAGS_IO_ENABLED;
193 1.34 drochner if ((sc->sc_flags & PCI_FLAGS_MEM_ENABLED) &&
194 1.27 cgd (csr & PCI_COMMAND_MEM_ENABLE))
195 1.27 cgd pa.pa_flags |= PCI_FLAGS_MEM_ENABLED;
196 1.27 cgd
197 1.18 cgd if (bus == 0) {
198 1.18 cgd pa.pa_intrswiz = 0;
199 1.18 cgd pa.pa_intrtag = tag;
200 1.18 cgd } else {
201 1.34 drochner pa.pa_intrswiz = sc->sc_intrswiz + device;
202 1.34 drochner pa.pa_intrtag = sc->sc_intrtag;
203 1.18 cgd }
204 1.18 cgd pin = PCI_INTERRUPT_PIN(intr);
205 1.18 cgd if (pin == PCI_INTERRUPT_PIN_NONE) {
206 1.18 cgd /* no interrupt */
207 1.18 cgd pa.pa_intrpin = 0;
208 1.18 cgd } else {
209 1.18 cgd /*
210 1.18 cgd * swizzle it based on the number of
211 1.18 cgd * busses we're behind and our device
212 1.18 cgd * number.
213 1.18 cgd */
214 1.18 cgd pa.pa_intrpin = /* XXX */
215 1.18 cgd ((pin + pa.pa_intrswiz - 1) % 4) + 1;
216 1.18 cgd }
217 1.18 cgd pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
218 1.18 cgd
219 1.10 cgd config_found_sm(self, &pa, pciprint, pcisubmatch);
220 1.10 cgd }
221 1.10 cgd }
222 1.25 cgd
223 1.25 cgd if (bus == 0 && pci_isa_bridge_callback != NULL)
224 1.25 cgd (*pci_isa_bridge_callback)(pci_isa_bridge_callback_arg);
225 1.10 cgd }
226 1.1 mycroft
227 1.34 drochner void
228 1.34 drochner pciattach(parent, self, aux)
229 1.34 drochner struct device *parent, *self;
230 1.34 drochner void *aux;
231 1.34 drochner {
232 1.34 drochner struct pcibus_attach_args *pba = aux;
233 1.34 drochner struct pci_softc *sc = (struct pci_softc *)self;
234 1.34 drochner int io_enabled, mem_enabled;
235 1.34 drochner
236 1.34 drochner pci_attach_hook(parent, self, pba);
237 1.34 drochner printf("\n");
238 1.34 drochner
239 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
240 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
241 1.34 drochner
242 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
243 1.34 drochner printf("%s: no spaces enabled!\n", self->dv_xname);
244 1.34 drochner return;
245 1.34 drochner }
246 1.34 drochner
247 1.34 drochner printf("%s: ", self->dv_xname);
248 1.34 drochner if (io_enabled)
249 1.34 drochner printf("i/o enabled");
250 1.34 drochner if (mem_enabled) {
251 1.34 drochner if (io_enabled)
252 1.34 drochner printf(", ");
253 1.34 drochner printf("memory enabled");
254 1.34 drochner }
255 1.34 drochner printf("\n");
256 1.34 drochner
257 1.34 drochner sc->sc_iot = pba->pba_iot;
258 1.34 drochner sc->sc_memt = pba->pba_memt;
259 1.34 drochner sc->sc_dmat = pba->pba_dmat;
260 1.34 drochner sc->sc_pc = pba->pba_pc;
261 1.34 drochner sc->sc_bus = pba->pba_bus;
262 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
263 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
264 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
265 1.34 drochner sc->sc_flags = pba->pba_flags;
266 1.34 drochner
267 1.34 drochner pci_probe_bus(self);
268 1.34 drochner }
269 1.34 drochner
270 1.1 mycroft int
271 1.10 cgd pciprint(aux, pnp)
272 1.1 mycroft void *aux;
273 1.21 cgd const char *pnp;
274 1.1 mycroft {
275 1.1 mycroft register struct pci_attach_args *pa = aux;
276 1.10 cgd char devinfo[256];
277 1.37 cgd #if 0
278 1.37 cgd const struct pci_quirkdata *qd;
279 1.37 cgd #endif
280 1.1 mycroft
281 1.10 cgd if (pnp) {
282 1.10 cgd pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo);
283 1.23 christos printf("%s at %s", devinfo, pnp);
284 1.10 cgd }
285 1.23 christos printf(" dev %d function %d", pa->pa_device, pa->pa_function);
286 1.27 cgd #if 0
287 1.36 cgd printf(": ");
288 1.36 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
289 1.36 cgd if (!pnp)
290 1.36 cgd pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo);
291 1.36 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
292 1.37 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
293 1.37 cgd #ifdef __i386__
294 1.37 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
295 1.37 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
296 1.37 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
297 1.37 cgd #else
298 1.37 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
299 1.37 cgd (long)pa->pa_tag, (long)pa->pa_intrtag, (long)pa->pa_intrswiz,
300 1.37 cgd (long)pa->pa_intrpin);
301 1.36 cgd #endif
302 1.37 cgd printf(", i/o %s, mem %s,",
303 1.37 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
304 1.37 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
305 1.37 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
306 1.37 cgd PCI_PRODUCT(pa->pa_id));
307 1.37 cgd if (qd == NULL) {
308 1.37 cgd printf(" no quirks");
309 1.37 cgd } else {
310 1.37 cgd bitmask_snprintf(qd->quirks,
311 1.37 cgd "\20\1multifn", devinfo, sizeof (devinfo));
312 1.37 cgd printf(" quirks %s", devinfo);
313 1.37 cgd }
314 1.37 cgd printf(")");
315 1.27 cgd #endif
316 1.6 mycroft return (UNCONF);
317 1.6 mycroft }
318 1.6 mycroft
319 1.6 mycroft int
320 1.26 cgd pcisubmatch(parent, cf, aux)
321 1.6 mycroft struct device *parent;
322 1.26 cgd struct cfdata *cf;
323 1.26 cgd void *aux;
324 1.6 mycroft {
325 1.6 mycroft struct pci_attach_args *pa = aux;
326 1.6 mycroft
327 1.14 cgd if (cf->pcicf_dev != PCI_UNK_DEV &&
328 1.14 cgd cf->pcicf_dev != pa->pa_device)
329 1.6 mycroft return 0;
330 1.14 cgd if (cf->pcicf_function != PCI_UNK_FUNCTION &&
331 1.14 cgd cf->pcicf_function != pa->pa_function)
332 1.6 mycroft return 0;
333 1.26 cgd return ((*cf->cf_attach->ca_match)(parent, cf, aux));
334 1.25 cgd }
335 1.25 cgd
336 1.25 cgd void
337 1.25 cgd set_pci_isa_bridge_callback(fn, arg)
338 1.25 cgd void (*fn) __P((void *));
339 1.25 cgd void *arg;
340 1.25 cgd {
341 1.25 cgd
342 1.25 cgd if (pci_isa_bridge_callback != NULL)
343 1.25 cgd panic("set_pci_isa_bridge_callback");
344 1.25 cgd pci_isa_bridge_callback = fn;
345 1.25 cgd pci_isa_bridge_callback_arg = arg;
346 1.1 mycroft }
347