pci.c revision 1.86 1 1.86 drochner /* $NetBSD: pci.c,v 1.86 2004/07/29 16:51:01 drochner Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.86 drochner __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.86 2004/07/29 16:51:01 drochner Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.10 cgd #include <sys/systm.h>
45 1.1 mycroft #include <sys/device.h>
46 1.1 mycroft
47 1.10 cgd #include <dev/pci/pcireg.h>
48 1.7 cgd #include <dev/pci/pcivar.h>
49 1.33 cgd #include <dev/pci/pcidevs.h>
50 1.76 christos
51 1.80 fvdl #include <uvm/uvm_extern.h>
52 1.80 fvdl
53 1.76 christos #include "locators.h"
54 1.10 cgd
55 1.45 cgd #ifdef PCI_CONFIG_DUMP
56 1.45 cgd int pci_config_dump = 1;
57 1.45 cgd #else
58 1.45 cgd int pci_config_dump = 0;
59 1.45 cgd #endif
60 1.45 cgd
61 1.26 cgd int pcimatch __P((struct device *, struct cfdata *, void *));
62 1.10 cgd void pciattach __P((struct device *, struct device *, void *));
63 1.34 drochner
64 1.72 thorpej CFATTACH_DECL(pci, sizeof(struct pci_softc),
65 1.73 thorpej pcimatch, pciattach, NULL, NULL);
66 1.10 cgd
67 1.21 cgd int pciprint __P((void *, const char *));
68 1.26 cgd int pcisubmatch __P((struct device *, struct cfdata *, void *));
69 1.10 cgd
70 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
71 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
72 1.86 drochner #else
73 1.86 drochner int pci_enumerate_bus(struct pci_softc *,
74 1.86 drochner int (*)(struct pci_attach_args *), struct pci_attach_args *);
75 1.86 drochner #endif
76 1.86 drochner
77 1.25 cgd /*
78 1.38 thorpej * Important note about PCI-ISA bridges:
79 1.38 thorpej *
80 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
81 1.38 thorpej * can attach their child busses after PCI configuration is done.
82 1.25 cgd *
83 1.25 cgd * This works because:
84 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
85 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
86 1.25 cgd * busses (i.e. bus zero).
87 1.25 cgd *
88 1.25 cgd * That boils down to: there can only be one of these outstanding
89 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
90 1.25 cgd * subdevices have been found, and it is run after all subdevices
91 1.25 cgd * of PCI bus 0 have been found.
92 1.25 cgd *
93 1.25 cgd * This is needed because there are some (legacy) PCI devices which
94 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
95 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
96 1.25 cgd * and the bridge is seen before the video board is, the board can show
97 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
98 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
99 1.38 thorpej *
100 1.38 thorpej * We use the generic config_defer() facility to achieve this.
101 1.25 cgd */
102 1.25 cgd
103 1.10 cgd int
104 1.26 cgd pcimatch(parent, cf, aux)
105 1.10 cgd struct device *parent;
106 1.26 cgd struct cfdata *cf;
107 1.26 cgd void *aux;
108 1.10 cgd {
109 1.10 cgd struct pcibus_attach_args *pba = aux;
110 1.10 cgd
111 1.69 thorpej if (strcmp(pba->pba_busname, cf->cf_name))
112 1.10 cgd return (0);
113 1.10 cgd
114 1.10 cgd /* Check the locators */
115 1.14 cgd if (cf->pcibuscf_bus != PCIBUS_UNK_BUS &&
116 1.14 cgd cf->pcibuscf_bus != pba->pba_bus)
117 1.10 cgd return (0);
118 1.10 cgd
119 1.10 cgd /* sanity */
120 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
121 1.10 cgd return (0);
122 1.10 cgd
123 1.10 cgd /*
124 1.10 cgd * XXX check other (hardware?) indicators
125 1.10 cgd */
126 1.10 cgd
127 1.59 thorpej return (1);
128 1.10 cgd }
129 1.1 mycroft
130 1.34 drochner void
131 1.34 drochner pciattach(parent, self, aux)
132 1.34 drochner struct device *parent, *self;
133 1.34 drochner void *aux;
134 1.34 drochner {
135 1.34 drochner struct pcibus_attach_args *pba = aux;
136 1.34 drochner struct pci_softc *sc = (struct pci_softc *)self;
137 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
138 1.43 thorpej const char *sep = "";
139 1.34 drochner
140 1.34 drochner pci_attach_hook(parent, self, pba);
141 1.78 thorpej
142 1.78 thorpej aprint_naive("\n");
143 1.78 thorpej aprint_normal("\n");
144 1.34 drochner
145 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
146 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
147 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
148 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
149 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
150 1.34 drochner
151 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
152 1.78 thorpej aprint_error("%s: no spaces enabled!\n", self->dv_xname);
153 1.34 drochner return;
154 1.34 drochner }
155 1.34 drochner
156 1.78 thorpej #define PRINT(str) \
157 1.78 thorpej do { \
158 1.78 thorpej aprint_normal("%s%s", sep, str); \
159 1.78 thorpej sep = ", "; \
160 1.78 thorpej } while (/*CONSTCOND*/0)
161 1.43 thorpej
162 1.78 thorpej aprint_normal("%s: ", self->dv_xname);
163 1.43 thorpej
164 1.34 drochner if (io_enabled)
165 1.43 thorpej PRINT("i/o space");
166 1.43 thorpej if (mem_enabled)
167 1.43 thorpej PRINT("memory space");
168 1.78 thorpej aprint_normal(" enabled");
169 1.43 thorpej
170 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
171 1.43 thorpej if (mrl_enabled)
172 1.43 thorpej PRINT("rd/line");
173 1.43 thorpej if (mrm_enabled)
174 1.43 thorpej PRINT("rd/mult");
175 1.43 thorpej if (mwi_enabled)
176 1.43 thorpej PRINT("wr/inv");
177 1.78 thorpej aprint_normal(" ok");
178 1.34 drochner }
179 1.43 thorpej
180 1.78 thorpej aprint_normal("\n");
181 1.43 thorpej
182 1.43 thorpej #undef PRINT
183 1.34 drochner
184 1.34 drochner sc->sc_iot = pba->pba_iot;
185 1.34 drochner sc->sc_memt = pba->pba_memt;
186 1.34 drochner sc->sc_dmat = pba->pba_dmat;
187 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
188 1.34 drochner sc->sc_pc = pba->pba_pc;
189 1.34 drochner sc->sc_bus = pba->pba_bus;
190 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
191 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
192 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
193 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
194 1.34 drochner sc->sc_flags = pba->pba_flags;
195 1.59 thorpej pci_enumerate_bus(sc, NULL, NULL);
196 1.34 drochner }
197 1.34 drochner
198 1.1 mycroft int
199 1.10 cgd pciprint(aux, pnp)
200 1.1 mycroft void *aux;
201 1.21 cgd const char *pnp;
202 1.1 mycroft {
203 1.46 augustss struct pci_attach_args *pa = aux;
204 1.10 cgd char devinfo[256];
205 1.37 cgd const struct pci_quirkdata *qd;
206 1.1 mycroft
207 1.10 cgd if (pnp) {
208 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
209 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
210 1.10 cgd }
211 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
212 1.45 cgd if (pci_config_dump) {
213 1.45 cgd printf(": ");
214 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
215 1.45 cgd if (!pnp)
216 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
217 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
218 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
219 1.37 cgd #ifdef __i386__
220 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
221 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
222 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
223 1.37 cgd #else
224 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
225 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
226 1.36 cgd #endif
227 1.45 cgd printf(", i/o %s, mem %s,",
228 1.45 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
229 1.45 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
230 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
231 1.45 cgd PCI_PRODUCT(pa->pa_id));
232 1.45 cgd if (qd == NULL) {
233 1.45 cgd printf(" no quirks");
234 1.45 cgd } else {
235 1.45 cgd bitmask_snprintf(qd->quirks,
236 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
237 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
238 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
239 1.85 kochi "\012skipfunc7",
240 1.82 itojun devinfo, sizeof (devinfo));
241 1.45 cgd printf(" quirks %s", devinfo);
242 1.45 cgd }
243 1.45 cgd printf(")");
244 1.37 cgd }
245 1.6 mycroft return (UNCONF);
246 1.6 mycroft }
247 1.6 mycroft
248 1.6 mycroft int
249 1.26 cgd pcisubmatch(parent, cf, aux)
250 1.6 mycroft struct device *parent;
251 1.26 cgd struct cfdata *cf;
252 1.26 cgd void *aux;
253 1.6 mycroft {
254 1.6 mycroft struct pci_attach_args *pa = aux;
255 1.6 mycroft
256 1.14 cgd if (cf->pcicf_dev != PCI_UNK_DEV &&
257 1.14 cgd cf->pcicf_dev != pa->pa_device)
258 1.59 thorpej return (0);
259 1.14 cgd if (cf->pcicf_function != PCI_UNK_FUNCTION &&
260 1.14 cgd cf->pcicf_function != pa->pa_function)
261 1.59 thorpej return (0);
262 1.70 thorpej return (config_match(parent, cf, aux));
263 1.40 drochner }
264 1.40 drochner
265 1.40 drochner int
266 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
267 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
268 1.59 thorpej {
269 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
270 1.59 thorpej struct pci_attach_args pa;
271 1.59 thorpej pcireg_t id, csr, class, intr, bhlcr;
272 1.59 thorpej int ret, pin, bus, device, function;
273 1.59 thorpej
274 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
275 1.59 thorpej
276 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
277 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
278 1.81 itojun return (0);
279 1.81 itojun
280 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
281 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
282 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
283 1.59 thorpej
284 1.59 thorpej /* Invalid vendor ID value? */
285 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
286 1.68 thorpej return (0);
287 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
288 1.59 thorpej if (PCI_VENDOR(id) == 0)
289 1.68 thorpej return (0);
290 1.59 thorpej
291 1.59 thorpej pa.pa_iot = sc->sc_iot;
292 1.59 thorpej pa.pa_memt = sc->sc_memt;
293 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
294 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
295 1.59 thorpej pa.pa_pc = pc;
296 1.63 thorpej pa.pa_bus = bus;
297 1.59 thorpej pa.pa_device = device;
298 1.59 thorpej pa.pa_function = function;
299 1.59 thorpej pa.pa_tag = tag;
300 1.59 thorpej pa.pa_id = id;
301 1.59 thorpej pa.pa_class = class;
302 1.59 thorpej
303 1.59 thorpej /*
304 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
305 1.59 thorpej * as appropriate.
306 1.59 thorpej */
307 1.59 thorpej pa.pa_flags = sc->sc_flags;
308 1.59 thorpej if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
309 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
310 1.59 thorpej if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
311 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
312 1.59 thorpej
313 1.59 thorpej /*
314 1.59 thorpej * If the cache line size is not configured, then
315 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
316 1.59 thorpej */
317 1.59 thorpej if (PCI_CACHELINE(bhlcr) == 0)
318 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
319 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
320 1.59 thorpej
321 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
322 1.59 thorpej pa.pa_intrswiz = 0;
323 1.59 thorpej pa.pa_intrtag = tag;
324 1.59 thorpej } else {
325 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
326 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
327 1.59 thorpej }
328 1.81 itojun
329 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
330 1.81 itojun
331 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
332 1.65 sommerfe pa.pa_rawintrpin = pin;
333 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
334 1.59 thorpej /* no interrupt */
335 1.59 thorpej pa.pa_intrpin = 0;
336 1.59 thorpej } else {
337 1.59 thorpej /*
338 1.59 thorpej * swizzle it based on the number of busses we're
339 1.59 thorpej * behind and our device number.
340 1.59 thorpej */
341 1.59 thorpej pa.pa_intrpin = /* XXX */
342 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
343 1.59 thorpej }
344 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
345 1.59 thorpej
346 1.59 thorpej if (match != NULL) {
347 1.59 thorpej ret = (*match)(&pa);
348 1.59 thorpej if (ret != 0 && pap != NULL)
349 1.59 thorpej *pap = pa;
350 1.59 thorpej } else {
351 1.59 thorpej ret = config_found_sm(&sc->sc_dev, &pa, pciprint,
352 1.59 thorpej pcisubmatch) != NULL;
353 1.59 thorpej }
354 1.59 thorpej
355 1.59 thorpej return (ret);
356 1.59 thorpej }
357 1.59 thorpej
358 1.59 thorpej int
359 1.40 drochner pci_get_capability(pc, tag, capid, offset, value)
360 1.40 drochner pci_chipset_tag_t pc;
361 1.40 drochner pcitag_t tag;
362 1.40 drochner int capid;
363 1.40 drochner int *offset;
364 1.40 drochner pcireg_t *value;
365 1.40 drochner {
366 1.40 drochner pcireg_t reg;
367 1.40 drochner unsigned int ofs;
368 1.40 drochner
369 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
370 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
371 1.40 drochner return (0);
372 1.40 drochner
373 1.48 kleink /* Determine the Capability List Pointer register to start with. */
374 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
375 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
376 1.47 kleink case 0: /* standard device header */
377 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
378 1.47 kleink break;
379 1.47 kleink case 2: /* PCI-CardBus Bridge header */
380 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
381 1.47 kleink break;
382 1.47 kleink default:
383 1.47 kleink return (0);
384 1.47 kleink }
385 1.47 kleink
386 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
387 1.40 drochner while (ofs != 0) {
388 1.40 drochner #ifdef DIAGNOSTIC
389 1.40 drochner if ((ofs & 3) || (ofs < 0x40))
390 1.40 drochner panic("pci_get_capability");
391 1.40 drochner #endif
392 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
393 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
394 1.40 drochner if (offset)
395 1.40 drochner *offset = ofs;
396 1.40 drochner if (value)
397 1.40 drochner *value = reg;
398 1.40 drochner return (1);
399 1.40 drochner }
400 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
401 1.40 drochner }
402 1.40 drochner
403 1.40 drochner return (0);
404 1.55 fvdl }
405 1.55 fvdl
406 1.55 fvdl int
407 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
408 1.55 fvdl int (*match)(struct pci_attach_args *))
409 1.55 fvdl {
410 1.59 thorpej extern struct cfdriver pci_cd;
411 1.59 thorpej struct device *pcidev;
412 1.55 fvdl int i;
413 1.55 fvdl
414 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
415 1.55 fvdl pcidev = pci_cd.cd_devs[i];
416 1.59 thorpej if (pcidev != NULL &&
417 1.59 thorpej pci_enumerate_bus((struct pci_softc *) pcidev,
418 1.59 thorpej match, pa) != 0)
419 1.59 thorpej return (1);
420 1.59 thorpej }
421 1.59 thorpej return (0);
422 1.59 thorpej }
423 1.59 thorpej
424 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
425 1.59 thorpej /*
426 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
427 1.59 thorpej * code needs to provide something else.
428 1.59 thorpej */
429 1.59 thorpej int
430 1.86 drochner pci_enumerate_bus(struct pci_softc *sc,
431 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
432 1.59 thorpej {
433 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
434 1.59 thorpej int device, function, nfunctions, ret;
435 1.59 thorpej const struct pci_quirkdata *qd;
436 1.59 thorpej pcireg_t id, bhlcr;
437 1.59 thorpej pcitag_t tag;
438 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
439 1.60 thorpej char devs[32];
440 1.60 thorpej int i;
441 1.60 thorpej #endif
442 1.59 thorpej
443 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
444 1.60 thorpej pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
445 1.60 thorpej for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
446 1.60 thorpej #else
447 1.60 thorpej for (device = 0; device < sc->sc_maxndevs; device++)
448 1.60 thorpej #endif
449 1.60 thorpej {
450 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
451 1.81 itojun
452 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
453 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
454 1.81 itojun continue;
455 1.81 itojun
456 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
457 1.59 thorpej
458 1.59 thorpej /* Invalid vendor ID value? */
459 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
460 1.59 thorpej continue;
461 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
462 1.59 thorpej if (PCI_VENDOR(id) == 0)
463 1.59 thorpej continue;
464 1.59 thorpej
465 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
466 1.59 thorpej
467 1.81 itojun if (qd != NULL &&
468 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
469 1.59 thorpej nfunctions = 8;
470 1.81 itojun else if (qd != NULL &&
471 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
472 1.81 itojun nfunctions = 1;
473 1.59 thorpej else
474 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
475 1.59 thorpej
476 1.59 thorpej for (function = 0; function < nfunctions; function++) {
477 1.81 itojun if (qd != NULL &&
478 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
479 1.81 itojun continue;
480 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
481 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
482 1.59 thorpej if (match != NULL && ret != 0)
483 1.59 thorpej return (ret);
484 1.59 thorpej }
485 1.55 fvdl }
486 1.59 thorpej return (0);
487 1.66 tshiozak }
488 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
489 1.66 tshiozak
490 1.66 tshiozak /*
491 1.66 tshiozak * Power Management Capability (Rev 2.2)
492 1.66 tshiozak */
493 1.66 tshiozak
494 1.66 tshiozak int
495 1.84 christos pci_powerstate(pci_chipset_tag_t pc, pcitag_t tag, const int *newstate,
496 1.84 christos int *oldstate)
497 1.66 tshiozak {
498 1.66 tshiozak int offset;
499 1.66 tshiozak pcireg_t value, cap, now;
500 1.66 tshiozak
501 1.66 tshiozak if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
502 1.84 christos return EOPNOTSUPP;
503 1.66 tshiozak
504 1.66 tshiozak cap = value >> 16;
505 1.67 itojun value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
506 1.84 christos now = value & PCI_PMCSR_STATE_MASK;
507 1.66 tshiozak value &= ~PCI_PMCSR_STATE_MASK;
508 1.84 christos if (oldstate) {
509 1.84 christos switch (now) {
510 1.84 christos case PCI_PMCSR_STATE_D0:
511 1.84 christos *oldstate = PCI_PWR_D0;
512 1.84 christos break;
513 1.84 christos case PCI_PMCSR_STATE_D1:
514 1.84 christos *oldstate = PCI_PWR_D1;
515 1.84 christos break;
516 1.84 christos case PCI_PMCSR_STATE_D2:
517 1.84 christos *oldstate = PCI_PWR_D2;
518 1.84 christos break;
519 1.84 christos case PCI_PMCSR_STATE_D3:
520 1.84 christos *oldstate = PCI_PWR_D3;
521 1.84 christos break;
522 1.84 christos default:
523 1.84 christos return EINVAL;
524 1.84 christos }
525 1.84 christos }
526 1.84 christos if (newstate == NULL)
527 1.84 christos return 0;
528 1.84 christos switch (*newstate) {
529 1.66 tshiozak case PCI_PWR_D0:
530 1.66 tshiozak if (now == PCI_PMCSR_STATE_D0)
531 1.84 christos return 0;
532 1.66 tshiozak value |= PCI_PMCSR_STATE_D0;
533 1.66 tshiozak break;
534 1.66 tshiozak case PCI_PWR_D1:
535 1.66 tshiozak if (now == PCI_PMCSR_STATE_D1)
536 1.84 christos return 0;
537 1.66 tshiozak if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3)
538 1.84 christos return EINVAL;
539 1.66 tshiozak if (!(cap & PCI_PMCR_D1SUPP))
540 1.84 christos return EOPNOTSUPP;
541 1.66 tshiozak value |= PCI_PMCSR_STATE_D1;
542 1.66 tshiozak break;
543 1.66 tshiozak case PCI_PWR_D2:
544 1.66 tshiozak if (now == PCI_PMCSR_STATE_D2)
545 1.84 christos return 0;
546 1.66 tshiozak if (now == PCI_PMCSR_STATE_D3)
547 1.84 christos return EINVAL;
548 1.66 tshiozak if (!(cap & PCI_PMCR_D2SUPP))
549 1.84 christos return EOPNOTSUPP;
550 1.66 tshiozak value |= PCI_PMCSR_STATE_D2;
551 1.66 tshiozak break;
552 1.66 tshiozak case PCI_PWR_D3:
553 1.66 tshiozak if (now == PCI_PMCSR_STATE_D3)
554 1.84 christos return 0;
555 1.66 tshiozak value |= PCI_PMCSR_STATE_D3;
556 1.66 tshiozak break;
557 1.66 tshiozak default:
558 1.84 christos return EINVAL;
559 1.66 tshiozak }
560 1.67 itojun pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
561 1.66 tshiozak DELAY(1000);
562 1.66 tshiozak
563 1.84 christos return 0;
564 1.77 thorpej }
565 1.77 thorpej
566 1.77 thorpej /*
567 1.77 thorpej * Vital Product Data (PCI 2.2)
568 1.77 thorpej */
569 1.77 thorpej
570 1.77 thorpej int
571 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
572 1.77 thorpej pcireg_t *data)
573 1.77 thorpej {
574 1.77 thorpej uint32_t reg;
575 1.77 thorpej int ofs, i, j;
576 1.77 thorpej
577 1.77 thorpej KASSERT(data != NULL);
578 1.77 thorpej KASSERT((offset + count) < 0x7fff);
579 1.77 thorpej
580 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
581 1.77 thorpej return (1);
582 1.77 thorpej
583 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
584 1.77 thorpej reg &= 0x0000ffff;
585 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
586 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
587 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
588 1.77 thorpej
589 1.77 thorpej /*
590 1.77 thorpej * PCI 2.2 does not specify how long we should poll
591 1.77 thorpej * for completion nor whether the operation can fail.
592 1.77 thorpej */
593 1.77 thorpej j = 0;
594 1.77 thorpej do {
595 1.77 thorpej if (j++ == 20)
596 1.77 thorpej return (1);
597 1.77 thorpej delay(4);
598 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
599 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
600 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
601 1.77 thorpej }
602 1.77 thorpej
603 1.77 thorpej return (0);
604 1.77 thorpej }
605 1.77 thorpej
606 1.77 thorpej int
607 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
608 1.77 thorpej pcireg_t *data)
609 1.77 thorpej {
610 1.77 thorpej pcireg_t reg;
611 1.77 thorpej int ofs, i, j;
612 1.77 thorpej
613 1.77 thorpej KASSERT(data != NULL);
614 1.77 thorpej KASSERT((offset + count) < 0x7fff);
615 1.77 thorpej
616 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
617 1.77 thorpej return (1);
618 1.77 thorpej
619 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
620 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
621 1.77 thorpej
622 1.77 thorpej reg &= 0x0000ffff;
623 1.79 thorpej reg |= PCI_VPD_OPFLAG;
624 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
625 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
626 1.77 thorpej
627 1.77 thorpej /*
628 1.77 thorpej * PCI 2.2 does not specify how long we should poll
629 1.77 thorpej * for completion nor whether the operation can fail.
630 1.77 thorpej */
631 1.77 thorpej j = 0;
632 1.77 thorpej do {
633 1.77 thorpej if (j++ == 20)
634 1.77 thorpej return (1);
635 1.77 thorpej delay(1);
636 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
637 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
638 1.77 thorpej }
639 1.77 thorpej
640 1.77 thorpej return (0);
641 1.80 fvdl }
642 1.80 fvdl
643 1.80 fvdl int
644 1.80 fvdl pci_dma64_available(struct pci_attach_args *pa)
645 1.80 fvdl {
646 1.80 fvdl #ifdef _PCI_HAVE_DMA64
647 1.80 fvdl if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
648 1.80 fvdl ((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
649 1.80 fvdl return 1;
650 1.80 fvdl #endif
651 1.80 fvdl return 0;
652 1.1 mycroft }
653