Home | History | Annotate | Line # | Download | only in pci
pci.c revision 1.93.2.10
      1  1.93.2.10      yamt /*	$NetBSD: pci.c,v 1.93.2.10 2008/03/24 09:38:51 yamt Exp $	*/
      2        1.3       cgd 
      3        1.1   mycroft /*
      4       1.37       cgd  * Copyright (c) 1995, 1996, 1997, 1998
      5       1.27       cgd  *     Christopher G. Demetriou.  All rights reserved.
      6       1.39   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7        1.1   mycroft  *
      8        1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      9        1.1   mycroft  * modification, are permitted provided that the following conditions
     10        1.1   mycroft  * are met:
     11        1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     12        1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     13        1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     15        1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     16        1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     17        1.1   mycroft  *    must display the following acknowledgement:
     18       1.39   mycroft  *	This product includes software developed by Charles M. Hannum.
     19        1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     20        1.1   mycroft  *    derived from this software without specific prior written permission.
     21        1.1   mycroft  *
     22        1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.1   mycroft  */
     33        1.1   mycroft 
     34        1.1   mycroft /*
     35       1.10       cgd  * PCI bus autoconfiguration.
     36        1.1   mycroft  */
     37       1.58     lukem 
     38       1.58     lukem #include <sys/cdefs.h>
     39  1.93.2.10      yamt __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.93.2.10 2008/03/24 09:38:51 yamt Exp $");
     40        1.1   mycroft 
     41       1.45       cgd #include "opt_pci.h"
     42       1.45       cgd 
     43        1.1   mycroft #include <sys/param.h>
     44   1.93.2.6      yamt #include <sys/malloc.h>
     45       1.10       cgd #include <sys/systm.h>
     46        1.1   mycroft #include <sys/device.h>
     47        1.1   mycroft 
     48       1.10       cgd #include <dev/pci/pcireg.h>
     49        1.7       cgd #include <dev/pci/pcivar.h>
     50       1.33       cgd #include <dev/pci/pcidevs.h>
     51       1.76  christos 
     52       1.80      fvdl #include <uvm/uvm_extern.h>
     53       1.80      fvdl 
     54   1.93.2.6      yamt #include <net/if.h>
     55   1.93.2.6      yamt 
     56       1.76  christos #include "locators.h"
     57       1.10       cgd 
     58   1.93.2.6      yamt static bool pci_child_register(device_t);
     59   1.93.2.6      yamt 
     60       1.45       cgd #ifdef PCI_CONFIG_DUMP
     61       1.45       cgd int pci_config_dump = 1;
     62       1.45       cgd #else
     63       1.45       cgd int pci_config_dump = 0;
     64       1.45       cgd #endif
     65       1.45       cgd 
     66       1.91     perry int	pciprint(void *, const char *);
     67       1.10       cgd 
     68       1.86  drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
     69       1.86  drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
     70       1.86  drochner #else
     71       1.87  drochner int pci_enumerate_bus(struct pci_softc *, const int *,
     72       1.86  drochner     int (*)(struct pci_attach_args *), struct pci_attach_args *);
     73       1.86  drochner #endif
     74       1.86  drochner 
     75       1.25       cgd /*
     76       1.38   thorpej  * Important note about PCI-ISA bridges:
     77       1.38   thorpej  *
     78       1.38   thorpej  * Callbacks are used to configure these devices so that ISA/EISA bridges
     79       1.38   thorpej  * can attach their child busses after PCI configuration is done.
     80       1.25       cgd  *
     81       1.25       cgd  * This works because:
     82       1.25       cgd  *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
     83       1.25       cgd  *	(2) any ISA/EISA bridges must be attached to primary PCI
     84       1.25       cgd  *	    busses (i.e. bus zero).
     85       1.25       cgd  *
     86       1.25       cgd  * That boils down to: there can only be one of these outstanding
     87       1.25       cgd  * at a time, it is cleared when configuring PCI bus 0 before any
     88       1.25       cgd  * subdevices have been found, and it is run after all subdevices
     89       1.25       cgd  * of PCI bus 0 have been found.
     90       1.25       cgd  *
     91       1.25       cgd  * This is needed because there are some (legacy) PCI devices which
     92       1.25       cgd  * can show up as ISA/EISA devices as well (the prime example of which
     93       1.25       cgd  * are VGA controllers).  If you attach ISA from a PCI-ISA/EISA bridge,
     94       1.25       cgd  * and the bridge is seen before the video board is, the board can show
     95       1.25       cgd  * up as an ISA device, and that can (bogusly) complicate the PCI device's
     96       1.25       cgd  * attach code, or make the PCI device not be properly attached at all.
     97       1.38   thorpej  *
     98       1.38   thorpej  * We use the generic config_defer() facility to achieve this.
     99       1.25       cgd  */
    100       1.25       cgd 
    101       1.93   thorpej static int
    102  1.93.2.10      yamt pcirescan(device_t self, const char *ifattr, const int *locators)
    103       1.93   thorpej {
    104  1.93.2.10      yamt 	struct pci_softc *sc = device_private(self);
    105       1.93   thorpej 
    106       1.93   thorpej 	KASSERT(ifattr && !strcmp(ifattr, "pci"));
    107       1.93   thorpej 	KASSERT(locators);
    108       1.93   thorpej 
    109  1.93.2.10      yamt 	pci_enumerate_bus(sc, locators, NULL, NULL);
    110  1.93.2.10      yamt 	return 0;
    111       1.93   thorpej }
    112       1.93   thorpej 
    113       1.93   thorpej static int
    114  1.93.2.10      yamt pcimatch(device_t parent, cfdata_t cf, void *aux)
    115       1.10       cgd {
    116       1.10       cgd 	struct pcibus_attach_args *pba = aux;
    117       1.10       cgd 
    118       1.10       cgd 	/* Check the locators */
    119       1.89  drochner 	if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
    120       1.89  drochner 	    cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
    121       1.10       cgd 		return (0);
    122       1.10       cgd 
    123       1.10       cgd 	/* sanity */
    124       1.10       cgd 	if (pba->pba_bus < 0 || pba->pba_bus > 255)
    125       1.10       cgd 		return (0);
    126       1.10       cgd 
    127       1.10       cgd 	/*
    128       1.10       cgd 	 * XXX check other (hardware?) indicators
    129       1.10       cgd 	 */
    130       1.10       cgd 
    131       1.59   thorpej 	return (1);
    132       1.10       cgd }
    133        1.1   mycroft 
    134       1.93   thorpej static void
    135  1.93.2.10      yamt pciattach(device_t parent, device_t self, void *aux)
    136       1.34  drochner {
    137       1.34  drochner 	struct pcibus_attach_args *pba = aux;
    138  1.93.2.10      yamt 	struct pci_softc *sc = device_private(self);
    139       1.43   thorpej 	int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
    140       1.43   thorpej 	const char *sep = "";
    141   1.93.2.1      yamt 	static const int wildcard[PCICF_NLOCS] = {
    142   1.93.2.1      yamt 		PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
    143   1.93.2.1      yamt 	};
    144       1.34  drochner 
    145  1.93.2.10      yamt 	sc->sc_dev = self;
    146  1.93.2.10      yamt 
    147       1.34  drochner 	pci_attach_hook(parent, self, pba);
    148       1.78   thorpej 
    149       1.78   thorpej 	aprint_naive("\n");
    150       1.78   thorpej 	aprint_normal("\n");
    151       1.34  drochner 
    152       1.34  drochner 	io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
    153       1.34  drochner 	mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
    154       1.43   thorpej 	mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
    155       1.43   thorpej 	mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
    156       1.43   thorpej 	mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
    157       1.34  drochner 
    158       1.34  drochner 	if (io_enabled == 0 && mem_enabled == 0) {
    159  1.93.2.10      yamt 		aprint_error_dev(self, "no spaces enabled!\n");
    160   1.93.2.6      yamt 		goto fail;
    161       1.34  drochner 	}
    162       1.34  drochner 
    163       1.78   thorpej #define	PRINT(str)							\
    164       1.78   thorpej do {									\
    165   1.93.2.5      yamt 	aprint_verbose("%s%s", sep, str);				\
    166       1.78   thorpej 	sep = ", ";							\
    167       1.78   thorpej } while (/*CONSTCOND*/0)
    168       1.43   thorpej 
    169  1.93.2.10      yamt 	aprint_verbose_dev(self, "");
    170       1.43   thorpej 
    171       1.34  drochner 	if (io_enabled)
    172       1.43   thorpej 		PRINT("i/o space");
    173       1.43   thorpej 	if (mem_enabled)
    174       1.43   thorpej 		PRINT("memory space");
    175   1.93.2.5      yamt 	aprint_verbose(" enabled");
    176       1.43   thorpej 
    177       1.43   thorpej 	if (mrl_enabled || mrm_enabled || mwi_enabled) {
    178       1.43   thorpej 		if (mrl_enabled)
    179       1.43   thorpej 			PRINT("rd/line");
    180       1.43   thorpej 		if (mrm_enabled)
    181       1.43   thorpej 			PRINT("rd/mult");
    182       1.43   thorpej 		if (mwi_enabled)
    183       1.43   thorpej 			PRINT("wr/inv");
    184   1.93.2.5      yamt 		aprint_verbose(" ok");
    185       1.34  drochner 	}
    186       1.43   thorpej 
    187   1.93.2.5      yamt 	aprint_verbose("\n");
    188       1.43   thorpej 
    189       1.43   thorpej #undef PRINT
    190       1.34  drochner 
    191       1.34  drochner 	sc->sc_iot = pba->pba_iot;
    192       1.34  drochner 	sc->sc_memt = pba->pba_memt;
    193       1.34  drochner 	sc->sc_dmat = pba->pba_dmat;
    194       1.80      fvdl 	sc->sc_dmat64 = pba->pba_dmat64;
    195       1.34  drochner 	sc->sc_pc = pba->pba_pc;
    196       1.34  drochner 	sc->sc_bus = pba->pba_bus;
    197       1.62   thorpej 	sc->sc_bridgetag = pba->pba_bridgetag;
    198       1.34  drochner 	sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
    199       1.34  drochner 	sc->sc_intrswiz = pba->pba_intrswiz;
    200       1.34  drochner 	sc->sc_intrtag = pba->pba_intrtag;
    201       1.34  drochner 	sc->sc_flags = pba->pba_flags;
    202   1.93.2.2      yamt 
    203  1.93.2.10      yamt 	device_pmf_driver_set_child_register(sc->sc_dev, pci_child_register);
    204   1.93.2.2      yamt 
    205  1.93.2.10      yamt 	pcirescan(sc->sc_dev, "pci", wildcard);
    206   1.93.2.6      yamt 
    207   1.93.2.6      yamt fail:
    208   1.93.2.6      yamt 	if (!pmf_device_register(self, NULL, NULL))
    209   1.93.2.6      yamt 		aprint_error_dev(self, "couldn't establish power handler\n");
    210   1.93.2.6      yamt }
    211   1.93.2.6      yamt 
    212   1.93.2.6      yamt static int
    213  1.93.2.10      yamt pcidetach(device_t self, int flags)
    214   1.93.2.6      yamt {
    215   1.93.2.6      yamt 	int rc;
    216   1.93.2.6      yamt 
    217   1.93.2.6      yamt 	if ((rc = config_detach_children(self, flags)) != 0)
    218   1.93.2.6      yamt 		return rc;
    219   1.93.2.6      yamt 	pmf_device_deregister(self);
    220   1.93.2.6      yamt 	return 0;
    221       1.87  drochner }
    222       1.87  drochner 
    223       1.87  drochner int
    224       1.93   thorpej pciprint(void *aux, const char *pnp)
    225        1.1   mycroft {
    226       1.46  augustss 	struct pci_attach_args *pa = aux;
    227       1.10       cgd 	char devinfo[256];
    228       1.37       cgd 	const struct pci_quirkdata *qd;
    229        1.1   mycroft 
    230       1.10       cgd 	if (pnp) {
    231       1.83    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    232       1.75   thorpej 		aprint_normal("%s at %s", devinfo, pnp);
    233       1.10       cgd 	}
    234       1.75   thorpej 	aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
    235       1.45       cgd 	if (pci_config_dump) {
    236       1.45       cgd 		printf(": ");
    237       1.45       cgd 		pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
    238       1.45       cgd 		if (!pnp)
    239       1.83    itojun 			pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
    240       1.45       cgd 		printf("%s at %s", devinfo, pnp ? pnp : "?");
    241       1.45       cgd 		printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
    242       1.37       cgd #ifdef __i386__
    243       1.45       cgd 		printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
    244       1.45       cgd 		    *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
    245       1.45       cgd 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    246       1.37       cgd #else
    247       1.54       mrg 		printf("intrswiz %#lx, intrpin %#lx",
    248       1.54       mrg 		    (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
    249       1.36       cgd #endif
    250       1.45       cgd 		printf(", i/o %s, mem %s,",
    251       1.45       cgd 		    pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
    252       1.45       cgd 		    pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
    253       1.45       cgd 		qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
    254       1.45       cgd 		    PCI_PRODUCT(pa->pa_id));
    255       1.45       cgd 		if (qd == NULL) {
    256       1.45       cgd 			printf(" no quirks");
    257       1.45       cgd 		} else {
    258       1.45       cgd 			bitmask_snprintf(qd->quirks,
    259       1.82    itojun 			    "\002\001multifn\002singlefn\003skipfunc0"
    260       1.82    itojun 			    "\004skipfunc1\005skipfunc2\006skipfunc3"
    261       1.82    itojun 			    "\007skipfunc4\010skipfunc5\011skipfunc6"
    262       1.85     kochi 			    "\012skipfunc7",
    263       1.82    itojun 			    devinfo, sizeof (devinfo));
    264       1.45       cgd 			printf(" quirks %s", devinfo);
    265       1.45       cgd 		}
    266       1.45       cgd 		printf(")");
    267       1.37       cgd 	}
    268        1.6   mycroft 	return (UNCONF);
    269        1.6   mycroft }
    270        1.6   mycroft 
    271        1.6   mycroft int
    272       1.59   thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
    273       1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    274       1.59   thorpej {
    275       1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    276       1.59   thorpej 	struct pci_attach_args pa;
    277       1.59   thorpej 	pcireg_t id, csr, class, intr, bhlcr;
    278       1.59   thorpej 	int ret, pin, bus, device, function;
    279   1.93.2.1      yamt 	int locs[PCICF_NLOCS];
    280  1.93.2.10      yamt 	device_t subdev;
    281       1.59   thorpej 
    282       1.59   thorpej 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    283       1.59   thorpej 
    284       1.87  drochner 	/* a driver already attached? */
    285       1.87  drochner 	if (sc->PCI_SC_DEVICESC(device, function) && !match)
    286       1.87  drochner 		return (0);
    287       1.87  drochner 
    288       1.81    itojun 	bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    289       1.81    itojun 	if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    290       1.81    itojun 		return (0);
    291       1.81    itojun 
    292       1.59   thorpej 	id = pci_conf_read(pc, tag, PCI_ID_REG);
    293       1.59   thorpej 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    294       1.59   thorpej 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    295       1.59   thorpej 
    296       1.59   thorpej 	/* Invalid vendor ID value? */
    297       1.59   thorpej 	if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    298       1.68   thorpej 		return (0);
    299       1.59   thorpej 	/* XXX Not invalid, but we've done this ~forever. */
    300       1.59   thorpej 	if (PCI_VENDOR(id) == 0)
    301       1.68   thorpej 		return (0);
    302       1.59   thorpej 
    303       1.59   thorpej 	pa.pa_iot = sc->sc_iot;
    304       1.59   thorpej 	pa.pa_memt = sc->sc_memt;
    305       1.59   thorpej 	pa.pa_dmat = sc->sc_dmat;
    306       1.80      fvdl 	pa.pa_dmat64 = sc->sc_dmat64;
    307       1.59   thorpej 	pa.pa_pc = pc;
    308       1.63   thorpej 	pa.pa_bus = bus;
    309       1.59   thorpej 	pa.pa_device = device;
    310       1.59   thorpej 	pa.pa_function = function;
    311       1.59   thorpej 	pa.pa_tag = tag;
    312       1.59   thorpej 	pa.pa_id = id;
    313       1.59   thorpej 	pa.pa_class = class;
    314       1.59   thorpej 
    315       1.59   thorpej 	/*
    316       1.59   thorpej 	 * Set up memory, I/O enable, and PCI command flags
    317       1.59   thorpej 	 * as appropriate.
    318       1.59   thorpej 	 */
    319       1.59   thorpej 	pa.pa_flags = sc->sc_flags;
    320       1.59   thorpej 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
    321       1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
    322       1.59   thorpej 	if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
    323       1.59   thorpej 		pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
    324       1.59   thorpej 
    325       1.59   thorpej 	/*
    326       1.59   thorpej 	 * If the cache line size is not configured, then
    327       1.59   thorpej 	 * clear the MRL/MRM/MWI command-ok flags.
    328       1.59   thorpej 	 */
    329       1.59   thorpej 	if (PCI_CACHELINE(bhlcr) == 0)
    330       1.59   thorpej 		pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
    331       1.59   thorpej 		    PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
    332       1.59   thorpej 
    333       1.64  sommerfe 	if (sc->sc_bridgetag == NULL) {
    334       1.59   thorpej 		pa.pa_intrswiz = 0;
    335       1.59   thorpej 		pa.pa_intrtag = tag;
    336       1.59   thorpej 	} else {
    337       1.59   thorpej 		pa.pa_intrswiz = sc->sc_intrswiz + device;
    338       1.59   thorpej 		pa.pa_intrtag = sc->sc_intrtag;
    339       1.59   thorpej 	}
    340       1.81    itojun 
    341       1.81    itojun 	intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    342       1.81    itojun 
    343       1.59   thorpej 	pin = PCI_INTERRUPT_PIN(intr);
    344       1.65  sommerfe 	pa.pa_rawintrpin = pin;
    345       1.59   thorpej 	if (pin == PCI_INTERRUPT_PIN_NONE) {
    346       1.59   thorpej 		/* no interrupt */
    347       1.59   thorpej 		pa.pa_intrpin = 0;
    348       1.59   thorpej 	} else {
    349       1.59   thorpej 		/*
    350       1.59   thorpej 		 * swizzle it based on the number of busses we're
    351       1.59   thorpej 		 * behind and our device number.
    352       1.59   thorpej 		 */
    353       1.59   thorpej 		pa.pa_intrpin = 	/* XXX */
    354       1.59   thorpej 		    ((pin + pa.pa_intrswiz - 1) % 4) + 1;
    355       1.59   thorpej 	}
    356       1.59   thorpej 	pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
    357       1.59   thorpej 
    358       1.59   thorpej 	if (match != NULL) {
    359       1.59   thorpej 		ret = (*match)(&pa);
    360       1.59   thorpej 		if (ret != 0 && pap != NULL)
    361       1.59   thorpej 			*pap = pa;
    362       1.59   thorpej 	} else {
    363   1.93.2.1      yamt 		locs[PCICF_DEV] = device;
    364   1.93.2.1      yamt 		locs[PCICF_FUNCTION] = function;
    365       1.87  drochner 
    366  1.93.2.10      yamt 		subdev = config_found_sm_loc(sc->sc_dev, "pci", locs, &pa,
    367   1.93.2.1      yamt 					     pciprint, config_stdsubmatch);
    368       1.87  drochner 		sc->PCI_SC_DEVICESC(device, function) = subdev;
    369       1.87  drochner 		ret = (subdev != NULL);
    370       1.59   thorpej 	}
    371       1.59   thorpej 
    372       1.59   thorpej 	return (ret);
    373       1.59   thorpej }
    374       1.59   thorpej 
    375       1.93   thorpej static void
    376  1.93.2.10      yamt pcidevdetached(device_t self, device_t child)
    377       1.87  drochner {
    378  1.93.2.10      yamt 	struct pci_softc *psc = device_private(self);
    379       1.87  drochner 	int d, f;
    380       1.87  drochner 
    381  1.93.2.10      yamt 	d = device_locator(child, PCICF_DEV);
    382  1.93.2.10      yamt 	f = device_locator(child, PCICF_FUNCTION);
    383       1.87  drochner 
    384  1.93.2.10      yamt 	KASSERT(psc->PCI_SC_DEVICESC(d, f) == child);
    385       1.87  drochner 
    386       1.87  drochner 	psc->PCI_SC_DEVICESC(d, f) = 0;
    387       1.87  drochner }
    388       1.87  drochner 
    389  1.93.2.10      yamt CFATTACH_DECL2_NEW(pci, sizeof(struct pci_softc),
    390   1.93.2.6      yamt     pcimatch, pciattach, pcidetach, NULL, pcirescan, pcidevdetached);
    391   1.93.2.6      yamt 
    392       1.59   thorpej int
    393       1.93   thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
    394       1.93   thorpej     int *offset, pcireg_t *value)
    395       1.40  drochner {
    396       1.40  drochner 	pcireg_t reg;
    397       1.40  drochner 	unsigned int ofs;
    398       1.40  drochner 
    399       1.40  drochner 	reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    400       1.40  drochner 	if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
    401       1.40  drochner 		return (0);
    402       1.40  drochner 
    403       1.48    kleink 	/* Determine the Capability List Pointer register to start with. */
    404       1.47    kleink 	reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
    405       1.47    kleink 	switch (PCI_HDRTYPE_TYPE(reg)) {
    406       1.47    kleink 	case 0:	/* standard device header */
    407   1.93.2.3      yamt 	case 1: /* PCI-PCI bridge header */
    408       1.47    kleink 		ofs = PCI_CAPLISTPTR_REG;
    409       1.47    kleink 		break;
    410       1.47    kleink 	case 2:	/* PCI-CardBus Bridge header */
    411       1.47    kleink 		ofs = PCI_CARDBUS_CAPLISTPTR_REG;
    412       1.47    kleink 		break;
    413       1.47    kleink 	default:
    414       1.47    kleink 		return (0);
    415       1.47    kleink 	}
    416       1.47    kleink 
    417       1.47    kleink 	ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
    418       1.40  drochner 	while (ofs != 0) {
    419       1.40  drochner #ifdef DIAGNOSTIC
    420       1.40  drochner 		if ((ofs & 3) || (ofs < 0x40))
    421       1.40  drochner 			panic("pci_get_capability");
    422       1.40  drochner #endif
    423       1.40  drochner 		reg = pci_conf_read(pc, tag, ofs);
    424       1.40  drochner 		if (PCI_CAPLIST_CAP(reg) == capid) {
    425       1.40  drochner 			if (offset)
    426       1.40  drochner 				*offset = ofs;
    427       1.40  drochner 			if (value)
    428       1.40  drochner 				*value = reg;
    429       1.40  drochner 			return (1);
    430       1.40  drochner 		}
    431       1.40  drochner 		ofs = PCI_CAPLIST_NEXT(reg);
    432       1.40  drochner 	}
    433       1.40  drochner 
    434       1.40  drochner 	return (0);
    435       1.55      fvdl }
    436       1.55      fvdl 
    437       1.55      fvdl int
    438       1.55      fvdl pci_find_device(struct pci_attach_args *pa,
    439       1.55      fvdl 		int (*match)(struct pci_attach_args *))
    440       1.55      fvdl {
    441       1.59   thorpej 	extern struct cfdriver pci_cd;
    442  1.93.2.10      yamt 	device_t pcidev;
    443       1.55      fvdl 	int i;
    444       1.87  drochner 	static const int wildcard[2] = {
    445       1.87  drochner 		PCICF_DEV_DEFAULT,
    446       1.87  drochner 		PCICF_FUNCTION_DEFAULT
    447       1.87  drochner 	};
    448       1.55      fvdl 
    449       1.55      fvdl 	for (i = 0; i < pci_cd.cd_ndevs; i++) {
    450       1.55      fvdl 		pcidev = pci_cd.cd_devs[i];
    451       1.59   thorpej 		if (pcidev != NULL &&
    452  1.93.2.10      yamt 		    pci_enumerate_bus(device_private(pcidev), wildcard,
    453       1.59   thorpej 		    		      match, pa) != 0)
    454       1.59   thorpej 			return (1);
    455       1.59   thorpej 	}
    456       1.59   thorpej 	return (0);
    457       1.59   thorpej }
    458       1.59   thorpej 
    459       1.86  drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
    460       1.59   thorpej /*
    461       1.59   thorpej  * Generic PCI bus enumeration routine.  Used unless machine-dependent
    462       1.59   thorpej  * code needs to provide something else.
    463       1.59   thorpej  */
    464       1.59   thorpej int
    465       1.87  drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
    466       1.59   thorpej     int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
    467       1.59   thorpej {
    468       1.59   thorpej 	pci_chipset_tag_t pc = sc->sc_pc;
    469       1.59   thorpej 	int device, function, nfunctions, ret;
    470       1.59   thorpej 	const struct pci_quirkdata *qd;
    471       1.59   thorpej 	pcireg_t id, bhlcr;
    472       1.59   thorpej 	pcitag_t tag;
    473       1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    474       1.60   thorpej 	char devs[32];
    475       1.60   thorpej 	int i;
    476       1.60   thorpej #endif
    477       1.59   thorpej 
    478       1.60   thorpej #ifdef __PCI_BUS_DEVORDER
    479       1.60   thorpej 	pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
    480       1.60   thorpej 	for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
    481       1.60   thorpej #else
    482       1.60   thorpej 	for (device = 0; device < sc->sc_maxndevs; device++)
    483       1.60   thorpej #endif
    484       1.60   thorpej 	{
    485       1.87  drochner 		if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
    486       1.87  drochner 		    (locators[PCICF_DEV] != device))
    487       1.87  drochner 			continue;
    488       1.87  drochner 
    489       1.59   thorpej 		tag = pci_make_tag(pc, sc->sc_bus, device, 0);
    490       1.81    itojun 
    491       1.81    itojun 		bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    492       1.81    itojun 		if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
    493       1.81    itojun 			continue;
    494       1.81    itojun 
    495       1.59   thorpej 		id = pci_conf_read(pc, tag, PCI_ID_REG);
    496       1.59   thorpej 
    497       1.59   thorpej 		/* Invalid vendor ID value? */
    498       1.59   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    499       1.59   thorpej 			continue;
    500       1.59   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    501       1.59   thorpej 		if (PCI_VENDOR(id) == 0)
    502       1.59   thorpej 			continue;
    503       1.59   thorpej 
    504       1.59   thorpej 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    505       1.59   thorpej 
    506       1.81    itojun 		if (qd != NULL &&
    507       1.81    itojun 		      (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
    508       1.59   thorpej 			nfunctions = 8;
    509       1.81    itojun 		else if (qd != NULL &&
    510       1.81    itojun 		      (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
    511       1.81    itojun 			nfunctions = 1;
    512       1.59   thorpej 		else
    513       1.81    itojun 			nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
    514       1.59   thorpej 
    515       1.59   thorpej 		for (function = 0; function < nfunctions; function++) {
    516       1.87  drochner 			if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
    517       1.87  drochner 			    && (locators[PCICF_FUNCTION] != function))
    518       1.87  drochner 				continue;
    519       1.87  drochner 
    520       1.81    itojun 			if (qd != NULL &&
    521       1.81    itojun 			    (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
    522       1.81    itojun 				continue;
    523       1.59   thorpej 			tag = pci_make_tag(pc, sc->sc_bus, device, function);
    524       1.59   thorpej 			ret = pci_probe_device(sc, tag, match, pap);
    525       1.59   thorpej 			if (match != NULL && ret != 0)
    526       1.59   thorpej 				return (ret);
    527       1.59   thorpej 		}
    528       1.55      fvdl 	}
    529       1.59   thorpej 	return (0);
    530       1.66  tshiozak }
    531       1.86  drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
    532       1.66  tshiozak 
    533       1.77   thorpej 
    534       1.77   thorpej /*
    535       1.77   thorpej  * Vital Product Data (PCI 2.2)
    536       1.77   thorpej  */
    537       1.77   thorpej 
    538       1.77   thorpej int
    539       1.77   thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    540       1.77   thorpej     pcireg_t *data)
    541       1.77   thorpej {
    542       1.77   thorpej 	uint32_t reg;
    543       1.77   thorpej 	int ofs, i, j;
    544       1.77   thorpej 
    545       1.77   thorpej 	KASSERT(data != NULL);
    546       1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    547       1.77   thorpej 
    548       1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    549       1.77   thorpej 		return (1);
    550       1.77   thorpej 
    551       1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    552       1.77   thorpej 		reg &= 0x0000ffff;
    553       1.77   thorpej 		reg &= ~PCI_VPD_OPFLAG;
    554       1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    555       1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    556       1.77   thorpej 
    557       1.77   thorpej 		/*
    558       1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    559       1.77   thorpej 		 * for completion nor whether the operation can fail.
    560       1.77   thorpej 		 */
    561       1.77   thorpej 		j = 0;
    562       1.77   thorpej 		do {
    563       1.77   thorpej 			if (j++ == 20)
    564       1.77   thorpej 				return (1);
    565       1.77   thorpej 			delay(4);
    566       1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    567       1.77   thorpej 		} while ((reg & PCI_VPD_OPFLAG) == 0);
    568       1.77   thorpej 		data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
    569       1.77   thorpej 	}
    570       1.77   thorpej 
    571       1.77   thorpej 	return (0);
    572       1.77   thorpej }
    573       1.77   thorpej 
    574       1.77   thorpej int
    575       1.77   thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
    576       1.77   thorpej     pcireg_t *data)
    577       1.77   thorpej {
    578       1.77   thorpej 	pcireg_t reg;
    579       1.77   thorpej 	int ofs, i, j;
    580       1.77   thorpej 
    581       1.77   thorpej 	KASSERT(data != NULL);
    582       1.77   thorpej 	KASSERT((offset + count) < 0x7fff);
    583       1.77   thorpej 
    584       1.77   thorpej 	if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, &reg) == 0)
    585       1.77   thorpej 		return (1);
    586       1.77   thorpej 
    587       1.77   thorpej 	for (i = 0; i < count; offset += sizeof(*data), i++) {
    588       1.77   thorpej 		pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
    589       1.77   thorpej 
    590       1.77   thorpej 		reg &= 0x0000ffff;
    591       1.79   thorpej 		reg |= PCI_VPD_OPFLAG;
    592       1.77   thorpej 		reg |= PCI_VPD_ADDRESS(offset);
    593       1.77   thorpej 		pci_conf_write(pc, tag, ofs, reg);
    594       1.77   thorpej 
    595       1.77   thorpej 		/*
    596       1.77   thorpej 		 * PCI 2.2 does not specify how long we should poll
    597       1.77   thorpej 		 * for completion nor whether the operation can fail.
    598       1.77   thorpej 		 */
    599       1.77   thorpej 		j = 0;
    600       1.77   thorpej 		do {
    601       1.77   thorpej 			if (j++ == 20)
    602       1.77   thorpej 				return (1);
    603       1.77   thorpej 			delay(1);
    604       1.77   thorpej 			reg = pci_conf_read(pc, tag, ofs);
    605       1.79   thorpej 		} while (reg & PCI_VPD_OPFLAG);
    606       1.77   thorpej 	}
    607       1.77   thorpej 
    608       1.77   thorpej 	return (0);
    609       1.80      fvdl }
    610       1.80      fvdl 
    611       1.80      fvdl int
    612       1.80      fvdl pci_dma64_available(struct pci_attach_args *pa)
    613       1.92     perry {
    614       1.80      fvdl #ifdef _PCI_HAVE_DMA64
    615       1.80      fvdl 	if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
    616       1.80      fvdl 		((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
    617       1.80      fvdl                         return 1;
    618       1.80      fvdl #endif
    619       1.80      fvdl         return 0;
    620        1.1   mycroft }
    621       1.90  jmcneill 
    622       1.90  jmcneill void
    623       1.90  jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
    624       1.90  jmcneill 		  struct pci_conf_state *pcs)
    625       1.90  jmcneill {
    626       1.90  jmcneill 	int off;
    627       1.90  jmcneill 
    628       1.90  jmcneill 	for (off = 0; off < 16; off++)
    629       1.90  jmcneill 		pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
    630       1.90  jmcneill 
    631       1.90  jmcneill 	return;
    632       1.90  jmcneill }
    633       1.90  jmcneill 
    634       1.90  jmcneill void
    635       1.90  jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
    636       1.90  jmcneill 		  struct pci_conf_state *pcs)
    637       1.90  jmcneill {
    638       1.90  jmcneill 	int off;
    639   1.93.2.6      yamt 	pcireg_t val;
    640       1.90  jmcneill 
    641   1.93.2.6      yamt 	for (off = 15; off >= 0; off--) {
    642   1.93.2.6      yamt 		val = pci_conf_read(pc, tag, (off * 4));
    643   1.93.2.6      yamt 		if (val != pcs->reg[off])
    644   1.93.2.6      yamt 			pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
    645   1.93.2.6      yamt 	}
    646       1.90  jmcneill 
    647       1.90  jmcneill 	return;
    648       1.90  jmcneill }
    649       1.93   thorpej 
    650   1.93.2.1      yamt /*
    651   1.93.2.1      yamt  * Power Management Capability (Rev 2.2)
    652   1.93.2.1      yamt  */
    653   1.93.2.6      yamt static int
    654   1.93.2.6      yamt pci_get_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state,
    655   1.93.2.6      yamt     int offset)
    656   1.93.2.1      yamt {
    657   1.93.2.6      yamt 	pcireg_t value, now;
    658   1.93.2.1      yamt 
    659   1.93.2.1      yamt 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    660   1.93.2.1      yamt 	now = value & PCI_PMCSR_STATE_MASK;
    661   1.93.2.1      yamt 	switch (now) {
    662   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D0:
    663   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D1:
    664   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D2:
    665   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D3:
    666   1.93.2.1      yamt 		*state = now;
    667   1.93.2.1      yamt 		return 0;
    668   1.93.2.1      yamt 	default:
    669   1.93.2.1      yamt 		return EINVAL;
    670   1.93.2.1      yamt 	}
    671   1.93.2.1      yamt }
    672   1.93.2.1      yamt 
    673   1.93.2.1      yamt int
    674   1.93.2.6      yamt pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
    675   1.93.2.1      yamt {
    676   1.93.2.1      yamt 	int offset;
    677   1.93.2.6      yamt 	pcireg_t value;
    678   1.93.2.1      yamt 
    679   1.93.2.1      yamt 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
    680   1.93.2.1      yamt 		return EOPNOTSUPP;
    681   1.93.2.1      yamt 
    682   1.93.2.6      yamt 	return pci_get_powerstate_int(pc, tag, state, offset);
    683   1.93.2.6      yamt }
    684   1.93.2.6      yamt 
    685   1.93.2.6      yamt static int
    686   1.93.2.6      yamt pci_set_powerstate_int(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state,
    687   1.93.2.6      yamt     int offset, pcireg_t cap_reg)
    688   1.93.2.6      yamt {
    689   1.93.2.6      yamt 	pcireg_t value, cap, now;
    690   1.93.2.6      yamt 
    691   1.93.2.6      yamt 	cap = cap_reg >> PCI_PMCR_SHIFT;
    692   1.93.2.1      yamt 	value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
    693   1.93.2.1      yamt 	now = value & PCI_PMCSR_STATE_MASK;
    694   1.93.2.1      yamt 	value &= ~PCI_PMCSR_STATE_MASK;
    695   1.93.2.1      yamt 
    696   1.93.2.1      yamt 	if (now == state)
    697   1.93.2.1      yamt 		return 0;
    698   1.93.2.1      yamt 	switch (state) {
    699   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D0:
    700   1.93.2.1      yamt 		break;
    701   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D1:
    702   1.93.2.6      yamt 		if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3) {
    703   1.93.2.6      yamt 			printf("invalid transition from %d to D1\n", (int)now);
    704   1.93.2.1      yamt 			return EINVAL;
    705   1.93.2.6      yamt 		}
    706   1.93.2.6      yamt 		if (!(cap & PCI_PMCR_D1SUPP)) {
    707   1.93.2.6      yamt 			printf("D1 not supported\n");
    708   1.93.2.1      yamt 			return EOPNOTSUPP;
    709   1.93.2.6      yamt 		}
    710   1.93.2.1      yamt 		break;
    711   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D2:
    712   1.93.2.6      yamt 		if (now == PCI_PMCSR_STATE_D3) {
    713   1.93.2.6      yamt 			printf("invalid transition from %d to D2\n", (int)now);
    714   1.93.2.1      yamt 			return EINVAL;
    715   1.93.2.6      yamt 		}
    716   1.93.2.6      yamt 		if (!(cap & PCI_PMCR_D2SUPP)) {
    717   1.93.2.6      yamt 			printf("D2 not supported\n");
    718   1.93.2.1      yamt 			return EOPNOTSUPP;
    719   1.93.2.6      yamt 		}
    720   1.93.2.1      yamt 		break;
    721   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D3:
    722   1.93.2.1      yamt 		break;
    723   1.93.2.1      yamt 	default:
    724   1.93.2.1      yamt 		return EINVAL;
    725   1.93.2.1      yamt 	}
    726   1.93.2.8      yamt 	value |= state;
    727   1.93.2.1      yamt 	pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
    728   1.93.2.8      yamt 	/* delay according to pcipm1.2, ch. 5.6.1 */
    729   1.93.2.8      yamt 	if (state == PCI_PMCSR_STATE_D3 || now == PCI_PMCSR_STATE_D3)
    730   1.93.2.7      yamt 		DELAY(10000);
    731   1.93.2.8      yamt 	else if (state == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D2)
    732   1.93.2.7      yamt 		DELAY(200);
    733   1.93.2.7      yamt 
    734   1.93.2.1      yamt 	return 0;
    735   1.93.2.1      yamt }
    736   1.93.2.1      yamt 
    737   1.93.2.1      yamt int
    738   1.93.2.6      yamt pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
    739   1.93.2.6      yamt {
    740   1.93.2.6      yamt 	int offset;
    741   1.93.2.6      yamt 	pcireg_t value;
    742   1.93.2.6      yamt 
    743   1.93.2.6      yamt 	if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value)) {
    744   1.93.2.6      yamt 		printf("pci_set_powerstate not supported\n");
    745   1.93.2.6      yamt 		return EOPNOTSUPP;
    746   1.93.2.6      yamt 	}
    747   1.93.2.6      yamt 
    748   1.93.2.6      yamt 	return pci_set_powerstate_int(pc, tag, state, offset, value);
    749   1.93.2.6      yamt }
    750   1.93.2.6      yamt 
    751   1.93.2.6      yamt int
    752  1.93.2.10      yamt pci_activate(pci_chipset_tag_t pc, pcitag_t tag, device_t dev,
    753  1.93.2.10      yamt     int (*wakefun)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t))
    754   1.93.2.1      yamt {
    755   1.93.2.1      yamt 	pcireg_t pmode;
    756   1.93.2.1      yamt 	int error;
    757   1.93.2.1      yamt 
    758   1.93.2.1      yamt 	if ((error = pci_get_powerstate(pc, tag, &pmode)))
    759   1.93.2.1      yamt 		return error;
    760   1.93.2.1      yamt 
    761   1.93.2.1      yamt 	switch (pmode) {
    762   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D0:
    763   1.93.2.1      yamt 		break;
    764   1.93.2.1      yamt 	case PCI_PMCSR_STATE_D3:
    765   1.93.2.1      yamt 		if (wakefun == NULL) {
    766   1.93.2.1      yamt 			/*
    767   1.93.2.1      yamt 			 * The card has lost all configuration data in
    768   1.93.2.1      yamt 			 * this state, so punt.
    769   1.93.2.1      yamt 			 */
    770  1.93.2.10      yamt 			aprint_error_dev(dev,
    771  1.93.2.10      yamt 			    "unable to wake up from power state D3\n");
    772   1.93.2.1      yamt 			return EOPNOTSUPP;
    773   1.93.2.1      yamt 		}
    774   1.93.2.1      yamt 		/*FALLTHROUGH*/
    775   1.93.2.1      yamt 	default:
    776   1.93.2.1      yamt 		if (wakefun) {
    777  1.93.2.10      yamt 			error = (*wakefun)(pc, tag, dev, pmode);
    778   1.93.2.1      yamt 			if (error)
    779   1.93.2.1      yamt 				return error;
    780   1.93.2.1      yamt 		}
    781  1.93.2.10      yamt 		aprint_normal_dev(dev, "waking up from power state D%d\n",
    782  1.93.2.10      yamt 		    pmode);
    783   1.93.2.1      yamt 		if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
    784   1.93.2.1      yamt 			return error;
    785   1.93.2.1      yamt 	}
    786   1.93.2.1      yamt 	return 0;
    787   1.93.2.1      yamt }
    788   1.93.2.1      yamt 
    789   1.93.2.1      yamt int
    790   1.93.2.2      yamt pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag,
    791  1.93.2.10      yamt     device_t dev, pcireg_t state)
    792   1.93.2.1      yamt {
    793   1.93.2.1      yamt 	return 0;
    794   1.93.2.1      yamt }
    795   1.93.2.1      yamt 
    796   1.93.2.6      yamt /* I have disabled this code for now. --dyoung
    797   1.93.2.6      yamt  *
    798   1.93.2.6      yamt  * Insofar as I understand what the PCI retry timeout is [1],
    799   1.93.2.6      yamt  * I see no justification for any driver to disable when it
    800   1.93.2.6      yamt  * attaches/resumes a device.
    801   1.93.2.6      yamt  *
    802   1.93.2.6      yamt  * A PCI bus bridge may tell a bus master to retry its transaction
    803   1.93.2.6      yamt  * at a later time if the resources to complete the transaction
    804   1.93.2.6      yamt  * are not immediately available.  Taking a guess, PCI bus masters
    805   1.93.2.6      yamt  * that implement a PCI retry timeout register count down from the
    806   1.93.2.6      yamt  * retry timeout to 0 while it retries a delayed PCI transaction.
    807   1.93.2.6      yamt  * When it reaches 0, it stops retrying.  A PCI master is *never*
    808   1.93.2.6      yamt  * supposed to stop retrying a delayed transaction, though.
    809   1.93.2.6      yamt  *
    810   1.93.2.6      yamt  * Incidentally, I initially suspected that writing 0 to the register
    811   1.93.2.6      yamt  * would not disable *retries*, but would disable the timeout.
    812   1.93.2.6      yamt  * That is, any device whose retry timeout was set to 0 would
    813   1.93.2.6      yamt  * *never* timeout.  However, I found out, by using PCI debug
    814   1.93.2.6      yamt  * facilities on the AMD Elan SC520, that if I write 0 to the retry
    815   1.93.2.6      yamt  * timeout register on an ath(4) MiniPCI card, the card really does
    816   1.93.2.6      yamt  * not retry transactions.
    817   1.93.2.6      yamt  *
    818   1.93.2.6      yamt  * Some uses of this register have mentioned "interference" with
    819   1.93.2.6      yamt  * a CPU's "C3 sleep state."  It seems to me that if a bus master
    820   1.93.2.6      yamt  * is properly put to sleep, it will neither initiate new transactions,
    821   1.93.2.6      yamt  * nor retry delayed transactions, so disabling retries should not
    822   1.93.2.6      yamt  * be necessary.
    823   1.93.2.6      yamt  *
    824   1.93.2.6      yamt  * [1] The timeout does not appear to be documented in any PCI
    825   1.93.2.6      yamt  * standard, and we have no documentation of it for the devices by
    826   1.93.2.6      yamt  * Atheros, and others, that supposedly implement it.
    827   1.93.2.6      yamt  */
    828   1.93.2.4      yamt void
    829   1.93.2.4      yamt pci_disable_retry(pci_chipset_tag_t pc, pcitag_t tag)
    830   1.93.2.4      yamt {
    831   1.93.2.6      yamt #if 0
    832   1.93.2.4      yamt 	pcireg_t retry;
    833   1.93.2.4      yamt 
    834   1.93.2.4      yamt 	/*
    835   1.93.2.4      yamt 	 * Disable retry timeout to keep PCI Tx retries from
    836   1.93.2.4      yamt 	 * interfering with ACPI C3 CPU state.
    837   1.93.2.4      yamt 	 */
    838   1.93.2.4      yamt 	retry = pci_conf_read(pc, tag, PCI_RETRY_TIMEOUT_REG);
    839   1.93.2.4      yamt 	retry &= ~PCI_RETRY_TIMEOUT_REG_MASK;
    840   1.93.2.4      yamt 	pci_conf_write(pc, tag, PCI_RETRY_TIMEOUT_REG, retry);
    841   1.93.2.6      yamt #endif
    842   1.93.2.6      yamt }
    843   1.93.2.6      yamt 
    844   1.93.2.6      yamt struct pci_child_power {
    845   1.93.2.6      yamt 	struct pci_conf_state p_pciconf;
    846   1.93.2.6      yamt 	pci_chipset_tag_t p_pc;
    847   1.93.2.6      yamt 	pcitag_t p_tag;
    848   1.93.2.6      yamt 	bool p_has_pm;
    849   1.93.2.6      yamt 	int p_pm_offset;
    850   1.93.2.6      yamt 	pcireg_t p_pm_cap;
    851   1.93.2.6      yamt 	pcireg_t p_class;
    852   1.93.2.6      yamt };
    853   1.93.2.6      yamt 
    854   1.93.2.6      yamt static bool
    855   1.93.2.8      yamt pci_child_suspend(device_t dv PMF_FN_ARGS)
    856   1.93.2.6      yamt {
    857   1.93.2.6      yamt 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    858   1.93.2.8      yamt 	pcireg_t ocsr, csr;
    859   1.93.2.6      yamt 
    860   1.93.2.6      yamt 	pci_conf_capture(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    861   1.93.2.6      yamt 
    862   1.93.2.8      yamt 	if (!priv->p_has_pm)
    863   1.93.2.8      yamt 		return true; /* ??? hopefully handled by ACPI */
    864   1.93.2.8      yamt 	if (PCI_CLASS(priv->p_class) == PCI_CLASS_DISPLAY)
    865   1.93.2.8      yamt 		return true; /* XXX */
    866   1.93.2.8      yamt 
    867   1.93.2.8      yamt 	/* disable decoding and busmastering, see pcipm1.2 ch. 8.2.1 */
    868   1.93.2.8      yamt 	ocsr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
    869   1.93.2.8      yamt 	csr = ocsr & ~(PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE
    870   1.93.2.8      yamt 		       | PCI_COMMAND_MASTER_ENABLE);
    871   1.93.2.8      yamt 	pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
    872   1.93.2.8      yamt 	if (pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    873   1.93.2.6      yamt 	    PCI_PMCSR_STATE_D3, priv->p_pm_offset, priv->p_pm_cap)) {
    874   1.93.2.8      yamt 		pci_conf_write(priv->p_pc, priv->p_tag,
    875   1.93.2.8      yamt 			       PCI_COMMAND_STATUS_REG, ocsr);
    876   1.93.2.6      yamt 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    877   1.93.2.6      yamt 		return false;
    878   1.93.2.6      yamt 	}
    879   1.93.2.6      yamt 	return true;
    880   1.93.2.6      yamt }
    881   1.93.2.6      yamt 
    882   1.93.2.6      yamt static bool
    883   1.93.2.8      yamt pci_child_resume(device_t dv PMF_FN_ARGS)
    884   1.93.2.6      yamt {
    885   1.93.2.6      yamt 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    886   1.93.2.6      yamt 
    887   1.93.2.6      yamt 	if (priv->p_has_pm &&
    888   1.93.2.6      yamt 	    pci_set_powerstate_int(priv->p_pc, priv->p_tag,
    889   1.93.2.6      yamt 	    PCI_PMCSR_STATE_D0, priv->p_pm_offset, priv->p_pm_cap)) {
    890   1.93.2.6      yamt 		aprint_error_dev(dv, "unsupported state, continuing.\n");
    891   1.93.2.6      yamt 		return false;
    892   1.93.2.6      yamt 	}
    893   1.93.2.6      yamt 
    894   1.93.2.6      yamt 	pci_conf_restore(priv->p_pc, priv->p_tag, &priv->p_pciconf);
    895   1.93.2.6      yamt 
    896   1.93.2.6      yamt 	return true;
    897   1.93.2.6      yamt }
    898   1.93.2.6      yamt 
    899   1.93.2.9      yamt static bool
    900   1.93.2.9      yamt pci_child_shutdown(device_t dv, int how)
    901   1.93.2.9      yamt {
    902   1.93.2.9      yamt 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    903   1.93.2.9      yamt 	pcireg_t csr;
    904   1.93.2.9      yamt 
    905   1.93.2.9      yamt 	/* disable busmastering */
    906   1.93.2.9      yamt 	csr = pci_conf_read(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG);
    907   1.93.2.9      yamt 	csr &= ~PCI_COMMAND_MASTER_ENABLE;
    908   1.93.2.9      yamt 	pci_conf_write(priv->p_pc, priv->p_tag, PCI_COMMAND_STATUS_REG, csr);
    909   1.93.2.9      yamt 	return true;
    910   1.93.2.9      yamt }
    911   1.93.2.9      yamt 
    912   1.93.2.6      yamt static void
    913   1.93.2.6      yamt pci_child_deregister(device_t dv)
    914   1.93.2.6      yamt {
    915   1.93.2.6      yamt 	struct pci_child_power *priv = device_pmf_bus_private(dv);
    916   1.93.2.6      yamt 
    917   1.93.2.6      yamt 	free(priv, M_DEVBUF);
    918   1.93.2.6      yamt }
    919   1.93.2.6      yamt 
    920   1.93.2.6      yamt static bool
    921   1.93.2.6      yamt pci_child_register(device_t child)
    922   1.93.2.6      yamt {
    923   1.93.2.6      yamt 	device_t self = device_parent(child);
    924   1.93.2.6      yamt 	struct pci_softc *sc = device_private(self);
    925   1.93.2.6      yamt 	struct pci_child_power *priv;
    926   1.93.2.6      yamt 	int device, function, off;
    927   1.93.2.6      yamt 	pcireg_t reg;
    928   1.93.2.6      yamt 
    929   1.93.2.6      yamt 	priv = malloc(sizeof(*priv), M_DEVBUF, M_WAITOK);
    930   1.93.2.6      yamt 
    931   1.93.2.6      yamt 	device = device_locator(child, PCICF_DEV);
    932   1.93.2.6      yamt 	function = device_locator(child, PCICF_FUNCTION);
    933   1.93.2.6      yamt 
    934   1.93.2.6      yamt 	priv->p_pc = sc->sc_pc;
    935   1.93.2.6      yamt 	priv->p_tag = pci_make_tag(priv->p_pc, sc->sc_bus, device,
    936   1.93.2.6      yamt 	    function);
    937   1.93.2.6      yamt 	priv->p_class = pci_conf_read(priv->p_pc, priv->p_tag, PCI_CLASS_REG);
    938   1.93.2.6      yamt 
    939   1.93.2.6      yamt 	if (pci_get_capability(priv->p_pc, priv->p_tag,
    940   1.93.2.6      yamt 			       PCI_CAP_PWRMGMT, &off, &reg)) {
    941   1.93.2.6      yamt 		priv->p_has_pm = true;
    942   1.93.2.6      yamt 		priv->p_pm_offset = off;
    943   1.93.2.6      yamt 		priv->p_pm_cap = reg;
    944   1.93.2.6      yamt 	} else {
    945   1.93.2.6      yamt 		priv->p_has_pm = false;
    946   1.93.2.6      yamt 		priv->p_pm_offset = -1;
    947   1.93.2.6      yamt 	}
    948   1.93.2.6      yamt 
    949   1.93.2.6      yamt 	device_pmf_bus_register(child, priv, pci_child_suspend,
    950   1.93.2.9      yamt 	    pci_child_resume, pci_child_shutdown, pci_child_deregister);
    951   1.93.2.6      yamt 
    952   1.93.2.6      yamt 	return true;
    953   1.93.2.4      yamt }
    954