pci.c revision 1.99 1 1.99 christos /* $NetBSD: pci.c,v 1.99 2006/06/17 23:34:27 christos Exp $ */
2 1.3 cgd
3 1.1 mycroft /*
4 1.37 cgd * Copyright (c) 1995, 1996, 1997, 1998
5 1.27 cgd * Christopher G. Demetriou. All rights reserved.
6 1.39 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 mycroft *
8 1.1 mycroft * Redistribution and use in source and binary forms, with or without
9 1.1 mycroft * modification, are permitted provided that the following conditions
10 1.1 mycroft * are met:
11 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
12 1.1 mycroft * notice, this list of conditions and the following disclaimer.
13 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
15 1.1 mycroft * documentation and/or other materials provided with the distribution.
16 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
17 1.1 mycroft * must display the following acknowledgement:
18 1.39 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
20 1.1 mycroft * derived from this software without specific prior written permission.
21 1.1 mycroft *
22 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 mycroft */
33 1.1 mycroft
34 1.1 mycroft /*
35 1.10 cgd * PCI bus autoconfiguration.
36 1.1 mycroft */
37 1.58 lukem
38 1.58 lukem #include <sys/cdefs.h>
39 1.99 christos __KERNEL_RCSID(0, "$NetBSD: pci.c,v 1.99 2006/06/17 23:34:27 christos Exp $");
40 1.1 mycroft
41 1.45 cgd #include "opt_pci.h"
42 1.45 cgd
43 1.1 mycroft #include <sys/param.h>
44 1.10 cgd #include <sys/systm.h>
45 1.1 mycroft #include <sys/device.h>
46 1.1 mycroft
47 1.10 cgd #include <dev/pci/pcireg.h>
48 1.7 cgd #include <dev/pci/pcivar.h>
49 1.33 cgd #include <dev/pci/pcidevs.h>
50 1.76 christos
51 1.80 fvdl #include <uvm/uvm_extern.h>
52 1.80 fvdl
53 1.76 christos #include "locators.h"
54 1.10 cgd
55 1.45 cgd #ifdef PCI_CONFIG_DUMP
56 1.45 cgd int pci_config_dump = 1;
57 1.45 cgd #else
58 1.45 cgd int pci_config_dump = 0;
59 1.45 cgd #endif
60 1.45 cgd
61 1.91 perry int pciprint(void *, const char *);
62 1.10 cgd
63 1.86 drochner #ifdef PCI_MACHDEP_ENUMERATE_BUS
64 1.86 drochner #define pci_enumerate_bus PCI_MACHDEP_ENUMERATE_BUS
65 1.86 drochner #else
66 1.87 drochner int pci_enumerate_bus(struct pci_softc *, const int *,
67 1.86 drochner int (*)(struct pci_attach_args *), struct pci_attach_args *);
68 1.86 drochner #endif
69 1.86 drochner
70 1.25 cgd /*
71 1.38 thorpej * Important note about PCI-ISA bridges:
72 1.38 thorpej *
73 1.38 thorpej * Callbacks are used to configure these devices so that ISA/EISA bridges
74 1.38 thorpej * can attach their child busses after PCI configuration is done.
75 1.25 cgd *
76 1.25 cgd * This works because:
77 1.25 cgd * (1) there can be at most one ISA/EISA bridge per PCI bus, and
78 1.25 cgd * (2) any ISA/EISA bridges must be attached to primary PCI
79 1.25 cgd * busses (i.e. bus zero).
80 1.25 cgd *
81 1.25 cgd * That boils down to: there can only be one of these outstanding
82 1.25 cgd * at a time, it is cleared when configuring PCI bus 0 before any
83 1.25 cgd * subdevices have been found, and it is run after all subdevices
84 1.25 cgd * of PCI bus 0 have been found.
85 1.25 cgd *
86 1.25 cgd * This is needed because there are some (legacy) PCI devices which
87 1.25 cgd * can show up as ISA/EISA devices as well (the prime example of which
88 1.25 cgd * are VGA controllers). If you attach ISA from a PCI-ISA/EISA bridge,
89 1.25 cgd * and the bridge is seen before the video board is, the board can show
90 1.25 cgd * up as an ISA device, and that can (bogusly) complicate the PCI device's
91 1.25 cgd * attach code, or make the PCI device not be properly attached at all.
92 1.38 thorpej *
93 1.38 thorpej * We use the generic config_defer() facility to achieve this.
94 1.25 cgd */
95 1.25 cgd
96 1.93 thorpej static int
97 1.93 thorpej pcirescan(struct device *sc, const char *ifattr, const int *locators)
98 1.93 thorpej {
99 1.93 thorpej
100 1.93 thorpej KASSERT(ifattr && !strcmp(ifattr, "pci"));
101 1.93 thorpej KASSERT(locators);
102 1.93 thorpej
103 1.93 thorpej pci_enumerate_bus((struct pci_softc *)sc, locators, NULL, NULL);
104 1.93 thorpej return (0);
105 1.93 thorpej }
106 1.93 thorpej
107 1.93 thorpej static int
108 1.93 thorpej pcimatch(struct device *parent, struct cfdata *cf, void *aux)
109 1.10 cgd {
110 1.10 cgd struct pcibus_attach_args *pba = aux;
111 1.10 cgd
112 1.10 cgd /* Check the locators */
113 1.89 drochner if (cf->cf_loc[PCIBUSCF_BUS] != PCIBUSCF_BUS_DEFAULT &&
114 1.89 drochner cf->cf_loc[PCIBUSCF_BUS] != pba->pba_bus)
115 1.10 cgd return (0);
116 1.10 cgd
117 1.10 cgd /* sanity */
118 1.10 cgd if (pba->pba_bus < 0 || pba->pba_bus > 255)
119 1.10 cgd return (0);
120 1.10 cgd
121 1.10 cgd /*
122 1.10 cgd * XXX check other (hardware?) indicators
123 1.10 cgd */
124 1.10 cgd
125 1.59 thorpej return (1);
126 1.10 cgd }
127 1.1 mycroft
128 1.93 thorpej static void
129 1.93 thorpej pciattach(struct device *parent, struct device *self, void *aux)
130 1.34 drochner {
131 1.34 drochner struct pcibus_attach_args *pba = aux;
132 1.34 drochner struct pci_softc *sc = (struct pci_softc *)self;
133 1.43 thorpej int io_enabled, mem_enabled, mrl_enabled, mrm_enabled, mwi_enabled;
134 1.43 thorpej const char *sep = "";
135 1.96 drochner static const int wildcard[PCICF_NLOCS] = {
136 1.96 drochner PCICF_DEV_DEFAULT, PCICF_FUNCTION_DEFAULT
137 1.96 drochner };
138 1.34 drochner
139 1.34 drochner pci_attach_hook(parent, self, pba);
140 1.78 thorpej
141 1.78 thorpej aprint_naive("\n");
142 1.78 thorpej aprint_normal("\n");
143 1.34 drochner
144 1.34 drochner io_enabled = (pba->pba_flags & PCI_FLAGS_IO_ENABLED);
145 1.34 drochner mem_enabled = (pba->pba_flags & PCI_FLAGS_MEM_ENABLED);
146 1.43 thorpej mrl_enabled = (pba->pba_flags & PCI_FLAGS_MRL_OKAY);
147 1.43 thorpej mrm_enabled = (pba->pba_flags & PCI_FLAGS_MRM_OKAY);
148 1.43 thorpej mwi_enabled = (pba->pba_flags & PCI_FLAGS_MWI_OKAY);
149 1.34 drochner
150 1.34 drochner if (io_enabled == 0 && mem_enabled == 0) {
151 1.78 thorpej aprint_error("%s: no spaces enabled!\n", self->dv_xname);
152 1.34 drochner return;
153 1.34 drochner }
154 1.34 drochner
155 1.78 thorpej #define PRINT(str) \
156 1.78 thorpej do { \
157 1.78 thorpej aprint_normal("%s%s", sep, str); \
158 1.78 thorpej sep = ", "; \
159 1.78 thorpej } while (/*CONSTCOND*/0)
160 1.43 thorpej
161 1.78 thorpej aprint_normal("%s: ", self->dv_xname);
162 1.43 thorpej
163 1.34 drochner if (io_enabled)
164 1.43 thorpej PRINT("i/o space");
165 1.43 thorpej if (mem_enabled)
166 1.43 thorpej PRINT("memory space");
167 1.78 thorpej aprint_normal(" enabled");
168 1.43 thorpej
169 1.43 thorpej if (mrl_enabled || mrm_enabled || mwi_enabled) {
170 1.43 thorpej if (mrl_enabled)
171 1.43 thorpej PRINT("rd/line");
172 1.43 thorpej if (mrm_enabled)
173 1.43 thorpej PRINT("rd/mult");
174 1.43 thorpej if (mwi_enabled)
175 1.43 thorpej PRINT("wr/inv");
176 1.78 thorpej aprint_normal(" ok");
177 1.34 drochner }
178 1.43 thorpej
179 1.78 thorpej aprint_normal("\n");
180 1.43 thorpej
181 1.43 thorpej #undef PRINT
182 1.34 drochner
183 1.34 drochner sc->sc_iot = pba->pba_iot;
184 1.34 drochner sc->sc_memt = pba->pba_memt;
185 1.34 drochner sc->sc_dmat = pba->pba_dmat;
186 1.80 fvdl sc->sc_dmat64 = pba->pba_dmat64;
187 1.34 drochner sc->sc_pc = pba->pba_pc;
188 1.34 drochner sc->sc_bus = pba->pba_bus;
189 1.62 thorpej sc->sc_bridgetag = pba->pba_bridgetag;
190 1.34 drochner sc->sc_maxndevs = pci_bus_maxdevs(pba->pba_pc, pba->pba_bus);
191 1.34 drochner sc->sc_intrswiz = pba->pba_intrswiz;
192 1.34 drochner sc->sc_intrtag = pba->pba_intrtag;
193 1.34 drochner sc->sc_flags = pba->pba_flags;
194 1.87 drochner pcirescan(&sc->sc_dev, "pci", wildcard);
195 1.87 drochner }
196 1.87 drochner
197 1.87 drochner int
198 1.93 thorpej pciprint(void *aux, const char *pnp)
199 1.1 mycroft {
200 1.46 augustss struct pci_attach_args *pa = aux;
201 1.10 cgd char devinfo[256];
202 1.37 cgd const struct pci_quirkdata *qd;
203 1.1 mycroft
204 1.10 cgd if (pnp) {
205 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
206 1.75 thorpej aprint_normal("%s at %s", devinfo, pnp);
207 1.10 cgd }
208 1.75 thorpej aprint_normal(" dev %d function %d", pa->pa_device, pa->pa_function);
209 1.45 cgd if (pci_config_dump) {
210 1.45 cgd printf(": ");
211 1.45 cgd pci_conf_print(pa->pa_pc, pa->pa_tag, NULL);
212 1.45 cgd if (!pnp)
213 1.83 itojun pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo));
214 1.45 cgd printf("%s at %s", devinfo, pnp ? pnp : "?");
215 1.45 cgd printf(" dev %d function %d (", pa->pa_device, pa->pa_function);
216 1.37 cgd #ifdef __i386__
217 1.45 cgd printf("tag %#lx, intrtag %#lx, intrswiz %#lx, intrpin %#lx",
218 1.45 cgd *(long *)&pa->pa_tag, *(long *)&pa->pa_intrtag,
219 1.45 cgd (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
220 1.37 cgd #else
221 1.54 mrg printf("intrswiz %#lx, intrpin %#lx",
222 1.54 mrg (long)pa->pa_intrswiz, (long)pa->pa_intrpin);
223 1.36 cgd #endif
224 1.45 cgd printf(", i/o %s, mem %s,",
225 1.45 cgd pa->pa_flags & PCI_FLAGS_IO_ENABLED ? "on" : "off",
226 1.45 cgd pa->pa_flags & PCI_FLAGS_MEM_ENABLED ? "on" : "off");
227 1.45 cgd qd = pci_lookup_quirkdata(PCI_VENDOR(pa->pa_id),
228 1.45 cgd PCI_PRODUCT(pa->pa_id));
229 1.45 cgd if (qd == NULL) {
230 1.45 cgd printf(" no quirks");
231 1.45 cgd } else {
232 1.45 cgd bitmask_snprintf(qd->quirks,
233 1.82 itojun "\002\001multifn\002singlefn\003skipfunc0"
234 1.82 itojun "\004skipfunc1\005skipfunc2\006skipfunc3"
235 1.82 itojun "\007skipfunc4\010skipfunc5\011skipfunc6"
236 1.85 kochi "\012skipfunc7",
237 1.82 itojun devinfo, sizeof (devinfo));
238 1.45 cgd printf(" quirks %s", devinfo);
239 1.45 cgd }
240 1.45 cgd printf(")");
241 1.37 cgd }
242 1.6 mycroft return (UNCONF);
243 1.6 mycroft }
244 1.6 mycroft
245 1.6 mycroft int
246 1.59 thorpej pci_probe_device(struct pci_softc *sc, pcitag_t tag,
247 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
248 1.59 thorpej {
249 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
250 1.59 thorpej struct pci_attach_args pa;
251 1.59 thorpej pcireg_t id, csr, class, intr, bhlcr;
252 1.59 thorpej int ret, pin, bus, device, function;
253 1.94 drochner int locs[PCICF_NLOCS];
254 1.87 drochner struct device *subdev;
255 1.59 thorpej
256 1.59 thorpej pci_decompose_tag(pc, tag, &bus, &device, &function);
257 1.59 thorpej
258 1.87 drochner /* a driver already attached? */
259 1.87 drochner if (sc->PCI_SC_DEVICESC(device, function) && !match)
260 1.87 drochner return (0);
261 1.87 drochner
262 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
263 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
264 1.81 itojun return (0);
265 1.81 itojun
266 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
267 1.59 thorpej csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
268 1.59 thorpej class = pci_conf_read(pc, tag, PCI_CLASS_REG);
269 1.59 thorpej
270 1.59 thorpej /* Invalid vendor ID value? */
271 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
272 1.68 thorpej return (0);
273 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
274 1.59 thorpej if (PCI_VENDOR(id) == 0)
275 1.68 thorpej return (0);
276 1.59 thorpej
277 1.59 thorpej pa.pa_iot = sc->sc_iot;
278 1.59 thorpej pa.pa_memt = sc->sc_memt;
279 1.59 thorpej pa.pa_dmat = sc->sc_dmat;
280 1.80 fvdl pa.pa_dmat64 = sc->sc_dmat64;
281 1.59 thorpej pa.pa_pc = pc;
282 1.63 thorpej pa.pa_bus = bus;
283 1.59 thorpej pa.pa_device = device;
284 1.59 thorpej pa.pa_function = function;
285 1.59 thorpej pa.pa_tag = tag;
286 1.59 thorpej pa.pa_id = id;
287 1.59 thorpej pa.pa_class = class;
288 1.59 thorpej
289 1.59 thorpej /*
290 1.59 thorpej * Set up memory, I/O enable, and PCI command flags
291 1.59 thorpej * as appropriate.
292 1.59 thorpej */
293 1.59 thorpej pa.pa_flags = sc->sc_flags;
294 1.59 thorpej if ((csr & PCI_COMMAND_IO_ENABLE) == 0)
295 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_IO_ENABLED;
296 1.59 thorpej if ((csr & PCI_COMMAND_MEM_ENABLE) == 0)
297 1.59 thorpej pa.pa_flags &= ~PCI_FLAGS_MEM_ENABLED;
298 1.59 thorpej
299 1.59 thorpej /*
300 1.59 thorpej * If the cache line size is not configured, then
301 1.59 thorpej * clear the MRL/MRM/MWI command-ok flags.
302 1.59 thorpej */
303 1.59 thorpej if (PCI_CACHELINE(bhlcr) == 0)
304 1.59 thorpej pa.pa_flags &= ~(PCI_FLAGS_MRL_OKAY|
305 1.59 thorpej PCI_FLAGS_MRM_OKAY|PCI_FLAGS_MWI_OKAY);
306 1.59 thorpej
307 1.64 sommerfe if (sc->sc_bridgetag == NULL) {
308 1.59 thorpej pa.pa_intrswiz = 0;
309 1.59 thorpej pa.pa_intrtag = tag;
310 1.59 thorpej } else {
311 1.59 thorpej pa.pa_intrswiz = sc->sc_intrswiz + device;
312 1.59 thorpej pa.pa_intrtag = sc->sc_intrtag;
313 1.59 thorpej }
314 1.81 itojun
315 1.81 itojun intr = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
316 1.81 itojun
317 1.59 thorpej pin = PCI_INTERRUPT_PIN(intr);
318 1.65 sommerfe pa.pa_rawintrpin = pin;
319 1.59 thorpej if (pin == PCI_INTERRUPT_PIN_NONE) {
320 1.59 thorpej /* no interrupt */
321 1.59 thorpej pa.pa_intrpin = 0;
322 1.59 thorpej } else {
323 1.59 thorpej /*
324 1.59 thorpej * swizzle it based on the number of busses we're
325 1.59 thorpej * behind and our device number.
326 1.59 thorpej */
327 1.59 thorpej pa.pa_intrpin = /* XXX */
328 1.59 thorpej ((pin + pa.pa_intrswiz - 1) % 4) + 1;
329 1.59 thorpej }
330 1.59 thorpej pa.pa_intrline = PCI_INTERRUPT_LINE(intr);
331 1.59 thorpej
332 1.59 thorpej if (match != NULL) {
333 1.59 thorpej ret = (*match)(&pa);
334 1.59 thorpej if (ret != 0 && pap != NULL)
335 1.59 thorpej *pap = pa;
336 1.59 thorpej } else {
337 1.94 drochner locs[PCICF_DEV] = device;
338 1.94 drochner locs[PCICF_FUNCTION] = function;
339 1.87 drochner
340 1.94 drochner subdev = config_found_sm_loc(&sc->sc_dev, "pci", locs, &pa,
341 1.95 drochner pciprint, config_stdsubmatch);
342 1.87 drochner sc->PCI_SC_DEVICESC(device, function) = subdev;
343 1.87 drochner ret = (subdev != NULL);
344 1.59 thorpej }
345 1.59 thorpej
346 1.59 thorpej return (ret);
347 1.59 thorpej }
348 1.59 thorpej
349 1.93 thorpej static void
350 1.87 drochner pcidevdetached(struct device *sc, struct device *dev)
351 1.87 drochner {
352 1.87 drochner struct pci_softc *psc = (struct pci_softc *)sc;
353 1.87 drochner int d, f;
354 1.87 drochner
355 1.98 thorpej d = device_locator(dev, PCICF_DEV);
356 1.98 thorpej f = device_locator(dev, PCICF_FUNCTION);
357 1.87 drochner
358 1.87 drochner KASSERT(psc->PCI_SC_DEVICESC(d, f) == dev);
359 1.87 drochner
360 1.87 drochner psc->PCI_SC_DEVICESC(d, f) = 0;
361 1.87 drochner }
362 1.87 drochner
363 1.59 thorpej int
364 1.93 thorpej pci_get_capability(pci_chipset_tag_t pc, pcitag_t tag, int capid,
365 1.93 thorpej int *offset, pcireg_t *value)
366 1.40 drochner {
367 1.40 drochner pcireg_t reg;
368 1.40 drochner unsigned int ofs;
369 1.40 drochner
370 1.40 drochner reg = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
371 1.40 drochner if (!(reg & PCI_STATUS_CAPLIST_SUPPORT))
372 1.40 drochner return (0);
373 1.40 drochner
374 1.48 kleink /* Determine the Capability List Pointer register to start with. */
375 1.47 kleink reg = pci_conf_read(pc, tag, PCI_BHLC_REG);
376 1.47 kleink switch (PCI_HDRTYPE_TYPE(reg)) {
377 1.47 kleink case 0: /* standard device header */
378 1.47 kleink ofs = PCI_CAPLISTPTR_REG;
379 1.47 kleink break;
380 1.47 kleink case 2: /* PCI-CardBus Bridge header */
381 1.47 kleink ofs = PCI_CARDBUS_CAPLISTPTR_REG;
382 1.47 kleink break;
383 1.47 kleink default:
384 1.47 kleink return (0);
385 1.47 kleink }
386 1.47 kleink
387 1.47 kleink ofs = PCI_CAPLIST_PTR(pci_conf_read(pc, tag, ofs));
388 1.40 drochner while (ofs != 0) {
389 1.40 drochner #ifdef DIAGNOSTIC
390 1.40 drochner if ((ofs & 3) || (ofs < 0x40))
391 1.40 drochner panic("pci_get_capability");
392 1.40 drochner #endif
393 1.40 drochner reg = pci_conf_read(pc, tag, ofs);
394 1.40 drochner if (PCI_CAPLIST_CAP(reg) == capid) {
395 1.40 drochner if (offset)
396 1.40 drochner *offset = ofs;
397 1.40 drochner if (value)
398 1.40 drochner *value = reg;
399 1.40 drochner return (1);
400 1.40 drochner }
401 1.40 drochner ofs = PCI_CAPLIST_NEXT(reg);
402 1.40 drochner }
403 1.40 drochner
404 1.40 drochner return (0);
405 1.55 fvdl }
406 1.55 fvdl
407 1.55 fvdl int
408 1.55 fvdl pci_find_device(struct pci_attach_args *pa,
409 1.55 fvdl int (*match)(struct pci_attach_args *))
410 1.55 fvdl {
411 1.59 thorpej extern struct cfdriver pci_cd;
412 1.59 thorpej struct device *pcidev;
413 1.55 fvdl int i;
414 1.87 drochner static const int wildcard[2] = {
415 1.87 drochner PCICF_DEV_DEFAULT,
416 1.87 drochner PCICF_FUNCTION_DEFAULT
417 1.87 drochner };
418 1.55 fvdl
419 1.55 fvdl for (i = 0; i < pci_cd.cd_ndevs; i++) {
420 1.55 fvdl pcidev = pci_cd.cd_devs[i];
421 1.59 thorpej if (pcidev != NULL &&
422 1.87 drochner pci_enumerate_bus((struct pci_softc *)pcidev, wildcard,
423 1.59 thorpej match, pa) != 0)
424 1.59 thorpej return (1);
425 1.59 thorpej }
426 1.59 thorpej return (0);
427 1.59 thorpej }
428 1.59 thorpej
429 1.86 drochner #ifndef PCI_MACHDEP_ENUMERATE_BUS
430 1.59 thorpej /*
431 1.59 thorpej * Generic PCI bus enumeration routine. Used unless machine-dependent
432 1.59 thorpej * code needs to provide something else.
433 1.59 thorpej */
434 1.59 thorpej int
435 1.87 drochner pci_enumerate_bus(struct pci_softc *sc, const int *locators,
436 1.59 thorpej int (*match)(struct pci_attach_args *), struct pci_attach_args *pap)
437 1.59 thorpej {
438 1.59 thorpej pci_chipset_tag_t pc = sc->sc_pc;
439 1.59 thorpej int device, function, nfunctions, ret;
440 1.59 thorpej const struct pci_quirkdata *qd;
441 1.59 thorpej pcireg_t id, bhlcr;
442 1.59 thorpej pcitag_t tag;
443 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
444 1.60 thorpej char devs[32];
445 1.60 thorpej int i;
446 1.60 thorpej #endif
447 1.59 thorpej
448 1.60 thorpej #ifdef __PCI_BUS_DEVORDER
449 1.60 thorpej pci_bus_devorder(sc->sc_pc, sc->sc_bus, devs);
450 1.60 thorpej for (i = 0; (device = devs[i]) < 32 && device >= 0; i++)
451 1.60 thorpej #else
452 1.60 thorpej for (device = 0; device < sc->sc_maxndevs; device++)
453 1.60 thorpej #endif
454 1.60 thorpej {
455 1.87 drochner if ((locators[PCICF_DEV] != PCICF_DEV_DEFAULT) &&
456 1.87 drochner (locators[PCICF_DEV] != device))
457 1.87 drochner continue;
458 1.87 drochner
459 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, 0);
460 1.81 itojun
461 1.81 itojun bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
462 1.81 itojun if (PCI_HDRTYPE_TYPE(bhlcr) > 2)
463 1.81 itojun continue;
464 1.81 itojun
465 1.59 thorpej id = pci_conf_read(pc, tag, PCI_ID_REG);
466 1.59 thorpej
467 1.59 thorpej /* Invalid vendor ID value? */
468 1.59 thorpej if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
469 1.59 thorpej continue;
470 1.59 thorpej /* XXX Not invalid, but we've done this ~forever. */
471 1.59 thorpej if (PCI_VENDOR(id) == 0)
472 1.59 thorpej continue;
473 1.59 thorpej
474 1.59 thorpej qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
475 1.59 thorpej
476 1.81 itojun if (qd != NULL &&
477 1.81 itojun (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0)
478 1.59 thorpej nfunctions = 8;
479 1.81 itojun else if (qd != NULL &&
480 1.81 itojun (qd->quirks & PCI_QUIRK_MONOFUNCTION) != 0)
481 1.81 itojun nfunctions = 1;
482 1.59 thorpej else
483 1.81 itojun nfunctions = PCI_HDRTYPE_MULTIFN(bhlcr) ? 8 : 1;
484 1.59 thorpej
485 1.59 thorpej for (function = 0; function < nfunctions; function++) {
486 1.87 drochner if ((locators[PCICF_FUNCTION] != PCICF_FUNCTION_DEFAULT)
487 1.87 drochner && (locators[PCICF_FUNCTION] != function))
488 1.87 drochner continue;
489 1.87 drochner
490 1.81 itojun if (qd != NULL &&
491 1.81 itojun (qd->quirks & PCI_QUIRK_SKIP_FUNC(function)) != 0)
492 1.81 itojun continue;
493 1.59 thorpej tag = pci_make_tag(pc, sc->sc_bus, device, function);
494 1.59 thorpej ret = pci_probe_device(sc, tag, match, pap);
495 1.59 thorpej if (match != NULL && ret != 0)
496 1.59 thorpej return (ret);
497 1.59 thorpej }
498 1.55 fvdl }
499 1.59 thorpej return (0);
500 1.66 tshiozak }
501 1.86 drochner #endif /* PCI_MACHDEP_ENUMERATE_BUS */
502 1.66 tshiozak
503 1.77 thorpej
504 1.77 thorpej /*
505 1.77 thorpej * Vital Product Data (PCI 2.2)
506 1.77 thorpej */
507 1.77 thorpej
508 1.77 thorpej int
509 1.77 thorpej pci_vpd_read(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
510 1.77 thorpej pcireg_t *data)
511 1.77 thorpej {
512 1.77 thorpej uint32_t reg;
513 1.77 thorpej int ofs, i, j;
514 1.77 thorpej
515 1.77 thorpej KASSERT(data != NULL);
516 1.77 thorpej KASSERT((offset + count) < 0x7fff);
517 1.77 thorpej
518 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
519 1.77 thorpej return (1);
520 1.77 thorpej
521 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
522 1.77 thorpej reg &= 0x0000ffff;
523 1.77 thorpej reg &= ~PCI_VPD_OPFLAG;
524 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
525 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
526 1.77 thorpej
527 1.77 thorpej /*
528 1.77 thorpej * PCI 2.2 does not specify how long we should poll
529 1.77 thorpej * for completion nor whether the operation can fail.
530 1.77 thorpej */
531 1.77 thorpej j = 0;
532 1.77 thorpej do {
533 1.77 thorpej if (j++ == 20)
534 1.77 thorpej return (1);
535 1.77 thorpej delay(4);
536 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
537 1.77 thorpej } while ((reg & PCI_VPD_OPFLAG) == 0);
538 1.77 thorpej data[i] = pci_conf_read(pc, tag, PCI_VPD_DATAREG(ofs));
539 1.77 thorpej }
540 1.77 thorpej
541 1.77 thorpej return (0);
542 1.77 thorpej }
543 1.77 thorpej
544 1.77 thorpej int
545 1.77 thorpej pci_vpd_write(pci_chipset_tag_t pc, pcitag_t tag, int offset, int count,
546 1.77 thorpej pcireg_t *data)
547 1.77 thorpej {
548 1.77 thorpej pcireg_t reg;
549 1.77 thorpej int ofs, i, j;
550 1.77 thorpej
551 1.77 thorpej KASSERT(data != NULL);
552 1.77 thorpej KASSERT((offset + count) < 0x7fff);
553 1.77 thorpej
554 1.77 thorpej if (pci_get_capability(pc, tag, PCI_CAP_VPD, &ofs, ®) == 0)
555 1.77 thorpej return (1);
556 1.77 thorpej
557 1.77 thorpej for (i = 0; i < count; offset += sizeof(*data), i++) {
558 1.77 thorpej pci_conf_write(pc, tag, PCI_VPD_DATAREG(ofs), data[i]);
559 1.77 thorpej
560 1.77 thorpej reg &= 0x0000ffff;
561 1.79 thorpej reg |= PCI_VPD_OPFLAG;
562 1.77 thorpej reg |= PCI_VPD_ADDRESS(offset);
563 1.77 thorpej pci_conf_write(pc, tag, ofs, reg);
564 1.77 thorpej
565 1.77 thorpej /*
566 1.77 thorpej * PCI 2.2 does not specify how long we should poll
567 1.77 thorpej * for completion nor whether the operation can fail.
568 1.77 thorpej */
569 1.77 thorpej j = 0;
570 1.77 thorpej do {
571 1.77 thorpej if (j++ == 20)
572 1.77 thorpej return (1);
573 1.77 thorpej delay(1);
574 1.77 thorpej reg = pci_conf_read(pc, tag, ofs);
575 1.79 thorpej } while (reg & PCI_VPD_OPFLAG);
576 1.77 thorpej }
577 1.77 thorpej
578 1.77 thorpej return (0);
579 1.80 fvdl }
580 1.80 fvdl
581 1.80 fvdl int
582 1.80 fvdl pci_dma64_available(struct pci_attach_args *pa)
583 1.92 perry {
584 1.80 fvdl #ifdef _PCI_HAVE_DMA64
585 1.80 fvdl if (BUS_DMA_TAG_VALID(pa->pa_dmat64) &&
586 1.80 fvdl ((uint64_t)physmem << PAGE_SHIFT) > 0xffffffffULL)
587 1.80 fvdl return 1;
588 1.80 fvdl #endif
589 1.80 fvdl return 0;
590 1.1 mycroft }
591 1.90 jmcneill
592 1.90 jmcneill void
593 1.90 jmcneill pci_conf_capture(pci_chipset_tag_t pc, pcitag_t tag,
594 1.90 jmcneill struct pci_conf_state *pcs)
595 1.90 jmcneill {
596 1.90 jmcneill int off;
597 1.90 jmcneill
598 1.90 jmcneill for (off = 0; off < 16; off++)
599 1.90 jmcneill pcs->reg[off] = pci_conf_read(pc, tag, (off * 4));
600 1.90 jmcneill
601 1.90 jmcneill return;
602 1.90 jmcneill }
603 1.90 jmcneill
604 1.90 jmcneill void
605 1.90 jmcneill pci_conf_restore(pci_chipset_tag_t pc, pcitag_t tag,
606 1.90 jmcneill struct pci_conf_state *pcs)
607 1.90 jmcneill {
608 1.90 jmcneill int off;
609 1.90 jmcneill
610 1.90 jmcneill for (off = 0; off < 16; off++)
611 1.90 jmcneill pci_conf_write(pc, tag, (off * 4), pcs->reg[off]);
612 1.90 jmcneill
613 1.90 jmcneill return;
614 1.90 jmcneill }
615 1.93 thorpej
616 1.99 christos /*
617 1.99 christos * Power Management Capability (Rev 2.2)
618 1.99 christos */
619 1.99 christos int
620 1.99 christos pci_get_powerstate(pci_chipset_tag_t pc, pcitag_t tag , pcireg_t *state)
621 1.99 christos {
622 1.99 christos int offset;
623 1.99 christos pcireg_t value, cap, now;
624 1.99 christos
625 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
626 1.99 christos return EOPNOTSUPP;
627 1.99 christos
628 1.99 christos cap = value >> PCI_PMCR_SHIFT;
629 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
630 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
631 1.99 christos switch (now) {
632 1.99 christos case PCI_PMCSR_STATE_D0:
633 1.99 christos case PCI_PMCSR_STATE_D1:
634 1.99 christos case PCI_PMCSR_STATE_D2:
635 1.99 christos case PCI_PMCSR_STATE_D3:
636 1.99 christos *state = now;
637 1.99 christos return 0;
638 1.99 christos default:
639 1.99 christos return EINVAL;
640 1.99 christos }
641 1.99 christos }
642 1.99 christos
643 1.99 christos int
644 1.99 christos pci_set_powerstate(pci_chipset_tag_t pc, pcitag_t tag, pcireg_t state)
645 1.99 christos {
646 1.99 christos int offset;
647 1.99 christos pcireg_t value, cap, now;
648 1.99 christos
649 1.99 christos if (!pci_get_capability(pc, tag, PCI_CAP_PWRMGMT, &offset, &value))
650 1.99 christos return EOPNOTSUPP;
651 1.99 christos
652 1.99 christos cap = value >> PCI_PMCR_SHIFT;
653 1.99 christos value = pci_conf_read(pc, tag, offset + PCI_PMCSR);
654 1.99 christos now = value & PCI_PMCSR_STATE_MASK;
655 1.99 christos value &= ~PCI_PMCSR_STATE_MASK;
656 1.99 christos
657 1.99 christos if (now == state)
658 1.99 christos return 0;
659 1.99 christos switch (state) {
660 1.99 christos case PCI_PMCSR_STATE_D0:
661 1.99 christos value |= PCI_PMCSR_STATE_D0;
662 1.99 christos break;
663 1.99 christos case PCI_PMCSR_STATE_D1:
664 1.99 christos if (now == PCI_PMCSR_STATE_D2 || now == PCI_PMCSR_STATE_D3)
665 1.99 christos return EINVAL;
666 1.99 christos if (!(cap & PCI_PMCR_D1SUPP))
667 1.99 christos return EOPNOTSUPP;
668 1.99 christos value |= PCI_PMCSR_STATE_D1;
669 1.99 christos break;
670 1.99 christos case PCI_PMCSR_STATE_D2:
671 1.99 christos if (now == PCI_PMCSR_STATE_D3)
672 1.99 christos return EINVAL;
673 1.99 christos if (!(cap & PCI_PMCR_D2SUPP))
674 1.99 christos return EOPNOTSUPP;
675 1.99 christos value |= PCI_PMCSR_STATE_D2;
676 1.99 christos break;
677 1.99 christos case PCI_PMCSR_STATE_D3:
678 1.99 christos if (now == PCI_PMCSR_STATE_D3)
679 1.99 christos return 0;
680 1.99 christos value |= PCI_PMCSR_STATE_D3;
681 1.99 christos break;
682 1.99 christos default:
683 1.99 christos return EINVAL;
684 1.99 christos }
685 1.99 christos pci_conf_write(pc, tag, offset + PCI_PMCSR, value);
686 1.99 christos DELAY(1000);
687 1.99 christos return 0;
688 1.99 christos }
689 1.99 christos
690 1.99 christos int
691 1.99 christos pci_activate(pci_chipset_tag_t pc, pcitag_t tag, void *sc,
692 1.99 christos int (*wakefun)(pci_chipset_tag_t, pcitag_t, void *, pcireg_t))
693 1.99 christos {
694 1.99 christos struct device *dv = sc;
695 1.99 christos pcireg_t pmode;
696 1.99 christos int error;
697 1.99 christos
698 1.99 christos if ((error = pci_get_powerstate(pc, tag, &pmode)))
699 1.99 christos return error;
700 1.99 christos
701 1.99 christos switch (pmode) {
702 1.99 christos case PCI_PMCSR_STATE_D0:
703 1.99 christos break;
704 1.99 christos case PCI_PMCSR_STATE_D3:
705 1.99 christos if (wakefun == NULL) {
706 1.99 christos /*
707 1.99 christos * The card has lost all configuration data in
708 1.99 christos * this state, so punt.
709 1.99 christos */
710 1.99 christos aprint_error(
711 1.99 christos "%s: unable to wake up from power state D3\n",
712 1.99 christos dv->dv_xname);
713 1.99 christos return EOPNOTSUPP;
714 1.99 christos }
715 1.99 christos /*FALLTHROUGH*/
716 1.99 christos default:
717 1.99 christos if (wakefun) {
718 1.99 christos error = (*wakefun)(pc, tag, sc, pmode);
719 1.99 christos if (error)
720 1.99 christos return error;
721 1.99 christos }
722 1.99 christos aprint_normal("%s: waking up from power state D%d\n",
723 1.99 christos dv->dv_xname, pmode);
724 1.99 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
725 1.99 christos return error;
726 1.99 christos }
727 1.99 christos return 0;
728 1.99 christos }
729 1.99 christos
730 1.99 christos int
731 1.99 christos pci_activate_null(pci_chipset_tag_t pc, pcitag_t tag, void *sc, pcireg_t state)
732 1.99 christos {
733 1.99 christos return 0;
734 1.99 christos }
735 1.99 christos
736 1.93 thorpej CFATTACH_DECL2(pci, sizeof(struct pci_softc),
737 1.93 thorpej pcimatch, pciattach, NULL, NULL, pcirescan, pcidevdetached);
738