Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.107
      1  1.107    bouyer /*	$NetBSD: pciide.c,v 1.107 2001/02/18 18:07:53 bouyer Exp $	*/
      2   1.41    bouyer 
      3   1.41    bouyer 
      4   1.41    bouyer /*
      5   1.41    bouyer  * Copyright (c) 1999 Manuel Bouyer.
      6   1.41    bouyer  *
      7   1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.41    bouyer  * modification, are permitted provided that the following conditions
      9   1.41    bouyer  * are met:
     10   1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16   1.41    bouyer  *    must display the following acknowledgement:
     17   1.41    bouyer  *	This product includes software developed by the University of
     18   1.41    bouyer  *	California, Berkeley and its contributors.
     19   1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     20   1.41    bouyer  *    may be used to endorse or promote products derived from this software
     21   1.41    bouyer  *    without specific prior written permission.
     22   1.41    bouyer  *
     23   1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24   1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25   1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26   1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27   1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28   1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29   1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30   1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31   1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32   1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33   1.41    bouyer  *
     34   1.41    bouyer  */
     35   1.41    bouyer 
     36    1.1       cgd 
     37    1.1       cgd /*
     38    1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     39    1.1       cgd  *
     40    1.1       cgd  * Redistribution and use in source and binary forms, with or without
     41    1.1       cgd  * modification, are permitted provided that the following conditions
     42    1.1       cgd  * are met:
     43    1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     44    1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     45    1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     46    1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     47    1.1       cgd  *    documentation and/or other materials provided with the distribution.
     48    1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     49    1.1       cgd  *    must display the following acknowledgement:
     50    1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     51    1.1       cgd  *	for the NetBSD Project.
     52    1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     53    1.1       cgd  *    derived from this software without specific prior written permission
     54    1.1       cgd  *
     55    1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     56    1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     57    1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     58    1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     59    1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     60    1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     61    1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     62    1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     63    1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     64    1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     65    1.1       cgd  */
     66    1.1       cgd 
     67    1.1       cgd /*
     68    1.1       cgd  * PCI IDE controller driver.
     69    1.1       cgd  *
     70    1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     71    1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     72    1.1       cgd  *
     73    1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     74    1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     75    1.2       cgd  * 5/16/94" from the PCI SIG.
     76    1.1       cgd  *
     77    1.1       cgd  */
     78    1.1       cgd 
     79   1.36      ross #ifndef WDCDEBUG
     80   1.26    bouyer #define WDCDEBUG
     81   1.36      ross #endif
     82   1.26    bouyer 
     83    1.9    bouyer #define DEBUG_DMA   0x01
     84    1.9    bouyer #define DEBUG_XFERS  0x02
     85    1.9    bouyer #define DEBUG_FUNCS  0x08
     86    1.9    bouyer #define DEBUG_PROBE  0x10
     87    1.9    bouyer #ifdef WDCDEBUG
     88   1.26    bouyer int wdcdebug_pciide_mask = 0;
     89    1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     90    1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     91    1.9    bouyer #else
     92    1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     93    1.9    bouyer #endif
     94    1.1       cgd #include <sys/param.h>
     95    1.1       cgd #include <sys/systm.h>
     96    1.1       cgd #include <sys/device.h>
     97    1.9    bouyer #include <sys/malloc.h>
     98   1.92   thorpej 
     99   1.92   thorpej #include <uvm/uvm_extern.h>
    100    1.9    bouyer 
    101   1.49   thorpej #include <machine/endian.h>
    102    1.1       cgd 
    103    1.1       cgd #include <dev/pci/pcireg.h>
    104    1.1       cgd #include <dev/pci/pcivar.h>
    105    1.9    bouyer #include <dev/pci/pcidevs.h>
    106    1.1       cgd #include <dev/pci/pciidereg.h>
    107    1.1       cgd #include <dev/pci/pciidevar.h>
    108    1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    109   1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    110    1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    111    1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    112   1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    113   1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    114   1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    115   1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    116   1.59       scw #include <dev/pci/pciide_opti_reg.h>
    117   1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    118   1.61   thorpej #include <dev/pci/cy82c693var.h>
    119   1.61   thorpej 
    120   1.84    bouyer #include "opt_pciide.h"
    121   1.84    bouyer 
    122   1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    123   1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    124   1.39       mrg 					      int));
    125   1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    126   1.39       mrg 					   int, u_int8_t));
    127   1.39       mrg 
    128   1.14    bouyer static __inline u_int8_t
    129   1.14    bouyer pciide_pci_read(pc, pa, reg)
    130   1.14    bouyer 	pci_chipset_tag_t pc;
    131   1.14    bouyer 	pcitag_t pa;
    132   1.14    bouyer 	int reg;
    133   1.14    bouyer {
    134   1.39       mrg 
    135   1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    136   1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    137   1.14    bouyer }
    138   1.14    bouyer 
    139   1.14    bouyer static __inline void
    140   1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    141   1.14    bouyer 	pci_chipset_tag_t pc;
    142   1.14    bouyer 	pcitag_t pa;
    143   1.14    bouyer 	int reg;
    144   1.14    bouyer 	u_int8_t val;
    145   1.14    bouyer {
    146   1.14    bouyer 	pcireg_t pcival;
    147   1.14    bouyer 
    148   1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    149   1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    150   1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    151   1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    152   1.14    bouyer }
    153    1.9    bouyer 
    154   1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    155    1.9    bouyer 
    156   1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    157   1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    158   1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    159    1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    160    1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    161    1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    162    1.9    bouyer 
    163   1.53    bouyer void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    164   1.53    bouyer void amd756_setup_channel __P((struct channel_softc*));
    165   1.53    bouyer 
    166   1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    167   1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    168    1.9    bouyer 
    169   1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    170   1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171   1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    172   1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    173   1.41    bouyer 			struct pciide_softc *, int));
    174   1.41    bouyer int  cmd_pci_intr __P((void *));
    175   1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    176   1.18  drochner 
    177   1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    178   1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    179   1.18  drochner 
    180   1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    181   1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    182    1.9    bouyer 
    183   1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    184   1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    185   1.41    bouyer int  acer_pci_intr __P((void *));
    186   1.41    bouyer 
    187   1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    188   1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    189   1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    190   1.30    bouyer 
    191   1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    192   1.59       scw void opti_setup_channel __P((struct channel_softc*));
    193   1.59       scw 
    194   1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    195   1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    196   1.67    bouyer int  hpt_pci_intr __P((void *));
    197   1.67    bouyer 
    198   1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    199    1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    200    1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    201   1.56    bouyer void pciide_dma_start __P((void*, int, int));
    202    1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    203   1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    204   1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    205    1.9    bouyer 
    206    1.9    bouyer struct pciide_product_desc {
    207   1.39       mrg 	u_int32_t ide_product;
    208   1.39       mrg 	int ide_flags;
    209   1.39       mrg 	const char *ide_name;
    210   1.41    bouyer 	/* map and setup chip, probe drives */
    211   1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    212    1.9    bouyer };
    213    1.9    bouyer 
    214    1.9    bouyer /* Flags for ide_flags */
    215   1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    216   1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    217    1.9    bouyer 
    218    1.9    bouyer /* Default product description for devices not known from this controller */
    219    1.9    bouyer const struct pciide_product_desc default_product_desc = {
    220   1.39       mrg 	0,
    221   1.39       mrg 	0,
    222   1.39       mrg 	"Generic PCI IDE controller",
    223   1.41    bouyer 	default_chip_map,
    224    1.9    bouyer };
    225    1.1       cgd 
    226    1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    227   1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    228   1.39       mrg 	  0,
    229   1.39       mrg 	  "Intel 82092AA IDE controller",
    230   1.41    bouyer 	  default_chip_map,
    231   1.39       mrg 	},
    232   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    233   1.39       mrg 	  0,
    234   1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    235   1.41    bouyer 	  piix_chip_map,
    236   1.39       mrg 	},
    237   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    238   1.39       mrg 	  0,
    239   1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    240   1.41    bouyer 	  piix_chip_map,
    241   1.39       mrg 	},
    242   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    243   1.39       mrg 	  0,
    244   1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    245   1.41    bouyer 	  piix_chip_map,
    246   1.39       mrg 	},
    247   1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    248   1.85  drochner 	  0,
    249   1.85  drochner 	  "Intel 82440MX IDE controller",
    250   1.85  drochner 	  piix_chip_map
    251   1.85  drochner 	},
    252   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    253   1.42    bouyer 	  0,
    254   1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    255   1.42    bouyer 	  piix_chip_map,
    256   1.42    bouyer 	},
    257   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    258   1.42    bouyer 	  0,
    259   1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    260   1.42    bouyer 	  piix_chip_map,
    261   1.42    bouyer 	},
    262   1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    263   1.93    bouyer 	  0,
    264   1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    265   1.93    bouyer 	  piix_chip_map,
    266   1.93    bouyer 	},
    267  1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    268  1.106    bouyer 	  0,
    269  1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    270  1.106    bouyer 	  piix_chip_map,
    271  1.106    bouyer 	},
    272   1.39       mrg 	{ 0,
    273   1.39       mrg 	  0,
    274   1.39       mrg 	  NULL,
    275   1.39       mrg 	}
    276    1.9    bouyer };
    277   1.39       mrg 
    278   1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    279   1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    280   1.53    bouyer 	  0,
    281   1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    282   1.53    bouyer 	  amd756_chip_map
    283   1.53    bouyer 	},
    284   1.53    bouyer 	{ 0,
    285   1.53    bouyer 	  0,
    286   1.53    bouyer 	  NULL,
    287   1.53    bouyer 	}
    288   1.53    bouyer };
    289   1.53    bouyer 
    290    1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    291   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    292   1.41    bouyer 	  0,
    293   1.39       mrg 	  "CMD Technology PCI0640",
    294   1.41    bouyer 	  cmd_chip_map
    295   1.39       mrg 	},
    296   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    297   1.41    bouyer 	  0,
    298   1.39       mrg 	  "CMD Technology PCI0643",
    299   1.70    bouyer 	  cmd0643_9_chip_map,
    300   1.39       mrg 	},
    301   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    302   1.41    bouyer 	  0,
    303   1.39       mrg 	  "CMD Technology PCI0646",
    304   1.70    bouyer 	  cmd0643_9_chip_map,
    305   1.70    bouyer 	},
    306   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    307   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    308   1.70    bouyer 	  "CMD Technology PCI0648",
    309   1.70    bouyer 	  cmd0643_9_chip_map,
    310   1.70    bouyer 	},
    311   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    312   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    313   1.70    bouyer 	  "CMD Technology PCI0649",
    314   1.70    bouyer 	  cmd0643_9_chip_map,
    315   1.39       mrg 	},
    316   1.39       mrg 	{ 0,
    317   1.39       mrg 	  0,
    318   1.39       mrg 	  NULL,
    319   1.39       mrg 	}
    320    1.9    bouyer };
    321    1.9    bouyer 
    322    1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    323   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    324   1.39       mrg 	  0,
    325   1.62     soren 	  "VIA Tech VT82C586 IDE Controller",
    326   1.41    bouyer 	  apollo_chip_map,
    327   1.39       mrg 	 },
    328   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    329   1.39       mrg 	  0,
    330   1.62     soren 	  "VIA Tech VT82C586A IDE Controller",
    331   1.41    bouyer 	  apollo_chip_map,
    332   1.39       mrg 	},
    333   1.39       mrg 	{ 0,
    334   1.39       mrg 	  0,
    335   1.39       mrg 	  NULL,
    336   1.39       mrg 	}
    337   1.18  drochner };
    338   1.18  drochner 
    339   1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    340   1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    341   1.91      matt 	  IDE_16BIT_IOSPACE,
    342   1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    343   1.41    bouyer 	  cy693_chip_map,
    344   1.39       mrg 	},
    345   1.39       mrg 	{ 0,
    346   1.39       mrg 	  0,
    347   1.39       mrg 	  NULL,
    348   1.39       mrg 	}
    349   1.18  drochner };
    350   1.18  drochner 
    351   1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    352   1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    353   1.39       mrg 	  0,
    354   1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    355   1.41    bouyer 	  sis_chip_map,
    356   1.39       mrg 	},
    357   1.39       mrg 	{ 0,
    358   1.39       mrg 	  0,
    359   1.39       mrg 	  NULL,
    360   1.39       mrg 	}
    361    1.9    bouyer };
    362    1.9    bouyer 
    363   1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    364   1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    365   1.39       mrg 	  0,
    366   1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    367   1.41    bouyer 	  acer_chip_map,
    368   1.39       mrg 	},
    369   1.39       mrg 	{ 0,
    370   1.39       mrg 	  0,
    371   1.41    bouyer 	  NULL,
    372   1.41    bouyer 	}
    373   1.41    bouyer };
    374   1.41    bouyer 
    375   1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    376   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    377   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    378   1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    379   1.41    bouyer 	  pdc202xx_chip_map,
    380   1.41    bouyer 	},
    381   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    382   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    383   1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    384   1.74     enami 	  pdc202xx_chip_map,
    385   1.74     enami 	},
    386   1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    387   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    388   1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    389   1.86     enami 	  pdc202xx_chip_map,
    390   1.86     enami 	},
    391   1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    392   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    393   1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    394   1.41    bouyer 	  pdc202xx_chip_map,
    395   1.41    bouyer 	},
    396   1.41    bouyer 	{ 0,
    397   1.39       mrg 	  0,
    398   1.39       mrg 	  NULL,
    399   1.39       mrg 	}
    400   1.30    bouyer };
    401   1.30    bouyer 
    402   1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    403   1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    404   1.59       scw 	  0,
    405   1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    406   1.59       scw 	  opti_chip_map,
    407   1.59       scw 	},
    408   1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    409   1.59       scw 	  0,
    410   1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    411   1.59       scw 	  opti_chip_map,
    412   1.59       scw 	},
    413   1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    414   1.59       scw 	  0,
    415   1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    416   1.59       scw 	  opti_chip_map,
    417   1.59       scw 	},
    418   1.59       scw 	{ 0,
    419   1.59       scw 	  0,
    420   1.59       scw 	  NULL,
    421   1.59       scw 	}
    422   1.59       scw };
    423   1.59       scw 
    424   1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    425   1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    426   1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    427   1.68    bouyer 	  "Triones/Highpoint HPT366/370 IDE Controller",
    428   1.67    bouyer 	  hpt_chip_map,
    429   1.67    bouyer 	},
    430   1.67    bouyer 	{ 0,
    431   1.67    bouyer 	  0,
    432   1.67    bouyer 	  NULL,
    433   1.67    bouyer 	}
    434   1.67    bouyer };
    435   1.67    bouyer 
    436    1.9    bouyer struct pciide_vendor_desc {
    437   1.39       mrg 	u_int32_t ide_vendor;
    438   1.39       mrg 	const struct pciide_product_desc *ide_products;
    439    1.9    bouyer };
    440    1.9    bouyer 
    441    1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    442   1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    443   1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    444   1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    445   1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    446   1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    447   1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    448   1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    449   1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    450   1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    451   1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    452   1.39       mrg 	{ 0, NULL }
    453    1.1       cgd };
    454    1.1       cgd 
    455   1.13    bouyer /* options passed via the 'flags' config keyword */
    456   1.13    bouyer #define PCIIDE_OPTIONS_DMA	0x01
    457   1.13    bouyer 
    458    1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    459    1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    460    1.1       cgd 
    461    1.1       cgd struct cfattach pciide_ca = {
    462    1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    463    1.1       cgd };
    464   1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    465   1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    466   1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    467   1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    468   1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    469   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    470   1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    471   1.41    bouyer 	    struct pci_attach_args *));
    472   1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    473   1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    474   1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    475   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    476   1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    477   1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    478   1.28    bouyer 	    struct pciide_channel *, int, int));
    479    1.5       cgd int	pciide_print __P((void *, const char *pnp));
    480    1.1       cgd int	pciide_compat_intr __P((void *));
    481    1.1       cgd int	pciide_pci_intr __P((void *));
    482    1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    483    1.1       cgd 
    484   1.39       mrg const struct pciide_product_desc *
    485    1.9    bouyer pciide_lookup_product(id)
    486   1.39       mrg 	u_int32_t id;
    487    1.9    bouyer {
    488   1.39       mrg 	const struct pciide_product_desc *pp;
    489   1.39       mrg 	const struct pciide_vendor_desc *vp;
    490    1.9    bouyer 
    491   1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    492   1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    493   1.39       mrg 			break;
    494    1.9    bouyer 
    495   1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    496   1.39       mrg 		return NULL;
    497    1.9    bouyer 
    498   1.39       mrg 	for (; pp->ide_name != NULL; pp++)
    499   1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    500   1.39       mrg 			break;
    501    1.9    bouyer 
    502   1.39       mrg 	if (pp->ide_name == NULL)
    503   1.39       mrg 		return NULL;
    504   1.39       mrg 	return pp;
    505    1.9    bouyer }
    506    1.6       cgd 
    507    1.1       cgd int
    508    1.1       cgd pciide_match(parent, match, aux)
    509    1.1       cgd 	struct device *parent;
    510    1.1       cgd 	struct cfdata *match;
    511    1.1       cgd 	void *aux;
    512    1.1       cgd {
    513    1.1       cgd 	struct pci_attach_args *pa = aux;
    514   1.41    bouyer 	const struct pciide_product_desc *pp;
    515    1.1       cgd 
    516    1.1       cgd 	/*
    517    1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    518    1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    519    1.1       cgd 	 * work in a standardized way...
    520    1.1       cgd 	 */
    521    1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    522    1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    523    1.1       cgd 		return (1);
    524    1.1       cgd 	}
    525    1.1       cgd 
    526   1.41    bouyer 	/*
    527   1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    528   1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    529   1.41    bouyer 	 */
    530   1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    531   1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    532   1.41    bouyer 		return (1);
    533   1.41    bouyer 	}
    534   1.41    bouyer 
    535    1.1       cgd 	return (0);
    536    1.1       cgd }
    537    1.1       cgd 
    538    1.1       cgd void
    539    1.1       cgd pciide_attach(parent, self, aux)
    540    1.1       cgd 	struct device *parent, *self;
    541    1.1       cgd 	void *aux;
    542    1.1       cgd {
    543    1.1       cgd 	struct pci_attach_args *pa = aux;
    544    1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    545    1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    546    1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    547   1.41    bouyer 	pcireg_t csr;
    548    1.1       cgd 	char devinfo[256];
    549   1.57   thorpej 	const char *displaydev;
    550    1.1       cgd 
    551   1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    552    1.9    bouyer 	if (sc->sc_pp == NULL) {
    553    1.9    bouyer 		sc->sc_pp = &default_product_desc;
    554    1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    555   1.57   thorpej 		displaydev = devinfo;
    556   1.57   thorpej 	} else
    557   1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    558   1.57   thorpej 
    559   1.57   thorpej 	printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
    560   1.57   thorpej 
    561   1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    562   1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    563   1.41    bouyer #ifdef WDCDEBUG
    564   1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    565   1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    566   1.41    bouyer #endif
    567   1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    568    1.1       cgd 
    569   1.16    bouyer 	if (sc->sc_dma_ok) {
    570   1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    571   1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    572   1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    573   1.16    bouyer 	}
    574    1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    575    1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    576    1.5       cgd }
    577    1.5       cgd 
    578   1.41    bouyer /* tell wether the chip is enabled or not */
    579   1.41    bouyer int
    580   1.41    bouyer pciide_chipen(sc, pa)
    581   1.41    bouyer 	struct pciide_softc *sc;
    582   1.41    bouyer 	struct pci_attach_args *pa;
    583   1.41    bouyer {
    584   1.41    bouyer 	pcireg_t csr;
    585   1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    586   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    587   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    588   1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    589   1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    590   1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    591   1.41    bouyer 		  "device" : "bridge");
    592   1.41    bouyer 		return 0;
    593   1.41    bouyer 	}
    594   1.41    bouyer 	return 1;
    595   1.41    bouyer }
    596   1.41    bouyer 
    597    1.5       cgd int
    598   1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    599    1.5       cgd 	struct pci_attach_args *pa;
    600   1.18  drochner 	struct pciide_channel *cp;
    601   1.18  drochner 	int compatchan;
    602   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    603    1.5       cgd {
    604   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    605   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    606    1.5       cgd 
    607    1.5       cgd 	cp->compat = 1;
    608   1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    609   1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    610    1.5       cgd 
    611    1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    612   1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    613    1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    614    1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    615   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    616   1.43    bouyer 		return (0);
    617    1.5       cgd 	}
    618    1.5       cgd 
    619    1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    620   1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    621    1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    622    1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    623   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    624    1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    625    1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    626   1.43    bouyer 		return (0);
    627    1.5       cgd 	}
    628    1.5       cgd 
    629   1.43    bouyer 	return (1);
    630    1.5       cgd }
    631    1.5       cgd 
    632    1.9    bouyer int
    633   1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    634   1.28    bouyer 	struct pci_attach_args * pa;
    635   1.18  drochner 	struct pciide_channel *cp;
    636   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    637   1.41    bouyer 	int (*pci_intr) __P((void *));
    638    1.9    bouyer {
    639   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    640   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    641   1.29    bouyer 	const char *intrstr;
    642   1.29    bouyer 	pci_intr_handle_t intrhandle;
    643    1.9    bouyer 
    644    1.9    bouyer 	cp->compat = 0;
    645    1.9    bouyer 
    646   1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    647   1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    648   1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    649   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    650   1.29    bouyer 			return 0;
    651   1.29    bouyer 		}
    652   1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    653   1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    654   1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    655   1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    656   1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    657   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    658   1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    659   1.29    bouyer 		} else {
    660   1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    661   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    662   1.29    bouyer 			if (intrstr != NULL)
    663   1.29    bouyer 				printf(" at %s", intrstr);
    664   1.29    bouyer 			printf("\n");
    665   1.29    bouyer 			return 0;
    666   1.29    bouyer 		}
    667   1.18  drochner 	}
    668   1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    669   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    670   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    671   1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    672    1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    673   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    674   1.18  drochner 		return 0;
    675    1.9    bouyer 	}
    676    1.9    bouyer 
    677   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    678   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    679  1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    680    1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    681   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    682   1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    683  1.105    bouyer 		return 0;
    684  1.105    bouyer 	}
    685  1.105    bouyer 	/*
    686  1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    687  1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    688  1.105    bouyer 	 * code a handle for only one byte at the rigth offset.
    689  1.105    bouyer 	 */
    690  1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    691  1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    692  1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    693  1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    694  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    695  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    696   1.18  drochner 		return 0;
    697    1.9    bouyer 	}
    698   1.18  drochner 	return (1);
    699    1.9    bouyer }
    700    1.9    bouyer 
    701   1.41    bouyer void
    702   1.41    bouyer pciide_mapreg_dma(sc, pa)
    703   1.41    bouyer 	struct pciide_softc *sc;
    704   1.41    bouyer 	struct pci_attach_args *pa;
    705   1.41    bouyer {
    706   1.63   thorpej 	pcireg_t maptype;
    707   1.89      matt 	bus_addr_t addr;
    708   1.63   thorpej 
    709   1.41    bouyer 	/*
    710   1.41    bouyer 	 * Map DMA registers
    711   1.41    bouyer 	 *
    712   1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    713   1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    714   1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    715   1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    716   1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    717   1.41    bouyer 	 * could be mapped.
    718   1.41    bouyer 	 *
    719   1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    720   1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    721   1.41    bouyer 	 * XXX space," some controllers (at least the United
    722   1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    723   1.41    bouyer 	 */
    724   1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    725   1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    726   1.63   thorpej 
    727   1.63   thorpej 	switch (maptype) {
    728   1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    729   1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    730   1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    731   1.89      matt 		    &addr, NULL, NULL) == 0);
    732   1.89      matt 		if (sc->sc_dma_ok == 0) {
    733   1.89      matt 			printf(", but unused (couldn't query registers)");
    734   1.89      matt 			break;
    735   1.89      matt 		}
    736   1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    737   1.91      matt 		    && addr >= 0x10000) {
    738   1.89      matt 			sc->sc_dma_ok = 0;
    739   1.96      fvdl 			printf(", but unused (registers at unsafe address %#lx)", (unsigned long)addr);
    740   1.89      matt 			break;
    741   1.89      matt 		}
    742   1.89      matt 		/* FALLTHROUGH */
    743   1.89      matt 
    744   1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    745   1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    746   1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    747   1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    748   1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    749   1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    750   1.63   thorpej 			printf(", but unused (couldn't map registers)");
    751   1.63   thorpej 		} else {
    752   1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    753   1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    754   1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    755   1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    756   1.63   thorpej 		}
    757   1.65   thorpej 		break;
    758   1.63   thorpej 
    759   1.63   thorpej 	default:
    760   1.63   thorpej 		sc->sc_dma_ok = 0;
    761   1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    762   1.41    bouyer 	}
    763   1.41    bouyer }
    764   1.63   thorpej 
    765    1.9    bouyer int
    766    1.9    bouyer pciide_compat_intr(arg)
    767    1.9    bouyer 	void *arg;
    768    1.9    bouyer {
    769   1.19  drochner 	struct pciide_channel *cp = arg;
    770    1.9    bouyer 
    771    1.9    bouyer #ifdef DIAGNOSTIC
    772    1.9    bouyer 	/* should only be called for a compat channel */
    773    1.9    bouyer 	if (cp->compat == 0)
    774    1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    775    1.9    bouyer #endif
    776   1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    777    1.9    bouyer }
    778    1.9    bouyer 
    779    1.9    bouyer int
    780    1.9    bouyer pciide_pci_intr(arg)
    781    1.9    bouyer 	void *arg;
    782    1.9    bouyer {
    783    1.9    bouyer 	struct pciide_softc *sc = arg;
    784    1.9    bouyer 	struct pciide_channel *cp;
    785    1.9    bouyer 	struct channel_softc *wdc_cp;
    786    1.9    bouyer 	int i, rv, crv;
    787    1.9    bouyer 
    788    1.9    bouyer 	rv = 0;
    789   1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    790    1.9    bouyer 		cp = &sc->pciide_channels[i];
    791   1.18  drochner 		wdc_cp = &cp->wdc_channel;
    792    1.9    bouyer 
    793    1.9    bouyer 		/* If a compat channel skip. */
    794    1.9    bouyer 		if (cp->compat)
    795    1.9    bouyer 			continue;
    796    1.9    bouyer 		/* if this channel not waiting for intr, skip */
    797    1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    798    1.9    bouyer 			continue;
    799    1.9    bouyer 
    800    1.9    bouyer 		crv = wdcintr(wdc_cp);
    801    1.9    bouyer 		if (crv == 0)
    802    1.9    bouyer 			;		/* leave rv alone */
    803    1.9    bouyer 		else if (crv == 1)
    804    1.9    bouyer 			rv = 1;		/* claim the intr */
    805    1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    806    1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    807    1.9    bouyer 	}
    808    1.9    bouyer 	return (rv);
    809    1.9    bouyer }
    810    1.9    bouyer 
    811   1.28    bouyer void
    812   1.28    bouyer pciide_channel_dma_setup(cp)
    813   1.28    bouyer 	struct pciide_channel *cp;
    814   1.28    bouyer {
    815   1.28    bouyer 	int drive;
    816   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    817   1.28    bouyer 	struct ata_drive_datas *drvp;
    818   1.28    bouyer 
    819   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    820   1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    821   1.28    bouyer 		/* If no drive, skip */
    822   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    823   1.28    bouyer 			continue;
    824   1.28    bouyer 		/* setup DMA if needed */
    825   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    826   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    827   1.28    bouyer 		    sc->sc_dma_ok == 0) {
    828   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    829   1.28    bouyer 			continue;
    830   1.28    bouyer 		}
    831   1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    832   1.28    bouyer 		    != 0) {
    833   1.28    bouyer 			/* Abort DMA setup */
    834   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    835   1.28    bouyer 			continue;
    836   1.28    bouyer 		}
    837   1.28    bouyer 	}
    838   1.28    bouyer }
    839   1.28    bouyer 
    840   1.18  drochner int
    841   1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    842    1.9    bouyer 	struct pciide_softc *sc;
    843   1.18  drochner 	int channel, drive;
    844    1.9    bouyer {
    845   1.18  drochner 	bus_dma_segment_t seg;
    846   1.18  drochner 	int error, rseg;
    847   1.18  drochner 	const bus_size_t dma_table_size =
    848   1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    849   1.18  drochner 	struct pciide_dma_maps *dma_maps =
    850   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    851   1.18  drochner 
    852   1.28    bouyer 	/* If table was already allocated, just return */
    853   1.28    bouyer 	if (dma_maps->dma_table)
    854   1.28    bouyer 		return 0;
    855   1.28    bouyer 
    856   1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    857   1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    858   1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    859   1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    860   1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    861   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    862   1.18  drochner 		    channel, drive, error);
    863   1.18  drochner 		return error;
    864   1.18  drochner 	}
    865   1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    866   1.18  drochner 	    dma_table_size,
    867   1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    868   1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    869   1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    870   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    871   1.18  drochner 		    channel, drive, error);
    872   1.18  drochner 		return error;
    873   1.18  drochner 	}
    874   1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    875   1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    876   1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    877   1.18  drochner 
    878   1.18  drochner 	/* Create and load table DMA map for this disk */
    879   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    880   1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    881   1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    882   1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    883   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    884   1.18  drochner 		    channel, drive, error);
    885   1.18  drochner 		return error;
    886   1.18  drochner 	}
    887   1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
    888   1.18  drochner 	    dma_maps->dmamap_table,
    889   1.18  drochner 	    dma_maps->dma_table,
    890   1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    891   1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
    892   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    893   1.18  drochner 		    channel, drive, error);
    894   1.18  drochner 		return error;
    895   1.18  drochner 	}
    896   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    897   1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    898   1.96      fvdl 	    DEBUG_PROBE);
    899   1.18  drochner 	/* Create a xfer DMA map for this drive */
    900   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    901   1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
    902   1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    903   1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
    904   1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
    905   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    906   1.18  drochner 		    channel, drive, error);
    907   1.18  drochner 		return error;
    908   1.18  drochner 	}
    909   1.18  drochner 	return 0;
    910    1.9    bouyer }
    911    1.9    bouyer 
    912   1.18  drochner int
    913   1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    914   1.18  drochner 	void *v;
    915   1.18  drochner 	int channel, drive;
    916   1.18  drochner 	void *databuf;
    917   1.18  drochner 	size_t datalen;
    918   1.18  drochner 	int flags;
    919    1.9    bouyer {
    920   1.18  drochner 	struct pciide_softc *sc = v;
    921   1.18  drochner 	int error, seg;
    922   1.18  drochner 	struct pciide_dma_maps *dma_maps =
    923   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    924   1.18  drochner 
    925   1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
    926   1.18  drochner 	    dma_maps->dmamap_xfer,
    927   1.18  drochner 	    databuf, datalen, NULL, BUS_DMA_NOWAIT);
    928   1.18  drochner 	if (error) {
    929   1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
    930   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    931   1.18  drochner 		    channel, drive, error);
    932   1.18  drochner 		return error;
    933   1.18  drochner 	}
    934    1.9    bouyer 
    935   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    936   1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    937   1.18  drochner 	    (flags & WDC_DMA_READ) ?
    938   1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    939    1.9    bouyer 
    940   1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    941   1.18  drochner #ifdef DIAGNOSTIC
    942   1.18  drochner 		/* A segment must not cross a 64k boundary */
    943   1.18  drochner 		{
    944   1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    945   1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    946   1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    947   1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    948   1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
    949   1.18  drochner 			    " len 0x%lx not properly aligned\n",
    950   1.18  drochner 			    seg, phys, len);
    951   1.18  drochner 			panic("pciide_dma: buf align");
    952    1.9    bouyer 		}
    953    1.9    bouyer 		}
    954   1.18  drochner #endif
    955   1.18  drochner 		dma_maps->dma_table[seg].base_addr =
    956   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    957   1.18  drochner 		dma_maps->dma_table[seg].byte_count =
    958   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    959   1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
    960   1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    961   1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    962   1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    963   1.18  drochner 
    964    1.9    bouyer 	}
    965   1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    966   1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    967    1.9    bouyer 
    968   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    969   1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
    970   1.18  drochner 	    BUS_DMASYNC_PREWRITE);
    971    1.9    bouyer 
    972   1.18  drochner 	/* Maps are ready. Start DMA function */
    973   1.18  drochner #ifdef DIAGNOSTIC
    974   1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    975   1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
    976   1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    977   1.18  drochner 		panic("pciide_dma_init: table align");
    978   1.18  drochner 	}
    979   1.18  drochner #endif
    980   1.18  drochner 
    981   1.18  drochner 	/* Clear status bits */
    982   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    983   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    984   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    985   1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
    986   1.18  drochner 	/* Write table addr */
    987   1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    988   1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
    989   1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    990   1.18  drochner 	/* set read/write */
    991   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    992   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    993   1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
    994   1.56    bouyer 	/* remember flags */
    995   1.56    bouyer 	dma_maps->dma_flags = flags;
    996   1.18  drochner 	return 0;
    997   1.18  drochner }
    998   1.18  drochner 
    999   1.18  drochner void
   1000   1.56    bouyer pciide_dma_start(v, channel, drive)
   1001   1.18  drochner 	void *v;
   1002   1.56    bouyer 	int channel, drive;
   1003   1.18  drochner {
   1004   1.18  drochner 	struct pciide_softc *sc = v;
   1005   1.18  drochner 
   1006   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1007   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1008   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1009   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1010   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1011   1.18  drochner }
   1012   1.18  drochner 
   1013   1.18  drochner int
   1014   1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1015   1.18  drochner 	void *v;
   1016   1.18  drochner 	int channel, drive;
   1017   1.56    bouyer 	int force;
   1018   1.18  drochner {
   1019   1.18  drochner 	struct pciide_softc *sc = v;
   1020   1.18  drochner 	u_int8_t status;
   1021   1.56    bouyer 	int error = 0;
   1022   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1023   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1024   1.18  drochner 
   1025   1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1026   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1027   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1028   1.18  drochner 	    DEBUG_XFERS);
   1029   1.18  drochner 
   1030   1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1031   1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1032   1.56    bouyer 
   1033   1.18  drochner 	/* stop DMA channel */
   1034   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1035   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1036   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1037   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1038   1.18  drochner 
   1039   1.56    bouyer 	/* Unload the map of the data buffer */
   1040   1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1041   1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1042   1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1043   1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1044   1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1045   1.56    bouyer 
   1046   1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1047   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1048   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1049   1.56    bouyer 		error |= WDC_DMAST_ERR;
   1050   1.18  drochner 	}
   1051   1.18  drochner 
   1052   1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1053   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1054   1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1055   1.18  drochner 		    drive, status);
   1056   1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1057   1.18  drochner 	}
   1058   1.18  drochner 
   1059   1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1060   1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1061   1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1062   1.18  drochner 	}
   1063   1.56    bouyer 	return error;
   1064   1.18  drochner }
   1065   1.18  drochner 
   1066   1.67    bouyer void
   1067   1.67    bouyer pciide_irqack(chp)
   1068   1.67    bouyer 	struct channel_softc *chp;
   1069   1.67    bouyer {
   1070   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1071   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1072   1.67    bouyer 
   1073   1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1074   1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1075   1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1076   1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1077   1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1078   1.67    bouyer }
   1079   1.67    bouyer 
   1080   1.41    bouyer /* some common code used by several chip_map */
   1081   1.41    bouyer int
   1082   1.41    bouyer pciide_chansetup(sc, channel, interface)
   1083   1.41    bouyer 	struct pciide_softc *sc;
   1084   1.41    bouyer 	int channel;
   1085   1.41    bouyer 	pcireg_t interface;
   1086   1.41    bouyer {
   1087   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1088   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1089   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1090   1.41    bouyer 	cp->wdc_channel.channel = channel;
   1091   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1092   1.41    bouyer 	cp->wdc_channel.ch_queue =
   1093   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1094   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1095   1.41    bouyer 		printf("%s %s channel: "
   1096   1.41    bouyer 		    "can't allocate memory for command queue",
   1097   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1098   1.41    bouyer 		return 0;
   1099   1.41    bouyer 	}
   1100   1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1101   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1102   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1103   1.41    bouyer 	    "configured" : "wired",
   1104   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1105   1.41    bouyer 	    "native-PCI" : "compatibility");
   1106   1.41    bouyer 	return 1;
   1107   1.41    bouyer }
   1108   1.41    bouyer 
   1109   1.18  drochner /* some common code used by several chip channel_map */
   1110   1.18  drochner void
   1111   1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1112   1.18  drochner 	struct pci_attach_args *pa;
   1113   1.18  drochner 	struct pciide_channel *cp;
   1114   1.41    bouyer 	pcireg_t interface;
   1115   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1116   1.41    bouyer 	int (*pci_intr) __P((void *));
   1117   1.18  drochner {
   1118   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1119   1.18  drochner 
   1120   1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1121   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1122   1.41    bouyer 		    pci_intr);
   1123   1.41    bouyer 	else
   1124   1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1125   1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1126   1.41    bouyer 
   1127   1.18  drochner 	if (cp->hw_ok == 0)
   1128   1.18  drochner 		return;
   1129   1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1130   1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1131   1.18  drochner 	wdcattach(wdc_cp);
   1132   1.18  drochner }
   1133   1.18  drochner 
   1134   1.18  drochner /*
   1135   1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1136   1.18  drochner  * if channel can be disabled, 0 if not
   1137   1.18  drochner  */
   1138   1.18  drochner int
   1139   1.60  gmcgarry pciide_chan_candisable(cp)
   1140   1.18  drochner 	struct pciide_channel *cp;
   1141   1.18  drochner {
   1142   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1143   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1144   1.18  drochner 
   1145   1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1146   1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1147   1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1148   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1149   1.18  drochner 		cp->hw_ok = 0;
   1150   1.18  drochner 		return 1;
   1151   1.18  drochner 	}
   1152   1.18  drochner 	return 0;
   1153   1.18  drochner }
   1154   1.18  drochner 
   1155   1.18  drochner /*
   1156   1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1157   1.18  drochner  * Set hw_ok=0 on failure
   1158   1.18  drochner  */
   1159   1.18  drochner void
   1160   1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1161    1.5       cgd 	struct pci_attach_args *pa;
   1162   1.18  drochner 	struct pciide_channel *cp;
   1163   1.18  drochner 	int compatchan, interface;
   1164   1.18  drochner {
   1165   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1166   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1167   1.18  drochner 
   1168   1.18  drochner 	if (cp->hw_ok == 0)
   1169   1.18  drochner 		return;
   1170   1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1171   1.18  drochner 		return;
   1172   1.18  drochner 
   1173   1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1174   1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1175   1.18  drochner 	if (cp->ih == NULL) {
   1176   1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1177   1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1178   1.18  drochner 		cp->hw_ok = 0;
   1179   1.18  drochner 	}
   1180   1.18  drochner }
   1181   1.18  drochner 
   1182   1.18  drochner void
   1183   1.28    bouyer pciide_print_modes(cp)
   1184   1.28    bouyer 	struct pciide_channel *cp;
   1185   1.18  drochner {
   1186   1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1187   1.18  drochner }
   1188   1.18  drochner 
   1189   1.18  drochner void
   1190   1.41    bouyer default_chip_map(sc, pa)
   1191   1.18  drochner 	struct pciide_softc *sc;
   1192   1.41    bouyer 	struct pci_attach_args *pa;
   1193   1.18  drochner {
   1194   1.41    bouyer 	struct pciide_channel *cp;
   1195   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1196   1.41    bouyer 	pcireg_t csr;
   1197   1.41    bouyer 	int channel, drive;
   1198   1.41    bouyer 	struct ata_drive_datas *drvp;
   1199   1.41    bouyer 	u_int8_t idedma_ctl;
   1200   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1201   1.41    bouyer 	char *failreason;
   1202   1.41    bouyer 
   1203   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1204   1.41    bouyer 		return;
   1205   1.41    bouyer 
   1206   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1207   1.41    bouyer 		printf("%s: bus-master DMA support present",
   1208   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1209   1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1210   1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1211   1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1212   1.41    bouyer 			printf(", but unused (no driver support)");
   1213   1.41    bouyer 			sc->sc_dma_ok = 0;
   1214   1.41    bouyer 		} else {
   1215   1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1216   1.41    bouyer 		if (sc->sc_dma_ok != 0)
   1217   1.41    bouyer 			printf(", used without full driver "
   1218   1.41    bouyer 			    "support");
   1219   1.41    bouyer 		}
   1220   1.41    bouyer 	} else {
   1221   1.41    bouyer 		printf("%s: hardware does not support DMA",
   1222   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1223   1.41    bouyer 		sc->sc_dma_ok = 0;
   1224   1.41    bouyer 	}
   1225   1.41    bouyer 	printf("\n");
   1226   1.67    bouyer 	if (sc->sc_dma_ok) {
   1227   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1228   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1229   1.67    bouyer 	}
   1230   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1231   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1232   1.18  drochner 
   1233   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1234   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1235   1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1236   1.41    bouyer 
   1237   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1238   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1239   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1240   1.41    bouyer 			continue;
   1241   1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1242   1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1243   1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1244   1.41    bouyer 		} else {
   1245   1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1246   1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1247   1.41    bouyer 		}
   1248   1.41    bouyer 		if (cp->hw_ok == 0)
   1249   1.41    bouyer 			continue;
   1250   1.41    bouyer 		/*
   1251   1.41    bouyer 		 * Check to see if something appears to be there.
   1252   1.41    bouyer 		 */
   1253   1.41    bouyer 		failreason = NULL;
   1254   1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1255   1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1256   1.41    bouyer 			goto next;
   1257   1.41    bouyer 		}
   1258   1.41    bouyer 		/*
   1259   1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1260   1.41    bouyer 		 * channel by trying to access the channel again while the
   1261   1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1262   1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1263   1.41    bouyer 		 * this controller.)  YUCK!
   1264   1.41    bouyer 		 */
   1265   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1266   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1267   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1268   1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1269   1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1270   1.41    bouyer 			failreason = "other hardware responding at addresses";
   1271   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1272   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1273   1.41    bouyer next:
   1274   1.41    bouyer 		if (failreason) {
   1275   1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1276   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1277   1.41    bouyer 			    failreason);
   1278   1.41    bouyer 			cp->hw_ok = 0;
   1279   1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1280   1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1281   1.41    bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
   1282   1.41    bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
   1283   1.41    bouyer 		} else {
   1284   1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1285   1.41    bouyer 		}
   1286   1.41    bouyer 		if (cp->hw_ok) {
   1287   1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1288   1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1289   1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1290   1.41    bouyer 		}
   1291   1.41    bouyer 	}
   1292   1.18  drochner 
   1293   1.18  drochner 	if (sc->sc_dma_ok == 0)
   1294   1.41    bouyer 		return;
   1295   1.18  drochner 
   1296   1.18  drochner 	/* Allocate DMA maps */
   1297   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1298   1.18  drochner 		idedma_ctl = 0;
   1299   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1300   1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1301   1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1302   1.18  drochner 			/* If no drive, skip */
   1303   1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1304   1.18  drochner 				continue;
   1305   1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1306   1.18  drochner 				continue;
   1307   1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1308   1.18  drochner 				/* Abort DMA setup */
   1309   1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1310   1.18  drochner 				    "using PIO transfers\n",
   1311   1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1312   1.18  drochner 				    channel, drive);
   1313   1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1314   1.18  drochner 			}
   1315   1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1316   1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1317   1.18  drochner 			    channel, drive);
   1318   1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1319   1.18  drochner 		}
   1320   1.18  drochner 		if (idedma_ctl != 0) {
   1321   1.18  drochner 			/* Add software bits in status register */
   1322   1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1323   1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1324   1.18  drochner 			    idedma_ctl);
   1325   1.18  drochner 		}
   1326   1.18  drochner 	}
   1327   1.18  drochner }
   1328   1.18  drochner 
   1329   1.18  drochner void
   1330   1.41    bouyer piix_chip_map(sc, pa)
   1331   1.41    bouyer 	struct pciide_softc *sc;
   1332   1.18  drochner 	struct pci_attach_args *pa;
   1333   1.41    bouyer {
   1334   1.18  drochner 	struct pciide_channel *cp;
   1335   1.41    bouyer 	int channel;
   1336   1.42    bouyer 	u_int32_t idetim;
   1337   1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1338   1.18  drochner 
   1339   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1340   1.18  drochner 		return;
   1341    1.6       cgd 
   1342   1.41    bouyer 	printf("%s: bus-master DMA support present",
   1343   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1344   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1345   1.41    bouyer 	printf("\n");
   1346   1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1347   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1348   1.41    bouyer 	if (sc->sc_dma_ok) {
   1349   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1350   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1351   1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1352   1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1353   1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1354   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1355   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1356   1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1357  1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1358   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1359   1.41    bouyer 		}
   1360   1.18  drochner 	}
   1361   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1362   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1363   1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1364   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1365  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1366  1.102    bouyer 		break;
   1367   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1368  1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1369  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1370   1.93    bouyer 		break;
   1371   1.93    bouyer 	default:
   1372   1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1373   1.93    bouyer 	}
   1374   1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1375   1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1376   1.41    bouyer 	else
   1377   1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1378   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1379   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1380    1.9    bouyer 
   1381   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1382   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1383   1.41    bouyer 	    DEBUG_PROBE);
   1384   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1385   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1386   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1387   1.41    bouyer 		    DEBUG_PROBE);
   1388   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1389   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1390   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1391   1.41    bouyer 			    DEBUG_PROBE);
   1392   1.41    bouyer 		}
   1393   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1394  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1395  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1396  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1397   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1398   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1399   1.42    bouyer 			    DEBUG_PROBE);
   1400   1.42    bouyer 		}
   1401   1.42    bouyer 
   1402   1.41    bouyer 	}
   1403   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1404    1.9    bouyer 
   1405   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1406   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1407   1.41    bouyer 		/* PIIX is compat-only */
   1408   1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1409   1.41    bouyer 			continue;
   1410   1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1411   1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1412   1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1413   1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1414   1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1415   1.46   mycroft 			continue;
   1416   1.42    bouyer 		}
   1417   1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1418   1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1419   1.42    bouyer 		if (cp->hw_ok == 0)
   1420   1.42    bouyer 			continue;
   1421   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1422   1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1423   1.42    bouyer 			    channel);
   1424   1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1425   1.42    bouyer 			    idetim);
   1426   1.42    bouyer 		}
   1427   1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1428   1.41    bouyer 		if (cp->hw_ok == 0)
   1429   1.41    bouyer 			continue;
   1430   1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1431   1.41    bouyer 	}
   1432    1.9    bouyer 
   1433   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1434   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1435   1.41    bouyer 	    DEBUG_PROBE);
   1436   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1437   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1438   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1439   1.41    bouyer 		    DEBUG_PROBE);
   1440   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1441   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1442   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1443   1.41    bouyer 			    DEBUG_PROBE);
   1444   1.41    bouyer 		}
   1445   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1446  1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1447  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1448  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1449   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1450   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1451   1.42    bouyer 			    DEBUG_PROBE);
   1452   1.42    bouyer 		}
   1453   1.28    bouyer 	}
   1454   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1455   1.28    bouyer }
   1456   1.28    bouyer 
   1457   1.28    bouyer void
   1458   1.28    bouyer piix_setup_channel(chp)
   1459   1.28    bouyer 	struct channel_softc *chp;
   1460   1.28    bouyer {
   1461   1.28    bouyer 	u_int8_t mode[2], drive;
   1462   1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1463   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1464   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1465   1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1466   1.28    bouyer 
   1467   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1468   1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1469   1.28    bouyer 	idedma_ctl = 0;
   1470   1.28    bouyer 
   1471   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1472   1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1473   1.28    bouyer 	    chp->channel);
   1474    1.9    bouyer 
   1475   1.28    bouyer 	/* setup DMA */
   1476   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1477    1.9    bouyer 
   1478   1.28    bouyer 	/*
   1479   1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1480   1.28    bouyer 	 * different timings for master and slave drives.
   1481   1.28    bouyer 	 * We need to find the best combination.
   1482   1.28    bouyer 	 */
   1483    1.9    bouyer 
   1484   1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1485   1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1486   1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1487   1.28    bouyer 		mode[0] = mode[1] =
   1488   1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1489   1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1490   1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1491   1.28    bouyer 		goto ok;
   1492   1.28    bouyer 	}
   1493   1.28    bouyer 	/*
   1494   1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1495   1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1496   1.28    bouyer 	 */
   1497   1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1498   1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1499   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1500   1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1501   1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1502   1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1503   1.28    bouyer 		goto ok;
   1504   1.28    bouyer 	}
   1505   1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1506   1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1507   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1508   1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1509   1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1510   1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1511   1.28    bouyer 		goto ok;
   1512   1.28    bouyer 	}
   1513   1.28    bouyer 	/*
   1514   1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1515   1.28    bouyer 	 * one of them is PIO mode < 2
   1516   1.28    bouyer 	 */
   1517   1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1518   1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1519   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1520   1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1521   1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1522   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1523   1.28    bouyer 	} else {
   1524   1.28    bouyer 		mode[0] = mode[1] =
   1525   1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1526   1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1527   1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1528   1.28    bouyer 	}
   1529   1.28    bouyer ok:	/* The modes are setup */
   1530   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1531   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1532    1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1533   1.28    bouyer 			    mode[drive], 1, chp->channel);
   1534   1.28    bouyer 			goto end;
   1535   1.38    bouyer 		}
   1536   1.28    bouyer 	}
   1537   1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1538   1.28    bouyer 	if (mode[0] >= 2)
   1539   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1540   1.28    bouyer 		    mode[0], 0, chp->channel);
   1541   1.28    bouyer 	else
   1542   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1543   1.28    bouyer 		    mode[1], 0, chp->channel);
   1544   1.28    bouyer end:	/*
   1545   1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1546   1.28    bouyer 	 * it per-drive
   1547   1.28    bouyer 	 */
   1548   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1549   1.28    bouyer 		/* If no drive, skip */
   1550   1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1551   1.28    bouyer 			continue;
   1552   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1553   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1554   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1555   1.28    bouyer 	}
   1556   1.28    bouyer 	if (idedma_ctl != 0) {
   1557   1.28    bouyer 		/* Add software bits in status register */
   1558   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1559   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1560   1.28    bouyer 		    idedma_ctl);
   1561    1.9    bouyer 	}
   1562   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1563   1.28    bouyer 	pciide_print_modes(cp);
   1564    1.9    bouyer }
   1565    1.9    bouyer 
   1566    1.9    bouyer void
   1567   1.41    bouyer piix3_4_setup_channel(chp)
   1568   1.41    bouyer 	struct channel_softc *chp;
   1569   1.28    bouyer {
   1570   1.28    bouyer 	struct ata_drive_datas *drvp;
   1571   1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1572   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1573   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1574   1.28    bouyer 	int drive;
   1575   1.42    bouyer 	int channel = chp->channel;
   1576   1.28    bouyer 
   1577   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1578   1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1579   1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1580   1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1581   1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1582   1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1583   1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1584   1.28    bouyer 
   1585   1.28    bouyer 	idedma_ctl = 0;
   1586   1.28    bouyer 	/* If channel disabled, no need to go further */
   1587   1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1588   1.28    bouyer 		return;
   1589   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1590   1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1591   1.28    bouyer 
   1592   1.28    bouyer 	/* setup DMA if needed */
   1593   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1594   1.28    bouyer 
   1595   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1596   1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1597   1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1598   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1599   1.28    bouyer 		/* If no drive, skip */
   1600   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1601    1.9    bouyer 			continue;
   1602   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1603   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1604   1.28    bouyer 			goto pio;
   1605   1.28    bouyer 
   1606   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1607  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1608  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1609  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1610   1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1611  1.102    bouyer 		}
   1612  1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1613  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1614  1.102    bouyer 			/* setup Ultra/100 */
   1615  1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1616  1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1617  1.102    bouyer 				drvp->UDMA_mode = 2;
   1618  1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1619  1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1620  1.102    bouyer 			} else {
   1621  1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1622  1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1623  1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1624  1.102    bouyer 					    drive);
   1625  1.102    bouyer 				} else {
   1626  1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1627  1.102    bouyer 					    drive);
   1628  1.102    bouyer 				}
   1629  1.102    bouyer 			}
   1630   1.42    bouyer 		}
   1631   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1632   1.42    bouyer 			/* setup Ultra/66 */
   1633   1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1634   1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1635   1.42    bouyer 				drvp->UDMA_mode = 2;
   1636   1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1637   1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1638   1.42    bouyer 			else
   1639   1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1640   1.42    bouyer 		}
   1641   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1642   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1643   1.28    bouyer 			/* use Ultra/DMA */
   1644   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1645   1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1646   1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1647   1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1648   1.28    bouyer 		} else {
   1649   1.28    bouyer 			/* use Multiword DMA */
   1650   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1651    1.9    bouyer 			if (drive == 0) {
   1652    1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1653   1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1654    1.9    bouyer 			} else {
   1655    1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1656   1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1657    1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1658   1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1659    1.9    bouyer 			}
   1660    1.9    bouyer 		}
   1661   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1662   1.28    bouyer 
   1663   1.28    bouyer pio:		/* use PIO mode */
   1664   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1665   1.28    bouyer 		if (drive == 0) {
   1666   1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1667   1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1668   1.28    bouyer 		} else {
   1669   1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1670   1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1671   1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1672   1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1673    1.9    bouyer 		}
   1674    1.9    bouyer 	}
   1675   1.28    bouyer 	if (idedma_ctl != 0) {
   1676   1.28    bouyer 		/* Add software bits in status register */
   1677   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1678   1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1679   1.28    bouyer 		    idedma_ctl);
   1680    1.9    bouyer 	}
   1681   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1682   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1683   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1684   1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1685   1.28    bouyer 	pciide_print_modes(cp);
   1686    1.9    bouyer }
   1687    1.8  drochner 
   1688   1.28    bouyer 
   1689    1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1690    1.9    bouyer static u_int32_t
   1691    1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1692    1.9    bouyer 	u_int8_t mode;
   1693    1.9    bouyer 	u_int8_t dma;
   1694    1.9    bouyer 	u_int8_t channel;
   1695    1.9    bouyer {
   1696    1.9    bouyer 
   1697    1.9    bouyer 	if (dma)
   1698    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1699    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1700    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1701    1.9    bouyer 		    channel);
   1702    1.9    bouyer 	else
   1703    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1704    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1705    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1706    1.9    bouyer 		    channel);
   1707    1.8  drochner }
   1708    1.8  drochner 
   1709    1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1710    1.9    bouyer static u_int32_t
   1711    1.9    bouyer piix_setup_idetim_drvs(drvp)
   1712    1.9    bouyer 	struct ata_drive_datas *drvp;
   1713    1.6       cgd {
   1714    1.9    bouyer 	u_int32_t ret = 0;
   1715    1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1716    1.9    bouyer 	u_int8_t channel = chp->channel;
   1717    1.9    bouyer 	u_int8_t drive = drvp->drive;
   1718    1.9    bouyer 
   1719    1.9    bouyer 	/*
   1720    1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1721    1.9    bouyer 	 * So just check DMA and PIO here.
   1722    1.9    bouyer 	 */
   1723    1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1724    1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1725    1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1726    1.9    bouyer 		    drvp->DMA_mode == 0) {
   1727    1.9    bouyer 			drvp->PIO_mode = 0;
   1728    1.9    bouyer 			return ret;
   1729    1.9    bouyer 		}
   1730    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1731    1.9    bouyer 		/*
   1732    1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1733    1.9    bouyer 		 * too, else use compat timings.
   1734    1.9    bouyer 		 */
   1735    1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1736    1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1737    1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1738    1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1739    1.9    bouyer 			drvp->PIO_mode = 0;
   1740    1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1741    1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1742    1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1743    1.9    bouyer 			    channel);
   1744    1.9    bouyer 			return ret;
   1745    1.9    bouyer 		}
   1746    1.9    bouyer 	}
   1747    1.6       cgd 
   1748    1.6       cgd 	/*
   1749    1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1750    1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1751    1.9    bouyer 	 * if PIO mode >= 3.
   1752    1.6       cgd 	 */
   1753    1.6       cgd 
   1754    1.9    bouyer 	if (drvp->PIO_mode < 2)
   1755    1.9    bouyer 		return ret;
   1756    1.9    bouyer 
   1757    1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1758    1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1759    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1760    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1761    1.9    bouyer 	}
   1762    1.9    bouyer 	return ret;
   1763    1.9    bouyer }
   1764    1.9    bouyer 
   1765    1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1766    1.9    bouyer static u_int32_t
   1767    1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1768    1.9    bouyer 	u_int8_t mode;
   1769    1.9    bouyer 	u_int8_t dma;
   1770    1.9    bouyer 	u_int8_t channel;
   1771    1.9    bouyer {
   1772    1.9    bouyer 	if (dma)
   1773    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1774    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1775    1.9    bouyer 	else
   1776    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1777    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1778   1.53    bouyer }
   1779   1.53    bouyer 
   1780   1.53    bouyer void
   1781   1.53    bouyer amd756_chip_map(sc, pa)
   1782   1.53    bouyer 	struct pciide_softc *sc;
   1783   1.53    bouyer 	struct pci_attach_args *pa;
   1784   1.53    bouyer {
   1785   1.53    bouyer 	struct pciide_channel *cp;
   1786   1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1787   1.77    bouyer 	int channel;
   1788   1.53    bouyer 	pcireg_t chanenable;
   1789   1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1790   1.53    bouyer 
   1791   1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1792   1.53    bouyer 		return;
   1793   1.77    bouyer 	printf("%s: bus-master DMA support present",
   1794   1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1795   1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   1796   1.77    bouyer 	printf("\n");
   1797   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1798   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1799   1.67    bouyer 	if (sc->sc_dma_ok) {
   1800   1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1801   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   1802   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1803   1.67    bouyer 	}
   1804   1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1805   1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1806   1.53    bouyer 	sc->sc_wdcdev.UDMA_cap = 4;
   1807   1.53    bouyer 	sc->sc_wdcdev.set_modes = amd756_setup_channel;
   1808   1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1809   1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1810   1.53    bouyer 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
   1811   1.53    bouyer 
   1812   1.53    bouyer 	WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
   1813   1.53    bouyer 	    DEBUG_PROBE);
   1814   1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1815   1.53    bouyer 		cp = &sc->pciide_channels[channel];
   1816   1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1817   1.53    bouyer 			continue;
   1818   1.53    bouyer 
   1819   1.53    bouyer 		if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
   1820   1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1821   1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1822   1.53    bouyer 			continue;
   1823   1.53    bouyer 		}
   1824   1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1825   1.53    bouyer 		    pciide_pci_intr);
   1826   1.53    bouyer 
   1827   1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   1828   1.53    bouyer 			chanenable &= ~AMD756_CHAN_EN(channel);
   1829   1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   1830   1.53    bouyer 		if (cp->hw_ok == 0)
   1831   1.53    bouyer 			continue;
   1832   1.53    bouyer 
   1833   1.53    bouyer 		amd756_setup_channel(&cp->wdc_channel);
   1834   1.53    bouyer 	}
   1835   1.53    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
   1836   1.53    bouyer 	    chanenable);
   1837   1.53    bouyer 	return;
   1838   1.53    bouyer }
   1839   1.53    bouyer 
   1840   1.53    bouyer void
   1841   1.53    bouyer amd756_setup_channel(chp)
   1842   1.53    bouyer 	struct channel_softc *chp;
   1843   1.53    bouyer {
   1844   1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1845   1.53    bouyer 	u_int8_t idedma_ctl;
   1846   1.53    bouyer 	int mode, drive;
   1847   1.53    bouyer 	struct ata_drive_datas *drvp;
   1848   1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1849   1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1850   1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   1851   1.78    bouyer 	int rev = PCI_REVISION(
   1852   1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1853   1.80    bouyer #endif
   1854   1.53    bouyer 
   1855   1.53    bouyer 	idedma_ctl = 0;
   1856   1.53    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
   1857   1.53    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
   1858   1.53    bouyer 	datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
   1859   1.53    bouyer 	udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
   1860   1.53    bouyer 
   1861   1.53    bouyer 	/* setup DMA if needed */
   1862   1.53    bouyer 	pciide_channel_dma_setup(cp);
   1863   1.53    bouyer 
   1864   1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   1865   1.53    bouyer 		drvp = &chp->ch_drive[drive];
   1866   1.53    bouyer 		/* If no drive, skip */
   1867   1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1868   1.53    bouyer 			continue;
   1869   1.53    bouyer 		/* add timing values, setup DMA if needed */
   1870   1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1871   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1872   1.53    bouyer 			mode = drvp->PIO_mode;
   1873   1.53    bouyer 			goto pio;
   1874   1.53    bouyer 		}
   1875   1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1876   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1877   1.53    bouyer 			/* use Ultra/DMA */
   1878   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1879   1.53    bouyer 			udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
   1880   1.53    bouyer 			    AMD756_UDMA_EN_MTH(chp->channel, drive) |
   1881   1.53    bouyer 			    AMD756_UDMA_TIME(chp->channel, drive,
   1882   1.53    bouyer 				amd756_udma_tim[drvp->UDMA_mode]);
   1883   1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   1884   1.53    bouyer 			mode = drvp->PIO_mode;
   1885   1.53    bouyer 		} else {
   1886   1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   1887   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1888   1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   1889   1.78    bouyer 			/*
   1890   1.78    bouyer 			 * The workaround doesn't seem to be necessary
   1891   1.78    bouyer 			 * with all drives, so it can be disabled by
   1892   1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   1893   1.78    bouyer 			 * triggered.
   1894   1.78    bouyer 			 */
   1895   1.78    bouyer 			if (AMD756_CHIPREV_DISABLEDMA(rev)) {
   1896   1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   1897   1.78    bouyer 				    "to chip revision\n",
   1898   1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1899   1.78    bouyer 				    chp->channel, drive);
   1900   1.78    bouyer 				mode = drvp->PIO_mode;
   1901   1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   1902   1.78    bouyer 				goto pio;
   1903   1.78    bouyer 			}
   1904   1.78    bouyer #endif
   1905   1.53    bouyer 			/* mode = min(pio, dma+2) */
   1906   1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   1907   1.53    bouyer 				mode = drvp->PIO_mode;
   1908   1.53    bouyer 			else
   1909   1.53    bouyer 				mode = drvp->DMA_mode + 2;
   1910   1.53    bouyer 		}
   1911   1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1912   1.53    bouyer 
   1913   1.53    bouyer pio:		/* setup PIO mode */
   1914   1.53    bouyer 		if (mode <= 2) {
   1915   1.53    bouyer 			drvp->DMA_mode = 0;
   1916   1.53    bouyer 			drvp->PIO_mode = 0;
   1917   1.53    bouyer 			mode = 0;
   1918   1.53    bouyer 		} else {
   1919   1.53    bouyer 			drvp->PIO_mode = mode;
   1920   1.53    bouyer 			drvp->DMA_mode = mode - 2;
   1921   1.53    bouyer 		}
   1922   1.53    bouyer 		datatim_reg |=
   1923   1.53    bouyer 		    AMD756_DATATIM_PULSE(chp->channel, drive,
   1924   1.53    bouyer 			amd756_pio_set[mode]) |
   1925   1.53    bouyer 		    AMD756_DATATIM_RECOV(chp->channel, drive,
   1926   1.53    bouyer 			amd756_pio_rec[mode]);
   1927   1.53    bouyer 	}
   1928   1.53    bouyer 	if (idedma_ctl != 0) {
   1929   1.53    bouyer 		/* Add software bits in status register */
   1930   1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1931   1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1932   1.53    bouyer 		    idedma_ctl);
   1933   1.53    bouyer 	}
   1934   1.53    bouyer 	pciide_print_modes(cp);
   1935   1.53    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
   1936   1.53    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
   1937    1.9    bouyer }
   1938    1.9    bouyer 
   1939    1.9    bouyer void
   1940   1.41    bouyer apollo_chip_map(sc, pa)
   1941    1.9    bouyer 	struct pciide_softc *sc;
   1942   1.41    bouyer 	struct pci_attach_args *pa;
   1943    1.9    bouyer {
   1944   1.41    bouyer 	struct pciide_channel *cp;
   1945   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1946   1.88    bouyer 	int rev = PCI_REVISION(pa->pa_class);
   1947   1.41    bouyer 	int channel;
   1948  1.104    bouyer 	u_int32_t ideconf, udma_conf, old_udma_conf;
   1949   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1950   1.41    bouyer 
   1951   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1952   1.41    bouyer 		return;
   1953   1.41    bouyer 	printf("%s: bus-master DMA support present",
   1954   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1955   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1956   1.41    bouyer 	printf("\n");
   1957   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1958   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1959   1.41    bouyer 	if (sc->sc_dma_ok) {
   1960   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1961   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1962   1.88    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE
   1963   1.88    bouyer 		    && rev >= 6)
   1964   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1965   1.41    bouyer 	}
   1966   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1967   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1968   1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   1969   1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   1970   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1971   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1972    1.9    bouyer 
   1973  1.104    bouyer 	old_udma_conf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   1974   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   1975    1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1976   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   1977   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   1978   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   1979  1.104    bouyer 	    old_udma_conf),
   1980    1.9    bouyer 	    DEBUG_PROBE);
   1981  1.104    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag,
   1982  1.104    bouyer 	    old_udma_conf | (APO_UDMA_PIO_MODE(0, 0) | APO_UDMA_EN(0, 0) |
   1983  1.104    bouyer 	    APO_UDMA_EN_MTH(0, 0) | APO_UDMA_CLK66(0)),
   1984  1.104    bouyer 	    APO_UDMA);
   1985  1.104    bouyer 	udma_conf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   1986  1.104    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_UDMA now 0x%x\n", udma_conf),
   1987  1.104    bouyer 	    DEBUG_PROBE);
   1988  1.104    bouyer 	if ((udma_conf & (APO_UDMA_PIO_MODE(0, 0) | APO_UDMA_EN(0, 0) |
   1989  1.104    bouyer 	    APO_UDMA_EN_MTH(0, 0))) ==
   1990  1.104    bouyer 	    (APO_UDMA_PIO_MODE(0, 0) | APO_UDMA_EN(0, 0) |
   1991  1.104    bouyer 	    APO_UDMA_EN_MTH(0, 0))) {
   1992  1.104    bouyer 		if ((udma_conf & APO_UDMA_CLK66(0)) ==
   1993  1.104    bouyer 		    APO_UDMA_CLK66(0)) {
   1994  1.104    bouyer 			printf("%s: Ultra/66 capable\n",
   1995  1.104    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
   1996  1.104    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   1997  1.104    bouyer 		} else {
   1998  1.104    bouyer 			printf("%s: Ultra/33 capable\n",
   1999  1.104    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
   2000  1.104    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2001  1.104    bouyer 		}
   2002  1.104    bouyer 	} else {
   2003  1.104    bouyer 		sc->sc_wdcdev.cap &= ~WDC_CAPABILITY_UDMA;
   2004  1.104    bouyer 	}
   2005  1.104    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, old_udma_conf, APO_UDMA);
   2006    1.9    bouyer 
   2007   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2008   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2009   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2010   1.41    bouyer 			continue;
   2011   1.41    bouyer 
   2012   1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2013   1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2014   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2015   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2016   1.46   mycroft 			continue;
   2017   1.41    bouyer 		}
   2018   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2019   1.41    bouyer 		    pciide_pci_intr);
   2020   1.41    bouyer 		if (cp->hw_ok == 0)
   2021   1.41    bouyer 			continue;
   2022   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2023   1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2024   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2025   1.41    bouyer 			    ideconf);
   2026   1.41    bouyer 		}
   2027   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2028   1.41    bouyer 
   2029   1.41    bouyer 		if (cp->hw_ok == 0)
   2030   1.41    bouyer 			continue;
   2031   1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2032   1.28    bouyer 	}
   2033   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2034   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2035   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2036   1.28    bouyer }
   2037   1.28    bouyer 
   2038   1.28    bouyer void
   2039   1.28    bouyer apollo_setup_channel(chp)
   2040   1.28    bouyer 	struct channel_softc *chp;
   2041   1.28    bouyer {
   2042   1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2043   1.28    bouyer 	u_int8_t idedma_ctl;
   2044   1.28    bouyer 	int mode, drive;
   2045   1.28    bouyer 	struct ata_drive_datas *drvp;
   2046   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2047   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2048   1.28    bouyer 
   2049   1.28    bouyer 	idedma_ctl = 0;
   2050   1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2051   1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2052   1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2053  1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2054   1.28    bouyer 
   2055   1.28    bouyer 	/* setup DMA if needed */
   2056   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2057    1.9    bouyer 
   2058  1.104    bouyer 	/*
   2059  1.104    bouyer 	 * We can't mix Ultra/33 and Ultra/66 on the same channel, so
   2060  1.104    bouyer 	 * downgrade to Ultra/33 if needed
   2061  1.104    bouyer 	 */
   2062  1.104    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   2063  1.104    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   2064  1.104    bouyer 		/* both drives UDMA */
   2065  1.104    bouyer 		if (chp->ch_drive[0].UDMA_mode > 2 &&
   2066  1.104    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2) {
   2067  1.104    bouyer 			/* drive 0 Ultra/66, drive 1 Ultra/33 */
   2068  1.104    bouyer 			chp->ch_drive[0].UDMA_mode = 2;
   2069  1.104    bouyer 		} else if (chp->ch_drive[1].UDMA_mode > 2 &&
   2070  1.104    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) {
   2071  1.104    bouyer 			/* drive 1 Ultra/66, drive 0 Ultra/33 */
   2072  1.104    bouyer 			chp->ch_drive[1].UDMA_mode = 2;
   2073  1.104    bouyer 		}
   2074  1.104    bouyer 	}
   2075  1.104    bouyer 
   2076   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2077   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2078   1.28    bouyer 		/* If no drive, skip */
   2079   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2080   1.28    bouyer 			continue;
   2081   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2082   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2083   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2084   1.28    bouyer 			mode = drvp->PIO_mode;
   2085   1.28    bouyer 			goto pio;
   2086    1.8  drochner 		}
   2087   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2088   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2089   1.28    bouyer 			/* use Ultra/DMA */
   2090   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2091   1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2092   1.28    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive) |
   2093   1.28    bouyer 			    APO_UDMA_TIME(chp->channel, drive,
   2094   1.28    bouyer 				apollo_udma_tim[drvp->UDMA_mode]);
   2095  1.104    bouyer 			if (drvp->UDMA_mode > 2)
   2096  1.104    bouyer 				udmatim_reg |=
   2097  1.104    bouyer 				    APO_UDMA_CLK66(chp->channel);
   2098   1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2099   1.28    bouyer 			mode = drvp->PIO_mode;
   2100   1.28    bouyer 		} else {
   2101   1.28    bouyer 			/* use Multiword DMA */
   2102   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2103   1.28    bouyer 			/* mode = min(pio, dma+2) */
   2104   1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2105   1.28    bouyer 				mode = drvp->PIO_mode;
   2106   1.28    bouyer 			else
   2107   1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2108    1.8  drochner 		}
   2109   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2110   1.28    bouyer 
   2111   1.28    bouyer pio:		/* setup PIO mode */
   2112   1.37    bouyer 		if (mode <= 2) {
   2113   1.37    bouyer 			drvp->DMA_mode = 0;
   2114   1.37    bouyer 			drvp->PIO_mode = 0;
   2115   1.37    bouyer 			mode = 0;
   2116   1.37    bouyer 		} else {
   2117   1.37    bouyer 			drvp->PIO_mode = mode;
   2118   1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2119   1.37    bouyer 		}
   2120   1.28    bouyer 		datatim_reg |=
   2121   1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2122   1.28    bouyer 			apollo_pio_set[mode]) |
   2123   1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2124   1.28    bouyer 			apollo_pio_rec[mode]);
   2125   1.28    bouyer 	}
   2126   1.28    bouyer 	if (idedma_ctl != 0) {
   2127   1.28    bouyer 		/* Add software bits in status register */
   2128   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2129   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2130   1.28    bouyer 		    idedma_ctl);
   2131    1.9    bouyer 	}
   2132   1.28    bouyer 	pciide_print_modes(cp);
   2133   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2134   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2135    1.9    bouyer }
   2136    1.6       cgd 
   2137   1.18  drochner void
   2138   1.41    bouyer cmd_channel_map(pa, sc, channel)
   2139    1.9    bouyer 	struct pci_attach_args *pa;
   2140   1.41    bouyer 	struct pciide_softc *sc;
   2141   1.41    bouyer 	int channel;
   2142    1.9    bouyer {
   2143   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2144   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2145   1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2146   1.70    bouyer 	int interface;
   2147   1.70    bouyer 
   2148   1.70    bouyer 	/*
   2149   1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2150   1.70    bouyer 	 * In this case, we have to fake interface
   2151   1.70    bouyer 	 */
   2152   1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2153   1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2154   1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2155   1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2156   1.70    bouyer 		    CMD_CONF_DSA1)
   2157   1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2158   1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2159   1.70    bouyer 	} else {
   2160   1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2161   1.70    bouyer 	}
   2162    1.6       cgd 
   2163   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2164   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2165   1.41    bouyer 	cp->wdc_channel.channel = channel;
   2166   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2167   1.41    bouyer 
   2168   1.41    bouyer 	if (channel > 0) {
   2169   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2170   1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2171   1.41    bouyer 	} else {
   2172   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2173   1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2174   1.41    bouyer 	}
   2175   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2176   1.41    bouyer 		printf("%s %s channel: "
   2177   1.41    bouyer 		    "can't allocate memory for command queue",
   2178   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2179   1.41    bouyer 		    return;
   2180   1.18  drochner 	}
   2181   1.18  drochner 
   2182   1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2183   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2184   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2185   1.41    bouyer 	    "configured" : "wired",
   2186   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2187   1.41    bouyer 	    "native-PCI" : "compatibility");
   2188    1.5       cgd 
   2189    1.9    bouyer 	/*
   2190    1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2191    1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2192    1.9    bouyer 	 * the whole device
   2193    1.9    bouyer 	 */
   2194   1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2195   1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2196   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2197   1.18  drochner 		return;
   2198   1.18  drochner 	}
   2199   1.18  drochner 
   2200   1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2201   1.18  drochner 	if (cp->hw_ok == 0)
   2202   1.18  drochner 		return;
   2203   1.41    bouyer 	if (channel == 1) {
   2204   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2205   1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2206   1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2207   1.24    bouyer 			    CMD_CTRL, ctrl);
   2208   1.18  drochner 		}
   2209   1.18  drochner 	}
   2210   1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2211   1.41    bouyer }
   2212   1.41    bouyer 
   2213   1.41    bouyer int
   2214   1.41    bouyer cmd_pci_intr(arg)
   2215   1.41    bouyer 	void *arg;
   2216   1.41    bouyer {
   2217   1.41    bouyer 	struct pciide_softc *sc = arg;
   2218   1.41    bouyer 	struct pciide_channel *cp;
   2219   1.41    bouyer 	struct channel_softc *wdc_cp;
   2220   1.41    bouyer 	int i, rv, crv;
   2221   1.41    bouyer 	u_int32_t priirq, secirq;
   2222   1.41    bouyer 
   2223   1.41    bouyer 	rv = 0;
   2224   1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2225   1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2226   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2227   1.41    bouyer 		cp = &sc->pciide_channels[i];
   2228   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2229   1.41    bouyer 		/* If a compat channel skip. */
   2230   1.41    bouyer 		if (cp->compat)
   2231   1.41    bouyer 			continue;
   2232   1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2233   1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2234   1.41    bouyer 			crv = wdcintr(wdc_cp);
   2235   1.41    bouyer 			if (crv == 0)
   2236   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2237   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2238   1.41    bouyer 			else
   2239   1.41    bouyer 				rv = 1;
   2240   1.41    bouyer 		}
   2241   1.41    bouyer 	}
   2242   1.41    bouyer 	return rv;
   2243   1.14    bouyer }
   2244   1.14    bouyer 
   2245   1.14    bouyer void
   2246   1.41    bouyer cmd_chip_map(sc, pa)
   2247   1.14    bouyer 	struct pciide_softc *sc;
   2248   1.41    bouyer 	struct pci_attach_args *pa;
   2249   1.14    bouyer {
   2250   1.41    bouyer 	int channel;
   2251   1.39       mrg 
   2252   1.41    bouyer 	/*
   2253   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2254   1.41    bouyer 	 * and base adresses registers can be disabled at
   2255   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2256   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2257   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2258   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2259   1.41    bouyer 	 * can't be disabled.
   2260   1.41    bouyer 	 */
   2261   1.41    bouyer 
   2262   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2263   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2264   1.41    bouyer 		return;
   2265   1.41    bouyer #endif
   2266   1.41    bouyer 
   2267   1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2268   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2269   1.41    bouyer 	sc->sc_dma_ok = 0;
   2270   1.41    bouyer 
   2271   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2272   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2273   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2274   1.41    bouyer 
   2275   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2276   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2277   1.41    bouyer 	}
   2278   1.14    bouyer }
   2279   1.14    bouyer 
   2280   1.14    bouyer void
   2281   1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2282   1.14    bouyer 	struct pciide_softc *sc;
   2283   1.41    bouyer 	struct pci_attach_args *pa;
   2284   1.41    bouyer {
   2285   1.41    bouyer 	struct pciide_channel *cp;
   2286   1.28    bouyer 	int channel;
   2287   1.82    bouyer 	int rev = PCI_REVISION(
   2288   1.82    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2289   1.28    bouyer 
   2290   1.41    bouyer 	/*
   2291   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2292   1.41    bouyer 	 * and base adresses registers can be disabled at
   2293   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2294   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2295   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2296   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2297   1.41    bouyer 	 * can't be disabled.
   2298   1.41    bouyer 	 */
   2299   1.41    bouyer 
   2300   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2301   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2302   1.41    bouyer 		return;
   2303   1.41    bouyer #endif
   2304   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2305   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2306   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2307   1.41    bouyer 	printf("\n");
   2308   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2309   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2310   1.67    bouyer 	if (sc->sc_dma_ok) {
   2311   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2312   1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2313   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2314   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2315   1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2316   1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2317   1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2318   1.82    bouyer 			break;
   2319   1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2320   1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2321   1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2322   1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2323   1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2324   1.83    bouyer 			/*
   2325   1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2326   1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2327   1.83    bouyer 			 * doing
   2328   1.83    bouyer 			 */
   2329   1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2330   1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2331   1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2332   1.83    bouyer #endif
   2333   1.83    bouyer 				/* explicitely disable UDMA */
   2334   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2335   1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2336   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2337   1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2338   1.82    bouyer 			}
   2339   1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2340   1.72      tron 			break;
   2341   1.72      tron 		default:
   2342   1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2343   1.70    bouyer 		}
   2344   1.67    bouyer 	}
   2345   1.41    bouyer 
   2346   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2347   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2348   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2349   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2350   1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2351   1.41    bouyer 
   2352   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2353   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2354   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2355   1.28    bouyer 		DEBUG_PROBE);
   2356   1.41    bouyer 
   2357   1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2358   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2359   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2360   1.41    bouyer 		if (cp->hw_ok == 0)
   2361   1.41    bouyer 			continue;
   2362   1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2363   1.28    bouyer 	}
   2364   1.84    bouyer 	/*
   2365   1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2366   1.84    bouyer 	 * bits
   2367   1.84    bouyer 	 */
   2368   1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2369   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2370   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2371   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2372   1.28    bouyer 	    DEBUG_PROBE);
   2373   1.28    bouyer }
   2374   1.28    bouyer 
   2375   1.28    bouyer void
   2376   1.70    bouyer cmd0643_9_setup_channel(chp)
   2377   1.14    bouyer 	struct channel_softc *chp;
   2378   1.28    bouyer {
   2379   1.14    bouyer 	struct ata_drive_datas *drvp;
   2380   1.14    bouyer 	u_int8_t tim;
   2381   1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2382   1.28    bouyer 	int drive;
   2383   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2384   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2385   1.28    bouyer 
   2386   1.28    bouyer 	idedma_ctl = 0;
   2387   1.28    bouyer 	/* setup DMA if needed */
   2388   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2389   1.14    bouyer 
   2390   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2391   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2392   1.28    bouyer 		/* If no drive, skip */
   2393   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2394   1.28    bouyer 			continue;
   2395   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2396   1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2397   1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2398   1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2399   1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2400  1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2401   1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2402   1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2403   1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2404   1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2405   1.70    bouyer 				    CMD_BICSR) &
   2406   1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2407   1.70    bouyer 					drvp->UDMA_mode = 2;
   2408   1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2409   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2410   1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2411   1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2412   1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2413   1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2414   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2415   1.70    bouyer 				udma_reg |=
   2416   1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2417   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2418   1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2419   1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2420   1.70    bouyer 			} else {
   2421   1.70    bouyer 				/*
   2422   1.70    bouyer 				 * use Multiword DMA.
   2423   1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2424   1.70    bouyer 				 * so adjust DMA mode if needed
   2425   1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2426   1.70    bouyer 				 */
   2427   1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2428   1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2429   1.70    bouyer 					    sc->sc_tag,
   2430   1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2431   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2432   1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2433   1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2434   1.70    bouyer 					    udma_reg);
   2435   1.70    bouyer 				}
   2436   1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2437   1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2438   1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2439   1.70    bouyer 				}
   2440   1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2441   1.14    bouyer 			}
   2442   1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2443   1.14    bouyer 		}
   2444   1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2445   1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2446   1.28    bouyer 	}
   2447   1.28    bouyer 	if (idedma_ctl != 0) {
   2448   1.28    bouyer 		/* Add software bits in status register */
   2449   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2450   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2451   1.28    bouyer 		    idedma_ctl);
   2452   1.14    bouyer 	}
   2453   1.28    bouyer 	pciide_print_modes(cp);
   2454   1.72      tron }
   2455   1.72      tron 
   2456   1.72      tron void
   2457   1.79    bouyer cmd646_9_irqack(chp)
   2458   1.72      tron 	struct channel_softc *chp;
   2459   1.72      tron {
   2460   1.72      tron 	u_int32_t priirq, secirq;
   2461   1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2462   1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2463   1.72      tron 
   2464   1.72      tron 	if (chp->channel == 0) {
   2465   1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2466   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2467   1.72      tron 	} else {
   2468   1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2469   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2470   1.72      tron 	}
   2471   1.72      tron 	pciide_irqack(chp);
   2472    1.1       cgd }
   2473    1.1       cgd 
   2474   1.18  drochner void
   2475   1.41    bouyer cy693_chip_map(sc, pa)
   2476   1.18  drochner 	struct pciide_softc *sc;
   2477   1.41    bouyer 	struct pci_attach_args *pa;
   2478   1.41    bouyer {
   2479   1.41    bouyer 	struct pciide_channel *cp;
   2480   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2481   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2482   1.41    bouyer 
   2483   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2484   1.41    bouyer 		return;
   2485   1.41    bouyer 	/*
   2486   1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2487   1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2488   1.41    bouyer 	 * the real channel
   2489   1.41    bouyer 	 */
   2490   1.41    bouyer 	if (pa->pa_function == 1) {
   2491   1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2492   1.41    bouyer 	} else if (pa->pa_function == 2) {
   2493   1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2494   1.41    bouyer 	} else {
   2495   1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2496   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2497   1.41    bouyer 		return;
   2498   1.41    bouyer 	}
   2499   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2500   1.41    bouyer 		printf("%s: bus-master DMA support present",
   2501   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2502   1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2503   1.41    bouyer 	} else {
   2504   1.41    bouyer 		printf("%s: hardware does not support DMA",
   2505   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2506   1.41    bouyer 		sc->sc_dma_ok = 0;
   2507   1.41    bouyer 	}
   2508   1.41    bouyer 	printf("\n");
   2509   1.39       mrg 
   2510   1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2511   1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2512   1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2513   1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2514   1.61   thorpej 		sc->sc_dma_ok = 0;
   2515   1.61   thorpej 	}
   2516   1.61   thorpej 
   2517   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2518   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2519   1.67    bouyer 	if (sc->sc_dma_ok) {
   2520   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2521   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2522   1.67    bouyer 	}
   2523   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2524   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2525   1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2526   1.18  drochner 
   2527   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2528   1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2529   1.39       mrg 
   2530   1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2531   1.41    bouyer 	cp = &sc->pciide_channels[0];
   2532   1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2533   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2534   1.41    bouyer 	cp->wdc_channel.channel = 0;
   2535   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2536   1.41    bouyer 	cp->wdc_channel.ch_queue =
   2537   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2538   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2539   1.41    bouyer 		printf("%s primary channel: "
   2540   1.41    bouyer 		    "can't allocate memory for command queue",
   2541   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2542   1.41    bouyer 		return;
   2543   1.41    bouyer 	}
   2544   1.41    bouyer 	printf("%s: primary channel %s to ",
   2545   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2546   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2547   1.41    bouyer 	    "configured" : "wired");
   2548   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2549   1.41    bouyer 		printf("native-PCI");
   2550   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2551   1.41    bouyer 		    pciide_pci_intr);
   2552   1.41    bouyer 	} else {
   2553   1.41    bouyer 		printf("compatibility");
   2554   1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2555   1.41    bouyer 		    &cmdsize, &ctlsize);
   2556   1.41    bouyer 	}
   2557   1.41    bouyer 	printf(" mode\n");
   2558   1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2559   1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2560   1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2561   1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2562   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2563   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2564   1.41    bouyer 	}
   2565   1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2566   1.41    bouyer 	if (cp->hw_ok == 0)
   2567   1.41    bouyer 		return;
   2568   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2569   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2570   1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2571   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2572   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2573   1.28    bouyer }
   2574   1.28    bouyer 
   2575   1.28    bouyer void
   2576   1.28    bouyer cy693_setup_channel(chp)
   2577   1.18  drochner 	struct channel_softc *chp;
   2578   1.28    bouyer {
   2579   1.18  drochner 	struct ata_drive_datas *drvp;
   2580   1.18  drochner 	int drive;
   2581   1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2582   1.18  drochner 	u_int32_t idedma_ctl;
   2583   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2584   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2585   1.41    bouyer 	int dma_mode = -1;
   2586    1.9    bouyer 
   2587   1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2588   1.28    bouyer 
   2589   1.28    bouyer 	/* setup DMA if needed */
   2590   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2591   1.28    bouyer 
   2592   1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2593   1.18  drochner 		drvp = &chp->ch_drive[drive];
   2594   1.18  drochner 		/* If no drive, skip */
   2595   1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2596   1.18  drochner 			continue;
   2597   1.18  drochner 		/* add timing values, setup DMA if needed */
   2598   1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2599   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2600   1.41    bouyer 			/* use Multiword DMA */
   2601   1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2602   1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2603   1.18  drochner 		}
   2604   1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2605   1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2606   1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2607   1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2608   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2609   1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2610   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2611   1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2612   1.18  drochner 	}
   2613   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2614   1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2615   1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2616   1.61   thorpej 
   2617   1.61   thorpej 	if (dma_mode == -1)
   2618   1.61   thorpej 		dma_mode = 0;
   2619   1.61   thorpej 
   2620   1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   2621   1.61   thorpej 		/* Note: `multiple' is implied. */
   2622   1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   2623   1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   2624   1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2625   1.61   thorpej 	}
   2626   1.61   thorpej 
   2627   1.28    bouyer 	pciide_print_modes(cp);
   2628   1.61   thorpej 
   2629   1.18  drochner 	if (idedma_ctl != 0) {
   2630   1.18  drochner 		/* Add software bits in status register */
   2631   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2632   1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2633    1.9    bouyer 	}
   2634    1.1       cgd }
   2635    1.1       cgd 
   2636   1.18  drochner void
   2637   1.41    bouyer sis_chip_map(sc, pa)
   2638   1.41    bouyer 	struct pciide_softc *sc;
   2639   1.18  drochner 	struct pci_attach_args *pa;
   2640   1.41    bouyer {
   2641   1.18  drochner 	struct pciide_channel *cp;
   2642   1.41    bouyer 	int channel;
   2643   1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2644   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2645   1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2646   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2647    1.9    bouyer 
   2648   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2649   1.18  drochner 		return;
   2650   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2651   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2652   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2653   1.41    bouyer 	printf("\n");
   2654   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2655   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2656   1.51    bouyer 	if (sc->sc_dma_ok) {
   2657   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2658   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2659   1.94  christos 		if (rev > 0xd0)
   2660   1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2661   1.51    bouyer 	}
   2662    1.9    bouyer 
   2663   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2664   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2665   1.51    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
   2666   1.51    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   2667   1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   2668   1.15    bouyer 
   2669   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2670   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2671   1.28    bouyer 
   2672   1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2673   1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2674   1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2675   1.41    bouyer 
   2676   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2677   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2678   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2679   1.41    bouyer 			continue;
   2680   1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2681   1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2682   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2683   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2684   1.46   mycroft 			continue;
   2685   1.41    bouyer 		}
   2686   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2687   1.41    bouyer 		    pciide_pci_intr);
   2688   1.41    bouyer 		if (cp->hw_ok == 0)
   2689   1.41    bouyer 			continue;
   2690   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2691   1.41    bouyer 			if (channel == 0)
   2692   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2693   1.41    bouyer 			else
   2694   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2695   1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   2696   1.41    bouyer 			    sis_ctr0);
   2697   1.41    bouyer 		}
   2698   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2699   1.41    bouyer 		if (cp->hw_ok == 0)
   2700   1.41    bouyer 			continue;
   2701   1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   2702   1.41    bouyer 	}
   2703   1.28    bouyer }
   2704   1.28    bouyer 
   2705   1.28    bouyer void
   2706   1.28    bouyer sis_setup_channel(chp)
   2707   1.15    bouyer 	struct channel_softc *chp;
   2708   1.28    bouyer {
   2709   1.15    bouyer 	struct ata_drive_datas *drvp;
   2710   1.28    bouyer 	int drive;
   2711   1.18  drochner 	u_int32_t sis_tim;
   2712   1.18  drochner 	u_int32_t idedma_ctl;
   2713   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2714   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2715   1.15    bouyer 
   2716   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   2717   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2718   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2719   1.28    bouyer 	    DEBUG_PROBE);
   2720   1.28    bouyer 	sis_tim = 0;
   2721   1.18  drochner 	idedma_ctl = 0;
   2722   1.28    bouyer 	/* setup DMA if needed */
   2723   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2724   1.28    bouyer 
   2725   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2726   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2727   1.28    bouyer 		/* If no drive, skip */
   2728   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2729   1.28    bouyer 			continue;
   2730   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2731   1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2732   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2733   1.28    bouyer 			goto pio;
   2734   1.28    bouyer 
   2735   1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2736   1.28    bouyer 			/* use Ultra/DMA */
   2737   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2738   1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2739   1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2740   1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2741   1.28    bouyer 		} else {
   2742   1.28    bouyer 			/*
   2743   1.28    bouyer 			 * use Multiword DMA
   2744   1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2745   1.28    bouyer 			 * so adjust DMA mode if needed
   2746   1.28    bouyer 			 */
   2747   1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2748   1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2749   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2750   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2751   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2752   1.28    bouyer 			if (drvp->DMA_mode == 0)
   2753   1.28    bouyer 				drvp->PIO_mode = 0;
   2754   1.28    bouyer 		}
   2755   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2756   1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   2757   1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   2758   1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   2759   1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   2760   1.28    bouyer 	}
   2761   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   2762   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   2763   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   2764   1.18  drochner 	if (idedma_ctl != 0) {
   2765   1.18  drochner 		/* Add software bits in status register */
   2766   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2767   1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2768   1.18  drochner 	}
   2769   1.28    bouyer 	pciide_print_modes(cp);
   2770   1.18  drochner }
   2771   1.18  drochner 
   2772   1.18  drochner void
   2773   1.41    bouyer acer_chip_map(sc, pa)
   2774   1.41    bouyer 	struct pciide_softc *sc;
   2775   1.18  drochner 	struct pci_attach_args *pa;
   2776   1.41    bouyer {
   2777   1.18  drochner 	struct pciide_channel *cp;
   2778   1.41    bouyer 	int channel;
   2779   1.41    bouyer 	pcireg_t cr, interface;
   2780   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2781  1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2782   1.18  drochner 
   2783   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2784   1.18  drochner 		return;
   2785   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2786   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2787   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2788   1.41    bouyer 	printf("\n");
   2789   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2790   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2791   1.67    bouyer 	if (sc->sc_dma_ok) {
   2792  1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   2793  1.107    bouyer 		if (rev >= 0x20)
   2794  1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2795   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2796   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2797   1.67    bouyer 	}
   2798   1.41    bouyer 
   2799   1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2800   1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2801   1.30    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   2802   1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   2803   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2804   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2805   1.30    bouyer 
   2806   1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   2807   1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   2808   1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   2809   1.30    bouyer 
   2810   1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   2811   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   2812   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   2813   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   2814   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   2815   1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   2816   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   2817   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   2818   1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   2819   1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   2820   1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   2821   1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   2822   1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   2823   1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   2824   1.41    bouyer 	    PCI_CLASS_REG));
   2825   1.41    bouyer 
   2826   1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2827   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2828   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2829   1.41    bouyer 			continue;
   2830   1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   2831   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2832   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2833   1.41    bouyer 			continue;
   2834   1.41    bouyer 		}
   2835   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2836   1.41    bouyer 		    acer_pci_intr);
   2837   1.41    bouyer 		if (cp->hw_ok == 0)
   2838   1.41    bouyer 			continue;
   2839   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2840   1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   2841   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   2842   1.41    bouyer 			    PCI_CLASS_REG, cr);
   2843   1.41    bouyer 		}
   2844   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2845   1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   2846   1.30    bouyer 	}
   2847   1.30    bouyer }
   2848   1.30    bouyer 
   2849   1.30    bouyer void
   2850   1.30    bouyer acer_setup_channel(chp)
   2851   1.30    bouyer 	struct channel_softc *chp;
   2852   1.30    bouyer {
   2853   1.30    bouyer 	struct ata_drive_datas *drvp;
   2854   1.30    bouyer 	int drive;
   2855   1.30    bouyer 	u_int32_t acer_fifo_udma;
   2856   1.30    bouyer 	u_int32_t idedma_ctl;
   2857   1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2858   1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2859   1.30    bouyer 
   2860   1.30    bouyer 	idedma_ctl = 0;
   2861   1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   2862   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   2863   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2864   1.30    bouyer 	/* setup DMA if needed */
   2865   1.30    bouyer 	pciide_channel_dma_setup(cp);
   2866   1.30    bouyer 
   2867   1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   2868   1.30    bouyer 		drvp = &chp->ch_drive[drive];
   2869   1.30    bouyer 		/* If no drive, skip */
   2870   1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2871   1.30    bouyer 			continue;
   2872   1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   2873   1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   2874   1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2875   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   2876   1.30    bouyer 		/* clear FIFO/DMA mode */
   2877   1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   2878   1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   2879   1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   2880   1.30    bouyer 
   2881   1.30    bouyer 		/* add timing values, setup DMA if needed */
   2882   1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2883   1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   2884   1.30    bouyer 			acer_fifo_udma |=
   2885   1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   2886   1.30    bouyer 			goto pio;
   2887   1.30    bouyer 		}
   2888   1.30    bouyer 
   2889   1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   2890   1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2891   1.30    bouyer 			/* use Ultra/DMA */
   2892   1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2893   1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   2894   1.30    bouyer 			acer_fifo_udma |=
   2895   1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   2896   1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   2897   1.30    bouyer 		} else {
   2898   1.30    bouyer 			/*
   2899   1.30    bouyer 			 * use Multiword DMA
   2900   1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   2901   1.30    bouyer 			 * so adjust DMA mode if needed
   2902   1.30    bouyer 			 */
   2903   1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2904   1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2905   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2906   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2907   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2908   1.30    bouyer 			if (drvp->DMA_mode == 0)
   2909   1.30    bouyer 				drvp->PIO_mode = 0;
   2910   1.30    bouyer 		}
   2911   1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2912   1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2913   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   2914   1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   2915   1.30    bouyer 	}
   2916   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   2917   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2918   1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   2919   1.30    bouyer 	if (idedma_ctl != 0) {
   2920   1.30    bouyer 		/* Add software bits in status register */
   2921   1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2922   1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   2923   1.30    bouyer 	}
   2924   1.30    bouyer 	pciide_print_modes(cp);
   2925   1.30    bouyer }
   2926   1.30    bouyer 
   2927   1.41    bouyer int
   2928   1.41    bouyer acer_pci_intr(arg)
   2929   1.41    bouyer 	void *arg;
   2930   1.41    bouyer {
   2931   1.41    bouyer 	struct pciide_softc *sc = arg;
   2932   1.41    bouyer 	struct pciide_channel *cp;
   2933   1.41    bouyer 	struct channel_softc *wdc_cp;
   2934   1.41    bouyer 	int i, rv, crv;
   2935   1.41    bouyer 	u_int32_t chids;
   2936   1.41    bouyer 
   2937   1.41    bouyer 	rv = 0;
   2938   1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   2939   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2940   1.41    bouyer 		cp = &sc->pciide_channels[i];
   2941   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2942   1.41    bouyer 		/* If a compat channel skip. */
   2943   1.41    bouyer 		if (cp->compat)
   2944   1.41    bouyer 			continue;
   2945   1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   2946   1.41    bouyer 			crv = wdcintr(wdc_cp);
   2947   1.41    bouyer 			if (crv == 0)
   2948   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2949   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2950   1.41    bouyer 			else
   2951   1.41    bouyer 				rv = 1;
   2952   1.41    bouyer 		}
   2953   1.41    bouyer 	}
   2954   1.41    bouyer 	return rv;
   2955   1.41    bouyer }
   2956   1.41    bouyer 
   2957   1.67    bouyer void
   2958   1.67    bouyer hpt_chip_map(sc, pa)
   2959   1.67    bouyer         struct pciide_softc *sc;
   2960   1.67    bouyer 	struct pci_attach_args *pa;
   2961   1.67    bouyer {
   2962   1.67    bouyer 	struct pciide_channel *cp;
   2963   1.67    bouyer 	int i, compatchan, revision;
   2964   1.67    bouyer 	pcireg_t interface;
   2965   1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   2966   1.67    bouyer 
   2967   1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2968   1.67    bouyer 		return;
   2969   1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   2970   1.67    bouyer 
   2971   1.67    bouyer 	/*
   2972   1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   2973   1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   2974   1.67    bouyer 	 */
   2975   1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2976   1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2977   1.67    bouyer 	} else {
   2978   1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   2979   1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   2980   1.67    bouyer 		if (revision == HPT370_REV)
   2981   1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   2982   1.67    bouyer 	}
   2983   1.67    bouyer 
   2984   1.67    bouyer 	printf("%s: bus-master DMA support present",
   2985   1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2986   1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   2987   1.67    bouyer 	printf("\n");
   2988   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2989   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2990   1.67    bouyer 	if (sc->sc_dma_ok) {
   2991   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2992   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2993   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2994   1.67    bouyer 	}
   2995   1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2996   1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2997   1.67    bouyer 
   2998   1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   2999   1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3000   1.67    bouyer 	if (revision == HPT366_REV) {
   3001  1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3002   1.67    bouyer 		/*
   3003   1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3004   1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3005   1.67    bouyer 		 * with the real channel
   3006   1.67    bouyer 		 */
   3007   1.67    bouyer 		if (pa->pa_function == 0) {
   3008   1.67    bouyer 			compatchan = 0;
   3009   1.67    bouyer 		} else if (pa->pa_function == 1) {
   3010   1.67    bouyer 			compatchan = 1;
   3011   1.67    bouyer 		} else {
   3012   1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3013   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3014   1.67    bouyer 			return;
   3015   1.67    bouyer 		}
   3016   1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3017   1.67    bouyer 	} else {
   3018   1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3019  1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3020   1.67    bouyer 	}
   3021   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3022   1.75    bouyer 		cp = &sc->pciide_channels[i];
   3023   1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3024   1.67    bouyer 			compatchan = i;
   3025   1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3026   1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3027   1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3028   1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3029   1.67    bouyer 				continue;
   3030   1.67    bouyer 			}
   3031   1.67    bouyer 		}
   3032   1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3033   1.67    bouyer 			continue;
   3034   1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3035   1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3036   1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3037   1.67    bouyer 		} else {
   3038   1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3039   1.67    bouyer 			    &cmdsize, &ctlsize);
   3040   1.67    bouyer 		}
   3041   1.67    bouyer 		if (cp->hw_ok == 0)
   3042   1.67    bouyer 			return;
   3043   1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3044   1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3045   1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3046   1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3047   1.67    bouyer 	}
   3048   1.81    bouyer 	if (revision == HPT370_REV) {
   3049   1.81    bouyer 		/*
   3050   1.81    bouyer 		 * HPT370_REV has a bit to disable interrupts, make sure
   3051   1.81    bouyer 		 * to clear it
   3052   1.81    bouyer 		 */
   3053   1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3054   1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3055   1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3056   1.81    bouyer 	}
   3057   1.67    bouyer 	return;
   3058   1.67    bouyer }
   3059   1.67    bouyer 
   3060   1.67    bouyer void
   3061   1.67    bouyer hpt_setup_channel(chp)
   3062   1.67    bouyer 	struct channel_softc *chp;
   3063   1.67    bouyer {
   3064   1.67    bouyer         struct ata_drive_datas *drvp;
   3065   1.67    bouyer 	int drive;
   3066   1.67    bouyer 	int cable;
   3067   1.67    bouyer 	u_int32_t before, after;
   3068   1.67    bouyer 	u_int32_t idedma_ctl;
   3069   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3070   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3071   1.67    bouyer 
   3072   1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3073   1.67    bouyer 
   3074   1.67    bouyer 	/* setup DMA if needed */
   3075   1.67    bouyer 	pciide_channel_dma_setup(cp);
   3076   1.67    bouyer 
   3077   1.67    bouyer 	idedma_ctl = 0;
   3078   1.67    bouyer 
   3079   1.67    bouyer 	/* Per drive settings */
   3080   1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3081   1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3082   1.67    bouyer 		/* If no drive, skip */
   3083   1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3084   1.67    bouyer 			continue;
   3085   1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3086   1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3087   1.67    bouyer 
   3088   1.67    bouyer                 /* add timing values, setup DMA if needed */
   3089   1.67    bouyer                 if (drvp->drive_flags & DRIVE_UDMA) {
   3090  1.101    bouyer 			/* use Ultra/DMA */
   3091  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3092   1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3093   1.67    bouyer 			    drvp->UDMA_mode > 2)
   3094   1.67    bouyer 				drvp->UDMA_mode = 2;
   3095   1.67    bouyer                         after = (sc->sc_wdcdev.nchannels == 2) ?
   3096   1.67    bouyer 			    hpt370_udma[drvp->UDMA_mode] :
   3097   1.67    bouyer 			    hpt366_udma[drvp->UDMA_mode];
   3098   1.67    bouyer                         idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3099   1.67    bouyer                 } else if (drvp->drive_flags & DRIVE_DMA) {
   3100   1.67    bouyer                         /*
   3101   1.67    bouyer                          * use Multiword DMA.
   3102   1.67    bouyer                          * Timings will be used for both PIO and DMA, so adjust
   3103   1.67    bouyer                          * DMA mode if needed
   3104   1.67    bouyer                          */
   3105   1.67    bouyer                         if (drvp->PIO_mode >= 3 &&
   3106   1.67    bouyer                             (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3107   1.67    bouyer                                 drvp->DMA_mode = drvp->PIO_mode - 2;
   3108   1.67    bouyer                         }
   3109   1.67    bouyer                         after = (sc->sc_wdcdev.nchannels == 2) ?
   3110   1.67    bouyer 			    hpt370_dma[drvp->DMA_mode] :
   3111   1.67    bouyer 			    hpt366_dma[drvp->DMA_mode];
   3112   1.67    bouyer                         idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3113   1.67    bouyer                 } else {
   3114   1.67    bouyer 			/* PIO only */
   3115   1.67    bouyer                 	after = (sc->sc_wdcdev.nchannels == 2) ?
   3116   1.67    bouyer 			    hpt370_pio[drvp->PIO_mode] :
   3117   1.67    bouyer 			    hpt366_pio[drvp->PIO_mode];
   3118   1.67    bouyer 		}
   3119   1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3120   1.67    bouyer                     HPT_IDETIM(chp->channel, drive), after);
   3121   1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3122   1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3123   1.67    bouyer 		    after, before), DEBUG_PROBE);
   3124   1.67    bouyer 	}
   3125   1.67    bouyer 	if (idedma_ctl != 0) {
   3126   1.67    bouyer 		/* Add software bits in status register */
   3127   1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3128   1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3129   1.67    bouyer 	}
   3130   1.67    bouyer 	pciide_print_modes(cp);
   3131   1.67    bouyer }
   3132   1.67    bouyer 
   3133   1.67    bouyer int
   3134   1.67    bouyer hpt_pci_intr(arg)
   3135   1.67    bouyer 	void *arg;
   3136   1.67    bouyer {
   3137   1.67    bouyer 	struct pciide_softc *sc = arg;
   3138   1.67    bouyer 	struct pciide_channel *cp;
   3139   1.67    bouyer 	struct channel_softc *wdc_cp;
   3140   1.67    bouyer 	int rv = 0;
   3141   1.67    bouyer 	int dmastat, i, crv;
   3142   1.67    bouyer 
   3143   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3144   1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3145   1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3146   1.67    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3147   1.67    bouyer 			continue;
   3148   1.67    bouyer 		cp = &sc->pciide_channels[i];
   3149   1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3150   1.67    bouyer 		crv = wdcintr(wdc_cp);
   3151   1.67    bouyer 		if (crv == 0) {
   3152   1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3153   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3154   1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3155   1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3156   1.67    bouyer 		} else
   3157   1.67    bouyer 			rv = 1;
   3158   1.67    bouyer 	}
   3159   1.67    bouyer 	return rv;
   3160   1.67    bouyer }
   3161   1.67    bouyer 
   3162   1.67    bouyer 
   3163   1.48    bouyer /* A macro to test product */
   3164   1.87     enami #define PDC_IS_262(sc)							\
   3165   1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3166   1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3167   1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
   3168   1.48    bouyer 
   3169   1.30    bouyer void
   3170   1.41    bouyer pdc202xx_chip_map(sc, pa)
   3171   1.41    bouyer         struct pciide_softc *sc;
   3172   1.30    bouyer 	struct pci_attach_args *pa;
   3173   1.41    bouyer {
   3174   1.30    bouyer 	struct pciide_channel *cp;
   3175   1.41    bouyer 	int channel;
   3176   1.41    bouyer 	pcireg_t interface, st, mode;
   3177   1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3178   1.41    bouyer 
   3179   1.41    bouyer 	st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3180   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
   3181   1.41    bouyer 	    DEBUG_PROBE);
   3182   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3183   1.41    bouyer 		return;
   3184   1.41    bouyer 
   3185   1.41    bouyer 	/* turn off  RAID mode */
   3186   1.41    bouyer 	st &= ~PDC2xx_STATE_IDERAID;
   3187   1.31    bouyer 
   3188   1.31    bouyer 	/*
   3189   1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3190   1.41    bouyer 	 * mode. We have to fake interface
   3191   1.31    bouyer 	 */
   3192   1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3193   1.41    bouyer 	if (st & PDC2xx_STATE_NATIVE)
   3194   1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3195   1.41    bouyer 
   3196   1.41    bouyer 	printf("%s: bus-master DMA support present",
   3197   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3198   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3199   1.41    bouyer 	printf("\n");
   3200   1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3201   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3202   1.67    bouyer 	if (sc->sc_dma_ok) {
   3203   1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3204   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3205   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3206   1.67    bouyer 	}
   3207   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3208   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3209   1.48    bouyer 	if (PDC_IS_262(sc))
   3210   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3211   1.41    bouyer 	else
   3212   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3213   1.41    bouyer 	sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
   3214   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3215   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3216   1.41    bouyer 
   3217   1.41    bouyer 	/* setup failsafe defaults */
   3218   1.41    bouyer 	mode = 0;
   3219   1.41    bouyer 	mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3220   1.41    bouyer 	mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3221   1.41    bouyer 	mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3222   1.41    bouyer 	mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3223   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3224   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
   3225   1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3226   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3227   1.41    bouyer 		    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3228   1.41    bouyer 		    DEBUG_PROBE);
   3229   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
   3230   1.41    bouyer 		    mode | PDC2xx_TIM_IORDYp);
   3231   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
   3232   1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3233   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3234   1.41    bouyer 		    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3235   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
   3236   1.41    bouyer 		    mode);
   3237   1.41    bouyer 	}
   3238   1.41    bouyer 
   3239   1.41    bouyer 	mode = PDC2xx_SCR_DMA;
   3240   1.48    bouyer 	if (PDC_IS_262(sc)) {
   3241   1.48    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3242   1.48    bouyer 	} else {
   3243   1.48    bouyer 		/* the BIOS set it up this way */
   3244   1.48    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3245   1.48    bouyer 	}
   3246   1.41    bouyer 	mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3247   1.41    bouyer 	mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3248   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, now 0x%x\n",
   3249   1.41    bouyer 	    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
   3250   1.41    bouyer 	    DEBUG_PROBE);
   3251   1.41    bouyer 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
   3252   1.41    bouyer 
   3253   1.41    bouyer 	/* controller initial state register is OK even without BIOS */
   3254   1.48    bouyer 	/* Set DMA mode to IDE DMA compatibility */
   3255   1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3256   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
   3257   1.41    bouyer 	    DEBUG_PROBE);
   3258   1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3259   1.41    bouyer 	    mode | 0x1);
   3260   1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3261   1.41    bouyer 	WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3262   1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3263   1.41    bouyer 	    mode | 0x1);
   3264   1.41    bouyer 
   3265   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3266   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3267   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3268   1.41    bouyer 			continue;
   3269   1.48    bouyer 		if ((st & (PDC_IS_262(sc) ?
   3270   1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3271   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3272   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3273   1.41    bouyer 			continue;
   3274   1.41    bouyer 		}
   3275   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3276   1.41    bouyer 		    pdc202xx_pci_intr);
   3277   1.41    bouyer 		if (cp->hw_ok == 0)
   3278   1.41    bouyer 			continue;
   3279   1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   3280   1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3281   1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3282   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3283   1.41    bouyer 		pdc202xx_setup_channel(&cp->wdc_channel);
   3284   1.41    bouyer 	}
   3285   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
   3286   1.41    bouyer 	    DEBUG_PROBE);
   3287   1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3288   1.41    bouyer 	return;
   3289   1.41    bouyer }
   3290   1.41    bouyer 
   3291   1.41    bouyer void
   3292   1.41    bouyer pdc202xx_setup_channel(chp)
   3293   1.41    bouyer 	struct channel_softc *chp;
   3294   1.41    bouyer {
   3295   1.41    bouyer         struct ata_drive_datas *drvp;
   3296   1.41    bouyer 	int drive;
   3297   1.48    bouyer 	pcireg_t mode, st;
   3298   1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3299   1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3300   1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3301   1.48    bouyer 	int channel = chp->channel;
   3302   1.41    bouyer 
   3303   1.41    bouyer 	/* setup DMA if needed */
   3304   1.41    bouyer 	pciide_channel_dma_setup(cp);
   3305   1.30    bouyer 
   3306   1.41    bouyer 	idedma_ctl = 0;
   3307   1.48    bouyer 
   3308   1.48    bouyer 	/* Per channel settings */
   3309   1.48    bouyer 	if (PDC_IS_262(sc)) {
   3310   1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3311   1.48    bouyer 		    PDC262_U66);
   3312   1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3313   1.48    bouyer 		/* Trimm UDMA mode */
   3314   1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   3315   1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3316   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   3317   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3318   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   3319   1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3320   1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3321   1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3322   1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3323   1.48    bouyer 		}
   3324   1.48    bouyer 		/* Set U66 if needed */
   3325   1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3326   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   3327   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3328   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   3329   1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   3330   1.48    bouyer 		else
   3331   1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   3332   1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3333   1.48    bouyer 		    PDC262_U66, scr);
   3334   1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   3335   1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   3336   1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3337   1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3338   1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   3339   1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3340   1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3341   1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   3342   1.48    bouyer 				atapi = 0;
   3343   1.48    bouyer 			else
   3344   1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   3345   1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3346   1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   3347   1.48    bouyer 		}
   3348   1.48    bouyer 	}
   3349   1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   3350   1.41    bouyer 		drvp = &chp->ch_drive[drive];
   3351   1.41    bouyer 		/* If no drive, skip */
   3352   1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3353   1.41    bouyer 			continue;
   3354   1.48    bouyer 		mode = 0;
   3355   1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3356  1.101    bouyer 			/* use Ultra/DMA */
   3357  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3358   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3359   1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   3360   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3361   1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   3362   1.41    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3363   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3364   1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3365   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3366   1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   3367   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3368   1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   3369   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3370   1.41    bouyer 		} else {
   3371   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3372   1.41    bouyer 			    pdc2xx_dma_mb[0]);
   3373   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3374   1.41    bouyer 			    pdc2xx_dma_mc[0]);
   3375   1.41    bouyer 		}
   3376   1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   3377   1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   3378   1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   3379   1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   3380   1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   3381   1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   3382   1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   3383   1.48    bouyer 			if (drive == 0)
   3384   1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   3385   1.48    bouyer 		}
   3386   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   3387   1.41    bouyer 		    "timings 0x%x\n",
   3388   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   3389   1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   3390   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3391   1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   3392   1.41    bouyer 	}
   3393   1.41    bouyer 	if (idedma_ctl != 0) {
   3394   1.41    bouyer 		/* Add software bits in status register */
   3395   1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3396   1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3397   1.30    bouyer 	}
   3398   1.41    bouyer 	pciide_print_modes(cp);
   3399   1.41    bouyer }
   3400   1.41    bouyer 
   3401   1.41    bouyer int
   3402   1.41    bouyer pdc202xx_pci_intr(arg)
   3403   1.41    bouyer 	void *arg;
   3404   1.41    bouyer {
   3405   1.41    bouyer 	struct pciide_softc *sc = arg;
   3406   1.41    bouyer 	struct pciide_channel *cp;
   3407   1.41    bouyer 	struct channel_softc *wdc_cp;
   3408   1.41    bouyer 	int i, rv, crv;
   3409   1.41    bouyer 	u_int32_t scr;
   3410   1.30    bouyer 
   3411   1.41    bouyer 	rv = 0;
   3412   1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   3413   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3414   1.41    bouyer 		cp = &sc->pciide_channels[i];
   3415   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3416   1.41    bouyer 		/* If a compat channel skip. */
   3417   1.41    bouyer 		if (cp->compat)
   3418   1.41    bouyer 			continue;
   3419   1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   3420   1.41    bouyer 			crv = wdcintr(wdc_cp);
   3421   1.41    bouyer 			if (crv == 0)
   3422   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3423   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3424   1.41    bouyer 			else
   3425   1.41    bouyer 				rv = 1;
   3426   1.41    bouyer 		}
   3427   1.15    bouyer 	}
   3428   1.41    bouyer 	return rv;
   3429   1.59       scw }
   3430   1.59       scw 
   3431   1.59       scw void
   3432   1.59       scw opti_chip_map(sc, pa)
   3433   1.59       scw 	struct pciide_softc *sc;
   3434   1.59       scw 	struct pci_attach_args *pa;
   3435   1.59       scw {
   3436   1.59       scw 	struct pciide_channel *cp;
   3437   1.59       scw 	bus_size_t cmdsize, ctlsize;
   3438   1.59       scw 	pcireg_t interface;
   3439   1.59       scw 	u_int8_t init_ctrl;
   3440   1.59       scw 	int channel;
   3441   1.59       scw 
   3442   1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   3443   1.59       scw 		return;
   3444   1.59       scw 	printf("%s: bus-master DMA support present",
   3445   1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3446   1.59       scw 	pciide_mapreg_dma(sc, pa);
   3447   1.59       scw 	printf("\n");
   3448   1.59       scw 
   3449   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3450   1.66       scw 	    WDC_CAPABILITY_MODE;
   3451   1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   3452   1.59       scw 	if (sc->sc_dma_ok) {
   3453   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3454   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3455   1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   3456   1.59       scw 	}
   3457   1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   3458   1.59       scw 
   3459   1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3460   1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3461   1.59       scw 
   3462   1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3463   1.59       scw 	    OPTI_REG_INIT_CONTROL);
   3464   1.59       scw 
   3465   1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   3466   1.59       scw 
   3467   1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3468   1.59       scw 		cp = &sc->pciide_channels[channel];
   3469   1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   3470   1.59       scw 			continue;
   3471   1.59       scw 		if (channel == 1 &&
   3472   1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   3473   1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   3474   1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3475   1.59       scw 			continue;
   3476   1.59       scw 		}
   3477   1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3478   1.59       scw 		    pciide_pci_intr);
   3479   1.59       scw 		if (cp->hw_ok == 0)
   3480   1.59       scw 			continue;
   3481   1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   3482   1.59       scw 		if (cp->hw_ok == 0)
   3483   1.59       scw 			continue;
   3484   1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   3485   1.59       scw 	}
   3486   1.59       scw }
   3487   1.59       scw 
   3488   1.59       scw void
   3489   1.59       scw opti_setup_channel(chp)
   3490   1.59       scw 	struct channel_softc *chp;
   3491   1.59       scw {
   3492   1.59       scw 	struct ata_drive_datas *drvp;
   3493   1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3494   1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3495   1.66       scw 	int drive, spd;
   3496   1.59       scw 	int mode[2];
   3497   1.59       scw 	u_int8_t rv, mr;
   3498   1.59       scw 
   3499   1.59       scw 	/*
   3500   1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   3501   1.59       scw 	 * Miscellaneous Register are always zero initially.
   3502   1.59       scw 	 */
   3503   1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   3504   1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   3505   1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   3506   1.59       scw 		OPTI_MISC_INDEX_MASK);
   3507   1.59       scw 
   3508   1.59       scw 	/* Prime the control register before setting timing values */
   3509   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   3510   1.59       scw 
   3511   1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   3512   1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   3513   1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   3514   1.66       scw 
   3515   1.59       scw 	/* setup DMA if needed */
   3516   1.59       scw 	pciide_channel_dma_setup(cp);
   3517   1.59       scw 
   3518   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3519   1.59       scw 		drvp = &chp->ch_drive[drive];
   3520   1.59       scw 		/* If no drive, skip */
   3521   1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   3522   1.59       scw 			mode[drive] = -1;
   3523   1.59       scw 			continue;
   3524   1.59       scw 		}
   3525   1.59       scw 
   3526   1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   3527   1.59       scw 			/*
   3528   1.59       scw 			 * Timings will be used for both PIO and DMA,
   3529   1.59       scw 			 * so adjust DMA mode if needed
   3530   1.59       scw 			 */
   3531   1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3532   1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3533   1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3534   1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3535   1.59       scw 				    drvp->PIO_mode - 2 : 0;
   3536   1.59       scw 			if (drvp->DMA_mode == 0)
   3537   1.59       scw 				drvp->PIO_mode = 0;
   3538   1.59       scw 
   3539   1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   3540   1.59       scw 		} else
   3541   1.59       scw 			mode[drive] = drvp->PIO_mode;
   3542   1.59       scw 
   3543   1.59       scw 		if (drive && mode[0] >= 0 &&
   3544   1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   3545   1.59       scw 			/*
   3546   1.59       scw 			 * Can't have two drives using different values
   3547   1.59       scw 			 * for `Address Setup Time'.
   3548   1.59       scw 			 * Slow down the faster drive to compensate.
   3549   1.59       scw 			 */
   3550   1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   3551   1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   3552   1.59       scw 
   3553   1.59       scw 			mode[d] = mode[1-d];
   3554   1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   3555   1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   3556   1.59       scw 			chp->ch_drive[d].drive_flags &= DRIVE_DMA;
   3557   1.59       scw 		}
   3558   1.59       scw 	}
   3559   1.59       scw 
   3560   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3561   1.59       scw 		int m;
   3562   1.59       scw 		if ((m = mode[drive]) < 0)
   3563   1.59       scw 			continue;
   3564   1.59       scw 
   3565   1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   3566   1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   3567   1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   3568   1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   3569   1.59       scw 
   3570   1.59       scw 		/* Set the pulse width and recovery timing parameters */
   3571   1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   3572   1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   3573   1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   3574   1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   3575   1.59       scw 
   3576   1.59       scw 		/* Set the Enhanced Mode register appropriately */
   3577   1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   3578   1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   3579   1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   3580   1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   3581   1.59       scw 	}
   3582   1.59       scw 
   3583   1.59       scw 	/* Finally, enable the timings */
   3584   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   3585   1.59       scw 
   3586   1.59       scw 	pciide_print_modes(cp);
   3587    1.1       cgd }
   3588