Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.107.2.13
      1  1.107.2.13   nathanw /*	$NetBSD: pciide.c,v 1.107.2.13 2002/06/20 03:45:47 nathanw Exp $	*/
      2        1.41    bouyer 
      3        1.41    bouyer 
      4        1.41    bouyer /*
      5   1.107.2.2   nathanw  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6        1.41    bouyer  *
      7        1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8        1.41    bouyer  * modification, are permitted provided that the following conditions
      9        1.41    bouyer  * are met:
     10        1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11        1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12        1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14        1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15        1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16        1.41    bouyer  *    must display the following acknowledgement:
     17  1.107.2.13   nathanw  *	This product includes software developed by Manuel Bouyer.
     18        1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19        1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20        1.41    bouyer  *    without specific prior written permission.
     21        1.41    bouyer  *
     22        1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.41    bouyer  *
     33        1.41    bouyer  */
     34        1.41    bouyer 
     35         1.1       cgd 
     36         1.1       cgd /*
     37         1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38         1.1       cgd  *
     39         1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40         1.1       cgd  * modification, are permitted provided that the following conditions
     41         1.1       cgd  * are met:
     42         1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43         1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44         1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45         1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46         1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47         1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48         1.1       cgd  *    must display the following acknowledgement:
     49         1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50         1.1       cgd  *	for the NetBSD Project.
     51         1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52         1.1       cgd  *    derived from this software without specific prior written permission
     53         1.1       cgd  *
     54         1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55         1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56         1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57         1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58         1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59         1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60         1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61         1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62         1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63         1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64         1.1       cgd  */
     65         1.1       cgd 
     66         1.1       cgd /*
     67         1.1       cgd  * PCI IDE controller driver.
     68         1.1       cgd  *
     69         1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70         1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71         1.1       cgd  *
     72         1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73         1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74         1.2       cgd  * 5/16/94" from the PCI SIG.
     75         1.1       cgd  *
     76         1.1       cgd  */
     77         1.1       cgd 
     78   1.107.2.7   nathanw #include <sys/cdefs.h>
     79  1.107.2.13   nathanw __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.107.2.13 2002/06/20 03:45:47 nathanw Exp $");
     80   1.107.2.7   nathanw 
     81        1.36      ross #ifndef WDCDEBUG
     82        1.26    bouyer #define WDCDEBUG
     83        1.36      ross #endif
     84        1.26    bouyer 
     85         1.9    bouyer #define DEBUG_DMA   0x01
     86         1.9    bouyer #define DEBUG_XFERS  0x02
     87         1.9    bouyer #define DEBUG_FUNCS  0x08
     88         1.9    bouyer #define DEBUG_PROBE  0x10
     89         1.9    bouyer #ifdef WDCDEBUG
     90        1.26    bouyer int wdcdebug_pciide_mask = 0;
     91         1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92         1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93         1.9    bouyer #else
     94         1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95         1.9    bouyer #endif
     96         1.1       cgd #include <sys/param.h>
     97         1.1       cgd #include <sys/systm.h>
     98         1.1       cgd #include <sys/device.h>
     99         1.9    bouyer #include <sys/malloc.h>
    100        1.92   thorpej 
    101        1.92   thorpej #include <uvm/uvm_extern.h>
    102         1.9    bouyer 
    103        1.49   thorpej #include <machine/endian.h>
    104         1.1       cgd 
    105         1.1       cgd #include <dev/pci/pcireg.h>
    106         1.1       cgd #include <dev/pci/pcivar.h>
    107         1.9    bouyer #include <dev/pci/pcidevs.h>
    108         1.1       cgd #include <dev/pci/pciidereg.h>
    109         1.1       cgd #include <dev/pci/pciidevar.h>
    110         1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111        1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112         1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113         1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114        1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115        1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116        1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117        1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118        1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119        1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120   1.107.2.2   nathanw #include <dev/pci/pciide_acard_reg.h>
    121  1.107.2.12   nathanw #include <dev/pci/pciide_sl82c105_reg.h>
    122        1.61   thorpej #include <dev/pci/cy82c693var.h>
    123        1.61   thorpej 
    124        1.84    bouyer #include "opt_pciide.h"
    125        1.84    bouyer 
    126        1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    127        1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    128        1.39       mrg 					      int));
    129        1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    130        1.39       mrg 					   int, u_int8_t));
    131        1.39       mrg 
    132        1.14    bouyer static __inline u_int8_t
    133        1.14    bouyer pciide_pci_read(pc, pa, reg)
    134        1.14    bouyer 	pci_chipset_tag_t pc;
    135        1.14    bouyer 	pcitag_t pa;
    136        1.14    bouyer 	int reg;
    137        1.14    bouyer {
    138        1.39       mrg 
    139        1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    140        1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    141        1.14    bouyer }
    142        1.14    bouyer 
    143        1.14    bouyer static __inline void
    144        1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    145        1.14    bouyer 	pci_chipset_tag_t pc;
    146        1.14    bouyer 	pcitag_t pa;
    147        1.14    bouyer 	int reg;
    148        1.14    bouyer 	u_int8_t val;
    149        1.14    bouyer {
    150        1.14    bouyer 	pcireg_t pcival;
    151        1.14    bouyer 
    152        1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    153        1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    154        1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    155        1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    156        1.14    bouyer }
    157         1.9    bouyer 
    158        1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    159         1.9    bouyer 
    160        1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161        1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    162        1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    163         1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    164         1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    165         1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    166         1.9    bouyer 
    167   1.107.2.2   nathanw void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168   1.107.2.2   nathanw void amd7x6_setup_channel __P((struct channel_softc*));
    169        1.53    bouyer 
    170        1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171        1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    172         1.9    bouyer 
    173        1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174        1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175        1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    176        1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    177        1.41    bouyer 			struct pciide_softc *, int));
    178        1.41    bouyer int  cmd_pci_intr __P((void *));
    179        1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    180        1.18  drochner 
    181        1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182        1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    183        1.18  drochner 
    184        1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    185        1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    186   1.107.2.6   nathanw static int sis_hostbr_match __P(( struct pci_attach_args *));
    187         1.9    bouyer 
    188        1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189        1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    190        1.41    bouyer int  acer_pci_intr __P((void *));
    191        1.41    bouyer 
    192        1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    193        1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    194   1.107.2.8   nathanw void pdc20268_setup_channel __P((struct channel_softc*));
    195        1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    196   1.107.2.1   nathanw int  pdc20265_pci_intr __P((void *));
    197        1.30    bouyer 
    198        1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    199        1.59       scw void opti_setup_channel __P((struct channel_softc*));
    200        1.59       scw 
    201        1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    202        1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    203        1.67    bouyer int  hpt_pci_intr __P((void *));
    204        1.67    bouyer 
    205   1.107.2.2   nathanw void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    206   1.107.2.2   nathanw void acard_setup_channel __P((struct channel_softc*));
    207   1.107.2.2   nathanw int  acard_pci_intr __P((void *));
    208   1.107.2.2   nathanw 
    209  1.107.2.12   nathanw void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    210  1.107.2.12   nathanw void serverworks_setup_channel __P((struct channel_softc*));
    211  1.107.2.12   nathanw int  serverworks_pci_intr __P((void *));
    212  1.107.2.12   nathanw 
    213  1.107.2.12   nathanw void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    214  1.107.2.12   nathanw void sl82c105_setup_channel __P((struct channel_softc*));
    215   1.107.2.2   nathanw 
    216        1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    217         1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    218         1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    219        1.56    bouyer void pciide_dma_start __P((void*, int, int));
    220         1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    221        1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    222        1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    223         1.9    bouyer 
    224         1.9    bouyer struct pciide_product_desc {
    225        1.39       mrg 	u_int32_t ide_product;
    226        1.39       mrg 	int ide_flags;
    227        1.39       mrg 	const char *ide_name;
    228        1.41    bouyer 	/* map and setup chip, probe drives */
    229        1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    230         1.9    bouyer };
    231         1.9    bouyer 
    232         1.9    bouyer /* Flags for ide_flags */
    233        1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    234        1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    235         1.9    bouyer 
    236         1.9    bouyer /* Default product description for devices not known from this controller */
    237         1.9    bouyer const struct pciide_product_desc default_product_desc = {
    238        1.39       mrg 	0,
    239        1.39       mrg 	0,
    240        1.39       mrg 	"Generic PCI IDE controller",
    241        1.41    bouyer 	default_chip_map,
    242         1.9    bouyer };
    243         1.1       cgd 
    244         1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    245        1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    246        1.39       mrg 	  0,
    247        1.39       mrg 	  "Intel 82092AA IDE controller",
    248        1.41    bouyer 	  default_chip_map,
    249        1.39       mrg 	},
    250        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    251        1.39       mrg 	  0,
    252        1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    253        1.41    bouyer 	  piix_chip_map,
    254        1.39       mrg 	},
    255        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    256        1.39       mrg 	  0,
    257        1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    258        1.41    bouyer 	  piix_chip_map,
    259        1.39       mrg 	},
    260        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    261        1.39       mrg 	  0,
    262        1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    263        1.41    bouyer 	  piix_chip_map,
    264        1.39       mrg 	},
    265        1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    266        1.85  drochner 	  0,
    267        1.85  drochner 	  "Intel 82440MX IDE controller",
    268        1.85  drochner 	  piix_chip_map
    269        1.85  drochner 	},
    270        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    271        1.42    bouyer 	  0,
    272        1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    273        1.42    bouyer 	  piix_chip_map,
    274        1.42    bouyer 	},
    275        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    276        1.42    bouyer 	  0,
    277        1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    278        1.42    bouyer 	  piix_chip_map,
    279        1.42    bouyer 	},
    280        1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    281        1.93    bouyer 	  0,
    282        1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    283        1.93    bouyer 	  piix_chip_map,
    284        1.93    bouyer 	},
    285       1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    286       1.106    bouyer 	  0,
    287       1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    288       1.106    bouyer 	  piix_chip_map,
    289       1.106    bouyer 	},
    290  1.107.2.10   nathanw 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    291  1.107.2.10   nathanw 	  0,
    292  1.107.2.10   nathanw 	  "Intel 82201CA IDE Controller",
    293  1.107.2.10   nathanw 	  piix_chip_map,
    294  1.107.2.10   nathanw 	},
    295  1.107.2.10   nathanw 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    296  1.107.2.10   nathanw 	  0,
    297  1.107.2.10   nathanw 	  "Intel 82201CA IDE Controller",
    298  1.107.2.10   nathanw 	  piix_chip_map,
    299  1.107.2.10   nathanw 	},
    300        1.39       mrg 	{ 0,
    301        1.39       mrg 	  0,
    302        1.39       mrg 	  NULL,
    303   1.107.2.2   nathanw 	  NULL
    304        1.39       mrg 	}
    305         1.9    bouyer };
    306        1.39       mrg 
    307        1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    308        1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    309        1.53    bouyer 	  0,
    310        1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    311   1.107.2.2   nathanw 	  amd7x6_chip_map
    312   1.107.2.2   nathanw 	},
    313   1.107.2.2   nathanw 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    314   1.107.2.2   nathanw 	  0,
    315   1.107.2.2   nathanw 	  "Advanced Micro Devices AMD766 IDE Controller",
    316   1.107.2.2   nathanw 	  amd7x6_chip_map
    317        1.53    bouyer 	},
    318  1.107.2.11   nathanw 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    319  1.107.2.11   nathanw 	  0,
    320  1.107.2.11   nathanw 	  "Advanced Micro Devices AMD768 IDE Controller",
    321  1.107.2.11   nathanw 	  amd7x6_chip_map
    322  1.107.2.11   nathanw 	},
    323  1.107.2.13   nathanw 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
    324  1.107.2.13   nathanw 	  0,
    325  1.107.2.13   nathanw 	  "Advanced Micro Devices AMD8111 IDE Controller",
    326  1.107.2.13   nathanw 	  amd7x6_chip_map
    327  1.107.2.13   nathanw 	},
    328        1.53    bouyer 	{ 0,
    329        1.53    bouyer 	  0,
    330        1.53    bouyer 	  NULL,
    331   1.107.2.2   nathanw 	  NULL
    332        1.53    bouyer 	}
    333        1.53    bouyer };
    334        1.53    bouyer 
    335         1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    336        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    337        1.41    bouyer 	  0,
    338        1.39       mrg 	  "CMD Technology PCI0640",
    339        1.41    bouyer 	  cmd_chip_map
    340        1.39       mrg 	},
    341        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    342        1.41    bouyer 	  0,
    343        1.39       mrg 	  "CMD Technology PCI0643",
    344        1.70    bouyer 	  cmd0643_9_chip_map,
    345        1.39       mrg 	},
    346        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    347        1.41    bouyer 	  0,
    348        1.39       mrg 	  "CMD Technology PCI0646",
    349        1.70    bouyer 	  cmd0643_9_chip_map,
    350        1.70    bouyer 	},
    351        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    352        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    353        1.70    bouyer 	  "CMD Technology PCI0648",
    354        1.70    bouyer 	  cmd0643_9_chip_map,
    355        1.70    bouyer 	},
    356        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    357        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    358        1.70    bouyer 	  "CMD Technology PCI0649",
    359        1.70    bouyer 	  cmd0643_9_chip_map,
    360        1.39       mrg 	},
    361        1.39       mrg 	{ 0,
    362        1.39       mrg 	  0,
    363        1.39       mrg 	  NULL,
    364   1.107.2.2   nathanw 	  NULL
    365        1.39       mrg 	}
    366         1.9    bouyer };
    367         1.9    bouyer 
    368         1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    369        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    370        1.39       mrg 	  0,
    371   1.107.2.2   nathanw 	  NULL,
    372        1.41    bouyer 	  apollo_chip_map,
    373        1.39       mrg 	 },
    374        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    375        1.39       mrg 	  0,
    376   1.107.2.2   nathanw 	  NULL,
    377        1.41    bouyer 	  apollo_chip_map,
    378        1.39       mrg 	},
    379        1.39       mrg 	{ 0,
    380        1.39       mrg 	  0,
    381        1.39       mrg 	  NULL,
    382   1.107.2.2   nathanw 	  NULL
    383        1.39       mrg 	}
    384        1.18  drochner };
    385        1.18  drochner 
    386        1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    387        1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    388        1.91      matt 	  IDE_16BIT_IOSPACE,
    389        1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    390        1.41    bouyer 	  cy693_chip_map,
    391        1.39       mrg 	},
    392        1.39       mrg 	{ 0,
    393        1.39       mrg 	  0,
    394        1.39       mrg 	  NULL,
    395   1.107.2.2   nathanw 	  NULL
    396        1.39       mrg 	}
    397        1.18  drochner };
    398        1.18  drochner 
    399        1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    400        1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    401        1.39       mrg 	  0,
    402        1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    403        1.41    bouyer 	  sis_chip_map,
    404        1.39       mrg 	},
    405        1.39       mrg 	{ 0,
    406        1.39       mrg 	  0,
    407        1.39       mrg 	  NULL,
    408   1.107.2.2   nathanw 	  NULL
    409        1.39       mrg 	}
    410         1.9    bouyer };
    411         1.9    bouyer 
    412        1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    413        1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    414        1.39       mrg 	  0,
    415        1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    416        1.41    bouyer 	  acer_chip_map,
    417        1.39       mrg 	},
    418        1.39       mrg 	{ 0,
    419        1.39       mrg 	  0,
    420        1.41    bouyer 	  NULL,
    421   1.107.2.2   nathanw 	  NULL
    422        1.41    bouyer 	}
    423        1.41    bouyer };
    424        1.41    bouyer 
    425        1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    426        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    427        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    428        1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    429        1.41    bouyer 	  pdc202xx_chip_map,
    430        1.41    bouyer 	},
    431        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    432        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    433        1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    434        1.74     enami 	  pdc202xx_chip_map,
    435        1.74     enami 	},
    436        1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    437        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    438        1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    439        1.86     enami 	  pdc202xx_chip_map,
    440        1.86     enami 	},
    441        1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    442        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    443        1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    444        1.41    bouyer 	  pdc202xx_chip_map,
    445        1.41    bouyer 	},
    446   1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    447   1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    448   1.107.2.8   nathanw 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    449   1.107.2.8   nathanw 	  pdc202xx_chip_map,
    450   1.107.2.8   nathanw 	},
    451   1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    452   1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    453   1.107.2.8   nathanw 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    454   1.107.2.8   nathanw 	  pdc202xx_chip_map,
    455   1.107.2.8   nathanw 	},
    456   1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    457   1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    458   1.107.2.8   nathanw 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    459   1.107.2.8   nathanw 	  pdc202xx_chip_map,
    460   1.107.2.8   nathanw 	},
    461        1.41    bouyer 	{ 0,
    462        1.39       mrg 	  0,
    463        1.39       mrg 	  NULL,
    464   1.107.2.2   nathanw 	  NULL
    465        1.39       mrg 	}
    466        1.30    bouyer };
    467        1.30    bouyer 
    468        1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    469        1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    470        1.59       scw 	  0,
    471        1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    472        1.59       scw 	  opti_chip_map,
    473        1.59       scw 	},
    474        1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    475        1.59       scw 	  0,
    476        1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    477        1.59       scw 	  opti_chip_map,
    478        1.59       scw 	},
    479        1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    480        1.59       scw 	  0,
    481        1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    482        1.59       scw 	  opti_chip_map,
    483        1.59       scw 	},
    484        1.59       scw 	{ 0,
    485        1.59       scw 	  0,
    486        1.59       scw 	  NULL,
    487   1.107.2.2   nathanw 	  NULL
    488        1.59       scw 	}
    489        1.59       scw };
    490        1.59       scw 
    491        1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    492        1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    493        1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    494   1.107.2.2   nathanw 	  NULL,
    495        1.67    bouyer 	  hpt_chip_map,
    496        1.67    bouyer 	},
    497  1.107.2.13   nathanw 	{ PCI_PRODUCT_TRIONES_HPT374,
    498  1.107.2.13   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    499  1.107.2.13   nathanw 	  NULL,
    500  1.107.2.13   nathanw 	  hpt_chip_map
    501  1.107.2.13   nathanw 	},
    502        1.67    bouyer 	{ 0,
    503        1.67    bouyer 	  0,
    504        1.67    bouyer 	  NULL,
    505   1.107.2.2   nathanw 	  NULL
    506   1.107.2.2   nathanw 	}
    507   1.107.2.2   nathanw };
    508   1.107.2.2   nathanw 
    509   1.107.2.2   nathanw const struct pciide_product_desc pciide_acard_products[] =  {
    510   1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP850U,
    511   1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    512   1.107.2.2   nathanw 	  "Acard ATP850U Ultra33 IDE Controller",
    513   1.107.2.2   nathanw 	  acard_chip_map,
    514   1.107.2.2   nathanw 	},
    515   1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP860,
    516   1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    517   1.107.2.2   nathanw 	  "Acard ATP860 Ultra66 IDE Controller",
    518   1.107.2.2   nathanw 	  acard_chip_map,
    519   1.107.2.2   nathanw 	},
    520   1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP860A,
    521   1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    522   1.107.2.2   nathanw 	  "Acard ATP860-A Ultra66 IDE Controller",
    523   1.107.2.2   nathanw 	  acard_chip_map,
    524   1.107.2.2   nathanw 	},
    525   1.107.2.2   nathanw 	{ 0,
    526   1.107.2.2   nathanw 	  0,
    527   1.107.2.2   nathanw 	  NULL,
    528   1.107.2.2   nathanw 	  NULL
    529   1.107.2.2   nathanw 	}
    530   1.107.2.2   nathanw };
    531   1.107.2.2   nathanw 
    532   1.107.2.2   nathanw const struct pciide_product_desc pciide_serverworks_products[] =  {
    533  1.107.2.12   nathanw 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    534   1.107.2.2   nathanw 	  0,
    535  1.107.2.12   nathanw 	  "ServerWorks OSB4 IDE Controller",
    536  1.107.2.12   nathanw 	  serverworks_chip_map,
    537  1.107.2.12   nathanw 	},
    538  1.107.2.12   nathanw 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    539  1.107.2.12   nathanw 	  0,
    540  1.107.2.12   nathanw 	  "ServerWorks CSB5 IDE Controller",
    541  1.107.2.12   nathanw 	  serverworks_chip_map,
    542  1.107.2.12   nathanw 	},
    543  1.107.2.12   nathanw 	{ 0,
    544  1.107.2.12   nathanw 	  0,
    545  1.107.2.12   nathanw 	  NULL,
    546  1.107.2.12   nathanw 	}
    547  1.107.2.12   nathanw };
    548  1.107.2.12   nathanw 
    549  1.107.2.12   nathanw const struct pciide_product_desc pciide_symphony_products[] = {
    550  1.107.2.12   nathanw 	{ PCI_PRODUCT_SYMPHONY_82C105,
    551  1.107.2.12   nathanw 	  0,
    552  1.107.2.12   nathanw 	  "Symphony Labs 82C105 IDE controller",
    553  1.107.2.12   nathanw 	  sl82c105_chip_map,
    554   1.107.2.2   nathanw 	},
    555   1.107.2.2   nathanw 	{ 0,
    556   1.107.2.2   nathanw 	  0,
    557   1.107.2.2   nathanw 	  NULL,
    558   1.107.2.2   nathanw 	}
    559   1.107.2.2   nathanw };
    560   1.107.2.2   nathanw 
    561   1.107.2.2   nathanw const struct pciide_product_desc pciide_winbond_products[] =  {
    562   1.107.2.2   nathanw 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    563   1.107.2.2   nathanw 	  0,
    564   1.107.2.2   nathanw 	  "Winbond W83C553F IDE controller",
    565  1.107.2.12   nathanw 	  sl82c105_chip_map,
    566   1.107.2.2   nathanw 	},
    567   1.107.2.2   nathanw 	{ 0,
    568   1.107.2.2   nathanw 	  0,
    569   1.107.2.2   nathanw 	  NULL,
    570        1.67    bouyer 	}
    571        1.67    bouyer };
    572        1.67    bouyer 
    573         1.9    bouyer struct pciide_vendor_desc {
    574        1.39       mrg 	u_int32_t ide_vendor;
    575        1.39       mrg 	const struct pciide_product_desc *ide_products;
    576         1.9    bouyer };
    577         1.9    bouyer 
    578         1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    579        1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    580        1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    581        1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    582        1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    583        1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    584        1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    585        1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    586        1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    587        1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    588        1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    589   1.107.2.2   nathanw 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    590   1.107.2.2   nathanw 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    591  1.107.2.12   nathanw 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    592   1.107.2.2   nathanw 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    593        1.39       mrg 	{ 0, NULL }
    594         1.1       cgd };
    595         1.1       cgd 
    596        1.13    bouyer /* options passed via the 'flags' config keyword */
    597   1.107.2.6   nathanw #define	PCIIDE_OPTIONS_DMA	0x01
    598   1.107.2.6   nathanw #define	PCIIDE_OPTIONS_NODMA	0x02
    599        1.13    bouyer 
    600         1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    601         1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    602         1.1       cgd 
    603         1.1       cgd struct cfattach pciide_ca = {
    604         1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    605         1.1       cgd };
    606        1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    607        1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    608        1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    609        1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    610        1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    611        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    612        1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    613        1.41    bouyer 	    struct pci_attach_args *));
    614        1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    615        1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    616        1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    617        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    618        1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    619        1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    620        1.28    bouyer 	    struct pciide_channel *, int, int));
    621         1.1       cgd int	pciide_compat_intr __P((void *));
    622         1.1       cgd int	pciide_pci_intr __P((void *));
    623         1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    624         1.1       cgd 
    625        1.39       mrg const struct pciide_product_desc *
    626         1.9    bouyer pciide_lookup_product(id)
    627        1.39       mrg 	u_int32_t id;
    628         1.9    bouyer {
    629        1.39       mrg 	const struct pciide_product_desc *pp;
    630        1.39       mrg 	const struct pciide_vendor_desc *vp;
    631         1.9    bouyer 
    632        1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    633        1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    634        1.39       mrg 			break;
    635         1.9    bouyer 
    636        1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    637        1.39       mrg 		return NULL;
    638         1.9    bouyer 
    639   1.107.2.2   nathanw 	for (; pp->chip_map != NULL; pp++)
    640        1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    641        1.39       mrg 			break;
    642         1.9    bouyer 
    643   1.107.2.2   nathanw 	if (pp->chip_map == NULL)
    644        1.39       mrg 		return NULL;
    645        1.39       mrg 	return pp;
    646         1.9    bouyer }
    647         1.6       cgd 
    648         1.1       cgd int
    649         1.1       cgd pciide_match(parent, match, aux)
    650         1.1       cgd 	struct device *parent;
    651         1.1       cgd 	struct cfdata *match;
    652         1.1       cgd 	void *aux;
    653         1.1       cgd {
    654         1.1       cgd 	struct pci_attach_args *pa = aux;
    655        1.41    bouyer 	const struct pciide_product_desc *pp;
    656         1.1       cgd 
    657         1.1       cgd 	/*
    658         1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    659         1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    660         1.1       cgd 	 * work in a standardized way...
    661         1.1       cgd 	 */
    662         1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    663         1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    664         1.1       cgd 		return (1);
    665         1.1       cgd 	}
    666         1.1       cgd 
    667        1.41    bouyer 	/*
    668        1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    669        1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    670        1.41    bouyer 	 */
    671        1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    672        1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    673        1.41    bouyer 		return (1);
    674        1.41    bouyer 	}
    675        1.41    bouyer 
    676         1.1       cgd 	return (0);
    677         1.1       cgd }
    678         1.1       cgd 
    679         1.1       cgd void
    680         1.1       cgd pciide_attach(parent, self, aux)
    681         1.1       cgd 	struct device *parent, *self;
    682         1.1       cgd 	void *aux;
    683         1.1       cgd {
    684         1.1       cgd 	struct pci_attach_args *pa = aux;
    685         1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    686         1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    687         1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    688        1.41    bouyer 	pcireg_t csr;
    689         1.1       cgd 	char devinfo[256];
    690        1.57   thorpej 	const char *displaydev;
    691         1.1       cgd 
    692        1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    693         1.9    bouyer 	if (sc->sc_pp == NULL) {
    694         1.9    bouyer 		sc->sc_pp = &default_product_desc;
    695         1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    696        1.57   thorpej 		displaydev = devinfo;
    697        1.57   thorpej 	} else
    698        1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    699        1.57   thorpej 
    700   1.107.2.2   nathanw 	/* if displaydev == NULL, printf is done in chip-specific map */
    701   1.107.2.2   nathanw 	if (displaydev)
    702   1.107.2.2   nathanw 		printf(": %s (rev. 0x%02x)\n", displaydev,
    703   1.107.2.2   nathanw 		    PCI_REVISION(pa->pa_class));
    704        1.57   thorpej 
    705        1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    706        1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    707        1.41    bouyer #ifdef WDCDEBUG
    708        1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    709        1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    710        1.41    bouyer #endif
    711        1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    712         1.1       cgd 
    713        1.16    bouyer 	if (sc->sc_dma_ok) {
    714        1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    715        1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    716        1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    717        1.16    bouyer 	}
    718         1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    719         1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    720         1.5       cgd }
    721         1.5       cgd 
    722        1.41    bouyer /* tell wether the chip is enabled or not */
    723        1.41    bouyer int
    724        1.41    bouyer pciide_chipen(sc, pa)
    725        1.41    bouyer 	struct pciide_softc *sc;
    726        1.41    bouyer 	struct pci_attach_args *pa;
    727        1.41    bouyer {
    728        1.41    bouyer 	pcireg_t csr;
    729        1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    730        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    731        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    732        1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    733        1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    734        1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    735        1.41    bouyer 		  "device" : "bridge");
    736        1.41    bouyer 		return 0;
    737        1.41    bouyer 	}
    738        1.41    bouyer 	return 1;
    739        1.41    bouyer }
    740        1.41    bouyer 
    741         1.5       cgd int
    742        1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    743         1.5       cgd 	struct pci_attach_args *pa;
    744        1.18  drochner 	struct pciide_channel *cp;
    745        1.18  drochner 	int compatchan;
    746        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    747         1.5       cgd {
    748        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    749        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    750         1.5       cgd 
    751         1.5       cgd 	cp->compat = 1;
    752        1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    753        1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    754         1.5       cgd 
    755         1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    756        1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    757         1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    758         1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    759        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    760        1.43    bouyer 		return (0);
    761         1.5       cgd 	}
    762         1.5       cgd 
    763         1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    764        1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    765         1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    766         1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    767        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    768         1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    769         1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    770        1.43    bouyer 		return (0);
    771         1.5       cgd 	}
    772         1.5       cgd 
    773        1.43    bouyer 	return (1);
    774         1.5       cgd }
    775         1.5       cgd 
    776         1.9    bouyer int
    777        1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    778        1.28    bouyer 	struct pci_attach_args * pa;
    779        1.18  drochner 	struct pciide_channel *cp;
    780        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    781        1.41    bouyer 	int (*pci_intr) __P((void *));
    782         1.9    bouyer {
    783        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    784        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    785        1.29    bouyer 	const char *intrstr;
    786        1.29    bouyer 	pci_intr_handle_t intrhandle;
    787         1.9    bouyer 
    788         1.9    bouyer 	cp->compat = 0;
    789         1.9    bouyer 
    790        1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    791        1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    792        1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    793        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    794        1.29    bouyer 			return 0;
    795        1.29    bouyer 		}
    796        1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    797        1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    798        1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    799        1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    800        1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    801        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    802        1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    803        1.29    bouyer 		} else {
    804        1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    805        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    806        1.29    bouyer 			if (intrstr != NULL)
    807        1.29    bouyer 				printf(" at %s", intrstr);
    808        1.29    bouyer 			printf("\n");
    809        1.29    bouyer 			return 0;
    810        1.29    bouyer 		}
    811        1.18  drochner 	}
    812        1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    813        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    814        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    815        1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    816         1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    817        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    818        1.18  drochner 		return 0;
    819         1.9    bouyer 	}
    820         1.9    bouyer 
    821        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    822        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    823       1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    824         1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    825        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    826        1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    827       1.105    bouyer 		return 0;
    828       1.105    bouyer 	}
    829       1.105    bouyer 	/*
    830       1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    831       1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    832       1.105    bouyer 	 * code a handle for only one byte at the rigth offset.
    833       1.105    bouyer 	 */
    834       1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    835       1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    836       1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    837       1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    838       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    839       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    840        1.18  drochner 		return 0;
    841         1.9    bouyer 	}
    842        1.18  drochner 	return (1);
    843         1.9    bouyer }
    844         1.9    bouyer 
    845        1.41    bouyer void
    846        1.41    bouyer pciide_mapreg_dma(sc, pa)
    847        1.41    bouyer 	struct pciide_softc *sc;
    848        1.41    bouyer 	struct pci_attach_args *pa;
    849        1.41    bouyer {
    850        1.63   thorpej 	pcireg_t maptype;
    851        1.89      matt 	bus_addr_t addr;
    852        1.63   thorpej 
    853        1.41    bouyer 	/*
    854        1.41    bouyer 	 * Map DMA registers
    855        1.41    bouyer 	 *
    856        1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    857        1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    858        1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    859        1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    860        1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    861        1.41    bouyer 	 * could be mapped.
    862        1.41    bouyer 	 *
    863        1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    864        1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    865        1.41    bouyer 	 * XXX space," some controllers (at least the United
    866        1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    867        1.41    bouyer 	 */
    868        1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    869        1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    870        1.63   thorpej 
    871        1.63   thorpej 	switch (maptype) {
    872        1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    873        1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    874        1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    875        1.89      matt 		    &addr, NULL, NULL) == 0);
    876        1.89      matt 		if (sc->sc_dma_ok == 0) {
    877        1.89      matt 			printf(", but unused (couldn't query registers)");
    878        1.89      matt 			break;
    879        1.89      matt 		}
    880        1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    881        1.91      matt 		    && addr >= 0x10000) {
    882        1.89      matt 			sc->sc_dma_ok = 0;
    883   1.107.2.6   nathanw 			printf(", but unused (registers at unsafe address "
    884   1.107.2.6   nathanw 			    "%#lx)", (unsigned long)addr);
    885        1.89      matt 			break;
    886        1.89      matt 		}
    887        1.89      matt 		/* FALLTHROUGH */
    888        1.89      matt 
    889        1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    890        1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    891        1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    892        1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    893        1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    894        1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    895        1.63   thorpej 			printf(", but unused (couldn't map registers)");
    896        1.63   thorpej 		} else {
    897        1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    898        1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    899        1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    900        1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    901        1.63   thorpej 		}
    902   1.107.2.6   nathanw 
    903   1.107.2.6   nathanw 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    904   1.107.2.6   nathanw 		    PCIIDE_OPTIONS_NODMA) {
    905   1.107.2.6   nathanw 			printf(", but unused (forced off by config file)");
    906   1.107.2.6   nathanw 			sc->sc_dma_ok = 0;
    907   1.107.2.6   nathanw 		}
    908        1.65   thorpej 		break;
    909        1.63   thorpej 
    910        1.63   thorpej 	default:
    911        1.63   thorpej 		sc->sc_dma_ok = 0;
    912        1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    913        1.41    bouyer 	}
    914        1.41    bouyer }
    915        1.63   thorpej 
    916         1.9    bouyer int
    917         1.9    bouyer pciide_compat_intr(arg)
    918         1.9    bouyer 	void *arg;
    919         1.9    bouyer {
    920        1.19  drochner 	struct pciide_channel *cp = arg;
    921         1.9    bouyer 
    922         1.9    bouyer #ifdef DIAGNOSTIC
    923         1.9    bouyer 	/* should only be called for a compat channel */
    924         1.9    bouyer 	if (cp->compat == 0)
    925         1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    926         1.9    bouyer #endif
    927        1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    928         1.9    bouyer }
    929         1.9    bouyer 
    930         1.9    bouyer int
    931         1.9    bouyer pciide_pci_intr(arg)
    932         1.9    bouyer 	void *arg;
    933         1.9    bouyer {
    934         1.9    bouyer 	struct pciide_softc *sc = arg;
    935         1.9    bouyer 	struct pciide_channel *cp;
    936         1.9    bouyer 	struct channel_softc *wdc_cp;
    937         1.9    bouyer 	int i, rv, crv;
    938         1.9    bouyer 
    939         1.9    bouyer 	rv = 0;
    940        1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    941         1.9    bouyer 		cp = &sc->pciide_channels[i];
    942        1.18  drochner 		wdc_cp = &cp->wdc_channel;
    943         1.9    bouyer 
    944         1.9    bouyer 		/* If a compat channel skip. */
    945         1.9    bouyer 		if (cp->compat)
    946         1.9    bouyer 			continue;
    947         1.9    bouyer 		/* if this channel not waiting for intr, skip */
    948         1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    949         1.9    bouyer 			continue;
    950         1.9    bouyer 
    951         1.9    bouyer 		crv = wdcintr(wdc_cp);
    952         1.9    bouyer 		if (crv == 0)
    953         1.9    bouyer 			;		/* leave rv alone */
    954         1.9    bouyer 		else if (crv == 1)
    955         1.9    bouyer 			rv = 1;		/* claim the intr */
    956         1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    957         1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    958         1.9    bouyer 	}
    959         1.9    bouyer 	return (rv);
    960         1.9    bouyer }
    961         1.9    bouyer 
    962        1.28    bouyer void
    963        1.28    bouyer pciide_channel_dma_setup(cp)
    964        1.28    bouyer 	struct pciide_channel *cp;
    965        1.28    bouyer {
    966        1.28    bouyer 	int drive;
    967        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    968        1.28    bouyer 	struct ata_drive_datas *drvp;
    969        1.28    bouyer 
    970        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    971        1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    972        1.28    bouyer 		/* If no drive, skip */
    973        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    974        1.28    bouyer 			continue;
    975        1.28    bouyer 		/* setup DMA if needed */
    976        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    977        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    978        1.28    bouyer 		    sc->sc_dma_ok == 0) {
    979        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    980        1.28    bouyer 			continue;
    981        1.28    bouyer 		}
    982        1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    983        1.28    bouyer 		    != 0) {
    984        1.28    bouyer 			/* Abort DMA setup */
    985        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    986        1.28    bouyer 			continue;
    987        1.28    bouyer 		}
    988        1.28    bouyer 	}
    989        1.28    bouyer }
    990        1.28    bouyer 
    991        1.18  drochner int
    992        1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    993         1.9    bouyer 	struct pciide_softc *sc;
    994        1.18  drochner 	int channel, drive;
    995         1.9    bouyer {
    996        1.18  drochner 	bus_dma_segment_t seg;
    997        1.18  drochner 	int error, rseg;
    998        1.18  drochner 	const bus_size_t dma_table_size =
    999        1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1000        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1001        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1002        1.18  drochner 
   1003        1.28    bouyer 	/* If table was already allocated, just return */
   1004        1.28    bouyer 	if (dma_maps->dma_table)
   1005        1.28    bouyer 		return 0;
   1006        1.28    bouyer 
   1007        1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1008        1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1009        1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1010        1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1011        1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
   1012        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1013        1.18  drochner 		    channel, drive, error);
   1014        1.18  drochner 		return error;
   1015        1.18  drochner 	}
   1016        1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1017        1.18  drochner 	    dma_table_size,
   1018        1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1019        1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1020        1.18  drochner 		printf("%s:%d: unable to map table DMA for"
   1021        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1022        1.18  drochner 		    channel, drive, error);
   1023        1.18  drochner 		return error;
   1024        1.18  drochner 	}
   1025        1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1026        1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1027        1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1028        1.18  drochner 
   1029        1.18  drochner 	/* Create and load table DMA map for this disk */
   1030        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1031        1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1032        1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1033        1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
   1034        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1035        1.18  drochner 		    channel, drive, error);
   1036        1.18  drochner 		return error;
   1037        1.18  drochner 	}
   1038        1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1039        1.18  drochner 	    dma_maps->dmamap_table,
   1040        1.18  drochner 	    dma_maps->dma_table,
   1041        1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1042        1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
   1043        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1044        1.18  drochner 		    channel, drive, error);
   1045        1.18  drochner 		return error;
   1046        1.18  drochner 	}
   1047        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1048        1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1049        1.96      fvdl 	    DEBUG_PROBE);
   1050        1.18  drochner 	/* Create a xfer DMA map for this drive */
   1051        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1052        1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
   1053        1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1054        1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1055        1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1056        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1057        1.18  drochner 		    channel, drive, error);
   1058        1.18  drochner 		return error;
   1059        1.18  drochner 	}
   1060        1.18  drochner 	return 0;
   1061         1.9    bouyer }
   1062         1.9    bouyer 
   1063        1.18  drochner int
   1064        1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1065        1.18  drochner 	void *v;
   1066        1.18  drochner 	int channel, drive;
   1067        1.18  drochner 	void *databuf;
   1068        1.18  drochner 	size_t datalen;
   1069        1.18  drochner 	int flags;
   1070         1.9    bouyer {
   1071        1.18  drochner 	struct pciide_softc *sc = v;
   1072        1.18  drochner 	int error, seg;
   1073        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1074        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1075        1.18  drochner 
   1076        1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1077        1.18  drochner 	    dma_maps->dmamap_xfer,
   1078   1.107.2.3   nathanw 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1079   1.107.2.3   nathanw 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1080        1.18  drochner 	if (error) {
   1081        1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1082        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1083        1.18  drochner 		    channel, drive, error);
   1084        1.18  drochner 		return error;
   1085        1.18  drochner 	}
   1086         1.9    bouyer 
   1087        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1088        1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1089        1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1090        1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1091         1.9    bouyer 
   1092        1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1093        1.18  drochner #ifdef DIAGNOSTIC
   1094        1.18  drochner 		/* A segment must not cross a 64k boundary */
   1095        1.18  drochner 		{
   1096        1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1097        1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1098        1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1099        1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1100        1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1101        1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1102        1.18  drochner 			    seg, phys, len);
   1103        1.18  drochner 			panic("pciide_dma: buf align");
   1104         1.9    bouyer 		}
   1105         1.9    bouyer 		}
   1106        1.18  drochner #endif
   1107        1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1108        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1109        1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1110        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1111        1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1112        1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1113        1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1114        1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1115        1.18  drochner 
   1116         1.9    bouyer 	}
   1117        1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1118        1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1119         1.9    bouyer 
   1120        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1121        1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1122        1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1123         1.9    bouyer 
   1124        1.18  drochner 	/* Maps are ready. Start DMA function */
   1125        1.18  drochner #ifdef DIAGNOSTIC
   1126        1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1127        1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1128        1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1129        1.18  drochner 		panic("pciide_dma_init: table align");
   1130        1.18  drochner 	}
   1131        1.18  drochner #endif
   1132        1.18  drochner 
   1133        1.18  drochner 	/* Clear status bits */
   1134        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1135        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1136        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1137        1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1138        1.18  drochner 	/* Write table addr */
   1139        1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1140        1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1141        1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1142        1.18  drochner 	/* set read/write */
   1143        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1144        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1145        1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1146        1.56    bouyer 	/* remember flags */
   1147        1.56    bouyer 	dma_maps->dma_flags = flags;
   1148        1.18  drochner 	return 0;
   1149        1.18  drochner }
   1150        1.18  drochner 
   1151        1.18  drochner void
   1152        1.56    bouyer pciide_dma_start(v, channel, drive)
   1153        1.18  drochner 	void *v;
   1154        1.56    bouyer 	int channel, drive;
   1155        1.18  drochner {
   1156        1.18  drochner 	struct pciide_softc *sc = v;
   1157        1.18  drochner 
   1158        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1159        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1160        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1161        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1162        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1163        1.18  drochner }
   1164        1.18  drochner 
   1165        1.18  drochner int
   1166        1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1167        1.18  drochner 	void *v;
   1168        1.18  drochner 	int channel, drive;
   1169        1.56    bouyer 	int force;
   1170        1.18  drochner {
   1171        1.18  drochner 	struct pciide_softc *sc = v;
   1172        1.18  drochner 	u_int8_t status;
   1173        1.56    bouyer 	int error = 0;
   1174        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1175        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1176        1.18  drochner 
   1177        1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1178        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1179        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1180        1.18  drochner 	    DEBUG_XFERS);
   1181        1.18  drochner 
   1182        1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1183        1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1184        1.56    bouyer 
   1185        1.18  drochner 	/* stop DMA channel */
   1186        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1187        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1188        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1189        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1190        1.18  drochner 
   1191        1.56    bouyer 	/* Unload the map of the data buffer */
   1192        1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1193        1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1194        1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1195        1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1196        1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1197        1.56    bouyer 
   1198        1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1199        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1200        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1201        1.56    bouyer 		error |= WDC_DMAST_ERR;
   1202        1.18  drochner 	}
   1203        1.18  drochner 
   1204        1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1205        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1206        1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1207        1.18  drochner 		    drive, status);
   1208        1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1209        1.18  drochner 	}
   1210        1.18  drochner 
   1211        1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1212        1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1213        1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1214        1.18  drochner 	}
   1215        1.56    bouyer 	return error;
   1216        1.18  drochner }
   1217        1.18  drochner 
   1218        1.67    bouyer void
   1219        1.67    bouyer pciide_irqack(chp)
   1220        1.67    bouyer 	struct channel_softc *chp;
   1221        1.67    bouyer {
   1222        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1223        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1224        1.67    bouyer 
   1225        1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1226        1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1227        1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1228        1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1229        1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1230        1.67    bouyer }
   1231        1.67    bouyer 
   1232        1.41    bouyer /* some common code used by several chip_map */
   1233        1.41    bouyer int
   1234        1.41    bouyer pciide_chansetup(sc, channel, interface)
   1235        1.41    bouyer 	struct pciide_softc *sc;
   1236        1.41    bouyer 	int channel;
   1237        1.41    bouyer 	pcireg_t interface;
   1238        1.41    bouyer {
   1239        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1240        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1241        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1242        1.41    bouyer 	cp->wdc_channel.channel = channel;
   1243        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1244        1.41    bouyer 	cp->wdc_channel.ch_queue =
   1245        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1246        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1247        1.41    bouyer 		printf("%s %s channel: "
   1248        1.41    bouyer 		    "can't allocate memory for command queue",
   1249        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1250        1.41    bouyer 		return 0;
   1251        1.41    bouyer 	}
   1252        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1253        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1254        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1255        1.41    bouyer 	    "configured" : "wired",
   1256        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1257        1.41    bouyer 	    "native-PCI" : "compatibility");
   1258        1.41    bouyer 	return 1;
   1259        1.41    bouyer }
   1260        1.41    bouyer 
   1261        1.18  drochner /* some common code used by several chip channel_map */
   1262        1.18  drochner void
   1263        1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1264        1.18  drochner 	struct pci_attach_args *pa;
   1265        1.18  drochner 	struct pciide_channel *cp;
   1266        1.41    bouyer 	pcireg_t interface;
   1267        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1268        1.41    bouyer 	int (*pci_intr) __P((void *));
   1269        1.18  drochner {
   1270        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1271        1.18  drochner 
   1272        1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1273        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1274        1.41    bouyer 		    pci_intr);
   1275        1.41    bouyer 	else
   1276        1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1277        1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1278        1.41    bouyer 
   1279        1.18  drochner 	if (cp->hw_ok == 0)
   1280        1.18  drochner 		return;
   1281        1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1282        1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1283        1.18  drochner 	wdcattach(wdc_cp);
   1284        1.18  drochner }
   1285        1.18  drochner 
   1286        1.18  drochner /*
   1287        1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1288        1.18  drochner  * if channel can be disabled, 0 if not
   1289        1.18  drochner  */
   1290        1.18  drochner int
   1291        1.60  gmcgarry pciide_chan_candisable(cp)
   1292        1.18  drochner 	struct pciide_channel *cp;
   1293        1.18  drochner {
   1294        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1295        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1296        1.18  drochner 
   1297        1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1298        1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1299        1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1300        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1301        1.18  drochner 		cp->hw_ok = 0;
   1302        1.18  drochner 		return 1;
   1303        1.18  drochner 	}
   1304        1.18  drochner 	return 0;
   1305        1.18  drochner }
   1306        1.18  drochner 
   1307        1.18  drochner /*
   1308        1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1309        1.18  drochner  * Set hw_ok=0 on failure
   1310        1.18  drochner  */
   1311        1.18  drochner void
   1312        1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1313         1.5       cgd 	struct pci_attach_args *pa;
   1314        1.18  drochner 	struct pciide_channel *cp;
   1315        1.18  drochner 	int compatchan, interface;
   1316        1.18  drochner {
   1317        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1318        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1319        1.18  drochner 
   1320        1.18  drochner 	if (cp->hw_ok == 0)
   1321        1.18  drochner 		return;
   1322        1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1323        1.18  drochner 		return;
   1324        1.18  drochner 
   1325   1.107.2.2   nathanw #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1326        1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1327        1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1328        1.18  drochner 	if (cp->ih == NULL) {
   1329   1.107.2.2   nathanw #endif
   1330        1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1331        1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1332        1.18  drochner 		cp->hw_ok = 0;
   1333   1.107.2.2   nathanw #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1334        1.18  drochner 	}
   1335   1.107.2.2   nathanw #endif
   1336        1.18  drochner }
   1337        1.18  drochner 
   1338        1.18  drochner void
   1339        1.28    bouyer pciide_print_modes(cp)
   1340        1.28    bouyer 	struct pciide_channel *cp;
   1341        1.18  drochner {
   1342        1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1343        1.18  drochner }
   1344        1.18  drochner 
   1345        1.18  drochner void
   1346        1.41    bouyer default_chip_map(sc, pa)
   1347        1.18  drochner 	struct pciide_softc *sc;
   1348        1.41    bouyer 	struct pci_attach_args *pa;
   1349        1.18  drochner {
   1350        1.41    bouyer 	struct pciide_channel *cp;
   1351        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1352        1.41    bouyer 	pcireg_t csr;
   1353        1.41    bouyer 	int channel, drive;
   1354        1.41    bouyer 	struct ata_drive_datas *drvp;
   1355        1.41    bouyer 	u_int8_t idedma_ctl;
   1356        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1357        1.41    bouyer 	char *failreason;
   1358        1.41    bouyer 
   1359        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1360        1.41    bouyer 		return;
   1361        1.41    bouyer 
   1362        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1363        1.41    bouyer 		printf("%s: bus-master DMA support present",
   1364        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1365        1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1366        1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1367        1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1368        1.41    bouyer 			printf(", but unused (no driver support)");
   1369        1.41    bouyer 			sc->sc_dma_ok = 0;
   1370        1.41    bouyer 		} else {
   1371        1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1372   1.107.2.6   nathanw 			if (sc->sc_dma_ok != 0)
   1373   1.107.2.6   nathanw 				printf(", used without full driver "
   1374   1.107.2.6   nathanw 				    "support");
   1375        1.41    bouyer 		}
   1376        1.41    bouyer 	} else {
   1377        1.41    bouyer 		printf("%s: hardware does not support DMA",
   1378        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1379        1.41    bouyer 		sc->sc_dma_ok = 0;
   1380        1.41    bouyer 	}
   1381        1.41    bouyer 	printf("\n");
   1382        1.67    bouyer 	if (sc->sc_dma_ok) {
   1383        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1384        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1385        1.67    bouyer 	}
   1386        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1387        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1388        1.18  drochner 
   1389        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1390        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1391        1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1392        1.41    bouyer 
   1393        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1394        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1395        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1396        1.41    bouyer 			continue;
   1397        1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1398        1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1399        1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1400        1.41    bouyer 		} else {
   1401        1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1402        1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1403        1.41    bouyer 		}
   1404        1.41    bouyer 		if (cp->hw_ok == 0)
   1405        1.41    bouyer 			continue;
   1406        1.41    bouyer 		/*
   1407        1.41    bouyer 		 * Check to see if something appears to be there.
   1408        1.41    bouyer 		 */
   1409        1.41    bouyer 		failreason = NULL;
   1410        1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1411        1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1412        1.41    bouyer 			goto next;
   1413        1.41    bouyer 		}
   1414        1.41    bouyer 		/*
   1415        1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1416        1.41    bouyer 		 * channel by trying to access the channel again while the
   1417        1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1418        1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1419        1.41    bouyer 		 * this controller.)  YUCK!
   1420        1.41    bouyer 		 */
   1421        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1422        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1423        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1424        1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1425        1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1426        1.41    bouyer 			failreason = "other hardware responding at addresses";
   1427        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1428        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1429        1.41    bouyer next:
   1430        1.41    bouyer 		if (failreason) {
   1431        1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1432        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1433        1.41    bouyer 			    failreason);
   1434        1.41    bouyer 			cp->hw_ok = 0;
   1435        1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1436        1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1437  1.107.2.12   nathanw 			if (interface & PCIIDE_INTERFACE_PCI(channel))
   1438  1.107.2.12   nathanw 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1439  1.107.2.12   nathanw 				    cp->ctl_baseioh, ctlsize);
   1440  1.107.2.12   nathanw 			else
   1441  1.107.2.12   nathanw 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1442  1.107.2.12   nathanw 				    cp->wdc_channel.ctl_ioh, ctlsize);
   1443        1.41    bouyer 		} else {
   1444        1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1445        1.41    bouyer 		}
   1446        1.41    bouyer 		if (cp->hw_ok) {
   1447        1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1448        1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1449        1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1450        1.41    bouyer 		}
   1451        1.41    bouyer 	}
   1452        1.18  drochner 
   1453        1.18  drochner 	if (sc->sc_dma_ok == 0)
   1454        1.41    bouyer 		return;
   1455        1.18  drochner 
   1456        1.18  drochner 	/* Allocate DMA maps */
   1457        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1458        1.18  drochner 		idedma_ctl = 0;
   1459        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1460        1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1461        1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1462        1.18  drochner 			/* If no drive, skip */
   1463        1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1464        1.18  drochner 				continue;
   1465        1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1466        1.18  drochner 				continue;
   1467        1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1468        1.18  drochner 				/* Abort DMA setup */
   1469        1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1470        1.18  drochner 				    "using PIO transfers\n",
   1471        1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1472        1.18  drochner 				    channel, drive);
   1473        1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1474        1.18  drochner 			}
   1475        1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1476        1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1477        1.18  drochner 			    channel, drive);
   1478        1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1479        1.18  drochner 		}
   1480        1.18  drochner 		if (idedma_ctl != 0) {
   1481        1.18  drochner 			/* Add software bits in status register */
   1482        1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1483        1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1484        1.18  drochner 			    idedma_ctl);
   1485        1.18  drochner 		}
   1486        1.18  drochner 	}
   1487        1.18  drochner }
   1488        1.18  drochner 
   1489        1.18  drochner void
   1490        1.41    bouyer piix_chip_map(sc, pa)
   1491        1.41    bouyer 	struct pciide_softc *sc;
   1492        1.18  drochner 	struct pci_attach_args *pa;
   1493        1.41    bouyer {
   1494        1.18  drochner 	struct pciide_channel *cp;
   1495        1.41    bouyer 	int channel;
   1496        1.42    bouyer 	u_int32_t idetim;
   1497        1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1498        1.18  drochner 
   1499        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1500        1.18  drochner 		return;
   1501         1.6       cgd 
   1502        1.41    bouyer 	printf("%s: bus-master DMA support present",
   1503        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1504        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1505        1.41    bouyer 	printf("\n");
   1506        1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1507        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1508        1.41    bouyer 	if (sc->sc_dma_ok) {
   1509        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1510        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1511        1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1512        1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1513        1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1514        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1515        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1516        1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1517       1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1518  1.107.2.10   nathanw 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1519  1.107.2.10   nathanw 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1520        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1521        1.41    bouyer 		}
   1522        1.18  drochner 	}
   1523        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1524        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1525        1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1526        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1527       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1528       1.102    bouyer 		break;
   1529        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1530       1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1531  1.107.2.10   nathanw 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1532  1.107.2.10   nathanw 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1533       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1534        1.93    bouyer 		break;
   1535        1.93    bouyer 	default:
   1536        1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1537        1.93    bouyer 	}
   1538        1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1539        1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1540        1.41    bouyer 	else
   1541        1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1542        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1543        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1544         1.9    bouyer 
   1545        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1546        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1547        1.41    bouyer 	    DEBUG_PROBE);
   1548        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1549        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1550        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1551        1.41    bouyer 		    DEBUG_PROBE);
   1552        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1553        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1554        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1555        1.41    bouyer 			    DEBUG_PROBE);
   1556        1.41    bouyer 		}
   1557        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1558       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1559       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1560  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1561  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1562  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
   1563        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1564        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1565        1.42    bouyer 			    DEBUG_PROBE);
   1566        1.42    bouyer 		}
   1567        1.42    bouyer 
   1568        1.41    bouyer 	}
   1569        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1570         1.9    bouyer 
   1571        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1572        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1573        1.41    bouyer 		/* PIIX is compat-only */
   1574        1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1575        1.41    bouyer 			continue;
   1576        1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1577        1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1578        1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1579        1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1580        1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1581        1.46   mycroft 			continue;
   1582        1.42    bouyer 		}
   1583        1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1584        1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1585        1.42    bouyer 		if (cp->hw_ok == 0)
   1586        1.42    bouyer 			continue;
   1587        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1588        1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1589        1.42    bouyer 			    channel);
   1590        1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1591        1.42    bouyer 			    idetim);
   1592        1.42    bouyer 		}
   1593        1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1594        1.41    bouyer 		if (cp->hw_ok == 0)
   1595        1.41    bouyer 			continue;
   1596        1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1597        1.41    bouyer 	}
   1598         1.9    bouyer 
   1599        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1600        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1601        1.41    bouyer 	    DEBUG_PROBE);
   1602        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1603        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1604        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1605        1.41    bouyer 		    DEBUG_PROBE);
   1606        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1607        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1608        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1609        1.41    bouyer 			    DEBUG_PROBE);
   1610        1.41    bouyer 		}
   1611        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1612       1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1613       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1614  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1615  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1616  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
   1617        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1618        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1619        1.42    bouyer 			    DEBUG_PROBE);
   1620        1.42    bouyer 		}
   1621        1.28    bouyer 	}
   1622        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1623        1.28    bouyer }
   1624        1.28    bouyer 
   1625        1.28    bouyer void
   1626        1.28    bouyer piix_setup_channel(chp)
   1627        1.28    bouyer 	struct channel_softc *chp;
   1628        1.28    bouyer {
   1629        1.28    bouyer 	u_int8_t mode[2], drive;
   1630        1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1631        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1632        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1633        1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1634        1.28    bouyer 
   1635        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1636        1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1637        1.28    bouyer 	idedma_ctl = 0;
   1638        1.28    bouyer 
   1639        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1640        1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1641        1.28    bouyer 	    chp->channel);
   1642         1.9    bouyer 
   1643        1.28    bouyer 	/* setup DMA */
   1644        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1645         1.9    bouyer 
   1646        1.28    bouyer 	/*
   1647        1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1648        1.28    bouyer 	 * different timings for master and slave drives.
   1649        1.28    bouyer 	 * We need to find the best combination.
   1650        1.28    bouyer 	 */
   1651         1.9    bouyer 
   1652        1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1653        1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1654        1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1655        1.28    bouyer 		mode[0] = mode[1] =
   1656        1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1657        1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1658        1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1659        1.28    bouyer 		goto ok;
   1660        1.28    bouyer 	}
   1661        1.28    bouyer 	/*
   1662        1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1663        1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1664        1.28    bouyer 	 */
   1665        1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1666        1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1667        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1668        1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1669        1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1670        1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1671        1.28    bouyer 		goto ok;
   1672        1.28    bouyer 	}
   1673        1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1674        1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1675        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1676        1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1677        1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1678        1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1679        1.28    bouyer 		goto ok;
   1680        1.28    bouyer 	}
   1681        1.28    bouyer 	/*
   1682        1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1683        1.28    bouyer 	 * one of them is PIO mode < 2
   1684        1.28    bouyer 	 */
   1685        1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1686        1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1687        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1688        1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1689        1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1690        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1691        1.28    bouyer 	} else {
   1692        1.28    bouyer 		mode[0] = mode[1] =
   1693        1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1694        1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1695        1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1696        1.28    bouyer 	}
   1697        1.28    bouyer ok:	/* The modes are setup */
   1698        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1699        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1700         1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1701        1.28    bouyer 			    mode[drive], 1, chp->channel);
   1702        1.28    bouyer 			goto end;
   1703        1.38    bouyer 		}
   1704        1.28    bouyer 	}
   1705        1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1706        1.28    bouyer 	if (mode[0] >= 2)
   1707        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1708        1.28    bouyer 		    mode[0], 0, chp->channel);
   1709        1.28    bouyer 	else
   1710        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1711        1.28    bouyer 		    mode[1], 0, chp->channel);
   1712        1.28    bouyer end:	/*
   1713        1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1714        1.28    bouyer 	 * it per-drive
   1715        1.28    bouyer 	 */
   1716        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1717        1.28    bouyer 		/* If no drive, skip */
   1718        1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1719        1.28    bouyer 			continue;
   1720        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1721        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1722        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1723        1.28    bouyer 	}
   1724        1.28    bouyer 	if (idedma_ctl != 0) {
   1725        1.28    bouyer 		/* Add software bits in status register */
   1726        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1727        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1728        1.28    bouyer 		    idedma_ctl);
   1729         1.9    bouyer 	}
   1730        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1731        1.28    bouyer 	pciide_print_modes(cp);
   1732         1.9    bouyer }
   1733         1.9    bouyer 
   1734         1.9    bouyer void
   1735        1.41    bouyer piix3_4_setup_channel(chp)
   1736        1.41    bouyer 	struct channel_softc *chp;
   1737        1.28    bouyer {
   1738        1.28    bouyer 	struct ata_drive_datas *drvp;
   1739        1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1740        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1741        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1742        1.28    bouyer 	int drive;
   1743        1.42    bouyer 	int channel = chp->channel;
   1744        1.28    bouyer 
   1745        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1746        1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1747        1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1748        1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1749        1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1750        1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1751        1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1752        1.28    bouyer 
   1753        1.28    bouyer 	idedma_ctl = 0;
   1754        1.28    bouyer 	/* If channel disabled, no need to go further */
   1755        1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1756        1.28    bouyer 		return;
   1757        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1758        1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1759        1.28    bouyer 
   1760        1.28    bouyer 	/* setup DMA if needed */
   1761        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1762        1.28    bouyer 
   1763        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1764        1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1765        1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1766        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1767        1.28    bouyer 		/* If no drive, skip */
   1768        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1769         1.9    bouyer 			continue;
   1770        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1771        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1772        1.28    bouyer 			goto pio;
   1773        1.28    bouyer 
   1774        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1775       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1776       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1777  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1778  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1779  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
   1780        1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1781       1.102    bouyer 		}
   1782       1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1783  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1784  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1785  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
   1786       1.102    bouyer 			/* setup Ultra/100 */
   1787       1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1788       1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1789       1.102    bouyer 				drvp->UDMA_mode = 2;
   1790       1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1791       1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1792       1.102    bouyer 			} else {
   1793       1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1794       1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1795       1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1796       1.102    bouyer 					    drive);
   1797       1.102    bouyer 				} else {
   1798       1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1799       1.102    bouyer 					    drive);
   1800       1.102    bouyer 				}
   1801       1.102    bouyer 			}
   1802        1.42    bouyer 		}
   1803        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1804        1.42    bouyer 			/* setup Ultra/66 */
   1805        1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1806        1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1807        1.42    bouyer 				drvp->UDMA_mode = 2;
   1808        1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1809        1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1810        1.42    bouyer 			else
   1811        1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1812        1.42    bouyer 		}
   1813        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1814        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1815        1.28    bouyer 			/* use Ultra/DMA */
   1816        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1817        1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1818        1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1819        1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1820        1.28    bouyer 		} else {
   1821        1.28    bouyer 			/* use Multiword DMA */
   1822        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1823         1.9    bouyer 			if (drive == 0) {
   1824         1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1825        1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1826         1.9    bouyer 			} else {
   1827         1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1828        1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1829         1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1830        1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1831         1.9    bouyer 			}
   1832         1.9    bouyer 		}
   1833        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1834        1.28    bouyer 
   1835        1.28    bouyer pio:		/* use PIO mode */
   1836        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1837        1.28    bouyer 		if (drive == 0) {
   1838        1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1839        1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1840        1.28    bouyer 		} else {
   1841        1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1842        1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1843        1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1844        1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1845         1.9    bouyer 		}
   1846         1.9    bouyer 	}
   1847        1.28    bouyer 	if (idedma_ctl != 0) {
   1848        1.28    bouyer 		/* Add software bits in status register */
   1849        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1850        1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1851        1.28    bouyer 		    idedma_ctl);
   1852         1.9    bouyer 	}
   1853        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1854        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1855        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1856        1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1857        1.28    bouyer 	pciide_print_modes(cp);
   1858         1.9    bouyer }
   1859         1.8  drochner 
   1860        1.28    bouyer 
   1861         1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1862         1.9    bouyer static u_int32_t
   1863         1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1864         1.9    bouyer 	u_int8_t mode;
   1865         1.9    bouyer 	u_int8_t dma;
   1866         1.9    bouyer 	u_int8_t channel;
   1867         1.9    bouyer {
   1868         1.9    bouyer 
   1869         1.9    bouyer 	if (dma)
   1870         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1871         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1872         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1873         1.9    bouyer 		    channel);
   1874         1.9    bouyer 	else
   1875         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1876         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1877         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1878         1.9    bouyer 		    channel);
   1879         1.8  drochner }
   1880         1.8  drochner 
   1881         1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1882         1.9    bouyer static u_int32_t
   1883         1.9    bouyer piix_setup_idetim_drvs(drvp)
   1884         1.9    bouyer 	struct ata_drive_datas *drvp;
   1885         1.6       cgd {
   1886         1.9    bouyer 	u_int32_t ret = 0;
   1887         1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1888         1.9    bouyer 	u_int8_t channel = chp->channel;
   1889         1.9    bouyer 	u_int8_t drive = drvp->drive;
   1890         1.9    bouyer 
   1891         1.9    bouyer 	/*
   1892         1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1893         1.9    bouyer 	 * So just check DMA and PIO here.
   1894         1.9    bouyer 	 */
   1895         1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1896         1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1897         1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1898         1.9    bouyer 		    drvp->DMA_mode == 0) {
   1899         1.9    bouyer 			drvp->PIO_mode = 0;
   1900         1.9    bouyer 			return ret;
   1901         1.9    bouyer 		}
   1902         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1903         1.9    bouyer 		/*
   1904         1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1905         1.9    bouyer 		 * too, else use compat timings.
   1906         1.9    bouyer 		 */
   1907         1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1908         1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1909         1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1910         1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1911         1.9    bouyer 			drvp->PIO_mode = 0;
   1912         1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1913         1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1914         1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1915         1.9    bouyer 			    channel);
   1916         1.9    bouyer 			return ret;
   1917         1.9    bouyer 		}
   1918         1.9    bouyer 	}
   1919         1.6       cgd 
   1920         1.6       cgd 	/*
   1921         1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1922         1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1923         1.9    bouyer 	 * if PIO mode >= 3.
   1924         1.6       cgd 	 */
   1925         1.6       cgd 
   1926         1.9    bouyer 	if (drvp->PIO_mode < 2)
   1927         1.9    bouyer 		return ret;
   1928         1.9    bouyer 
   1929         1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1930         1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1931         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1932         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1933         1.9    bouyer 	}
   1934         1.9    bouyer 	return ret;
   1935         1.9    bouyer }
   1936         1.9    bouyer 
   1937         1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1938         1.9    bouyer static u_int32_t
   1939         1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1940         1.9    bouyer 	u_int8_t mode;
   1941         1.9    bouyer 	u_int8_t dma;
   1942         1.9    bouyer 	u_int8_t channel;
   1943         1.9    bouyer {
   1944         1.9    bouyer 	if (dma)
   1945         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1946         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1947         1.9    bouyer 	else
   1948         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1949         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1950        1.53    bouyer }
   1951        1.53    bouyer 
   1952        1.53    bouyer void
   1953   1.107.2.2   nathanw amd7x6_chip_map(sc, pa)
   1954        1.53    bouyer 	struct pciide_softc *sc;
   1955        1.53    bouyer 	struct pci_attach_args *pa;
   1956        1.53    bouyer {
   1957        1.53    bouyer 	struct pciide_channel *cp;
   1958        1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1959        1.77    bouyer 	int channel;
   1960        1.53    bouyer 	pcireg_t chanenable;
   1961        1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1962        1.53    bouyer 
   1963        1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1964        1.53    bouyer 		return;
   1965        1.77    bouyer 	printf("%s: bus-master DMA support present",
   1966        1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1967        1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   1968        1.77    bouyer 	printf("\n");
   1969        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1970        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1971        1.67    bouyer 	if (sc->sc_dma_ok) {
   1972        1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1973        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   1974        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1975        1.67    bouyer 	}
   1976        1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1977        1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1978   1.107.2.2   nathanw 
   1979  1.107.2.11   nathanw 	switch (sc->sc_pp->ide_product) {
   1980  1.107.2.11   nathanw 	case PCI_PRODUCT_AMD_PBC766_IDE:
   1981  1.107.2.11   nathanw 	case PCI_PRODUCT_AMD_PBC768_IDE:
   1982  1.107.2.13   nathanw 	case PCI_PRODUCT_AMD_PBC8111_IDE:
   1983   1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   1984  1.107.2.11   nathanw 		break;
   1985  1.107.2.11   nathanw 	default:
   1986   1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 4;
   1987  1.107.2.11   nathanw 	}
   1988   1.107.2.2   nathanw 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   1989        1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1990        1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1991   1.107.2.2   nathanw 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
   1992        1.53    bouyer 
   1993   1.107.2.2   nathanw 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   1994        1.53    bouyer 	    DEBUG_PROBE);
   1995        1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1996        1.53    bouyer 		cp = &sc->pciide_channels[channel];
   1997        1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1998        1.53    bouyer 			continue;
   1999        1.53    bouyer 
   2000   1.107.2.2   nathanw 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2001        1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2002        1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2003        1.53    bouyer 			continue;
   2004        1.53    bouyer 		}
   2005        1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2006        1.53    bouyer 		    pciide_pci_intr);
   2007        1.53    bouyer 
   2008        1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   2009   1.107.2.2   nathanw 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   2010        1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2011        1.53    bouyer 		if (cp->hw_ok == 0)
   2012        1.53    bouyer 			continue;
   2013        1.53    bouyer 
   2014   1.107.2.2   nathanw 		amd7x6_setup_channel(&cp->wdc_channel);
   2015        1.53    bouyer 	}
   2016   1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
   2017        1.53    bouyer 	    chanenable);
   2018        1.53    bouyer 	return;
   2019        1.53    bouyer }
   2020        1.53    bouyer 
   2021        1.53    bouyer void
   2022   1.107.2.2   nathanw amd7x6_setup_channel(chp)
   2023        1.53    bouyer 	struct channel_softc *chp;
   2024        1.53    bouyer {
   2025        1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2026        1.53    bouyer 	u_int8_t idedma_ctl;
   2027        1.53    bouyer 	int mode, drive;
   2028        1.53    bouyer 	struct ata_drive_datas *drvp;
   2029        1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2030        1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2031        1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2032        1.78    bouyer 	int rev = PCI_REVISION(
   2033        1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2034        1.80    bouyer #endif
   2035        1.53    bouyer 
   2036        1.53    bouyer 	idedma_ctl = 0;
   2037   1.107.2.2   nathanw 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
   2038   1.107.2.2   nathanw 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
   2039   1.107.2.2   nathanw 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2040   1.107.2.2   nathanw 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2041        1.53    bouyer 
   2042        1.53    bouyer 	/* setup DMA if needed */
   2043        1.53    bouyer 	pciide_channel_dma_setup(cp);
   2044        1.53    bouyer 
   2045        1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2046        1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2047        1.53    bouyer 		/* If no drive, skip */
   2048        1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2049        1.53    bouyer 			continue;
   2050        1.53    bouyer 		/* add timing values, setup DMA if needed */
   2051        1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2052        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2053        1.53    bouyer 			mode = drvp->PIO_mode;
   2054        1.53    bouyer 			goto pio;
   2055        1.53    bouyer 		}
   2056        1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2057        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2058        1.53    bouyer 			/* use Ultra/DMA */
   2059        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2060   1.107.2.2   nathanw 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2061   1.107.2.2   nathanw 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2062   1.107.2.2   nathanw 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2063   1.107.2.2   nathanw 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2064        1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2065        1.53    bouyer 			mode = drvp->PIO_mode;
   2066        1.53    bouyer 		} else {
   2067        1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2068        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2069        1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2070        1.78    bouyer 			/*
   2071        1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2072        1.78    bouyer 			 * with all drives, so it can be disabled by
   2073        1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2074        1.78    bouyer 			 * triggered.
   2075        1.78    bouyer 			 */
   2076   1.107.2.2   nathanw 			if (sc->sc_pp->ide_product ==
   2077   1.107.2.2   nathanw 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2078   1.107.2.2   nathanw 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2079        1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2080        1.78    bouyer 				    "to chip revision\n",
   2081        1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2082        1.78    bouyer 				    chp->channel, drive);
   2083        1.78    bouyer 				mode = drvp->PIO_mode;
   2084        1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2085        1.78    bouyer 				goto pio;
   2086        1.78    bouyer 			}
   2087        1.78    bouyer #endif
   2088        1.53    bouyer 			/* mode = min(pio, dma+2) */
   2089        1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2090        1.53    bouyer 				mode = drvp->PIO_mode;
   2091        1.53    bouyer 			else
   2092        1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2093        1.53    bouyer 		}
   2094        1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2095        1.53    bouyer 
   2096        1.53    bouyer pio:		/* setup PIO mode */
   2097        1.53    bouyer 		if (mode <= 2) {
   2098        1.53    bouyer 			drvp->DMA_mode = 0;
   2099        1.53    bouyer 			drvp->PIO_mode = 0;
   2100        1.53    bouyer 			mode = 0;
   2101        1.53    bouyer 		} else {
   2102        1.53    bouyer 			drvp->PIO_mode = mode;
   2103        1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2104        1.53    bouyer 		}
   2105        1.53    bouyer 		datatim_reg |=
   2106   1.107.2.2   nathanw 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2107   1.107.2.2   nathanw 			amd7x6_pio_set[mode]) |
   2108   1.107.2.2   nathanw 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2109   1.107.2.2   nathanw 			amd7x6_pio_rec[mode]);
   2110        1.53    bouyer 	}
   2111        1.53    bouyer 	if (idedma_ctl != 0) {
   2112        1.53    bouyer 		/* Add software bits in status register */
   2113        1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2114        1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2115        1.53    bouyer 		    idedma_ctl);
   2116        1.53    bouyer 	}
   2117        1.53    bouyer 	pciide_print_modes(cp);
   2118   1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
   2119   1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
   2120         1.9    bouyer }
   2121         1.9    bouyer 
   2122         1.9    bouyer void
   2123        1.41    bouyer apollo_chip_map(sc, pa)
   2124         1.9    bouyer 	struct pciide_softc *sc;
   2125        1.41    bouyer 	struct pci_attach_args *pa;
   2126         1.9    bouyer {
   2127        1.41    bouyer 	struct pciide_channel *cp;
   2128        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2129        1.41    bouyer 	int channel;
   2130   1.107.2.2   nathanw 	u_int32_t ideconf;
   2131        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2132   1.107.2.2   nathanw 	pcitag_t pcib_tag;
   2133   1.107.2.2   nathanw 	pcireg_t pcib_id, pcib_class;
   2134        1.41    bouyer 
   2135        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2136        1.41    bouyer 		return;
   2137   1.107.2.2   nathanw 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2138   1.107.2.2   nathanw 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2139   1.107.2.2   nathanw 	/* and read ID and rev of the ISA bridge */
   2140   1.107.2.2   nathanw 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2141   1.107.2.2   nathanw 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2142   1.107.2.2   nathanw 	printf(": VIA Technologies ");
   2143   1.107.2.2   nathanw 	switch (PCI_PRODUCT(pcib_id)) {
   2144   1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2145   1.107.2.2   nathanw 		printf("VT82C586 (Apollo VP) ");
   2146   1.107.2.2   nathanw 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2147   1.107.2.2   nathanw 			printf("ATA33 controller\n");
   2148   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 2;
   2149   1.107.2.2   nathanw 		} else {
   2150   1.107.2.2   nathanw 			printf("controller\n");
   2151   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 0;
   2152   1.107.2.2   nathanw 		}
   2153   1.107.2.2   nathanw 		break;
   2154   1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2155   1.107.2.2   nathanw 		printf("VT82C596A (Apollo Pro) ");
   2156   1.107.2.2   nathanw 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2157   1.107.2.2   nathanw 			printf("ATA66 controller\n");
   2158   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   2159   1.107.2.2   nathanw 		} else {
   2160   1.107.2.2   nathanw 			printf("ATA33 controller\n");
   2161   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 2;
   2162   1.107.2.2   nathanw 		}
   2163   1.107.2.2   nathanw 		break;
   2164   1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2165   1.107.2.2   nathanw 		printf("VT82C686A (Apollo KX133) ");
   2166   1.107.2.2   nathanw 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2167   1.107.2.2   nathanw 			printf("ATA100 controller\n");
   2168   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   2169   1.107.2.2   nathanw 		} else {
   2170   1.107.2.2   nathanw 			printf("ATA66 controller\n");
   2171   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   2172   1.107.2.2   nathanw 		}
   2173   1.107.2.7   nathanw 		break;
   2174  1.107.2.13   nathanw 	case PCI_PRODUCT_VIATECH_VT8231:
   2175  1.107.2.13   nathanw 		printf("VT8231 ATA100 controller\n");
   2176  1.107.2.13   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   2177  1.107.2.13   nathanw 		break;
   2178   1.107.2.7   nathanw 	case PCI_PRODUCT_VIATECH_VT8233:
   2179   1.107.2.7   nathanw 		printf("VT8233 ATA100 controller\n");
   2180   1.107.2.7   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   2181   1.107.2.2   nathanw 		break;
   2182  1.107.2.13   nathanw         case PCI_PRODUCT_VIATECH_VT8233A:
   2183  1.107.2.13   nathanw 		printf("VT8233A ATA100 controller\n");
   2184  1.107.2.13   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   2185  1.107.2.13   nathanw 		break;
   2186   1.107.2.2   nathanw 	default:
   2187   1.107.2.2   nathanw 		printf("unknown ATA controller\n");
   2188   1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 0;
   2189   1.107.2.2   nathanw 	}
   2190   1.107.2.2   nathanw 
   2191        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2192        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2193        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2194        1.41    bouyer 	printf("\n");
   2195        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2196        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2197        1.41    bouyer 	if (sc->sc_dma_ok) {
   2198        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2199        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2200   1.107.2.2   nathanw 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2201        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2202        1.41    bouyer 	}
   2203        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2204        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2205        1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2206        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2207        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2208         1.9    bouyer 
   2209        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2210         1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2211        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2212        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2213        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2214   1.107.2.2   nathanw 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2215         1.9    bouyer 	    DEBUG_PROBE);
   2216         1.9    bouyer 
   2217        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2218        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2219        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2220        1.41    bouyer 			continue;
   2221        1.41    bouyer 
   2222        1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2223        1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2224        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2225        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2226        1.46   mycroft 			continue;
   2227        1.41    bouyer 		}
   2228        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2229        1.41    bouyer 		    pciide_pci_intr);
   2230        1.41    bouyer 		if (cp->hw_ok == 0)
   2231        1.41    bouyer 			continue;
   2232        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2233        1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2234        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2235        1.41    bouyer 			    ideconf);
   2236        1.41    bouyer 		}
   2237        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2238        1.41    bouyer 
   2239        1.41    bouyer 		if (cp->hw_ok == 0)
   2240        1.41    bouyer 			continue;
   2241        1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2242        1.28    bouyer 	}
   2243        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2244        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2245        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2246        1.28    bouyer }
   2247        1.28    bouyer 
   2248        1.28    bouyer void
   2249        1.28    bouyer apollo_setup_channel(chp)
   2250        1.28    bouyer 	struct channel_softc *chp;
   2251        1.28    bouyer {
   2252        1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2253        1.28    bouyer 	u_int8_t idedma_ctl;
   2254        1.28    bouyer 	int mode, drive;
   2255        1.28    bouyer 	struct ata_drive_datas *drvp;
   2256        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2257        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2258        1.28    bouyer 
   2259        1.28    bouyer 	idedma_ctl = 0;
   2260        1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2261        1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2262        1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2263       1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2264        1.28    bouyer 
   2265        1.28    bouyer 	/* setup DMA if needed */
   2266        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2267         1.9    bouyer 
   2268        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2269        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2270        1.28    bouyer 		/* If no drive, skip */
   2271        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2272        1.28    bouyer 			continue;
   2273        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2274        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2275        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2276        1.28    bouyer 			mode = drvp->PIO_mode;
   2277        1.28    bouyer 			goto pio;
   2278         1.8  drochner 		}
   2279        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2280        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2281        1.28    bouyer 			/* use Ultra/DMA */
   2282        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2283        1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2284   1.107.2.2   nathanw 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2285   1.107.2.2   nathanw 			if (sc->sc_wdcdev.UDMA_cap == 5) {
   2286   1.107.2.2   nathanw 				/* 686b */
   2287   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2288   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2289   1.107.2.2   nathanw 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2290   1.107.2.2   nathanw 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2291   1.107.2.2   nathanw 				/* 596b or 686a */
   2292   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2293   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2294   1.107.2.2   nathanw 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2295   1.107.2.2   nathanw 			} else {
   2296   1.107.2.2   nathanw 				/* 596a or 586b */
   2297   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2298   1.107.2.2   nathanw 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2299   1.107.2.2   nathanw 			}
   2300        1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2301        1.28    bouyer 			mode = drvp->PIO_mode;
   2302        1.28    bouyer 		} else {
   2303        1.28    bouyer 			/* use Multiword DMA */
   2304        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2305        1.28    bouyer 			/* mode = min(pio, dma+2) */
   2306        1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2307        1.28    bouyer 				mode = drvp->PIO_mode;
   2308        1.28    bouyer 			else
   2309        1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2310         1.8  drochner 		}
   2311        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2312        1.28    bouyer 
   2313        1.28    bouyer pio:		/* setup PIO mode */
   2314        1.37    bouyer 		if (mode <= 2) {
   2315        1.37    bouyer 			drvp->DMA_mode = 0;
   2316        1.37    bouyer 			drvp->PIO_mode = 0;
   2317        1.37    bouyer 			mode = 0;
   2318        1.37    bouyer 		} else {
   2319        1.37    bouyer 			drvp->PIO_mode = mode;
   2320        1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2321        1.37    bouyer 		}
   2322        1.28    bouyer 		datatim_reg |=
   2323        1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2324        1.28    bouyer 			apollo_pio_set[mode]) |
   2325        1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2326        1.28    bouyer 			apollo_pio_rec[mode]);
   2327        1.28    bouyer 	}
   2328        1.28    bouyer 	if (idedma_ctl != 0) {
   2329        1.28    bouyer 		/* Add software bits in status register */
   2330        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2331        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2332        1.28    bouyer 		    idedma_ctl);
   2333         1.9    bouyer 	}
   2334        1.28    bouyer 	pciide_print_modes(cp);
   2335        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2336        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2337         1.9    bouyer }
   2338         1.6       cgd 
   2339        1.18  drochner void
   2340        1.41    bouyer cmd_channel_map(pa, sc, channel)
   2341         1.9    bouyer 	struct pci_attach_args *pa;
   2342        1.41    bouyer 	struct pciide_softc *sc;
   2343        1.41    bouyer 	int channel;
   2344         1.9    bouyer {
   2345        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2346        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2347        1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2348   1.107.2.8   nathanw 	int interface, one_channel;
   2349        1.70    bouyer 
   2350        1.70    bouyer 	/*
   2351        1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2352        1.70    bouyer 	 * In this case, we have to fake interface
   2353        1.70    bouyer 	 */
   2354        1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2355        1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2356        1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2357        1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2358        1.70    bouyer 		    CMD_CONF_DSA1)
   2359        1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2360        1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2361        1.70    bouyer 	} else {
   2362        1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2363        1.70    bouyer 	}
   2364         1.6       cgd 
   2365        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2366        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2367        1.41    bouyer 	cp->wdc_channel.channel = channel;
   2368        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2369        1.41    bouyer 
   2370   1.107.2.8   nathanw 	/*
   2371   1.107.2.8   nathanw 	 * Older CMD64X doesn't have independant channels
   2372   1.107.2.8   nathanw 	 */
   2373   1.107.2.8   nathanw 	switch (sc->sc_pp->ide_product) {
   2374   1.107.2.8   nathanw 	case PCI_PRODUCT_CMDTECH_649:
   2375   1.107.2.8   nathanw 		one_channel = 0;
   2376   1.107.2.8   nathanw 		break;
   2377   1.107.2.8   nathanw 	default:
   2378   1.107.2.8   nathanw 		one_channel = 1;
   2379   1.107.2.8   nathanw 		break;
   2380   1.107.2.8   nathanw 	}
   2381   1.107.2.8   nathanw 
   2382   1.107.2.8   nathanw 	if (channel > 0 && one_channel) {
   2383        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2384        1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2385        1.41    bouyer 	} else {
   2386        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2387        1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2388        1.41    bouyer 	}
   2389        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2390        1.41    bouyer 		printf("%s %s channel: "
   2391        1.41    bouyer 		    "can't allocate memory for command queue",
   2392        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2393        1.41    bouyer 		    return;
   2394        1.18  drochner 	}
   2395        1.18  drochner 
   2396        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2397        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2398        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2399        1.41    bouyer 	    "configured" : "wired",
   2400        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2401        1.41    bouyer 	    "native-PCI" : "compatibility");
   2402         1.5       cgd 
   2403         1.9    bouyer 	/*
   2404         1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2405         1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2406         1.9    bouyer 	 * the whole device
   2407         1.9    bouyer 	 */
   2408        1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2409        1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2410        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2411        1.18  drochner 		return;
   2412        1.18  drochner 	}
   2413        1.18  drochner 
   2414        1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2415        1.18  drochner 	if (cp->hw_ok == 0)
   2416        1.18  drochner 		return;
   2417        1.41    bouyer 	if (channel == 1) {
   2418        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2419        1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2420        1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2421        1.24    bouyer 			    CMD_CTRL, ctrl);
   2422        1.18  drochner 		}
   2423        1.18  drochner 	}
   2424        1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2425        1.41    bouyer }
   2426        1.41    bouyer 
   2427        1.41    bouyer int
   2428        1.41    bouyer cmd_pci_intr(arg)
   2429        1.41    bouyer 	void *arg;
   2430        1.41    bouyer {
   2431        1.41    bouyer 	struct pciide_softc *sc = arg;
   2432        1.41    bouyer 	struct pciide_channel *cp;
   2433        1.41    bouyer 	struct channel_softc *wdc_cp;
   2434        1.41    bouyer 	int i, rv, crv;
   2435        1.41    bouyer 	u_int32_t priirq, secirq;
   2436        1.41    bouyer 
   2437        1.41    bouyer 	rv = 0;
   2438        1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2439        1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2440        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2441        1.41    bouyer 		cp = &sc->pciide_channels[i];
   2442        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2443        1.41    bouyer 		/* If a compat channel skip. */
   2444        1.41    bouyer 		if (cp->compat)
   2445        1.41    bouyer 			continue;
   2446        1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2447        1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2448        1.41    bouyer 			crv = wdcintr(wdc_cp);
   2449        1.41    bouyer 			if (crv == 0)
   2450        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2451        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2452        1.41    bouyer 			else
   2453        1.41    bouyer 				rv = 1;
   2454        1.41    bouyer 		}
   2455        1.41    bouyer 	}
   2456        1.41    bouyer 	return rv;
   2457        1.14    bouyer }
   2458        1.14    bouyer 
   2459        1.14    bouyer void
   2460        1.41    bouyer cmd_chip_map(sc, pa)
   2461        1.14    bouyer 	struct pciide_softc *sc;
   2462        1.41    bouyer 	struct pci_attach_args *pa;
   2463        1.14    bouyer {
   2464        1.41    bouyer 	int channel;
   2465        1.39       mrg 
   2466        1.41    bouyer 	/*
   2467        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2468        1.41    bouyer 	 * and base adresses registers can be disabled at
   2469        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2470        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2471        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2472        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2473        1.41    bouyer 	 * can't be disabled.
   2474        1.41    bouyer 	 */
   2475        1.41    bouyer 
   2476        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2477        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2478        1.41    bouyer 		return;
   2479        1.41    bouyer #endif
   2480        1.41    bouyer 
   2481        1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2482        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2483        1.41    bouyer 	sc->sc_dma_ok = 0;
   2484        1.41    bouyer 
   2485        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2486        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2487        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2488        1.41    bouyer 
   2489        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2490        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2491        1.41    bouyer 	}
   2492        1.14    bouyer }
   2493        1.14    bouyer 
   2494        1.14    bouyer void
   2495        1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2496        1.14    bouyer 	struct pciide_softc *sc;
   2497        1.41    bouyer 	struct pci_attach_args *pa;
   2498        1.41    bouyer {
   2499        1.41    bouyer 	struct pciide_channel *cp;
   2500        1.28    bouyer 	int channel;
   2501  1.107.2.12   nathanw 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2502        1.28    bouyer 
   2503        1.41    bouyer 	/*
   2504        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2505        1.41    bouyer 	 * and base adresses registers can be disabled at
   2506        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2507        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2508        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2509        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2510        1.41    bouyer 	 * can't be disabled.
   2511        1.41    bouyer 	 */
   2512        1.41    bouyer 
   2513        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2514        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2515        1.41    bouyer 		return;
   2516        1.41    bouyer #endif
   2517        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2518        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2519        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2520        1.41    bouyer 	printf("\n");
   2521        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2522        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2523        1.67    bouyer 	if (sc->sc_dma_ok) {
   2524        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2525        1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2526        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2527   1.107.2.8   nathanw 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2528   1.107.2.8   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   2529   1.107.2.8   nathanw 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2530   1.107.2.8   nathanw 			break;
   2531        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2532        1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2533        1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2534        1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2535        1.82    bouyer 			break;
   2536        1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2537        1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2538        1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2539        1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2540        1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2541        1.83    bouyer 			/*
   2542        1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2543        1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2544        1.83    bouyer 			 * doing
   2545        1.83    bouyer 			 */
   2546        1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2547        1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2548        1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2549        1.83    bouyer #endif
   2550   1.107.2.8   nathanw 				/* explicitly disable UDMA */
   2551        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2552        1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2553        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2554        1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2555        1.82    bouyer 			}
   2556        1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2557        1.72      tron 			break;
   2558        1.72      tron 		default:
   2559        1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2560        1.70    bouyer 		}
   2561        1.67    bouyer 	}
   2562        1.41    bouyer 
   2563        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2564        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2565        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2566        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2567        1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2568        1.41    bouyer 
   2569        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2570        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2571        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2572        1.28    bouyer 		DEBUG_PROBE);
   2573        1.41    bouyer 
   2574        1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2575        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2576        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2577        1.41    bouyer 		if (cp->hw_ok == 0)
   2578        1.41    bouyer 			continue;
   2579        1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2580        1.28    bouyer 	}
   2581        1.84    bouyer 	/*
   2582        1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2583        1.84    bouyer 	 * bits
   2584        1.84    bouyer 	 */
   2585        1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2586        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2587        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2588        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2589        1.28    bouyer 	    DEBUG_PROBE);
   2590        1.28    bouyer }
   2591        1.28    bouyer 
   2592        1.28    bouyer void
   2593        1.70    bouyer cmd0643_9_setup_channel(chp)
   2594        1.14    bouyer 	struct channel_softc *chp;
   2595        1.28    bouyer {
   2596        1.14    bouyer 	struct ata_drive_datas *drvp;
   2597        1.14    bouyer 	u_int8_t tim;
   2598        1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2599        1.28    bouyer 	int drive;
   2600        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2601        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2602        1.28    bouyer 
   2603        1.28    bouyer 	idedma_ctl = 0;
   2604        1.28    bouyer 	/* setup DMA if needed */
   2605        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2606        1.14    bouyer 
   2607        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2608        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2609        1.28    bouyer 		/* If no drive, skip */
   2610        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2611        1.28    bouyer 			continue;
   2612        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2613        1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2614        1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2615        1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2616        1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2617       1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2618        1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2619        1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2620        1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2621        1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2622        1.70    bouyer 				    CMD_BICSR) &
   2623        1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2624        1.70    bouyer 					drvp->UDMA_mode = 2;
   2625        1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2626        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2627        1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2628        1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2629        1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2630        1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2631        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2632        1.70    bouyer 				udma_reg |=
   2633        1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2634        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2635        1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2636        1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2637        1.70    bouyer 			} else {
   2638        1.70    bouyer 				/*
   2639        1.70    bouyer 				 * use Multiword DMA.
   2640        1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2641        1.70    bouyer 				 * so adjust DMA mode if needed
   2642        1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2643        1.70    bouyer 				 */
   2644        1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2645        1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2646        1.70    bouyer 					    sc->sc_tag,
   2647        1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2648        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2649        1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2650        1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2651        1.70    bouyer 					    udma_reg);
   2652        1.70    bouyer 				}
   2653        1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2654        1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2655        1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2656        1.70    bouyer 				}
   2657        1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2658        1.14    bouyer 			}
   2659        1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2660        1.14    bouyer 		}
   2661        1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2662        1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2663        1.28    bouyer 	}
   2664        1.28    bouyer 	if (idedma_ctl != 0) {
   2665        1.28    bouyer 		/* Add software bits in status register */
   2666        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2667        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2668        1.28    bouyer 		    idedma_ctl);
   2669        1.14    bouyer 	}
   2670        1.28    bouyer 	pciide_print_modes(cp);
   2671        1.72      tron }
   2672        1.72      tron 
   2673        1.72      tron void
   2674        1.79    bouyer cmd646_9_irqack(chp)
   2675        1.72      tron 	struct channel_softc *chp;
   2676        1.72      tron {
   2677        1.72      tron 	u_int32_t priirq, secirq;
   2678        1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2679        1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2680        1.72      tron 
   2681        1.72      tron 	if (chp->channel == 0) {
   2682        1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2683        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2684        1.72      tron 	} else {
   2685        1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2686        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2687        1.72      tron 	}
   2688        1.72      tron 	pciide_irqack(chp);
   2689         1.1       cgd }
   2690         1.1       cgd 
   2691        1.18  drochner void
   2692        1.41    bouyer cy693_chip_map(sc, pa)
   2693        1.18  drochner 	struct pciide_softc *sc;
   2694        1.41    bouyer 	struct pci_attach_args *pa;
   2695        1.41    bouyer {
   2696        1.41    bouyer 	struct pciide_channel *cp;
   2697        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2698        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2699        1.41    bouyer 
   2700        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2701        1.41    bouyer 		return;
   2702        1.41    bouyer 	/*
   2703        1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2704        1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2705        1.41    bouyer 	 * the real channel
   2706        1.41    bouyer 	 */
   2707        1.41    bouyer 	if (pa->pa_function == 1) {
   2708        1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2709        1.41    bouyer 	} else if (pa->pa_function == 2) {
   2710        1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2711        1.41    bouyer 	} else {
   2712        1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2713        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2714        1.41    bouyer 		return;
   2715        1.41    bouyer 	}
   2716        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2717        1.41    bouyer 		printf("%s: bus-master DMA support present",
   2718        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2719        1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2720        1.41    bouyer 	} else {
   2721        1.41    bouyer 		printf("%s: hardware does not support DMA",
   2722        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2723        1.41    bouyer 		sc->sc_dma_ok = 0;
   2724        1.41    bouyer 	}
   2725        1.41    bouyer 	printf("\n");
   2726        1.39       mrg 
   2727        1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2728        1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2729        1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2730        1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2731        1.61   thorpej 		sc->sc_dma_ok = 0;
   2732        1.61   thorpej 	}
   2733        1.61   thorpej 
   2734        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2735        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2736        1.67    bouyer 	if (sc->sc_dma_ok) {
   2737        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2738        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2739        1.67    bouyer 	}
   2740        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2741        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2742        1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2743        1.18  drochner 
   2744        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2745        1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2746        1.39       mrg 
   2747        1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2748        1.41    bouyer 	cp = &sc->pciide_channels[0];
   2749        1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2750        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2751        1.41    bouyer 	cp->wdc_channel.channel = 0;
   2752        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2753        1.41    bouyer 	cp->wdc_channel.ch_queue =
   2754        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2755        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2756        1.41    bouyer 		printf("%s primary channel: "
   2757        1.41    bouyer 		    "can't allocate memory for command queue",
   2758        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2759        1.41    bouyer 		return;
   2760        1.41    bouyer 	}
   2761        1.41    bouyer 	printf("%s: primary channel %s to ",
   2762        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2763        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2764        1.41    bouyer 	    "configured" : "wired");
   2765        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2766        1.41    bouyer 		printf("native-PCI");
   2767        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2768        1.41    bouyer 		    pciide_pci_intr);
   2769        1.41    bouyer 	} else {
   2770        1.41    bouyer 		printf("compatibility");
   2771        1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2772        1.41    bouyer 		    &cmdsize, &ctlsize);
   2773        1.41    bouyer 	}
   2774        1.41    bouyer 	printf(" mode\n");
   2775        1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2776        1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2777        1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2778        1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2779        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2780        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2781        1.41    bouyer 	}
   2782        1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2783        1.41    bouyer 	if (cp->hw_ok == 0)
   2784        1.41    bouyer 		return;
   2785        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2786        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2787        1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2788        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2789        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2790        1.28    bouyer }
   2791        1.28    bouyer 
   2792        1.28    bouyer void
   2793        1.28    bouyer cy693_setup_channel(chp)
   2794        1.18  drochner 	struct channel_softc *chp;
   2795        1.28    bouyer {
   2796        1.18  drochner 	struct ata_drive_datas *drvp;
   2797        1.18  drochner 	int drive;
   2798        1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2799        1.18  drochner 	u_int32_t idedma_ctl;
   2800        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2801        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2802        1.41    bouyer 	int dma_mode = -1;
   2803         1.9    bouyer 
   2804        1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2805        1.28    bouyer 
   2806        1.28    bouyer 	/* setup DMA if needed */
   2807        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2808        1.28    bouyer 
   2809        1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2810        1.18  drochner 		drvp = &chp->ch_drive[drive];
   2811        1.18  drochner 		/* If no drive, skip */
   2812        1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2813        1.18  drochner 			continue;
   2814        1.18  drochner 		/* add timing values, setup DMA if needed */
   2815        1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2816        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2817        1.41    bouyer 			/* use Multiword DMA */
   2818        1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2819        1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2820        1.18  drochner 		}
   2821        1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2822        1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2823        1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2824        1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2825        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2826        1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2827        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2828        1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2829        1.18  drochner 	}
   2830        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2831        1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2832        1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2833        1.61   thorpej 
   2834        1.61   thorpej 	if (dma_mode == -1)
   2835        1.61   thorpej 		dma_mode = 0;
   2836        1.61   thorpej 
   2837        1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   2838        1.61   thorpej 		/* Note: `multiple' is implied. */
   2839        1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   2840        1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   2841        1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2842        1.61   thorpej 	}
   2843        1.61   thorpej 
   2844        1.28    bouyer 	pciide_print_modes(cp);
   2845        1.61   thorpej 
   2846        1.18  drochner 	if (idedma_ctl != 0) {
   2847        1.18  drochner 		/* Add software bits in status register */
   2848        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2849        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2850         1.9    bouyer 	}
   2851         1.1       cgd }
   2852         1.1       cgd 
   2853   1.107.2.6   nathanw static int
   2854   1.107.2.6   nathanw sis_hostbr_match(pa)
   2855   1.107.2.6   nathanw 	struct pci_attach_args *pa;
   2856   1.107.2.6   nathanw {
   2857   1.107.2.6   nathanw 	return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
   2858   1.107.2.6   nathanw 	   ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
   2859   1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
   2860   1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
   2861   1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735)));
   2862   1.107.2.6   nathanw }
   2863   1.107.2.6   nathanw 
   2864        1.18  drochner void
   2865        1.41    bouyer sis_chip_map(sc, pa)
   2866        1.41    bouyer 	struct pciide_softc *sc;
   2867        1.18  drochner 	struct pci_attach_args *pa;
   2868        1.41    bouyer {
   2869        1.18  drochner 	struct pciide_channel *cp;
   2870        1.41    bouyer 	int channel;
   2871        1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2872        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2873        1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2874        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2875   1.107.2.3   nathanw 	pcitag_t pchb_tag;
   2876   1.107.2.3   nathanw 	pcireg_t pchb_id, pchb_class;
   2877         1.9    bouyer 
   2878        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2879        1.18  drochner 		return;
   2880        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2881        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2882        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2883        1.41    bouyer 	printf("\n");
   2884   1.107.2.3   nathanw 
   2885   1.107.2.3   nathanw 	/* get a PCI tag for the host bridge (function 0 of the same device) */
   2886   1.107.2.3   nathanw 	pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2887   1.107.2.3   nathanw 	/* and read ID and rev of the ISA bridge */
   2888   1.107.2.3   nathanw 	pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
   2889   1.107.2.3   nathanw 	pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
   2890   1.107.2.3   nathanw 
   2891        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2892        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2893        1.51    bouyer 	if (sc->sc_dma_ok) {
   2894        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2895        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2896   1.107.2.3   nathanw 		/*
   2897   1.107.2.3   nathanw 		 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   2898   1.107.2.3   nathanw 		 * have problems with UDMA (info provided by Christos)
   2899   1.107.2.3   nathanw 		 */
   2900   1.107.2.3   nathanw 		if (rev >= 0xd0 &&
   2901   1.107.2.3   nathanw 		    (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
   2902   1.107.2.3   nathanw 		    PCI_REVISION(pchb_class) >= 0x03))
   2903        1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2904        1.51    bouyer 	}
   2905         1.9    bouyer 
   2906        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2907        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2908        1.51    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
   2909   1.107.2.6   nathanw 		/*
   2910   1.107.2.6   nathanw 		 * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
   2911   1.107.2.6   nathanw 		 * chipsets.
   2912   1.107.2.6   nathanw 		 */
   2913   1.107.2.6   nathanw 		sc->sc_wdcdev.UDMA_cap =
   2914   1.107.2.6   nathanw 		    pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
   2915        1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   2916        1.15    bouyer 
   2917        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2918        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2919        1.28    bouyer 
   2920        1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2921        1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2922        1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2923        1.41    bouyer 
   2924        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2925        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2926        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2927        1.41    bouyer 			continue;
   2928        1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2929        1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2930        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2931        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2932        1.46   mycroft 			continue;
   2933        1.41    bouyer 		}
   2934        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2935        1.41    bouyer 		    pciide_pci_intr);
   2936        1.41    bouyer 		if (cp->hw_ok == 0)
   2937        1.41    bouyer 			continue;
   2938        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2939        1.41    bouyer 			if (channel == 0)
   2940        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2941        1.41    bouyer 			else
   2942        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2943        1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   2944        1.41    bouyer 			    sis_ctr0);
   2945        1.41    bouyer 		}
   2946        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2947        1.41    bouyer 		if (cp->hw_ok == 0)
   2948        1.41    bouyer 			continue;
   2949        1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   2950        1.41    bouyer 	}
   2951        1.28    bouyer }
   2952        1.28    bouyer 
   2953        1.28    bouyer void
   2954        1.28    bouyer sis_setup_channel(chp)
   2955        1.15    bouyer 	struct channel_softc *chp;
   2956        1.28    bouyer {
   2957        1.15    bouyer 	struct ata_drive_datas *drvp;
   2958        1.28    bouyer 	int drive;
   2959        1.18  drochner 	u_int32_t sis_tim;
   2960        1.18  drochner 	u_int32_t idedma_ctl;
   2961        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2962        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2963        1.15    bouyer 
   2964        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   2965        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2966        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2967        1.28    bouyer 	    DEBUG_PROBE);
   2968        1.28    bouyer 	sis_tim = 0;
   2969        1.18  drochner 	idedma_ctl = 0;
   2970        1.28    bouyer 	/* setup DMA if needed */
   2971        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2972        1.28    bouyer 
   2973        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2974        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2975        1.28    bouyer 		/* If no drive, skip */
   2976        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2977        1.28    bouyer 			continue;
   2978        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2979        1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2980        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2981        1.28    bouyer 			goto pio;
   2982        1.28    bouyer 
   2983        1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2984        1.28    bouyer 			/* use Ultra/DMA */
   2985        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2986        1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2987        1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2988        1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2989        1.28    bouyer 		} else {
   2990        1.28    bouyer 			/*
   2991        1.28    bouyer 			 * use Multiword DMA
   2992        1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2993        1.28    bouyer 			 * so adjust DMA mode if needed
   2994        1.28    bouyer 			 */
   2995        1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2996        1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2997        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2998        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2999        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3000        1.28    bouyer 			if (drvp->DMA_mode == 0)
   3001        1.28    bouyer 				drvp->PIO_mode = 0;
   3002        1.28    bouyer 		}
   3003        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3004        1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3005        1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   3006        1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3007        1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   3008        1.28    bouyer 	}
   3009        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3010        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3011        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3012        1.18  drochner 	if (idedma_ctl != 0) {
   3013        1.18  drochner 		/* Add software bits in status register */
   3014        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3015        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3016        1.18  drochner 	}
   3017        1.28    bouyer 	pciide_print_modes(cp);
   3018        1.18  drochner }
   3019        1.18  drochner 
   3020        1.18  drochner void
   3021        1.41    bouyer acer_chip_map(sc, pa)
   3022        1.41    bouyer 	struct pciide_softc *sc;
   3023        1.18  drochner 	struct pci_attach_args *pa;
   3024        1.41    bouyer {
   3025        1.18  drochner 	struct pciide_channel *cp;
   3026        1.41    bouyer 	int channel;
   3027        1.41    bouyer 	pcireg_t cr, interface;
   3028        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3029       1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3030        1.18  drochner 
   3031        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3032        1.18  drochner 		return;
   3033        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3034        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3035        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3036        1.41    bouyer 	printf("\n");
   3037        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3038        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3039        1.67    bouyer 	if (sc->sc_dma_ok) {
   3040       1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3041   1.107.2.3   nathanw 		if (rev >= 0x20) {
   3042       1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3043   1.107.2.3   nathanw 			if (rev >= 0xC4)
   3044   1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 5;
   3045   1.107.2.3   nathanw 			else if (rev >= 0xC2)
   3046   1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 4;
   3047   1.107.2.3   nathanw 			else
   3048   1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 2;
   3049   1.107.2.3   nathanw 		}
   3050        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3051        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3052        1.67    bouyer 	}
   3053        1.41    bouyer 
   3054        1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3055        1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3056        1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3057        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3058        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3059        1.30    bouyer 
   3060        1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3061        1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3062        1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3063        1.30    bouyer 
   3064        1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3065        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3066        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3067        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3068        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3069        1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3070        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3071        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3072        1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3073        1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3074        1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3075        1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3076        1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3077        1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3078        1.41    bouyer 	    PCI_CLASS_REG));
   3079        1.41    bouyer 
   3080   1.107.2.3   nathanw 	/* From linux: enable "Cable Detection" */
   3081   1.107.2.3   nathanw 	if (rev >= 0xC2) {
   3082   1.107.2.3   nathanw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3083   1.107.2.3   nathanw 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3084   1.107.2.3   nathanw 		    | ACER_0x4B_CDETECT);
   3085   1.107.2.3   nathanw 	}
   3086   1.107.2.3   nathanw 
   3087        1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3088        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3089        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3090        1.41    bouyer 			continue;
   3091        1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3092        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3093        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3094        1.41    bouyer 			continue;
   3095        1.41    bouyer 		}
   3096   1.107.2.3   nathanw 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3097        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3098   1.107.2.3   nathanw 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3099        1.41    bouyer 		if (cp->hw_ok == 0)
   3100        1.41    bouyer 			continue;
   3101        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3102        1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3103        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3104        1.41    bouyer 			    PCI_CLASS_REG, cr);
   3105        1.41    bouyer 		}
   3106        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3107        1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3108        1.30    bouyer 	}
   3109        1.30    bouyer }
   3110        1.30    bouyer 
   3111        1.30    bouyer void
   3112        1.30    bouyer acer_setup_channel(chp)
   3113        1.30    bouyer 	struct channel_softc *chp;
   3114        1.30    bouyer {
   3115        1.30    bouyer 	struct ata_drive_datas *drvp;
   3116        1.30    bouyer 	int drive;
   3117        1.30    bouyer 	u_int32_t acer_fifo_udma;
   3118        1.30    bouyer 	u_int32_t idedma_ctl;
   3119        1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3120        1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3121        1.30    bouyer 
   3122        1.30    bouyer 	idedma_ctl = 0;
   3123        1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3124        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3125        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3126        1.30    bouyer 	/* setup DMA if needed */
   3127        1.30    bouyer 	pciide_channel_dma_setup(cp);
   3128        1.30    bouyer 
   3129   1.107.2.3   nathanw 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3130   1.107.2.3   nathanw 	    DRIVE_UDMA) { /* check 80 pins cable */
   3131   1.107.2.3   nathanw 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3132   1.107.2.3   nathanw 		    ACER_0x4A_80PIN(chp->channel)) {
   3133   1.107.2.3   nathanw 			if (chp->ch_drive[0].UDMA_mode > 2)
   3134   1.107.2.3   nathanw 				chp->ch_drive[0].UDMA_mode = 2;
   3135   1.107.2.3   nathanw 			if (chp->ch_drive[1].UDMA_mode > 2)
   3136   1.107.2.3   nathanw 				chp->ch_drive[1].UDMA_mode = 2;
   3137   1.107.2.3   nathanw 		}
   3138   1.107.2.3   nathanw 	}
   3139   1.107.2.3   nathanw 
   3140        1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3141        1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3142        1.30    bouyer 		/* If no drive, skip */
   3143        1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3144        1.30    bouyer 			continue;
   3145        1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3146        1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3147        1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3148        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3149        1.30    bouyer 		/* clear FIFO/DMA mode */
   3150        1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3151        1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3152        1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3153        1.30    bouyer 
   3154        1.30    bouyer 		/* add timing values, setup DMA if needed */
   3155        1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3156        1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3157        1.30    bouyer 			acer_fifo_udma |=
   3158        1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3159        1.30    bouyer 			goto pio;
   3160        1.30    bouyer 		}
   3161        1.30    bouyer 
   3162        1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3163        1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3164        1.30    bouyer 			/* use Ultra/DMA */
   3165        1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3166        1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3167        1.30    bouyer 			acer_fifo_udma |=
   3168        1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3169        1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3170   1.107.2.3   nathanw 			/* XXX disable if one drive < UDMA3 ? */
   3171   1.107.2.3   nathanw 			if (drvp->UDMA_mode >= 3) {
   3172   1.107.2.3   nathanw 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3173   1.107.2.3   nathanw 				    ACER_0x4B,
   3174   1.107.2.3   nathanw 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3175   1.107.2.3   nathanw 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3176   1.107.2.3   nathanw 			}
   3177        1.30    bouyer 		} else {
   3178        1.30    bouyer 			/*
   3179        1.30    bouyer 			 * use Multiword DMA
   3180        1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3181        1.30    bouyer 			 * so adjust DMA mode if needed
   3182        1.30    bouyer 			 */
   3183        1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3184        1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3185        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3186        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3187        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3188        1.30    bouyer 			if (drvp->DMA_mode == 0)
   3189        1.30    bouyer 				drvp->PIO_mode = 0;
   3190        1.30    bouyer 		}
   3191        1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3192        1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3193        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3194        1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3195        1.30    bouyer 	}
   3196        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3197        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3198        1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3199        1.30    bouyer 	if (idedma_ctl != 0) {
   3200        1.30    bouyer 		/* Add software bits in status register */
   3201        1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3202        1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3203        1.30    bouyer 	}
   3204        1.30    bouyer 	pciide_print_modes(cp);
   3205        1.30    bouyer }
   3206        1.30    bouyer 
   3207        1.41    bouyer int
   3208        1.41    bouyer acer_pci_intr(arg)
   3209        1.41    bouyer 	void *arg;
   3210        1.41    bouyer {
   3211        1.41    bouyer 	struct pciide_softc *sc = arg;
   3212        1.41    bouyer 	struct pciide_channel *cp;
   3213        1.41    bouyer 	struct channel_softc *wdc_cp;
   3214        1.41    bouyer 	int i, rv, crv;
   3215        1.41    bouyer 	u_int32_t chids;
   3216        1.41    bouyer 
   3217        1.41    bouyer 	rv = 0;
   3218        1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3219        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3220        1.41    bouyer 		cp = &sc->pciide_channels[i];
   3221        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3222        1.41    bouyer 		/* If a compat channel skip. */
   3223        1.41    bouyer 		if (cp->compat)
   3224        1.41    bouyer 			continue;
   3225        1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3226        1.41    bouyer 			crv = wdcintr(wdc_cp);
   3227        1.41    bouyer 			if (crv == 0)
   3228        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3229        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3230        1.41    bouyer 			else
   3231        1.41    bouyer 				rv = 1;
   3232        1.41    bouyer 		}
   3233        1.41    bouyer 	}
   3234        1.41    bouyer 	return rv;
   3235        1.41    bouyer }
   3236        1.41    bouyer 
   3237        1.67    bouyer void
   3238        1.67    bouyer hpt_chip_map(sc, pa)
   3239   1.107.2.2   nathanw 	struct pciide_softc *sc;
   3240        1.67    bouyer 	struct pci_attach_args *pa;
   3241        1.67    bouyer {
   3242        1.67    bouyer 	struct pciide_channel *cp;
   3243        1.67    bouyer 	int i, compatchan, revision;
   3244        1.67    bouyer 	pcireg_t interface;
   3245        1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3246        1.67    bouyer 
   3247        1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3248        1.67    bouyer 		return;
   3249        1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3250   1.107.2.2   nathanw 	printf(": Triones/Highpoint ");
   3251  1.107.2.13   nathanw 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3252  1.107.2.13   nathanw 		printf("HPT374 IDE Controller\n");
   3253  1.107.2.13   nathanw 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   3254  1.107.2.13   nathanw 		if (revision == HPT370_REV)
   3255  1.107.2.13   nathanw 			printf("HPT370 IDE Controller\n");
   3256  1.107.2.13   nathanw 		else if (revision == HPT370A_REV)
   3257  1.107.2.13   nathanw 			printf("HPT370A IDE Controller\n");
   3258  1.107.2.13   nathanw 		else if (revision == HPT366_REV)
   3259  1.107.2.13   nathanw 			printf("HPT366 IDE Controller\n");
   3260  1.107.2.13   nathanw 		else
   3261  1.107.2.13   nathanw 			printf("unknown HPT IDE controller rev %d\n", revision);
   3262  1.107.2.13   nathanw 	} else
   3263  1.107.2.13   nathanw 		printf("unknown HPT IDE controller 0x%x\n",
   3264  1.107.2.13   nathanw 		    sc->sc_pp->ide_product);
   3265        1.67    bouyer 
   3266        1.67    bouyer 	/*
   3267        1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3268        1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3269        1.67    bouyer 	 */
   3270        1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3271        1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3272        1.67    bouyer 	} else {
   3273        1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3274        1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3275  1.107.2.13   nathanw 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3276  1.107.2.13   nathanw 		    (revision == HPT370_REV || revision == HPT370A_REV)) ||
   3277  1.107.2.13   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3278        1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3279        1.67    bouyer 	}
   3280        1.67    bouyer 
   3281        1.67    bouyer 	printf("%s: bus-master DMA support present",
   3282        1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3283        1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3284        1.67    bouyer 	printf("\n");
   3285        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3286        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3287        1.67    bouyer 	if (sc->sc_dma_ok) {
   3288        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3289        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3290        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3291        1.67    bouyer 	}
   3292        1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3293        1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3294        1.67    bouyer 
   3295        1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3296        1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3297  1.107.2.13   nathanw 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3298  1.107.2.13   nathanw 	    revision == HPT366_REV) {
   3299       1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3300        1.67    bouyer 		/*
   3301        1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3302        1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3303        1.67    bouyer 		 * with the real channel
   3304        1.67    bouyer 		 */
   3305        1.67    bouyer 		if (pa->pa_function == 0) {
   3306        1.67    bouyer 			compatchan = 0;
   3307        1.67    bouyer 		} else if (pa->pa_function == 1) {
   3308        1.67    bouyer 			compatchan = 1;
   3309        1.67    bouyer 		} else {
   3310        1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3311        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3312        1.67    bouyer 			return;
   3313        1.67    bouyer 		}
   3314        1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3315        1.67    bouyer 	} else {
   3316        1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3317  1.107.2.13   nathanw 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3318  1.107.2.13   nathanw 			sc->sc_wdcdev.UDMA_cap = 6;
   3319  1.107.2.13   nathanw 		else
   3320  1.107.2.13   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   3321        1.67    bouyer 	}
   3322        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3323        1.75    bouyer 		cp = &sc->pciide_channels[i];
   3324        1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3325        1.67    bouyer 			compatchan = i;
   3326        1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3327        1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3328        1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3329        1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3330        1.67    bouyer 				continue;
   3331        1.67    bouyer 			}
   3332        1.67    bouyer 		}
   3333        1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3334        1.67    bouyer 			continue;
   3335        1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3336        1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3337        1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3338        1.67    bouyer 		} else {
   3339        1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3340        1.67    bouyer 			    &cmdsize, &ctlsize);
   3341        1.67    bouyer 		}
   3342        1.67    bouyer 		if (cp->hw_ok == 0)
   3343        1.67    bouyer 			return;
   3344        1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3345        1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3346        1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3347        1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3348        1.67    bouyer 	}
   3349  1.107.2.13   nathanw 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3350  1.107.2.13   nathanw 	    (revision == HPT370_REV || revision == HPT370A_REV)) ||
   3351  1.107.2.13   nathanw 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   3352        1.81    bouyer 		/*
   3353  1.107.2.13   nathanw 		 * HPT370_REV and highter has a bit to disable interrupts,
   3354  1.107.2.13   nathanw 		 * make sure to clear it
   3355        1.81    bouyer 		 */
   3356        1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3357        1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3358        1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3359        1.81    bouyer 	}
   3360  1.107.2.13   nathanw 	/* set clocks, etc (mandatory on 374, optional otherwise) */
   3361  1.107.2.13   nathanw 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3362  1.107.2.13   nathanw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   3363  1.107.2.13   nathanw 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   3364  1.107.2.13   nathanw 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   3365        1.67    bouyer 	return;
   3366        1.67    bouyer }
   3367        1.67    bouyer 
   3368        1.67    bouyer void
   3369        1.67    bouyer hpt_setup_channel(chp)
   3370        1.67    bouyer 	struct channel_softc *chp;
   3371        1.67    bouyer {
   3372   1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   3373        1.67    bouyer 	int drive;
   3374        1.67    bouyer 	int cable;
   3375        1.67    bouyer 	u_int32_t before, after;
   3376        1.67    bouyer 	u_int32_t idedma_ctl;
   3377        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3378        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3379        1.67    bouyer 
   3380        1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3381        1.67    bouyer 
   3382        1.67    bouyer 	/* setup DMA if needed */
   3383        1.67    bouyer 	pciide_channel_dma_setup(cp);
   3384        1.67    bouyer 
   3385        1.67    bouyer 	idedma_ctl = 0;
   3386        1.67    bouyer 
   3387        1.67    bouyer 	/* Per drive settings */
   3388        1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3389        1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3390        1.67    bouyer 		/* If no drive, skip */
   3391        1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3392        1.67    bouyer 			continue;
   3393        1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3394        1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3395        1.67    bouyer 
   3396   1.107.2.2   nathanw 		/* add timing values, setup DMA if needed */
   3397   1.107.2.2   nathanw 		if (drvp->drive_flags & DRIVE_UDMA) {
   3398       1.101    bouyer 			/* use Ultra/DMA */
   3399       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3400        1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3401        1.67    bouyer 			    drvp->UDMA_mode > 2)
   3402        1.67    bouyer 				drvp->UDMA_mode = 2;
   3403   1.107.2.2   nathanw 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3404  1.107.2.13   nathanw 			    ( (sc->sc_wdcdev.UDMA_cap == 6) ?
   3405  1.107.2.13   nathanw 			    hpt374_udma[drvp->UDMA_mode] :
   3406  1.107.2.13   nathanw 			    hpt370_udma[drvp->UDMA_mode]) :
   3407        1.67    bouyer 			    hpt366_udma[drvp->UDMA_mode];
   3408   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3409   1.107.2.2   nathanw 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3410   1.107.2.2   nathanw 			/*
   3411   1.107.2.2   nathanw 			 * use Multiword DMA.
   3412   1.107.2.2   nathanw 			 * Timings will be used for both PIO and DMA, so adjust
   3413   1.107.2.2   nathanw 			 * DMA mode if needed
   3414   1.107.2.2   nathanw 			 */
   3415   1.107.2.2   nathanw 			if (drvp->PIO_mode >= 3 &&
   3416   1.107.2.2   nathanw 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3417   1.107.2.2   nathanw 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3418   1.107.2.2   nathanw 			}
   3419   1.107.2.2   nathanw 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3420  1.107.2.13   nathanw 			    ( (sc->sc_wdcdev.UDMA_cap == 6) ?
   3421  1.107.2.13   nathanw 			    hpt374_dma[drvp->DMA_mode] :
   3422  1.107.2.13   nathanw 			    hpt370_dma[drvp->DMA_mode]) :
   3423        1.67    bouyer 			    hpt366_dma[drvp->DMA_mode];
   3424   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3425   1.107.2.2   nathanw 		} else {
   3426        1.67    bouyer 			/* PIO only */
   3427   1.107.2.2   nathanw 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3428  1.107.2.13   nathanw 			    ( (sc->sc_wdcdev.UDMA_cap == 6) ?
   3429  1.107.2.13   nathanw 			    hpt374_pio[drvp->PIO_mode] :
   3430  1.107.2.13   nathanw 			    hpt370_pio[drvp->PIO_mode]) :
   3431        1.67    bouyer 			    hpt366_pio[drvp->PIO_mode];
   3432        1.67    bouyer 		}
   3433        1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3434   1.107.2.2   nathanw 		    HPT_IDETIM(chp->channel, drive), after);
   3435        1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3436        1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3437        1.67    bouyer 		    after, before), DEBUG_PROBE);
   3438        1.67    bouyer 	}
   3439        1.67    bouyer 	if (idedma_ctl != 0) {
   3440        1.67    bouyer 		/* Add software bits in status register */
   3441        1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3442        1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3443        1.67    bouyer 	}
   3444        1.67    bouyer 	pciide_print_modes(cp);
   3445        1.67    bouyer }
   3446        1.67    bouyer 
   3447        1.67    bouyer int
   3448        1.67    bouyer hpt_pci_intr(arg)
   3449        1.67    bouyer 	void *arg;
   3450        1.67    bouyer {
   3451        1.67    bouyer 	struct pciide_softc *sc = arg;
   3452        1.67    bouyer 	struct pciide_channel *cp;
   3453        1.67    bouyer 	struct channel_softc *wdc_cp;
   3454        1.67    bouyer 	int rv = 0;
   3455        1.67    bouyer 	int dmastat, i, crv;
   3456        1.67    bouyer 
   3457        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3458        1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3459        1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3460  1.107.2.10   nathanw 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   3461  1.107.2.10   nathanw 		    IDEDMA_CTL_INTR)
   3462        1.67    bouyer 			continue;
   3463        1.67    bouyer 		cp = &sc->pciide_channels[i];
   3464        1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3465        1.67    bouyer 		crv = wdcintr(wdc_cp);
   3466        1.67    bouyer 		if (crv == 0) {
   3467        1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3468        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3469        1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3470        1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3471        1.67    bouyer 		} else
   3472        1.67    bouyer 			rv = 1;
   3473        1.67    bouyer 	}
   3474        1.67    bouyer 	return rv;
   3475        1.67    bouyer }
   3476        1.67    bouyer 
   3477        1.67    bouyer 
   3478   1.107.2.1   nathanw /* Macros to test product */
   3479        1.87     enami #define PDC_IS_262(sc)							\
   3480        1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3481        1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3482   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3483   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3484   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3485   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
   3486   1.107.2.1   nathanw #define PDC_IS_265(sc)							\
   3487   1.107.2.1   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3488   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3489   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3490   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3491   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
   3492   1.107.2.8   nathanw #define PDC_IS_268(sc)							\
   3493   1.107.2.8   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3494   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3495   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
   3496        1.48    bouyer 
   3497        1.30    bouyer void
   3498        1.41    bouyer pdc202xx_chip_map(sc, pa)
   3499   1.107.2.2   nathanw 	struct pciide_softc *sc;
   3500        1.30    bouyer 	struct pci_attach_args *pa;
   3501        1.41    bouyer {
   3502        1.30    bouyer 	struct pciide_channel *cp;
   3503        1.41    bouyer 	int channel;
   3504        1.41    bouyer 	pcireg_t interface, st, mode;
   3505        1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3506        1.41    bouyer 
   3507   1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3508   1.107.2.8   nathanw 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3509   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   3510   1.107.2.8   nathanw 		    st), DEBUG_PROBE);
   3511   1.107.2.8   nathanw 	}
   3512        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3513        1.41    bouyer 		return;
   3514        1.41    bouyer 
   3515        1.41    bouyer 	/* turn off  RAID mode */
   3516   1.107.2.8   nathanw 	if (!PDC_IS_268(sc))
   3517   1.107.2.8   nathanw 		st &= ~PDC2xx_STATE_IDERAID;
   3518        1.31    bouyer 
   3519        1.31    bouyer 	/*
   3520        1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3521        1.41    bouyer 	 * mode. We have to fake interface
   3522        1.31    bouyer 	 */
   3523        1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3524   1.107.2.8   nathanw 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   3525        1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3526        1.41    bouyer 
   3527        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3528        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3529        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3530        1.41    bouyer 	printf("\n");
   3531        1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3532        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3533        1.67    bouyer 	if (sc->sc_dma_ok) {
   3534        1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3535        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3536        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3537        1.67    bouyer 	}
   3538        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3539        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3540   1.107.2.1   nathanw 	if (PDC_IS_265(sc))
   3541   1.107.2.1   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   3542   1.107.2.1   nathanw 	else if (PDC_IS_262(sc))
   3543        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3544        1.41    bouyer 	else
   3545        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3546   1.107.2.8   nathanw 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   3547   1.107.2.8   nathanw 			pdc20268_setup_channel : pdc202xx_setup_channel;
   3548        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3549        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3550        1.41    bouyer 
   3551   1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3552   1.107.2.8   nathanw 		/* setup failsafe defaults */
   3553   1.107.2.8   nathanw 		mode = 0;
   3554   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3555   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3556   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3557   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3558   1.107.2.8   nathanw 		for (channel = 0;
   3559   1.107.2.8   nathanw 		     channel < sc->sc_wdcdev.nchannels;
   3560   1.107.2.8   nathanw 		     channel++) {
   3561   1.107.2.8   nathanw 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3562   1.107.2.8   nathanw 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   3563   1.107.2.8   nathanw 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3564   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3565   1.107.2.8   nathanw 			    DEBUG_PROBE);
   3566   1.107.2.8   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3567   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   3568   1.107.2.8   nathanw 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3569   1.107.2.8   nathanw 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   3570   1.107.2.8   nathanw 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3571   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3572   1.107.2.8   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3573   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 1), mode);
   3574   1.107.2.8   nathanw 		}
   3575        1.41    bouyer 
   3576   1.107.2.8   nathanw 		mode = PDC2xx_SCR_DMA;
   3577   1.107.2.8   nathanw 		if (PDC_IS_262(sc)) {
   3578   1.107.2.8   nathanw 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3579   1.107.2.8   nathanw 		} else {
   3580   1.107.2.8   nathanw 			/* the BIOS set it up this way */
   3581   1.107.2.8   nathanw 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3582   1.107.2.8   nathanw 		}
   3583   1.107.2.8   nathanw 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3584   1.107.2.8   nathanw 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3585   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   3586   1.107.2.8   nathanw 		    "now 0x%x\n",
   3587   1.107.2.8   nathanw 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3588   1.107.2.8   nathanw 			PDC2xx_SCR),
   3589   1.107.2.8   nathanw 		    mode), DEBUG_PROBE);
   3590   1.107.2.8   nathanw 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3591   1.107.2.8   nathanw 		    PDC2xx_SCR, mode);
   3592   1.107.2.8   nathanw 
   3593   1.107.2.8   nathanw 		/* controller initial state register is OK even without BIOS */
   3594   1.107.2.8   nathanw 		/* Set DMA mode to IDE DMA compatibility */
   3595   1.107.2.8   nathanw 		mode =
   3596   1.107.2.8   nathanw 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3597   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   3598   1.107.2.8   nathanw 		    DEBUG_PROBE);
   3599   1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3600   1.107.2.8   nathanw 		    mode | 0x1);
   3601   1.107.2.8   nathanw 		mode =
   3602   1.107.2.8   nathanw 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3603   1.107.2.8   nathanw 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3604   1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3605   1.107.2.8   nathanw 		    mode | 0x1);
   3606        1.48    bouyer 	}
   3607        1.41    bouyer 
   3608        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3609        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3610        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3611        1.41    bouyer 			continue;
   3612   1.107.2.8   nathanw 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   3613        1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3614        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3615        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3616        1.41    bouyer 			continue;
   3617        1.41    bouyer 		}
   3618   1.107.2.1   nathanw 		if (PDC_IS_265(sc))
   3619   1.107.2.1   nathanw 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3620   1.107.2.1   nathanw 			    pdc20265_pci_intr);
   3621   1.107.2.1   nathanw 		else
   3622   1.107.2.1   nathanw 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3623   1.107.2.1   nathanw 			    pdc202xx_pci_intr);
   3624        1.41    bouyer 		if (cp->hw_ok == 0)
   3625        1.41    bouyer 			continue;
   3626   1.107.2.8   nathanw 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   3627        1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3628        1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3629        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3630  1.107.2.13   nathanw 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3631        1.41    bouyer 	}
   3632   1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3633   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   3634   1.107.2.8   nathanw 		    "0x%x\n", st), DEBUG_PROBE);
   3635   1.107.2.8   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3636   1.107.2.8   nathanw 	}
   3637        1.41    bouyer 	return;
   3638        1.41    bouyer }
   3639        1.41    bouyer 
   3640        1.41    bouyer void
   3641        1.41    bouyer pdc202xx_setup_channel(chp)
   3642        1.41    bouyer 	struct channel_softc *chp;
   3643        1.41    bouyer {
   3644   1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   3645        1.41    bouyer 	int drive;
   3646        1.48    bouyer 	pcireg_t mode, st;
   3647        1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3648        1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3649        1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3650        1.48    bouyer 	int channel = chp->channel;
   3651        1.41    bouyer 
   3652        1.41    bouyer 	/* setup DMA if needed */
   3653        1.41    bouyer 	pciide_channel_dma_setup(cp);
   3654        1.30    bouyer 
   3655        1.41    bouyer 	idedma_ctl = 0;
   3656   1.107.2.1   nathanw 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   3657   1.107.2.1   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3658   1.107.2.1   nathanw 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   3659   1.107.2.1   nathanw 	    DEBUG_PROBE);
   3660        1.48    bouyer 
   3661        1.48    bouyer 	/* Per channel settings */
   3662        1.48    bouyer 	if (PDC_IS_262(sc)) {
   3663        1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3664        1.48    bouyer 		    PDC262_U66);
   3665        1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3666   1.107.2.9   nathanw 		/* Trim UDMA mode */
   3667        1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   3668        1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3669        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   3670        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3671        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   3672        1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3673        1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3674        1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3675        1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3676        1.48    bouyer 		}
   3677        1.48    bouyer 		/* Set U66 if needed */
   3678        1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3679        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   3680        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3681        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   3682        1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   3683        1.48    bouyer 		else
   3684        1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   3685        1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3686        1.48    bouyer 		    PDC262_U66, scr);
   3687   1.107.2.1   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   3688   1.107.2.1   nathanw 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   3689   1.107.2.1   nathanw 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3690   1.107.2.1   nathanw 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   3691        1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   3692        1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   3693        1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3694        1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3695        1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   3696        1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3697        1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3698        1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   3699        1.48    bouyer 				atapi = 0;
   3700        1.48    bouyer 			else
   3701        1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   3702        1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3703        1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   3704        1.48    bouyer 		}
   3705        1.48    bouyer 	}
   3706        1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   3707        1.41    bouyer 		drvp = &chp->ch_drive[drive];
   3708        1.41    bouyer 		/* If no drive, skip */
   3709        1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3710        1.41    bouyer 			continue;
   3711        1.48    bouyer 		mode = 0;
   3712        1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3713       1.101    bouyer 			/* use Ultra/DMA */
   3714       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3715        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3716        1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   3717        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3718        1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   3719        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3720        1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3721        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3722        1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   3723        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3724        1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   3725        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3726        1.41    bouyer 		} else {
   3727        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3728        1.41    bouyer 			    pdc2xx_dma_mb[0]);
   3729        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3730        1.41    bouyer 			    pdc2xx_dma_mc[0]);
   3731        1.41    bouyer 		}
   3732        1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   3733        1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   3734        1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   3735        1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   3736        1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   3737        1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   3738        1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   3739        1.48    bouyer 			if (drive == 0)
   3740        1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   3741        1.48    bouyer 		}
   3742        1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   3743        1.41    bouyer 		    "timings 0x%x\n",
   3744        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   3745        1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   3746        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3747        1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   3748        1.41    bouyer 	}
   3749   1.107.2.8   nathanw 	if (idedma_ctl != 0) {
   3750   1.107.2.8   nathanw 		/* Add software bits in status register */
   3751   1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3752   1.107.2.8   nathanw 		    IDEDMA_CTL, idedma_ctl);
   3753   1.107.2.8   nathanw 	}
   3754   1.107.2.8   nathanw 	pciide_print_modes(cp);
   3755   1.107.2.8   nathanw }
   3756   1.107.2.8   nathanw 
   3757   1.107.2.8   nathanw void
   3758   1.107.2.8   nathanw pdc20268_setup_channel(chp)
   3759   1.107.2.8   nathanw 	struct channel_softc *chp;
   3760   1.107.2.8   nathanw {
   3761   1.107.2.8   nathanw 	struct ata_drive_datas *drvp;
   3762   1.107.2.8   nathanw 	int drive;
   3763   1.107.2.8   nathanw 	u_int32_t idedma_ctl;
   3764   1.107.2.8   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3765   1.107.2.8   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3766   1.107.2.8   nathanw 	int u100;
   3767   1.107.2.8   nathanw 
   3768   1.107.2.8   nathanw 	/* setup DMA if needed */
   3769   1.107.2.8   nathanw 	pciide_channel_dma_setup(cp);
   3770   1.107.2.8   nathanw 
   3771   1.107.2.8   nathanw 	idedma_ctl = 0;
   3772   1.107.2.8   nathanw 
   3773   1.107.2.8   nathanw 	/* I don't know what this is for, FreeBSD does it ... */
   3774   1.107.2.8   nathanw 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3775   1.107.2.8   nathanw 	    IDEDMA_CMD + 0x1, 0x0b);
   3776   1.107.2.8   nathanw 
   3777   1.107.2.8   nathanw 	/*
   3778   1.107.2.8   nathanw 	 * I don't know what this is for; FreeBSD checks this ... this is not
   3779   1.107.2.8   nathanw 	 * cable type detect.
   3780   1.107.2.8   nathanw 	 */
   3781   1.107.2.8   nathanw 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3782   1.107.2.8   nathanw 	    IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
   3783   1.107.2.8   nathanw 
   3784   1.107.2.8   nathanw 	for (drive = 0; drive < 2; drive++) {
   3785   1.107.2.8   nathanw 		drvp = &chp->ch_drive[drive];
   3786   1.107.2.8   nathanw 		/* If no drive, skip */
   3787   1.107.2.8   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   3788   1.107.2.8   nathanw 			continue;
   3789   1.107.2.8   nathanw 		if (drvp->drive_flags & DRIVE_UDMA) {
   3790   1.107.2.8   nathanw 			/* use Ultra/DMA */
   3791   1.107.2.8   nathanw 			drvp->drive_flags &= ~DRIVE_DMA;
   3792   1.107.2.8   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3793   1.107.2.8   nathanw 			if (drvp->UDMA_mode > 2 && u100 == 0)
   3794   1.107.2.8   nathanw 				drvp->UDMA_mode = 2;
   3795   1.107.2.8   nathanw 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3796   1.107.2.8   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3797   1.107.2.8   nathanw 		}
   3798   1.107.2.8   nathanw 	}
   3799   1.107.2.8   nathanw 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   3800        1.41    bouyer 	if (idedma_ctl != 0) {
   3801        1.41    bouyer 		/* Add software bits in status register */
   3802        1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3803        1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3804        1.30    bouyer 	}
   3805        1.41    bouyer 	pciide_print_modes(cp);
   3806        1.41    bouyer }
   3807        1.41    bouyer 
   3808        1.41    bouyer int
   3809        1.41    bouyer pdc202xx_pci_intr(arg)
   3810        1.41    bouyer 	void *arg;
   3811        1.41    bouyer {
   3812        1.41    bouyer 	struct pciide_softc *sc = arg;
   3813        1.41    bouyer 	struct pciide_channel *cp;
   3814        1.41    bouyer 	struct channel_softc *wdc_cp;
   3815        1.41    bouyer 	int i, rv, crv;
   3816        1.41    bouyer 	u_int32_t scr;
   3817        1.30    bouyer 
   3818        1.41    bouyer 	rv = 0;
   3819        1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   3820        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3821        1.41    bouyer 		cp = &sc->pciide_channels[i];
   3822        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3823        1.41    bouyer 		/* If a compat channel skip. */
   3824        1.41    bouyer 		if (cp->compat)
   3825        1.41    bouyer 			continue;
   3826        1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   3827        1.41    bouyer 			crv = wdcintr(wdc_cp);
   3828        1.41    bouyer 			if (crv == 0)
   3829   1.107.2.1   nathanw 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   3830   1.107.2.1   nathanw 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   3831        1.41    bouyer 			else
   3832        1.41    bouyer 				rv = 1;
   3833        1.41    bouyer 		}
   3834   1.107.2.1   nathanw 	}
   3835   1.107.2.1   nathanw 	return rv;
   3836   1.107.2.1   nathanw }
   3837   1.107.2.1   nathanw 
   3838   1.107.2.1   nathanw int
   3839   1.107.2.1   nathanw pdc20265_pci_intr(arg)
   3840   1.107.2.1   nathanw 	void *arg;
   3841   1.107.2.1   nathanw {
   3842   1.107.2.1   nathanw 	struct pciide_softc *sc = arg;
   3843   1.107.2.1   nathanw 	struct pciide_channel *cp;
   3844   1.107.2.1   nathanw 	struct channel_softc *wdc_cp;
   3845   1.107.2.1   nathanw 	int i, rv, crv;
   3846   1.107.2.1   nathanw 	u_int32_t dmastat;
   3847   1.107.2.1   nathanw 
   3848   1.107.2.1   nathanw 	rv = 0;
   3849   1.107.2.1   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3850   1.107.2.1   nathanw 		cp = &sc->pciide_channels[i];
   3851   1.107.2.1   nathanw 		wdc_cp = &cp->wdc_channel;
   3852   1.107.2.1   nathanw 		/* If a compat channel skip. */
   3853   1.107.2.1   nathanw 		if (cp->compat)
   3854   1.107.2.1   nathanw 			continue;
   3855   1.107.2.1   nathanw 		/*
   3856   1.107.2.1   nathanw 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   3857   1.107.2.1   nathanw 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   3858   1.107.2.1   nathanw 		 * So use it instead (requires 2 reg reads instead of 1,
   3859   1.107.2.1   nathanw 		 * but we can't do it another way).
   3860   1.107.2.1   nathanw 		 */
   3861   1.107.2.1   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   3862   1.107.2.1   nathanw 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3863   1.107.2.1   nathanw 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3864   1.107.2.1   nathanw 			continue;
   3865   1.107.2.1   nathanw 		crv = wdcintr(wdc_cp);
   3866   1.107.2.1   nathanw 		if (crv == 0)
   3867   1.107.2.1   nathanw 			printf("%s:%d: bogus intr\n",
   3868   1.107.2.1   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3869   1.107.2.1   nathanw 		else
   3870   1.107.2.1   nathanw 			rv = 1;
   3871        1.15    bouyer 	}
   3872        1.41    bouyer 	return rv;
   3873        1.59       scw }
   3874        1.59       scw 
   3875        1.59       scw void
   3876        1.59       scw opti_chip_map(sc, pa)
   3877        1.59       scw 	struct pciide_softc *sc;
   3878        1.59       scw 	struct pci_attach_args *pa;
   3879        1.59       scw {
   3880        1.59       scw 	struct pciide_channel *cp;
   3881        1.59       scw 	bus_size_t cmdsize, ctlsize;
   3882        1.59       scw 	pcireg_t interface;
   3883        1.59       scw 	u_int8_t init_ctrl;
   3884        1.59       scw 	int channel;
   3885        1.59       scw 
   3886        1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   3887        1.59       scw 		return;
   3888        1.59       scw 	printf("%s: bus-master DMA support present",
   3889        1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3890   1.107.2.2   nathanw 
   3891   1.107.2.2   nathanw 	/*
   3892   1.107.2.2   nathanw 	 * XXXSCW:
   3893   1.107.2.2   nathanw 	 * There seem to be a couple of buggy revisions/implementations
   3894   1.107.2.2   nathanw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   3895   1.107.2.2   nathanw 	 * the reported problems (PR/11644) but still fails for the
   3896   1.107.2.2   nathanw 	 * other (PR/13151), although the latter may be due to other
   3897   1.107.2.2   nathanw 	 * issues too...
   3898   1.107.2.2   nathanw 	 */
   3899   1.107.2.2   nathanw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   3900   1.107.2.2   nathanw 		printf(" but disabled due to chip rev. <= 0x12");
   3901   1.107.2.2   nathanw 		sc->sc_dma_ok = 0;
   3902  1.107.2.13   nathanw 	} else
   3903   1.107.2.2   nathanw 		pciide_mapreg_dma(sc, pa);
   3904  1.107.2.13   nathanw 
   3905        1.59       scw 	printf("\n");
   3906        1.59       scw 
   3907  1.107.2.13   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   3908  1.107.2.13   nathanw 		WDC_CAPABILITY_MODE;
   3909        1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   3910        1.59       scw 	if (sc->sc_dma_ok) {
   3911        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3912        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3913        1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   3914        1.59       scw 	}
   3915        1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   3916        1.59       scw 
   3917        1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3918        1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3919        1.59       scw 
   3920        1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3921        1.59       scw 	    OPTI_REG_INIT_CONTROL);
   3922        1.59       scw 
   3923        1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   3924        1.59       scw 
   3925        1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3926        1.59       scw 		cp = &sc->pciide_channels[channel];
   3927        1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   3928        1.59       scw 			continue;
   3929        1.59       scw 		if (channel == 1 &&
   3930        1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   3931        1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   3932        1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3933        1.59       scw 			continue;
   3934        1.59       scw 		}
   3935        1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3936        1.59       scw 		    pciide_pci_intr);
   3937        1.59       scw 		if (cp->hw_ok == 0)
   3938        1.59       scw 			continue;
   3939        1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   3940        1.59       scw 		if (cp->hw_ok == 0)
   3941        1.59       scw 			continue;
   3942        1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   3943        1.59       scw 	}
   3944        1.59       scw }
   3945        1.59       scw 
   3946        1.59       scw void
   3947        1.59       scw opti_setup_channel(chp)
   3948        1.59       scw 	struct channel_softc *chp;
   3949        1.59       scw {
   3950        1.59       scw 	struct ata_drive_datas *drvp;
   3951        1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3952        1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3953        1.66       scw 	int drive, spd;
   3954        1.59       scw 	int mode[2];
   3955        1.59       scw 	u_int8_t rv, mr;
   3956        1.59       scw 
   3957        1.59       scw 	/*
   3958        1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   3959        1.59       scw 	 * Miscellaneous Register are always zero initially.
   3960        1.59       scw 	 */
   3961        1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   3962        1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   3963        1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   3964        1.59       scw 		OPTI_MISC_INDEX_MASK);
   3965        1.59       scw 
   3966        1.59       scw 	/* Prime the control register before setting timing values */
   3967        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   3968        1.59       scw 
   3969        1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   3970        1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   3971        1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   3972        1.66       scw 
   3973        1.59       scw 	/* setup DMA if needed */
   3974        1.59       scw 	pciide_channel_dma_setup(cp);
   3975        1.59       scw 
   3976        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3977        1.59       scw 		drvp = &chp->ch_drive[drive];
   3978        1.59       scw 		/* If no drive, skip */
   3979        1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   3980        1.59       scw 			mode[drive] = -1;
   3981        1.59       scw 			continue;
   3982        1.59       scw 		}
   3983        1.59       scw 
   3984        1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   3985        1.59       scw 			/*
   3986        1.59       scw 			 * Timings will be used for both PIO and DMA,
   3987        1.59       scw 			 * so adjust DMA mode if needed
   3988        1.59       scw 			 */
   3989        1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3990        1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3991        1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3992        1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3993        1.59       scw 				    drvp->PIO_mode - 2 : 0;
   3994        1.59       scw 			if (drvp->DMA_mode == 0)
   3995        1.59       scw 				drvp->PIO_mode = 0;
   3996        1.59       scw 
   3997        1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   3998        1.59       scw 		} else
   3999        1.59       scw 			mode[drive] = drvp->PIO_mode;
   4000        1.59       scw 
   4001        1.59       scw 		if (drive && mode[0] >= 0 &&
   4002        1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4003        1.59       scw 			/*
   4004        1.59       scw 			 * Can't have two drives using different values
   4005        1.59       scw 			 * for `Address Setup Time'.
   4006        1.59       scw 			 * Slow down the faster drive to compensate.
   4007        1.59       scw 			 */
   4008        1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4009        1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4010        1.59       scw 
   4011        1.59       scw 			mode[d] = mode[1-d];
   4012        1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4013        1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4014  1.107.2.13   nathanw 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4015        1.59       scw 		}
   4016        1.59       scw 	}
   4017        1.59       scw 
   4018        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4019        1.59       scw 		int m;
   4020        1.59       scw 		if ((m = mode[drive]) < 0)
   4021        1.59       scw 			continue;
   4022        1.59       scw 
   4023        1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4024        1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4025        1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4026        1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4027        1.59       scw 
   4028        1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4029        1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4030        1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4031        1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4032        1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4033        1.59       scw 
   4034        1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4035        1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4036        1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4037        1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4038        1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4039        1.59       scw 	}
   4040        1.59       scw 
   4041        1.59       scw 	/* Finally, enable the timings */
   4042        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4043        1.59       scw 
   4044        1.59       scw 	pciide_print_modes(cp);
   4045   1.107.2.2   nathanw }
   4046   1.107.2.2   nathanw 
   4047   1.107.2.2   nathanw #define	ACARD_IS_850(sc)						\
   4048   1.107.2.2   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4049   1.107.2.2   nathanw 
   4050   1.107.2.2   nathanw void
   4051   1.107.2.2   nathanw acard_chip_map(sc, pa)
   4052   1.107.2.2   nathanw 	struct pciide_softc *sc;
   4053   1.107.2.2   nathanw 	struct pci_attach_args *pa;
   4054   1.107.2.2   nathanw {
   4055   1.107.2.2   nathanw 	struct pciide_channel *cp;
   4056   1.107.2.2   nathanw 	int i;
   4057   1.107.2.2   nathanw 	pcireg_t interface;
   4058   1.107.2.2   nathanw 	bus_size_t cmdsize, ctlsize;
   4059   1.107.2.2   nathanw 
   4060   1.107.2.2   nathanw 	if (pciide_chipen(sc, pa) == 0)
   4061   1.107.2.2   nathanw 		return;
   4062   1.107.2.2   nathanw 
   4063   1.107.2.2   nathanw 	/*
   4064   1.107.2.2   nathanw 	 * when the chip is in native mode it identifies itself as a
   4065   1.107.2.2   nathanw 	 * 'misc mass storage'. Fake interface in this case.
   4066   1.107.2.2   nathanw 	 */
   4067   1.107.2.2   nathanw 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4068   1.107.2.2   nathanw 		interface = PCI_INTERFACE(pa->pa_class);
   4069   1.107.2.2   nathanw 	} else {
   4070   1.107.2.2   nathanw 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4071   1.107.2.2   nathanw 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4072   1.107.2.2   nathanw 	}
   4073   1.107.2.2   nathanw 
   4074   1.107.2.2   nathanw 	printf("%s: bus-master DMA support present",
   4075   1.107.2.2   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4076   1.107.2.2   nathanw 	pciide_mapreg_dma(sc, pa);
   4077   1.107.2.2   nathanw 	printf("\n");
   4078   1.107.2.2   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4079   1.107.2.2   nathanw 	    WDC_CAPABILITY_MODE;
   4080   1.107.2.2   nathanw 
   4081   1.107.2.2   nathanw 	if (sc->sc_dma_ok) {
   4082   1.107.2.2   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4083   1.107.2.2   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4084   1.107.2.2   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   4085   1.107.2.2   nathanw 	}
   4086   1.107.2.2   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   4087   1.107.2.2   nathanw 	sc->sc_wdcdev.DMA_cap = 2;
   4088   1.107.2.2   nathanw 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4089   1.107.2.2   nathanw 
   4090   1.107.2.2   nathanw 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4091   1.107.2.2   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4092   1.107.2.2   nathanw 	sc->sc_wdcdev.nchannels = 2;
   4093   1.107.2.2   nathanw 
   4094   1.107.2.2   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4095   1.107.2.2   nathanw 		cp = &sc->pciide_channels[i];
   4096   1.107.2.2   nathanw 		if (pciide_chansetup(sc, i, interface) == 0)
   4097   1.107.2.2   nathanw 			continue;
   4098   1.107.2.2   nathanw 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4099   1.107.2.2   nathanw 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4100   1.107.2.2   nathanw 			    &ctlsize, pciide_pci_intr);
   4101   1.107.2.2   nathanw 		} else {
   4102   1.107.2.2   nathanw 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   4103   1.107.2.2   nathanw 			    &cmdsize, &ctlsize);
   4104   1.107.2.2   nathanw 		}
   4105   1.107.2.2   nathanw 		if (cp->hw_ok == 0)
   4106   1.107.2.2   nathanw 			return;
   4107   1.107.2.2   nathanw 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4108   1.107.2.2   nathanw 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4109   1.107.2.2   nathanw 		wdcattach(&cp->wdc_channel);
   4110   1.107.2.2   nathanw 		acard_setup_channel(&cp->wdc_channel);
   4111   1.107.2.2   nathanw 	}
   4112   1.107.2.2   nathanw 	if (!ACARD_IS_850(sc)) {
   4113   1.107.2.2   nathanw 		u_int32_t reg;
   4114   1.107.2.2   nathanw 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4115   1.107.2.2   nathanw 		reg &= ~ATP860_CTRL_INT;
   4116   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4117   1.107.2.2   nathanw 	}
   4118   1.107.2.2   nathanw }
   4119   1.107.2.2   nathanw 
   4120   1.107.2.2   nathanw void
   4121   1.107.2.2   nathanw acard_setup_channel(chp)
   4122   1.107.2.2   nathanw 	struct channel_softc *chp;
   4123   1.107.2.2   nathanw {
   4124   1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   4125   1.107.2.2   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4126   1.107.2.2   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4127   1.107.2.2   nathanw 	int channel = chp->channel;
   4128   1.107.2.2   nathanw 	int drive;
   4129   1.107.2.2   nathanw 	u_int32_t idetime, udma_mode;
   4130   1.107.2.2   nathanw 	u_int32_t idedma_ctl;
   4131   1.107.2.2   nathanw 
   4132   1.107.2.2   nathanw 	/* setup DMA if needed */
   4133   1.107.2.2   nathanw 	pciide_channel_dma_setup(cp);
   4134   1.107.2.2   nathanw 
   4135   1.107.2.2   nathanw 	if (ACARD_IS_850(sc)) {
   4136   1.107.2.2   nathanw 		idetime = 0;
   4137   1.107.2.2   nathanw 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4138   1.107.2.2   nathanw 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4139   1.107.2.2   nathanw 	} else {
   4140   1.107.2.2   nathanw 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4141   1.107.2.2   nathanw 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4142   1.107.2.2   nathanw 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4143   1.107.2.2   nathanw 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4144   1.107.2.4   nathanw 
   4145   1.107.2.4   nathanw 		/* check 80 pins cable */
   4146   1.107.2.4   nathanw 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4147   1.107.2.4   nathanw 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4148   1.107.2.4   nathanw 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4149   1.107.2.4   nathanw 			    & ATP860_CTRL_80P(chp->channel)) {
   4150   1.107.2.4   nathanw 				if (chp->ch_drive[0].UDMA_mode > 2)
   4151   1.107.2.4   nathanw 					chp->ch_drive[0].UDMA_mode = 2;
   4152   1.107.2.4   nathanw 				if (chp->ch_drive[1].UDMA_mode > 2)
   4153   1.107.2.4   nathanw 					chp->ch_drive[1].UDMA_mode = 2;
   4154   1.107.2.4   nathanw 			}
   4155   1.107.2.4   nathanw 		}
   4156   1.107.2.2   nathanw 	}
   4157   1.107.2.2   nathanw 
   4158   1.107.2.2   nathanw 	idedma_ctl = 0;
   4159   1.107.2.2   nathanw 
   4160   1.107.2.2   nathanw 	/* Per drive settings */
   4161   1.107.2.2   nathanw 	for (drive = 0; drive < 2; drive++) {
   4162   1.107.2.2   nathanw 		drvp = &chp->ch_drive[drive];
   4163   1.107.2.2   nathanw 		/* If no drive, skip */
   4164   1.107.2.2   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   4165   1.107.2.2   nathanw 			continue;
   4166   1.107.2.2   nathanw 		/* add timing values, setup DMA if needed */
   4167   1.107.2.2   nathanw 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4168   1.107.2.2   nathanw 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4169   1.107.2.2   nathanw 			/* use Ultra/DMA */
   4170   1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4171   1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4172   1.107.2.2   nathanw 				    acard_act_udma[drvp->UDMA_mode],
   4173   1.107.2.2   nathanw 				    acard_rec_udma[drvp->UDMA_mode]);
   4174   1.107.2.2   nathanw 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4175   1.107.2.2   nathanw 				    acard_udma_conf[drvp->UDMA_mode]);
   4176   1.107.2.2   nathanw 			} else {
   4177   1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4178   1.107.2.2   nathanw 				    acard_act_udma[drvp->UDMA_mode],
   4179   1.107.2.2   nathanw 				    acard_rec_udma[drvp->UDMA_mode]);
   4180   1.107.2.2   nathanw 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4181   1.107.2.2   nathanw 				    acard_udma_conf[drvp->UDMA_mode]);
   4182   1.107.2.2   nathanw 			}
   4183   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4184   1.107.2.2   nathanw 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4185   1.107.2.2   nathanw 		    (drvp->drive_flags & DRIVE_DMA)) {
   4186   1.107.2.2   nathanw 			/* use Multiword DMA */
   4187   1.107.2.2   nathanw 			drvp->drive_flags &= ~DRIVE_UDMA;
   4188   1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4189   1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4190   1.107.2.2   nathanw 				    acard_act_dma[drvp->DMA_mode],
   4191   1.107.2.2   nathanw 				    acard_rec_dma[drvp->DMA_mode]);
   4192   1.107.2.2   nathanw 			} else {
   4193   1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4194   1.107.2.2   nathanw 				    acard_act_dma[drvp->DMA_mode],
   4195   1.107.2.2   nathanw 				    acard_rec_dma[drvp->DMA_mode]);
   4196   1.107.2.2   nathanw 			}
   4197   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4198   1.107.2.2   nathanw 		} else {
   4199   1.107.2.2   nathanw 			/* PIO only */
   4200   1.107.2.2   nathanw 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4201   1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4202   1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4203   1.107.2.2   nathanw 				    acard_act_pio[drvp->PIO_mode],
   4204   1.107.2.2   nathanw 				    acard_rec_pio[drvp->PIO_mode]);
   4205   1.107.2.2   nathanw 			} else {
   4206   1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4207   1.107.2.2   nathanw 				    acard_act_pio[drvp->PIO_mode],
   4208   1.107.2.2   nathanw 				    acard_rec_pio[drvp->PIO_mode]);
   4209   1.107.2.2   nathanw 			}
   4210   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4211   1.107.2.2   nathanw 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4212   1.107.2.2   nathanw 		    | ATP8x0_CTRL_EN(channel));
   4213   1.107.2.2   nathanw 		}
   4214   1.107.2.2   nathanw 	}
   4215   1.107.2.2   nathanw 
   4216   1.107.2.2   nathanw 	if (idedma_ctl != 0) {
   4217   1.107.2.2   nathanw 		/* Add software bits in status register */
   4218   1.107.2.2   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4219   1.107.2.2   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4220   1.107.2.2   nathanw 	}
   4221   1.107.2.2   nathanw 	pciide_print_modes(cp);
   4222   1.107.2.2   nathanw 
   4223   1.107.2.2   nathanw 	if (ACARD_IS_850(sc)) {
   4224   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4225   1.107.2.2   nathanw 		    ATP850_IDETIME(channel), idetime);
   4226   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4227   1.107.2.2   nathanw 	} else {
   4228   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4229   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4230   1.107.2.2   nathanw 	}
   4231   1.107.2.2   nathanw }
   4232   1.107.2.2   nathanw 
   4233   1.107.2.2   nathanw int
   4234   1.107.2.2   nathanw acard_pci_intr(arg)
   4235   1.107.2.2   nathanw 	void *arg;
   4236   1.107.2.2   nathanw {
   4237   1.107.2.2   nathanw 	struct pciide_softc *sc = arg;
   4238   1.107.2.2   nathanw 	struct pciide_channel *cp;
   4239   1.107.2.2   nathanw 	struct channel_softc *wdc_cp;
   4240   1.107.2.2   nathanw 	int rv = 0;
   4241   1.107.2.2   nathanw 	int dmastat, i, crv;
   4242   1.107.2.2   nathanw 
   4243   1.107.2.2   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4244   1.107.2.2   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4245   1.107.2.2   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4246   1.107.2.2   nathanw 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4247   1.107.2.2   nathanw 			continue;
   4248   1.107.2.2   nathanw 		cp = &sc->pciide_channels[i];
   4249   1.107.2.2   nathanw 		wdc_cp = &cp->wdc_channel;
   4250   1.107.2.2   nathanw 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4251   1.107.2.2   nathanw 			(void)wdcintr(wdc_cp);
   4252   1.107.2.2   nathanw 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4253   1.107.2.2   nathanw 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4254   1.107.2.2   nathanw 			continue;
   4255   1.107.2.2   nathanw 		}
   4256   1.107.2.2   nathanw 		crv = wdcintr(wdc_cp);
   4257   1.107.2.2   nathanw 		if (crv == 0)
   4258   1.107.2.2   nathanw 			printf("%s:%d: bogus intr\n",
   4259   1.107.2.2   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4260   1.107.2.2   nathanw 		else if (crv == 1)
   4261   1.107.2.2   nathanw 			rv = 1;
   4262   1.107.2.2   nathanw 		else if (rv == 0)
   4263   1.107.2.2   nathanw 			rv = crv;
   4264  1.107.2.12   nathanw 	}
   4265  1.107.2.12   nathanw 	return rv;
   4266  1.107.2.12   nathanw }
   4267  1.107.2.12   nathanw 
   4268  1.107.2.12   nathanw static int
   4269  1.107.2.12   nathanw sl82c105_bugchk(struct pci_attach_args *pa)
   4270  1.107.2.12   nathanw {
   4271  1.107.2.12   nathanw 
   4272  1.107.2.12   nathanw 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   4273  1.107.2.12   nathanw 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   4274  1.107.2.12   nathanw 		return (0);
   4275  1.107.2.12   nathanw 
   4276  1.107.2.12   nathanw 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   4277  1.107.2.12   nathanw 		return (1);
   4278  1.107.2.12   nathanw 
   4279  1.107.2.12   nathanw 	return (0);
   4280  1.107.2.12   nathanw }
   4281  1.107.2.12   nathanw 
   4282  1.107.2.12   nathanw void
   4283  1.107.2.12   nathanw sl82c105_chip_map(sc, pa)
   4284  1.107.2.12   nathanw 	struct pciide_softc *sc;
   4285  1.107.2.12   nathanw 	struct pci_attach_args *pa;
   4286  1.107.2.12   nathanw {
   4287  1.107.2.12   nathanw 	struct pciide_channel *cp;
   4288  1.107.2.12   nathanw 	bus_size_t cmdsize, ctlsize;
   4289  1.107.2.12   nathanw 	pcireg_t interface, idecr;
   4290  1.107.2.12   nathanw 	int channel;
   4291  1.107.2.12   nathanw 
   4292  1.107.2.12   nathanw 	if (pciide_chipen(sc, pa) == 0)
   4293  1.107.2.12   nathanw 		return;
   4294  1.107.2.12   nathanw 
   4295  1.107.2.12   nathanw 	printf("%s: bus-master DMA support present",
   4296  1.107.2.12   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4297  1.107.2.12   nathanw 
   4298  1.107.2.12   nathanw 	/*
   4299  1.107.2.12   nathanw 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   4300  1.107.2.12   nathanw 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   4301  1.107.2.12   nathanw 	 */
   4302  1.107.2.12   nathanw 	if (pci_find_device(pa, sl82c105_bugchk)) {
   4303  1.107.2.12   nathanw 		printf(" but disabled due to 83c553 rev. <= 0x05");
   4304  1.107.2.12   nathanw 		sc->sc_dma_ok = 0;
   4305  1.107.2.12   nathanw 	} else
   4306  1.107.2.12   nathanw 		pciide_mapreg_dma(sc, pa);
   4307  1.107.2.12   nathanw 	printf("\n");
   4308  1.107.2.12   nathanw 
   4309  1.107.2.12   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4310  1.107.2.12   nathanw 	    WDC_CAPABILITY_MODE;
   4311  1.107.2.12   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   4312  1.107.2.12   nathanw 	if (sc->sc_dma_ok) {
   4313  1.107.2.12   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4314  1.107.2.12   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   4315  1.107.2.12   nathanw 		sc->sc_wdcdev.DMA_cap = 2;
   4316  1.107.2.12   nathanw 	}
   4317  1.107.2.12   nathanw 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   4318  1.107.2.12   nathanw 
   4319  1.107.2.12   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4320  1.107.2.12   nathanw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4321  1.107.2.12   nathanw 
   4322  1.107.2.12   nathanw 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   4323  1.107.2.12   nathanw 
   4324  1.107.2.12   nathanw 	interface = PCI_INTERFACE(pa->pa_class);
   4325  1.107.2.12   nathanw 
   4326  1.107.2.12   nathanw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4327  1.107.2.12   nathanw 		cp = &sc->pciide_channels[channel];
   4328  1.107.2.12   nathanw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4329  1.107.2.12   nathanw 			continue;
   4330  1.107.2.12   nathanw 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   4331  1.107.2.12   nathanw 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   4332  1.107.2.12   nathanw 			printf("%s: %s channel ignored (disabled)\n",
   4333  1.107.2.12   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4334  1.107.2.12   nathanw 			continue;
   4335  1.107.2.12   nathanw 		}
   4336  1.107.2.12   nathanw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4337  1.107.2.12   nathanw 		    pciide_pci_intr);
   4338  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4339  1.107.2.12   nathanw 			continue;
   4340  1.107.2.12   nathanw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4341  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4342  1.107.2.12   nathanw 			continue;
   4343  1.107.2.12   nathanw 		sl82c105_setup_channel(&cp->wdc_channel);
   4344  1.107.2.12   nathanw 	}
   4345  1.107.2.12   nathanw }
   4346  1.107.2.12   nathanw 
   4347  1.107.2.12   nathanw void
   4348  1.107.2.12   nathanw sl82c105_setup_channel(chp)
   4349  1.107.2.12   nathanw 	struct channel_softc *chp;
   4350  1.107.2.12   nathanw {
   4351  1.107.2.12   nathanw 	struct ata_drive_datas *drvp;
   4352  1.107.2.12   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4353  1.107.2.12   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4354  1.107.2.12   nathanw 	int pxdx_reg, drive;
   4355  1.107.2.12   nathanw 	pcireg_t pxdx;
   4356  1.107.2.12   nathanw 
   4357  1.107.2.12   nathanw 	/* Set up DMA if needed. */
   4358  1.107.2.12   nathanw 	pciide_channel_dma_setup(cp);
   4359  1.107.2.12   nathanw 
   4360  1.107.2.12   nathanw 	for (drive = 0; drive < 2; drive++) {
   4361  1.107.2.12   nathanw 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   4362  1.107.2.12   nathanw 						: SYMPH_P1D0CR) + (drive * 4);
   4363  1.107.2.12   nathanw 
   4364  1.107.2.12   nathanw 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   4365  1.107.2.12   nathanw 
   4366  1.107.2.12   nathanw 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   4367  1.107.2.12   nathanw 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   4368  1.107.2.12   nathanw 
   4369  1.107.2.12   nathanw 		drvp = &chp->ch_drive[drive];
   4370  1.107.2.12   nathanw 		/* If no drive, skip. */
   4371  1.107.2.12   nathanw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4372  1.107.2.12   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4373  1.107.2.12   nathanw 			continue;
   4374  1.107.2.12   nathanw 		}
   4375  1.107.2.12   nathanw 
   4376  1.107.2.12   nathanw 		if (drvp->drive_flags & DRIVE_DMA) {
   4377  1.107.2.12   nathanw 			/*
   4378  1.107.2.12   nathanw 			 * Timings will be used for both PIO and DMA,
   4379  1.107.2.12   nathanw 			 * so adjust DMA mode if needed.
   4380  1.107.2.12   nathanw 			 */
   4381  1.107.2.12   nathanw 			if (drvp->PIO_mode >= 3) {
   4382  1.107.2.12   nathanw 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   4383  1.107.2.12   nathanw 					drvp->DMA_mode = drvp->PIO_mode - 2;
   4384  1.107.2.12   nathanw 				if (drvp->DMA_mode < 1) {
   4385  1.107.2.12   nathanw 					/*
   4386  1.107.2.12   nathanw 					 * Can't mix both PIO and DMA.
   4387  1.107.2.12   nathanw 					 * Disable DMA.
   4388  1.107.2.12   nathanw 					 */
   4389  1.107.2.12   nathanw 					drvp->drive_flags &= ~DRIVE_DMA;
   4390  1.107.2.12   nathanw 				}
   4391  1.107.2.12   nathanw 			} else {
   4392  1.107.2.12   nathanw 				/*
   4393  1.107.2.12   nathanw 				 * Can't mix both PIO and DMA.  Disable
   4394  1.107.2.12   nathanw 				 * DMA.
   4395  1.107.2.12   nathanw 				 */
   4396  1.107.2.12   nathanw 				drvp->drive_flags &= ~DRIVE_DMA;
   4397  1.107.2.12   nathanw 			}
   4398  1.107.2.12   nathanw 		}
   4399  1.107.2.12   nathanw 
   4400  1.107.2.12   nathanw 		if (drvp->drive_flags & DRIVE_DMA) {
   4401  1.107.2.12   nathanw 			/* Use multi-word DMA. */
   4402  1.107.2.12   nathanw 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   4403  1.107.2.12   nathanw 			    PxDx_CMD_ON_SHIFT;
   4404  1.107.2.12   nathanw 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   4405  1.107.2.12   nathanw 		} else {
   4406  1.107.2.12   nathanw 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   4407  1.107.2.12   nathanw 			    PxDx_CMD_ON_SHIFT;
   4408  1.107.2.12   nathanw 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   4409  1.107.2.12   nathanw 		}
   4410  1.107.2.12   nathanw 
   4411  1.107.2.12   nathanw 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   4412  1.107.2.12   nathanw 
   4413  1.107.2.12   nathanw 		/* ...and set the mode for this drive. */
   4414  1.107.2.12   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4415  1.107.2.12   nathanw 	}
   4416  1.107.2.12   nathanw 
   4417  1.107.2.12   nathanw 	pciide_print_modes(cp);
   4418  1.107.2.12   nathanw }
   4419  1.107.2.12   nathanw 
   4420  1.107.2.12   nathanw void
   4421  1.107.2.12   nathanw serverworks_chip_map(sc, pa)
   4422  1.107.2.12   nathanw 	struct pciide_softc *sc;
   4423  1.107.2.12   nathanw 	struct pci_attach_args *pa;
   4424  1.107.2.12   nathanw {
   4425  1.107.2.12   nathanw 	struct pciide_channel *cp;
   4426  1.107.2.12   nathanw 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   4427  1.107.2.12   nathanw 	pcitag_t pcib_tag;
   4428  1.107.2.12   nathanw 	int channel;
   4429  1.107.2.12   nathanw 	bus_size_t cmdsize, ctlsize;
   4430  1.107.2.12   nathanw 
   4431  1.107.2.12   nathanw 	if (pciide_chipen(sc, pa) == 0)
   4432  1.107.2.12   nathanw 		return;
   4433  1.107.2.12   nathanw 
   4434  1.107.2.12   nathanw 	printf("%s: bus-master DMA support present",
   4435  1.107.2.12   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4436  1.107.2.12   nathanw 	pciide_mapreg_dma(sc, pa);
   4437  1.107.2.12   nathanw 	printf("\n");
   4438  1.107.2.12   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4439  1.107.2.12   nathanw 	    WDC_CAPABILITY_MODE;
   4440  1.107.2.12   nathanw 
   4441  1.107.2.12   nathanw 	if (sc->sc_dma_ok) {
   4442  1.107.2.12   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4443  1.107.2.12   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4444  1.107.2.12   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   4445  1.107.2.12   nathanw 	}
   4446  1.107.2.12   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   4447  1.107.2.12   nathanw 	sc->sc_wdcdev.DMA_cap = 2;
   4448  1.107.2.12   nathanw 	switch (sc->sc_pp->ide_product) {
   4449  1.107.2.12   nathanw 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   4450  1.107.2.12   nathanw 		sc->sc_wdcdev.UDMA_cap = 2;
   4451  1.107.2.12   nathanw 		break;
   4452  1.107.2.12   nathanw 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   4453  1.107.2.12   nathanw 		if (PCI_REVISION(pa->pa_class) < 0x92)
   4454  1.107.2.12   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   4455  1.107.2.12   nathanw 		else
   4456  1.107.2.12   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   4457  1.107.2.12   nathanw 		break;
   4458  1.107.2.12   nathanw 	}
   4459  1.107.2.12   nathanw 
   4460  1.107.2.12   nathanw 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   4461  1.107.2.12   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4462  1.107.2.12   nathanw 	sc->sc_wdcdev.nchannels = 2;
   4463  1.107.2.12   nathanw 
   4464  1.107.2.12   nathanw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4465  1.107.2.12   nathanw 		cp = &sc->pciide_channels[channel];
   4466  1.107.2.12   nathanw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4467  1.107.2.12   nathanw 			continue;
   4468  1.107.2.12   nathanw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4469  1.107.2.12   nathanw 		    serverworks_pci_intr);
   4470  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4471  1.107.2.12   nathanw 			return;
   4472  1.107.2.12   nathanw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4473  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4474  1.107.2.12   nathanw 			return;
   4475  1.107.2.12   nathanw 		serverworks_setup_channel(&cp->wdc_channel);
   4476  1.107.2.12   nathanw 	}
   4477  1.107.2.12   nathanw 
   4478  1.107.2.12   nathanw 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   4479  1.107.2.12   nathanw 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   4480  1.107.2.12   nathanw 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   4481  1.107.2.12   nathanw }
   4482  1.107.2.12   nathanw 
   4483  1.107.2.12   nathanw void
   4484  1.107.2.12   nathanw serverworks_setup_channel(chp)
   4485  1.107.2.12   nathanw 	struct channel_softc *chp;
   4486  1.107.2.12   nathanw {
   4487  1.107.2.12   nathanw 	struct ata_drive_datas *drvp;
   4488  1.107.2.12   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4489  1.107.2.12   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4490  1.107.2.12   nathanw 	int channel = chp->channel;
   4491  1.107.2.12   nathanw 	int drive, unit;
   4492  1.107.2.12   nathanw 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   4493  1.107.2.12   nathanw 	u_int32_t idedma_ctl;
   4494  1.107.2.12   nathanw 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   4495  1.107.2.12   nathanw 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   4496  1.107.2.12   nathanw 
   4497  1.107.2.12   nathanw 	/* setup DMA if needed */
   4498  1.107.2.12   nathanw 	pciide_channel_dma_setup(cp);
   4499  1.107.2.12   nathanw 
   4500  1.107.2.12   nathanw 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   4501  1.107.2.12   nathanw 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   4502  1.107.2.12   nathanw 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   4503  1.107.2.12   nathanw 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   4504  1.107.2.12   nathanw 
   4505  1.107.2.12   nathanw 	pio_time &= ~(0xffff << (16 * channel));
   4506  1.107.2.12   nathanw 	dma_time &= ~(0xffff << (16 * channel));
   4507  1.107.2.12   nathanw 	pio_mode &= ~(0xff << (8 * channel + 16));
   4508  1.107.2.12   nathanw 	udma_mode &= ~(0xff << (8 * channel + 16));
   4509  1.107.2.12   nathanw 	udma_mode &= ~(3 << (2 * channel));
   4510  1.107.2.12   nathanw 
   4511  1.107.2.12   nathanw 	idedma_ctl = 0;
   4512  1.107.2.12   nathanw 
   4513  1.107.2.12   nathanw 	/* Per drive settings */
   4514  1.107.2.12   nathanw 	for (drive = 0; drive < 2; drive++) {
   4515  1.107.2.12   nathanw 		drvp = &chp->ch_drive[drive];
   4516  1.107.2.12   nathanw 		/* If no drive, skip */
   4517  1.107.2.12   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   4518  1.107.2.12   nathanw 			continue;
   4519  1.107.2.12   nathanw 		unit = drive + 2 * channel;
   4520  1.107.2.12   nathanw 		/* add timing values, setup DMA if needed */
   4521  1.107.2.12   nathanw 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   4522  1.107.2.12   nathanw 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   4523  1.107.2.12   nathanw 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4524  1.107.2.12   nathanw 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4525  1.107.2.12   nathanw 			/* use Ultra/DMA, check for 80-pin cable */
   4526  1.107.2.12   nathanw 			if (drvp->UDMA_mode > 2 &&
   4527  1.107.2.12   nathanw 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   4528  1.107.2.12   nathanw 				drvp->UDMA_mode = 2;
   4529  1.107.2.12   nathanw 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4530  1.107.2.12   nathanw 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   4531  1.107.2.12   nathanw 			udma_mode |= 1 << unit;
   4532  1.107.2.12   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4533  1.107.2.12   nathanw 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4534  1.107.2.12   nathanw 		    (drvp->drive_flags & DRIVE_DMA)) {
   4535  1.107.2.12   nathanw 			/* use Multiword DMA */
   4536  1.107.2.12   nathanw 			drvp->drive_flags &= ~DRIVE_UDMA;
   4537  1.107.2.12   nathanw 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4538  1.107.2.12   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4539  1.107.2.12   nathanw 		} else {
   4540  1.107.2.12   nathanw 			/* PIO only */
   4541  1.107.2.12   nathanw 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4542  1.107.2.12   nathanw 		}
   4543  1.107.2.12   nathanw 	}
   4544  1.107.2.12   nathanw 
   4545  1.107.2.12   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   4546  1.107.2.12   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   4547  1.107.2.12   nathanw 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   4548  1.107.2.12   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   4549  1.107.2.12   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   4550  1.107.2.12   nathanw 
   4551  1.107.2.12   nathanw 	if (idedma_ctl != 0) {
   4552  1.107.2.12   nathanw 		/* Add software bits in status register */
   4553  1.107.2.12   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4554  1.107.2.12   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4555  1.107.2.12   nathanw 	}
   4556  1.107.2.12   nathanw 	pciide_print_modes(cp);
   4557  1.107.2.12   nathanw }
   4558  1.107.2.12   nathanw 
   4559  1.107.2.12   nathanw int
   4560  1.107.2.12   nathanw serverworks_pci_intr(arg)
   4561  1.107.2.12   nathanw 	void *arg;
   4562  1.107.2.12   nathanw {
   4563  1.107.2.12   nathanw 	struct pciide_softc *sc = arg;
   4564  1.107.2.12   nathanw 	struct pciide_channel *cp;
   4565  1.107.2.12   nathanw 	struct channel_softc *wdc_cp;
   4566  1.107.2.12   nathanw 	int rv = 0;
   4567  1.107.2.12   nathanw 	int dmastat, i, crv;
   4568  1.107.2.12   nathanw 
   4569  1.107.2.12   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4570  1.107.2.12   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4571  1.107.2.12   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4572  1.107.2.12   nathanw 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   4573  1.107.2.12   nathanw 		    IDEDMA_CTL_INTR)
   4574  1.107.2.12   nathanw 			continue;
   4575  1.107.2.12   nathanw 		cp = &sc->pciide_channels[i];
   4576  1.107.2.12   nathanw 		wdc_cp = &cp->wdc_channel;
   4577  1.107.2.12   nathanw 		crv = wdcintr(wdc_cp);
   4578  1.107.2.12   nathanw 		if (crv == 0) {
   4579  1.107.2.12   nathanw 			printf("%s:%d: bogus intr\n",
   4580  1.107.2.12   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4581  1.107.2.12   nathanw 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4582  1.107.2.12   nathanw 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4583  1.107.2.12   nathanw 		} else
   4584  1.107.2.12   nathanw 			rv = 1;
   4585   1.107.2.2   nathanw 	}
   4586   1.107.2.2   nathanw 	return rv;
   4587         1.1       cgd }
   4588