Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.107.2.19
      1  1.107.2.14   nathanw /*	$NetBSD: pciide.c,v 1.107.2.19 2002/12/11 06:38:25 thorpej Exp $	*/
      2        1.41    bouyer 
      3        1.41    bouyer 
      4        1.41    bouyer /*
      5   1.107.2.2   nathanw  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6        1.41    bouyer  *
      7        1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8        1.41    bouyer  * modification, are permitted provided that the following conditions
      9        1.41    bouyer  * are met:
     10        1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11        1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12        1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14        1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15        1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16        1.41    bouyer  *    must display the following acknowledgement:
     17  1.107.2.13   nathanw  *	This product includes software developed by Manuel Bouyer.
     18        1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19        1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20        1.41    bouyer  *    without specific prior written permission.
     21        1.41    bouyer  *
     22        1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.41    bouyer  *
     33        1.41    bouyer  */
     34        1.41    bouyer 
     35         1.1       cgd 
     36         1.1       cgd /*
     37         1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38         1.1       cgd  *
     39         1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40         1.1       cgd  * modification, are permitted provided that the following conditions
     41         1.1       cgd  * are met:
     42         1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43         1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44         1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45         1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46         1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47         1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48         1.1       cgd  *    must display the following acknowledgement:
     49         1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50         1.1       cgd  *	for the NetBSD Project.
     51         1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52         1.1       cgd  *    derived from this software without specific prior written permission
     53         1.1       cgd  *
     54         1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55         1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56         1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57         1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58         1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59         1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60         1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61         1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62         1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63         1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64         1.1       cgd  */
     65         1.1       cgd 
     66         1.1       cgd /*
     67         1.1       cgd  * PCI IDE controller driver.
     68         1.1       cgd  *
     69         1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70         1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71         1.1       cgd  *
     72         1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73         1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74         1.2       cgd  * 5/16/94" from the PCI SIG.
     75         1.1       cgd  *
     76         1.1       cgd  */
     77         1.1       cgd 
     78   1.107.2.7   nathanw #include <sys/cdefs.h>
     79  1.107.2.14   nathanw __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.107.2.19 2002/12/11 06:38:25 thorpej Exp $");
     80   1.107.2.7   nathanw 
     81        1.36      ross #ifndef WDCDEBUG
     82        1.26    bouyer #define WDCDEBUG
     83        1.36      ross #endif
     84        1.26    bouyer 
     85         1.9    bouyer #define DEBUG_DMA   0x01
     86         1.9    bouyer #define DEBUG_XFERS  0x02
     87         1.9    bouyer #define DEBUG_FUNCS  0x08
     88         1.9    bouyer #define DEBUG_PROBE  0x10
     89         1.9    bouyer #ifdef WDCDEBUG
     90        1.26    bouyer int wdcdebug_pciide_mask = 0;
     91         1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92         1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93         1.9    bouyer #else
     94         1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95         1.9    bouyer #endif
     96         1.1       cgd #include <sys/param.h>
     97         1.1       cgd #include <sys/systm.h>
     98         1.1       cgd #include <sys/device.h>
     99         1.9    bouyer #include <sys/malloc.h>
    100        1.92   thorpej 
    101        1.92   thorpej #include <uvm/uvm_extern.h>
    102         1.9    bouyer 
    103        1.49   thorpej #include <machine/endian.h>
    104         1.1       cgd 
    105         1.1       cgd #include <dev/pci/pcireg.h>
    106         1.1       cgd #include <dev/pci/pcivar.h>
    107         1.9    bouyer #include <dev/pci/pcidevs.h>
    108         1.1       cgd #include <dev/pci/pciidereg.h>
    109         1.1       cgd #include <dev/pci/pciidevar.h>
    110         1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111        1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112         1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113         1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114        1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115        1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116        1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117        1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118        1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119        1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120   1.107.2.2   nathanw #include <dev/pci/pciide_acard_reg.h>
    121  1.107.2.12   nathanw #include <dev/pci/pciide_sl82c105_reg.h>
    122        1.61   thorpej #include <dev/pci/cy82c693var.h>
    123        1.61   thorpej 
    124        1.84    bouyer #include "opt_pciide.h"
    125        1.84    bouyer 
    126        1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    127        1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    128        1.39       mrg 					      int));
    129        1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    130        1.39       mrg 					   int, u_int8_t));
    131        1.39       mrg 
    132        1.14    bouyer static __inline u_int8_t
    133        1.14    bouyer pciide_pci_read(pc, pa, reg)
    134        1.14    bouyer 	pci_chipset_tag_t pc;
    135        1.14    bouyer 	pcitag_t pa;
    136        1.14    bouyer 	int reg;
    137        1.14    bouyer {
    138        1.39       mrg 
    139        1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    140        1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    141        1.14    bouyer }
    142        1.14    bouyer 
    143        1.14    bouyer static __inline void
    144        1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    145        1.14    bouyer 	pci_chipset_tag_t pc;
    146        1.14    bouyer 	pcitag_t pa;
    147        1.14    bouyer 	int reg;
    148        1.14    bouyer 	u_int8_t val;
    149        1.14    bouyer {
    150        1.14    bouyer 	pcireg_t pcival;
    151        1.14    bouyer 
    152        1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    153        1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    154        1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    155        1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    156        1.14    bouyer }
    157         1.9    bouyer 
    158        1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    159         1.9    bouyer 
    160        1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161        1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    162        1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    163         1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    164         1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    165         1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    166         1.9    bouyer 
    167   1.107.2.2   nathanw void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168   1.107.2.2   nathanw void amd7x6_setup_channel __P((struct channel_softc*));
    169        1.53    bouyer 
    170        1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171        1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    172         1.9    bouyer 
    173        1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174        1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175        1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    176        1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    177        1.41    bouyer 			struct pciide_softc *, int));
    178        1.41    bouyer int  cmd_pci_intr __P((void *));
    179        1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    180  1.107.2.14   nathanw void cmd680_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    181  1.107.2.14   nathanw void cmd680_setup_channel __P((struct channel_softc*));
    182  1.107.2.14   nathanw void cmd680_channel_map __P((struct pci_attach_args *,
    183  1.107.2.14   nathanw 			struct pciide_softc *, int));
    184        1.18  drochner 
    185        1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    186        1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    187        1.18  drochner 
    188        1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189        1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    190   1.107.2.6   nathanw static int sis_hostbr_match __P(( struct pci_attach_args *));
    191         1.9    bouyer 
    192        1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    193        1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    194        1.41    bouyer int  acer_pci_intr __P((void *));
    195        1.41    bouyer 
    196        1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    197        1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    198   1.107.2.8   nathanw void pdc20268_setup_channel __P((struct channel_softc*));
    199        1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    200   1.107.2.1   nathanw int  pdc20265_pci_intr __P((void *));
    201        1.30    bouyer 
    202        1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    203        1.59       scw void opti_setup_channel __P((struct channel_softc*));
    204        1.59       scw 
    205        1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    206        1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    207        1.67    bouyer int  hpt_pci_intr __P((void *));
    208        1.67    bouyer 
    209   1.107.2.2   nathanw void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    210   1.107.2.2   nathanw void acard_setup_channel __P((struct channel_softc*));
    211   1.107.2.2   nathanw int  acard_pci_intr __P((void *));
    212   1.107.2.2   nathanw 
    213  1.107.2.12   nathanw void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    214  1.107.2.12   nathanw void serverworks_setup_channel __P((struct channel_softc*));
    215  1.107.2.12   nathanw int  serverworks_pci_intr __P((void *));
    216  1.107.2.12   nathanw 
    217  1.107.2.12   nathanw void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    218  1.107.2.12   nathanw void sl82c105_setup_channel __P((struct channel_softc*));
    219   1.107.2.2   nathanw 
    220        1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    221         1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    222         1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    223        1.56    bouyer void pciide_dma_start __P((void*, int, int));
    224         1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    225        1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    226        1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    227         1.9    bouyer 
    228         1.9    bouyer struct pciide_product_desc {
    229        1.39       mrg 	u_int32_t ide_product;
    230        1.39       mrg 	int ide_flags;
    231        1.39       mrg 	const char *ide_name;
    232        1.41    bouyer 	/* map and setup chip, probe drives */
    233        1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    234         1.9    bouyer };
    235         1.9    bouyer 
    236         1.9    bouyer /* Flags for ide_flags */
    237        1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    238        1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    239         1.9    bouyer 
    240         1.9    bouyer /* Default product description for devices not known from this controller */
    241         1.9    bouyer const struct pciide_product_desc default_product_desc = {
    242        1.39       mrg 	0,
    243        1.39       mrg 	0,
    244        1.39       mrg 	"Generic PCI IDE controller",
    245        1.41    bouyer 	default_chip_map,
    246         1.9    bouyer };
    247         1.1       cgd 
    248         1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    249        1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    250        1.39       mrg 	  0,
    251        1.39       mrg 	  "Intel 82092AA IDE controller",
    252        1.41    bouyer 	  default_chip_map,
    253        1.39       mrg 	},
    254        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    255        1.39       mrg 	  0,
    256        1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    257        1.41    bouyer 	  piix_chip_map,
    258        1.39       mrg 	},
    259        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    260        1.39       mrg 	  0,
    261        1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    262        1.41    bouyer 	  piix_chip_map,
    263        1.39       mrg 	},
    264        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    265        1.39       mrg 	  0,
    266        1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    267        1.41    bouyer 	  piix_chip_map,
    268        1.39       mrg 	},
    269        1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    270        1.85  drochner 	  0,
    271        1.85  drochner 	  "Intel 82440MX IDE controller",
    272        1.85  drochner 	  piix_chip_map
    273        1.85  drochner 	},
    274        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    275        1.42    bouyer 	  0,
    276        1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    277        1.42    bouyer 	  piix_chip_map,
    278        1.42    bouyer 	},
    279        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    280        1.42    bouyer 	  0,
    281        1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    282        1.42    bouyer 	  piix_chip_map,
    283        1.42    bouyer 	},
    284        1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    285        1.93    bouyer 	  0,
    286        1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    287        1.93    bouyer 	  piix_chip_map,
    288        1.93    bouyer 	},
    289       1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    290       1.106    bouyer 	  0,
    291       1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    292       1.106    bouyer 	  piix_chip_map,
    293       1.106    bouyer 	},
    294  1.107.2.10   nathanw 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    295  1.107.2.10   nathanw 	  0,
    296  1.107.2.14   nathanw 	  "Intel 82801CA IDE Controller",
    297  1.107.2.10   nathanw 	  piix_chip_map,
    298  1.107.2.10   nathanw 	},
    299  1.107.2.10   nathanw 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    300  1.107.2.10   nathanw 	  0,
    301  1.107.2.14   nathanw 	  "Intel 82801CA IDE Controller",
    302  1.107.2.14   nathanw 	  piix_chip_map,
    303  1.107.2.14   nathanw 	},
    304  1.107.2.14   nathanw 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    305  1.107.2.14   nathanw 	  0,
    306  1.107.2.14   nathanw 	  "Intel 82801DB IDE Controller (ICH4)",
    307  1.107.2.10   nathanw 	  piix_chip_map,
    308  1.107.2.10   nathanw 	},
    309        1.39       mrg 	{ 0,
    310        1.39       mrg 	  0,
    311        1.39       mrg 	  NULL,
    312   1.107.2.2   nathanw 	  NULL
    313        1.39       mrg 	}
    314         1.9    bouyer };
    315        1.39       mrg 
    316        1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    317        1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    318        1.53    bouyer 	  0,
    319        1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    320   1.107.2.2   nathanw 	  amd7x6_chip_map
    321   1.107.2.2   nathanw 	},
    322   1.107.2.2   nathanw 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    323   1.107.2.2   nathanw 	  0,
    324   1.107.2.2   nathanw 	  "Advanced Micro Devices AMD766 IDE Controller",
    325   1.107.2.2   nathanw 	  amd7x6_chip_map
    326        1.53    bouyer 	},
    327  1.107.2.11   nathanw 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    328  1.107.2.11   nathanw 	  0,
    329  1.107.2.11   nathanw 	  "Advanced Micro Devices AMD768 IDE Controller",
    330  1.107.2.11   nathanw 	  amd7x6_chip_map
    331  1.107.2.11   nathanw 	},
    332  1.107.2.13   nathanw 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
    333  1.107.2.13   nathanw 	  0,
    334  1.107.2.13   nathanw 	  "Advanced Micro Devices AMD8111 IDE Controller",
    335  1.107.2.13   nathanw 	  amd7x6_chip_map
    336  1.107.2.13   nathanw 	},
    337        1.53    bouyer 	{ 0,
    338        1.53    bouyer 	  0,
    339        1.53    bouyer 	  NULL,
    340   1.107.2.2   nathanw 	  NULL
    341        1.53    bouyer 	}
    342        1.53    bouyer };
    343        1.53    bouyer 
    344         1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    345        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    346        1.41    bouyer 	  0,
    347        1.39       mrg 	  "CMD Technology PCI0640",
    348        1.41    bouyer 	  cmd_chip_map
    349        1.39       mrg 	},
    350        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    351        1.41    bouyer 	  0,
    352        1.39       mrg 	  "CMD Technology PCI0643",
    353        1.70    bouyer 	  cmd0643_9_chip_map,
    354        1.39       mrg 	},
    355        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    356        1.41    bouyer 	  0,
    357        1.39       mrg 	  "CMD Technology PCI0646",
    358        1.70    bouyer 	  cmd0643_9_chip_map,
    359        1.70    bouyer 	},
    360        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    361        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    362        1.70    bouyer 	  "CMD Technology PCI0648",
    363        1.70    bouyer 	  cmd0643_9_chip_map,
    364        1.70    bouyer 	},
    365        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    366        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    367        1.70    bouyer 	  "CMD Technology PCI0649",
    368        1.70    bouyer 	  cmd0643_9_chip_map,
    369        1.39       mrg 	},
    370  1.107.2.14   nathanw 	{ PCI_PRODUCT_CMDTECH_680,
    371  1.107.2.14   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    372  1.107.2.14   nathanw 	  "Silicon Image 0680",
    373  1.107.2.14   nathanw 	  cmd680_chip_map,
    374  1.107.2.14   nathanw 	},
    375        1.39       mrg 	{ 0,
    376        1.39       mrg 	  0,
    377        1.39       mrg 	  NULL,
    378   1.107.2.2   nathanw 	  NULL
    379        1.39       mrg 	}
    380         1.9    bouyer };
    381         1.9    bouyer 
    382         1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    383        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    384        1.39       mrg 	  0,
    385   1.107.2.2   nathanw 	  NULL,
    386        1.41    bouyer 	  apollo_chip_map,
    387        1.39       mrg 	 },
    388        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    389        1.39       mrg 	  0,
    390   1.107.2.2   nathanw 	  NULL,
    391        1.41    bouyer 	  apollo_chip_map,
    392        1.39       mrg 	},
    393        1.39       mrg 	{ 0,
    394        1.39       mrg 	  0,
    395        1.39       mrg 	  NULL,
    396   1.107.2.2   nathanw 	  NULL
    397        1.39       mrg 	}
    398        1.18  drochner };
    399        1.18  drochner 
    400        1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    401        1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    402        1.91      matt 	  IDE_16BIT_IOSPACE,
    403        1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    404        1.41    bouyer 	  cy693_chip_map,
    405        1.39       mrg 	},
    406        1.39       mrg 	{ 0,
    407        1.39       mrg 	  0,
    408        1.39       mrg 	  NULL,
    409   1.107.2.2   nathanw 	  NULL
    410        1.39       mrg 	}
    411        1.18  drochner };
    412        1.18  drochner 
    413        1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    414        1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    415        1.39       mrg 	  0,
    416        1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    417        1.41    bouyer 	  sis_chip_map,
    418        1.39       mrg 	},
    419        1.39       mrg 	{ 0,
    420        1.39       mrg 	  0,
    421        1.39       mrg 	  NULL,
    422   1.107.2.2   nathanw 	  NULL
    423        1.39       mrg 	}
    424         1.9    bouyer };
    425         1.9    bouyer 
    426        1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    427        1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    428        1.39       mrg 	  0,
    429        1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    430        1.41    bouyer 	  acer_chip_map,
    431        1.39       mrg 	},
    432        1.39       mrg 	{ 0,
    433        1.39       mrg 	  0,
    434        1.41    bouyer 	  NULL,
    435   1.107.2.2   nathanw 	  NULL
    436        1.41    bouyer 	}
    437        1.41    bouyer };
    438        1.41    bouyer 
    439        1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    440        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    441        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    442        1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    443        1.41    bouyer 	  pdc202xx_chip_map,
    444        1.41    bouyer 	},
    445        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    446        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    447        1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    448        1.74     enami 	  pdc202xx_chip_map,
    449        1.74     enami 	},
    450        1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    451        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    452        1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    453        1.86     enami 	  pdc202xx_chip_map,
    454        1.86     enami 	},
    455        1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    456        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    457        1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    458        1.41    bouyer 	  pdc202xx_chip_map,
    459        1.41    bouyer 	},
    460   1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    461   1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    462   1.107.2.8   nathanw 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    463   1.107.2.8   nathanw 	  pdc202xx_chip_map,
    464   1.107.2.8   nathanw 	},
    465   1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    466   1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    467   1.107.2.8   nathanw 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    468   1.107.2.8   nathanw 	  pdc202xx_chip_map,
    469   1.107.2.8   nathanw 	},
    470   1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    471   1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    472   1.107.2.8   nathanw 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    473   1.107.2.8   nathanw 	  pdc202xx_chip_map,
    474   1.107.2.8   nathanw 	},
    475  1.107.2.16   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2,
    476  1.107.2.16   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    477  1.107.2.16   nathanw 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
    478  1.107.2.16   nathanw 	  pdc202xx_chip_map,
    479  1.107.2.16   nathanw 	},
    480  1.107.2.16   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
    481  1.107.2.16   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    482  1.107.2.16   nathanw 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    483  1.107.2.16   nathanw 	  pdc202xx_chip_map,
    484  1.107.2.16   nathanw 	},
    485        1.41    bouyer 	{ 0,
    486        1.39       mrg 	  0,
    487        1.39       mrg 	  NULL,
    488   1.107.2.2   nathanw 	  NULL
    489        1.39       mrg 	}
    490        1.30    bouyer };
    491        1.30    bouyer 
    492        1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    493        1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    494        1.59       scw 	  0,
    495        1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    496        1.59       scw 	  opti_chip_map,
    497        1.59       scw 	},
    498        1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    499        1.59       scw 	  0,
    500        1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    501        1.59       scw 	  opti_chip_map,
    502        1.59       scw 	},
    503        1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    504        1.59       scw 	  0,
    505        1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    506        1.59       scw 	  opti_chip_map,
    507        1.59       scw 	},
    508        1.59       scw 	{ 0,
    509        1.59       scw 	  0,
    510        1.59       scw 	  NULL,
    511   1.107.2.2   nathanw 	  NULL
    512        1.59       scw 	}
    513        1.59       scw };
    514        1.59       scw 
    515        1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    516        1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    517        1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    518   1.107.2.2   nathanw 	  NULL,
    519        1.67    bouyer 	  hpt_chip_map,
    520        1.67    bouyer 	},
    521  1.107.2.16   nathanw 	{ PCI_PRODUCT_TRIONES_HPT372,
    522  1.107.2.16   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    523  1.107.2.16   nathanw 	  NULL,
    524  1.107.2.16   nathanw 	  hpt_chip_map
    525  1.107.2.16   nathanw 	},
    526  1.107.2.13   nathanw 	{ PCI_PRODUCT_TRIONES_HPT374,
    527  1.107.2.13   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    528  1.107.2.13   nathanw 	  NULL,
    529  1.107.2.13   nathanw 	  hpt_chip_map
    530  1.107.2.13   nathanw 	},
    531        1.67    bouyer 	{ 0,
    532        1.67    bouyer 	  0,
    533        1.67    bouyer 	  NULL,
    534   1.107.2.2   nathanw 	  NULL
    535   1.107.2.2   nathanw 	}
    536   1.107.2.2   nathanw };
    537   1.107.2.2   nathanw 
    538   1.107.2.2   nathanw const struct pciide_product_desc pciide_acard_products[] =  {
    539   1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP850U,
    540   1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    541   1.107.2.2   nathanw 	  "Acard ATP850U Ultra33 IDE Controller",
    542   1.107.2.2   nathanw 	  acard_chip_map,
    543   1.107.2.2   nathanw 	},
    544   1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP860,
    545   1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    546   1.107.2.2   nathanw 	  "Acard ATP860 Ultra66 IDE Controller",
    547   1.107.2.2   nathanw 	  acard_chip_map,
    548   1.107.2.2   nathanw 	},
    549   1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP860A,
    550   1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    551   1.107.2.2   nathanw 	  "Acard ATP860-A Ultra66 IDE Controller",
    552   1.107.2.2   nathanw 	  acard_chip_map,
    553   1.107.2.2   nathanw 	},
    554   1.107.2.2   nathanw 	{ 0,
    555   1.107.2.2   nathanw 	  0,
    556   1.107.2.2   nathanw 	  NULL,
    557   1.107.2.2   nathanw 	  NULL
    558   1.107.2.2   nathanw 	}
    559   1.107.2.2   nathanw };
    560   1.107.2.2   nathanw 
    561   1.107.2.2   nathanw const struct pciide_product_desc pciide_serverworks_products[] =  {
    562  1.107.2.12   nathanw 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    563   1.107.2.2   nathanw 	  0,
    564  1.107.2.12   nathanw 	  "ServerWorks OSB4 IDE Controller",
    565  1.107.2.12   nathanw 	  serverworks_chip_map,
    566  1.107.2.12   nathanw 	},
    567  1.107.2.12   nathanw 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    568  1.107.2.12   nathanw 	  0,
    569  1.107.2.12   nathanw 	  "ServerWorks CSB5 IDE Controller",
    570  1.107.2.12   nathanw 	  serverworks_chip_map,
    571  1.107.2.12   nathanw 	},
    572  1.107.2.12   nathanw 	{ 0,
    573  1.107.2.12   nathanw 	  0,
    574  1.107.2.12   nathanw 	  NULL,
    575  1.107.2.12   nathanw 	}
    576  1.107.2.12   nathanw };
    577  1.107.2.12   nathanw 
    578  1.107.2.12   nathanw const struct pciide_product_desc pciide_symphony_products[] = {
    579  1.107.2.12   nathanw 	{ PCI_PRODUCT_SYMPHONY_82C105,
    580  1.107.2.12   nathanw 	  0,
    581  1.107.2.12   nathanw 	  "Symphony Labs 82C105 IDE controller",
    582  1.107.2.12   nathanw 	  sl82c105_chip_map,
    583   1.107.2.2   nathanw 	},
    584   1.107.2.2   nathanw 	{ 0,
    585   1.107.2.2   nathanw 	  0,
    586   1.107.2.2   nathanw 	  NULL,
    587   1.107.2.2   nathanw 	}
    588   1.107.2.2   nathanw };
    589   1.107.2.2   nathanw 
    590   1.107.2.2   nathanw const struct pciide_product_desc pciide_winbond_products[] =  {
    591   1.107.2.2   nathanw 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    592   1.107.2.2   nathanw 	  0,
    593   1.107.2.2   nathanw 	  "Winbond W83C553F IDE controller",
    594  1.107.2.12   nathanw 	  sl82c105_chip_map,
    595   1.107.2.2   nathanw 	},
    596   1.107.2.2   nathanw 	{ 0,
    597   1.107.2.2   nathanw 	  0,
    598   1.107.2.2   nathanw 	  NULL,
    599        1.67    bouyer 	}
    600        1.67    bouyer };
    601        1.67    bouyer 
    602         1.9    bouyer struct pciide_vendor_desc {
    603        1.39       mrg 	u_int32_t ide_vendor;
    604        1.39       mrg 	const struct pciide_product_desc *ide_products;
    605         1.9    bouyer };
    606         1.9    bouyer 
    607         1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    608        1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    609        1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    610        1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    611        1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    612        1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    613        1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    614        1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    615        1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    616        1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    617        1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    618   1.107.2.2   nathanw 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    619   1.107.2.2   nathanw 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    620  1.107.2.12   nathanw 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    621   1.107.2.2   nathanw 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    622        1.39       mrg 	{ 0, NULL }
    623         1.1       cgd };
    624         1.1       cgd 
    625        1.13    bouyer /* options passed via the 'flags' config keyword */
    626   1.107.2.6   nathanw #define	PCIIDE_OPTIONS_DMA	0x01
    627   1.107.2.6   nathanw #define	PCIIDE_OPTIONS_NODMA	0x02
    628        1.13    bouyer 
    629         1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    630         1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    631         1.1       cgd 
    632  1.107.2.18   nathanw CFATTACH_DECL(pciide, sizeof(struct pciide_softc),
    633  1.107.2.18   nathanw     pciide_match, pciide_attach, NULL, NULL);
    634  1.107.2.18   nathanw 
    635        1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    636        1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    637        1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    638        1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    639        1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    640        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    641        1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    642        1.41    bouyer 	    struct pci_attach_args *));
    643        1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    644        1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    645        1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    646        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    647        1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    648        1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    649        1.28    bouyer 	    struct pciide_channel *, int, int));
    650         1.1       cgd int	pciide_compat_intr __P((void *));
    651         1.1       cgd int	pciide_pci_intr __P((void *));
    652         1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    653         1.1       cgd 
    654        1.39       mrg const struct pciide_product_desc *
    655         1.9    bouyer pciide_lookup_product(id)
    656        1.39       mrg 	u_int32_t id;
    657         1.9    bouyer {
    658        1.39       mrg 	const struct pciide_product_desc *pp;
    659        1.39       mrg 	const struct pciide_vendor_desc *vp;
    660         1.9    bouyer 
    661        1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    662        1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    663        1.39       mrg 			break;
    664         1.9    bouyer 
    665        1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    666        1.39       mrg 		return NULL;
    667         1.9    bouyer 
    668   1.107.2.2   nathanw 	for (; pp->chip_map != NULL; pp++)
    669        1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    670        1.39       mrg 			break;
    671         1.9    bouyer 
    672   1.107.2.2   nathanw 	if (pp->chip_map == NULL)
    673        1.39       mrg 		return NULL;
    674        1.39       mrg 	return pp;
    675         1.9    bouyer }
    676         1.6       cgd 
    677         1.1       cgd int
    678         1.1       cgd pciide_match(parent, match, aux)
    679         1.1       cgd 	struct device *parent;
    680         1.1       cgd 	struct cfdata *match;
    681         1.1       cgd 	void *aux;
    682         1.1       cgd {
    683         1.1       cgd 	struct pci_attach_args *pa = aux;
    684        1.41    bouyer 	const struct pciide_product_desc *pp;
    685         1.1       cgd 
    686         1.1       cgd 	/*
    687         1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    688         1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    689         1.1       cgd 	 * work in a standardized way...
    690         1.1       cgd 	 */
    691         1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    692         1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    693         1.1       cgd 		return (1);
    694         1.1       cgd 	}
    695         1.1       cgd 
    696        1.41    bouyer 	/*
    697        1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    698        1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    699        1.41    bouyer 	 */
    700        1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    701        1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    702        1.41    bouyer 		return (1);
    703        1.41    bouyer 	}
    704        1.41    bouyer 
    705         1.1       cgd 	return (0);
    706         1.1       cgd }
    707         1.1       cgd 
    708         1.1       cgd void
    709         1.1       cgd pciide_attach(parent, self, aux)
    710         1.1       cgd 	struct device *parent, *self;
    711         1.1       cgd 	void *aux;
    712         1.1       cgd {
    713         1.1       cgd 	struct pci_attach_args *pa = aux;
    714         1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    715         1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    716         1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    717        1.41    bouyer 	pcireg_t csr;
    718         1.1       cgd 	char devinfo[256];
    719        1.57   thorpej 	const char *displaydev;
    720         1.1       cgd 
    721        1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    722         1.9    bouyer 	if (sc->sc_pp == NULL) {
    723         1.9    bouyer 		sc->sc_pp = &default_product_desc;
    724         1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    725        1.57   thorpej 		displaydev = devinfo;
    726        1.57   thorpej 	} else
    727        1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    728        1.57   thorpej 
    729   1.107.2.2   nathanw 	/* if displaydev == NULL, printf is done in chip-specific map */
    730   1.107.2.2   nathanw 	if (displaydev)
    731   1.107.2.2   nathanw 		printf(": %s (rev. 0x%02x)\n", displaydev,
    732   1.107.2.2   nathanw 		    PCI_REVISION(pa->pa_class));
    733        1.57   thorpej 
    734        1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    735        1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    736        1.41    bouyer #ifdef WDCDEBUG
    737        1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    738        1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    739        1.41    bouyer #endif
    740        1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    741         1.1       cgd 
    742        1.16    bouyer 	if (sc->sc_dma_ok) {
    743        1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    744        1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    745        1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    746        1.16    bouyer 	}
    747         1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    748         1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    749         1.5       cgd }
    750         1.5       cgd 
    751  1.107.2.17   nathanw /* tell whether the chip is enabled or not */
    752        1.41    bouyer int
    753        1.41    bouyer pciide_chipen(sc, pa)
    754        1.41    bouyer 	struct pciide_softc *sc;
    755        1.41    bouyer 	struct pci_attach_args *pa;
    756        1.41    bouyer {
    757        1.41    bouyer 	pcireg_t csr;
    758        1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    759        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    760        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    761        1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    762        1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    763        1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    764        1.41    bouyer 		  "device" : "bridge");
    765        1.41    bouyer 		return 0;
    766        1.41    bouyer 	}
    767        1.41    bouyer 	return 1;
    768        1.41    bouyer }
    769        1.41    bouyer 
    770         1.5       cgd int
    771        1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    772         1.5       cgd 	struct pci_attach_args *pa;
    773        1.18  drochner 	struct pciide_channel *cp;
    774        1.18  drochner 	int compatchan;
    775        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    776         1.5       cgd {
    777        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    778        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    779         1.5       cgd 
    780         1.5       cgd 	cp->compat = 1;
    781        1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    782        1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    783         1.5       cgd 
    784         1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    785        1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    786         1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    787         1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    788        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    789        1.43    bouyer 		return (0);
    790         1.5       cgd 	}
    791         1.5       cgd 
    792         1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    793        1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    794         1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    795         1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    796        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    797         1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    798         1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    799        1.43    bouyer 		return (0);
    800         1.5       cgd 	}
    801         1.5       cgd 
    802        1.43    bouyer 	return (1);
    803         1.5       cgd }
    804         1.5       cgd 
    805         1.9    bouyer int
    806        1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    807        1.28    bouyer 	struct pci_attach_args * pa;
    808        1.18  drochner 	struct pciide_channel *cp;
    809        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    810        1.41    bouyer 	int (*pci_intr) __P((void *));
    811         1.9    bouyer {
    812        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    813        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    814        1.29    bouyer 	const char *intrstr;
    815        1.29    bouyer 	pci_intr_handle_t intrhandle;
    816         1.9    bouyer 
    817         1.9    bouyer 	cp->compat = 0;
    818         1.9    bouyer 
    819        1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    820        1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    821        1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    822        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    823        1.29    bouyer 			return 0;
    824        1.29    bouyer 		}
    825        1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    826        1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    827        1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    828        1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    829        1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    830        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    831        1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    832        1.29    bouyer 		} else {
    833        1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    834        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    835        1.29    bouyer 			if (intrstr != NULL)
    836        1.29    bouyer 				printf(" at %s", intrstr);
    837        1.29    bouyer 			printf("\n");
    838        1.29    bouyer 			return 0;
    839        1.29    bouyer 		}
    840        1.18  drochner 	}
    841        1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    842        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    843        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    844        1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    845         1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    846        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    847        1.18  drochner 		return 0;
    848         1.9    bouyer 	}
    849         1.9    bouyer 
    850        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    851        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    852       1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    853         1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    854        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    855        1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    856       1.105    bouyer 		return 0;
    857       1.105    bouyer 	}
    858       1.105    bouyer 	/*
    859       1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    860       1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    861  1.107.2.14   nathanw 	 * code a handle for only one byte at the right offset.
    862       1.105    bouyer 	 */
    863       1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    864       1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    865       1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    866       1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    867       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    868       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    869        1.18  drochner 		return 0;
    870         1.9    bouyer 	}
    871        1.18  drochner 	return (1);
    872         1.9    bouyer }
    873         1.9    bouyer 
    874        1.41    bouyer void
    875        1.41    bouyer pciide_mapreg_dma(sc, pa)
    876        1.41    bouyer 	struct pciide_softc *sc;
    877        1.41    bouyer 	struct pci_attach_args *pa;
    878        1.41    bouyer {
    879        1.63   thorpej 	pcireg_t maptype;
    880        1.89      matt 	bus_addr_t addr;
    881        1.63   thorpej 
    882        1.41    bouyer 	/*
    883        1.41    bouyer 	 * Map DMA registers
    884        1.41    bouyer 	 *
    885        1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    886        1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    887        1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    888        1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    889        1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    890        1.41    bouyer 	 * could be mapped.
    891        1.41    bouyer 	 *
    892        1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    893        1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    894        1.41    bouyer 	 * XXX space," some controllers (at least the United
    895        1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    896        1.41    bouyer 	 */
    897        1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    898        1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    899        1.63   thorpej 
    900        1.63   thorpej 	switch (maptype) {
    901        1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    902        1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    903        1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    904        1.89      matt 		    &addr, NULL, NULL) == 0);
    905        1.89      matt 		if (sc->sc_dma_ok == 0) {
    906        1.89      matt 			printf(", but unused (couldn't query registers)");
    907        1.89      matt 			break;
    908        1.89      matt 		}
    909        1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    910        1.91      matt 		    && addr >= 0x10000) {
    911        1.89      matt 			sc->sc_dma_ok = 0;
    912   1.107.2.6   nathanw 			printf(", but unused (registers at unsafe address "
    913   1.107.2.6   nathanw 			    "%#lx)", (unsigned long)addr);
    914        1.89      matt 			break;
    915        1.89      matt 		}
    916        1.89      matt 		/* FALLTHROUGH */
    917        1.89      matt 
    918        1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    919        1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    920        1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    921        1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    922        1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    923        1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    924        1.63   thorpej 			printf(", but unused (couldn't map registers)");
    925        1.63   thorpej 		} else {
    926        1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    927        1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    928        1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    929        1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    930        1.63   thorpej 		}
    931   1.107.2.6   nathanw 
    932   1.107.2.6   nathanw 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    933   1.107.2.6   nathanw 		    PCIIDE_OPTIONS_NODMA) {
    934   1.107.2.6   nathanw 			printf(", but unused (forced off by config file)");
    935   1.107.2.6   nathanw 			sc->sc_dma_ok = 0;
    936   1.107.2.6   nathanw 		}
    937        1.65   thorpej 		break;
    938        1.63   thorpej 
    939        1.63   thorpej 	default:
    940        1.63   thorpej 		sc->sc_dma_ok = 0;
    941        1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    942        1.41    bouyer 	}
    943        1.41    bouyer }
    944        1.63   thorpej 
    945         1.9    bouyer int
    946         1.9    bouyer pciide_compat_intr(arg)
    947         1.9    bouyer 	void *arg;
    948         1.9    bouyer {
    949        1.19  drochner 	struct pciide_channel *cp = arg;
    950         1.9    bouyer 
    951         1.9    bouyer #ifdef DIAGNOSTIC
    952         1.9    bouyer 	/* should only be called for a compat channel */
    953         1.9    bouyer 	if (cp->compat == 0)
    954  1.107.2.18   nathanw 		panic("pciide compat intr called for non-compat chan %p", cp);
    955         1.9    bouyer #endif
    956        1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    957         1.9    bouyer }
    958         1.9    bouyer 
    959         1.9    bouyer int
    960         1.9    bouyer pciide_pci_intr(arg)
    961         1.9    bouyer 	void *arg;
    962         1.9    bouyer {
    963         1.9    bouyer 	struct pciide_softc *sc = arg;
    964         1.9    bouyer 	struct pciide_channel *cp;
    965         1.9    bouyer 	struct channel_softc *wdc_cp;
    966         1.9    bouyer 	int i, rv, crv;
    967         1.9    bouyer 
    968         1.9    bouyer 	rv = 0;
    969        1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    970         1.9    bouyer 		cp = &sc->pciide_channels[i];
    971        1.18  drochner 		wdc_cp = &cp->wdc_channel;
    972         1.9    bouyer 
    973         1.9    bouyer 		/* If a compat channel skip. */
    974         1.9    bouyer 		if (cp->compat)
    975         1.9    bouyer 			continue;
    976         1.9    bouyer 		/* if this channel not waiting for intr, skip */
    977         1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    978         1.9    bouyer 			continue;
    979         1.9    bouyer 
    980         1.9    bouyer 		crv = wdcintr(wdc_cp);
    981         1.9    bouyer 		if (crv == 0)
    982         1.9    bouyer 			;		/* leave rv alone */
    983         1.9    bouyer 		else if (crv == 1)
    984         1.9    bouyer 			rv = 1;		/* claim the intr */
    985         1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    986         1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    987         1.9    bouyer 	}
    988         1.9    bouyer 	return (rv);
    989         1.9    bouyer }
    990         1.9    bouyer 
    991        1.28    bouyer void
    992        1.28    bouyer pciide_channel_dma_setup(cp)
    993        1.28    bouyer 	struct pciide_channel *cp;
    994        1.28    bouyer {
    995        1.28    bouyer 	int drive;
    996        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    997        1.28    bouyer 	struct ata_drive_datas *drvp;
    998        1.28    bouyer 
    999        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1000        1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
   1001        1.28    bouyer 		/* If no drive, skip */
   1002        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1003        1.28    bouyer 			continue;
   1004        1.28    bouyer 		/* setup DMA if needed */
   1005        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1006        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1007        1.28    bouyer 		    sc->sc_dma_ok == 0) {
   1008        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1009        1.28    bouyer 			continue;
   1010        1.28    bouyer 		}
   1011        1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
   1012        1.28    bouyer 		    != 0) {
   1013        1.28    bouyer 			/* Abort DMA setup */
   1014        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1015        1.28    bouyer 			continue;
   1016        1.28    bouyer 		}
   1017        1.28    bouyer 	}
   1018        1.28    bouyer }
   1019        1.28    bouyer 
   1020        1.18  drochner int
   1021        1.18  drochner pciide_dma_table_setup(sc, channel, drive)
   1022         1.9    bouyer 	struct pciide_softc *sc;
   1023        1.18  drochner 	int channel, drive;
   1024         1.9    bouyer {
   1025        1.18  drochner 	bus_dma_segment_t seg;
   1026        1.18  drochner 	int error, rseg;
   1027        1.18  drochner 	const bus_size_t dma_table_size =
   1028        1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1029        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1030        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1031        1.18  drochner 
   1032        1.28    bouyer 	/* If table was already allocated, just return */
   1033        1.28    bouyer 	if (dma_maps->dma_table)
   1034        1.28    bouyer 		return 0;
   1035        1.28    bouyer 
   1036        1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1037        1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1038        1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1039        1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1040        1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
   1041        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1042        1.18  drochner 		    channel, drive, error);
   1043        1.18  drochner 		return error;
   1044        1.18  drochner 	}
   1045        1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1046        1.18  drochner 	    dma_table_size,
   1047        1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1048        1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1049        1.18  drochner 		printf("%s:%d: unable to map table DMA for"
   1050        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1051        1.18  drochner 		    channel, drive, error);
   1052        1.18  drochner 		return error;
   1053        1.18  drochner 	}
   1054        1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1055        1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1056        1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1057        1.18  drochner 
   1058        1.18  drochner 	/* Create and load table DMA map for this disk */
   1059        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1060        1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1061        1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1062        1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
   1063        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1064        1.18  drochner 		    channel, drive, error);
   1065        1.18  drochner 		return error;
   1066        1.18  drochner 	}
   1067        1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1068        1.18  drochner 	    dma_maps->dmamap_table,
   1069        1.18  drochner 	    dma_maps->dma_table,
   1070        1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1071        1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
   1072        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1073        1.18  drochner 		    channel, drive, error);
   1074        1.18  drochner 		return error;
   1075        1.18  drochner 	}
   1076        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1077        1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1078        1.96      fvdl 	    DEBUG_PROBE);
   1079        1.18  drochner 	/* Create a xfer DMA map for this drive */
   1080        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1081        1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
   1082        1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1083        1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1084        1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1085        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1086        1.18  drochner 		    channel, drive, error);
   1087        1.18  drochner 		return error;
   1088        1.18  drochner 	}
   1089        1.18  drochner 	return 0;
   1090         1.9    bouyer }
   1091         1.9    bouyer 
   1092        1.18  drochner int
   1093        1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1094        1.18  drochner 	void *v;
   1095        1.18  drochner 	int channel, drive;
   1096        1.18  drochner 	void *databuf;
   1097        1.18  drochner 	size_t datalen;
   1098        1.18  drochner 	int flags;
   1099         1.9    bouyer {
   1100        1.18  drochner 	struct pciide_softc *sc = v;
   1101        1.18  drochner 	int error, seg;
   1102        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1103        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1104        1.18  drochner 
   1105        1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1106        1.18  drochner 	    dma_maps->dmamap_xfer,
   1107   1.107.2.3   nathanw 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1108   1.107.2.3   nathanw 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1109        1.18  drochner 	if (error) {
   1110        1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1111        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1112        1.18  drochner 		    channel, drive, error);
   1113        1.18  drochner 		return error;
   1114        1.18  drochner 	}
   1115         1.9    bouyer 
   1116        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1117        1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1118        1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1119        1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1120         1.9    bouyer 
   1121        1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1122        1.18  drochner #ifdef DIAGNOSTIC
   1123        1.18  drochner 		/* A segment must not cross a 64k boundary */
   1124        1.18  drochner 		{
   1125        1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1126        1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1127        1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1128        1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1129        1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1130        1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1131        1.18  drochner 			    seg, phys, len);
   1132        1.18  drochner 			panic("pciide_dma: buf align");
   1133         1.9    bouyer 		}
   1134         1.9    bouyer 		}
   1135        1.18  drochner #endif
   1136        1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1137        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1138        1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1139        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1140        1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1141        1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1142        1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1143        1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1144        1.18  drochner 
   1145         1.9    bouyer 	}
   1146        1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1147        1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1148         1.9    bouyer 
   1149        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1150        1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1151        1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1152         1.9    bouyer 
   1153        1.18  drochner 	/* Maps are ready. Start DMA function */
   1154        1.18  drochner #ifdef DIAGNOSTIC
   1155        1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1156        1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1157        1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1158        1.18  drochner 		panic("pciide_dma_init: table align");
   1159        1.18  drochner 	}
   1160        1.18  drochner #endif
   1161        1.18  drochner 
   1162        1.18  drochner 	/* Clear status bits */
   1163        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1164        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1165        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1166        1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1167        1.18  drochner 	/* Write table addr */
   1168        1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1169        1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1170        1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1171        1.18  drochner 	/* set read/write */
   1172        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1173        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1174        1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1175        1.56    bouyer 	/* remember flags */
   1176        1.56    bouyer 	dma_maps->dma_flags = flags;
   1177        1.18  drochner 	return 0;
   1178        1.18  drochner }
   1179        1.18  drochner 
   1180        1.18  drochner void
   1181        1.56    bouyer pciide_dma_start(v, channel, drive)
   1182        1.18  drochner 	void *v;
   1183        1.56    bouyer 	int channel, drive;
   1184        1.18  drochner {
   1185        1.18  drochner 	struct pciide_softc *sc = v;
   1186        1.18  drochner 
   1187        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1188        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1189        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1190        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1191        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1192        1.18  drochner }
   1193        1.18  drochner 
   1194        1.18  drochner int
   1195        1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1196        1.18  drochner 	void *v;
   1197        1.18  drochner 	int channel, drive;
   1198        1.56    bouyer 	int force;
   1199        1.18  drochner {
   1200        1.18  drochner 	struct pciide_softc *sc = v;
   1201        1.18  drochner 	u_int8_t status;
   1202        1.56    bouyer 	int error = 0;
   1203        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1204        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1205        1.18  drochner 
   1206        1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1207        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1208        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1209        1.18  drochner 	    DEBUG_XFERS);
   1210        1.18  drochner 
   1211        1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1212        1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1213        1.56    bouyer 
   1214        1.18  drochner 	/* stop DMA channel */
   1215        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1216        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1217        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1218        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1219        1.18  drochner 
   1220        1.56    bouyer 	/* Unload the map of the data buffer */
   1221        1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1222        1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1223        1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1224        1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1225        1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1226        1.56    bouyer 
   1227        1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1228        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1229        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1230        1.56    bouyer 		error |= WDC_DMAST_ERR;
   1231        1.18  drochner 	}
   1232        1.18  drochner 
   1233        1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1234        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1235        1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1236        1.18  drochner 		    drive, status);
   1237        1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1238        1.18  drochner 	}
   1239        1.18  drochner 
   1240        1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1241        1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1242        1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1243        1.18  drochner 	}
   1244        1.56    bouyer 	return error;
   1245        1.18  drochner }
   1246        1.18  drochner 
   1247        1.67    bouyer void
   1248        1.67    bouyer pciide_irqack(chp)
   1249        1.67    bouyer 	struct channel_softc *chp;
   1250        1.67    bouyer {
   1251        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1252        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1253        1.67    bouyer 
   1254        1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1255        1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1256        1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1257        1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1258        1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1259        1.67    bouyer }
   1260        1.67    bouyer 
   1261        1.41    bouyer /* some common code used by several chip_map */
   1262        1.41    bouyer int
   1263        1.41    bouyer pciide_chansetup(sc, channel, interface)
   1264        1.41    bouyer 	struct pciide_softc *sc;
   1265        1.41    bouyer 	int channel;
   1266        1.41    bouyer 	pcireg_t interface;
   1267        1.41    bouyer {
   1268        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1269        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1270        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1271        1.41    bouyer 	cp->wdc_channel.channel = channel;
   1272        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1273        1.41    bouyer 	cp->wdc_channel.ch_queue =
   1274        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1275        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1276        1.41    bouyer 		printf("%s %s channel: "
   1277        1.41    bouyer 		    "can't allocate memory for command queue",
   1278        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1279        1.41    bouyer 		return 0;
   1280        1.41    bouyer 	}
   1281        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1282        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1283        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1284        1.41    bouyer 	    "configured" : "wired",
   1285        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1286        1.41    bouyer 	    "native-PCI" : "compatibility");
   1287        1.41    bouyer 	return 1;
   1288        1.41    bouyer }
   1289        1.41    bouyer 
   1290        1.18  drochner /* some common code used by several chip channel_map */
   1291        1.18  drochner void
   1292        1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1293        1.18  drochner 	struct pci_attach_args *pa;
   1294        1.18  drochner 	struct pciide_channel *cp;
   1295        1.41    bouyer 	pcireg_t interface;
   1296        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1297        1.41    bouyer 	int (*pci_intr) __P((void *));
   1298        1.18  drochner {
   1299        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1300        1.18  drochner 
   1301        1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1302        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1303        1.41    bouyer 		    pci_intr);
   1304        1.41    bouyer 	else
   1305        1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1306        1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1307        1.41    bouyer 
   1308        1.18  drochner 	if (cp->hw_ok == 0)
   1309        1.18  drochner 		return;
   1310        1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1311        1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1312        1.18  drochner 	wdcattach(wdc_cp);
   1313        1.18  drochner }
   1314        1.18  drochner 
   1315        1.18  drochner /*
   1316        1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1317        1.18  drochner  * if channel can be disabled, 0 if not
   1318        1.18  drochner  */
   1319        1.18  drochner int
   1320        1.60  gmcgarry pciide_chan_candisable(cp)
   1321        1.18  drochner 	struct pciide_channel *cp;
   1322        1.18  drochner {
   1323        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1324        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1325        1.18  drochner 
   1326        1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1327        1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1328        1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1329        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1330        1.18  drochner 		cp->hw_ok = 0;
   1331        1.18  drochner 		return 1;
   1332        1.18  drochner 	}
   1333        1.18  drochner 	return 0;
   1334        1.18  drochner }
   1335        1.18  drochner 
   1336        1.18  drochner /*
   1337        1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1338        1.18  drochner  * Set hw_ok=0 on failure
   1339        1.18  drochner  */
   1340        1.18  drochner void
   1341        1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1342         1.5       cgd 	struct pci_attach_args *pa;
   1343        1.18  drochner 	struct pciide_channel *cp;
   1344        1.18  drochner 	int compatchan, interface;
   1345        1.18  drochner {
   1346        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1347        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1348        1.18  drochner 
   1349        1.18  drochner 	if (cp->hw_ok == 0)
   1350        1.18  drochner 		return;
   1351        1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1352        1.18  drochner 		return;
   1353        1.18  drochner 
   1354   1.107.2.2   nathanw #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1355        1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1356        1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1357        1.18  drochner 	if (cp->ih == NULL) {
   1358   1.107.2.2   nathanw #endif
   1359        1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1360        1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1361        1.18  drochner 		cp->hw_ok = 0;
   1362   1.107.2.2   nathanw #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1363        1.18  drochner 	}
   1364   1.107.2.2   nathanw #endif
   1365        1.18  drochner }
   1366        1.18  drochner 
   1367        1.18  drochner void
   1368        1.28    bouyer pciide_print_modes(cp)
   1369        1.28    bouyer 	struct pciide_channel *cp;
   1370        1.18  drochner {
   1371        1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1372        1.18  drochner }
   1373        1.18  drochner 
   1374        1.18  drochner void
   1375        1.41    bouyer default_chip_map(sc, pa)
   1376        1.18  drochner 	struct pciide_softc *sc;
   1377        1.41    bouyer 	struct pci_attach_args *pa;
   1378        1.18  drochner {
   1379        1.41    bouyer 	struct pciide_channel *cp;
   1380        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1381        1.41    bouyer 	pcireg_t csr;
   1382        1.41    bouyer 	int channel, drive;
   1383        1.41    bouyer 	struct ata_drive_datas *drvp;
   1384        1.41    bouyer 	u_int8_t idedma_ctl;
   1385        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1386        1.41    bouyer 	char *failreason;
   1387        1.41    bouyer 
   1388        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1389        1.41    bouyer 		return;
   1390        1.41    bouyer 
   1391        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1392        1.41    bouyer 		printf("%s: bus-master DMA support present",
   1393        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1394        1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1395        1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1396        1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1397        1.41    bouyer 			printf(", but unused (no driver support)");
   1398        1.41    bouyer 			sc->sc_dma_ok = 0;
   1399        1.41    bouyer 		} else {
   1400        1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1401   1.107.2.6   nathanw 			if (sc->sc_dma_ok != 0)
   1402   1.107.2.6   nathanw 				printf(", used without full driver "
   1403   1.107.2.6   nathanw 				    "support");
   1404        1.41    bouyer 		}
   1405        1.41    bouyer 	} else {
   1406        1.41    bouyer 		printf("%s: hardware does not support DMA",
   1407        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1408        1.41    bouyer 		sc->sc_dma_ok = 0;
   1409        1.41    bouyer 	}
   1410        1.41    bouyer 	printf("\n");
   1411        1.67    bouyer 	if (sc->sc_dma_ok) {
   1412        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1413        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1414        1.67    bouyer 	}
   1415        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1416        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1417        1.18  drochner 
   1418        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1419        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1420        1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1421        1.41    bouyer 
   1422        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1423        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1424        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1425        1.41    bouyer 			continue;
   1426        1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1427        1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1428        1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1429        1.41    bouyer 		} else {
   1430        1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1431        1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1432        1.41    bouyer 		}
   1433        1.41    bouyer 		if (cp->hw_ok == 0)
   1434        1.41    bouyer 			continue;
   1435        1.41    bouyer 		/*
   1436        1.41    bouyer 		 * Check to see if something appears to be there.
   1437        1.41    bouyer 		 */
   1438        1.41    bouyer 		failreason = NULL;
   1439        1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1440        1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1441        1.41    bouyer 			goto next;
   1442        1.41    bouyer 		}
   1443        1.41    bouyer 		/*
   1444        1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1445        1.41    bouyer 		 * channel by trying to access the channel again while the
   1446        1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1447        1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1448        1.41    bouyer 		 * this controller.)  YUCK!
   1449        1.41    bouyer 		 */
   1450        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1451        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1452        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1453        1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1454        1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1455        1.41    bouyer 			failreason = "other hardware responding at addresses";
   1456        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1457        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1458        1.41    bouyer next:
   1459        1.41    bouyer 		if (failreason) {
   1460        1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1461        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1462        1.41    bouyer 			    failreason);
   1463        1.41    bouyer 			cp->hw_ok = 0;
   1464        1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1465        1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1466  1.107.2.12   nathanw 			if (interface & PCIIDE_INTERFACE_PCI(channel))
   1467  1.107.2.12   nathanw 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1468  1.107.2.12   nathanw 				    cp->ctl_baseioh, ctlsize);
   1469  1.107.2.12   nathanw 			else
   1470  1.107.2.12   nathanw 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1471  1.107.2.12   nathanw 				    cp->wdc_channel.ctl_ioh, ctlsize);
   1472        1.41    bouyer 		} else {
   1473        1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1474        1.41    bouyer 		}
   1475        1.41    bouyer 		if (cp->hw_ok) {
   1476        1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1477        1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1478        1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1479        1.41    bouyer 		}
   1480        1.41    bouyer 	}
   1481        1.18  drochner 
   1482        1.18  drochner 	if (sc->sc_dma_ok == 0)
   1483        1.41    bouyer 		return;
   1484        1.18  drochner 
   1485        1.18  drochner 	/* Allocate DMA maps */
   1486        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1487        1.18  drochner 		idedma_ctl = 0;
   1488        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1489        1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1490        1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1491        1.18  drochner 			/* If no drive, skip */
   1492        1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1493        1.18  drochner 				continue;
   1494        1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1495        1.18  drochner 				continue;
   1496        1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1497        1.18  drochner 				/* Abort DMA setup */
   1498        1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1499        1.18  drochner 				    "using PIO transfers\n",
   1500        1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1501        1.18  drochner 				    channel, drive);
   1502        1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1503        1.18  drochner 			}
   1504        1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1505        1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1506        1.18  drochner 			    channel, drive);
   1507        1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1508        1.18  drochner 		}
   1509        1.18  drochner 		if (idedma_ctl != 0) {
   1510        1.18  drochner 			/* Add software bits in status register */
   1511        1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1512        1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1513        1.18  drochner 			    idedma_ctl);
   1514        1.18  drochner 		}
   1515        1.18  drochner 	}
   1516        1.18  drochner }
   1517        1.18  drochner 
   1518        1.18  drochner void
   1519        1.41    bouyer piix_chip_map(sc, pa)
   1520        1.41    bouyer 	struct pciide_softc *sc;
   1521        1.18  drochner 	struct pci_attach_args *pa;
   1522        1.41    bouyer {
   1523        1.18  drochner 	struct pciide_channel *cp;
   1524        1.41    bouyer 	int channel;
   1525        1.42    bouyer 	u_int32_t idetim;
   1526        1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1527        1.18  drochner 
   1528        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1529        1.18  drochner 		return;
   1530         1.6       cgd 
   1531        1.41    bouyer 	printf("%s: bus-master DMA support present",
   1532        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1533        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1534        1.41    bouyer 	printf("\n");
   1535        1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1536        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1537        1.41    bouyer 	if (sc->sc_dma_ok) {
   1538        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1539        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1540        1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1541        1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1542        1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1543        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1544        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1545        1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1546       1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1547  1.107.2.10   nathanw 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1548  1.107.2.10   nathanw 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1549  1.107.2.14   nathanw 		case PCI_PRODUCT_INTEL_82801DB_IDE:
   1550        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1551        1.41    bouyer 		}
   1552        1.18  drochner 	}
   1553        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1554        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1555        1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1556        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1557       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1558       1.102    bouyer 		break;
   1559        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1560       1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1561  1.107.2.10   nathanw 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1562  1.107.2.10   nathanw 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1563  1.107.2.14   nathanw 	case PCI_PRODUCT_INTEL_82801DB_IDE:
   1564       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1565        1.93    bouyer 		break;
   1566        1.93    bouyer 	default:
   1567        1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1568        1.93    bouyer 	}
   1569        1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1570        1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1571        1.41    bouyer 	else
   1572        1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1573        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1574        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1575         1.9    bouyer 
   1576        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1577        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1578        1.41    bouyer 	    DEBUG_PROBE);
   1579        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1580        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1581        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1582        1.41    bouyer 		    DEBUG_PROBE);
   1583        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1584        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1585        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1586        1.41    bouyer 			    DEBUG_PROBE);
   1587        1.41    bouyer 		}
   1588        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1589       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1590       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1591  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1592  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1593  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1594  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1595        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1596        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1597        1.42    bouyer 			    DEBUG_PROBE);
   1598        1.42    bouyer 		}
   1599        1.42    bouyer 
   1600        1.41    bouyer 	}
   1601        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1602         1.9    bouyer 
   1603        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1604        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1605        1.41    bouyer 		/* PIIX is compat-only */
   1606        1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1607        1.41    bouyer 			continue;
   1608        1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1609        1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1610        1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1611        1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1612        1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1613        1.46   mycroft 			continue;
   1614        1.42    bouyer 		}
   1615        1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1616        1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1617        1.42    bouyer 		if (cp->hw_ok == 0)
   1618        1.42    bouyer 			continue;
   1619        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1620        1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1621        1.42    bouyer 			    channel);
   1622        1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1623        1.42    bouyer 			    idetim);
   1624        1.42    bouyer 		}
   1625        1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1626        1.41    bouyer 		if (cp->hw_ok == 0)
   1627        1.41    bouyer 			continue;
   1628        1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1629        1.41    bouyer 	}
   1630         1.9    bouyer 
   1631        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1632        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1633        1.41    bouyer 	    DEBUG_PROBE);
   1634        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1635        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1636        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1637        1.41    bouyer 		    DEBUG_PROBE);
   1638        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1639        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1640        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1641        1.41    bouyer 			    DEBUG_PROBE);
   1642        1.41    bouyer 		}
   1643        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1644       1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1645       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1646  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1647  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1648  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1649  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1650        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1651        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1652        1.42    bouyer 			    DEBUG_PROBE);
   1653        1.42    bouyer 		}
   1654        1.28    bouyer 	}
   1655        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1656        1.28    bouyer }
   1657        1.28    bouyer 
   1658        1.28    bouyer void
   1659        1.28    bouyer piix_setup_channel(chp)
   1660        1.28    bouyer 	struct channel_softc *chp;
   1661        1.28    bouyer {
   1662        1.28    bouyer 	u_int8_t mode[2], drive;
   1663        1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1664        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1665        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1666        1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1667        1.28    bouyer 
   1668        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1669        1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1670        1.28    bouyer 	idedma_ctl = 0;
   1671        1.28    bouyer 
   1672        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1673        1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1674        1.28    bouyer 	    chp->channel);
   1675         1.9    bouyer 
   1676        1.28    bouyer 	/* setup DMA */
   1677        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1678         1.9    bouyer 
   1679        1.28    bouyer 	/*
   1680        1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1681        1.28    bouyer 	 * different timings for master and slave drives.
   1682        1.28    bouyer 	 * We need to find the best combination.
   1683        1.28    bouyer 	 */
   1684         1.9    bouyer 
   1685        1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1686        1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1687        1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1688        1.28    bouyer 		mode[0] = mode[1] =
   1689        1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1690        1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1691        1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1692        1.28    bouyer 		goto ok;
   1693        1.28    bouyer 	}
   1694        1.28    bouyer 	/*
   1695        1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1696        1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1697        1.28    bouyer 	 */
   1698        1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1699        1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1700        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1701        1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1702        1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1703        1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1704        1.28    bouyer 		goto ok;
   1705        1.28    bouyer 	}
   1706        1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1707        1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1708        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1709        1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1710        1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1711        1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1712        1.28    bouyer 		goto ok;
   1713        1.28    bouyer 	}
   1714        1.28    bouyer 	/*
   1715        1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1716        1.28    bouyer 	 * one of them is PIO mode < 2
   1717        1.28    bouyer 	 */
   1718        1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1719        1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1720        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1721        1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1722        1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1723        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1724        1.28    bouyer 	} else {
   1725        1.28    bouyer 		mode[0] = mode[1] =
   1726        1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1727        1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1728        1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1729        1.28    bouyer 	}
   1730        1.28    bouyer ok:	/* The modes are setup */
   1731        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1732        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1733         1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1734        1.28    bouyer 			    mode[drive], 1, chp->channel);
   1735        1.28    bouyer 			goto end;
   1736        1.38    bouyer 		}
   1737        1.28    bouyer 	}
   1738        1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1739        1.28    bouyer 	if (mode[0] >= 2)
   1740        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1741        1.28    bouyer 		    mode[0], 0, chp->channel);
   1742        1.28    bouyer 	else
   1743        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1744        1.28    bouyer 		    mode[1], 0, chp->channel);
   1745        1.28    bouyer end:	/*
   1746        1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1747        1.28    bouyer 	 * it per-drive
   1748        1.28    bouyer 	 */
   1749        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1750        1.28    bouyer 		/* If no drive, skip */
   1751        1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1752        1.28    bouyer 			continue;
   1753        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1754        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1755        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1756        1.28    bouyer 	}
   1757        1.28    bouyer 	if (idedma_ctl != 0) {
   1758        1.28    bouyer 		/* Add software bits in status register */
   1759        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1760        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1761        1.28    bouyer 		    idedma_ctl);
   1762         1.9    bouyer 	}
   1763        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1764        1.28    bouyer 	pciide_print_modes(cp);
   1765         1.9    bouyer }
   1766         1.9    bouyer 
   1767         1.9    bouyer void
   1768        1.41    bouyer piix3_4_setup_channel(chp)
   1769        1.41    bouyer 	struct channel_softc *chp;
   1770        1.28    bouyer {
   1771        1.28    bouyer 	struct ata_drive_datas *drvp;
   1772        1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1773        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1774        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1775        1.28    bouyer 	int drive;
   1776        1.42    bouyer 	int channel = chp->channel;
   1777        1.28    bouyer 
   1778        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1779        1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1780        1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1781        1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1782        1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1783        1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1784        1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1785        1.28    bouyer 
   1786        1.28    bouyer 	idedma_ctl = 0;
   1787        1.28    bouyer 	/* If channel disabled, no need to go further */
   1788        1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1789        1.28    bouyer 		return;
   1790        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1791        1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1792        1.28    bouyer 
   1793        1.28    bouyer 	/* setup DMA if needed */
   1794        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1795        1.28    bouyer 
   1796        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1797        1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1798        1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1799        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1800        1.28    bouyer 		/* If no drive, skip */
   1801        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1802         1.9    bouyer 			continue;
   1803        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1804        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1805        1.28    bouyer 			goto pio;
   1806        1.28    bouyer 
   1807        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1808       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1809       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1810  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1811  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1812  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1813  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1814        1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1815       1.102    bouyer 		}
   1816       1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1817  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1818  1.107.2.10   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1819  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1820  1.107.2.14   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1821       1.102    bouyer 			/* setup Ultra/100 */
   1822       1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1823       1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1824       1.102    bouyer 				drvp->UDMA_mode = 2;
   1825       1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1826       1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1827       1.102    bouyer 			} else {
   1828       1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1829       1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1830       1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1831       1.102    bouyer 					    drive);
   1832       1.102    bouyer 				} else {
   1833       1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1834       1.102    bouyer 					    drive);
   1835       1.102    bouyer 				}
   1836       1.102    bouyer 			}
   1837        1.42    bouyer 		}
   1838        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1839        1.42    bouyer 			/* setup Ultra/66 */
   1840        1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1841        1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1842        1.42    bouyer 				drvp->UDMA_mode = 2;
   1843        1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1844        1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1845        1.42    bouyer 			else
   1846        1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1847        1.42    bouyer 		}
   1848        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1849        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1850        1.28    bouyer 			/* use Ultra/DMA */
   1851        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1852        1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1853        1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1854        1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1855        1.28    bouyer 		} else {
   1856        1.28    bouyer 			/* use Multiword DMA */
   1857        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1858         1.9    bouyer 			if (drive == 0) {
   1859         1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1860        1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1861         1.9    bouyer 			} else {
   1862         1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1863        1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1864         1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1865        1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1866         1.9    bouyer 			}
   1867         1.9    bouyer 		}
   1868        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1869        1.28    bouyer 
   1870        1.28    bouyer pio:		/* use PIO mode */
   1871        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1872        1.28    bouyer 		if (drive == 0) {
   1873        1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1874        1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1875        1.28    bouyer 		} else {
   1876        1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1877        1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1878        1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1879        1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1880         1.9    bouyer 		}
   1881         1.9    bouyer 	}
   1882        1.28    bouyer 	if (idedma_ctl != 0) {
   1883        1.28    bouyer 		/* Add software bits in status register */
   1884        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1885        1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1886        1.28    bouyer 		    idedma_ctl);
   1887         1.9    bouyer 	}
   1888        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1889        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1890        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1891        1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1892        1.28    bouyer 	pciide_print_modes(cp);
   1893         1.9    bouyer }
   1894         1.8  drochner 
   1895        1.28    bouyer 
   1896         1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1897         1.9    bouyer static u_int32_t
   1898         1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1899         1.9    bouyer 	u_int8_t mode;
   1900         1.9    bouyer 	u_int8_t dma;
   1901         1.9    bouyer 	u_int8_t channel;
   1902         1.9    bouyer {
   1903         1.9    bouyer 
   1904         1.9    bouyer 	if (dma)
   1905         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1906         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1907         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1908         1.9    bouyer 		    channel);
   1909         1.9    bouyer 	else
   1910         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1911         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1912         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1913         1.9    bouyer 		    channel);
   1914         1.8  drochner }
   1915         1.8  drochner 
   1916         1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1917         1.9    bouyer static u_int32_t
   1918         1.9    bouyer piix_setup_idetim_drvs(drvp)
   1919         1.9    bouyer 	struct ata_drive_datas *drvp;
   1920         1.6       cgd {
   1921         1.9    bouyer 	u_int32_t ret = 0;
   1922         1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1923         1.9    bouyer 	u_int8_t channel = chp->channel;
   1924         1.9    bouyer 	u_int8_t drive = drvp->drive;
   1925         1.9    bouyer 
   1926         1.9    bouyer 	/*
   1927         1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1928         1.9    bouyer 	 * So just check DMA and PIO here.
   1929         1.9    bouyer 	 */
   1930         1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1931         1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1932         1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1933         1.9    bouyer 		    drvp->DMA_mode == 0) {
   1934         1.9    bouyer 			drvp->PIO_mode = 0;
   1935         1.9    bouyer 			return ret;
   1936         1.9    bouyer 		}
   1937         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1938         1.9    bouyer 		/*
   1939         1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1940         1.9    bouyer 		 * too, else use compat timings.
   1941         1.9    bouyer 		 */
   1942         1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1943         1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1944         1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1945         1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1946         1.9    bouyer 			drvp->PIO_mode = 0;
   1947         1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1948         1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1949         1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1950         1.9    bouyer 			    channel);
   1951         1.9    bouyer 			return ret;
   1952         1.9    bouyer 		}
   1953         1.9    bouyer 	}
   1954         1.6       cgd 
   1955         1.6       cgd 	/*
   1956         1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1957         1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1958         1.9    bouyer 	 * if PIO mode >= 3.
   1959         1.6       cgd 	 */
   1960         1.6       cgd 
   1961         1.9    bouyer 	if (drvp->PIO_mode < 2)
   1962         1.9    bouyer 		return ret;
   1963         1.9    bouyer 
   1964         1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1965         1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1966         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1967         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1968         1.9    bouyer 	}
   1969         1.9    bouyer 	return ret;
   1970         1.9    bouyer }
   1971         1.9    bouyer 
   1972         1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1973         1.9    bouyer static u_int32_t
   1974         1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1975         1.9    bouyer 	u_int8_t mode;
   1976         1.9    bouyer 	u_int8_t dma;
   1977         1.9    bouyer 	u_int8_t channel;
   1978         1.9    bouyer {
   1979         1.9    bouyer 	if (dma)
   1980         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1981         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1982         1.9    bouyer 	else
   1983         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1984         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1985        1.53    bouyer }
   1986        1.53    bouyer 
   1987        1.53    bouyer void
   1988   1.107.2.2   nathanw amd7x6_chip_map(sc, pa)
   1989        1.53    bouyer 	struct pciide_softc *sc;
   1990        1.53    bouyer 	struct pci_attach_args *pa;
   1991        1.53    bouyer {
   1992        1.53    bouyer 	struct pciide_channel *cp;
   1993        1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1994        1.77    bouyer 	int channel;
   1995        1.53    bouyer 	pcireg_t chanenable;
   1996        1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1997        1.53    bouyer 
   1998        1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1999        1.53    bouyer 		return;
   2000        1.77    bouyer 	printf("%s: bus-master DMA support present",
   2001        1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2002        1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   2003        1.77    bouyer 	printf("\n");
   2004        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2005        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2006        1.67    bouyer 	if (sc->sc_dma_ok) {
   2007        1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2008        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2009        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2010        1.67    bouyer 	}
   2011        1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2012        1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2013   1.107.2.2   nathanw 
   2014  1.107.2.11   nathanw 	switch (sc->sc_pp->ide_product) {
   2015  1.107.2.11   nathanw 	case PCI_PRODUCT_AMD_PBC766_IDE:
   2016  1.107.2.11   nathanw 	case PCI_PRODUCT_AMD_PBC768_IDE:
   2017  1.107.2.13   nathanw 	case PCI_PRODUCT_AMD_PBC8111_IDE:
   2018   1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   2019  1.107.2.11   nathanw 		break;
   2020  1.107.2.11   nathanw 	default:
   2021   1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 4;
   2022  1.107.2.11   nathanw 	}
   2023   1.107.2.2   nathanw 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   2024        1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2025        1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2026   1.107.2.2   nathanw 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
   2027        1.53    bouyer 
   2028   1.107.2.2   nathanw 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   2029        1.53    bouyer 	    DEBUG_PROBE);
   2030        1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2031        1.53    bouyer 		cp = &sc->pciide_channels[channel];
   2032        1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2033        1.53    bouyer 			continue;
   2034        1.53    bouyer 
   2035   1.107.2.2   nathanw 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2036        1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2037        1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2038        1.53    bouyer 			continue;
   2039        1.53    bouyer 		}
   2040        1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2041        1.53    bouyer 		    pciide_pci_intr);
   2042        1.53    bouyer 
   2043        1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   2044   1.107.2.2   nathanw 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   2045        1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2046        1.53    bouyer 		if (cp->hw_ok == 0)
   2047        1.53    bouyer 			continue;
   2048        1.53    bouyer 
   2049   1.107.2.2   nathanw 		amd7x6_setup_channel(&cp->wdc_channel);
   2050        1.53    bouyer 	}
   2051   1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
   2052        1.53    bouyer 	    chanenable);
   2053        1.53    bouyer 	return;
   2054        1.53    bouyer }
   2055        1.53    bouyer 
   2056        1.53    bouyer void
   2057   1.107.2.2   nathanw amd7x6_setup_channel(chp)
   2058        1.53    bouyer 	struct channel_softc *chp;
   2059        1.53    bouyer {
   2060        1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2061        1.53    bouyer 	u_int8_t idedma_ctl;
   2062        1.53    bouyer 	int mode, drive;
   2063        1.53    bouyer 	struct ata_drive_datas *drvp;
   2064        1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2065        1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2066        1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2067        1.78    bouyer 	int rev = PCI_REVISION(
   2068        1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2069        1.80    bouyer #endif
   2070        1.53    bouyer 
   2071        1.53    bouyer 	idedma_ctl = 0;
   2072   1.107.2.2   nathanw 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
   2073   1.107.2.2   nathanw 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
   2074   1.107.2.2   nathanw 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2075   1.107.2.2   nathanw 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2076        1.53    bouyer 
   2077        1.53    bouyer 	/* setup DMA if needed */
   2078        1.53    bouyer 	pciide_channel_dma_setup(cp);
   2079        1.53    bouyer 
   2080        1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2081        1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2082        1.53    bouyer 		/* If no drive, skip */
   2083        1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2084        1.53    bouyer 			continue;
   2085        1.53    bouyer 		/* add timing values, setup DMA if needed */
   2086        1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2087        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2088        1.53    bouyer 			mode = drvp->PIO_mode;
   2089        1.53    bouyer 			goto pio;
   2090        1.53    bouyer 		}
   2091        1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2092        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2093        1.53    bouyer 			/* use Ultra/DMA */
   2094        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2095   1.107.2.2   nathanw 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2096   1.107.2.2   nathanw 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2097   1.107.2.2   nathanw 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2098   1.107.2.2   nathanw 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2099        1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2100        1.53    bouyer 			mode = drvp->PIO_mode;
   2101        1.53    bouyer 		} else {
   2102        1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2103        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2104        1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2105        1.78    bouyer 			/*
   2106        1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2107        1.78    bouyer 			 * with all drives, so it can be disabled by
   2108        1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2109        1.78    bouyer 			 * triggered.
   2110        1.78    bouyer 			 */
   2111   1.107.2.2   nathanw 			if (sc->sc_pp->ide_product ==
   2112   1.107.2.2   nathanw 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2113   1.107.2.2   nathanw 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2114        1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2115        1.78    bouyer 				    "to chip revision\n",
   2116        1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2117        1.78    bouyer 				    chp->channel, drive);
   2118        1.78    bouyer 				mode = drvp->PIO_mode;
   2119        1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2120        1.78    bouyer 				goto pio;
   2121        1.78    bouyer 			}
   2122        1.78    bouyer #endif
   2123        1.53    bouyer 			/* mode = min(pio, dma+2) */
   2124        1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2125        1.53    bouyer 				mode = drvp->PIO_mode;
   2126        1.53    bouyer 			else
   2127        1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2128        1.53    bouyer 		}
   2129        1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2130        1.53    bouyer 
   2131        1.53    bouyer pio:		/* setup PIO mode */
   2132        1.53    bouyer 		if (mode <= 2) {
   2133        1.53    bouyer 			drvp->DMA_mode = 0;
   2134        1.53    bouyer 			drvp->PIO_mode = 0;
   2135        1.53    bouyer 			mode = 0;
   2136        1.53    bouyer 		} else {
   2137        1.53    bouyer 			drvp->PIO_mode = mode;
   2138        1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2139        1.53    bouyer 		}
   2140        1.53    bouyer 		datatim_reg |=
   2141   1.107.2.2   nathanw 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2142   1.107.2.2   nathanw 			amd7x6_pio_set[mode]) |
   2143   1.107.2.2   nathanw 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2144   1.107.2.2   nathanw 			amd7x6_pio_rec[mode]);
   2145        1.53    bouyer 	}
   2146        1.53    bouyer 	if (idedma_ctl != 0) {
   2147        1.53    bouyer 		/* Add software bits in status register */
   2148        1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2149        1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2150        1.53    bouyer 		    idedma_ctl);
   2151        1.53    bouyer 	}
   2152        1.53    bouyer 	pciide_print_modes(cp);
   2153   1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
   2154   1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
   2155         1.9    bouyer }
   2156         1.9    bouyer 
   2157         1.9    bouyer void
   2158        1.41    bouyer apollo_chip_map(sc, pa)
   2159         1.9    bouyer 	struct pciide_softc *sc;
   2160        1.41    bouyer 	struct pci_attach_args *pa;
   2161         1.9    bouyer {
   2162        1.41    bouyer 	struct pciide_channel *cp;
   2163        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2164        1.41    bouyer 	int channel;
   2165   1.107.2.2   nathanw 	u_int32_t ideconf;
   2166        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2167   1.107.2.2   nathanw 	pcitag_t pcib_tag;
   2168   1.107.2.2   nathanw 	pcireg_t pcib_id, pcib_class;
   2169        1.41    bouyer 
   2170        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2171        1.41    bouyer 		return;
   2172   1.107.2.2   nathanw 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2173   1.107.2.2   nathanw 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2174   1.107.2.2   nathanw 	/* and read ID and rev of the ISA bridge */
   2175   1.107.2.2   nathanw 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2176   1.107.2.2   nathanw 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2177   1.107.2.2   nathanw 	printf(": VIA Technologies ");
   2178   1.107.2.2   nathanw 	switch (PCI_PRODUCT(pcib_id)) {
   2179   1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2180   1.107.2.2   nathanw 		printf("VT82C586 (Apollo VP) ");
   2181   1.107.2.2   nathanw 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2182   1.107.2.2   nathanw 			printf("ATA33 controller\n");
   2183   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 2;
   2184   1.107.2.2   nathanw 		} else {
   2185   1.107.2.2   nathanw 			printf("controller\n");
   2186   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 0;
   2187   1.107.2.2   nathanw 		}
   2188   1.107.2.2   nathanw 		break;
   2189   1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2190   1.107.2.2   nathanw 		printf("VT82C596A (Apollo Pro) ");
   2191   1.107.2.2   nathanw 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2192   1.107.2.2   nathanw 			printf("ATA66 controller\n");
   2193   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   2194   1.107.2.2   nathanw 		} else {
   2195   1.107.2.2   nathanw 			printf("ATA33 controller\n");
   2196   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 2;
   2197   1.107.2.2   nathanw 		}
   2198   1.107.2.2   nathanw 		break;
   2199   1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2200   1.107.2.2   nathanw 		printf("VT82C686A (Apollo KX133) ");
   2201   1.107.2.2   nathanw 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2202   1.107.2.2   nathanw 			printf("ATA100 controller\n");
   2203   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   2204   1.107.2.2   nathanw 		} else {
   2205   1.107.2.2   nathanw 			printf("ATA66 controller\n");
   2206   1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   2207   1.107.2.2   nathanw 		}
   2208   1.107.2.7   nathanw 		break;
   2209  1.107.2.13   nathanw 	case PCI_PRODUCT_VIATECH_VT8231:
   2210  1.107.2.13   nathanw 		printf("VT8231 ATA100 controller\n");
   2211  1.107.2.13   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   2212  1.107.2.13   nathanw 		break;
   2213   1.107.2.7   nathanw 	case PCI_PRODUCT_VIATECH_VT8233:
   2214   1.107.2.7   nathanw 		printf("VT8233 ATA100 controller\n");
   2215   1.107.2.7   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   2216   1.107.2.2   nathanw 		break;
   2217  1.107.2.14   nathanw 	case PCI_PRODUCT_VIATECH_VT8233A:
   2218  1.107.2.14   nathanw 		printf("VT8233A ATA133 controller\n");
   2219  1.107.2.18   nathanw 		sc->sc_wdcdev.UDMA_cap = 6;
   2220  1.107.2.18   nathanw 		break;
   2221  1.107.2.18   nathanw 	case PCI_PRODUCT_VIATECH_VT8235:
   2222  1.107.2.18   nathanw 		printf("VT8235 ATA133 controller\n");
   2223  1.107.2.16   nathanw 		sc->sc_wdcdev.UDMA_cap = 6;
   2224  1.107.2.13   nathanw 		break;
   2225   1.107.2.2   nathanw 	default:
   2226   1.107.2.2   nathanw 		printf("unknown ATA controller\n");
   2227   1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 0;
   2228   1.107.2.2   nathanw 	}
   2229   1.107.2.2   nathanw 
   2230        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2231        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2232        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2233        1.41    bouyer 	printf("\n");
   2234        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2235        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2236        1.41    bouyer 	if (sc->sc_dma_ok) {
   2237        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2238        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2239   1.107.2.2   nathanw 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2240        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2241        1.41    bouyer 	}
   2242        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2243        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2244        1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2245        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2246        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2247         1.9    bouyer 
   2248        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2249         1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2250        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2251        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2252        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2253   1.107.2.2   nathanw 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2254         1.9    bouyer 	    DEBUG_PROBE);
   2255         1.9    bouyer 
   2256        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2257        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2258        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2259        1.41    bouyer 			continue;
   2260        1.41    bouyer 
   2261        1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2262        1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2263        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2264        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2265        1.46   mycroft 			continue;
   2266        1.41    bouyer 		}
   2267        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2268        1.41    bouyer 		    pciide_pci_intr);
   2269        1.41    bouyer 		if (cp->hw_ok == 0)
   2270        1.41    bouyer 			continue;
   2271        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2272        1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2273        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2274        1.41    bouyer 			    ideconf);
   2275        1.41    bouyer 		}
   2276        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2277        1.41    bouyer 
   2278        1.41    bouyer 		if (cp->hw_ok == 0)
   2279        1.41    bouyer 			continue;
   2280        1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2281        1.28    bouyer 	}
   2282        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2283        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2284        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2285        1.28    bouyer }
   2286        1.28    bouyer 
   2287        1.28    bouyer void
   2288        1.28    bouyer apollo_setup_channel(chp)
   2289        1.28    bouyer 	struct channel_softc *chp;
   2290        1.28    bouyer {
   2291        1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2292        1.28    bouyer 	u_int8_t idedma_ctl;
   2293        1.28    bouyer 	int mode, drive;
   2294        1.28    bouyer 	struct ata_drive_datas *drvp;
   2295        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2296        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2297        1.28    bouyer 
   2298        1.28    bouyer 	idedma_ctl = 0;
   2299        1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2300        1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2301        1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2302       1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2303        1.28    bouyer 
   2304        1.28    bouyer 	/* setup DMA if needed */
   2305        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2306         1.9    bouyer 
   2307        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2308        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2309        1.28    bouyer 		/* If no drive, skip */
   2310        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2311        1.28    bouyer 			continue;
   2312        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2313        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2314        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2315        1.28    bouyer 			mode = drvp->PIO_mode;
   2316        1.28    bouyer 			goto pio;
   2317         1.8  drochner 		}
   2318        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2319        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2320        1.28    bouyer 			/* use Ultra/DMA */
   2321        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2322        1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2323   1.107.2.2   nathanw 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2324  1.107.2.16   nathanw 			if (sc->sc_wdcdev.UDMA_cap == 6) {
   2325  1.107.2.16   nathanw 				/* 8233a */
   2326  1.107.2.16   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2327  1.107.2.16   nathanw 				    drive, apollo_udma133_tim[drvp->UDMA_mode]);
   2328  1.107.2.16   nathanw 			} else if (sc->sc_wdcdev.UDMA_cap == 5) {
   2329   1.107.2.2   nathanw 				/* 686b */
   2330   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2331   1.107.2.2   nathanw 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2332   1.107.2.2   nathanw 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2333   1.107.2.2   nathanw 				/* 596b or 686a */
   2334   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2335   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2336   1.107.2.2   nathanw 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2337   1.107.2.2   nathanw 			} else {
   2338   1.107.2.2   nathanw 				/* 596a or 586b */
   2339   1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2340   1.107.2.2   nathanw 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2341   1.107.2.2   nathanw 			}
   2342        1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2343        1.28    bouyer 			mode = drvp->PIO_mode;
   2344        1.28    bouyer 		} else {
   2345        1.28    bouyer 			/* use Multiword DMA */
   2346        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2347        1.28    bouyer 			/* mode = min(pio, dma+2) */
   2348        1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2349        1.28    bouyer 				mode = drvp->PIO_mode;
   2350        1.28    bouyer 			else
   2351        1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2352         1.8  drochner 		}
   2353        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2354        1.28    bouyer 
   2355        1.28    bouyer pio:		/* setup PIO mode */
   2356        1.37    bouyer 		if (mode <= 2) {
   2357        1.37    bouyer 			drvp->DMA_mode = 0;
   2358        1.37    bouyer 			drvp->PIO_mode = 0;
   2359        1.37    bouyer 			mode = 0;
   2360        1.37    bouyer 		} else {
   2361        1.37    bouyer 			drvp->PIO_mode = mode;
   2362        1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2363        1.37    bouyer 		}
   2364        1.28    bouyer 		datatim_reg |=
   2365        1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2366        1.28    bouyer 			apollo_pio_set[mode]) |
   2367        1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2368        1.28    bouyer 			apollo_pio_rec[mode]);
   2369        1.28    bouyer 	}
   2370        1.28    bouyer 	if (idedma_ctl != 0) {
   2371        1.28    bouyer 		/* Add software bits in status register */
   2372        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2373        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2374        1.28    bouyer 		    idedma_ctl);
   2375         1.9    bouyer 	}
   2376        1.28    bouyer 	pciide_print_modes(cp);
   2377        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2378        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2379         1.9    bouyer }
   2380         1.6       cgd 
   2381        1.18  drochner void
   2382        1.41    bouyer cmd_channel_map(pa, sc, channel)
   2383         1.9    bouyer 	struct pci_attach_args *pa;
   2384        1.41    bouyer 	struct pciide_softc *sc;
   2385        1.41    bouyer 	int channel;
   2386         1.9    bouyer {
   2387        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2388        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2389        1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2390   1.107.2.8   nathanw 	int interface, one_channel;
   2391        1.70    bouyer 
   2392        1.70    bouyer 	/*
   2393        1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2394        1.70    bouyer 	 * In this case, we have to fake interface
   2395        1.70    bouyer 	 */
   2396        1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2397        1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2398        1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2399        1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2400        1.70    bouyer 		    CMD_CONF_DSA1)
   2401        1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2402        1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2403        1.70    bouyer 	} else {
   2404        1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2405        1.70    bouyer 	}
   2406         1.6       cgd 
   2407        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2408        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2409        1.41    bouyer 	cp->wdc_channel.channel = channel;
   2410        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2411        1.41    bouyer 
   2412   1.107.2.8   nathanw 	/*
   2413   1.107.2.8   nathanw 	 * Older CMD64X doesn't have independant channels
   2414   1.107.2.8   nathanw 	 */
   2415   1.107.2.8   nathanw 	switch (sc->sc_pp->ide_product) {
   2416   1.107.2.8   nathanw 	case PCI_PRODUCT_CMDTECH_649:
   2417   1.107.2.8   nathanw 		one_channel = 0;
   2418   1.107.2.8   nathanw 		break;
   2419   1.107.2.8   nathanw 	default:
   2420   1.107.2.8   nathanw 		one_channel = 1;
   2421   1.107.2.8   nathanw 		break;
   2422   1.107.2.8   nathanw 	}
   2423   1.107.2.8   nathanw 
   2424   1.107.2.8   nathanw 	if (channel > 0 && one_channel) {
   2425        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2426        1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2427        1.41    bouyer 	} else {
   2428        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2429        1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2430        1.41    bouyer 	}
   2431        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2432        1.41    bouyer 		printf("%s %s channel: "
   2433        1.41    bouyer 		    "can't allocate memory for command queue",
   2434        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2435        1.41    bouyer 		    return;
   2436        1.18  drochner 	}
   2437        1.18  drochner 
   2438        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2439        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2440        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2441        1.41    bouyer 	    "configured" : "wired",
   2442        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2443        1.41    bouyer 	    "native-PCI" : "compatibility");
   2444         1.5       cgd 
   2445         1.9    bouyer 	/*
   2446         1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2447         1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2448         1.9    bouyer 	 * the whole device
   2449         1.9    bouyer 	 */
   2450        1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2451        1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2452        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2453        1.18  drochner 		return;
   2454        1.18  drochner 	}
   2455        1.18  drochner 
   2456        1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2457        1.18  drochner 	if (cp->hw_ok == 0)
   2458        1.18  drochner 		return;
   2459        1.41    bouyer 	if (channel == 1) {
   2460        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2461        1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2462        1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2463        1.24    bouyer 			    CMD_CTRL, ctrl);
   2464        1.18  drochner 		}
   2465        1.18  drochner 	}
   2466        1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2467        1.41    bouyer }
   2468        1.41    bouyer 
   2469        1.41    bouyer int
   2470        1.41    bouyer cmd_pci_intr(arg)
   2471        1.41    bouyer 	void *arg;
   2472        1.41    bouyer {
   2473        1.41    bouyer 	struct pciide_softc *sc = arg;
   2474        1.41    bouyer 	struct pciide_channel *cp;
   2475        1.41    bouyer 	struct channel_softc *wdc_cp;
   2476        1.41    bouyer 	int i, rv, crv;
   2477        1.41    bouyer 	u_int32_t priirq, secirq;
   2478        1.41    bouyer 
   2479        1.41    bouyer 	rv = 0;
   2480        1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2481        1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2482        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2483        1.41    bouyer 		cp = &sc->pciide_channels[i];
   2484        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2485        1.41    bouyer 		/* If a compat channel skip. */
   2486        1.41    bouyer 		if (cp->compat)
   2487        1.41    bouyer 			continue;
   2488        1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2489        1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2490        1.41    bouyer 			crv = wdcintr(wdc_cp);
   2491        1.41    bouyer 			if (crv == 0)
   2492        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2493        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2494        1.41    bouyer 			else
   2495        1.41    bouyer 				rv = 1;
   2496        1.41    bouyer 		}
   2497        1.41    bouyer 	}
   2498        1.41    bouyer 	return rv;
   2499        1.14    bouyer }
   2500        1.14    bouyer 
   2501        1.14    bouyer void
   2502        1.41    bouyer cmd_chip_map(sc, pa)
   2503        1.14    bouyer 	struct pciide_softc *sc;
   2504        1.41    bouyer 	struct pci_attach_args *pa;
   2505        1.14    bouyer {
   2506        1.41    bouyer 	int channel;
   2507        1.39       mrg 
   2508        1.41    bouyer 	/*
   2509        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2510        1.41    bouyer 	 * and base adresses registers can be disabled at
   2511        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2512        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2513        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2514        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2515        1.41    bouyer 	 * can't be disabled.
   2516        1.41    bouyer 	 */
   2517        1.41    bouyer 
   2518        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2519        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2520        1.41    bouyer 		return;
   2521        1.41    bouyer #endif
   2522        1.41    bouyer 
   2523        1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2524        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2525        1.41    bouyer 	sc->sc_dma_ok = 0;
   2526        1.41    bouyer 
   2527        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2528        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2529        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2530        1.41    bouyer 
   2531        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2532        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2533        1.41    bouyer 	}
   2534        1.14    bouyer }
   2535        1.14    bouyer 
   2536        1.14    bouyer void
   2537        1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2538        1.14    bouyer 	struct pciide_softc *sc;
   2539        1.41    bouyer 	struct pci_attach_args *pa;
   2540        1.41    bouyer {
   2541        1.41    bouyer 	struct pciide_channel *cp;
   2542        1.28    bouyer 	int channel;
   2543  1.107.2.12   nathanw 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2544        1.28    bouyer 
   2545        1.41    bouyer 	/*
   2546        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2547        1.41    bouyer 	 * and base adresses registers can be disabled at
   2548        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2549        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2550        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2551        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2552        1.41    bouyer 	 * can't be disabled.
   2553        1.41    bouyer 	 */
   2554        1.41    bouyer 
   2555        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2556        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2557        1.41    bouyer 		return;
   2558        1.41    bouyer #endif
   2559        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2560        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2561        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2562        1.41    bouyer 	printf("\n");
   2563        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2564        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2565        1.67    bouyer 	if (sc->sc_dma_ok) {
   2566        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2567        1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2568        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2569   1.107.2.8   nathanw 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2570   1.107.2.8   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   2571   1.107.2.8   nathanw 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2572   1.107.2.8   nathanw 			break;
   2573        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2574        1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2575        1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2576        1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2577        1.82    bouyer 			break;
   2578        1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2579        1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2580        1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2581        1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2582        1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2583        1.83    bouyer 			/*
   2584        1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2585        1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2586        1.83    bouyer 			 * doing
   2587        1.83    bouyer 			 */
   2588        1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2589        1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2590        1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2591        1.83    bouyer #endif
   2592   1.107.2.8   nathanw 				/* explicitly disable UDMA */
   2593        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2594        1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2595        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2596        1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2597        1.82    bouyer 			}
   2598        1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2599        1.72      tron 			break;
   2600        1.72      tron 		default:
   2601        1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2602        1.70    bouyer 		}
   2603        1.67    bouyer 	}
   2604        1.41    bouyer 
   2605        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2606        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2607        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2608        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2609        1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2610        1.41    bouyer 
   2611        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2612        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2613        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2614        1.28    bouyer 		DEBUG_PROBE);
   2615        1.41    bouyer 
   2616        1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2617        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2618        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2619        1.41    bouyer 		if (cp->hw_ok == 0)
   2620        1.41    bouyer 			continue;
   2621        1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2622        1.28    bouyer 	}
   2623        1.84    bouyer 	/*
   2624        1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2625        1.84    bouyer 	 * bits
   2626        1.84    bouyer 	 */
   2627        1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2628        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2629        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2630        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2631        1.28    bouyer 	    DEBUG_PROBE);
   2632        1.28    bouyer }
   2633        1.28    bouyer 
   2634        1.28    bouyer void
   2635        1.70    bouyer cmd0643_9_setup_channel(chp)
   2636        1.14    bouyer 	struct channel_softc *chp;
   2637        1.28    bouyer {
   2638        1.14    bouyer 	struct ata_drive_datas *drvp;
   2639        1.14    bouyer 	u_int8_t tim;
   2640        1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2641        1.28    bouyer 	int drive;
   2642        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2643        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2644        1.28    bouyer 
   2645        1.28    bouyer 	idedma_ctl = 0;
   2646        1.28    bouyer 	/* setup DMA if needed */
   2647        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2648        1.14    bouyer 
   2649        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2650        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2651        1.28    bouyer 		/* If no drive, skip */
   2652        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2653        1.28    bouyer 			continue;
   2654        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2655        1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2656        1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2657        1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2658        1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2659       1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2660        1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2661        1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2662        1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2663        1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2664        1.70    bouyer 				    CMD_BICSR) &
   2665        1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2666        1.70    bouyer 					drvp->UDMA_mode = 2;
   2667        1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2668        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2669        1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2670        1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2671        1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2672        1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2673        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2674        1.70    bouyer 				udma_reg |=
   2675        1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2676        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2677        1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2678        1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2679        1.70    bouyer 			} else {
   2680        1.70    bouyer 				/*
   2681        1.70    bouyer 				 * use Multiword DMA.
   2682        1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2683        1.70    bouyer 				 * so adjust DMA mode if needed
   2684        1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2685        1.70    bouyer 				 */
   2686        1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2687        1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2688        1.70    bouyer 					    sc->sc_tag,
   2689        1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2690        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2691        1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2692        1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2693        1.70    bouyer 					    udma_reg);
   2694        1.70    bouyer 				}
   2695        1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2696        1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2697        1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2698        1.70    bouyer 				}
   2699        1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2700        1.14    bouyer 			}
   2701        1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2702        1.14    bouyer 		}
   2703        1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2704        1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2705        1.28    bouyer 	}
   2706        1.28    bouyer 	if (idedma_ctl != 0) {
   2707        1.28    bouyer 		/* Add software bits in status register */
   2708        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2709        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2710        1.28    bouyer 		    idedma_ctl);
   2711        1.14    bouyer 	}
   2712        1.28    bouyer 	pciide_print_modes(cp);
   2713        1.72      tron }
   2714        1.72      tron 
   2715        1.72      tron void
   2716        1.79    bouyer cmd646_9_irqack(chp)
   2717        1.72      tron 	struct channel_softc *chp;
   2718        1.72      tron {
   2719        1.72      tron 	u_int32_t priirq, secirq;
   2720        1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2721        1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2722        1.72      tron 
   2723        1.72      tron 	if (chp->channel == 0) {
   2724        1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2725        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2726        1.72      tron 	} else {
   2727        1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2728        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2729        1.72      tron 	}
   2730        1.72      tron 	pciide_irqack(chp);
   2731  1.107.2.14   nathanw }
   2732  1.107.2.14   nathanw 
   2733  1.107.2.14   nathanw void
   2734  1.107.2.14   nathanw cmd680_chip_map(sc, pa)
   2735  1.107.2.14   nathanw 	struct pciide_softc *sc;
   2736  1.107.2.14   nathanw 	struct pci_attach_args *pa;
   2737  1.107.2.14   nathanw {
   2738  1.107.2.14   nathanw 	struct pciide_channel *cp;
   2739  1.107.2.14   nathanw 	int channel;
   2740  1.107.2.14   nathanw 
   2741  1.107.2.14   nathanw 	if (pciide_chipen(sc, pa) == 0)
   2742  1.107.2.14   nathanw 		return;
   2743  1.107.2.14   nathanw 	printf("%s: bus-master DMA support present",
   2744  1.107.2.14   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2745  1.107.2.14   nathanw 	pciide_mapreg_dma(sc, pa);
   2746  1.107.2.14   nathanw 	printf("\n");
   2747  1.107.2.14   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2748  1.107.2.14   nathanw 	    WDC_CAPABILITY_MODE;
   2749  1.107.2.14   nathanw 	if (sc->sc_dma_ok) {
   2750  1.107.2.14   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2751  1.107.2.14   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2752  1.107.2.14   nathanw 		sc->sc_wdcdev.UDMA_cap = 6;
   2753  1.107.2.14   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   2754  1.107.2.14   nathanw 	}
   2755  1.107.2.14   nathanw 
   2756  1.107.2.14   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2757  1.107.2.14   nathanw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2758  1.107.2.14   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   2759  1.107.2.14   nathanw 	sc->sc_wdcdev.DMA_cap = 2;
   2760  1.107.2.14   nathanw 	sc->sc_wdcdev.set_modes = cmd680_setup_channel;
   2761  1.107.2.14   nathanw 
   2762  1.107.2.14   nathanw 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
   2763  1.107.2.14   nathanw 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
   2764  1.107.2.14   nathanw 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
   2765  1.107.2.14   nathanw 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
   2766  1.107.2.14   nathanw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2767  1.107.2.14   nathanw 		cp = &sc->pciide_channels[channel];
   2768  1.107.2.14   nathanw 		cmd680_channel_map(pa, sc, channel);
   2769  1.107.2.14   nathanw 		if (cp->hw_ok == 0)
   2770  1.107.2.14   nathanw 			continue;
   2771  1.107.2.14   nathanw 		cmd680_setup_channel(&cp->wdc_channel);
   2772  1.107.2.14   nathanw 	}
   2773  1.107.2.14   nathanw }
   2774  1.107.2.14   nathanw 
   2775  1.107.2.14   nathanw void
   2776  1.107.2.14   nathanw cmd680_channel_map(pa, sc, channel)
   2777  1.107.2.14   nathanw 	struct pci_attach_args *pa;
   2778  1.107.2.14   nathanw 	struct pciide_softc *sc;
   2779  1.107.2.14   nathanw 	int channel;
   2780  1.107.2.14   nathanw {
   2781  1.107.2.14   nathanw 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2782  1.107.2.14   nathanw 	bus_size_t cmdsize, ctlsize;
   2783  1.107.2.14   nathanw 	int interface, i, reg;
   2784  1.107.2.14   nathanw 	static const u_int8_t init_val[] =
   2785  1.107.2.14   nathanw 	    {             0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
   2786  1.107.2.14   nathanw 	      0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
   2787  1.107.2.14   nathanw 
   2788  1.107.2.14   nathanw 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2789  1.107.2.14   nathanw 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2790  1.107.2.14   nathanw 		    PCIIDE_INTERFACE_SETTABLE(1);
   2791  1.107.2.14   nathanw 		interface |= PCIIDE_INTERFACE_PCI(0) |
   2792  1.107.2.14   nathanw 		    PCIIDE_INTERFACE_PCI(1);
   2793  1.107.2.14   nathanw 	} else {
   2794  1.107.2.14   nathanw 		interface = PCI_INTERFACE(pa->pa_class);
   2795  1.107.2.14   nathanw 	}
   2796  1.107.2.14   nathanw 
   2797  1.107.2.14   nathanw 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2798  1.107.2.14   nathanw 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2799  1.107.2.14   nathanw 	cp->wdc_channel.channel = channel;
   2800  1.107.2.14   nathanw 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2801  1.107.2.14   nathanw 
   2802  1.107.2.14   nathanw 	cp->wdc_channel.ch_queue =
   2803  1.107.2.14   nathanw 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2804  1.107.2.14   nathanw 	if (cp->wdc_channel.ch_queue == NULL) {
   2805  1.107.2.14   nathanw 		printf("%s %s channel: "
   2806  1.107.2.14   nathanw 		    "can't allocate memory for command queue",
   2807  1.107.2.14   nathanw 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2808  1.107.2.14   nathanw 		    return;
   2809  1.107.2.14   nathanw 	}
   2810  1.107.2.14   nathanw 
   2811  1.107.2.14   nathanw 	/* XXX */
   2812  1.107.2.14   nathanw 	reg = 0xa2 + channel * 16;
   2813  1.107.2.14   nathanw 	for (i = 0; i < sizeof(init_val); i++)
   2814  1.107.2.14   nathanw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
   2815  1.107.2.14   nathanw 
   2816  1.107.2.14   nathanw 	printf("%s: %s channel %s to %s mode\n",
   2817  1.107.2.14   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2818  1.107.2.14   nathanw 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2819  1.107.2.14   nathanw 	    "configured" : "wired",
   2820  1.107.2.14   nathanw 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2821  1.107.2.14   nathanw 	    "native-PCI" : "compatibility");
   2822  1.107.2.14   nathanw 
   2823  1.107.2.14   nathanw 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
   2824  1.107.2.14   nathanw 	if (cp->hw_ok == 0)
   2825  1.107.2.14   nathanw 		return;
   2826  1.107.2.14   nathanw 	pciide_map_compat_intr(pa, cp, channel, interface);
   2827  1.107.2.14   nathanw }
   2828  1.107.2.14   nathanw 
   2829  1.107.2.14   nathanw void
   2830  1.107.2.14   nathanw cmd680_setup_channel(chp)
   2831  1.107.2.14   nathanw 	struct channel_softc *chp;
   2832  1.107.2.14   nathanw {
   2833  1.107.2.14   nathanw 	struct ata_drive_datas *drvp;
   2834  1.107.2.14   nathanw 	u_int8_t mode, off, scsc;
   2835  1.107.2.14   nathanw 	u_int16_t val;
   2836  1.107.2.14   nathanw 	u_int32_t idedma_ctl;
   2837  1.107.2.14   nathanw 	int drive;
   2838  1.107.2.14   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2839  1.107.2.14   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2840  1.107.2.14   nathanw 	pci_chipset_tag_t pc = sc->sc_pc;
   2841  1.107.2.14   nathanw 	pcitag_t pa = sc->sc_tag;
   2842  1.107.2.14   nathanw 	static const u_int8_t udma2_tbl[] =
   2843  1.107.2.14   nathanw 	    { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
   2844  1.107.2.14   nathanw 	static const u_int8_t udma_tbl[] =
   2845  1.107.2.14   nathanw 	    { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
   2846  1.107.2.14   nathanw 	static const u_int16_t dma_tbl[] =
   2847  1.107.2.14   nathanw 	    { 0x2208, 0x10c2, 0x10c1 };
   2848  1.107.2.14   nathanw 	static const u_int16_t pio_tbl[] =
   2849  1.107.2.14   nathanw 	    { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
   2850  1.107.2.14   nathanw 
   2851  1.107.2.14   nathanw 	idedma_ctl = 0;
   2852  1.107.2.14   nathanw 	pciide_channel_dma_setup(cp);
   2853  1.107.2.14   nathanw 	mode = pciide_pci_read(pc, pa, 0x80 + chp->channel * 4);
   2854  1.107.2.14   nathanw 
   2855  1.107.2.14   nathanw 	for (drive = 0; drive < 2; drive++) {
   2856  1.107.2.14   nathanw 		drvp = &chp->ch_drive[drive];
   2857  1.107.2.14   nathanw 		/* If no drive, skip */
   2858  1.107.2.14   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   2859  1.107.2.14   nathanw 			continue;
   2860  1.107.2.14   nathanw 		mode &= ~(0x03 << (drive * 4));
   2861  1.107.2.14   nathanw 		if (drvp->drive_flags & DRIVE_UDMA) {
   2862  1.107.2.14   nathanw 			drvp->drive_flags &= ~DRIVE_DMA;
   2863  1.107.2.14   nathanw 			off = 0xa0 + chp->channel * 16;
   2864  1.107.2.14   nathanw 			if (drvp->UDMA_mode > 2 &&
   2865  1.107.2.14   nathanw 			    (pciide_pci_read(pc, pa, off) & 0x01) == 0)
   2866  1.107.2.14   nathanw 				drvp->UDMA_mode = 2;
   2867  1.107.2.14   nathanw 			scsc = pciide_pci_read(pc, pa, 0x8a);
   2868  1.107.2.14   nathanw 			if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
   2869  1.107.2.14   nathanw 				pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
   2870  1.107.2.14   nathanw 				scsc = pciide_pci_read(pc, pa, 0x8a);
   2871  1.107.2.14   nathanw 				if ((scsc & 0x30) == 0)
   2872  1.107.2.14   nathanw 					drvp->UDMA_mode = 5;
   2873  1.107.2.14   nathanw 			}
   2874  1.107.2.14   nathanw 			mode |= 0x03 << (drive * 4);
   2875  1.107.2.14   nathanw 			off = 0xac + chp->channel * 16 + drive * 2;
   2876  1.107.2.14   nathanw 			val = pciide_pci_read(pc, pa, off) & ~0x3f;
   2877  1.107.2.14   nathanw 			if (scsc & 0x30)
   2878  1.107.2.14   nathanw 				val |= udma2_tbl[drvp->UDMA_mode];
   2879  1.107.2.14   nathanw 			else
   2880  1.107.2.14   nathanw 				val |= udma_tbl[drvp->UDMA_mode];
   2881  1.107.2.14   nathanw 			pciide_pci_write(pc, pa, off, val);
   2882  1.107.2.14   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2883  1.107.2.14   nathanw 		} else if (drvp->drive_flags & DRIVE_DMA) {
   2884  1.107.2.14   nathanw 			mode |= 0x02 << (drive * 4);
   2885  1.107.2.14   nathanw 			off = 0xa8 + chp->channel * 16 + drive * 2;
   2886  1.107.2.14   nathanw 			val = dma_tbl[drvp->DMA_mode];
   2887  1.107.2.14   nathanw 			pciide_pci_write(pc, pa, off, val & 0xff);
   2888  1.107.2.14   nathanw 			pciide_pci_write(pc, pa, off, val >> 8);
   2889  1.107.2.14   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2890  1.107.2.14   nathanw 		} else {
   2891  1.107.2.14   nathanw 			mode |= 0x01 << (drive * 4);
   2892  1.107.2.14   nathanw 			off = 0xa4 + chp->channel * 16 + drive * 2;
   2893  1.107.2.14   nathanw 			val = pio_tbl[drvp->PIO_mode];
   2894  1.107.2.14   nathanw 			pciide_pci_write(pc, pa, off, val & 0xff);
   2895  1.107.2.14   nathanw 			pciide_pci_write(pc, pa, off, val >> 8);
   2896  1.107.2.14   nathanw 		}
   2897  1.107.2.14   nathanw 	}
   2898  1.107.2.14   nathanw 
   2899  1.107.2.14   nathanw 	pciide_pci_write(pc, pa, 0x80 + chp->channel * 4, mode);
   2900  1.107.2.14   nathanw 	if (idedma_ctl != 0) {
   2901  1.107.2.14   nathanw 		/* Add software bits in status register */
   2902  1.107.2.14   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2903  1.107.2.14   nathanw 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2904  1.107.2.14   nathanw 		    idedma_ctl);
   2905  1.107.2.14   nathanw 	}
   2906  1.107.2.14   nathanw 	pciide_print_modes(cp);
   2907         1.1       cgd }
   2908         1.1       cgd 
   2909        1.18  drochner void
   2910        1.41    bouyer cy693_chip_map(sc, pa)
   2911        1.18  drochner 	struct pciide_softc *sc;
   2912        1.41    bouyer 	struct pci_attach_args *pa;
   2913        1.41    bouyer {
   2914        1.41    bouyer 	struct pciide_channel *cp;
   2915        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2916        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2917        1.41    bouyer 
   2918        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2919        1.41    bouyer 		return;
   2920        1.41    bouyer 	/*
   2921        1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2922        1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2923        1.41    bouyer 	 * the real channel
   2924        1.41    bouyer 	 */
   2925        1.41    bouyer 	if (pa->pa_function == 1) {
   2926        1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2927        1.41    bouyer 	} else if (pa->pa_function == 2) {
   2928        1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2929        1.41    bouyer 	} else {
   2930        1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2931        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2932        1.41    bouyer 		return;
   2933        1.41    bouyer 	}
   2934        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2935        1.41    bouyer 		printf("%s: bus-master DMA support present",
   2936        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2937        1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2938        1.41    bouyer 	} else {
   2939        1.41    bouyer 		printf("%s: hardware does not support DMA",
   2940        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2941        1.41    bouyer 		sc->sc_dma_ok = 0;
   2942        1.41    bouyer 	}
   2943        1.41    bouyer 	printf("\n");
   2944        1.39       mrg 
   2945        1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2946        1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2947        1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2948        1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2949        1.61   thorpej 		sc->sc_dma_ok = 0;
   2950        1.61   thorpej 	}
   2951        1.61   thorpej 
   2952        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2953        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2954        1.67    bouyer 	if (sc->sc_dma_ok) {
   2955        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2956        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2957        1.67    bouyer 	}
   2958        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2959        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2960        1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2961        1.18  drochner 
   2962        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2963        1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2964        1.39       mrg 
   2965        1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2966        1.41    bouyer 	cp = &sc->pciide_channels[0];
   2967        1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2968        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2969        1.41    bouyer 	cp->wdc_channel.channel = 0;
   2970        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2971        1.41    bouyer 	cp->wdc_channel.ch_queue =
   2972        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2973        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2974        1.41    bouyer 		printf("%s primary channel: "
   2975        1.41    bouyer 		    "can't allocate memory for command queue",
   2976        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2977        1.41    bouyer 		return;
   2978        1.41    bouyer 	}
   2979        1.41    bouyer 	printf("%s: primary channel %s to ",
   2980        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2981        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2982        1.41    bouyer 	    "configured" : "wired");
   2983        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2984        1.41    bouyer 		printf("native-PCI");
   2985        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2986        1.41    bouyer 		    pciide_pci_intr);
   2987        1.41    bouyer 	} else {
   2988        1.41    bouyer 		printf("compatibility");
   2989        1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2990        1.41    bouyer 		    &cmdsize, &ctlsize);
   2991        1.41    bouyer 	}
   2992        1.41    bouyer 	printf(" mode\n");
   2993        1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2994        1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2995        1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2996        1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2997        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2998        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2999        1.41    bouyer 	}
   3000        1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   3001        1.41    bouyer 	if (cp->hw_ok == 0)
   3002        1.41    bouyer 		return;
   3003        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   3004        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   3005        1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   3006        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   3007        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   3008        1.28    bouyer }
   3009        1.28    bouyer 
   3010        1.28    bouyer void
   3011        1.28    bouyer cy693_setup_channel(chp)
   3012        1.18  drochner 	struct channel_softc *chp;
   3013        1.28    bouyer {
   3014        1.18  drochner 	struct ata_drive_datas *drvp;
   3015        1.18  drochner 	int drive;
   3016        1.18  drochner 	u_int32_t cy_cmd_ctrl;
   3017        1.18  drochner 	u_int32_t idedma_ctl;
   3018        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3019        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3020        1.41    bouyer 	int dma_mode = -1;
   3021         1.9    bouyer 
   3022        1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   3023        1.28    bouyer 
   3024        1.28    bouyer 	/* setup DMA if needed */
   3025        1.28    bouyer 	pciide_channel_dma_setup(cp);
   3026        1.28    bouyer 
   3027        1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   3028        1.18  drochner 		drvp = &chp->ch_drive[drive];
   3029        1.18  drochner 		/* If no drive, skip */
   3030        1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   3031        1.18  drochner 			continue;
   3032        1.18  drochner 		/* add timing values, setup DMA if needed */
   3033        1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   3034        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3035        1.41    bouyer 			/* use Multiword DMA */
   3036        1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   3037        1.41    bouyer 				dma_mode = drvp->DMA_mode;
   3038        1.18  drochner 		}
   3039        1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3040        1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   3041        1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3042        1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   3043        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3044        1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   3045        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3046        1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   3047        1.18  drochner 	}
   3048        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   3049        1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   3050        1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   3051        1.61   thorpej 
   3052        1.61   thorpej 	if (dma_mode == -1)
   3053        1.61   thorpej 		dma_mode = 0;
   3054        1.61   thorpej 
   3055        1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   3056        1.61   thorpej 		/* Note: `multiple' is implied. */
   3057        1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   3058        1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   3059        1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   3060        1.61   thorpej 	}
   3061        1.61   thorpej 
   3062        1.28    bouyer 	pciide_print_modes(cp);
   3063        1.61   thorpej 
   3064        1.18  drochner 	if (idedma_ctl != 0) {
   3065        1.18  drochner 		/* Add software bits in status register */
   3066        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3067        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3068         1.9    bouyer 	}
   3069         1.1       cgd }
   3070         1.1       cgd 
   3071   1.107.2.6   nathanw static int
   3072   1.107.2.6   nathanw sis_hostbr_match(pa)
   3073   1.107.2.6   nathanw 	struct pci_attach_args *pa;
   3074   1.107.2.6   nathanw {
   3075   1.107.2.6   nathanw 	return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
   3076   1.107.2.6   nathanw 	   ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
   3077   1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
   3078   1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
   3079  1.107.2.15   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735) ||
   3080  1.107.2.15   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_745)));
   3081   1.107.2.6   nathanw }
   3082   1.107.2.6   nathanw 
   3083        1.18  drochner void
   3084        1.41    bouyer sis_chip_map(sc, pa)
   3085        1.41    bouyer 	struct pciide_softc *sc;
   3086        1.18  drochner 	struct pci_attach_args *pa;
   3087        1.41    bouyer {
   3088        1.18  drochner 	struct pciide_channel *cp;
   3089        1.41    bouyer 	int channel;
   3090        1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   3091        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   3092        1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3093        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3094   1.107.2.3   nathanw 	pcitag_t pchb_tag;
   3095   1.107.2.3   nathanw 	pcireg_t pchb_id, pchb_class;
   3096         1.9    bouyer 
   3097        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3098        1.18  drochner 		return;
   3099        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3100        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3101        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3102        1.41    bouyer 	printf("\n");
   3103   1.107.2.3   nathanw 
   3104   1.107.2.3   nathanw 	/* get a PCI tag for the host bridge (function 0 of the same device) */
   3105   1.107.2.3   nathanw 	pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   3106   1.107.2.3   nathanw 	/* and read ID and rev of the ISA bridge */
   3107   1.107.2.3   nathanw 	pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
   3108   1.107.2.3   nathanw 	pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
   3109   1.107.2.3   nathanw 
   3110        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3111        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3112        1.51    bouyer 	if (sc->sc_dma_ok) {
   3113        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3114        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3115   1.107.2.3   nathanw 		/*
   3116   1.107.2.3   nathanw 		 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   3117   1.107.2.3   nathanw 		 * have problems with UDMA (info provided by Christos)
   3118   1.107.2.3   nathanw 		 */
   3119   1.107.2.3   nathanw 		if (rev >= 0xd0 &&
   3120   1.107.2.3   nathanw 		    (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
   3121   1.107.2.3   nathanw 		    PCI_REVISION(pchb_class) >= 0x03))
   3122        1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3123        1.51    bouyer 	}
   3124         1.9    bouyer 
   3125        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3126        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3127        1.51    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
   3128   1.107.2.6   nathanw 		/*
   3129   1.107.2.6   nathanw 		 * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
   3130   1.107.2.6   nathanw 		 * chipsets.
   3131   1.107.2.6   nathanw 		 */
   3132   1.107.2.6   nathanw 		sc->sc_wdcdev.UDMA_cap =
   3133   1.107.2.6   nathanw 		    pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
   3134        1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   3135        1.15    bouyer 
   3136        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3137        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3138        1.28    bouyer 
   3139        1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   3140        1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   3141        1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   3142        1.41    bouyer 
   3143        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3144        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3145        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3146        1.41    bouyer 			continue;
   3147        1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   3148        1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   3149        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3150        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3151        1.46   mycroft 			continue;
   3152        1.41    bouyer 		}
   3153        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3154        1.41    bouyer 		    pciide_pci_intr);
   3155        1.41    bouyer 		if (cp->hw_ok == 0)
   3156        1.41    bouyer 			continue;
   3157        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3158        1.41    bouyer 			if (channel == 0)
   3159        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   3160        1.41    bouyer 			else
   3161        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   3162        1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   3163        1.41    bouyer 			    sis_ctr0);
   3164        1.41    bouyer 		}
   3165        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3166        1.41    bouyer 		if (cp->hw_ok == 0)
   3167        1.41    bouyer 			continue;
   3168        1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   3169        1.41    bouyer 	}
   3170        1.28    bouyer }
   3171        1.28    bouyer 
   3172        1.28    bouyer void
   3173        1.28    bouyer sis_setup_channel(chp)
   3174        1.15    bouyer 	struct channel_softc *chp;
   3175        1.28    bouyer {
   3176        1.15    bouyer 	struct ata_drive_datas *drvp;
   3177        1.28    bouyer 	int drive;
   3178        1.18  drochner 	u_int32_t sis_tim;
   3179        1.18  drochner 	u_int32_t idedma_ctl;
   3180        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3181        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3182        1.15    bouyer 
   3183        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   3184        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   3185        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   3186        1.28    bouyer 	    DEBUG_PROBE);
   3187        1.28    bouyer 	sis_tim = 0;
   3188        1.18  drochner 	idedma_ctl = 0;
   3189        1.28    bouyer 	/* setup DMA if needed */
   3190        1.28    bouyer 	pciide_channel_dma_setup(cp);
   3191        1.28    bouyer 
   3192        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   3193        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   3194        1.28    bouyer 		/* If no drive, skip */
   3195        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3196        1.28    bouyer 			continue;
   3197        1.28    bouyer 		/* add timing values, setup DMA if needed */
   3198        1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3199        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   3200        1.28    bouyer 			goto pio;
   3201        1.28    bouyer 
   3202        1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3203        1.28    bouyer 			/* use Ultra/DMA */
   3204        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3205        1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   3206        1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   3207        1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   3208        1.28    bouyer 		} else {
   3209        1.28    bouyer 			/*
   3210        1.28    bouyer 			 * use Multiword DMA
   3211        1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   3212        1.28    bouyer 			 * so adjust DMA mode if needed
   3213        1.28    bouyer 			 */
   3214        1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3215        1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3216        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3217        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3218        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3219        1.28    bouyer 			if (drvp->DMA_mode == 0)
   3220        1.28    bouyer 				drvp->PIO_mode = 0;
   3221        1.28    bouyer 		}
   3222        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3223        1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3224        1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   3225        1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3226        1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   3227        1.28    bouyer 	}
   3228        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3229        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3230        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3231        1.18  drochner 	if (idedma_ctl != 0) {
   3232        1.18  drochner 		/* Add software bits in status register */
   3233        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3234  1.107.2.19   thorpej 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3235  1.107.2.19   thorpej 		    idedma_ctl);
   3236        1.18  drochner 	}
   3237        1.28    bouyer 	pciide_print_modes(cp);
   3238        1.18  drochner }
   3239        1.18  drochner 
   3240        1.18  drochner void
   3241        1.41    bouyer acer_chip_map(sc, pa)
   3242        1.41    bouyer 	struct pciide_softc *sc;
   3243        1.18  drochner 	struct pci_attach_args *pa;
   3244        1.41    bouyer {
   3245        1.18  drochner 	struct pciide_channel *cp;
   3246        1.41    bouyer 	int channel;
   3247        1.41    bouyer 	pcireg_t cr, interface;
   3248        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3249       1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3250        1.18  drochner 
   3251        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3252        1.18  drochner 		return;
   3253        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3254        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3255        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3256        1.41    bouyer 	printf("\n");
   3257        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3258        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3259        1.67    bouyer 	if (sc->sc_dma_ok) {
   3260       1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3261   1.107.2.3   nathanw 		if (rev >= 0x20) {
   3262       1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3263   1.107.2.3   nathanw 			if (rev >= 0xC4)
   3264   1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 5;
   3265   1.107.2.3   nathanw 			else if (rev >= 0xC2)
   3266   1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 4;
   3267   1.107.2.3   nathanw 			else
   3268   1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 2;
   3269   1.107.2.3   nathanw 		}
   3270        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3271        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3272        1.67    bouyer 	}
   3273        1.41    bouyer 
   3274        1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3275        1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3276        1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3277        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3278        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3279        1.30    bouyer 
   3280        1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3281        1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3282        1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3283        1.30    bouyer 
   3284        1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3285        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3286        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3287        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3288        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3289        1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3290        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3291        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3292        1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3293        1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3294        1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3295        1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3296        1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3297        1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3298        1.41    bouyer 	    PCI_CLASS_REG));
   3299        1.41    bouyer 
   3300   1.107.2.3   nathanw 	/* From linux: enable "Cable Detection" */
   3301   1.107.2.3   nathanw 	if (rev >= 0xC2) {
   3302   1.107.2.3   nathanw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3303   1.107.2.3   nathanw 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3304   1.107.2.3   nathanw 		    | ACER_0x4B_CDETECT);
   3305   1.107.2.3   nathanw 	}
   3306   1.107.2.3   nathanw 
   3307        1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3308        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3309        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3310        1.41    bouyer 			continue;
   3311        1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3312        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3313        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3314        1.41    bouyer 			continue;
   3315        1.41    bouyer 		}
   3316   1.107.2.3   nathanw 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3317        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3318   1.107.2.3   nathanw 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3319        1.41    bouyer 		if (cp->hw_ok == 0)
   3320        1.41    bouyer 			continue;
   3321        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3322        1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3323        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3324        1.41    bouyer 			    PCI_CLASS_REG, cr);
   3325        1.41    bouyer 		}
   3326        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3327        1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3328        1.30    bouyer 	}
   3329        1.30    bouyer }
   3330        1.30    bouyer 
   3331        1.30    bouyer void
   3332        1.30    bouyer acer_setup_channel(chp)
   3333        1.30    bouyer 	struct channel_softc *chp;
   3334        1.30    bouyer {
   3335        1.30    bouyer 	struct ata_drive_datas *drvp;
   3336        1.30    bouyer 	int drive;
   3337        1.30    bouyer 	u_int32_t acer_fifo_udma;
   3338        1.30    bouyer 	u_int32_t idedma_ctl;
   3339        1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3340        1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3341        1.30    bouyer 
   3342        1.30    bouyer 	idedma_ctl = 0;
   3343        1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3344        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3345        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3346        1.30    bouyer 	/* setup DMA if needed */
   3347        1.30    bouyer 	pciide_channel_dma_setup(cp);
   3348        1.30    bouyer 
   3349   1.107.2.3   nathanw 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3350   1.107.2.3   nathanw 	    DRIVE_UDMA) { /* check 80 pins cable */
   3351   1.107.2.3   nathanw 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3352   1.107.2.3   nathanw 		    ACER_0x4A_80PIN(chp->channel)) {
   3353   1.107.2.3   nathanw 			if (chp->ch_drive[0].UDMA_mode > 2)
   3354   1.107.2.3   nathanw 				chp->ch_drive[0].UDMA_mode = 2;
   3355   1.107.2.3   nathanw 			if (chp->ch_drive[1].UDMA_mode > 2)
   3356   1.107.2.3   nathanw 				chp->ch_drive[1].UDMA_mode = 2;
   3357   1.107.2.3   nathanw 		}
   3358   1.107.2.3   nathanw 	}
   3359   1.107.2.3   nathanw 
   3360        1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3361        1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3362        1.30    bouyer 		/* If no drive, skip */
   3363        1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3364        1.30    bouyer 			continue;
   3365        1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3366        1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3367        1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3368        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3369        1.30    bouyer 		/* clear FIFO/DMA mode */
   3370        1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3371        1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3372        1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3373        1.30    bouyer 
   3374        1.30    bouyer 		/* add timing values, setup DMA if needed */
   3375        1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3376        1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3377        1.30    bouyer 			acer_fifo_udma |=
   3378        1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3379        1.30    bouyer 			goto pio;
   3380        1.30    bouyer 		}
   3381        1.30    bouyer 
   3382        1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3383        1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3384        1.30    bouyer 			/* use Ultra/DMA */
   3385        1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3386        1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3387        1.30    bouyer 			acer_fifo_udma |=
   3388        1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3389        1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3390   1.107.2.3   nathanw 			/* XXX disable if one drive < UDMA3 ? */
   3391   1.107.2.3   nathanw 			if (drvp->UDMA_mode >= 3) {
   3392   1.107.2.3   nathanw 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3393   1.107.2.3   nathanw 				    ACER_0x4B,
   3394   1.107.2.3   nathanw 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3395   1.107.2.3   nathanw 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3396   1.107.2.3   nathanw 			}
   3397        1.30    bouyer 		} else {
   3398        1.30    bouyer 			/*
   3399        1.30    bouyer 			 * use Multiword DMA
   3400        1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3401        1.30    bouyer 			 * so adjust DMA mode if needed
   3402        1.30    bouyer 			 */
   3403        1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3404        1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3405        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3406        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3407        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3408        1.30    bouyer 			if (drvp->DMA_mode == 0)
   3409        1.30    bouyer 				drvp->PIO_mode = 0;
   3410        1.30    bouyer 		}
   3411        1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3412        1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3413        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3414        1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3415        1.30    bouyer 	}
   3416        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3417        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3418        1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3419        1.30    bouyer 	if (idedma_ctl != 0) {
   3420        1.30    bouyer 		/* Add software bits in status register */
   3421        1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3422  1.107.2.19   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3423  1.107.2.19   thorpej 		    idedma_ctl);
   3424        1.30    bouyer 	}
   3425        1.30    bouyer 	pciide_print_modes(cp);
   3426        1.30    bouyer }
   3427        1.30    bouyer 
   3428        1.41    bouyer int
   3429        1.41    bouyer acer_pci_intr(arg)
   3430        1.41    bouyer 	void *arg;
   3431        1.41    bouyer {
   3432        1.41    bouyer 	struct pciide_softc *sc = arg;
   3433        1.41    bouyer 	struct pciide_channel *cp;
   3434        1.41    bouyer 	struct channel_softc *wdc_cp;
   3435        1.41    bouyer 	int i, rv, crv;
   3436        1.41    bouyer 	u_int32_t chids;
   3437        1.41    bouyer 
   3438        1.41    bouyer 	rv = 0;
   3439        1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3440        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3441        1.41    bouyer 		cp = &sc->pciide_channels[i];
   3442        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3443        1.41    bouyer 		/* If a compat channel skip. */
   3444        1.41    bouyer 		if (cp->compat)
   3445        1.41    bouyer 			continue;
   3446        1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3447        1.41    bouyer 			crv = wdcintr(wdc_cp);
   3448        1.41    bouyer 			if (crv == 0)
   3449        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3450        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3451        1.41    bouyer 			else
   3452        1.41    bouyer 				rv = 1;
   3453        1.41    bouyer 		}
   3454        1.41    bouyer 	}
   3455        1.41    bouyer 	return rv;
   3456        1.41    bouyer }
   3457        1.41    bouyer 
   3458        1.67    bouyer void
   3459        1.67    bouyer hpt_chip_map(sc, pa)
   3460   1.107.2.2   nathanw 	struct pciide_softc *sc;
   3461        1.67    bouyer 	struct pci_attach_args *pa;
   3462        1.67    bouyer {
   3463        1.67    bouyer 	struct pciide_channel *cp;
   3464        1.67    bouyer 	int i, compatchan, revision;
   3465        1.67    bouyer 	pcireg_t interface;
   3466        1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3467        1.67    bouyer 
   3468        1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3469        1.67    bouyer 		return;
   3470        1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3471   1.107.2.2   nathanw 	printf(": Triones/Highpoint ");
   3472  1.107.2.13   nathanw 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3473  1.107.2.13   nathanw 		printf("HPT374 IDE Controller\n");
   3474  1.107.2.16   nathanw 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
   3475  1.107.2.16   nathanw 		printf("HPT372 IDE Controller\n");
   3476  1.107.2.13   nathanw 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   3477  1.107.2.16   nathanw 		if (revision == HPT372_REV)
   3478  1.107.2.16   nathanw 			printf("HPT372 IDE Controller\n");
   3479  1.107.2.16   nathanw 		else if (revision == HPT370_REV)
   3480  1.107.2.13   nathanw 			printf("HPT370 IDE Controller\n");
   3481  1.107.2.13   nathanw 		else if (revision == HPT370A_REV)
   3482  1.107.2.13   nathanw 			printf("HPT370A IDE Controller\n");
   3483  1.107.2.13   nathanw 		else if (revision == HPT366_REV)
   3484  1.107.2.13   nathanw 			printf("HPT366 IDE Controller\n");
   3485  1.107.2.13   nathanw 		else
   3486  1.107.2.13   nathanw 			printf("unknown HPT IDE controller rev %d\n", revision);
   3487  1.107.2.13   nathanw 	} else
   3488  1.107.2.13   nathanw 		printf("unknown HPT IDE controller 0x%x\n",
   3489  1.107.2.13   nathanw 		    sc->sc_pp->ide_product);
   3490        1.67    bouyer 
   3491        1.67    bouyer 	/*
   3492        1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3493        1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3494        1.67    bouyer 	 */
   3495        1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3496        1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3497        1.67    bouyer 	} else {
   3498        1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3499        1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3500  1.107.2.13   nathanw 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3501  1.107.2.16   nathanw 		    (revision == HPT370_REV || revision == HPT370A_REV ||
   3502  1.107.2.16   nathanw 		     revision == HPT372_REV)) ||
   3503  1.107.2.16   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3504  1.107.2.13   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3505        1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3506        1.67    bouyer 	}
   3507        1.67    bouyer 
   3508        1.67    bouyer 	printf("%s: bus-master DMA support present",
   3509        1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3510        1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3511        1.67    bouyer 	printf("\n");
   3512        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3513        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3514        1.67    bouyer 	if (sc->sc_dma_ok) {
   3515        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3516        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3517        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3518        1.67    bouyer 	}
   3519        1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3520        1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3521        1.67    bouyer 
   3522        1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3523        1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3524  1.107.2.13   nathanw 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3525  1.107.2.13   nathanw 	    revision == HPT366_REV) {
   3526       1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3527        1.67    bouyer 		/*
   3528        1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3529        1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3530        1.67    bouyer 		 * with the real channel
   3531        1.67    bouyer 		 */
   3532        1.67    bouyer 		if (pa->pa_function == 0) {
   3533        1.67    bouyer 			compatchan = 0;
   3534        1.67    bouyer 		} else if (pa->pa_function == 1) {
   3535        1.67    bouyer 			compatchan = 1;
   3536        1.67    bouyer 		} else {
   3537        1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3538        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3539        1.67    bouyer 			return;
   3540        1.67    bouyer 		}
   3541        1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3542        1.67    bouyer 	} else {
   3543        1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3544  1.107.2.16   nathanw 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
   3545  1.107.2.16   nathanw 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3546  1.107.2.16   nathanw 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3547  1.107.2.16   nathanw 		    revision == HPT372_REV))
   3548  1.107.2.13   nathanw 			sc->sc_wdcdev.UDMA_cap = 6;
   3549  1.107.2.13   nathanw 		else
   3550  1.107.2.13   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   3551        1.67    bouyer 	}
   3552        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3553        1.75    bouyer 		cp = &sc->pciide_channels[i];
   3554        1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3555        1.67    bouyer 			compatchan = i;
   3556        1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3557        1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3558        1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3559        1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3560        1.67    bouyer 				continue;
   3561        1.67    bouyer 			}
   3562        1.67    bouyer 		}
   3563        1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3564        1.67    bouyer 			continue;
   3565        1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3566        1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3567        1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3568        1.67    bouyer 		} else {
   3569        1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3570        1.67    bouyer 			    &cmdsize, &ctlsize);
   3571        1.67    bouyer 		}
   3572        1.67    bouyer 		if (cp->hw_ok == 0)
   3573        1.67    bouyer 			return;
   3574        1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3575        1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3576        1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3577        1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3578        1.67    bouyer 	}
   3579  1.107.2.13   nathanw 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3580  1.107.2.16   nathanw 	    (revision == HPT370_REV || revision == HPT370A_REV ||
   3581  1.107.2.16   nathanw 	     revision == HPT372_REV)) ||
   3582  1.107.2.16   nathanw 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3583  1.107.2.13   nathanw 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   3584        1.81    bouyer 		/*
   3585  1.107.2.13   nathanw 		 * HPT370_REV and highter has a bit to disable interrupts,
   3586  1.107.2.13   nathanw 		 * make sure to clear it
   3587        1.81    bouyer 		 */
   3588        1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3589        1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3590        1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3591        1.81    bouyer 	}
   3592  1.107.2.16   nathanw 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
   3593  1.107.2.16   nathanw 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3594  1.107.2.16   nathanw 	     revision == HPT372_REV ) ||
   3595  1.107.2.16   nathanw 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3596  1.107.2.16   nathanw 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3597  1.107.2.13   nathanw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   3598  1.107.2.13   nathanw 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   3599  1.107.2.13   nathanw 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   3600        1.67    bouyer 	return;
   3601        1.67    bouyer }
   3602        1.67    bouyer 
   3603        1.67    bouyer void
   3604        1.67    bouyer hpt_setup_channel(chp)
   3605        1.67    bouyer 	struct channel_softc *chp;
   3606        1.67    bouyer {
   3607   1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   3608        1.67    bouyer 	int drive;
   3609        1.67    bouyer 	int cable;
   3610        1.67    bouyer 	u_int32_t before, after;
   3611        1.67    bouyer 	u_int32_t idedma_ctl;
   3612        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3613        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3614  1.107.2.16   nathanw 	int revision =
   3615  1.107.2.16   nathanw 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   3616        1.67    bouyer 
   3617        1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3618        1.67    bouyer 
   3619        1.67    bouyer 	/* setup DMA if needed */
   3620        1.67    bouyer 	pciide_channel_dma_setup(cp);
   3621        1.67    bouyer 
   3622        1.67    bouyer 	idedma_ctl = 0;
   3623        1.67    bouyer 
   3624        1.67    bouyer 	/* Per drive settings */
   3625        1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3626        1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3627        1.67    bouyer 		/* If no drive, skip */
   3628        1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3629        1.67    bouyer 			continue;
   3630        1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3631        1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3632        1.67    bouyer 
   3633   1.107.2.2   nathanw 		/* add timing values, setup DMA if needed */
   3634   1.107.2.2   nathanw 		if (drvp->drive_flags & DRIVE_UDMA) {
   3635       1.101    bouyer 			/* use Ultra/DMA */
   3636       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3637        1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3638        1.67    bouyer 			    drvp->UDMA_mode > 2)
   3639        1.67    bouyer 				drvp->UDMA_mode = 2;
   3640  1.107.2.16   nathanw 			switch (sc->sc_pp->ide_product) {
   3641  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT374:
   3642  1.107.2.16   nathanw 				after = hpt374_udma[drvp->UDMA_mode];
   3643  1.107.2.16   nathanw 				break;
   3644  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT372:
   3645  1.107.2.16   nathanw 				after = hpt372_udma[drvp->UDMA_mode];
   3646  1.107.2.16   nathanw 				break;
   3647  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT366:
   3648  1.107.2.16   nathanw 			default:
   3649  1.107.2.16   nathanw 				switch(revision) {
   3650  1.107.2.16   nathanw 				case HPT372_REV:
   3651  1.107.2.16   nathanw 					after = hpt372_udma[drvp->UDMA_mode];
   3652  1.107.2.16   nathanw 					break;
   3653  1.107.2.16   nathanw 				case HPT370_REV:
   3654  1.107.2.16   nathanw 				case HPT370A_REV:
   3655  1.107.2.16   nathanw 					after = hpt370_udma[drvp->UDMA_mode];
   3656  1.107.2.16   nathanw 					break;
   3657  1.107.2.16   nathanw 				case HPT366_REV:
   3658  1.107.2.16   nathanw 				default:
   3659  1.107.2.16   nathanw 					after = hpt366_udma[drvp->UDMA_mode];
   3660  1.107.2.16   nathanw 					break;
   3661  1.107.2.16   nathanw 				}
   3662  1.107.2.16   nathanw 			}
   3663   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3664   1.107.2.2   nathanw 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3665   1.107.2.2   nathanw 			/*
   3666   1.107.2.2   nathanw 			 * use Multiword DMA.
   3667   1.107.2.2   nathanw 			 * Timings will be used for both PIO and DMA, so adjust
   3668   1.107.2.2   nathanw 			 * DMA mode if needed
   3669   1.107.2.2   nathanw 			 */
   3670   1.107.2.2   nathanw 			if (drvp->PIO_mode >= 3 &&
   3671   1.107.2.2   nathanw 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3672   1.107.2.2   nathanw 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3673   1.107.2.2   nathanw 			}
   3674  1.107.2.16   nathanw 			switch (sc->sc_pp->ide_product) {
   3675  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT374:
   3676  1.107.2.16   nathanw 				after = hpt374_dma[drvp->DMA_mode];
   3677  1.107.2.16   nathanw 				break;
   3678  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT372:
   3679  1.107.2.16   nathanw 				after = hpt372_dma[drvp->DMA_mode];
   3680  1.107.2.16   nathanw 				break;
   3681  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT366:
   3682  1.107.2.16   nathanw 			default:
   3683  1.107.2.16   nathanw 				switch(revision) {
   3684  1.107.2.16   nathanw 				case HPT372_REV:
   3685  1.107.2.16   nathanw 					after = hpt372_dma[drvp->DMA_mode];
   3686  1.107.2.16   nathanw 					break;
   3687  1.107.2.16   nathanw 				case HPT370_REV:
   3688  1.107.2.16   nathanw 				case HPT370A_REV:
   3689  1.107.2.16   nathanw 					after = hpt370_dma[drvp->DMA_mode];
   3690  1.107.2.16   nathanw 					break;
   3691  1.107.2.16   nathanw 				case HPT366_REV:
   3692  1.107.2.16   nathanw 				default:
   3693  1.107.2.16   nathanw 					after = hpt366_dma[drvp->DMA_mode];
   3694  1.107.2.16   nathanw 					break;
   3695  1.107.2.16   nathanw 				}
   3696  1.107.2.16   nathanw 			}
   3697   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3698   1.107.2.2   nathanw 		} else {
   3699        1.67    bouyer 			/* PIO only */
   3700  1.107.2.16   nathanw 			switch (sc->sc_pp->ide_product) {
   3701  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT374:
   3702  1.107.2.16   nathanw 				after = hpt374_pio[drvp->PIO_mode];
   3703  1.107.2.16   nathanw 				break;
   3704  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT372:
   3705  1.107.2.16   nathanw 				after = hpt372_pio[drvp->PIO_mode];
   3706  1.107.2.16   nathanw 				break;
   3707  1.107.2.16   nathanw 			case PCI_PRODUCT_TRIONES_HPT366:
   3708  1.107.2.16   nathanw 			default:
   3709  1.107.2.16   nathanw 				switch(revision) {
   3710  1.107.2.16   nathanw 				case HPT372_REV:
   3711  1.107.2.16   nathanw 					after = hpt372_pio[drvp->PIO_mode];
   3712  1.107.2.16   nathanw 					break;
   3713  1.107.2.16   nathanw 				case HPT370_REV:
   3714  1.107.2.16   nathanw 				case HPT370A_REV:
   3715  1.107.2.16   nathanw 					after = hpt370_pio[drvp->PIO_mode];
   3716  1.107.2.16   nathanw 					break;
   3717  1.107.2.16   nathanw 				case HPT366_REV:
   3718  1.107.2.16   nathanw 				default:
   3719  1.107.2.16   nathanw 					after = hpt366_pio[drvp->PIO_mode];
   3720  1.107.2.16   nathanw 					break;
   3721  1.107.2.16   nathanw 				}
   3722  1.107.2.16   nathanw 			}
   3723        1.67    bouyer 		}
   3724        1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3725   1.107.2.2   nathanw 		    HPT_IDETIM(chp->channel, drive), after);
   3726        1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3727        1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3728        1.67    bouyer 		    after, before), DEBUG_PROBE);
   3729        1.67    bouyer 	}
   3730        1.67    bouyer 	if (idedma_ctl != 0) {
   3731        1.67    bouyer 		/* Add software bits in status register */
   3732        1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3733  1.107.2.19   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3734  1.107.2.19   thorpej 		    idedma_ctl);
   3735        1.67    bouyer 	}
   3736        1.67    bouyer 	pciide_print_modes(cp);
   3737        1.67    bouyer }
   3738        1.67    bouyer 
   3739        1.67    bouyer int
   3740        1.67    bouyer hpt_pci_intr(arg)
   3741        1.67    bouyer 	void *arg;
   3742        1.67    bouyer {
   3743        1.67    bouyer 	struct pciide_softc *sc = arg;
   3744        1.67    bouyer 	struct pciide_channel *cp;
   3745        1.67    bouyer 	struct channel_softc *wdc_cp;
   3746        1.67    bouyer 	int rv = 0;
   3747        1.67    bouyer 	int dmastat, i, crv;
   3748        1.67    bouyer 
   3749        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3750        1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3751        1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3752  1.107.2.10   nathanw 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   3753  1.107.2.10   nathanw 		    IDEDMA_CTL_INTR)
   3754        1.67    bouyer 			continue;
   3755        1.67    bouyer 		cp = &sc->pciide_channels[i];
   3756        1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3757        1.67    bouyer 		crv = wdcintr(wdc_cp);
   3758        1.67    bouyer 		if (crv == 0) {
   3759        1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3760        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3761        1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3762        1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3763        1.67    bouyer 		} else
   3764        1.67    bouyer 			rv = 1;
   3765        1.67    bouyer 	}
   3766        1.67    bouyer 	return rv;
   3767        1.67    bouyer }
   3768        1.67    bouyer 
   3769        1.67    bouyer 
   3770   1.107.2.1   nathanw /* Macros to test product */
   3771        1.87     enami #define PDC_IS_262(sc)							\
   3772        1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3773        1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3774   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3775   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3776   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3777  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3778  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3779  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3780   1.107.2.1   nathanw #define PDC_IS_265(sc)							\
   3781   1.107.2.1   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3782   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3783   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3784   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3785  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3786  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3787  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3788   1.107.2.8   nathanw #define PDC_IS_268(sc)							\
   3789   1.107.2.8   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3790   1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3791  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3792  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3793  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3794  1.107.2.16   nathanw #define PDC_IS_276(sc)							\
   3795  1.107.2.16   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3796  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3797  1.107.2.16   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3798        1.48    bouyer 
   3799        1.30    bouyer void
   3800        1.41    bouyer pdc202xx_chip_map(sc, pa)
   3801   1.107.2.2   nathanw 	struct pciide_softc *sc;
   3802        1.30    bouyer 	struct pci_attach_args *pa;
   3803        1.41    bouyer {
   3804        1.30    bouyer 	struct pciide_channel *cp;
   3805        1.41    bouyer 	int channel;
   3806        1.41    bouyer 	pcireg_t interface, st, mode;
   3807        1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3808        1.41    bouyer 
   3809   1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3810   1.107.2.8   nathanw 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3811   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   3812   1.107.2.8   nathanw 		    st), DEBUG_PROBE);
   3813   1.107.2.8   nathanw 	}
   3814        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3815        1.41    bouyer 		return;
   3816        1.41    bouyer 
   3817        1.41    bouyer 	/* turn off  RAID mode */
   3818   1.107.2.8   nathanw 	if (!PDC_IS_268(sc))
   3819   1.107.2.8   nathanw 		st &= ~PDC2xx_STATE_IDERAID;
   3820        1.31    bouyer 
   3821        1.31    bouyer 	/*
   3822        1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3823        1.41    bouyer 	 * mode. We have to fake interface
   3824        1.31    bouyer 	 */
   3825        1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3826   1.107.2.8   nathanw 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   3827        1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3828        1.41    bouyer 
   3829        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3830        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3831        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3832        1.41    bouyer 	printf("\n");
   3833        1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3834        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3835        1.67    bouyer 	if (sc->sc_dma_ok) {
   3836        1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3837        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3838        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3839        1.67    bouyer 	}
   3840        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3841        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3842  1.107.2.16   nathanw 	if (PDC_IS_276(sc))
   3843  1.107.2.16   nathanw 		sc->sc_wdcdev.UDMA_cap = 6;
   3844  1.107.2.16   nathanw 	else if (PDC_IS_265(sc))
   3845   1.107.2.1   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   3846   1.107.2.1   nathanw 	else if (PDC_IS_262(sc))
   3847        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3848        1.41    bouyer 	else
   3849        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3850   1.107.2.8   nathanw 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   3851   1.107.2.8   nathanw 			pdc20268_setup_channel : pdc202xx_setup_channel;
   3852        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3853        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3854        1.41    bouyer 
   3855   1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3856   1.107.2.8   nathanw 		/* setup failsafe defaults */
   3857   1.107.2.8   nathanw 		mode = 0;
   3858   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3859   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3860   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3861   1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3862   1.107.2.8   nathanw 		for (channel = 0;
   3863   1.107.2.8   nathanw 		     channel < sc->sc_wdcdev.nchannels;
   3864   1.107.2.8   nathanw 		     channel++) {
   3865   1.107.2.8   nathanw 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3866   1.107.2.8   nathanw 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   3867   1.107.2.8   nathanw 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3868   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3869   1.107.2.8   nathanw 			    DEBUG_PROBE);
   3870   1.107.2.8   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3871   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   3872   1.107.2.8   nathanw 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3873   1.107.2.8   nathanw 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   3874   1.107.2.8   nathanw 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3875   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3876   1.107.2.8   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3877   1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 1), mode);
   3878   1.107.2.8   nathanw 		}
   3879        1.41    bouyer 
   3880   1.107.2.8   nathanw 		mode = PDC2xx_SCR_DMA;
   3881   1.107.2.8   nathanw 		if (PDC_IS_262(sc)) {
   3882   1.107.2.8   nathanw 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3883   1.107.2.8   nathanw 		} else {
   3884   1.107.2.8   nathanw 			/* the BIOS set it up this way */
   3885   1.107.2.8   nathanw 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3886   1.107.2.8   nathanw 		}
   3887   1.107.2.8   nathanw 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3888   1.107.2.8   nathanw 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3889   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   3890   1.107.2.8   nathanw 		    "now 0x%x\n",
   3891   1.107.2.8   nathanw 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3892   1.107.2.8   nathanw 			PDC2xx_SCR),
   3893   1.107.2.8   nathanw 		    mode), DEBUG_PROBE);
   3894   1.107.2.8   nathanw 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3895   1.107.2.8   nathanw 		    PDC2xx_SCR, mode);
   3896   1.107.2.8   nathanw 
   3897   1.107.2.8   nathanw 		/* controller initial state register is OK even without BIOS */
   3898   1.107.2.8   nathanw 		/* Set DMA mode to IDE DMA compatibility */
   3899   1.107.2.8   nathanw 		mode =
   3900   1.107.2.8   nathanw 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3901   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   3902   1.107.2.8   nathanw 		    DEBUG_PROBE);
   3903   1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3904   1.107.2.8   nathanw 		    mode | 0x1);
   3905   1.107.2.8   nathanw 		mode =
   3906   1.107.2.8   nathanw 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3907   1.107.2.8   nathanw 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3908   1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3909   1.107.2.8   nathanw 		    mode | 0x1);
   3910        1.48    bouyer 	}
   3911        1.41    bouyer 
   3912        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3913        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3914        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3915        1.41    bouyer 			continue;
   3916   1.107.2.8   nathanw 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   3917        1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3918        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3919        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3920        1.41    bouyer 			continue;
   3921        1.41    bouyer 		}
   3922   1.107.2.1   nathanw 		if (PDC_IS_265(sc))
   3923   1.107.2.1   nathanw 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3924   1.107.2.1   nathanw 			    pdc20265_pci_intr);
   3925   1.107.2.1   nathanw 		else
   3926   1.107.2.1   nathanw 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3927   1.107.2.1   nathanw 			    pdc202xx_pci_intr);
   3928        1.41    bouyer 		if (cp->hw_ok == 0)
   3929        1.41    bouyer 			continue;
   3930   1.107.2.8   nathanw 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   3931        1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3932        1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3933        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3934  1.107.2.13   nathanw 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3935        1.41    bouyer 	}
   3936   1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3937   1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   3938   1.107.2.8   nathanw 		    "0x%x\n", st), DEBUG_PROBE);
   3939   1.107.2.8   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3940   1.107.2.8   nathanw 	}
   3941        1.41    bouyer 	return;
   3942        1.41    bouyer }
   3943        1.41    bouyer 
   3944        1.41    bouyer void
   3945        1.41    bouyer pdc202xx_setup_channel(chp)
   3946        1.41    bouyer 	struct channel_softc *chp;
   3947        1.41    bouyer {
   3948   1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   3949        1.41    bouyer 	int drive;
   3950        1.48    bouyer 	pcireg_t mode, st;
   3951        1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3952        1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3953        1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3954        1.48    bouyer 	int channel = chp->channel;
   3955        1.41    bouyer 
   3956        1.41    bouyer 	/* setup DMA if needed */
   3957        1.41    bouyer 	pciide_channel_dma_setup(cp);
   3958        1.30    bouyer 
   3959        1.41    bouyer 	idedma_ctl = 0;
   3960   1.107.2.1   nathanw 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   3961   1.107.2.1   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3962   1.107.2.1   nathanw 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   3963   1.107.2.1   nathanw 	    DEBUG_PROBE);
   3964        1.48    bouyer 
   3965        1.48    bouyer 	/* Per channel settings */
   3966        1.48    bouyer 	if (PDC_IS_262(sc)) {
   3967        1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3968        1.48    bouyer 		    PDC262_U66);
   3969        1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3970   1.107.2.9   nathanw 		/* Trim UDMA mode */
   3971        1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   3972        1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3973        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   3974        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3975        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   3976        1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3977        1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3978        1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3979        1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3980        1.48    bouyer 		}
   3981        1.48    bouyer 		/* Set U66 if needed */
   3982        1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3983        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   3984        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3985        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   3986        1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   3987        1.48    bouyer 		else
   3988        1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   3989        1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3990        1.48    bouyer 		    PDC262_U66, scr);
   3991   1.107.2.1   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   3992   1.107.2.1   nathanw 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   3993   1.107.2.1   nathanw 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3994   1.107.2.1   nathanw 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   3995        1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   3996        1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   3997        1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3998        1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3999        1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   4000        1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4001        1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4002        1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4003        1.48    bouyer 				atapi = 0;
   4004        1.48    bouyer 			else
   4005        1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   4006        1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4007        1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   4008        1.48    bouyer 		}
   4009        1.48    bouyer 	}
   4010        1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   4011        1.41    bouyer 		drvp = &chp->ch_drive[drive];
   4012        1.41    bouyer 		/* If no drive, skip */
   4013        1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4014        1.41    bouyer 			continue;
   4015        1.48    bouyer 		mode = 0;
   4016        1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4017       1.101    bouyer 			/* use Ultra/DMA */
   4018       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4019        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4020        1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   4021        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4022        1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   4023        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4024        1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4025        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4026        1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   4027        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4028        1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   4029        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4030        1.41    bouyer 		} else {
   4031        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4032        1.41    bouyer 			    pdc2xx_dma_mb[0]);
   4033        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4034        1.41    bouyer 			    pdc2xx_dma_mc[0]);
   4035        1.41    bouyer 		}
   4036        1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   4037        1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   4038        1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   4039        1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   4040        1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   4041        1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   4042        1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   4043        1.48    bouyer 			if (drive == 0)
   4044        1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   4045        1.48    bouyer 		}
   4046        1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   4047        1.41    bouyer 		    "timings 0x%x\n",
   4048        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   4049        1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   4050        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4051        1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   4052        1.41    bouyer 	}
   4053   1.107.2.8   nathanw 	if (idedma_ctl != 0) {
   4054   1.107.2.8   nathanw 		/* Add software bits in status register */
   4055   1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4056  1.107.2.19   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4057  1.107.2.19   thorpej 		    idedma_ctl);
   4058   1.107.2.8   nathanw 	}
   4059   1.107.2.8   nathanw 	pciide_print_modes(cp);
   4060   1.107.2.8   nathanw }
   4061   1.107.2.8   nathanw 
   4062   1.107.2.8   nathanw void
   4063   1.107.2.8   nathanw pdc20268_setup_channel(chp)
   4064   1.107.2.8   nathanw 	struct channel_softc *chp;
   4065   1.107.2.8   nathanw {
   4066   1.107.2.8   nathanw 	struct ata_drive_datas *drvp;
   4067   1.107.2.8   nathanw 	int drive;
   4068   1.107.2.8   nathanw 	u_int32_t idedma_ctl;
   4069   1.107.2.8   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4070   1.107.2.8   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4071   1.107.2.8   nathanw 	int u100;
   4072   1.107.2.8   nathanw 
   4073   1.107.2.8   nathanw 	/* setup DMA if needed */
   4074   1.107.2.8   nathanw 	pciide_channel_dma_setup(cp);
   4075   1.107.2.8   nathanw 
   4076   1.107.2.8   nathanw 	idedma_ctl = 0;
   4077   1.107.2.8   nathanw 
   4078   1.107.2.8   nathanw 	/* I don't know what this is for, FreeBSD does it ... */
   4079   1.107.2.8   nathanw 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4080   1.107.2.8   nathanw 	    IDEDMA_CMD + 0x1, 0x0b);
   4081   1.107.2.8   nathanw 
   4082   1.107.2.8   nathanw 	/*
   4083   1.107.2.8   nathanw 	 * I don't know what this is for; FreeBSD checks this ... this is not
   4084   1.107.2.8   nathanw 	 * cable type detect.
   4085   1.107.2.8   nathanw 	 */
   4086   1.107.2.8   nathanw 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4087   1.107.2.8   nathanw 	    IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
   4088   1.107.2.8   nathanw 
   4089   1.107.2.8   nathanw 	for (drive = 0; drive < 2; drive++) {
   4090   1.107.2.8   nathanw 		drvp = &chp->ch_drive[drive];
   4091   1.107.2.8   nathanw 		/* If no drive, skip */
   4092   1.107.2.8   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   4093   1.107.2.8   nathanw 			continue;
   4094   1.107.2.8   nathanw 		if (drvp->drive_flags & DRIVE_UDMA) {
   4095   1.107.2.8   nathanw 			/* use Ultra/DMA */
   4096   1.107.2.8   nathanw 			drvp->drive_flags &= ~DRIVE_DMA;
   4097   1.107.2.8   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4098   1.107.2.8   nathanw 			if (drvp->UDMA_mode > 2 && u100 == 0)
   4099   1.107.2.8   nathanw 				drvp->UDMA_mode = 2;
   4100   1.107.2.8   nathanw 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4101   1.107.2.8   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4102   1.107.2.8   nathanw 		}
   4103   1.107.2.8   nathanw 	}
   4104   1.107.2.8   nathanw 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   4105        1.41    bouyer 	if (idedma_ctl != 0) {
   4106        1.41    bouyer 		/* Add software bits in status register */
   4107        1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4108  1.107.2.19   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4109  1.107.2.19   thorpej 		    idedma_ctl);
   4110        1.30    bouyer 	}
   4111        1.41    bouyer 	pciide_print_modes(cp);
   4112        1.41    bouyer }
   4113        1.41    bouyer 
   4114        1.41    bouyer int
   4115        1.41    bouyer pdc202xx_pci_intr(arg)
   4116        1.41    bouyer 	void *arg;
   4117        1.41    bouyer {
   4118        1.41    bouyer 	struct pciide_softc *sc = arg;
   4119        1.41    bouyer 	struct pciide_channel *cp;
   4120        1.41    bouyer 	struct channel_softc *wdc_cp;
   4121        1.41    bouyer 	int i, rv, crv;
   4122        1.41    bouyer 	u_int32_t scr;
   4123        1.30    bouyer 
   4124        1.41    bouyer 	rv = 0;
   4125        1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   4126        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4127        1.41    bouyer 		cp = &sc->pciide_channels[i];
   4128        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4129        1.41    bouyer 		/* If a compat channel skip. */
   4130        1.41    bouyer 		if (cp->compat)
   4131        1.41    bouyer 			continue;
   4132        1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   4133        1.41    bouyer 			crv = wdcintr(wdc_cp);
   4134        1.41    bouyer 			if (crv == 0)
   4135   1.107.2.1   nathanw 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   4136   1.107.2.1   nathanw 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   4137        1.41    bouyer 			else
   4138        1.41    bouyer 				rv = 1;
   4139        1.41    bouyer 		}
   4140   1.107.2.1   nathanw 	}
   4141   1.107.2.1   nathanw 	return rv;
   4142   1.107.2.1   nathanw }
   4143   1.107.2.1   nathanw 
   4144   1.107.2.1   nathanw int
   4145   1.107.2.1   nathanw pdc20265_pci_intr(arg)
   4146   1.107.2.1   nathanw 	void *arg;
   4147   1.107.2.1   nathanw {
   4148   1.107.2.1   nathanw 	struct pciide_softc *sc = arg;
   4149   1.107.2.1   nathanw 	struct pciide_channel *cp;
   4150   1.107.2.1   nathanw 	struct channel_softc *wdc_cp;
   4151   1.107.2.1   nathanw 	int i, rv, crv;
   4152   1.107.2.1   nathanw 	u_int32_t dmastat;
   4153   1.107.2.1   nathanw 
   4154   1.107.2.1   nathanw 	rv = 0;
   4155   1.107.2.1   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4156   1.107.2.1   nathanw 		cp = &sc->pciide_channels[i];
   4157   1.107.2.1   nathanw 		wdc_cp = &cp->wdc_channel;
   4158   1.107.2.1   nathanw 		/* If a compat channel skip. */
   4159   1.107.2.1   nathanw 		if (cp->compat)
   4160   1.107.2.1   nathanw 			continue;
   4161   1.107.2.1   nathanw 		/*
   4162   1.107.2.1   nathanw 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   4163   1.107.2.1   nathanw 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   4164   1.107.2.1   nathanw 		 * So use it instead (requires 2 reg reads instead of 1,
   4165   1.107.2.1   nathanw 		 * but we can't do it another way).
   4166   1.107.2.1   nathanw 		 */
   4167   1.107.2.1   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   4168   1.107.2.1   nathanw 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4169   1.107.2.1   nathanw 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   4170   1.107.2.1   nathanw 			continue;
   4171   1.107.2.1   nathanw 		crv = wdcintr(wdc_cp);
   4172   1.107.2.1   nathanw 		if (crv == 0)
   4173   1.107.2.1   nathanw 			printf("%s:%d: bogus intr\n",
   4174   1.107.2.1   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4175   1.107.2.1   nathanw 		else
   4176   1.107.2.1   nathanw 			rv = 1;
   4177        1.15    bouyer 	}
   4178        1.41    bouyer 	return rv;
   4179        1.59       scw }
   4180        1.59       scw 
   4181        1.59       scw void
   4182        1.59       scw opti_chip_map(sc, pa)
   4183        1.59       scw 	struct pciide_softc *sc;
   4184        1.59       scw 	struct pci_attach_args *pa;
   4185        1.59       scw {
   4186        1.59       scw 	struct pciide_channel *cp;
   4187        1.59       scw 	bus_size_t cmdsize, ctlsize;
   4188        1.59       scw 	pcireg_t interface;
   4189        1.59       scw 	u_int8_t init_ctrl;
   4190        1.59       scw 	int channel;
   4191        1.59       scw 
   4192        1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   4193        1.59       scw 		return;
   4194        1.59       scw 	printf("%s: bus-master DMA support present",
   4195        1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4196   1.107.2.2   nathanw 
   4197   1.107.2.2   nathanw 	/*
   4198   1.107.2.2   nathanw 	 * XXXSCW:
   4199   1.107.2.2   nathanw 	 * There seem to be a couple of buggy revisions/implementations
   4200   1.107.2.2   nathanw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   4201   1.107.2.2   nathanw 	 * the reported problems (PR/11644) but still fails for the
   4202   1.107.2.2   nathanw 	 * other (PR/13151), although the latter may be due to other
   4203   1.107.2.2   nathanw 	 * issues too...
   4204   1.107.2.2   nathanw 	 */
   4205   1.107.2.2   nathanw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   4206   1.107.2.2   nathanw 		printf(" but disabled due to chip rev. <= 0x12");
   4207   1.107.2.2   nathanw 		sc->sc_dma_ok = 0;
   4208  1.107.2.13   nathanw 	} else
   4209   1.107.2.2   nathanw 		pciide_mapreg_dma(sc, pa);
   4210  1.107.2.13   nathanw 
   4211        1.59       scw 	printf("\n");
   4212        1.59       scw 
   4213  1.107.2.13   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4214  1.107.2.13   nathanw 		WDC_CAPABILITY_MODE;
   4215        1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   4216        1.59       scw 	if (sc->sc_dma_ok) {
   4217        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4218        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4219        1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   4220        1.59       scw 	}
   4221        1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   4222        1.59       scw 
   4223        1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4224        1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4225        1.59       scw 
   4226        1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4227        1.59       scw 	    OPTI_REG_INIT_CONTROL);
   4228        1.59       scw 
   4229        1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   4230        1.59       scw 
   4231        1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4232        1.59       scw 		cp = &sc->pciide_channels[channel];
   4233        1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4234        1.59       scw 			continue;
   4235        1.59       scw 		if (channel == 1 &&
   4236        1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   4237        1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   4238        1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4239        1.59       scw 			continue;
   4240        1.59       scw 		}
   4241        1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4242        1.59       scw 		    pciide_pci_intr);
   4243        1.59       scw 		if (cp->hw_ok == 0)
   4244        1.59       scw 			continue;
   4245        1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4246        1.59       scw 		if (cp->hw_ok == 0)
   4247        1.59       scw 			continue;
   4248        1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   4249        1.59       scw 	}
   4250        1.59       scw }
   4251        1.59       scw 
   4252        1.59       scw void
   4253        1.59       scw opti_setup_channel(chp)
   4254        1.59       scw 	struct channel_softc *chp;
   4255        1.59       scw {
   4256        1.59       scw 	struct ata_drive_datas *drvp;
   4257        1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4258        1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4259        1.66       scw 	int drive, spd;
   4260        1.59       scw 	int mode[2];
   4261        1.59       scw 	u_int8_t rv, mr;
   4262        1.59       scw 
   4263        1.59       scw 	/*
   4264        1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   4265        1.59       scw 	 * Miscellaneous Register are always zero initially.
   4266        1.59       scw 	 */
   4267        1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   4268        1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   4269        1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   4270        1.59       scw 		OPTI_MISC_INDEX_MASK);
   4271        1.59       scw 
   4272        1.59       scw 	/* Prime the control register before setting timing values */
   4273        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   4274        1.59       scw 
   4275        1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   4276        1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   4277        1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   4278        1.66       scw 
   4279        1.59       scw 	/* setup DMA if needed */
   4280        1.59       scw 	pciide_channel_dma_setup(cp);
   4281        1.59       scw 
   4282        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4283        1.59       scw 		drvp = &chp->ch_drive[drive];
   4284        1.59       scw 		/* If no drive, skip */
   4285        1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4286        1.59       scw 			mode[drive] = -1;
   4287        1.59       scw 			continue;
   4288        1.59       scw 		}
   4289        1.59       scw 
   4290        1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   4291        1.59       scw 			/*
   4292        1.59       scw 			 * Timings will be used for both PIO and DMA,
   4293        1.59       scw 			 * so adjust DMA mode if needed
   4294        1.59       scw 			 */
   4295        1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   4296        1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   4297        1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   4298        1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   4299        1.59       scw 				    drvp->PIO_mode - 2 : 0;
   4300        1.59       scw 			if (drvp->DMA_mode == 0)
   4301        1.59       scw 				drvp->PIO_mode = 0;
   4302        1.59       scw 
   4303        1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   4304        1.59       scw 		} else
   4305        1.59       scw 			mode[drive] = drvp->PIO_mode;
   4306        1.59       scw 
   4307        1.59       scw 		if (drive && mode[0] >= 0 &&
   4308        1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4309        1.59       scw 			/*
   4310        1.59       scw 			 * Can't have two drives using different values
   4311        1.59       scw 			 * for `Address Setup Time'.
   4312        1.59       scw 			 * Slow down the faster drive to compensate.
   4313        1.59       scw 			 */
   4314        1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4315        1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4316        1.59       scw 
   4317        1.59       scw 			mode[d] = mode[1-d];
   4318        1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4319        1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4320  1.107.2.13   nathanw 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4321        1.59       scw 		}
   4322        1.59       scw 	}
   4323        1.59       scw 
   4324        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4325        1.59       scw 		int m;
   4326        1.59       scw 		if ((m = mode[drive]) < 0)
   4327        1.59       scw 			continue;
   4328        1.59       scw 
   4329        1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4330        1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4331        1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4332        1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4333        1.59       scw 
   4334        1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4335        1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4336        1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4337        1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4338        1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4339        1.59       scw 
   4340        1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4341        1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4342        1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4343        1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4344        1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4345        1.59       scw 	}
   4346        1.59       scw 
   4347        1.59       scw 	/* Finally, enable the timings */
   4348        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4349        1.59       scw 
   4350        1.59       scw 	pciide_print_modes(cp);
   4351   1.107.2.2   nathanw }
   4352   1.107.2.2   nathanw 
   4353   1.107.2.2   nathanw #define	ACARD_IS_850(sc)						\
   4354   1.107.2.2   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4355   1.107.2.2   nathanw 
   4356   1.107.2.2   nathanw void
   4357   1.107.2.2   nathanw acard_chip_map(sc, pa)
   4358   1.107.2.2   nathanw 	struct pciide_softc *sc;
   4359   1.107.2.2   nathanw 	struct pci_attach_args *pa;
   4360   1.107.2.2   nathanw {
   4361   1.107.2.2   nathanw 	struct pciide_channel *cp;
   4362   1.107.2.2   nathanw 	int i;
   4363   1.107.2.2   nathanw 	pcireg_t interface;
   4364   1.107.2.2   nathanw 	bus_size_t cmdsize, ctlsize;
   4365   1.107.2.2   nathanw 
   4366   1.107.2.2   nathanw 	if (pciide_chipen(sc, pa) == 0)
   4367   1.107.2.2   nathanw 		return;
   4368   1.107.2.2   nathanw 
   4369   1.107.2.2   nathanw 	/*
   4370   1.107.2.2   nathanw 	 * when the chip is in native mode it identifies itself as a
   4371   1.107.2.2   nathanw 	 * 'misc mass storage'. Fake interface in this case.
   4372   1.107.2.2   nathanw 	 */
   4373   1.107.2.2   nathanw 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4374   1.107.2.2   nathanw 		interface = PCI_INTERFACE(pa->pa_class);
   4375   1.107.2.2   nathanw 	} else {
   4376   1.107.2.2   nathanw 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4377   1.107.2.2   nathanw 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4378   1.107.2.2   nathanw 	}
   4379   1.107.2.2   nathanw 
   4380   1.107.2.2   nathanw 	printf("%s: bus-master DMA support present",
   4381   1.107.2.2   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4382   1.107.2.2   nathanw 	pciide_mapreg_dma(sc, pa);
   4383   1.107.2.2   nathanw 	printf("\n");
   4384   1.107.2.2   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4385   1.107.2.2   nathanw 	    WDC_CAPABILITY_MODE;
   4386   1.107.2.2   nathanw 
   4387   1.107.2.2   nathanw 	if (sc->sc_dma_ok) {
   4388   1.107.2.2   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4389   1.107.2.2   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4390   1.107.2.2   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   4391   1.107.2.2   nathanw 	}
   4392   1.107.2.2   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   4393   1.107.2.2   nathanw 	sc->sc_wdcdev.DMA_cap = 2;
   4394   1.107.2.2   nathanw 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4395   1.107.2.2   nathanw 
   4396   1.107.2.2   nathanw 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4397   1.107.2.2   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4398   1.107.2.2   nathanw 	sc->sc_wdcdev.nchannels = 2;
   4399   1.107.2.2   nathanw 
   4400   1.107.2.2   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4401   1.107.2.2   nathanw 		cp = &sc->pciide_channels[i];
   4402   1.107.2.2   nathanw 		if (pciide_chansetup(sc, i, interface) == 0)
   4403   1.107.2.2   nathanw 			continue;
   4404   1.107.2.2   nathanw 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4405   1.107.2.2   nathanw 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4406   1.107.2.2   nathanw 			    &ctlsize, pciide_pci_intr);
   4407   1.107.2.2   nathanw 		} else {
   4408   1.107.2.2   nathanw 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   4409   1.107.2.2   nathanw 			    &cmdsize, &ctlsize);
   4410   1.107.2.2   nathanw 		}
   4411   1.107.2.2   nathanw 		if (cp->hw_ok == 0)
   4412   1.107.2.2   nathanw 			return;
   4413   1.107.2.2   nathanw 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4414   1.107.2.2   nathanw 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4415   1.107.2.2   nathanw 		wdcattach(&cp->wdc_channel);
   4416   1.107.2.2   nathanw 		acard_setup_channel(&cp->wdc_channel);
   4417   1.107.2.2   nathanw 	}
   4418   1.107.2.2   nathanw 	if (!ACARD_IS_850(sc)) {
   4419   1.107.2.2   nathanw 		u_int32_t reg;
   4420   1.107.2.2   nathanw 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4421   1.107.2.2   nathanw 		reg &= ~ATP860_CTRL_INT;
   4422   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4423   1.107.2.2   nathanw 	}
   4424   1.107.2.2   nathanw }
   4425   1.107.2.2   nathanw 
   4426   1.107.2.2   nathanw void
   4427   1.107.2.2   nathanw acard_setup_channel(chp)
   4428   1.107.2.2   nathanw 	struct channel_softc *chp;
   4429   1.107.2.2   nathanw {
   4430   1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   4431   1.107.2.2   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4432   1.107.2.2   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4433   1.107.2.2   nathanw 	int channel = chp->channel;
   4434   1.107.2.2   nathanw 	int drive;
   4435   1.107.2.2   nathanw 	u_int32_t idetime, udma_mode;
   4436   1.107.2.2   nathanw 	u_int32_t idedma_ctl;
   4437   1.107.2.2   nathanw 
   4438   1.107.2.2   nathanw 	/* setup DMA if needed */
   4439   1.107.2.2   nathanw 	pciide_channel_dma_setup(cp);
   4440   1.107.2.2   nathanw 
   4441   1.107.2.2   nathanw 	if (ACARD_IS_850(sc)) {
   4442   1.107.2.2   nathanw 		idetime = 0;
   4443   1.107.2.2   nathanw 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4444   1.107.2.2   nathanw 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4445   1.107.2.2   nathanw 	} else {
   4446   1.107.2.2   nathanw 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4447   1.107.2.2   nathanw 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4448   1.107.2.2   nathanw 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4449   1.107.2.2   nathanw 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4450   1.107.2.4   nathanw 
   4451   1.107.2.4   nathanw 		/* check 80 pins cable */
   4452   1.107.2.4   nathanw 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4453   1.107.2.4   nathanw 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4454   1.107.2.4   nathanw 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4455   1.107.2.4   nathanw 			    & ATP860_CTRL_80P(chp->channel)) {
   4456   1.107.2.4   nathanw 				if (chp->ch_drive[0].UDMA_mode > 2)
   4457   1.107.2.4   nathanw 					chp->ch_drive[0].UDMA_mode = 2;
   4458   1.107.2.4   nathanw 				if (chp->ch_drive[1].UDMA_mode > 2)
   4459   1.107.2.4   nathanw 					chp->ch_drive[1].UDMA_mode = 2;
   4460   1.107.2.4   nathanw 			}
   4461   1.107.2.4   nathanw 		}
   4462   1.107.2.2   nathanw 	}
   4463   1.107.2.2   nathanw 
   4464   1.107.2.2   nathanw 	idedma_ctl = 0;
   4465   1.107.2.2   nathanw 
   4466   1.107.2.2   nathanw 	/* Per drive settings */
   4467   1.107.2.2   nathanw 	for (drive = 0; drive < 2; drive++) {
   4468   1.107.2.2   nathanw 		drvp = &chp->ch_drive[drive];
   4469   1.107.2.2   nathanw 		/* If no drive, skip */
   4470   1.107.2.2   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   4471   1.107.2.2   nathanw 			continue;
   4472   1.107.2.2   nathanw 		/* add timing values, setup DMA if needed */
   4473   1.107.2.2   nathanw 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4474   1.107.2.2   nathanw 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4475   1.107.2.2   nathanw 			/* use Ultra/DMA */
   4476   1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4477   1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4478   1.107.2.2   nathanw 				    acard_act_udma[drvp->UDMA_mode],
   4479   1.107.2.2   nathanw 				    acard_rec_udma[drvp->UDMA_mode]);
   4480   1.107.2.2   nathanw 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4481   1.107.2.2   nathanw 				    acard_udma_conf[drvp->UDMA_mode]);
   4482   1.107.2.2   nathanw 			} else {
   4483   1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4484   1.107.2.2   nathanw 				    acard_act_udma[drvp->UDMA_mode],
   4485   1.107.2.2   nathanw 				    acard_rec_udma[drvp->UDMA_mode]);
   4486   1.107.2.2   nathanw 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4487   1.107.2.2   nathanw 				    acard_udma_conf[drvp->UDMA_mode]);
   4488   1.107.2.2   nathanw 			}
   4489   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4490   1.107.2.2   nathanw 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4491   1.107.2.2   nathanw 		    (drvp->drive_flags & DRIVE_DMA)) {
   4492   1.107.2.2   nathanw 			/* use Multiword DMA */
   4493   1.107.2.2   nathanw 			drvp->drive_flags &= ~DRIVE_UDMA;
   4494   1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4495   1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4496   1.107.2.2   nathanw 				    acard_act_dma[drvp->DMA_mode],
   4497   1.107.2.2   nathanw 				    acard_rec_dma[drvp->DMA_mode]);
   4498   1.107.2.2   nathanw 			} else {
   4499   1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4500   1.107.2.2   nathanw 				    acard_act_dma[drvp->DMA_mode],
   4501   1.107.2.2   nathanw 				    acard_rec_dma[drvp->DMA_mode]);
   4502   1.107.2.2   nathanw 			}
   4503   1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4504   1.107.2.2   nathanw 		} else {
   4505   1.107.2.2   nathanw 			/* PIO only */
   4506   1.107.2.2   nathanw 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4507   1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4508   1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4509   1.107.2.2   nathanw 				    acard_act_pio[drvp->PIO_mode],
   4510   1.107.2.2   nathanw 				    acard_rec_pio[drvp->PIO_mode]);
   4511   1.107.2.2   nathanw 			} else {
   4512   1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4513   1.107.2.2   nathanw 				    acard_act_pio[drvp->PIO_mode],
   4514   1.107.2.2   nathanw 				    acard_rec_pio[drvp->PIO_mode]);
   4515   1.107.2.2   nathanw 			}
   4516   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4517   1.107.2.2   nathanw 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4518   1.107.2.2   nathanw 		    | ATP8x0_CTRL_EN(channel));
   4519   1.107.2.2   nathanw 		}
   4520   1.107.2.2   nathanw 	}
   4521   1.107.2.2   nathanw 
   4522   1.107.2.2   nathanw 	if (idedma_ctl != 0) {
   4523   1.107.2.2   nathanw 		/* Add software bits in status register */
   4524   1.107.2.2   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4525   1.107.2.2   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4526   1.107.2.2   nathanw 	}
   4527   1.107.2.2   nathanw 	pciide_print_modes(cp);
   4528   1.107.2.2   nathanw 
   4529   1.107.2.2   nathanw 	if (ACARD_IS_850(sc)) {
   4530   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4531   1.107.2.2   nathanw 		    ATP850_IDETIME(channel), idetime);
   4532   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4533   1.107.2.2   nathanw 	} else {
   4534   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4535   1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4536   1.107.2.2   nathanw 	}
   4537   1.107.2.2   nathanw }
   4538   1.107.2.2   nathanw 
   4539   1.107.2.2   nathanw int
   4540   1.107.2.2   nathanw acard_pci_intr(arg)
   4541   1.107.2.2   nathanw 	void *arg;
   4542   1.107.2.2   nathanw {
   4543   1.107.2.2   nathanw 	struct pciide_softc *sc = arg;
   4544   1.107.2.2   nathanw 	struct pciide_channel *cp;
   4545   1.107.2.2   nathanw 	struct channel_softc *wdc_cp;
   4546   1.107.2.2   nathanw 	int rv = 0;
   4547   1.107.2.2   nathanw 	int dmastat, i, crv;
   4548   1.107.2.2   nathanw 
   4549   1.107.2.2   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4550   1.107.2.2   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4551   1.107.2.2   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4552   1.107.2.2   nathanw 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4553   1.107.2.2   nathanw 			continue;
   4554   1.107.2.2   nathanw 		cp = &sc->pciide_channels[i];
   4555   1.107.2.2   nathanw 		wdc_cp = &cp->wdc_channel;
   4556   1.107.2.2   nathanw 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4557   1.107.2.2   nathanw 			(void)wdcintr(wdc_cp);
   4558   1.107.2.2   nathanw 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4559   1.107.2.2   nathanw 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4560   1.107.2.2   nathanw 			continue;
   4561   1.107.2.2   nathanw 		}
   4562   1.107.2.2   nathanw 		crv = wdcintr(wdc_cp);
   4563   1.107.2.2   nathanw 		if (crv == 0)
   4564   1.107.2.2   nathanw 			printf("%s:%d: bogus intr\n",
   4565   1.107.2.2   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4566   1.107.2.2   nathanw 		else if (crv == 1)
   4567   1.107.2.2   nathanw 			rv = 1;
   4568   1.107.2.2   nathanw 		else if (rv == 0)
   4569   1.107.2.2   nathanw 			rv = crv;
   4570  1.107.2.12   nathanw 	}
   4571  1.107.2.12   nathanw 	return rv;
   4572  1.107.2.12   nathanw }
   4573  1.107.2.12   nathanw 
   4574  1.107.2.12   nathanw static int
   4575  1.107.2.12   nathanw sl82c105_bugchk(struct pci_attach_args *pa)
   4576  1.107.2.12   nathanw {
   4577  1.107.2.12   nathanw 
   4578  1.107.2.12   nathanw 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   4579  1.107.2.12   nathanw 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   4580  1.107.2.12   nathanw 		return (0);
   4581  1.107.2.12   nathanw 
   4582  1.107.2.12   nathanw 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   4583  1.107.2.12   nathanw 		return (1);
   4584  1.107.2.12   nathanw 
   4585  1.107.2.12   nathanw 	return (0);
   4586  1.107.2.12   nathanw }
   4587  1.107.2.12   nathanw 
   4588  1.107.2.12   nathanw void
   4589  1.107.2.12   nathanw sl82c105_chip_map(sc, pa)
   4590  1.107.2.12   nathanw 	struct pciide_softc *sc;
   4591  1.107.2.12   nathanw 	struct pci_attach_args *pa;
   4592  1.107.2.12   nathanw {
   4593  1.107.2.12   nathanw 	struct pciide_channel *cp;
   4594  1.107.2.12   nathanw 	bus_size_t cmdsize, ctlsize;
   4595  1.107.2.12   nathanw 	pcireg_t interface, idecr;
   4596  1.107.2.12   nathanw 	int channel;
   4597  1.107.2.12   nathanw 
   4598  1.107.2.12   nathanw 	if (pciide_chipen(sc, pa) == 0)
   4599  1.107.2.12   nathanw 		return;
   4600  1.107.2.12   nathanw 
   4601  1.107.2.12   nathanw 	printf("%s: bus-master DMA support present",
   4602  1.107.2.12   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4603  1.107.2.12   nathanw 
   4604  1.107.2.12   nathanw 	/*
   4605  1.107.2.12   nathanw 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   4606  1.107.2.12   nathanw 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   4607  1.107.2.12   nathanw 	 */
   4608  1.107.2.12   nathanw 	if (pci_find_device(pa, sl82c105_bugchk)) {
   4609  1.107.2.12   nathanw 		printf(" but disabled due to 83c553 rev. <= 0x05");
   4610  1.107.2.12   nathanw 		sc->sc_dma_ok = 0;
   4611  1.107.2.12   nathanw 	} else
   4612  1.107.2.12   nathanw 		pciide_mapreg_dma(sc, pa);
   4613  1.107.2.12   nathanw 	printf("\n");
   4614  1.107.2.12   nathanw 
   4615  1.107.2.12   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4616  1.107.2.12   nathanw 	    WDC_CAPABILITY_MODE;
   4617  1.107.2.12   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   4618  1.107.2.12   nathanw 	if (sc->sc_dma_ok) {
   4619  1.107.2.12   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4620  1.107.2.12   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   4621  1.107.2.12   nathanw 		sc->sc_wdcdev.DMA_cap = 2;
   4622  1.107.2.12   nathanw 	}
   4623  1.107.2.12   nathanw 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   4624  1.107.2.12   nathanw 
   4625  1.107.2.12   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4626  1.107.2.12   nathanw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4627  1.107.2.12   nathanw 
   4628  1.107.2.12   nathanw 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   4629  1.107.2.12   nathanw 
   4630  1.107.2.12   nathanw 	interface = PCI_INTERFACE(pa->pa_class);
   4631  1.107.2.12   nathanw 
   4632  1.107.2.12   nathanw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4633  1.107.2.12   nathanw 		cp = &sc->pciide_channels[channel];
   4634  1.107.2.12   nathanw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4635  1.107.2.12   nathanw 			continue;
   4636  1.107.2.12   nathanw 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   4637  1.107.2.12   nathanw 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   4638  1.107.2.12   nathanw 			printf("%s: %s channel ignored (disabled)\n",
   4639  1.107.2.12   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4640  1.107.2.12   nathanw 			continue;
   4641  1.107.2.12   nathanw 		}
   4642  1.107.2.12   nathanw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4643  1.107.2.12   nathanw 		    pciide_pci_intr);
   4644  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4645  1.107.2.12   nathanw 			continue;
   4646  1.107.2.12   nathanw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4647  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4648  1.107.2.12   nathanw 			continue;
   4649  1.107.2.12   nathanw 		sl82c105_setup_channel(&cp->wdc_channel);
   4650  1.107.2.12   nathanw 	}
   4651  1.107.2.12   nathanw }
   4652  1.107.2.12   nathanw 
   4653  1.107.2.12   nathanw void
   4654  1.107.2.12   nathanw sl82c105_setup_channel(chp)
   4655  1.107.2.12   nathanw 	struct channel_softc *chp;
   4656  1.107.2.12   nathanw {
   4657  1.107.2.12   nathanw 	struct ata_drive_datas *drvp;
   4658  1.107.2.12   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4659  1.107.2.12   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4660  1.107.2.12   nathanw 	int pxdx_reg, drive;
   4661  1.107.2.12   nathanw 	pcireg_t pxdx;
   4662  1.107.2.12   nathanw 
   4663  1.107.2.12   nathanw 	/* Set up DMA if needed. */
   4664  1.107.2.12   nathanw 	pciide_channel_dma_setup(cp);
   4665  1.107.2.12   nathanw 
   4666  1.107.2.12   nathanw 	for (drive = 0; drive < 2; drive++) {
   4667  1.107.2.12   nathanw 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   4668  1.107.2.12   nathanw 						: SYMPH_P1D0CR) + (drive * 4);
   4669  1.107.2.12   nathanw 
   4670  1.107.2.12   nathanw 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   4671  1.107.2.12   nathanw 
   4672  1.107.2.12   nathanw 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   4673  1.107.2.12   nathanw 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   4674  1.107.2.12   nathanw 
   4675  1.107.2.12   nathanw 		drvp = &chp->ch_drive[drive];
   4676  1.107.2.12   nathanw 		/* If no drive, skip. */
   4677  1.107.2.12   nathanw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4678  1.107.2.12   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4679  1.107.2.12   nathanw 			continue;
   4680  1.107.2.12   nathanw 		}
   4681  1.107.2.12   nathanw 
   4682  1.107.2.12   nathanw 		if (drvp->drive_flags & DRIVE_DMA) {
   4683  1.107.2.12   nathanw 			/*
   4684  1.107.2.12   nathanw 			 * Timings will be used for both PIO and DMA,
   4685  1.107.2.12   nathanw 			 * so adjust DMA mode if needed.
   4686  1.107.2.12   nathanw 			 */
   4687  1.107.2.12   nathanw 			if (drvp->PIO_mode >= 3) {
   4688  1.107.2.12   nathanw 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   4689  1.107.2.12   nathanw 					drvp->DMA_mode = drvp->PIO_mode - 2;
   4690  1.107.2.12   nathanw 				if (drvp->DMA_mode < 1) {
   4691  1.107.2.12   nathanw 					/*
   4692  1.107.2.12   nathanw 					 * Can't mix both PIO and DMA.
   4693  1.107.2.12   nathanw 					 * Disable DMA.
   4694  1.107.2.12   nathanw 					 */
   4695  1.107.2.12   nathanw 					drvp->drive_flags &= ~DRIVE_DMA;
   4696  1.107.2.12   nathanw 				}
   4697  1.107.2.12   nathanw 			} else {
   4698  1.107.2.12   nathanw 				/*
   4699  1.107.2.12   nathanw 				 * Can't mix both PIO and DMA.  Disable
   4700  1.107.2.12   nathanw 				 * DMA.
   4701  1.107.2.12   nathanw 				 */
   4702  1.107.2.12   nathanw 				drvp->drive_flags &= ~DRIVE_DMA;
   4703  1.107.2.12   nathanw 			}
   4704  1.107.2.12   nathanw 		}
   4705  1.107.2.12   nathanw 
   4706  1.107.2.12   nathanw 		if (drvp->drive_flags & DRIVE_DMA) {
   4707  1.107.2.12   nathanw 			/* Use multi-word DMA. */
   4708  1.107.2.12   nathanw 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   4709  1.107.2.12   nathanw 			    PxDx_CMD_ON_SHIFT;
   4710  1.107.2.12   nathanw 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   4711  1.107.2.12   nathanw 		} else {
   4712  1.107.2.12   nathanw 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   4713  1.107.2.12   nathanw 			    PxDx_CMD_ON_SHIFT;
   4714  1.107.2.12   nathanw 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   4715  1.107.2.12   nathanw 		}
   4716  1.107.2.12   nathanw 
   4717  1.107.2.12   nathanw 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   4718  1.107.2.12   nathanw 
   4719  1.107.2.12   nathanw 		/* ...and set the mode for this drive. */
   4720  1.107.2.12   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4721  1.107.2.12   nathanw 	}
   4722  1.107.2.12   nathanw 
   4723  1.107.2.12   nathanw 	pciide_print_modes(cp);
   4724  1.107.2.12   nathanw }
   4725  1.107.2.12   nathanw 
   4726  1.107.2.12   nathanw void
   4727  1.107.2.12   nathanw serverworks_chip_map(sc, pa)
   4728  1.107.2.12   nathanw 	struct pciide_softc *sc;
   4729  1.107.2.12   nathanw 	struct pci_attach_args *pa;
   4730  1.107.2.12   nathanw {
   4731  1.107.2.12   nathanw 	struct pciide_channel *cp;
   4732  1.107.2.12   nathanw 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   4733  1.107.2.12   nathanw 	pcitag_t pcib_tag;
   4734  1.107.2.12   nathanw 	int channel;
   4735  1.107.2.12   nathanw 	bus_size_t cmdsize, ctlsize;
   4736  1.107.2.12   nathanw 
   4737  1.107.2.12   nathanw 	if (pciide_chipen(sc, pa) == 0)
   4738  1.107.2.12   nathanw 		return;
   4739  1.107.2.12   nathanw 
   4740  1.107.2.12   nathanw 	printf("%s: bus-master DMA support present",
   4741  1.107.2.12   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4742  1.107.2.12   nathanw 	pciide_mapreg_dma(sc, pa);
   4743  1.107.2.12   nathanw 	printf("\n");
   4744  1.107.2.12   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4745  1.107.2.12   nathanw 	    WDC_CAPABILITY_MODE;
   4746  1.107.2.12   nathanw 
   4747  1.107.2.12   nathanw 	if (sc->sc_dma_ok) {
   4748  1.107.2.12   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4749  1.107.2.12   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4750  1.107.2.12   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   4751  1.107.2.12   nathanw 	}
   4752  1.107.2.12   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   4753  1.107.2.12   nathanw 	sc->sc_wdcdev.DMA_cap = 2;
   4754  1.107.2.12   nathanw 	switch (sc->sc_pp->ide_product) {
   4755  1.107.2.12   nathanw 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   4756  1.107.2.12   nathanw 		sc->sc_wdcdev.UDMA_cap = 2;
   4757  1.107.2.12   nathanw 		break;
   4758  1.107.2.12   nathanw 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   4759  1.107.2.12   nathanw 		if (PCI_REVISION(pa->pa_class) < 0x92)
   4760  1.107.2.12   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   4761  1.107.2.12   nathanw 		else
   4762  1.107.2.12   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   4763  1.107.2.12   nathanw 		break;
   4764  1.107.2.12   nathanw 	}
   4765  1.107.2.12   nathanw 
   4766  1.107.2.12   nathanw 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   4767  1.107.2.12   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4768  1.107.2.12   nathanw 	sc->sc_wdcdev.nchannels = 2;
   4769  1.107.2.12   nathanw 
   4770  1.107.2.12   nathanw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4771  1.107.2.12   nathanw 		cp = &sc->pciide_channels[channel];
   4772  1.107.2.12   nathanw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4773  1.107.2.12   nathanw 			continue;
   4774  1.107.2.12   nathanw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4775  1.107.2.12   nathanw 		    serverworks_pci_intr);
   4776  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4777  1.107.2.12   nathanw 			return;
   4778  1.107.2.12   nathanw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4779  1.107.2.12   nathanw 		if (cp->hw_ok == 0)
   4780  1.107.2.12   nathanw 			return;
   4781  1.107.2.12   nathanw 		serverworks_setup_channel(&cp->wdc_channel);
   4782  1.107.2.12   nathanw 	}
   4783  1.107.2.12   nathanw 
   4784  1.107.2.12   nathanw 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   4785  1.107.2.12   nathanw 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   4786  1.107.2.12   nathanw 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   4787  1.107.2.12   nathanw }
   4788  1.107.2.12   nathanw 
   4789  1.107.2.12   nathanw void
   4790  1.107.2.12   nathanw serverworks_setup_channel(chp)
   4791  1.107.2.12   nathanw 	struct channel_softc *chp;
   4792  1.107.2.12   nathanw {
   4793  1.107.2.12   nathanw 	struct ata_drive_datas *drvp;
   4794  1.107.2.12   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4795  1.107.2.12   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4796  1.107.2.12   nathanw 	int channel = chp->channel;
   4797  1.107.2.12   nathanw 	int drive, unit;
   4798  1.107.2.12   nathanw 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   4799  1.107.2.12   nathanw 	u_int32_t idedma_ctl;
   4800  1.107.2.12   nathanw 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   4801  1.107.2.12   nathanw 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   4802  1.107.2.12   nathanw 
   4803  1.107.2.12   nathanw 	/* setup DMA if needed */
   4804  1.107.2.12   nathanw 	pciide_channel_dma_setup(cp);
   4805  1.107.2.12   nathanw 
   4806  1.107.2.12   nathanw 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   4807  1.107.2.12   nathanw 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   4808  1.107.2.12   nathanw 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   4809  1.107.2.12   nathanw 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   4810  1.107.2.12   nathanw 
   4811  1.107.2.12   nathanw 	pio_time &= ~(0xffff << (16 * channel));
   4812  1.107.2.12   nathanw 	dma_time &= ~(0xffff << (16 * channel));
   4813  1.107.2.12   nathanw 	pio_mode &= ~(0xff << (8 * channel + 16));
   4814  1.107.2.12   nathanw 	udma_mode &= ~(0xff << (8 * channel + 16));
   4815  1.107.2.12   nathanw 	udma_mode &= ~(3 << (2 * channel));
   4816  1.107.2.12   nathanw 
   4817  1.107.2.12   nathanw 	idedma_ctl = 0;
   4818  1.107.2.12   nathanw 
   4819  1.107.2.12   nathanw 	/* Per drive settings */
   4820  1.107.2.12   nathanw 	for (drive = 0; drive < 2; drive++) {
   4821  1.107.2.12   nathanw 		drvp = &chp->ch_drive[drive];
   4822  1.107.2.12   nathanw 		/* If no drive, skip */
   4823  1.107.2.12   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   4824  1.107.2.12   nathanw 			continue;
   4825  1.107.2.12   nathanw 		unit = drive + 2 * channel;
   4826  1.107.2.12   nathanw 		/* add timing values, setup DMA if needed */
   4827  1.107.2.12   nathanw 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   4828  1.107.2.12   nathanw 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   4829  1.107.2.12   nathanw 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4830  1.107.2.12   nathanw 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4831  1.107.2.12   nathanw 			/* use Ultra/DMA, check for 80-pin cable */
   4832  1.107.2.12   nathanw 			if (drvp->UDMA_mode > 2 &&
   4833  1.107.2.12   nathanw 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   4834  1.107.2.12   nathanw 				drvp->UDMA_mode = 2;
   4835  1.107.2.12   nathanw 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4836  1.107.2.12   nathanw 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   4837  1.107.2.12   nathanw 			udma_mode |= 1 << unit;
   4838  1.107.2.12   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4839  1.107.2.12   nathanw 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4840  1.107.2.12   nathanw 		    (drvp->drive_flags & DRIVE_DMA)) {
   4841  1.107.2.12   nathanw 			/* use Multiword DMA */
   4842  1.107.2.12   nathanw 			drvp->drive_flags &= ~DRIVE_UDMA;
   4843  1.107.2.12   nathanw 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4844  1.107.2.12   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4845  1.107.2.12   nathanw 		} else {
   4846  1.107.2.12   nathanw 			/* PIO only */
   4847  1.107.2.12   nathanw 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4848  1.107.2.12   nathanw 		}
   4849  1.107.2.12   nathanw 	}
   4850  1.107.2.12   nathanw 
   4851  1.107.2.12   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   4852  1.107.2.12   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   4853  1.107.2.12   nathanw 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   4854  1.107.2.12   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   4855  1.107.2.12   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   4856  1.107.2.12   nathanw 
   4857  1.107.2.12   nathanw 	if (idedma_ctl != 0) {
   4858  1.107.2.12   nathanw 		/* Add software bits in status register */
   4859  1.107.2.12   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4860  1.107.2.12   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4861  1.107.2.12   nathanw 	}
   4862  1.107.2.12   nathanw 	pciide_print_modes(cp);
   4863  1.107.2.12   nathanw }
   4864  1.107.2.12   nathanw 
   4865  1.107.2.12   nathanw int
   4866  1.107.2.12   nathanw serverworks_pci_intr(arg)
   4867  1.107.2.12   nathanw 	void *arg;
   4868  1.107.2.12   nathanw {
   4869  1.107.2.12   nathanw 	struct pciide_softc *sc = arg;
   4870  1.107.2.12   nathanw 	struct pciide_channel *cp;
   4871  1.107.2.12   nathanw 	struct channel_softc *wdc_cp;
   4872  1.107.2.12   nathanw 	int rv = 0;
   4873  1.107.2.12   nathanw 	int dmastat, i, crv;
   4874  1.107.2.12   nathanw 
   4875  1.107.2.12   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4876  1.107.2.12   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4877  1.107.2.12   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4878  1.107.2.12   nathanw 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   4879  1.107.2.12   nathanw 		    IDEDMA_CTL_INTR)
   4880  1.107.2.12   nathanw 			continue;
   4881  1.107.2.12   nathanw 		cp = &sc->pciide_channels[i];
   4882  1.107.2.12   nathanw 		wdc_cp = &cp->wdc_channel;
   4883  1.107.2.12   nathanw 		crv = wdcintr(wdc_cp);
   4884  1.107.2.12   nathanw 		if (crv == 0) {
   4885  1.107.2.12   nathanw 			printf("%s:%d: bogus intr\n",
   4886  1.107.2.12   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4887  1.107.2.12   nathanw 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4888  1.107.2.12   nathanw 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4889  1.107.2.12   nathanw 		} else
   4890  1.107.2.12   nathanw 			rv = 1;
   4891   1.107.2.2   nathanw 	}
   4892   1.107.2.2   nathanw 	return rv;
   4893         1.1       cgd }
   4894