Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.107.2.8
      1  1.107.2.8   nathanw /*	$NetBSD: pciide.c,v 1.107.2.8 2002/01/08 00:31:14 nathanw Exp $	*/
      2       1.41    bouyer 
      3       1.41    bouyer 
      4       1.41    bouyer /*
      5  1.107.2.2   nathanw  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6       1.41    bouyer  *
      7       1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8       1.41    bouyer  * modification, are permitted provided that the following conditions
      9       1.41    bouyer  * are met:
     10       1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11       1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12       1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14       1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15       1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16       1.41    bouyer  *    must display the following acknowledgement:
     17       1.41    bouyer  *	This product includes software developed by the University of
     18       1.41    bouyer  *	California, Berkeley and its contributors.
     19       1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     20       1.41    bouyer  *    may be used to endorse or promote products derived from this software
     21       1.41    bouyer  *    without specific prior written permission.
     22       1.41    bouyer  *
     23       1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24       1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25       1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26       1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27       1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28       1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29       1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30       1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31       1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32       1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33       1.41    bouyer  *
     34       1.41    bouyer  */
     35       1.41    bouyer 
     36        1.1       cgd 
     37        1.1       cgd /*
     38        1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     39        1.1       cgd  *
     40        1.1       cgd  * Redistribution and use in source and binary forms, with or without
     41        1.1       cgd  * modification, are permitted provided that the following conditions
     42        1.1       cgd  * are met:
     43        1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     44        1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     45        1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     46        1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     47        1.1       cgd  *    documentation and/or other materials provided with the distribution.
     48        1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     49        1.1       cgd  *    must display the following acknowledgement:
     50        1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     51        1.1       cgd  *	for the NetBSD Project.
     52        1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     53        1.1       cgd  *    derived from this software without specific prior written permission
     54        1.1       cgd  *
     55        1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     56        1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     57        1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     58        1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     59        1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     60        1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     61        1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     62        1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     63        1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     64        1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     65        1.1       cgd  */
     66        1.1       cgd 
     67        1.1       cgd /*
     68        1.1       cgd  * PCI IDE controller driver.
     69        1.1       cgd  *
     70        1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     71        1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     72        1.1       cgd  *
     73        1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     74        1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     75        1.2       cgd  * 5/16/94" from the PCI SIG.
     76        1.1       cgd  *
     77        1.1       cgd  */
     78        1.1       cgd 
     79  1.107.2.7   nathanw #include <sys/cdefs.h>
     80  1.107.2.8   nathanw __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.107.2.8 2002/01/08 00:31:14 nathanw Exp $");
     81  1.107.2.7   nathanw 
     82       1.36      ross #ifndef WDCDEBUG
     83       1.26    bouyer #define WDCDEBUG
     84       1.36      ross #endif
     85       1.26    bouyer 
     86        1.9    bouyer #define DEBUG_DMA   0x01
     87        1.9    bouyer #define DEBUG_XFERS  0x02
     88        1.9    bouyer #define DEBUG_FUNCS  0x08
     89        1.9    bouyer #define DEBUG_PROBE  0x10
     90        1.9    bouyer #ifdef WDCDEBUG
     91       1.26    bouyer int wdcdebug_pciide_mask = 0;
     92        1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     93        1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     94        1.9    bouyer #else
     95        1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     96        1.9    bouyer #endif
     97        1.1       cgd #include <sys/param.h>
     98        1.1       cgd #include <sys/systm.h>
     99        1.1       cgd #include <sys/device.h>
    100        1.9    bouyer #include <sys/malloc.h>
    101       1.92   thorpej 
    102       1.92   thorpej #include <uvm/uvm_extern.h>
    103        1.9    bouyer 
    104       1.49   thorpej #include <machine/endian.h>
    105        1.1       cgd 
    106        1.1       cgd #include <dev/pci/pcireg.h>
    107        1.1       cgd #include <dev/pci/pcivar.h>
    108        1.9    bouyer #include <dev/pci/pcidevs.h>
    109        1.1       cgd #include <dev/pci/pciidereg.h>
    110        1.1       cgd #include <dev/pci/pciidevar.h>
    111        1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    112       1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    113        1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    114        1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    115       1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    116       1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    117       1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    118       1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    119       1.59       scw #include <dev/pci/pciide_opti_reg.h>
    120       1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    121  1.107.2.2   nathanw #include <dev/pci/pciide_acard_reg.h>
    122       1.61   thorpej #include <dev/pci/cy82c693var.h>
    123       1.61   thorpej 
    124       1.84    bouyer #include "opt_pciide.h"
    125       1.84    bouyer 
    126       1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    127       1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    128       1.39       mrg 					      int));
    129       1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    130       1.39       mrg 					   int, u_int8_t));
    131       1.39       mrg 
    132       1.14    bouyer static __inline u_int8_t
    133       1.14    bouyer pciide_pci_read(pc, pa, reg)
    134       1.14    bouyer 	pci_chipset_tag_t pc;
    135       1.14    bouyer 	pcitag_t pa;
    136       1.14    bouyer 	int reg;
    137       1.14    bouyer {
    138       1.39       mrg 
    139       1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    140       1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    141       1.14    bouyer }
    142       1.14    bouyer 
    143       1.14    bouyer static __inline void
    144       1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    145       1.14    bouyer 	pci_chipset_tag_t pc;
    146       1.14    bouyer 	pcitag_t pa;
    147       1.14    bouyer 	int reg;
    148       1.14    bouyer 	u_int8_t val;
    149       1.14    bouyer {
    150       1.14    bouyer 	pcireg_t pcival;
    151       1.14    bouyer 
    152       1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    153       1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    154       1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    155       1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    156       1.14    bouyer }
    157        1.9    bouyer 
    158       1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    159        1.9    bouyer 
    160       1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161       1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    162       1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    163        1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    164        1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    165        1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    166        1.9    bouyer 
    167  1.107.2.2   nathanw void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168  1.107.2.2   nathanw void amd7x6_setup_channel __P((struct channel_softc*));
    169       1.53    bouyer 
    170       1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171       1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    172        1.9    bouyer 
    173       1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174       1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175       1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    176       1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    177       1.41    bouyer 			struct pciide_softc *, int));
    178       1.41    bouyer int  cmd_pci_intr __P((void *));
    179       1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    180       1.18  drochner 
    181       1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182       1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    183       1.18  drochner 
    184       1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    185       1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    186  1.107.2.6   nathanw static int sis_hostbr_match __P(( struct pci_attach_args *));
    187        1.9    bouyer 
    188       1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189       1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    190       1.41    bouyer int  acer_pci_intr __P((void *));
    191  1.107.2.6   nathanw static int acer_isabr_match __P(( struct pci_attach_args *));
    192       1.41    bouyer 
    193       1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    194       1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    195  1.107.2.8   nathanw void pdc20268_setup_channel __P((struct channel_softc*));
    196       1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    197  1.107.2.1   nathanw int  pdc20265_pci_intr __P((void *));
    198       1.30    bouyer 
    199       1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    200       1.59       scw void opti_setup_channel __P((struct channel_softc*));
    201       1.59       scw 
    202       1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    203       1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    204       1.67    bouyer int  hpt_pci_intr __P((void *));
    205       1.67    bouyer 
    206  1.107.2.2   nathanw void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    207  1.107.2.2   nathanw void acard_setup_channel __P((struct channel_softc*));
    208  1.107.2.2   nathanw int  acard_pci_intr __P((void *));
    209  1.107.2.2   nathanw 
    210  1.107.2.2   nathanw #ifdef PCIIDE_WINBOND_ENABLE
    211  1.107.2.2   nathanw void winbond_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    212  1.107.2.2   nathanw #endif
    213  1.107.2.2   nathanw 
    214       1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    215        1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    216        1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    217       1.56    bouyer void pciide_dma_start __P((void*, int, int));
    218        1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    219       1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    220       1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    221        1.9    bouyer 
    222        1.9    bouyer struct pciide_product_desc {
    223       1.39       mrg 	u_int32_t ide_product;
    224       1.39       mrg 	int ide_flags;
    225       1.39       mrg 	const char *ide_name;
    226       1.41    bouyer 	/* map and setup chip, probe drives */
    227       1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    228        1.9    bouyer };
    229        1.9    bouyer 
    230        1.9    bouyer /* Flags for ide_flags */
    231       1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    232       1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    233        1.9    bouyer 
    234        1.9    bouyer /* Default product description for devices not known from this controller */
    235        1.9    bouyer const struct pciide_product_desc default_product_desc = {
    236       1.39       mrg 	0,
    237       1.39       mrg 	0,
    238       1.39       mrg 	"Generic PCI IDE controller",
    239       1.41    bouyer 	default_chip_map,
    240        1.9    bouyer };
    241        1.1       cgd 
    242        1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    243       1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    244       1.39       mrg 	  0,
    245       1.39       mrg 	  "Intel 82092AA IDE controller",
    246       1.41    bouyer 	  default_chip_map,
    247       1.39       mrg 	},
    248       1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    249       1.39       mrg 	  0,
    250       1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    251       1.41    bouyer 	  piix_chip_map,
    252       1.39       mrg 	},
    253       1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    254       1.39       mrg 	  0,
    255       1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    256       1.41    bouyer 	  piix_chip_map,
    257       1.39       mrg 	},
    258       1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    259       1.39       mrg 	  0,
    260       1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    261       1.41    bouyer 	  piix_chip_map,
    262       1.39       mrg 	},
    263       1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    264       1.85  drochner 	  0,
    265       1.85  drochner 	  "Intel 82440MX IDE controller",
    266       1.85  drochner 	  piix_chip_map
    267       1.85  drochner 	},
    268       1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    269       1.42    bouyer 	  0,
    270       1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    271       1.42    bouyer 	  piix_chip_map,
    272       1.42    bouyer 	},
    273       1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    274       1.42    bouyer 	  0,
    275       1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    276       1.42    bouyer 	  piix_chip_map,
    277       1.42    bouyer 	},
    278       1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    279       1.93    bouyer 	  0,
    280       1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    281       1.93    bouyer 	  piix_chip_map,
    282       1.93    bouyer 	},
    283      1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    284      1.106    bouyer 	  0,
    285      1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    286      1.106    bouyer 	  piix_chip_map,
    287      1.106    bouyer 	},
    288       1.39       mrg 	{ 0,
    289       1.39       mrg 	  0,
    290       1.39       mrg 	  NULL,
    291  1.107.2.2   nathanw 	  NULL
    292       1.39       mrg 	}
    293        1.9    bouyer };
    294       1.39       mrg 
    295       1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    296       1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    297       1.53    bouyer 	  0,
    298       1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    299  1.107.2.2   nathanw 	  amd7x6_chip_map
    300  1.107.2.2   nathanw 	},
    301  1.107.2.2   nathanw 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    302  1.107.2.2   nathanw 	  0,
    303  1.107.2.2   nathanw 	  "Advanced Micro Devices AMD766 IDE Controller",
    304  1.107.2.2   nathanw 	  amd7x6_chip_map
    305       1.53    bouyer 	},
    306       1.53    bouyer 	{ 0,
    307       1.53    bouyer 	  0,
    308       1.53    bouyer 	  NULL,
    309  1.107.2.2   nathanw 	  NULL
    310       1.53    bouyer 	}
    311       1.53    bouyer };
    312       1.53    bouyer 
    313        1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    314       1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    315       1.41    bouyer 	  0,
    316       1.39       mrg 	  "CMD Technology PCI0640",
    317       1.41    bouyer 	  cmd_chip_map
    318       1.39       mrg 	},
    319       1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    320       1.41    bouyer 	  0,
    321       1.39       mrg 	  "CMD Technology PCI0643",
    322       1.70    bouyer 	  cmd0643_9_chip_map,
    323       1.39       mrg 	},
    324       1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    325       1.41    bouyer 	  0,
    326       1.39       mrg 	  "CMD Technology PCI0646",
    327       1.70    bouyer 	  cmd0643_9_chip_map,
    328       1.70    bouyer 	},
    329       1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    330       1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    331       1.70    bouyer 	  "CMD Technology PCI0648",
    332       1.70    bouyer 	  cmd0643_9_chip_map,
    333       1.70    bouyer 	},
    334       1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    335       1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    336       1.70    bouyer 	  "CMD Technology PCI0649",
    337       1.70    bouyer 	  cmd0643_9_chip_map,
    338       1.39       mrg 	},
    339       1.39       mrg 	{ 0,
    340       1.39       mrg 	  0,
    341       1.39       mrg 	  NULL,
    342  1.107.2.2   nathanw 	  NULL
    343       1.39       mrg 	}
    344        1.9    bouyer };
    345        1.9    bouyer 
    346        1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    347       1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    348       1.39       mrg 	  0,
    349  1.107.2.2   nathanw 	  NULL,
    350       1.41    bouyer 	  apollo_chip_map,
    351       1.39       mrg 	 },
    352       1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    353       1.39       mrg 	  0,
    354  1.107.2.2   nathanw 	  NULL,
    355       1.41    bouyer 	  apollo_chip_map,
    356       1.39       mrg 	},
    357       1.39       mrg 	{ 0,
    358       1.39       mrg 	  0,
    359       1.39       mrg 	  NULL,
    360  1.107.2.2   nathanw 	  NULL
    361       1.39       mrg 	}
    362       1.18  drochner };
    363       1.18  drochner 
    364       1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    365       1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    366       1.91      matt 	  IDE_16BIT_IOSPACE,
    367       1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    368       1.41    bouyer 	  cy693_chip_map,
    369       1.39       mrg 	},
    370       1.39       mrg 	{ 0,
    371       1.39       mrg 	  0,
    372       1.39       mrg 	  NULL,
    373  1.107.2.2   nathanw 	  NULL
    374       1.39       mrg 	}
    375       1.18  drochner };
    376       1.18  drochner 
    377       1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    378       1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    379       1.39       mrg 	  0,
    380       1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    381       1.41    bouyer 	  sis_chip_map,
    382       1.39       mrg 	},
    383       1.39       mrg 	{ 0,
    384       1.39       mrg 	  0,
    385       1.39       mrg 	  NULL,
    386  1.107.2.2   nathanw 	  NULL
    387       1.39       mrg 	}
    388        1.9    bouyer };
    389        1.9    bouyer 
    390       1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    391       1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    392       1.39       mrg 	  0,
    393       1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    394       1.41    bouyer 	  acer_chip_map,
    395       1.39       mrg 	},
    396       1.39       mrg 	{ 0,
    397       1.39       mrg 	  0,
    398       1.41    bouyer 	  NULL,
    399  1.107.2.2   nathanw 	  NULL
    400       1.41    bouyer 	}
    401       1.41    bouyer };
    402       1.41    bouyer 
    403       1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    404       1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    405       1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    406       1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    407       1.41    bouyer 	  pdc202xx_chip_map,
    408       1.41    bouyer 	},
    409       1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    410       1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    411       1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    412       1.74     enami 	  pdc202xx_chip_map,
    413       1.74     enami 	},
    414       1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    415       1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    416       1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    417       1.86     enami 	  pdc202xx_chip_map,
    418       1.86     enami 	},
    419       1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    420       1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    421       1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    422       1.41    bouyer 	  pdc202xx_chip_map,
    423       1.41    bouyer 	},
    424  1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    425  1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    426  1.107.2.8   nathanw 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    427  1.107.2.8   nathanw 	  pdc202xx_chip_map,
    428  1.107.2.8   nathanw 	},
    429  1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    430  1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    431  1.107.2.8   nathanw 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    432  1.107.2.8   nathanw 	  pdc202xx_chip_map,
    433  1.107.2.8   nathanw 	},
    434  1.107.2.8   nathanw 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    435  1.107.2.8   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    436  1.107.2.8   nathanw 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    437  1.107.2.8   nathanw 	  pdc202xx_chip_map,
    438  1.107.2.8   nathanw 	},
    439       1.41    bouyer 	{ 0,
    440       1.39       mrg 	  0,
    441       1.39       mrg 	  NULL,
    442  1.107.2.2   nathanw 	  NULL
    443       1.39       mrg 	}
    444       1.30    bouyer };
    445       1.30    bouyer 
    446       1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    447       1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    448       1.59       scw 	  0,
    449       1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    450       1.59       scw 	  opti_chip_map,
    451       1.59       scw 	},
    452       1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    453       1.59       scw 	  0,
    454       1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    455       1.59       scw 	  opti_chip_map,
    456       1.59       scw 	},
    457       1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    458       1.59       scw 	  0,
    459       1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    460       1.59       scw 	  opti_chip_map,
    461       1.59       scw 	},
    462       1.59       scw 	{ 0,
    463       1.59       scw 	  0,
    464       1.59       scw 	  NULL,
    465  1.107.2.2   nathanw 	  NULL
    466       1.59       scw 	}
    467       1.59       scw };
    468       1.59       scw 
    469       1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    470       1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    471       1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    472  1.107.2.2   nathanw 	  NULL,
    473       1.67    bouyer 	  hpt_chip_map,
    474       1.67    bouyer 	},
    475       1.67    bouyer 	{ 0,
    476       1.67    bouyer 	  0,
    477       1.67    bouyer 	  NULL,
    478  1.107.2.2   nathanw 	  NULL
    479  1.107.2.2   nathanw 	}
    480  1.107.2.2   nathanw };
    481  1.107.2.2   nathanw 
    482  1.107.2.2   nathanw const struct pciide_product_desc pciide_acard_products[] =  {
    483  1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP850U,
    484  1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    485  1.107.2.2   nathanw 	  "Acard ATP850U Ultra33 IDE Controller",
    486  1.107.2.2   nathanw 	  acard_chip_map,
    487  1.107.2.2   nathanw 	},
    488  1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP860,
    489  1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    490  1.107.2.2   nathanw 	  "Acard ATP860 Ultra66 IDE Controller",
    491  1.107.2.2   nathanw 	  acard_chip_map,
    492  1.107.2.2   nathanw 	},
    493  1.107.2.2   nathanw 	{ PCI_PRODUCT_ACARD_ATP860A,
    494  1.107.2.2   nathanw 	  IDE_PCI_CLASS_OVERRIDE,
    495  1.107.2.2   nathanw 	  "Acard ATP860-A Ultra66 IDE Controller",
    496  1.107.2.2   nathanw 	  acard_chip_map,
    497  1.107.2.2   nathanw 	},
    498  1.107.2.2   nathanw 	{ 0,
    499  1.107.2.2   nathanw 	  0,
    500  1.107.2.2   nathanw 	  NULL,
    501  1.107.2.2   nathanw 	  NULL
    502  1.107.2.2   nathanw 	}
    503  1.107.2.2   nathanw };
    504  1.107.2.2   nathanw 
    505  1.107.2.2   nathanw #ifdef PCIIDE_SERVERWORKS_ENABLE
    506  1.107.2.2   nathanw const struct pciide_product_desc pciide_serverworks_products[] =  {
    507  1.107.2.2   nathanw 	{ PCI_PRODUCT_SERVERWORKS_IDE,
    508  1.107.2.2   nathanw 	  0,
    509  1.107.2.2   nathanw 	  "ServerWorks ROSB4 IDE Controller",
    510  1.107.2.2   nathanw 	  piix_chip_map,
    511  1.107.2.2   nathanw 	},
    512  1.107.2.2   nathanw 	{ 0,
    513  1.107.2.2   nathanw 	  0,
    514  1.107.2.2   nathanw 	  NULL,
    515  1.107.2.2   nathanw 	}
    516  1.107.2.2   nathanw };
    517  1.107.2.2   nathanw #endif
    518  1.107.2.2   nathanw 
    519  1.107.2.2   nathanw #ifdef PCIIDE_WINBOND_ENABLE
    520  1.107.2.2   nathanw const struct pciide_product_desc pciide_winbond_products[] =  {
    521  1.107.2.2   nathanw 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    522  1.107.2.2   nathanw 	  0,
    523  1.107.2.2   nathanw 	  "Winbond W83C553F IDE controller",
    524  1.107.2.2   nathanw 	  winbond_chip_map,
    525  1.107.2.2   nathanw 	},
    526  1.107.2.2   nathanw 	{ 0,
    527  1.107.2.2   nathanw 	  0,
    528  1.107.2.2   nathanw 	  NULL,
    529       1.67    bouyer 	}
    530       1.67    bouyer };
    531  1.107.2.2   nathanw #endif
    532       1.67    bouyer 
    533        1.9    bouyer struct pciide_vendor_desc {
    534       1.39       mrg 	u_int32_t ide_vendor;
    535       1.39       mrg 	const struct pciide_product_desc *ide_products;
    536        1.9    bouyer };
    537        1.9    bouyer 
    538        1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    539       1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    540       1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    541       1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    542       1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    543       1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    544       1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    545       1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    546       1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    547       1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    548       1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    549  1.107.2.2   nathanw 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    550  1.107.2.2   nathanw #ifdef PCIIDE_SERVERWORKS_ENABLE
    551  1.107.2.2   nathanw 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    552  1.107.2.2   nathanw #endif
    553  1.107.2.2   nathanw #ifdef PCIIDE_WINBOND_ENABLE
    554  1.107.2.2   nathanw 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    555  1.107.2.2   nathanw #endif
    556       1.39       mrg 	{ 0, NULL }
    557        1.1       cgd };
    558        1.1       cgd 
    559       1.13    bouyer /* options passed via the 'flags' config keyword */
    560  1.107.2.6   nathanw #define	PCIIDE_OPTIONS_DMA	0x01
    561  1.107.2.6   nathanw #define	PCIIDE_OPTIONS_NODMA	0x02
    562       1.13    bouyer 
    563        1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    564        1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    565        1.1       cgd 
    566        1.1       cgd struct cfattach pciide_ca = {
    567        1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    568        1.1       cgd };
    569       1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    570       1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    571       1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    572       1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    573       1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    574       1.41    bouyer 	    int (*pci_intr) __P((void *))));
    575       1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    576       1.41    bouyer 	    struct pci_attach_args *));
    577       1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    578       1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    579       1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    580       1.41    bouyer 	    int (*pci_intr) __P((void *))));
    581       1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    582       1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    583       1.28    bouyer 	    struct pciide_channel *, int, int));
    584        1.1       cgd int	pciide_compat_intr __P((void *));
    585        1.1       cgd int	pciide_pci_intr __P((void *));
    586        1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    587        1.1       cgd 
    588       1.39       mrg const struct pciide_product_desc *
    589        1.9    bouyer pciide_lookup_product(id)
    590       1.39       mrg 	u_int32_t id;
    591        1.9    bouyer {
    592       1.39       mrg 	const struct pciide_product_desc *pp;
    593       1.39       mrg 	const struct pciide_vendor_desc *vp;
    594        1.9    bouyer 
    595       1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    596       1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    597       1.39       mrg 			break;
    598        1.9    bouyer 
    599       1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    600       1.39       mrg 		return NULL;
    601        1.9    bouyer 
    602  1.107.2.2   nathanw 	for (; pp->chip_map != NULL; pp++)
    603       1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    604       1.39       mrg 			break;
    605        1.9    bouyer 
    606  1.107.2.2   nathanw 	if (pp->chip_map == NULL)
    607       1.39       mrg 		return NULL;
    608       1.39       mrg 	return pp;
    609        1.9    bouyer }
    610        1.6       cgd 
    611        1.1       cgd int
    612        1.1       cgd pciide_match(parent, match, aux)
    613        1.1       cgd 	struct device *parent;
    614        1.1       cgd 	struct cfdata *match;
    615        1.1       cgd 	void *aux;
    616        1.1       cgd {
    617        1.1       cgd 	struct pci_attach_args *pa = aux;
    618       1.41    bouyer 	const struct pciide_product_desc *pp;
    619        1.1       cgd 
    620        1.1       cgd 	/*
    621        1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    622        1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    623        1.1       cgd 	 * work in a standardized way...
    624        1.1       cgd 	 */
    625        1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    626        1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    627        1.1       cgd 		return (1);
    628        1.1       cgd 	}
    629        1.1       cgd 
    630       1.41    bouyer 	/*
    631       1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    632       1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    633       1.41    bouyer 	 */
    634       1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    635       1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    636       1.41    bouyer 		return (1);
    637       1.41    bouyer 	}
    638       1.41    bouyer 
    639        1.1       cgd 	return (0);
    640        1.1       cgd }
    641        1.1       cgd 
    642        1.1       cgd void
    643        1.1       cgd pciide_attach(parent, self, aux)
    644        1.1       cgd 	struct device *parent, *self;
    645        1.1       cgd 	void *aux;
    646        1.1       cgd {
    647        1.1       cgd 	struct pci_attach_args *pa = aux;
    648        1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    649        1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    650        1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    651       1.41    bouyer 	pcireg_t csr;
    652        1.1       cgd 	char devinfo[256];
    653       1.57   thorpej 	const char *displaydev;
    654        1.1       cgd 
    655       1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    656        1.9    bouyer 	if (sc->sc_pp == NULL) {
    657        1.9    bouyer 		sc->sc_pp = &default_product_desc;
    658        1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    659       1.57   thorpej 		displaydev = devinfo;
    660       1.57   thorpej 	} else
    661       1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    662       1.57   thorpej 
    663  1.107.2.2   nathanw 	/* if displaydev == NULL, printf is done in chip-specific map */
    664  1.107.2.2   nathanw 	if (displaydev)
    665  1.107.2.2   nathanw 		printf(": %s (rev. 0x%02x)\n", displaydev,
    666  1.107.2.2   nathanw 		    PCI_REVISION(pa->pa_class));
    667       1.57   thorpej 
    668       1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    669       1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    670       1.41    bouyer #ifdef WDCDEBUG
    671       1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    672       1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    673       1.41    bouyer #endif
    674       1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    675        1.1       cgd 
    676       1.16    bouyer 	if (sc->sc_dma_ok) {
    677       1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    678       1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    679       1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    680       1.16    bouyer 	}
    681        1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    682        1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    683        1.5       cgd }
    684        1.5       cgd 
    685       1.41    bouyer /* tell wether the chip is enabled or not */
    686       1.41    bouyer int
    687       1.41    bouyer pciide_chipen(sc, pa)
    688       1.41    bouyer 	struct pciide_softc *sc;
    689       1.41    bouyer 	struct pci_attach_args *pa;
    690       1.41    bouyer {
    691       1.41    bouyer 	pcireg_t csr;
    692       1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    693       1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    694       1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    695       1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    696       1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    697       1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    698       1.41    bouyer 		  "device" : "bridge");
    699       1.41    bouyer 		return 0;
    700       1.41    bouyer 	}
    701       1.41    bouyer 	return 1;
    702       1.41    bouyer }
    703       1.41    bouyer 
    704        1.5       cgd int
    705       1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    706        1.5       cgd 	struct pci_attach_args *pa;
    707       1.18  drochner 	struct pciide_channel *cp;
    708       1.18  drochner 	int compatchan;
    709       1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    710        1.5       cgd {
    711       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    712       1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    713        1.5       cgd 
    714        1.5       cgd 	cp->compat = 1;
    715       1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    716       1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    717        1.5       cgd 
    718        1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    719       1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    720        1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    721        1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    722       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    723       1.43    bouyer 		return (0);
    724        1.5       cgd 	}
    725        1.5       cgd 
    726        1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    727       1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    728        1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    729        1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    730       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    731        1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    732        1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    733       1.43    bouyer 		return (0);
    734        1.5       cgd 	}
    735        1.5       cgd 
    736       1.43    bouyer 	return (1);
    737        1.5       cgd }
    738        1.5       cgd 
    739        1.9    bouyer int
    740       1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    741       1.28    bouyer 	struct pci_attach_args * pa;
    742       1.18  drochner 	struct pciide_channel *cp;
    743       1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    744       1.41    bouyer 	int (*pci_intr) __P((void *));
    745        1.9    bouyer {
    746       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    747       1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    748       1.29    bouyer 	const char *intrstr;
    749       1.29    bouyer 	pci_intr_handle_t intrhandle;
    750        1.9    bouyer 
    751        1.9    bouyer 	cp->compat = 0;
    752        1.9    bouyer 
    753       1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    754       1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    755       1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    756       1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    757       1.29    bouyer 			return 0;
    758       1.29    bouyer 		}
    759       1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    760       1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    761       1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    762       1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    763       1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    764       1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    765       1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    766       1.29    bouyer 		} else {
    767       1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    768       1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    769       1.29    bouyer 			if (intrstr != NULL)
    770       1.29    bouyer 				printf(" at %s", intrstr);
    771       1.29    bouyer 			printf("\n");
    772       1.29    bouyer 			return 0;
    773       1.29    bouyer 		}
    774       1.18  drochner 	}
    775       1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    776       1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    777       1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    778       1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    779        1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    780       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    781       1.18  drochner 		return 0;
    782        1.9    bouyer 	}
    783        1.9    bouyer 
    784       1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    785       1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    786      1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    787        1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    788       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    789       1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    790      1.105    bouyer 		return 0;
    791      1.105    bouyer 	}
    792      1.105    bouyer 	/*
    793      1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    794      1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    795      1.105    bouyer 	 * code a handle for only one byte at the rigth offset.
    796      1.105    bouyer 	 */
    797      1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    798      1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    799      1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    800      1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    801      1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    802      1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    803       1.18  drochner 		return 0;
    804        1.9    bouyer 	}
    805       1.18  drochner 	return (1);
    806        1.9    bouyer }
    807        1.9    bouyer 
    808       1.41    bouyer void
    809       1.41    bouyer pciide_mapreg_dma(sc, pa)
    810       1.41    bouyer 	struct pciide_softc *sc;
    811       1.41    bouyer 	struct pci_attach_args *pa;
    812       1.41    bouyer {
    813       1.63   thorpej 	pcireg_t maptype;
    814       1.89      matt 	bus_addr_t addr;
    815       1.63   thorpej 
    816       1.41    bouyer 	/*
    817       1.41    bouyer 	 * Map DMA registers
    818       1.41    bouyer 	 *
    819       1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    820       1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    821       1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    822       1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    823       1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    824       1.41    bouyer 	 * could be mapped.
    825       1.41    bouyer 	 *
    826       1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    827       1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    828       1.41    bouyer 	 * XXX space," some controllers (at least the United
    829       1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    830       1.41    bouyer 	 */
    831       1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    832       1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    833       1.63   thorpej 
    834       1.63   thorpej 	switch (maptype) {
    835       1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    836       1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    837       1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    838       1.89      matt 		    &addr, NULL, NULL) == 0);
    839       1.89      matt 		if (sc->sc_dma_ok == 0) {
    840       1.89      matt 			printf(", but unused (couldn't query registers)");
    841       1.89      matt 			break;
    842       1.89      matt 		}
    843       1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    844       1.91      matt 		    && addr >= 0x10000) {
    845       1.89      matt 			sc->sc_dma_ok = 0;
    846  1.107.2.6   nathanw 			printf(", but unused (registers at unsafe address "
    847  1.107.2.6   nathanw 			    "%#lx)", (unsigned long)addr);
    848       1.89      matt 			break;
    849       1.89      matt 		}
    850       1.89      matt 		/* FALLTHROUGH */
    851       1.89      matt 
    852       1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    853       1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    854       1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    855       1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    856       1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    857       1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    858       1.63   thorpej 			printf(", but unused (couldn't map registers)");
    859       1.63   thorpej 		} else {
    860       1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    861       1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    862       1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    863       1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    864       1.63   thorpej 		}
    865  1.107.2.6   nathanw 
    866  1.107.2.6   nathanw 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    867  1.107.2.6   nathanw 		    PCIIDE_OPTIONS_NODMA) {
    868  1.107.2.6   nathanw 			printf(", but unused (forced off by config file)");
    869  1.107.2.6   nathanw 			sc->sc_dma_ok = 0;
    870  1.107.2.6   nathanw 		}
    871       1.65   thorpej 		break;
    872       1.63   thorpej 
    873       1.63   thorpej 	default:
    874       1.63   thorpej 		sc->sc_dma_ok = 0;
    875       1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    876       1.41    bouyer 	}
    877       1.41    bouyer }
    878       1.63   thorpej 
    879        1.9    bouyer int
    880        1.9    bouyer pciide_compat_intr(arg)
    881        1.9    bouyer 	void *arg;
    882        1.9    bouyer {
    883       1.19  drochner 	struct pciide_channel *cp = arg;
    884        1.9    bouyer 
    885        1.9    bouyer #ifdef DIAGNOSTIC
    886        1.9    bouyer 	/* should only be called for a compat channel */
    887        1.9    bouyer 	if (cp->compat == 0)
    888        1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    889        1.9    bouyer #endif
    890       1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    891        1.9    bouyer }
    892        1.9    bouyer 
    893        1.9    bouyer int
    894        1.9    bouyer pciide_pci_intr(arg)
    895        1.9    bouyer 	void *arg;
    896        1.9    bouyer {
    897        1.9    bouyer 	struct pciide_softc *sc = arg;
    898        1.9    bouyer 	struct pciide_channel *cp;
    899        1.9    bouyer 	struct channel_softc *wdc_cp;
    900        1.9    bouyer 	int i, rv, crv;
    901        1.9    bouyer 
    902        1.9    bouyer 	rv = 0;
    903       1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    904        1.9    bouyer 		cp = &sc->pciide_channels[i];
    905       1.18  drochner 		wdc_cp = &cp->wdc_channel;
    906        1.9    bouyer 
    907        1.9    bouyer 		/* If a compat channel skip. */
    908        1.9    bouyer 		if (cp->compat)
    909        1.9    bouyer 			continue;
    910        1.9    bouyer 		/* if this channel not waiting for intr, skip */
    911        1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    912        1.9    bouyer 			continue;
    913        1.9    bouyer 
    914        1.9    bouyer 		crv = wdcintr(wdc_cp);
    915        1.9    bouyer 		if (crv == 0)
    916        1.9    bouyer 			;		/* leave rv alone */
    917        1.9    bouyer 		else if (crv == 1)
    918        1.9    bouyer 			rv = 1;		/* claim the intr */
    919        1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    920        1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    921        1.9    bouyer 	}
    922        1.9    bouyer 	return (rv);
    923        1.9    bouyer }
    924        1.9    bouyer 
    925       1.28    bouyer void
    926       1.28    bouyer pciide_channel_dma_setup(cp)
    927       1.28    bouyer 	struct pciide_channel *cp;
    928       1.28    bouyer {
    929       1.28    bouyer 	int drive;
    930       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    931       1.28    bouyer 	struct ata_drive_datas *drvp;
    932       1.28    bouyer 
    933       1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    934       1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    935       1.28    bouyer 		/* If no drive, skip */
    936       1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    937       1.28    bouyer 			continue;
    938       1.28    bouyer 		/* setup DMA if needed */
    939       1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    940       1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    941       1.28    bouyer 		    sc->sc_dma_ok == 0) {
    942       1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    943       1.28    bouyer 			continue;
    944       1.28    bouyer 		}
    945       1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    946       1.28    bouyer 		    != 0) {
    947       1.28    bouyer 			/* Abort DMA setup */
    948       1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    949       1.28    bouyer 			continue;
    950       1.28    bouyer 		}
    951       1.28    bouyer 	}
    952       1.28    bouyer }
    953       1.28    bouyer 
    954       1.18  drochner int
    955       1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    956        1.9    bouyer 	struct pciide_softc *sc;
    957       1.18  drochner 	int channel, drive;
    958        1.9    bouyer {
    959       1.18  drochner 	bus_dma_segment_t seg;
    960       1.18  drochner 	int error, rseg;
    961       1.18  drochner 	const bus_size_t dma_table_size =
    962       1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    963       1.18  drochner 	struct pciide_dma_maps *dma_maps =
    964       1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    965       1.18  drochner 
    966       1.28    bouyer 	/* If table was already allocated, just return */
    967       1.28    bouyer 	if (dma_maps->dma_table)
    968       1.28    bouyer 		return 0;
    969       1.28    bouyer 
    970       1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    971       1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    972       1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    973       1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    974       1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    975       1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    976       1.18  drochner 		    channel, drive, error);
    977       1.18  drochner 		return error;
    978       1.18  drochner 	}
    979       1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    980       1.18  drochner 	    dma_table_size,
    981       1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    982       1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    983       1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    984       1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    985       1.18  drochner 		    channel, drive, error);
    986       1.18  drochner 		return error;
    987       1.18  drochner 	}
    988       1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    989       1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    990       1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    991       1.18  drochner 
    992       1.18  drochner 	/* Create and load table DMA map for this disk */
    993       1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    994       1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    995       1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    996       1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    997       1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    998       1.18  drochner 		    channel, drive, error);
    999       1.18  drochner 		return error;
   1000       1.18  drochner 	}
   1001       1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1002       1.18  drochner 	    dma_maps->dmamap_table,
   1003       1.18  drochner 	    dma_maps->dma_table,
   1004       1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1005       1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
   1006       1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1007       1.18  drochner 		    channel, drive, error);
   1008       1.18  drochner 		return error;
   1009       1.18  drochner 	}
   1010       1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1011       1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1012       1.96      fvdl 	    DEBUG_PROBE);
   1013       1.18  drochner 	/* Create a xfer DMA map for this drive */
   1014       1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1015       1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
   1016       1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1017       1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1018       1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1019       1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1020       1.18  drochner 		    channel, drive, error);
   1021       1.18  drochner 		return error;
   1022       1.18  drochner 	}
   1023       1.18  drochner 	return 0;
   1024        1.9    bouyer }
   1025        1.9    bouyer 
   1026       1.18  drochner int
   1027       1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1028       1.18  drochner 	void *v;
   1029       1.18  drochner 	int channel, drive;
   1030       1.18  drochner 	void *databuf;
   1031       1.18  drochner 	size_t datalen;
   1032       1.18  drochner 	int flags;
   1033        1.9    bouyer {
   1034       1.18  drochner 	struct pciide_softc *sc = v;
   1035       1.18  drochner 	int error, seg;
   1036       1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1037       1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1038       1.18  drochner 
   1039       1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1040       1.18  drochner 	    dma_maps->dmamap_xfer,
   1041  1.107.2.3   nathanw 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1042  1.107.2.3   nathanw 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1043       1.18  drochner 	if (error) {
   1044       1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1045       1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1046       1.18  drochner 		    channel, drive, error);
   1047       1.18  drochner 		return error;
   1048       1.18  drochner 	}
   1049        1.9    bouyer 
   1050       1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1051       1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1052       1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1053       1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1054        1.9    bouyer 
   1055       1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1056       1.18  drochner #ifdef DIAGNOSTIC
   1057       1.18  drochner 		/* A segment must not cross a 64k boundary */
   1058       1.18  drochner 		{
   1059       1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1060       1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1061       1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1062       1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1063       1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1064       1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1065       1.18  drochner 			    seg, phys, len);
   1066       1.18  drochner 			panic("pciide_dma: buf align");
   1067        1.9    bouyer 		}
   1068        1.9    bouyer 		}
   1069       1.18  drochner #endif
   1070       1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1071       1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1072       1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1073       1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1074       1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1075       1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1076       1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1077       1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1078       1.18  drochner 
   1079        1.9    bouyer 	}
   1080       1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1081       1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1082        1.9    bouyer 
   1083       1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1084       1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1085       1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1086        1.9    bouyer 
   1087       1.18  drochner 	/* Maps are ready. Start DMA function */
   1088       1.18  drochner #ifdef DIAGNOSTIC
   1089       1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1090       1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1091       1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1092       1.18  drochner 		panic("pciide_dma_init: table align");
   1093       1.18  drochner 	}
   1094       1.18  drochner #endif
   1095       1.18  drochner 
   1096       1.18  drochner 	/* Clear status bits */
   1097       1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1098       1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1099       1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1100       1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1101       1.18  drochner 	/* Write table addr */
   1102       1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1103       1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1104       1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1105       1.18  drochner 	/* set read/write */
   1106       1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1107       1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1108       1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1109       1.56    bouyer 	/* remember flags */
   1110       1.56    bouyer 	dma_maps->dma_flags = flags;
   1111       1.18  drochner 	return 0;
   1112       1.18  drochner }
   1113       1.18  drochner 
   1114       1.18  drochner void
   1115       1.56    bouyer pciide_dma_start(v, channel, drive)
   1116       1.18  drochner 	void *v;
   1117       1.56    bouyer 	int channel, drive;
   1118       1.18  drochner {
   1119       1.18  drochner 	struct pciide_softc *sc = v;
   1120       1.18  drochner 
   1121       1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1122       1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1123       1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1124       1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1125       1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1126       1.18  drochner }
   1127       1.18  drochner 
   1128       1.18  drochner int
   1129       1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1130       1.18  drochner 	void *v;
   1131       1.18  drochner 	int channel, drive;
   1132       1.56    bouyer 	int force;
   1133       1.18  drochner {
   1134       1.18  drochner 	struct pciide_softc *sc = v;
   1135       1.18  drochner 	u_int8_t status;
   1136       1.56    bouyer 	int error = 0;
   1137       1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1138       1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1139       1.18  drochner 
   1140       1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1141       1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1142       1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1143       1.18  drochner 	    DEBUG_XFERS);
   1144       1.18  drochner 
   1145       1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1146       1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1147       1.56    bouyer 
   1148       1.18  drochner 	/* stop DMA channel */
   1149       1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1150       1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1151       1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1152       1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1153       1.18  drochner 
   1154       1.56    bouyer 	/* Unload the map of the data buffer */
   1155       1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1156       1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1157       1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1158       1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1159       1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1160       1.56    bouyer 
   1161       1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1162       1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1163       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1164       1.56    bouyer 		error |= WDC_DMAST_ERR;
   1165       1.18  drochner 	}
   1166       1.18  drochner 
   1167       1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1168       1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1169       1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1170       1.18  drochner 		    drive, status);
   1171       1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1172       1.18  drochner 	}
   1173       1.18  drochner 
   1174       1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1175       1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1176       1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1177       1.18  drochner 	}
   1178       1.56    bouyer 	return error;
   1179       1.18  drochner }
   1180       1.18  drochner 
   1181       1.67    bouyer void
   1182       1.67    bouyer pciide_irqack(chp)
   1183       1.67    bouyer 	struct channel_softc *chp;
   1184       1.67    bouyer {
   1185       1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1186       1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1187       1.67    bouyer 
   1188       1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1189       1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1190       1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1191       1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1192       1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1193       1.67    bouyer }
   1194       1.67    bouyer 
   1195       1.41    bouyer /* some common code used by several chip_map */
   1196       1.41    bouyer int
   1197       1.41    bouyer pciide_chansetup(sc, channel, interface)
   1198       1.41    bouyer 	struct pciide_softc *sc;
   1199       1.41    bouyer 	int channel;
   1200       1.41    bouyer 	pcireg_t interface;
   1201       1.41    bouyer {
   1202       1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1203       1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1204       1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1205       1.41    bouyer 	cp->wdc_channel.channel = channel;
   1206       1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1207       1.41    bouyer 	cp->wdc_channel.ch_queue =
   1208       1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1209       1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1210       1.41    bouyer 		printf("%s %s channel: "
   1211       1.41    bouyer 		    "can't allocate memory for command queue",
   1212       1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1213       1.41    bouyer 		return 0;
   1214       1.41    bouyer 	}
   1215       1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1216       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1217       1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1218       1.41    bouyer 	    "configured" : "wired",
   1219       1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1220       1.41    bouyer 	    "native-PCI" : "compatibility");
   1221       1.41    bouyer 	return 1;
   1222       1.41    bouyer }
   1223       1.41    bouyer 
   1224       1.18  drochner /* some common code used by several chip channel_map */
   1225       1.18  drochner void
   1226       1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1227       1.18  drochner 	struct pci_attach_args *pa;
   1228       1.18  drochner 	struct pciide_channel *cp;
   1229       1.41    bouyer 	pcireg_t interface;
   1230       1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1231       1.41    bouyer 	int (*pci_intr) __P((void *));
   1232       1.18  drochner {
   1233       1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1234       1.18  drochner 
   1235       1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1236       1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1237       1.41    bouyer 		    pci_intr);
   1238       1.41    bouyer 	else
   1239       1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1240       1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1241       1.41    bouyer 
   1242       1.18  drochner 	if (cp->hw_ok == 0)
   1243       1.18  drochner 		return;
   1244       1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1245       1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1246       1.18  drochner 	wdcattach(wdc_cp);
   1247       1.18  drochner }
   1248       1.18  drochner 
   1249       1.18  drochner /*
   1250       1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1251       1.18  drochner  * if channel can be disabled, 0 if not
   1252       1.18  drochner  */
   1253       1.18  drochner int
   1254       1.60  gmcgarry pciide_chan_candisable(cp)
   1255       1.18  drochner 	struct pciide_channel *cp;
   1256       1.18  drochner {
   1257       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1258       1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1259       1.18  drochner 
   1260       1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1261       1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1262       1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1263       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1264       1.18  drochner 		cp->hw_ok = 0;
   1265       1.18  drochner 		return 1;
   1266       1.18  drochner 	}
   1267       1.18  drochner 	return 0;
   1268       1.18  drochner }
   1269       1.18  drochner 
   1270       1.18  drochner /*
   1271       1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1272       1.18  drochner  * Set hw_ok=0 on failure
   1273       1.18  drochner  */
   1274       1.18  drochner void
   1275       1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1276        1.5       cgd 	struct pci_attach_args *pa;
   1277       1.18  drochner 	struct pciide_channel *cp;
   1278       1.18  drochner 	int compatchan, interface;
   1279       1.18  drochner {
   1280       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1281       1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1282       1.18  drochner 
   1283       1.18  drochner 	if (cp->hw_ok == 0)
   1284       1.18  drochner 		return;
   1285       1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1286       1.18  drochner 		return;
   1287       1.18  drochner 
   1288  1.107.2.2   nathanw #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1289       1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1290       1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1291       1.18  drochner 	if (cp->ih == NULL) {
   1292  1.107.2.2   nathanw #endif
   1293       1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1294       1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1295       1.18  drochner 		cp->hw_ok = 0;
   1296  1.107.2.2   nathanw #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1297       1.18  drochner 	}
   1298  1.107.2.2   nathanw #endif
   1299       1.18  drochner }
   1300       1.18  drochner 
   1301       1.18  drochner void
   1302       1.28    bouyer pciide_print_modes(cp)
   1303       1.28    bouyer 	struct pciide_channel *cp;
   1304       1.18  drochner {
   1305       1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1306       1.18  drochner }
   1307       1.18  drochner 
   1308       1.18  drochner void
   1309       1.41    bouyer default_chip_map(sc, pa)
   1310       1.18  drochner 	struct pciide_softc *sc;
   1311       1.41    bouyer 	struct pci_attach_args *pa;
   1312       1.18  drochner {
   1313       1.41    bouyer 	struct pciide_channel *cp;
   1314       1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1315       1.41    bouyer 	pcireg_t csr;
   1316       1.41    bouyer 	int channel, drive;
   1317       1.41    bouyer 	struct ata_drive_datas *drvp;
   1318       1.41    bouyer 	u_int8_t idedma_ctl;
   1319       1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1320       1.41    bouyer 	char *failreason;
   1321       1.41    bouyer 
   1322       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1323       1.41    bouyer 		return;
   1324       1.41    bouyer 
   1325       1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1326       1.41    bouyer 		printf("%s: bus-master DMA support present",
   1327       1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1328       1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1329       1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1330       1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1331       1.41    bouyer 			printf(", but unused (no driver support)");
   1332       1.41    bouyer 			sc->sc_dma_ok = 0;
   1333       1.41    bouyer 		} else {
   1334       1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1335  1.107.2.6   nathanw 			if (sc->sc_dma_ok != 0)
   1336  1.107.2.6   nathanw 				printf(", used without full driver "
   1337  1.107.2.6   nathanw 				    "support");
   1338       1.41    bouyer 		}
   1339       1.41    bouyer 	} else {
   1340       1.41    bouyer 		printf("%s: hardware does not support DMA",
   1341       1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1342       1.41    bouyer 		sc->sc_dma_ok = 0;
   1343       1.41    bouyer 	}
   1344       1.41    bouyer 	printf("\n");
   1345       1.67    bouyer 	if (sc->sc_dma_ok) {
   1346       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1347       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1348       1.67    bouyer 	}
   1349       1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1350       1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1351       1.18  drochner 
   1352       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1353       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1354       1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1355       1.41    bouyer 
   1356       1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1357       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1358       1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1359       1.41    bouyer 			continue;
   1360       1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1361       1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1362       1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1363       1.41    bouyer 		} else {
   1364       1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1365       1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1366       1.41    bouyer 		}
   1367       1.41    bouyer 		if (cp->hw_ok == 0)
   1368       1.41    bouyer 			continue;
   1369       1.41    bouyer 		/*
   1370       1.41    bouyer 		 * Check to see if something appears to be there.
   1371       1.41    bouyer 		 */
   1372       1.41    bouyer 		failreason = NULL;
   1373       1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1374       1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1375       1.41    bouyer 			goto next;
   1376       1.41    bouyer 		}
   1377       1.41    bouyer 		/*
   1378       1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1379       1.41    bouyer 		 * channel by trying to access the channel again while the
   1380       1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1381       1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1382       1.41    bouyer 		 * this controller.)  YUCK!
   1383       1.41    bouyer 		 */
   1384       1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1385       1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1386       1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1387       1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1388       1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1389       1.41    bouyer 			failreason = "other hardware responding at addresses";
   1390       1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1391       1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1392       1.41    bouyer next:
   1393       1.41    bouyer 		if (failreason) {
   1394       1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1395       1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1396       1.41    bouyer 			    failreason);
   1397       1.41    bouyer 			cp->hw_ok = 0;
   1398       1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1399       1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1400       1.41    bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
   1401       1.41    bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
   1402       1.41    bouyer 		} else {
   1403       1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1404       1.41    bouyer 		}
   1405       1.41    bouyer 		if (cp->hw_ok) {
   1406       1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1407       1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1408       1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1409       1.41    bouyer 		}
   1410       1.41    bouyer 	}
   1411       1.18  drochner 
   1412       1.18  drochner 	if (sc->sc_dma_ok == 0)
   1413       1.41    bouyer 		return;
   1414       1.18  drochner 
   1415       1.18  drochner 	/* Allocate DMA maps */
   1416       1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1417       1.18  drochner 		idedma_ctl = 0;
   1418       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1419       1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1420       1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1421       1.18  drochner 			/* If no drive, skip */
   1422       1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1423       1.18  drochner 				continue;
   1424       1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1425       1.18  drochner 				continue;
   1426       1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1427       1.18  drochner 				/* Abort DMA setup */
   1428       1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1429       1.18  drochner 				    "using PIO transfers\n",
   1430       1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1431       1.18  drochner 				    channel, drive);
   1432       1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1433       1.18  drochner 			}
   1434       1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1435       1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1436       1.18  drochner 			    channel, drive);
   1437       1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1438       1.18  drochner 		}
   1439       1.18  drochner 		if (idedma_ctl != 0) {
   1440       1.18  drochner 			/* Add software bits in status register */
   1441       1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1442       1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1443       1.18  drochner 			    idedma_ctl);
   1444       1.18  drochner 		}
   1445       1.18  drochner 	}
   1446       1.18  drochner }
   1447       1.18  drochner 
   1448       1.18  drochner void
   1449       1.41    bouyer piix_chip_map(sc, pa)
   1450       1.41    bouyer 	struct pciide_softc *sc;
   1451       1.18  drochner 	struct pci_attach_args *pa;
   1452       1.41    bouyer {
   1453       1.18  drochner 	struct pciide_channel *cp;
   1454       1.41    bouyer 	int channel;
   1455       1.42    bouyer 	u_int32_t idetim;
   1456       1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1457       1.18  drochner 
   1458       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1459       1.18  drochner 		return;
   1460        1.6       cgd 
   1461       1.41    bouyer 	printf("%s: bus-master DMA support present",
   1462       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1463       1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1464       1.41    bouyer 	printf("\n");
   1465       1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1466       1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1467       1.41    bouyer 	if (sc->sc_dma_ok) {
   1468       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1469       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1470       1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1471       1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1472       1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1473       1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1474       1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1475       1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1476      1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1477       1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1478       1.41    bouyer 		}
   1479       1.18  drochner 	}
   1480       1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1481       1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1482       1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1483       1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1484      1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1485      1.102    bouyer 		break;
   1486       1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1487      1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1488      1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1489       1.93    bouyer 		break;
   1490       1.93    bouyer 	default:
   1491       1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1492       1.93    bouyer 	}
   1493       1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1494       1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1495       1.41    bouyer 	else
   1496       1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1497       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1498       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1499        1.9    bouyer 
   1500       1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1501       1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1502       1.41    bouyer 	    DEBUG_PROBE);
   1503       1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1504       1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1505       1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1506       1.41    bouyer 		    DEBUG_PROBE);
   1507       1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1508       1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1509       1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1510       1.41    bouyer 			    DEBUG_PROBE);
   1511       1.41    bouyer 		}
   1512       1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1513      1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1514      1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1515      1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1516       1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1517       1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1518       1.42    bouyer 			    DEBUG_PROBE);
   1519       1.42    bouyer 		}
   1520       1.42    bouyer 
   1521       1.41    bouyer 	}
   1522       1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1523        1.9    bouyer 
   1524       1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1525       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1526       1.41    bouyer 		/* PIIX is compat-only */
   1527       1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1528       1.41    bouyer 			continue;
   1529       1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1530       1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1531       1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1532       1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1533       1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1534       1.46   mycroft 			continue;
   1535       1.42    bouyer 		}
   1536       1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1537       1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1538       1.42    bouyer 		if (cp->hw_ok == 0)
   1539       1.42    bouyer 			continue;
   1540       1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1541       1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1542       1.42    bouyer 			    channel);
   1543       1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1544       1.42    bouyer 			    idetim);
   1545       1.42    bouyer 		}
   1546       1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1547       1.41    bouyer 		if (cp->hw_ok == 0)
   1548       1.41    bouyer 			continue;
   1549       1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1550       1.41    bouyer 	}
   1551        1.9    bouyer 
   1552       1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1553       1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1554       1.41    bouyer 	    DEBUG_PROBE);
   1555       1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1556       1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1557       1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1558       1.41    bouyer 		    DEBUG_PROBE);
   1559       1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1560       1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1561       1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1562       1.41    bouyer 			    DEBUG_PROBE);
   1563       1.41    bouyer 		}
   1564       1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1565      1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1566      1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1567      1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1568       1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1569       1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1570       1.42    bouyer 			    DEBUG_PROBE);
   1571       1.42    bouyer 		}
   1572       1.28    bouyer 	}
   1573       1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1574       1.28    bouyer }
   1575       1.28    bouyer 
   1576       1.28    bouyer void
   1577       1.28    bouyer piix_setup_channel(chp)
   1578       1.28    bouyer 	struct channel_softc *chp;
   1579       1.28    bouyer {
   1580       1.28    bouyer 	u_int8_t mode[2], drive;
   1581       1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1582       1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1583       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1584       1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1585       1.28    bouyer 
   1586       1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1587       1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1588       1.28    bouyer 	idedma_ctl = 0;
   1589       1.28    bouyer 
   1590       1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1591       1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1592       1.28    bouyer 	    chp->channel);
   1593        1.9    bouyer 
   1594       1.28    bouyer 	/* setup DMA */
   1595       1.28    bouyer 	pciide_channel_dma_setup(cp);
   1596        1.9    bouyer 
   1597       1.28    bouyer 	/*
   1598       1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1599       1.28    bouyer 	 * different timings for master and slave drives.
   1600       1.28    bouyer 	 * We need to find the best combination.
   1601       1.28    bouyer 	 */
   1602        1.9    bouyer 
   1603       1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1604       1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1605       1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1606       1.28    bouyer 		mode[0] = mode[1] =
   1607       1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1608       1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1609       1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1610       1.28    bouyer 		goto ok;
   1611       1.28    bouyer 	}
   1612       1.28    bouyer 	/*
   1613       1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1614       1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1615       1.28    bouyer 	 */
   1616       1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1617       1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1618       1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1619       1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1620       1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1621       1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1622       1.28    bouyer 		goto ok;
   1623       1.28    bouyer 	}
   1624       1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1625       1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1626       1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1627       1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1628       1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1629       1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1630       1.28    bouyer 		goto ok;
   1631       1.28    bouyer 	}
   1632       1.28    bouyer 	/*
   1633       1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1634       1.28    bouyer 	 * one of them is PIO mode < 2
   1635       1.28    bouyer 	 */
   1636       1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1637       1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1638       1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1639       1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1640       1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1641       1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1642       1.28    bouyer 	} else {
   1643       1.28    bouyer 		mode[0] = mode[1] =
   1644       1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1645       1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1646       1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1647       1.28    bouyer 	}
   1648       1.28    bouyer ok:	/* The modes are setup */
   1649       1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1650       1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1651        1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1652       1.28    bouyer 			    mode[drive], 1, chp->channel);
   1653       1.28    bouyer 			goto end;
   1654       1.38    bouyer 		}
   1655       1.28    bouyer 	}
   1656       1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1657       1.28    bouyer 	if (mode[0] >= 2)
   1658       1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1659       1.28    bouyer 		    mode[0], 0, chp->channel);
   1660       1.28    bouyer 	else
   1661       1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1662       1.28    bouyer 		    mode[1], 0, chp->channel);
   1663       1.28    bouyer end:	/*
   1664       1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1665       1.28    bouyer 	 * it per-drive
   1666       1.28    bouyer 	 */
   1667       1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1668       1.28    bouyer 		/* If no drive, skip */
   1669       1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1670       1.28    bouyer 			continue;
   1671       1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1672       1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1673       1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1674       1.28    bouyer 	}
   1675       1.28    bouyer 	if (idedma_ctl != 0) {
   1676       1.28    bouyer 		/* Add software bits in status register */
   1677       1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1678       1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1679       1.28    bouyer 		    idedma_ctl);
   1680        1.9    bouyer 	}
   1681       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1682       1.28    bouyer 	pciide_print_modes(cp);
   1683        1.9    bouyer }
   1684        1.9    bouyer 
   1685        1.9    bouyer void
   1686       1.41    bouyer piix3_4_setup_channel(chp)
   1687       1.41    bouyer 	struct channel_softc *chp;
   1688       1.28    bouyer {
   1689       1.28    bouyer 	struct ata_drive_datas *drvp;
   1690       1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1691       1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1692       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1693       1.28    bouyer 	int drive;
   1694       1.42    bouyer 	int channel = chp->channel;
   1695       1.28    bouyer 
   1696       1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1697       1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1698       1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1699       1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1700       1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1701       1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1702       1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1703       1.28    bouyer 
   1704       1.28    bouyer 	idedma_ctl = 0;
   1705       1.28    bouyer 	/* If channel disabled, no need to go further */
   1706       1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1707       1.28    bouyer 		return;
   1708       1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1709       1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1710       1.28    bouyer 
   1711       1.28    bouyer 	/* setup DMA if needed */
   1712       1.28    bouyer 	pciide_channel_dma_setup(cp);
   1713       1.28    bouyer 
   1714       1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1715       1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1716       1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1717       1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1718       1.28    bouyer 		/* If no drive, skip */
   1719       1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1720        1.9    bouyer 			continue;
   1721       1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1722       1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1723       1.28    bouyer 			goto pio;
   1724       1.28    bouyer 
   1725       1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1726      1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1727      1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1728      1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1729       1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1730      1.102    bouyer 		}
   1731      1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1732      1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1733      1.102    bouyer 			/* setup Ultra/100 */
   1734      1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1735      1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1736      1.102    bouyer 				drvp->UDMA_mode = 2;
   1737      1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1738      1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1739      1.102    bouyer 			} else {
   1740      1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1741      1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1742      1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1743      1.102    bouyer 					    drive);
   1744      1.102    bouyer 				} else {
   1745      1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1746      1.102    bouyer 					    drive);
   1747      1.102    bouyer 				}
   1748      1.102    bouyer 			}
   1749       1.42    bouyer 		}
   1750       1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1751       1.42    bouyer 			/* setup Ultra/66 */
   1752       1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1753       1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1754       1.42    bouyer 				drvp->UDMA_mode = 2;
   1755       1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1756       1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1757       1.42    bouyer 			else
   1758       1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1759       1.42    bouyer 		}
   1760       1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1761       1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1762       1.28    bouyer 			/* use Ultra/DMA */
   1763       1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1764       1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1765       1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1766       1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1767       1.28    bouyer 		} else {
   1768       1.28    bouyer 			/* use Multiword DMA */
   1769       1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1770        1.9    bouyer 			if (drive == 0) {
   1771        1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1772       1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1773        1.9    bouyer 			} else {
   1774        1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1775       1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1776        1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1777       1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1778        1.9    bouyer 			}
   1779        1.9    bouyer 		}
   1780       1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1781       1.28    bouyer 
   1782       1.28    bouyer pio:		/* use PIO mode */
   1783       1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1784       1.28    bouyer 		if (drive == 0) {
   1785       1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1786       1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1787       1.28    bouyer 		} else {
   1788       1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1789       1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1790       1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1791       1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1792        1.9    bouyer 		}
   1793        1.9    bouyer 	}
   1794       1.28    bouyer 	if (idedma_ctl != 0) {
   1795       1.28    bouyer 		/* Add software bits in status register */
   1796       1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1797       1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1798       1.28    bouyer 		    idedma_ctl);
   1799        1.9    bouyer 	}
   1800       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1801       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1802       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1803       1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1804       1.28    bouyer 	pciide_print_modes(cp);
   1805        1.9    bouyer }
   1806        1.8  drochner 
   1807       1.28    bouyer 
   1808        1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1809        1.9    bouyer static u_int32_t
   1810        1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1811        1.9    bouyer 	u_int8_t mode;
   1812        1.9    bouyer 	u_int8_t dma;
   1813        1.9    bouyer 	u_int8_t channel;
   1814        1.9    bouyer {
   1815        1.9    bouyer 
   1816        1.9    bouyer 	if (dma)
   1817        1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1818        1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1819        1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1820        1.9    bouyer 		    channel);
   1821        1.9    bouyer 	else
   1822        1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1823        1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1824        1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1825        1.9    bouyer 		    channel);
   1826        1.8  drochner }
   1827        1.8  drochner 
   1828        1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1829        1.9    bouyer static u_int32_t
   1830        1.9    bouyer piix_setup_idetim_drvs(drvp)
   1831        1.9    bouyer 	struct ata_drive_datas *drvp;
   1832        1.6       cgd {
   1833        1.9    bouyer 	u_int32_t ret = 0;
   1834        1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1835        1.9    bouyer 	u_int8_t channel = chp->channel;
   1836        1.9    bouyer 	u_int8_t drive = drvp->drive;
   1837        1.9    bouyer 
   1838        1.9    bouyer 	/*
   1839        1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1840        1.9    bouyer 	 * So just check DMA and PIO here.
   1841        1.9    bouyer 	 */
   1842        1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1843        1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1844        1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1845        1.9    bouyer 		    drvp->DMA_mode == 0) {
   1846        1.9    bouyer 			drvp->PIO_mode = 0;
   1847        1.9    bouyer 			return ret;
   1848        1.9    bouyer 		}
   1849        1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1850        1.9    bouyer 		/*
   1851        1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1852        1.9    bouyer 		 * too, else use compat timings.
   1853        1.9    bouyer 		 */
   1854        1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1855        1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1856        1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1857        1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1858        1.9    bouyer 			drvp->PIO_mode = 0;
   1859        1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1860        1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1861        1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1862        1.9    bouyer 			    channel);
   1863        1.9    bouyer 			return ret;
   1864        1.9    bouyer 		}
   1865        1.9    bouyer 	}
   1866        1.6       cgd 
   1867        1.6       cgd 	/*
   1868        1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1869        1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1870        1.9    bouyer 	 * if PIO mode >= 3.
   1871        1.6       cgd 	 */
   1872        1.6       cgd 
   1873        1.9    bouyer 	if (drvp->PIO_mode < 2)
   1874        1.9    bouyer 		return ret;
   1875        1.9    bouyer 
   1876        1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1877        1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1878        1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1879        1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1880        1.9    bouyer 	}
   1881        1.9    bouyer 	return ret;
   1882        1.9    bouyer }
   1883        1.9    bouyer 
   1884        1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1885        1.9    bouyer static u_int32_t
   1886        1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1887        1.9    bouyer 	u_int8_t mode;
   1888        1.9    bouyer 	u_int8_t dma;
   1889        1.9    bouyer 	u_int8_t channel;
   1890        1.9    bouyer {
   1891        1.9    bouyer 	if (dma)
   1892        1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1893        1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1894        1.9    bouyer 	else
   1895        1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1896        1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1897       1.53    bouyer }
   1898       1.53    bouyer 
   1899       1.53    bouyer void
   1900  1.107.2.2   nathanw amd7x6_chip_map(sc, pa)
   1901       1.53    bouyer 	struct pciide_softc *sc;
   1902       1.53    bouyer 	struct pci_attach_args *pa;
   1903       1.53    bouyer {
   1904       1.53    bouyer 	struct pciide_channel *cp;
   1905       1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1906       1.77    bouyer 	int channel;
   1907       1.53    bouyer 	pcireg_t chanenable;
   1908       1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1909       1.53    bouyer 
   1910       1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1911       1.53    bouyer 		return;
   1912       1.77    bouyer 	printf("%s: bus-master DMA support present",
   1913       1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1914       1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   1915       1.77    bouyer 	printf("\n");
   1916       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1917       1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1918       1.67    bouyer 	if (sc->sc_dma_ok) {
   1919       1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1920       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   1921       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1922       1.67    bouyer 	}
   1923       1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1924       1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1925  1.107.2.2   nathanw 
   1926  1.107.2.2   nathanw 	if (sc->sc_pp->ide_product == PCI_PRODUCT_AMD_PBC766_IDE)
   1927  1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   1928  1.107.2.2   nathanw 	else
   1929  1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 4;
   1930  1.107.2.2   nathanw 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   1931       1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1932       1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1933  1.107.2.2   nathanw 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
   1934       1.53    bouyer 
   1935  1.107.2.2   nathanw 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   1936       1.53    bouyer 	    DEBUG_PROBE);
   1937       1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1938       1.53    bouyer 		cp = &sc->pciide_channels[channel];
   1939       1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1940       1.53    bouyer 			continue;
   1941       1.53    bouyer 
   1942  1.107.2.2   nathanw 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   1943       1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1944       1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1945       1.53    bouyer 			continue;
   1946       1.53    bouyer 		}
   1947       1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1948       1.53    bouyer 		    pciide_pci_intr);
   1949       1.53    bouyer 
   1950       1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   1951  1.107.2.2   nathanw 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   1952       1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   1953       1.53    bouyer 		if (cp->hw_ok == 0)
   1954       1.53    bouyer 			continue;
   1955       1.53    bouyer 
   1956  1.107.2.2   nathanw 		amd7x6_setup_channel(&cp->wdc_channel);
   1957       1.53    bouyer 	}
   1958  1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
   1959       1.53    bouyer 	    chanenable);
   1960       1.53    bouyer 	return;
   1961       1.53    bouyer }
   1962       1.53    bouyer 
   1963       1.53    bouyer void
   1964  1.107.2.2   nathanw amd7x6_setup_channel(chp)
   1965       1.53    bouyer 	struct channel_softc *chp;
   1966       1.53    bouyer {
   1967       1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1968       1.53    bouyer 	u_int8_t idedma_ctl;
   1969       1.53    bouyer 	int mode, drive;
   1970       1.53    bouyer 	struct ata_drive_datas *drvp;
   1971       1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1972       1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1973       1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   1974       1.78    bouyer 	int rev = PCI_REVISION(
   1975       1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1976       1.80    bouyer #endif
   1977       1.53    bouyer 
   1978       1.53    bouyer 	idedma_ctl = 0;
   1979  1.107.2.2   nathanw 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
   1980  1.107.2.2   nathanw 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
   1981  1.107.2.2   nathanw 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   1982  1.107.2.2   nathanw 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   1983       1.53    bouyer 
   1984       1.53    bouyer 	/* setup DMA if needed */
   1985       1.53    bouyer 	pciide_channel_dma_setup(cp);
   1986       1.53    bouyer 
   1987       1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   1988       1.53    bouyer 		drvp = &chp->ch_drive[drive];
   1989       1.53    bouyer 		/* If no drive, skip */
   1990       1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1991       1.53    bouyer 			continue;
   1992       1.53    bouyer 		/* add timing values, setup DMA if needed */
   1993       1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1994       1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1995       1.53    bouyer 			mode = drvp->PIO_mode;
   1996       1.53    bouyer 			goto pio;
   1997       1.53    bouyer 		}
   1998       1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1999       1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2000       1.53    bouyer 			/* use Ultra/DMA */
   2001       1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2002  1.107.2.2   nathanw 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2003  1.107.2.2   nathanw 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2004  1.107.2.2   nathanw 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2005  1.107.2.2   nathanw 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2006       1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2007       1.53    bouyer 			mode = drvp->PIO_mode;
   2008       1.53    bouyer 		} else {
   2009       1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2010       1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2011       1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2012       1.78    bouyer 			/*
   2013       1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2014       1.78    bouyer 			 * with all drives, so it can be disabled by
   2015       1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2016       1.78    bouyer 			 * triggered.
   2017       1.78    bouyer 			 */
   2018  1.107.2.2   nathanw 			if (sc->sc_pp->ide_product ==
   2019  1.107.2.2   nathanw 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2020  1.107.2.2   nathanw 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2021       1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2022       1.78    bouyer 				    "to chip revision\n",
   2023       1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2024       1.78    bouyer 				    chp->channel, drive);
   2025       1.78    bouyer 				mode = drvp->PIO_mode;
   2026       1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2027       1.78    bouyer 				goto pio;
   2028       1.78    bouyer 			}
   2029       1.78    bouyer #endif
   2030       1.53    bouyer 			/* mode = min(pio, dma+2) */
   2031       1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2032       1.53    bouyer 				mode = drvp->PIO_mode;
   2033       1.53    bouyer 			else
   2034       1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2035       1.53    bouyer 		}
   2036       1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2037       1.53    bouyer 
   2038       1.53    bouyer pio:		/* setup PIO mode */
   2039       1.53    bouyer 		if (mode <= 2) {
   2040       1.53    bouyer 			drvp->DMA_mode = 0;
   2041       1.53    bouyer 			drvp->PIO_mode = 0;
   2042       1.53    bouyer 			mode = 0;
   2043       1.53    bouyer 		} else {
   2044       1.53    bouyer 			drvp->PIO_mode = mode;
   2045       1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2046       1.53    bouyer 		}
   2047       1.53    bouyer 		datatim_reg |=
   2048  1.107.2.2   nathanw 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2049  1.107.2.2   nathanw 			amd7x6_pio_set[mode]) |
   2050  1.107.2.2   nathanw 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2051  1.107.2.2   nathanw 			amd7x6_pio_rec[mode]);
   2052       1.53    bouyer 	}
   2053       1.53    bouyer 	if (idedma_ctl != 0) {
   2054       1.53    bouyer 		/* Add software bits in status register */
   2055       1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2056       1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2057       1.53    bouyer 		    idedma_ctl);
   2058       1.53    bouyer 	}
   2059       1.53    bouyer 	pciide_print_modes(cp);
   2060  1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
   2061  1.107.2.2   nathanw 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
   2062        1.9    bouyer }
   2063        1.9    bouyer 
   2064        1.9    bouyer void
   2065       1.41    bouyer apollo_chip_map(sc, pa)
   2066        1.9    bouyer 	struct pciide_softc *sc;
   2067       1.41    bouyer 	struct pci_attach_args *pa;
   2068        1.9    bouyer {
   2069       1.41    bouyer 	struct pciide_channel *cp;
   2070       1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2071       1.41    bouyer 	int channel;
   2072  1.107.2.2   nathanw 	u_int32_t ideconf;
   2073       1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2074  1.107.2.2   nathanw 	pcitag_t pcib_tag;
   2075  1.107.2.2   nathanw 	pcireg_t pcib_id, pcib_class;
   2076       1.41    bouyer 
   2077       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2078       1.41    bouyer 		return;
   2079  1.107.2.2   nathanw 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2080  1.107.2.2   nathanw 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2081  1.107.2.2   nathanw 	/* and read ID and rev of the ISA bridge */
   2082  1.107.2.2   nathanw 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2083  1.107.2.2   nathanw 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2084  1.107.2.2   nathanw 	printf(": VIA Technologies ");
   2085  1.107.2.2   nathanw 	switch (PCI_PRODUCT(pcib_id)) {
   2086  1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2087  1.107.2.2   nathanw 		printf("VT82C586 (Apollo VP) ");
   2088  1.107.2.2   nathanw 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2089  1.107.2.2   nathanw 			printf("ATA33 controller\n");
   2090  1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 2;
   2091  1.107.2.2   nathanw 		} else {
   2092  1.107.2.2   nathanw 			printf("controller\n");
   2093  1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 0;
   2094  1.107.2.2   nathanw 		}
   2095  1.107.2.2   nathanw 		break;
   2096  1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2097  1.107.2.2   nathanw 		printf("VT82C596A (Apollo Pro) ");
   2098  1.107.2.2   nathanw 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2099  1.107.2.2   nathanw 			printf("ATA66 controller\n");
   2100  1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   2101  1.107.2.2   nathanw 		} else {
   2102  1.107.2.2   nathanw 			printf("ATA33 controller\n");
   2103  1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 2;
   2104  1.107.2.2   nathanw 		}
   2105  1.107.2.2   nathanw 		break;
   2106  1.107.2.2   nathanw 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2107  1.107.2.2   nathanw 		printf("VT82C686A (Apollo KX133) ");
   2108  1.107.2.2   nathanw 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2109  1.107.2.2   nathanw 			printf("ATA100 controller\n");
   2110  1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   2111  1.107.2.2   nathanw 		} else {
   2112  1.107.2.2   nathanw 			printf("ATA66 controller\n");
   2113  1.107.2.2   nathanw 			sc->sc_wdcdev.UDMA_cap = 4;
   2114  1.107.2.2   nathanw 		}
   2115  1.107.2.7   nathanw 		break;
   2116  1.107.2.7   nathanw 	case PCI_PRODUCT_VIATECH_VT8233:
   2117  1.107.2.7   nathanw 		printf("VT8233 ATA100 controller\n");
   2118  1.107.2.7   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   2119  1.107.2.2   nathanw 		break;
   2120  1.107.2.2   nathanw 	default:
   2121  1.107.2.2   nathanw 		printf("unknown ATA controller\n");
   2122  1.107.2.2   nathanw 		sc->sc_wdcdev.UDMA_cap = 0;
   2123  1.107.2.2   nathanw 	}
   2124  1.107.2.2   nathanw 
   2125       1.41    bouyer 	printf("%s: bus-master DMA support present",
   2126       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2127       1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2128       1.41    bouyer 	printf("\n");
   2129       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2130       1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2131       1.41    bouyer 	if (sc->sc_dma_ok) {
   2132       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2133       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2134  1.107.2.2   nathanw 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2135       1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2136       1.41    bouyer 	}
   2137       1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2138       1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2139       1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2140       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2141       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2142        1.9    bouyer 
   2143       1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2144        1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2145       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2146       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2147       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2148  1.107.2.2   nathanw 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2149        1.9    bouyer 	    DEBUG_PROBE);
   2150        1.9    bouyer 
   2151       1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2152       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2153       1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2154       1.41    bouyer 			continue;
   2155       1.41    bouyer 
   2156       1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2157       1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2158       1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2159       1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2160       1.46   mycroft 			continue;
   2161       1.41    bouyer 		}
   2162       1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2163       1.41    bouyer 		    pciide_pci_intr);
   2164       1.41    bouyer 		if (cp->hw_ok == 0)
   2165       1.41    bouyer 			continue;
   2166       1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2167       1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2168       1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2169       1.41    bouyer 			    ideconf);
   2170       1.41    bouyer 		}
   2171       1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2172       1.41    bouyer 
   2173       1.41    bouyer 		if (cp->hw_ok == 0)
   2174       1.41    bouyer 			continue;
   2175       1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2176       1.28    bouyer 	}
   2177       1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2178       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2179       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2180       1.28    bouyer }
   2181       1.28    bouyer 
   2182       1.28    bouyer void
   2183       1.28    bouyer apollo_setup_channel(chp)
   2184       1.28    bouyer 	struct channel_softc *chp;
   2185       1.28    bouyer {
   2186       1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2187       1.28    bouyer 	u_int8_t idedma_ctl;
   2188       1.28    bouyer 	int mode, drive;
   2189       1.28    bouyer 	struct ata_drive_datas *drvp;
   2190       1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2191       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2192       1.28    bouyer 
   2193       1.28    bouyer 	idedma_ctl = 0;
   2194       1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2195       1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2196       1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2197      1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2198       1.28    bouyer 
   2199       1.28    bouyer 	/* setup DMA if needed */
   2200       1.28    bouyer 	pciide_channel_dma_setup(cp);
   2201        1.9    bouyer 
   2202       1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2203       1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2204       1.28    bouyer 		/* If no drive, skip */
   2205       1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2206       1.28    bouyer 			continue;
   2207       1.28    bouyer 		/* add timing values, setup DMA if needed */
   2208       1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2209       1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2210       1.28    bouyer 			mode = drvp->PIO_mode;
   2211       1.28    bouyer 			goto pio;
   2212        1.8  drochner 		}
   2213       1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2214       1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2215       1.28    bouyer 			/* use Ultra/DMA */
   2216       1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2217       1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2218  1.107.2.2   nathanw 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2219  1.107.2.2   nathanw 			if (sc->sc_wdcdev.UDMA_cap == 5) {
   2220  1.107.2.2   nathanw 				/* 686b */
   2221  1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2222  1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2223  1.107.2.2   nathanw 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2224  1.107.2.2   nathanw 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2225  1.107.2.2   nathanw 				/* 596b or 686a */
   2226  1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2227  1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2228  1.107.2.2   nathanw 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2229  1.107.2.2   nathanw 			} else {
   2230  1.107.2.2   nathanw 				/* 596a or 586b */
   2231  1.107.2.2   nathanw 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2232  1.107.2.2   nathanw 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2233  1.107.2.2   nathanw 			}
   2234       1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2235       1.28    bouyer 			mode = drvp->PIO_mode;
   2236       1.28    bouyer 		} else {
   2237       1.28    bouyer 			/* use Multiword DMA */
   2238       1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2239       1.28    bouyer 			/* mode = min(pio, dma+2) */
   2240       1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2241       1.28    bouyer 				mode = drvp->PIO_mode;
   2242       1.28    bouyer 			else
   2243       1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2244        1.8  drochner 		}
   2245       1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2246       1.28    bouyer 
   2247       1.28    bouyer pio:		/* setup PIO mode */
   2248       1.37    bouyer 		if (mode <= 2) {
   2249       1.37    bouyer 			drvp->DMA_mode = 0;
   2250       1.37    bouyer 			drvp->PIO_mode = 0;
   2251       1.37    bouyer 			mode = 0;
   2252       1.37    bouyer 		} else {
   2253       1.37    bouyer 			drvp->PIO_mode = mode;
   2254       1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2255       1.37    bouyer 		}
   2256       1.28    bouyer 		datatim_reg |=
   2257       1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2258       1.28    bouyer 			apollo_pio_set[mode]) |
   2259       1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2260       1.28    bouyer 			apollo_pio_rec[mode]);
   2261       1.28    bouyer 	}
   2262       1.28    bouyer 	if (idedma_ctl != 0) {
   2263       1.28    bouyer 		/* Add software bits in status register */
   2264       1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2265       1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2266       1.28    bouyer 		    idedma_ctl);
   2267        1.9    bouyer 	}
   2268       1.28    bouyer 	pciide_print_modes(cp);
   2269       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2270       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2271        1.9    bouyer }
   2272        1.6       cgd 
   2273       1.18  drochner void
   2274       1.41    bouyer cmd_channel_map(pa, sc, channel)
   2275        1.9    bouyer 	struct pci_attach_args *pa;
   2276       1.41    bouyer 	struct pciide_softc *sc;
   2277       1.41    bouyer 	int channel;
   2278        1.9    bouyer {
   2279       1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2280       1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2281       1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2282  1.107.2.8   nathanw 	int interface, one_channel;
   2283       1.70    bouyer 
   2284       1.70    bouyer 	/*
   2285       1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2286       1.70    bouyer 	 * In this case, we have to fake interface
   2287       1.70    bouyer 	 */
   2288       1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2289       1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2290       1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2291       1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2292       1.70    bouyer 		    CMD_CONF_DSA1)
   2293       1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2294       1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2295       1.70    bouyer 	} else {
   2296       1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2297       1.70    bouyer 	}
   2298        1.6       cgd 
   2299       1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2300       1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2301       1.41    bouyer 	cp->wdc_channel.channel = channel;
   2302       1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2303       1.41    bouyer 
   2304  1.107.2.8   nathanw 	/*
   2305  1.107.2.8   nathanw 	 * Older CMD64X doesn't have independant channels
   2306  1.107.2.8   nathanw 	 */
   2307  1.107.2.8   nathanw 	switch (sc->sc_pp->ide_product) {
   2308  1.107.2.8   nathanw 	case PCI_PRODUCT_CMDTECH_649:
   2309  1.107.2.8   nathanw 		one_channel = 0;
   2310  1.107.2.8   nathanw 		break;
   2311  1.107.2.8   nathanw 	default:
   2312  1.107.2.8   nathanw 		one_channel = 1;
   2313  1.107.2.8   nathanw 		break;
   2314  1.107.2.8   nathanw 	}
   2315  1.107.2.8   nathanw 
   2316  1.107.2.8   nathanw 	if (channel > 0 && one_channel) {
   2317       1.41    bouyer 		cp->wdc_channel.ch_queue =
   2318       1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2319       1.41    bouyer 	} else {
   2320       1.41    bouyer 		cp->wdc_channel.ch_queue =
   2321       1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2322       1.41    bouyer 	}
   2323       1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2324       1.41    bouyer 		printf("%s %s channel: "
   2325       1.41    bouyer 		    "can't allocate memory for command queue",
   2326       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2327       1.41    bouyer 		    return;
   2328       1.18  drochner 	}
   2329       1.18  drochner 
   2330       1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2331       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2332       1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2333       1.41    bouyer 	    "configured" : "wired",
   2334       1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2335       1.41    bouyer 	    "native-PCI" : "compatibility");
   2336        1.5       cgd 
   2337        1.9    bouyer 	/*
   2338        1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2339        1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2340        1.9    bouyer 	 * the whole device
   2341        1.9    bouyer 	 */
   2342       1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2343       1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2344       1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2345       1.18  drochner 		return;
   2346       1.18  drochner 	}
   2347       1.18  drochner 
   2348       1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2349       1.18  drochner 	if (cp->hw_ok == 0)
   2350       1.18  drochner 		return;
   2351       1.41    bouyer 	if (channel == 1) {
   2352       1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2353       1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2354       1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2355       1.24    bouyer 			    CMD_CTRL, ctrl);
   2356       1.18  drochner 		}
   2357       1.18  drochner 	}
   2358       1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2359       1.41    bouyer }
   2360       1.41    bouyer 
   2361       1.41    bouyer int
   2362       1.41    bouyer cmd_pci_intr(arg)
   2363       1.41    bouyer 	void *arg;
   2364       1.41    bouyer {
   2365       1.41    bouyer 	struct pciide_softc *sc = arg;
   2366       1.41    bouyer 	struct pciide_channel *cp;
   2367       1.41    bouyer 	struct channel_softc *wdc_cp;
   2368       1.41    bouyer 	int i, rv, crv;
   2369       1.41    bouyer 	u_int32_t priirq, secirq;
   2370       1.41    bouyer 
   2371       1.41    bouyer 	rv = 0;
   2372       1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2373       1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2374       1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2375       1.41    bouyer 		cp = &sc->pciide_channels[i];
   2376       1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2377       1.41    bouyer 		/* If a compat channel skip. */
   2378       1.41    bouyer 		if (cp->compat)
   2379       1.41    bouyer 			continue;
   2380       1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2381       1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2382       1.41    bouyer 			crv = wdcintr(wdc_cp);
   2383       1.41    bouyer 			if (crv == 0)
   2384       1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2385       1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2386       1.41    bouyer 			else
   2387       1.41    bouyer 				rv = 1;
   2388       1.41    bouyer 		}
   2389       1.41    bouyer 	}
   2390       1.41    bouyer 	return rv;
   2391       1.14    bouyer }
   2392       1.14    bouyer 
   2393       1.14    bouyer void
   2394       1.41    bouyer cmd_chip_map(sc, pa)
   2395       1.14    bouyer 	struct pciide_softc *sc;
   2396       1.41    bouyer 	struct pci_attach_args *pa;
   2397       1.14    bouyer {
   2398       1.41    bouyer 	int channel;
   2399       1.39       mrg 
   2400       1.41    bouyer 	/*
   2401       1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2402       1.41    bouyer 	 * and base adresses registers can be disabled at
   2403       1.41    bouyer 	 * hardware level. In this case, the device is wired
   2404       1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2405       1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2406       1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2407       1.41    bouyer 	 * can't be disabled.
   2408       1.41    bouyer 	 */
   2409       1.41    bouyer 
   2410       1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2411       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2412       1.41    bouyer 		return;
   2413       1.41    bouyer #endif
   2414       1.41    bouyer 
   2415       1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2416       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2417       1.41    bouyer 	sc->sc_dma_ok = 0;
   2418       1.41    bouyer 
   2419       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2420       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2421       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2422       1.41    bouyer 
   2423       1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2424       1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2425       1.41    bouyer 	}
   2426       1.14    bouyer }
   2427       1.14    bouyer 
   2428       1.14    bouyer void
   2429       1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2430       1.14    bouyer 	struct pciide_softc *sc;
   2431       1.41    bouyer 	struct pci_attach_args *pa;
   2432       1.41    bouyer {
   2433       1.41    bouyer 	struct pciide_channel *cp;
   2434       1.28    bouyer 	int channel;
   2435       1.82    bouyer 	int rev = PCI_REVISION(
   2436       1.82    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2437       1.28    bouyer 
   2438       1.41    bouyer 	/*
   2439       1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2440       1.41    bouyer 	 * and base adresses registers can be disabled at
   2441       1.41    bouyer 	 * hardware level. In this case, the device is wired
   2442       1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2443       1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2444       1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2445       1.41    bouyer 	 * can't be disabled.
   2446       1.41    bouyer 	 */
   2447       1.41    bouyer 
   2448       1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2449       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2450       1.41    bouyer 		return;
   2451       1.41    bouyer #endif
   2452       1.41    bouyer 	printf("%s: bus-master DMA support present",
   2453       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2454       1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2455       1.41    bouyer 	printf("\n");
   2456       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2457       1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2458       1.67    bouyer 	if (sc->sc_dma_ok) {
   2459       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2460       1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2461       1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2462  1.107.2.8   nathanw 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2463  1.107.2.8   nathanw 			sc->sc_wdcdev.UDMA_cap = 5;
   2464  1.107.2.8   nathanw 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2465  1.107.2.8   nathanw 			break;
   2466       1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2467       1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2468       1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2469       1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2470       1.82    bouyer 			break;
   2471       1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2472       1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2473       1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2474       1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2475       1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2476       1.83    bouyer 			/*
   2477       1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2478       1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2479       1.83    bouyer 			 * doing
   2480       1.83    bouyer 			 */
   2481       1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2482       1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2483       1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2484       1.83    bouyer #endif
   2485  1.107.2.8   nathanw 				/* explicitly disable UDMA */
   2486       1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2487       1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2488       1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2489       1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2490       1.82    bouyer 			}
   2491       1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2492       1.72      tron 			break;
   2493       1.72      tron 		default:
   2494       1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2495       1.70    bouyer 		}
   2496       1.67    bouyer 	}
   2497       1.41    bouyer 
   2498       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2499       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2500       1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2501       1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2502       1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2503       1.41    bouyer 
   2504       1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2505       1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2506       1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2507       1.28    bouyer 		DEBUG_PROBE);
   2508       1.41    bouyer 
   2509       1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2510       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2511       1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2512       1.41    bouyer 		if (cp->hw_ok == 0)
   2513       1.41    bouyer 			continue;
   2514       1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2515       1.28    bouyer 	}
   2516       1.84    bouyer 	/*
   2517       1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2518       1.84    bouyer 	 * bits
   2519       1.84    bouyer 	 */
   2520       1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2521       1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2522       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2523       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2524       1.28    bouyer 	    DEBUG_PROBE);
   2525       1.28    bouyer }
   2526       1.28    bouyer 
   2527       1.28    bouyer void
   2528       1.70    bouyer cmd0643_9_setup_channel(chp)
   2529       1.14    bouyer 	struct channel_softc *chp;
   2530       1.28    bouyer {
   2531       1.14    bouyer 	struct ata_drive_datas *drvp;
   2532       1.14    bouyer 	u_int8_t tim;
   2533       1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2534       1.28    bouyer 	int drive;
   2535       1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2536       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2537       1.28    bouyer 
   2538       1.28    bouyer 	idedma_ctl = 0;
   2539       1.28    bouyer 	/* setup DMA if needed */
   2540       1.28    bouyer 	pciide_channel_dma_setup(cp);
   2541       1.14    bouyer 
   2542       1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2543       1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2544       1.28    bouyer 		/* If no drive, skip */
   2545       1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2546       1.28    bouyer 			continue;
   2547       1.28    bouyer 		/* add timing values, setup DMA if needed */
   2548       1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2549       1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2550       1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2551       1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2552      1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2553       1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2554       1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2555       1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2556       1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2557       1.70    bouyer 				    CMD_BICSR) &
   2558       1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2559       1.70    bouyer 					drvp->UDMA_mode = 2;
   2560       1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2561       1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2562       1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2563       1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2564       1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2565       1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2566       1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2567       1.70    bouyer 				udma_reg |=
   2568       1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2569       1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2570       1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2571       1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2572       1.70    bouyer 			} else {
   2573       1.70    bouyer 				/*
   2574       1.70    bouyer 				 * use Multiword DMA.
   2575       1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2576       1.70    bouyer 				 * so adjust DMA mode if needed
   2577       1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2578       1.70    bouyer 				 */
   2579       1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2580       1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2581       1.70    bouyer 					    sc->sc_tag,
   2582       1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2583       1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2584       1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2585       1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2586       1.70    bouyer 					    udma_reg);
   2587       1.70    bouyer 				}
   2588       1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2589       1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2590       1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2591       1.70    bouyer 				}
   2592       1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2593       1.14    bouyer 			}
   2594       1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2595       1.14    bouyer 		}
   2596       1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2597       1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2598       1.28    bouyer 	}
   2599       1.28    bouyer 	if (idedma_ctl != 0) {
   2600       1.28    bouyer 		/* Add software bits in status register */
   2601       1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2602       1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2603       1.28    bouyer 		    idedma_ctl);
   2604       1.14    bouyer 	}
   2605       1.28    bouyer 	pciide_print_modes(cp);
   2606       1.72      tron }
   2607       1.72      tron 
   2608       1.72      tron void
   2609       1.79    bouyer cmd646_9_irqack(chp)
   2610       1.72      tron 	struct channel_softc *chp;
   2611       1.72      tron {
   2612       1.72      tron 	u_int32_t priirq, secirq;
   2613       1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2614       1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2615       1.72      tron 
   2616       1.72      tron 	if (chp->channel == 0) {
   2617       1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2618       1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2619       1.72      tron 	} else {
   2620       1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2621       1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2622       1.72      tron 	}
   2623       1.72      tron 	pciide_irqack(chp);
   2624        1.1       cgd }
   2625        1.1       cgd 
   2626       1.18  drochner void
   2627       1.41    bouyer cy693_chip_map(sc, pa)
   2628       1.18  drochner 	struct pciide_softc *sc;
   2629       1.41    bouyer 	struct pci_attach_args *pa;
   2630       1.41    bouyer {
   2631       1.41    bouyer 	struct pciide_channel *cp;
   2632       1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2633       1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2634       1.41    bouyer 
   2635       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2636       1.41    bouyer 		return;
   2637       1.41    bouyer 	/*
   2638       1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2639       1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2640       1.41    bouyer 	 * the real channel
   2641       1.41    bouyer 	 */
   2642       1.41    bouyer 	if (pa->pa_function == 1) {
   2643       1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2644       1.41    bouyer 	} else if (pa->pa_function == 2) {
   2645       1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2646       1.41    bouyer 	} else {
   2647       1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2648       1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2649       1.41    bouyer 		return;
   2650       1.41    bouyer 	}
   2651       1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2652       1.41    bouyer 		printf("%s: bus-master DMA support present",
   2653       1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2654       1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2655       1.41    bouyer 	} else {
   2656       1.41    bouyer 		printf("%s: hardware does not support DMA",
   2657       1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2658       1.41    bouyer 		sc->sc_dma_ok = 0;
   2659       1.41    bouyer 	}
   2660       1.41    bouyer 	printf("\n");
   2661       1.39       mrg 
   2662       1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2663       1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2664       1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2665       1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2666       1.61   thorpej 		sc->sc_dma_ok = 0;
   2667       1.61   thorpej 	}
   2668       1.61   thorpej 
   2669       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2670       1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2671       1.67    bouyer 	if (sc->sc_dma_ok) {
   2672       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2673       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2674       1.67    bouyer 	}
   2675       1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2676       1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2677       1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2678       1.18  drochner 
   2679       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2680       1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2681       1.39       mrg 
   2682       1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2683       1.41    bouyer 	cp = &sc->pciide_channels[0];
   2684       1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2685       1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2686       1.41    bouyer 	cp->wdc_channel.channel = 0;
   2687       1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2688       1.41    bouyer 	cp->wdc_channel.ch_queue =
   2689       1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2690       1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2691       1.41    bouyer 		printf("%s primary channel: "
   2692       1.41    bouyer 		    "can't allocate memory for command queue",
   2693       1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2694       1.41    bouyer 		return;
   2695       1.41    bouyer 	}
   2696       1.41    bouyer 	printf("%s: primary channel %s to ",
   2697       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2698       1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2699       1.41    bouyer 	    "configured" : "wired");
   2700       1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2701       1.41    bouyer 		printf("native-PCI");
   2702       1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2703       1.41    bouyer 		    pciide_pci_intr);
   2704       1.41    bouyer 	} else {
   2705       1.41    bouyer 		printf("compatibility");
   2706       1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2707       1.41    bouyer 		    &cmdsize, &ctlsize);
   2708       1.41    bouyer 	}
   2709       1.41    bouyer 	printf(" mode\n");
   2710       1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2711       1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2712       1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2713       1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2714       1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2715       1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2716       1.41    bouyer 	}
   2717       1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2718       1.41    bouyer 	if (cp->hw_ok == 0)
   2719       1.41    bouyer 		return;
   2720       1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2721       1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2722       1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2723       1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2724       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2725       1.28    bouyer }
   2726       1.28    bouyer 
   2727       1.28    bouyer void
   2728       1.28    bouyer cy693_setup_channel(chp)
   2729       1.18  drochner 	struct channel_softc *chp;
   2730       1.28    bouyer {
   2731       1.18  drochner 	struct ata_drive_datas *drvp;
   2732       1.18  drochner 	int drive;
   2733       1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2734       1.18  drochner 	u_int32_t idedma_ctl;
   2735       1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2736       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2737       1.41    bouyer 	int dma_mode = -1;
   2738        1.9    bouyer 
   2739       1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2740       1.28    bouyer 
   2741       1.28    bouyer 	/* setup DMA if needed */
   2742       1.28    bouyer 	pciide_channel_dma_setup(cp);
   2743       1.28    bouyer 
   2744       1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2745       1.18  drochner 		drvp = &chp->ch_drive[drive];
   2746       1.18  drochner 		/* If no drive, skip */
   2747       1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2748       1.18  drochner 			continue;
   2749       1.18  drochner 		/* add timing values, setup DMA if needed */
   2750       1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2751       1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2752       1.41    bouyer 			/* use Multiword DMA */
   2753       1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2754       1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2755       1.18  drochner 		}
   2756       1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2757       1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2758       1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2759       1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2760       1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2761       1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2762       1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2763       1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2764       1.18  drochner 	}
   2765       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2766       1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2767       1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2768       1.61   thorpej 
   2769       1.61   thorpej 	if (dma_mode == -1)
   2770       1.61   thorpej 		dma_mode = 0;
   2771       1.61   thorpej 
   2772       1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   2773       1.61   thorpej 		/* Note: `multiple' is implied. */
   2774       1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   2775       1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   2776       1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2777       1.61   thorpej 	}
   2778       1.61   thorpej 
   2779       1.28    bouyer 	pciide_print_modes(cp);
   2780       1.61   thorpej 
   2781       1.18  drochner 	if (idedma_ctl != 0) {
   2782       1.18  drochner 		/* Add software bits in status register */
   2783       1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2784       1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2785        1.9    bouyer 	}
   2786        1.1       cgd }
   2787        1.1       cgd 
   2788  1.107.2.6   nathanw static int
   2789  1.107.2.6   nathanw sis_hostbr_match(pa)
   2790  1.107.2.6   nathanw 	struct pci_attach_args *pa;
   2791  1.107.2.6   nathanw {
   2792  1.107.2.6   nathanw 	return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
   2793  1.107.2.6   nathanw 	   ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
   2794  1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
   2795  1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
   2796  1.107.2.6   nathanw 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735)));
   2797  1.107.2.6   nathanw }
   2798  1.107.2.6   nathanw 
   2799       1.18  drochner void
   2800       1.41    bouyer sis_chip_map(sc, pa)
   2801       1.41    bouyer 	struct pciide_softc *sc;
   2802       1.18  drochner 	struct pci_attach_args *pa;
   2803       1.41    bouyer {
   2804       1.18  drochner 	struct pciide_channel *cp;
   2805       1.41    bouyer 	int channel;
   2806       1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2807       1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2808       1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2809       1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2810  1.107.2.3   nathanw 	pcitag_t pchb_tag;
   2811  1.107.2.3   nathanw 	pcireg_t pchb_id, pchb_class;
   2812        1.9    bouyer 
   2813       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2814       1.18  drochner 		return;
   2815       1.41    bouyer 	printf("%s: bus-master DMA support present",
   2816       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2817       1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2818       1.41    bouyer 	printf("\n");
   2819  1.107.2.3   nathanw 
   2820  1.107.2.3   nathanw 	/* get a PCI tag for the host bridge (function 0 of the same device) */
   2821  1.107.2.3   nathanw 	pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2822  1.107.2.3   nathanw 	/* and read ID and rev of the ISA bridge */
   2823  1.107.2.3   nathanw 	pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
   2824  1.107.2.3   nathanw 	pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
   2825  1.107.2.3   nathanw 
   2826       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2827       1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2828       1.51    bouyer 	if (sc->sc_dma_ok) {
   2829       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2830       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2831  1.107.2.3   nathanw 		/*
   2832  1.107.2.3   nathanw 		 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   2833  1.107.2.3   nathanw 		 * have problems with UDMA (info provided by Christos)
   2834  1.107.2.3   nathanw 		 */
   2835  1.107.2.3   nathanw 		if (rev >= 0xd0 &&
   2836  1.107.2.3   nathanw 		    (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
   2837  1.107.2.3   nathanw 		    PCI_REVISION(pchb_class) >= 0x03))
   2838       1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2839       1.51    bouyer 	}
   2840        1.9    bouyer 
   2841       1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2842       1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2843       1.51    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
   2844  1.107.2.6   nathanw 		/*
   2845  1.107.2.6   nathanw 		 * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
   2846  1.107.2.6   nathanw 		 * chipsets.
   2847  1.107.2.6   nathanw 		 */
   2848  1.107.2.6   nathanw 		sc->sc_wdcdev.UDMA_cap =
   2849  1.107.2.6   nathanw 		    pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
   2850       1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   2851       1.15    bouyer 
   2852       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2853       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2854       1.28    bouyer 
   2855       1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2856       1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2857       1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2858       1.41    bouyer 
   2859       1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2860       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2861       1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2862       1.41    bouyer 			continue;
   2863       1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2864       1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2865       1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2866       1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2867       1.46   mycroft 			continue;
   2868       1.41    bouyer 		}
   2869       1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2870       1.41    bouyer 		    pciide_pci_intr);
   2871       1.41    bouyer 		if (cp->hw_ok == 0)
   2872       1.41    bouyer 			continue;
   2873       1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2874       1.41    bouyer 			if (channel == 0)
   2875       1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2876       1.41    bouyer 			else
   2877       1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2878       1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   2879       1.41    bouyer 			    sis_ctr0);
   2880       1.41    bouyer 		}
   2881       1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2882       1.41    bouyer 		if (cp->hw_ok == 0)
   2883       1.41    bouyer 			continue;
   2884       1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   2885       1.41    bouyer 	}
   2886       1.28    bouyer }
   2887       1.28    bouyer 
   2888       1.28    bouyer void
   2889       1.28    bouyer sis_setup_channel(chp)
   2890       1.15    bouyer 	struct channel_softc *chp;
   2891       1.28    bouyer {
   2892       1.15    bouyer 	struct ata_drive_datas *drvp;
   2893       1.28    bouyer 	int drive;
   2894       1.18  drochner 	u_int32_t sis_tim;
   2895       1.18  drochner 	u_int32_t idedma_ctl;
   2896       1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2897       1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2898       1.15    bouyer 
   2899       1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   2900       1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2901       1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2902       1.28    bouyer 	    DEBUG_PROBE);
   2903       1.28    bouyer 	sis_tim = 0;
   2904       1.18  drochner 	idedma_ctl = 0;
   2905       1.28    bouyer 	/* setup DMA if needed */
   2906       1.28    bouyer 	pciide_channel_dma_setup(cp);
   2907       1.28    bouyer 
   2908       1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2909       1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2910       1.28    bouyer 		/* If no drive, skip */
   2911       1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2912       1.28    bouyer 			continue;
   2913       1.28    bouyer 		/* add timing values, setup DMA if needed */
   2914       1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2915       1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2916       1.28    bouyer 			goto pio;
   2917       1.28    bouyer 
   2918       1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2919       1.28    bouyer 			/* use Ultra/DMA */
   2920       1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2921       1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2922       1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2923       1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2924       1.28    bouyer 		} else {
   2925       1.28    bouyer 			/*
   2926       1.28    bouyer 			 * use Multiword DMA
   2927       1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2928       1.28    bouyer 			 * so adjust DMA mode if needed
   2929       1.28    bouyer 			 */
   2930       1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2931       1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2932       1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2933       1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2934       1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2935       1.28    bouyer 			if (drvp->DMA_mode == 0)
   2936       1.28    bouyer 				drvp->PIO_mode = 0;
   2937       1.28    bouyer 		}
   2938       1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2939       1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   2940       1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   2941       1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   2942       1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   2943       1.28    bouyer 	}
   2944       1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   2945       1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   2946       1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   2947       1.18  drochner 	if (idedma_ctl != 0) {
   2948       1.18  drochner 		/* Add software bits in status register */
   2949       1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2950       1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2951       1.18  drochner 	}
   2952       1.28    bouyer 	pciide_print_modes(cp);
   2953       1.18  drochner }
   2954       1.18  drochner 
   2955  1.107.2.6   nathanw static int
   2956  1.107.2.5   nathanw acer_isabr_match(pa)
   2957  1.107.2.5   nathanw 	struct pci_attach_args *pa;
   2958  1.107.2.5   nathanw {
   2959  1.107.2.6   nathanw 	return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI) &&
   2960  1.107.2.6   nathanw 	   (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALI_M1543));
   2961  1.107.2.5   nathanw }
   2962  1.107.2.5   nathanw 
   2963       1.18  drochner void
   2964       1.41    bouyer acer_chip_map(sc, pa)
   2965       1.41    bouyer 	struct pciide_softc *sc;
   2966       1.18  drochner 	struct pci_attach_args *pa;
   2967       1.41    bouyer {
   2968  1.107.2.5   nathanw 	struct pci_attach_args isa_pa;
   2969       1.18  drochner 	struct pciide_channel *cp;
   2970       1.41    bouyer 	int channel;
   2971       1.41    bouyer 	pcireg_t cr, interface;
   2972       1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2973      1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2974       1.18  drochner 
   2975       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2976       1.18  drochner 		return;
   2977       1.41    bouyer 	printf("%s: bus-master DMA support present",
   2978       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2979       1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2980       1.41    bouyer 	printf("\n");
   2981       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2982       1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2983       1.67    bouyer 	if (sc->sc_dma_ok) {
   2984      1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   2985  1.107.2.3   nathanw 		if (rev >= 0x20) {
   2986      1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2987  1.107.2.3   nathanw 			if (rev >= 0xC4)
   2988  1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 5;
   2989  1.107.2.3   nathanw 			else if (rev >= 0xC2)
   2990  1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 4;
   2991  1.107.2.3   nathanw 			else
   2992  1.107.2.3   nathanw 				sc->sc_wdcdev.UDMA_cap = 2;
   2993  1.107.2.3   nathanw 		}
   2994       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2995       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2996       1.67    bouyer 	}
   2997       1.41    bouyer 
   2998       1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2999       1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3000       1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3001       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3002       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3003       1.30    bouyer 
   3004       1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3005       1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3006       1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3007       1.30    bouyer 
   3008       1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3009       1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3010       1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3011       1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3012       1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3013       1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3014       1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3015       1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3016       1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3017       1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3018       1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3019       1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3020       1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3021       1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3022       1.41    bouyer 	    PCI_CLASS_REG));
   3023       1.41    bouyer 
   3024  1.107.2.3   nathanw 	/* From linux: enable "Cable Detection" */
   3025  1.107.2.3   nathanw 	if (rev >= 0xC2) {
   3026  1.107.2.3   nathanw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3027  1.107.2.3   nathanw 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3028  1.107.2.3   nathanw 		    | ACER_0x4B_CDETECT);
   3029  1.107.2.3   nathanw 		/* set south-bridge's enable bit, m1533, 0x79 */
   3030  1.107.2.5   nathanw 		if (pci_find_device(&isa_pa, acer_isabr_match) == 0) {
   3031  1.107.2.5   nathanw 			printf("%s: can't find PCI/ISA bridge, downgrading "
   3032  1.107.2.5   nathanw 			    "to Ultra/33\n", sc->sc_wdcdev.sc_dev.dv_xname);
   3033  1.107.2.5   nathanw 			sc->sc_wdcdev.UDMA_cap = 2;
   3034  1.107.2.5   nathanw 		} else {
   3035  1.107.2.5   nathanw 			if (rev == 0xC2)
   3036  1.107.2.5   nathanw 				/* 1543C-B0 (m1533, 0x79, bit 2) */
   3037  1.107.2.5   nathanw 				pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
   3038  1.107.2.5   nathanw 				    ACER_0x79,
   3039  1.107.2.5   nathanw 				    pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
   3040  1.107.2.5   nathanw 					ACER_0x79)
   3041  1.107.2.5   nathanw 				    | ACER_0x79_REVC2_EN);
   3042  1.107.2.5   nathanw 			else
   3043  1.107.2.5   nathanw 				/* 1553/1535 (m1533, 0x79, bit 1) */
   3044  1.107.2.5   nathanw 				pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
   3045  1.107.2.5   nathanw 				    ACER_0x79,
   3046  1.107.2.5   nathanw 				    pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
   3047  1.107.2.5   nathanw 					ACER_0x79)
   3048  1.107.2.5   nathanw 				    | ACER_0x79_EN);
   3049  1.107.2.5   nathanw 		}
   3050  1.107.2.3   nathanw 	}
   3051  1.107.2.3   nathanw 
   3052       1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3053       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3054       1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3055       1.41    bouyer 			continue;
   3056       1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3057       1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3058       1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3059       1.41    bouyer 			continue;
   3060       1.41    bouyer 		}
   3061  1.107.2.3   nathanw 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3062       1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3063  1.107.2.3   nathanw 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3064       1.41    bouyer 		if (cp->hw_ok == 0)
   3065       1.41    bouyer 			continue;
   3066       1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3067       1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3068       1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3069       1.41    bouyer 			    PCI_CLASS_REG, cr);
   3070       1.41    bouyer 		}
   3071       1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3072       1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3073       1.30    bouyer 	}
   3074       1.30    bouyer }
   3075       1.30    bouyer 
   3076       1.30    bouyer void
   3077       1.30    bouyer acer_setup_channel(chp)
   3078       1.30    bouyer 	struct channel_softc *chp;
   3079       1.30    bouyer {
   3080       1.30    bouyer 	struct ata_drive_datas *drvp;
   3081       1.30    bouyer 	int drive;
   3082       1.30    bouyer 	u_int32_t acer_fifo_udma;
   3083       1.30    bouyer 	u_int32_t idedma_ctl;
   3084       1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3085       1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3086       1.30    bouyer 
   3087       1.30    bouyer 	idedma_ctl = 0;
   3088       1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3089       1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3090       1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3091       1.30    bouyer 	/* setup DMA if needed */
   3092       1.30    bouyer 	pciide_channel_dma_setup(cp);
   3093       1.30    bouyer 
   3094  1.107.2.3   nathanw 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3095  1.107.2.3   nathanw 	    DRIVE_UDMA) { /* check 80 pins cable */
   3096  1.107.2.3   nathanw 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3097  1.107.2.3   nathanw 		    ACER_0x4A_80PIN(chp->channel)) {
   3098  1.107.2.3   nathanw 			if (chp->ch_drive[0].UDMA_mode > 2)
   3099  1.107.2.3   nathanw 				chp->ch_drive[0].UDMA_mode = 2;
   3100  1.107.2.3   nathanw 			if (chp->ch_drive[1].UDMA_mode > 2)
   3101  1.107.2.3   nathanw 				chp->ch_drive[1].UDMA_mode = 2;
   3102  1.107.2.3   nathanw 		}
   3103  1.107.2.3   nathanw 	}
   3104  1.107.2.3   nathanw 
   3105       1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3106       1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3107       1.30    bouyer 		/* If no drive, skip */
   3108       1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3109       1.30    bouyer 			continue;
   3110       1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3111       1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3112       1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3113       1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3114       1.30    bouyer 		/* clear FIFO/DMA mode */
   3115       1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3116       1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3117       1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3118       1.30    bouyer 
   3119       1.30    bouyer 		/* add timing values, setup DMA if needed */
   3120       1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3121       1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3122       1.30    bouyer 			acer_fifo_udma |=
   3123       1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3124       1.30    bouyer 			goto pio;
   3125       1.30    bouyer 		}
   3126       1.30    bouyer 
   3127       1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3128       1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3129       1.30    bouyer 			/* use Ultra/DMA */
   3130       1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3131       1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3132       1.30    bouyer 			acer_fifo_udma |=
   3133       1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3134       1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3135  1.107.2.3   nathanw 			/* XXX disable if one drive < UDMA3 ? */
   3136  1.107.2.3   nathanw 			if (drvp->UDMA_mode >= 3) {
   3137  1.107.2.3   nathanw 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3138  1.107.2.3   nathanw 				    ACER_0x4B,
   3139  1.107.2.3   nathanw 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3140  1.107.2.3   nathanw 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3141  1.107.2.3   nathanw 			}
   3142       1.30    bouyer 		} else {
   3143       1.30    bouyer 			/*
   3144       1.30    bouyer 			 * use Multiword DMA
   3145       1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3146       1.30    bouyer 			 * so adjust DMA mode if needed
   3147       1.30    bouyer 			 */
   3148       1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3149       1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3150       1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3151       1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3152       1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3153       1.30    bouyer 			if (drvp->DMA_mode == 0)
   3154       1.30    bouyer 				drvp->PIO_mode = 0;
   3155       1.30    bouyer 		}
   3156       1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3157       1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3158       1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3159       1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3160       1.30    bouyer 	}
   3161       1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3162       1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3163       1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3164       1.30    bouyer 	if (idedma_ctl != 0) {
   3165       1.30    bouyer 		/* Add software bits in status register */
   3166       1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3167       1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3168       1.30    bouyer 	}
   3169       1.30    bouyer 	pciide_print_modes(cp);
   3170       1.30    bouyer }
   3171       1.30    bouyer 
   3172       1.41    bouyer int
   3173       1.41    bouyer acer_pci_intr(arg)
   3174       1.41    bouyer 	void *arg;
   3175       1.41    bouyer {
   3176       1.41    bouyer 	struct pciide_softc *sc = arg;
   3177       1.41    bouyer 	struct pciide_channel *cp;
   3178       1.41    bouyer 	struct channel_softc *wdc_cp;
   3179       1.41    bouyer 	int i, rv, crv;
   3180       1.41    bouyer 	u_int32_t chids;
   3181       1.41    bouyer 
   3182       1.41    bouyer 	rv = 0;
   3183       1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3184       1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3185       1.41    bouyer 		cp = &sc->pciide_channels[i];
   3186       1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3187       1.41    bouyer 		/* If a compat channel skip. */
   3188       1.41    bouyer 		if (cp->compat)
   3189       1.41    bouyer 			continue;
   3190       1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3191       1.41    bouyer 			crv = wdcintr(wdc_cp);
   3192       1.41    bouyer 			if (crv == 0)
   3193       1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3194       1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3195       1.41    bouyer 			else
   3196       1.41    bouyer 				rv = 1;
   3197       1.41    bouyer 		}
   3198       1.41    bouyer 	}
   3199       1.41    bouyer 	return rv;
   3200       1.41    bouyer }
   3201       1.41    bouyer 
   3202       1.67    bouyer void
   3203       1.67    bouyer hpt_chip_map(sc, pa)
   3204  1.107.2.2   nathanw 	struct pciide_softc *sc;
   3205       1.67    bouyer 	struct pci_attach_args *pa;
   3206       1.67    bouyer {
   3207       1.67    bouyer 	struct pciide_channel *cp;
   3208       1.67    bouyer 	int i, compatchan, revision;
   3209       1.67    bouyer 	pcireg_t interface;
   3210       1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3211       1.67    bouyer 
   3212       1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3213       1.67    bouyer 		return;
   3214       1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3215  1.107.2.2   nathanw 	printf(": Triones/Highpoint ");
   3216  1.107.2.2   nathanw 	if (revision == HPT370_REV)
   3217  1.107.2.2   nathanw 		printf("HPT370 IDE Controller\n");
   3218  1.107.2.3   nathanw 	else if (revision == HPT370A_REV)
   3219  1.107.2.3   nathanw 		printf("HPT370A IDE Controller\n");
   3220  1.107.2.3   nathanw 	else if (revision == HPT366_REV)
   3221  1.107.2.2   nathanw 		printf("HPT366 IDE Controller\n");
   3222  1.107.2.3   nathanw 	else
   3223  1.107.2.3   nathanw 		printf("unknown HPT IDE controller rev %d\n", revision);
   3224       1.67    bouyer 
   3225       1.67    bouyer 	/*
   3226       1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3227       1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3228       1.67    bouyer 	 */
   3229       1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3230       1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3231       1.67    bouyer 	} else {
   3232       1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3233       1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3234  1.107.2.3   nathanw 		if (revision == HPT370_REV || revision == HPT370A_REV)
   3235       1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3236       1.67    bouyer 	}
   3237       1.67    bouyer 
   3238       1.67    bouyer 	printf("%s: bus-master DMA support present",
   3239       1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3240       1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3241       1.67    bouyer 	printf("\n");
   3242       1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3243       1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3244       1.67    bouyer 	if (sc->sc_dma_ok) {
   3245       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3246       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3247       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3248       1.67    bouyer 	}
   3249       1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3250       1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3251       1.67    bouyer 
   3252       1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3253       1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3254       1.67    bouyer 	if (revision == HPT366_REV) {
   3255      1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3256       1.67    bouyer 		/*
   3257       1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3258       1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3259       1.67    bouyer 		 * with the real channel
   3260       1.67    bouyer 		 */
   3261       1.67    bouyer 		if (pa->pa_function == 0) {
   3262       1.67    bouyer 			compatchan = 0;
   3263       1.67    bouyer 		} else if (pa->pa_function == 1) {
   3264       1.67    bouyer 			compatchan = 1;
   3265       1.67    bouyer 		} else {
   3266       1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3267       1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3268       1.67    bouyer 			return;
   3269       1.67    bouyer 		}
   3270       1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3271       1.67    bouyer 	} else {
   3272       1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3273      1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3274       1.67    bouyer 	}
   3275       1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3276       1.75    bouyer 		cp = &sc->pciide_channels[i];
   3277       1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3278       1.67    bouyer 			compatchan = i;
   3279       1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3280       1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3281       1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3282       1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3283       1.67    bouyer 				continue;
   3284       1.67    bouyer 			}
   3285       1.67    bouyer 		}
   3286       1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3287       1.67    bouyer 			continue;
   3288       1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3289       1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3290       1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3291       1.67    bouyer 		} else {
   3292       1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3293       1.67    bouyer 			    &cmdsize, &ctlsize);
   3294       1.67    bouyer 		}
   3295       1.67    bouyer 		if (cp->hw_ok == 0)
   3296       1.67    bouyer 			return;
   3297       1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3298       1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3299       1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3300       1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3301       1.67    bouyer 	}
   3302  1.107.2.3   nathanw 	if (revision == HPT370_REV || revision == HPT370A_REV) {
   3303       1.81    bouyer 		/*
   3304       1.81    bouyer 		 * HPT370_REV has a bit to disable interrupts, make sure
   3305       1.81    bouyer 		 * to clear it
   3306       1.81    bouyer 		 */
   3307       1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3308       1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3309       1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3310       1.81    bouyer 	}
   3311       1.67    bouyer 	return;
   3312       1.67    bouyer }
   3313       1.67    bouyer 
   3314       1.67    bouyer void
   3315       1.67    bouyer hpt_setup_channel(chp)
   3316       1.67    bouyer 	struct channel_softc *chp;
   3317       1.67    bouyer {
   3318  1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   3319       1.67    bouyer 	int drive;
   3320       1.67    bouyer 	int cable;
   3321       1.67    bouyer 	u_int32_t before, after;
   3322       1.67    bouyer 	u_int32_t idedma_ctl;
   3323       1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3324       1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3325       1.67    bouyer 
   3326       1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3327       1.67    bouyer 
   3328       1.67    bouyer 	/* setup DMA if needed */
   3329       1.67    bouyer 	pciide_channel_dma_setup(cp);
   3330       1.67    bouyer 
   3331       1.67    bouyer 	idedma_ctl = 0;
   3332       1.67    bouyer 
   3333       1.67    bouyer 	/* Per drive settings */
   3334       1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3335       1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3336       1.67    bouyer 		/* If no drive, skip */
   3337       1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3338       1.67    bouyer 			continue;
   3339       1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3340       1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3341       1.67    bouyer 
   3342  1.107.2.2   nathanw 		/* add timing values, setup DMA if needed */
   3343  1.107.2.2   nathanw 		if (drvp->drive_flags & DRIVE_UDMA) {
   3344      1.101    bouyer 			/* use Ultra/DMA */
   3345      1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3346       1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3347       1.67    bouyer 			    drvp->UDMA_mode > 2)
   3348       1.67    bouyer 				drvp->UDMA_mode = 2;
   3349  1.107.2.2   nathanw 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3350       1.67    bouyer 			    hpt370_udma[drvp->UDMA_mode] :
   3351       1.67    bouyer 			    hpt366_udma[drvp->UDMA_mode];
   3352  1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3353  1.107.2.2   nathanw 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3354  1.107.2.2   nathanw 			/*
   3355  1.107.2.2   nathanw 			 * use Multiword DMA.
   3356  1.107.2.2   nathanw 			 * Timings will be used for both PIO and DMA, so adjust
   3357  1.107.2.2   nathanw 			 * DMA mode if needed
   3358  1.107.2.2   nathanw 			 */
   3359  1.107.2.2   nathanw 			if (drvp->PIO_mode >= 3 &&
   3360  1.107.2.2   nathanw 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3361  1.107.2.2   nathanw 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3362  1.107.2.2   nathanw 			}
   3363  1.107.2.2   nathanw 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3364       1.67    bouyer 			    hpt370_dma[drvp->DMA_mode] :
   3365       1.67    bouyer 			    hpt366_dma[drvp->DMA_mode];
   3366  1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3367  1.107.2.2   nathanw 		} else {
   3368       1.67    bouyer 			/* PIO only */
   3369  1.107.2.2   nathanw 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3370       1.67    bouyer 			    hpt370_pio[drvp->PIO_mode] :
   3371       1.67    bouyer 			    hpt366_pio[drvp->PIO_mode];
   3372       1.67    bouyer 		}
   3373       1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3374  1.107.2.2   nathanw 		    HPT_IDETIM(chp->channel, drive), after);
   3375       1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3376       1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3377       1.67    bouyer 		    after, before), DEBUG_PROBE);
   3378       1.67    bouyer 	}
   3379       1.67    bouyer 	if (idedma_ctl != 0) {
   3380       1.67    bouyer 		/* Add software bits in status register */
   3381       1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3382       1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3383       1.67    bouyer 	}
   3384       1.67    bouyer 	pciide_print_modes(cp);
   3385       1.67    bouyer }
   3386       1.67    bouyer 
   3387       1.67    bouyer int
   3388       1.67    bouyer hpt_pci_intr(arg)
   3389       1.67    bouyer 	void *arg;
   3390       1.67    bouyer {
   3391       1.67    bouyer 	struct pciide_softc *sc = arg;
   3392       1.67    bouyer 	struct pciide_channel *cp;
   3393       1.67    bouyer 	struct channel_softc *wdc_cp;
   3394       1.67    bouyer 	int rv = 0;
   3395       1.67    bouyer 	int dmastat, i, crv;
   3396       1.67    bouyer 
   3397       1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3398       1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3399       1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3400       1.67    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3401       1.67    bouyer 			continue;
   3402       1.67    bouyer 		cp = &sc->pciide_channels[i];
   3403       1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3404       1.67    bouyer 		crv = wdcintr(wdc_cp);
   3405       1.67    bouyer 		if (crv == 0) {
   3406       1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3407       1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3408       1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3409       1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3410       1.67    bouyer 		} else
   3411       1.67    bouyer 			rv = 1;
   3412       1.67    bouyer 	}
   3413       1.67    bouyer 	return rv;
   3414       1.67    bouyer }
   3415       1.67    bouyer 
   3416       1.67    bouyer 
   3417  1.107.2.1   nathanw /* Macros to test product */
   3418       1.87     enami #define PDC_IS_262(sc)							\
   3419       1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3420       1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3421  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3422  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3423  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3424  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
   3425  1.107.2.1   nathanw #define PDC_IS_265(sc)							\
   3426  1.107.2.1   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3427  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3428  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3429  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3430  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
   3431  1.107.2.8   nathanw #define PDC_IS_268(sc)							\
   3432  1.107.2.8   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3433  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3434  1.107.2.8   nathanw 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
   3435       1.48    bouyer 
   3436       1.30    bouyer void
   3437       1.41    bouyer pdc202xx_chip_map(sc, pa)
   3438  1.107.2.2   nathanw 	struct pciide_softc *sc;
   3439       1.30    bouyer 	struct pci_attach_args *pa;
   3440       1.41    bouyer {
   3441       1.30    bouyer 	struct pciide_channel *cp;
   3442       1.41    bouyer 	int channel;
   3443       1.41    bouyer 	pcireg_t interface, st, mode;
   3444       1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3445       1.41    bouyer 
   3446  1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3447  1.107.2.8   nathanw 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3448  1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   3449  1.107.2.8   nathanw 		    st), DEBUG_PROBE);
   3450  1.107.2.8   nathanw 	}
   3451       1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3452       1.41    bouyer 		return;
   3453       1.41    bouyer 
   3454       1.41    bouyer 	/* turn off  RAID mode */
   3455  1.107.2.8   nathanw 	if (!PDC_IS_268(sc))
   3456  1.107.2.8   nathanw 		st &= ~PDC2xx_STATE_IDERAID;
   3457       1.31    bouyer 
   3458       1.31    bouyer 	/*
   3459       1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3460       1.41    bouyer 	 * mode. We have to fake interface
   3461       1.31    bouyer 	 */
   3462       1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3463  1.107.2.8   nathanw 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   3464       1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3465       1.41    bouyer 
   3466       1.41    bouyer 	printf("%s: bus-master DMA support present",
   3467       1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3468       1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3469       1.41    bouyer 	printf("\n");
   3470       1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3471       1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3472       1.67    bouyer 	if (sc->sc_dma_ok) {
   3473       1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3474       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3475       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3476       1.67    bouyer 	}
   3477       1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3478       1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3479  1.107.2.1   nathanw 	if (PDC_IS_265(sc))
   3480  1.107.2.1   nathanw 		sc->sc_wdcdev.UDMA_cap = 5;
   3481  1.107.2.1   nathanw 	else if (PDC_IS_262(sc))
   3482       1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3483       1.41    bouyer 	else
   3484       1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3485  1.107.2.8   nathanw 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   3486  1.107.2.8   nathanw 			pdc20268_setup_channel : pdc202xx_setup_channel;
   3487       1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3488       1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3489       1.41    bouyer 
   3490  1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3491  1.107.2.8   nathanw 		/* setup failsafe defaults */
   3492  1.107.2.8   nathanw 		mode = 0;
   3493  1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3494  1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3495  1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3496  1.107.2.8   nathanw 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3497  1.107.2.8   nathanw 		for (channel = 0;
   3498  1.107.2.8   nathanw 		     channel < sc->sc_wdcdev.nchannels;
   3499  1.107.2.8   nathanw 		     channel++) {
   3500  1.107.2.8   nathanw 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3501  1.107.2.8   nathanw 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   3502  1.107.2.8   nathanw 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3503  1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3504  1.107.2.8   nathanw 			    DEBUG_PROBE);
   3505  1.107.2.8   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3506  1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   3507  1.107.2.8   nathanw 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3508  1.107.2.8   nathanw 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   3509  1.107.2.8   nathanw 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3510  1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3511  1.107.2.8   nathanw 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3512  1.107.2.8   nathanw 			    PDC2xx_TIM(channel, 1), mode);
   3513  1.107.2.8   nathanw 		}
   3514       1.41    bouyer 
   3515  1.107.2.8   nathanw 		mode = PDC2xx_SCR_DMA;
   3516  1.107.2.8   nathanw 		if (PDC_IS_262(sc)) {
   3517  1.107.2.8   nathanw 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3518  1.107.2.8   nathanw 		} else {
   3519  1.107.2.8   nathanw 			/* the BIOS set it up this way */
   3520  1.107.2.8   nathanw 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3521  1.107.2.8   nathanw 		}
   3522  1.107.2.8   nathanw 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3523  1.107.2.8   nathanw 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3524  1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   3525  1.107.2.8   nathanw 		    "now 0x%x\n",
   3526  1.107.2.8   nathanw 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3527  1.107.2.8   nathanw 			PDC2xx_SCR),
   3528  1.107.2.8   nathanw 		    mode), DEBUG_PROBE);
   3529  1.107.2.8   nathanw 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3530  1.107.2.8   nathanw 		    PDC2xx_SCR, mode);
   3531  1.107.2.8   nathanw 
   3532  1.107.2.8   nathanw 		/* controller initial state register is OK even without BIOS */
   3533  1.107.2.8   nathanw 		/* Set DMA mode to IDE DMA compatibility */
   3534  1.107.2.8   nathanw 		mode =
   3535  1.107.2.8   nathanw 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3536  1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   3537  1.107.2.8   nathanw 		    DEBUG_PROBE);
   3538  1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3539  1.107.2.8   nathanw 		    mode | 0x1);
   3540  1.107.2.8   nathanw 		mode =
   3541  1.107.2.8   nathanw 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3542  1.107.2.8   nathanw 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3543  1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3544  1.107.2.8   nathanw 		    mode | 0x1);
   3545       1.48    bouyer 	}
   3546       1.41    bouyer 
   3547       1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3548       1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3549       1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3550       1.41    bouyer 			continue;
   3551  1.107.2.8   nathanw 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   3552       1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3553       1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3554       1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3555       1.41    bouyer 			continue;
   3556       1.41    bouyer 		}
   3557  1.107.2.1   nathanw 		if (PDC_IS_265(sc))
   3558  1.107.2.1   nathanw 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3559  1.107.2.1   nathanw 			    pdc20265_pci_intr);
   3560  1.107.2.1   nathanw 		else
   3561  1.107.2.1   nathanw 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3562  1.107.2.1   nathanw 			    pdc202xx_pci_intr);
   3563       1.41    bouyer 		if (cp->hw_ok == 0)
   3564       1.41    bouyer 			continue;
   3565  1.107.2.8   nathanw 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   3566       1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3567       1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3568       1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3569       1.41    bouyer 		pdc202xx_setup_channel(&cp->wdc_channel);
   3570       1.41    bouyer 	}
   3571  1.107.2.8   nathanw 	if (!PDC_IS_268(sc)) {
   3572  1.107.2.8   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   3573  1.107.2.8   nathanw 		    "0x%x\n", st), DEBUG_PROBE);
   3574  1.107.2.8   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3575  1.107.2.8   nathanw 	}
   3576       1.41    bouyer 	return;
   3577       1.41    bouyer }
   3578       1.41    bouyer 
   3579       1.41    bouyer void
   3580       1.41    bouyer pdc202xx_setup_channel(chp)
   3581       1.41    bouyer 	struct channel_softc *chp;
   3582       1.41    bouyer {
   3583  1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   3584       1.41    bouyer 	int drive;
   3585       1.48    bouyer 	pcireg_t mode, st;
   3586       1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3587       1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3588       1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3589       1.48    bouyer 	int channel = chp->channel;
   3590       1.41    bouyer 
   3591       1.41    bouyer 	/* setup DMA if needed */
   3592       1.41    bouyer 	pciide_channel_dma_setup(cp);
   3593       1.30    bouyer 
   3594       1.41    bouyer 	idedma_ctl = 0;
   3595  1.107.2.1   nathanw 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   3596  1.107.2.1   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3597  1.107.2.1   nathanw 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   3598  1.107.2.1   nathanw 	    DEBUG_PROBE);
   3599       1.48    bouyer 
   3600       1.48    bouyer 	/* Per channel settings */
   3601       1.48    bouyer 	if (PDC_IS_262(sc)) {
   3602       1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3603       1.48    bouyer 		    PDC262_U66);
   3604       1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3605       1.48    bouyer 		/* Trimm UDMA mode */
   3606       1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   3607       1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3608       1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   3609       1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3610       1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   3611       1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3612       1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3613       1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3614       1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3615       1.48    bouyer 		}
   3616       1.48    bouyer 		/* Set U66 if needed */
   3617       1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3618       1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   3619       1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3620       1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   3621       1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   3622       1.48    bouyer 		else
   3623       1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   3624       1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3625       1.48    bouyer 		    PDC262_U66, scr);
   3626  1.107.2.1   nathanw 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   3627  1.107.2.1   nathanw 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   3628  1.107.2.1   nathanw 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3629  1.107.2.1   nathanw 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   3630       1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   3631       1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   3632       1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3633       1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3634       1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   3635       1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3636       1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3637       1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   3638       1.48    bouyer 				atapi = 0;
   3639       1.48    bouyer 			else
   3640       1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   3641       1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3642       1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   3643       1.48    bouyer 		}
   3644       1.48    bouyer 	}
   3645       1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   3646       1.41    bouyer 		drvp = &chp->ch_drive[drive];
   3647       1.41    bouyer 		/* If no drive, skip */
   3648       1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3649       1.41    bouyer 			continue;
   3650       1.48    bouyer 		mode = 0;
   3651       1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3652      1.101    bouyer 			/* use Ultra/DMA */
   3653      1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3654       1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3655       1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   3656       1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3657       1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   3658       1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3659       1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3660       1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3661       1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   3662       1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3663       1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   3664       1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3665       1.41    bouyer 		} else {
   3666       1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3667       1.41    bouyer 			    pdc2xx_dma_mb[0]);
   3668       1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3669       1.41    bouyer 			    pdc2xx_dma_mc[0]);
   3670       1.41    bouyer 		}
   3671       1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   3672       1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   3673       1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   3674       1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   3675       1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   3676       1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   3677       1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   3678       1.48    bouyer 			if (drive == 0)
   3679       1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   3680       1.48    bouyer 		}
   3681       1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   3682       1.41    bouyer 		    "timings 0x%x\n",
   3683       1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   3684       1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   3685       1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3686       1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   3687       1.41    bouyer 	}
   3688  1.107.2.8   nathanw 	if (idedma_ctl != 0) {
   3689  1.107.2.8   nathanw 		/* Add software bits in status register */
   3690  1.107.2.8   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3691  1.107.2.8   nathanw 		    IDEDMA_CTL, idedma_ctl);
   3692  1.107.2.8   nathanw 	}
   3693  1.107.2.8   nathanw 	pciide_print_modes(cp);
   3694  1.107.2.8   nathanw }
   3695  1.107.2.8   nathanw 
   3696  1.107.2.8   nathanw void
   3697  1.107.2.8   nathanw pdc20268_setup_channel(chp)
   3698  1.107.2.8   nathanw 	struct channel_softc *chp;
   3699  1.107.2.8   nathanw {
   3700  1.107.2.8   nathanw 	struct ata_drive_datas *drvp;
   3701  1.107.2.8   nathanw 	int drive;
   3702  1.107.2.8   nathanw 	u_int32_t idedma_ctl;
   3703  1.107.2.8   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3704  1.107.2.8   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3705  1.107.2.8   nathanw 	int u100;
   3706  1.107.2.8   nathanw 
   3707  1.107.2.8   nathanw 	/* setup DMA if needed */
   3708  1.107.2.8   nathanw 	pciide_channel_dma_setup(cp);
   3709  1.107.2.8   nathanw 
   3710  1.107.2.8   nathanw 	idedma_ctl = 0;
   3711  1.107.2.8   nathanw 
   3712  1.107.2.8   nathanw 	/* I don't know what this is for, FreeBSD does it ... */
   3713  1.107.2.8   nathanw 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3714  1.107.2.8   nathanw 	    IDEDMA_CMD + 0x1, 0x0b);
   3715  1.107.2.8   nathanw 
   3716  1.107.2.8   nathanw 	/*
   3717  1.107.2.8   nathanw 	 * I don't know what this is for; FreeBSD checks this ... this is not
   3718  1.107.2.8   nathanw 	 * cable type detect.
   3719  1.107.2.8   nathanw 	 */
   3720  1.107.2.8   nathanw 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3721  1.107.2.8   nathanw 	    IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
   3722  1.107.2.8   nathanw 
   3723  1.107.2.8   nathanw 	for (drive = 0; drive < 2; drive++) {
   3724  1.107.2.8   nathanw 		drvp = &chp->ch_drive[drive];
   3725  1.107.2.8   nathanw 		/* If no drive, skip */
   3726  1.107.2.8   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   3727  1.107.2.8   nathanw 			continue;
   3728  1.107.2.8   nathanw 		if (drvp->drive_flags & DRIVE_UDMA) {
   3729  1.107.2.8   nathanw 			/* use Ultra/DMA */
   3730  1.107.2.8   nathanw 			drvp->drive_flags &= ~DRIVE_DMA;
   3731  1.107.2.8   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3732  1.107.2.8   nathanw 			if (drvp->UDMA_mode > 2 && u100 == 0)
   3733  1.107.2.8   nathanw 				drvp->UDMA_mode = 2;
   3734  1.107.2.8   nathanw 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3735  1.107.2.8   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3736  1.107.2.8   nathanw 		}
   3737  1.107.2.8   nathanw 	}
   3738  1.107.2.8   nathanw 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   3739       1.41    bouyer 	if (idedma_ctl != 0) {
   3740       1.41    bouyer 		/* Add software bits in status register */
   3741       1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3742       1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3743       1.30    bouyer 	}
   3744       1.41    bouyer 	pciide_print_modes(cp);
   3745       1.41    bouyer }
   3746       1.41    bouyer 
   3747       1.41    bouyer int
   3748       1.41    bouyer pdc202xx_pci_intr(arg)
   3749       1.41    bouyer 	void *arg;
   3750       1.41    bouyer {
   3751       1.41    bouyer 	struct pciide_softc *sc = arg;
   3752       1.41    bouyer 	struct pciide_channel *cp;
   3753       1.41    bouyer 	struct channel_softc *wdc_cp;
   3754       1.41    bouyer 	int i, rv, crv;
   3755       1.41    bouyer 	u_int32_t scr;
   3756       1.30    bouyer 
   3757       1.41    bouyer 	rv = 0;
   3758       1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   3759       1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3760       1.41    bouyer 		cp = &sc->pciide_channels[i];
   3761       1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3762       1.41    bouyer 		/* If a compat channel skip. */
   3763       1.41    bouyer 		if (cp->compat)
   3764       1.41    bouyer 			continue;
   3765       1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   3766       1.41    bouyer 			crv = wdcintr(wdc_cp);
   3767       1.41    bouyer 			if (crv == 0)
   3768  1.107.2.1   nathanw 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   3769  1.107.2.1   nathanw 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   3770       1.41    bouyer 			else
   3771       1.41    bouyer 				rv = 1;
   3772       1.41    bouyer 		}
   3773  1.107.2.1   nathanw 	}
   3774  1.107.2.1   nathanw 	return rv;
   3775  1.107.2.1   nathanw }
   3776  1.107.2.1   nathanw 
   3777  1.107.2.1   nathanw int
   3778  1.107.2.1   nathanw pdc20265_pci_intr(arg)
   3779  1.107.2.1   nathanw 	void *arg;
   3780  1.107.2.1   nathanw {
   3781  1.107.2.1   nathanw 	struct pciide_softc *sc = arg;
   3782  1.107.2.1   nathanw 	struct pciide_channel *cp;
   3783  1.107.2.1   nathanw 	struct channel_softc *wdc_cp;
   3784  1.107.2.1   nathanw 	int i, rv, crv;
   3785  1.107.2.1   nathanw 	u_int32_t dmastat;
   3786  1.107.2.1   nathanw 
   3787  1.107.2.1   nathanw 	rv = 0;
   3788  1.107.2.1   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3789  1.107.2.1   nathanw 		cp = &sc->pciide_channels[i];
   3790  1.107.2.1   nathanw 		wdc_cp = &cp->wdc_channel;
   3791  1.107.2.1   nathanw 		/* If a compat channel skip. */
   3792  1.107.2.1   nathanw 		if (cp->compat)
   3793  1.107.2.1   nathanw 			continue;
   3794  1.107.2.1   nathanw 		/*
   3795  1.107.2.1   nathanw 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   3796  1.107.2.1   nathanw 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   3797  1.107.2.1   nathanw 		 * So use it instead (requires 2 reg reads instead of 1,
   3798  1.107.2.1   nathanw 		 * but we can't do it another way).
   3799  1.107.2.1   nathanw 		 */
   3800  1.107.2.1   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   3801  1.107.2.1   nathanw 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3802  1.107.2.1   nathanw 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3803  1.107.2.1   nathanw 			continue;
   3804  1.107.2.1   nathanw 		crv = wdcintr(wdc_cp);
   3805  1.107.2.1   nathanw 		if (crv == 0)
   3806  1.107.2.1   nathanw 			printf("%s:%d: bogus intr\n",
   3807  1.107.2.1   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3808  1.107.2.1   nathanw 		else
   3809  1.107.2.1   nathanw 			rv = 1;
   3810       1.15    bouyer 	}
   3811       1.41    bouyer 	return rv;
   3812       1.59       scw }
   3813       1.59       scw 
   3814       1.59       scw void
   3815       1.59       scw opti_chip_map(sc, pa)
   3816       1.59       scw 	struct pciide_softc *sc;
   3817       1.59       scw 	struct pci_attach_args *pa;
   3818       1.59       scw {
   3819       1.59       scw 	struct pciide_channel *cp;
   3820       1.59       scw 	bus_size_t cmdsize, ctlsize;
   3821       1.59       scw 	pcireg_t interface;
   3822       1.59       scw 	u_int8_t init_ctrl;
   3823       1.59       scw 	int channel;
   3824       1.59       scw 
   3825       1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   3826       1.59       scw 		return;
   3827       1.59       scw 	printf("%s: bus-master DMA support present",
   3828       1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3829  1.107.2.2   nathanw 
   3830  1.107.2.2   nathanw 	/*
   3831  1.107.2.2   nathanw 	 * XXXSCW:
   3832  1.107.2.2   nathanw 	 * There seem to be a couple of buggy revisions/implementations
   3833  1.107.2.2   nathanw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   3834  1.107.2.2   nathanw 	 * the reported problems (PR/11644) but still fails for the
   3835  1.107.2.2   nathanw 	 * other (PR/13151), although the latter may be due to other
   3836  1.107.2.2   nathanw 	 * issues too...
   3837  1.107.2.2   nathanw 	 */
   3838  1.107.2.2   nathanw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   3839  1.107.2.2   nathanw 		printf(" but disabled due to chip rev. <= 0x12");
   3840  1.107.2.2   nathanw 		sc->sc_dma_ok = 0;
   3841  1.107.2.2   nathanw 		sc->sc_wdcdev.cap = 0;
   3842  1.107.2.2   nathanw 	} else {
   3843  1.107.2.2   nathanw 		sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32;
   3844  1.107.2.2   nathanw 		pciide_mapreg_dma(sc, pa);
   3845  1.107.2.2   nathanw 	}
   3846       1.59       scw 	printf("\n");
   3847       1.59       scw 
   3848  1.107.2.2   nathanw 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
   3849       1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   3850       1.59       scw 	if (sc->sc_dma_ok) {
   3851       1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3852       1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3853       1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   3854       1.59       scw 	}
   3855       1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   3856       1.59       scw 
   3857       1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3858       1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3859       1.59       scw 
   3860       1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3861       1.59       scw 	    OPTI_REG_INIT_CONTROL);
   3862       1.59       scw 
   3863       1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   3864       1.59       scw 
   3865       1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3866       1.59       scw 		cp = &sc->pciide_channels[channel];
   3867       1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   3868       1.59       scw 			continue;
   3869       1.59       scw 		if (channel == 1 &&
   3870       1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   3871       1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   3872       1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3873       1.59       scw 			continue;
   3874       1.59       scw 		}
   3875       1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3876       1.59       scw 		    pciide_pci_intr);
   3877       1.59       scw 		if (cp->hw_ok == 0)
   3878       1.59       scw 			continue;
   3879       1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   3880       1.59       scw 		if (cp->hw_ok == 0)
   3881       1.59       scw 			continue;
   3882       1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   3883       1.59       scw 	}
   3884       1.59       scw }
   3885       1.59       scw 
   3886       1.59       scw void
   3887       1.59       scw opti_setup_channel(chp)
   3888       1.59       scw 	struct channel_softc *chp;
   3889       1.59       scw {
   3890       1.59       scw 	struct ata_drive_datas *drvp;
   3891       1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3892       1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3893       1.66       scw 	int drive, spd;
   3894       1.59       scw 	int mode[2];
   3895       1.59       scw 	u_int8_t rv, mr;
   3896       1.59       scw 
   3897       1.59       scw 	/*
   3898       1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   3899       1.59       scw 	 * Miscellaneous Register are always zero initially.
   3900       1.59       scw 	 */
   3901       1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   3902       1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   3903       1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   3904       1.59       scw 		OPTI_MISC_INDEX_MASK);
   3905       1.59       scw 
   3906       1.59       scw 	/* Prime the control register before setting timing values */
   3907       1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   3908       1.59       scw 
   3909       1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   3910       1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   3911       1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   3912       1.66       scw 
   3913       1.59       scw 	/* setup DMA if needed */
   3914       1.59       scw 	pciide_channel_dma_setup(cp);
   3915       1.59       scw 
   3916       1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3917       1.59       scw 		drvp = &chp->ch_drive[drive];
   3918       1.59       scw 		/* If no drive, skip */
   3919       1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   3920       1.59       scw 			mode[drive] = -1;
   3921       1.59       scw 			continue;
   3922       1.59       scw 		}
   3923       1.59       scw 
   3924       1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   3925       1.59       scw 			/*
   3926       1.59       scw 			 * Timings will be used for both PIO and DMA,
   3927       1.59       scw 			 * so adjust DMA mode if needed
   3928       1.59       scw 			 */
   3929       1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3930       1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3931       1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3932       1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3933       1.59       scw 				    drvp->PIO_mode - 2 : 0;
   3934       1.59       scw 			if (drvp->DMA_mode == 0)
   3935       1.59       scw 				drvp->PIO_mode = 0;
   3936       1.59       scw 
   3937       1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   3938       1.59       scw 		} else
   3939       1.59       scw 			mode[drive] = drvp->PIO_mode;
   3940       1.59       scw 
   3941       1.59       scw 		if (drive && mode[0] >= 0 &&
   3942       1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   3943       1.59       scw 			/*
   3944       1.59       scw 			 * Can't have two drives using different values
   3945       1.59       scw 			 * for `Address Setup Time'.
   3946       1.59       scw 			 * Slow down the faster drive to compensate.
   3947       1.59       scw 			 */
   3948       1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   3949       1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   3950       1.59       scw 
   3951       1.59       scw 			mode[d] = mode[1-d];
   3952       1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   3953       1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   3954       1.59       scw 			chp->ch_drive[d].drive_flags &= DRIVE_DMA;
   3955       1.59       scw 		}
   3956       1.59       scw 	}
   3957       1.59       scw 
   3958       1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3959       1.59       scw 		int m;
   3960       1.59       scw 		if ((m = mode[drive]) < 0)
   3961       1.59       scw 			continue;
   3962       1.59       scw 
   3963       1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   3964       1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   3965       1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   3966       1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   3967       1.59       scw 
   3968       1.59       scw 		/* Set the pulse width and recovery timing parameters */
   3969       1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   3970       1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   3971       1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   3972       1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   3973       1.59       scw 
   3974       1.59       scw 		/* Set the Enhanced Mode register appropriately */
   3975       1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   3976       1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   3977       1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   3978       1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   3979       1.59       scw 	}
   3980       1.59       scw 
   3981       1.59       scw 	/* Finally, enable the timings */
   3982       1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   3983       1.59       scw 
   3984       1.59       scw 	pciide_print_modes(cp);
   3985  1.107.2.2   nathanw }
   3986  1.107.2.2   nathanw 
   3987  1.107.2.2   nathanw #define	ACARD_IS_850(sc)						\
   3988  1.107.2.2   nathanw 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   3989  1.107.2.2   nathanw 
   3990  1.107.2.2   nathanw void
   3991  1.107.2.2   nathanw acard_chip_map(sc, pa)
   3992  1.107.2.2   nathanw 	struct pciide_softc *sc;
   3993  1.107.2.2   nathanw 	struct pci_attach_args *pa;
   3994  1.107.2.2   nathanw {
   3995  1.107.2.2   nathanw 	struct pciide_channel *cp;
   3996  1.107.2.2   nathanw 	int i;
   3997  1.107.2.2   nathanw 	pcireg_t interface;
   3998  1.107.2.2   nathanw 	bus_size_t cmdsize, ctlsize;
   3999  1.107.2.2   nathanw 
   4000  1.107.2.2   nathanw 	if (pciide_chipen(sc, pa) == 0)
   4001  1.107.2.2   nathanw 		return;
   4002  1.107.2.2   nathanw 
   4003  1.107.2.2   nathanw 	/*
   4004  1.107.2.2   nathanw 	 * when the chip is in native mode it identifies itself as a
   4005  1.107.2.2   nathanw 	 * 'misc mass storage'. Fake interface in this case.
   4006  1.107.2.2   nathanw 	 */
   4007  1.107.2.2   nathanw 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4008  1.107.2.2   nathanw 		interface = PCI_INTERFACE(pa->pa_class);
   4009  1.107.2.2   nathanw 	} else {
   4010  1.107.2.2   nathanw 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4011  1.107.2.2   nathanw 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4012  1.107.2.2   nathanw 	}
   4013  1.107.2.2   nathanw 
   4014  1.107.2.2   nathanw 	printf("%s: bus-master DMA support present",
   4015  1.107.2.2   nathanw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4016  1.107.2.2   nathanw 	pciide_mapreg_dma(sc, pa);
   4017  1.107.2.2   nathanw 	printf("\n");
   4018  1.107.2.2   nathanw 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4019  1.107.2.2   nathanw 	    WDC_CAPABILITY_MODE;
   4020  1.107.2.2   nathanw 
   4021  1.107.2.2   nathanw 	if (sc->sc_dma_ok) {
   4022  1.107.2.2   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4023  1.107.2.2   nathanw 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4024  1.107.2.2   nathanw 		sc->sc_wdcdev.irqack = pciide_irqack;
   4025  1.107.2.2   nathanw 	}
   4026  1.107.2.2   nathanw 	sc->sc_wdcdev.PIO_cap = 4;
   4027  1.107.2.2   nathanw 	sc->sc_wdcdev.DMA_cap = 2;
   4028  1.107.2.2   nathanw 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4029  1.107.2.2   nathanw 
   4030  1.107.2.2   nathanw 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4031  1.107.2.2   nathanw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4032  1.107.2.2   nathanw 	sc->sc_wdcdev.nchannels = 2;
   4033  1.107.2.2   nathanw 
   4034  1.107.2.2   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4035  1.107.2.2   nathanw 		cp = &sc->pciide_channels[i];
   4036  1.107.2.2   nathanw 		if (pciide_chansetup(sc, i, interface) == 0)
   4037  1.107.2.2   nathanw 			continue;
   4038  1.107.2.2   nathanw 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4039  1.107.2.2   nathanw 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4040  1.107.2.2   nathanw 			    &ctlsize, pciide_pci_intr);
   4041  1.107.2.2   nathanw 		} else {
   4042  1.107.2.2   nathanw 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   4043  1.107.2.2   nathanw 			    &cmdsize, &ctlsize);
   4044  1.107.2.2   nathanw 		}
   4045  1.107.2.2   nathanw 		if (cp->hw_ok == 0)
   4046  1.107.2.2   nathanw 			return;
   4047  1.107.2.2   nathanw 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4048  1.107.2.2   nathanw 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4049  1.107.2.2   nathanw 		wdcattach(&cp->wdc_channel);
   4050  1.107.2.2   nathanw 		acard_setup_channel(&cp->wdc_channel);
   4051  1.107.2.2   nathanw 	}
   4052  1.107.2.2   nathanw 	if (!ACARD_IS_850(sc)) {
   4053  1.107.2.2   nathanw 		u_int32_t reg;
   4054  1.107.2.2   nathanw 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4055  1.107.2.2   nathanw 		reg &= ~ATP860_CTRL_INT;
   4056  1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4057  1.107.2.2   nathanw 	}
   4058  1.107.2.2   nathanw }
   4059  1.107.2.2   nathanw 
   4060  1.107.2.2   nathanw void
   4061  1.107.2.2   nathanw acard_setup_channel(chp)
   4062  1.107.2.2   nathanw 	struct channel_softc *chp;
   4063  1.107.2.2   nathanw {
   4064  1.107.2.2   nathanw 	struct ata_drive_datas *drvp;
   4065  1.107.2.2   nathanw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4066  1.107.2.2   nathanw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4067  1.107.2.2   nathanw 	int channel = chp->channel;
   4068  1.107.2.2   nathanw 	int drive;
   4069  1.107.2.2   nathanw 	u_int32_t idetime, udma_mode;
   4070  1.107.2.2   nathanw 	u_int32_t idedma_ctl;
   4071  1.107.2.2   nathanw 
   4072  1.107.2.2   nathanw 	/* setup DMA if needed */
   4073  1.107.2.2   nathanw 	pciide_channel_dma_setup(cp);
   4074  1.107.2.2   nathanw 
   4075  1.107.2.2   nathanw 	if (ACARD_IS_850(sc)) {
   4076  1.107.2.2   nathanw 		idetime = 0;
   4077  1.107.2.2   nathanw 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4078  1.107.2.2   nathanw 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4079  1.107.2.2   nathanw 	} else {
   4080  1.107.2.2   nathanw 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4081  1.107.2.2   nathanw 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4082  1.107.2.2   nathanw 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4083  1.107.2.2   nathanw 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4084  1.107.2.4   nathanw 
   4085  1.107.2.4   nathanw 		/* check 80 pins cable */
   4086  1.107.2.4   nathanw 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4087  1.107.2.4   nathanw 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4088  1.107.2.4   nathanw 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4089  1.107.2.4   nathanw 			    & ATP860_CTRL_80P(chp->channel)) {
   4090  1.107.2.4   nathanw 				if (chp->ch_drive[0].UDMA_mode > 2)
   4091  1.107.2.4   nathanw 					chp->ch_drive[0].UDMA_mode = 2;
   4092  1.107.2.4   nathanw 				if (chp->ch_drive[1].UDMA_mode > 2)
   4093  1.107.2.4   nathanw 					chp->ch_drive[1].UDMA_mode = 2;
   4094  1.107.2.4   nathanw 			}
   4095  1.107.2.4   nathanw 		}
   4096  1.107.2.2   nathanw 	}
   4097  1.107.2.2   nathanw 
   4098  1.107.2.2   nathanw 	idedma_ctl = 0;
   4099  1.107.2.2   nathanw 
   4100  1.107.2.2   nathanw 	/* Per drive settings */
   4101  1.107.2.2   nathanw 	for (drive = 0; drive < 2; drive++) {
   4102  1.107.2.2   nathanw 		drvp = &chp->ch_drive[drive];
   4103  1.107.2.2   nathanw 		/* If no drive, skip */
   4104  1.107.2.2   nathanw 		if ((drvp->drive_flags & DRIVE) == 0)
   4105  1.107.2.2   nathanw 			continue;
   4106  1.107.2.2   nathanw 		/* add timing values, setup DMA if needed */
   4107  1.107.2.2   nathanw 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4108  1.107.2.2   nathanw 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4109  1.107.2.2   nathanw 			/* use Ultra/DMA */
   4110  1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4111  1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4112  1.107.2.2   nathanw 				    acard_act_udma[drvp->UDMA_mode],
   4113  1.107.2.2   nathanw 				    acard_rec_udma[drvp->UDMA_mode]);
   4114  1.107.2.2   nathanw 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4115  1.107.2.2   nathanw 				    acard_udma_conf[drvp->UDMA_mode]);
   4116  1.107.2.2   nathanw 			} else {
   4117  1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4118  1.107.2.2   nathanw 				    acard_act_udma[drvp->UDMA_mode],
   4119  1.107.2.2   nathanw 				    acard_rec_udma[drvp->UDMA_mode]);
   4120  1.107.2.2   nathanw 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4121  1.107.2.2   nathanw 				    acard_udma_conf[drvp->UDMA_mode]);
   4122  1.107.2.2   nathanw 			}
   4123  1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4124  1.107.2.2   nathanw 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4125  1.107.2.2   nathanw 		    (drvp->drive_flags & DRIVE_DMA)) {
   4126  1.107.2.2   nathanw 			/* use Multiword DMA */
   4127  1.107.2.2   nathanw 			drvp->drive_flags &= ~DRIVE_UDMA;
   4128  1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4129  1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4130  1.107.2.2   nathanw 				    acard_act_dma[drvp->DMA_mode],
   4131  1.107.2.2   nathanw 				    acard_rec_dma[drvp->DMA_mode]);
   4132  1.107.2.2   nathanw 			} else {
   4133  1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4134  1.107.2.2   nathanw 				    acard_act_dma[drvp->DMA_mode],
   4135  1.107.2.2   nathanw 				    acard_rec_dma[drvp->DMA_mode]);
   4136  1.107.2.2   nathanw 			}
   4137  1.107.2.2   nathanw 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4138  1.107.2.2   nathanw 		} else {
   4139  1.107.2.2   nathanw 			/* PIO only */
   4140  1.107.2.2   nathanw 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4141  1.107.2.2   nathanw 			if (ACARD_IS_850(sc)) {
   4142  1.107.2.2   nathanw 				idetime |= ATP850_SETTIME(drive,
   4143  1.107.2.2   nathanw 				    acard_act_pio[drvp->PIO_mode],
   4144  1.107.2.2   nathanw 				    acard_rec_pio[drvp->PIO_mode]);
   4145  1.107.2.2   nathanw 			} else {
   4146  1.107.2.2   nathanw 				idetime |= ATP860_SETTIME(channel, drive,
   4147  1.107.2.2   nathanw 				    acard_act_pio[drvp->PIO_mode],
   4148  1.107.2.2   nathanw 				    acard_rec_pio[drvp->PIO_mode]);
   4149  1.107.2.2   nathanw 			}
   4150  1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4151  1.107.2.2   nathanw 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4152  1.107.2.2   nathanw 		    | ATP8x0_CTRL_EN(channel));
   4153  1.107.2.2   nathanw 		}
   4154  1.107.2.2   nathanw 	}
   4155  1.107.2.2   nathanw 
   4156  1.107.2.2   nathanw 	if (idedma_ctl != 0) {
   4157  1.107.2.2   nathanw 		/* Add software bits in status register */
   4158  1.107.2.2   nathanw 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4159  1.107.2.2   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4160  1.107.2.2   nathanw 	}
   4161  1.107.2.2   nathanw 	pciide_print_modes(cp);
   4162  1.107.2.2   nathanw 
   4163  1.107.2.2   nathanw 	if (ACARD_IS_850(sc)) {
   4164  1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4165  1.107.2.2   nathanw 		    ATP850_IDETIME(channel), idetime);
   4166  1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4167  1.107.2.2   nathanw 	} else {
   4168  1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4169  1.107.2.2   nathanw 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4170  1.107.2.2   nathanw 	}
   4171  1.107.2.2   nathanw }
   4172  1.107.2.2   nathanw 
   4173  1.107.2.2   nathanw int
   4174  1.107.2.2   nathanw acard_pci_intr(arg)
   4175  1.107.2.2   nathanw 	void *arg;
   4176  1.107.2.2   nathanw {
   4177  1.107.2.2   nathanw 	struct pciide_softc *sc = arg;
   4178  1.107.2.2   nathanw 	struct pciide_channel *cp;
   4179  1.107.2.2   nathanw 	struct channel_softc *wdc_cp;
   4180  1.107.2.2   nathanw 	int rv = 0;
   4181  1.107.2.2   nathanw 	int dmastat, i, crv;
   4182  1.107.2.2   nathanw 
   4183  1.107.2.2   nathanw 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4184  1.107.2.2   nathanw 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4185  1.107.2.2   nathanw 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4186  1.107.2.2   nathanw 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4187  1.107.2.2   nathanw 			continue;
   4188  1.107.2.2   nathanw 		cp = &sc->pciide_channels[i];
   4189  1.107.2.2   nathanw 		wdc_cp = &cp->wdc_channel;
   4190  1.107.2.2   nathanw 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4191  1.107.2.2   nathanw 			(void)wdcintr(wdc_cp);
   4192  1.107.2.2   nathanw 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4193  1.107.2.2   nathanw 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4194  1.107.2.2   nathanw 			continue;
   4195  1.107.2.2   nathanw 		}
   4196  1.107.2.2   nathanw 		crv = wdcintr(wdc_cp);
   4197  1.107.2.2   nathanw 		if (crv == 0)
   4198  1.107.2.2   nathanw 			printf("%s:%d: bogus intr\n",
   4199  1.107.2.2   nathanw 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4200  1.107.2.2   nathanw 		else if (crv == 1)
   4201  1.107.2.2   nathanw 			rv = 1;
   4202  1.107.2.2   nathanw 		else if (rv == 0)
   4203  1.107.2.2   nathanw 			rv = crv;
   4204  1.107.2.2   nathanw 	}
   4205  1.107.2.2   nathanw 	return rv;
   4206        1.1       cgd }
   4207