Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.134
      1  1.134     lukem /*	$NetBSD: pciide.c,v 1.134 2001/11/13 07:48:48 lukem Exp $	*/
      2   1.41    bouyer 
      3   1.41    bouyer 
      4   1.41    bouyer /*
      5  1.113    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6   1.41    bouyer  *
      7   1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.41    bouyer  * modification, are permitted provided that the following conditions
      9   1.41    bouyer  * are met:
     10   1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16   1.41    bouyer  *    must display the following acknowledgement:
     17   1.41    bouyer  *	This product includes software developed by the University of
     18   1.41    bouyer  *	California, Berkeley and its contributors.
     19   1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     20   1.41    bouyer  *    may be used to endorse or promote products derived from this software
     21   1.41    bouyer  *    without specific prior written permission.
     22   1.41    bouyer  *
     23   1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24   1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25   1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26   1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27   1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28   1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29   1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30   1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31   1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32   1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33   1.41    bouyer  *
     34   1.41    bouyer  */
     35   1.41    bouyer 
     36    1.1       cgd 
     37    1.1       cgd /*
     38    1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     39    1.1       cgd  *
     40    1.1       cgd  * Redistribution and use in source and binary forms, with or without
     41    1.1       cgd  * modification, are permitted provided that the following conditions
     42    1.1       cgd  * are met:
     43    1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     44    1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     45    1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     46    1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     47    1.1       cgd  *    documentation and/or other materials provided with the distribution.
     48    1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     49    1.1       cgd  *    must display the following acknowledgement:
     50    1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     51    1.1       cgd  *	for the NetBSD Project.
     52    1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     53    1.1       cgd  *    derived from this software without specific prior written permission
     54    1.1       cgd  *
     55    1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     56    1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     57    1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     58    1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     59    1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     60    1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     61    1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     62    1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     63    1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     64    1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     65    1.1       cgd  */
     66    1.1       cgd 
     67    1.1       cgd /*
     68    1.1       cgd  * PCI IDE controller driver.
     69    1.1       cgd  *
     70    1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     71    1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     72    1.1       cgd  *
     73    1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     74    1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     75    1.2       cgd  * 5/16/94" from the PCI SIG.
     76    1.1       cgd  *
     77    1.1       cgd  */
     78  1.134     lukem 
     79  1.134     lukem #include <sys/cdefs.h>
     80  1.134     lukem __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.134 2001/11/13 07:48:48 lukem Exp $");
     81    1.1       cgd 
     82   1.36      ross #ifndef WDCDEBUG
     83   1.26    bouyer #define WDCDEBUG
     84   1.36      ross #endif
     85   1.26    bouyer 
     86    1.9    bouyer #define DEBUG_DMA   0x01
     87    1.9    bouyer #define DEBUG_XFERS  0x02
     88    1.9    bouyer #define DEBUG_FUNCS  0x08
     89    1.9    bouyer #define DEBUG_PROBE  0x10
     90    1.9    bouyer #ifdef WDCDEBUG
     91   1.26    bouyer int wdcdebug_pciide_mask = 0;
     92    1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     93    1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     94    1.9    bouyer #else
     95    1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     96    1.9    bouyer #endif
     97    1.1       cgd #include <sys/param.h>
     98    1.1       cgd #include <sys/systm.h>
     99    1.1       cgd #include <sys/device.h>
    100    1.9    bouyer #include <sys/malloc.h>
    101   1.92   thorpej 
    102   1.92   thorpej #include <uvm/uvm_extern.h>
    103    1.9    bouyer 
    104   1.49   thorpej #include <machine/endian.h>
    105    1.1       cgd 
    106    1.1       cgd #include <dev/pci/pcireg.h>
    107    1.1       cgd #include <dev/pci/pcivar.h>
    108    1.9    bouyer #include <dev/pci/pcidevs.h>
    109    1.1       cgd #include <dev/pci/pciidereg.h>
    110    1.1       cgd #include <dev/pci/pciidevar.h>
    111    1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    112   1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    113    1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    114    1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    115   1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    116   1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    117   1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    118   1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    119   1.59       scw #include <dev/pci/pciide_opti_reg.h>
    120   1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    121  1.112   tsutsui #include <dev/pci/pciide_acard_reg.h>
    122   1.61   thorpej #include <dev/pci/cy82c693var.h>
    123   1.61   thorpej 
    124   1.84    bouyer #include "opt_pciide.h"
    125   1.84    bouyer 
    126   1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    127   1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    128   1.39       mrg 					      int));
    129   1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    130   1.39       mrg 					   int, u_int8_t));
    131   1.39       mrg 
    132   1.14    bouyer static __inline u_int8_t
    133   1.14    bouyer pciide_pci_read(pc, pa, reg)
    134   1.14    bouyer 	pci_chipset_tag_t pc;
    135   1.14    bouyer 	pcitag_t pa;
    136   1.14    bouyer 	int reg;
    137   1.14    bouyer {
    138   1.39       mrg 
    139   1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    140   1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    141   1.14    bouyer }
    142   1.14    bouyer 
    143   1.14    bouyer static __inline void
    144   1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    145   1.14    bouyer 	pci_chipset_tag_t pc;
    146   1.14    bouyer 	pcitag_t pa;
    147   1.14    bouyer 	int reg;
    148   1.14    bouyer 	u_int8_t val;
    149   1.14    bouyer {
    150   1.14    bouyer 	pcireg_t pcival;
    151   1.14    bouyer 
    152   1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    153   1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    154   1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    155   1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    156   1.14    bouyer }
    157    1.9    bouyer 
    158   1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    159    1.9    bouyer 
    160   1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161   1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    162   1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    163    1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    164    1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    165    1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    166    1.9    bouyer 
    167  1.116      fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168  1.116      fvdl void amd7x6_setup_channel __P((struct channel_softc*));
    169   1.53    bouyer 
    170   1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171   1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    172    1.9    bouyer 
    173   1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174   1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175   1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    176   1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    177   1.41    bouyer 			struct pciide_softc *, int));
    178   1.41    bouyer int  cmd_pci_intr __P((void *));
    179   1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    180   1.18  drochner 
    181   1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182   1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    183   1.18  drochner 
    184   1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    185   1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    186  1.130      tron static int sis_hostbr_match __P(( struct pci_attach_args *));
    187    1.9    bouyer 
    188   1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189   1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    190   1.41    bouyer int  acer_pci_intr __P((void *));
    191  1.130      tron static int acer_isabr_match __P(( struct pci_attach_args *));
    192   1.41    bouyer 
    193   1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    194   1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    195   1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    196  1.108    bouyer int  pdc20265_pci_intr __P((void *));
    197   1.30    bouyer 
    198   1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    199   1.59       scw void opti_setup_channel __P((struct channel_softc*));
    200   1.59       scw 
    201   1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    202   1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    203   1.67    bouyer int  hpt_pci_intr __P((void *));
    204   1.67    bouyer 
    205  1.112   tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    206  1.112   tsutsui void acard_setup_channel __P((struct channel_softc*));
    207  1.112   tsutsui int  acard_pci_intr __P((void *));
    208  1.112   tsutsui 
    209  1.117      matt #ifdef PCIIDE_WINBOND_ENABLE
    210  1.117      matt void winbond_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    211  1.117      matt #endif
    212  1.117      matt 
    213   1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    214    1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    215    1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    216   1.56    bouyer void pciide_dma_start __P((void*, int, int));
    217    1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    218   1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    219   1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    220    1.9    bouyer 
    221    1.9    bouyer struct pciide_product_desc {
    222   1.39       mrg 	u_int32_t ide_product;
    223   1.39       mrg 	int ide_flags;
    224   1.39       mrg 	const char *ide_name;
    225   1.41    bouyer 	/* map and setup chip, probe drives */
    226   1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    227    1.9    bouyer };
    228    1.9    bouyer 
    229    1.9    bouyer /* Flags for ide_flags */
    230   1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    231   1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    232    1.9    bouyer 
    233    1.9    bouyer /* Default product description for devices not known from this controller */
    234    1.9    bouyer const struct pciide_product_desc default_product_desc = {
    235   1.39       mrg 	0,
    236   1.39       mrg 	0,
    237   1.39       mrg 	"Generic PCI IDE controller",
    238   1.41    bouyer 	default_chip_map,
    239    1.9    bouyer };
    240    1.1       cgd 
    241    1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    242   1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    243   1.39       mrg 	  0,
    244   1.39       mrg 	  "Intel 82092AA IDE controller",
    245   1.41    bouyer 	  default_chip_map,
    246   1.39       mrg 	},
    247   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    248   1.39       mrg 	  0,
    249   1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    250   1.41    bouyer 	  piix_chip_map,
    251   1.39       mrg 	},
    252   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    253   1.39       mrg 	  0,
    254   1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    255   1.41    bouyer 	  piix_chip_map,
    256   1.39       mrg 	},
    257   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    258   1.39       mrg 	  0,
    259   1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    260   1.41    bouyer 	  piix_chip_map,
    261   1.39       mrg 	},
    262   1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    263   1.85  drochner 	  0,
    264   1.85  drochner 	  "Intel 82440MX IDE controller",
    265   1.85  drochner 	  piix_chip_map
    266   1.85  drochner 	},
    267   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    268   1.42    bouyer 	  0,
    269   1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    270   1.42    bouyer 	  piix_chip_map,
    271   1.42    bouyer 	},
    272   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    273   1.42    bouyer 	  0,
    274   1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    275   1.42    bouyer 	  piix_chip_map,
    276   1.42    bouyer 	},
    277   1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    278   1.93    bouyer 	  0,
    279   1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    280   1.93    bouyer 	  piix_chip_map,
    281   1.93    bouyer 	},
    282  1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    283  1.106    bouyer 	  0,
    284  1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    285  1.106    bouyer 	  piix_chip_map,
    286  1.106    bouyer 	},
    287   1.39       mrg 	{ 0,
    288   1.39       mrg 	  0,
    289   1.39       mrg 	  NULL,
    290  1.113    bouyer 	  NULL
    291   1.39       mrg 	}
    292    1.9    bouyer };
    293   1.39       mrg 
    294   1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    295   1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    296   1.53    bouyer 	  0,
    297   1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    298  1.116      fvdl 	  amd7x6_chip_map
    299  1.116      fvdl 	},
    300  1.116      fvdl 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    301  1.116      fvdl 	  0,
    302  1.116      fvdl 	  "Advanced Micro Devices AMD766 IDE Controller",
    303  1.116      fvdl 	  amd7x6_chip_map
    304   1.53    bouyer 	},
    305   1.53    bouyer 	{ 0,
    306   1.53    bouyer 	  0,
    307   1.53    bouyer 	  NULL,
    308  1.113    bouyer 	  NULL
    309   1.53    bouyer 	}
    310   1.53    bouyer };
    311   1.53    bouyer 
    312    1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    313   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    314   1.41    bouyer 	  0,
    315   1.39       mrg 	  "CMD Technology PCI0640",
    316   1.41    bouyer 	  cmd_chip_map
    317   1.39       mrg 	},
    318   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    319   1.41    bouyer 	  0,
    320   1.39       mrg 	  "CMD Technology PCI0643",
    321   1.70    bouyer 	  cmd0643_9_chip_map,
    322   1.39       mrg 	},
    323   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    324   1.41    bouyer 	  0,
    325   1.39       mrg 	  "CMD Technology PCI0646",
    326   1.70    bouyer 	  cmd0643_9_chip_map,
    327   1.70    bouyer 	},
    328   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    329   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    330   1.70    bouyer 	  "CMD Technology PCI0648",
    331   1.70    bouyer 	  cmd0643_9_chip_map,
    332   1.70    bouyer 	},
    333   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    334   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    335   1.70    bouyer 	  "CMD Technology PCI0649",
    336   1.70    bouyer 	  cmd0643_9_chip_map,
    337   1.39       mrg 	},
    338   1.39       mrg 	{ 0,
    339   1.39       mrg 	  0,
    340   1.39       mrg 	  NULL,
    341  1.113    bouyer 	  NULL
    342   1.39       mrg 	}
    343    1.9    bouyer };
    344    1.9    bouyer 
    345    1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    346   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    347   1.39       mrg 	  0,
    348  1.113    bouyer 	  NULL,
    349   1.41    bouyer 	  apollo_chip_map,
    350   1.39       mrg 	 },
    351   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    352   1.39       mrg 	  0,
    353  1.113    bouyer 	  NULL,
    354   1.41    bouyer 	  apollo_chip_map,
    355   1.39       mrg 	},
    356   1.39       mrg 	{ 0,
    357   1.39       mrg 	  0,
    358   1.39       mrg 	  NULL,
    359  1.113    bouyer 	  NULL
    360   1.39       mrg 	}
    361   1.18  drochner };
    362   1.18  drochner 
    363   1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    364   1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    365   1.91      matt 	  IDE_16BIT_IOSPACE,
    366   1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    367   1.41    bouyer 	  cy693_chip_map,
    368   1.39       mrg 	},
    369   1.39       mrg 	{ 0,
    370   1.39       mrg 	  0,
    371   1.39       mrg 	  NULL,
    372  1.113    bouyer 	  NULL
    373   1.39       mrg 	}
    374   1.18  drochner };
    375   1.18  drochner 
    376   1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    377   1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    378   1.39       mrg 	  0,
    379   1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    380   1.41    bouyer 	  sis_chip_map,
    381   1.39       mrg 	},
    382   1.39       mrg 	{ 0,
    383   1.39       mrg 	  0,
    384   1.39       mrg 	  NULL,
    385  1.113    bouyer 	  NULL
    386   1.39       mrg 	}
    387    1.9    bouyer };
    388    1.9    bouyer 
    389   1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    390   1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    391   1.39       mrg 	  0,
    392   1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    393   1.41    bouyer 	  acer_chip_map,
    394   1.39       mrg 	},
    395   1.39       mrg 	{ 0,
    396   1.39       mrg 	  0,
    397   1.41    bouyer 	  NULL,
    398  1.113    bouyer 	  NULL
    399   1.41    bouyer 	}
    400   1.41    bouyer };
    401   1.41    bouyer 
    402   1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    403   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    404   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    405   1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    406   1.41    bouyer 	  pdc202xx_chip_map,
    407   1.41    bouyer 	},
    408   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    409   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    410   1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    411   1.74     enami 	  pdc202xx_chip_map,
    412   1.74     enami 	},
    413   1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    414   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    415   1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    416   1.86     enami 	  pdc202xx_chip_map,
    417   1.86     enami 	},
    418   1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    419   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    420   1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    421   1.41    bouyer 	  pdc202xx_chip_map,
    422   1.41    bouyer 	},
    423   1.41    bouyer 	{ 0,
    424   1.39       mrg 	  0,
    425   1.39       mrg 	  NULL,
    426  1.113    bouyer 	  NULL
    427   1.39       mrg 	}
    428   1.30    bouyer };
    429   1.30    bouyer 
    430   1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    431   1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    432   1.59       scw 	  0,
    433   1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    434   1.59       scw 	  opti_chip_map,
    435   1.59       scw 	},
    436   1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    437   1.59       scw 	  0,
    438   1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    439   1.59       scw 	  opti_chip_map,
    440   1.59       scw 	},
    441   1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    442   1.59       scw 	  0,
    443   1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    444   1.59       scw 	  opti_chip_map,
    445   1.59       scw 	},
    446   1.59       scw 	{ 0,
    447   1.59       scw 	  0,
    448   1.59       scw 	  NULL,
    449  1.113    bouyer 	  NULL
    450   1.59       scw 	}
    451   1.59       scw };
    452   1.59       scw 
    453   1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    454   1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    455   1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    456  1.114    bouyer 	  NULL,
    457   1.67    bouyer 	  hpt_chip_map,
    458   1.67    bouyer 	},
    459   1.67    bouyer 	{ 0,
    460   1.67    bouyer 	  0,
    461   1.67    bouyer 	  NULL,
    462  1.113    bouyer 	  NULL
    463   1.67    bouyer 	}
    464   1.67    bouyer };
    465   1.67    bouyer 
    466  1.112   tsutsui const struct pciide_product_desc pciide_acard_products[] =  {
    467  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP850U,
    468  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    469  1.112   tsutsui 	  "Acard ATP850U Ultra33 IDE Controller",
    470  1.112   tsutsui 	  acard_chip_map,
    471  1.112   tsutsui 	},
    472  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860,
    473  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    474  1.112   tsutsui 	  "Acard ATP860 Ultra66 IDE Controller",
    475  1.112   tsutsui 	  acard_chip_map,
    476  1.112   tsutsui 	},
    477  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860A,
    478  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    479  1.112   tsutsui 	  "Acard ATP860-A Ultra66 IDE Controller",
    480  1.112   tsutsui 	  acard_chip_map,
    481  1.112   tsutsui 	},
    482  1.112   tsutsui 	{ 0,
    483  1.112   tsutsui 	  0,
    484  1.112   tsutsui 	  NULL,
    485  1.113    bouyer 	  NULL
    486  1.112   tsutsui 	}
    487  1.112   tsutsui };
    488  1.112   tsutsui 
    489  1.117      matt #ifdef PCIIDE_SERVERWORKS_ENABLE
    490  1.117      matt const struct pciide_product_desc pciide_serverworks_products[] =  {
    491  1.117      matt 	{ PCI_PRODUCT_SERVERWORKS_IDE,
    492  1.117      matt 	  0,
    493  1.117      matt 	  "ServerWorks ROSB4 IDE Controller",
    494  1.117      matt 	  piix_chip_map,
    495  1.117      matt 	},
    496  1.117      matt 	{ 0,
    497  1.117      matt 	  0,
    498  1.117      matt 	  NULL,
    499  1.117      matt 	}
    500  1.117      matt };
    501  1.117      matt #endif
    502  1.117      matt 
    503  1.117      matt #ifdef PCIIDE_WINBOND_ENABLE
    504  1.117      matt const struct pciide_product_desc pciide_winbond_products[] =  {
    505  1.117      matt 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    506  1.117      matt 	  0,
    507  1.117      matt 	  "Winbond W83C553F IDE controller",
    508  1.117      matt 	  winbond_chip_map,
    509  1.117      matt 	},
    510  1.117      matt 	{ 0,
    511  1.117      matt 	  0,
    512  1.117      matt 	  NULL,
    513  1.117      matt 	}
    514  1.117      matt };
    515  1.117      matt #endif
    516  1.117      matt 
    517    1.9    bouyer struct pciide_vendor_desc {
    518   1.39       mrg 	u_int32_t ide_vendor;
    519   1.39       mrg 	const struct pciide_product_desc *ide_products;
    520    1.9    bouyer };
    521    1.9    bouyer 
    522    1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    523   1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    524   1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    525   1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    526   1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    527   1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    528   1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    529   1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    530   1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    531   1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    532   1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    533  1.112   tsutsui 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    534  1.117      matt #ifdef PCIIDE_SERVERWORKS_ENABLE
    535  1.117      matt 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    536  1.117      matt #endif
    537  1.117      matt #ifdef PCIIDE_WINBOND_ENABLE
    538  1.117      matt 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    539  1.112   tsutsui #endif
    540   1.39       mrg 	{ 0, NULL }
    541    1.1       cgd };
    542    1.1       cgd 
    543   1.13    bouyer /* options passed via the 'flags' config keyword */
    544  1.132   thorpej #define	PCIIDE_OPTIONS_DMA	0x01
    545  1.132   thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
    546   1.13    bouyer 
    547    1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    548    1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    549    1.1       cgd 
    550    1.1       cgd struct cfattach pciide_ca = {
    551    1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    552    1.1       cgd };
    553   1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    554   1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    555   1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    556   1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    557   1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    558   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    559   1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    560   1.41    bouyer 	    struct pci_attach_args *));
    561   1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    562   1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    563   1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    564   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    565   1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    566   1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    567   1.28    bouyer 	    struct pciide_channel *, int, int));
    568    1.1       cgd int	pciide_compat_intr __P((void *));
    569    1.1       cgd int	pciide_pci_intr __P((void *));
    570    1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    571    1.1       cgd 
    572   1.39       mrg const struct pciide_product_desc *
    573    1.9    bouyer pciide_lookup_product(id)
    574   1.39       mrg 	u_int32_t id;
    575    1.9    bouyer {
    576   1.39       mrg 	const struct pciide_product_desc *pp;
    577   1.39       mrg 	const struct pciide_vendor_desc *vp;
    578    1.9    bouyer 
    579   1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    580   1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    581   1.39       mrg 			break;
    582    1.9    bouyer 
    583   1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    584   1.39       mrg 		return NULL;
    585    1.9    bouyer 
    586  1.113    bouyer 	for (; pp->chip_map != NULL; pp++)
    587   1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    588   1.39       mrg 			break;
    589    1.9    bouyer 
    590  1.113    bouyer 	if (pp->chip_map == NULL)
    591   1.39       mrg 		return NULL;
    592   1.39       mrg 	return pp;
    593    1.9    bouyer }
    594    1.6       cgd 
    595    1.1       cgd int
    596    1.1       cgd pciide_match(parent, match, aux)
    597    1.1       cgd 	struct device *parent;
    598    1.1       cgd 	struct cfdata *match;
    599    1.1       cgd 	void *aux;
    600    1.1       cgd {
    601    1.1       cgd 	struct pci_attach_args *pa = aux;
    602   1.41    bouyer 	const struct pciide_product_desc *pp;
    603    1.1       cgd 
    604    1.1       cgd 	/*
    605    1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    606    1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    607    1.1       cgd 	 * work in a standardized way...
    608    1.1       cgd 	 */
    609    1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    610    1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    611    1.1       cgd 		return (1);
    612    1.1       cgd 	}
    613    1.1       cgd 
    614   1.41    bouyer 	/*
    615   1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    616   1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    617   1.41    bouyer 	 */
    618   1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    619   1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    620   1.41    bouyer 		return (1);
    621   1.41    bouyer 	}
    622   1.41    bouyer 
    623    1.1       cgd 	return (0);
    624    1.1       cgd }
    625    1.1       cgd 
    626    1.1       cgd void
    627    1.1       cgd pciide_attach(parent, self, aux)
    628    1.1       cgd 	struct device *parent, *self;
    629    1.1       cgd 	void *aux;
    630    1.1       cgd {
    631    1.1       cgd 	struct pci_attach_args *pa = aux;
    632    1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    633    1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    634    1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    635   1.41    bouyer 	pcireg_t csr;
    636    1.1       cgd 	char devinfo[256];
    637   1.57   thorpej 	const char *displaydev;
    638    1.1       cgd 
    639   1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    640    1.9    bouyer 	if (sc->sc_pp == NULL) {
    641    1.9    bouyer 		sc->sc_pp = &default_product_desc;
    642    1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    643   1.57   thorpej 		displaydev = devinfo;
    644   1.57   thorpej 	} else
    645   1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    646   1.57   thorpej 
    647  1.113    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    648  1.113    bouyer 	if (displaydev)
    649  1.113    bouyer 		printf(": %s (rev. 0x%02x)\n", displaydev,
    650  1.113    bouyer 		    PCI_REVISION(pa->pa_class));
    651   1.57   thorpej 
    652   1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    653   1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    654   1.41    bouyer #ifdef WDCDEBUG
    655   1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    656   1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    657   1.41    bouyer #endif
    658   1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    659    1.1       cgd 
    660   1.16    bouyer 	if (sc->sc_dma_ok) {
    661   1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    662   1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    663   1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    664   1.16    bouyer 	}
    665    1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    666    1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    667    1.5       cgd }
    668    1.5       cgd 
    669   1.41    bouyer /* tell wether the chip is enabled or not */
    670   1.41    bouyer int
    671   1.41    bouyer pciide_chipen(sc, pa)
    672   1.41    bouyer 	struct pciide_softc *sc;
    673   1.41    bouyer 	struct pci_attach_args *pa;
    674   1.41    bouyer {
    675   1.41    bouyer 	pcireg_t csr;
    676   1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    677   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    678   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    679   1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    680   1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    681   1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    682   1.41    bouyer 		  "device" : "bridge");
    683   1.41    bouyer 		return 0;
    684   1.41    bouyer 	}
    685   1.41    bouyer 	return 1;
    686   1.41    bouyer }
    687   1.41    bouyer 
    688    1.5       cgd int
    689   1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    690    1.5       cgd 	struct pci_attach_args *pa;
    691   1.18  drochner 	struct pciide_channel *cp;
    692   1.18  drochner 	int compatchan;
    693   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    694    1.5       cgd {
    695   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    696   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    697    1.5       cgd 
    698    1.5       cgd 	cp->compat = 1;
    699   1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    700   1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    701    1.5       cgd 
    702    1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    703   1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    704    1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    705    1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    706   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    707   1.43    bouyer 		return (0);
    708    1.5       cgd 	}
    709    1.5       cgd 
    710    1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    711   1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    712    1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    713    1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    714   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    715    1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    716    1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    717   1.43    bouyer 		return (0);
    718    1.5       cgd 	}
    719    1.5       cgd 
    720   1.43    bouyer 	return (1);
    721    1.5       cgd }
    722    1.5       cgd 
    723    1.9    bouyer int
    724   1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    725   1.28    bouyer 	struct pci_attach_args * pa;
    726   1.18  drochner 	struct pciide_channel *cp;
    727   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    728   1.41    bouyer 	int (*pci_intr) __P((void *));
    729    1.9    bouyer {
    730   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    731   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    732   1.29    bouyer 	const char *intrstr;
    733   1.29    bouyer 	pci_intr_handle_t intrhandle;
    734    1.9    bouyer 
    735    1.9    bouyer 	cp->compat = 0;
    736    1.9    bouyer 
    737   1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    738   1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    739   1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    740   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    741   1.29    bouyer 			return 0;
    742   1.29    bouyer 		}
    743   1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    744   1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    745   1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    746   1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    747   1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    748   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    749   1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    750   1.29    bouyer 		} else {
    751   1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    752   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    753   1.29    bouyer 			if (intrstr != NULL)
    754   1.29    bouyer 				printf(" at %s", intrstr);
    755   1.29    bouyer 			printf("\n");
    756   1.29    bouyer 			return 0;
    757   1.29    bouyer 		}
    758   1.18  drochner 	}
    759   1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    760   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    761   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    762   1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    763    1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    764   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    765   1.18  drochner 		return 0;
    766    1.9    bouyer 	}
    767    1.9    bouyer 
    768   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    769   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    770  1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    771    1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    772   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    773   1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    774  1.105    bouyer 		return 0;
    775  1.105    bouyer 	}
    776  1.105    bouyer 	/*
    777  1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    778  1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    779  1.105    bouyer 	 * code a handle for only one byte at the rigth offset.
    780  1.105    bouyer 	 */
    781  1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    782  1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    783  1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    784  1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    785  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    786  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    787   1.18  drochner 		return 0;
    788    1.9    bouyer 	}
    789   1.18  drochner 	return (1);
    790    1.9    bouyer }
    791    1.9    bouyer 
    792   1.41    bouyer void
    793   1.41    bouyer pciide_mapreg_dma(sc, pa)
    794   1.41    bouyer 	struct pciide_softc *sc;
    795   1.41    bouyer 	struct pci_attach_args *pa;
    796   1.41    bouyer {
    797   1.63   thorpej 	pcireg_t maptype;
    798   1.89      matt 	bus_addr_t addr;
    799   1.63   thorpej 
    800   1.41    bouyer 	/*
    801   1.41    bouyer 	 * Map DMA registers
    802   1.41    bouyer 	 *
    803   1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    804   1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    805   1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    806   1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    807   1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    808   1.41    bouyer 	 * could be mapped.
    809   1.41    bouyer 	 *
    810   1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    811   1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    812   1.41    bouyer 	 * XXX space," some controllers (at least the United
    813   1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    814   1.41    bouyer 	 */
    815   1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    816   1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    817   1.63   thorpej 
    818   1.63   thorpej 	switch (maptype) {
    819   1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    820   1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    821   1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    822   1.89      matt 		    &addr, NULL, NULL) == 0);
    823   1.89      matt 		if (sc->sc_dma_ok == 0) {
    824   1.89      matt 			printf(", but unused (couldn't query registers)");
    825   1.89      matt 			break;
    826   1.89      matt 		}
    827   1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    828   1.91      matt 		    && addr >= 0x10000) {
    829   1.89      matt 			sc->sc_dma_ok = 0;
    830  1.132   thorpej 			printf(", but unused (registers at unsafe address "
    831  1.132   thorpej 			    "%#lx)", (unsigned long)addr);
    832   1.89      matt 			break;
    833   1.89      matt 		}
    834   1.89      matt 		/* FALLTHROUGH */
    835   1.89      matt 
    836   1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    837   1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    838   1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    839   1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    840   1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    841   1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    842   1.63   thorpej 			printf(", but unused (couldn't map registers)");
    843   1.63   thorpej 		} else {
    844   1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    845   1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    846   1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    847   1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    848   1.63   thorpej 		}
    849  1.132   thorpej 
    850  1.132   thorpej 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    851  1.132   thorpej 		    PCIIDE_OPTIONS_NODMA) {
    852  1.132   thorpej 			printf(", but unused (forced off by config file)");
    853  1.132   thorpej 			sc->sc_dma_ok = 0;
    854  1.132   thorpej 		}
    855   1.65   thorpej 		break;
    856   1.63   thorpej 
    857   1.63   thorpej 	default:
    858   1.63   thorpej 		sc->sc_dma_ok = 0;
    859   1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    860   1.41    bouyer 	}
    861   1.41    bouyer }
    862   1.63   thorpej 
    863    1.9    bouyer int
    864    1.9    bouyer pciide_compat_intr(arg)
    865    1.9    bouyer 	void *arg;
    866    1.9    bouyer {
    867   1.19  drochner 	struct pciide_channel *cp = arg;
    868    1.9    bouyer 
    869    1.9    bouyer #ifdef DIAGNOSTIC
    870    1.9    bouyer 	/* should only be called for a compat channel */
    871    1.9    bouyer 	if (cp->compat == 0)
    872    1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    873    1.9    bouyer #endif
    874   1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    875    1.9    bouyer }
    876    1.9    bouyer 
    877    1.9    bouyer int
    878    1.9    bouyer pciide_pci_intr(arg)
    879    1.9    bouyer 	void *arg;
    880    1.9    bouyer {
    881    1.9    bouyer 	struct pciide_softc *sc = arg;
    882    1.9    bouyer 	struct pciide_channel *cp;
    883    1.9    bouyer 	struct channel_softc *wdc_cp;
    884    1.9    bouyer 	int i, rv, crv;
    885    1.9    bouyer 
    886    1.9    bouyer 	rv = 0;
    887   1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    888    1.9    bouyer 		cp = &sc->pciide_channels[i];
    889   1.18  drochner 		wdc_cp = &cp->wdc_channel;
    890    1.9    bouyer 
    891    1.9    bouyer 		/* If a compat channel skip. */
    892    1.9    bouyer 		if (cp->compat)
    893    1.9    bouyer 			continue;
    894    1.9    bouyer 		/* if this channel not waiting for intr, skip */
    895    1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    896    1.9    bouyer 			continue;
    897    1.9    bouyer 
    898    1.9    bouyer 		crv = wdcintr(wdc_cp);
    899    1.9    bouyer 		if (crv == 0)
    900    1.9    bouyer 			;		/* leave rv alone */
    901    1.9    bouyer 		else if (crv == 1)
    902    1.9    bouyer 			rv = 1;		/* claim the intr */
    903    1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    904    1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    905    1.9    bouyer 	}
    906    1.9    bouyer 	return (rv);
    907    1.9    bouyer }
    908    1.9    bouyer 
    909   1.28    bouyer void
    910   1.28    bouyer pciide_channel_dma_setup(cp)
    911   1.28    bouyer 	struct pciide_channel *cp;
    912   1.28    bouyer {
    913   1.28    bouyer 	int drive;
    914   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    915   1.28    bouyer 	struct ata_drive_datas *drvp;
    916   1.28    bouyer 
    917   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    918   1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    919   1.28    bouyer 		/* If no drive, skip */
    920   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    921   1.28    bouyer 			continue;
    922   1.28    bouyer 		/* setup DMA if needed */
    923   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    924   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    925   1.28    bouyer 		    sc->sc_dma_ok == 0) {
    926   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    927   1.28    bouyer 			continue;
    928   1.28    bouyer 		}
    929   1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    930   1.28    bouyer 		    != 0) {
    931   1.28    bouyer 			/* Abort DMA setup */
    932   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    933   1.28    bouyer 			continue;
    934   1.28    bouyer 		}
    935   1.28    bouyer 	}
    936   1.28    bouyer }
    937   1.28    bouyer 
    938   1.18  drochner int
    939   1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    940    1.9    bouyer 	struct pciide_softc *sc;
    941   1.18  drochner 	int channel, drive;
    942    1.9    bouyer {
    943   1.18  drochner 	bus_dma_segment_t seg;
    944   1.18  drochner 	int error, rseg;
    945   1.18  drochner 	const bus_size_t dma_table_size =
    946   1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    947   1.18  drochner 	struct pciide_dma_maps *dma_maps =
    948   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    949   1.18  drochner 
    950   1.28    bouyer 	/* If table was already allocated, just return */
    951   1.28    bouyer 	if (dma_maps->dma_table)
    952   1.28    bouyer 		return 0;
    953   1.28    bouyer 
    954   1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    955   1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    956   1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    957   1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    958   1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    959   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    960   1.18  drochner 		    channel, drive, error);
    961   1.18  drochner 		return error;
    962   1.18  drochner 	}
    963   1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    964   1.18  drochner 	    dma_table_size,
    965   1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    966   1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    967   1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    968   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    969   1.18  drochner 		    channel, drive, error);
    970   1.18  drochner 		return error;
    971   1.18  drochner 	}
    972   1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    973   1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    974   1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    975   1.18  drochner 
    976   1.18  drochner 	/* Create and load table DMA map for this disk */
    977   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    978   1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    979   1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    980   1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    981   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    982   1.18  drochner 		    channel, drive, error);
    983   1.18  drochner 		return error;
    984   1.18  drochner 	}
    985   1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
    986   1.18  drochner 	    dma_maps->dmamap_table,
    987   1.18  drochner 	    dma_maps->dma_table,
    988   1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    989   1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
    990   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    991   1.18  drochner 		    channel, drive, error);
    992   1.18  drochner 		return error;
    993   1.18  drochner 	}
    994   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    995   1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    996   1.96      fvdl 	    DEBUG_PROBE);
    997   1.18  drochner 	/* Create a xfer DMA map for this drive */
    998   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    999   1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
   1000   1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1001   1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1002   1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1003   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1004   1.18  drochner 		    channel, drive, error);
   1005   1.18  drochner 		return error;
   1006   1.18  drochner 	}
   1007   1.18  drochner 	return 0;
   1008    1.9    bouyer }
   1009    1.9    bouyer 
   1010   1.18  drochner int
   1011   1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1012   1.18  drochner 	void *v;
   1013   1.18  drochner 	int channel, drive;
   1014   1.18  drochner 	void *databuf;
   1015   1.18  drochner 	size_t datalen;
   1016   1.18  drochner 	int flags;
   1017    1.9    bouyer {
   1018   1.18  drochner 	struct pciide_softc *sc = v;
   1019   1.18  drochner 	int error, seg;
   1020   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1021   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1022   1.18  drochner 
   1023   1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1024   1.18  drochner 	    dma_maps->dmamap_xfer,
   1025  1.122   thorpej 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1026  1.122   thorpej 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1027   1.18  drochner 	if (error) {
   1028   1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1029   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1030   1.18  drochner 		    channel, drive, error);
   1031   1.18  drochner 		return error;
   1032   1.18  drochner 	}
   1033    1.9    bouyer 
   1034   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1035   1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1036   1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1037   1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1038    1.9    bouyer 
   1039   1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1040   1.18  drochner #ifdef DIAGNOSTIC
   1041   1.18  drochner 		/* A segment must not cross a 64k boundary */
   1042   1.18  drochner 		{
   1043   1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1044   1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1045   1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1046   1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1047   1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1048   1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1049   1.18  drochner 			    seg, phys, len);
   1050   1.18  drochner 			panic("pciide_dma: buf align");
   1051    1.9    bouyer 		}
   1052    1.9    bouyer 		}
   1053   1.18  drochner #endif
   1054   1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1055   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1056   1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1057   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1058   1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1059   1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1060   1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1061   1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1062   1.18  drochner 
   1063    1.9    bouyer 	}
   1064   1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1065   1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1066    1.9    bouyer 
   1067   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1068   1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1069   1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1070    1.9    bouyer 
   1071   1.18  drochner 	/* Maps are ready. Start DMA function */
   1072   1.18  drochner #ifdef DIAGNOSTIC
   1073   1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1074   1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1075   1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1076   1.18  drochner 		panic("pciide_dma_init: table align");
   1077   1.18  drochner 	}
   1078   1.18  drochner #endif
   1079   1.18  drochner 
   1080   1.18  drochner 	/* Clear status bits */
   1081   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1082   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1083   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1084   1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1085   1.18  drochner 	/* Write table addr */
   1086   1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1087   1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1088   1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1089   1.18  drochner 	/* set read/write */
   1090   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1091   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1092   1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1093   1.56    bouyer 	/* remember flags */
   1094   1.56    bouyer 	dma_maps->dma_flags = flags;
   1095   1.18  drochner 	return 0;
   1096   1.18  drochner }
   1097   1.18  drochner 
   1098   1.18  drochner void
   1099   1.56    bouyer pciide_dma_start(v, channel, drive)
   1100   1.18  drochner 	void *v;
   1101   1.56    bouyer 	int channel, drive;
   1102   1.18  drochner {
   1103   1.18  drochner 	struct pciide_softc *sc = v;
   1104   1.18  drochner 
   1105   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1106   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1107   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1108   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1109   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1110   1.18  drochner }
   1111   1.18  drochner 
   1112   1.18  drochner int
   1113   1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1114   1.18  drochner 	void *v;
   1115   1.18  drochner 	int channel, drive;
   1116   1.56    bouyer 	int force;
   1117   1.18  drochner {
   1118   1.18  drochner 	struct pciide_softc *sc = v;
   1119   1.18  drochner 	u_int8_t status;
   1120   1.56    bouyer 	int error = 0;
   1121   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1122   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1123   1.18  drochner 
   1124   1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1125   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1126   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1127   1.18  drochner 	    DEBUG_XFERS);
   1128   1.18  drochner 
   1129   1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1130   1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1131   1.56    bouyer 
   1132   1.18  drochner 	/* stop DMA channel */
   1133   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1134   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1135   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1136   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1137   1.18  drochner 
   1138   1.56    bouyer 	/* Unload the map of the data buffer */
   1139   1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1140   1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1141   1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1142   1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1143   1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1144   1.56    bouyer 
   1145   1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1146   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1147   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1148   1.56    bouyer 		error |= WDC_DMAST_ERR;
   1149   1.18  drochner 	}
   1150   1.18  drochner 
   1151   1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1152   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1153   1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1154   1.18  drochner 		    drive, status);
   1155   1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1156   1.18  drochner 	}
   1157   1.18  drochner 
   1158   1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1159   1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1160   1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1161   1.18  drochner 	}
   1162   1.56    bouyer 	return error;
   1163   1.18  drochner }
   1164   1.18  drochner 
   1165   1.67    bouyer void
   1166   1.67    bouyer pciide_irqack(chp)
   1167   1.67    bouyer 	struct channel_softc *chp;
   1168   1.67    bouyer {
   1169   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1170   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1171   1.67    bouyer 
   1172   1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1173   1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1174   1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1175   1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1176   1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1177   1.67    bouyer }
   1178   1.67    bouyer 
   1179   1.41    bouyer /* some common code used by several chip_map */
   1180   1.41    bouyer int
   1181   1.41    bouyer pciide_chansetup(sc, channel, interface)
   1182   1.41    bouyer 	struct pciide_softc *sc;
   1183   1.41    bouyer 	int channel;
   1184   1.41    bouyer 	pcireg_t interface;
   1185   1.41    bouyer {
   1186   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1187   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1188   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1189   1.41    bouyer 	cp->wdc_channel.channel = channel;
   1190   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1191   1.41    bouyer 	cp->wdc_channel.ch_queue =
   1192   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1193   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1194   1.41    bouyer 		printf("%s %s channel: "
   1195   1.41    bouyer 		    "can't allocate memory for command queue",
   1196   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1197   1.41    bouyer 		return 0;
   1198   1.41    bouyer 	}
   1199   1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1200   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1201   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1202   1.41    bouyer 	    "configured" : "wired",
   1203   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1204   1.41    bouyer 	    "native-PCI" : "compatibility");
   1205   1.41    bouyer 	return 1;
   1206   1.41    bouyer }
   1207   1.41    bouyer 
   1208   1.18  drochner /* some common code used by several chip channel_map */
   1209   1.18  drochner void
   1210   1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1211   1.18  drochner 	struct pci_attach_args *pa;
   1212   1.18  drochner 	struct pciide_channel *cp;
   1213   1.41    bouyer 	pcireg_t interface;
   1214   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1215   1.41    bouyer 	int (*pci_intr) __P((void *));
   1216   1.18  drochner {
   1217   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1218   1.18  drochner 
   1219   1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1220   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1221   1.41    bouyer 		    pci_intr);
   1222   1.41    bouyer 	else
   1223   1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1224   1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1225   1.41    bouyer 
   1226   1.18  drochner 	if (cp->hw_ok == 0)
   1227   1.18  drochner 		return;
   1228   1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1229   1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1230   1.18  drochner 	wdcattach(wdc_cp);
   1231   1.18  drochner }
   1232   1.18  drochner 
   1233   1.18  drochner /*
   1234   1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1235   1.18  drochner  * if channel can be disabled, 0 if not
   1236   1.18  drochner  */
   1237   1.18  drochner int
   1238   1.60  gmcgarry pciide_chan_candisable(cp)
   1239   1.18  drochner 	struct pciide_channel *cp;
   1240   1.18  drochner {
   1241   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1242   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1243   1.18  drochner 
   1244   1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1245   1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1246   1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1247   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1248   1.18  drochner 		cp->hw_ok = 0;
   1249   1.18  drochner 		return 1;
   1250   1.18  drochner 	}
   1251   1.18  drochner 	return 0;
   1252   1.18  drochner }
   1253   1.18  drochner 
   1254   1.18  drochner /*
   1255   1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1256   1.18  drochner  * Set hw_ok=0 on failure
   1257   1.18  drochner  */
   1258   1.18  drochner void
   1259   1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1260    1.5       cgd 	struct pci_attach_args *pa;
   1261   1.18  drochner 	struct pciide_channel *cp;
   1262   1.18  drochner 	int compatchan, interface;
   1263   1.18  drochner {
   1264   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1265   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1266   1.18  drochner 
   1267   1.18  drochner 	if (cp->hw_ok == 0)
   1268   1.18  drochner 		return;
   1269   1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1270   1.18  drochner 		return;
   1271   1.18  drochner 
   1272  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1273   1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1274   1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1275   1.18  drochner 	if (cp->ih == NULL) {
   1276  1.119    simonb #endif
   1277   1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1278   1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1279   1.18  drochner 		cp->hw_ok = 0;
   1280  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1281   1.18  drochner 	}
   1282  1.119    simonb #endif
   1283   1.18  drochner }
   1284   1.18  drochner 
   1285   1.18  drochner void
   1286   1.28    bouyer pciide_print_modes(cp)
   1287   1.28    bouyer 	struct pciide_channel *cp;
   1288   1.18  drochner {
   1289   1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1290   1.18  drochner }
   1291   1.18  drochner 
   1292   1.18  drochner void
   1293   1.41    bouyer default_chip_map(sc, pa)
   1294   1.18  drochner 	struct pciide_softc *sc;
   1295   1.41    bouyer 	struct pci_attach_args *pa;
   1296   1.18  drochner {
   1297   1.41    bouyer 	struct pciide_channel *cp;
   1298   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1299   1.41    bouyer 	pcireg_t csr;
   1300   1.41    bouyer 	int channel, drive;
   1301   1.41    bouyer 	struct ata_drive_datas *drvp;
   1302   1.41    bouyer 	u_int8_t idedma_ctl;
   1303   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1304   1.41    bouyer 	char *failreason;
   1305   1.41    bouyer 
   1306   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1307   1.41    bouyer 		return;
   1308   1.41    bouyer 
   1309   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1310   1.41    bouyer 		printf("%s: bus-master DMA support present",
   1311   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1312   1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1313   1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1314   1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1315   1.41    bouyer 			printf(", but unused (no driver support)");
   1316   1.41    bouyer 			sc->sc_dma_ok = 0;
   1317   1.41    bouyer 		} else {
   1318   1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1319  1.132   thorpej 			if (sc->sc_dma_ok != 0)
   1320  1.132   thorpej 				printf(", used without full driver "
   1321  1.132   thorpej 				    "support");
   1322   1.41    bouyer 		}
   1323   1.41    bouyer 	} else {
   1324   1.41    bouyer 		printf("%s: hardware does not support DMA",
   1325   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1326   1.41    bouyer 		sc->sc_dma_ok = 0;
   1327   1.41    bouyer 	}
   1328   1.41    bouyer 	printf("\n");
   1329   1.67    bouyer 	if (sc->sc_dma_ok) {
   1330   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1331   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1332   1.67    bouyer 	}
   1333   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1334   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1335   1.18  drochner 
   1336   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1337   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1338   1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1339   1.41    bouyer 
   1340   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1341   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1342   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1343   1.41    bouyer 			continue;
   1344   1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1345   1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1346   1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1347   1.41    bouyer 		} else {
   1348   1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1349   1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1350   1.41    bouyer 		}
   1351   1.41    bouyer 		if (cp->hw_ok == 0)
   1352   1.41    bouyer 			continue;
   1353   1.41    bouyer 		/*
   1354   1.41    bouyer 		 * Check to see if something appears to be there.
   1355   1.41    bouyer 		 */
   1356   1.41    bouyer 		failreason = NULL;
   1357   1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1358   1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1359   1.41    bouyer 			goto next;
   1360   1.41    bouyer 		}
   1361   1.41    bouyer 		/*
   1362   1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1363   1.41    bouyer 		 * channel by trying to access the channel again while the
   1364   1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1365   1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1366   1.41    bouyer 		 * this controller.)  YUCK!
   1367   1.41    bouyer 		 */
   1368   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1369   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1370   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1371   1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1372   1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1373   1.41    bouyer 			failreason = "other hardware responding at addresses";
   1374   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1375   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1376   1.41    bouyer next:
   1377   1.41    bouyer 		if (failreason) {
   1378   1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1379   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1380   1.41    bouyer 			    failreason);
   1381   1.41    bouyer 			cp->hw_ok = 0;
   1382   1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1383   1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1384   1.41    bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
   1385   1.41    bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
   1386   1.41    bouyer 		} else {
   1387   1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1388   1.41    bouyer 		}
   1389   1.41    bouyer 		if (cp->hw_ok) {
   1390   1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1391   1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1392   1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1393   1.41    bouyer 		}
   1394   1.41    bouyer 	}
   1395   1.18  drochner 
   1396   1.18  drochner 	if (sc->sc_dma_ok == 0)
   1397   1.41    bouyer 		return;
   1398   1.18  drochner 
   1399   1.18  drochner 	/* Allocate DMA maps */
   1400   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1401   1.18  drochner 		idedma_ctl = 0;
   1402   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1403   1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1404   1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1405   1.18  drochner 			/* If no drive, skip */
   1406   1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1407   1.18  drochner 				continue;
   1408   1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1409   1.18  drochner 				continue;
   1410   1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1411   1.18  drochner 				/* Abort DMA setup */
   1412   1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1413   1.18  drochner 				    "using PIO transfers\n",
   1414   1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1415   1.18  drochner 				    channel, drive);
   1416   1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1417   1.18  drochner 			}
   1418   1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1419   1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1420   1.18  drochner 			    channel, drive);
   1421   1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1422   1.18  drochner 		}
   1423   1.18  drochner 		if (idedma_ctl != 0) {
   1424   1.18  drochner 			/* Add software bits in status register */
   1425   1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1426   1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1427   1.18  drochner 			    idedma_ctl);
   1428   1.18  drochner 		}
   1429   1.18  drochner 	}
   1430   1.18  drochner }
   1431   1.18  drochner 
   1432   1.18  drochner void
   1433   1.41    bouyer piix_chip_map(sc, pa)
   1434   1.41    bouyer 	struct pciide_softc *sc;
   1435   1.18  drochner 	struct pci_attach_args *pa;
   1436   1.41    bouyer {
   1437   1.18  drochner 	struct pciide_channel *cp;
   1438   1.41    bouyer 	int channel;
   1439   1.42    bouyer 	u_int32_t idetim;
   1440   1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1441   1.18  drochner 
   1442   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1443   1.18  drochner 		return;
   1444    1.6       cgd 
   1445   1.41    bouyer 	printf("%s: bus-master DMA support present",
   1446   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1447   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1448   1.41    bouyer 	printf("\n");
   1449   1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1450   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1451   1.41    bouyer 	if (sc->sc_dma_ok) {
   1452   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1453   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1454   1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1455   1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1456   1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1457   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1458   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1459   1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1460  1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1461   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1462   1.41    bouyer 		}
   1463   1.18  drochner 	}
   1464   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1465   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1466   1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1467   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1468  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1469  1.102    bouyer 		break;
   1470   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1471  1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1472  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1473   1.93    bouyer 		break;
   1474   1.93    bouyer 	default:
   1475   1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1476   1.93    bouyer 	}
   1477   1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1478   1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1479   1.41    bouyer 	else
   1480   1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1481   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1482   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1483    1.9    bouyer 
   1484   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1485   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1486   1.41    bouyer 	    DEBUG_PROBE);
   1487   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1488   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1489   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1490   1.41    bouyer 		    DEBUG_PROBE);
   1491   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1492   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1493   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1494   1.41    bouyer 			    DEBUG_PROBE);
   1495   1.41    bouyer 		}
   1496   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1497  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1498  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1499  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1500   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1501   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1502   1.42    bouyer 			    DEBUG_PROBE);
   1503   1.42    bouyer 		}
   1504   1.42    bouyer 
   1505   1.41    bouyer 	}
   1506   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1507    1.9    bouyer 
   1508   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1509   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1510   1.41    bouyer 		/* PIIX is compat-only */
   1511   1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1512   1.41    bouyer 			continue;
   1513   1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1514   1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1515   1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1516   1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1517   1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1518   1.46   mycroft 			continue;
   1519   1.42    bouyer 		}
   1520   1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1521   1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1522   1.42    bouyer 		if (cp->hw_ok == 0)
   1523   1.42    bouyer 			continue;
   1524   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1525   1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1526   1.42    bouyer 			    channel);
   1527   1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1528   1.42    bouyer 			    idetim);
   1529   1.42    bouyer 		}
   1530   1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1531   1.41    bouyer 		if (cp->hw_ok == 0)
   1532   1.41    bouyer 			continue;
   1533   1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1534   1.41    bouyer 	}
   1535    1.9    bouyer 
   1536   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1537   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1538   1.41    bouyer 	    DEBUG_PROBE);
   1539   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1540   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1541   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1542   1.41    bouyer 		    DEBUG_PROBE);
   1543   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1544   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1545   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1546   1.41    bouyer 			    DEBUG_PROBE);
   1547   1.41    bouyer 		}
   1548   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1549  1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1550  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1551  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1552   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1553   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1554   1.42    bouyer 			    DEBUG_PROBE);
   1555   1.42    bouyer 		}
   1556   1.28    bouyer 	}
   1557   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1558   1.28    bouyer }
   1559   1.28    bouyer 
   1560   1.28    bouyer void
   1561   1.28    bouyer piix_setup_channel(chp)
   1562   1.28    bouyer 	struct channel_softc *chp;
   1563   1.28    bouyer {
   1564   1.28    bouyer 	u_int8_t mode[2], drive;
   1565   1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1566   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1567   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1568   1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1569   1.28    bouyer 
   1570   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1571   1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1572   1.28    bouyer 	idedma_ctl = 0;
   1573   1.28    bouyer 
   1574   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1575   1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1576   1.28    bouyer 	    chp->channel);
   1577    1.9    bouyer 
   1578   1.28    bouyer 	/* setup DMA */
   1579   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1580    1.9    bouyer 
   1581   1.28    bouyer 	/*
   1582   1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1583   1.28    bouyer 	 * different timings for master and slave drives.
   1584   1.28    bouyer 	 * We need to find the best combination.
   1585   1.28    bouyer 	 */
   1586    1.9    bouyer 
   1587   1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1588   1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1589   1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1590   1.28    bouyer 		mode[0] = mode[1] =
   1591   1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1592   1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1593   1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1594   1.28    bouyer 		goto ok;
   1595   1.28    bouyer 	}
   1596   1.28    bouyer 	/*
   1597   1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1598   1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1599   1.28    bouyer 	 */
   1600   1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1601   1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1602   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1603   1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1604   1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1605   1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1606   1.28    bouyer 		goto ok;
   1607   1.28    bouyer 	}
   1608   1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1609   1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1610   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1611   1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1612   1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1613   1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1614   1.28    bouyer 		goto ok;
   1615   1.28    bouyer 	}
   1616   1.28    bouyer 	/*
   1617   1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1618   1.28    bouyer 	 * one of them is PIO mode < 2
   1619   1.28    bouyer 	 */
   1620   1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1621   1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1622   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1623   1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1624   1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1625   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1626   1.28    bouyer 	} else {
   1627   1.28    bouyer 		mode[0] = mode[1] =
   1628   1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1629   1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1630   1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1631   1.28    bouyer 	}
   1632   1.28    bouyer ok:	/* The modes are setup */
   1633   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1634   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1635    1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1636   1.28    bouyer 			    mode[drive], 1, chp->channel);
   1637   1.28    bouyer 			goto end;
   1638   1.38    bouyer 		}
   1639   1.28    bouyer 	}
   1640   1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1641   1.28    bouyer 	if (mode[0] >= 2)
   1642   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1643   1.28    bouyer 		    mode[0], 0, chp->channel);
   1644   1.28    bouyer 	else
   1645   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1646   1.28    bouyer 		    mode[1], 0, chp->channel);
   1647   1.28    bouyer end:	/*
   1648   1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1649   1.28    bouyer 	 * it per-drive
   1650   1.28    bouyer 	 */
   1651   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1652   1.28    bouyer 		/* If no drive, skip */
   1653   1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1654   1.28    bouyer 			continue;
   1655   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1656   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1657   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1658   1.28    bouyer 	}
   1659   1.28    bouyer 	if (idedma_ctl != 0) {
   1660   1.28    bouyer 		/* Add software bits in status register */
   1661   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1662   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1663   1.28    bouyer 		    idedma_ctl);
   1664    1.9    bouyer 	}
   1665   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1666   1.28    bouyer 	pciide_print_modes(cp);
   1667    1.9    bouyer }
   1668    1.9    bouyer 
   1669    1.9    bouyer void
   1670   1.41    bouyer piix3_4_setup_channel(chp)
   1671   1.41    bouyer 	struct channel_softc *chp;
   1672   1.28    bouyer {
   1673   1.28    bouyer 	struct ata_drive_datas *drvp;
   1674   1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1675   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1676   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1677   1.28    bouyer 	int drive;
   1678   1.42    bouyer 	int channel = chp->channel;
   1679   1.28    bouyer 
   1680   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1681   1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1682   1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1683   1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1684   1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1685   1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1686   1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1687   1.28    bouyer 
   1688   1.28    bouyer 	idedma_ctl = 0;
   1689   1.28    bouyer 	/* If channel disabled, no need to go further */
   1690   1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1691   1.28    bouyer 		return;
   1692   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1693   1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1694   1.28    bouyer 
   1695   1.28    bouyer 	/* setup DMA if needed */
   1696   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1697   1.28    bouyer 
   1698   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1699   1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1700   1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1701   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1702   1.28    bouyer 		/* If no drive, skip */
   1703   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1704    1.9    bouyer 			continue;
   1705   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1706   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1707   1.28    bouyer 			goto pio;
   1708   1.28    bouyer 
   1709   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1710  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1711  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1712  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1713   1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1714  1.102    bouyer 		}
   1715  1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1716  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1717  1.102    bouyer 			/* setup Ultra/100 */
   1718  1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1719  1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1720  1.102    bouyer 				drvp->UDMA_mode = 2;
   1721  1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1722  1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1723  1.102    bouyer 			} else {
   1724  1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1725  1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1726  1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1727  1.102    bouyer 					    drive);
   1728  1.102    bouyer 				} else {
   1729  1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1730  1.102    bouyer 					    drive);
   1731  1.102    bouyer 				}
   1732  1.102    bouyer 			}
   1733   1.42    bouyer 		}
   1734   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1735   1.42    bouyer 			/* setup Ultra/66 */
   1736   1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1737   1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1738   1.42    bouyer 				drvp->UDMA_mode = 2;
   1739   1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1740   1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1741   1.42    bouyer 			else
   1742   1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1743   1.42    bouyer 		}
   1744   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1745   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1746   1.28    bouyer 			/* use Ultra/DMA */
   1747   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1748   1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1749   1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1750   1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1751   1.28    bouyer 		} else {
   1752   1.28    bouyer 			/* use Multiword DMA */
   1753   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1754    1.9    bouyer 			if (drive == 0) {
   1755    1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1756   1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1757    1.9    bouyer 			} else {
   1758    1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1759   1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1760    1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1761   1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1762    1.9    bouyer 			}
   1763    1.9    bouyer 		}
   1764   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1765   1.28    bouyer 
   1766   1.28    bouyer pio:		/* use PIO mode */
   1767   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1768   1.28    bouyer 		if (drive == 0) {
   1769   1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1770   1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1771   1.28    bouyer 		} else {
   1772   1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1773   1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1774   1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1775   1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1776    1.9    bouyer 		}
   1777    1.9    bouyer 	}
   1778   1.28    bouyer 	if (idedma_ctl != 0) {
   1779   1.28    bouyer 		/* Add software bits in status register */
   1780   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1781   1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1782   1.28    bouyer 		    idedma_ctl);
   1783    1.9    bouyer 	}
   1784   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1785   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1786   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1787   1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1788   1.28    bouyer 	pciide_print_modes(cp);
   1789    1.9    bouyer }
   1790    1.8  drochner 
   1791   1.28    bouyer 
   1792    1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1793    1.9    bouyer static u_int32_t
   1794    1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1795    1.9    bouyer 	u_int8_t mode;
   1796    1.9    bouyer 	u_int8_t dma;
   1797    1.9    bouyer 	u_int8_t channel;
   1798    1.9    bouyer {
   1799    1.9    bouyer 
   1800    1.9    bouyer 	if (dma)
   1801    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1802    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1803    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1804    1.9    bouyer 		    channel);
   1805    1.9    bouyer 	else
   1806    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1807    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1808    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1809    1.9    bouyer 		    channel);
   1810    1.8  drochner }
   1811    1.8  drochner 
   1812    1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1813    1.9    bouyer static u_int32_t
   1814    1.9    bouyer piix_setup_idetim_drvs(drvp)
   1815    1.9    bouyer 	struct ata_drive_datas *drvp;
   1816    1.6       cgd {
   1817    1.9    bouyer 	u_int32_t ret = 0;
   1818    1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1819    1.9    bouyer 	u_int8_t channel = chp->channel;
   1820    1.9    bouyer 	u_int8_t drive = drvp->drive;
   1821    1.9    bouyer 
   1822    1.9    bouyer 	/*
   1823    1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1824    1.9    bouyer 	 * So just check DMA and PIO here.
   1825    1.9    bouyer 	 */
   1826    1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1827    1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1828    1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1829    1.9    bouyer 		    drvp->DMA_mode == 0) {
   1830    1.9    bouyer 			drvp->PIO_mode = 0;
   1831    1.9    bouyer 			return ret;
   1832    1.9    bouyer 		}
   1833    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1834    1.9    bouyer 		/*
   1835    1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1836    1.9    bouyer 		 * too, else use compat timings.
   1837    1.9    bouyer 		 */
   1838    1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1839    1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1840    1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1841    1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1842    1.9    bouyer 			drvp->PIO_mode = 0;
   1843    1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1844    1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1845    1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1846    1.9    bouyer 			    channel);
   1847    1.9    bouyer 			return ret;
   1848    1.9    bouyer 		}
   1849    1.9    bouyer 	}
   1850    1.6       cgd 
   1851    1.6       cgd 	/*
   1852    1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1853    1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1854    1.9    bouyer 	 * if PIO mode >= 3.
   1855    1.6       cgd 	 */
   1856    1.6       cgd 
   1857    1.9    bouyer 	if (drvp->PIO_mode < 2)
   1858    1.9    bouyer 		return ret;
   1859    1.9    bouyer 
   1860    1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1861    1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1862    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1863    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1864    1.9    bouyer 	}
   1865    1.9    bouyer 	return ret;
   1866    1.9    bouyer }
   1867    1.9    bouyer 
   1868    1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1869    1.9    bouyer static u_int32_t
   1870    1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1871    1.9    bouyer 	u_int8_t mode;
   1872    1.9    bouyer 	u_int8_t dma;
   1873    1.9    bouyer 	u_int8_t channel;
   1874    1.9    bouyer {
   1875    1.9    bouyer 	if (dma)
   1876    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1877    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1878    1.9    bouyer 	else
   1879    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1880    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1881   1.53    bouyer }
   1882   1.53    bouyer 
   1883   1.53    bouyer void
   1884  1.116      fvdl amd7x6_chip_map(sc, pa)
   1885   1.53    bouyer 	struct pciide_softc *sc;
   1886   1.53    bouyer 	struct pci_attach_args *pa;
   1887   1.53    bouyer {
   1888   1.53    bouyer 	struct pciide_channel *cp;
   1889   1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1890   1.77    bouyer 	int channel;
   1891   1.53    bouyer 	pcireg_t chanenable;
   1892   1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1893   1.53    bouyer 
   1894   1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1895   1.53    bouyer 		return;
   1896   1.77    bouyer 	printf("%s: bus-master DMA support present",
   1897   1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1898   1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   1899   1.77    bouyer 	printf("\n");
   1900   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1901   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1902   1.67    bouyer 	if (sc->sc_dma_ok) {
   1903   1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1904   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   1905   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1906   1.67    bouyer 	}
   1907   1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1908   1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1909  1.116      fvdl 
   1910  1.116      fvdl 	if (sc->sc_pp->ide_product == PCI_PRODUCT_AMD_PBC766_IDE)
   1911  1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 5;
   1912  1.116      fvdl 	else
   1913  1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 4;
   1914  1.116      fvdl 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   1915   1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1916   1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1917  1.116      fvdl 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
   1918   1.53    bouyer 
   1919  1.116      fvdl 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   1920   1.53    bouyer 	    DEBUG_PROBE);
   1921   1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1922   1.53    bouyer 		cp = &sc->pciide_channels[channel];
   1923   1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1924   1.53    bouyer 			continue;
   1925   1.53    bouyer 
   1926  1.116      fvdl 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   1927   1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1928   1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1929   1.53    bouyer 			continue;
   1930   1.53    bouyer 		}
   1931   1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1932   1.53    bouyer 		    pciide_pci_intr);
   1933   1.53    bouyer 
   1934   1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   1935  1.116      fvdl 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   1936   1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   1937   1.53    bouyer 		if (cp->hw_ok == 0)
   1938   1.53    bouyer 			continue;
   1939   1.53    bouyer 
   1940  1.116      fvdl 		amd7x6_setup_channel(&cp->wdc_channel);
   1941   1.53    bouyer 	}
   1942  1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
   1943   1.53    bouyer 	    chanenable);
   1944   1.53    bouyer 	return;
   1945   1.53    bouyer }
   1946   1.53    bouyer 
   1947   1.53    bouyer void
   1948  1.116      fvdl amd7x6_setup_channel(chp)
   1949   1.53    bouyer 	struct channel_softc *chp;
   1950   1.53    bouyer {
   1951   1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1952   1.53    bouyer 	u_int8_t idedma_ctl;
   1953   1.53    bouyer 	int mode, drive;
   1954   1.53    bouyer 	struct ata_drive_datas *drvp;
   1955   1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1956   1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1957   1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   1958   1.78    bouyer 	int rev = PCI_REVISION(
   1959   1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1960   1.80    bouyer #endif
   1961   1.53    bouyer 
   1962   1.53    bouyer 	idedma_ctl = 0;
   1963  1.116      fvdl 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
   1964  1.116      fvdl 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
   1965  1.116      fvdl 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   1966  1.116      fvdl 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   1967   1.53    bouyer 
   1968   1.53    bouyer 	/* setup DMA if needed */
   1969   1.53    bouyer 	pciide_channel_dma_setup(cp);
   1970   1.53    bouyer 
   1971   1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   1972   1.53    bouyer 		drvp = &chp->ch_drive[drive];
   1973   1.53    bouyer 		/* If no drive, skip */
   1974   1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1975   1.53    bouyer 			continue;
   1976   1.53    bouyer 		/* add timing values, setup DMA if needed */
   1977   1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1978   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1979   1.53    bouyer 			mode = drvp->PIO_mode;
   1980   1.53    bouyer 			goto pio;
   1981   1.53    bouyer 		}
   1982   1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1983   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1984   1.53    bouyer 			/* use Ultra/DMA */
   1985   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1986  1.116      fvdl 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   1987  1.116      fvdl 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   1988  1.116      fvdl 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   1989  1.116      fvdl 				amd7x6_udma_tim[drvp->UDMA_mode]);
   1990   1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   1991   1.53    bouyer 			mode = drvp->PIO_mode;
   1992   1.53    bouyer 		} else {
   1993   1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   1994   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1995   1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   1996   1.78    bouyer 			/*
   1997   1.78    bouyer 			 * The workaround doesn't seem to be necessary
   1998   1.78    bouyer 			 * with all drives, so it can be disabled by
   1999   1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2000   1.78    bouyer 			 * triggered.
   2001   1.78    bouyer 			 */
   2002  1.116      fvdl 			if (sc->sc_pp->ide_product ==
   2003  1.116      fvdl 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2004  1.116      fvdl 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2005   1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2006   1.78    bouyer 				    "to chip revision\n",
   2007   1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2008   1.78    bouyer 				    chp->channel, drive);
   2009   1.78    bouyer 				mode = drvp->PIO_mode;
   2010   1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2011   1.78    bouyer 				goto pio;
   2012   1.78    bouyer 			}
   2013   1.78    bouyer #endif
   2014   1.53    bouyer 			/* mode = min(pio, dma+2) */
   2015   1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2016   1.53    bouyer 				mode = drvp->PIO_mode;
   2017   1.53    bouyer 			else
   2018   1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2019   1.53    bouyer 		}
   2020   1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2021   1.53    bouyer 
   2022   1.53    bouyer pio:		/* setup PIO mode */
   2023   1.53    bouyer 		if (mode <= 2) {
   2024   1.53    bouyer 			drvp->DMA_mode = 0;
   2025   1.53    bouyer 			drvp->PIO_mode = 0;
   2026   1.53    bouyer 			mode = 0;
   2027   1.53    bouyer 		} else {
   2028   1.53    bouyer 			drvp->PIO_mode = mode;
   2029   1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2030   1.53    bouyer 		}
   2031   1.53    bouyer 		datatim_reg |=
   2032  1.116      fvdl 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2033  1.116      fvdl 			amd7x6_pio_set[mode]) |
   2034  1.116      fvdl 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2035  1.116      fvdl 			amd7x6_pio_rec[mode]);
   2036   1.53    bouyer 	}
   2037   1.53    bouyer 	if (idedma_ctl != 0) {
   2038   1.53    bouyer 		/* Add software bits in status register */
   2039   1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2040   1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2041   1.53    bouyer 		    idedma_ctl);
   2042   1.53    bouyer 	}
   2043   1.53    bouyer 	pciide_print_modes(cp);
   2044  1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
   2045  1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
   2046    1.9    bouyer }
   2047    1.9    bouyer 
   2048    1.9    bouyer void
   2049   1.41    bouyer apollo_chip_map(sc, pa)
   2050    1.9    bouyer 	struct pciide_softc *sc;
   2051   1.41    bouyer 	struct pci_attach_args *pa;
   2052    1.9    bouyer {
   2053   1.41    bouyer 	struct pciide_channel *cp;
   2054   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2055   1.41    bouyer 	int channel;
   2056  1.113    bouyer 	u_int32_t ideconf;
   2057   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2058  1.113    bouyer 	pcitag_t pcib_tag;
   2059  1.113    bouyer 	pcireg_t pcib_id, pcib_class;
   2060   1.41    bouyer 
   2061   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2062   1.41    bouyer 		return;
   2063  1.113    bouyer 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2064  1.113    bouyer 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2065  1.113    bouyer 	/* and read ID and rev of the ISA bridge */
   2066  1.113    bouyer 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2067  1.113    bouyer 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2068  1.113    bouyer 	printf(": VIA Technologies ");
   2069  1.113    bouyer 	switch (PCI_PRODUCT(pcib_id)) {
   2070  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2071  1.113    bouyer 		printf("VT82C586 (Apollo VP) ");
   2072  1.113    bouyer 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2073  1.113    bouyer 			printf("ATA33 controller\n");
   2074  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2075  1.113    bouyer 		} else {
   2076  1.113    bouyer 			printf("controller\n");
   2077  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   2078  1.113    bouyer 		}
   2079  1.113    bouyer 		break;
   2080  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2081  1.113    bouyer 		printf("VT82C596A (Apollo Pro) ");
   2082  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2083  1.113    bouyer 			printf("ATA66 controller\n");
   2084  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2085  1.113    bouyer 		} else {
   2086  1.113    bouyer 			printf("ATA33 controller\n");
   2087  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2088  1.113    bouyer 		}
   2089  1.113    bouyer 		break;
   2090  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2091  1.113    bouyer 		printf("VT82C686A (Apollo KX133) ");
   2092  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2093  1.113    bouyer 			printf("ATA100 controller\n");
   2094  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2095  1.113    bouyer 		} else {
   2096  1.113    bouyer 			printf("ATA66 controller\n");
   2097  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2098  1.113    bouyer 		}
   2099  1.133  augustss 		break;
   2100  1.133  augustss 	case PCI_PRODUCT_VIATECH_VT8233:
   2101  1.133  augustss 		printf("VT8233 ATA100 controller\n");
   2102  1.133  augustss 		sc->sc_wdcdev.UDMA_cap = 5;
   2103  1.115      fvdl 		break;
   2104  1.113    bouyer 	default:
   2105  1.113    bouyer 		printf("unknown ATA controller\n");
   2106  1.113    bouyer 		sc->sc_wdcdev.UDMA_cap = 0;
   2107  1.113    bouyer 	}
   2108  1.113    bouyer 
   2109   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2110   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2111   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2112   1.41    bouyer 	printf("\n");
   2113   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2114   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2115   1.41    bouyer 	if (sc->sc_dma_ok) {
   2116   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2117   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2118  1.113    bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2119   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2120   1.41    bouyer 	}
   2121   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2122   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2123   1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2124   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2125   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2126    1.9    bouyer 
   2127   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2128    1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2129   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2130   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2131   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2132  1.113    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2133  1.104    bouyer 	    DEBUG_PROBE);
   2134    1.9    bouyer 
   2135   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2136   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2137   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2138   1.41    bouyer 			continue;
   2139   1.41    bouyer 
   2140   1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2141   1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2142   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2143   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2144   1.46   mycroft 			continue;
   2145   1.41    bouyer 		}
   2146   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2147   1.41    bouyer 		    pciide_pci_intr);
   2148   1.41    bouyer 		if (cp->hw_ok == 0)
   2149   1.41    bouyer 			continue;
   2150   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2151   1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2152   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2153   1.41    bouyer 			    ideconf);
   2154   1.41    bouyer 		}
   2155   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2156   1.41    bouyer 
   2157   1.41    bouyer 		if (cp->hw_ok == 0)
   2158   1.41    bouyer 			continue;
   2159   1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2160   1.28    bouyer 	}
   2161   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2162   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2163   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2164   1.28    bouyer }
   2165   1.28    bouyer 
   2166   1.28    bouyer void
   2167   1.28    bouyer apollo_setup_channel(chp)
   2168   1.28    bouyer 	struct channel_softc *chp;
   2169   1.28    bouyer {
   2170   1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2171   1.28    bouyer 	u_int8_t idedma_ctl;
   2172   1.28    bouyer 	int mode, drive;
   2173   1.28    bouyer 	struct ata_drive_datas *drvp;
   2174   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2175   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2176   1.28    bouyer 
   2177   1.28    bouyer 	idedma_ctl = 0;
   2178   1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2179   1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2180   1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2181  1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2182   1.28    bouyer 
   2183   1.28    bouyer 	/* setup DMA if needed */
   2184   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2185    1.9    bouyer 
   2186   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2187   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2188   1.28    bouyer 		/* If no drive, skip */
   2189   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2190   1.28    bouyer 			continue;
   2191   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2192   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2193   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2194   1.28    bouyer 			mode = drvp->PIO_mode;
   2195   1.28    bouyer 			goto pio;
   2196    1.8  drochner 		}
   2197   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2198   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2199   1.28    bouyer 			/* use Ultra/DMA */
   2200   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2201   1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2202  1.113    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2203  1.113    bouyer 			if (sc->sc_wdcdev.UDMA_cap == 5) {
   2204  1.113    bouyer 				/* 686b */
   2205  1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2206  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2207  1.113    bouyer 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2208  1.113    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2209  1.113    bouyer 				/* 596b or 686a */
   2210  1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2211  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2212  1.113    bouyer 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2213  1.113    bouyer 			} else {
   2214  1.113    bouyer 				/* 596a or 586b */
   2215  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2216  1.113    bouyer 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2217  1.113    bouyer 			}
   2218   1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2219   1.28    bouyer 			mode = drvp->PIO_mode;
   2220   1.28    bouyer 		} else {
   2221   1.28    bouyer 			/* use Multiword DMA */
   2222   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2223   1.28    bouyer 			/* mode = min(pio, dma+2) */
   2224   1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2225   1.28    bouyer 				mode = drvp->PIO_mode;
   2226   1.28    bouyer 			else
   2227   1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2228    1.8  drochner 		}
   2229   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2230   1.28    bouyer 
   2231   1.28    bouyer pio:		/* setup PIO mode */
   2232   1.37    bouyer 		if (mode <= 2) {
   2233   1.37    bouyer 			drvp->DMA_mode = 0;
   2234   1.37    bouyer 			drvp->PIO_mode = 0;
   2235   1.37    bouyer 			mode = 0;
   2236   1.37    bouyer 		} else {
   2237   1.37    bouyer 			drvp->PIO_mode = mode;
   2238   1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2239   1.37    bouyer 		}
   2240   1.28    bouyer 		datatim_reg |=
   2241   1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2242   1.28    bouyer 			apollo_pio_set[mode]) |
   2243   1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2244   1.28    bouyer 			apollo_pio_rec[mode]);
   2245   1.28    bouyer 	}
   2246   1.28    bouyer 	if (idedma_ctl != 0) {
   2247   1.28    bouyer 		/* Add software bits in status register */
   2248   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2249   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2250   1.28    bouyer 		    idedma_ctl);
   2251    1.9    bouyer 	}
   2252   1.28    bouyer 	pciide_print_modes(cp);
   2253   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2254   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2255    1.9    bouyer }
   2256    1.6       cgd 
   2257   1.18  drochner void
   2258   1.41    bouyer cmd_channel_map(pa, sc, channel)
   2259    1.9    bouyer 	struct pci_attach_args *pa;
   2260   1.41    bouyer 	struct pciide_softc *sc;
   2261   1.41    bouyer 	int channel;
   2262    1.9    bouyer {
   2263   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2264   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2265   1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2266   1.70    bouyer 	int interface;
   2267   1.70    bouyer 
   2268   1.70    bouyer 	/*
   2269   1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2270   1.70    bouyer 	 * In this case, we have to fake interface
   2271   1.70    bouyer 	 */
   2272   1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2273   1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2274   1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2275   1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2276   1.70    bouyer 		    CMD_CONF_DSA1)
   2277   1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2278   1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2279   1.70    bouyer 	} else {
   2280   1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2281   1.70    bouyer 	}
   2282    1.6       cgd 
   2283   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2284   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2285   1.41    bouyer 	cp->wdc_channel.channel = channel;
   2286   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2287   1.41    bouyer 
   2288   1.41    bouyer 	if (channel > 0) {
   2289   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2290   1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2291   1.41    bouyer 	} else {
   2292   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2293   1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2294   1.41    bouyer 	}
   2295   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2296   1.41    bouyer 		printf("%s %s channel: "
   2297   1.41    bouyer 		    "can't allocate memory for command queue",
   2298   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2299   1.41    bouyer 		    return;
   2300   1.18  drochner 	}
   2301   1.18  drochner 
   2302   1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2303   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2304   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2305   1.41    bouyer 	    "configured" : "wired",
   2306   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2307   1.41    bouyer 	    "native-PCI" : "compatibility");
   2308    1.5       cgd 
   2309    1.9    bouyer 	/*
   2310    1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2311    1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2312    1.9    bouyer 	 * the whole device
   2313    1.9    bouyer 	 */
   2314   1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2315   1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2316   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2317   1.18  drochner 		return;
   2318   1.18  drochner 	}
   2319   1.18  drochner 
   2320   1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2321   1.18  drochner 	if (cp->hw_ok == 0)
   2322   1.18  drochner 		return;
   2323   1.41    bouyer 	if (channel == 1) {
   2324   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2325   1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2326   1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2327   1.24    bouyer 			    CMD_CTRL, ctrl);
   2328   1.18  drochner 		}
   2329   1.18  drochner 	}
   2330   1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2331   1.41    bouyer }
   2332   1.41    bouyer 
   2333   1.41    bouyer int
   2334   1.41    bouyer cmd_pci_intr(arg)
   2335   1.41    bouyer 	void *arg;
   2336   1.41    bouyer {
   2337   1.41    bouyer 	struct pciide_softc *sc = arg;
   2338   1.41    bouyer 	struct pciide_channel *cp;
   2339   1.41    bouyer 	struct channel_softc *wdc_cp;
   2340   1.41    bouyer 	int i, rv, crv;
   2341   1.41    bouyer 	u_int32_t priirq, secirq;
   2342   1.41    bouyer 
   2343   1.41    bouyer 	rv = 0;
   2344   1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2345   1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2346   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2347   1.41    bouyer 		cp = &sc->pciide_channels[i];
   2348   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2349   1.41    bouyer 		/* If a compat channel skip. */
   2350   1.41    bouyer 		if (cp->compat)
   2351   1.41    bouyer 			continue;
   2352   1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2353   1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2354   1.41    bouyer 			crv = wdcintr(wdc_cp);
   2355   1.41    bouyer 			if (crv == 0)
   2356   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2357   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2358   1.41    bouyer 			else
   2359   1.41    bouyer 				rv = 1;
   2360   1.41    bouyer 		}
   2361   1.41    bouyer 	}
   2362   1.41    bouyer 	return rv;
   2363   1.14    bouyer }
   2364   1.14    bouyer 
   2365   1.14    bouyer void
   2366   1.41    bouyer cmd_chip_map(sc, pa)
   2367   1.14    bouyer 	struct pciide_softc *sc;
   2368   1.41    bouyer 	struct pci_attach_args *pa;
   2369   1.14    bouyer {
   2370   1.41    bouyer 	int channel;
   2371   1.39       mrg 
   2372   1.41    bouyer 	/*
   2373   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2374   1.41    bouyer 	 * and base adresses registers can be disabled at
   2375   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2376   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2377   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2378   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2379   1.41    bouyer 	 * can't be disabled.
   2380   1.41    bouyer 	 */
   2381   1.41    bouyer 
   2382   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2383   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2384   1.41    bouyer 		return;
   2385   1.41    bouyer #endif
   2386   1.41    bouyer 
   2387   1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2388   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2389   1.41    bouyer 	sc->sc_dma_ok = 0;
   2390   1.41    bouyer 
   2391   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2392   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2393   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2394   1.41    bouyer 
   2395   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2396   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2397   1.41    bouyer 	}
   2398   1.14    bouyer }
   2399   1.14    bouyer 
   2400   1.14    bouyer void
   2401   1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2402   1.14    bouyer 	struct pciide_softc *sc;
   2403   1.41    bouyer 	struct pci_attach_args *pa;
   2404   1.41    bouyer {
   2405   1.41    bouyer 	struct pciide_channel *cp;
   2406   1.28    bouyer 	int channel;
   2407   1.82    bouyer 	int rev = PCI_REVISION(
   2408   1.82    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2409   1.28    bouyer 
   2410   1.41    bouyer 	/*
   2411   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2412   1.41    bouyer 	 * and base adresses registers can be disabled at
   2413   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2414   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2415   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2416   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2417   1.41    bouyer 	 * can't be disabled.
   2418   1.41    bouyer 	 */
   2419   1.41    bouyer 
   2420   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2421   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2422   1.41    bouyer 		return;
   2423   1.41    bouyer #endif
   2424   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2425   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2426   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2427   1.41    bouyer 	printf("\n");
   2428   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2429   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2430   1.67    bouyer 	if (sc->sc_dma_ok) {
   2431   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2432   1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2433   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2434   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2435   1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2436   1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2437   1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2438   1.82    bouyer 			break;
   2439   1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2440   1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2441   1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2442   1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2443   1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2444   1.83    bouyer 			/*
   2445   1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2446   1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2447   1.83    bouyer 			 * doing
   2448   1.83    bouyer 			 */
   2449   1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2450   1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2451   1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2452   1.83    bouyer #endif
   2453   1.83    bouyer 				/* explicitely disable UDMA */
   2454   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2455   1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2456   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2457   1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2458   1.82    bouyer 			}
   2459   1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2460   1.72      tron 			break;
   2461   1.72      tron 		default:
   2462   1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2463   1.70    bouyer 		}
   2464   1.67    bouyer 	}
   2465   1.41    bouyer 
   2466   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2467   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2468   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2469   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2470   1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2471   1.41    bouyer 
   2472   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2473   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2474   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2475   1.28    bouyer 		DEBUG_PROBE);
   2476   1.41    bouyer 
   2477   1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2478   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2479   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2480   1.41    bouyer 		if (cp->hw_ok == 0)
   2481   1.41    bouyer 			continue;
   2482   1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2483   1.28    bouyer 	}
   2484   1.84    bouyer 	/*
   2485   1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2486   1.84    bouyer 	 * bits
   2487   1.84    bouyer 	 */
   2488   1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2489   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2490   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2491   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2492   1.28    bouyer 	    DEBUG_PROBE);
   2493   1.28    bouyer }
   2494   1.28    bouyer 
   2495   1.28    bouyer void
   2496   1.70    bouyer cmd0643_9_setup_channel(chp)
   2497   1.14    bouyer 	struct channel_softc *chp;
   2498   1.28    bouyer {
   2499   1.14    bouyer 	struct ata_drive_datas *drvp;
   2500   1.14    bouyer 	u_int8_t tim;
   2501   1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2502   1.28    bouyer 	int drive;
   2503   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2504   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2505   1.28    bouyer 
   2506   1.28    bouyer 	idedma_ctl = 0;
   2507   1.28    bouyer 	/* setup DMA if needed */
   2508   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2509   1.14    bouyer 
   2510   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2511   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2512   1.28    bouyer 		/* If no drive, skip */
   2513   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2514   1.28    bouyer 			continue;
   2515   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2516   1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2517   1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2518   1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2519   1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2520  1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2521   1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2522   1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2523   1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2524   1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2525   1.70    bouyer 				    CMD_BICSR) &
   2526   1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2527   1.70    bouyer 					drvp->UDMA_mode = 2;
   2528   1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2529   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2530   1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2531   1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2532   1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2533   1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2534   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2535   1.70    bouyer 				udma_reg |=
   2536   1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2537   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2538   1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2539   1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2540   1.70    bouyer 			} else {
   2541   1.70    bouyer 				/*
   2542   1.70    bouyer 				 * use Multiword DMA.
   2543   1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2544   1.70    bouyer 				 * so adjust DMA mode if needed
   2545   1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2546   1.70    bouyer 				 */
   2547   1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2548   1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2549   1.70    bouyer 					    sc->sc_tag,
   2550   1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2551   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2552   1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2553   1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2554   1.70    bouyer 					    udma_reg);
   2555   1.70    bouyer 				}
   2556   1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2557   1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2558   1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2559   1.70    bouyer 				}
   2560   1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2561   1.14    bouyer 			}
   2562   1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2563   1.14    bouyer 		}
   2564   1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2565   1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2566   1.28    bouyer 	}
   2567   1.28    bouyer 	if (idedma_ctl != 0) {
   2568   1.28    bouyer 		/* Add software bits in status register */
   2569   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2570   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2571   1.28    bouyer 		    idedma_ctl);
   2572   1.14    bouyer 	}
   2573   1.28    bouyer 	pciide_print_modes(cp);
   2574   1.72      tron }
   2575   1.72      tron 
   2576   1.72      tron void
   2577   1.79    bouyer cmd646_9_irqack(chp)
   2578   1.72      tron 	struct channel_softc *chp;
   2579   1.72      tron {
   2580   1.72      tron 	u_int32_t priirq, secirq;
   2581   1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2582   1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2583   1.72      tron 
   2584   1.72      tron 	if (chp->channel == 0) {
   2585   1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2586   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2587   1.72      tron 	} else {
   2588   1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2589   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2590   1.72      tron 	}
   2591   1.72      tron 	pciide_irqack(chp);
   2592    1.1       cgd }
   2593    1.1       cgd 
   2594   1.18  drochner void
   2595   1.41    bouyer cy693_chip_map(sc, pa)
   2596   1.18  drochner 	struct pciide_softc *sc;
   2597   1.41    bouyer 	struct pci_attach_args *pa;
   2598   1.41    bouyer {
   2599   1.41    bouyer 	struct pciide_channel *cp;
   2600   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2601   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2602   1.41    bouyer 
   2603   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2604   1.41    bouyer 		return;
   2605   1.41    bouyer 	/*
   2606   1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2607   1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2608   1.41    bouyer 	 * the real channel
   2609   1.41    bouyer 	 */
   2610   1.41    bouyer 	if (pa->pa_function == 1) {
   2611   1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2612   1.41    bouyer 	} else if (pa->pa_function == 2) {
   2613   1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2614   1.41    bouyer 	} else {
   2615   1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2616   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2617   1.41    bouyer 		return;
   2618   1.41    bouyer 	}
   2619   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2620   1.41    bouyer 		printf("%s: bus-master DMA support present",
   2621   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2622   1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2623   1.41    bouyer 	} else {
   2624   1.41    bouyer 		printf("%s: hardware does not support DMA",
   2625   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2626   1.41    bouyer 		sc->sc_dma_ok = 0;
   2627   1.41    bouyer 	}
   2628   1.41    bouyer 	printf("\n");
   2629   1.39       mrg 
   2630   1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2631   1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2632   1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2633   1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2634   1.61   thorpej 		sc->sc_dma_ok = 0;
   2635   1.61   thorpej 	}
   2636   1.61   thorpej 
   2637   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2638   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2639   1.67    bouyer 	if (sc->sc_dma_ok) {
   2640   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2641   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2642   1.67    bouyer 	}
   2643   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2644   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2645   1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2646   1.18  drochner 
   2647   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2648   1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2649   1.39       mrg 
   2650   1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2651   1.41    bouyer 	cp = &sc->pciide_channels[0];
   2652   1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2653   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2654   1.41    bouyer 	cp->wdc_channel.channel = 0;
   2655   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2656   1.41    bouyer 	cp->wdc_channel.ch_queue =
   2657   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2658   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2659   1.41    bouyer 		printf("%s primary channel: "
   2660   1.41    bouyer 		    "can't allocate memory for command queue",
   2661   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2662   1.41    bouyer 		return;
   2663   1.41    bouyer 	}
   2664   1.41    bouyer 	printf("%s: primary channel %s to ",
   2665   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2666   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2667   1.41    bouyer 	    "configured" : "wired");
   2668   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2669   1.41    bouyer 		printf("native-PCI");
   2670   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2671   1.41    bouyer 		    pciide_pci_intr);
   2672   1.41    bouyer 	} else {
   2673   1.41    bouyer 		printf("compatibility");
   2674   1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2675   1.41    bouyer 		    &cmdsize, &ctlsize);
   2676   1.41    bouyer 	}
   2677   1.41    bouyer 	printf(" mode\n");
   2678   1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2679   1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2680   1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2681   1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2682   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2683   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2684   1.41    bouyer 	}
   2685   1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2686   1.41    bouyer 	if (cp->hw_ok == 0)
   2687   1.41    bouyer 		return;
   2688   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2689   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2690   1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2691   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2692   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2693   1.28    bouyer }
   2694   1.28    bouyer 
   2695   1.28    bouyer void
   2696   1.28    bouyer cy693_setup_channel(chp)
   2697   1.18  drochner 	struct channel_softc *chp;
   2698   1.28    bouyer {
   2699   1.18  drochner 	struct ata_drive_datas *drvp;
   2700   1.18  drochner 	int drive;
   2701   1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2702   1.18  drochner 	u_int32_t idedma_ctl;
   2703   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2704   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2705   1.41    bouyer 	int dma_mode = -1;
   2706    1.9    bouyer 
   2707   1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2708   1.28    bouyer 
   2709   1.28    bouyer 	/* setup DMA if needed */
   2710   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2711   1.28    bouyer 
   2712   1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2713   1.18  drochner 		drvp = &chp->ch_drive[drive];
   2714   1.18  drochner 		/* If no drive, skip */
   2715   1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2716   1.18  drochner 			continue;
   2717   1.18  drochner 		/* add timing values, setup DMA if needed */
   2718   1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2719   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2720   1.41    bouyer 			/* use Multiword DMA */
   2721   1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2722   1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2723   1.18  drochner 		}
   2724   1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2725   1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2726   1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2727   1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2728   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2729   1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2730   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2731   1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2732   1.18  drochner 	}
   2733   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2734   1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2735   1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2736   1.61   thorpej 
   2737   1.61   thorpej 	if (dma_mode == -1)
   2738   1.61   thorpej 		dma_mode = 0;
   2739   1.61   thorpej 
   2740   1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   2741   1.61   thorpej 		/* Note: `multiple' is implied. */
   2742   1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   2743   1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   2744   1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2745   1.61   thorpej 	}
   2746   1.61   thorpej 
   2747   1.28    bouyer 	pciide_print_modes(cp);
   2748   1.61   thorpej 
   2749   1.18  drochner 	if (idedma_ctl != 0) {
   2750   1.18  drochner 		/* Add software bits in status register */
   2751   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2752   1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2753    1.9    bouyer 	}
   2754    1.1       cgd }
   2755    1.1       cgd 
   2756  1.130      tron static int
   2757  1.130      tron sis_hostbr_match(pa)
   2758  1.130      tron 	struct pci_attach_args *pa;
   2759  1.130      tron {
   2760  1.130      tron 	return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
   2761  1.131      tron 	   ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
   2762  1.131      tron 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
   2763  1.131      tron 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
   2764  1.131      tron 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735)));
   2765  1.130      tron }
   2766  1.130      tron 
   2767   1.18  drochner void
   2768   1.41    bouyer sis_chip_map(sc, pa)
   2769   1.41    bouyer 	struct pciide_softc *sc;
   2770   1.18  drochner 	struct pci_attach_args *pa;
   2771   1.41    bouyer {
   2772   1.18  drochner 	struct pciide_channel *cp;
   2773   1.41    bouyer 	int channel;
   2774   1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2775   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2776   1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2777   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2778  1.121    bouyer 	pcitag_t pchb_tag;
   2779  1.121    bouyer 	pcireg_t pchb_id, pchb_class;
   2780    1.9    bouyer 
   2781   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2782   1.18  drochner 		return;
   2783   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2784   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2785   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2786   1.41    bouyer 	printf("\n");
   2787  1.121    bouyer 
   2788  1.121    bouyer 	/* get a PCI tag for the host bridge (function 0 of the same device) */
   2789  1.121    bouyer 	pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2790  1.121    bouyer 	/* and read ID and rev of the ISA bridge */
   2791  1.121    bouyer 	pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
   2792  1.121    bouyer 	pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
   2793  1.121    bouyer 
   2794   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2795   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2796   1.51    bouyer 	if (sc->sc_dma_ok) {
   2797   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2798   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2799  1.121    bouyer 		/*
   2800  1.121    bouyer 		 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   2801  1.121    bouyer 		 * have problems with UDMA (info provided by Christos)
   2802  1.121    bouyer 		 */
   2803  1.121    bouyer 		if (rev >= 0xd0 &&
   2804  1.121    bouyer 		    (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
   2805  1.121    bouyer 		    PCI_REVISION(pchb_class) >= 0x03))
   2806   1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2807   1.51    bouyer 	}
   2808    1.9    bouyer 
   2809   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2810   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2811   1.51    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
   2812  1.130      tron 		/*
   2813  1.130      tron 		 * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
   2814  1.130      tron 		 * chipsets.
   2815  1.130      tron 		 */
   2816  1.130      tron 		sc->sc_wdcdev.UDMA_cap =
   2817  1.130      tron 		    pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
   2818   1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   2819   1.15    bouyer 
   2820   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2821   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2822   1.28    bouyer 
   2823   1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2824   1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2825   1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2826   1.41    bouyer 
   2827   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2828   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2829   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2830   1.41    bouyer 			continue;
   2831   1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2832   1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2833   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2834   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2835   1.46   mycroft 			continue;
   2836   1.41    bouyer 		}
   2837   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2838   1.41    bouyer 		    pciide_pci_intr);
   2839   1.41    bouyer 		if (cp->hw_ok == 0)
   2840   1.41    bouyer 			continue;
   2841   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2842   1.41    bouyer 			if (channel == 0)
   2843   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2844   1.41    bouyer 			else
   2845   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2846   1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   2847   1.41    bouyer 			    sis_ctr0);
   2848   1.41    bouyer 		}
   2849   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2850   1.41    bouyer 		if (cp->hw_ok == 0)
   2851   1.41    bouyer 			continue;
   2852   1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   2853   1.41    bouyer 	}
   2854   1.28    bouyer }
   2855   1.28    bouyer 
   2856   1.28    bouyer void
   2857   1.28    bouyer sis_setup_channel(chp)
   2858   1.15    bouyer 	struct channel_softc *chp;
   2859   1.28    bouyer {
   2860   1.15    bouyer 	struct ata_drive_datas *drvp;
   2861   1.28    bouyer 	int drive;
   2862   1.18  drochner 	u_int32_t sis_tim;
   2863   1.18  drochner 	u_int32_t idedma_ctl;
   2864   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2865   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2866   1.15    bouyer 
   2867   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   2868   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2869   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2870   1.28    bouyer 	    DEBUG_PROBE);
   2871   1.28    bouyer 	sis_tim = 0;
   2872   1.18  drochner 	idedma_ctl = 0;
   2873   1.28    bouyer 	/* setup DMA if needed */
   2874   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2875   1.28    bouyer 
   2876   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2877   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2878   1.28    bouyer 		/* If no drive, skip */
   2879   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2880   1.28    bouyer 			continue;
   2881   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2882   1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2883   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2884   1.28    bouyer 			goto pio;
   2885   1.28    bouyer 
   2886   1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2887   1.28    bouyer 			/* use Ultra/DMA */
   2888   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2889   1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2890   1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2891   1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2892   1.28    bouyer 		} else {
   2893   1.28    bouyer 			/*
   2894   1.28    bouyer 			 * use Multiword DMA
   2895   1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2896   1.28    bouyer 			 * so adjust DMA mode if needed
   2897   1.28    bouyer 			 */
   2898   1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2899   1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2900   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2901   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2902   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2903   1.28    bouyer 			if (drvp->DMA_mode == 0)
   2904   1.28    bouyer 				drvp->PIO_mode = 0;
   2905   1.28    bouyer 		}
   2906   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2907   1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   2908   1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   2909   1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   2910   1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   2911   1.28    bouyer 	}
   2912   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   2913   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   2914   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   2915   1.18  drochner 	if (idedma_ctl != 0) {
   2916   1.18  drochner 		/* Add software bits in status register */
   2917   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2918   1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2919   1.18  drochner 	}
   2920   1.28    bouyer 	pciide_print_modes(cp);
   2921   1.18  drochner }
   2922   1.18  drochner 
   2923  1.130      tron static int
   2924  1.129    bouyer acer_isabr_match(pa)
   2925  1.129    bouyer 	struct pci_attach_args *pa;
   2926  1.129    bouyer {
   2927  1.130      tron 	return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI) &&
   2928  1.130      tron 	   (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALI_M1543));
   2929  1.129    bouyer }
   2930  1.129    bouyer 
   2931   1.18  drochner void
   2932   1.41    bouyer acer_chip_map(sc, pa)
   2933   1.41    bouyer 	struct pciide_softc *sc;
   2934   1.18  drochner 	struct pci_attach_args *pa;
   2935   1.41    bouyer {
   2936  1.129    bouyer 	struct pci_attach_args isa_pa;
   2937   1.18  drochner 	struct pciide_channel *cp;
   2938   1.41    bouyer 	int channel;
   2939   1.41    bouyer 	pcireg_t cr, interface;
   2940   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2941  1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2942   1.18  drochner 
   2943   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2944   1.18  drochner 		return;
   2945   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2946   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2947   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2948   1.41    bouyer 	printf("\n");
   2949   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2950   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2951   1.67    bouyer 	if (sc->sc_dma_ok) {
   2952  1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   2953  1.124    bouyer 		if (rev >= 0x20) {
   2954  1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2955  1.124    bouyer 			if (rev >= 0xC4)
   2956  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
   2957  1.127   tsutsui 			else if (rev >= 0xC2)
   2958  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
   2959  1.124    bouyer 			else
   2960  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2961  1.124    bouyer 		}
   2962   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2963   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2964   1.67    bouyer 	}
   2965   1.41    bouyer 
   2966   1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2967   1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2968   1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   2969   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2970   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2971   1.30    bouyer 
   2972   1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   2973   1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   2974   1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   2975   1.30    bouyer 
   2976   1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   2977   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   2978   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   2979   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   2980   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   2981   1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   2982   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   2983   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   2984   1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   2985   1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   2986   1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   2987   1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   2988   1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   2989   1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   2990   1.41    bouyer 	    PCI_CLASS_REG));
   2991   1.41    bouyer 
   2992  1.124    bouyer 	/* From linux: enable "Cable Detection" */
   2993  1.124    bouyer 	if (rev >= 0xC2) {
   2994  1.124    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   2995  1.127   tsutsui 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   2996  1.127   tsutsui 		    | ACER_0x4B_CDETECT);
   2997  1.124    bouyer 		/* set south-bridge's enable bit, m1533, 0x79 */
   2998  1.129    bouyer 		if (pci_find_device(&isa_pa, acer_isabr_match) == 0) {
   2999  1.129    bouyer 			printf("%s: can't find PCI/ISA bridge, downgrading "
   3000  1.129    bouyer 			    "to Ultra/33\n", sc->sc_wdcdev.sc_dev.dv_xname);
   3001  1.129    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   3002  1.129    bouyer 		} else {
   3003  1.129    bouyer 			if (rev == 0xC2)
   3004  1.129    bouyer 				/* 1543C-B0 (m1533, 0x79, bit 2) */
   3005  1.129    bouyer 				pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
   3006  1.129    bouyer 				    ACER_0x79,
   3007  1.129    bouyer 				    pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
   3008  1.129    bouyer 					ACER_0x79)
   3009  1.129    bouyer 				    | ACER_0x79_REVC2_EN);
   3010  1.129    bouyer 			else
   3011  1.129    bouyer 				/* 1553/1535 (m1533, 0x79, bit 1) */
   3012  1.129    bouyer 				pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
   3013  1.129    bouyer 				    ACER_0x79,
   3014  1.129    bouyer 				    pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
   3015  1.129    bouyer 					ACER_0x79)
   3016  1.129    bouyer 				    | ACER_0x79_EN);
   3017  1.129    bouyer 		}
   3018  1.124    bouyer 	}
   3019  1.124    bouyer 
   3020   1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3021   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3022   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3023   1.41    bouyer 			continue;
   3024   1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3025   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3026   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3027   1.41    bouyer 			continue;
   3028   1.41    bouyer 		}
   3029  1.124    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3030   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3031  1.124    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3032   1.41    bouyer 		if (cp->hw_ok == 0)
   3033   1.41    bouyer 			continue;
   3034   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3035   1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3036   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3037   1.41    bouyer 			    PCI_CLASS_REG, cr);
   3038   1.41    bouyer 		}
   3039   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3040   1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3041   1.30    bouyer 	}
   3042   1.30    bouyer }
   3043   1.30    bouyer 
   3044   1.30    bouyer void
   3045   1.30    bouyer acer_setup_channel(chp)
   3046   1.30    bouyer 	struct channel_softc *chp;
   3047   1.30    bouyer {
   3048   1.30    bouyer 	struct ata_drive_datas *drvp;
   3049   1.30    bouyer 	int drive;
   3050   1.30    bouyer 	u_int32_t acer_fifo_udma;
   3051   1.30    bouyer 	u_int32_t idedma_ctl;
   3052   1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3053   1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3054   1.30    bouyer 
   3055   1.30    bouyer 	idedma_ctl = 0;
   3056   1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3057   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3058   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3059   1.30    bouyer 	/* setup DMA if needed */
   3060   1.30    bouyer 	pciide_channel_dma_setup(cp);
   3061   1.30    bouyer 
   3062  1.124    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3063  1.124    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
   3064  1.124    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3065  1.124    bouyer 		    ACER_0x4A_80PIN(chp->channel)) {
   3066  1.124    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3067  1.124    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3068  1.124    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3069  1.124    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3070  1.124    bouyer 		}
   3071  1.124    bouyer 	}
   3072  1.124    bouyer 
   3073   1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3074   1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3075   1.30    bouyer 		/* If no drive, skip */
   3076   1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3077   1.30    bouyer 			continue;
   3078   1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3079   1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3080   1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3081   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3082   1.30    bouyer 		/* clear FIFO/DMA mode */
   3083   1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3084   1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3085   1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3086   1.30    bouyer 
   3087   1.30    bouyer 		/* add timing values, setup DMA if needed */
   3088   1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3089   1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3090   1.30    bouyer 			acer_fifo_udma |=
   3091   1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3092   1.30    bouyer 			goto pio;
   3093   1.30    bouyer 		}
   3094   1.30    bouyer 
   3095   1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3096   1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3097   1.30    bouyer 			/* use Ultra/DMA */
   3098   1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3099   1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3100   1.30    bouyer 			acer_fifo_udma |=
   3101   1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3102   1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3103  1.124    bouyer 			/* XXX disable if one drive < UDMA3 ? */
   3104  1.124    bouyer 			if (drvp->UDMA_mode >= 3) {
   3105  1.124    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3106  1.124    bouyer 				    ACER_0x4B,
   3107  1.124    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3108  1.124    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3109  1.124    bouyer 			}
   3110   1.30    bouyer 		} else {
   3111   1.30    bouyer 			/*
   3112   1.30    bouyer 			 * use Multiword DMA
   3113   1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3114   1.30    bouyer 			 * so adjust DMA mode if needed
   3115   1.30    bouyer 			 */
   3116   1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3117   1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3118   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3119   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3120   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3121   1.30    bouyer 			if (drvp->DMA_mode == 0)
   3122   1.30    bouyer 				drvp->PIO_mode = 0;
   3123   1.30    bouyer 		}
   3124   1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3125   1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3126   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3127   1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3128   1.30    bouyer 	}
   3129   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3130   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3131   1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3132   1.30    bouyer 	if (idedma_ctl != 0) {
   3133   1.30    bouyer 		/* Add software bits in status register */
   3134   1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3135   1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3136   1.30    bouyer 	}
   3137   1.30    bouyer 	pciide_print_modes(cp);
   3138   1.30    bouyer }
   3139   1.30    bouyer 
   3140   1.41    bouyer int
   3141   1.41    bouyer acer_pci_intr(arg)
   3142   1.41    bouyer 	void *arg;
   3143   1.41    bouyer {
   3144   1.41    bouyer 	struct pciide_softc *sc = arg;
   3145   1.41    bouyer 	struct pciide_channel *cp;
   3146   1.41    bouyer 	struct channel_softc *wdc_cp;
   3147   1.41    bouyer 	int i, rv, crv;
   3148   1.41    bouyer 	u_int32_t chids;
   3149   1.41    bouyer 
   3150   1.41    bouyer 	rv = 0;
   3151   1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3152   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3153   1.41    bouyer 		cp = &sc->pciide_channels[i];
   3154   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3155   1.41    bouyer 		/* If a compat channel skip. */
   3156   1.41    bouyer 		if (cp->compat)
   3157   1.41    bouyer 			continue;
   3158   1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3159   1.41    bouyer 			crv = wdcintr(wdc_cp);
   3160   1.41    bouyer 			if (crv == 0)
   3161   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3162   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3163   1.41    bouyer 			else
   3164   1.41    bouyer 				rv = 1;
   3165   1.41    bouyer 		}
   3166   1.41    bouyer 	}
   3167   1.41    bouyer 	return rv;
   3168   1.41    bouyer }
   3169   1.41    bouyer 
   3170   1.67    bouyer void
   3171   1.67    bouyer hpt_chip_map(sc, pa)
   3172  1.111   tsutsui 	struct pciide_softc *sc;
   3173   1.67    bouyer 	struct pci_attach_args *pa;
   3174   1.67    bouyer {
   3175   1.67    bouyer 	struct pciide_channel *cp;
   3176   1.67    bouyer 	int i, compatchan, revision;
   3177   1.67    bouyer 	pcireg_t interface;
   3178   1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3179   1.67    bouyer 
   3180   1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3181   1.67    bouyer 		return;
   3182   1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3183  1.114    bouyer 	printf(": Triones/Highpoint ");
   3184  1.114    bouyer 	if (revision == HPT370_REV)
   3185  1.114    bouyer 		printf("HPT370 IDE Controller\n");
   3186  1.123    bouyer 	else if (revision == HPT370A_REV)
   3187  1.123    bouyer 		printf("HPT370A IDE Controller\n");
   3188  1.123    bouyer 	else if (revision == HPT366_REV)
   3189  1.123    bouyer 		printf("HPT366 IDE Controller\n");
   3190  1.114    bouyer 	else
   3191  1.123    bouyer 		printf("unknown HPT IDE controller rev %d\n", revision);
   3192   1.67    bouyer 
   3193   1.67    bouyer 	/*
   3194   1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3195   1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3196   1.67    bouyer 	 */
   3197   1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3198   1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3199   1.67    bouyer 	} else {
   3200   1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3201   1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3202  1.123    bouyer 		if (revision == HPT370_REV || revision == HPT370A_REV)
   3203   1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3204   1.67    bouyer 	}
   3205   1.67    bouyer 
   3206   1.67    bouyer 	printf("%s: bus-master DMA support present",
   3207   1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3208   1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3209   1.67    bouyer 	printf("\n");
   3210   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3211   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3212   1.67    bouyer 	if (sc->sc_dma_ok) {
   3213   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3214   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3215   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3216   1.67    bouyer 	}
   3217   1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3218   1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3219   1.67    bouyer 
   3220   1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3221   1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3222   1.67    bouyer 	if (revision == HPT366_REV) {
   3223  1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3224   1.67    bouyer 		/*
   3225   1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3226   1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3227   1.67    bouyer 		 * with the real channel
   3228   1.67    bouyer 		 */
   3229   1.67    bouyer 		if (pa->pa_function == 0) {
   3230   1.67    bouyer 			compatchan = 0;
   3231   1.67    bouyer 		} else if (pa->pa_function == 1) {
   3232   1.67    bouyer 			compatchan = 1;
   3233   1.67    bouyer 		} else {
   3234   1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3235   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3236   1.67    bouyer 			return;
   3237   1.67    bouyer 		}
   3238   1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3239   1.67    bouyer 	} else {
   3240   1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3241  1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3242   1.67    bouyer 	}
   3243   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3244   1.75    bouyer 		cp = &sc->pciide_channels[i];
   3245   1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3246   1.67    bouyer 			compatchan = i;
   3247   1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3248   1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3249   1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3250   1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3251   1.67    bouyer 				continue;
   3252   1.67    bouyer 			}
   3253   1.67    bouyer 		}
   3254   1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3255   1.67    bouyer 			continue;
   3256   1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3257   1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3258   1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3259   1.67    bouyer 		} else {
   3260   1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3261   1.67    bouyer 			    &cmdsize, &ctlsize);
   3262   1.67    bouyer 		}
   3263   1.67    bouyer 		if (cp->hw_ok == 0)
   3264   1.67    bouyer 			return;
   3265   1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3266   1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3267   1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3268   1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3269   1.67    bouyer 	}
   3270  1.123    bouyer 	if (revision == HPT370_REV || revision == HPT370A_REV) {
   3271   1.81    bouyer 		/*
   3272   1.81    bouyer 		 * HPT370_REV has a bit to disable interrupts, make sure
   3273   1.81    bouyer 		 * to clear it
   3274   1.81    bouyer 		 */
   3275   1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3276   1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3277   1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3278   1.81    bouyer 	}
   3279   1.67    bouyer 	return;
   3280   1.67    bouyer }
   3281   1.67    bouyer 
   3282   1.67    bouyer void
   3283   1.67    bouyer hpt_setup_channel(chp)
   3284   1.67    bouyer 	struct channel_softc *chp;
   3285   1.67    bouyer {
   3286  1.111   tsutsui 	struct ata_drive_datas *drvp;
   3287   1.67    bouyer 	int drive;
   3288   1.67    bouyer 	int cable;
   3289   1.67    bouyer 	u_int32_t before, after;
   3290   1.67    bouyer 	u_int32_t idedma_ctl;
   3291   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3292   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3293   1.67    bouyer 
   3294   1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3295   1.67    bouyer 
   3296   1.67    bouyer 	/* setup DMA if needed */
   3297   1.67    bouyer 	pciide_channel_dma_setup(cp);
   3298   1.67    bouyer 
   3299   1.67    bouyer 	idedma_ctl = 0;
   3300   1.67    bouyer 
   3301   1.67    bouyer 	/* Per drive settings */
   3302   1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3303   1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3304   1.67    bouyer 		/* If no drive, skip */
   3305   1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3306   1.67    bouyer 			continue;
   3307   1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3308   1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3309   1.67    bouyer 
   3310  1.111   tsutsui 		/* add timing values, setup DMA if needed */
   3311  1.111   tsutsui 		if (drvp->drive_flags & DRIVE_UDMA) {
   3312  1.101    bouyer 			/* use Ultra/DMA */
   3313  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3314   1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3315   1.67    bouyer 			    drvp->UDMA_mode > 2)
   3316   1.67    bouyer 				drvp->UDMA_mode = 2;
   3317  1.111   tsutsui 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3318   1.67    bouyer 			    hpt370_udma[drvp->UDMA_mode] :
   3319   1.67    bouyer 			    hpt366_udma[drvp->UDMA_mode];
   3320  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3321  1.111   tsutsui 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3322  1.111   tsutsui 			/*
   3323  1.111   tsutsui 			 * use Multiword DMA.
   3324  1.111   tsutsui 			 * Timings will be used for both PIO and DMA, so adjust
   3325  1.111   tsutsui 			 * DMA mode if needed
   3326  1.111   tsutsui 			 */
   3327  1.111   tsutsui 			if (drvp->PIO_mode >= 3 &&
   3328  1.111   tsutsui 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3329  1.111   tsutsui 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3330  1.111   tsutsui 			}
   3331  1.111   tsutsui 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3332   1.67    bouyer 			    hpt370_dma[drvp->DMA_mode] :
   3333   1.67    bouyer 			    hpt366_dma[drvp->DMA_mode];
   3334  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3335  1.111   tsutsui 		} else {
   3336   1.67    bouyer 			/* PIO only */
   3337  1.111   tsutsui 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3338   1.67    bouyer 			    hpt370_pio[drvp->PIO_mode] :
   3339   1.67    bouyer 			    hpt366_pio[drvp->PIO_mode];
   3340   1.67    bouyer 		}
   3341   1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3342  1.111   tsutsui 		    HPT_IDETIM(chp->channel, drive), after);
   3343   1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3344   1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3345   1.67    bouyer 		    after, before), DEBUG_PROBE);
   3346   1.67    bouyer 	}
   3347   1.67    bouyer 	if (idedma_ctl != 0) {
   3348   1.67    bouyer 		/* Add software bits in status register */
   3349   1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3350   1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3351   1.67    bouyer 	}
   3352   1.67    bouyer 	pciide_print_modes(cp);
   3353   1.67    bouyer }
   3354   1.67    bouyer 
   3355   1.67    bouyer int
   3356   1.67    bouyer hpt_pci_intr(arg)
   3357   1.67    bouyer 	void *arg;
   3358   1.67    bouyer {
   3359   1.67    bouyer 	struct pciide_softc *sc = arg;
   3360   1.67    bouyer 	struct pciide_channel *cp;
   3361   1.67    bouyer 	struct channel_softc *wdc_cp;
   3362   1.67    bouyer 	int rv = 0;
   3363   1.67    bouyer 	int dmastat, i, crv;
   3364   1.67    bouyer 
   3365   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3366   1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3367   1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3368   1.67    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3369   1.67    bouyer 			continue;
   3370   1.67    bouyer 		cp = &sc->pciide_channels[i];
   3371   1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3372   1.67    bouyer 		crv = wdcintr(wdc_cp);
   3373   1.67    bouyer 		if (crv == 0) {
   3374   1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3375   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3376   1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3377   1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3378   1.67    bouyer 		} else
   3379   1.67    bouyer 			rv = 1;
   3380   1.67    bouyer 	}
   3381   1.67    bouyer 	return rv;
   3382   1.67    bouyer }
   3383   1.67    bouyer 
   3384   1.67    bouyer 
   3385  1.108    bouyer /* Macros to test product */
   3386   1.87     enami #define PDC_IS_262(sc)							\
   3387   1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3388   1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3389   1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
   3390  1.108    bouyer #define PDC_IS_265(sc)							\
   3391  1.108    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3392  1.108    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
   3393   1.48    bouyer 
   3394   1.30    bouyer void
   3395   1.41    bouyer pdc202xx_chip_map(sc, pa)
   3396  1.111   tsutsui 	struct pciide_softc *sc;
   3397   1.30    bouyer 	struct pci_attach_args *pa;
   3398   1.41    bouyer {
   3399   1.30    bouyer 	struct pciide_channel *cp;
   3400   1.41    bouyer 	int channel;
   3401   1.41    bouyer 	pcireg_t interface, st, mode;
   3402   1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3403   1.41    bouyer 
   3404   1.41    bouyer 	st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3405   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
   3406   1.41    bouyer 	    DEBUG_PROBE);
   3407   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3408   1.41    bouyer 		return;
   3409   1.41    bouyer 
   3410   1.41    bouyer 	/* turn off  RAID mode */
   3411   1.41    bouyer 	st &= ~PDC2xx_STATE_IDERAID;
   3412   1.31    bouyer 
   3413   1.31    bouyer 	/*
   3414   1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3415   1.41    bouyer 	 * mode. We have to fake interface
   3416   1.31    bouyer 	 */
   3417   1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3418   1.41    bouyer 	if (st & PDC2xx_STATE_NATIVE)
   3419   1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3420   1.41    bouyer 
   3421   1.41    bouyer 	printf("%s: bus-master DMA support present",
   3422   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3423   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3424   1.41    bouyer 	printf("\n");
   3425   1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3426   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3427   1.67    bouyer 	if (sc->sc_dma_ok) {
   3428   1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3429   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3430   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3431   1.67    bouyer 	}
   3432   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3433   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3434  1.108    bouyer 	if (PDC_IS_265(sc))
   3435  1.108    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3436  1.108    bouyer 	else if (PDC_IS_262(sc))
   3437   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3438   1.41    bouyer 	else
   3439   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3440   1.41    bouyer 	sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
   3441   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3442   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3443   1.41    bouyer 
   3444   1.41    bouyer 	/* setup failsafe defaults */
   3445   1.41    bouyer 	mode = 0;
   3446   1.41    bouyer 	mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3447   1.41    bouyer 	mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3448   1.41    bouyer 	mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3449   1.41    bouyer 	mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3450   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3451   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
   3452   1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3453   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3454   1.41    bouyer 		    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3455   1.41    bouyer 		    DEBUG_PROBE);
   3456   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
   3457   1.41    bouyer 		    mode | PDC2xx_TIM_IORDYp);
   3458   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
   3459   1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3460   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3461   1.41    bouyer 		    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3462   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
   3463   1.41    bouyer 		    mode);
   3464   1.41    bouyer 	}
   3465   1.41    bouyer 
   3466   1.41    bouyer 	mode = PDC2xx_SCR_DMA;
   3467  1.110    bouyer 	if (PDC_IS_262(sc)) {
   3468   1.48    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3469   1.48    bouyer 	} else {
   3470   1.48    bouyer 		/* the BIOS set it up this way */
   3471   1.48    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3472   1.48    bouyer 	}
   3473   1.41    bouyer 	mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3474   1.41    bouyer 	mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3475   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, now 0x%x\n",
   3476   1.41    bouyer 	    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
   3477   1.41    bouyer 	    DEBUG_PROBE);
   3478   1.41    bouyer 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
   3479   1.41    bouyer 
   3480   1.41    bouyer 	/* controller initial state register is OK even without BIOS */
   3481   1.48    bouyer 	/* Set DMA mode to IDE DMA compatibility */
   3482   1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3483   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
   3484   1.41    bouyer 	    DEBUG_PROBE);
   3485   1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3486   1.41    bouyer 	    mode | 0x1);
   3487   1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3488   1.41    bouyer 	WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3489   1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3490   1.41    bouyer 	    mode | 0x1);
   3491   1.41    bouyer 
   3492   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3493   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3494   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3495   1.41    bouyer 			continue;
   3496   1.48    bouyer 		if ((st & (PDC_IS_262(sc) ?
   3497   1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3498   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3499   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3500   1.41    bouyer 			continue;
   3501   1.41    bouyer 		}
   3502  1.108    bouyer 		if (PDC_IS_265(sc))
   3503  1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3504  1.108    bouyer 			    pdc20265_pci_intr);
   3505  1.108    bouyer 		else
   3506  1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3507  1.108    bouyer 			    pdc202xx_pci_intr);
   3508   1.41    bouyer 		if (cp->hw_ok == 0)
   3509   1.41    bouyer 			continue;
   3510   1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   3511   1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3512   1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3513   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3514   1.41    bouyer 		pdc202xx_setup_channel(&cp->wdc_channel);
   3515   1.41    bouyer 	}
   3516   1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
   3517   1.41    bouyer 	    DEBUG_PROBE);
   3518   1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3519   1.41    bouyer 	return;
   3520   1.41    bouyer }
   3521   1.41    bouyer 
   3522   1.41    bouyer void
   3523   1.41    bouyer pdc202xx_setup_channel(chp)
   3524   1.41    bouyer 	struct channel_softc *chp;
   3525   1.41    bouyer {
   3526  1.111   tsutsui 	struct ata_drive_datas *drvp;
   3527   1.41    bouyer 	int drive;
   3528   1.48    bouyer 	pcireg_t mode, st;
   3529   1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3530   1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3531   1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3532   1.48    bouyer 	int channel = chp->channel;
   3533   1.41    bouyer 
   3534   1.41    bouyer 	/* setup DMA if needed */
   3535   1.41    bouyer 	pciide_channel_dma_setup(cp);
   3536   1.30    bouyer 
   3537   1.41    bouyer 	idedma_ctl = 0;
   3538  1.108    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   3539  1.108    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3540  1.108    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   3541  1.108    bouyer 	    DEBUG_PROBE);
   3542   1.48    bouyer 
   3543   1.48    bouyer 	/* Per channel settings */
   3544   1.48    bouyer 	if (PDC_IS_262(sc)) {
   3545   1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3546   1.48    bouyer 		    PDC262_U66);
   3547   1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3548   1.48    bouyer 		/* Trimm UDMA mode */
   3549   1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   3550   1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3551   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   3552   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3553   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   3554   1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3555   1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3556   1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3557   1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3558   1.48    bouyer 		}
   3559   1.48    bouyer 		/* Set U66 if needed */
   3560   1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3561   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   3562   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3563   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   3564   1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   3565   1.48    bouyer 		else
   3566   1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   3567   1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3568   1.48    bouyer 		    PDC262_U66, scr);
   3569  1.108    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   3570  1.108    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   3571  1.108    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3572  1.108    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   3573   1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   3574   1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   3575   1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3576   1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3577   1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   3578   1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3579   1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3580   1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   3581   1.48    bouyer 				atapi = 0;
   3582   1.48    bouyer 			else
   3583   1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   3584   1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3585   1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   3586   1.48    bouyer 		}
   3587   1.48    bouyer 	}
   3588   1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   3589   1.41    bouyer 		drvp = &chp->ch_drive[drive];
   3590   1.41    bouyer 		/* If no drive, skip */
   3591   1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3592   1.41    bouyer 			continue;
   3593   1.48    bouyer 		mode = 0;
   3594   1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3595  1.101    bouyer 			/* use Ultra/DMA */
   3596  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3597   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3598   1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   3599   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3600   1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   3601   1.41    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3602   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3603   1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3604   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3605   1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   3606   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3607   1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   3608   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3609   1.41    bouyer 		} else {
   3610   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3611   1.41    bouyer 			    pdc2xx_dma_mb[0]);
   3612   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3613   1.41    bouyer 			    pdc2xx_dma_mc[0]);
   3614   1.41    bouyer 		}
   3615   1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   3616   1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   3617   1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   3618   1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   3619   1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   3620   1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   3621   1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   3622   1.48    bouyer 			if (drive == 0)
   3623   1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   3624   1.48    bouyer 		}
   3625   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   3626   1.41    bouyer 		    "timings 0x%x\n",
   3627   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   3628   1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   3629   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3630   1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   3631   1.41    bouyer 	}
   3632   1.41    bouyer 	if (idedma_ctl != 0) {
   3633   1.41    bouyer 		/* Add software bits in status register */
   3634   1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3635   1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3636   1.30    bouyer 	}
   3637   1.41    bouyer 	pciide_print_modes(cp);
   3638   1.41    bouyer }
   3639   1.41    bouyer 
   3640   1.41    bouyer int
   3641   1.41    bouyer pdc202xx_pci_intr(arg)
   3642   1.41    bouyer 	void *arg;
   3643   1.41    bouyer {
   3644   1.41    bouyer 	struct pciide_softc *sc = arg;
   3645   1.41    bouyer 	struct pciide_channel *cp;
   3646   1.41    bouyer 	struct channel_softc *wdc_cp;
   3647   1.41    bouyer 	int i, rv, crv;
   3648   1.41    bouyer 	u_int32_t scr;
   3649   1.30    bouyer 
   3650   1.41    bouyer 	rv = 0;
   3651   1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   3652   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3653   1.41    bouyer 		cp = &sc->pciide_channels[i];
   3654   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3655   1.41    bouyer 		/* If a compat channel skip. */
   3656   1.41    bouyer 		if (cp->compat)
   3657   1.41    bouyer 			continue;
   3658   1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   3659   1.41    bouyer 			crv = wdcintr(wdc_cp);
   3660   1.41    bouyer 			if (crv == 0)
   3661  1.108    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   3662  1.108    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   3663   1.41    bouyer 			else
   3664   1.41    bouyer 				rv = 1;
   3665   1.41    bouyer 		}
   3666  1.108    bouyer 	}
   3667  1.108    bouyer 	return rv;
   3668  1.108    bouyer }
   3669  1.108    bouyer 
   3670  1.108    bouyer int
   3671  1.108    bouyer pdc20265_pci_intr(arg)
   3672  1.108    bouyer 	void *arg;
   3673  1.108    bouyer {
   3674  1.108    bouyer 	struct pciide_softc *sc = arg;
   3675  1.108    bouyer 	struct pciide_channel *cp;
   3676  1.108    bouyer 	struct channel_softc *wdc_cp;
   3677  1.108    bouyer 	int i, rv, crv;
   3678  1.108    bouyer 	u_int32_t dmastat;
   3679  1.108    bouyer 
   3680  1.108    bouyer 	rv = 0;
   3681  1.108    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3682  1.108    bouyer 		cp = &sc->pciide_channels[i];
   3683  1.108    bouyer 		wdc_cp = &cp->wdc_channel;
   3684  1.108    bouyer 		/* If a compat channel skip. */
   3685  1.108    bouyer 		if (cp->compat)
   3686  1.108    bouyer 			continue;
   3687  1.108    bouyer 		/*
   3688  1.108    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   3689  1.108    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   3690  1.108    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   3691  1.108    bouyer 		 * but we can't do it another way).
   3692  1.108    bouyer 		 */
   3693  1.108    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   3694  1.108    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3695  1.108    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3696  1.108    bouyer 			continue;
   3697  1.108    bouyer 		crv = wdcintr(wdc_cp);
   3698  1.108    bouyer 		if (crv == 0)
   3699  1.108    bouyer 			printf("%s:%d: bogus intr\n",
   3700  1.108    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3701  1.108    bouyer 		else
   3702  1.108    bouyer 			rv = 1;
   3703   1.15    bouyer 	}
   3704   1.41    bouyer 	return rv;
   3705   1.59       scw }
   3706   1.59       scw 
   3707   1.59       scw void
   3708   1.59       scw opti_chip_map(sc, pa)
   3709   1.59       scw 	struct pciide_softc *sc;
   3710   1.59       scw 	struct pci_attach_args *pa;
   3711   1.59       scw {
   3712   1.59       scw 	struct pciide_channel *cp;
   3713   1.59       scw 	bus_size_t cmdsize, ctlsize;
   3714   1.59       scw 	pcireg_t interface;
   3715   1.59       scw 	u_int8_t init_ctrl;
   3716   1.59       scw 	int channel;
   3717   1.59       scw 
   3718   1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   3719   1.59       scw 		return;
   3720   1.59       scw 	printf("%s: bus-master DMA support present",
   3721   1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3722  1.120       scw 
   3723  1.120       scw 	/*
   3724  1.120       scw 	 * XXXSCW:
   3725  1.120       scw 	 * There seem to be a couple of buggy revisions/implementations
   3726  1.120       scw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   3727  1.120       scw 	 * the reported problems (PR/11644) but still fails for the
   3728  1.120       scw 	 * other (PR/13151), although the latter may be due to other
   3729  1.120       scw 	 * issues too...
   3730  1.120       scw 	 */
   3731  1.120       scw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   3732  1.120       scw 		printf(" but disabled due to chip rev. <= 0x12");
   3733  1.120       scw 		sc->sc_dma_ok = 0;
   3734  1.120       scw 		sc->sc_wdcdev.cap = 0;
   3735  1.120       scw 	} else {
   3736  1.120       scw 		sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32;
   3737  1.120       scw 		pciide_mapreg_dma(sc, pa);
   3738  1.120       scw 	}
   3739   1.59       scw 	printf("\n");
   3740   1.59       scw 
   3741  1.120       scw 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
   3742   1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   3743   1.59       scw 	if (sc->sc_dma_ok) {
   3744   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3745   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3746   1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   3747   1.59       scw 	}
   3748   1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   3749   1.59       scw 
   3750   1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3751   1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3752   1.59       scw 
   3753   1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3754   1.59       scw 	    OPTI_REG_INIT_CONTROL);
   3755   1.59       scw 
   3756   1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   3757   1.59       scw 
   3758   1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3759   1.59       scw 		cp = &sc->pciide_channels[channel];
   3760   1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   3761   1.59       scw 			continue;
   3762   1.59       scw 		if (channel == 1 &&
   3763   1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   3764   1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   3765   1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3766   1.59       scw 			continue;
   3767   1.59       scw 		}
   3768   1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3769   1.59       scw 		    pciide_pci_intr);
   3770   1.59       scw 		if (cp->hw_ok == 0)
   3771   1.59       scw 			continue;
   3772   1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   3773   1.59       scw 		if (cp->hw_ok == 0)
   3774   1.59       scw 			continue;
   3775   1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   3776   1.59       scw 	}
   3777   1.59       scw }
   3778   1.59       scw 
   3779   1.59       scw void
   3780   1.59       scw opti_setup_channel(chp)
   3781   1.59       scw 	struct channel_softc *chp;
   3782   1.59       scw {
   3783   1.59       scw 	struct ata_drive_datas *drvp;
   3784   1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3785   1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3786   1.66       scw 	int drive, spd;
   3787   1.59       scw 	int mode[2];
   3788   1.59       scw 	u_int8_t rv, mr;
   3789   1.59       scw 
   3790   1.59       scw 	/*
   3791   1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   3792   1.59       scw 	 * Miscellaneous Register are always zero initially.
   3793   1.59       scw 	 */
   3794   1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   3795   1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   3796   1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   3797   1.59       scw 		OPTI_MISC_INDEX_MASK);
   3798   1.59       scw 
   3799   1.59       scw 	/* Prime the control register before setting timing values */
   3800   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   3801   1.59       scw 
   3802   1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   3803   1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   3804   1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   3805   1.66       scw 
   3806   1.59       scw 	/* setup DMA if needed */
   3807   1.59       scw 	pciide_channel_dma_setup(cp);
   3808   1.59       scw 
   3809   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3810   1.59       scw 		drvp = &chp->ch_drive[drive];
   3811   1.59       scw 		/* If no drive, skip */
   3812   1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   3813   1.59       scw 			mode[drive] = -1;
   3814   1.59       scw 			continue;
   3815   1.59       scw 		}
   3816   1.59       scw 
   3817   1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   3818   1.59       scw 			/*
   3819   1.59       scw 			 * Timings will be used for both PIO and DMA,
   3820   1.59       scw 			 * so adjust DMA mode if needed
   3821   1.59       scw 			 */
   3822   1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3823   1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3824   1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3825   1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3826   1.59       scw 				    drvp->PIO_mode - 2 : 0;
   3827   1.59       scw 			if (drvp->DMA_mode == 0)
   3828   1.59       scw 				drvp->PIO_mode = 0;
   3829   1.59       scw 
   3830   1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   3831   1.59       scw 		} else
   3832   1.59       scw 			mode[drive] = drvp->PIO_mode;
   3833   1.59       scw 
   3834   1.59       scw 		if (drive && mode[0] >= 0 &&
   3835   1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   3836   1.59       scw 			/*
   3837   1.59       scw 			 * Can't have two drives using different values
   3838   1.59       scw 			 * for `Address Setup Time'.
   3839   1.59       scw 			 * Slow down the faster drive to compensate.
   3840   1.59       scw 			 */
   3841   1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   3842   1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   3843   1.59       scw 
   3844   1.59       scw 			mode[d] = mode[1-d];
   3845   1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   3846   1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   3847   1.59       scw 			chp->ch_drive[d].drive_flags &= DRIVE_DMA;
   3848   1.59       scw 		}
   3849   1.59       scw 	}
   3850   1.59       scw 
   3851   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3852   1.59       scw 		int m;
   3853   1.59       scw 		if ((m = mode[drive]) < 0)
   3854   1.59       scw 			continue;
   3855   1.59       scw 
   3856   1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   3857   1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   3858   1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   3859   1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   3860   1.59       scw 
   3861   1.59       scw 		/* Set the pulse width and recovery timing parameters */
   3862   1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   3863   1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   3864   1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   3865   1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   3866   1.59       scw 
   3867   1.59       scw 		/* Set the Enhanced Mode register appropriately */
   3868   1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   3869   1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   3870   1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   3871   1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   3872   1.59       scw 	}
   3873   1.59       scw 
   3874   1.59       scw 	/* Finally, enable the timings */
   3875   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   3876   1.59       scw 
   3877   1.59       scw 	pciide_print_modes(cp);
   3878  1.112   tsutsui }
   3879  1.112   tsutsui 
   3880  1.112   tsutsui #define	ACARD_IS_850(sc)						\
   3881  1.112   tsutsui 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   3882  1.112   tsutsui 
   3883  1.112   tsutsui void
   3884  1.112   tsutsui acard_chip_map(sc, pa)
   3885  1.112   tsutsui 	struct pciide_softc *sc;
   3886  1.112   tsutsui 	struct pci_attach_args *pa;
   3887  1.112   tsutsui {
   3888  1.112   tsutsui 	struct pciide_channel *cp;
   3889  1.118    bouyer 	int i;
   3890  1.112   tsutsui 	pcireg_t interface;
   3891  1.112   tsutsui 	bus_size_t cmdsize, ctlsize;
   3892  1.112   tsutsui 
   3893  1.112   tsutsui 	if (pciide_chipen(sc, pa) == 0)
   3894  1.112   tsutsui 		return;
   3895  1.112   tsutsui 
   3896  1.112   tsutsui 	/*
   3897  1.112   tsutsui 	 * when the chip is in native mode it identifies itself as a
   3898  1.112   tsutsui 	 * 'misc mass storage'. Fake interface in this case.
   3899  1.112   tsutsui 	 */
   3900  1.112   tsutsui 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3901  1.112   tsutsui 		interface = PCI_INTERFACE(pa->pa_class);
   3902  1.112   tsutsui 	} else {
   3903  1.112   tsutsui 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3904  1.112   tsutsui 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3905  1.112   tsutsui 	}
   3906  1.112   tsutsui 
   3907  1.112   tsutsui 	printf("%s: bus-master DMA support present",
   3908  1.112   tsutsui 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3909  1.112   tsutsui 	pciide_mapreg_dma(sc, pa);
   3910  1.112   tsutsui 	printf("\n");
   3911  1.112   tsutsui 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3912  1.112   tsutsui 	    WDC_CAPABILITY_MODE;
   3913  1.112   tsutsui 
   3914  1.112   tsutsui 	if (sc->sc_dma_ok) {
   3915  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3916  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3917  1.112   tsutsui 		sc->sc_wdcdev.irqack = pciide_irqack;
   3918  1.112   tsutsui 	}
   3919  1.112   tsutsui 	sc->sc_wdcdev.PIO_cap = 4;
   3920  1.112   tsutsui 	sc->sc_wdcdev.DMA_cap = 2;
   3921  1.112   tsutsui 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   3922  1.112   tsutsui 
   3923  1.112   tsutsui 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   3924  1.112   tsutsui 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3925  1.112   tsutsui 	sc->sc_wdcdev.nchannels = 2;
   3926  1.112   tsutsui 
   3927  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3928  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   3929  1.112   tsutsui 		if (pciide_chansetup(sc, i, interface) == 0)
   3930  1.112   tsutsui 			continue;
   3931  1.112   tsutsui 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3932  1.112   tsutsui 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3933  1.112   tsutsui 			    &ctlsize, pciide_pci_intr);
   3934  1.112   tsutsui 		} else {
   3935  1.118    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   3936  1.112   tsutsui 			    &cmdsize, &ctlsize);
   3937  1.112   tsutsui 		}
   3938  1.112   tsutsui 		if (cp->hw_ok == 0)
   3939  1.112   tsutsui 			return;
   3940  1.112   tsutsui 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3941  1.112   tsutsui 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3942  1.112   tsutsui 		wdcattach(&cp->wdc_channel);
   3943  1.112   tsutsui 		acard_setup_channel(&cp->wdc_channel);
   3944  1.112   tsutsui 	}
   3945  1.112   tsutsui 	if (!ACARD_IS_850(sc)) {
   3946  1.112   tsutsui 		u_int32_t reg;
   3947  1.112   tsutsui 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   3948  1.112   tsutsui 		reg &= ~ATP860_CTRL_INT;
   3949  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   3950  1.112   tsutsui 	}
   3951  1.112   tsutsui }
   3952  1.112   tsutsui 
   3953  1.112   tsutsui void
   3954  1.112   tsutsui acard_setup_channel(chp)
   3955  1.112   tsutsui 	struct channel_softc *chp;
   3956  1.112   tsutsui {
   3957  1.112   tsutsui 	struct ata_drive_datas *drvp;
   3958  1.112   tsutsui 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3959  1.112   tsutsui 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3960  1.112   tsutsui 	int channel = chp->channel;
   3961  1.112   tsutsui 	int drive;
   3962  1.112   tsutsui 	u_int32_t idetime, udma_mode;
   3963  1.112   tsutsui 	u_int32_t idedma_ctl;
   3964  1.112   tsutsui 
   3965  1.112   tsutsui 	/* setup DMA if needed */
   3966  1.112   tsutsui 	pciide_channel_dma_setup(cp);
   3967  1.112   tsutsui 
   3968  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   3969  1.112   tsutsui 		idetime = 0;
   3970  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   3971  1.112   tsutsui 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   3972  1.112   tsutsui 	} else {
   3973  1.112   tsutsui 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   3974  1.112   tsutsui 		idetime &= ~ATP860_SETTIME_MASK(channel);
   3975  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   3976  1.112   tsutsui 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   3977  1.128   tsutsui 
   3978  1.128   tsutsui 		/* check 80 pins cable */
   3979  1.128   tsutsui 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   3980  1.128   tsutsui 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   3981  1.128   tsutsui 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   3982  1.128   tsutsui 			    & ATP860_CTRL_80P(chp->channel)) {
   3983  1.128   tsutsui 				if (chp->ch_drive[0].UDMA_mode > 2)
   3984  1.128   tsutsui 					chp->ch_drive[0].UDMA_mode = 2;
   3985  1.128   tsutsui 				if (chp->ch_drive[1].UDMA_mode > 2)
   3986  1.128   tsutsui 					chp->ch_drive[1].UDMA_mode = 2;
   3987  1.128   tsutsui 			}
   3988  1.128   tsutsui 		}
   3989  1.112   tsutsui 	}
   3990  1.112   tsutsui 
   3991  1.112   tsutsui 	idedma_ctl = 0;
   3992  1.112   tsutsui 
   3993  1.112   tsutsui 	/* Per drive settings */
   3994  1.112   tsutsui 	for (drive = 0; drive < 2; drive++) {
   3995  1.112   tsutsui 		drvp = &chp->ch_drive[drive];
   3996  1.112   tsutsui 		/* If no drive, skip */
   3997  1.112   tsutsui 		if ((drvp->drive_flags & DRIVE) == 0)
   3998  1.112   tsutsui 			continue;
   3999  1.112   tsutsui 		/* add timing values, setup DMA if needed */
   4000  1.112   tsutsui 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4001  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4002  1.112   tsutsui 			/* use Ultra/DMA */
   4003  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4004  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4005  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4006  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4007  1.112   tsutsui 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4008  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4009  1.112   tsutsui 			} else {
   4010  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4011  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4012  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4013  1.112   tsutsui 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4014  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4015  1.112   tsutsui 			}
   4016  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4017  1.112   tsutsui 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4018  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_DMA)) {
   4019  1.112   tsutsui 			/* use Multiword DMA */
   4020  1.112   tsutsui 			drvp->drive_flags &= ~DRIVE_UDMA;
   4021  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4022  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4023  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4024  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4025  1.112   tsutsui 			} else {
   4026  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4027  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4028  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4029  1.112   tsutsui 			}
   4030  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4031  1.112   tsutsui 		} else {
   4032  1.112   tsutsui 			/* PIO only */
   4033  1.112   tsutsui 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4034  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4035  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4036  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4037  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4038  1.112   tsutsui 			} else {
   4039  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4040  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4041  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4042  1.112   tsutsui 			}
   4043  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4044  1.112   tsutsui 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4045  1.112   tsutsui 		    | ATP8x0_CTRL_EN(channel));
   4046  1.112   tsutsui 		}
   4047  1.112   tsutsui 	}
   4048  1.112   tsutsui 
   4049  1.112   tsutsui 	if (idedma_ctl != 0) {
   4050  1.112   tsutsui 		/* Add software bits in status register */
   4051  1.112   tsutsui 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4052  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4053  1.112   tsutsui 	}
   4054  1.112   tsutsui 	pciide_print_modes(cp);
   4055  1.112   tsutsui 
   4056  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4057  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4058  1.112   tsutsui 		    ATP850_IDETIME(channel), idetime);
   4059  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4060  1.112   tsutsui 	} else {
   4061  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4062  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4063  1.112   tsutsui 	}
   4064  1.112   tsutsui }
   4065  1.112   tsutsui 
   4066  1.112   tsutsui int
   4067  1.112   tsutsui acard_pci_intr(arg)
   4068  1.112   tsutsui 	void *arg;
   4069  1.112   tsutsui {
   4070  1.112   tsutsui 	struct pciide_softc *sc = arg;
   4071  1.112   tsutsui 	struct pciide_channel *cp;
   4072  1.112   tsutsui 	struct channel_softc *wdc_cp;
   4073  1.112   tsutsui 	int rv = 0;
   4074  1.112   tsutsui 	int dmastat, i, crv;
   4075  1.112   tsutsui 
   4076  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4077  1.112   tsutsui 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4078  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4079  1.112   tsutsui 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4080  1.112   tsutsui 			continue;
   4081  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4082  1.112   tsutsui 		wdc_cp = &cp->wdc_channel;
   4083  1.112   tsutsui 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4084  1.112   tsutsui 			(void)wdcintr(wdc_cp);
   4085  1.112   tsutsui 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4086  1.112   tsutsui 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4087  1.112   tsutsui 			continue;
   4088  1.112   tsutsui 		}
   4089  1.112   tsutsui 		crv = wdcintr(wdc_cp);
   4090  1.112   tsutsui 		if (crv == 0)
   4091  1.112   tsutsui 			printf("%s:%d: bogus intr\n",
   4092  1.112   tsutsui 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4093  1.112   tsutsui 		else if (crv == 1)
   4094  1.112   tsutsui 			rv = 1;
   4095  1.112   tsutsui 		else if (rv == 0)
   4096  1.112   tsutsui 			rv = crv;
   4097  1.112   tsutsui 	}
   4098  1.112   tsutsui 	return rv;
   4099    1.1       cgd }
   4100