pciide.c revision 1.142 1 1.142 augustss /* $NetBSD: pciide.c,v 1.142 2002/01/14 01:35:39 augustss Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.113 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.41 bouyer *
34 1.41 bouyer */
35 1.41 bouyer
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.134 lukem
79 1.134 lukem #include <sys/cdefs.h>
80 1.142 augustss __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.142 2002/01/14 01:35:39 augustss Exp $");
81 1.1 cgd
82 1.36 ross #ifndef WDCDEBUG
83 1.26 bouyer #define WDCDEBUG
84 1.36 ross #endif
85 1.26 bouyer
86 1.9 bouyer #define DEBUG_DMA 0x01
87 1.9 bouyer #define DEBUG_XFERS 0x02
88 1.9 bouyer #define DEBUG_FUNCS 0x08
89 1.9 bouyer #define DEBUG_PROBE 0x10
90 1.9 bouyer #ifdef WDCDEBUG
91 1.26 bouyer int wdcdebug_pciide_mask = 0;
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
93 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
94 1.9 bouyer #else
95 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
96 1.9 bouyer #endif
97 1.1 cgd #include <sys/param.h>
98 1.1 cgd #include <sys/systm.h>
99 1.1 cgd #include <sys/device.h>
100 1.9 bouyer #include <sys/malloc.h>
101 1.92 thorpej
102 1.92 thorpej #include <uvm/uvm_extern.h>
103 1.9 bouyer
104 1.49 thorpej #include <machine/endian.h>
105 1.1 cgd
106 1.1 cgd #include <dev/pci/pcireg.h>
107 1.1 cgd #include <dev/pci/pcivar.h>
108 1.9 bouyer #include <dev/pci/pcidevs.h>
109 1.1 cgd #include <dev/pci/pciidereg.h>
110 1.1 cgd #include <dev/pci/pciidevar.h>
111 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
112 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
114 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
115 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
116 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
117 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
118 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
119 1.59 scw #include <dev/pci/pciide_opti_reg.h>
120 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
121 1.112 tsutsui #include <dev/pci/pciide_acard_reg.h>
122 1.61 thorpej #include <dev/pci/cy82c693var.h>
123 1.61 thorpej
124 1.84 bouyer #include "opt_pciide.h"
125 1.84 bouyer
126 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
127 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
128 1.39 mrg int));
129 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
130 1.39 mrg int, u_int8_t));
131 1.39 mrg
132 1.14 bouyer static __inline u_int8_t
133 1.14 bouyer pciide_pci_read(pc, pa, reg)
134 1.14 bouyer pci_chipset_tag_t pc;
135 1.14 bouyer pcitag_t pa;
136 1.14 bouyer int reg;
137 1.14 bouyer {
138 1.39 mrg
139 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
140 1.39 mrg ((reg & 0x03) * 8) & 0xff);
141 1.14 bouyer }
142 1.14 bouyer
143 1.14 bouyer static __inline void
144 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
145 1.14 bouyer pci_chipset_tag_t pc;
146 1.14 bouyer pcitag_t pa;
147 1.14 bouyer int reg;
148 1.14 bouyer u_int8_t val;
149 1.14 bouyer {
150 1.14 bouyer pcireg_t pcival;
151 1.14 bouyer
152 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
153 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
154 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
155 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
156 1.14 bouyer }
157 1.9 bouyer
158 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
159 1.9 bouyer
160 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
161 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
162 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
163 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
164 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
165 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
166 1.9 bouyer
167 1.116 fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
168 1.116 fvdl void amd7x6_setup_channel __P((struct channel_softc*));
169 1.53 bouyer
170 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
171 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
172 1.9 bouyer
173 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
174 1.70 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
175 1.70 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
176 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
177 1.41 bouyer struct pciide_softc *, int));
178 1.41 bouyer int cmd_pci_intr __P((void *));
179 1.79 bouyer void cmd646_9_irqack __P((struct channel_softc *));
180 1.18 drochner
181 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
182 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
183 1.18 drochner
184 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
185 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
186 1.130 tron static int sis_hostbr_match __P(( struct pci_attach_args *));
187 1.9 bouyer
188 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
189 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
190 1.41 bouyer int acer_pci_intr __P((void *));
191 1.130 tron static int acer_isabr_match __P(( struct pci_attach_args *));
192 1.41 bouyer
193 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
194 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
195 1.138 bouyer void pdc20268_setup_channel __P((struct channel_softc*));
196 1.41 bouyer int pdc202xx_pci_intr __P((void *));
197 1.108 bouyer int pdc20265_pci_intr __P((void *));
198 1.30 bouyer
199 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
200 1.59 scw void opti_setup_channel __P((struct channel_softc*));
201 1.59 scw
202 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
203 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
204 1.67 bouyer int hpt_pci_intr __P((void *));
205 1.67 bouyer
206 1.112 tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
207 1.112 tsutsui void acard_setup_channel __P((struct channel_softc*));
208 1.112 tsutsui int acard_pci_intr __P((void *));
209 1.112 tsutsui
210 1.117 matt #ifdef PCIIDE_WINBOND_ENABLE
211 1.117 matt void winbond_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
212 1.117 matt #endif
213 1.117 matt
214 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
215 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
216 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
217 1.56 bouyer void pciide_dma_start __P((void*, int, int));
218 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
219 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
220 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
221 1.9 bouyer
222 1.9 bouyer struct pciide_product_desc {
223 1.39 mrg u_int32_t ide_product;
224 1.39 mrg int ide_flags;
225 1.39 mrg const char *ide_name;
226 1.41 bouyer /* map and setup chip, probe drives */
227 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
228 1.9 bouyer };
229 1.9 bouyer
230 1.9 bouyer /* Flags for ide_flags */
231 1.91 matt #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
232 1.91 matt #define IDE_16BIT_IOSPACE 0x0002 /* I/O space BARS ignore upper word */
233 1.9 bouyer
234 1.9 bouyer /* Default product description for devices not known from this controller */
235 1.9 bouyer const struct pciide_product_desc default_product_desc = {
236 1.39 mrg 0,
237 1.39 mrg 0,
238 1.39 mrg "Generic PCI IDE controller",
239 1.41 bouyer default_chip_map,
240 1.9 bouyer };
241 1.1 cgd
242 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
243 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
244 1.39 mrg 0,
245 1.39 mrg "Intel 82092AA IDE controller",
246 1.41 bouyer default_chip_map,
247 1.39 mrg },
248 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
249 1.39 mrg 0,
250 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
251 1.41 bouyer piix_chip_map,
252 1.39 mrg },
253 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
254 1.39 mrg 0,
255 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
256 1.41 bouyer piix_chip_map,
257 1.39 mrg },
258 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
259 1.39 mrg 0,
260 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
261 1.41 bouyer piix_chip_map,
262 1.39 mrg },
263 1.85 drochner { PCI_PRODUCT_INTEL_82440MX_IDE,
264 1.85 drochner 0,
265 1.85 drochner "Intel 82440MX IDE controller",
266 1.85 drochner piix_chip_map
267 1.85 drochner },
268 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
269 1.42 bouyer 0,
270 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
271 1.42 bouyer piix_chip_map,
272 1.42 bouyer },
273 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
274 1.42 bouyer 0,
275 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
276 1.42 bouyer piix_chip_map,
277 1.42 bouyer },
278 1.93 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
279 1.93 bouyer 0,
280 1.93 bouyer "Intel 82801BA IDE Controller (ICH2)",
281 1.93 bouyer piix_chip_map,
282 1.93 bouyer },
283 1.106 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
284 1.106 bouyer 0,
285 1.106 bouyer "Intel 82801BAM IDE Controller (ICH2)",
286 1.142 augustss piix_chip_map,
287 1.142 augustss },
288 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_1,
289 1.142 augustss 0,
290 1.142 augustss "Intel 82201CA IDE Controller",
291 1.142 augustss piix_chip_map,
292 1.142 augustss },
293 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_2,
294 1.142 augustss 0,
295 1.142 augustss "Intel 82201CA IDE Controller",
296 1.106 bouyer piix_chip_map,
297 1.106 bouyer },
298 1.39 mrg { 0,
299 1.39 mrg 0,
300 1.39 mrg NULL,
301 1.113 bouyer NULL
302 1.39 mrg }
303 1.9 bouyer };
304 1.39 mrg
305 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
306 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
307 1.53 bouyer 0,
308 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
309 1.116 fvdl amd7x6_chip_map
310 1.116 fvdl },
311 1.116 fvdl { PCI_PRODUCT_AMD_PBC766_IDE,
312 1.116 fvdl 0,
313 1.116 fvdl "Advanced Micro Devices AMD766 IDE Controller",
314 1.116 fvdl amd7x6_chip_map
315 1.53 bouyer },
316 1.53 bouyer { 0,
317 1.53 bouyer 0,
318 1.53 bouyer NULL,
319 1.113 bouyer NULL
320 1.53 bouyer }
321 1.53 bouyer };
322 1.53 bouyer
323 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
324 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
325 1.41 bouyer 0,
326 1.39 mrg "CMD Technology PCI0640",
327 1.41 bouyer cmd_chip_map
328 1.39 mrg },
329 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
330 1.41 bouyer 0,
331 1.39 mrg "CMD Technology PCI0643",
332 1.70 bouyer cmd0643_9_chip_map,
333 1.39 mrg },
334 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
335 1.41 bouyer 0,
336 1.39 mrg "CMD Technology PCI0646",
337 1.70 bouyer cmd0643_9_chip_map,
338 1.70 bouyer },
339 1.70 bouyer { PCI_PRODUCT_CMDTECH_648,
340 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
341 1.70 bouyer "CMD Technology PCI0648",
342 1.70 bouyer cmd0643_9_chip_map,
343 1.70 bouyer },
344 1.70 bouyer { PCI_PRODUCT_CMDTECH_649,
345 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
346 1.70 bouyer "CMD Technology PCI0649",
347 1.70 bouyer cmd0643_9_chip_map,
348 1.39 mrg },
349 1.39 mrg { 0,
350 1.39 mrg 0,
351 1.39 mrg NULL,
352 1.113 bouyer NULL
353 1.39 mrg }
354 1.9 bouyer };
355 1.9 bouyer
356 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
357 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
358 1.39 mrg 0,
359 1.113 bouyer NULL,
360 1.41 bouyer apollo_chip_map,
361 1.39 mrg },
362 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
363 1.39 mrg 0,
364 1.113 bouyer NULL,
365 1.41 bouyer apollo_chip_map,
366 1.39 mrg },
367 1.39 mrg { 0,
368 1.39 mrg 0,
369 1.39 mrg NULL,
370 1.113 bouyer NULL
371 1.39 mrg }
372 1.18 drochner };
373 1.18 drochner
374 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
375 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
376 1.91 matt IDE_16BIT_IOSPACE,
377 1.64 thorpej "Cypress 82C693 IDE Controller",
378 1.41 bouyer cy693_chip_map,
379 1.39 mrg },
380 1.39 mrg { 0,
381 1.39 mrg 0,
382 1.39 mrg NULL,
383 1.113 bouyer NULL
384 1.39 mrg }
385 1.18 drochner };
386 1.18 drochner
387 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
388 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
389 1.39 mrg 0,
390 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
391 1.41 bouyer sis_chip_map,
392 1.39 mrg },
393 1.39 mrg { 0,
394 1.39 mrg 0,
395 1.39 mrg NULL,
396 1.113 bouyer NULL
397 1.39 mrg }
398 1.9 bouyer };
399 1.9 bouyer
400 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
401 1.39 mrg { PCI_PRODUCT_ALI_M5229,
402 1.39 mrg 0,
403 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
404 1.41 bouyer acer_chip_map,
405 1.39 mrg },
406 1.39 mrg { 0,
407 1.39 mrg 0,
408 1.41 bouyer NULL,
409 1.113 bouyer NULL
410 1.41 bouyer }
411 1.41 bouyer };
412 1.41 bouyer
413 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
414 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
415 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
416 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
417 1.41 bouyer pdc202xx_chip_map,
418 1.41 bouyer },
419 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
420 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
421 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
422 1.74 enami pdc202xx_chip_map,
423 1.74 enami },
424 1.74 enami { PCI_PRODUCT_PROMISE_ULTRA100,
425 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
426 1.86 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
427 1.86 enami pdc202xx_chip_map,
428 1.86 enami },
429 1.86 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
430 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
431 1.74 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
432 1.41 bouyer pdc202xx_chip_map,
433 1.41 bouyer },
434 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2,
435 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
436 1.138 bouyer "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
437 1.138 bouyer pdc202xx_chip_map,
438 1.138 bouyer },
439 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
440 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
441 1.138 bouyer "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
442 1.138 bouyer pdc202xx_chip_map,
443 1.138 bouyer },
444 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA133,
445 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
446 1.138 bouyer "Promise Ultra133/ATA Bus Master IDE Accelerator",
447 1.138 bouyer pdc202xx_chip_map,
448 1.138 bouyer },
449 1.41 bouyer { 0,
450 1.39 mrg 0,
451 1.39 mrg NULL,
452 1.113 bouyer NULL
453 1.39 mrg }
454 1.30 bouyer };
455 1.30 bouyer
456 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
457 1.59 scw { PCI_PRODUCT_OPTI_82C621,
458 1.59 scw 0,
459 1.59 scw "OPTi 82c621 PCI IDE controller",
460 1.59 scw opti_chip_map,
461 1.59 scw },
462 1.59 scw { PCI_PRODUCT_OPTI_82C568,
463 1.59 scw 0,
464 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
465 1.59 scw opti_chip_map,
466 1.59 scw },
467 1.59 scw { PCI_PRODUCT_OPTI_82D568,
468 1.59 scw 0,
469 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
470 1.59 scw opti_chip_map,
471 1.59 scw },
472 1.59 scw { 0,
473 1.59 scw 0,
474 1.59 scw NULL,
475 1.113 bouyer NULL
476 1.59 scw }
477 1.59 scw };
478 1.59 scw
479 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
480 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
481 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
482 1.114 bouyer NULL,
483 1.67 bouyer hpt_chip_map,
484 1.67 bouyer },
485 1.67 bouyer { 0,
486 1.67 bouyer 0,
487 1.67 bouyer NULL,
488 1.113 bouyer NULL
489 1.67 bouyer }
490 1.67 bouyer };
491 1.67 bouyer
492 1.112 tsutsui const struct pciide_product_desc pciide_acard_products[] = {
493 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP850U,
494 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
495 1.112 tsutsui "Acard ATP850U Ultra33 IDE Controller",
496 1.112 tsutsui acard_chip_map,
497 1.112 tsutsui },
498 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860,
499 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
500 1.112 tsutsui "Acard ATP860 Ultra66 IDE Controller",
501 1.112 tsutsui acard_chip_map,
502 1.112 tsutsui },
503 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860A,
504 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
505 1.112 tsutsui "Acard ATP860-A Ultra66 IDE Controller",
506 1.112 tsutsui acard_chip_map,
507 1.112 tsutsui },
508 1.112 tsutsui { 0,
509 1.112 tsutsui 0,
510 1.112 tsutsui NULL,
511 1.113 bouyer NULL
512 1.112 tsutsui }
513 1.112 tsutsui };
514 1.112 tsutsui
515 1.117 matt #ifdef PCIIDE_SERVERWORKS_ENABLE
516 1.117 matt const struct pciide_product_desc pciide_serverworks_products[] = {
517 1.117 matt { PCI_PRODUCT_SERVERWORKS_IDE,
518 1.117 matt 0,
519 1.117 matt "ServerWorks ROSB4 IDE Controller",
520 1.117 matt piix_chip_map,
521 1.117 matt },
522 1.117 matt { 0,
523 1.117 matt 0,
524 1.117 matt NULL,
525 1.117 matt }
526 1.117 matt };
527 1.117 matt #endif
528 1.117 matt
529 1.117 matt #ifdef PCIIDE_WINBOND_ENABLE
530 1.117 matt const struct pciide_product_desc pciide_winbond_products[] = {
531 1.117 matt { PCI_PRODUCT_WINBOND_W83C553F_1,
532 1.117 matt 0,
533 1.117 matt "Winbond W83C553F IDE controller",
534 1.117 matt winbond_chip_map,
535 1.117 matt },
536 1.117 matt { 0,
537 1.117 matt 0,
538 1.117 matt NULL,
539 1.117 matt }
540 1.117 matt };
541 1.117 matt #endif
542 1.117 matt
543 1.9 bouyer struct pciide_vendor_desc {
544 1.39 mrg u_int32_t ide_vendor;
545 1.39 mrg const struct pciide_product_desc *ide_products;
546 1.9 bouyer };
547 1.9 bouyer
548 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
549 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
550 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
551 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
552 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
553 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
554 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
555 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
556 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
557 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
558 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
559 1.112 tsutsui { PCI_VENDOR_ACARD, pciide_acard_products },
560 1.117 matt #ifdef PCIIDE_SERVERWORKS_ENABLE
561 1.117 matt { PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
562 1.117 matt #endif
563 1.117 matt #ifdef PCIIDE_WINBOND_ENABLE
564 1.117 matt { PCI_VENDOR_WINBOND, pciide_winbond_products },
565 1.112 tsutsui #endif
566 1.39 mrg { 0, NULL }
567 1.1 cgd };
568 1.1 cgd
569 1.13 bouyer /* options passed via the 'flags' config keyword */
570 1.132 thorpej #define PCIIDE_OPTIONS_DMA 0x01
571 1.132 thorpej #define PCIIDE_OPTIONS_NODMA 0x02
572 1.13 bouyer
573 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
574 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
575 1.1 cgd
576 1.1 cgd struct cfattach pciide_ca = {
577 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
578 1.1 cgd };
579 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
580 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
581 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
582 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
583 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
584 1.41 bouyer int (*pci_intr) __P((void *))));
585 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
586 1.41 bouyer struct pci_attach_args *));
587 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
588 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
589 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
590 1.41 bouyer int (*pci_intr) __P((void *))));
591 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
592 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
593 1.28 bouyer struct pciide_channel *, int, int));
594 1.1 cgd int pciide_compat_intr __P((void *));
595 1.1 cgd int pciide_pci_intr __P((void *));
596 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
597 1.1 cgd
598 1.39 mrg const struct pciide_product_desc *
599 1.9 bouyer pciide_lookup_product(id)
600 1.39 mrg u_int32_t id;
601 1.9 bouyer {
602 1.39 mrg const struct pciide_product_desc *pp;
603 1.39 mrg const struct pciide_vendor_desc *vp;
604 1.9 bouyer
605 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
606 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
607 1.39 mrg break;
608 1.9 bouyer
609 1.39 mrg if ((pp = vp->ide_products) == NULL)
610 1.39 mrg return NULL;
611 1.9 bouyer
612 1.113 bouyer for (; pp->chip_map != NULL; pp++)
613 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
614 1.39 mrg break;
615 1.9 bouyer
616 1.113 bouyer if (pp->chip_map == NULL)
617 1.39 mrg return NULL;
618 1.39 mrg return pp;
619 1.9 bouyer }
620 1.6 cgd
621 1.1 cgd int
622 1.1 cgd pciide_match(parent, match, aux)
623 1.1 cgd struct device *parent;
624 1.1 cgd struct cfdata *match;
625 1.1 cgd void *aux;
626 1.1 cgd {
627 1.1 cgd struct pci_attach_args *pa = aux;
628 1.41 bouyer const struct pciide_product_desc *pp;
629 1.1 cgd
630 1.1 cgd /*
631 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
632 1.1 cgd * If it is, we assume that we can deal with it; it _should_
633 1.1 cgd * work in a standardized way...
634 1.1 cgd */
635 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
636 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
637 1.1 cgd return (1);
638 1.1 cgd }
639 1.1 cgd
640 1.41 bouyer /*
641 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
642 1.41 bouyer * controllers. Let see if we can deal with it anyway.
643 1.41 bouyer */
644 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
645 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
646 1.41 bouyer return (1);
647 1.41 bouyer }
648 1.41 bouyer
649 1.1 cgd return (0);
650 1.1 cgd }
651 1.1 cgd
652 1.1 cgd void
653 1.1 cgd pciide_attach(parent, self, aux)
654 1.1 cgd struct device *parent, *self;
655 1.1 cgd void *aux;
656 1.1 cgd {
657 1.1 cgd struct pci_attach_args *pa = aux;
658 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
659 1.9 bouyer pcitag_t tag = pa->pa_tag;
660 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
661 1.41 bouyer pcireg_t csr;
662 1.1 cgd char devinfo[256];
663 1.57 thorpej const char *displaydev;
664 1.1 cgd
665 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
666 1.9 bouyer if (sc->sc_pp == NULL) {
667 1.9 bouyer sc->sc_pp = &default_product_desc;
668 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
669 1.57 thorpej displaydev = devinfo;
670 1.57 thorpej } else
671 1.57 thorpej displaydev = sc->sc_pp->ide_name;
672 1.57 thorpej
673 1.113 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
674 1.113 bouyer if (displaydev)
675 1.113 bouyer printf(": %s (rev. 0x%02x)\n", displaydev,
676 1.113 bouyer PCI_REVISION(pa->pa_class));
677 1.57 thorpej
678 1.28 bouyer sc->sc_pc = pa->pa_pc;
679 1.28 bouyer sc->sc_tag = pa->pa_tag;
680 1.41 bouyer #ifdef WDCDEBUG
681 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
682 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
683 1.41 bouyer #endif
684 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
685 1.1 cgd
686 1.16 bouyer if (sc->sc_dma_ok) {
687 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
688 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
689 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
690 1.16 bouyer }
691 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
692 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
693 1.5 cgd }
694 1.5 cgd
695 1.41 bouyer /* tell wether the chip is enabled or not */
696 1.41 bouyer int
697 1.41 bouyer pciide_chipen(sc, pa)
698 1.41 bouyer struct pciide_softc *sc;
699 1.41 bouyer struct pci_attach_args *pa;
700 1.41 bouyer {
701 1.41 bouyer pcireg_t csr;
702 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
703 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
704 1.41 bouyer PCI_COMMAND_STATUS_REG);
705 1.41 bouyer printf("%s: device disabled (at %s)\n",
706 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
707 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
708 1.41 bouyer "device" : "bridge");
709 1.41 bouyer return 0;
710 1.41 bouyer }
711 1.41 bouyer return 1;
712 1.41 bouyer }
713 1.41 bouyer
714 1.5 cgd int
715 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
716 1.5 cgd struct pci_attach_args *pa;
717 1.18 drochner struct pciide_channel *cp;
718 1.18 drochner int compatchan;
719 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
720 1.5 cgd {
721 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
722 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
723 1.5 cgd
724 1.5 cgd cp->compat = 1;
725 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
726 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
727 1.5 cgd
728 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
729 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
730 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
731 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
732 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
733 1.43 bouyer return (0);
734 1.5 cgd }
735 1.5 cgd
736 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
737 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
738 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
739 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
740 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
741 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
742 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
743 1.43 bouyer return (0);
744 1.5 cgd }
745 1.5 cgd
746 1.43 bouyer return (1);
747 1.5 cgd }
748 1.5 cgd
749 1.9 bouyer int
750 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
751 1.28 bouyer struct pci_attach_args * pa;
752 1.18 drochner struct pciide_channel *cp;
753 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
754 1.41 bouyer int (*pci_intr) __P((void *));
755 1.9 bouyer {
756 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
757 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
758 1.29 bouyer const char *intrstr;
759 1.29 bouyer pci_intr_handle_t intrhandle;
760 1.9 bouyer
761 1.9 bouyer cp->compat = 0;
762 1.9 bouyer
763 1.29 bouyer if (sc->sc_pci_ih == NULL) {
764 1.99 sommerfe if (pci_intr_map(pa, &intrhandle) != 0) {
765 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
766 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
767 1.29 bouyer return 0;
768 1.29 bouyer }
769 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
770 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
771 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
772 1.29 bouyer if (sc->sc_pci_ih != NULL) {
773 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
774 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
775 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
776 1.29 bouyer } else {
777 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
778 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
779 1.29 bouyer if (intrstr != NULL)
780 1.29 bouyer printf(" at %s", intrstr);
781 1.29 bouyer printf("\n");
782 1.29 bouyer return 0;
783 1.29 bouyer }
784 1.18 drochner }
785 1.29 bouyer cp->ih = sc->sc_pci_ih;
786 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
787 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
788 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
789 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
790 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
791 1.18 drochner return 0;
792 1.9 bouyer }
793 1.9 bouyer
794 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
795 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
796 1.105 bouyer &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
797 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
798 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
799 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
800 1.105 bouyer return 0;
801 1.105 bouyer }
802 1.105 bouyer /*
803 1.105 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
804 1.105 bouyer * register, the control register is at offset 2. Pass the generic
805 1.105 bouyer * code a handle for only one byte at the rigth offset.
806 1.105 bouyer */
807 1.105 bouyer if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
808 1.105 bouyer &wdc_cp->ctl_ioh) != 0) {
809 1.105 bouyer printf("%s: unable to subregion %s channel ctl regs\n",
810 1.105 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
811 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
812 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
813 1.18 drochner return 0;
814 1.9 bouyer }
815 1.18 drochner return (1);
816 1.9 bouyer }
817 1.9 bouyer
818 1.41 bouyer void
819 1.41 bouyer pciide_mapreg_dma(sc, pa)
820 1.41 bouyer struct pciide_softc *sc;
821 1.41 bouyer struct pci_attach_args *pa;
822 1.41 bouyer {
823 1.63 thorpej pcireg_t maptype;
824 1.89 matt bus_addr_t addr;
825 1.63 thorpej
826 1.41 bouyer /*
827 1.41 bouyer * Map DMA registers
828 1.41 bouyer *
829 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
830 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
831 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
832 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
833 1.41 bouyer * non-zero if the interface supports DMA and the registers
834 1.41 bouyer * could be mapped.
835 1.41 bouyer *
836 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
837 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
838 1.41 bouyer * XXX space," some controllers (at least the United
839 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
840 1.41 bouyer */
841 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
842 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
843 1.63 thorpej
844 1.63 thorpej switch (maptype) {
845 1.63 thorpej case PCI_MAPREG_TYPE_IO:
846 1.89 matt sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
847 1.89 matt PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
848 1.89 matt &addr, NULL, NULL) == 0);
849 1.89 matt if (sc->sc_dma_ok == 0) {
850 1.89 matt printf(", but unused (couldn't query registers)");
851 1.89 matt break;
852 1.89 matt }
853 1.91 matt if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
854 1.91 matt && addr >= 0x10000) {
855 1.89 matt sc->sc_dma_ok = 0;
856 1.132 thorpej printf(", but unused (registers at unsafe address "
857 1.132 thorpej "%#lx)", (unsigned long)addr);
858 1.89 matt break;
859 1.89 matt }
860 1.89 matt /* FALLTHROUGH */
861 1.89 matt
862 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
863 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
864 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
865 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
866 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
867 1.63 thorpej if (sc->sc_dma_ok == 0) {
868 1.63 thorpej printf(", but unused (couldn't map registers)");
869 1.63 thorpej } else {
870 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
871 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
872 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
873 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
874 1.63 thorpej }
875 1.132 thorpej
876 1.132 thorpej if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
877 1.132 thorpej PCIIDE_OPTIONS_NODMA) {
878 1.132 thorpej printf(", but unused (forced off by config file)");
879 1.132 thorpej sc->sc_dma_ok = 0;
880 1.132 thorpej }
881 1.65 thorpej break;
882 1.63 thorpej
883 1.63 thorpej default:
884 1.63 thorpej sc->sc_dma_ok = 0;
885 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
886 1.41 bouyer }
887 1.41 bouyer }
888 1.63 thorpej
889 1.9 bouyer int
890 1.9 bouyer pciide_compat_intr(arg)
891 1.9 bouyer void *arg;
892 1.9 bouyer {
893 1.19 drochner struct pciide_channel *cp = arg;
894 1.9 bouyer
895 1.9 bouyer #ifdef DIAGNOSTIC
896 1.9 bouyer /* should only be called for a compat channel */
897 1.9 bouyer if (cp->compat == 0)
898 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
899 1.9 bouyer #endif
900 1.19 drochner return (wdcintr(&cp->wdc_channel));
901 1.9 bouyer }
902 1.9 bouyer
903 1.9 bouyer int
904 1.9 bouyer pciide_pci_intr(arg)
905 1.9 bouyer void *arg;
906 1.9 bouyer {
907 1.9 bouyer struct pciide_softc *sc = arg;
908 1.9 bouyer struct pciide_channel *cp;
909 1.9 bouyer struct channel_softc *wdc_cp;
910 1.9 bouyer int i, rv, crv;
911 1.9 bouyer
912 1.9 bouyer rv = 0;
913 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
914 1.9 bouyer cp = &sc->pciide_channels[i];
915 1.18 drochner wdc_cp = &cp->wdc_channel;
916 1.9 bouyer
917 1.9 bouyer /* If a compat channel skip. */
918 1.9 bouyer if (cp->compat)
919 1.9 bouyer continue;
920 1.9 bouyer /* if this channel not waiting for intr, skip */
921 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
922 1.9 bouyer continue;
923 1.9 bouyer
924 1.9 bouyer crv = wdcintr(wdc_cp);
925 1.9 bouyer if (crv == 0)
926 1.9 bouyer ; /* leave rv alone */
927 1.9 bouyer else if (crv == 1)
928 1.9 bouyer rv = 1; /* claim the intr */
929 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
930 1.9 bouyer rv = crv; /* if we've done no better, take it */
931 1.9 bouyer }
932 1.9 bouyer return (rv);
933 1.9 bouyer }
934 1.9 bouyer
935 1.28 bouyer void
936 1.28 bouyer pciide_channel_dma_setup(cp)
937 1.28 bouyer struct pciide_channel *cp;
938 1.28 bouyer {
939 1.28 bouyer int drive;
940 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
941 1.28 bouyer struct ata_drive_datas *drvp;
942 1.28 bouyer
943 1.28 bouyer for (drive = 0; drive < 2; drive++) {
944 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
945 1.28 bouyer /* If no drive, skip */
946 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
947 1.28 bouyer continue;
948 1.28 bouyer /* setup DMA if needed */
949 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
950 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
951 1.28 bouyer sc->sc_dma_ok == 0) {
952 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
953 1.28 bouyer continue;
954 1.28 bouyer }
955 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
956 1.28 bouyer != 0) {
957 1.28 bouyer /* Abort DMA setup */
958 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
959 1.28 bouyer continue;
960 1.28 bouyer }
961 1.28 bouyer }
962 1.28 bouyer }
963 1.28 bouyer
964 1.18 drochner int
965 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
966 1.9 bouyer struct pciide_softc *sc;
967 1.18 drochner int channel, drive;
968 1.9 bouyer {
969 1.18 drochner bus_dma_segment_t seg;
970 1.18 drochner int error, rseg;
971 1.18 drochner const bus_size_t dma_table_size =
972 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
973 1.18 drochner struct pciide_dma_maps *dma_maps =
974 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
975 1.18 drochner
976 1.28 bouyer /* If table was already allocated, just return */
977 1.28 bouyer if (dma_maps->dma_table)
978 1.28 bouyer return 0;
979 1.28 bouyer
980 1.18 drochner /* Allocate memory for the DMA tables and map it */
981 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
982 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
983 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
984 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
985 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
986 1.18 drochner channel, drive, error);
987 1.18 drochner return error;
988 1.18 drochner }
989 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
990 1.18 drochner dma_table_size,
991 1.18 drochner (caddr_t *)&dma_maps->dma_table,
992 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
993 1.18 drochner printf("%s:%d: unable to map table DMA for"
994 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
995 1.18 drochner channel, drive, error);
996 1.18 drochner return error;
997 1.18 drochner }
998 1.96 fvdl WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
999 1.96 fvdl "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
1000 1.96 fvdl (unsigned long)seg.ds_addr), DEBUG_PROBE);
1001 1.18 drochner
1002 1.18 drochner /* Create and load table DMA map for this disk */
1003 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
1004 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
1005 1.18 drochner &dma_maps->dmamap_table)) != 0) {
1006 1.18 drochner printf("%s:%d: unable to create table DMA map for "
1007 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1008 1.18 drochner channel, drive, error);
1009 1.18 drochner return error;
1010 1.18 drochner }
1011 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
1012 1.18 drochner dma_maps->dmamap_table,
1013 1.18 drochner dma_maps->dma_table,
1014 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1015 1.18 drochner printf("%s:%d: unable to load table DMA map for "
1016 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1017 1.18 drochner channel, drive, error);
1018 1.18 drochner return error;
1019 1.18 drochner }
1020 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
1021 1.96 fvdl (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
1022 1.96 fvdl DEBUG_PROBE);
1023 1.18 drochner /* Create a xfer DMA map for this drive */
1024 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
1025 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
1026 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
1027 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
1028 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
1029 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1030 1.18 drochner channel, drive, error);
1031 1.18 drochner return error;
1032 1.18 drochner }
1033 1.18 drochner return 0;
1034 1.9 bouyer }
1035 1.9 bouyer
1036 1.18 drochner int
1037 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
1038 1.18 drochner void *v;
1039 1.18 drochner int channel, drive;
1040 1.18 drochner void *databuf;
1041 1.18 drochner size_t datalen;
1042 1.18 drochner int flags;
1043 1.9 bouyer {
1044 1.18 drochner struct pciide_softc *sc = v;
1045 1.18 drochner int error, seg;
1046 1.18 drochner struct pciide_dma_maps *dma_maps =
1047 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1048 1.18 drochner
1049 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
1050 1.18 drochner dma_maps->dmamap_xfer,
1051 1.122 thorpej databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
1052 1.122 thorpej ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
1053 1.18 drochner if (error) {
1054 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
1055 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1056 1.18 drochner channel, drive, error);
1057 1.18 drochner return error;
1058 1.18 drochner }
1059 1.9 bouyer
1060 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1061 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
1062 1.18 drochner (flags & WDC_DMA_READ) ?
1063 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1064 1.9 bouyer
1065 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
1066 1.18 drochner #ifdef DIAGNOSTIC
1067 1.18 drochner /* A segment must not cross a 64k boundary */
1068 1.18 drochner {
1069 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
1070 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
1071 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
1072 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
1073 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
1074 1.18 drochner " len 0x%lx not properly aligned\n",
1075 1.18 drochner seg, phys, len);
1076 1.18 drochner panic("pciide_dma: buf align");
1077 1.9 bouyer }
1078 1.9 bouyer }
1079 1.18 drochner #endif
1080 1.18 drochner dma_maps->dma_table[seg].base_addr =
1081 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
1082 1.18 drochner dma_maps->dma_table[seg].byte_count =
1083 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
1084 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
1085 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
1086 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
1087 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
1088 1.18 drochner
1089 1.9 bouyer }
1090 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
1091 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
1092 1.9 bouyer
1093 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
1094 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
1095 1.18 drochner BUS_DMASYNC_PREWRITE);
1096 1.9 bouyer
1097 1.18 drochner /* Maps are ready. Start DMA function */
1098 1.18 drochner #ifdef DIAGNOSTIC
1099 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
1100 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
1101 1.97 pk (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
1102 1.18 drochner panic("pciide_dma_init: table align");
1103 1.18 drochner }
1104 1.18 drochner #endif
1105 1.18 drochner
1106 1.18 drochner /* Clear status bits */
1107 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1108 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
1109 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1110 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
1111 1.18 drochner /* Write table addr */
1112 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
1113 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
1114 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1115 1.18 drochner /* set read/write */
1116 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1117 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1118 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
1119 1.56 bouyer /* remember flags */
1120 1.56 bouyer dma_maps->dma_flags = flags;
1121 1.18 drochner return 0;
1122 1.18 drochner }
1123 1.18 drochner
1124 1.18 drochner void
1125 1.56 bouyer pciide_dma_start(v, channel, drive)
1126 1.18 drochner void *v;
1127 1.56 bouyer int channel, drive;
1128 1.18 drochner {
1129 1.18 drochner struct pciide_softc *sc = v;
1130 1.18 drochner
1131 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
1132 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1133 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1134 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1135 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
1136 1.18 drochner }
1137 1.18 drochner
1138 1.18 drochner int
1139 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
1140 1.18 drochner void *v;
1141 1.18 drochner int channel, drive;
1142 1.56 bouyer int force;
1143 1.18 drochner {
1144 1.18 drochner struct pciide_softc *sc = v;
1145 1.18 drochner u_int8_t status;
1146 1.56 bouyer int error = 0;
1147 1.18 drochner struct pciide_dma_maps *dma_maps =
1148 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1149 1.18 drochner
1150 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1151 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
1152 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
1153 1.18 drochner DEBUG_XFERS);
1154 1.18 drochner
1155 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
1156 1.56 bouyer return WDC_DMAST_NOIRQ;
1157 1.56 bouyer
1158 1.18 drochner /* stop DMA channel */
1159 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1160 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1161 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1162 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1163 1.18 drochner
1164 1.56 bouyer /* Unload the map of the data buffer */
1165 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1166 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1167 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1168 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1169 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1170 1.56 bouyer
1171 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1172 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1173 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1174 1.56 bouyer error |= WDC_DMAST_ERR;
1175 1.18 drochner }
1176 1.18 drochner
1177 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1178 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1179 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1180 1.18 drochner drive, status);
1181 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1182 1.18 drochner }
1183 1.18 drochner
1184 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1185 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1186 1.56 bouyer error |= WDC_DMAST_UNDER;
1187 1.18 drochner }
1188 1.56 bouyer return error;
1189 1.18 drochner }
1190 1.18 drochner
1191 1.67 bouyer void
1192 1.67 bouyer pciide_irqack(chp)
1193 1.67 bouyer struct channel_softc *chp;
1194 1.67 bouyer {
1195 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1196 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1197 1.67 bouyer
1198 1.67 bouyer /* clear status bits in IDE DMA registers */
1199 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1200 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1201 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1202 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1203 1.67 bouyer }
1204 1.67 bouyer
1205 1.41 bouyer /* some common code used by several chip_map */
1206 1.41 bouyer int
1207 1.41 bouyer pciide_chansetup(sc, channel, interface)
1208 1.41 bouyer struct pciide_softc *sc;
1209 1.41 bouyer int channel;
1210 1.41 bouyer pcireg_t interface;
1211 1.41 bouyer {
1212 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1213 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1214 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1215 1.41 bouyer cp->wdc_channel.channel = channel;
1216 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1217 1.41 bouyer cp->wdc_channel.ch_queue =
1218 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1219 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1220 1.41 bouyer printf("%s %s channel: "
1221 1.41 bouyer "can't allocate memory for command queue",
1222 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1223 1.41 bouyer return 0;
1224 1.41 bouyer }
1225 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1226 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1227 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1228 1.41 bouyer "configured" : "wired",
1229 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1230 1.41 bouyer "native-PCI" : "compatibility");
1231 1.41 bouyer return 1;
1232 1.41 bouyer }
1233 1.41 bouyer
1234 1.18 drochner /* some common code used by several chip channel_map */
1235 1.18 drochner void
1236 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1237 1.18 drochner struct pci_attach_args *pa;
1238 1.18 drochner struct pciide_channel *cp;
1239 1.41 bouyer pcireg_t interface;
1240 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1241 1.41 bouyer int (*pci_intr) __P((void *));
1242 1.18 drochner {
1243 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1244 1.18 drochner
1245 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1246 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1247 1.41 bouyer pci_intr);
1248 1.41 bouyer else
1249 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1250 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1251 1.41 bouyer
1252 1.18 drochner if (cp->hw_ok == 0)
1253 1.18 drochner return;
1254 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1255 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1256 1.18 drochner wdcattach(wdc_cp);
1257 1.18 drochner }
1258 1.18 drochner
1259 1.18 drochner /*
1260 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1261 1.18 drochner * if channel can be disabled, 0 if not
1262 1.18 drochner */
1263 1.18 drochner int
1264 1.60 gmcgarry pciide_chan_candisable(cp)
1265 1.18 drochner struct pciide_channel *cp;
1266 1.18 drochner {
1267 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1268 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1269 1.18 drochner
1270 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1271 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1272 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1273 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1274 1.18 drochner cp->hw_ok = 0;
1275 1.18 drochner return 1;
1276 1.18 drochner }
1277 1.18 drochner return 0;
1278 1.18 drochner }
1279 1.18 drochner
1280 1.18 drochner /*
1281 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1282 1.18 drochner * Set hw_ok=0 on failure
1283 1.18 drochner */
1284 1.18 drochner void
1285 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1286 1.5 cgd struct pci_attach_args *pa;
1287 1.18 drochner struct pciide_channel *cp;
1288 1.18 drochner int compatchan, interface;
1289 1.18 drochner {
1290 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1291 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1292 1.18 drochner
1293 1.18 drochner if (cp->hw_ok == 0)
1294 1.18 drochner return;
1295 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1296 1.18 drochner return;
1297 1.18 drochner
1298 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1299 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1300 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1301 1.18 drochner if (cp->ih == NULL) {
1302 1.119 simonb #endif
1303 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1304 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1305 1.18 drochner cp->hw_ok = 0;
1306 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1307 1.18 drochner }
1308 1.119 simonb #endif
1309 1.18 drochner }
1310 1.18 drochner
1311 1.18 drochner void
1312 1.28 bouyer pciide_print_modes(cp)
1313 1.28 bouyer struct pciide_channel *cp;
1314 1.18 drochner {
1315 1.90 wrstuden wdc_print_modes(&cp->wdc_channel);
1316 1.18 drochner }
1317 1.18 drochner
1318 1.18 drochner void
1319 1.41 bouyer default_chip_map(sc, pa)
1320 1.18 drochner struct pciide_softc *sc;
1321 1.41 bouyer struct pci_attach_args *pa;
1322 1.18 drochner {
1323 1.41 bouyer struct pciide_channel *cp;
1324 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1325 1.41 bouyer pcireg_t csr;
1326 1.41 bouyer int channel, drive;
1327 1.41 bouyer struct ata_drive_datas *drvp;
1328 1.41 bouyer u_int8_t idedma_ctl;
1329 1.41 bouyer bus_size_t cmdsize, ctlsize;
1330 1.41 bouyer char *failreason;
1331 1.41 bouyer
1332 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1333 1.41 bouyer return;
1334 1.41 bouyer
1335 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1336 1.41 bouyer printf("%s: bus-master DMA support present",
1337 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1338 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1339 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1340 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1341 1.41 bouyer printf(", but unused (no driver support)");
1342 1.41 bouyer sc->sc_dma_ok = 0;
1343 1.41 bouyer } else {
1344 1.41 bouyer pciide_mapreg_dma(sc, pa);
1345 1.132 thorpej if (sc->sc_dma_ok != 0)
1346 1.132 thorpej printf(", used without full driver "
1347 1.132 thorpej "support");
1348 1.41 bouyer }
1349 1.41 bouyer } else {
1350 1.41 bouyer printf("%s: hardware does not support DMA",
1351 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1352 1.41 bouyer sc->sc_dma_ok = 0;
1353 1.41 bouyer }
1354 1.41 bouyer printf("\n");
1355 1.67 bouyer if (sc->sc_dma_ok) {
1356 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1357 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1358 1.67 bouyer }
1359 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1360 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1361 1.18 drochner
1362 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1363 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1364 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1365 1.41 bouyer
1366 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1367 1.41 bouyer cp = &sc->pciide_channels[channel];
1368 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1369 1.41 bouyer continue;
1370 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1371 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1372 1.41 bouyer &ctlsize, pciide_pci_intr);
1373 1.41 bouyer } else {
1374 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1375 1.41 bouyer channel, &cmdsize, &ctlsize);
1376 1.41 bouyer }
1377 1.41 bouyer if (cp->hw_ok == 0)
1378 1.41 bouyer continue;
1379 1.41 bouyer /*
1380 1.41 bouyer * Check to see if something appears to be there.
1381 1.41 bouyer */
1382 1.41 bouyer failreason = NULL;
1383 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1384 1.41 bouyer failreason = "not responding; disabled or no drives?";
1385 1.41 bouyer goto next;
1386 1.41 bouyer }
1387 1.41 bouyer /*
1388 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1389 1.41 bouyer * channel by trying to access the channel again while the
1390 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1391 1.41 bouyer * channel no longer appears to be there, it belongs to
1392 1.41 bouyer * this controller.) YUCK!
1393 1.41 bouyer */
1394 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1395 1.41 bouyer PCI_COMMAND_STATUS_REG);
1396 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1397 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1398 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1399 1.41 bouyer failreason = "other hardware responding at addresses";
1400 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1401 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1402 1.41 bouyer next:
1403 1.41 bouyer if (failreason) {
1404 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1405 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1406 1.41 bouyer failreason);
1407 1.41 bouyer cp->hw_ok = 0;
1408 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1409 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1410 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1411 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1412 1.41 bouyer } else {
1413 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1414 1.41 bouyer }
1415 1.41 bouyer if (cp->hw_ok) {
1416 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1417 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1418 1.41 bouyer wdcattach(&cp->wdc_channel);
1419 1.41 bouyer }
1420 1.41 bouyer }
1421 1.18 drochner
1422 1.18 drochner if (sc->sc_dma_ok == 0)
1423 1.41 bouyer return;
1424 1.18 drochner
1425 1.18 drochner /* Allocate DMA maps */
1426 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1427 1.18 drochner idedma_ctl = 0;
1428 1.41 bouyer cp = &sc->pciide_channels[channel];
1429 1.18 drochner for (drive = 0; drive < 2; drive++) {
1430 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1431 1.18 drochner /* If no drive, skip */
1432 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1433 1.18 drochner continue;
1434 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1435 1.18 drochner continue;
1436 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1437 1.18 drochner /* Abort DMA setup */
1438 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1439 1.18 drochner "using PIO transfers\n",
1440 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1441 1.18 drochner channel, drive);
1442 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1443 1.18 drochner }
1444 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1445 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1446 1.18 drochner channel, drive);
1447 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1448 1.18 drochner }
1449 1.18 drochner if (idedma_ctl != 0) {
1450 1.18 drochner /* Add software bits in status register */
1451 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1452 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1453 1.18 drochner idedma_ctl);
1454 1.18 drochner }
1455 1.18 drochner }
1456 1.18 drochner }
1457 1.18 drochner
1458 1.18 drochner void
1459 1.41 bouyer piix_chip_map(sc, pa)
1460 1.41 bouyer struct pciide_softc *sc;
1461 1.18 drochner struct pci_attach_args *pa;
1462 1.41 bouyer {
1463 1.18 drochner struct pciide_channel *cp;
1464 1.41 bouyer int channel;
1465 1.42 bouyer u_int32_t idetim;
1466 1.42 bouyer bus_size_t cmdsize, ctlsize;
1467 1.18 drochner
1468 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1469 1.18 drochner return;
1470 1.6 cgd
1471 1.41 bouyer printf("%s: bus-master DMA support present",
1472 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1473 1.41 bouyer pciide_mapreg_dma(sc, pa);
1474 1.41 bouyer printf("\n");
1475 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1476 1.67 bouyer WDC_CAPABILITY_MODE;
1477 1.41 bouyer if (sc->sc_dma_ok) {
1478 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1479 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1480 1.42 bouyer switch(sc->sc_pp->ide_product) {
1481 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1482 1.85 drochner case PCI_PRODUCT_INTEL_82440MX_IDE:
1483 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1484 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1485 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1486 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1487 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1488 1.41 bouyer }
1489 1.18 drochner }
1490 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1491 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1492 1.93 bouyer switch(sc->sc_pp->ide_product) {
1493 1.93 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1494 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1495 1.102 bouyer break;
1496 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1497 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1498 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 5;
1499 1.93 bouyer break;
1500 1.93 bouyer default:
1501 1.93 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1502 1.93 bouyer }
1503 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1504 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1505 1.41 bouyer else
1506 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1507 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1508 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1509 1.9 bouyer
1510 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1511 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1512 1.41 bouyer DEBUG_PROBE);
1513 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1514 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1515 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1516 1.41 bouyer DEBUG_PROBE);
1517 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1518 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1519 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1520 1.41 bouyer DEBUG_PROBE);
1521 1.41 bouyer }
1522 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1523 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1524 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1525 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1526 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1527 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1528 1.42 bouyer DEBUG_PROBE);
1529 1.42 bouyer }
1530 1.42 bouyer
1531 1.41 bouyer }
1532 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1533 1.9 bouyer
1534 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1535 1.41 bouyer cp = &sc->pciide_channels[channel];
1536 1.41 bouyer /* PIIX is compat-only */
1537 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1538 1.41 bouyer continue;
1539 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1540 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1541 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1542 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1543 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1544 1.46 mycroft continue;
1545 1.42 bouyer }
1546 1.42 bouyer /* PIIX are compat-only pciide devices */
1547 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1548 1.42 bouyer if (cp->hw_ok == 0)
1549 1.42 bouyer continue;
1550 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1551 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1552 1.42 bouyer channel);
1553 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1554 1.42 bouyer idetim);
1555 1.42 bouyer }
1556 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1557 1.41 bouyer if (cp->hw_ok == 0)
1558 1.41 bouyer continue;
1559 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1560 1.41 bouyer }
1561 1.9 bouyer
1562 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1563 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1564 1.41 bouyer DEBUG_PROBE);
1565 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1566 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1567 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1568 1.41 bouyer DEBUG_PROBE);
1569 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1570 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1571 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1572 1.41 bouyer DEBUG_PROBE);
1573 1.41 bouyer }
1574 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1575 1.103 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1576 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1577 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1578 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1579 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1580 1.42 bouyer DEBUG_PROBE);
1581 1.42 bouyer }
1582 1.28 bouyer }
1583 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1584 1.28 bouyer }
1585 1.28 bouyer
1586 1.28 bouyer void
1587 1.28 bouyer piix_setup_channel(chp)
1588 1.28 bouyer struct channel_softc *chp;
1589 1.28 bouyer {
1590 1.28 bouyer u_int8_t mode[2], drive;
1591 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1592 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1593 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1594 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1595 1.28 bouyer
1596 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1597 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1598 1.28 bouyer idedma_ctl = 0;
1599 1.28 bouyer
1600 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1601 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1602 1.28 bouyer chp->channel);
1603 1.9 bouyer
1604 1.28 bouyer /* setup DMA */
1605 1.28 bouyer pciide_channel_dma_setup(cp);
1606 1.9 bouyer
1607 1.28 bouyer /*
1608 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1609 1.28 bouyer * different timings for master and slave drives.
1610 1.28 bouyer * We need to find the best combination.
1611 1.28 bouyer */
1612 1.9 bouyer
1613 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1614 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1615 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1616 1.28 bouyer mode[0] = mode[1] =
1617 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1618 1.28 bouyer drvp[0].DMA_mode = mode[0];
1619 1.38 bouyer drvp[1].DMA_mode = mode[1];
1620 1.28 bouyer goto ok;
1621 1.28 bouyer }
1622 1.28 bouyer /*
1623 1.28 bouyer * If only one drive supports DMA, use its mode, and
1624 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1625 1.28 bouyer */
1626 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1627 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1628 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1629 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1630 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1631 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1632 1.28 bouyer goto ok;
1633 1.28 bouyer }
1634 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1635 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1636 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1637 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1638 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1639 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1640 1.28 bouyer goto ok;
1641 1.28 bouyer }
1642 1.28 bouyer /*
1643 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1644 1.28 bouyer * one of them is PIO mode < 2
1645 1.28 bouyer */
1646 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1647 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1648 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1649 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1650 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1651 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1652 1.28 bouyer } else {
1653 1.28 bouyer mode[0] = mode[1] =
1654 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1655 1.38 bouyer drvp[0].PIO_mode = mode[0];
1656 1.38 bouyer drvp[1].PIO_mode = mode[1];
1657 1.28 bouyer }
1658 1.28 bouyer ok: /* The modes are setup */
1659 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1660 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1661 1.9 bouyer idetim |= piix_setup_idetim_timings(
1662 1.28 bouyer mode[drive], 1, chp->channel);
1663 1.28 bouyer goto end;
1664 1.38 bouyer }
1665 1.28 bouyer }
1666 1.28 bouyer /* If we are there, none of the drives are DMA */
1667 1.28 bouyer if (mode[0] >= 2)
1668 1.28 bouyer idetim |= piix_setup_idetim_timings(
1669 1.28 bouyer mode[0], 0, chp->channel);
1670 1.28 bouyer else
1671 1.28 bouyer idetim |= piix_setup_idetim_timings(
1672 1.28 bouyer mode[1], 0, chp->channel);
1673 1.28 bouyer end: /*
1674 1.28 bouyer * timing mode is now set up in the controller. Enable
1675 1.28 bouyer * it per-drive
1676 1.28 bouyer */
1677 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1678 1.28 bouyer /* If no drive, skip */
1679 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1680 1.28 bouyer continue;
1681 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1682 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1683 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1684 1.28 bouyer }
1685 1.28 bouyer if (idedma_ctl != 0) {
1686 1.28 bouyer /* Add software bits in status register */
1687 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1688 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1689 1.28 bouyer idedma_ctl);
1690 1.9 bouyer }
1691 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1692 1.28 bouyer pciide_print_modes(cp);
1693 1.9 bouyer }
1694 1.9 bouyer
1695 1.9 bouyer void
1696 1.41 bouyer piix3_4_setup_channel(chp)
1697 1.41 bouyer struct channel_softc *chp;
1698 1.28 bouyer {
1699 1.28 bouyer struct ata_drive_datas *drvp;
1700 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1701 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1702 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1703 1.28 bouyer int drive;
1704 1.42 bouyer int channel = chp->channel;
1705 1.28 bouyer
1706 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1707 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1708 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1709 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1710 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1711 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1712 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1713 1.28 bouyer
1714 1.28 bouyer idedma_ctl = 0;
1715 1.28 bouyer /* If channel disabled, no need to go further */
1716 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1717 1.28 bouyer return;
1718 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1719 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1720 1.28 bouyer
1721 1.28 bouyer /* setup DMA if needed */
1722 1.28 bouyer pciide_channel_dma_setup(cp);
1723 1.28 bouyer
1724 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1725 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1726 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1727 1.28 bouyer drvp = &chp->ch_drive[drive];
1728 1.28 bouyer /* If no drive, skip */
1729 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1730 1.9 bouyer continue;
1731 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1732 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1733 1.28 bouyer goto pio;
1734 1.28 bouyer
1735 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1736 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1737 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1738 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1739 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1740 1.102 bouyer }
1741 1.106 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1742 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1743 1.102 bouyer /* setup Ultra/100 */
1744 1.102 bouyer if (drvp->UDMA_mode > 2 &&
1745 1.102 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1746 1.102 bouyer drvp->UDMA_mode = 2;
1747 1.102 bouyer if (drvp->UDMA_mode > 4) {
1748 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
1749 1.102 bouyer } else {
1750 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
1751 1.102 bouyer if (drvp->UDMA_mode > 2) {
1752 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
1753 1.102 bouyer drive);
1754 1.102 bouyer } else {
1755 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
1756 1.102 bouyer drive);
1757 1.102 bouyer }
1758 1.102 bouyer }
1759 1.42 bouyer }
1760 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1761 1.42 bouyer /* setup Ultra/66 */
1762 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1763 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1764 1.42 bouyer drvp->UDMA_mode = 2;
1765 1.42 bouyer if (drvp->UDMA_mode > 2)
1766 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1767 1.42 bouyer else
1768 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1769 1.42 bouyer }
1770 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1771 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1772 1.28 bouyer /* use Ultra/DMA */
1773 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1774 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1775 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1776 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1777 1.28 bouyer } else {
1778 1.28 bouyer /* use Multiword DMA */
1779 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1780 1.9 bouyer if (drive == 0) {
1781 1.9 bouyer idetim |= piix_setup_idetim_timings(
1782 1.42 bouyer drvp->DMA_mode, 1, channel);
1783 1.9 bouyer } else {
1784 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1785 1.42 bouyer drvp->DMA_mode, 1, channel);
1786 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1787 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1788 1.9 bouyer }
1789 1.9 bouyer }
1790 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1791 1.28 bouyer
1792 1.28 bouyer pio: /* use PIO mode */
1793 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1794 1.28 bouyer if (drive == 0) {
1795 1.28 bouyer idetim |= piix_setup_idetim_timings(
1796 1.42 bouyer drvp->PIO_mode, 0, channel);
1797 1.28 bouyer } else {
1798 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1799 1.42 bouyer drvp->PIO_mode, 0, channel);
1800 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1801 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1802 1.9 bouyer }
1803 1.9 bouyer }
1804 1.28 bouyer if (idedma_ctl != 0) {
1805 1.28 bouyer /* Add software bits in status register */
1806 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1807 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1808 1.28 bouyer idedma_ctl);
1809 1.9 bouyer }
1810 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1811 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1812 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1813 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1814 1.28 bouyer pciide_print_modes(cp);
1815 1.9 bouyer }
1816 1.8 drochner
1817 1.28 bouyer
1818 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1819 1.9 bouyer static u_int32_t
1820 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1821 1.9 bouyer u_int8_t mode;
1822 1.9 bouyer u_int8_t dma;
1823 1.9 bouyer u_int8_t channel;
1824 1.9 bouyer {
1825 1.9 bouyer
1826 1.9 bouyer if (dma)
1827 1.9 bouyer return PIIX_IDETIM_SET(0,
1828 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1829 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1830 1.9 bouyer channel);
1831 1.9 bouyer else
1832 1.9 bouyer return PIIX_IDETIM_SET(0,
1833 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1834 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1835 1.9 bouyer channel);
1836 1.8 drochner }
1837 1.8 drochner
1838 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1839 1.9 bouyer static u_int32_t
1840 1.9 bouyer piix_setup_idetim_drvs(drvp)
1841 1.9 bouyer struct ata_drive_datas *drvp;
1842 1.6 cgd {
1843 1.9 bouyer u_int32_t ret = 0;
1844 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1845 1.9 bouyer u_int8_t channel = chp->channel;
1846 1.9 bouyer u_int8_t drive = drvp->drive;
1847 1.9 bouyer
1848 1.9 bouyer /*
1849 1.9 bouyer * If drive is using UDMA, timings setups are independant
1850 1.9 bouyer * So just check DMA and PIO here.
1851 1.9 bouyer */
1852 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1853 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1854 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1855 1.9 bouyer drvp->DMA_mode == 0) {
1856 1.9 bouyer drvp->PIO_mode = 0;
1857 1.9 bouyer return ret;
1858 1.9 bouyer }
1859 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1860 1.9 bouyer /*
1861 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1862 1.9 bouyer * too, else use compat timings.
1863 1.9 bouyer */
1864 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1865 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1866 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1867 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1868 1.9 bouyer drvp->PIO_mode = 0;
1869 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1870 1.9 bouyer if (drvp->PIO_mode <= 2) {
1871 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1872 1.9 bouyer channel);
1873 1.9 bouyer return ret;
1874 1.9 bouyer }
1875 1.9 bouyer }
1876 1.6 cgd
1877 1.6 cgd /*
1878 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1879 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1880 1.9 bouyer * if PIO mode >= 3.
1881 1.6 cgd */
1882 1.6 cgd
1883 1.9 bouyer if (drvp->PIO_mode < 2)
1884 1.9 bouyer return ret;
1885 1.9 bouyer
1886 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1887 1.9 bouyer if (drvp->PIO_mode >= 3) {
1888 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1889 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1890 1.9 bouyer }
1891 1.9 bouyer return ret;
1892 1.9 bouyer }
1893 1.9 bouyer
1894 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1895 1.9 bouyer static u_int32_t
1896 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1897 1.9 bouyer u_int8_t mode;
1898 1.9 bouyer u_int8_t dma;
1899 1.9 bouyer u_int8_t channel;
1900 1.9 bouyer {
1901 1.9 bouyer if (dma)
1902 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1903 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1904 1.9 bouyer else
1905 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1906 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1907 1.53 bouyer }
1908 1.53 bouyer
1909 1.53 bouyer void
1910 1.116 fvdl amd7x6_chip_map(sc, pa)
1911 1.53 bouyer struct pciide_softc *sc;
1912 1.53 bouyer struct pci_attach_args *pa;
1913 1.53 bouyer {
1914 1.53 bouyer struct pciide_channel *cp;
1915 1.77 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1916 1.77 bouyer int channel;
1917 1.53 bouyer pcireg_t chanenable;
1918 1.53 bouyer bus_size_t cmdsize, ctlsize;
1919 1.53 bouyer
1920 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1921 1.53 bouyer return;
1922 1.77 bouyer printf("%s: bus-master DMA support present",
1923 1.77 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1924 1.77 bouyer pciide_mapreg_dma(sc, pa);
1925 1.77 bouyer printf("\n");
1926 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1927 1.67 bouyer WDC_CAPABILITY_MODE;
1928 1.67 bouyer if (sc->sc_dma_ok) {
1929 1.77 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1930 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1931 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1932 1.67 bouyer }
1933 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1934 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1935 1.116 fvdl
1936 1.116 fvdl if (sc->sc_pp->ide_product == PCI_PRODUCT_AMD_PBC766_IDE)
1937 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 5;
1938 1.116 fvdl else
1939 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 4;
1940 1.116 fvdl sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
1941 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1942 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1943 1.116 fvdl chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
1944 1.53 bouyer
1945 1.116 fvdl WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
1946 1.53 bouyer DEBUG_PROBE);
1947 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1948 1.53 bouyer cp = &sc->pciide_channels[channel];
1949 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1950 1.53 bouyer continue;
1951 1.53 bouyer
1952 1.116 fvdl if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
1953 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1954 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1955 1.53 bouyer continue;
1956 1.53 bouyer }
1957 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1958 1.53 bouyer pciide_pci_intr);
1959 1.53 bouyer
1960 1.60 gmcgarry if (pciide_chan_candisable(cp))
1961 1.116 fvdl chanenable &= ~AMD7X6_CHAN_EN(channel);
1962 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1963 1.53 bouyer if (cp->hw_ok == 0)
1964 1.53 bouyer continue;
1965 1.53 bouyer
1966 1.116 fvdl amd7x6_setup_channel(&cp->wdc_channel);
1967 1.53 bouyer }
1968 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
1969 1.53 bouyer chanenable);
1970 1.53 bouyer return;
1971 1.53 bouyer }
1972 1.53 bouyer
1973 1.53 bouyer void
1974 1.116 fvdl amd7x6_setup_channel(chp)
1975 1.53 bouyer struct channel_softc *chp;
1976 1.53 bouyer {
1977 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
1978 1.53 bouyer u_int8_t idedma_ctl;
1979 1.53 bouyer int mode, drive;
1980 1.53 bouyer struct ata_drive_datas *drvp;
1981 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1982 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1983 1.80 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1984 1.78 bouyer int rev = PCI_REVISION(
1985 1.78 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1986 1.80 bouyer #endif
1987 1.53 bouyer
1988 1.53 bouyer idedma_ctl = 0;
1989 1.116 fvdl datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
1990 1.116 fvdl udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
1991 1.116 fvdl datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
1992 1.116 fvdl udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
1993 1.53 bouyer
1994 1.53 bouyer /* setup DMA if needed */
1995 1.53 bouyer pciide_channel_dma_setup(cp);
1996 1.53 bouyer
1997 1.53 bouyer for (drive = 0; drive < 2; drive++) {
1998 1.53 bouyer drvp = &chp->ch_drive[drive];
1999 1.53 bouyer /* If no drive, skip */
2000 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2001 1.53 bouyer continue;
2002 1.53 bouyer /* add timing values, setup DMA if needed */
2003 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2004 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2005 1.53 bouyer mode = drvp->PIO_mode;
2006 1.53 bouyer goto pio;
2007 1.53 bouyer }
2008 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2009 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2010 1.53 bouyer /* use Ultra/DMA */
2011 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2012 1.116 fvdl udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
2013 1.116 fvdl AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
2014 1.116 fvdl AMD7X6_UDMA_TIME(chp->channel, drive,
2015 1.116 fvdl amd7x6_udma_tim[drvp->UDMA_mode]);
2016 1.53 bouyer /* can use PIO timings, MW DMA unused */
2017 1.53 bouyer mode = drvp->PIO_mode;
2018 1.53 bouyer } else {
2019 1.78 bouyer /* use Multiword DMA, but only if revision is OK */
2020 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2021 1.78 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2022 1.78 bouyer /*
2023 1.78 bouyer * The workaround doesn't seem to be necessary
2024 1.78 bouyer * with all drives, so it can be disabled by
2025 1.78 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
2026 1.78 bouyer * triggered.
2027 1.78 bouyer */
2028 1.116 fvdl if (sc->sc_pp->ide_product ==
2029 1.116 fvdl PCI_PRODUCT_AMD_PBC756_IDE &&
2030 1.116 fvdl AMD756_CHIPREV_DISABLEDMA(rev)) {
2031 1.78 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
2032 1.78 bouyer "to chip revision\n",
2033 1.78 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2034 1.78 bouyer chp->channel, drive);
2035 1.78 bouyer mode = drvp->PIO_mode;
2036 1.78 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2037 1.78 bouyer goto pio;
2038 1.78 bouyer }
2039 1.78 bouyer #endif
2040 1.53 bouyer /* mode = min(pio, dma+2) */
2041 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2042 1.53 bouyer mode = drvp->PIO_mode;
2043 1.53 bouyer else
2044 1.53 bouyer mode = drvp->DMA_mode + 2;
2045 1.53 bouyer }
2046 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2047 1.53 bouyer
2048 1.53 bouyer pio: /* setup PIO mode */
2049 1.53 bouyer if (mode <= 2) {
2050 1.53 bouyer drvp->DMA_mode = 0;
2051 1.53 bouyer drvp->PIO_mode = 0;
2052 1.53 bouyer mode = 0;
2053 1.53 bouyer } else {
2054 1.53 bouyer drvp->PIO_mode = mode;
2055 1.53 bouyer drvp->DMA_mode = mode - 2;
2056 1.53 bouyer }
2057 1.53 bouyer datatim_reg |=
2058 1.116 fvdl AMD7X6_DATATIM_PULSE(chp->channel, drive,
2059 1.116 fvdl amd7x6_pio_set[mode]) |
2060 1.116 fvdl AMD7X6_DATATIM_RECOV(chp->channel, drive,
2061 1.116 fvdl amd7x6_pio_rec[mode]);
2062 1.53 bouyer }
2063 1.53 bouyer if (idedma_ctl != 0) {
2064 1.53 bouyer /* Add software bits in status register */
2065 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2066 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2067 1.53 bouyer idedma_ctl);
2068 1.53 bouyer }
2069 1.53 bouyer pciide_print_modes(cp);
2070 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
2071 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
2072 1.9 bouyer }
2073 1.9 bouyer
2074 1.9 bouyer void
2075 1.41 bouyer apollo_chip_map(sc, pa)
2076 1.9 bouyer struct pciide_softc *sc;
2077 1.41 bouyer struct pci_attach_args *pa;
2078 1.9 bouyer {
2079 1.41 bouyer struct pciide_channel *cp;
2080 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2081 1.41 bouyer int channel;
2082 1.113 bouyer u_int32_t ideconf;
2083 1.41 bouyer bus_size_t cmdsize, ctlsize;
2084 1.113 bouyer pcitag_t pcib_tag;
2085 1.113 bouyer pcireg_t pcib_id, pcib_class;
2086 1.41 bouyer
2087 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2088 1.41 bouyer return;
2089 1.113 bouyer /* get a PCI tag for the ISA bridge (function 0 of the same device) */
2090 1.113 bouyer pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2091 1.113 bouyer /* and read ID and rev of the ISA bridge */
2092 1.113 bouyer pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
2093 1.113 bouyer pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
2094 1.113 bouyer printf(": VIA Technologies ");
2095 1.113 bouyer switch (PCI_PRODUCT(pcib_id)) {
2096 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C586_ISA:
2097 1.113 bouyer printf("VT82C586 (Apollo VP) ");
2098 1.113 bouyer if(PCI_REVISION(pcib_class) >= 0x02) {
2099 1.113 bouyer printf("ATA33 controller\n");
2100 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2101 1.113 bouyer } else {
2102 1.113 bouyer printf("controller\n");
2103 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2104 1.113 bouyer }
2105 1.113 bouyer break;
2106 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C596A:
2107 1.113 bouyer printf("VT82C596A (Apollo Pro) ");
2108 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x12) {
2109 1.113 bouyer printf("ATA66 controller\n");
2110 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2111 1.113 bouyer } else {
2112 1.113 bouyer printf("ATA33 controller\n");
2113 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2114 1.113 bouyer }
2115 1.113 bouyer break;
2116 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
2117 1.113 bouyer printf("VT82C686A (Apollo KX133) ");
2118 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x40) {
2119 1.113 bouyer printf("ATA100 controller\n");
2120 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2121 1.113 bouyer } else {
2122 1.113 bouyer printf("ATA66 controller\n");
2123 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2124 1.113 bouyer }
2125 1.133 augustss break;
2126 1.133 augustss case PCI_PRODUCT_VIATECH_VT8233:
2127 1.133 augustss printf("VT8233 ATA100 controller\n");
2128 1.133 augustss sc->sc_wdcdev.UDMA_cap = 5;
2129 1.115 fvdl break;
2130 1.113 bouyer default:
2131 1.113 bouyer printf("unknown ATA controller\n");
2132 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2133 1.113 bouyer }
2134 1.113 bouyer
2135 1.41 bouyer printf("%s: bus-master DMA support present",
2136 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2137 1.41 bouyer pciide_mapreg_dma(sc, pa);
2138 1.41 bouyer printf("\n");
2139 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2140 1.67 bouyer WDC_CAPABILITY_MODE;
2141 1.41 bouyer if (sc->sc_dma_ok) {
2142 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2143 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2144 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap > 0)
2145 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2146 1.41 bouyer }
2147 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2148 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2149 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
2150 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2151 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2152 1.9 bouyer
2153 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
2154 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2155 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
2156 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
2157 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2158 1.113 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
2159 1.104 bouyer DEBUG_PROBE);
2160 1.9 bouyer
2161 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2162 1.41 bouyer cp = &sc->pciide_channels[channel];
2163 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2164 1.41 bouyer continue;
2165 1.41 bouyer
2166 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
2167 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
2168 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2169 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2170 1.46 mycroft continue;
2171 1.41 bouyer }
2172 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2173 1.41 bouyer pciide_pci_intr);
2174 1.41 bouyer if (cp->hw_ok == 0)
2175 1.41 bouyer continue;
2176 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2177 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
2178 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
2179 1.41 bouyer ideconf);
2180 1.41 bouyer }
2181 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2182 1.41 bouyer
2183 1.41 bouyer if (cp->hw_ok == 0)
2184 1.41 bouyer continue;
2185 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2186 1.28 bouyer }
2187 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2188 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2189 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
2190 1.28 bouyer }
2191 1.28 bouyer
2192 1.28 bouyer void
2193 1.28 bouyer apollo_setup_channel(chp)
2194 1.28 bouyer struct channel_softc *chp;
2195 1.28 bouyer {
2196 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
2197 1.28 bouyer u_int8_t idedma_ctl;
2198 1.28 bouyer int mode, drive;
2199 1.28 bouyer struct ata_drive_datas *drvp;
2200 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2201 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2202 1.28 bouyer
2203 1.28 bouyer idedma_ctl = 0;
2204 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
2205 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
2206 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
2207 1.100 tsutsui udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
2208 1.28 bouyer
2209 1.28 bouyer /* setup DMA if needed */
2210 1.28 bouyer pciide_channel_dma_setup(cp);
2211 1.9 bouyer
2212 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2213 1.28 bouyer drvp = &chp->ch_drive[drive];
2214 1.28 bouyer /* If no drive, skip */
2215 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2216 1.28 bouyer continue;
2217 1.28 bouyer /* add timing values, setup DMA if needed */
2218 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2219 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2220 1.28 bouyer mode = drvp->PIO_mode;
2221 1.28 bouyer goto pio;
2222 1.8 drochner }
2223 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2224 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2225 1.28 bouyer /* use Ultra/DMA */
2226 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2227 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2228 1.113 bouyer APO_UDMA_EN_MTH(chp->channel, drive);
2229 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap == 5) {
2230 1.113 bouyer /* 686b */
2231 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2232 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2233 1.113 bouyer drive, apollo_udma100_tim[drvp->UDMA_mode]);
2234 1.113 bouyer } else if (sc->sc_wdcdev.UDMA_cap == 4) {
2235 1.113 bouyer /* 596b or 686a */
2236 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2237 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2238 1.113 bouyer drive, apollo_udma66_tim[drvp->UDMA_mode]);
2239 1.113 bouyer } else {
2240 1.113 bouyer /* 596a or 586b */
2241 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2242 1.113 bouyer drive, apollo_udma33_tim[drvp->UDMA_mode]);
2243 1.113 bouyer }
2244 1.28 bouyer /* can use PIO timings, MW DMA unused */
2245 1.28 bouyer mode = drvp->PIO_mode;
2246 1.28 bouyer } else {
2247 1.28 bouyer /* use Multiword DMA */
2248 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2249 1.28 bouyer /* mode = min(pio, dma+2) */
2250 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2251 1.28 bouyer mode = drvp->PIO_mode;
2252 1.28 bouyer else
2253 1.37 bouyer mode = drvp->DMA_mode + 2;
2254 1.8 drochner }
2255 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2256 1.28 bouyer
2257 1.28 bouyer pio: /* setup PIO mode */
2258 1.37 bouyer if (mode <= 2) {
2259 1.37 bouyer drvp->DMA_mode = 0;
2260 1.37 bouyer drvp->PIO_mode = 0;
2261 1.37 bouyer mode = 0;
2262 1.37 bouyer } else {
2263 1.37 bouyer drvp->PIO_mode = mode;
2264 1.37 bouyer drvp->DMA_mode = mode - 2;
2265 1.37 bouyer }
2266 1.28 bouyer datatim_reg |=
2267 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2268 1.28 bouyer apollo_pio_set[mode]) |
2269 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2270 1.28 bouyer apollo_pio_rec[mode]);
2271 1.28 bouyer }
2272 1.28 bouyer if (idedma_ctl != 0) {
2273 1.28 bouyer /* Add software bits in status register */
2274 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2275 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2276 1.28 bouyer idedma_ctl);
2277 1.9 bouyer }
2278 1.28 bouyer pciide_print_modes(cp);
2279 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2280 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2281 1.9 bouyer }
2282 1.6 cgd
2283 1.18 drochner void
2284 1.41 bouyer cmd_channel_map(pa, sc, channel)
2285 1.9 bouyer struct pci_attach_args *pa;
2286 1.41 bouyer struct pciide_softc *sc;
2287 1.41 bouyer int channel;
2288 1.9 bouyer {
2289 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2290 1.18 drochner bus_size_t cmdsize, ctlsize;
2291 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2292 1.139 bouyer int interface, one_channel;
2293 1.70 bouyer
2294 1.70 bouyer /*
2295 1.70 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2296 1.70 bouyer * In this case, we have to fake interface
2297 1.70 bouyer */
2298 1.70 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2299 1.70 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2300 1.70 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2301 1.70 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2302 1.70 bouyer CMD_CONF_DSA1)
2303 1.70 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2304 1.70 bouyer PCIIDE_INTERFACE_PCI(1);
2305 1.70 bouyer } else {
2306 1.70 bouyer interface = PCI_INTERFACE(pa->pa_class);
2307 1.70 bouyer }
2308 1.6 cgd
2309 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2310 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2311 1.41 bouyer cp->wdc_channel.channel = channel;
2312 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2313 1.41 bouyer
2314 1.139 bouyer /*
2315 1.139 bouyer * Older CMD64X doesn't have independant channels
2316 1.139 bouyer */
2317 1.139 bouyer switch (sc->sc_pp->ide_product) {
2318 1.139 bouyer case PCI_PRODUCT_CMDTECH_649:
2319 1.139 bouyer one_channel = 0;
2320 1.139 bouyer break;
2321 1.139 bouyer default:
2322 1.139 bouyer one_channel = 1;
2323 1.139 bouyer break;
2324 1.139 bouyer }
2325 1.139 bouyer
2326 1.139 bouyer if (channel > 0 && one_channel) {
2327 1.41 bouyer cp->wdc_channel.ch_queue =
2328 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2329 1.41 bouyer } else {
2330 1.41 bouyer cp->wdc_channel.ch_queue =
2331 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2332 1.41 bouyer }
2333 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2334 1.41 bouyer printf("%s %s channel: "
2335 1.41 bouyer "can't allocate memory for command queue",
2336 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2337 1.41 bouyer return;
2338 1.18 drochner }
2339 1.18 drochner
2340 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2341 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2342 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2343 1.41 bouyer "configured" : "wired",
2344 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2345 1.41 bouyer "native-PCI" : "compatibility");
2346 1.5 cgd
2347 1.9 bouyer /*
2348 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2349 1.9 bouyer * there's no way to disable the first channel without disabling
2350 1.9 bouyer * the whole device
2351 1.9 bouyer */
2352 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2353 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2354 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2355 1.18 drochner return;
2356 1.18 drochner }
2357 1.18 drochner
2358 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2359 1.18 drochner if (cp->hw_ok == 0)
2360 1.18 drochner return;
2361 1.41 bouyer if (channel == 1) {
2362 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2363 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2364 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2365 1.24 bouyer CMD_CTRL, ctrl);
2366 1.18 drochner }
2367 1.18 drochner }
2368 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2369 1.41 bouyer }
2370 1.41 bouyer
2371 1.41 bouyer int
2372 1.41 bouyer cmd_pci_intr(arg)
2373 1.41 bouyer void *arg;
2374 1.41 bouyer {
2375 1.41 bouyer struct pciide_softc *sc = arg;
2376 1.41 bouyer struct pciide_channel *cp;
2377 1.41 bouyer struct channel_softc *wdc_cp;
2378 1.41 bouyer int i, rv, crv;
2379 1.41 bouyer u_int32_t priirq, secirq;
2380 1.41 bouyer
2381 1.41 bouyer rv = 0;
2382 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2383 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2384 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2385 1.41 bouyer cp = &sc->pciide_channels[i];
2386 1.41 bouyer wdc_cp = &cp->wdc_channel;
2387 1.41 bouyer /* If a compat channel skip. */
2388 1.41 bouyer if (cp->compat)
2389 1.41 bouyer continue;
2390 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2391 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2392 1.41 bouyer crv = wdcintr(wdc_cp);
2393 1.41 bouyer if (crv == 0)
2394 1.41 bouyer printf("%s:%d: bogus intr\n",
2395 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2396 1.41 bouyer else
2397 1.41 bouyer rv = 1;
2398 1.41 bouyer }
2399 1.41 bouyer }
2400 1.41 bouyer return rv;
2401 1.14 bouyer }
2402 1.14 bouyer
2403 1.14 bouyer void
2404 1.41 bouyer cmd_chip_map(sc, pa)
2405 1.14 bouyer struct pciide_softc *sc;
2406 1.41 bouyer struct pci_attach_args *pa;
2407 1.14 bouyer {
2408 1.41 bouyer int channel;
2409 1.39 mrg
2410 1.41 bouyer /*
2411 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2412 1.41 bouyer * and base adresses registers can be disabled at
2413 1.41 bouyer * hardware level. In this case, the device is wired
2414 1.41 bouyer * in compat mode and its first channel is always enabled,
2415 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2416 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2417 1.41 bouyer * can't be disabled.
2418 1.41 bouyer */
2419 1.41 bouyer
2420 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2421 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2422 1.41 bouyer return;
2423 1.41 bouyer #endif
2424 1.41 bouyer
2425 1.45 bouyer printf("%s: hardware does not support DMA\n",
2426 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2427 1.41 bouyer sc->sc_dma_ok = 0;
2428 1.41 bouyer
2429 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2430 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2431 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2432 1.41 bouyer
2433 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2434 1.41 bouyer cmd_channel_map(pa, sc, channel);
2435 1.41 bouyer }
2436 1.14 bouyer }
2437 1.14 bouyer
2438 1.14 bouyer void
2439 1.70 bouyer cmd0643_9_chip_map(sc, pa)
2440 1.14 bouyer struct pciide_softc *sc;
2441 1.41 bouyer struct pci_attach_args *pa;
2442 1.41 bouyer {
2443 1.41 bouyer struct pciide_channel *cp;
2444 1.28 bouyer int channel;
2445 1.82 bouyer int rev = PCI_REVISION(
2446 1.82 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2447 1.28 bouyer
2448 1.41 bouyer /*
2449 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2450 1.41 bouyer * and base adresses registers can be disabled at
2451 1.41 bouyer * hardware level. In this case, the device is wired
2452 1.41 bouyer * in compat mode and its first channel is always enabled,
2453 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2454 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2455 1.41 bouyer * can't be disabled.
2456 1.41 bouyer */
2457 1.41 bouyer
2458 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2459 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2460 1.41 bouyer return;
2461 1.41 bouyer #endif
2462 1.41 bouyer printf("%s: bus-master DMA support present",
2463 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2464 1.41 bouyer pciide_mapreg_dma(sc, pa);
2465 1.41 bouyer printf("\n");
2466 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2467 1.67 bouyer WDC_CAPABILITY_MODE;
2468 1.67 bouyer if (sc->sc_dma_ok) {
2469 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2470 1.70 bouyer switch (sc->sc_pp->ide_product) {
2471 1.70 bouyer case PCI_PRODUCT_CMDTECH_649:
2472 1.135 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2473 1.135 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2474 1.135 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2475 1.135 bouyer break;
2476 1.70 bouyer case PCI_PRODUCT_CMDTECH_648:
2477 1.70 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2478 1.70 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2479 1.82 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2480 1.82 bouyer break;
2481 1.79 bouyer case PCI_PRODUCT_CMDTECH_646:
2482 1.82 bouyer if (rev >= CMD0646U2_REV) {
2483 1.82 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2484 1.82 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2485 1.83 bouyer } else if (rev >= CMD0646U_REV) {
2486 1.83 bouyer /*
2487 1.83 bouyer * Linux's driver claims that the 646U is broken
2488 1.83 bouyer * with UDMA. Only enable it if we know what we're
2489 1.83 bouyer * doing
2490 1.83 bouyer */
2491 1.84 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2492 1.83 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2493 1.83 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2494 1.83 bouyer #endif
2495 1.136 wiz /* explicitly disable UDMA */
2496 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2497 1.83 bouyer CMD_UDMATIM(0), 0);
2498 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2499 1.83 bouyer CMD_UDMATIM(1), 0);
2500 1.82 bouyer }
2501 1.79 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2502 1.72 tron break;
2503 1.72 tron default:
2504 1.72 tron sc->sc_wdcdev.irqack = pciide_irqack;
2505 1.70 bouyer }
2506 1.67 bouyer }
2507 1.41 bouyer
2508 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2509 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2510 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2511 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2512 1.70 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2513 1.41 bouyer
2514 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2515 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2516 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2517 1.28 bouyer DEBUG_PROBE);
2518 1.41 bouyer
2519 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2520 1.41 bouyer cp = &sc->pciide_channels[channel];
2521 1.41 bouyer cmd_channel_map(pa, sc, channel);
2522 1.41 bouyer if (cp->hw_ok == 0)
2523 1.41 bouyer continue;
2524 1.70 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2525 1.28 bouyer }
2526 1.84 bouyer /*
2527 1.84 bouyer * note - this also makes sure we clear the irq disable and reset
2528 1.84 bouyer * bits
2529 1.84 bouyer */
2530 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2531 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2532 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2533 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2534 1.28 bouyer DEBUG_PROBE);
2535 1.28 bouyer }
2536 1.28 bouyer
2537 1.28 bouyer void
2538 1.70 bouyer cmd0643_9_setup_channel(chp)
2539 1.14 bouyer struct channel_softc *chp;
2540 1.28 bouyer {
2541 1.14 bouyer struct ata_drive_datas *drvp;
2542 1.14 bouyer u_int8_t tim;
2543 1.70 bouyer u_int32_t idedma_ctl, udma_reg;
2544 1.28 bouyer int drive;
2545 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2546 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2547 1.28 bouyer
2548 1.28 bouyer idedma_ctl = 0;
2549 1.28 bouyer /* setup DMA if needed */
2550 1.28 bouyer pciide_channel_dma_setup(cp);
2551 1.14 bouyer
2552 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2553 1.28 bouyer drvp = &chp->ch_drive[drive];
2554 1.28 bouyer /* If no drive, skip */
2555 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2556 1.28 bouyer continue;
2557 1.28 bouyer /* add timing values, setup DMA if needed */
2558 1.70 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2559 1.70 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2560 1.70 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2561 1.82 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2562 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2563 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2564 1.70 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2565 1.70 bouyer if (drvp->UDMA_mode > 2 &&
2566 1.70 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2567 1.70 bouyer CMD_BICSR) &
2568 1.70 bouyer CMD_BICSR_80(chp->channel)) == 0)
2569 1.70 bouyer drvp->UDMA_mode = 2;
2570 1.70 bouyer if (drvp->UDMA_mode > 2)
2571 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2572 1.82 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2573 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2574 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2575 1.70 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2576 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2577 1.70 bouyer udma_reg |=
2578 1.82 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2579 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2580 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2581 1.70 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2582 1.70 bouyer } else {
2583 1.70 bouyer /*
2584 1.70 bouyer * use Multiword DMA.
2585 1.70 bouyer * Timings will be used for both PIO and DMA,
2586 1.70 bouyer * so adjust DMA mode if needed
2587 1.82 bouyer * if we have a 0646U2/8/9, turn off UDMA
2588 1.70 bouyer */
2589 1.70 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2590 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2591 1.70 bouyer sc->sc_tag,
2592 1.70 bouyer CMD_UDMATIM(chp->channel));
2593 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2594 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2595 1.70 bouyer CMD_UDMATIM(chp->channel),
2596 1.70 bouyer udma_reg);
2597 1.70 bouyer }
2598 1.70 bouyer if (drvp->PIO_mode >= 3 &&
2599 1.70 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2600 1.70 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2601 1.70 bouyer }
2602 1.70 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2603 1.14 bouyer }
2604 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2605 1.14 bouyer }
2606 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2607 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2608 1.28 bouyer }
2609 1.28 bouyer if (idedma_ctl != 0) {
2610 1.28 bouyer /* Add software bits in status register */
2611 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2612 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2613 1.28 bouyer idedma_ctl);
2614 1.14 bouyer }
2615 1.28 bouyer pciide_print_modes(cp);
2616 1.72 tron }
2617 1.72 tron
2618 1.72 tron void
2619 1.79 bouyer cmd646_9_irqack(chp)
2620 1.72 tron struct channel_softc *chp;
2621 1.72 tron {
2622 1.72 tron u_int32_t priirq, secirq;
2623 1.72 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2624 1.72 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2625 1.72 tron
2626 1.72 tron if (chp->channel == 0) {
2627 1.72 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2628 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2629 1.72 tron } else {
2630 1.72 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2631 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2632 1.72 tron }
2633 1.72 tron pciide_irqack(chp);
2634 1.1 cgd }
2635 1.1 cgd
2636 1.18 drochner void
2637 1.41 bouyer cy693_chip_map(sc, pa)
2638 1.18 drochner struct pciide_softc *sc;
2639 1.41 bouyer struct pci_attach_args *pa;
2640 1.41 bouyer {
2641 1.41 bouyer struct pciide_channel *cp;
2642 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2643 1.41 bouyer bus_size_t cmdsize, ctlsize;
2644 1.41 bouyer
2645 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2646 1.41 bouyer return;
2647 1.41 bouyer /*
2648 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2649 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2650 1.41 bouyer * the real channel
2651 1.41 bouyer */
2652 1.41 bouyer if (pa->pa_function == 1) {
2653 1.61 thorpej sc->sc_cy_compatchan = 0;
2654 1.41 bouyer } else if (pa->pa_function == 2) {
2655 1.61 thorpej sc->sc_cy_compatchan = 1;
2656 1.41 bouyer } else {
2657 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2658 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2659 1.41 bouyer return;
2660 1.41 bouyer }
2661 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2662 1.41 bouyer printf("%s: bus-master DMA support present",
2663 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2664 1.41 bouyer pciide_mapreg_dma(sc, pa);
2665 1.41 bouyer } else {
2666 1.41 bouyer printf("%s: hardware does not support DMA",
2667 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2668 1.41 bouyer sc->sc_dma_ok = 0;
2669 1.41 bouyer }
2670 1.41 bouyer printf("\n");
2671 1.39 mrg
2672 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2673 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2674 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2675 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2676 1.61 thorpej sc->sc_dma_ok = 0;
2677 1.61 thorpej }
2678 1.61 thorpej
2679 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2680 1.41 bouyer WDC_CAPABILITY_MODE;
2681 1.67 bouyer if (sc->sc_dma_ok) {
2682 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2683 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2684 1.67 bouyer }
2685 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2686 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2687 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2688 1.18 drochner
2689 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2690 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2691 1.39 mrg
2692 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2693 1.41 bouyer cp = &sc->pciide_channels[0];
2694 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2695 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2696 1.41 bouyer cp->wdc_channel.channel = 0;
2697 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2698 1.41 bouyer cp->wdc_channel.ch_queue =
2699 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2700 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2701 1.41 bouyer printf("%s primary channel: "
2702 1.41 bouyer "can't allocate memory for command queue",
2703 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2704 1.41 bouyer return;
2705 1.41 bouyer }
2706 1.41 bouyer printf("%s: primary channel %s to ",
2707 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2708 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2709 1.41 bouyer "configured" : "wired");
2710 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2711 1.41 bouyer printf("native-PCI");
2712 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2713 1.41 bouyer pciide_pci_intr);
2714 1.41 bouyer } else {
2715 1.41 bouyer printf("compatibility");
2716 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2717 1.41 bouyer &cmdsize, &ctlsize);
2718 1.41 bouyer }
2719 1.41 bouyer printf(" mode\n");
2720 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2721 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2722 1.41 bouyer wdcattach(&cp->wdc_channel);
2723 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2724 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2725 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2726 1.41 bouyer }
2727 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2728 1.41 bouyer if (cp->hw_ok == 0)
2729 1.41 bouyer return;
2730 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2731 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2732 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2733 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2734 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2735 1.28 bouyer }
2736 1.28 bouyer
2737 1.28 bouyer void
2738 1.28 bouyer cy693_setup_channel(chp)
2739 1.18 drochner struct channel_softc *chp;
2740 1.28 bouyer {
2741 1.18 drochner struct ata_drive_datas *drvp;
2742 1.18 drochner int drive;
2743 1.18 drochner u_int32_t cy_cmd_ctrl;
2744 1.18 drochner u_int32_t idedma_ctl;
2745 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2746 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2747 1.41 bouyer int dma_mode = -1;
2748 1.9 bouyer
2749 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2750 1.28 bouyer
2751 1.28 bouyer /* setup DMA if needed */
2752 1.28 bouyer pciide_channel_dma_setup(cp);
2753 1.28 bouyer
2754 1.18 drochner for (drive = 0; drive < 2; drive++) {
2755 1.18 drochner drvp = &chp->ch_drive[drive];
2756 1.18 drochner /* If no drive, skip */
2757 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2758 1.18 drochner continue;
2759 1.18 drochner /* add timing values, setup DMA if needed */
2760 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2761 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2762 1.41 bouyer /* use Multiword DMA */
2763 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2764 1.41 bouyer dma_mode = drvp->DMA_mode;
2765 1.18 drochner }
2766 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2767 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2768 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2769 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2770 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2771 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2772 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2773 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2774 1.18 drochner }
2775 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2776 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2777 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2778 1.61 thorpej
2779 1.61 thorpej if (dma_mode == -1)
2780 1.61 thorpej dma_mode = 0;
2781 1.61 thorpej
2782 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2783 1.61 thorpej /* Note: `multiple' is implied. */
2784 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2785 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2786 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2787 1.61 thorpej }
2788 1.61 thorpej
2789 1.28 bouyer pciide_print_modes(cp);
2790 1.61 thorpej
2791 1.18 drochner if (idedma_ctl != 0) {
2792 1.18 drochner /* Add software bits in status register */
2793 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2794 1.18 drochner IDEDMA_CTL, idedma_ctl);
2795 1.9 bouyer }
2796 1.1 cgd }
2797 1.1 cgd
2798 1.130 tron static int
2799 1.130 tron sis_hostbr_match(pa)
2800 1.130 tron struct pci_attach_args *pa;
2801 1.130 tron {
2802 1.130 tron return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
2803 1.131 tron ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
2804 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
2805 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
2806 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735)));
2807 1.130 tron }
2808 1.130 tron
2809 1.18 drochner void
2810 1.41 bouyer sis_chip_map(sc, pa)
2811 1.41 bouyer struct pciide_softc *sc;
2812 1.18 drochner struct pci_attach_args *pa;
2813 1.41 bouyer {
2814 1.18 drochner struct pciide_channel *cp;
2815 1.41 bouyer int channel;
2816 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2817 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2818 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2819 1.18 drochner bus_size_t cmdsize, ctlsize;
2820 1.121 bouyer pcitag_t pchb_tag;
2821 1.121 bouyer pcireg_t pchb_id, pchb_class;
2822 1.9 bouyer
2823 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2824 1.18 drochner return;
2825 1.41 bouyer printf("%s: bus-master DMA support present",
2826 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2827 1.41 bouyer pciide_mapreg_dma(sc, pa);
2828 1.41 bouyer printf("\n");
2829 1.121 bouyer
2830 1.121 bouyer /* get a PCI tag for the host bridge (function 0 of the same device) */
2831 1.121 bouyer pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2832 1.121 bouyer /* and read ID and rev of the ISA bridge */
2833 1.121 bouyer pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
2834 1.121 bouyer pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
2835 1.121 bouyer
2836 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2837 1.67 bouyer WDC_CAPABILITY_MODE;
2838 1.51 bouyer if (sc->sc_dma_ok) {
2839 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2840 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2841 1.121 bouyer /*
2842 1.121 bouyer * controllers associated to a rev 0x2 530 Host to PCI Bridge
2843 1.121 bouyer * have problems with UDMA (info provided by Christos)
2844 1.121 bouyer */
2845 1.121 bouyer if (rev >= 0xd0 &&
2846 1.121 bouyer (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
2847 1.121 bouyer PCI_REVISION(pchb_class) >= 0x03))
2848 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2849 1.51 bouyer }
2850 1.9 bouyer
2851 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2852 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2853 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2854 1.130 tron /*
2855 1.130 tron * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
2856 1.130 tron * chipsets.
2857 1.130 tron */
2858 1.130 tron sc->sc_wdcdev.UDMA_cap =
2859 1.130 tron pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
2860 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2861 1.15 bouyer
2862 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2863 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2864 1.28 bouyer
2865 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2866 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2867 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2868 1.41 bouyer
2869 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2870 1.41 bouyer cp = &sc->pciide_channels[channel];
2871 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2872 1.41 bouyer continue;
2873 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2874 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2875 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2876 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2877 1.46 mycroft continue;
2878 1.41 bouyer }
2879 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2880 1.41 bouyer pciide_pci_intr);
2881 1.41 bouyer if (cp->hw_ok == 0)
2882 1.41 bouyer continue;
2883 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2884 1.41 bouyer if (channel == 0)
2885 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2886 1.41 bouyer else
2887 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2888 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2889 1.41 bouyer sis_ctr0);
2890 1.41 bouyer }
2891 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2892 1.41 bouyer if (cp->hw_ok == 0)
2893 1.41 bouyer continue;
2894 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2895 1.41 bouyer }
2896 1.28 bouyer }
2897 1.28 bouyer
2898 1.28 bouyer void
2899 1.28 bouyer sis_setup_channel(chp)
2900 1.15 bouyer struct channel_softc *chp;
2901 1.28 bouyer {
2902 1.15 bouyer struct ata_drive_datas *drvp;
2903 1.28 bouyer int drive;
2904 1.18 drochner u_int32_t sis_tim;
2905 1.18 drochner u_int32_t idedma_ctl;
2906 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2907 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2908 1.15 bouyer
2909 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2910 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2911 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2912 1.28 bouyer DEBUG_PROBE);
2913 1.28 bouyer sis_tim = 0;
2914 1.18 drochner idedma_ctl = 0;
2915 1.28 bouyer /* setup DMA if needed */
2916 1.28 bouyer pciide_channel_dma_setup(cp);
2917 1.28 bouyer
2918 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2919 1.28 bouyer drvp = &chp->ch_drive[drive];
2920 1.28 bouyer /* If no drive, skip */
2921 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2922 1.28 bouyer continue;
2923 1.28 bouyer /* add timing values, setup DMA if needed */
2924 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2925 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2926 1.28 bouyer goto pio;
2927 1.28 bouyer
2928 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2929 1.28 bouyer /* use Ultra/DMA */
2930 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2931 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2932 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2933 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2934 1.28 bouyer } else {
2935 1.28 bouyer /*
2936 1.28 bouyer * use Multiword DMA
2937 1.28 bouyer * Timings will be used for both PIO and DMA,
2938 1.28 bouyer * so adjust DMA mode if needed
2939 1.28 bouyer */
2940 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2941 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2942 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2943 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2944 1.32 bouyer drvp->PIO_mode - 2 : 0;
2945 1.28 bouyer if (drvp->DMA_mode == 0)
2946 1.28 bouyer drvp->PIO_mode = 0;
2947 1.28 bouyer }
2948 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2949 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2950 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2951 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2952 1.28 bouyer SIS_TIM_REC_OFF(drive);
2953 1.28 bouyer }
2954 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2955 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2956 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2957 1.18 drochner if (idedma_ctl != 0) {
2958 1.18 drochner /* Add software bits in status register */
2959 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2960 1.18 drochner IDEDMA_CTL, idedma_ctl);
2961 1.18 drochner }
2962 1.28 bouyer pciide_print_modes(cp);
2963 1.18 drochner }
2964 1.18 drochner
2965 1.130 tron static int
2966 1.129 bouyer acer_isabr_match(pa)
2967 1.129 bouyer struct pci_attach_args *pa;
2968 1.129 bouyer {
2969 1.130 tron return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI) &&
2970 1.130 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALI_M1543));
2971 1.129 bouyer }
2972 1.129 bouyer
2973 1.18 drochner void
2974 1.41 bouyer acer_chip_map(sc, pa)
2975 1.41 bouyer struct pciide_softc *sc;
2976 1.18 drochner struct pci_attach_args *pa;
2977 1.41 bouyer {
2978 1.129 bouyer struct pci_attach_args isa_pa;
2979 1.18 drochner struct pciide_channel *cp;
2980 1.41 bouyer int channel;
2981 1.41 bouyer pcireg_t cr, interface;
2982 1.18 drochner bus_size_t cmdsize, ctlsize;
2983 1.107 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2984 1.18 drochner
2985 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2986 1.18 drochner return;
2987 1.41 bouyer printf("%s: bus-master DMA support present",
2988 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2989 1.41 bouyer pciide_mapreg_dma(sc, pa);
2990 1.41 bouyer printf("\n");
2991 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2992 1.67 bouyer WDC_CAPABILITY_MODE;
2993 1.67 bouyer if (sc->sc_dma_ok) {
2994 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2995 1.124 bouyer if (rev >= 0x20) {
2996 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2997 1.124 bouyer if (rev >= 0xC4)
2998 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2999 1.127 tsutsui else if (rev >= 0xC2)
3000 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3001 1.124 bouyer else
3002 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3003 1.124 bouyer }
3004 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3005 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3006 1.67 bouyer }
3007 1.41 bouyer
3008 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
3009 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
3010 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
3011 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3012 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3013 1.30 bouyer
3014 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
3015 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
3016 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
3017 1.30 bouyer
3018 1.41 bouyer /* Enable "microsoft register bits" R/W. */
3019 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
3020 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
3021 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
3022 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
3023 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
3024 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
3025 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
3026 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
3027 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
3028 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
3029 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
3030 1.41 bouyer /* Don't use cr, re-read the real register content instead */
3031 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
3032 1.41 bouyer PCI_CLASS_REG));
3033 1.41 bouyer
3034 1.124 bouyer /* From linux: enable "Cable Detection" */
3035 1.124 bouyer if (rev >= 0xC2) {
3036 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
3037 1.127 tsutsui pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
3038 1.127 tsutsui | ACER_0x4B_CDETECT);
3039 1.124 bouyer /* set south-bridge's enable bit, m1533, 0x79 */
3040 1.129 bouyer if (pci_find_device(&isa_pa, acer_isabr_match) == 0) {
3041 1.129 bouyer printf("%s: can't find PCI/ISA bridge, downgrading "
3042 1.129 bouyer "to Ultra/33\n", sc->sc_wdcdev.sc_dev.dv_xname);
3043 1.129 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3044 1.129 bouyer } else {
3045 1.129 bouyer if (rev == 0xC2)
3046 1.129 bouyer /* 1543C-B0 (m1533, 0x79, bit 2) */
3047 1.129 bouyer pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
3048 1.129 bouyer ACER_0x79,
3049 1.129 bouyer pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
3050 1.129 bouyer ACER_0x79)
3051 1.129 bouyer | ACER_0x79_REVC2_EN);
3052 1.129 bouyer else
3053 1.129 bouyer /* 1553/1535 (m1533, 0x79, bit 1) */
3054 1.129 bouyer pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
3055 1.129 bouyer ACER_0x79,
3056 1.129 bouyer pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
3057 1.129 bouyer ACER_0x79)
3058 1.129 bouyer | ACER_0x79_EN);
3059 1.129 bouyer }
3060 1.124 bouyer }
3061 1.124 bouyer
3062 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3063 1.41 bouyer cp = &sc->pciide_channels[channel];
3064 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3065 1.41 bouyer continue;
3066 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
3067 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3068 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3069 1.41 bouyer continue;
3070 1.41 bouyer }
3071 1.124 bouyer /* newer controllers seems to lack the ACER_CHIDS. Sigh */
3072 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3073 1.124 bouyer (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
3074 1.41 bouyer if (cp->hw_ok == 0)
3075 1.41 bouyer continue;
3076 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
3077 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
3078 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3079 1.41 bouyer PCI_CLASS_REG, cr);
3080 1.41 bouyer }
3081 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3082 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
3083 1.30 bouyer }
3084 1.30 bouyer }
3085 1.30 bouyer
3086 1.30 bouyer void
3087 1.30 bouyer acer_setup_channel(chp)
3088 1.30 bouyer struct channel_softc *chp;
3089 1.30 bouyer {
3090 1.30 bouyer struct ata_drive_datas *drvp;
3091 1.30 bouyer int drive;
3092 1.30 bouyer u_int32_t acer_fifo_udma;
3093 1.30 bouyer u_int32_t idedma_ctl;
3094 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3095 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3096 1.30 bouyer
3097 1.30 bouyer idedma_ctl = 0;
3098 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
3099 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
3100 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3101 1.30 bouyer /* setup DMA if needed */
3102 1.30 bouyer pciide_channel_dma_setup(cp);
3103 1.30 bouyer
3104 1.124 bouyer if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
3105 1.124 bouyer DRIVE_UDMA) { /* check 80 pins cable */
3106 1.124 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
3107 1.124 bouyer ACER_0x4A_80PIN(chp->channel)) {
3108 1.124 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3109 1.124 bouyer chp->ch_drive[0].UDMA_mode = 2;
3110 1.124 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3111 1.124 bouyer chp->ch_drive[1].UDMA_mode = 2;
3112 1.124 bouyer }
3113 1.124 bouyer }
3114 1.124 bouyer
3115 1.30 bouyer for (drive = 0; drive < 2; drive++) {
3116 1.30 bouyer drvp = &chp->ch_drive[drive];
3117 1.30 bouyer /* If no drive, skip */
3118 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3119 1.30 bouyer continue;
3120 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
3121 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
3122 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3123 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
3124 1.30 bouyer /* clear FIFO/DMA mode */
3125 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
3126 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
3127 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
3128 1.30 bouyer
3129 1.30 bouyer /* add timing values, setup DMA if needed */
3130 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
3131 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
3132 1.30 bouyer acer_fifo_udma |=
3133 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
3134 1.30 bouyer goto pio;
3135 1.30 bouyer }
3136 1.30 bouyer
3137 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
3138 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3139 1.30 bouyer /* use Ultra/DMA */
3140 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3141 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
3142 1.30 bouyer acer_fifo_udma |=
3143 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
3144 1.30 bouyer acer_udma[drvp->UDMA_mode]);
3145 1.124 bouyer /* XXX disable if one drive < UDMA3 ? */
3146 1.124 bouyer if (drvp->UDMA_mode >= 3) {
3147 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
3148 1.124 bouyer ACER_0x4B,
3149 1.124 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3150 1.124 bouyer ACER_0x4B) | ACER_0x4B_UDMA66);
3151 1.124 bouyer }
3152 1.30 bouyer } else {
3153 1.30 bouyer /*
3154 1.30 bouyer * use Multiword DMA
3155 1.30 bouyer * Timings will be used for both PIO and DMA,
3156 1.30 bouyer * so adjust DMA mode if needed
3157 1.30 bouyer */
3158 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3159 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3160 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3161 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3162 1.32 bouyer drvp->PIO_mode - 2 : 0;
3163 1.30 bouyer if (drvp->DMA_mode == 0)
3164 1.30 bouyer drvp->PIO_mode = 0;
3165 1.30 bouyer }
3166 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3167 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
3168 1.30 bouyer ACER_IDETIM(chp->channel, drive),
3169 1.30 bouyer acer_pio[drvp->PIO_mode]);
3170 1.30 bouyer }
3171 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
3172 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3173 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
3174 1.30 bouyer if (idedma_ctl != 0) {
3175 1.30 bouyer /* Add software bits in status register */
3176 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3177 1.30 bouyer IDEDMA_CTL, idedma_ctl);
3178 1.30 bouyer }
3179 1.30 bouyer pciide_print_modes(cp);
3180 1.30 bouyer }
3181 1.30 bouyer
3182 1.41 bouyer int
3183 1.41 bouyer acer_pci_intr(arg)
3184 1.41 bouyer void *arg;
3185 1.41 bouyer {
3186 1.41 bouyer struct pciide_softc *sc = arg;
3187 1.41 bouyer struct pciide_channel *cp;
3188 1.41 bouyer struct channel_softc *wdc_cp;
3189 1.41 bouyer int i, rv, crv;
3190 1.41 bouyer u_int32_t chids;
3191 1.41 bouyer
3192 1.41 bouyer rv = 0;
3193 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
3194 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3195 1.41 bouyer cp = &sc->pciide_channels[i];
3196 1.41 bouyer wdc_cp = &cp->wdc_channel;
3197 1.41 bouyer /* If a compat channel skip. */
3198 1.41 bouyer if (cp->compat)
3199 1.41 bouyer continue;
3200 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
3201 1.41 bouyer crv = wdcintr(wdc_cp);
3202 1.41 bouyer if (crv == 0)
3203 1.41 bouyer printf("%s:%d: bogus intr\n",
3204 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3205 1.41 bouyer else
3206 1.41 bouyer rv = 1;
3207 1.41 bouyer }
3208 1.41 bouyer }
3209 1.41 bouyer return rv;
3210 1.41 bouyer }
3211 1.41 bouyer
3212 1.67 bouyer void
3213 1.67 bouyer hpt_chip_map(sc, pa)
3214 1.111 tsutsui struct pciide_softc *sc;
3215 1.67 bouyer struct pci_attach_args *pa;
3216 1.67 bouyer {
3217 1.67 bouyer struct pciide_channel *cp;
3218 1.67 bouyer int i, compatchan, revision;
3219 1.67 bouyer pcireg_t interface;
3220 1.67 bouyer bus_size_t cmdsize, ctlsize;
3221 1.67 bouyer
3222 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
3223 1.67 bouyer return;
3224 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
3225 1.114 bouyer printf(": Triones/Highpoint ");
3226 1.114 bouyer if (revision == HPT370_REV)
3227 1.114 bouyer printf("HPT370 IDE Controller\n");
3228 1.123 bouyer else if (revision == HPT370A_REV)
3229 1.123 bouyer printf("HPT370A IDE Controller\n");
3230 1.123 bouyer else if (revision == HPT366_REV)
3231 1.123 bouyer printf("HPT366 IDE Controller\n");
3232 1.114 bouyer else
3233 1.123 bouyer printf("unknown HPT IDE controller rev %d\n", revision);
3234 1.67 bouyer
3235 1.67 bouyer /*
3236 1.67 bouyer * when the chip is in native mode it identifies itself as a
3237 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
3238 1.67 bouyer */
3239 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3240 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3241 1.67 bouyer } else {
3242 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3243 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
3244 1.123 bouyer if (revision == HPT370_REV || revision == HPT370A_REV)
3245 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
3246 1.67 bouyer }
3247 1.67 bouyer
3248 1.67 bouyer printf("%s: bus-master DMA support present",
3249 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3250 1.67 bouyer pciide_mapreg_dma(sc, pa);
3251 1.67 bouyer printf("\n");
3252 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3253 1.67 bouyer WDC_CAPABILITY_MODE;
3254 1.67 bouyer if (sc->sc_dma_ok) {
3255 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3256 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3257 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3258 1.67 bouyer }
3259 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
3260 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
3261 1.67 bouyer
3262 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
3263 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3264 1.67 bouyer if (revision == HPT366_REV) {
3265 1.101 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3266 1.67 bouyer /*
3267 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
3268 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
3269 1.67 bouyer * with the real channel
3270 1.67 bouyer */
3271 1.67 bouyer if (pa->pa_function == 0) {
3272 1.67 bouyer compatchan = 0;
3273 1.67 bouyer } else if (pa->pa_function == 1) {
3274 1.67 bouyer compatchan = 1;
3275 1.67 bouyer } else {
3276 1.67 bouyer printf("%s: unexpected PCI function %d\n",
3277 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3278 1.67 bouyer return;
3279 1.67 bouyer }
3280 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
3281 1.67 bouyer } else {
3282 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
3283 1.101 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3284 1.67 bouyer }
3285 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3286 1.75 bouyer cp = &sc->pciide_channels[i];
3287 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
3288 1.67 bouyer compatchan = i;
3289 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
3290 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
3291 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
3292 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3293 1.67 bouyer continue;
3294 1.67 bouyer }
3295 1.67 bouyer }
3296 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
3297 1.67 bouyer continue;
3298 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
3299 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3300 1.67 bouyer &ctlsize, hpt_pci_intr);
3301 1.67 bouyer } else {
3302 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
3303 1.67 bouyer &cmdsize, &ctlsize);
3304 1.67 bouyer }
3305 1.67 bouyer if (cp->hw_ok == 0)
3306 1.67 bouyer return;
3307 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3308 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3309 1.67 bouyer wdcattach(&cp->wdc_channel);
3310 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
3311 1.67 bouyer }
3312 1.123 bouyer if (revision == HPT370_REV || revision == HPT370A_REV) {
3313 1.81 bouyer /*
3314 1.81 bouyer * HPT370_REV has a bit to disable interrupts, make sure
3315 1.81 bouyer * to clear it
3316 1.81 bouyer */
3317 1.81 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
3318 1.81 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
3319 1.81 bouyer ~HPT_CSEL_IRQDIS);
3320 1.81 bouyer }
3321 1.67 bouyer return;
3322 1.67 bouyer }
3323 1.67 bouyer
3324 1.67 bouyer void
3325 1.67 bouyer hpt_setup_channel(chp)
3326 1.67 bouyer struct channel_softc *chp;
3327 1.67 bouyer {
3328 1.111 tsutsui struct ata_drive_datas *drvp;
3329 1.67 bouyer int drive;
3330 1.67 bouyer int cable;
3331 1.67 bouyer u_int32_t before, after;
3332 1.67 bouyer u_int32_t idedma_ctl;
3333 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3334 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3335 1.67 bouyer
3336 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
3337 1.67 bouyer
3338 1.67 bouyer /* setup DMA if needed */
3339 1.67 bouyer pciide_channel_dma_setup(cp);
3340 1.67 bouyer
3341 1.67 bouyer idedma_ctl = 0;
3342 1.67 bouyer
3343 1.67 bouyer /* Per drive settings */
3344 1.67 bouyer for (drive = 0; drive < 2; drive++) {
3345 1.67 bouyer drvp = &chp->ch_drive[drive];
3346 1.67 bouyer /* If no drive, skip */
3347 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3348 1.67 bouyer continue;
3349 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
3350 1.67 bouyer HPT_IDETIM(chp->channel, drive));
3351 1.67 bouyer
3352 1.111 tsutsui /* add timing values, setup DMA if needed */
3353 1.111 tsutsui if (drvp->drive_flags & DRIVE_UDMA) {
3354 1.101 bouyer /* use Ultra/DMA */
3355 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3356 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
3357 1.67 bouyer drvp->UDMA_mode > 2)
3358 1.67 bouyer drvp->UDMA_mode = 2;
3359 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3360 1.67 bouyer hpt370_udma[drvp->UDMA_mode] :
3361 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
3362 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3363 1.111 tsutsui } else if (drvp->drive_flags & DRIVE_DMA) {
3364 1.111 tsutsui /*
3365 1.111 tsutsui * use Multiword DMA.
3366 1.111 tsutsui * Timings will be used for both PIO and DMA, so adjust
3367 1.111 tsutsui * DMA mode if needed
3368 1.111 tsutsui */
3369 1.111 tsutsui if (drvp->PIO_mode >= 3 &&
3370 1.111 tsutsui (drvp->DMA_mode + 2) > drvp->PIO_mode) {
3371 1.111 tsutsui drvp->DMA_mode = drvp->PIO_mode - 2;
3372 1.111 tsutsui }
3373 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3374 1.67 bouyer hpt370_dma[drvp->DMA_mode] :
3375 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3376 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3377 1.111 tsutsui } else {
3378 1.67 bouyer /* PIO only */
3379 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3380 1.67 bouyer hpt370_pio[drvp->PIO_mode] :
3381 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3382 1.67 bouyer }
3383 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3384 1.111 tsutsui HPT_IDETIM(chp->channel, drive), after);
3385 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3386 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3387 1.67 bouyer after, before), DEBUG_PROBE);
3388 1.67 bouyer }
3389 1.67 bouyer if (idedma_ctl != 0) {
3390 1.67 bouyer /* Add software bits in status register */
3391 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3392 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3393 1.67 bouyer }
3394 1.67 bouyer pciide_print_modes(cp);
3395 1.67 bouyer }
3396 1.67 bouyer
3397 1.67 bouyer int
3398 1.67 bouyer hpt_pci_intr(arg)
3399 1.67 bouyer void *arg;
3400 1.67 bouyer {
3401 1.67 bouyer struct pciide_softc *sc = arg;
3402 1.67 bouyer struct pciide_channel *cp;
3403 1.67 bouyer struct channel_softc *wdc_cp;
3404 1.67 bouyer int rv = 0;
3405 1.67 bouyer int dmastat, i, crv;
3406 1.67 bouyer
3407 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3408 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3409 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3410 1.67 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
3411 1.67 bouyer continue;
3412 1.67 bouyer cp = &sc->pciide_channels[i];
3413 1.67 bouyer wdc_cp = &cp->wdc_channel;
3414 1.67 bouyer crv = wdcintr(wdc_cp);
3415 1.67 bouyer if (crv == 0) {
3416 1.67 bouyer printf("%s:%d: bogus intr\n",
3417 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3418 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3419 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3420 1.67 bouyer } else
3421 1.67 bouyer rv = 1;
3422 1.67 bouyer }
3423 1.67 bouyer return rv;
3424 1.67 bouyer }
3425 1.67 bouyer
3426 1.67 bouyer
3427 1.108 bouyer /* Macros to test product */
3428 1.87 enami #define PDC_IS_262(sc) \
3429 1.87 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3430 1.87 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3431 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3432 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3433 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3434 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3435 1.108 bouyer #define PDC_IS_265(sc) \
3436 1.108 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3437 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3438 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3439 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3440 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3441 1.138 bouyer #define PDC_IS_268(sc) \
3442 1.138 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3443 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3444 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3445 1.48 bouyer
3446 1.30 bouyer void
3447 1.41 bouyer pdc202xx_chip_map(sc, pa)
3448 1.111 tsutsui struct pciide_softc *sc;
3449 1.30 bouyer struct pci_attach_args *pa;
3450 1.41 bouyer {
3451 1.30 bouyer struct pciide_channel *cp;
3452 1.41 bouyer int channel;
3453 1.41 bouyer pcireg_t interface, st, mode;
3454 1.30 bouyer bus_size_t cmdsize, ctlsize;
3455 1.41 bouyer
3456 1.138 bouyer if (!PDC_IS_268(sc)) {
3457 1.138 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3458 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
3459 1.138 bouyer st), DEBUG_PROBE);
3460 1.138 bouyer }
3461 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3462 1.41 bouyer return;
3463 1.41 bouyer
3464 1.41 bouyer /* turn off RAID mode */
3465 1.138 bouyer if (!PDC_IS_268(sc))
3466 1.138 bouyer st &= ~PDC2xx_STATE_IDERAID;
3467 1.31 bouyer
3468 1.31 bouyer /*
3469 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3470 1.41 bouyer * mode. We have to fake interface
3471 1.31 bouyer */
3472 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3473 1.140 bouyer if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
3474 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3475 1.41 bouyer
3476 1.41 bouyer printf("%s: bus-master DMA support present",
3477 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3478 1.41 bouyer pciide_mapreg_dma(sc, pa);
3479 1.41 bouyer printf("\n");
3480 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3481 1.41 bouyer WDC_CAPABILITY_MODE;
3482 1.67 bouyer if (sc->sc_dma_ok) {
3483 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3484 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3485 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3486 1.67 bouyer }
3487 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3488 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3489 1.108 bouyer if (PDC_IS_265(sc))
3490 1.108 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3491 1.108 bouyer else if (PDC_IS_262(sc))
3492 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3493 1.41 bouyer else
3494 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3495 1.138 bouyer sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
3496 1.138 bouyer pdc20268_setup_channel : pdc202xx_setup_channel;
3497 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3498 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3499 1.41 bouyer
3500 1.138 bouyer if (!PDC_IS_268(sc)) {
3501 1.138 bouyer /* setup failsafe defaults */
3502 1.138 bouyer mode = 0;
3503 1.138 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3504 1.138 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3505 1.138 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3506 1.138 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3507 1.138 bouyer for (channel = 0;
3508 1.138 bouyer channel < sc->sc_wdcdev.nchannels;
3509 1.138 bouyer channel++) {
3510 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3511 1.138 bouyer "drive 0 initial timings 0x%x, now 0x%x\n",
3512 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3513 1.138 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3514 1.138 bouyer DEBUG_PROBE);
3515 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3516 1.138 bouyer PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
3517 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3518 1.138 bouyer "drive 1 initial timings 0x%x, now 0x%x\n",
3519 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3520 1.138 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3521 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3522 1.138 bouyer PDC2xx_TIM(channel, 1), mode);
3523 1.138 bouyer }
3524 1.138 bouyer
3525 1.138 bouyer mode = PDC2xx_SCR_DMA;
3526 1.138 bouyer if (PDC_IS_262(sc)) {
3527 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3528 1.138 bouyer } else {
3529 1.138 bouyer /* the BIOS set it up this way */
3530 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3531 1.138 bouyer }
3532 1.138 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3533 1.138 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3534 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, "
3535 1.138 bouyer "now 0x%x\n",
3536 1.138 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3537 1.138 bouyer PDC2xx_SCR),
3538 1.138 bouyer mode), DEBUG_PROBE);
3539 1.138 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3540 1.138 bouyer PDC2xx_SCR, mode);
3541 1.138 bouyer
3542 1.138 bouyer /* controller initial state register is OK even without BIOS */
3543 1.138 bouyer /* Set DMA mode to IDE DMA compatibility */
3544 1.138 bouyer mode =
3545 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3546 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
3547 1.41 bouyer DEBUG_PROBE);
3548 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3549 1.138 bouyer mode | 0x1);
3550 1.138 bouyer mode =
3551 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3552 1.138 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3553 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3554 1.138 bouyer mode | 0x1);
3555 1.41 bouyer }
3556 1.41 bouyer
3557 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3558 1.41 bouyer cp = &sc->pciide_channels[channel];
3559 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3560 1.41 bouyer continue;
3561 1.138 bouyer if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
3562 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3563 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3564 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3565 1.41 bouyer continue;
3566 1.41 bouyer }
3567 1.108 bouyer if (PDC_IS_265(sc))
3568 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3569 1.108 bouyer pdc20265_pci_intr);
3570 1.108 bouyer else
3571 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3572 1.108 bouyer pdc202xx_pci_intr);
3573 1.41 bouyer if (cp->hw_ok == 0)
3574 1.41 bouyer continue;
3575 1.138 bouyer if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
3576 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3577 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3578 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3579 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
3580 1.41 bouyer }
3581 1.138 bouyer if (!PDC_IS_268(sc)) {
3582 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
3583 1.138 bouyer "0x%x\n", st), DEBUG_PROBE);
3584 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3585 1.138 bouyer }
3586 1.41 bouyer return;
3587 1.41 bouyer }
3588 1.41 bouyer
3589 1.41 bouyer void
3590 1.41 bouyer pdc202xx_setup_channel(chp)
3591 1.41 bouyer struct channel_softc *chp;
3592 1.41 bouyer {
3593 1.111 tsutsui struct ata_drive_datas *drvp;
3594 1.41 bouyer int drive;
3595 1.48 bouyer pcireg_t mode, st;
3596 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3597 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3598 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3599 1.48 bouyer int channel = chp->channel;
3600 1.41 bouyer
3601 1.41 bouyer /* setup DMA if needed */
3602 1.41 bouyer pciide_channel_dma_setup(cp);
3603 1.30 bouyer
3604 1.41 bouyer idedma_ctl = 0;
3605 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
3606 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3607 1.108 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
3608 1.108 bouyer DEBUG_PROBE);
3609 1.48 bouyer
3610 1.48 bouyer /* Per channel settings */
3611 1.48 bouyer if (PDC_IS_262(sc)) {
3612 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3613 1.48 bouyer PDC262_U66);
3614 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3615 1.141 bouyer /* Trim UDMA mode */
3616 1.69 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3617 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3618 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3619 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3620 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3621 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3622 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3623 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3624 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3625 1.48 bouyer }
3626 1.48 bouyer /* Set U66 if needed */
3627 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3628 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3629 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3630 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3631 1.48 bouyer scr |= PDC262_U66_EN(channel);
3632 1.48 bouyer else
3633 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3634 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3635 1.48 bouyer PDC262_U66, scr);
3636 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
3637 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, channel,
3638 1.108 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3639 1.108 bouyer PDC262_ATAPI(channel))), DEBUG_PROBE);
3640 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3641 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3642 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3643 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3644 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3645 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3646 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3647 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3648 1.48 bouyer atapi = 0;
3649 1.48 bouyer else
3650 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3651 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3652 1.48 bouyer PDC262_ATAPI(channel), atapi);
3653 1.48 bouyer }
3654 1.48 bouyer }
3655 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3656 1.41 bouyer drvp = &chp->ch_drive[drive];
3657 1.41 bouyer /* If no drive, skip */
3658 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3659 1.41 bouyer continue;
3660 1.48 bouyer mode = 0;
3661 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3662 1.101 bouyer /* use Ultra/DMA */
3663 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3664 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3665 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3666 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3667 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3668 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3669 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3670 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3671 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3672 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3673 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3674 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3675 1.41 bouyer } else {
3676 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3677 1.41 bouyer pdc2xx_dma_mb[0]);
3678 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3679 1.41 bouyer pdc2xx_dma_mc[0]);
3680 1.41 bouyer }
3681 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3682 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3683 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3684 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3685 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3686 1.48 bouyer if (drvp->PIO_mode >= 3) {
3687 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3688 1.48 bouyer if (drive == 0)
3689 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3690 1.48 bouyer }
3691 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3692 1.41 bouyer "timings 0x%x\n",
3693 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3694 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3695 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3696 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3697 1.41 bouyer }
3698 1.138 bouyer if (idedma_ctl != 0) {
3699 1.138 bouyer /* Add software bits in status register */
3700 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3701 1.138 bouyer IDEDMA_CTL, idedma_ctl);
3702 1.138 bouyer }
3703 1.138 bouyer pciide_print_modes(cp);
3704 1.138 bouyer }
3705 1.138 bouyer
3706 1.138 bouyer void
3707 1.138 bouyer pdc20268_setup_channel(chp)
3708 1.138 bouyer struct channel_softc *chp;
3709 1.138 bouyer {
3710 1.138 bouyer struct ata_drive_datas *drvp;
3711 1.138 bouyer int drive;
3712 1.138 bouyer u_int32_t idedma_ctl;
3713 1.138 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3714 1.138 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3715 1.138 bouyer int u100;
3716 1.138 bouyer
3717 1.138 bouyer /* setup DMA if needed */
3718 1.138 bouyer pciide_channel_dma_setup(cp);
3719 1.138 bouyer
3720 1.138 bouyer idedma_ctl = 0;
3721 1.138 bouyer
3722 1.138 bouyer /* I don't know what this is for, FreeBSD does it ... */
3723 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3724 1.138 bouyer IDEDMA_CMD + 0x1, 0x0b);
3725 1.138 bouyer
3726 1.138 bouyer /*
3727 1.138 bouyer * I don't know what this is for; FreeBSD checks this ... this is not
3728 1.138 bouyer * cable type detect.
3729 1.138 bouyer */
3730 1.138 bouyer u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3731 1.138 bouyer IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
3732 1.138 bouyer
3733 1.138 bouyer for (drive = 0; drive < 2; drive++) {
3734 1.138 bouyer drvp = &chp->ch_drive[drive];
3735 1.138 bouyer /* If no drive, skip */
3736 1.138 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3737 1.138 bouyer continue;
3738 1.138 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3739 1.138 bouyer /* use Ultra/DMA */
3740 1.138 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3741 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3742 1.138 bouyer if (drvp->UDMA_mode > 2 && u100 == 0)
3743 1.138 bouyer drvp->UDMA_mode = 2;
3744 1.138 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3745 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3746 1.138 bouyer }
3747 1.138 bouyer }
3748 1.138 bouyer /* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
3749 1.41 bouyer if (idedma_ctl != 0) {
3750 1.41 bouyer /* Add software bits in status register */
3751 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3752 1.41 bouyer IDEDMA_CTL, idedma_ctl);
3753 1.30 bouyer }
3754 1.41 bouyer pciide_print_modes(cp);
3755 1.41 bouyer }
3756 1.41 bouyer
3757 1.41 bouyer int
3758 1.41 bouyer pdc202xx_pci_intr(arg)
3759 1.41 bouyer void *arg;
3760 1.41 bouyer {
3761 1.41 bouyer struct pciide_softc *sc = arg;
3762 1.41 bouyer struct pciide_channel *cp;
3763 1.41 bouyer struct channel_softc *wdc_cp;
3764 1.41 bouyer int i, rv, crv;
3765 1.41 bouyer u_int32_t scr;
3766 1.30 bouyer
3767 1.41 bouyer rv = 0;
3768 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3769 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3770 1.41 bouyer cp = &sc->pciide_channels[i];
3771 1.41 bouyer wdc_cp = &cp->wdc_channel;
3772 1.41 bouyer /* If a compat channel skip. */
3773 1.41 bouyer if (cp->compat)
3774 1.41 bouyer continue;
3775 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
3776 1.41 bouyer crv = wdcintr(wdc_cp);
3777 1.41 bouyer if (crv == 0)
3778 1.108 bouyer printf("%s:%d: bogus intr (reg 0x%x)\n",
3779 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
3780 1.41 bouyer else
3781 1.41 bouyer rv = 1;
3782 1.41 bouyer }
3783 1.108 bouyer }
3784 1.108 bouyer return rv;
3785 1.108 bouyer }
3786 1.108 bouyer
3787 1.108 bouyer int
3788 1.108 bouyer pdc20265_pci_intr(arg)
3789 1.108 bouyer void *arg;
3790 1.108 bouyer {
3791 1.108 bouyer struct pciide_softc *sc = arg;
3792 1.108 bouyer struct pciide_channel *cp;
3793 1.108 bouyer struct channel_softc *wdc_cp;
3794 1.108 bouyer int i, rv, crv;
3795 1.108 bouyer u_int32_t dmastat;
3796 1.108 bouyer
3797 1.108 bouyer rv = 0;
3798 1.108 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3799 1.108 bouyer cp = &sc->pciide_channels[i];
3800 1.108 bouyer wdc_cp = &cp->wdc_channel;
3801 1.108 bouyer /* If a compat channel skip. */
3802 1.108 bouyer if (cp->compat)
3803 1.108 bouyer continue;
3804 1.108 bouyer /*
3805 1.108 bouyer * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
3806 1.108 bouyer * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
3807 1.108 bouyer * So use it instead (requires 2 reg reads instead of 1,
3808 1.108 bouyer * but we can't do it another way).
3809 1.108 bouyer */
3810 1.108 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot,
3811 1.108 bouyer sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3812 1.108 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
3813 1.108 bouyer continue;
3814 1.108 bouyer crv = wdcintr(wdc_cp);
3815 1.108 bouyer if (crv == 0)
3816 1.108 bouyer printf("%s:%d: bogus intr\n",
3817 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3818 1.108 bouyer else
3819 1.108 bouyer rv = 1;
3820 1.15 bouyer }
3821 1.41 bouyer return rv;
3822 1.59 scw }
3823 1.59 scw
3824 1.59 scw void
3825 1.59 scw opti_chip_map(sc, pa)
3826 1.59 scw struct pciide_softc *sc;
3827 1.59 scw struct pci_attach_args *pa;
3828 1.59 scw {
3829 1.59 scw struct pciide_channel *cp;
3830 1.59 scw bus_size_t cmdsize, ctlsize;
3831 1.59 scw pcireg_t interface;
3832 1.59 scw u_int8_t init_ctrl;
3833 1.59 scw int channel;
3834 1.59 scw
3835 1.59 scw if (pciide_chipen(sc, pa) == 0)
3836 1.59 scw return;
3837 1.59 scw printf("%s: bus-master DMA support present",
3838 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
3839 1.120 scw
3840 1.120 scw /*
3841 1.120 scw * XXXSCW:
3842 1.120 scw * There seem to be a couple of buggy revisions/implementations
3843 1.120 scw * of the OPTi pciide chipset. This kludge seems to fix one of
3844 1.120 scw * the reported problems (PR/11644) but still fails for the
3845 1.120 scw * other (PR/13151), although the latter may be due to other
3846 1.120 scw * issues too...
3847 1.120 scw */
3848 1.120 scw if (PCI_REVISION(pa->pa_class) <= 0x12) {
3849 1.120 scw printf(" but disabled due to chip rev. <= 0x12");
3850 1.120 scw sc->sc_dma_ok = 0;
3851 1.120 scw sc->sc_wdcdev.cap = 0;
3852 1.120 scw } else {
3853 1.120 scw sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32;
3854 1.120 scw pciide_mapreg_dma(sc, pa);
3855 1.120 scw }
3856 1.59 scw printf("\n");
3857 1.59 scw
3858 1.120 scw sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
3859 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
3860 1.59 scw if (sc->sc_dma_ok) {
3861 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3862 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3863 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
3864 1.59 scw }
3865 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
3866 1.59 scw
3867 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
3868 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3869 1.59 scw
3870 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3871 1.59 scw OPTI_REG_INIT_CONTROL);
3872 1.59 scw
3873 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3874 1.59 scw
3875 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3876 1.59 scw cp = &sc->pciide_channels[channel];
3877 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
3878 1.59 scw continue;
3879 1.59 scw if (channel == 1 &&
3880 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3881 1.59 scw printf("%s: %s channel ignored (disabled)\n",
3882 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3883 1.59 scw continue;
3884 1.59 scw }
3885 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3886 1.59 scw pciide_pci_intr);
3887 1.59 scw if (cp->hw_ok == 0)
3888 1.59 scw continue;
3889 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
3890 1.59 scw if (cp->hw_ok == 0)
3891 1.59 scw continue;
3892 1.59 scw opti_setup_channel(&cp->wdc_channel);
3893 1.59 scw }
3894 1.59 scw }
3895 1.59 scw
3896 1.59 scw void
3897 1.59 scw opti_setup_channel(chp)
3898 1.59 scw struct channel_softc *chp;
3899 1.59 scw {
3900 1.59 scw struct ata_drive_datas *drvp;
3901 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
3902 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3903 1.66 scw int drive, spd;
3904 1.59 scw int mode[2];
3905 1.59 scw u_int8_t rv, mr;
3906 1.59 scw
3907 1.59 scw /*
3908 1.59 scw * The `Delay' and `Address Setup Time' fields of the
3909 1.59 scw * Miscellaneous Register are always zero initially.
3910 1.59 scw */
3911 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3912 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
3913 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
3914 1.59 scw OPTI_MISC_INDEX_MASK);
3915 1.59 scw
3916 1.59 scw /* Prime the control register before setting timing values */
3917 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3918 1.59 scw
3919 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
3920 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3921 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
3922 1.66 scw
3923 1.59 scw /* setup DMA if needed */
3924 1.59 scw pciide_channel_dma_setup(cp);
3925 1.59 scw
3926 1.59 scw for (drive = 0; drive < 2; drive++) {
3927 1.59 scw drvp = &chp->ch_drive[drive];
3928 1.59 scw /* If no drive, skip */
3929 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
3930 1.59 scw mode[drive] = -1;
3931 1.59 scw continue;
3932 1.59 scw }
3933 1.59 scw
3934 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3935 1.59 scw /*
3936 1.59 scw * Timings will be used for both PIO and DMA,
3937 1.59 scw * so adjust DMA mode if needed
3938 1.59 scw */
3939 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3940 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3941 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3942 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3943 1.59 scw drvp->PIO_mode - 2 : 0;
3944 1.59 scw if (drvp->DMA_mode == 0)
3945 1.59 scw drvp->PIO_mode = 0;
3946 1.59 scw
3947 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3948 1.59 scw } else
3949 1.59 scw mode[drive] = drvp->PIO_mode;
3950 1.59 scw
3951 1.59 scw if (drive && mode[0] >= 0 &&
3952 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3953 1.59 scw /*
3954 1.59 scw * Can't have two drives using different values
3955 1.59 scw * for `Address Setup Time'.
3956 1.59 scw * Slow down the faster drive to compensate.
3957 1.59 scw */
3958 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
3959 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
3960 1.59 scw
3961 1.59 scw mode[d] = mode[1-d];
3962 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3963 1.59 scw chp->ch_drive[d].DMA_mode = 0;
3964 1.59 scw chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3965 1.59 scw }
3966 1.59 scw }
3967 1.59 scw
3968 1.59 scw for (drive = 0; drive < 2; drive++) {
3969 1.59 scw int m;
3970 1.59 scw if ((m = mode[drive]) < 0)
3971 1.59 scw continue;
3972 1.59 scw
3973 1.59 scw /* Set the Address Setup Time and select appropriate index */
3974 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3975 1.59 scw rv |= OPTI_MISC_INDEX(drive);
3976 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3977 1.59 scw
3978 1.59 scw /* Set the pulse width and recovery timing parameters */
3979 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3980 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3981 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3982 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3983 1.59 scw
3984 1.59 scw /* Set the Enhanced Mode register appropriately */
3985 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3986 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3987 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3988 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3989 1.59 scw }
3990 1.59 scw
3991 1.59 scw /* Finally, enable the timings */
3992 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3993 1.59 scw
3994 1.59 scw pciide_print_modes(cp);
3995 1.112 tsutsui }
3996 1.112 tsutsui
3997 1.112 tsutsui #define ACARD_IS_850(sc) \
3998 1.112 tsutsui ((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
3999 1.112 tsutsui
4000 1.112 tsutsui void
4001 1.112 tsutsui acard_chip_map(sc, pa)
4002 1.112 tsutsui struct pciide_softc *sc;
4003 1.112 tsutsui struct pci_attach_args *pa;
4004 1.112 tsutsui {
4005 1.112 tsutsui struct pciide_channel *cp;
4006 1.118 bouyer int i;
4007 1.112 tsutsui pcireg_t interface;
4008 1.112 tsutsui bus_size_t cmdsize, ctlsize;
4009 1.112 tsutsui
4010 1.112 tsutsui if (pciide_chipen(sc, pa) == 0)
4011 1.112 tsutsui return;
4012 1.112 tsutsui
4013 1.112 tsutsui /*
4014 1.112 tsutsui * when the chip is in native mode it identifies itself as a
4015 1.112 tsutsui * 'misc mass storage'. Fake interface in this case.
4016 1.112 tsutsui */
4017 1.112 tsutsui if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
4018 1.112 tsutsui interface = PCI_INTERFACE(pa->pa_class);
4019 1.112 tsutsui } else {
4020 1.112 tsutsui interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
4021 1.112 tsutsui PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
4022 1.112 tsutsui }
4023 1.112 tsutsui
4024 1.112 tsutsui printf("%s: bus-master DMA support present",
4025 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname);
4026 1.112 tsutsui pciide_mapreg_dma(sc, pa);
4027 1.112 tsutsui printf("\n");
4028 1.112 tsutsui sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4029 1.112 tsutsui WDC_CAPABILITY_MODE;
4030 1.112 tsutsui
4031 1.112 tsutsui if (sc->sc_dma_ok) {
4032 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4033 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4034 1.112 tsutsui sc->sc_wdcdev.irqack = pciide_irqack;
4035 1.112 tsutsui }
4036 1.112 tsutsui sc->sc_wdcdev.PIO_cap = 4;
4037 1.112 tsutsui sc->sc_wdcdev.DMA_cap = 2;
4038 1.112 tsutsui sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
4039 1.112 tsutsui
4040 1.112 tsutsui sc->sc_wdcdev.set_modes = acard_setup_channel;
4041 1.112 tsutsui sc->sc_wdcdev.channels = sc->wdc_chanarray;
4042 1.112 tsutsui sc->sc_wdcdev.nchannels = 2;
4043 1.112 tsutsui
4044 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4045 1.112 tsutsui cp = &sc->pciide_channels[i];
4046 1.112 tsutsui if (pciide_chansetup(sc, i, interface) == 0)
4047 1.112 tsutsui continue;
4048 1.112 tsutsui if (interface & PCIIDE_INTERFACE_PCI(i)) {
4049 1.112 tsutsui cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
4050 1.112 tsutsui &ctlsize, pciide_pci_intr);
4051 1.112 tsutsui } else {
4052 1.118 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
4053 1.112 tsutsui &cmdsize, &ctlsize);
4054 1.112 tsutsui }
4055 1.112 tsutsui if (cp->hw_ok == 0)
4056 1.112 tsutsui return;
4057 1.112 tsutsui cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
4058 1.112 tsutsui cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
4059 1.112 tsutsui wdcattach(&cp->wdc_channel);
4060 1.112 tsutsui acard_setup_channel(&cp->wdc_channel);
4061 1.112 tsutsui }
4062 1.112 tsutsui if (!ACARD_IS_850(sc)) {
4063 1.112 tsutsui u_int32_t reg;
4064 1.112 tsutsui reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
4065 1.112 tsutsui reg &= ~ATP860_CTRL_INT;
4066 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
4067 1.112 tsutsui }
4068 1.112 tsutsui }
4069 1.112 tsutsui
4070 1.112 tsutsui void
4071 1.112 tsutsui acard_setup_channel(chp)
4072 1.112 tsutsui struct channel_softc *chp;
4073 1.112 tsutsui {
4074 1.112 tsutsui struct ata_drive_datas *drvp;
4075 1.112 tsutsui struct pciide_channel *cp = (struct pciide_channel*)chp;
4076 1.112 tsutsui struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4077 1.112 tsutsui int channel = chp->channel;
4078 1.112 tsutsui int drive;
4079 1.112 tsutsui u_int32_t idetime, udma_mode;
4080 1.112 tsutsui u_int32_t idedma_ctl;
4081 1.112 tsutsui
4082 1.112 tsutsui /* setup DMA if needed */
4083 1.112 tsutsui pciide_channel_dma_setup(cp);
4084 1.112 tsutsui
4085 1.112 tsutsui if (ACARD_IS_850(sc)) {
4086 1.112 tsutsui idetime = 0;
4087 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
4088 1.112 tsutsui udma_mode &= ~ATP850_UDMA_MASK(channel);
4089 1.112 tsutsui } else {
4090 1.112 tsutsui idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
4091 1.112 tsutsui idetime &= ~ATP860_SETTIME_MASK(channel);
4092 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
4093 1.112 tsutsui udma_mode &= ~ATP860_UDMA_MASK(channel);
4094 1.128 tsutsui
4095 1.128 tsutsui /* check 80 pins cable */
4096 1.128 tsutsui if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
4097 1.128 tsutsui (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
4098 1.128 tsutsui if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4099 1.128 tsutsui & ATP860_CTRL_80P(chp->channel)) {
4100 1.128 tsutsui if (chp->ch_drive[0].UDMA_mode > 2)
4101 1.128 tsutsui chp->ch_drive[0].UDMA_mode = 2;
4102 1.128 tsutsui if (chp->ch_drive[1].UDMA_mode > 2)
4103 1.128 tsutsui chp->ch_drive[1].UDMA_mode = 2;
4104 1.128 tsutsui }
4105 1.128 tsutsui }
4106 1.112 tsutsui }
4107 1.112 tsutsui
4108 1.112 tsutsui idedma_ctl = 0;
4109 1.112 tsutsui
4110 1.112 tsutsui /* Per drive settings */
4111 1.112 tsutsui for (drive = 0; drive < 2; drive++) {
4112 1.112 tsutsui drvp = &chp->ch_drive[drive];
4113 1.112 tsutsui /* If no drive, skip */
4114 1.112 tsutsui if ((drvp->drive_flags & DRIVE) == 0)
4115 1.112 tsutsui continue;
4116 1.112 tsutsui /* add timing values, setup DMA if needed */
4117 1.112 tsutsui if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4118 1.112 tsutsui (drvp->drive_flags & DRIVE_UDMA)) {
4119 1.112 tsutsui /* use Ultra/DMA */
4120 1.112 tsutsui if (ACARD_IS_850(sc)) {
4121 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4122 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4123 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4124 1.112 tsutsui udma_mode |= ATP850_UDMA_MODE(channel, drive,
4125 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4126 1.112 tsutsui } else {
4127 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4128 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4129 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4130 1.112 tsutsui udma_mode |= ATP860_UDMA_MODE(channel, drive,
4131 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4132 1.112 tsutsui }
4133 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4134 1.112 tsutsui } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4135 1.112 tsutsui (drvp->drive_flags & DRIVE_DMA)) {
4136 1.112 tsutsui /* use Multiword DMA */
4137 1.112 tsutsui drvp->drive_flags &= ~DRIVE_UDMA;
4138 1.112 tsutsui if (ACARD_IS_850(sc)) {
4139 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4140 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4141 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4142 1.112 tsutsui } else {
4143 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4144 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4145 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4146 1.112 tsutsui }
4147 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4148 1.112 tsutsui } else {
4149 1.112 tsutsui /* PIO only */
4150 1.112 tsutsui drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
4151 1.112 tsutsui if (ACARD_IS_850(sc)) {
4152 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4153 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4154 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4155 1.112 tsutsui } else {
4156 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4157 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4158 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4159 1.112 tsutsui }
4160 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
4161 1.112 tsutsui pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4162 1.112 tsutsui | ATP8x0_CTRL_EN(channel));
4163 1.112 tsutsui }
4164 1.112 tsutsui }
4165 1.112 tsutsui
4166 1.112 tsutsui if (idedma_ctl != 0) {
4167 1.112 tsutsui /* Add software bits in status register */
4168 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4169 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
4170 1.112 tsutsui }
4171 1.112 tsutsui pciide_print_modes(cp);
4172 1.112 tsutsui
4173 1.112 tsutsui if (ACARD_IS_850(sc)) {
4174 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag,
4175 1.112 tsutsui ATP850_IDETIME(channel), idetime);
4176 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
4177 1.112 tsutsui } else {
4178 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
4179 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
4180 1.112 tsutsui }
4181 1.112 tsutsui }
4182 1.112 tsutsui
4183 1.112 tsutsui int
4184 1.112 tsutsui acard_pci_intr(arg)
4185 1.112 tsutsui void *arg;
4186 1.112 tsutsui {
4187 1.112 tsutsui struct pciide_softc *sc = arg;
4188 1.112 tsutsui struct pciide_channel *cp;
4189 1.112 tsutsui struct channel_softc *wdc_cp;
4190 1.112 tsutsui int rv = 0;
4191 1.112 tsutsui int dmastat, i, crv;
4192 1.112 tsutsui
4193 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4194 1.112 tsutsui dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4195 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4196 1.112 tsutsui if ((dmastat & IDEDMA_CTL_INTR) == 0)
4197 1.112 tsutsui continue;
4198 1.112 tsutsui cp = &sc->pciide_channels[i];
4199 1.112 tsutsui wdc_cp = &cp->wdc_channel;
4200 1.112 tsutsui if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
4201 1.112 tsutsui (void)wdcintr(wdc_cp);
4202 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4203 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4204 1.112 tsutsui continue;
4205 1.112 tsutsui }
4206 1.112 tsutsui crv = wdcintr(wdc_cp);
4207 1.112 tsutsui if (crv == 0)
4208 1.112 tsutsui printf("%s:%d: bogus intr\n",
4209 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname, i);
4210 1.112 tsutsui else if (crv == 1)
4211 1.112 tsutsui rv = 1;
4212 1.112 tsutsui else if (rv == 0)
4213 1.112 tsutsui rv = crv;
4214 1.112 tsutsui }
4215 1.112 tsutsui return rv;
4216 1.1 cgd }
4217