pciide.c revision 1.150 1 1.150 bouyer /* $NetBSD: pciide.c,v 1.150 2002/04/14 16:55:08 bouyer Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.113 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.41 bouyer *
34 1.41 bouyer */
35 1.41 bouyer
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.134 lukem
79 1.134 lukem #include <sys/cdefs.h>
80 1.150 bouyer __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.150 2002/04/14 16:55:08 bouyer Exp $");
81 1.1 cgd
82 1.36 ross #ifndef WDCDEBUG
83 1.26 bouyer #define WDCDEBUG
84 1.36 ross #endif
85 1.26 bouyer
86 1.9 bouyer #define DEBUG_DMA 0x01
87 1.9 bouyer #define DEBUG_XFERS 0x02
88 1.9 bouyer #define DEBUG_FUNCS 0x08
89 1.9 bouyer #define DEBUG_PROBE 0x10
90 1.9 bouyer #ifdef WDCDEBUG
91 1.26 bouyer int wdcdebug_pciide_mask = 0;
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
93 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
94 1.9 bouyer #else
95 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
96 1.9 bouyer #endif
97 1.1 cgd #include <sys/param.h>
98 1.1 cgd #include <sys/systm.h>
99 1.1 cgd #include <sys/device.h>
100 1.9 bouyer #include <sys/malloc.h>
101 1.92 thorpej
102 1.92 thorpej #include <uvm/uvm_extern.h>
103 1.9 bouyer
104 1.49 thorpej #include <machine/endian.h>
105 1.1 cgd
106 1.1 cgd #include <dev/pci/pcireg.h>
107 1.1 cgd #include <dev/pci/pcivar.h>
108 1.9 bouyer #include <dev/pci/pcidevs.h>
109 1.1 cgd #include <dev/pci/pciidereg.h>
110 1.1 cgd #include <dev/pci/pciidevar.h>
111 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
112 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
114 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
115 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
116 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
117 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
118 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
119 1.59 scw #include <dev/pci/pciide_opti_reg.h>
120 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
121 1.112 tsutsui #include <dev/pci/pciide_acard_reg.h>
122 1.146 thorpej #include <dev/pci/pciide_sl82c105_reg.h>
123 1.61 thorpej #include <dev/pci/cy82c693var.h>
124 1.61 thorpej
125 1.84 bouyer #include "opt_pciide.h"
126 1.84 bouyer
127 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
128 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
129 1.39 mrg int));
130 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
131 1.39 mrg int, u_int8_t));
132 1.39 mrg
133 1.14 bouyer static __inline u_int8_t
134 1.14 bouyer pciide_pci_read(pc, pa, reg)
135 1.14 bouyer pci_chipset_tag_t pc;
136 1.14 bouyer pcitag_t pa;
137 1.14 bouyer int reg;
138 1.14 bouyer {
139 1.39 mrg
140 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
141 1.39 mrg ((reg & 0x03) * 8) & 0xff);
142 1.14 bouyer }
143 1.14 bouyer
144 1.14 bouyer static __inline void
145 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
146 1.14 bouyer pci_chipset_tag_t pc;
147 1.14 bouyer pcitag_t pa;
148 1.14 bouyer int reg;
149 1.14 bouyer u_int8_t val;
150 1.14 bouyer {
151 1.14 bouyer pcireg_t pcival;
152 1.14 bouyer
153 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
154 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
155 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
156 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
157 1.14 bouyer }
158 1.9 bouyer
159 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
160 1.9 bouyer
161 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
162 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
163 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
164 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
165 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
166 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
167 1.9 bouyer
168 1.116 fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
169 1.116 fvdl void amd7x6_setup_channel __P((struct channel_softc*));
170 1.53 bouyer
171 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
172 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
173 1.9 bouyer
174 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
175 1.70 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
176 1.70 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
177 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
178 1.41 bouyer struct pciide_softc *, int));
179 1.41 bouyer int cmd_pci_intr __P((void *));
180 1.79 bouyer void cmd646_9_irqack __P((struct channel_softc *));
181 1.18 drochner
182 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
183 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
184 1.18 drochner
185 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
186 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
187 1.130 tron static int sis_hostbr_match __P(( struct pci_attach_args *));
188 1.9 bouyer
189 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
190 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
191 1.41 bouyer int acer_pci_intr __P((void *));
192 1.130 tron static int acer_isabr_match __P(( struct pci_attach_args *));
193 1.41 bouyer
194 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
195 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
196 1.138 bouyer void pdc20268_setup_channel __P((struct channel_softc*));
197 1.41 bouyer int pdc202xx_pci_intr __P((void *));
198 1.108 bouyer int pdc20265_pci_intr __P((void *));
199 1.30 bouyer
200 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
201 1.59 scw void opti_setup_channel __P((struct channel_softc*));
202 1.59 scw
203 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
204 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
205 1.67 bouyer int hpt_pci_intr __P((void *));
206 1.67 bouyer
207 1.112 tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
208 1.112 tsutsui void acard_setup_channel __P((struct channel_softc*));
209 1.112 tsutsui int acard_pci_intr __P((void *));
210 1.112 tsutsui
211 1.149 mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
212 1.149 mycroft void serverworks_setup_channel __P((struct channel_softc*));
213 1.149 mycroft int serverworks_pci_intr __P((void *));
214 1.149 mycroft
215 1.146 thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
216 1.146 thorpej void sl82c105_setup_channel __P((struct channel_softc*));
217 1.117 matt
218 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
219 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
220 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
221 1.56 bouyer void pciide_dma_start __P((void*, int, int));
222 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
223 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
224 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
225 1.9 bouyer
226 1.9 bouyer struct pciide_product_desc {
227 1.39 mrg u_int32_t ide_product;
228 1.39 mrg int ide_flags;
229 1.39 mrg const char *ide_name;
230 1.41 bouyer /* map and setup chip, probe drives */
231 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
232 1.9 bouyer };
233 1.9 bouyer
234 1.9 bouyer /* Flags for ide_flags */
235 1.91 matt #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
236 1.91 matt #define IDE_16BIT_IOSPACE 0x0002 /* I/O space BARS ignore upper word */
237 1.9 bouyer
238 1.9 bouyer /* Default product description for devices not known from this controller */
239 1.9 bouyer const struct pciide_product_desc default_product_desc = {
240 1.39 mrg 0,
241 1.39 mrg 0,
242 1.39 mrg "Generic PCI IDE controller",
243 1.41 bouyer default_chip_map,
244 1.9 bouyer };
245 1.1 cgd
246 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
247 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
248 1.39 mrg 0,
249 1.39 mrg "Intel 82092AA IDE controller",
250 1.41 bouyer default_chip_map,
251 1.39 mrg },
252 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
253 1.39 mrg 0,
254 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
255 1.41 bouyer piix_chip_map,
256 1.39 mrg },
257 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
258 1.39 mrg 0,
259 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
260 1.41 bouyer piix_chip_map,
261 1.39 mrg },
262 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
263 1.39 mrg 0,
264 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
265 1.41 bouyer piix_chip_map,
266 1.39 mrg },
267 1.85 drochner { PCI_PRODUCT_INTEL_82440MX_IDE,
268 1.85 drochner 0,
269 1.85 drochner "Intel 82440MX IDE controller",
270 1.85 drochner piix_chip_map
271 1.85 drochner },
272 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
273 1.42 bouyer 0,
274 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
275 1.42 bouyer piix_chip_map,
276 1.42 bouyer },
277 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
278 1.42 bouyer 0,
279 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
280 1.42 bouyer piix_chip_map,
281 1.42 bouyer },
282 1.93 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
283 1.93 bouyer 0,
284 1.93 bouyer "Intel 82801BA IDE Controller (ICH2)",
285 1.93 bouyer piix_chip_map,
286 1.93 bouyer },
287 1.106 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
288 1.106 bouyer 0,
289 1.106 bouyer "Intel 82801BAM IDE Controller (ICH2)",
290 1.142 augustss piix_chip_map,
291 1.142 augustss },
292 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_1,
293 1.142 augustss 0,
294 1.142 augustss "Intel 82201CA IDE Controller",
295 1.142 augustss piix_chip_map,
296 1.142 augustss },
297 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_2,
298 1.142 augustss 0,
299 1.142 augustss "Intel 82201CA IDE Controller",
300 1.106 bouyer piix_chip_map,
301 1.106 bouyer },
302 1.39 mrg { 0,
303 1.39 mrg 0,
304 1.39 mrg NULL,
305 1.113 bouyer NULL
306 1.39 mrg }
307 1.9 bouyer };
308 1.39 mrg
309 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
310 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
311 1.53 bouyer 0,
312 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
313 1.116 fvdl amd7x6_chip_map
314 1.116 fvdl },
315 1.116 fvdl { PCI_PRODUCT_AMD_PBC766_IDE,
316 1.116 fvdl 0,
317 1.116 fvdl "Advanced Micro Devices AMD766 IDE Controller",
318 1.116 fvdl amd7x6_chip_map
319 1.53 bouyer },
320 1.145 bouyer { PCI_PRODUCT_AMD_PBC768_IDE,
321 1.145 bouyer 0,
322 1.145 bouyer "Advanced Micro Devices AMD768 IDE Controller",
323 1.145 bouyer amd7x6_chip_map
324 1.145 bouyer },
325 1.53 bouyer { 0,
326 1.53 bouyer 0,
327 1.53 bouyer NULL,
328 1.113 bouyer NULL
329 1.53 bouyer }
330 1.53 bouyer };
331 1.53 bouyer
332 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
333 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
334 1.41 bouyer 0,
335 1.39 mrg "CMD Technology PCI0640",
336 1.41 bouyer cmd_chip_map
337 1.39 mrg },
338 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
339 1.41 bouyer 0,
340 1.39 mrg "CMD Technology PCI0643",
341 1.70 bouyer cmd0643_9_chip_map,
342 1.39 mrg },
343 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
344 1.41 bouyer 0,
345 1.39 mrg "CMD Technology PCI0646",
346 1.70 bouyer cmd0643_9_chip_map,
347 1.70 bouyer },
348 1.70 bouyer { PCI_PRODUCT_CMDTECH_648,
349 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
350 1.70 bouyer "CMD Technology PCI0648",
351 1.70 bouyer cmd0643_9_chip_map,
352 1.70 bouyer },
353 1.70 bouyer { PCI_PRODUCT_CMDTECH_649,
354 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
355 1.70 bouyer "CMD Technology PCI0649",
356 1.70 bouyer cmd0643_9_chip_map,
357 1.39 mrg },
358 1.39 mrg { 0,
359 1.39 mrg 0,
360 1.39 mrg NULL,
361 1.113 bouyer NULL
362 1.39 mrg }
363 1.9 bouyer };
364 1.9 bouyer
365 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
366 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
367 1.39 mrg 0,
368 1.113 bouyer NULL,
369 1.41 bouyer apollo_chip_map,
370 1.39 mrg },
371 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
372 1.39 mrg 0,
373 1.113 bouyer NULL,
374 1.41 bouyer apollo_chip_map,
375 1.39 mrg },
376 1.39 mrg { 0,
377 1.39 mrg 0,
378 1.39 mrg NULL,
379 1.113 bouyer NULL
380 1.39 mrg }
381 1.18 drochner };
382 1.18 drochner
383 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
384 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
385 1.91 matt IDE_16BIT_IOSPACE,
386 1.64 thorpej "Cypress 82C693 IDE Controller",
387 1.41 bouyer cy693_chip_map,
388 1.39 mrg },
389 1.39 mrg { 0,
390 1.39 mrg 0,
391 1.39 mrg NULL,
392 1.113 bouyer NULL
393 1.39 mrg }
394 1.18 drochner };
395 1.18 drochner
396 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
397 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
398 1.39 mrg 0,
399 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
400 1.41 bouyer sis_chip_map,
401 1.39 mrg },
402 1.39 mrg { 0,
403 1.39 mrg 0,
404 1.39 mrg NULL,
405 1.113 bouyer NULL
406 1.39 mrg }
407 1.9 bouyer };
408 1.9 bouyer
409 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
410 1.39 mrg { PCI_PRODUCT_ALI_M5229,
411 1.39 mrg 0,
412 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
413 1.41 bouyer acer_chip_map,
414 1.39 mrg },
415 1.39 mrg { 0,
416 1.39 mrg 0,
417 1.41 bouyer NULL,
418 1.113 bouyer NULL
419 1.41 bouyer }
420 1.41 bouyer };
421 1.41 bouyer
422 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
423 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
424 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
425 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
426 1.41 bouyer pdc202xx_chip_map,
427 1.41 bouyer },
428 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
429 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
430 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
431 1.74 enami pdc202xx_chip_map,
432 1.74 enami },
433 1.74 enami { PCI_PRODUCT_PROMISE_ULTRA100,
434 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
435 1.86 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
436 1.86 enami pdc202xx_chip_map,
437 1.86 enami },
438 1.86 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
439 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
440 1.74 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
441 1.41 bouyer pdc202xx_chip_map,
442 1.41 bouyer },
443 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2,
444 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
445 1.138 bouyer "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
446 1.138 bouyer pdc202xx_chip_map,
447 1.138 bouyer },
448 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
449 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
450 1.138 bouyer "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
451 1.138 bouyer pdc202xx_chip_map,
452 1.138 bouyer },
453 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA133,
454 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
455 1.138 bouyer "Promise Ultra133/ATA Bus Master IDE Accelerator",
456 1.138 bouyer pdc202xx_chip_map,
457 1.138 bouyer },
458 1.41 bouyer { 0,
459 1.39 mrg 0,
460 1.39 mrg NULL,
461 1.113 bouyer NULL
462 1.39 mrg }
463 1.30 bouyer };
464 1.30 bouyer
465 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
466 1.59 scw { PCI_PRODUCT_OPTI_82C621,
467 1.59 scw 0,
468 1.59 scw "OPTi 82c621 PCI IDE controller",
469 1.59 scw opti_chip_map,
470 1.59 scw },
471 1.59 scw { PCI_PRODUCT_OPTI_82C568,
472 1.59 scw 0,
473 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
474 1.59 scw opti_chip_map,
475 1.59 scw },
476 1.59 scw { PCI_PRODUCT_OPTI_82D568,
477 1.59 scw 0,
478 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
479 1.59 scw opti_chip_map,
480 1.59 scw },
481 1.59 scw { 0,
482 1.59 scw 0,
483 1.59 scw NULL,
484 1.113 bouyer NULL
485 1.59 scw }
486 1.59 scw };
487 1.59 scw
488 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
489 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
490 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
491 1.114 bouyer NULL,
492 1.67 bouyer hpt_chip_map,
493 1.67 bouyer },
494 1.67 bouyer { 0,
495 1.67 bouyer 0,
496 1.67 bouyer NULL,
497 1.113 bouyer NULL
498 1.67 bouyer }
499 1.67 bouyer };
500 1.67 bouyer
501 1.112 tsutsui const struct pciide_product_desc pciide_acard_products[] = {
502 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP850U,
503 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
504 1.112 tsutsui "Acard ATP850U Ultra33 IDE Controller",
505 1.112 tsutsui acard_chip_map,
506 1.112 tsutsui },
507 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860,
508 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
509 1.112 tsutsui "Acard ATP860 Ultra66 IDE Controller",
510 1.112 tsutsui acard_chip_map,
511 1.112 tsutsui },
512 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860A,
513 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
514 1.112 tsutsui "Acard ATP860-A Ultra66 IDE Controller",
515 1.112 tsutsui acard_chip_map,
516 1.112 tsutsui },
517 1.112 tsutsui { 0,
518 1.112 tsutsui 0,
519 1.112 tsutsui NULL,
520 1.113 bouyer NULL
521 1.112 tsutsui }
522 1.112 tsutsui };
523 1.112 tsutsui
524 1.117 matt const struct pciide_product_desc pciide_serverworks_products[] = {
525 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
526 1.149 mycroft 0,
527 1.149 mycroft "ServerWorks OSB4 IDE Controller",
528 1.149 mycroft serverworks_chip_map,
529 1.149 mycroft },
530 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
531 1.117 matt 0,
532 1.149 mycroft "ServerWorks CSB5 IDE Controller",
533 1.149 mycroft serverworks_chip_map,
534 1.117 matt },
535 1.117 matt { 0,
536 1.117 matt 0,
537 1.117 matt NULL,
538 1.117 matt }
539 1.117 matt };
540 1.117 matt
541 1.146 thorpej const struct pciide_product_desc pciide_symphony_products[] = {
542 1.146 thorpej { PCI_PRODUCT_SYMPHONY_82C105,
543 1.146 thorpej 0,
544 1.146 thorpej "Symphony Labs 82C105 IDE controller",
545 1.146 thorpej sl82c105_chip_map,
546 1.146 thorpej },
547 1.146 thorpej { 0,
548 1.146 thorpej 0,
549 1.146 thorpej NULL,
550 1.146 thorpej }
551 1.146 thorpej };
552 1.146 thorpej
553 1.117 matt const struct pciide_product_desc pciide_winbond_products[] = {
554 1.117 matt { PCI_PRODUCT_WINBOND_W83C553F_1,
555 1.117 matt 0,
556 1.117 matt "Winbond W83C553F IDE controller",
557 1.146 thorpej sl82c105_chip_map,
558 1.117 matt },
559 1.117 matt { 0,
560 1.117 matt 0,
561 1.117 matt NULL,
562 1.117 matt }
563 1.117 matt };
564 1.117 matt
565 1.9 bouyer struct pciide_vendor_desc {
566 1.39 mrg u_int32_t ide_vendor;
567 1.39 mrg const struct pciide_product_desc *ide_products;
568 1.9 bouyer };
569 1.9 bouyer
570 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
571 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
572 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
573 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
574 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
575 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
576 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
577 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
578 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
579 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
580 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
581 1.112 tsutsui { PCI_VENDOR_ACARD, pciide_acard_products },
582 1.117 matt { PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
583 1.146 thorpej { PCI_VENDOR_SYMPHONY, pciide_symphony_products },
584 1.117 matt { PCI_VENDOR_WINBOND, pciide_winbond_products },
585 1.39 mrg { 0, NULL }
586 1.1 cgd };
587 1.1 cgd
588 1.13 bouyer /* options passed via the 'flags' config keyword */
589 1.132 thorpej #define PCIIDE_OPTIONS_DMA 0x01
590 1.132 thorpej #define PCIIDE_OPTIONS_NODMA 0x02
591 1.13 bouyer
592 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
593 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
594 1.1 cgd
595 1.1 cgd struct cfattach pciide_ca = {
596 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
597 1.1 cgd };
598 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
599 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
600 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
601 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
602 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
603 1.41 bouyer int (*pci_intr) __P((void *))));
604 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
605 1.41 bouyer struct pci_attach_args *));
606 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
607 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
608 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
609 1.41 bouyer int (*pci_intr) __P((void *))));
610 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
611 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
612 1.28 bouyer struct pciide_channel *, int, int));
613 1.1 cgd int pciide_compat_intr __P((void *));
614 1.1 cgd int pciide_pci_intr __P((void *));
615 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
616 1.1 cgd
617 1.39 mrg const struct pciide_product_desc *
618 1.9 bouyer pciide_lookup_product(id)
619 1.39 mrg u_int32_t id;
620 1.9 bouyer {
621 1.39 mrg const struct pciide_product_desc *pp;
622 1.39 mrg const struct pciide_vendor_desc *vp;
623 1.9 bouyer
624 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
625 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
626 1.39 mrg break;
627 1.9 bouyer
628 1.39 mrg if ((pp = vp->ide_products) == NULL)
629 1.39 mrg return NULL;
630 1.9 bouyer
631 1.113 bouyer for (; pp->chip_map != NULL; pp++)
632 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
633 1.39 mrg break;
634 1.9 bouyer
635 1.113 bouyer if (pp->chip_map == NULL)
636 1.39 mrg return NULL;
637 1.39 mrg return pp;
638 1.9 bouyer }
639 1.6 cgd
640 1.1 cgd int
641 1.1 cgd pciide_match(parent, match, aux)
642 1.1 cgd struct device *parent;
643 1.1 cgd struct cfdata *match;
644 1.1 cgd void *aux;
645 1.1 cgd {
646 1.1 cgd struct pci_attach_args *pa = aux;
647 1.41 bouyer const struct pciide_product_desc *pp;
648 1.1 cgd
649 1.1 cgd /*
650 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
651 1.1 cgd * If it is, we assume that we can deal with it; it _should_
652 1.1 cgd * work in a standardized way...
653 1.1 cgd */
654 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
655 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
656 1.1 cgd return (1);
657 1.1 cgd }
658 1.1 cgd
659 1.41 bouyer /*
660 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
661 1.41 bouyer * controllers. Let see if we can deal with it anyway.
662 1.41 bouyer */
663 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
664 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
665 1.41 bouyer return (1);
666 1.41 bouyer }
667 1.41 bouyer
668 1.1 cgd return (0);
669 1.1 cgd }
670 1.1 cgd
671 1.1 cgd void
672 1.1 cgd pciide_attach(parent, self, aux)
673 1.1 cgd struct device *parent, *self;
674 1.1 cgd void *aux;
675 1.1 cgd {
676 1.1 cgd struct pci_attach_args *pa = aux;
677 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
678 1.9 bouyer pcitag_t tag = pa->pa_tag;
679 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
680 1.41 bouyer pcireg_t csr;
681 1.1 cgd char devinfo[256];
682 1.57 thorpej const char *displaydev;
683 1.1 cgd
684 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
685 1.9 bouyer if (sc->sc_pp == NULL) {
686 1.9 bouyer sc->sc_pp = &default_product_desc;
687 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
688 1.57 thorpej displaydev = devinfo;
689 1.57 thorpej } else
690 1.57 thorpej displaydev = sc->sc_pp->ide_name;
691 1.57 thorpej
692 1.113 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
693 1.113 bouyer if (displaydev)
694 1.113 bouyer printf(": %s (rev. 0x%02x)\n", displaydev,
695 1.113 bouyer PCI_REVISION(pa->pa_class));
696 1.57 thorpej
697 1.28 bouyer sc->sc_pc = pa->pa_pc;
698 1.28 bouyer sc->sc_tag = pa->pa_tag;
699 1.41 bouyer #ifdef WDCDEBUG
700 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
701 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
702 1.41 bouyer #endif
703 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
704 1.1 cgd
705 1.16 bouyer if (sc->sc_dma_ok) {
706 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
707 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
708 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
709 1.16 bouyer }
710 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
711 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
712 1.5 cgd }
713 1.5 cgd
714 1.41 bouyer /* tell wether the chip is enabled or not */
715 1.41 bouyer int
716 1.41 bouyer pciide_chipen(sc, pa)
717 1.41 bouyer struct pciide_softc *sc;
718 1.41 bouyer struct pci_attach_args *pa;
719 1.41 bouyer {
720 1.41 bouyer pcireg_t csr;
721 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
722 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
723 1.41 bouyer PCI_COMMAND_STATUS_REG);
724 1.41 bouyer printf("%s: device disabled (at %s)\n",
725 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
726 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
727 1.41 bouyer "device" : "bridge");
728 1.41 bouyer return 0;
729 1.41 bouyer }
730 1.41 bouyer return 1;
731 1.41 bouyer }
732 1.41 bouyer
733 1.5 cgd int
734 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
735 1.5 cgd struct pci_attach_args *pa;
736 1.18 drochner struct pciide_channel *cp;
737 1.18 drochner int compatchan;
738 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
739 1.5 cgd {
740 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
741 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
742 1.5 cgd
743 1.5 cgd cp->compat = 1;
744 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
745 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
746 1.5 cgd
747 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
748 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
749 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
750 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
751 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
752 1.43 bouyer return (0);
753 1.5 cgd }
754 1.5 cgd
755 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
756 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
757 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
758 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
759 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
760 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
761 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
762 1.43 bouyer return (0);
763 1.5 cgd }
764 1.5 cgd
765 1.43 bouyer return (1);
766 1.5 cgd }
767 1.5 cgd
768 1.9 bouyer int
769 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
770 1.28 bouyer struct pci_attach_args * pa;
771 1.18 drochner struct pciide_channel *cp;
772 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
773 1.41 bouyer int (*pci_intr) __P((void *));
774 1.9 bouyer {
775 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
776 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
777 1.29 bouyer const char *intrstr;
778 1.29 bouyer pci_intr_handle_t intrhandle;
779 1.9 bouyer
780 1.9 bouyer cp->compat = 0;
781 1.9 bouyer
782 1.29 bouyer if (sc->sc_pci_ih == NULL) {
783 1.99 sommerfe if (pci_intr_map(pa, &intrhandle) != 0) {
784 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
785 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
786 1.29 bouyer return 0;
787 1.29 bouyer }
788 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
789 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
790 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
791 1.29 bouyer if (sc->sc_pci_ih != NULL) {
792 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
793 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
794 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
795 1.29 bouyer } else {
796 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
797 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
798 1.29 bouyer if (intrstr != NULL)
799 1.29 bouyer printf(" at %s", intrstr);
800 1.29 bouyer printf("\n");
801 1.29 bouyer return 0;
802 1.29 bouyer }
803 1.18 drochner }
804 1.29 bouyer cp->ih = sc->sc_pci_ih;
805 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
806 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
807 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
808 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
809 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
810 1.18 drochner return 0;
811 1.9 bouyer }
812 1.9 bouyer
813 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
814 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
815 1.105 bouyer &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
816 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
817 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
818 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
819 1.105 bouyer return 0;
820 1.105 bouyer }
821 1.105 bouyer /*
822 1.105 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
823 1.105 bouyer * register, the control register is at offset 2. Pass the generic
824 1.105 bouyer * code a handle for only one byte at the rigth offset.
825 1.105 bouyer */
826 1.105 bouyer if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
827 1.105 bouyer &wdc_cp->ctl_ioh) != 0) {
828 1.105 bouyer printf("%s: unable to subregion %s channel ctl regs\n",
829 1.105 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
830 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
831 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
832 1.18 drochner return 0;
833 1.9 bouyer }
834 1.18 drochner return (1);
835 1.9 bouyer }
836 1.9 bouyer
837 1.41 bouyer void
838 1.41 bouyer pciide_mapreg_dma(sc, pa)
839 1.41 bouyer struct pciide_softc *sc;
840 1.41 bouyer struct pci_attach_args *pa;
841 1.41 bouyer {
842 1.63 thorpej pcireg_t maptype;
843 1.89 matt bus_addr_t addr;
844 1.63 thorpej
845 1.41 bouyer /*
846 1.41 bouyer * Map DMA registers
847 1.41 bouyer *
848 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
849 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
850 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
851 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
852 1.41 bouyer * non-zero if the interface supports DMA and the registers
853 1.41 bouyer * could be mapped.
854 1.41 bouyer *
855 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
856 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
857 1.41 bouyer * XXX space," some controllers (at least the United
858 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
859 1.41 bouyer */
860 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
861 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
862 1.63 thorpej
863 1.63 thorpej switch (maptype) {
864 1.63 thorpej case PCI_MAPREG_TYPE_IO:
865 1.89 matt sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
866 1.89 matt PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
867 1.89 matt &addr, NULL, NULL) == 0);
868 1.89 matt if (sc->sc_dma_ok == 0) {
869 1.89 matt printf(", but unused (couldn't query registers)");
870 1.89 matt break;
871 1.89 matt }
872 1.91 matt if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
873 1.91 matt && addr >= 0x10000) {
874 1.89 matt sc->sc_dma_ok = 0;
875 1.132 thorpej printf(", but unused (registers at unsafe address "
876 1.132 thorpej "%#lx)", (unsigned long)addr);
877 1.89 matt break;
878 1.89 matt }
879 1.89 matt /* FALLTHROUGH */
880 1.89 matt
881 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
882 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
883 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
884 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
885 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
886 1.63 thorpej if (sc->sc_dma_ok == 0) {
887 1.63 thorpej printf(", but unused (couldn't map registers)");
888 1.63 thorpej } else {
889 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
890 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
891 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
892 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
893 1.63 thorpej }
894 1.132 thorpej
895 1.132 thorpej if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
896 1.132 thorpej PCIIDE_OPTIONS_NODMA) {
897 1.132 thorpej printf(", but unused (forced off by config file)");
898 1.132 thorpej sc->sc_dma_ok = 0;
899 1.132 thorpej }
900 1.65 thorpej break;
901 1.63 thorpej
902 1.63 thorpej default:
903 1.63 thorpej sc->sc_dma_ok = 0;
904 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
905 1.41 bouyer }
906 1.41 bouyer }
907 1.63 thorpej
908 1.9 bouyer int
909 1.9 bouyer pciide_compat_intr(arg)
910 1.9 bouyer void *arg;
911 1.9 bouyer {
912 1.19 drochner struct pciide_channel *cp = arg;
913 1.9 bouyer
914 1.9 bouyer #ifdef DIAGNOSTIC
915 1.9 bouyer /* should only be called for a compat channel */
916 1.9 bouyer if (cp->compat == 0)
917 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
918 1.9 bouyer #endif
919 1.19 drochner return (wdcintr(&cp->wdc_channel));
920 1.9 bouyer }
921 1.9 bouyer
922 1.9 bouyer int
923 1.9 bouyer pciide_pci_intr(arg)
924 1.9 bouyer void *arg;
925 1.9 bouyer {
926 1.9 bouyer struct pciide_softc *sc = arg;
927 1.9 bouyer struct pciide_channel *cp;
928 1.9 bouyer struct channel_softc *wdc_cp;
929 1.9 bouyer int i, rv, crv;
930 1.9 bouyer
931 1.9 bouyer rv = 0;
932 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
933 1.9 bouyer cp = &sc->pciide_channels[i];
934 1.18 drochner wdc_cp = &cp->wdc_channel;
935 1.9 bouyer
936 1.9 bouyer /* If a compat channel skip. */
937 1.9 bouyer if (cp->compat)
938 1.9 bouyer continue;
939 1.9 bouyer /* if this channel not waiting for intr, skip */
940 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
941 1.9 bouyer continue;
942 1.9 bouyer
943 1.9 bouyer crv = wdcintr(wdc_cp);
944 1.9 bouyer if (crv == 0)
945 1.9 bouyer ; /* leave rv alone */
946 1.9 bouyer else if (crv == 1)
947 1.9 bouyer rv = 1; /* claim the intr */
948 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
949 1.9 bouyer rv = crv; /* if we've done no better, take it */
950 1.9 bouyer }
951 1.9 bouyer return (rv);
952 1.9 bouyer }
953 1.9 bouyer
954 1.28 bouyer void
955 1.28 bouyer pciide_channel_dma_setup(cp)
956 1.28 bouyer struct pciide_channel *cp;
957 1.28 bouyer {
958 1.28 bouyer int drive;
959 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
960 1.28 bouyer struct ata_drive_datas *drvp;
961 1.28 bouyer
962 1.28 bouyer for (drive = 0; drive < 2; drive++) {
963 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
964 1.28 bouyer /* If no drive, skip */
965 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
966 1.28 bouyer continue;
967 1.28 bouyer /* setup DMA if needed */
968 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
969 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
970 1.28 bouyer sc->sc_dma_ok == 0) {
971 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
972 1.28 bouyer continue;
973 1.28 bouyer }
974 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
975 1.28 bouyer != 0) {
976 1.28 bouyer /* Abort DMA setup */
977 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
978 1.28 bouyer continue;
979 1.28 bouyer }
980 1.28 bouyer }
981 1.28 bouyer }
982 1.28 bouyer
983 1.18 drochner int
984 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
985 1.9 bouyer struct pciide_softc *sc;
986 1.18 drochner int channel, drive;
987 1.9 bouyer {
988 1.18 drochner bus_dma_segment_t seg;
989 1.18 drochner int error, rseg;
990 1.18 drochner const bus_size_t dma_table_size =
991 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
992 1.18 drochner struct pciide_dma_maps *dma_maps =
993 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
994 1.18 drochner
995 1.28 bouyer /* If table was already allocated, just return */
996 1.28 bouyer if (dma_maps->dma_table)
997 1.28 bouyer return 0;
998 1.28 bouyer
999 1.18 drochner /* Allocate memory for the DMA tables and map it */
1000 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
1001 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
1002 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
1003 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
1004 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1005 1.18 drochner channel, drive, error);
1006 1.18 drochner return error;
1007 1.18 drochner }
1008 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
1009 1.18 drochner dma_table_size,
1010 1.18 drochner (caddr_t *)&dma_maps->dma_table,
1011 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
1012 1.18 drochner printf("%s:%d: unable to map table DMA for"
1013 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1014 1.18 drochner channel, drive, error);
1015 1.18 drochner return error;
1016 1.18 drochner }
1017 1.96 fvdl WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
1018 1.96 fvdl "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
1019 1.96 fvdl (unsigned long)seg.ds_addr), DEBUG_PROBE);
1020 1.18 drochner
1021 1.18 drochner /* Create and load table DMA map for this disk */
1022 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
1023 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
1024 1.18 drochner &dma_maps->dmamap_table)) != 0) {
1025 1.18 drochner printf("%s:%d: unable to create table DMA map for "
1026 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1027 1.18 drochner channel, drive, error);
1028 1.18 drochner return error;
1029 1.18 drochner }
1030 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
1031 1.18 drochner dma_maps->dmamap_table,
1032 1.18 drochner dma_maps->dma_table,
1033 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1034 1.18 drochner printf("%s:%d: unable to load table DMA map for "
1035 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1036 1.18 drochner channel, drive, error);
1037 1.18 drochner return error;
1038 1.18 drochner }
1039 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
1040 1.96 fvdl (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
1041 1.96 fvdl DEBUG_PROBE);
1042 1.18 drochner /* Create a xfer DMA map for this drive */
1043 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
1044 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
1045 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
1046 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
1047 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
1048 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1049 1.18 drochner channel, drive, error);
1050 1.18 drochner return error;
1051 1.18 drochner }
1052 1.18 drochner return 0;
1053 1.9 bouyer }
1054 1.9 bouyer
1055 1.18 drochner int
1056 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
1057 1.18 drochner void *v;
1058 1.18 drochner int channel, drive;
1059 1.18 drochner void *databuf;
1060 1.18 drochner size_t datalen;
1061 1.18 drochner int flags;
1062 1.9 bouyer {
1063 1.18 drochner struct pciide_softc *sc = v;
1064 1.18 drochner int error, seg;
1065 1.18 drochner struct pciide_dma_maps *dma_maps =
1066 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1067 1.18 drochner
1068 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
1069 1.18 drochner dma_maps->dmamap_xfer,
1070 1.122 thorpej databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
1071 1.122 thorpej ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
1072 1.18 drochner if (error) {
1073 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
1074 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1075 1.18 drochner channel, drive, error);
1076 1.18 drochner return error;
1077 1.18 drochner }
1078 1.9 bouyer
1079 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1080 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
1081 1.18 drochner (flags & WDC_DMA_READ) ?
1082 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1083 1.9 bouyer
1084 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
1085 1.18 drochner #ifdef DIAGNOSTIC
1086 1.18 drochner /* A segment must not cross a 64k boundary */
1087 1.18 drochner {
1088 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
1089 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
1090 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
1091 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
1092 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
1093 1.18 drochner " len 0x%lx not properly aligned\n",
1094 1.18 drochner seg, phys, len);
1095 1.18 drochner panic("pciide_dma: buf align");
1096 1.9 bouyer }
1097 1.9 bouyer }
1098 1.18 drochner #endif
1099 1.18 drochner dma_maps->dma_table[seg].base_addr =
1100 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
1101 1.18 drochner dma_maps->dma_table[seg].byte_count =
1102 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
1103 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
1104 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
1105 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
1106 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
1107 1.18 drochner
1108 1.9 bouyer }
1109 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
1110 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
1111 1.9 bouyer
1112 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
1113 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
1114 1.18 drochner BUS_DMASYNC_PREWRITE);
1115 1.9 bouyer
1116 1.18 drochner /* Maps are ready. Start DMA function */
1117 1.18 drochner #ifdef DIAGNOSTIC
1118 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
1119 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
1120 1.97 pk (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
1121 1.18 drochner panic("pciide_dma_init: table align");
1122 1.18 drochner }
1123 1.18 drochner #endif
1124 1.18 drochner
1125 1.18 drochner /* Clear status bits */
1126 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1127 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
1128 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1129 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
1130 1.18 drochner /* Write table addr */
1131 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
1132 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
1133 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1134 1.18 drochner /* set read/write */
1135 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1136 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1137 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
1138 1.56 bouyer /* remember flags */
1139 1.56 bouyer dma_maps->dma_flags = flags;
1140 1.18 drochner return 0;
1141 1.18 drochner }
1142 1.18 drochner
1143 1.18 drochner void
1144 1.56 bouyer pciide_dma_start(v, channel, drive)
1145 1.18 drochner void *v;
1146 1.56 bouyer int channel, drive;
1147 1.18 drochner {
1148 1.18 drochner struct pciide_softc *sc = v;
1149 1.18 drochner
1150 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
1151 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1152 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1153 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1154 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
1155 1.18 drochner }
1156 1.18 drochner
1157 1.18 drochner int
1158 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
1159 1.18 drochner void *v;
1160 1.18 drochner int channel, drive;
1161 1.56 bouyer int force;
1162 1.18 drochner {
1163 1.18 drochner struct pciide_softc *sc = v;
1164 1.18 drochner u_int8_t status;
1165 1.56 bouyer int error = 0;
1166 1.18 drochner struct pciide_dma_maps *dma_maps =
1167 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1168 1.18 drochner
1169 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1170 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
1171 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
1172 1.18 drochner DEBUG_XFERS);
1173 1.18 drochner
1174 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
1175 1.56 bouyer return WDC_DMAST_NOIRQ;
1176 1.56 bouyer
1177 1.18 drochner /* stop DMA channel */
1178 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1179 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1180 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1181 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1182 1.18 drochner
1183 1.56 bouyer /* Unload the map of the data buffer */
1184 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1185 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1186 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1187 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1188 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1189 1.56 bouyer
1190 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1191 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1192 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1193 1.56 bouyer error |= WDC_DMAST_ERR;
1194 1.18 drochner }
1195 1.18 drochner
1196 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1197 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1198 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1199 1.18 drochner drive, status);
1200 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1201 1.18 drochner }
1202 1.18 drochner
1203 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1204 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1205 1.56 bouyer error |= WDC_DMAST_UNDER;
1206 1.18 drochner }
1207 1.56 bouyer return error;
1208 1.18 drochner }
1209 1.18 drochner
1210 1.67 bouyer void
1211 1.67 bouyer pciide_irqack(chp)
1212 1.67 bouyer struct channel_softc *chp;
1213 1.67 bouyer {
1214 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1215 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1216 1.67 bouyer
1217 1.67 bouyer /* clear status bits in IDE DMA registers */
1218 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1219 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1220 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1221 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1222 1.67 bouyer }
1223 1.67 bouyer
1224 1.41 bouyer /* some common code used by several chip_map */
1225 1.41 bouyer int
1226 1.41 bouyer pciide_chansetup(sc, channel, interface)
1227 1.41 bouyer struct pciide_softc *sc;
1228 1.41 bouyer int channel;
1229 1.41 bouyer pcireg_t interface;
1230 1.41 bouyer {
1231 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1232 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1233 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1234 1.41 bouyer cp->wdc_channel.channel = channel;
1235 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1236 1.41 bouyer cp->wdc_channel.ch_queue =
1237 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1238 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1239 1.41 bouyer printf("%s %s channel: "
1240 1.41 bouyer "can't allocate memory for command queue",
1241 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1242 1.41 bouyer return 0;
1243 1.41 bouyer }
1244 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1245 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1246 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1247 1.41 bouyer "configured" : "wired",
1248 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1249 1.41 bouyer "native-PCI" : "compatibility");
1250 1.41 bouyer return 1;
1251 1.41 bouyer }
1252 1.41 bouyer
1253 1.18 drochner /* some common code used by several chip channel_map */
1254 1.18 drochner void
1255 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1256 1.18 drochner struct pci_attach_args *pa;
1257 1.18 drochner struct pciide_channel *cp;
1258 1.41 bouyer pcireg_t interface;
1259 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1260 1.41 bouyer int (*pci_intr) __P((void *));
1261 1.18 drochner {
1262 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1263 1.18 drochner
1264 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1265 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1266 1.41 bouyer pci_intr);
1267 1.41 bouyer else
1268 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1269 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1270 1.41 bouyer
1271 1.18 drochner if (cp->hw_ok == 0)
1272 1.18 drochner return;
1273 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1274 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1275 1.18 drochner wdcattach(wdc_cp);
1276 1.18 drochner }
1277 1.18 drochner
1278 1.18 drochner /*
1279 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1280 1.18 drochner * if channel can be disabled, 0 if not
1281 1.18 drochner */
1282 1.18 drochner int
1283 1.60 gmcgarry pciide_chan_candisable(cp)
1284 1.18 drochner struct pciide_channel *cp;
1285 1.18 drochner {
1286 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1287 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1288 1.18 drochner
1289 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1290 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1291 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1292 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1293 1.18 drochner cp->hw_ok = 0;
1294 1.18 drochner return 1;
1295 1.18 drochner }
1296 1.18 drochner return 0;
1297 1.18 drochner }
1298 1.18 drochner
1299 1.18 drochner /*
1300 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1301 1.18 drochner * Set hw_ok=0 on failure
1302 1.18 drochner */
1303 1.18 drochner void
1304 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1305 1.5 cgd struct pci_attach_args *pa;
1306 1.18 drochner struct pciide_channel *cp;
1307 1.18 drochner int compatchan, interface;
1308 1.18 drochner {
1309 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1310 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1311 1.18 drochner
1312 1.18 drochner if (cp->hw_ok == 0)
1313 1.18 drochner return;
1314 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1315 1.18 drochner return;
1316 1.18 drochner
1317 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1318 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1319 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1320 1.18 drochner if (cp->ih == NULL) {
1321 1.119 simonb #endif
1322 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1323 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1324 1.18 drochner cp->hw_ok = 0;
1325 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1326 1.18 drochner }
1327 1.119 simonb #endif
1328 1.18 drochner }
1329 1.18 drochner
1330 1.18 drochner void
1331 1.28 bouyer pciide_print_modes(cp)
1332 1.28 bouyer struct pciide_channel *cp;
1333 1.18 drochner {
1334 1.90 wrstuden wdc_print_modes(&cp->wdc_channel);
1335 1.18 drochner }
1336 1.18 drochner
1337 1.18 drochner void
1338 1.41 bouyer default_chip_map(sc, pa)
1339 1.18 drochner struct pciide_softc *sc;
1340 1.41 bouyer struct pci_attach_args *pa;
1341 1.18 drochner {
1342 1.41 bouyer struct pciide_channel *cp;
1343 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1344 1.41 bouyer pcireg_t csr;
1345 1.41 bouyer int channel, drive;
1346 1.41 bouyer struct ata_drive_datas *drvp;
1347 1.41 bouyer u_int8_t idedma_ctl;
1348 1.41 bouyer bus_size_t cmdsize, ctlsize;
1349 1.41 bouyer char *failreason;
1350 1.41 bouyer
1351 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1352 1.41 bouyer return;
1353 1.41 bouyer
1354 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1355 1.41 bouyer printf("%s: bus-master DMA support present",
1356 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1357 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1358 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1359 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1360 1.41 bouyer printf(", but unused (no driver support)");
1361 1.41 bouyer sc->sc_dma_ok = 0;
1362 1.41 bouyer } else {
1363 1.41 bouyer pciide_mapreg_dma(sc, pa);
1364 1.132 thorpej if (sc->sc_dma_ok != 0)
1365 1.132 thorpej printf(", used without full driver "
1366 1.132 thorpej "support");
1367 1.41 bouyer }
1368 1.41 bouyer } else {
1369 1.41 bouyer printf("%s: hardware does not support DMA",
1370 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1371 1.41 bouyer sc->sc_dma_ok = 0;
1372 1.41 bouyer }
1373 1.41 bouyer printf("\n");
1374 1.67 bouyer if (sc->sc_dma_ok) {
1375 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1376 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1377 1.67 bouyer }
1378 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1379 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1380 1.18 drochner
1381 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1382 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1383 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1384 1.41 bouyer
1385 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1386 1.41 bouyer cp = &sc->pciide_channels[channel];
1387 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1388 1.41 bouyer continue;
1389 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1390 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1391 1.41 bouyer &ctlsize, pciide_pci_intr);
1392 1.41 bouyer } else {
1393 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1394 1.41 bouyer channel, &cmdsize, &ctlsize);
1395 1.41 bouyer }
1396 1.41 bouyer if (cp->hw_ok == 0)
1397 1.41 bouyer continue;
1398 1.41 bouyer /*
1399 1.41 bouyer * Check to see if something appears to be there.
1400 1.41 bouyer */
1401 1.41 bouyer failreason = NULL;
1402 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1403 1.41 bouyer failreason = "not responding; disabled or no drives?";
1404 1.41 bouyer goto next;
1405 1.41 bouyer }
1406 1.41 bouyer /*
1407 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1408 1.41 bouyer * channel by trying to access the channel again while the
1409 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1410 1.41 bouyer * channel no longer appears to be there, it belongs to
1411 1.41 bouyer * this controller.) YUCK!
1412 1.41 bouyer */
1413 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1414 1.41 bouyer PCI_COMMAND_STATUS_REG);
1415 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1416 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1417 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1418 1.41 bouyer failreason = "other hardware responding at addresses";
1419 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1420 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1421 1.41 bouyer next:
1422 1.41 bouyer if (failreason) {
1423 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1424 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1425 1.41 bouyer failreason);
1426 1.41 bouyer cp->hw_ok = 0;
1427 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1428 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1429 1.150 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel))
1430 1.150 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1431 1.150 bouyer cp->ctl_baseioh, ctlsize);
1432 1.150 bouyer else
1433 1.150 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1434 1.150 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1435 1.41 bouyer } else {
1436 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1437 1.41 bouyer }
1438 1.41 bouyer if (cp->hw_ok) {
1439 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1440 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1441 1.41 bouyer wdcattach(&cp->wdc_channel);
1442 1.41 bouyer }
1443 1.41 bouyer }
1444 1.18 drochner
1445 1.18 drochner if (sc->sc_dma_ok == 0)
1446 1.41 bouyer return;
1447 1.18 drochner
1448 1.18 drochner /* Allocate DMA maps */
1449 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1450 1.18 drochner idedma_ctl = 0;
1451 1.41 bouyer cp = &sc->pciide_channels[channel];
1452 1.18 drochner for (drive = 0; drive < 2; drive++) {
1453 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1454 1.18 drochner /* If no drive, skip */
1455 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1456 1.18 drochner continue;
1457 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1458 1.18 drochner continue;
1459 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1460 1.18 drochner /* Abort DMA setup */
1461 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1462 1.18 drochner "using PIO transfers\n",
1463 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1464 1.18 drochner channel, drive);
1465 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1466 1.18 drochner }
1467 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1468 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1469 1.18 drochner channel, drive);
1470 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1471 1.18 drochner }
1472 1.18 drochner if (idedma_ctl != 0) {
1473 1.18 drochner /* Add software bits in status register */
1474 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1475 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1476 1.18 drochner idedma_ctl);
1477 1.18 drochner }
1478 1.18 drochner }
1479 1.18 drochner }
1480 1.18 drochner
1481 1.18 drochner void
1482 1.41 bouyer piix_chip_map(sc, pa)
1483 1.41 bouyer struct pciide_softc *sc;
1484 1.18 drochner struct pci_attach_args *pa;
1485 1.41 bouyer {
1486 1.18 drochner struct pciide_channel *cp;
1487 1.41 bouyer int channel;
1488 1.42 bouyer u_int32_t idetim;
1489 1.42 bouyer bus_size_t cmdsize, ctlsize;
1490 1.18 drochner
1491 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1492 1.18 drochner return;
1493 1.6 cgd
1494 1.41 bouyer printf("%s: bus-master DMA support present",
1495 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1496 1.41 bouyer pciide_mapreg_dma(sc, pa);
1497 1.41 bouyer printf("\n");
1498 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1499 1.67 bouyer WDC_CAPABILITY_MODE;
1500 1.41 bouyer if (sc->sc_dma_ok) {
1501 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1502 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1503 1.42 bouyer switch(sc->sc_pp->ide_product) {
1504 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1505 1.85 drochner case PCI_PRODUCT_INTEL_82440MX_IDE:
1506 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1507 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1508 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1509 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1510 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1511 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1512 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1513 1.41 bouyer }
1514 1.18 drochner }
1515 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1516 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1517 1.93 bouyer switch(sc->sc_pp->ide_product) {
1518 1.93 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1519 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1520 1.102 bouyer break;
1521 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1522 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1523 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1524 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1525 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 5;
1526 1.93 bouyer break;
1527 1.93 bouyer default:
1528 1.93 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1529 1.93 bouyer }
1530 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1531 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1532 1.41 bouyer else
1533 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1534 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1535 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1536 1.9 bouyer
1537 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1538 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1539 1.41 bouyer DEBUG_PROBE);
1540 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1541 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1542 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1543 1.41 bouyer DEBUG_PROBE);
1544 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1545 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1546 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1547 1.41 bouyer DEBUG_PROBE);
1548 1.41 bouyer }
1549 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1550 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1551 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1552 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1553 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1554 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1555 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1556 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1557 1.42 bouyer DEBUG_PROBE);
1558 1.42 bouyer }
1559 1.42 bouyer
1560 1.41 bouyer }
1561 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1562 1.9 bouyer
1563 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1564 1.41 bouyer cp = &sc->pciide_channels[channel];
1565 1.41 bouyer /* PIIX is compat-only */
1566 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1567 1.41 bouyer continue;
1568 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1569 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1570 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1571 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1572 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1573 1.46 mycroft continue;
1574 1.42 bouyer }
1575 1.42 bouyer /* PIIX are compat-only pciide devices */
1576 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1577 1.42 bouyer if (cp->hw_ok == 0)
1578 1.42 bouyer continue;
1579 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1580 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1581 1.42 bouyer channel);
1582 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1583 1.42 bouyer idetim);
1584 1.42 bouyer }
1585 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1586 1.41 bouyer if (cp->hw_ok == 0)
1587 1.41 bouyer continue;
1588 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1589 1.41 bouyer }
1590 1.9 bouyer
1591 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1592 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1593 1.41 bouyer DEBUG_PROBE);
1594 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1595 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1596 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1597 1.41 bouyer DEBUG_PROBE);
1598 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1599 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1600 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1601 1.41 bouyer DEBUG_PROBE);
1602 1.41 bouyer }
1603 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1604 1.103 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1605 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1606 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1607 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1608 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1609 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1610 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1611 1.42 bouyer DEBUG_PROBE);
1612 1.42 bouyer }
1613 1.28 bouyer }
1614 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1615 1.28 bouyer }
1616 1.28 bouyer
1617 1.28 bouyer void
1618 1.28 bouyer piix_setup_channel(chp)
1619 1.28 bouyer struct channel_softc *chp;
1620 1.28 bouyer {
1621 1.28 bouyer u_int8_t mode[2], drive;
1622 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1623 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1624 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1625 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1626 1.28 bouyer
1627 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1628 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1629 1.28 bouyer idedma_ctl = 0;
1630 1.28 bouyer
1631 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1632 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1633 1.28 bouyer chp->channel);
1634 1.9 bouyer
1635 1.28 bouyer /* setup DMA */
1636 1.28 bouyer pciide_channel_dma_setup(cp);
1637 1.9 bouyer
1638 1.28 bouyer /*
1639 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1640 1.28 bouyer * different timings for master and slave drives.
1641 1.28 bouyer * We need to find the best combination.
1642 1.28 bouyer */
1643 1.9 bouyer
1644 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1645 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1646 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1647 1.28 bouyer mode[0] = mode[1] =
1648 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1649 1.28 bouyer drvp[0].DMA_mode = mode[0];
1650 1.38 bouyer drvp[1].DMA_mode = mode[1];
1651 1.28 bouyer goto ok;
1652 1.28 bouyer }
1653 1.28 bouyer /*
1654 1.28 bouyer * If only one drive supports DMA, use its mode, and
1655 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1656 1.28 bouyer */
1657 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1658 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1659 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1660 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1661 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1662 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1663 1.28 bouyer goto ok;
1664 1.28 bouyer }
1665 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1666 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1667 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1668 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1669 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1670 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1671 1.28 bouyer goto ok;
1672 1.28 bouyer }
1673 1.28 bouyer /*
1674 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1675 1.28 bouyer * one of them is PIO mode < 2
1676 1.28 bouyer */
1677 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1678 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1679 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1680 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1681 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1682 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1683 1.28 bouyer } else {
1684 1.28 bouyer mode[0] = mode[1] =
1685 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1686 1.38 bouyer drvp[0].PIO_mode = mode[0];
1687 1.38 bouyer drvp[1].PIO_mode = mode[1];
1688 1.28 bouyer }
1689 1.28 bouyer ok: /* The modes are setup */
1690 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1691 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1692 1.9 bouyer idetim |= piix_setup_idetim_timings(
1693 1.28 bouyer mode[drive], 1, chp->channel);
1694 1.28 bouyer goto end;
1695 1.38 bouyer }
1696 1.28 bouyer }
1697 1.28 bouyer /* If we are there, none of the drives are DMA */
1698 1.28 bouyer if (mode[0] >= 2)
1699 1.28 bouyer idetim |= piix_setup_idetim_timings(
1700 1.28 bouyer mode[0], 0, chp->channel);
1701 1.28 bouyer else
1702 1.28 bouyer idetim |= piix_setup_idetim_timings(
1703 1.28 bouyer mode[1], 0, chp->channel);
1704 1.28 bouyer end: /*
1705 1.28 bouyer * timing mode is now set up in the controller. Enable
1706 1.28 bouyer * it per-drive
1707 1.28 bouyer */
1708 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1709 1.28 bouyer /* If no drive, skip */
1710 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1711 1.28 bouyer continue;
1712 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1713 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1714 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1715 1.28 bouyer }
1716 1.28 bouyer if (idedma_ctl != 0) {
1717 1.28 bouyer /* Add software bits in status register */
1718 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1719 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1720 1.28 bouyer idedma_ctl);
1721 1.9 bouyer }
1722 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1723 1.28 bouyer pciide_print_modes(cp);
1724 1.9 bouyer }
1725 1.9 bouyer
1726 1.9 bouyer void
1727 1.41 bouyer piix3_4_setup_channel(chp)
1728 1.41 bouyer struct channel_softc *chp;
1729 1.28 bouyer {
1730 1.28 bouyer struct ata_drive_datas *drvp;
1731 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1732 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1733 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1734 1.28 bouyer int drive;
1735 1.42 bouyer int channel = chp->channel;
1736 1.28 bouyer
1737 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1738 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1739 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1740 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1741 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1742 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1743 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1744 1.28 bouyer
1745 1.28 bouyer idedma_ctl = 0;
1746 1.28 bouyer /* If channel disabled, no need to go further */
1747 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1748 1.28 bouyer return;
1749 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1750 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1751 1.28 bouyer
1752 1.28 bouyer /* setup DMA if needed */
1753 1.28 bouyer pciide_channel_dma_setup(cp);
1754 1.28 bouyer
1755 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1756 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1757 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1758 1.28 bouyer drvp = &chp->ch_drive[drive];
1759 1.28 bouyer /* If no drive, skip */
1760 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1761 1.9 bouyer continue;
1762 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1763 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1764 1.28 bouyer goto pio;
1765 1.28 bouyer
1766 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1767 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1768 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1769 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1770 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1771 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1772 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1773 1.102 bouyer }
1774 1.106 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1775 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1776 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1777 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1778 1.102 bouyer /* setup Ultra/100 */
1779 1.102 bouyer if (drvp->UDMA_mode > 2 &&
1780 1.102 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1781 1.102 bouyer drvp->UDMA_mode = 2;
1782 1.102 bouyer if (drvp->UDMA_mode > 4) {
1783 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
1784 1.102 bouyer } else {
1785 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
1786 1.102 bouyer if (drvp->UDMA_mode > 2) {
1787 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
1788 1.102 bouyer drive);
1789 1.102 bouyer } else {
1790 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
1791 1.102 bouyer drive);
1792 1.102 bouyer }
1793 1.102 bouyer }
1794 1.42 bouyer }
1795 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1796 1.42 bouyer /* setup Ultra/66 */
1797 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1798 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1799 1.42 bouyer drvp->UDMA_mode = 2;
1800 1.42 bouyer if (drvp->UDMA_mode > 2)
1801 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1802 1.42 bouyer else
1803 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1804 1.42 bouyer }
1805 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1806 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1807 1.28 bouyer /* use Ultra/DMA */
1808 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1809 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1810 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1811 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1812 1.28 bouyer } else {
1813 1.28 bouyer /* use Multiword DMA */
1814 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1815 1.9 bouyer if (drive == 0) {
1816 1.9 bouyer idetim |= piix_setup_idetim_timings(
1817 1.42 bouyer drvp->DMA_mode, 1, channel);
1818 1.9 bouyer } else {
1819 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1820 1.42 bouyer drvp->DMA_mode, 1, channel);
1821 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1822 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1823 1.9 bouyer }
1824 1.9 bouyer }
1825 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1826 1.28 bouyer
1827 1.28 bouyer pio: /* use PIO mode */
1828 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1829 1.28 bouyer if (drive == 0) {
1830 1.28 bouyer idetim |= piix_setup_idetim_timings(
1831 1.42 bouyer drvp->PIO_mode, 0, channel);
1832 1.28 bouyer } else {
1833 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1834 1.42 bouyer drvp->PIO_mode, 0, channel);
1835 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1836 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1837 1.9 bouyer }
1838 1.9 bouyer }
1839 1.28 bouyer if (idedma_ctl != 0) {
1840 1.28 bouyer /* Add software bits in status register */
1841 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1842 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1843 1.28 bouyer idedma_ctl);
1844 1.9 bouyer }
1845 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1846 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1847 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1848 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1849 1.28 bouyer pciide_print_modes(cp);
1850 1.9 bouyer }
1851 1.8 drochner
1852 1.28 bouyer
1853 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1854 1.9 bouyer static u_int32_t
1855 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1856 1.9 bouyer u_int8_t mode;
1857 1.9 bouyer u_int8_t dma;
1858 1.9 bouyer u_int8_t channel;
1859 1.9 bouyer {
1860 1.9 bouyer
1861 1.9 bouyer if (dma)
1862 1.9 bouyer return PIIX_IDETIM_SET(0,
1863 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1864 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1865 1.9 bouyer channel);
1866 1.9 bouyer else
1867 1.9 bouyer return PIIX_IDETIM_SET(0,
1868 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1869 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1870 1.9 bouyer channel);
1871 1.8 drochner }
1872 1.8 drochner
1873 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1874 1.9 bouyer static u_int32_t
1875 1.9 bouyer piix_setup_idetim_drvs(drvp)
1876 1.9 bouyer struct ata_drive_datas *drvp;
1877 1.6 cgd {
1878 1.9 bouyer u_int32_t ret = 0;
1879 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1880 1.9 bouyer u_int8_t channel = chp->channel;
1881 1.9 bouyer u_int8_t drive = drvp->drive;
1882 1.9 bouyer
1883 1.9 bouyer /*
1884 1.9 bouyer * If drive is using UDMA, timings setups are independant
1885 1.9 bouyer * So just check DMA and PIO here.
1886 1.9 bouyer */
1887 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1888 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1889 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1890 1.9 bouyer drvp->DMA_mode == 0) {
1891 1.9 bouyer drvp->PIO_mode = 0;
1892 1.9 bouyer return ret;
1893 1.9 bouyer }
1894 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1895 1.9 bouyer /*
1896 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1897 1.9 bouyer * too, else use compat timings.
1898 1.9 bouyer */
1899 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1900 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1901 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1902 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1903 1.9 bouyer drvp->PIO_mode = 0;
1904 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1905 1.9 bouyer if (drvp->PIO_mode <= 2) {
1906 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1907 1.9 bouyer channel);
1908 1.9 bouyer return ret;
1909 1.9 bouyer }
1910 1.9 bouyer }
1911 1.6 cgd
1912 1.6 cgd /*
1913 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1914 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1915 1.9 bouyer * if PIO mode >= 3.
1916 1.6 cgd */
1917 1.6 cgd
1918 1.9 bouyer if (drvp->PIO_mode < 2)
1919 1.9 bouyer return ret;
1920 1.9 bouyer
1921 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1922 1.9 bouyer if (drvp->PIO_mode >= 3) {
1923 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1924 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1925 1.9 bouyer }
1926 1.9 bouyer return ret;
1927 1.9 bouyer }
1928 1.9 bouyer
1929 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1930 1.9 bouyer static u_int32_t
1931 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1932 1.9 bouyer u_int8_t mode;
1933 1.9 bouyer u_int8_t dma;
1934 1.9 bouyer u_int8_t channel;
1935 1.9 bouyer {
1936 1.9 bouyer if (dma)
1937 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1938 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1939 1.9 bouyer else
1940 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1941 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1942 1.53 bouyer }
1943 1.53 bouyer
1944 1.53 bouyer void
1945 1.116 fvdl amd7x6_chip_map(sc, pa)
1946 1.53 bouyer struct pciide_softc *sc;
1947 1.53 bouyer struct pci_attach_args *pa;
1948 1.53 bouyer {
1949 1.53 bouyer struct pciide_channel *cp;
1950 1.77 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1951 1.77 bouyer int channel;
1952 1.53 bouyer pcireg_t chanenable;
1953 1.53 bouyer bus_size_t cmdsize, ctlsize;
1954 1.53 bouyer
1955 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1956 1.53 bouyer return;
1957 1.77 bouyer printf("%s: bus-master DMA support present",
1958 1.77 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1959 1.77 bouyer pciide_mapreg_dma(sc, pa);
1960 1.77 bouyer printf("\n");
1961 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1962 1.67 bouyer WDC_CAPABILITY_MODE;
1963 1.67 bouyer if (sc->sc_dma_ok) {
1964 1.77 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1965 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1966 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1967 1.67 bouyer }
1968 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1969 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1970 1.116 fvdl
1971 1.145 bouyer switch (sc->sc_pp->ide_product) {
1972 1.145 bouyer case PCI_PRODUCT_AMD_PBC766_IDE:
1973 1.145 bouyer case PCI_PRODUCT_AMD_PBC768_IDE:
1974 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 5;
1975 1.145 bouyer break;
1976 1.145 bouyer default:
1977 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 4;
1978 1.145 bouyer }
1979 1.116 fvdl sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
1980 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1981 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1982 1.116 fvdl chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
1983 1.53 bouyer
1984 1.116 fvdl WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
1985 1.53 bouyer DEBUG_PROBE);
1986 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1987 1.53 bouyer cp = &sc->pciide_channels[channel];
1988 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1989 1.53 bouyer continue;
1990 1.53 bouyer
1991 1.116 fvdl if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
1992 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1993 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1994 1.53 bouyer continue;
1995 1.53 bouyer }
1996 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1997 1.53 bouyer pciide_pci_intr);
1998 1.53 bouyer
1999 1.60 gmcgarry if (pciide_chan_candisable(cp))
2000 1.116 fvdl chanenable &= ~AMD7X6_CHAN_EN(channel);
2001 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2002 1.53 bouyer if (cp->hw_ok == 0)
2003 1.53 bouyer continue;
2004 1.53 bouyer
2005 1.116 fvdl amd7x6_setup_channel(&cp->wdc_channel);
2006 1.53 bouyer }
2007 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
2008 1.53 bouyer chanenable);
2009 1.53 bouyer return;
2010 1.53 bouyer }
2011 1.53 bouyer
2012 1.53 bouyer void
2013 1.116 fvdl amd7x6_setup_channel(chp)
2014 1.53 bouyer struct channel_softc *chp;
2015 1.53 bouyer {
2016 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
2017 1.53 bouyer u_int8_t idedma_ctl;
2018 1.53 bouyer int mode, drive;
2019 1.53 bouyer struct ata_drive_datas *drvp;
2020 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2021 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2022 1.80 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2023 1.78 bouyer int rev = PCI_REVISION(
2024 1.78 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2025 1.80 bouyer #endif
2026 1.53 bouyer
2027 1.53 bouyer idedma_ctl = 0;
2028 1.116 fvdl datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
2029 1.116 fvdl udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
2030 1.116 fvdl datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
2031 1.116 fvdl udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
2032 1.53 bouyer
2033 1.53 bouyer /* setup DMA if needed */
2034 1.53 bouyer pciide_channel_dma_setup(cp);
2035 1.53 bouyer
2036 1.53 bouyer for (drive = 0; drive < 2; drive++) {
2037 1.53 bouyer drvp = &chp->ch_drive[drive];
2038 1.53 bouyer /* If no drive, skip */
2039 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2040 1.53 bouyer continue;
2041 1.53 bouyer /* add timing values, setup DMA if needed */
2042 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2043 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2044 1.53 bouyer mode = drvp->PIO_mode;
2045 1.53 bouyer goto pio;
2046 1.53 bouyer }
2047 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2048 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2049 1.53 bouyer /* use Ultra/DMA */
2050 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2051 1.116 fvdl udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
2052 1.116 fvdl AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
2053 1.116 fvdl AMD7X6_UDMA_TIME(chp->channel, drive,
2054 1.116 fvdl amd7x6_udma_tim[drvp->UDMA_mode]);
2055 1.53 bouyer /* can use PIO timings, MW DMA unused */
2056 1.53 bouyer mode = drvp->PIO_mode;
2057 1.53 bouyer } else {
2058 1.78 bouyer /* use Multiword DMA, but only if revision is OK */
2059 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2060 1.78 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2061 1.78 bouyer /*
2062 1.78 bouyer * The workaround doesn't seem to be necessary
2063 1.78 bouyer * with all drives, so it can be disabled by
2064 1.78 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
2065 1.78 bouyer * triggered.
2066 1.78 bouyer */
2067 1.116 fvdl if (sc->sc_pp->ide_product ==
2068 1.116 fvdl PCI_PRODUCT_AMD_PBC756_IDE &&
2069 1.116 fvdl AMD756_CHIPREV_DISABLEDMA(rev)) {
2070 1.78 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
2071 1.78 bouyer "to chip revision\n",
2072 1.78 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2073 1.78 bouyer chp->channel, drive);
2074 1.78 bouyer mode = drvp->PIO_mode;
2075 1.78 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2076 1.78 bouyer goto pio;
2077 1.78 bouyer }
2078 1.78 bouyer #endif
2079 1.53 bouyer /* mode = min(pio, dma+2) */
2080 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2081 1.53 bouyer mode = drvp->PIO_mode;
2082 1.53 bouyer else
2083 1.53 bouyer mode = drvp->DMA_mode + 2;
2084 1.53 bouyer }
2085 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2086 1.53 bouyer
2087 1.53 bouyer pio: /* setup PIO mode */
2088 1.53 bouyer if (mode <= 2) {
2089 1.53 bouyer drvp->DMA_mode = 0;
2090 1.53 bouyer drvp->PIO_mode = 0;
2091 1.53 bouyer mode = 0;
2092 1.53 bouyer } else {
2093 1.53 bouyer drvp->PIO_mode = mode;
2094 1.53 bouyer drvp->DMA_mode = mode - 2;
2095 1.53 bouyer }
2096 1.53 bouyer datatim_reg |=
2097 1.116 fvdl AMD7X6_DATATIM_PULSE(chp->channel, drive,
2098 1.116 fvdl amd7x6_pio_set[mode]) |
2099 1.116 fvdl AMD7X6_DATATIM_RECOV(chp->channel, drive,
2100 1.116 fvdl amd7x6_pio_rec[mode]);
2101 1.53 bouyer }
2102 1.53 bouyer if (idedma_ctl != 0) {
2103 1.53 bouyer /* Add software bits in status register */
2104 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2105 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2106 1.53 bouyer idedma_ctl);
2107 1.53 bouyer }
2108 1.53 bouyer pciide_print_modes(cp);
2109 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
2110 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
2111 1.9 bouyer }
2112 1.9 bouyer
2113 1.9 bouyer void
2114 1.41 bouyer apollo_chip_map(sc, pa)
2115 1.9 bouyer struct pciide_softc *sc;
2116 1.41 bouyer struct pci_attach_args *pa;
2117 1.9 bouyer {
2118 1.41 bouyer struct pciide_channel *cp;
2119 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2120 1.41 bouyer int channel;
2121 1.113 bouyer u_int32_t ideconf;
2122 1.41 bouyer bus_size_t cmdsize, ctlsize;
2123 1.113 bouyer pcitag_t pcib_tag;
2124 1.113 bouyer pcireg_t pcib_id, pcib_class;
2125 1.41 bouyer
2126 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2127 1.41 bouyer return;
2128 1.113 bouyer /* get a PCI tag for the ISA bridge (function 0 of the same device) */
2129 1.113 bouyer pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2130 1.113 bouyer /* and read ID and rev of the ISA bridge */
2131 1.113 bouyer pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
2132 1.113 bouyer pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
2133 1.113 bouyer printf(": VIA Technologies ");
2134 1.113 bouyer switch (PCI_PRODUCT(pcib_id)) {
2135 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C586_ISA:
2136 1.113 bouyer printf("VT82C586 (Apollo VP) ");
2137 1.113 bouyer if(PCI_REVISION(pcib_class) >= 0x02) {
2138 1.113 bouyer printf("ATA33 controller\n");
2139 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2140 1.113 bouyer } else {
2141 1.113 bouyer printf("controller\n");
2142 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2143 1.113 bouyer }
2144 1.113 bouyer break;
2145 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C596A:
2146 1.113 bouyer printf("VT82C596A (Apollo Pro) ");
2147 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x12) {
2148 1.113 bouyer printf("ATA66 controller\n");
2149 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2150 1.113 bouyer } else {
2151 1.113 bouyer printf("ATA33 controller\n");
2152 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2153 1.113 bouyer }
2154 1.113 bouyer break;
2155 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
2156 1.113 bouyer printf("VT82C686A (Apollo KX133) ");
2157 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x40) {
2158 1.113 bouyer printf("ATA100 controller\n");
2159 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2160 1.113 bouyer } else {
2161 1.113 bouyer printf("ATA66 controller\n");
2162 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2163 1.113 bouyer }
2164 1.133 augustss break;
2165 1.133 augustss case PCI_PRODUCT_VIATECH_VT8233:
2166 1.133 augustss printf("VT8233 ATA100 controller\n");
2167 1.133 augustss sc->sc_wdcdev.UDMA_cap = 5;
2168 1.115 fvdl break;
2169 1.113 bouyer default:
2170 1.113 bouyer printf("unknown ATA controller\n");
2171 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2172 1.113 bouyer }
2173 1.113 bouyer
2174 1.41 bouyer printf("%s: bus-master DMA support present",
2175 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2176 1.41 bouyer pciide_mapreg_dma(sc, pa);
2177 1.41 bouyer printf("\n");
2178 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2179 1.67 bouyer WDC_CAPABILITY_MODE;
2180 1.41 bouyer if (sc->sc_dma_ok) {
2181 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2182 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2183 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap > 0)
2184 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2185 1.41 bouyer }
2186 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2187 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2188 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
2189 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2190 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2191 1.9 bouyer
2192 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
2193 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2194 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
2195 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
2196 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2197 1.113 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
2198 1.104 bouyer DEBUG_PROBE);
2199 1.9 bouyer
2200 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2201 1.41 bouyer cp = &sc->pciide_channels[channel];
2202 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2203 1.41 bouyer continue;
2204 1.41 bouyer
2205 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
2206 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
2207 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2208 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2209 1.46 mycroft continue;
2210 1.41 bouyer }
2211 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2212 1.41 bouyer pciide_pci_intr);
2213 1.41 bouyer if (cp->hw_ok == 0)
2214 1.41 bouyer continue;
2215 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2216 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
2217 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
2218 1.41 bouyer ideconf);
2219 1.41 bouyer }
2220 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2221 1.41 bouyer
2222 1.41 bouyer if (cp->hw_ok == 0)
2223 1.41 bouyer continue;
2224 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2225 1.28 bouyer }
2226 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2227 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2228 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
2229 1.28 bouyer }
2230 1.28 bouyer
2231 1.28 bouyer void
2232 1.28 bouyer apollo_setup_channel(chp)
2233 1.28 bouyer struct channel_softc *chp;
2234 1.28 bouyer {
2235 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
2236 1.28 bouyer u_int8_t idedma_ctl;
2237 1.28 bouyer int mode, drive;
2238 1.28 bouyer struct ata_drive_datas *drvp;
2239 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2240 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2241 1.28 bouyer
2242 1.28 bouyer idedma_ctl = 0;
2243 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
2244 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
2245 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
2246 1.100 tsutsui udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
2247 1.28 bouyer
2248 1.28 bouyer /* setup DMA if needed */
2249 1.28 bouyer pciide_channel_dma_setup(cp);
2250 1.9 bouyer
2251 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2252 1.28 bouyer drvp = &chp->ch_drive[drive];
2253 1.28 bouyer /* If no drive, skip */
2254 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2255 1.28 bouyer continue;
2256 1.28 bouyer /* add timing values, setup DMA if needed */
2257 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2258 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2259 1.28 bouyer mode = drvp->PIO_mode;
2260 1.28 bouyer goto pio;
2261 1.8 drochner }
2262 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2263 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2264 1.28 bouyer /* use Ultra/DMA */
2265 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2266 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2267 1.113 bouyer APO_UDMA_EN_MTH(chp->channel, drive);
2268 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap == 5) {
2269 1.113 bouyer /* 686b */
2270 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2271 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2272 1.113 bouyer drive, apollo_udma100_tim[drvp->UDMA_mode]);
2273 1.113 bouyer } else if (sc->sc_wdcdev.UDMA_cap == 4) {
2274 1.113 bouyer /* 596b or 686a */
2275 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2276 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2277 1.113 bouyer drive, apollo_udma66_tim[drvp->UDMA_mode]);
2278 1.113 bouyer } else {
2279 1.113 bouyer /* 596a or 586b */
2280 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2281 1.113 bouyer drive, apollo_udma33_tim[drvp->UDMA_mode]);
2282 1.113 bouyer }
2283 1.28 bouyer /* can use PIO timings, MW DMA unused */
2284 1.28 bouyer mode = drvp->PIO_mode;
2285 1.28 bouyer } else {
2286 1.28 bouyer /* use Multiword DMA */
2287 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2288 1.28 bouyer /* mode = min(pio, dma+2) */
2289 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2290 1.28 bouyer mode = drvp->PIO_mode;
2291 1.28 bouyer else
2292 1.37 bouyer mode = drvp->DMA_mode + 2;
2293 1.8 drochner }
2294 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2295 1.28 bouyer
2296 1.28 bouyer pio: /* setup PIO mode */
2297 1.37 bouyer if (mode <= 2) {
2298 1.37 bouyer drvp->DMA_mode = 0;
2299 1.37 bouyer drvp->PIO_mode = 0;
2300 1.37 bouyer mode = 0;
2301 1.37 bouyer } else {
2302 1.37 bouyer drvp->PIO_mode = mode;
2303 1.37 bouyer drvp->DMA_mode = mode - 2;
2304 1.37 bouyer }
2305 1.28 bouyer datatim_reg |=
2306 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2307 1.28 bouyer apollo_pio_set[mode]) |
2308 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2309 1.28 bouyer apollo_pio_rec[mode]);
2310 1.28 bouyer }
2311 1.28 bouyer if (idedma_ctl != 0) {
2312 1.28 bouyer /* Add software bits in status register */
2313 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2314 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2315 1.28 bouyer idedma_ctl);
2316 1.9 bouyer }
2317 1.28 bouyer pciide_print_modes(cp);
2318 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2319 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2320 1.9 bouyer }
2321 1.6 cgd
2322 1.18 drochner void
2323 1.41 bouyer cmd_channel_map(pa, sc, channel)
2324 1.9 bouyer struct pci_attach_args *pa;
2325 1.41 bouyer struct pciide_softc *sc;
2326 1.41 bouyer int channel;
2327 1.9 bouyer {
2328 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2329 1.18 drochner bus_size_t cmdsize, ctlsize;
2330 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2331 1.139 bouyer int interface, one_channel;
2332 1.70 bouyer
2333 1.70 bouyer /*
2334 1.70 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2335 1.70 bouyer * In this case, we have to fake interface
2336 1.70 bouyer */
2337 1.70 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2338 1.70 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2339 1.70 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2340 1.70 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2341 1.70 bouyer CMD_CONF_DSA1)
2342 1.70 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2343 1.70 bouyer PCIIDE_INTERFACE_PCI(1);
2344 1.70 bouyer } else {
2345 1.70 bouyer interface = PCI_INTERFACE(pa->pa_class);
2346 1.70 bouyer }
2347 1.6 cgd
2348 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2349 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2350 1.41 bouyer cp->wdc_channel.channel = channel;
2351 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2352 1.41 bouyer
2353 1.139 bouyer /*
2354 1.139 bouyer * Older CMD64X doesn't have independant channels
2355 1.139 bouyer */
2356 1.139 bouyer switch (sc->sc_pp->ide_product) {
2357 1.139 bouyer case PCI_PRODUCT_CMDTECH_649:
2358 1.139 bouyer one_channel = 0;
2359 1.139 bouyer break;
2360 1.139 bouyer default:
2361 1.139 bouyer one_channel = 1;
2362 1.139 bouyer break;
2363 1.139 bouyer }
2364 1.139 bouyer
2365 1.139 bouyer if (channel > 0 && one_channel) {
2366 1.41 bouyer cp->wdc_channel.ch_queue =
2367 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2368 1.41 bouyer } else {
2369 1.41 bouyer cp->wdc_channel.ch_queue =
2370 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2371 1.41 bouyer }
2372 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2373 1.41 bouyer printf("%s %s channel: "
2374 1.41 bouyer "can't allocate memory for command queue",
2375 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2376 1.41 bouyer return;
2377 1.18 drochner }
2378 1.18 drochner
2379 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2380 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2381 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2382 1.41 bouyer "configured" : "wired",
2383 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2384 1.41 bouyer "native-PCI" : "compatibility");
2385 1.5 cgd
2386 1.9 bouyer /*
2387 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2388 1.9 bouyer * there's no way to disable the first channel without disabling
2389 1.9 bouyer * the whole device
2390 1.9 bouyer */
2391 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2392 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2393 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2394 1.18 drochner return;
2395 1.18 drochner }
2396 1.18 drochner
2397 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2398 1.18 drochner if (cp->hw_ok == 0)
2399 1.18 drochner return;
2400 1.41 bouyer if (channel == 1) {
2401 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2402 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2403 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2404 1.24 bouyer CMD_CTRL, ctrl);
2405 1.18 drochner }
2406 1.18 drochner }
2407 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2408 1.41 bouyer }
2409 1.41 bouyer
2410 1.41 bouyer int
2411 1.41 bouyer cmd_pci_intr(arg)
2412 1.41 bouyer void *arg;
2413 1.41 bouyer {
2414 1.41 bouyer struct pciide_softc *sc = arg;
2415 1.41 bouyer struct pciide_channel *cp;
2416 1.41 bouyer struct channel_softc *wdc_cp;
2417 1.41 bouyer int i, rv, crv;
2418 1.41 bouyer u_int32_t priirq, secirq;
2419 1.41 bouyer
2420 1.41 bouyer rv = 0;
2421 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2422 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2423 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2424 1.41 bouyer cp = &sc->pciide_channels[i];
2425 1.41 bouyer wdc_cp = &cp->wdc_channel;
2426 1.41 bouyer /* If a compat channel skip. */
2427 1.41 bouyer if (cp->compat)
2428 1.41 bouyer continue;
2429 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2430 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2431 1.41 bouyer crv = wdcintr(wdc_cp);
2432 1.41 bouyer if (crv == 0)
2433 1.41 bouyer printf("%s:%d: bogus intr\n",
2434 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2435 1.41 bouyer else
2436 1.41 bouyer rv = 1;
2437 1.41 bouyer }
2438 1.41 bouyer }
2439 1.41 bouyer return rv;
2440 1.14 bouyer }
2441 1.14 bouyer
2442 1.14 bouyer void
2443 1.41 bouyer cmd_chip_map(sc, pa)
2444 1.14 bouyer struct pciide_softc *sc;
2445 1.41 bouyer struct pci_attach_args *pa;
2446 1.14 bouyer {
2447 1.41 bouyer int channel;
2448 1.39 mrg
2449 1.41 bouyer /*
2450 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2451 1.41 bouyer * and base adresses registers can be disabled at
2452 1.41 bouyer * hardware level. In this case, the device is wired
2453 1.41 bouyer * in compat mode and its first channel is always enabled,
2454 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2455 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2456 1.41 bouyer * can't be disabled.
2457 1.41 bouyer */
2458 1.41 bouyer
2459 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2460 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2461 1.41 bouyer return;
2462 1.41 bouyer #endif
2463 1.41 bouyer
2464 1.45 bouyer printf("%s: hardware does not support DMA\n",
2465 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2466 1.41 bouyer sc->sc_dma_ok = 0;
2467 1.41 bouyer
2468 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2469 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2470 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2471 1.41 bouyer
2472 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2473 1.41 bouyer cmd_channel_map(pa, sc, channel);
2474 1.41 bouyer }
2475 1.14 bouyer }
2476 1.14 bouyer
2477 1.14 bouyer void
2478 1.70 bouyer cmd0643_9_chip_map(sc, pa)
2479 1.14 bouyer struct pciide_softc *sc;
2480 1.41 bouyer struct pci_attach_args *pa;
2481 1.41 bouyer {
2482 1.41 bouyer struct pciide_channel *cp;
2483 1.28 bouyer int channel;
2484 1.149 mycroft pcireg_t rev = PCI_REVISION(pa->pa_class);
2485 1.28 bouyer
2486 1.41 bouyer /*
2487 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2488 1.41 bouyer * and base adresses registers can be disabled at
2489 1.41 bouyer * hardware level. In this case, the device is wired
2490 1.41 bouyer * in compat mode and its first channel is always enabled,
2491 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2492 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2493 1.41 bouyer * can't be disabled.
2494 1.41 bouyer */
2495 1.41 bouyer
2496 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2497 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2498 1.41 bouyer return;
2499 1.41 bouyer #endif
2500 1.41 bouyer printf("%s: bus-master DMA support present",
2501 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2502 1.41 bouyer pciide_mapreg_dma(sc, pa);
2503 1.41 bouyer printf("\n");
2504 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2505 1.67 bouyer WDC_CAPABILITY_MODE;
2506 1.67 bouyer if (sc->sc_dma_ok) {
2507 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2508 1.70 bouyer switch (sc->sc_pp->ide_product) {
2509 1.70 bouyer case PCI_PRODUCT_CMDTECH_649:
2510 1.135 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2511 1.135 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2512 1.135 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2513 1.135 bouyer break;
2514 1.70 bouyer case PCI_PRODUCT_CMDTECH_648:
2515 1.70 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2516 1.70 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2517 1.82 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2518 1.82 bouyer break;
2519 1.79 bouyer case PCI_PRODUCT_CMDTECH_646:
2520 1.82 bouyer if (rev >= CMD0646U2_REV) {
2521 1.82 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2522 1.82 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2523 1.83 bouyer } else if (rev >= CMD0646U_REV) {
2524 1.83 bouyer /*
2525 1.83 bouyer * Linux's driver claims that the 646U is broken
2526 1.83 bouyer * with UDMA. Only enable it if we know what we're
2527 1.83 bouyer * doing
2528 1.83 bouyer */
2529 1.84 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2530 1.83 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2531 1.83 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2532 1.83 bouyer #endif
2533 1.136 wiz /* explicitly disable UDMA */
2534 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2535 1.83 bouyer CMD_UDMATIM(0), 0);
2536 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2537 1.83 bouyer CMD_UDMATIM(1), 0);
2538 1.82 bouyer }
2539 1.79 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2540 1.72 tron break;
2541 1.72 tron default:
2542 1.72 tron sc->sc_wdcdev.irqack = pciide_irqack;
2543 1.70 bouyer }
2544 1.67 bouyer }
2545 1.41 bouyer
2546 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2547 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2548 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2549 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2550 1.70 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2551 1.41 bouyer
2552 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2553 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2554 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2555 1.28 bouyer DEBUG_PROBE);
2556 1.41 bouyer
2557 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2558 1.41 bouyer cp = &sc->pciide_channels[channel];
2559 1.41 bouyer cmd_channel_map(pa, sc, channel);
2560 1.41 bouyer if (cp->hw_ok == 0)
2561 1.41 bouyer continue;
2562 1.70 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2563 1.28 bouyer }
2564 1.84 bouyer /*
2565 1.84 bouyer * note - this also makes sure we clear the irq disable and reset
2566 1.84 bouyer * bits
2567 1.84 bouyer */
2568 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2569 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2570 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2571 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2572 1.28 bouyer DEBUG_PROBE);
2573 1.28 bouyer }
2574 1.28 bouyer
2575 1.28 bouyer void
2576 1.70 bouyer cmd0643_9_setup_channel(chp)
2577 1.14 bouyer struct channel_softc *chp;
2578 1.28 bouyer {
2579 1.14 bouyer struct ata_drive_datas *drvp;
2580 1.14 bouyer u_int8_t tim;
2581 1.70 bouyer u_int32_t idedma_ctl, udma_reg;
2582 1.28 bouyer int drive;
2583 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2584 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2585 1.28 bouyer
2586 1.28 bouyer idedma_ctl = 0;
2587 1.28 bouyer /* setup DMA if needed */
2588 1.28 bouyer pciide_channel_dma_setup(cp);
2589 1.14 bouyer
2590 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2591 1.28 bouyer drvp = &chp->ch_drive[drive];
2592 1.28 bouyer /* If no drive, skip */
2593 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2594 1.28 bouyer continue;
2595 1.28 bouyer /* add timing values, setup DMA if needed */
2596 1.70 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2597 1.70 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2598 1.70 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2599 1.82 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2600 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2601 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2602 1.70 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2603 1.70 bouyer if (drvp->UDMA_mode > 2 &&
2604 1.70 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2605 1.70 bouyer CMD_BICSR) &
2606 1.70 bouyer CMD_BICSR_80(chp->channel)) == 0)
2607 1.70 bouyer drvp->UDMA_mode = 2;
2608 1.70 bouyer if (drvp->UDMA_mode > 2)
2609 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2610 1.82 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2611 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2612 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2613 1.70 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2614 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2615 1.70 bouyer udma_reg |=
2616 1.82 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2617 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2618 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2619 1.70 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2620 1.70 bouyer } else {
2621 1.70 bouyer /*
2622 1.70 bouyer * use Multiword DMA.
2623 1.70 bouyer * Timings will be used for both PIO and DMA,
2624 1.70 bouyer * so adjust DMA mode if needed
2625 1.82 bouyer * if we have a 0646U2/8/9, turn off UDMA
2626 1.70 bouyer */
2627 1.70 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2628 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2629 1.70 bouyer sc->sc_tag,
2630 1.70 bouyer CMD_UDMATIM(chp->channel));
2631 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2632 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2633 1.70 bouyer CMD_UDMATIM(chp->channel),
2634 1.70 bouyer udma_reg);
2635 1.70 bouyer }
2636 1.70 bouyer if (drvp->PIO_mode >= 3 &&
2637 1.70 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2638 1.70 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2639 1.70 bouyer }
2640 1.70 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2641 1.14 bouyer }
2642 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2643 1.14 bouyer }
2644 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2645 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2646 1.28 bouyer }
2647 1.28 bouyer if (idedma_ctl != 0) {
2648 1.28 bouyer /* Add software bits in status register */
2649 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2650 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2651 1.28 bouyer idedma_ctl);
2652 1.14 bouyer }
2653 1.28 bouyer pciide_print_modes(cp);
2654 1.72 tron }
2655 1.72 tron
2656 1.72 tron void
2657 1.79 bouyer cmd646_9_irqack(chp)
2658 1.72 tron struct channel_softc *chp;
2659 1.72 tron {
2660 1.72 tron u_int32_t priirq, secirq;
2661 1.72 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2662 1.72 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2663 1.72 tron
2664 1.72 tron if (chp->channel == 0) {
2665 1.72 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2666 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2667 1.72 tron } else {
2668 1.72 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2669 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2670 1.72 tron }
2671 1.72 tron pciide_irqack(chp);
2672 1.1 cgd }
2673 1.1 cgd
2674 1.18 drochner void
2675 1.41 bouyer cy693_chip_map(sc, pa)
2676 1.18 drochner struct pciide_softc *sc;
2677 1.41 bouyer struct pci_attach_args *pa;
2678 1.41 bouyer {
2679 1.41 bouyer struct pciide_channel *cp;
2680 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2681 1.41 bouyer bus_size_t cmdsize, ctlsize;
2682 1.41 bouyer
2683 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2684 1.41 bouyer return;
2685 1.41 bouyer /*
2686 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2687 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2688 1.41 bouyer * the real channel
2689 1.41 bouyer */
2690 1.41 bouyer if (pa->pa_function == 1) {
2691 1.61 thorpej sc->sc_cy_compatchan = 0;
2692 1.41 bouyer } else if (pa->pa_function == 2) {
2693 1.61 thorpej sc->sc_cy_compatchan = 1;
2694 1.41 bouyer } else {
2695 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2696 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2697 1.41 bouyer return;
2698 1.41 bouyer }
2699 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2700 1.41 bouyer printf("%s: bus-master DMA support present",
2701 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2702 1.41 bouyer pciide_mapreg_dma(sc, pa);
2703 1.41 bouyer } else {
2704 1.41 bouyer printf("%s: hardware does not support DMA",
2705 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2706 1.41 bouyer sc->sc_dma_ok = 0;
2707 1.41 bouyer }
2708 1.41 bouyer printf("\n");
2709 1.39 mrg
2710 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2711 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2712 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2713 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2714 1.61 thorpej sc->sc_dma_ok = 0;
2715 1.61 thorpej }
2716 1.61 thorpej
2717 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2718 1.41 bouyer WDC_CAPABILITY_MODE;
2719 1.67 bouyer if (sc->sc_dma_ok) {
2720 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2721 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2722 1.67 bouyer }
2723 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2724 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2725 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2726 1.18 drochner
2727 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2728 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2729 1.39 mrg
2730 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2731 1.41 bouyer cp = &sc->pciide_channels[0];
2732 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2733 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2734 1.41 bouyer cp->wdc_channel.channel = 0;
2735 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2736 1.41 bouyer cp->wdc_channel.ch_queue =
2737 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2738 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2739 1.41 bouyer printf("%s primary channel: "
2740 1.41 bouyer "can't allocate memory for command queue",
2741 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2742 1.41 bouyer return;
2743 1.41 bouyer }
2744 1.41 bouyer printf("%s: primary channel %s to ",
2745 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2746 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2747 1.41 bouyer "configured" : "wired");
2748 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2749 1.41 bouyer printf("native-PCI");
2750 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2751 1.41 bouyer pciide_pci_intr);
2752 1.41 bouyer } else {
2753 1.41 bouyer printf("compatibility");
2754 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2755 1.41 bouyer &cmdsize, &ctlsize);
2756 1.41 bouyer }
2757 1.41 bouyer printf(" mode\n");
2758 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2759 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2760 1.41 bouyer wdcattach(&cp->wdc_channel);
2761 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2762 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2763 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2764 1.41 bouyer }
2765 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2766 1.41 bouyer if (cp->hw_ok == 0)
2767 1.41 bouyer return;
2768 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2769 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2770 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2771 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2772 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2773 1.28 bouyer }
2774 1.28 bouyer
2775 1.28 bouyer void
2776 1.28 bouyer cy693_setup_channel(chp)
2777 1.18 drochner struct channel_softc *chp;
2778 1.28 bouyer {
2779 1.18 drochner struct ata_drive_datas *drvp;
2780 1.18 drochner int drive;
2781 1.18 drochner u_int32_t cy_cmd_ctrl;
2782 1.18 drochner u_int32_t idedma_ctl;
2783 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2784 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2785 1.41 bouyer int dma_mode = -1;
2786 1.9 bouyer
2787 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2788 1.28 bouyer
2789 1.28 bouyer /* setup DMA if needed */
2790 1.28 bouyer pciide_channel_dma_setup(cp);
2791 1.28 bouyer
2792 1.18 drochner for (drive = 0; drive < 2; drive++) {
2793 1.18 drochner drvp = &chp->ch_drive[drive];
2794 1.18 drochner /* If no drive, skip */
2795 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2796 1.18 drochner continue;
2797 1.18 drochner /* add timing values, setup DMA if needed */
2798 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2799 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2800 1.41 bouyer /* use Multiword DMA */
2801 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2802 1.41 bouyer dma_mode = drvp->DMA_mode;
2803 1.18 drochner }
2804 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2805 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2806 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2807 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2808 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2809 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2810 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2811 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2812 1.18 drochner }
2813 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2814 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2815 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2816 1.61 thorpej
2817 1.61 thorpej if (dma_mode == -1)
2818 1.61 thorpej dma_mode = 0;
2819 1.61 thorpej
2820 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2821 1.61 thorpej /* Note: `multiple' is implied. */
2822 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2823 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2824 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2825 1.61 thorpej }
2826 1.61 thorpej
2827 1.28 bouyer pciide_print_modes(cp);
2828 1.61 thorpej
2829 1.18 drochner if (idedma_ctl != 0) {
2830 1.18 drochner /* Add software bits in status register */
2831 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2832 1.18 drochner IDEDMA_CTL, idedma_ctl);
2833 1.9 bouyer }
2834 1.1 cgd }
2835 1.1 cgd
2836 1.130 tron static int
2837 1.130 tron sis_hostbr_match(pa)
2838 1.130 tron struct pci_attach_args *pa;
2839 1.130 tron {
2840 1.130 tron return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
2841 1.131 tron ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
2842 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
2843 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
2844 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735)));
2845 1.130 tron }
2846 1.130 tron
2847 1.18 drochner void
2848 1.41 bouyer sis_chip_map(sc, pa)
2849 1.41 bouyer struct pciide_softc *sc;
2850 1.18 drochner struct pci_attach_args *pa;
2851 1.41 bouyer {
2852 1.18 drochner struct pciide_channel *cp;
2853 1.41 bouyer int channel;
2854 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2855 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2856 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2857 1.18 drochner bus_size_t cmdsize, ctlsize;
2858 1.121 bouyer pcitag_t pchb_tag;
2859 1.121 bouyer pcireg_t pchb_id, pchb_class;
2860 1.9 bouyer
2861 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2862 1.18 drochner return;
2863 1.41 bouyer printf("%s: bus-master DMA support present",
2864 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2865 1.41 bouyer pciide_mapreg_dma(sc, pa);
2866 1.41 bouyer printf("\n");
2867 1.121 bouyer
2868 1.121 bouyer /* get a PCI tag for the host bridge (function 0 of the same device) */
2869 1.121 bouyer pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2870 1.121 bouyer /* and read ID and rev of the ISA bridge */
2871 1.121 bouyer pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
2872 1.121 bouyer pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
2873 1.121 bouyer
2874 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2875 1.67 bouyer WDC_CAPABILITY_MODE;
2876 1.51 bouyer if (sc->sc_dma_ok) {
2877 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2878 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2879 1.121 bouyer /*
2880 1.121 bouyer * controllers associated to a rev 0x2 530 Host to PCI Bridge
2881 1.121 bouyer * have problems with UDMA (info provided by Christos)
2882 1.121 bouyer */
2883 1.121 bouyer if (rev >= 0xd0 &&
2884 1.121 bouyer (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
2885 1.121 bouyer PCI_REVISION(pchb_class) >= 0x03))
2886 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2887 1.51 bouyer }
2888 1.9 bouyer
2889 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2890 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2891 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2892 1.130 tron /*
2893 1.130 tron * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
2894 1.130 tron * chipsets.
2895 1.130 tron */
2896 1.130 tron sc->sc_wdcdev.UDMA_cap =
2897 1.130 tron pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
2898 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2899 1.15 bouyer
2900 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2901 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2902 1.28 bouyer
2903 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2904 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2905 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2906 1.41 bouyer
2907 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2908 1.41 bouyer cp = &sc->pciide_channels[channel];
2909 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2910 1.41 bouyer continue;
2911 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2912 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2913 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2914 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2915 1.46 mycroft continue;
2916 1.41 bouyer }
2917 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2918 1.41 bouyer pciide_pci_intr);
2919 1.41 bouyer if (cp->hw_ok == 0)
2920 1.41 bouyer continue;
2921 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2922 1.41 bouyer if (channel == 0)
2923 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2924 1.41 bouyer else
2925 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2926 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2927 1.41 bouyer sis_ctr0);
2928 1.41 bouyer }
2929 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2930 1.41 bouyer if (cp->hw_ok == 0)
2931 1.41 bouyer continue;
2932 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2933 1.41 bouyer }
2934 1.28 bouyer }
2935 1.28 bouyer
2936 1.28 bouyer void
2937 1.28 bouyer sis_setup_channel(chp)
2938 1.15 bouyer struct channel_softc *chp;
2939 1.28 bouyer {
2940 1.15 bouyer struct ata_drive_datas *drvp;
2941 1.28 bouyer int drive;
2942 1.18 drochner u_int32_t sis_tim;
2943 1.18 drochner u_int32_t idedma_ctl;
2944 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2945 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2946 1.15 bouyer
2947 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2948 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2949 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2950 1.28 bouyer DEBUG_PROBE);
2951 1.28 bouyer sis_tim = 0;
2952 1.18 drochner idedma_ctl = 0;
2953 1.28 bouyer /* setup DMA if needed */
2954 1.28 bouyer pciide_channel_dma_setup(cp);
2955 1.28 bouyer
2956 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2957 1.28 bouyer drvp = &chp->ch_drive[drive];
2958 1.28 bouyer /* If no drive, skip */
2959 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2960 1.28 bouyer continue;
2961 1.28 bouyer /* add timing values, setup DMA if needed */
2962 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2963 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2964 1.28 bouyer goto pio;
2965 1.28 bouyer
2966 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2967 1.28 bouyer /* use Ultra/DMA */
2968 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2969 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2970 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2971 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2972 1.28 bouyer } else {
2973 1.28 bouyer /*
2974 1.28 bouyer * use Multiword DMA
2975 1.28 bouyer * Timings will be used for both PIO and DMA,
2976 1.28 bouyer * so adjust DMA mode if needed
2977 1.28 bouyer */
2978 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2979 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2980 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2981 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2982 1.32 bouyer drvp->PIO_mode - 2 : 0;
2983 1.28 bouyer if (drvp->DMA_mode == 0)
2984 1.28 bouyer drvp->PIO_mode = 0;
2985 1.28 bouyer }
2986 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2987 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2988 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2989 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2990 1.28 bouyer SIS_TIM_REC_OFF(drive);
2991 1.28 bouyer }
2992 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2993 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2994 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2995 1.18 drochner if (idedma_ctl != 0) {
2996 1.18 drochner /* Add software bits in status register */
2997 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2998 1.18 drochner IDEDMA_CTL, idedma_ctl);
2999 1.18 drochner }
3000 1.28 bouyer pciide_print_modes(cp);
3001 1.18 drochner }
3002 1.18 drochner
3003 1.130 tron static int
3004 1.129 bouyer acer_isabr_match(pa)
3005 1.129 bouyer struct pci_attach_args *pa;
3006 1.129 bouyer {
3007 1.130 tron return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALI) &&
3008 1.130 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALI_M1543));
3009 1.129 bouyer }
3010 1.129 bouyer
3011 1.18 drochner void
3012 1.41 bouyer acer_chip_map(sc, pa)
3013 1.41 bouyer struct pciide_softc *sc;
3014 1.18 drochner struct pci_attach_args *pa;
3015 1.41 bouyer {
3016 1.129 bouyer struct pci_attach_args isa_pa;
3017 1.18 drochner struct pciide_channel *cp;
3018 1.41 bouyer int channel;
3019 1.41 bouyer pcireg_t cr, interface;
3020 1.18 drochner bus_size_t cmdsize, ctlsize;
3021 1.107 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
3022 1.18 drochner
3023 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3024 1.18 drochner return;
3025 1.41 bouyer printf("%s: bus-master DMA support present",
3026 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3027 1.41 bouyer pciide_mapreg_dma(sc, pa);
3028 1.41 bouyer printf("\n");
3029 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3030 1.67 bouyer WDC_CAPABILITY_MODE;
3031 1.67 bouyer if (sc->sc_dma_ok) {
3032 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
3033 1.124 bouyer if (rev >= 0x20) {
3034 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
3035 1.124 bouyer if (rev >= 0xC4)
3036 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3037 1.127 tsutsui else if (rev >= 0xC2)
3038 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3039 1.124 bouyer else
3040 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3041 1.124 bouyer }
3042 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3043 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3044 1.67 bouyer }
3045 1.41 bouyer
3046 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
3047 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
3048 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
3049 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3050 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3051 1.30 bouyer
3052 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
3053 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
3054 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
3055 1.30 bouyer
3056 1.41 bouyer /* Enable "microsoft register bits" R/W. */
3057 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
3058 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
3059 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
3060 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
3061 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
3062 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
3063 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
3064 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
3065 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
3066 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
3067 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
3068 1.41 bouyer /* Don't use cr, re-read the real register content instead */
3069 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
3070 1.41 bouyer PCI_CLASS_REG));
3071 1.41 bouyer
3072 1.124 bouyer /* From linux: enable "Cable Detection" */
3073 1.124 bouyer if (rev >= 0xC2) {
3074 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
3075 1.127 tsutsui pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
3076 1.127 tsutsui | ACER_0x4B_CDETECT);
3077 1.124 bouyer /* set south-bridge's enable bit, m1533, 0x79 */
3078 1.129 bouyer if (pci_find_device(&isa_pa, acer_isabr_match) == 0) {
3079 1.129 bouyer printf("%s: can't find PCI/ISA bridge, downgrading "
3080 1.129 bouyer "to Ultra/33\n", sc->sc_wdcdev.sc_dev.dv_xname);
3081 1.129 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3082 1.129 bouyer } else {
3083 1.129 bouyer if (rev == 0xC2)
3084 1.129 bouyer /* 1543C-B0 (m1533, 0x79, bit 2) */
3085 1.129 bouyer pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
3086 1.129 bouyer ACER_0x79,
3087 1.129 bouyer pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
3088 1.129 bouyer ACER_0x79)
3089 1.129 bouyer | ACER_0x79_REVC2_EN);
3090 1.129 bouyer else
3091 1.129 bouyer /* 1553/1535 (m1533, 0x79, bit 1) */
3092 1.129 bouyer pciide_pci_write(isa_pa.pa_pc, isa_pa.pa_tag,
3093 1.129 bouyer ACER_0x79,
3094 1.129 bouyer pciide_pci_read(isa_pa.pa_pc, isa_pa.pa_tag,
3095 1.129 bouyer ACER_0x79)
3096 1.129 bouyer | ACER_0x79_EN);
3097 1.129 bouyer }
3098 1.124 bouyer }
3099 1.124 bouyer
3100 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3101 1.41 bouyer cp = &sc->pciide_channels[channel];
3102 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3103 1.41 bouyer continue;
3104 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
3105 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3106 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3107 1.41 bouyer continue;
3108 1.41 bouyer }
3109 1.124 bouyer /* newer controllers seems to lack the ACER_CHIDS. Sigh */
3110 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3111 1.124 bouyer (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
3112 1.41 bouyer if (cp->hw_ok == 0)
3113 1.41 bouyer continue;
3114 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
3115 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
3116 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3117 1.41 bouyer PCI_CLASS_REG, cr);
3118 1.41 bouyer }
3119 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3120 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
3121 1.30 bouyer }
3122 1.30 bouyer }
3123 1.30 bouyer
3124 1.30 bouyer void
3125 1.30 bouyer acer_setup_channel(chp)
3126 1.30 bouyer struct channel_softc *chp;
3127 1.30 bouyer {
3128 1.30 bouyer struct ata_drive_datas *drvp;
3129 1.30 bouyer int drive;
3130 1.30 bouyer u_int32_t acer_fifo_udma;
3131 1.30 bouyer u_int32_t idedma_ctl;
3132 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3133 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3134 1.30 bouyer
3135 1.30 bouyer idedma_ctl = 0;
3136 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
3137 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
3138 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3139 1.30 bouyer /* setup DMA if needed */
3140 1.30 bouyer pciide_channel_dma_setup(cp);
3141 1.30 bouyer
3142 1.124 bouyer if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
3143 1.124 bouyer DRIVE_UDMA) { /* check 80 pins cable */
3144 1.124 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
3145 1.124 bouyer ACER_0x4A_80PIN(chp->channel)) {
3146 1.124 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3147 1.124 bouyer chp->ch_drive[0].UDMA_mode = 2;
3148 1.124 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3149 1.124 bouyer chp->ch_drive[1].UDMA_mode = 2;
3150 1.124 bouyer }
3151 1.124 bouyer }
3152 1.124 bouyer
3153 1.30 bouyer for (drive = 0; drive < 2; drive++) {
3154 1.30 bouyer drvp = &chp->ch_drive[drive];
3155 1.30 bouyer /* If no drive, skip */
3156 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3157 1.30 bouyer continue;
3158 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
3159 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
3160 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3161 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
3162 1.30 bouyer /* clear FIFO/DMA mode */
3163 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
3164 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
3165 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
3166 1.30 bouyer
3167 1.30 bouyer /* add timing values, setup DMA if needed */
3168 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
3169 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
3170 1.30 bouyer acer_fifo_udma |=
3171 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
3172 1.30 bouyer goto pio;
3173 1.30 bouyer }
3174 1.30 bouyer
3175 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
3176 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3177 1.30 bouyer /* use Ultra/DMA */
3178 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3179 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
3180 1.30 bouyer acer_fifo_udma |=
3181 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
3182 1.30 bouyer acer_udma[drvp->UDMA_mode]);
3183 1.124 bouyer /* XXX disable if one drive < UDMA3 ? */
3184 1.124 bouyer if (drvp->UDMA_mode >= 3) {
3185 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
3186 1.124 bouyer ACER_0x4B,
3187 1.124 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3188 1.124 bouyer ACER_0x4B) | ACER_0x4B_UDMA66);
3189 1.124 bouyer }
3190 1.30 bouyer } else {
3191 1.30 bouyer /*
3192 1.30 bouyer * use Multiword DMA
3193 1.30 bouyer * Timings will be used for both PIO and DMA,
3194 1.30 bouyer * so adjust DMA mode if needed
3195 1.30 bouyer */
3196 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3197 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3198 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3199 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3200 1.32 bouyer drvp->PIO_mode - 2 : 0;
3201 1.30 bouyer if (drvp->DMA_mode == 0)
3202 1.30 bouyer drvp->PIO_mode = 0;
3203 1.30 bouyer }
3204 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3205 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
3206 1.30 bouyer ACER_IDETIM(chp->channel, drive),
3207 1.30 bouyer acer_pio[drvp->PIO_mode]);
3208 1.30 bouyer }
3209 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
3210 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3211 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
3212 1.30 bouyer if (idedma_ctl != 0) {
3213 1.30 bouyer /* Add software bits in status register */
3214 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3215 1.30 bouyer IDEDMA_CTL, idedma_ctl);
3216 1.30 bouyer }
3217 1.30 bouyer pciide_print_modes(cp);
3218 1.30 bouyer }
3219 1.30 bouyer
3220 1.41 bouyer int
3221 1.41 bouyer acer_pci_intr(arg)
3222 1.41 bouyer void *arg;
3223 1.41 bouyer {
3224 1.41 bouyer struct pciide_softc *sc = arg;
3225 1.41 bouyer struct pciide_channel *cp;
3226 1.41 bouyer struct channel_softc *wdc_cp;
3227 1.41 bouyer int i, rv, crv;
3228 1.41 bouyer u_int32_t chids;
3229 1.41 bouyer
3230 1.41 bouyer rv = 0;
3231 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
3232 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3233 1.41 bouyer cp = &sc->pciide_channels[i];
3234 1.41 bouyer wdc_cp = &cp->wdc_channel;
3235 1.41 bouyer /* If a compat channel skip. */
3236 1.41 bouyer if (cp->compat)
3237 1.41 bouyer continue;
3238 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
3239 1.41 bouyer crv = wdcintr(wdc_cp);
3240 1.41 bouyer if (crv == 0)
3241 1.41 bouyer printf("%s:%d: bogus intr\n",
3242 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3243 1.41 bouyer else
3244 1.41 bouyer rv = 1;
3245 1.41 bouyer }
3246 1.41 bouyer }
3247 1.41 bouyer return rv;
3248 1.41 bouyer }
3249 1.41 bouyer
3250 1.67 bouyer void
3251 1.67 bouyer hpt_chip_map(sc, pa)
3252 1.111 tsutsui struct pciide_softc *sc;
3253 1.67 bouyer struct pci_attach_args *pa;
3254 1.67 bouyer {
3255 1.67 bouyer struct pciide_channel *cp;
3256 1.67 bouyer int i, compatchan, revision;
3257 1.67 bouyer pcireg_t interface;
3258 1.67 bouyer bus_size_t cmdsize, ctlsize;
3259 1.67 bouyer
3260 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
3261 1.67 bouyer return;
3262 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
3263 1.114 bouyer printf(": Triones/Highpoint ");
3264 1.114 bouyer if (revision == HPT370_REV)
3265 1.114 bouyer printf("HPT370 IDE Controller\n");
3266 1.123 bouyer else if (revision == HPT370A_REV)
3267 1.123 bouyer printf("HPT370A IDE Controller\n");
3268 1.123 bouyer else if (revision == HPT366_REV)
3269 1.123 bouyer printf("HPT366 IDE Controller\n");
3270 1.114 bouyer else
3271 1.123 bouyer printf("unknown HPT IDE controller rev %d\n", revision);
3272 1.67 bouyer
3273 1.67 bouyer /*
3274 1.67 bouyer * when the chip is in native mode it identifies itself as a
3275 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
3276 1.67 bouyer */
3277 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3278 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3279 1.67 bouyer } else {
3280 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3281 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
3282 1.123 bouyer if (revision == HPT370_REV || revision == HPT370A_REV)
3283 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
3284 1.67 bouyer }
3285 1.67 bouyer
3286 1.67 bouyer printf("%s: bus-master DMA support present",
3287 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3288 1.67 bouyer pciide_mapreg_dma(sc, pa);
3289 1.67 bouyer printf("\n");
3290 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3291 1.67 bouyer WDC_CAPABILITY_MODE;
3292 1.67 bouyer if (sc->sc_dma_ok) {
3293 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3294 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3295 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3296 1.67 bouyer }
3297 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
3298 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
3299 1.67 bouyer
3300 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
3301 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3302 1.67 bouyer if (revision == HPT366_REV) {
3303 1.101 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3304 1.67 bouyer /*
3305 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
3306 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
3307 1.67 bouyer * with the real channel
3308 1.67 bouyer */
3309 1.67 bouyer if (pa->pa_function == 0) {
3310 1.67 bouyer compatchan = 0;
3311 1.67 bouyer } else if (pa->pa_function == 1) {
3312 1.67 bouyer compatchan = 1;
3313 1.67 bouyer } else {
3314 1.67 bouyer printf("%s: unexpected PCI function %d\n",
3315 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3316 1.67 bouyer return;
3317 1.67 bouyer }
3318 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
3319 1.67 bouyer } else {
3320 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
3321 1.101 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3322 1.67 bouyer }
3323 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3324 1.75 bouyer cp = &sc->pciide_channels[i];
3325 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
3326 1.67 bouyer compatchan = i;
3327 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
3328 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
3329 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
3330 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3331 1.67 bouyer continue;
3332 1.67 bouyer }
3333 1.67 bouyer }
3334 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
3335 1.67 bouyer continue;
3336 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
3337 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3338 1.67 bouyer &ctlsize, hpt_pci_intr);
3339 1.67 bouyer } else {
3340 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
3341 1.67 bouyer &cmdsize, &ctlsize);
3342 1.67 bouyer }
3343 1.67 bouyer if (cp->hw_ok == 0)
3344 1.67 bouyer return;
3345 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3346 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3347 1.67 bouyer wdcattach(&cp->wdc_channel);
3348 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
3349 1.67 bouyer }
3350 1.123 bouyer if (revision == HPT370_REV || revision == HPT370A_REV) {
3351 1.81 bouyer /*
3352 1.81 bouyer * HPT370_REV has a bit to disable interrupts, make sure
3353 1.81 bouyer * to clear it
3354 1.81 bouyer */
3355 1.81 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
3356 1.81 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
3357 1.81 bouyer ~HPT_CSEL_IRQDIS);
3358 1.81 bouyer }
3359 1.67 bouyer return;
3360 1.67 bouyer }
3361 1.67 bouyer
3362 1.67 bouyer void
3363 1.67 bouyer hpt_setup_channel(chp)
3364 1.67 bouyer struct channel_softc *chp;
3365 1.67 bouyer {
3366 1.111 tsutsui struct ata_drive_datas *drvp;
3367 1.67 bouyer int drive;
3368 1.67 bouyer int cable;
3369 1.67 bouyer u_int32_t before, after;
3370 1.67 bouyer u_int32_t idedma_ctl;
3371 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3372 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3373 1.67 bouyer
3374 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
3375 1.67 bouyer
3376 1.67 bouyer /* setup DMA if needed */
3377 1.67 bouyer pciide_channel_dma_setup(cp);
3378 1.67 bouyer
3379 1.67 bouyer idedma_ctl = 0;
3380 1.67 bouyer
3381 1.67 bouyer /* Per drive settings */
3382 1.67 bouyer for (drive = 0; drive < 2; drive++) {
3383 1.67 bouyer drvp = &chp->ch_drive[drive];
3384 1.67 bouyer /* If no drive, skip */
3385 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3386 1.67 bouyer continue;
3387 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
3388 1.67 bouyer HPT_IDETIM(chp->channel, drive));
3389 1.67 bouyer
3390 1.111 tsutsui /* add timing values, setup DMA if needed */
3391 1.111 tsutsui if (drvp->drive_flags & DRIVE_UDMA) {
3392 1.101 bouyer /* use Ultra/DMA */
3393 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3394 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
3395 1.67 bouyer drvp->UDMA_mode > 2)
3396 1.67 bouyer drvp->UDMA_mode = 2;
3397 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3398 1.67 bouyer hpt370_udma[drvp->UDMA_mode] :
3399 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
3400 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3401 1.111 tsutsui } else if (drvp->drive_flags & DRIVE_DMA) {
3402 1.111 tsutsui /*
3403 1.111 tsutsui * use Multiword DMA.
3404 1.111 tsutsui * Timings will be used for both PIO and DMA, so adjust
3405 1.111 tsutsui * DMA mode if needed
3406 1.111 tsutsui */
3407 1.111 tsutsui if (drvp->PIO_mode >= 3 &&
3408 1.111 tsutsui (drvp->DMA_mode + 2) > drvp->PIO_mode) {
3409 1.111 tsutsui drvp->DMA_mode = drvp->PIO_mode - 2;
3410 1.111 tsutsui }
3411 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3412 1.67 bouyer hpt370_dma[drvp->DMA_mode] :
3413 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3414 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3415 1.111 tsutsui } else {
3416 1.67 bouyer /* PIO only */
3417 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3418 1.67 bouyer hpt370_pio[drvp->PIO_mode] :
3419 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3420 1.67 bouyer }
3421 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3422 1.111 tsutsui HPT_IDETIM(chp->channel, drive), after);
3423 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3424 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3425 1.67 bouyer after, before), DEBUG_PROBE);
3426 1.67 bouyer }
3427 1.67 bouyer if (idedma_ctl != 0) {
3428 1.67 bouyer /* Add software bits in status register */
3429 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3430 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3431 1.67 bouyer }
3432 1.67 bouyer pciide_print_modes(cp);
3433 1.67 bouyer }
3434 1.67 bouyer
3435 1.67 bouyer int
3436 1.67 bouyer hpt_pci_intr(arg)
3437 1.67 bouyer void *arg;
3438 1.67 bouyer {
3439 1.67 bouyer struct pciide_softc *sc = arg;
3440 1.67 bouyer struct pciide_channel *cp;
3441 1.67 bouyer struct channel_softc *wdc_cp;
3442 1.67 bouyer int rv = 0;
3443 1.67 bouyer int dmastat, i, crv;
3444 1.67 bouyer
3445 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3446 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3447 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3448 1.143 bouyer if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
3449 1.143 bouyer IDEDMA_CTL_INTR)
3450 1.67 bouyer continue;
3451 1.67 bouyer cp = &sc->pciide_channels[i];
3452 1.67 bouyer wdc_cp = &cp->wdc_channel;
3453 1.67 bouyer crv = wdcintr(wdc_cp);
3454 1.67 bouyer if (crv == 0) {
3455 1.67 bouyer printf("%s:%d: bogus intr\n",
3456 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3457 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3458 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3459 1.67 bouyer } else
3460 1.67 bouyer rv = 1;
3461 1.67 bouyer }
3462 1.67 bouyer return rv;
3463 1.67 bouyer }
3464 1.67 bouyer
3465 1.67 bouyer
3466 1.108 bouyer /* Macros to test product */
3467 1.87 enami #define PDC_IS_262(sc) \
3468 1.87 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3469 1.87 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3470 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3471 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3472 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3473 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3474 1.108 bouyer #define PDC_IS_265(sc) \
3475 1.108 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3476 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3477 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3478 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3479 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3480 1.138 bouyer #define PDC_IS_268(sc) \
3481 1.138 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3482 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3483 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3484 1.48 bouyer
3485 1.30 bouyer void
3486 1.41 bouyer pdc202xx_chip_map(sc, pa)
3487 1.111 tsutsui struct pciide_softc *sc;
3488 1.30 bouyer struct pci_attach_args *pa;
3489 1.41 bouyer {
3490 1.30 bouyer struct pciide_channel *cp;
3491 1.41 bouyer int channel;
3492 1.41 bouyer pcireg_t interface, st, mode;
3493 1.30 bouyer bus_size_t cmdsize, ctlsize;
3494 1.41 bouyer
3495 1.138 bouyer if (!PDC_IS_268(sc)) {
3496 1.138 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3497 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
3498 1.138 bouyer st), DEBUG_PROBE);
3499 1.138 bouyer }
3500 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3501 1.41 bouyer return;
3502 1.41 bouyer
3503 1.41 bouyer /* turn off RAID mode */
3504 1.138 bouyer if (!PDC_IS_268(sc))
3505 1.138 bouyer st &= ~PDC2xx_STATE_IDERAID;
3506 1.31 bouyer
3507 1.31 bouyer /*
3508 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3509 1.41 bouyer * mode. We have to fake interface
3510 1.31 bouyer */
3511 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3512 1.140 bouyer if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
3513 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3514 1.41 bouyer
3515 1.41 bouyer printf("%s: bus-master DMA support present",
3516 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3517 1.41 bouyer pciide_mapreg_dma(sc, pa);
3518 1.41 bouyer printf("\n");
3519 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3520 1.41 bouyer WDC_CAPABILITY_MODE;
3521 1.67 bouyer if (sc->sc_dma_ok) {
3522 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3523 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3524 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3525 1.67 bouyer }
3526 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3527 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3528 1.108 bouyer if (PDC_IS_265(sc))
3529 1.108 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3530 1.108 bouyer else if (PDC_IS_262(sc))
3531 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3532 1.41 bouyer else
3533 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3534 1.138 bouyer sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
3535 1.138 bouyer pdc20268_setup_channel : pdc202xx_setup_channel;
3536 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3537 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3538 1.41 bouyer
3539 1.138 bouyer if (!PDC_IS_268(sc)) {
3540 1.138 bouyer /* setup failsafe defaults */
3541 1.138 bouyer mode = 0;
3542 1.138 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3543 1.138 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3544 1.138 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3545 1.138 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3546 1.138 bouyer for (channel = 0;
3547 1.138 bouyer channel < sc->sc_wdcdev.nchannels;
3548 1.138 bouyer channel++) {
3549 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3550 1.138 bouyer "drive 0 initial timings 0x%x, now 0x%x\n",
3551 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3552 1.138 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3553 1.138 bouyer DEBUG_PROBE);
3554 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3555 1.138 bouyer PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
3556 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3557 1.138 bouyer "drive 1 initial timings 0x%x, now 0x%x\n",
3558 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3559 1.138 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3560 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3561 1.138 bouyer PDC2xx_TIM(channel, 1), mode);
3562 1.138 bouyer }
3563 1.138 bouyer
3564 1.138 bouyer mode = PDC2xx_SCR_DMA;
3565 1.138 bouyer if (PDC_IS_262(sc)) {
3566 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3567 1.138 bouyer } else {
3568 1.138 bouyer /* the BIOS set it up this way */
3569 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3570 1.138 bouyer }
3571 1.138 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3572 1.138 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3573 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, "
3574 1.138 bouyer "now 0x%x\n",
3575 1.138 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3576 1.138 bouyer PDC2xx_SCR),
3577 1.138 bouyer mode), DEBUG_PROBE);
3578 1.138 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3579 1.138 bouyer PDC2xx_SCR, mode);
3580 1.138 bouyer
3581 1.138 bouyer /* controller initial state register is OK even without BIOS */
3582 1.138 bouyer /* Set DMA mode to IDE DMA compatibility */
3583 1.138 bouyer mode =
3584 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3585 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
3586 1.41 bouyer DEBUG_PROBE);
3587 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3588 1.138 bouyer mode | 0x1);
3589 1.138 bouyer mode =
3590 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3591 1.138 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3592 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3593 1.138 bouyer mode | 0x1);
3594 1.41 bouyer }
3595 1.41 bouyer
3596 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3597 1.41 bouyer cp = &sc->pciide_channels[channel];
3598 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3599 1.41 bouyer continue;
3600 1.138 bouyer if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
3601 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3602 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3603 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3604 1.41 bouyer continue;
3605 1.41 bouyer }
3606 1.108 bouyer if (PDC_IS_265(sc))
3607 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3608 1.108 bouyer pdc20265_pci_intr);
3609 1.108 bouyer else
3610 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3611 1.108 bouyer pdc202xx_pci_intr);
3612 1.41 bouyer if (cp->hw_ok == 0)
3613 1.41 bouyer continue;
3614 1.138 bouyer if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
3615 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3616 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3617 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3618 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
3619 1.41 bouyer }
3620 1.138 bouyer if (!PDC_IS_268(sc)) {
3621 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
3622 1.138 bouyer "0x%x\n", st), DEBUG_PROBE);
3623 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3624 1.138 bouyer }
3625 1.41 bouyer return;
3626 1.41 bouyer }
3627 1.41 bouyer
3628 1.41 bouyer void
3629 1.41 bouyer pdc202xx_setup_channel(chp)
3630 1.41 bouyer struct channel_softc *chp;
3631 1.41 bouyer {
3632 1.111 tsutsui struct ata_drive_datas *drvp;
3633 1.41 bouyer int drive;
3634 1.48 bouyer pcireg_t mode, st;
3635 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3636 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3637 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3638 1.48 bouyer int channel = chp->channel;
3639 1.41 bouyer
3640 1.41 bouyer /* setup DMA if needed */
3641 1.41 bouyer pciide_channel_dma_setup(cp);
3642 1.30 bouyer
3643 1.41 bouyer idedma_ctl = 0;
3644 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
3645 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3646 1.108 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
3647 1.108 bouyer DEBUG_PROBE);
3648 1.48 bouyer
3649 1.48 bouyer /* Per channel settings */
3650 1.48 bouyer if (PDC_IS_262(sc)) {
3651 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3652 1.48 bouyer PDC262_U66);
3653 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3654 1.141 bouyer /* Trim UDMA mode */
3655 1.69 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3656 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3657 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3658 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3659 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3660 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3661 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3662 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3663 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3664 1.48 bouyer }
3665 1.48 bouyer /* Set U66 if needed */
3666 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3667 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3668 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3669 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3670 1.48 bouyer scr |= PDC262_U66_EN(channel);
3671 1.48 bouyer else
3672 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3673 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3674 1.48 bouyer PDC262_U66, scr);
3675 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
3676 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, channel,
3677 1.108 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3678 1.108 bouyer PDC262_ATAPI(channel))), DEBUG_PROBE);
3679 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3680 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3681 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3682 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3683 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3684 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3685 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3686 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3687 1.48 bouyer atapi = 0;
3688 1.48 bouyer else
3689 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3690 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3691 1.48 bouyer PDC262_ATAPI(channel), atapi);
3692 1.48 bouyer }
3693 1.48 bouyer }
3694 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3695 1.41 bouyer drvp = &chp->ch_drive[drive];
3696 1.41 bouyer /* If no drive, skip */
3697 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3698 1.41 bouyer continue;
3699 1.48 bouyer mode = 0;
3700 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3701 1.101 bouyer /* use Ultra/DMA */
3702 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3703 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3704 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3705 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3706 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3707 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3708 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3709 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3710 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3711 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3712 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3713 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3714 1.41 bouyer } else {
3715 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3716 1.41 bouyer pdc2xx_dma_mb[0]);
3717 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3718 1.41 bouyer pdc2xx_dma_mc[0]);
3719 1.41 bouyer }
3720 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3721 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3722 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3723 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3724 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3725 1.48 bouyer if (drvp->PIO_mode >= 3) {
3726 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3727 1.48 bouyer if (drive == 0)
3728 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3729 1.48 bouyer }
3730 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3731 1.41 bouyer "timings 0x%x\n",
3732 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3733 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3734 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3735 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3736 1.41 bouyer }
3737 1.138 bouyer if (idedma_ctl != 0) {
3738 1.138 bouyer /* Add software bits in status register */
3739 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3740 1.138 bouyer IDEDMA_CTL, idedma_ctl);
3741 1.138 bouyer }
3742 1.138 bouyer pciide_print_modes(cp);
3743 1.138 bouyer }
3744 1.138 bouyer
3745 1.138 bouyer void
3746 1.138 bouyer pdc20268_setup_channel(chp)
3747 1.138 bouyer struct channel_softc *chp;
3748 1.138 bouyer {
3749 1.138 bouyer struct ata_drive_datas *drvp;
3750 1.138 bouyer int drive;
3751 1.138 bouyer u_int32_t idedma_ctl;
3752 1.138 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3753 1.138 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3754 1.138 bouyer int u100;
3755 1.138 bouyer
3756 1.138 bouyer /* setup DMA if needed */
3757 1.138 bouyer pciide_channel_dma_setup(cp);
3758 1.138 bouyer
3759 1.138 bouyer idedma_ctl = 0;
3760 1.138 bouyer
3761 1.138 bouyer /* I don't know what this is for, FreeBSD does it ... */
3762 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3763 1.138 bouyer IDEDMA_CMD + 0x1, 0x0b);
3764 1.138 bouyer
3765 1.138 bouyer /*
3766 1.138 bouyer * I don't know what this is for; FreeBSD checks this ... this is not
3767 1.138 bouyer * cable type detect.
3768 1.138 bouyer */
3769 1.138 bouyer u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3770 1.138 bouyer IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
3771 1.138 bouyer
3772 1.138 bouyer for (drive = 0; drive < 2; drive++) {
3773 1.138 bouyer drvp = &chp->ch_drive[drive];
3774 1.138 bouyer /* If no drive, skip */
3775 1.138 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3776 1.138 bouyer continue;
3777 1.138 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3778 1.138 bouyer /* use Ultra/DMA */
3779 1.138 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3780 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3781 1.138 bouyer if (drvp->UDMA_mode > 2 && u100 == 0)
3782 1.138 bouyer drvp->UDMA_mode = 2;
3783 1.138 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3784 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3785 1.138 bouyer }
3786 1.138 bouyer }
3787 1.138 bouyer /* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
3788 1.41 bouyer if (idedma_ctl != 0) {
3789 1.41 bouyer /* Add software bits in status register */
3790 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3791 1.41 bouyer IDEDMA_CTL, idedma_ctl);
3792 1.30 bouyer }
3793 1.41 bouyer pciide_print_modes(cp);
3794 1.41 bouyer }
3795 1.41 bouyer
3796 1.41 bouyer int
3797 1.41 bouyer pdc202xx_pci_intr(arg)
3798 1.41 bouyer void *arg;
3799 1.41 bouyer {
3800 1.41 bouyer struct pciide_softc *sc = arg;
3801 1.41 bouyer struct pciide_channel *cp;
3802 1.41 bouyer struct channel_softc *wdc_cp;
3803 1.41 bouyer int i, rv, crv;
3804 1.41 bouyer u_int32_t scr;
3805 1.30 bouyer
3806 1.41 bouyer rv = 0;
3807 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3808 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3809 1.41 bouyer cp = &sc->pciide_channels[i];
3810 1.41 bouyer wdc_cp = &cp->wdc_channel;
3811 1.41 bouyer /* If a compat channel skip. */
3812 1.41 bouyer if (cp->compat)
3813 1.41 bouyer continue;
3814 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
3815 1.41 bouyer crv = wdcintr(wdc_cp);
3816 1.41 bouyer if (crv == 0)
3817 1.108 bouyer printf("%s:%d: bogus intr (reg 0x%x)\n",
3818 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
3819 1.41 bouyer else
3820 1.41 bouyer rv = 1;
3821 1.41 bouyer }
3822 1.108 bouyer }
3823 1.108 bouyer return rv;
3824 1.108 bouyer }
3825 1.108 bouyer
3826 1.108 bouyer int
3827 1.108 bouyer pdc20265_pci_intr(arg)
3828 1.108 bouyer void *arg;
3829 1.108 bouyer {
3830 1.108 bouyer struct pciide_softc *sc = arg;
3831 1.108 bouyer struct pciide_channel *cp;
3832 1.108 bouyer struct channel_softc *wdc_cp;
3833 1.108 bouyer int i, rv, crv;
3834 1.108 bouyer u_int32_t dmastat;
3835 1.108 bouyer
3836 1.108 bouyer rv = 0;
3837 1.108 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3838 1.108 bouyer cp = &sc->pciide_channels[i];
3839 1.108 bouyer wdc_cp = &cp->wdc_channel;
3840 1.108 bouyer /* If a compat channel skip. */
3841 1.108 bouyer if (cp->compat)
3842 1.108 bouyer continue;
3843 1.108 bouyer /*
3844 1.108 bouyer * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
3845 1.108 bouyer * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
3846 1.108 bouyer * So use it instead (requires 2 reg reads instead of 1,
3847 1.108 bouyer * but we can't do it another way).
3848 1.108 bouyer */
3849 1.108 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot,
3850 1.108 bouyer sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3851 1.108 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
3852 1.108 bouyer continue;
3853 1.108 bouyer crv = wdcintr(wdc_cp);
3854 1.108 bouyer if (crv == 0)
3855 1.108 bouyer printf("%s:%d: bogus intr\n",
3856 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3857 1.108 bouyer else
3858 1.108 bouyer rv = 1;
3859 1.15 bouyer }
3860 1.41 bouyer return rv;
3861 1.59 scw }
3862 1.59 scw
3863 1.59 scw void
3864 1.59 scw opti_chip_map(sc, pa)
3865 1.59 scw struct pciide_softc *sc;
3866 1.59 scw struct pci_attach_args *pa;
3867 1.59 scw {
3868 1.59 scw struct pciide_channel *cp;
3869 1.59 scw bus_size_t cmdsize, ctlsize;
3870 1.59 scw pcireg_t interface;
3871 1.59 scw u_int8_t init_ctrl;
3872 1.59 scw int channel;
3873 1.59 scw
3874 1.59 scw if (pciide_chipen(sc, pa) == 0)
3875 1.59 scw return;
3876 1.59 scw printf("%s: bus-master DMA support present",
3877 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
3878 1.120 scw
3879 1.120 scw /*
3880 1.120 scw * XXXSCW:
3881 1.120 scw * There seem to be a couple of buggy revisions/implementations
3882 1.120 scw * of the OPTi pciide chipset. This kludge seems to fix one of
3883 1.120 scw * the reported problems (PR/11644) but still fails for the
3884 1.120 scw * other (PR/13151), although the latter may be due to other
3885 1.120 scw * issues too...
3886 1.120 scw */
3887 1.120 scw if (PCI_REVISION(pa->pa_class) <= 0x12) {
3888 1.120 scw printf(" but disabled due to chip rev. <= 0x12");
3889 1.120 scw sc->sc_dma_ok = 0;
3890 1.120 scw sc->sc_wdcdev.cap = 0;
3891 1.120 scw } else {
3892 1.120 scw sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32;
3893 1.120 scw pciide_mapreg_dma(sc, pa);
3894 1.120 scw }
3895 1.59 scw printf("\n");
3896 1.59 scw
3897 1.120 scw sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
3898 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
3899 1.59 scw if (sc->sc_dma_ok) {
3900 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3901 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3902 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
3903 1.59 scw }
3904 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
3905 1.59 scw
3906 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
3907 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3908 1.59 scw
3909 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3910 1.59 scw OPTI_REG_INIT_CONTROL);
3911 1.59 scw
3912 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3913 1.59 scw
3914 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3915 1.59 scw cp = &sc->pciide_channels[channel];
3916 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
3917 1.59 scw continue;
3918 1.59 scw if (channel == 1 &&
3919 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3920 1.59 scw printf("%s: %s channel ignored (disabled)\n",
3921 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3922 1.59 scw continue;
3923 1.59 scw }
3924 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3925 1.59 scw pciide_pci_intr);
3926 1.59 scw if (cp->hw_ok == 0)
3927 1.59 scw continue;
3928 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
3929 1.59 scw if (cp->hw_ok == 0)
3930 1.59 scw continue;
3931 1.59 scw opti_setup_channel(&cp->wdc_channel);
3932 1.59 scw }
3933 1.59 scw }
3934 1.59 scw
3935 1.59 scw void
3936 1.59 scw opti_setup_channel(chp)
3937 1.59 scw struct channel_softc *chp;
3938 1.59 scw {
3939 1.59 scw struct ata_drive_datas *drvp;
3940 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
3941 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3942 1.66 scw int drive, spd;
3943 1.59 scw int mode[2];
3944 1.59 scw u_int8_t rv, mr;
3945 1.59 scw
3946 1.59 scw /*
3947 1.59 scw * The `Delay' and `Address Setup Time' fields of the
3948 1.59 scw * Miscellaneous Register are always zero initially.
3949 1.59 scw */
3950 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3951 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
3952 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
3953 1.59 scw OPTI_MISC_INDEX_MASK);
3954 1.59 scw
3955 1.59 scw /* Prime the control register before setting timing values */
3956 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3957 1.59 scw
3958 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
3959 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3960 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
3961 1.66 scw
3962 1.59 scw /* setup DMA if needed */
3963 1.59 scw pciide_channel_dma_setup(cp);
3964 1.59 scw
3965 1.59 scw for (drive = 0; drive < 2; drive++) {
3966 1.59 scw drvp = &chp->ch_drive[drive];
3967 1.59 scw /* If no drive, skip */
3968 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
3969 1.59 scw mode[drive] = -1;
3970 1.59 scw continue;
3971 1.59 scw }
3972 1.59 scw
3973 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3974 1.59 scw /*
3975 1.59 scw * Timings will be used for both PIO and DMA,
3976 1.59 scw * so adjust DMA mode if needed
3977 1.59 scw */
3978 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3979 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3980 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3981 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3982 1.59 scw drvp->PIO_mode - 2 : 0;
3983 1.59 scw if (drvp->DMA_mode == 0)
3984 1.59 scw drvp->PIO_mode = 0;
3985 1.59 scw
3986 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3987 1.59 scw } else
3988 1.59 scw mode[drive] = drvp->PIO_mode;
3989 1.59 scw
3990 1.59 scw if (drive && mode[0] >= 0 &&
3991 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3992 1.59 scw /*
3993 1.59 scw * Can't have two drives using different values
3994 1.59 scw * for `Address Setup Time'.
3995 1.59 scw * Slow down the faster drive to compensate.
3996 1.59 scw */
3997 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
3998 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
3999 1.59 scw
4000 1.59 scw mode[d] = mode[1-d];
4001 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
4002 1.59 scw chp->ch_drive[d].DMA_mode = 0;
4003 1.59 scw chp->ch_drive[d].drive_flags &= DRIVE_DMA;
4004 1.59 scw }
4005 1.59 scw }
4006 1.59 scw
4007 1.59 scw for (drive = 0; drive < 2; drive++) {
4008 1.59 scw int m;
4009 1.59 scw if ((m = mode[drive]) < 0)
4010 1.59 scw continue;
4011 1.59 scw
4012 1.59 scw /* Set the Address Setup Time and select appropriate index */
4013 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
4014 1.59 scw rv |= OPTI_MISC_INDEX(drive);
4015 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
4016 1.59 scw
4017 1.59 scw /* Set the pulse width and recovery timing parameters */
4018 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
4019 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
4020 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
4021 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
4022 1.59 scw
4023 1.59 scw /* Set the Enhanced Mode register appropriately */
4024 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
4025 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
4026 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
4027 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
4028 1.59 scw }
4029 1.59 scw
4030 1.59 scw /* Finally, enable the timings */
4031 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
4032 1.59 scw
4033 1.59 scw pciide_print_modes(cp);
4034 1.112 tsutsui }
4035 1.112 tsutsui
4036 1.112 tsutsui #define ACARD_IS_850(sc) \
4037 1.112 tsutsui ((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
4038 1.112 tsutsui
4039 1.112 tsutsui void
4040 1.112 tsutsui acard_chip_map(sc, pa)
4041 1.112 tsutsui struct pciide_softc *sc;
4042 1.112 tsutsui struct pci_attach_args *pa;
4043 1.112 tsutsui {
4044 1.112 tsutsui struct pciide_channel *cp;
4045 1.118 bouyer int i;
4046 1.112 tsutsui pcireg_t interface;
4047 1.112 tsutsui bus_size_t cmdsize, ctlsize;
4048 1.112 tsutsui
4049 1.112 tsutsui if (pciide_chipen(sc, pa) == 0)
4050 1.112 tsutsui return;
4051 1.112 tsutsui
4052 1.112 tsutsui /*
4053 1.112 tsutsui * when the chip is in native mode it identifies itself as a
4054 1.112 tsutsui * 'misc mass storage'. Fake interface in this case.
4055 1.112 tsutsui */
4056 1.112 tsutsui if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
4057 1.112 tsutsui interface = PCI_INTERFACE(pa->pa_class);
4058 1.112 tsutsui } else {
4059 1.112 tsutsui interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
4060 1.112 tsutsui PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
4061 1.112 tsutsui }
4062 1.112 tsutsui
4063 1.112 tsutsui printf("%s: bus-master DMA support present",
4064 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname);
4065 1.112 tsutsui pciide_mapreg_dma(sc, pa);
4066 1.112 tsutsui printf("\n");
4067 1.112 tsutsui sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4068 1.112 tsutsui WDC_CAPABILITY_MODE;
4069 1.112 tsutsui
4070 1.112 tsutsui if (sc->sc_dma_ok) {
4071 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4072 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4073 1.112 tsutsui sc->sc_wdcdev.irqack = pciide_irqack;
4074 1.112 tsutsui }
4075 1.112 tsutsui sc->sc_wdcdev.PIO_cap = 4;
4076 1.112 tsutsui sc->sc_wdcdev.DMA_cap = 2;
4077 1.112 tsutsui sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
4078 1.112 tsutsui
4079 1.112 tsutsui sc->sc_wdcdev.set_modes = acard_setup_channel;
4080 1.112 tsutsui sc->sc_wdcdev.channels = sc->wdc_chanarray;
4081 1.112 tsutsui sc->sc_wdcdev.nchannels = 2;
4082 1.112 tsutsui
4083 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4084 1.112 tsutsui cp = &sc->pciide_channels[i];
4085 1.112 tsutsui if (pciide_chansetup(sc, i, interface) == 0)
4086 1.112 tsutsui continue;
4087 1.112 tsutsui if (interface & PCIIDE_INTERFACE_PCI(i)) {
4088 1.112 tsutsui cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
4089 1.112 tsutsui &ctlsize, pciide_pci_intr);
4090 1.112 tsutsui } else {
4091 1.118 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
4092 1.112 tsutsui &cmdsize, &ctlsize);
4093 1.112 tsutsui }
4094 1.112 tsutsui if (cp->hw_ok == 0)
4095 1.112 tsutsui return;
4096 1.112 tsutsui cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
4097 1.112 tsutsui cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
4098 1.112 tsutsui wdcattach(&cp->wdc_channel);
4099 1.112 tsutsui acard_setup_channel(&cp->wdc_channel);
4100 1.112 tsutsui }
4101 1.112 tsutsui if (!ACARD_IS_850(sc)) {
4102 1.112 tsutsui u_int32_t reg;
4103 1.112 tsutsui reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
4104 1.112 tsutsui reg &= ~ATP860_CTRL_INT;
4105 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
4106 1.112 tsutsui }
4107 1.112 tsutsui }
4108 1.112 tsutsui
4109 1.112 tsutsui void
4110 1.112 tsutsui acard_setup_channel(chp)
4111 1.112 tsutsui struct channel_softc *chp;
4112 1.112 tsutsui {
4113 1.112 tsutsui struct ata_drive_datas *drvp;
4114 1.112 tsutsui struct pciide_channel *cp = (struct pciide_channel*)chp;
4115 1.112 tsutsui struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4116 1.112 tsutsui int channel = chp->channel;
4117 1.112 tsutsui int drive;
4118 1.112 tsutsui u_int32_t idetime, udma_mode;
4119 1.112 tsutsui u_int32_t idedma_ctl;
4120 1.112 tsutsui
4121 1.112 tsutsui /* setup DMA if needed */
4122 1.112 tsutsui pciide_channel_dma_setup(cp);
4123 1.112 tsutsui
4124 1.112 tsutsui if (ACARD_IS_850(sc)) {
4125 1.112 tsutsui idetime = 0;
4126 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
4127 1.112 tsutsui udma_mode &= ~ATP850_UDMA_MASK(channel);
4128 1.112 tsutsui } else {
4129 1.112 tsutsui idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
4130 1.112 tsutsui idetime &= ~ATP860_SETTIME_MASK(channel);
4131 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
4132 1.112 tsutsui udma_mode &= ~ATP860_UDMA_MASK(channel);
4133 1.128 tsutsui
4134 1.128 tsutsui /* check 80 pins cable */
4135 1.128 tsutsui if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
4136 1.128 tsutsui (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
4137 1.128 tsutsui if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4138 1.128 tsutsui & ATP860_CTRL_80P(chp->channel)) {
4139 1.128 tsutsui if (chp->ch_drive[0].UDMA_mode > 2)
4140 1.128 tsutsui chp->ch_drive[0].UDMA_mode = 2;
4141 1.128 tsutsui if (chp->ch_drive[1].UDMA_mode > 2)
4142 1.128 tsutsui chp->ch_drive[1].UDMA_mode = 2;
4143 1.128 tsutsui }
4144 1.128 tsutsui }
4145 1.112 tsutsui }
4146 1.112 tsutsui
4147 1.112 tsutsui idedma_ctl = 0;
4148 1.112 tsutsui
4149 1.112 tsutsui /* Per drive settings */
4150 1.112 tsutsui for (drive = 0; drive < 2; drive++) {
4151 1.112 tsutsui drvp = &chp->ch_drive[drive];
4152 1.112 tsutsui /* If no drive, skip */
4153 1.112 tsutsui if ((drvp->drive_flags & DRIVE) == 0)
4154 1.112 tsutsui continue;
4155 1.112 tsutsui /* add timing values, setup DMA if needed */
4156 1.112 tsutsui if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4157 1.112 tsutsui (drvp->drive_flags & DRIVE_UDMA)) {
4158 1.112 tsutsui /* use Ultra/DMA */
4159 1.112 tsutsui if (ACARD_IS_850(sc)) {
4160 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4161 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4162 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4163 1.112 tsutsui udma_mode |= ATP850_UDMA_MODE(channel, drive,
4164 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4165 1.112 tsutsui } else {
4166 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4167 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4168 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4169 1.112 tsutsui udma_mode |= ATP860_UDMA_MODE(channel, drive,
4170 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4171 1.112 tsutsui }
4172 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4173 1.112 tsutsui } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4174 1.112 tsutsui (drvp->drive_flags & DRIVE_DMA)) {
4175 1.112 tsutsui /* use Multiword DMA */
4176 1.112 tsutsui drvp->drive_flags &= ~DRIVE_UDMA;
4177 1.112 tsutsui if (ACARD_IS_850(sc)) {
4178 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4179 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4180 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4181 1.112 tsutsui } else {
4182 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4183 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4184 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4185 1.112 tsutsui }
4186 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4187 1.112 tsutsui } else {
4188 1.112 tsutsui /* PIO only */
4189 1.112 tsutsui drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
4190 1.112 tsutsui if (ACARD_IS_850(sc)) {
4191 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4192 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4193 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4194 1.112 tsutsui } else {
4195 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4196 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4197 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4198 1.112 tsutsui }
4199 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
4200 1.112 tsutsui pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4201 1.112 tsutsui | ATP8x0_CTRL_EN(channel));
4202 1.112 tsutsui }
4203 1.112 tsutsui }
4204 1.112 tsutsui
4205 1.112 tsutsui if (idedma_ctl != 0) {
4206 1.112 tsutsui /* Add software bits in status register */
4207 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4208 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
4209 1.112 tsutsui }
4210 1.112 tsutsui pciide_print_modes(cp);
4211 1.112 tsutsui
4212 1.112 tsutsui if (ACARD_IS_850(sc)) {
4213 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag,
4214 1.112 tsutsui ATP850_IDETIME(channel), idetime);
4215 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
4216 1.112 tsutsui } else {
4217 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
4218 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
4219 1.112 tsutsui }
4220 1.112 tsutsui }
4221 1.112 tsutsui
4222 1.112 tsutsui int
4223 1.112 tsutsui acard_pci_intr(arg)
4224 1.112 tsutsui void *arg;
4225 1.112 tsutsui {
4226 1.112 tsutsui struct pciide_softc *sc = arg;
4227 1.112 tsutsui struct pciide_channel *cp;
4228 1.112 tsutsui struct channel_softc *wdc_cp;
4229 1.112 tsutsui int rv = 0;
4230 1.112 tsutsui int dmastat, i, crv;
4231 1.112 tsutsui
4232 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4233 1.112 tsutsui dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4234 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4235 1.112 tsutsui if ((dmastat & IDEDMA_CTL_INTR) == 0)
4236 1.112 tsutsui continue;
4237 1.112 tsutsui cp = &sc->pciide_channels[i];
4238 1.112 tsutsui wdc_cp = &cp->wdc_channel;
4239 1.112 tsutsui if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
4240 1.112 tsutsui (void)wdcintr(wdc_cp);
4241 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4242 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4243 1.112 tsutsui continue;
4244 1.112 tsutsui }
4245 1.112 tsutsui crv = wdcintr(wdc_cp);
4246 1.112 tsutsui if (crv == 0)
4247 1.112 tsutsui printf("%s:%d: bogus intr\n",
4248 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname, i);
4249 1.112 tsutsui else if (crv == 1)
4250 1.112 tsutsui rv = 1;
4251 1.112 tsutsui else if (rv == 0)
4252 1.112 tsutsui rv = crv;
4253 1.112 tsutsui }
4254 1.112 tsutsui return rv;
4255 1.146 thorpej }
4256 1.146 thorpej
4257 1.146 thorpej static int
4258 1.146 thorpej sl82c105_bugchk(struct pci_attach_args *pa)
4259 1.146 thorpej {
4260 1.146 thorpej
4261 1.146 thorpej if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
4262 1.146 thorpej PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
4263 1.146 thorpej return (0);
4264 1.146 thorpej
4265 1.146 thorpej if (PCI_REVISION(pa->pa_class) <= 0x05)
4266 1.146 thorpej return (1);
4267 1.146 thorpej
4268 1.146 thorpej return (0);
4269 1.146 thorpej }
4270 1.146 thorpej
4271 1.146 thorpej void
4272 1.146 thorpej sl82c105_chip_map(sc, pa)
4273 1.146 thorpej struct pciide_softc *sc;
4274 1.146 thorpej struct pci_attach_args *pa;
4275 1.146 thorpej {
4276 1.146 thorpej struct pciide_channel *cp;
4277 1.146 thorpej bus_size_t cmdsize, ctlsize;
4278 1.146 thorpej pcireg_t interface, idecr;
4279 1.146 thorpej int channel;
4280 1.146 thorpej
4281 1.146 thorpej if (pciide_chipen(sc, pa) == 0)
4282 1.146 thorpej return;
4283 1.146 thorpej
4284 1.146 thorpej printf("%s: bus-master DMA support present",
4285 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
4286 1.146 thorpej
4287 1.146 thorpej /*
4288 1.146 thorpej * Check to see if we're part of the Winbond 83c553 Southbridge.
4289 1.146 thorpej * If so, we need to disable DMA on rev. <= 5 of that chip.
4290 1.146 thorpej */
4291 1.146 thorpej if (pci_find_device(pa, sl82c105_bugchk)) {
4292 1.146 thorpej printf(" but disabled due to 83c553 rev. <= 0x05");
4293 1.146 thorpej sc->sc_dma_ok = 0;
4294 1.146 thorpej } else
4295 1.146 thorpej pciide_mapreg_dma(sc, pa);
4296 1.146 thorpej printf("\n");
4297 1.146 thorpej
4298 1.146 thorpej sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
4299 1.146 thorpej WDC_CAPABILITY_MODE;
4300 1.146 thorpej sc->sc_wdcdev.PIO_cap = 4;
4301 1.146 thorpej if (sc->sc_dma_ok) {
4302 1.146 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
4303 1.146 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
4304 1.146 thorpej sc->sc_wdcdev.DMA_cap = 2;
4305 1.146 thorpej }
4306 1.146 thorpej sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
4307 1.146 thorpej
4308 1.146 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
4309 1.146 thorpej sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
4310 1.146 thorpej
4311 1.146 thorpej idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
4312 1.146 thorpej
4313 1.146 thorpej interface = PCI_INTERFACE(pa->pa_class);
4314 1.146 thorpej
4315 1.146 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4316 1.146 thorpej cp = &sc->pciide_channels[channel];
4317 1.146 thorpej if (pciide_chansetup(sc, channel, interface) == 0)
4318 1.146 thorpej continue;
4319 1.146 thorpej if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
4320 1.146 thorpej (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
4321 1.146 thorpej printf("%s: %s channel ignored (disabled)\n",
4322 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
4323 1.146 thorpej continue;
4324 1.146 thorpej }
4325 1.146 thorpej pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4326 1.146 thorpej pciide_pci_intr);
4327 1.146 thorpej if (cp->hw_ok == 0)
4328 1.146 thorpej continue;
4329 1.146 thorpej pciide_map_compat_intr(pa, cp, channel, interface);
4330 1.146 thorpej if (cp->hw_ok == 0)
4331 1.146 thorpej continue;
4332 1.146 thorpej sl82c105_setup_channel(&cp->wdc_channel);
4333 1.146 thorpej }
4334 1.146 thorpej }
4335 1.146 thorpej
4336 1.146 thorpej void
4337 1.146 thorpej sl82c105_setup_channel(chp)
4338 1.146 thorpej struct channel_softc *chp;
4339 1.146 thorpej {
4340 1.146 thorpej struct ata_drive_datas *drvp;
4341 1.146 thorpej struct pciide_channel *cp = (struct pciide_channel*)chp;
4342 1.146 thorpej struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4343 1.146 thorpej int pxdx_reg, drive;
4344 1.146 thorpej pcireg_t pxdx;
4345 1.146 thorpej
4346 1.146 thorpej /* Set up DMA if needed. */
4347 1.146 thorpej pciide_channel_dma_setup(cp);
4348 1.146 thorpej
4349 1.146 thorpej for (drive = 0; drive < 2; drive++) {
4350 1.146 thorpej pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
4351 1.146 thorpej : SYMPH_P1D0CR) + (drive * 4);
4352 1.146 thorpej
4353 1.146 thorpej pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
4354 1.146 thorpej
4355 1.146 thorpej pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
4356 1.146 thorpej pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
4357 1.146 thorpej
4358 1.146 thorpej drvp = &chp->ch_drive[drive];
4359 1.146 thorpej /* If no drive, skip. */
4360 1.146 thorpej if ((drvp->drive_flags & DRIVE) == 0) {
4361 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
4362 1.146 thorpej continue;
4363 1.146 thorpej }
4364 1.146 thorpej
4365 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
4366 1.146 thorpej /*
4367 1.146 thorpej * Timings will be used for both PIO and DMA,
4368 1.146 thorpej * so adjust DMA mode if needed.
4369 1.146 thorpej */
4370 1.146 thorpej if (drvp->PIO_mode >= 3) {
4371 1.146 thorpej if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
4372 1.146 thorpej drvp->DMA_mode = drvp->PIO_mode - 2;
4373 1.146 thorpej if (drvp->DMA_mode < 1) {
4374 1.146 thorpej /*
4375 1.146 thorpej * Can't mix both PIO and DMA.
4376 1.146 thorpej * Disable DMA.
4377 1.146 thorpej */
4378 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
4379 1.146 thorpej }
4380 1.146 thorpej } else {
4381 1.146 thorpej /*
4382 1.146 thorpej * Can't mix both PIO and DMA. Disable
4383 1.146 thorpej * DMA.
4384 1.146 thorpej */
4385 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
4386 1.146 thorpej }
4387 1.146 thorpej }
4388 1.146 thorpej
4389 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
4390 1.146 thorpej /* Use multi-word DMA. */
4391 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
4392 1.146 thorpej PxDx_CMD_ON_SHIFT;
4393 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
4394 1.146 thorpej } else {
4395 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
4396 1.146 thorpej PxDx_CMD_ON_SHIFT;
4397 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
4398 1.146 thorpej }
4399 1.146 thorpej
4400 1.146 thorpej /* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
4401 1.146 thorpej
4402 1.146 thorpej /* ...and set the mode for this drive. */
4403 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
4404 1.146 thorpej }
4405 1.146 thorpej
4406 1.146 thorpej pciide_print_modes(cp);
4407 1.149 mycroft }
4408 1.149 mycroft
4409 1.149 mycroft void
4410 1.149 mycroft serverworks_chip_map(sc, pa)
4411 1.149 mycroft struct pciide_softc *sc;
4412 1.149 mycroft struct pci_attach_args *pa;
4413 1.149 mycroft {
4414 1.149 mycroft struct pciide_channel *cp;
4415 1.149 mycroft pcireg_t interface = PCI_INTERFACE(pa->pa_class);
4416 1.149 mycroft pcitag_t pcib_tag;
4417 1.149 mycroft int channel;
4418 1.149 mycroft bus_size_t cmdsize, ctlsize;
4419 1.149 mycroft
4420 1.149 mycroft if (pciide_chipen(sc, pa) == 0)
4421 1.149 mycroft return;
4422 1.149 mycroft
4423 1.149 mycroft printf("%s: bus-master DMA support present",
4424 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname);
4425 1.149 mycroft pciide_mapreg_dma(sc, pa);
4426 1.149 mycroft printf("\n");
4427 1.149 mycroft sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4428 1.149 mycroft WDC_CAPABILITY_MODE;
4429 1.149 mycroft
4430 1.149 mycroft if (sc->sc_dma_ok) {
4431 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4432 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4433 1.149 mycroft sc->sc_wdcdev.irqack = pciide_irqack;
4434 1.149 mycroft }
4435 1.149 mycroft sc->sc_wdcdev.PIO_cap = 4;
4436 1.149 mycroft sc->sc_wdcdev.DMA_cap = 2;
4437 1.149 mycroft switch (sc->sc_pp->ide_product) {
4438 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
4439 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 2;
4440 1.149 mycroft break;
4441 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
4442 1.149 mycroft if (PCI_REVISION(pa->pa_class) < 0x92)
4443 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 4;
4444 1.149 mycroft else
4445 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 5;
4446 1.149 mycroft break;
4447 1.149 mycroft }
4448 1.149 mycroft
4449 1.149 mycroft sc->sc_wdcdev.set_modes = serverworks_setup_channel;
4450 1.149 mycroft sc->sc_wdcdev.channels = sc->wdc_chanarray;
4451 1.149 mycroft sc->sc_wdcdev.nchannels = 2;
4452 1.149 mycroft
4453 1.149 mycroft for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4454 1.149 mycroft cp = &sc->pciide_channels[channel];
4455 1.149 mycroft if (pciide_chansetup(sc, channel, interface) == 0)
4456 1.149 mycroft continue;
4457 1.149 mycroft pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4458 1.149 mycroft serverworks_pci_intr);
4459 1.149 mycroft if (cp->hw_ok == 0)
4460 1.149 mycroft return;
4461 1.149 mycroft pciide_map_compat_intr(pa, cp, channel, interface);
4462 1.149 mycroft if (cp->hw_ok == 0)
4463 1.149 mycroft return;
4464 1.149 mycroft serverworks_setup_channel(&cp->wdc_channel);
4465 1.149 mycroft }
4466 1.149 mycroft
4467 1.149 mycroft pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
4468 1.149 mycroft pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
4469 1.149 mycroft (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
4470 1.149 mycroft }
4471 1.149 mycroft
4472 1.149 mycroft void
4473 1.149 mycroft serverworks_setup_channel(chp)
4474 1.149 mycroft struct channel_softc *chp;
4475 1.149 mycroft {
4476 1.149 mycroft struct ata_drive_datas *drvp;
4477 1.149 mycroft struct pciide_channel *cp = (struct pciide_channel*)chp;
4478 1.149 mycroft struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4479 1.149 mycroft int channel = chp->channel;
4480 1.149 mycroft int drive, unit;
4481 1.149 mycroft u_int32_t pio_time, dma_time, pio_mode, udma_mode;
4482 1.149 mycroft u_int32_t idedma_ctl;
4483 1.149 mycroft static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
4484 1.149 mycroft static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
4485 1.149 mycroft
4486 1.149 mycroft /* setup DMA if needed */
4487 1.149 mycroft pciide_channel_dma_setup(cp);
4488 1.149 mycroft
4489 1.149 mycroft pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
4490 1.149 mycroft dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
4491 1.149 mycroft pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
4492 1.149 mycroft udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
4493 1.149 mycroft
4494 1.149 mycroft pio_time &= ~(0xffff << (16 * channel));
4495 1.149 mycroft dma_time &= ~(0xffff << (16 * channel));
4496 1.149 mycroft pio_mode &= ~(0xff << (8 * channel + 16));
4497 1.149 mycroft udma_mode &= ~(0xff << (8 * channel + 16));
4498 1.149 mycroft udma_mode &= ~(3 << (2 * channel));
4499 1.149 mycroft
4500 1.149 mycroft idedma_ctl = 0;
4501 1.149 mycroft
4502 1.149 mycroft /* Per drive settings */
4503 1.149 mycroft for (drive = 0; drive < 2; drive++) {
4504 1.149 mycroft drvp = &chp->ch_drive[drive];
4505 1.149 mycroft /* If no drive, skip */
4506 1.149 mycroft if ((drvp->drive_flags & DRIVE) == 0)
4507 1.149 mycroft continue;
4508 1.149 mycroft unit = drive + 2 * channel;
4509 1.149 mycroft /* add timing values, setup DMA if needed */
4510 1.149 mycroft pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
4511 1.149 mycroft pio_mode |= drvp->PIO_mode << (4 * unit + 16);
4512 1.149 mycroft if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4513 1.149 mycroft (drvp->drive_flags & DRIVE_UDMA)) {
4514 1.149 mycroft /* use Ultra/DMA, check for 80-pin cable */
4515 1.149 mycroft if (drvp->UDMA_mode > 2 &&
4516 1.149 mycroft (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
4517 1.149 mycroft drvp->UDMA_mode = 2;
4518 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
4519 1.149 mycroft udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
4520 1.149 mycroft udma_mode |= 1 << unit;
4521 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4522 1.149 mycroft } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4523 1.149 mycroft (drvp->drive_flags & DRIVE_DMA)) {
4524 1.149 mycroft /* use Multiword DMA */
4525 1.149 mycroft drvp->drive_flags &= ~DRIVE_UDMA;
4526 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
4527 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4528 1.149 mycroft } else {
4529 1.149 mycroft /* PIO only */
4530 1.149 mycroft drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
4531 1.149 mycroft }
4532 1.149 mycroft }
4533 1.149 mycroft
4534 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
4535 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
4536 1.149 mycroft if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
4537 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
4538 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
4539 1.149 mycroft
4540 1.149 mycroft if (idedma_ctl != 0) {
4541 1.149 mycroft /* Add software bits in status register */
4542 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4543 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
4544 1.149 mycroft }
4545 1.149 mycroft pciide_print_modes(cp);
4546 1.149 mycroft }
4547 1.149 mycroft
4548 1.149 mycroft int
4549 1.149 mycroft serverworks_pci_intr(arg)
4550 1.149 mycroft void *arg;
4551 1.149 mycroft {
4552 1.149 mycroft struct pciide_softc *sc = arg;
4553 1.149 mycroft struct pciide_channel *cp;
4554 1.149 mycroft struct channel_softc *wdc_cp;
4555 1.149 mycroft int rv = 0;
4556 1.149 mycroft int dmastat, i, crv;
4557 1.149 mycroft
4558 1.149 mycroft for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4559 1.149 mycroft dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4560 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4561 1.149 mycroft if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
4562 1.149 mycroft IDEDMA_CTL_INTR)
4563 1.149 mycroft continue;
4564 1.149 mycroft cp = &sc->pciide_channels[i];
4565 1.149 mycroft wdc_cp = &cp->wdc_channel;
4566 1.149 mycroft crv = wdcintr(wdc_cp);
4567 1.149 mycroft if (crv == 0) {
4568 1.149 mycroft printf("%s:%d: bogus intr\n",
4569 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname, i);
4570 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4571 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4572 1.149 mycroft } else
4573 1.149 mycroft rv = 1;
4574 1.149 mycroft }
4575 1.149 mycroft return rv;
4576 1.1 cgd }
4577