Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.153.2.12
      1  1.153.2.12     grant /*	$NetBSD: pciide.c,v 1.153.2.12 2003/06/16 21:13:25 grant Exp $	*/
      2        1.41    bouyer 
      3        1.41    bouyer 
      4        1.41    bouyer /*
      5       1.113    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6        1.41    bouyer  *
      7        1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8        1.41    bouyer  * modification, are permitted provided that the following conditions
      9        1.41    bouyer  * are met:
     10        1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11        1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12        1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14        1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15        1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16        1.41    bouyer  *    must display the following acknowledgement:
     17       1.151    bouyer  *	This product includes software developed by Manuel Bouyer.
     18        1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19        1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20        1.41    bouyer  *    without specific prior written permission.
     21        1.41    bouyer  *
     22        1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.41    bouyer  *
     33        1.41    bouyer  */
     34        1.41    bouyer 
     35         1.1       cgd 
     36         1.1       cgd /*
     37         1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38         1.1       cgd  *
     39         1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40         1.1       cgd  * modification, are permitted provided that the following conditions
     41         1.1       cgd  * are met:
     42         1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43         1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44         1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45         1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46         1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47         1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48         1.1       cgd  *    must display the following acknowledgement:
     49         1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50         1.1       cgd  *	for the NetBSD Project.
     51         1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52         1.1       cgd  *    derived from this software without specific prior written permission
     53         1.1       cgd  *
     54         1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55         1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56         1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57         1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58         1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59         1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60         1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61         1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62         1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63         1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64         1.1       cgd  */
     65         1.1       cgd 
     66         1.1       cgd /*
     67         1.1       cgd  * PCI IDE controller driver.
     68         1.1       cgd  *
     69         1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70         1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71         1.1       cgd  *
     72         1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73         1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74         1.2       cgd  * 5/16/94" from the PCI SIG.
     75         1.1       cgd  *
     76         1.1       cgd  */
     77       1.134     lukem 
     78       1.134     lukem #include <sys/cdefs.h>
     79  1.153.2.12     grant __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.153.2.12 2003/06/16 21:13:25 grant Exp $");
     80         1.1       cgd 
     81        1.36      ross #ifndef WDCDEBUG
     82        1.26    bouyer #define WDCDEBUG
     83        1.36      ross #endif
     84        1.26    bouyer 
     85         1.9    bouyer #define DEBUG_DMA   0x01
     86         1.9    bouyer #define DEBUG_XFERS  0x02
     87         1.9    bouyer #define DEBUG_FUNCS  0x08
     88         1.9    bouyer #define DEBUG_PROBE  0x10
     89         1.9    bouyer #ifdef WDCDEBUG
     90        1.26    bouyer int wdcdebug_pciide_mask = 0;
     91         1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92         1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93         1.9    bouyer #else
     94         1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95         1.9    bouyer #endif
     96         1.1       cgd #include <sys/param.h>
     97         1.1       cgd #include <sys/systm.h>
     98         1.1       cgd #include <sys/device.h>
     99         1.9    bouyer #include <sys/malloc.h>
    100        1.92   thorpej 
    101        1.92   thorpej #include <uvm/uvm_extern.h>
    102         1.9    bouyer 
    103        1.49   thorpej #include <machine/endian.h>
    104         1.1       cgd 
    105         1.1       cgd #include <dev/pci/pcireg.h>
    106         1.1       cgd #include <dev/pci/pcivar.h>
    107         1.9    bouyer #include <dev/pci/pcidevs.h>
    108         1.1       cgd #include <dev/pci/pciidereg.h>
    109         1.1       cgd #include <dev/pci/pciidevar.h>
    110         1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111        1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112         1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113         1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114        1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115        1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116        1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117        1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118        1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119        1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120       1.112   tsutsui #include <dev/pci/pciide_acard_reg.h>
    121       1.146   thorpej #include <dev/pci/pciide_sl82c105_reg.h>
    122        1.61   thorpej #include <dev/pci/cy82c693var.h>
    123        1.61   thorpej 
    124        1.84    bouyer #include "opt_pciide.h"
    125        1.84    bouyer 
    126        1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    127        1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    128        1.39       mrg 					      int));
    129        1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    130        1.39       mrg 					   int, u_int8_t));
    131        1.39       mrg 
    132        1.14    bouyer static __inline u_int8_t
    133        1.14    bouyer pciide_pci_read(pc, pa, reg)
    134        1.14    bouyer 	pci_chipset_tag_t pc;
    135        1.14    bouyer 	pcitag_t pa;
    136        1.14    bouyer 	int reg;
    137        1.14    bouyer {
    138        1.39       mrg 
    139        1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    140        1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    141        1.14    bouyer }
    142        1.14    bouyer 
    143        1.14    bouyer static __inline void
    144        1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    145        1.14    bouyer 	pci_chipset_tag_t pc;
    146        1.14    bouyer 	pcitag_t pa;
    147        1.14    bouyer 	int reg;
    148        1.14    bouyer 	u_int8_t val;
    149        1.14    bouyer {
    150        1.14    bouyer 	pcireg_t pcival;
    151        1.14    bouyer 
    152        1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    153        1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    154        1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    155        1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    156        1.14    bouyer }
    157         1.9    bouyer 
    158        1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    159         1.9    bouyer 
    160        1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161        1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    162        1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    163         1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    164         1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    165         1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    166         1.9    bouyer 
    167       1.116      fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168       1.116      fvdl void amd7x6_setup_channel __P((struct channel_softc*));
    169        1.53    bouyer 
    170        1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171        1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    172         1.9    bouyer 
    173        1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174        1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175        1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    176        1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    177        1.41    bouyer 			struct pciide_softc *, int));
    178        1.41    bouyer int  cmd_pci_intr __P((void *));
    179        1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    180        1.18  drochner 
    181        1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182        1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    183        1.18  drochner 
    184        1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    185        1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    186  1.153.2.12     grant void sis96x_setup_channel __P((struct channel_softc*));
    187       1.130      tron static int sis_hostbr_match __P(( struct pci_attach_args *));
    188  1.153.2.12     grant static int sis_south_match __P(( struct pci_attach_args *));
    189         1.9    bouyer 
    190        1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    191        1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    192        1.41    bouyer int  acer_pci_intr __P((void *));
    193        1.41    bouyer 
    194        1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    195        1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    196       1.138    bouyer void pdc20268_setup_channel __P((struct channel_softc*));
    197        1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    198       1.108    bouyer int  pdc20265_pci_intr __P((void *));
    199  1.153.2.11      tron static void pdc20262_dma_start __P((void*, int, int));
    200  1.153.2.11      tron static int  pdc20262_dma_finish __P((void*, int, int, int));
    201        1.30    bouyer 
    202        1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    203        1.59       scw void opti_setup_channel __P((struct channel_softc*));
    204        1.59       scw 
    205        1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    206        1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    207        1.67    bouyer int  hpt_pci_intr __P((void *));
    208        1.67    bouyer 
    209       1.112   tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    210       1.112   tsutsui void acard_setup_channel __P((struct channel_softc*));
    211       1.112   tsutsui int  acard_pci_intr __P((void *));
    212       1.112   tsutsui 
    213       1.149   mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    214       1.149   mycroft void serverworks_setup_channel __P((struct channel_softc*));
    215       1.149   mycroft int  serverworks_pci_intr __P((void *));
    216       1.149   mycroft 
    217       1.146   thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    218       1.146   thorpej void sl82c105_setup_channel __P((struct channel_softc*));
    219       1.117      matt 
    220        1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    221         1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    222         1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    223        1.56    bouyer void pciide_dma_start __P((void*, int, int));
    224         1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    225        1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    226        1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    227         1.9    bouyer 
    228         1.9    bouyer struct pciide_product_desc {
    229        1.39       mrg 	u_int32_t ide_product;
    230        1.39       mrg 	int ide_flags;
    231        1.39       mrg 	const char *ide_name;
    232        1.41    bouyer 	/* map and setup chip, probe drives */
    233        1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    234         1.9    bouyer };
    235         1.9    bouyer 
    236         1.9    bouyer /* Flags for ide_flags */
    237        1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    238        1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    239         1.9    bouyer 
    240         1.9    bouyer /* Default product description for devices not known from this controller */
    241         1.9    bouyer const struct pciide_product_desc default_product_desc = {
    242        1.39       mrg 	0,
    243        1.39       mrg 	0,
    244        1.39       mrg 	"Generic PCI IDE controller",
    245        1.41    bouyer 	default_chip_map,
    246         1.9    bouyer };
    247         1.1       cgd 
    248         1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    249        1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    250        1.39       mrg 	  0,
    251        1.39       mrg 	  "Intel 82092AA IDE controller",
    252        1.41    bouyer 	  default_chip_map,
    253        1.39       mrg 	},
    254        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    255        1.39       mrg 	  0,
    256        1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    257        1.41    bouyer 	  piix_chip_map,
    258        1.39       mrg 	},
    259        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    260        1.39       mrg 	  0,
    261        1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    262        1.41    bouyer 	  piix_chip_map,
    263        1.39       mrg 	},
    264        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    265        1.39       mrg 	  0,
    266        1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    267        1.41    bouyer 	  piix_chip_map,
    268        1.39       mrg 	},
    269        1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    270        1.85  drochner 	  0,
    271        1.85  drochner 	  "Intel 82440MX IDE controller",
    272        1.85  drochner 	  piix_chip_map
    273        1.85  drochner 	},
    274        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    275        1.42    bouyer 	  0,
    276        1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    277        1.42    bouyer 	  piix_chip_map,
    278        1.42    bouyer 	},
    279        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    280        1.42    bouyer 	  0,
    281        1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    282        1.42    bouyer 	  piix_chip_map,
    283        1.42    bouyer 	},
    284        1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    285        1.93    bouyer 	  0,
    286        1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    287        1.93    bouyer 	  piix_chip_map,
    288        1.93    bouyer 	},
    289       1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    290       1.106    bouyer 	  0,
    291       1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    292       1.142  augustss 	  piix_chip_map,
    293       1.142  augustss 	},
    294       1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    295       1.142  augustss 	  0,
    296   1.153.2.4     lukem 	  "Intel 82801CA IDE Controller",
    297       1.142  augustss 	  piix_chip_map,
    298       1.142  augustss 	},
    299       1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    300       1.142  augustss 	  0,
    301   1.153.2.4     lukem 	  "Intel 82801CA IDE Controller",
    302   1.153.2.4     lukem 	  piix_chip_map,
    303   1.153.2.4     lukem 	},
    304   1.153.2.4     lukem 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    305   1.153.2.4     lukem 	  0,
    306   1.153.2.4     lukem 	  "Intel 82801DB IDE Controller (ICH4)",
    307       1.106    bouyer 	  piix_chip_map,
    308       1.106    bouyer 	},
    309        1.39       mrg 	{ 0,
    310        1.39       mrg 	  0,
    311        1.39       mrg 	  NULL,
    312       1.113    bouyer 	  NULL
    313        1.39       mrg 	}
    314         1.9    bouyer };
    315        1.39       mrg 
    316        1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    317        1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    318        1.53    bouyer 	  0,
    319        1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    320       1.116      fvdl 	  amd7x6_chip_map
    321       1.116      fvdl 	},
    322       1.116      fvdl 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    323       1.116      fvdl 	  0,
    324       1.116      fvdl 	  "Advanced Micro Devices AMD766 IDE Controller",
    325       1.116      fvdl 	  amd7x6_chip_map
    326        1.53    bouyer 	},
    327       1.145    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    328       1.145    bouyer 	  0,
    329       1.145    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
    330       1.145    bouyer 	  amd7x6_chip_map
    331       1.145    bouyer 	},
    332        1.53    bouyer 	{ 0,
    333        1.53    bouyer 	  0,
    334        1.53    bouyer 	  NULL,
    335       1.113    bouyer 	  NULL
    336        1.53    bouyer 	}
    337        1.53    bouyer };
    338        1.53    bouyer 
    339         1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    340        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    341        1.41    bouyer 	  0,
    342        1.39       mrg 	  "CMD Technology PCI0640",
    343        1.41    bouyer 	  cmd_chip_map
    344        1.39       mrg 	},
    345        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    346        1.41    bouyer 	  0,
    347        1.39       mrg 	  "CMD Technology PCI0643",
    348        1.70    bouyer 	  cmd0643_9_chip_map,
    349        1.39       mrg 	},
    350        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    351        1.41    bouyer 	  0,
    352        1.39       mrg 	  "CMD Technology PCI0646",
    353        1.70    bouyer 	  cmd0643_9_chip_map,
    354        1.70    bouyer 	},
    355        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    356        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    357        1.70    bouyer 	  "CMD Technology PCI0648",
    358        1.70    bouyer 	  cmd0643_9_chip_map,
    359        1.70    bouyer 	},
    360        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    361        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    362        1.70    bouyer 	  "CMD Technology PCI0649",
    363        1.70    bouyer 	  cmd0643_9_chip_map,
    364        1.39       mrg 	},
    365        1.39       mrg 	{ 0,
    366        1.39       mrg 	  0,
    367        1.39       mrg 	  NULL,
    368       1.113    bouyer 	  NULL
    369        1.39       mrg 	}
    370         1.9    bouyer };
    371         1.9    bouyer 
    372         1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    373        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    374        1.39       mrg 	  0,
    375       1.113    bouyer 	  NULL,
    376        1.41    bouyer 	  apollo_chip_map,
    377        1.39       mrg 	 },
    378        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    379        1.39       mrg 	  0,
    380       1.113    bouyer 	  NULL,
    381        1.41    bouyer 	  apollo_chip_map,
    382        1.39       mrg 	},
    383        1.39       mrg 	{ 0,
    384        1.39       mrg 	  0,
    385        1.39       mrg 	  NULL,
    386       1.113    bouyer 	  NULL
    387        1.39       mrg 	}
    388        1.18  drochner };
    389        1.18  drochner 
    390        1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    391        1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    392        1.91      matt 	  IDE_16BIT_IOSPACE,
    393        1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    394        1.41    bouyer 	  cy693_chip_map,
    395        1.39       mrg 	},
    396        1.39       mrg 	{ 0,
    397        1.39       mrg 	  0,
    398        1.39       mrg 	  NULL,
    399       1.113    bouyer 	  NULL
    400        1.39       mrg 	}
    401        1.18  drochner };
    402        1.18  drochner 
    403        1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    404        1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    405        1.39       mrg 	  0,
    406  1.153.2.12     grant 	  NULL,
    407        1.41    bouyer 	  sis_chip_map,
    408        1.39       mrg 	},
    409        1.39       mrg 	{ 0,
    410        1.39       mrg 	  0,
    411        1.39       mrg 	  NULL,
    412       1.113    bouyer 	  NULL
    413        1.39       mrg 	}
    414         1.9    bouyer };
    415         1.9    bouyer 
    416        1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    417        1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    418        1.39       mrg 	  0,
    419        1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    420        1.41    bouyer 	  acer_chip_map,
    421        1.39       mrg 	},
    422        1.39       mrg 	{ 0,
    423        1.39       mrg 	  0,
    424        1.41    bouyer 	  NULL,
    425       1.113    bouyer 	  NULL
    426        1.41    bouyer 	}
    427        1.41    bouyer };
    428        1.41    bouyer 
    429        1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    430        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    431        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    432        1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    433        1.41    bouyer 	  pdc202xx_chip_map,
    434        1.41    bouyer 	},
    435        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    436        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    437        1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    438        1.74     enami 	  pdc202xx_chip_map,
    439        1.74     enami 	},
    440        1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    441        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    442        1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    443        1.86     enami 	  pdc202xx_chip_map,
    444        1.86     enami 	},
    445        1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    446        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    447        1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    448        1.41    bouyer 	  pdc202xx_chip_map,
    449        1.41    bouyer 	},
    450       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    451       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    452       1.138    bouyer 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    453       1.138    bouyer 	  pdc202xx_chip_map,
    454       1.138    bouyer 	},
    455       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    456       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    457       1.138    bouyer 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    458       1.138    bouyer 	  pdc202xx_chip_map,
    459       1.138    bouyer 	},
    460       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    461       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    462       1.138    bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    463       1.138    bouyer 	  pdc202xx_chip_map,
    464       1.138    bouyer 	},
    465   1.153.2.6      tron 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2,
    466   1.153.2.6      tron 	  IDE_PCI_CLASS_OVERRIDE,
    467   1.153.2.6      tron 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
    468   1.153.2.6      tron 	  pdc202xx_chip_map,
    469   1.153.2.6      tron 	},
    470   1.153.2.6      tron 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
    471   1.153.2.6      tron 	  IDE_PCI_CLASS_OVERRIDE,
    472   1.153.2.6      tron 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    473   1.153.2.6      tron 	  pdc202xx_chip_map,
    474   1.153.2.6      tron 	},
    475        1.41    bouyer 	{ 0,
    476        1.39       mrg 	  0,
    477        1.39       mrg 	  NULL,
    478       1.113    bouyer 	  NULL
    479        1.39       mrg 	}
    480        1.30    bouyer };
    481        1.30    bouyer 
    482        1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    483        1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    484        1.59       scw 	  0,
    485        1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    486        1.59       scw 	  opti_chip_map,
    487        1.59       scw 	},
    488        1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    489        1.59       scw 	  0,
    490        1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    491        1.59       scw 	  opti_chip_map,
    492        1.59       scw 	},
    493        1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    494        1.59       scw 	  0,
    495        1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    496        1.59       scw 	  opti_chip_map,
    497        1.59       scw 	},
    498        1.59       scw 	{ 0,
    499        1.59       scw 	  0,
    500        1.59       scw 	  NULL,
    501       1.113    bouyer 	  NULL
    502        1.59       scw 	}
    503        1.59       scw };
    504        1.59       scw 
    505        1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    506        1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    507        1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    508       1.114    bouyer 	  NULL,
    509        1.67    bouyer 	  hpt_chip_map,
    510        1.67    bouyer 	},
    511   1.153.2.7      tron 	{ PCI_PRODUCT_TRIONES_HPT372,
    512   1.153.2.7      tron 	  IDE_PCI_CLASS_OVERRIDE,
    513   1.153.2.7      tron 	  NULL,
    514   1.153.2.7      tron 	  hpt_chip_map
    515   1.153.2.7      tron 	},
    516       1.153    bouyer 	{ PCI_PRODUCT_TRIONES_HPT374,
    517       1.153    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    518       1.153    bouyer 	  NULL,
    519       1.153    bouyer 	  hpt_chip_map
    520       1.153    bouyer 	},
    521        1.67    bouyer 	{ 0,
    522        1.67    bouyer 	  0,
    523        1.67    bouyer 	  NULL,
    524       1.113    bouyer 	  NULL
    525        1.67    bouyer 	}
    526        1.67    bouyer };
    527        1.67    bouyer 
    528       1.112   tsutsui const struct pciide_product_desc pciide_acard_products[] =  {
    529       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP850U,
    530       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    531       1.112   tsutsui 	  "Acard ATP850U Ultra33 IDE Controller",
    532       1.112   tsutsui 	  acard_chip_map,
    533       1.112   tsutsui 	},
    534       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860,
    535       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    536       1.112   tsutsui 	  "Acard ATP860 Ultra66 IDE Controller",
    537       1.112   tsutsui 	  acard_chip_map,
    538       1.112   tsutsui 	},
    539       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860A,
    540       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    541       1.112   tsutsui 	  "Acard ATP860-A Ultra66 IDE Controller",
    542       1.112   tsutsui 	  acard_chip_map,
    543       1.112   tsutsui 	},
    544       1.112   tsutsui 	{ 0,
    545       1.112   tsutsui 	  0,
    546       1.112   tsutsui 	  NULL,
    547       1.113    bouyer 	  NULL
    548       1.112   tsutsui 	}
    549       1.112   tsutsui };
    550       1.112   tsutsui 
    551       1.117      matt const struct pciide_product_desc pciide_serverworks_products[] =  {
    552       1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    553       1.149   mycroft 	  0,
    554       1.149   mycroft 	  "ServerWorks OSB4 IDE Controller",
    555       1.149   mycroft 	  serverworks_chip_map,
    556       1.149   mycroft 	},
    557       1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    558       1.117      matt 	  0,
    559       1.149   mycroft 	  "ServerWorks CSB5 IDE Controller",
    560       1.149   mycroft 	  serverworks_chip_map,
    561       1.117      matt 	},
    562       1.117      matt 	{ 0,
    563       1.117      matt 	  0,
    564       1.117      matt 	  NULL,
    565       1.117      matt 	}
    566       1.117      matt };
    567       1.117      matt 
    568       1.146   thorpej const struct pciide_product_desc pciide_symphony_products[] = {
    569       1.146   thorpej 	{ PCI_PRODUCT_SYMPHONY_82C105,
    570       1.146   thorpej 	  0,
    571       1.146   thorpej 	  "Symphony Labs 82C105 IDE controller",
    572       1.146   thorpej 	  sl82c105_chip_map,
    573       1.146   thorpej 	},
    574       1.146   thorpej 	{ 0,
    575       1.146   thorpej 	  0,
    576       1.146   thorpej 	  NULL,
    577       1.146   thorpej 	}
    578       1.146   thorpej };
    579       1.146   thorpej 
    580       1.117      matt const struct pciide_product_desc pciide_winbond_products[] =  {
    581       1.117      matt 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    582       1.117      matt 	  0,
    583       1.117      matt 	  "Winbond W83C553F IDE controller",
    584       1.146   thorpej 	  sl82c105_chip_map,
    585       1.117      matt 	},
    586       1.117      matt 	{ 0,
    587       1.117      matt 	  0,
    588       1.117      matt 	  NULL,
    589       1.117      matt 	}
    590       1.117      matt };
    591       1.117      matt 
    592         1.9    bouyer struct pciide_vendor_desc {
    593        1.39       mrg 	u_int32_t ide_vendor;
    594        1.39       mrg 	const struct pciide_product_desc *ide_products;
    595         1.9    bouyer };
    596         1.9    bouyer 
    597         1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    598        1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    599        1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    600        1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    601        1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    602        1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    603        1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    604        1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    605        1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    606        1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    607        1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    608       1.112   tsutsui 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    609       1.117      matt 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    610       1.146   thorpej 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    611       1.117      matt 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    612        1.39       mrg 	{ 0, NULL }
    613         1.1       cgd };
    614         1.1       cgd 
    615        1.13    bouyer /* options passed via the 'flags' config keyword */
    616       1.132   thorpej #define	PCIIDE_OPTIONS_DMA	0x01
    617       1.132   thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
    618        1.13    bouyer 
    619         1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    620         1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    621         1.1       cgd 
    622         1.1       cgd struct cfattach pciide_ca = {
    623         1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    624         1.1       cgd };
    625        1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    626        1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    627        1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    628        1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    629        1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    630        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    631        1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    632        1.41    bouyer 	    struct pci_attach_args *));
    633        1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    634        1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    635        1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    636        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    637        1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    638        1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    639        1.28    bouyer 	    struct pciide_channel *, int, int));
    640         1.1       cgd int	pciide_compat_intr __P((void *));
    641         1.1       cgd int	pciide_pci_intr __P((void *));
    642         1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    643         1.1       cgd 
    644        1.39       mrg const struct pciide_product_desc *
    645         1.9    bouyer pciide_lookup_product(id)
    646        1.39       mrg 	u_int32_t id;
    647         1.9    bouyer {
    648        1.39       mrg 	const struct pciide_product_desc *pp;
    649        1.39       mrg 	const struct pciide_vendor_desc *vp;
    650         1.9    bouyer 
    651        1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    652        1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    653        1.39       mrg 			break;
    654         1.9    bouyer 
    655        1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    656        1.39       mrg 		return NULL;
    657         1.9    bouyer 
    658       1.113    bouyer 	for (; pp->chip_map != NULL; pp++)
    659        1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    660        1.39       mrg 			break;
    661         1.9    bouyer 
    662       1.113    bouyer 	if (pp->chip_map == NULL)
    663        1.39       mrg 		return NULL;
    664        1.39       mrg 	return pp;
    665         1.9    bouyer }
    666         1.6       cgd 
    667         1.1       cgd int
    668         1.1       cgd pciide_match(parent, match, aux)
    669         1.1       cgd 	struct device *parent;
    670         1.1       cgd 	struct cfdata *match;
    671         1.1       cgd 	void *aux;
    672         1.1       cgd {
    673         1.1       cgd 	struct pci_attach_args *pa = aux;
    674        1.41    bouyer 	const struct pciide_product_desc *pp;
    675         1.1       cgd 
    676         1.1       cgd 	/*
    677         1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    678         1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    679         1.1       cgd 	 * work in a standardized way...
    680         1.1       cgd 	 */
    681         1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    682         1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    683         1.1       cgd 		return (1);
    684         1.1       cgd 	}
    685         1.1       cgd 
    686        1.41    bouyer 	/*
    687        1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    688        1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    689        1.41    bouyer 	 */
    690        1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    691        1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    692        1.41    bouyer 		return (1);
    693        1.41    bouyer 	}
    694        1.41    bouyer 
    695         1.1       cgd 	return (0);
    696         1.1       cgd }
    697         1.1       cgd 
    698         1.1       cgd void
    699         1.1       cgd pciide_attach(parent, self, aux)
    700         1.1       cgd 	struct device *parent, *self;
    701         1.1       cgd 	void *aux;
    702         1.1       cgd {
    703         1.1       cgd 	struct pci_attach_args *pa = aux;
    704         1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    705         1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    706         1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    707        1.41    bouyer 	pcireg_t csr;
    708         1.1       cgd 	char devinfo[256];
    709        1.57   thorpej 	const char *displaydev;
    710         1.1       cgd 
    711        1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    712         1.9    bouyer 	if (sc->sc_pp == NULL) {
    713         1.9    bouyer 		sc->sc_pp = &default_product_desc;
    714         1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    715        1.57   thorpej 		displaydev = devinfo;
    716        1.57   thorpej 	} else
    717        1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    718        1.57   thorpej 
    719       1.113    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    720       1.113    bouyer 	if (displaydev)
    721       1.113    bouyer 		printf(": %s (rev. 0x%02x)\n", displaydev,
    722       1.113    bouyer 		    PCI_REVISION(pa->pa_class));
    723        1.57   thorpej 
    724        1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    725        1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    726        1.41    bouyer #ifdef WDCDEBUG
    727        1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    728        1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    729        1.41    bouyer #endif
    730        1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    731         1.1       cgd 
    732        1.16    bouyer 	if (sc->sc_dma_ok) {
    733        1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    734        1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    735        1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    736        1.16    bouyer 	}
    737         1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    738         1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    739         1.5       cgd }
    740         1.5       cgd 
    741        1.41    bouyer /* tell wether the chip is enabled or not */
    742        1.41    bouyer int
    743        1.41    bouyer pciide_chipen(sc, pa)
    744        1.41    bouyer 	struct pciide_softc *sc;
    745        1.41    bouyer 	struct pci_attach_args *pa;
    746        1.41    bouyer {
    747        1.41    bouyer 	pcireg_t csr;
    748        1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    749        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    750        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    751        1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    752        1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    753        1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    754        1.41    bouyer 		  "device" : "bridge");
    755        1.41    bouyer 		return 0;
    756        1.41    bouyer 	}
    757        1.41    bouyer 	return 1;
    758        1.41    bouyer }
    759        1.41    bouyer 
    760         1.5       cgd int
    761        1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    762         1.5       cgd 	struct pci_attach_args *pa;
    763        1.18  drochner 	struct pciide_channel *cp;
    764        1.18  drochner 	int compatchan;
    765        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    766         1.5       cgd {
    767        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    768        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    769         1.5       cgd 
    770         1.5       cgd 	cp->compat = 1;
    771        1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    772        1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    773         1.5       cgd 
    774         1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    775        1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    776         1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    777         1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    778        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    779        1.43    bouyer 		return (0);
    780         1.5       cgd 	}
    781         1.5       cgd 
    782         1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    783        1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    784         1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    785         1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    786        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    787         1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    788         1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    789        1.43    bouyer 		return (0);
    790         1.5       cgd 	}
    791         1.5       cgd 
    792        1.43    bouyer 	return (1);
    793         1.5       cgd }
    794         1.5       cgd 
    795         1.9    bouyer int
    796        1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    797        1.28    bouyer 	struct pci_attach_args * pa;
    798        1.18  drochner 	struct pciide_channel *cp;
    799        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    800        1.41    bouyer 	int (*pci_intr) __P((void *));
    801         1.9    bouyer {
    802        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    803        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    804        1.29    bouyer 	const char *intrstr;
    805        1.29    bouyer 	pci_intr_handle_t intrhandle;
    806         1.9    bouyer 
    807         1.9    bouyer 	cp->compat = 0;
    808         1.9    bouyer 
    809        1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    810        1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    811        1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    812        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    813        1.29    bouyer 			return 0;
    814        1.29    bouyer 		}
    815        1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    816        1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    817        1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    818        1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    819        1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    820        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    821        1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    822        1.29    bouyer 		} else {
    823        1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    824        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    825        1.29    bouyer 			if (intrstr != NULL)
    826        1.29    bouyer 				printf(" at %s", intrstr);
    827        1.29    bouyer 			printf("\n");
    828        1.29    bouyer 			return 0;
    829        1.29    bouyer 		}
    830        1.18  drochner 	}
    831        1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    832        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    833        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    834        1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    835         1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    836        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    837        1.18  drochner 		return 0;
    838         1.9    bouyer 	}
    839         1.9    bouyer 
    840        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    841        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    842       1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    843         1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    844        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    845        1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    846       1.105    bouyer 		return 0;
    847       1.105    bouyer 	}
    848       1.105    bouyer 	/*
    849       1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    850       1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    851       1.105    bouyer 	 * code a handle for only one byte at the rigth offset.
    852       1.105    bouyer 	 */
    853       1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    854       1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    855       1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    856       1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    857       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    858       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    859        1.18  drochner 		return 0;
    860         1.9    bouyer 	}
    861        1.18  drochner 	return (1);
    862         1.9    bouyer }
    863         1.9    bouyer 
    864        1.41    bouyer void
    865        1.41    bouyer pciide_mapreg_dma(sc, pa)
    866        1.41    bouyer 	struct pciide_softc *sc;
    867        1.41    bouyer 	struct pci_attach_args *pa;
    868        1.41    bouyer {
    869        1.63   thorpej 	pcireg_t maptype;
    870        1.89      matt 	bus_addr_t addr;
    871        1.63   thorpej 
    872        1.41    bouyer 	/*
    873        1.41    bouyer 	 * Map DMA registers
    874        1.41    bouyer 	 *
    875        1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    876        1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    877        1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    878        1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    879        1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    880        1.41    bouyer 	 * could be mapped.
    881        1.41    bouyer 	 *
    882        1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    883        1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    884        1.41    bouyer 	 * XXX space," some controllers (at least the United
    885        1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    886        1.41    bouyer 	 */
    887        1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    888        1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    889        1.63   thorpej 
    890        1.63   thorpej 	switch (maptype) {
    891        1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    892        1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    893        1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    894        1.89      matt 		    &addr, NULL, NULL) == 0);
    895        1.89      matt 		if (sc->sc_dma_ok == 0) {
    896        1.89      matt 			printf(", but unused (couldn't query registers)");
    897        1.89      matt 			break;
    898        1.89      matt 		}
    899        1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    900        1.91      matt 		    && addr >= 0x10000) {
    901        1.89      matt 			sc->sc_dma_ok = 0;
    902       1.132   thorpej 			printf(", but unused (registers at unsafe address "
    903       1.132   thorpej 			    "%#lx)", (unsigned long)addr);
    904        1.89      matt 			break;
    905        1.89      matt 		}
    906        1.89      matt 		/* FALLTHROUGH */
    907        1.89      matt 
    908        1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    909        1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    910        1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    911        1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    912        1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    913        1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    914        1.63   thorpej 			printf(", but unused (couldn't map registers)");
    915        1.63   thorpej 		} else {
    916        1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    917        1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    918        1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    919        1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    920        1.63   thorpej 		}
    921       1.132   thorpej 
    922       1.132   thorpej 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    923       1.132   thorpej 		    PCIIDE_OPTIONS_NODMA) {
    924       1.132   thorpej 			printf(", but unused (forced off by config file)");
    925       1.132   thorpej 			sc->sc_dma_ok = 0;
    926       1.132   thorpej 		}
    927        1.65   thorpej 		break;
    928        1.63   thorpej 
    929        1.63   thorpej 	default:
    930        1.63   thorpej 		sc->sc_dma_ok = 0;
    931        1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    932        1.41    bouyer 	}
    933        1.41    bouyer }
    934        1.63   thorpej 
    935         1.9    bouyer int
    936         1.9    bouyer pciide_compat_intr(arg)
    937         1.9    bouyer 	void *arg;
    938         1.9    bouyer {
    939        1.19  drochner 	struct pciide_channel *cp = arg;
    940         1.9    bouyer 
    941         1.9    bouyer #ifdef DIAGNOSTIC
    942         1.9    bouyer 	/* should only be called for a compat channel */
    943         1.9    bouyer 	if (cp->compat == 0)
    944         1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    945         1.9    bouyer #endif
    946        1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    947         1.9    bouyer }
    948         1.9    bouyer 
    949         1.9    bouyer int
    950         1.9    bouyer pciide_pci_intr(arg)
    951         1.9    bouyer 	void *arg;
    952         1.9    bouyer {
    953         1.9    bouyer 	struct pciide_softc *sc = arg;
    954         1.9    bouyer 	struct pciide_channel *cp;
    955         1.9    bouyer 	struct channel_softc *wdc_cp;
    956         1.9    bouyer 	int i, rv, crv;
    957         1.9    bouyer 
    958         1.9    bouyer 	rv = 0;
    959        1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    960         1.9    bouyer 		cp = &sc->pciide_channels[i];
    961        1.18  drochner 		wdc_cp = &cp->wdc_channel;
    962         1.9    bouyer 
    963         1.9    bouyer 		/* If a compat channel skip. */
    964         1.9    bouyer 		if (cp->compat)
    965         1.9    bouyer 			continue;
    966         1.9    bouyer 		/* if this channel not waiting for intr, skip */
    967         1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    968         1.9    bouyer 			continue;
    969         1.9    bouyer 
    970         1.9    bouyer 		crv = wdcintr(wdc_cp);
    971         1.9    bouyer 		if (crv == 0)
    972         1.9    bouyer 			;		/* leave rv alone */
    973         1.9    bouyer 		else if (crv == 1)
    974         1.9    bouyer 			rv = 1;		/* claim the intr */
    975         1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    976         1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    977         1.9    bouyer 	}
    978         1.9    bouyer 	return (rv);
    979         1.9    bouyer }
    980         1.9    bouyer 
    981        1.28    bouyer void
    982        1.28    bouyer pciide_channel_dma_setup(cp)
    983        1.28    bouyer 	struct pciide_channel *cp;
    984        1.28    bouyer {
    985        1.28    bouyer 	int drive;
    986        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    987        1.28    bouyer 	struct ata_drive_datas *drvp;
    988        1.28    bouyer 
    989        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    990        1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    991        1.28    bouyer 		/* If no drive, skip */
    992        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    993        1.28    bouyer 			continue;
    994        1.28    bouyer 		/* setup DMA if needed */
    995        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    996        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    997        1.28    bouyer 		    sc->sc_dma_ok == 0) {
    998        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    999        1.28    bouyer 			continue;
   1000        1.28    bouyer 		}
   1001        1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
   1002        1.28    bouyer 		    != 0) {
   1003        1.28    bouyer 			/* Abort DMA setup */
   1004        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1005        1.28    bouyer 			continue;
   1006        1.28    bouyer 		}
   1007        1.28    bouyer 	}
   1008        1.28    bouyer }
   1009        1.28    bouyer 
   1010        1.18  drochner int
   1011        1.18  drochner pciide_dma_table_setup(sc, channel, drive)
   1012         1.9    bouyer 	struct pciide_softc *sc;
   1013        1.18  drochner 	int channel, drive;
   1014         1.9    bouyer {
   1015        1.18  drochner 	bus_dma_segment_t seg;
   1016        1.18  drochner 	int error, rseg;
   1017        1.18  drochner 	const bus_size_t dma_table_size =
   1018        1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1019        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1020        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1021        1.18  drochner 
   1022        1.28    bouyer 	/* If table was already allocated, just return */
   1023        1.28    bouyer 	if (dma_maps->dma_table)
   1024        1.28    bouyer 		return 0;
   1025        1.28    bouyer 
   1026        1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1027        1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1028        1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1029        1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1030        1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
   1031        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1032        1.18  drochner 		    channel, drive, error);
   1033        1.18  drochner 		return error;
   1034        1.18  drochner 	}
   1035        1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1036        1.18  drochner 	    dma_table_size,
   1037        1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1038        1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1039        1.18  drochner 		printf("%s:%d: unable to map table DMA for"
   1040        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1041        1.18  drochner 		    channel, drive, error);
   1042        1.18  drochner 		return error;
   1043        1.18  drochner 	}
   1044        1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1045        1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1046        1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1047        1.18  drochner 
   1048        1.18  drochner 	/* Create and load table DMA map for this disk */
   1049        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1050        1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1051        1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1052        1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
   1053        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1054        1.18  drochner 		    channel, drive, error);
   1055        1.18  drochner 		return error;
   1056        1.18  drochner 	}
   1057        1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1058        1.18  drochner 	    dma_maps->dmamap_table,
   1059        1.18  drochner 	    dma_maps->dma_table,
   1060        1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1061        1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
   1062        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1063        1.18  drochner 		    channel, drive, error);
   1064        1.18  drochner 		return error;
   1065        1.18  drochner 	}
   1066        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1067        1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1068        1.96      fvdl 	    DEBUG_PROBE);
   1069        1.18  drochner 	/* Create a xfer DMA map for this drive */
   1070        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1071        1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
   1072        1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1073        1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1074        1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1075        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1076        1.18  drochner 		    channel, drive, error);
   1077        1.18  drochner 		return error;
   1078        1.18  drochner 	}
   1079        1.18  drochner 	return 0;
   1080         1.9    bouyer }
   1081         1.9    bouyer 
   1082        1.18  drochner int
   1083        1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1084        1.18  drochner 	void *v;
   1085        1.18  drochner 	int channel, drive;
   1086        1.18  drochner 	void *databuf;
   1087        1.18  drochner 	size_t datalen;
   1088        1.18  drochner 	int flags;
   1089         1.9    bouyer {
   1090        1.18  drochner 	struct pciide_softc *sc = v;
   1091        1.18  drochner 	int error, seg;
   1092        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1093        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1094        1.18  drochner 
   1095        1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1096        1.18  drochner 	    dma_maps->dmamap_xfer,
   1097       1.122   thorpej 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1098       1.122   thorpej 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1099        1.18  drochner 	if (error) {
   1100        1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1101        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1102        1.18  drochner 		    channel, drive, error);
   1103        1.18  drochner 		return error;
   1104        1.18  drochner 	}
   1105         1.9    bouyer 
   1106        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1107        1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1108        1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1109        1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1110         1.9    bouyer 
   1111        1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1112        1.18  drochner #ifdef DIAGNOSTIC
   1113        1.18  drochner 		/* A segment must not cross a 64k boundary */
   1114        1.18  drochner 		{
   1115        1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1116        1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1117        1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1118        1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1119        1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1120        1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1121        1.18  drochner 			    seg, phys, len);
   1122        1.18  drochner 			panic("pciide_dma: buf align");
   1123         1.9    bouyer 		}
   1124         1.9    bouyer 		}
   1125        1.18  drochner #endif
   1126        1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1127        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1128        1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1129        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1130        1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1131        1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1132        1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1133        1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1134        1.18  drochner 
   1135         1.9    bouyer 	}
   1136        1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1137        1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1138         1.9    bouyer 
   1139        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1140        1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1141        1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1142         1.9    bouyer 
   1143        1.18  drochner 	/* Maps are ready. Start DMA function */
   1144        1.18  drochner #ifdef DIAGNOSTIC
   1145        1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1146        1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1147        1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1148        1.18  drochner 		panic("pciide_dma_init: table align");
   1149        1.18  drochner 	}
   1150        1.18  drochner #endif
   1151        1.18  drochner 
   1152        1.18  drochner 	/* Clear status bits */
   1153        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1154        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1155        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1156        1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1157        1.18  drochner 	/* Write table addr */
   1158        1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1159        1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1160        1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1161        1.18  drochner 	/* set read/write */
   1162        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1163        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1164        1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1165        1.56    bouyer 	/* remember flags */
   1166        1.56    bouyer 	dma_maps->dma_flags = flags;
   1167        1.18  drochner 	return 0;
   1168        1.18  drochner }
   1169        1.18  drochner 
   1170        1.18  drochner void
   1171        1.56    bouyer pciide_dma_start(v, channel, drive)
   1172        1.18  drochner 	void *v;
   1173        1.56    bouyer 	int channel, drive;
   1174        1.18  drochner {
   1175        1.18  drochner 	struct pciide_softc *sc = v;
   1176        1.18  drochner 
   1177        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1178        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1179        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1180        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1181        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1182        1.18  drochner }
   1183        1.18  drochner 
   1184        1.18  drochner int
   1185        1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1186        1.18  drochner 	void *v;
   1187        1.18  drochner 	int channel, drive;
   1188        1.56    bouyer 	int force;
   1189        1.18  drochner {
   1190        1.18  drochner 	struct pciide_softc *sc = v;
   1191        1.18  drochner 	u_int8_t status;
   1192        1.56    bouyer 	int error = 0;
   1193        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1194        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1195        1.18  drochner 
   1196        1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1197        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1198        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1199        1.18  drochner 	    DEBUG_XFERS);
   1200        1.18  drochner 
   1201        1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1202        1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1203        1.56    bouyer 
   1204        1.18  drochner 	/* stop DMA channel */
   1205        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1206        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1207        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1208        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1209        1.18  drochner 
   1210        1.56    bouyer 	/* Unload the map of the data buffer */
   1211        1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1212        1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1213        1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1214        1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1215        1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1216        1.56    bouyer 
   1217        1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1218        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1219        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1220        1.56    bouyer 		error |= WDC_DMAST_ERR;
   1221        1.18  drochner 	}
   1222        1.18  drochner 
   1223        1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1224        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1225        1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1226        1.18  drochner 		    drive, status);
   1227        1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1228        1.18  drochner 	}
   1229        1.18  drochner 
   1230        1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1231        1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1232        1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1233        1.18  drochner 	}
   1234        1.56    bouyer 	return error;
   1235        1.18  drochner }
   1236        1.18  drochner 
   1237        1.67    bouyer void
   1238        1.67    bouyer pciide_irqack(chp)
   1239        1.67    bouyer 	struct channel_softc *chp;
   1240        1.67    bouyer {
   1241        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1242        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1243        1.67    bouyer 
   1244        1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1245        1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1246        1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1247        1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1248        1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1249        1.67    bouyer }
   1250        1.67    bouyer 
   1251        1.41    bouyer /* some common code used by several chip_map */
   1252        1.41    bouyer int
   1253        1.41    bouyer pciide_chansetup(sc, channel, interface)
   1254        1.41    bouyer 	struct pciide_softc *sc;
   1255        1.41    bouyer 	int channel;
   1256        1.41    bouyer 	pcireg_t interface;
   1257        1.41    bouyer {
   1258        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1259        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1260        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1261        1.41    bouyer 	cp->wdc_channel.channel = channel;
   1262        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1263        1.41    bouyer 	cp->wdc_channel.ch_queue =
   1264        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1265        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1266        1.41    bouyer 		printf("%s %s channel: "
   1267        1.41    bouyer 		    "can't allocate memory for command queue",
   1268        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1269        1.41    bouyer 		return 0;
   1270        1.41    bouyer 	}
   1271        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1272        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1273        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1274        1.41    bouyer 	    "configured" : "wired",
   1275        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1276        1.41    bouyer 	    "native-PCI" : "compatibility");
   1277        1.41    bouyer 	return 1;
   1278        1.41    bouyer }
   1279        1.41    bouyer 
   1280        1.18  drochner /* some common code used by several chip channel_map */
   1281        1.18  drochner void
   1282        1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1283        1.18  drochner 	struct pci_attach_args *pa;
   1284        1.18  drochner 	struct pciide_channel *cp;
   1285        1.41    bouyer 	pcireg_t interface;
   1286        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1287        1.41    bouyer 	int (*pci_intr) __P((void *));
   1288        1.18  drochner {
   1289        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1290        1.18  drochner 
   1291        1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1292        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1293        1.41    bouyer 		    pci_intr);
   1294        1.41    bouyer 	else
   1295        1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1296        1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1297        1.41    bouyer 
   1298        1.18  drochner 	if (cp->hw_ok == 0)
   1299        1.18  drochner 		return;
   1300        1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1301        1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1302        1.18  drochner 	wdcattach(wdc_cp);
   1303        1.18  drochner }
   1304        1.18  drochner 
   1305        1.18  drochner /*
   1306        1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1307        1.18  drochner  * if channel can be disabled, 0 if not
   1308        1.18  drochner  */
   1309        1.18  drochner int
   1310        1.60  gmcgarry pciide_chan_candisable(cp)
   1311        1.18  drochner 	struct pciide_channel *cp;
   1312        1.18  drochner {
   1313        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1314        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1315        1.18  drochner 
   1316        1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1317        1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1318        1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1319        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1320        1.18  drochner 		cp->hw_ok = 0;
   1321        1.18  drochner 		return 1;
   1322        1.18  drochner 	}
   1323        1.18  drochner 	return 0;
   1324        1.18  drochner }
   1325        1.18  drochner 
   1326        1.18  drochner /*
   1327        1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1328        1.18  drochner  * Set hw_ok=0 on failure
   1329        1.18  drochner  */
   1330        1.18  drochner void
   1331        1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1332         1.5       cgd 	struct pci_attach_args *pa;
   1333        1.18  drochner 	struct pciide_channel *cp;
   1334        1.18  drochner 	int compatchan, interface;
   1335        1.18  drochner {
   1336        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1337        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1338        1.18  drochner 
   1339        1.18  drochner 	if (cp->hw_ok == 0)
   1340        1.18  drochner 		return;
   1341        1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1342        1.18  drochner 		return;
   1343        1.18  drochner 
   1344       1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1345        1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1346        1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1347        1.18  drochner 	if (cp->ih == NULL) {
   1348       1.119    simonb #endif
   1349        1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1350        1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1351        1.18  drochner 		cp->hw_ok = 0;
   1352       1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1353        1.18  drochner 	}
   1354       1.119    simonb #endif
   1355        1.18  drochner }
   1356        1.18  drochner 
   1357        1.18  drochner void
   1358        1.28    bouyer pciide_print_modes(cp)
   1359        1.28    bouyer 	struct pciide_channel *cp;
   1360        1.18  drochner {
   1361        1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1362        1.18  drochner }
   1363        1.18  drochner 
   1364        1.18  drochner void
   1365        1.41    bouyer default_chip_map(sc, pa)
   1366        1.18  drochner 	struct pciide_softc *sc;
   1367        1.41    bouyer 	struct pci_attach_args *pa;
   1368        1.18  drochner {
   1369        1.41    bouyer 	struct pciide_channel *cp;
   1370        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1371        1.41    bouyer 	pcireg_t csr;
   1372        1.41    bouyer 	int channel, drive;
   1373        1.41    bouyer 	struct ata_drive_datas *drvp;
   1374        1.41    bouyer 	u_int8_t idedma_ctl;
   1375        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1376        1.41    bouyer 	char *failreason;
   1377        1.41    bouyer 
   1378        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1379        1.41    bouyer 		return;
   1380        1.41    bouyer 
   1381        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1382        1.41    bouyer 		printf("%s: bus-master DMA support present",
   1383        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1384        1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1385        1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1386        1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1387        1.41    bouyer 			printf(", but unused (no driver support)");
   1388        1.41    bouyer 			sc->sc_dma_ok = 0;
   1389        1.41    bouyer 		} else {
   1390        1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1391       1.132   thorpej 			if (sc->sc_dma_ok != 0)
   1392       1.132   thorpej 				printf(", used without full driver "
   1393       1.132   thorpej 				    "support");
   1394        1.41    bouyer 		}
   1395        1.41    bouyer 	} else {
   1396        1.41    bouyer 		printf("%s: hardware does not support DMA",
   1397        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1398        1.41    bouyer 		sc->sc_dma_ok = 0;
   1399        1.41    bouyer 	}
   1400        1.41    bouyer 	printf("\n");
   1401        1.67    bouyer 	if (sc->sc_dma_ok) {
   1402        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1403        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1404        1.67    bouyer 	}
   1405        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1406        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1407        1.18  drochner 
   1408        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1409        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1410        1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1411        1.41    bouyer 
   1412        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1413        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1414        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1415        1.41    bouyer 			continue;
   1416        1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1417        1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1418        1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1419        1.41    bouyer 		} else {
   1420        1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1421        1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1422        1.41    bouyer 		}
   1423        1.41    bouyer 		if (cp->hw_ok == 0)
   1424        1.41    bouyer 			continue;
   1425        1.41    bouyer 		/*
   1426        1.41    bouyer 		 * Check to see if something appears to be there.
   1427        1.41    bouyer 		 */
   1428        1.41    bouyer 		failreason = NULL;
   1429        1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1430        1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1431        1.41    bouyer 			goto next;
   1432        1.41    bouyer 		}
   1433        1.41    bouyer 		/*
   1434        1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1435        1.41    bouyer 		 * channel by trying to access the channel again while the
   1436        1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1437        1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1438        1.41    bouyer 		 * this controller.)  YUCK!
   1439        1.41    bouyer 		 */
   1440        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1441        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1442        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1443        1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1444        1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1445        1.41    bouyer 			failreason = "other hardware responding at addresses";
   1446        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1447        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1448        1.41    bouyer next:
   1449        1.41    bouyer 		if (failreason) {
   1450        1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1451        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1452        1.41    bouyer 			    failreason);
   1453        1.41    bouyer 			cp->hw_ok = 0;
   1454        1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1455        1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1456       1.150    bouyer 			if (interface & PCIIDE_INTERFACE_PCI(channel))
   1457       1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1458       1.150    bouyer 				    cp->ctl_baseioh, ctlsize);
   1459       1.150    bouyer 			else
   1460       1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1461       1.150    bouyer 				    cp->wdc_channel.ctl_ioh, ctlsize);
   1462        1.41    bouyer 		} else {
   1463        1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1464        1.41    bouyer 		}
   1465        1.41    bouyer 		if (cp->hw_ok) {
   1466        1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1467        1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1468        1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1469        1.41    bouyer 		}
   1470        1.41    bouyer 	}
   1471        1.18  drochner 
   1472        1.18  drochner 	if (sc->sc_dma_ok == 0)
   1473        1.41    bouyer 		return;
   1474        1.18  drochner 
   1475        1.18  drochner 	/* Allocate DMA maps */
   1476        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1477        1.18  drochner 		idedma_ctl = 0;
   1478        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1479        1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1480        1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1481        1.18  drochner 			/* If no drive, skip */
   1482        1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1483        1.18  drochner 				continue;
   1484        1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1485        1.18  drochner 				continue;
   1486        1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1487        1.18  drochner 				/* Abort DMA setup */
   1488        1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1489        1.18  drochner 				    "using PIO transfers\n",
   1490        1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1491        1.18  drochner 				    channel, drive);
   1492        1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1493        1.18  drochner 			}
   1494        1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1495        1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1496        1.18  drochner 			    channel, drive);
   1497        1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1498        1.18  drochner 		}
   1499        1.18  drochner 		if (idedma_ctl != 0) {
   1500        1.18  drochner 			/* Add software bits in status register */
   1501        1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1502        1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1503        1.18  drochner 			    idedma_ctl);
   1504        1.18  drochner 		}
   1505        1.18  drochner 	}
   1506        1.18  drochner }
   1507        1.18  drochner 
   1508        1.18  drochner void
   1509        1.41    bouyer piix_chip_map(sc, pa)
   1510        1.41    bouyer 	struct pciide_softc *sc;
   1511        1.18  drochner 	struct pci_attach_args *pa;
   1512        1.41    bouyer {
   1513        1.18  drochner 	struct pciide_channel *cp;
   1514        1.41    bouyer 	int channel;
   1515        1.42    bouyer 	u_int32_t idetim;
   1516        1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1517        1.18  drochner 
   1518        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1519        1.18  drochner 		return;
   1520         1.6       cgd 
   1521        1.41    bouyer 	printf("%s: bus-master DMA support present",
   1522        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1523        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1524        1.41    bouyer 	printf("\n");
   1525        1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1526        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1527        1.41    bouyer 	if (sc->sc_dma_ok) {
   1528        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1529        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1530        1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1531        1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1532        1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1533        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1534        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1535        1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1536       1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1537       1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1538       1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1539   1.153.2.4     lukem 		case PCI_PRODUCT_INTEL_82801DB_IDE:
   1540        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1541        1.41    bouyer 		}
   1542        1.18  drochner 	}
   1543        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1544        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1545        1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1546        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1547       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1548       1.102    bouyer 		break;
   1549        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1550       1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1551       1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1552       1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1553   1.153.2.4     lukem 	case PCI_PRODUCT_INTEL_82801DB_IDE:
   1554       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1555        1.93    bouyer 		break;
   1556        1.93    bouyer 	default:
   1557        1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1558        1.93    bouyer 	}
   1559        1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1560        1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1561        1.41    bouyer 	else
   1562        1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1563        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1564        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1565         1.9    bouyer 
   1566        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1567        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1568        1.41    bouyer 	    DEBUG_PROBE);
   1569        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1570        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1571        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1572        1.41    bouyer 		    DEBUG_PROBE);
   1573        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1574        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1575        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1576        1.41    bouyer 			    DEBUG_PROBE);
   1577        1.41    bouyer 		}
   1578        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1579       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1580       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1581       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1582       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1583   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1584   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1585        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1586        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1587        1.42    bouyer 			    DEBUG_PROBE);
   1588        1.42    bouyer 		}
   1589        1.42    bouyer 
   1590        1.41    bouyer 	}
   1591        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1592         1.9    bouyer 
   1593        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1594        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1595        1.41    bouyer 		/* PIIX is compat-only */
   1596        1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1597        1.41    bouyer 			continue;
   1598        1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1599        1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1600        1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1601        1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1602        1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1603        1.46   mycroft 			continue;
   1604        1.42    bouyer 		}
   1605        1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1606        1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1607        1.42    bouyer 		if (cp->hw_ok == 0)
   1608        1.42    bouyer 			continue;
   1609        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1610        1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1611        1.42    bouyer 			    channel);
   1612        1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1613        1.42    bouyer 			    idetim);
   1614        1.42    bouyer 		}
   1615        1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1616        1.41    bouyer 		if (cp->hw_ok == 0)
   1617        1.41    bouyer 			continue;
   1618        1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1619        1.41    bouyer 	}
   1620         1.9    bouyer 
   1621        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1622        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1623        1.41    bouyer 	    DEBUG_PROBE);
   1624        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1625        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1626        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1627        1.41    bouyer 		    DEBUG_PROBE);
   1628        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1629        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1630        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1631        1.41    bouyer 			    DEBUG_PROBE);
   1632        1.41    bouyer 		}
   1633        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1634       1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1635       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1636       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1637       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1638   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1639   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1640        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1641        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1642        1.42    bouyer 			    DEBUG_PROBE);
   1643        1.42    bouyer 		}
   1644        1.28    bouyer 	}
   1645        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1646        1.28    bouyer }
   1647        1.28    bouyer 
   1648        1.28    bouyer void
   1649        1.28    bouyer piix_setup_channel(chp)
   1650        1.28    bouyer 	struct channel_softc *chp;
   1651        1.28    bouyer {
   1652        1.28    bouyer 	u_int8_t mode[2], drive;
   1653        1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1654        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1655        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1656        1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1657        1.28    bouyer 
   1658        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1659        1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1660        1.28    bouyer 	idedma_ctl = 0;
   1661        1.28    bouyer 
   1662        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1663        1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1664        1.28    bouyer 	    chp->channel);
   1665         1.9    bouyer 
   1666        1.28    bouyer 	/* setup DMA */
   1667        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1668         1.9    bouyer 
   1669        1.28    bouyer 	/*
   1670        1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1671        1.28    bouyer 	 * different timings for master and slave drives.
   1672        1.28    bouyer 	 * We need to find the best combination.
   1673        1.28    bouyer 	 */
   1674         1.9    bouyer 
   1675        1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1676        1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1677        1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1678        1.28    bouyer 		mode[0] = mode[1] =
   1679        1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1680        1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1681        1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1682        1.28    bouyer 		goto ok;
   1683        1.28    bouyer 	}
   1684        1.28    bouyer 	/*
   1685        1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1686        1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1687        1.28    bouyer 	 */
   1688        1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1689        1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1690        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1691        1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1692        1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1693        1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1694        1.28    bouyer 		goto ok;
   1695        1.28    bouyer 	}
   1696        1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1697        1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1698        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1699        1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1700        1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1701        1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1702        1.28    bouyer 		goto ok;
   1703        1.28    bouyer 	}
   1704        1.28    bouyer 	/*
   1705        1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1706        1.28    bouyer 	 * one of them is PIO mode < 2
   1707        1.28    bouyer 	 */
   1708        1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1709        1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1710        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1711        1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1712        1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1713        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1714        1.28    bouyer 	} else {
   1715        1.28    bouyer 		mode[0] = mode[1] =
   1716        1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1717        1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1718        1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1719        1.28    bouyer 	}
   1720        1.28    bouyer ok:	/* The modes are setup */
   1721        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1722        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1723         1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1724        1.28    bouyer 			    mode[drive], 1, chp->channel);
   1725        1.28    bouyer 			goto end;
   1726        1.38    bouyer 		}
   1727        1.28    bouyer 	}
   1728        1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1729        1.28    bouyer 	if (mode[0] >= 2)
   1730        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1731        1.28    bouyer 		    mode[0], 0, chp->channel);
   1732        1.28    bouyer 	else
   1733        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1734        1.28    bouyer 		    mode[1], 0, chp->channel);
   1735        1.28    bouyer end:	/*
   1736        1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1737        1.28    bouyer 	 * it per-drive
   1738        1.28    bouyer 	 */
   1739        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1740        1.28    bouyer 		/* If no drive, skip */
   1741        1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1742        1.28    bouyer 			continue;
   1743        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1744        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1745        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1746        1.28    bouyer 	}
   1747        1.28    bouyer 	if (idedma_ctl != 0) {
   1748        1.28    bouyer 		/* Add software bits in status register */
   1749        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1750        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1751        1.28    bouyer 		    idedma_ctl);
   1752         1.9    bouyer 	}
   1753        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1754        1.28    bouyer 	pciide_print_modes(cp);
   1755         1.9    bouyer }
   1756         1.9    bouyer 
   1757         1.9    bouyer void
   1758        1.41    bouyer piix3_4_setup_channel(chp)
   1759        1.41    bouyer 	struct channel_softc *chp;
   1760        1.28    bouyer {
   1761        1.28    bouyer 	struct ata_drive_datas *drvp;
   1762        1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1763        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1764        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1765        1.28    bouyer 	int drive;
   1766        1.42    bouyer 	int channel = chp->channel;
   1767        1.28    bouyer 
   1768        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1769        1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1770        1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1771        1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1772        1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1773        1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1774        1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1775        1.28    bouyer 
   1776        1.28    bouyer 	idedma_ctl = 0;
   1777        1.28    bouyer 	/* If channel disabled, no need to go further */
   1778        1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1779        1.28    bouyer 		return;
   1780        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1781        1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1782        1.28    bouyer 
   1783        1.28    bouyer 	/* setup DMA if needed */
   1784        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1785        1.28    bouyer 
   1786        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1787        1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1788        1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1789        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1790        1.28    bouyer 		/* If no drive, skip */
   1791        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1792         1.9    bouyer 			continue;
   1793        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1794        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1795        1.28    bouyer 			goto pio;
   1796        1.28    bouyer 
   1797        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1798       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1799       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1800       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1801       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1802   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1803   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1804        1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1805       1.102    bouyer 		}
   1806       1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1807       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1808       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1809   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1810   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1811       1.102    bouyer 			/* setup Ultra/100 */
   1812       1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1813       1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1814       1.102    bouyer 				drvp->UDMA_mode = 2;
   1815       1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1816       1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1817       1.102    bouyer 			} else {
   1818       1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1819       1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1820       1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1821       1.102    bouyer 					    drive);
   1822       1.102    bouyer 				} else {
   1823       1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1824       1.102    bouyer 					    drive);
   1825       1.102    bouyer 				}
   1826       1.102    bouyer 			}
   1827        1.42    bouyer 		}
   1828        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1829        1.42    bouyer 			/* setup Ultra/66 */
   1830        1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1831        1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1832        1.42    bouyer 				drvp->UDMA_mode = 2;
   1833        1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1834        1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1835        1.42    bouyer 			else
   1836        1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1837        1.42    bouyer 		}
   1838        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1839        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1840        1.28    bouyer 			/* use Ultra/DMA */
   1841        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1842        1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1843        1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1844        1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1845        1.28    bouyer 		} else {
   1846        1.28    bouyer 			/* use Multiword DMA */
   1847        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1848         1.9    bouyer 			if (drive == 0) {
   1849         1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1850        1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1851         1.9    bouyer 			} else {
   1852         1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1853        1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1854         1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1855        1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1856         1.9    bouyer 			}
   1857         1.9    bouyer 		}
   1858        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1859        1.28    bouyer 
   1860        1.28    bouyer pio:		/* use PIO mode */
   1861        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1862        1.28    bouyer 		if (drive == 0) {
   1863        1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1864        1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1865        1.28    bouyer 		} else {
   1866        1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1867        1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1868        1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1869        1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1870         1.9    bouyer 		}
   1871         1.9    bouyer 	}
   1872        1.28    bouyer 	if (idedma_ctl != 0) {
   1873        1.28    bouyer 		/* Add software bits in status register */
   1874        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1875        1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1876        1.28    bouyer 		    idedma_ctl);
   1877         1.9    bouyer 	}
   1878        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1879        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1880        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1881        1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1882        1.28    bouyer 	pciide_print_modes(cp);
   1883         1.9    bouyer }
   1884         1.8  drochner 
   1885        1.28    bouyer 
   1886         1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1887         1.9    bouyer static u_int32_t
   1888         1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1889         1.9    bouyer 	u_int8_t mode;
   1890         1.9    bouyer 	u_int8_t dma;
   1891         1.9    bouyer 	u_int8_t channel;
   1892         1.9    bouyer {
   1893         1.9    bouyer 
   1894         1.9    bouyer 	if (dma)
   1895         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1896         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1897         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1898         1.9    bouyer 		    channel);
   1899         1.9    bouyer 	else
   1900         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1901         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1902         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1903         1.9    bouyer 		    channel);
   1904         1.8  drochner }
   1905         1.8  drochner 
   1906         1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1907         1.9    bouyer static u_int32_t
   1908         1.9    bouyer piix_setup_idetim_drvs(drvp)
   1909         1.9    bouyer 	struct ata_drive_datas *drvp;
   1910         1.6       cgd {
   1911         1.9    bouyer 	u_int32_t ret = 0;
   1912         1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1913         1.9    bouyer 	u_int8_t channel = chp->channel;
   1914         1.9    bouyer 	u_int8_t drive = drvp->drive;
   1915         1.9    bouyer 
   1916         1.9    bouyer 	/*
   1917         1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1918         1.9    bouyer 	 * So just check DMA and PIO here.
   1919         1.9    bouyer 	 */
   1920         1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1921         1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1922         1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1923         1.9    bouyer 		    drvp->DMA_mode == 0) {
   1924         1.9    bouyer 			drvp->PIO_mode = 0;
   1925         1.9    bouyer 			return ret;
   1926         1.9    bouyer 		}
   1927         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1928         1.9    bouyer 		/*
   1929         1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1930         1.9    bouyer 		 * too, else use compat timings.
   1931         1.9    bouyer 		 */
   1932         1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1933         1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1934         1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1935         1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1936         1.9    bouyer 			drvp->PIO_mode = 0;
   1937         1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1938         1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1939         1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1940         1.9    bouyer 			    channel);
   1941         1.9    bouyer 			return ret;
   1942         1.9    bouyer 		}
   1943         1.9    bouyer 	}
   1944         1.6       cgd 
   1945         1.6       cgd 	/*
   1946         1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1947         1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1948         1.9    bouyer 	 * if PIO mode >= 3.
   1949         1.6       cgd 	 */
   1950         1.6       cgd 
   1951         1.9    bouyer 	if (drvp->PIO_mode < 2)
   1952         1.9    bouyer 		return ret;
   1953         1.9    bouyer 
   1954         1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1955         1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1956         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1957         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1958         1.9    bouyer 	}
   1959         1.9    bouyer 	return ret;
   1960         1.9    bouyer }
   1961         1.9    bouyer 
   1962         1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1963         1.9    bouyer static u_int32_t
   1964         1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1965         1.9    bouyer 	u_int8_t mode;
   1966         1.9    bouyer 	u_int8_t dma;
   1967         1.9    bouyer 	u_int8_t channel;
   1968         1.9    bouyer {
   1969         1.9    bouyer 	if (dma)
   1970         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1971         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1972         1.9    bouyer 	else
   1973         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1974         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1975        1.53    bouyer }
   1976        1.53    bouyer 
   1977        1.53    bouyer void
   1978       1.116      fvdl amd7x6_chip_map(sc, pa)
   1979        1.53    bouyer 	struct pciide_softc *sc;
   1980        1.53    bouyer 	struct pci_attach_args *pa;
   1981        1.53    bouyer {
   1982        1.53    bouyer 	struct pciide_channel *cp;
   1983        1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1984        1.77    bouyer 	int channel;
   1985        1.53    bouyer 	pcireg_t chanenable;
   1986        1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1987        1.53    bouyer 
   1988        1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1989        1.53    bouyer 		return;
   1990        1.77    bouyer 	printf("%s: bus-master DMA support present",
   1991        1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1992        1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   1993        1.77    bouyer 	printf("\n");
   1994        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1995        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1996        1.67    bouyer 	if (sc->sc_dma_ok) {
   1997        1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1998        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   1999        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2000        1.67    bouyer 	}
   2001        1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2002        1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2003       1.116      fvdl 
   2004       1.145    bouyer 	switch (sc->sc_pp->ide_product) {
   2005       1.145    bouyer 	case PCI_PRODUCT_AMD_PBC766_IDE:
   2006       1.145    bouyer 	case PCI_PRODUCT_AMD_PBC768_IDE:
   2007       1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 5;
   2008       1.145    bouyer 		break;
   2009       1.145    bouyer 	default:
   2010       1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 4;
   2011       1.145    bouyer 	}
   2012       1.116      fvdl 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   2013        1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2014        1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2015       1.116      fvdl 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
   2016        1.53    bouyer 
   2017       1.116      fvdl 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   2018        1.53    bouyer 	    DEBUG_PROBE);
   2019        1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2020        1.53    bouyer 		cp = &sc->pciide_channels[channel];
   2021        1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2022        1.53    bouyer 			continue;
   2023        1.53    bouyer 
   2024       1.116      fvdl 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2025        1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2026        1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2027        1.53    bouyer 			continue;
   2028        1.53    bouyer 		}
   2029        1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2030        1.53    bouyer 		    pciide_pci_intr);
   2031        1.53    bouyer 
   2032        1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   2033       1.116      fvdl 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   2034        1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2035        1.53    bouyer 		if (cp->hw_ok == 0)
   2036        1.53    bouyer 			continue;
   2037        1.53    bouyer 
   2038       1.116      fvdl 		amd7x6_setup_channel(&cp->wdc_channel);
   2039        1.53    bouyer 	}
   2040       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
   2041        1.53    bouyer 	    chanenable);
   2042        1.53    bouyer 	return;
   2043        1.53    bouyer }
   2044        1.53    bouyer 
   2045        1.53    bouyer void
   2046       1.116      fvdl amd7x6_setup_channel(chp)
   2047        1.53    bouyer 	struct channel_softc *chp;
   2048        1.53    bouyer {
   2049        1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2050        1.53    bouyer 	u_int8_t idedma_ctl;
   2051        1.53    bouyer 	int mode, drive;
   2052        1.53    bouyer 	struct ata_drive_datas *drvp;
   2053        1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2054        1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2055        1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2056        1.78    bouyer 	int rev = PCI_REVISION(
   2057        1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2058        1.80    bouyer #endif
   2059        1.53    bouyer 
   2060        1.53    bouyer 	idedma_ctl = 0;
   2061       1.116      fvdl 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
   2062       1.116      fvdl 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
   2063       1.116      fvdl 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2064       1.116      fvdl 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2065        1.53    bouyer 
   2066        1.53    bouyer 	/* setup DMA if needed */
   2067        1.53    bouyer 	pciide_channel_dma_setup(cp);
   2068        1.53    bouyer 
   2069        1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2070        1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2071        1.53    bouyer 		/* If no drive, skip */
   2072        1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2073        1.53    bouyer 			continue;
   2074        1.53    bouyer 		/* add timing values, setup DMA if needed */
   2075        1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2076        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2077        1.53    bouyer 			mode = drvp->PIO_mode;
   2078        1.53    bouyer 			goto pio;
   2079        1.53    bouyer 		}
   2080        1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2081        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2082        1.53    bouyer 			/* use Ultra/DMA */
   2083        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2084       1.116      fvdl 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2085       1.116      fvdl 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2086       1.116      fvdl 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2087       1.116      fvdl 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2088        1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2089        1.53    bouyer 			mode = drvp->PIO_mode;
   2090        1.53    bouyer 		} else {
   2091        1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2092        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2093        1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2094        1.78    bouyer 			/*
   2095        1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2096        1.78    bouyer 			 * with all drives, so it can be disabled by
   2097        1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2098        1.78    bouyer 			 * triggered.
   2099        1.78    bouyer 			 */
   2100       1.116      fvdl 			if (sc->sc_pp->ide_product ==
   2101       1.116      fvdl 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2102       1.116      fvdl 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2103        1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2104        1.78    bouyer 				    "to chip revision\n",
   2105        1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2106        1.78    bouyer 				    chp->channel, drive);
   2107        1.78    bouyer 				mode = drvp->PIO_mode;
   2108        1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2109        1.78    bouyer 				goto pio;
   2110        1.78    bouyer 			}
   2111        1.78    bouyer #endif
   2112        1.53    bouyer 			/* mode = min(pio, dma+2) */
   2113        1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2114        1.53    bouyer 				mode = drvp->PIO_mode;
   2115        1.53    bouyer 			else
   2116        1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2117        1.53    bouyer 		}
   2118        1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2119        1.53    bouyer 
   2120        1.53    bouyer pio:		/* setup PIO mode */
   2121        1.53    bouyer 		if (mode <= 2) {
   2122        1.53    bouyer 			drvp->DMA_mode = 0;
   2123        1.53    bouyer 			drvp->PIO_mode = 0;
   2124        1.53    bouyer 			mode = 0;
   2125        1.53    bouyer 		} else {
   2126        1.53    bouyer 			drvp->PIO_mode = mode;
   2127        1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2128        1.53    bouyer 		}
   2129        1.53    bouyer 		datatim_reg |=
   2130       1.116      fvdl 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2131       1.116      fvdl 			amd7x6_pio_set[mode]) |
   2132       1.116      fvdl 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2133       1.116      fvdl 			amd7x6_pio_rec[mode]);
   2134        1.53    bouyer 	}
   2135        1.53    bouyer 	if (idedma_ctl != 0) {
   2136        1.53    bouyer 		/* Add software bits in status register */
   2137        1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2138        1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2139        1.53    bouyer 		    idedma_ctl);
   2140        1.53    bouyer 	}
   2141        1.53    bouyer 	pciide_print_modes(cp);
   2142       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
   2143       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
   2144         1.9    bouyer }
   2145         1.9    bouyer 
   2146         1.9    bouyer void
   2147        1.41    bouyer apollo_chip_map(sc, pa)
   2148         1.9    bouyer 	struct pciide_softc *sc;
   2149        1.41    bouyer 	struct pci_attach_args *pa;
   2150         1.9    bouyer {
   2151        1.41    bouyer 	struct pciide_channel *cp;
   2152        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2153        1.41    bouyer 	int channel;
   2154       1.113    bouyer 	u_int32_t ideconf;
   2155        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2156       1.113    bouyer 	pcitag_t pcib_tag;
   2157       1.113    bouyer 	pcireg_t pcib_id, pcib_class;
   2158        1.41    bouyer 
   2159        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2160        1.41    bouyer 		return;
   2161       1.113    bouyer 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2162       1.113    bouyer 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2163       1.113    bouyer 	/* and read ID and rev of the ISA bridge */
   2164       1.113    bouyer 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2165       1.113    bouyer 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2166       1.113    bouyer 	printf(": VIA Technologies ");
   2167       1.113    bouyer 	switch (PCI_PRODUCT(pcib_id)) {
   2168       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2169       1.113    bouyer 		printf("VT82C586 (Apollo VP) ");
   2170       1.113    bouyer 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2171       1.113    bouyer 			printf("ATA33 controller\n");
   2172       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2173       1.113    bouyer 		} else {
   2174       1.113    bouyer 			printf("controller\n");
   2175       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   2176       1.113    bouyer 		}
   2177       1.113    bouyer 		break;
   2178       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2179       1.113    bouyer 		printf("VT82C596A (Apollo Pro) ");
   2180       1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2181       1.113    bouyer 			printf("ATA66 controller\n");
   2182       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2183       1.113    bouyer 		} else {
   2184       1.113    bouyer 			printf("ATA33 controller\n");
   2185       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2186       1.113    bouyer 		}
   2187       1.113    bouyer 		break;
   2188       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2189       1.113    bouyer 		printf("VT82C686A (Apollo KX133) ");
   2190       1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2191       1.113    bouyer 			printf("ATA100 controller\n");
   2192       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2193       1.113    bouyer 		} else {
   2194       1.113    bouyer 			printf("ATA66 controller\n");
   2195       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2196       1.113    bouyer 		}
   2197       1.133  augustss 		break;
   2198   1.153.2.3        tv 	case PCI_PRODUCT_VIATECH_VT8231:
   2199   1.153.2.3        tv 		printf("VT8231 ATA100 controller\n");
   2200   1.153.2.3        tv 		sc->sc_wdcdev.UDMA_cap = 5;
   2201   1.153.2.3        tv 		break;
   2202       1.133  augustss 	case PCI_PRODUCT_VIATECH_VT8233:
   2203       1.133  augustss 		printf("VT8233 ATA100 controller\n");
   2204   1.153.2.5     lukem 		sc->sc_wdcdev.UDMA_cap = 5;
   2205   1.153.2.5     lukem 		break;
   2206   1.153.2.5     lukem 	case PCI_PRODUCT_VIATECH_VT8233A:
   2207   1.153.2.5     lukem 		printf("VT8233A ATA133 controller\n");
   2208  1.153.2.10      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   2209  1.153.2.10      tron 		break;
   2210  1.153.2.10      tron 	case PCI_PRODUCT_VIATECH_VT8235:
   2211  1.153.2.10      tron 		printf("VT8235 ATA133 controller\n");
   2212   1.153.2.8      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   2213       1.115      fvdl 		break;
   2214       1.113    bouyer 	default:
   2215       1.113    bouyer 		printf("unknown ATA controller\n");
   2216       1.113    bouyer 		sc->sc_wdcdev.UDMA_cap = 0;
   2217       1.113    bouyer 	}
   2218       1.113    bouyer 
   2219        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2220        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2221        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2222        1.41    bouyer 	printf("\n");
   2223        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2224        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2225        1.41    bouyer 	if (sc->sc_dma_ok) {
   2226        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2227        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2228       1.113    bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2229        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2230        1.41    bouyer 	}
   2231        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2232        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2233        1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2234        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2235        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2236         1.9    bouyer 
   2237        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2238         1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2239        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2240        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2241        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2242       1.113    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2243       1.104    bouyer 	    DEBUG_PROBE);
   2244         1.9    bouyer 
   2245        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2246        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2247        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2248        1.41    bouyer 			continue;
   2249        1.41    bouyer 
   2250        1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2251        1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2252        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2253        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2254        1.46   mycroft 			continue;
   2255        1.41    bouyer 		}
   2256        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2257        1.41    bouyer 		    pciide_pci_intr);
   2258        1.41    bouyer 		if (cp->hw_ok == 0)
   2259        1.41    bouyer 			continue;
   2260        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2261        1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2262        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2263        1.41    bouyer 			    ideconf);
   2264        1.41    bouyer 		}
   2265        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2266        1.41    bouyer 
   2267        1.41    bouyer 		if (cp->hw_ok == 0)
   2268        1.41    bouyer 			continue;
   2269        1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2270        1.28    bouyer 	}
   2271        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2272        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2273        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2274        1.28    bouyer }
   2275        1.28    bouyer 
   2276        1.28    bouyer void
   2277        1.28    bouyer apollo_setup_channel(chp)
   2278        1.28    bouyer 	struct channel_softc *chp;
   2279        1.28    bouyer {
   2280        1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2281        1.28    bouyer 	u_int8_t idedma_ctl;
   2282        1.28    bouyer 	int mode, drive;
   2283        1.28    bouyer 	struct ata_drive_datas *drvp;
   2284        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2285        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2286        1.28    bouyer 
   2287        1.28    bouyer 	idedma_ctl = 0;
   2288        1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2289        1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2290        1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2291       1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2292        1.28    bouyer 
   2293        1.28    bouyer 	/* setup DMA if needed */
   2294        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2295         1.9    bouyer 
   2296        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2297        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2298        1.28    bouyer 		/* If no drive, skip */
   2299        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2300        1.28    bouyer 			continue;
   2301        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2302        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2303        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2304        1.28    bouyer 			mode = drvp->PIO_mode;
   2305        1.28    bouyer 			goto pio;
   2306         1.8  drochner 		}
   2307        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2308        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2309        1.28    bouyer 			/* use Ultra/DMA */
   2310        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2311        1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2312       1.113    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2313   1.153.2.8      tron 			if (sc->sc_wdcdev.UDMA_cap == 6) {
   2314   1.153.2.8      tron 				/* 8233a */
   2315   1.153.2.8      tron 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2316   1.153.2.8      tron 				    drive, apollo_udma133_tim[drvp->UDMA_mode]);
   2317   1.153.2.8      tron 			} else if (sc->sc_wdcdev.UDMA_cap == 5) {
   2318       1.113    bouyer 				/* 686b */
   2319       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2320       1.113    bouyer 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2321       1.113    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2322       1.113    bouyer 				/* 596b or 686a */
   2323       1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2324       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2325       1.113    bouyer 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2326       1.113    bouyer 			} else {
   2327       1.113    bouyer 				/* 596a or 586b */
   2328       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2329       1.113    bouyer 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2330       1.113    bouyer 			}
   2331        1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2332        1.28    bouyer 			mode = drvp->PIO_mode;
   2333        1.28    bouyer 		} else {
   2334        1.28    bouyer 			/* use Multiword DMA */
   2335        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2336        1.28    bouyer 			/* mode = min(pio, dma+2) */
   2337        1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2338        1.28    bouyer 				mode = drvp->PIO_mode;
   2339        1.28    bouyer 			else
   2340        1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2341         1.8  drochner 		}
   2342        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2343        1.28    bouyer 
   2344        1.28    bouyer pio:		/* setup PIO mode */
   2345        1.37    bouyer 		if (mode <= 2) {
   2346        1.37    bouyer 			drvp->DMA_mode = 0;
   2347        1.37    bouyer 			drvp->PIO_mode = 0;
   2348        1.37    bouyer 			mode = 0;
   2349        1.37    bouyer 		} else {
   2350        1.37    bouyer 			drvp->PIO_mode = mode;
   2351        1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2352        1.37    bouyer 		}
   2353        1.28    bouyer 		datatim_reg |=
   2354        1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2355        1.28    bouyer 			apollo_pio_set[mode]) |
   2356        1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2357        1.28    bouyer 			apollo_pio_rec[mode]);
   2358        1.28    bouyer 	}
   2359        1.28    bouyer 	if (idedma_ctl != 0) {
   2360        1.28    bouyer 		/* Add software bits in status register */
   2361        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2362        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2363        1.28    bouyer 		    idedma_ctl);
   2364         1.9    bouyer 	}
   2365        1.28    bouyer 	pciide_print_modes(cp);
   2366        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2367        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2368         1.9    bouyer }
   2369         1.6       cgd 
   2370        1.18  drochner void
   2371        1.41    bouyer cmd_channel_map(pa, sc, channel)
   2372         1.9    bouyer 	struct pci_attach_args *pa;
   2373        1.41    bouyer 	struct pciide_softc *sc;
   2374        1.41    bouyer 	int channel;
   2375         1.9    bouyer {
   2376        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2377        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2378        1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2379       1.139    bouyer 	int interface, one_channel;
   2380        1.70    bouyer 
   2381        1.70    bouyer 	/*
   2382        1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2383        1.70    bouyer 	 * In this case, we have to fake interface
   2384        1.70    bouyer 	 */
   2385        1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2386        1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2387        1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2388        1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2389        1.70    bouyer 		    CMD_CONF_DSA1)
   2390        1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2391        1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2392        1.70    bouyer 	} else {
   2393        1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2394        1.70    bouyer 	}
   2395         1.6       cgd 
   2396        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2397        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2398        1.41    bouyer 	cp->wdc_channel.channel = channel;
   2399        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2400        1.41    bouyer 
   2401       1.139    bouyer 	/*
   2402       1.139    bouyer 	 * Older CMD64X doesn't have independant channels
   2403       1.139    bouyer 	 */
   2404       1.139    bouyer 	switch (sc->sc_pp->ide_product) {
   2405       1.139    bouyer 	case PCI_PRODUCT_CMDTECH_649:
   2406       1.139    bouyer 		one_channel = 0;
   2407       1.139    bouyer 		break;
   2408       1.139    bouyer 	default:
   2409       1.139    bouyer 		one_channel = 1;
   2410       1.139    bouyer 		break;
   2411       1.139    bouyer 	}
   2412       1.139    bouyer 
   2413       1.139    bouyer 	if (channel > 0 && one_channel) {
   2414        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2415        1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2416        1.41    bouyer 	} else {
   2417        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2418        1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2419        1.41    bouyer 	}
   2420        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2421        1.41    bouyer 		printf("%s %s channel: "
   2422        1.41    bouyer 		    "can't allocate memory for command queue",
   2423        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2424        1.41    bouyer 		    return;
   2425        1.18  drochner 	}
   2426        1.18  drochner 
   2427        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2428        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2429        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2430        1.41    bouyer 	    "configured" : "wired",
   2431        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2432        1.41    bouyer 	    "native-PCI" : "compatibility");
   2433         1.5       cgd 
   2434         1.9    bouyer 	/*
   2435         1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2436         1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2437         1.9    bouyer 	 * the whole device
   2438         1.9    bouyer 	 */
   2439        1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2440        1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2441        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2442        1.18  drochner 		return;
   2443        1.18  drochner 	}
   2444        1.18  drochner 
   2445        1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2446        1.18  drochner 	if (cp->hw_ok == 0)
   2447        1.18  drochner 		return;
   2448        1.41    bouyer 	if (channel == 1) {
   2449        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2450        1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2451        1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2452        1.24    bouyer 			    CMD_CTRL, ctrl);
   2453        1.18  drochner 		}
   2454        1.18  drochner 	}
   2455        1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2456        1.41    bouyer }
   2457        1.41    bouyer 
   2458        1.41    bouyer int
   2459        1.41    bouyer cmd_pci_intr(arg)
   2460        1.41    bouyer 	void *arg;
   2461        1.41    bouyer {
   2462        1.41    bouyer 	struct pciide_softc *sc = arg;
   2463        1.41    bouyer 	struct pciide_channel *cp;
   2464        1.41    bouyer 	struct channel_softc *wdc_cp;
   2465        1.41    bouyer 	int i, rv, crv;
   2466        1.41    bouyer 	u_int32_t priirq, secirq;
   2467        1.41    bouyer 
   2468        1.41    bouyer 	rv = 0;
   2469        1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2470        1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2471        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2472        1.41    bouyer 		cp = &sc->pciide_channels[i];
   2473        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2474        1.41    bouyer 		/* If a compat channel skip. */
   2475        1.41    bouyer 		if (cp->compat)
   2476        1.41    bouyer 			continue;
   2477        1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2478        1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2479        1.41    bouyer 			crv = wdcintr(wdc_cp);
   2480        1.41    bouyer 			if (crv == 0)
   2481        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2482        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2483        1.41    bouyer 			else
   2484        1.41    bouyer 				rv = 1;
   2485        1.41    bouyer 		}
   2486        1.41    bouyer 	}
   2487        1.41    bouyer 	return rv;
   2488        1.14    bouyer }
   2489        1.14    bouyer 
   2490        1.14    bouyer void
   2491        1.41    bouyer cmd_chip_map(sc, pa)
   2492        1.14    bouyer 	struct pciide_softc *sc;
   2493        1.41    bouyer 	struct pci_attach_args *pa;
   2494        1.14    bouyer {
   2495        1.41    bouyer 	int channel;
   2496        1.39       mrg 
   2497        1.41    bouyer 	/*
   2498        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2499        1.41    bouyer 	 * and base adresses registers can be disabled at
   2500        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2501        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2502        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2503        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2504        1.41    bouyer 	 * can't be disabled.
   2505        1.41    bouyer 	 */
   2506        1.41    bouyer 
   2507        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2508        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2509        1.41    bouyer 		return;
   2510        1.41    bouyer #endif
   2511        1.41    bouyer 
   2512        1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2513        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2514        1.41    bouyer 	sc->sc_dma_ok = 0;
   2515        1.41    bouyer 
   2516        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2517        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2518        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2519        1.41    bouyer 
   2520        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2521        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2522        1.41    bouyer 	}
   2523        1.14    bouyer }
   2524        1.14    bouyer 
   2525        1.14    bouyer void
   2526        1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2527        1.14    bouyer 	struct pciide_softc *sc;
   2528        1.41    bouyer 	struct pci_attach_args *pa;
   2529        1.41    bouyer {
   2530        1.41    bouyer 	struct pciide_channel *cp;
   2531        1.28    bouyer 	int channel;
   2532       1.149   mycroft 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2533        1.28    bouyer 
   2534        1.41    bouyer 	/*
   2535        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2536        1.41    bouyer 	 * and base adresses registers can be disabled at
   2537        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2538        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2539        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2540        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2541        1.41    bouyer 	 * can't be disabled.
   2542        1.41    bouyer 	 */
   2543        1.41    bouyer 
   2544        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2545        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2546        1.41    bouyer 		return;
   2547        1.41    bouyer #endif
   2548        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2549        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2550        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2551        1.41    bouyer 	printf("\n");
   2552        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2553        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2554        1.67    bouyer 	if (sc->sc_dma_ok) {
   2555        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2556        1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2557        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2558       1.135    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2559       1.135    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2560       1.135    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2561       1.135    bouyer 			break;
   2562        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2563        1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2564        1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2565        1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2566        1.82    bouyer 			break;
   2567        1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2568        1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2569        1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2570        1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2571        1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2572        1.83    bouyer 			/*
   2573        1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2574        1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2575        1.83    bouyer 			 * doing
   2576        1.83    bouyer 			 */
   2577        1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2578        1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2579        1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2580        1.83    bouyer #endif
   2581       1.136       wiz 				/* explicitly disable UDMA */
   2582        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2583        1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2584        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2585        1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2586        1.82    bouyer 			}
   2587        1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2588        1.72      tron 			break;
   2589        1.72      tron 		default:
   2590        1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2591        1.70    bouyer 		}
   2592        1.67    bouyer 	}
   2593        1.41    bouyer 
   2594        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2595        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2596        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2597        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2598        1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2599        1.41    bouyer 
   2600        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2601        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2602        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2603        1.28    bouyer 		DEBUG_PROBE);
   2604        1.41    bouyer 
   2605        1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2606        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2607        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2608        1.41    bouyer 		if (cp->hw_ok == 0)
   2609        1.41    bouyer 			continue;
   2610        1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2611        1.28    bouyer 	}
   2612        1.84    bouyer 	/*
   2613        1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2614        1.84    bouyer 	 * bits
   2615        1.84    bouyer 	 */
   2616        1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2617        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2618        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2619        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2620        1.28    bouyer 	    DEBUG_PROBE);
   2621        1.28    bouyer }
   2622        1.28    bouyer 
   2623        1.28    bouyer void
   2624        1.70    bouyer cmd0643_9_setup_channel(chp)
   2625        1.14    bouyer 	struct channel_softc *chp;
   2626        1.28    bouyer {
   2627        1.14    bouyer 	struct ata_drive_datas *drvp;
   2628        1.14    bouyer 	u_int8_t tim;
   2629        1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2630        1.28    bouyer 	int drive;
   2631        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2632        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2633        1.28    bouyer 
   2634        1.28    bouyer 	idedma_ctl = 0;
   2635        1.28    bouyer 	/* setup DMA if needed */
   2636        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2637        1.14    bouyer 
   2638        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2639        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2640        1.28    bouyer 		/* If no drive, skip */
   2641        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2642        1.28    bouyer 			continue;
   2643        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2644        1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2645        1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2646        1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2647        1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2648       1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2649        1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2650        1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2651        1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2652        1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2653        1.70    bouyer 				    CMD_BICSR) &
   2654        1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2655        1.70    bouyer 					drvp->UDMA_mode = 2;
   2656        1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2657        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2658        1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2659        1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2660        1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2661        1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2662        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2663        1.70    bouyer 				udma_reg |=
   2664        1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2665        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2666        1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2667        1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2668        1.70    bouyer 			} else {
   2669        1.70    bouyer 				/*
   2670        1.70    bouyer 				 * use Multiword DMA.
   2671        1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2672        1.70    bouyer 				 * so adjust DMA mode if needed
   2673        1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2674        1.70    bouyer 				 */
   2675        1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2676        1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2677        1.70    bouyer 					    sc->sc_tag,
   2678        1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2679        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2680        1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2681        1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2682        1.70    bouyer 					    udma_reg);
   2683        1.70    bouyer 				}
   2684        1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2685        1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2686        1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2687        1.70    bouyer 				}
   2688        1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2689        1.14    bouyer 			}
   2690        1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2691        1.14    bouyer 		}
   2692        1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2693        1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2694        1.28    bouyer 	}
   2695        1.28    bouyer 	if (idedma_ctl != 0) {
   2696        1.28    bouyer 		/* Add software bits in status register */
   2697        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2698        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2699        1.28    bouyer 		    idedma_ctl);
   2700        1.14    bouyer 	}
   2701        1.28    bouyer 	pciide_print_modes(cp);
   2702        1.72      tron }
   2703        1.72      tron 
   2704        1.72      tron void
   2705        1.79    bouyer cmd646_9_irqack(chp)
   2706        1.72      tron 	struct channel_softc *chp;
   2707        1.72      tron {
   2708        1.72      tron 	u_int32_t priirq, secirq;
   2709        1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2710        1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2711        1.72      tron 
   2712        1.72      tron 	if (chp->channel == 0) {
   2713        1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2714        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2715        1.72      tron 	} else {
   2716        1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2717        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2718        1.72      tron 	}
   2719        1.72      tron 	pciide_irqack(chp);
   2720         1.1       cgd }
   2721         1.1       cgd 
   2722        1.18  drochner void
   2723        1.41    bouyer cy693_chip_map(sc, pa)
   2724        1.18  drochner 	struct pciide_softc *sc;
   2725        1.41    bouyer 	struct pci_attach_args *pa;
   2726        1.41    bouyer {
   2727        1.41    bouyer 	struct pciide_channel *cp;
   2728        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2729        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2730        1.41    bouyer 
   2731        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2732        1.41    bouyer 		return;
   2733        1.41    bouyer 	/*
   2734        1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2735        1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2736        1.41    bouyer 	 * the real channel
   2737        1.41    bouyer 	 */
   2738        1.41    bouyer 	if (pa->pa_function == 1) {
   2739        1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2740        1.41    bouyer 	} else if (pa->pa_function == 2) {
   2741        1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2742        1.41    bouyer 	} else {
   2743        1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2744        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2745        1.41    bouyer 		return;
   2746        1.41    bouyer 	}
   2747        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2748        1.41    bouyer 		printf("%s: bus-master DMA support present",
   2749        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2750        1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2751        1.41    bouyer 	} else {
   2752        1.41    bouyer 		printf("%s: hardware does not support DMA",
   2753        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2754        1.41    bouyer 		sc->sc_dma_ok = 0;
   2755        1.41    bouyer 	}
   2756        1.41    bouyer 	printf("\n");
   2757        1.39       mrg 
   2758        1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2759        1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2760        1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2761        1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2762        1.61   thorpej 		sc->sc_dma_ok = 0;
   2763        1.61   thorpej 	}
   2764        1.61   thorpej 
   2765        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2766        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2767        1.67    bouyer 	if (sc->sc_dma_ok) {
   2768        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2769        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2770        1.67    bouyer 	}
   2771        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2772        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2773        1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2774        1.18  drochner 
   2775        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2776        1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2777        1.39       mrg 
   2778        1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2779        1.41    bouyer 	cp = &sc->pciide_channels[0];
   2780        1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2781        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2782        1.41    bouyer 	cp->wdc_channel.channel = 0;
   2783        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2784        1.41    bouyer 	cp->wdc_channel.ch_queue =
   2785        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2786        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2787        1.41    bouyer 		printf("%s primary channel: "
   2788        1.41    bouyer 		    "can't allocate memory for command queue",
   2789        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2790        1.41    bouyer 		return;
   2791        1.41    bouyer 	}
   2792        1.41    bouyer 	printf("%s: primary channel %s to ",
   2793        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2794        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2795        1.41    bouyer 	    "configured" : "wired");
   2796        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2797        1.41    bouyer 		printf("native-PCI");
   2798        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2799        1.41    bouyer 		    pciide_pci_intr);
   2800        1.41    bouyer 	} else {
   2801        1.41    bouyer 		printf("compatibility");
   2802        1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2803        1.41    bouyer 		    &cmdsize, &ctlsize);
   2804        1.41    bouyer 	}
   2805        1.41    bouyer 	printf(" mode\n");
   2806        1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2807        1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2808        1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2809        1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2810        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2811        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2812        1.41    bouyer 	}
   2813        1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2814        1.41    bouyer 	if (cp->hw_ok == 0)
   2815        1.41    bouyer 		return;
   2816        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2817        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2818        1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2819        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2820        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2821        1.28    bouyer }
   2822        1.28    bouyer 
   2823        1.28    bouyer void
   2824        1.28    bouyer cy693_setup_channel(chp)
   2825        1.18  drochner 	struct channel_softc *chp;
   2826        1.28    bouyer {
   2827        1.18  drochner 	struct ata_drive_datas *drvp;
   2828        1.18  drochner 	int drive;
   2829        1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2830        1.18  drochner 	u_int32_t idedma_ctl;
   2831        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2832        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2833        1.41    bouyer 	int dma_mode = -1;
   2834         1.9    bouyer 
   2835        1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2836        1.28    bouyer 
   2837        1.28    bouyer 	/* setup DMA if needed */
   2838        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2839        1.28    bouyer 
   2840        1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2841        1.18  drochner 		drvp = &chp->ch_drive[drive];
   2842        1.18  drochner 		/* If no drive, skip */
   2843        1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2844        1.18  drochner 			continue;
   2845        1.18  drochner 		/* add timing values, setup DMA if needed */
   2846        1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2847        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2848        1.41    bouyer 			/* use Multiword DMA */
   2849        1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2850        1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2851        1.18  drochner 		}
   2852        1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2853        1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2854        1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2855        1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2856        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2857        1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2858        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2859        1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2860        1.18  drochner 	}
   2861        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2862        1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2863        1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2864        1.61   thorpej 
   2865        1.61   thorpej 	if (dma_mode == -1)
   2866        1.61   thorpej 		dma_mode = 0;
   2867        1.61   thorpej 
   2868        1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   2869        1.61   thorpej 		/* Note: `multiple' is implied. */
   2870        1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   2871        1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   2872        1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2873        1.61   thorpej 	}
   2874        1.61   thorpej 
   2875        1.28    bouyer 	pciide_print_modes(cp);
   2876        1.61   thorpej 
   2877        1.18  drochner 	if (idedma_ctl != 0) {
   2878        1.18  drochner 		/* Add software bits in status register */
   2879        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2880        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2881         1.9    bouyer 	}
   2882         1.1       cgd }
   2883         1.1       cgd 
   2884  1.153.2.12     grant static struct sis_hostbr_type {
   2885  1.153.2.12     grant 	u_int16_t id;
   2886  1.153.2.12     grant 	u_int8_t rev;
   2887  1.153.2.12     grant 	u_int8_t udma_mode;
   2888  1.153.2.12     grant 	char *name;
   2889  1.153.2.12     grant 	u_int8_t type;
   2890  1.153.2.12     grant #define SIS_TYPE_NOUDMA	0
   2891  1.153.2.12     grant #define SIS_TYPE_66	1
   2892  1.153.2.12     grant #define SIS_TYPE_100OLD	2
   2893  1.153.2.12     grant #define SIS_TYPE_100NEW 3
   2894  1.153.2.12     grant #define SIS_TYPE_133OLD 4
   2895  1.153.2.12     grant #define SIS_TYPE_133NEW 5
   2896  1.153.2.12     grant #define SIS_TYPE_SOUTH	6
   2897  1.153.2.12     grant } sis_hostbr_type[] = {
   2898  1.153.2.12     grant 	/* Most infos here are from sos (at) freebsd.org */
   2899  1.153.2.12     grant 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
   2900  1.153.2.12     grant #if 0
   2901  1.153.2.12     grant 	/*
   2902  1.153.2.12     grant 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   2903  1.153.2.12     grant 	 * have problems with UDMA (info provided by Christos)
   2904  1.153.2.12     grant 	 */
   2905  1.153.2.12     grant 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
   2906  1.153.2.12     grant #endif
   2907  1.153.2.12     grant 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
   2908  1.153.2.12     grant 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
   2909  1.153.2.12     grant 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
   2910  1.153.2.12     grant 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
   2911  1.153.2.12     grant 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
   2912  1.153.2.12     grant 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
   2913  1.153.2.12     grant 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
   2914  1.153.2.12     grant 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
   2915  1.153.2.12     grant 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
   2916  1.153.2.12     grant 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
   2917  1.153.2.12     grant 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
   2918  1.153.2.12     grant 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
   2919  1.153.2.12     grant 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
   2920  1.153.2.12     grant 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
   2921  1.153.2.12     grant 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
   2922  1.153.2.12     grant 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
   2923  1.153.2.12     grant 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
   2924  1.153.2.12     grant 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
   2925  1.153.2.12     grant 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
   2926  1.153.2.12     grant 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
   2927  1.153.2.12     grant 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
   2928  1.153.2.12     grant 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
   2929  1.153.2.12     grant 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
   2930  1.153.2.12     grant 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
   2931  1.153.2.12     grant 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
   2932  1.153.2.12     grant 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
   2933  1.153.2.12     grant 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
   2934  1.153.2.12     grant 	/*
   2935  1.153.2.12     grant 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
   2936  1.153.2.12     grant 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
   2937  1.153.2.12     grant 	 */
   2938  1.153.2.12     grant 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
   2939  1.153.2.12     grant 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
   2940  1.153.2.12     grant };
   2941  1.153.2.12     grant 
   2942  1.153.2.12     grant static struct sis_hostbr_type *sis_hostbr_type_match;
   2943  1.153.2.12     grant 
   2944       1.130      tron static int
   2945       1.130      tron sis_hostbr_match(pa)
   2946       1.130      tron 	struct pci_attach_args *pa;
   2947       1.130      tron {
   2948  1.153.2.12     grant 	int i;
   2949  1.153.2.12     grant 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
   2950  1.153.2.12     grant 		return 0;
   2951  1.153.2.12     grant 	sis_hostbr_type_match = NULL;
   2952  1.153.2.12     grant 	for (i = 0;
   2953  1.153.2.12     grant 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
   2954  1.153.2.12     grant 	    i++) {
   2955  1.153.2.12     grant 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
   2956  1.153.2.12     grant 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
   2957  1.153.2.12     grant 			sis_hostbr_type_match = &sis_hostbr_type[i];
   2958  1.153.2.12     grant 	}
   2959  1.153.2.12     grant 	return (sis_hostbr_type_match != NULL);
   2960  1.153.2.12     grant }
   2961  1.153.2.12     grant 
   2962  1.153.2.12     grant static int sis_south_match(pa)
   2963  1.153.2.12     grant 	struct pci_attach_args *pa;
   2964  1.153.2.12     grant {
   2965  1.153.2.12     grant 	return(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
   2966  1.153.2.12     grant 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
   2967  1.153.2.12     grant 		PCI_REVISION(pa->pa_class) >= 0x10);
   2968       1.130      tron }
   2969       1.130      tron 
   2970        1.18  drochner void
   2971        1.41    bouyer sis_chip_map(sc, pa)
   2972        1.41    bouyer 	struct pciide_softc *sc;
   2973        1.18  drochner 	struct pci_attach_args *pa;
   2974        1.41    bouyer {
   2975        1.18  drochner 	struct pciide_channel *cp;
   2976        1.41    bouyer 	int channel;
   2977        1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2978        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2979        1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2980        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2981         1.9    bouyer 
   2982        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2983        1.18  drochner 		return;
   2984  1.153.2.12     grant 	printf(": Silicon Integrated System ");
   2985  1.153.2.12     grant 	pci_find_device(NULL, sis_hostbr_match);
   2986  1.153.2.12     grant 	if (sis_hostbr_type_match) {
   2987  1.153.2.12     grant 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
   2988  1.153.2.12     grant 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
   2989  1.153.2.12     grant 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2990  1.153.2.12     grant 			    SIS_REG_57) & 0x7f);
   2991  1.153.2.12     grant 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
   2992  1.153.2.12     grant 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
   2993  1.153.2.12     grant 				printf("96X UDMA%d",
   2994  1.153.2.12     grant 				    sis_hostbr_type_match->udma_mode);
   2995  1.153.2.12     grant 				sc->sis_type = SIS_TYPE_133NEW;
   2996  1.153.2.12     grant 				sc->sc_wdcdev.UDMA_cap =
   2997  1.153.2.12     grant 			    	    sis_hostbr_type_match->udma_mode;
   2998  1.153.2.12     grant 			} else {
   2999  1.153.2.12     grant 				if (pci_find_device(NULL, sis_south_match)) {
   3000  1.153.2.12     grant 					sc->sis_type = SIS_TYPE_133OLD;
   3001  1.153.2.12     grant 					sc->sc_wdcdev.UDMA_cap =
   3002  1.153.2.12     grant 				    	    sis_hostbr_type_match->udma_mode;
   3003  1.153.2.12     grant 				} else {
   3004  1.153.2.12     grant 					sc->sis_type = SIS_TYPE_100NEW;
   3005  1.153.2.12     grant 					sc->sc_wdcdev.UDMA_cap =
   3006  1.153.2.12     grant 					    sis_hostbr_type_match->udma_mode;
   3007  1.153.2.12     grant 				}
   3008  1.153.2.12     grant 			}
   3009  1.153.2.12     grant 		} else {
   3010  1.153.2.12     grant 			sc->sis_type = sis_hostbr_type_match->type;
   3011  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap =
   3012  1.153.2.12     grant 		    	    sis_hostbr_type_match->udma_mode;
   3013  1.153.2.12     grant 		}
   3014  1.153.2.12     grant 		printf(sis_hostbr_type_match->name);
   3015  1.153.2.12     grant 	} else {
   3016  1.153.2.12     grant 		printf("5597/5598");
   3017  1.153.2.12     grant 		if (rev >= 0xd0) {
   3018  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap = 2;
   3019  1.153.2.12     grant 			sc->sis_type = SIS_TYPE_66;
   3020  1.153.2.12     grant 		} else {
   3021  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap = 0;
   3022  1.153.2.12     grant 			sc->sis_type = SIS_TYPE_NOUDMA;
   3023  1.153.2.12     grant 		}
   3024  1.153.2.12     grant 	}
   3025  1.153.2.12     grant 	printf(" IDE controller (rev. 0x%02x)\n", PCI_REVISION(pa->pa_class));
   3026        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3027        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3028        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3029        1.41    bouyer 	printf("\n");
   3030       1.121    bouyer 
   3031        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3032        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3033        1.51    bouyer 	if (sc->sc_dma_ok) {
   3034        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3035        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3036  1.153.2.12     grant 		if (sc->sis_type >= SIS_TYPE_66)
   3037        1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3038        1.51    bouyer 	}
   3039         1.9    bouyer 
   3040        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3041        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3042        1.15    bouyer 
   3043        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3044        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3045  1.153.2.12     grant 	switch(sc->sis_type) {
   3046  1.153.2.12     grant 	case SIS_TYPE_NOUDMA:
   3047  1.153.2.12     grant 	case SIS_TYPE_66:
   3048  1.153.2.12     grant 	case SIS_TYPE_100OLD:
   3049  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3050  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   3051  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   3052  1.153.2.12     grant 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
   3053  1.153.2.12     grant 		break;
   3054  1.153.2.12     grant 	case SIS_TYPE_100NEW:
   3055  1.153.2.12     grant 	case SIS_TYPE_133OLD:
   3056  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3057  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
   3058  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
   3059  1.153.2.12     grant 		break;
   3060  1.153.2.12     grant 	case SIS_TYPE_133NEW:
   3061  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis96x_setup_channel;
   3062  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
   3063  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
   3064  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
   3065  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
   3066  1.153.2.12     grant 		break;
   3067  1.153.2.12     grant 	}
   3068  1.153.2.12     grant 
   3069        1.41    bouyer 
   3070        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3071        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3072        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3073        1.41    bouyer 			continue;
   3074        1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   3075        1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   3076        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3077        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3078        1.46   mycroft 			continue;
   3079        1.41    bouyer 		}
   3080        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3081        1.41    bouyer 		    pciide_pci_intr);
   3082        1.41    bouyer 		if (cp->hw_ok == 0)
   3083        1.41    bouyer 			continue;
   3084        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3085        1.41    bouyer 			if (channel == 0)
   3086        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   3087        1.41    bouyer 			else
   3088        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   3089        1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   3090        1.41    bouyer 			    sis_ctr0);
   3091        1.41    bouyer 		}
   3092        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3093        1.41    bouyer 		if (cp->hw_ok == 0)
   3094        1.41    bouyer 			continue;
   3095  1.153.2.12     grant 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3096        1.41    bouyer 	}
   3097        1.28    bouyer }
   3098        1.28    bouyer 
   3099        1.28    bouyer void
   3100  1.153.2.12     grant sis96x_setup_channel(chp)
   3101  1.153.2.12     grant 	struct channel_softc *chp;
   3102  1.153.2.12     grant {
   3103  1.153.2.12     grant 	struct ata_drive_datas *drvp;
   3104  1.153.2.12     grant 	int drive;
   3105  1.153.2.12     grant 	u_int32_t sis_tim;
   3106  1.153.2.12     grant 	u_int32_t idedma_ctl;
   3107  1.153.2.12     grant 	int regtim;
   3108  1.153.2.12     grant 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3109  1.153.2.12     grant 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3110  1.153.2.12     grant 
   3111  1.153.2.12     grant 	sis_tim = 0;
   3112  1.153.2.12     grant 	idedma_ctl = 0;
   3113  1.153.2.12     grant 	/* setup DMA if needed */
   3114  1.153.2.12     grant 	pciide_channel_dma_setup(cp);
   3115  1.153.2.12     grant 
   3116  1.153.2.12     grant 	for (drive = 0; drive < 2; drive++) {
   3117  1.153.2.12     grant 		regtim = SIS_TIM133(
   3118  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
   3119  1.153.2.12     grant 		    chp->channel, drive);
   3120  1.153.2.12     grant 		drvp = &chp->ch_drive[drive];
   3121  1.153.2.12     grant 		/* If no drive, skip */
   3122  1.153.2.12     grant 		if ((drvp->drive_flags & DRIVE) == 0)
   3123  1.153.2.12     grant 			continue;
   3124  1.153.2.12     grant 		/* add timing values, setup DMA if needed */
   3125  1.153.2.12     grant 		if (drvp->drive_flags & DRIVE_UDMA) {
   3126  1.153.2.12     grant 			/* use Ultra/DMA */
   3127  1.153.2.12     grant 			drvp->drive_flags &= ~DRIVE_DMA;
   3128  1.153.2.12     grant 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3129  1.153.2.12     grant 			    SIS96x_REG_CBL(chp->channel)) & SIS96x_REG_CBL_33) {
   3130  1.153.2.12     grant 				if (drvp->UDMA_mode > 2)
   3131  1.153.2.12     grant 					drvp->UDMA_mode = 2;
   3132  1.153.2.12     grant 			}
   3133  1.153.2.12     grant 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
   3134  1.153.2.12     grant 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3135  1.153.2.12     grant 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3136  1.153.2.12     grant 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3137  1.153.2.12     grant 			/*
   3138  1.153.2.12     grant 			 * use Multiword DMA
   3139  1.153.2.12     grant 			 * Timings will be used for both PIO and DMA,
   3140  1.153.2.12     grant 			 * so adjust DMA mode if needed
   3141  1.153.2.12     grant 			 */
   3142  1.153.2.12     grant 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3143  1.153.2.12     grant 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3144  1.153.2.12     grant 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3145  1.153.2.12     grant 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3146  1.153.2.12     grant 				    drvp->PIO_mode - 2 : 0;
   3147  1.153.2.12     grant 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
   3148  1.153.2.12     grant 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3149  1.153.2.12     grant 		} else {
   3150  1.153.2.12     grant 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3151  1.153.2.12     grant 		}
   3152  1.153.2.12     grant 		WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
   3153  1.153.2.12     grant 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
   3154  1.153.2.12     grant 		    chp->channel, drive, sis_tim, regtim), DEBUG_PROBE);
   3155  1.153.2.12     grant 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
   3156  1.153.2.12     grant 	}
   3157  1.153.2.12     grant 	if (idedma_ctl != 0) {
   3158  1.153.2.12     grant 		/* Add software bits in status register */
   3159  1.153.2.12     grant 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3160  1.153.2.12     grant 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3161  1.153.2.12     grant 		    idedma_ctl);
   3162  1.153.2.12     grant 	}
   3163  1.153.2.12     grant 	pciide_print_modes(cp);
   3164  1.153.2.12     grant }
   3165  1.153.2.12     grant 
   3166  1.153.2.12     grant void
   3167        1.28    bouyer sis_setup_channel(chp)
   3168        1.15    bouyer 	struct channel_softc *chp;
   3169        1.28    bouyer {
   3170        1.15    bouyer 	struct ata_drive_datas *drvp;
   3171        1.28    bouyer 	int drive;
   3172        1.18  drochner 	u_int32_t sis_tim;
   3173        1.18  drochner 	u_int32_t idedma_ctl;
   3174        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3175        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3176        1.15    bouyer 
   3177        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   3178        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   3179        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   3180        1.28    bouyer 	    DEBUG_PROBE);
   3181        1.28    bouyer 	sis_tim = 0;
   3182        1.18  drochner 	idedma_ctl = 0;
   3183        1.28    bouyer 	/* setup DMA if needed */
   3184        1.28    bouyer 	pciide_channel_dma_setup(cp);
   3185        1.28    bouyer 
   3186        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   3187        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   3188        1.28    bouyer 		/* If no drive, skip */
   3189        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3190        1.28    bouyer 			continue;
   3191        1.28    bouyer 		/* add timing values, setup DMA if needed */
   3192        1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3193        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   3194        1.28    bouyer 			goto pio;
   3195        1.28    bouyer 
   3196        1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3197        1.28    bouyer 			/* use Ultra/DMA */
   3198        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3199  1.153.2.12     grant 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3200  1.153.2.12     grant 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->channel)) {
   3201  1.153.2.12     grant 				if (drvp->UDMA_mode > 2)
   3202  1.153.2.12     grant 					drvp->UDMA_mode = 2;
   3203  1.153.2.12     grant 			}
   3204  1.153.2.12     grant 			switch (sc->sis_type) {
   3205  1.153.2.12     grant 			case SIS_TYPE_66:
   3206  1.153.2.12     grant 			case SIS_TYPE_100OLD:
   3207  1.153.2.12     grant 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
   3208  1.153.2.12     grant 				    SIS_TIM66_UDMA_TIME_OFF(drive);
   3209  1.153.2.12     grant 				break;
   3210  1.153.2.12     grant 			case SIS_TYPE_100NEW:
   3211  1.153.2.12     grant 				sis_tim |=
   3212  1.153.2.12     grant 				    sis_udma100new_tim[drvp->UDMA_mode] <<
   3213  1.153.2.12     grant 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3214  1.153.2.12     grant 			case SIS_TYPE_133OLD:
   3215  1.153.2.12     grant 				sis_tim |=
   3216  1.153.2.12     grant 				    sis_udma133old_tim[drvp->UDMA_mode] <<
   3217  1.153.2.12     grant 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3218  1.153.2.12     grant 				break;
   3219  1.153.2.12     grant 			default:
   3220  1.153.2.12     grant 				printf("unknown SiS IDE type %d\n",
   3221  1.153.2.12     grant 				    sc->sis_type);
   3222  1.153.2.12     grant 			}
   3223        1.28    bouyer 		} else {
   3224        1.28    bouyer 			/*
   3225        1.28    bouyer 			 * use Multiword DMA
   3226        1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   3227        1.28    bouyer 			 * so adjust DMA mode if needed
   3228        1.28    bouyer 			 */
   3229        1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3230        1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3231        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3232        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3233        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3234        1.28    bouyer 			if (drvp->DMA_mode == 0)
   3235        1.28    bouyer 				drvp->PIO_mode = 0;
   3236        1.28    bouyer 		}
   3237        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3238  1.153.2.12     grant pio:		switch (sc->sis_type) {
   3239  1.153.2.12     grant 		case SIS_TYPE_NOUDMA:
   3240  1.153.2.12     grant 		case SIS_TYPE_66:
   3241  1.153.2.12     grant 		case SIS_TYPE_100OLD:
   3242  1.153.2.12     grant 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3243  1.153.2.12     grant 			    SIS_TIM66_ACT_OFF(drive);
   3244  1.153.2.12     grant 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3245  1.153.2.12     grant 			    SIS_TIM66_REC_OFF(drive);
   3246  1.153.2.12     grant 			break;
   3247  1.153.2.12     grant 		case SIS_TYPE_100NEW:
   3248  1.153.2.12     grant 		case SIS_TYPE_133OLD:
   3249  1.153.2.12     grant 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3250  1.153.2.12     grant 			    SIS_TIM100_ACT_OFF(drive);
   3251  1.153.2.12     grant 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3252  1.153.2.12     grant 			    SIS_TIM100_REC_OFF(drive);
   3253  1.153.2.12     grant 			break;
   3254  1.153.2.12     grant 		default:
   3255  1.153.2.12     grant 			printf("unknown SiS IDE type %d\n",
   3256  1.153.2.12     grant 			    sc->sis_type);
   3257  1.153.2.12     grant 		}
   3258        1.28    bouyer 	}
   3259        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3260        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3261        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3262        1.18  drochner 	if (idedma_ctl != 0) {
   3263        1.18  drochner 		/* Add software bits in status register */
   3264        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3265        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3266        1.18  drochner 	}
   3267        1.28    bouyer 	pciide_print_modes(cp);
   3268        1.18  drochner }
   3269        1.18  drochner 
   3270        1.18  drochner void
   3271        1.41    bouyer acer_chip_map(sc, pa)
   3272        1.41    bouyer 	struct pciide_softc *sc;
   3273        1.18  drochner 	struct pci_attach_args *pa;
   3274        1.41    bouyer {
   3275        1.18  drochner 	struct pciide_channel *cp;
   3276        1.41    bouyer 	int channel;
   3277        1.41    bouyer 	pcireg_t cr, interface;
   3278        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3279       1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3280        1.18  drochner 
   3281        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3282        1.18  drochner 		return;
   3283        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3284        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3285        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3286        1.41    bouyer 	printf("\n");
   3287        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3288        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3289        1.67    bouyer 	if (sc->sc_dma_ok) {
   3290       1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3291       1.124    bouyer 		if (rev >= 0x20) {
   3292       1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3293       1.124    bouyer 			if (rev >= 0xC4)
   3294       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
   3295       1.127   tsutsui 			else if (rev >= 0xC2)
   3296       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
   3297       1.124    bouyer 			else
   3298       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   3299       1.124    bouyer 		}
   3300        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3301        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3302        1.67    bouyer 	}
   3303        1.41    bouyer 
   3304        1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3305        1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3306        1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3307        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3308        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3309        1.30    bouyer 
   3310        1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3311        1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3312        1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3313        1.30    bouyer 
   3314        1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3315        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3316        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3317        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3318        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3319        1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3320        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3321        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3322        1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3323        1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3324        1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3325        1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3326        1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3327        1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3328        1.41    bouyer 	    PCI_CLASS_REG));
   3329        1.41    bouyer 
   3330       1.124    bouyer 	/* From linux: enable "Cable Detection" */
   3331       1.124    bouyer 	if (rev >= 0xC2) {
   3332       1.124    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3333       1.127   tsutsui 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3334       1.127   tsutsui 		    | ACER_0x4B_CDETECT);
   3335       1.124    bouyer 	}
   3336       1.124    bouyer 
   3337        1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3338        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3339        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3340        1.41    bouyer 			continue;
   3341        1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3342        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3343        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3344        1.41    bouyer 			continue;
   3345        1.41    bouyer 		}
   3346       1.124    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3347        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3348       1.124    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3349        1.41    bouyer 		if (cp->hw_ok == 0)
   3350        1.41    bouyer 			continue;
   3351        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3352        1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3353        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3354        1.41    bouyer 			    PCI_CLASS_REG, cr);
   3355        1.41    bouyer 		}
   3356        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3357        1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3358        1.30    bouyer 	}
   3359        1.30    bouyer }
   3360        1.30    bouyer 
   3361        1.30    bouyer void
   3362        1.30    bouyer acer_setup_channel(chp)
   3363        1.30    bouyer 	struct channel_softc *chp;
   3364        1.30    bouyer {
   3365        1.30    bouyer 	struct ata_drive_datas *drvp;
   3366        1.30    bouyer 	int drive;
   3367        1.30    bouyer 	u_int32_t acer_fifo_udma;
   3368        1.30    bouyer 	u_int32_t idedma_ctl;
   3369        1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3370        1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3371        1.30    bouyer 
   3372        1.30    bouyer 	idedma_ctl = 0;
   3373        1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3374        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3375        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3376        1.30    bouyer 	/* setup DMA if needed */
   3377        1.30    bouyer 	pciide_channel_dma_setup(cp);
   3378        1.30    bouyer 
   3379       1.124    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3380       1.124    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
   3381       1.124    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3382       1.124    bouyer 		    ACER_0x4A_80PIN(chp->channel)) {
   3383       1.124    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3384       1.124    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3385       1.124    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3386       1.124    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3387       1.124    bouyer 		}
   3388       1.124    bouyer 	}
   3389       1.124    bouyer 
   3390        1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3391        1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3392        1.30    bouyer 		/* If no drive, skip */
   3393        1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3394        1.30    bouyer 			continue;
   3395        1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3396        1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3397        1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3398        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3399        1.30    bouyer 		/* clear FIFO/DMA mode */
   3400        1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3401        1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3402        1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3403        1.30    bouyer 
   3404        1.30    bouyer 		/* add timing values, setup DMA if needed */
   3405        1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3406        1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3407        1.30    bouyer 			acer_fifo_udma |=
   3408        1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3409        1.30    bouyer 			goto pio;
   3410        1.30    bouyer 		}
   3411        1.30    bouyer 
   3412        1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3413        1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3414        1.30    bouyer 			/* use Ultra/DMA */
   3415        1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3416        1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3417        1.30    bouyer 			acer_fifo_udma |=
   3418        1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3419        1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3420       1.124    bouyer 			/* XXX disable if one drive < UDMA3 ? */
   3421       1.124    bouyer 			if (drvp->UDMA_mode >= 3) {
   3422       1.124    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3423       1.124    bouyer 				    ACER_0x4B,
   3424       1.124    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3425       1.124    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3426       1.124    bouyer 			}
   3427        1.30    bouyer 		} else {
   3428        1.30    bouyer 			/*
   3429        1.30    bouyer 			 * use Multiword DMA
   3430        1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3431        1.30    bouyer 			 * so adjust DMA mode if needed
   3432        1.30    bouyer 			 */
   3433        1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3434        1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3435        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3436        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3437        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3438        1.30    bouyer 			if (drvp->DMA_mode == 0)
   3439        1.30    bouyer 				drvp->PIO_mode = 0;
   3440        1.30    bouyer 		}
   3441        1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3442        1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3443        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3444        1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3445        1.30    bouyer 	}
   3446        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3447        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3448        1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3449        1.30    bouyer 	if (idedma_ctl != 0) {
   3450        1.30    bouyer 		/* Add software bits in status register */
   3451        1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3452        1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3453        1.30    bouyer 	}
   3454        1.30    bouyer 	pciide_print_modes(cp);
   3455        1.30    bouyer }
   3456        1.30    bouyer 
   3457        1.41    bouyer int
   3458        1.41    bouyer acer_pci_intr(arg)
   3459        1.41    bouyer 	void *arg;
   3460        1.41    bouyer {
   3461        1.41    bouyer 	struct pciide_softc *sc = arg;
   3462        1.41    bouyer 	struct pciide_channel *cp;
   3463        1.41    bouyer 	struct channel_softc *wdc_cp;
   3464        1.41    bouyer 	int i, rv, crv;
   3465        1.41    bouyer 	u_int32_t chids;
   3466        1.41    bouyer 
   3467        1.41    bouyer 	rv = 0;
   3468        1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3469        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3470        1.41    bouyer 		cp = &sc->pciide_channels[i];
   3471        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3472        1.41    bouyer 		/* If a compat channel skip. */
   3473        1.41    bouyer 		if (cp->compat)
   3474        1.41    bouyer 			continue;
   3475        1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3476        1.41    bouyer 			crv = wdcintr(wdc_cp);
   3477        1.41    bouyer 			if (crv == 0)
   3478        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3479        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3480        1.41    bouyer 			else
   3481        1.41    bouyer 				rv = 1;
   3482        1.41    bouyer 		}
   3483        1.41    bouyer 	}
   3484        1.41    bouyer 	return rv;
   3485        1.41    bouyer }
   3486        1.41    bouyer 
   3487        1.67    bouyer void
   3488        1.67    bouyer hpt_chip_map(sc, pa)
   3489       1.111   tsutsui 	struct pciide_softc *sc;
   3490        1.67    bouyer 	struct pci_attach_args *pa;
   3491        1.67    bouyer {
   3492        1.67    bouyer 	struct pciide_channel *cp;
   3493        1.67    bouyer 	int i, compatchan, revision;
   3494        1.67    bouyer 	pcireg_t interface;
   3495        1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3496        1.67    bouyer 
   3497        1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3498        1.67    bouyer 		return;
   3499        1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3500       1.114    bouyer 	printf(": Triones/Highpoint ");
   3501       1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3502       1.153    bouyer 		printf("HPT374 IDE Controller\n");
   3503   1.153.2.7      tron 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
   3504   1.153.2.7      tron 		printf("HPT372 IDE Controller\n");
   3505       1.153    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   3506   1.153.2.7      tron 		if (revision == HPT372_REV)
   3507   1.153.2.7      tron 			printf("HPT372 IDE Controller\n");
   3508   1.153.2.7      tron 		else if (revision == HPT370_REV)
   3509       1.153    bouyer 			printf("HPT370 IDE Controller\n");
   3510       1.153    bouyer 		else if (revision == HPT370A_REV)
   3511       1.153    bouyer 			printf("HPT370A IDE Controller\n");
   3512       1.153    bouyer 		else if (revision == HPT366_REV)
   3513       1.153    bouyer 			printf("HPT366 IDE Controller\n");
   3514       1.153    bouyer 		else
   3515       1.153    bouyer 			printf("unknown HPT IDE controller rev %d\n", revision);
   3516       1.153    bouyer 	} else
   3517       1.153    bouyer 		printf("unknown HPT IDE controller 0x%x\n",
   3518       1.153    bouyer 		    sc->sc_pp->ide_product);
   3519        1.67    bouyer 
   3520        1.67    bouyer 	/*
   3521        1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3522        1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3523        1.67    bouyer 	 */
   3524        1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3525        1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3526        1.67    bouyer 	} else {
   3527        1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3528        1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3529       1.153    bouyer 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3530   1.153.2.7      tron 		    (revision == HPT370_REV || revision == HPT370A_REV ||
   3531   1.153.2.7      tron 		     revision == HPT372_REV)) ||
   3532   1.153.2.7      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3533       1.153    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3534        1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3535        1.67    bouyer 	}
   3536        1.67    bouyer 
   3537        1.67    bouyer 	printf("%s: bus-master DMA support present",
   3538        1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3539        1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3540        1.67    bouyer 	printf("\n");
   3541        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3542        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3543        1.67    bouyer 	if (sc->sc_dma_ok) {
   3544        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3545        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3546        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3547        1.67    bouyer 	}
   3548        1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3549        1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3550        1.67    bouyer 
   3551        1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3552        1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3553       1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3554       1.153    bouyer 	    revision == HPT366_REV) {
   3555       1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3556        1.67    bouyer 		/*
   3557        1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3558        1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3559        1.67    bouyer 		 * with the real channel
   3560        1.67    bouyer 		 */
   3561        1.67    bouyer 		if (pa->pa_function == 0) {
   3562        1.67    bouyer 			compatchan = 0;
   3563        1.67    bouyer 		} else if (pa->pa_function == 1) {
   3564        1.67    bouyer 			compatchan = 1;
   3565        1.67    bouyer 		} else {
   3566        1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3567        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3568        1.67    bouyer 			return;
   3569        1.67    bouyer 		}
   3570        1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3571        1.67    bouyer 	} else {
   3572        1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3573   1.153.2.7      tron 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
   3574   1.153.2.7      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3575   1.153.2.7      tron 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3576   1.153.2.7      tron 		    revision == HPT372_REV))
   3577       1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
   3578       1.153    bouyer 		else
   3579       1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   3580        1.67    bouyer 	}
   3581        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3582        1.75    bouyer 		cp = &sc->pciide_channels[i];
   3583        1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3584        1.67    bouyer 			compatchan = i;
   3585        1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3586        1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3587        1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3588        1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3589        1.67    bouyer 				continue;
   3590        1.67    bouyer 			}
   3591        1.67    bouyer 		}
   3592        1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3593        1.67    bouyer 			continue;
   3594        1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3595        1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3596        1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3597        1.67    bouyer 		} else {
   3598        1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3599        1.67    bouyer 			    &cmdsize, &ctlsize);
   3600        1.67    bouyer 		}
   3601        1.67    bouyer 		if (cp->hw_ok == 0)
   3602        1.67    bouyer 			return;
   3603        1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3604        1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3605        1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3606        1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3607        1.67    bouyer 	}
   3608       1.153    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3609   1.153.2.7      tron 	    (revision == HPT370_REV || revision == HPT370A_REV ||
   3610   1.153.2.7      tron 	     revision == HPT372_REV)) ||
   3611   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3612       1.153    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   3613        1.81    bouyer 		/*
   3614       1.153    bouyer 		 * HPT370_REV and highter has a bit to disable interrupts,
   3615       1.153    bouyer 		 * make sure to clear it
   3616        1.81    bouyer 		 */
   3617        1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3618        1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3619        1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3620        1.81    bouyer 	}
   3621   1.153.2.7      tron 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
   3622   1.153.2.7      tron 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3623   1.153.2.7      tron 	     revision == HPT372_REV ) ||
   3624   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3625   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3626       1.153    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   3627       1.153    bouyer 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   3628       1.153    bouyer 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   3629        1.67    bouyer 	return;
   3630        1.67    bouyer }
   3631        1.67    bouyer 
   3632        1.67    bouyer void
   3633        1.67    bouyer hpt_setup_channel(chp)
   3634        1.67    bouyer 	struct channel_softc *chp;
   3635        1.67    bouyer {
   3636       1.111   tsutsui 	struct ata_drive_datas *drvp;
   3637        1.67    bouyer 	int drive;
   3638        1.67    bouyer 	int cable;
   3639        1.67    bouyer 	u_int32_t before, after;
   3640        1.67    bouyer 	u_int32_t idedma_ctl;
   3641        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3642        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3643   1.153.2.7      tron 	int revision =
   3644   1.153.2.7      tron 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   3645        1.67    bouyer 
   3646        1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3647        1.67    bouyer 
   3648        1.67    bouyer 	/* setup DMA if needed */
   3649        1.67    bouyer 	pciide_channel_dma_setup(cp);
   3650        1.67    bouyer 
   3651        1.67    bouyer 	idedma_ctl = 0;
   3652        1.67    bouyer 
   3653        1.67    bouyer 	/* Per drive settings */
   3654        1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3655        1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3656        1.67    bouyer 		/* If no drive, skip */
   3657        1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3658        1.67    bouyer 			continue;
   3659        1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3660        1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3661        1.67    bouyer 
   3662       1.111   tsutsui 		/* add timing values, setup DMA if needed */
   3663       1.111   tsutsui 		if (drvp->drive_flags & DRIVE_UDMA) {
   3664       1.101    bouyer 			/* use Ultra/DMA */
   3665       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3666        1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3667        1.67    bouyer 			    drvp->UDMA_mode > 2)
   3668        1.67    bouyer 				drvp->UDMA_mode = 2;
   3669   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3670   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3671   1.153.2.7      tron 				after = hpt374_udma[drvp->UDMA_mode];
   3672   1.153.2.7      tron 				break;
   3673   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3674   1.153.2.7      tron 				after = hpt372_udma[drvp->UDMA_mode];
   3675   1.153.2.7      tron 				break;
   3676   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3677   1.153.2.7      tron 			default:
   3678   1.153.2.7      tron 				switch(revision) {
   3679   1.153.2.7      tron 				case HPT372_REV:
   3680   1.153.2.7      tron 					after = hpt372_udma[drvp->UDMA_mode];
   3681   1.153.2.7      tron 					break;
   3682   1.153.2.7      tron 				case HPT370_REV:
   3683   1.153.2.7      tron 				case HPT370A_REV:
   3684   1.153.2.7      tron 					after = hpt370_udma[drvp->UDMA_mode];
   3685   1.153.2.7      tron 					break;
   3686   1.153.2.7      tron 				case HPT366_REV:
   3687   1.153.2.7      tron 				default:
   3688   1.153.2.7      tron 					after = hpt366_udma[drvp->UDMA_mode];
   3689   1.153.2.7      tron 					break;
   3690   1.153.2.7      tron 				}
   3691   1.153.2.7      tron 			}
   3692       1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3693       1.111   tsutsui 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3694       1.111   tsutsui 			/*
   3695       1.111   tsutsui 			 * use Multiword DMA.
   3696       1.111   tsutsui 			 * Timings will be used for both PIO and DMA, so adjust
   3697       1.111   tsutsui 			 * DMA mode if needed
   3698       1.111   tsutsui 			 */
   3699       1.111   tsutsui 			if (drvp->PIO_mode >= 3 &&
   3700       1.111   tsutsui 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3701       1.111   tsutsui 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3702       1.111   tsutsui 			}
   3703   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3704   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3705   1.153.2.7      tron 				after = hpt374_dma[drvp->DMA_mode];
   3706   1.153.2.7      tron 				break;
   3707   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3708   1.153.2.7      tron 				after = hpt372_dma[drvp->DMA_mode];
   3709   1.153.2.7      tron 				break;
   3710   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3711   1.153.2.7      tron 			default:
   3712   1.153.2.7      tron 				switch(revision) {
   3713   1.153.2.7      tron 				case HPT372_REV:
   3714   1.153.2.7      tron 					after = hpt372_dma[drvp->DMA_mode];
   3715   1.153.2.7      tron 					break;
   3716   1.153.2.7      tron 				case HPT370_REV:
   3717   1.153.2.7      tron 				case HPT370A_REV:
   3718   1.153.2.7      tron 					after = hpt370_dma[drvp->DMA_mode];
   3719   1.153.2.7      tron 					break;
   3720   1.153.2.7      tron 				case HPT366_REV:
   3721   1.153.2.7      tron 				default:
   3722   1.153.2.7      tron 					after = hpt366_dma[drvp->DMA_mode];
   3723   1.153.2.7      tron 					break;
   3724   1.153.2.7      tron 				}
   3725   1.153.2.7      tron 			}
   3726       1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3727       1.111   tsutsui 		} else {
   3728        1.67    bouyer 			/* PIO only */
   3729   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3730   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3731   1.153.2.7      tron 				after = hpt374_pio[drvp->PIO_mode];
   3732   1.153.2.7      tron 				break;
   3733   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3734   1.153.2.7      tron 				after = hpt372_pio[drvp->PIO_mode];
   3735   1.153.2.7      tron 				break;
   3736   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3737   1.153.2.7      tron 			default:
   3738   1.153.2.7      tron 				switch(revision) {
   3739   1.153.2.7      tron 				case HPT372_REV:
   3740   1.153.2.7      tron 					after = hpt372_pio[drvp->PIO_mode];
   3741   1.153.2.7      tron 					break;
   3742   1.153.2.7      tron 				case HPT370_REV:
   3743   1.153.2.7      tron 				case HPT370A_REV:
   3744   1.153.2.7      tron 					after = hpt370_pio[drvp->PIO_mode];
   3745   1.153.2.7      tron 					break;
   3746   1.153.2.7      tron 				case HPT366_REV:
   3747   1.153.2.7      tron 				default:
   3748   1.153.2.7      tron 					after = hpt366_pio[drvp->PIO_mode];
   3749   1.153.2.7      tron 					break;
   3750   1.153.2.7      tron 				}
   3751   1.153.2.7      tron 			}
   3752        1.67    bouyer 		}
   3753        1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3754       1.111   tsutsui 		    HPT_IDETIM(chp->channel, drive), after);
   3755        1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3756        1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3757        1.67    bouyer 		    after, before), DEBUG_PROBE);
   3758        1.67    bouyer 	}
   3759        1.67    bouyer 	if (idedma_ctl != 0) {
   3760        1.67    bouyer 		/* Add software bits in status register */
   3761        1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3762        1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3763        1.67    bouyer 	}
   3764        1.67    bouyer 	pciide_print_modes(cp);
   3765        1.67    bouyer }
   3766        1.67    bouyer 
   3767        1.67    bouyer int
   3768        1.67    bouyer hpt_pci_intr(arg)
   3769        1.67    bouyer 	void *arg;
   3770        1.67    bouyer {
   3771        1.67    bouyer 	struct pciide_softc *sc = arg;
   3772        1.67    bouyer 	struct pciide_channel *cp;
   3773        1.67    bouyer 	struct channel_softc *wdc_cp;
   3774        1.67    bouyer 	int rv = 0;
   3775        1.67    bouyer 	int dmastat, i, crv;
   3776        1.67    bouyer 
   3777        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3778        1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3779        1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3780       1.143    bouyer 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   3781       1.143    bouyer 		    IDEDMA_CTL_INTR)
   3782        1.67    bouyer 			continue;
   3783        1.67    bouyer 		cp = &sc->pciide_channels[i];
   3784        1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3785        1.67    bouyer 		crv = wdcintr(wdc_cp);
   3786        1.67    bouyer 		if (crv == 0) {
   3787        1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3788        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3789        1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3790        1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3791        1.67    bouyer 		} else
   3792        1.67    bouyer 			rv = 1;
   3793        1.67    bouyer 	}
   3794        1.67    bouyer 	return rv;
   3795        1.67    bouyer }
   3796        1.67    bouyer 
   3797        1.67    bouyer 
   3798       1.108    bouyer /* Macros to test product */
   3799        1.87     enami #define PDC_IS_262(sc)							\
   3800        1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3801        1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3802       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3803       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3804       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3805   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3806   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3807   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3808       1.108    bouyer #define PDC_IS_265(sc)							\
   3809       1.108    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3810       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3811       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3812       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3813   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3814   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3815   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3816       1.138    bouyer #define PDC_IS_268(sc)							\
   3817       1.138    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3818       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3819   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3820   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3821   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3822   1.153.2.9      tron #define PDC_IS_276(sc)							\
   3823   1.153.2.9      tron 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3824   1.153.2.9      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3825   1.153.2.9      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3826        1.48    bouyer 
   3827        1.30    bouyer void
   3828        1.41    bouyer pdc202xx_chip_map(sc, pa)
   3829       1.111   tsutsui 	struct pciide_softc *sc;
   3830        1.30    bouyer 	struct pci_attach_args *pa;
   3831        1.41    bouyer {
   3832        1.30    bouyer 	struct pciide_channel *cp;
   3833        1.41    bouyer 	int channel;
   3834        1.41    bouyer 	pcireg_t interface, st, mode;
   3835        1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3836        1.41    bouyer 
   3837       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   3838       1.138    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3839       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   3840       1.138    bouyer 		    st), DEBUG_PROBE);
   3841       1.138    bouyer 	}
   3842        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3843        1.41    bouyer 		return;
   3844        1.41    bouyer 
   3845        1.41    bouyer 	/* turn off  RAID mode */
   3846       1.138    bouyer 	if (!PDC_IS_268(sc))
   3847       1.138    bouyer 		st &= ~PDC2xx_STATE_IDERAID;
   3848        1.31    bouyer 
   3849        1.31    bouyer 	/*
   3850        1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3851        1.41    bouyer 	 * mode. We have to fake interface
   3852        1.31    bouyer 	 */
   3853        1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3854       1.140    bouyer 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   3855        1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3856        1.41    bouyer 
   3857        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3858        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3859        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3860        1.41    bouyer 	printf("\n");
   3861        1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3862        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3863        1.67    bouyer 	if (sc->sc_dma_ok) {
   3864        1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3865        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3866        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3867        1.67    bouyer 	}
   3868        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3869        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3870   1.153.2.9      tron 	if (PDC_IS_276(sc))
   3871   1.153.2.9      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   3872   1.153.2.9      tron 	else if (PDC_IS_265(sc))
   3873       1.108    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3874       1.108    bouyer 	else if (PDC_IS_262(sc))
   3875        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3876        1.41    bouyer 	else
   3877        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3878       1.138    bouyer 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   3879       1.138    bouyer 			pdc20268_setup_channel : pdc202xx_setup_channel;
   3880        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3881        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3882        1.41    bouyer 
   3883  1.153.2.11      tron 	if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||
   3884  1.153.2.11      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||
   3885  1.153.2.11      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X) {
   3886  1.153.2.11      tron 		sc->sc_wdcdev.dma_start = pdc20262_dma_start;
   3887  1.153.2.11      tron 		sc->sc_wdcdev.dma_finish = pdc20262_dma_finish;
   3888  1.153.2.11      tron 	}
   3889  1.153.2.11      tron 
   3890       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   3891       1.138    bouyer 		/* setup failsafe defaults */
   3892       1.138    bouyer 		mode = 0;
   3893       1.138    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3894       1.138    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3895       1.138    bouyer 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3896       1.138    bouyer 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3897       1.138    bouyer 		for (channel = 0;
   3898       1.138    bouyer 		     channel < sc->sc_wdcdev.nchannels;
   3899       1.138    bouyer 		     channel++) {
   3900       1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3901       1.138    bouyer 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   3902       1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3903       1.138    bouyer 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3904       1.138    bouyer 			    DEBUG_PROBE);
   3905       1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3906       1.138    bouyer 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   3907       1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3908       1.138    bouyer 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   3909       1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3910       1.138    bouyer 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3911       1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3912       1.138    bouyer 			    PDC2xx_TIM(channel, 1), mode);
   3913       1.138    bouyer 		}
   3914       1.138    bouyer 
   3915       1.138    bouyer 		mode = PDC2xx_SCR_DMA;
   3916       1.138    bouyer 		if (PDC_IS_262(sc)) {
   3917       1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3918       1.138    bouyer 		} else {
   3919       1.138    bouyer 			/* the BIOS set it up this way */
   3920       1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3921       1.138    bouyer 		}
   3922       1.138    bouyer 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3923       1.138    bouyer 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3924       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   3925       1.138    bouyer 		    "now 0x%x\n",
   3926       1.138    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3927       1.138    bouyer 			PDC2xx_SCR),
   3928       1.138    bouyer 		    mode), DEBUG_PROBE);
   3929       1.138    bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3930       1.138    bouyer 		    PDC2xx_SCR, mode);
   3931       1.138    bouyer 
   3932       1.138    bouyer 		/* controller initial state register is OK even without BIOS */
   3933       1.138    bouyer 		/* Set DMA mode to IDE DMA compatibility */
   3934       1.138    bouyer 		mode =
   3935       1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3936       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   3937        1.41    bouyer 		    DEBUG_PROBE);
   3938       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3939       1.138    bouyer 		    mode | 0x1);
   3940       1.138    bouyer 		mode =
   3941       1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3942       1.138    bouyer 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3943       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3944       1.138    bouyer 		    mode | 0x1);
   3945        1.41    bouyer 	}
   3946        1.41    bouyer 
   3947        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3948        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3949        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3950        1.41    bouyer 			continue;
   3951       1.138    bouyer 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   3952        1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3953        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3954        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3955        1.41    bouyer 			continue;
   3956        1.41    bouyer 		}
   3957       1.108    bouyer 		if (PDC_IS_265(sc))
   3958       1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3959       1.108    bouyer 			    pdc20265_pci_intr);
   3960       1.108    bouyer 		else
   3961       1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3962       1.108    bouyer 			    pdc202xx_pci_intr);
   3963        1.41    bouyer 		if (cp->hw_ok == 0)
   3964        1.41    bouyer 			continue;
   3965       1.138    bouyer 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   3966        1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3967        1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3968        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3969   1.153.2.2        tv 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3970        1.41    bouyer 	}
   3971       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   3972       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   3973       1.138    bouyer 		    "0x%x\n", st), DEBUG_PROBE);
   3974       1.138    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3975       1.138    bouyer 	}
   3976        1.41    bouyer 	return;
   3977        1.41    bouyer }
   3978        1.41    bouyer 
   3979        1.41    bouyer void
   3980        1.41    bouyer pdc202xx_setup_channel(chp)
   3981        1.41    bouyer 	struct channel_softc *chp;
   3982        1.41    bouyer {
   3983       1.111   tsutsui 	struct ata_drive_datas *drvp;
   3984        1.41    bouyer 	int drive;
   3985        1.48    bouyer 	pcireg_t mode, st;
   3986        1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3987        1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3988        1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3989        1.48    bouyer 	int channel = chp->channel;
   3990        1.41    bouyer 
   3991        1.41    bouyer 	/* setup DMA if needed */
   3992        1.41    bouyer 	pciide_channel_dma_setup(cp);
   3993        1.30    bouyer 
   3994        1.41    bouyer 	idedma_ctl = 0;
   3995       1.108    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   3996       1.108    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3997       1.108    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   3998       1.108    bouyer 	    DEBUG_PROBE);
   3999        1.48    bouyer 
   4000        1.48    bouyer 	/* Per channel settings */
   4001        1.48    bouyer 	if (PDC_IS_262(sc)) {
   4002        1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4003        1.48    bouyer 		    PDC262_U66);
   4004        1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4005       1.141    bouyer 		/* Trim UDMA mode */
   4006        1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   4007        1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4008        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   4009        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4010        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   4011        1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   4012        1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   4013        1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   4014        1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   4015        1.48    bouyer 		}
   4016        1.48    bouyer 		/* Set U66 if needed */
   4017        1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4018        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   4019        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4020        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   4021        1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   4022        1.48    bouyer 		else
   4023        1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   4024        1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4025        1.48    bouyer 		    PDC262_U66, scr);
   4026       1.108    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   4027       1.108    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   4028       1.108    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4029       1.108    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   4030        1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4031        1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4032        1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4033        1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4034        1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   4035        1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4036        1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4037        1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4038        1.48    bouyer 				atapi = 0;
   4039        1.48    bouyer 			else
   4040        1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   4041        1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4042        1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   4043        1.48    bouyer 		}
   4044        1.48    bouyer 	}
   4045        1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   4046        1.41    bouyer 		drvp = &chp->ch_drive[drive];
   4047        1.41    bouyer 		/* If no drive, skip */
   4048        1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4049        1.41    bouyer 			continue;
   4050        1.48    bouyer 		mode = 0;
   4051        1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4052       1.101    bouyer 			/* use Ultra/DMA */
   4053       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4054        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4055        1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   4056        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4057        1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   4058        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4059        1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4060        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4061        1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   4062        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4063        1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   4064        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4065        1.41    bouyer 		} else {
   4066        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4067        1.41    bouyer 			    pdc2xx_dma_mb[0]);
   4068        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4069        1.41    bouyer 			    pdc2xx_dma_mc[0]);
   4070        1.41    bouyer 		}
   4071        1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   4072        1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   4073        1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   4074        1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   4075        1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   4076        1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   4077        1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   4078        1.48    bouyer 			if (drive == 0)
   4079        1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   4080        1.48    bouyer 		}
   4081        1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   4082        1.41    bouyer 		    "timings 0x%x\n",
   4083        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   4084        1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   4085        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4086        1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   4087        1.41    bouyer 	}
   4088       1.138    bouyer 	if (idedma_ctl != 0) {
   4089       1.138    bouyer 		/* Add software bits in status register */
   4090       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4091       1.138    bouyer 		    IDEDMA_CTL, idedma_ctl);
   4092       1.138    bouyer 	}
   4093       1.138    bouyer 	pciide_print_modes(cp);
   4094       1.138    bouyer }
   4095       1.138    bouyer 
   4096       1.138    bouyer void
   4097       1.138    bouyer pdc20268_setup_channel(chp)
   4098       1.138    bouyer 	struct channel_softc *chp;
   4099       1.138    bouyer {
   4100       1.138    bouyer 	struct ata_drive_datas *drvp;
   4101       1.138    bouyer 	int drive;
   4102       1.138    bouyer 	u_int32_t idedma_ctl;
   4103       1.138    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4104       1.138    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4105       1.138    bouyer 	int u100;
   4106       1.138    bouyer 
   4107       1.138    bouyer 	/* setup DMA if needed */
   4108       1.138    bouyer 	pciide_channel_dma_setup(cp);
   4109       1.138    bouyer 
   4110       1.138    bouyer 	idedma_ctl = 0;
   4111       1.138    bouyer 
   4112       1.138    bouyer 	/* I don't know what this is for, FreeBSD does it ... */
   4113       1.138    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4114       1.138    bouyer 	    IDEDMA_CMD + 0x1, 0x0b);
   4115       1.138    bouyer 
   4116       1.138    bouyer 	/*
   4117       1.138    bouyer 	 * I don't know what this is for; FreeBSD checks this ... this is not
   4118       1.138    bouyer 	 * cable type detect.
   4119       1.138    bouyer 	 */
   4120       1.138    bouyer 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4121       1.138    bouyer 	    IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
   4122       1.138    bouyer 
   4123       1.138    bouyer 	for (drive = 0; drive < 2; drive++) {
   4124       1.138    bouyer 		drvp = &chp->ch_drive[drive];
   4125       1.138    bouyer 		/* If no drive, skip */
   4126       1.138    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4127       1.138    bouyer 			continue;
   4128       1.138    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4129       1.138    bouyer 			/* use Ultra/DMA */
   4130       1.138    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4131       1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4132       1.138    bouyer 			if (drvp->UDMA_mode > 2 && u100 == 0)
   4133       1.138    bouyer 				drvp->UDMA_mode = 2;
   4134       1.138    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4135       1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4136       1.138    bouyer 		}
   4137       1.138    bouyer 	}
   4138       1.138    bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   4139        1.41    bouyer 	if (idedma_ctl != 0) {
   4140        1.41    bouyer 		/* Add software bits in status register */
   4141        1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4142        1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   4143        1.30    bouyer 	}
   4144        1.41    bouyer 	pciide_print_modes(cp);
   4145        1.41    bouyer }
   4146        1.41    bouyer 
   4147        1.41    bouyer int
   4148        1.41    bouyer pdc202xx_pci_intr(arg)
   4149        1.41    bouyer 	void *arg;
   4150        1.41    bouyer {
   4151        1.41    bouyer 	struct pciide_softc *sc = arg;
   4152        1.41    bouyer 	struct pciide_channel *cp;
   4153        1.41    bouyer 	struct channel_softc *wdc_cp;
   4154        1.41    bouyer 	int i, rv, crv;
   4155        1.41    bouyer 	u_int32_t scr;
   4156        1.30    bouyer 
   4157        1.41    bouyer 	rv = 0;
   4158        1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   4159        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4160        1.41    bouyer 		cp = &sc->pciide_channels[i];
   4161        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4162        1.41    bouyer 		/* If a compat channel skip. */
   4163        1.41    bouyer 		if (cp->compat)
   4164        1.41    bouyer 			continue;
   4165        1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   4166        1.41    bouyer 			crv = wdcintr(wdc_cp);
   4167        1.41    bouyer 			if (crv == 0)
   4168       1.108    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   4169       1.108    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   4170        1.41    bouyer 			else
   4171        1.41    bouyer 				rv = 1;
   4172        1.41    bouyer 		}
   4173       1.108    bouyer 	}
   4174       1.108    bouyer 	return rv;
   4175       1.108    bouyer }
   4176       1.108    bouyer 
   4177       1.108    bouyer int
   4178       1.108    bouyer pdc20265_pci_intr(arg)
   4179       1.108    bouyer 	void *arg;
   4180       1.108    bouyer {
   4181       1.108    bouyer 	struct pciide_softc *sc = arg;
   4182       1.108    bouyer 	struct pciide_channel *cp;
   4183       1.108    bouyer 	struct channel_softc *wdc_cp;
   4184       1.108    bouyer 	int i, rv, crv;
   4185       1.108    bouyer 	u_int32_t dmastat;
   4186       1.108    bouyer 
   4187       1.108    bouyer 	rv = 0;
   4188       1.108    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4189       1.108    bouyer 		cp = &sc->pciide_channels[i];
   4190       1.108    bouyer 		wdc_cp = &cp->wdc_channel;
   4191       1.108    bouyer 		/* If a compat channel skip. */
   4192       1.108    bouyer 		if (cp->compat)
   4193       1.108    bouyer 			continue;
   4194       1.108    bouyer 		/*
   4195       1.108    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   4196       1.108    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   4197       1.108    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   4198       1.108    bouyer 		 * but we can't do it another way).
   4199       1.108    bouyer 		 */
   4200       1.108    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   4201       1.108    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4202       1.108    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   4203       1.108    bouyer 			continue;
   4204       1.108    bouyer 		crv = wdcintr(wdc_cp);
   4205       1.108    bouyer 		if (crv == 0)
   4206       1.108    bouyer 			printf("%s:%d: bogus intr\n",
   4207       1.108    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4208       1.108    bouyer 		else
   4209       1.108    bouyer 			rv = 1;
   4210        1.15    bouyer 	}
   4211        1.41    bouyer 	return rv;
   4212  1.153.2.11      tron }
   4213  1.153.2.11      tron 
   4214  1.153.2.11      tron static void
   4215  1.153.2.11      tron pdc20262_dma_start(v, channel, drive)
   4216  1.153.2.11      tron 	void *v;
   4217  1.153.2.11      tron 	int channel, drive;
   4218  1.153.2.11      tron {
   4219  1.153.2.11      tron 	struct pciide_softc *sc = v;
   4220  1.153.2.11      tron 	struct pciide_dma_maps *dma_maps =
   4221  1.153.2.11      tron 	    &sc->pciide_channels[channel].dma_maps[drive];
   4222  1.153.2.11      tron 	int atapi;
   4223  1.153.2.11      tron 
   4224  1.153.2.11      tron 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4225  1.153.2.11      tron 		atapi = (dma_maps->dma_flags & WDC_DMA_READ) ?
   4226  1.153.2.11      tron 		    PDC262_ATAPI_LBA48_READ : PDC262_ATAPI_LBA48_WRITE;
   4227  1.153.2.11      tron 		atapi |= dma_maps->dmamap_xfer->dm_mapsize >> 1;
   4228  1.153.2.11      tron 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4229  1.153.2.11      tron 		    PDC262_ATAPI(channel), atapi);
   4230  1.153.2.11      tron 	}
   4231  1.153.2.11      tron 
   4232  1.153.2.11      tron 	pciide_dma_start(v, channel, drive);
   4233  1.153.2.11      tron }
   4234  1.153.2.11      tron 
   4235  1.153.2.11      tron int
   4236  1.153.2.11      tron pdc20262_dma_finish(v, channel, drive, force)
   4237  1.153.2.11      tron 	void *v;
   4238  1.153.2.11      tron 	int channel, drive;
   4239  1.153.2.11      tron 	int force;
   4240  1.153.2.11      tron {
   4241  1.153.2.11      tron 	struct pciide_softc *sc = v;
   4242  1.153.2.11      tron 	struct pciide_dma_maps *dma_maps =
   4243  1.153.2.11      tron 	    &sc->pciide_channels[channel].dma_maps[drive];
   4244  1.153.2.11      tron 	struct channel_softc *chp;
   4245  1.153.2.11      tron 	int atapi, error;
   4246  1.153.2.11      tron 
   4247  1.153.2.11      tron 	error = pciide_dma_finish(v, channel, drive, force);
   4248  1.153.2.11      tron 
   4249  1.153.2.11      tron 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4250  1.153.2.11      tron 		chp = sc->wdc_chanarray[channel];
   4251  1.153.2.11      tron 		atapi = 0;
   4252  1.153.2.11      tron 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4253  1.153.2.11      tron 		    chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4254  1.153.2.11      tron 			if ((!(chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4255  1.153.2.11      tron 			    (chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4256  1.153.2.11      tron 			    !(chp->ch_drive[1].drive_flags & DRIVE_DMA)) &&
   4257  1.153.2.11      tron 			    (!(chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4258  1.153.2.11      tron 			    (chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4259  1.153.2.11      tron 			    !(chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4260  1.153.2.11      tron 				atapi = PDC262_ATAPI_UDMA;
   4261  1.153.2.11      tron 		}
   4262  1.153.2.11      tron 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4263  1.153.2.11      tron 		    PDC262_ATAPI(channel), atapi);
   4264  1.153.2.11      tron 	}
   4265  1.153.2.11      tron 
   4266  1.153.2.11      tron 	return error;
   4267        1.59       scw }
   4268        1.59       scw 
   4269        1.59       scw void
   4270        1.59       scw opti_chip_map(sc, pa)
   4271        1.59       scw 	struct pciide_softc *sc;
   4272        1.59       scw 	struct pci_attach_args *pa;
   4273        1.59       scw {
   4274        1.59       scw 	struct pciide_channel *cp;
   4275        1.59       scw 	bus_size_t cmdsize, ctlsize;
   4276        1.59       scw 	pcireg_t interface;
   4277        1.59       scw 	u_int8_t init_ctrl;
   4278        1.59       scw 	int channel;
   4279        1.59       scw 
   4280        1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   4281        1.59       scw 		return;
   4282        1.59       scw 	printf("%s: bus-master DMA support present",
   4283        1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4284       1.120       scw 
   4285       1.120       scw 	/*
   4286       1.120       scw 	 * XXXSCW:
   4287       1.120       scw 	 * There seem to be a couple of buggy revisions/implementations
   4288       1.120       scw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   4289       1.120       scw 	 * the reported problems (PR/11644) but still fails for the
   4290       1.120       scw 	 * other (PR/13151), although the latter may be due to other
   4291       1.120       scw 	 * issues too...
   4292       1.120       scw 	 */
   4293       1.120       scw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   4294       1.120       scw 		printf(" but disabled due to chip rev. <= 0x12");
   4295       1.120       scw 		sc->sc_dma_ok = 0;
   4296       1.152   aymeric 	} else
   4297       1.120       scw 		pciide_mapreg_dma(sc, pa);
   4298       1.152   aymeric 
   4299        1.59       scw 	printf("\n");
   4300        1.59       scw 
   4301       1.152   aymeric 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4302       1.152   aymeric 		WDC_CAPABILITY_MODE;
   4303        1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   4304        1.59       scw 	if (sc->sc_dma_ok) {
   4305        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4306        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4307        1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   4308        1.59       scw 	}
   4309        1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   4310        1.59       scw 
   4311        1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4312        1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4313        1.59       scw 
   4314        1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4315        1.59       scw 	    OPTI_REG_INIT_CONTROL);
   4316        1.59       scw 
   4317        1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   4318        1.59       scw 
   4319        1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4320        1.59       scw 		cp = &sc->pciide_channels[channel];
   4321        1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4322        1.59       scw 			continue;
   4323        1.59       scw 		if (channel == 1 &&
   4324        1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   4325        1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   4326        1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4327        1.59       scw 			continue;
   4328        1.59       scw 		}
   4329        1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4330        1.59       scw 		    pciide_pci_intr);
   4331        1.59       scw 		if (cp->hw_ok == 0)
   4332        1.59       scw 			continue;
   4333        1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4334        1.59       scw 		if (cp->hw_ok == 0)
   4335        1.59       scw 			continue;
   4336        1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   4337        1.59       scw 	}
   4338        1.59       scw }
   4339        1.59       scw 
   4340        1.59       scw void
   4341        1.59       scw opti_setup_channel(chp)
   4342        1.59       scw 	struct channel_softc *chp;
   4343        1.59       scw {
   4344        1.59       scw 	struct ata_drive_datas *drvp;
   4345        1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4346        1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4347        1.66       scw 	int drive, spd;
   4348        1.59       scw 	int mode[2];
   4349        1.59       scw 	u_int8_t rv, mr;
   4350        1.59       scw 
   4351        1.59       scw 	/*
   4352        1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   4353        1.59       scw 	 * Miscellaneous Register are always zero initially.
   4354        1.59       scw 	 */
   4355        1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   4356        1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   4357        1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   4358        1.59       scw 		OPTI_MISC_INDEX_MASK);
   4359        1.59       scw 
   4360        1.59       scw 	/* Prime the control register before setting timing values */
   4361        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   4362        1.59       scw 
   4363        1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   4364        1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   4365        1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   4366        1.66       scw 
   4367        1.59       scw 	/* setup DMA if needed */
   4368        1.59       scw 	pciide_channel_dma_setup(cp);
   4369        1.59       scw 
   4370        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4371        1.59       scw 		drvp = &chp->ch_drive[drive];
   4372        1.59       scw 		/* If no drive, skip */
   4373        1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4374        1.59       scw 			mode[drive] = -1;
   4375        1.59       scw 			continue;
   4376        1.59       scw 		}
   4377        1.59       scw 
   4378        1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   4379        1.59       scw 			/*
   4380        1.59       scw 			 * Timings will be used for both PIO and DMA,
   4381        1.59       scw 			 * so adjust DMA mode if needed
   4382        1.59       scw 			 */
   4383        1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   4384        1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   4385        1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   4386        1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   4387        1.59       scw 				    drvp->PIO_mode - 2 : 0;
   4388        1.59       scw 			if (drvp->DMA_mode == 0)
   4389        1.59       scw 				drvp->PIO_mode = 0;
   4390        1.59       scw 
   4391        1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   4392        1.59       scw 		} else
   4393        1.59       scw 			mode[drive] = drvp->PIO_mode;
   4394        1.59       scw 
   4395        1.59       scw 		if (drive && mode[0] >= 0 &&
   4396        1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4397        1.59       scw 			/*
   4398        1.59       scw 			 * Can't have two drives using different values
   4399        1.59       scw 			 * for `Address Setup Time'.
   4400        1.59       scw 			 * Slow down the faster drive to compensate.
   4401        1.59       scw 			 */
   4402        1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4403        1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4404        1.59       scw 
   4405        1.59       scw 			mode[d] = mode[1-d];
   4406        1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4407        1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4408       1.152   aymeric 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4409        1.59       scw 		}
   4410        1.59       scw 	}
   4411        1.59       scw 
   4412        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4413        1.59       scw 		int m;
   4414        1.59       scw 		if ((m = mode[drive]) < 0)
   4415        1.59       scw 			continue;
   4416        1.59       scw 
   4417        1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4418        1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4419        1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4420        1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4421        1.59       scw 
   4422        1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4423        1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4424        1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4425        1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4426        1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4427        1.59       scw 
   4428        1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4429        1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4430        1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4431        1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4432        1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4433        1.59       scw 	}
   4434        1.59       scw 
   4435        1.59       scw 	/* Finally, enable the timings */
   4436        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4437        1.59       scw 
   4438        1.59       scw 	pciide_print_modes(cp);
   4439       1.112   tsutsui }
   4440       1.112   tsutsui 
   4441       1.112   tsutsui #define	ACARD_IS_850(sc)						\
   4442       1.112   tsutsui 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4443       1.112   tsutsui 
   4444       1.112   tsutsui void
   4445       1.112   tsutsui acard_chip_map(sc, pa)
   4446       1.112   tsutsui 	struct pciide_softc *sc;
   4447       1.112   tsutsui 	struct pci_attach_args *pa;
   4448       1.112   tsutsui {
   4449       1.112   tsutsui 	struct pciide_channel *cp;
   4450       1.118    bouyer 	int i;
   4451       1.112   tsutsui 	pcireg_t interface;
   4452       1.112   tsutsui 	bus_size_t cmdsize, ctlsize;
   4453       1.112   tsutsui 
   4454       1.112   tsutsui 	if (pciide_chipen(sc, pa) == 0)
   4455       1.112   tsutsui 		return;
   4456       1.112   tsutsui 
   4457       1.112   tsutsui 	/*
   4458       1.112   tsutsui 	 * when the chip is in native mode it identifies itself as a
   4459       1.112   tsutsui 	 * 'misc mass storage'. Fake interface in this case.
   4460       1.112   tsutsui 	 */
   4461       1.112   tsutsui 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4462       1.112   tsutsui 		interface = PCI_INTERFACE(pa->pa_class);
   4463       1.112   tsutsui 	} else {
   4464       1.112   tsutsui 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4465       1.112   tsutsui 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4466       1.112   tsutsui 	}
   4467       1.112   tsutsui 
   4468       1.112   tsutsui 	printf("%s: bus-master DMA support present",
   4469       1.112   tsutsui 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4470       1.112   tsutsui 	pciide_mapreg_dma(sc, pa);
   4471       1.112   tsutsui 	printf("\n");
   4472       1.112   tsutsui 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4473       1.112   tsutsui 	    WDC_CAPABILITY_MODE;
   4474       1.112   tsutsui 
   4475       1.112   tsutsui 	if (sc->sc_dma_ok) {
   4476       1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4477       1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4478       1.112   tsutsui 		sc->sc_wdcdev.irqack = pciide_irqack;
   4479       1.112   tsutsui 	}
   4480       1.112   tsutsui 	sc->sc_wdcdev.PIO_cap = 4;
   4481       1.112   tsutsui 	sc->sc_wdcdev.DMA_cap = 2;
   4482       1.112   tsutsui 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4483       1.112   tsutsui 
   4484       1.112   tsutsui 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4485       1.112   tsutsui 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4486       1.112   tsutsui 	sc->sc_wdcdev.nchannels = 2;
   4487       1.112   tsutsui 
   4488       1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4489       1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4490       1.112   tsutsui 		if (pciide_chansetup(sc, i, interface) == 0)
   4491       1.112   tsutsui 			continue;
   4492       1.112   tsutsui 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4493       1.112   tsutsui 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4494       1.112   tsutsui 			    &ctlsize, pciide_pci_intr);
   4495       1.112   tsutsui 		} else {
   4496       1.118    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   4497       1.112   tsutsui 			    &cmdsize, &ctlsize);
   4498       1.112   tsutsui 		}
   4499       1.112   tsutsui 		if (cp->hw_ok == 0)
   4500       1.112   tsutsui 			return;
   4501       1.112   tsutsui 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4502       1.112   tsutsui 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4503       1.112   tsutsui 		wdcattach(&cp->wdc_channel);
   4504       1.112   tsutsui 		acard_setup_channel(&cp->wdc_channel);
   4505       1.112   tsutsui 	}
   4506       1.112   tsutsui 	if (!ACARD_IS_850(sc)) {
   4507       1.112   tsutsui 		u_int32_t reg;
   4508       1.112   tsutsui 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4509       1.112   tsutsui 		reg &= ~ATP860_CTRL_INT;
   4510       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4511       1.112   tsutsui 	}
   4512       1.112   tsutsui }
   4513       1.112   tsutsui 
   4514       1.112   tsutsui void
   4515       1.112   tsutsui acard_setup_channel(chp)
   4516       1.112   tsutsui 	struct channel_softc *chp;
   4517       1.112   tsutsui {
   4518       1.112   tsutsui 	struct ata_drive_datas *drvp;
   4519       1.112   tsutsui 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4520       1.112   tsutsui 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4521       1.112   tsutsui 	int channel = chp->channel;
   4522       1.112   tsutsui 	int drive;
   4523       1.112   tsutsui 	u_int32_t idetime, udma_mode;
   4524       1.112   tsutsui 	u_int32_t idedma_ctl;
   4525       1.112   tsutsui 
   4526       1.112   tsutsui 	/* setup DMA if needed */
   4527       1.112   tsutsui 	pciide_channel_dma_setup(cp);
   4528       1.112   tsutsui 
   4529       1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4530       1.112   tsutsui 		idetime = 0;
   4531       1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4532       1.112   tsutsui 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4533       1.112   tsutsui 	} else {
   4534       1.112   tsutsui 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4535       1.112   tsutsui 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4536       1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4537       1.112   tsutsui 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4538       1.128   tsutsui 
   4539       1.128   tsutsui 		/* check 80 pins cable */
   4540       1.128   tsutsui 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4541       1.128   tsutsui 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4542       1.128   tsutsui 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4543       1.128   tsutsui 			    & ATP860_CTRL_80P(chp->channel)) {
   4544       1.128   tsutsui 				if (chp->ch_drive[0].UDMA_mode > 2)
   4545       1.128   tsutsui 					chp->ch_drive[0].UDMA_mode = 2;
   4546       1.128   tsutsui 				if (chp->ch_drive[1].UDMA_mode > 2)
   4547       1.128   tsutsui 					chp->ch_drive[1].UDMA_mode = 2;
   4548       1.128   tsutsui 			}
   4549       1.128   tsutsui 		}
   4550       1.112   tsutsui 	}
   4551       1.112   tsutsui 
   4552       1.112   tsutsui 	idedma_ctl = 0;
   4553       1.112   tsutsui 
   4554       1.112   tsutsui 	/* Per drive settings */
   4555       1.112   tsutsui 	for (drive = 0; drive < 2; drive++) {
   4556       1.112   tsutsui 		drvp = &chp->ch_drive[drive];
   4557       1.112   tsutsui 		/* If no drive, skip */
   4558       1.112   tsutsui 		if ((drvp->drive_flags & DRIVE) == 0)
   4559       1.112   tsutsui 			continue;
   4560       1.112   tsutsui 		/* add timing values, setup DMA if needed */
   4561       1.112   tsutsui 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4562       1.112   tsutsui 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4563       1.112   tsutsui 			/* use Ultra/DMA */
   4564       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4565       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4566       1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4567       1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4568       1.112   tsutsui 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4569       1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4570       1.112   tsutsui 			} else {
   4571       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4572       1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4573       1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4574       1.112   tsutsui 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4575       1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4576       1.112   tsutsui 			}
   4577       1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4578       1.112   tsutsui 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4579       1.112   tsutsui 		    (drvp->drive_flags & DRIVE_DMA)) {
   4580       1.112   tsutsui 			/* use Multiword DMA */
   4581       1.112   tsutsui 			drvp->drive_flags &= ~DRIVE_UDMA;
   4582       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4583       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4584       1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4585       1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4586       1.112   tsutsui 			} else {
   4587       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4588       1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4589       1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4590       1.112   tsutsui 			}
   4591       1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4592       1.112   tsutsui 		} else {
   4593       1.112   tsutsui 			/* PIO only */
   4594       1.112   tsutsui 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4595       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4596       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4597       1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4598       1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4599       1.112   tsutsui 			} else {
   4600       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4601       1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4602       1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4603       1.112   tsutsui 			}
   4604       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4605       1.112   tsutsui 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4606       1.112   tsutsui 		    | ATP8x0_CTRL_EN(channel));
   4607       1.112   tsutsui 		}
   4608       1.112   tsutsui 	}
   4609       1.112   tsutsui 
   4610       1.112   tsutsui 	if (idedma_ctl != 0) {
   4611       1.112   tsutsui 		/* Add software bits in status register */
   4612       1.112   tsutsui 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4613       1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4614       1.112   tsutsui 	}
   4615       1.112   tsutsui 	pciide_print_modes(cp);
   4616       1.112   tsutsui 
   4617       1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4618       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4619       1.112   tsutsui 		    ATP850_IDETIME(channel), idetime);
   4620       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4621       1.112   tsutsui 	} else {
   4622       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4623       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4624       1.112   tsutsui 	}
   4625       1.112   tsutsui }
   4626       1.112   tsutsui 
   4627       1.112   tsutsui int
   4628       1.112   tsutsui acard_pci_intr(arg)
   4629       1.112   tsutsui 	void *arg;
   4630       1.112   tsutsui {
   4631       1.112   tsutsui 	struct pciide_softc *sc = arg;
   4632       1.112   tsutsui 	struct pciide_channel *cp;
   4633       1.112   tsutsui 	struct channel_softc *wdc_cp;
   4634       1.112   tsutsui 	int rv = 0;
   4635       1.112   tsutsui 	int dmastat, i, crv;
   4636       1.112   tsutsui 
   4637       1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4638       1.112   tsutsui 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4639       1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4640       1.112   tsutsui 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4641       1.112   tsutsui 			continue;
   4642       1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4643       1.112   tsutsui 		wdc_cp = &cp->wdc_channel;
   4644       1.112   tsutsui 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4645       1.112   tsutsui 			(void)wdcintr(wdc_cp);
   4646       1.112   tsutsui 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4647       1.112   tsutsui 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4648       1.112   tsutsui 			continue;
   4649       1.112   tsutsui 		}
   4650       1.112   tsutsui 		crv = wdcintr(wdc_cp);
   4651       1.112   tsutsui 		if (crv == 0)
   4652       1.112   tsutsui 			printf("%s:%d: bogus intr\n",
   4653       1.112   tsutsui 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4654       1.112   tsutsui 		else if (crv == 1)
   4655       1.112   tsutsui 			rv = 1;
   4656       1.112   tsutsui 		else if (rv == 0)
   4657       1.112   tsutsui 			rv = crv;
   4658       1.112   tsutsui 	}
   4659       1.112   tsutsui 	return rv;
   4660       1.146   thorpej }
   4661       1.146   thorpej 
   4662       1.146   thorpej static int
   4663       1.146   thorpej sl82c105_bugchk(struct pci_attach_args *pa)
   4664       1.146   thorpej {
   4665       1.146   thorpej 
   4666       1.146   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   4667       1.146   thorpej 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   4668       1.146   thorpej 		return (0);
   4669       1.146   thorpej 
   4670       1.146   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   4671       1.146   thorpej 		return (1);
   4672       1.146   thorpej 
   4673       1.146   thorpej 	return (0);
   4674       1.146   thorpej }
   4675       1.146   thorpej 
   4676       1.146   thorpej void
   4677       1.146   thorpej sl82c105_chip_map(sc, pa)
   4678       1.146   thorpej 	struct pciide_softc *sc;
   4679       1.146   thorpej 	struct pci_attach_args *pa;
   4680       1.146   thorpej {
   4681       1.146   thorpej 	struct pciide_channel *cp;
   4682       1.146   thorpej 	bus_size_t cmdsize, ctlsize;
   4683       1.146   thorpej 	pcireg_t interface, idecr;
   4684       1.146   thorpej 	int channel;
   4685       1.146   thorpej 
   4686       1.146   thorpej 	if (pciide_chipen(sc, pa) == 0)
   4687       1.146   thorpej 		return;
   4688       1.146   thorpej 
   4689       1.146   thorpej 	printf("%s: bus-master DMA support present",
   4690       1.146   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4691       1.146   thorpej 
   4692       1.146   thorpej 	/*
   4693       1.146   thorpej 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   4694       1.146   thorpej 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   4695       1.146   thorpej 	 */
   4696       1.146   thorpej 	if (pci_find_device(pa, sl82c105_bugchk)) {
   4697       1.146   thorpej 		printf(" but disabled due to 83c553 rev. <= 0x05");
   4698       1.146   thorpej 		sc->sc_dma_ok = 0;
   4699       1.146   thorpej 	} else
   4700       1.146   thorpej 		pciide_mapreg_dma(sc, pa);
   4701       1.146   thorpej 	printf("\n");
   4702       1.146   thorpej 
   4703       1.146   thorpej 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4704       1.146   thorpej 	    WDC_CAPABILITY_MODE;
   4705       1.146   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   4706       1.146   thorpej 	if (sc->sc_dma_ok) {
   4707       1.146   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4708       1.146   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   4709       1.146   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   4710       1.146   thorpej 	}
   4711       1.146   thorpej 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   4712       1.146   thorpej 
   4713       1.146   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4714       1.146   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4715       1.146   thorpej 
   4716       1.146   thorpej 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   4717       1.146   thorpej 
   4718       1.146   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   4719       1.146   thorpej 
   4720       1.146   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4721       1.146   thorpej 		cp = &sc->pciide_channels[channel];
   4722       1.146   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   4723       1.146   thorpej 			continue;
   4724       1.146   thorpej 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   4725       1.146   thorpej 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   4726       1.146   thorpej 			printf("%s: %s channel ignored (disabled)\n",
   4727       1.146   thorpej 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4728       1.146   thorpej 			continue;
   4729       1.146   thorpej 		}
   4730       1.146   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4731       1.146   thorpej 		    pciide_pci_intr);
   4732       1.146   thorpej 		if (cp->hw_ok == 0)
   4733       1.146   thorpej 			continue;
   4734       1.146   thorpej 		pciide_map_compat_intr(pa, cp, channel, interface);
   4735       1.146   thorpej 		if (cp->hw_ok == 0)
   4736       1.146   thorpej 			continue;
   4737       1.146   thorpej 		sl82c105_setup_channel(&cp->wdc_channel);
   4738       1.146   thorpej 	}
   4739       1.146   thorpej }
   4740       1.146   thorpej 
   4741       1.146   thorpej void
   4742       1.146   thorpej sl82c105_setup_channel(chp)
   4743       1.146   thorpej 	struct channel_softc *chp;
   4744       1.146   thorpej {
   4745       1.146   thorpej 	struct ata_drive_datas *drvp;
   4746       1.146   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4747       1.146   thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4748       1.146   thorpej 	int pxdx_reg, drive;
   4749       1.146   thorpej 	pcireg_t pxdx;
   4750       1.146   thorpej 
   4751       1.146   thorpej 	/* Set up DMA if needed. */
   4752       1.146   thorpej 	pciide_channel_dma_setup(cp);
   4753       1.146   thorpej 
   4754       1.146   thorpej 	for (drive = 0; drive < 2; drive++) {
   4755       1.146   thorpej 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   4756       1.146   thorpej 						: SYMPH_P1D0CR) + (drive * 4);
   4757       1.146   thorpej 
   4758       1.146   thorpej 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   4759       1.146   thorpej 
   4760       1.146   thorpej 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   4761       1.146   thorpej 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   4762       1.146   thorpej 
   4763       1.146   thorpej 		drvp = &chp->ch_drive[drive];
   4764       1.146   thorpej 		/* If no drive, skip. */
   4765       1.146   thorpej 		if ((drvp->drive_flags & DRIVE) == 0) {
   4766       1.146   thorpej 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4767       1.146   thorpej 			continue;
   4768       1.146   thorpej 		}
   4769       1.146   thorpej 
   4770       1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4771       1.146   thorpej 			/*
   4772       1.146   thorpej 			 * Timings will be used for both PIO and DMA,
   4773       1.146   thorpej 			 * so adjust DMA mode if needed.
   4774       1.146   thorpej 			 */
   4775       1.146   thorpej 			if (drvp->PIO_mode >= 3) {
   4776       1.146   thorpej 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   4777       1.146   thorpej 					drvp->DMA_mode = drvp->PIO_mode - 2;
   4778       1.146   thorpej 				if (drvp->DMA_mode < 1) {
   4779       1.146   thorpej 					/*
   4780       1.146   thorpej 					 * Can't mix both PIO and DMA.
   4781       1.146   thorpej 					 * Disable DMA.
   4782       1.146   thorpej 					 */
   4783       1.146   thorpej 					drvp->drive_flags &= ~DRIVE_DMA;
   4784       1.146   thorpej 				}
   4785       1.146   thorpej 			} else {
   4786       1.146   thorpej 				/*
   4787       1.146   thorpej 				 * Can't mix both PIO and DMA.  Disable
   4788       1.146   thorpej 				 * DMA.
   4789       1.146   thorpej 				 */
   4790       1.146   thorpej 				drvp->drive_flags &= ~DRIVE_DMA;
   4791       1.146   thorpej 			}
   4792       1.146   thorpej 		}
   4793       1.146   thorpej 
   4794       1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4795       1.146   thorpej 			/* Use multi-word DMA. */
   4796       1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   4797       1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   4798       1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   4799       1.146   thorpej 		} else {
   4800       1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   4801       1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   4802       1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   4803       1.146   thorpej 		}
   4804       1.146   thorpej 
   4805       1.146   thorpej 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   4806       1.146   thorpej 
   4807       1.146   thorpej 		/* ...and set the mode for this drive. */
   4808       1.146   thorpej 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4809       1.146   thorpej 	}
   4810       1.146   thorpej 
   4811       1.146   thorpej 	pciide_print_modes(cp);
   4812       1.149   mycroft }
   4813       1.149   mycroft 
   4814       1.149   mycroft void
   4815       1.149   mycroft serverworks_chip_map(sc, pa)
   4816       1.149   mycroft 	struct pciide_softc *sc;
   4817       1.149   mycroft 	struct pci_attach_args *pa;
   4818       1.149   mycroft {
   4819       1.149   mycroft 	struct pciide_channel *cp;
   4820       1.149   mycroft 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   4821       1.149   mycroft 	pcitag_t pcib_tag;
   4822       1.149   mycroft 	int channel;
   4823       1.149   mycroft 	bus_size_t cmdsize, ctlsize;
   4824       1.149   mycroft 
   4825       1.149   mycroft 	if (pciide_chipen(sc, pa) == 0)
   4826       1.149   mycroft 		return;
   4827       1.149   mycroft 
   4828       1.149   mycroft 	printf("%s: bus-master DMA support present",
   4829       1.149   mycroft 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4830       1.149   mycroft 	pciide_mapreg_dma(sc, pa);
   4831       1.149   mycroft 	printf("\n");
   4832       1.149   mycroft 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4833       1.149   mycroft 	    WDC_CAPABILITY_MODE;
   4834       1.149   mycroft 
   4835       1.149   mycroft 	if (sc->sc_dma_ok) {
   4836       1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4837       1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4838       1.149   mycroft 		sc->sc_wdcdev.irqack = pciide_irqack;
   4839       1.149   mycroft 	}
   4840       1.149   mycroft 	sc->sc_wdcdev.PIO_cap = 4;
   4841       1.149   mycroft 	sc->sc_wdcdev.DMA_cap = 2;
   4842       1.149   mycroft 	switch (sc->sc_pp->ide_product) {
   4843       1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   4844       1.149   mycroft 		sc->sc_wdcdev.UDMA_cap = 2;
   4845       1.149   mycroft 		break;
   4846       1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   4847       1.149   mycroft 		if (PCI_REVISION(pa->pa_class) < 0x92)
   4848       1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 4;
   4849       1.149   mycroft 		else
   4850       1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 5;
   4851       1.149   mycroft 		break;
   4852       1.149   mycroft 	}
   4853       1.149   mycroft 
   4854       1.149   mycroft 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   4855       1.149   mycroft 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4856       1.149   mycroft 	sc->sc_wdcdev.nchannels = 2;
   4857       1.149   mycroft 
   4858       1.149   mycroft 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4859       1.149   mycroft 		cp = &sc->pciide_channels[channel];
   4860       1.149   mycroft 		if (pciide_chansetup(sc, channel, interface) == 0)
   4861       1.149   mycroft 			continue;
   4862       1.149   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4863       1.149   mycroft 		    serverworks_pci_intr);
   4864       1.149   mycroft 		if (cp->hw_ok == 0)
   4865       1.149   mycroft 			return;
   4866       1.149   mycroft 		pciide_map_compat_intr(pa, cp, channel, interface);
   4867       1.149   mycroft 		if (cp->hw_ok == 0)
   4868       1.149   mycroft 			return;
   4869       1.149   mycroft 		serverworks_setup_channel(&cp->wdc_channel);
   4870       1.149   mycroft 	}
   4871       1.149   mycroft 
   4872       1.149   mycroft 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   4873       1.149   mycroft 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   4874       1.149   mycroft 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   4875       1.149   mycroft }
   4876       1.149   mycroft 
   4877       1.149   mycroft void
   4878       1.149   mycroft serverworks_setup_channel(chp)
   4879       1.149   mycroft 	struct channel_softc *chp;
   4880       1.149   mycroft {
   4881       1.149   mycroft 	struct ata_drive_datas *drvp;
   4882       1.149   mycroft 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4883       1.149   mycroft 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4884       1.149   mycroft 	int channel = chp->channel;
   4885       1.149   mycroft 	int drive, unit;
   4886       1.149   mycroft 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   4887       1.149   mycroft 	u_int32_t idedma_ctl;
   4888       1.149   mycroft 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   4889       1.149   mycroft 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   4890       1.149   mycroft 
   4891       1.149   mycroft 	/* setup DMA if needed */
   4892       1.149   mycroft 	pciide_channel_dma_setup(cp);
   4893       1.149   mycroft 
   4894       1.149   mycroft 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   4895       1.149   mycroft 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   4896       1.149   mycroft 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   4897       1.149   mycroft 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   4898       1.149   mycroft 
   4899       1.149   mycroft 	pio_time &= ~(0xffff << (16 * channel));
   4900       1.149   mycroft 	dma_time &= ~(0xffff << (16 * channel));
   4901       1.149   mycroft 	pio_mode &= ~(0xff << (8 * channel + 16));
   4902       1.149   mycroft 	udma_mode &= ~(0xff << (8 * channel + 16));
   4903       1.149   mycroft 	udma_mode &= ~(3 << (2 * channel));
   4904       1.149   mycroft 
   4905       1.149   mycroft 	idedma_ctl = 0;
   4906       1.149   mycroft 
   4907       1.149   mycroft 	/* Per drive settings */
   4908       1.149   mycroft 	for (drive = 0; drive < 2; drive++) {
   4909       1.149   mycroft 		drvp = &chp->ch_drive[drive];
   4910       1.149   mycroft 		/* If no drive, skip */
   4911       1.149   mycroft 		if ((drvp->drive_flags & DRIVE) == 0)
   4912       1.149   mycroft 			continue;
   4913       1.149   mycroft 		unit = drive + 2 * channel;
   4914       1.149   mycroft 		/* add timing values, setup DMA if needed */
   4915       1.149   mycroft 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   4916       1.149   mycroft 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   4917       1.149   mycroft 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4918       1.149   mycroft 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4919       1.149   mycroft 			/* use Ultra/DMA, check for 80-pin cable */
   4920       1.149   mycroft 			if (drvp->UDMA_mode > 2 &&
   4921       1.149   mycroft 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   4922       1.149   mycroft 				drvp->UDMA_mode = 2;
   4923       1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4924       1.149   mycroft 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   4925       1.149   mycroft 			udma_mode |= 1 << unit;
   4926       1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4927       1.149   mycroft 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4928       1.149   mycroft 		    (drvp->drive_flags & DRIVE_DMA)) {
   4929       1.149   mycroft 			/* use Multiword DMA */
   4930       1.149   mycroft 			drvp->drive_flags &= ~DRIVE_UDMA;
   4931       1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4932       1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4933       1.149   mycroft 		} else {
   4934       1.149   mycroft 			/* PIO only */
   4935       1.149   mycroft 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4936       1.149   mycroft 		}
   4937       1.149   mycroft 	}
   4938       1.149   mycroft 
   4939       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   4940       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   4941       1.149   mycroft 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   4942       1.149   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   4943       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   4944       1.149   mycroft 
   4945       1.149   mycroft 	if (idedma_ctl != 0) {
   4946       1.149   mycroft 		/* Add software bits in status register */
   4947       1.149   mycroft 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4948       1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4949       1.149   mycroft 	}
   4950       1.149   mycroft 	pciide_print_modes(cp);
   4951       1.149   mycroft }
   4952       1.149   mycroft 
   4953       1.149   mycroft int
   4954       1.149   mycroft serverworks_pci_intr(arg)
   4955       1.149   mycroft 	void *arg;
   4956       1.149   mycroft {
   4957       1.149   mycroft 	struct pciide_softc *sc = arg;
   4958       1.149   mycroft 	struct pciide_channel *cp;
   4959       1.149   mycroft 	struct channel_softc *wdc_cp;
   4960       1.149   mycroft 	int rv = 0;
   4961       1.149   mycroft 	int dmastat, i, crv;
   4962       1.149   mycroft 
   4963       1.149   mycroft 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4964       1.149   mycroft 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4965       1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4966       1.149   mycroft 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   4967       1.149   mycroft 		    IDEDMA_CTL_INTR)
   4968       1.149   mycroft 			continue;
   4969       1.149   mycroft 		cp = &sc->pciide_channels[i];
   4970       1.149   mycroft 		wdc_cp = &cp->wdc_channel;
   4971       1.149   mycroft 		crv = wdcintr(wdc_cp);
   4972       1.149   mycroft 		if (crv == 0) {
   4973       1.149   mycroft 			printf("%s:%d: bogus intr\n",
   4974       1.149   mycroft 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4975       1.149   mycroft 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4976       1.149   mycroft 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4977       1.149   mycroft 		} else
   4978       1.149   mycroft 			rv = 1;
   4979       1.149   mycroft 	}
   4980       1.149   mycroft 	return rv;
   4981         1.1       cgd }
   4982