Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.153.2.15
      1  1.153.2.15       jmc /*	$NetBSD: pciide.c,v 1.153.2.15 2004/03/28 08:17:13 jmc Exp $	*/
      2        1.41    bouyer 
      3        1.41    bouyer 
      4        1.41    bouyer /*
      5       1.113    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6        1.41    bouyer  *
      7        1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8        1.41    bouyer  * modification, are permitted provided that the following conditions
      9        1.41    bouyer  * are met:
     10        1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11        1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12        1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14        1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15        1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16        1.41    bouyer  *    must display the following acknowledgement:
     17       1.151    bouyer  *	This product includes software developed by Manuel Bouyer.
     18        1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19        1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20        1.41    bouyer  *    without specific prior written permission.
     21        1.41    bouyer  *
     22        1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.41    bouyer  *
     33        1.41    bouyer  */
     34        1.41    bouyer 
     35         1.1       cgd 
     36         1.1       cgd /*
     37         1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38         1.1       cgd  *
     39         1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40         1.1       cgd  * modification, are permitted provided that the following conditions
     41         1.1       cgd  * are met:
     42         1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43         1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44         1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45         1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46         1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47         1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48         1.1       cgd  *    must display the following acknowledgement:
     49         1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50         1.1       cgd  *	for the NetBSD Project.
     51         1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52         1.1       cgd  *    derived from this software without specific prior written permission
     53         1.1       cgd  *
     54         1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55         1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56         1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57         1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58         1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59         1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60         1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61         1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62         1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63         1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64         1.1       cgd  */
     65         1.1       cgd 
     66         1.1       cgd /*
     67         1.1       cgd  * PCI IDE controller driver.
     68         1.1       cgd  *
     69         1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70         1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71         1.1       cgd  *
     72         1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73         1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74         1.2       cgd  * 5/16/94" from the PCI SIG.
     75         1.1       cgd  *
     76         1.1       cgd  */
     77       1.134     lukem 
     78       1.134     lukem #include <sys/cdefs.h>
     79  1.153.2.15       jmc __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.153.2.15 2004/03/28 08:17:13 jmc Exp $");
     80         1.1       cgd 
     81        1.36      ross #ifndef WDCDEBUG
     82        1.26    bouyer #define WDCDEBUG
     83        1.36      ross #endif
     84        1.26    bouyer 
     85         1.9    bouyer #define DEBUG_DMA   0x01
     86         1.9    bouyer #define DEBUG_XFERS  0x02
     87         1.9    bouyer #define DEBUG_FUNCS  0x08
     88         1.9    bouyer #define DEBUG_PROBE  0x10
     89         1.9    bouyer #ifdef WDCDEBUG
     90        1.26    bouyer int wdcdebug_pciide_mask = 0;
     91         1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92         1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93         1.9    bouyer #else
     94         1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95         1.9    bouyer #endif
     96         1.1       cgd #include <sys/param.h>
     97         1.1       cgd #include <sys/systm.h>
     98         1.1       cgd #include <sys/device.h>
     99         1.9    bouyer #include <sys/malloc.h>
    100        1.92   thorpej 
    101        1.92   thorpej #include <uvm/uvm_extern.h>
    102         1.9    bouyer 
    103        1.49   thorpej #include <machine/endian.h>
    104         1.1       cgd 
    105         1.1       cgd #include <dev/pci/pcireg.h>
    106         1.1       cgd #include <dev/pci/pcivar.h>
    107         1.9    bouyer #include <dev/pci/pcidevs.h>
    108         1.1       cgd #include <dev/pci/pciidereg.h>
    109         1.1       cgd #include <dev/pci/pciidevar.h>
    110         1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111        1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112         1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113         1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114        1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115        1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116        1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117        1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118        1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119        1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120       1.112   tsutsui #include <dev/pci/pciide_acard_reg.h>
    121       1.146   thorpej #include <dev/pci/pciide_sl82c105_reg.h>
    122        1.61   thorpej #include <dev/pci/cy82c693var.h>
    123        1.61   thorpej 
    124        1.84    bouyer #include "opt_pciide.h"
    125        1.84    bouyer 
    126        1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    127        1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    128        1.39       mrg 					      int));
    129        1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    130        1.39       mrg 					   int, u_int8_t));
    131        1.39       mrg 
    132        1.14    bouyer static __inline u_int8_t
    133        1.14    bouyer pciide_pci_read(pc, pa, reg)
    134        1.14    bouyer 	pci_chipset_tag_t pc;
    135        1.14    bouyer 	pcitag_t pa;
    136        1.14    bouyer 	int reg;
    137        1.14    bouyer {
    138        1.39       mrg 
    139        1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    140        1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    141        1.14    bouyer }
    142        1.14    bouyer 
    143        1.14    bouyer static __inline void
    144        1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    145        1.14    bouyer 	pci_chipset_tag_t pc;
    146        1.14    bouyer 	pcitag_t pa;
    147        1.14    bouyer 	int reg;
    148        1.14    bouyer 	u_int8_t val;
    149        1.14    bouyer {
    150        1.14    bouyer 	pcireg_t pcival;
    151        1.14    bouyer 
    152        1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    153        1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    154        1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    155        1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    156        1.14    bouyer }
    157         1.9    bouyer 
    158        1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    159         1.9    bouyer 
    160        1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161        1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    162        1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    163         1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    164         1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    165         1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    166         1.9    bouyer 
    167       1.116      fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168       1.116      fvdl void amd7x6_setup_channel __P((struct channel_softc*));
    169        1.53    bouyer 
    170        1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171        1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    172         1.9    bouyer 
    173        1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174        1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175        1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    176        1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    177        1.41    bouyer 			struct pciide_softc *, int));
    178        1.41    bouyer int  cmd_pci_intr __P((void *));
    179        1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    180        1.18  drochner 
    181        1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182        1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    183        1.18  drochner 
    184        1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    185        1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    186  1.153.2.12     grant void sis96x_setup_channel __P((struct channel_softc*));
    187       1.130      tron static int sis_hostbr_match __P(( struct pci_attach_args *));
    188  1.153.2.12     grant static int sis_south_match __P(( struct pci_attach_args *));
    189         1.9    bouyer 
    190        1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    191        1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    192        1.41    bouyer int  acer_pci_intr __P((void *));
    193        1.41    bouyer 
    194        1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    195        1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    196       1.138    bouyer void pdc20268_setup_channel __P((struct channel_softc*));
    197        1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    198       1.108    bouyer int  pdc20265_pci_intr __P((void *));
    199  1.153.2.11      tron static void pdc20262_dma_start __P((void*, int, int));
    200  1.153.2.11      tron static int  pdc20262_dma_finish __P((void*, int, int, int));
    201        1.30    bouyer 
    202        1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    203        1.59       scw void opti_setup_channel __P((struct channel_softc*));
    204        1.59       scw 
    205        1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    206        1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    207        1.67    bouyer int  hpt_pci_intr __P((void *));
    208        1.67    bouyer 
    209       1.112   tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    210       1.112   tsutsui void acard_setup_channel __P((struct channel_softc*));
    211       1.112   tsutsui int  acard_pci_intr __P((void *));
    212       1.112   tsutsui 
    213       1.149   mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    214       1.149   mycroft void serverworks_setup_channel __P((struct channel_softc*));
    215       1.149   mycroft int  serverworks_pci_intr __P((void *));
    216       1.149   mycroft 
    217       1.146   thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    218       1.146   thorpej void sl82c105_setup_channel __P((struct channel_softc*));
    219       1.117      matt 
    220        1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    221         1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    222         1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    223        1.56    bouyer void pciide_dma_start __P((void*, int, int));
    224         1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    225        1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    226        1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    227         1.9    bouyer 
    228         1.9    bouyer struct pciide_product_desc {
    229        1.39       mrg 	u_int32_t ide_product;
    230        1.39       mrg 	int ide_flags;
    231        1.39       mrg 	const char *ide_name;
    232        1.41    bouyer 	/* map and setup chip, probe drives */
    233        1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    234         1.9    bouyer };
    235         1.9    bouyer 
    236         1.9    bouyer /* Flags for ide_flags */
    237        1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    238        1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    239         1.9    bouyer 
    240         1.9    bouyer /* Default product description for devices not known from this controller */
    241         1.9    bouyer const struct pciide_product_desc default_product_desc = {
    242        1.39       mrg 	0,
    243        1.39       mrg 	0,
    244        1.39       mrg 	"Generic PCI IDE controller",
    245        1.41    bouyer 	default_chip_map,
    246         1.9    bouyer };
    247         1.1       cgd 
    248         1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    249        1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    250        1.39       mrg 	  0,
    251        1.39       mrg 	  "Intel 82092AA IDE controller",
    252        1.41    bouyer 	  default_chip_map,
    253        1.39       mrg 	},
    254        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    255        1.39       mrg 	  0,
    256        1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    257        1.41    bouyer 	  piix_chip_map,
    258        1.39       mrg 	},
    259        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    260        1.39       mrg 	  0,
    261        1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    262        1.41    bouyer 	  piix_chip_map,
    263        1.39       mrg 	},
    264        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    265        1.39       mrg 	  0,
    266        1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    267        1.41    bouyer 	  piix_chip_map,
    268        1.39       mrg 	},
    269        1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    270        1.85  drochner 	  0,
    271        1.85  drochner 	  "Intel 82440MX IDE controller",
    272        1.85  drochner 	  piix_chip_map
    273        1.85  drochner 	},
    274        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    275        1.42    bouyer 	  0,
    276        1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    277        1.42    bouyer 	  piix_chip_map,
    278        1.42    bouyer 	},
    279        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    280        1.42    bouyer 	  0,
    281        1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    282        1.42    bouyer 	  piix_chip_map,
    283        1.42    bouyer 	},
    284        1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    285        1.93    bouyer 	  0,
    286        1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    287        1.93    bouyer 	  piix_chip_map,
    288        1.93    bouyer 	},
    289       1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    290       1.106    bouyer 	  0,
    291       1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    292       1.142  augustss 	  piix_chip_map,
    293       1.142  augustss 	},
    294       1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    295       1.142  augustss 	  0,
    296   1.153.2.4     lukem 	  "Intel 82801CA IDE Controller",
    297       1.142  augustss 	  piix_chip_map,
    298       1.142  augustss 	},
    299       1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    300       1.142  augustss 	  0,
    301   1.153.2.4     lukem 	  "Intel 82801CA IDE Controller",
    302   1.153.2.4     lukem 	  piix_chip_map,
    303   1.153.2.4     lukem 	},
    304   1.153.2.4     lukem 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    305   1.153.2.4     lukem 	  0,
    306   1.153.2.4     lukem 	  "Intel 82801DB IDE Controller (ICH4)",
    307       1.106    bouyer 	  piix_chip_map,
    308       1.106    bouyer 	},
    309  1.153.2.13      tron 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    310  1.153.2.13      tron 	  0,
    311  1.153.2.13      tron 	  "Intel 82801EB IDE Controller (ICH5)",
    312  1.153.2.13      tron 	   piix_chip_map,
    313  1.153.2.13      tron 	},
    314        1.39       mrg 	{ 0,
    315        1.39       mrg 	  0,
    316        1.39       mrg 	  NULL,
    317       1.113    bouyer 	  NULL
    318        1.39       mrg 	}
    319         1.9    bouyer };
    320        1.39       mrg 
    321        1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    322        1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    323        1.53    bouyer 	  0,
    324        1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    325       1.116      fvdl 	  amd7x6_chip_map
    326       1.116      fvdl 	},
    327       1.116      fvdl 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    328       1.116      fvdl 	  0,
    329       1.116      fvdl 	  "Advanced Micro Devices AMD766 IDE Controller",
    330       1.116      fvdl 	  amd7x6_chip_map
    331        1.53    bouyer 	},
    332       1.145    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    333       1.145    bouyer 	  0,
    334       1.145    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
    335       1.145    bouyer 	  amd7x6_chip_map
    336       1.145    bouyer 	},
    337        1.53    bouyer 	{ 0,
    338        1.53    bouyer 	  0,
    339        1.53    bouyer 	  NULL,
    340       1.113    bouyer 	  NULL
    341        1.53    bouyer 	}
    342        1.53    bouyer };
    343        1.53    bouyer 
    344         1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    345        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    346        1.41    bouyer 	  0,
    347        1.39       mrg 	  "CMD Technology PCI0640",
    348        1.41    bouyer 	  cmd_chip_map
    349        1.39       mrg 	},
    350        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    351        1.41    bouyer 	  0,
    352        1.39       mrg 	  "CMD Technology PCI0643",
    353        1.70    bouyer 	  cmd0643_9_chip_map,
    354        1.39       mrg 	},
    355        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    356        1.41    bouyer 	  0,
    357        1.39       mrg 	  "CMD Technology PCI0646",
    358        1.70    bouyer 	  cmd0643_9_chip_map,
    359        1.70    bouyer 	},
    360        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    361        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    362        1.70    bouyer 	  "CMD Technology PCI0648",
    363        1.70    bouyer 	  cmd0643_9_chip_map,
    364        1.70    bouyer 	},
    365        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    366        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    367        1.70    bouyer 	  "CMD Technology PCI0649",
    368        1.70    bouyer 	  cmd0643_9_chip_map,
    369        1.39       mrg 	},
    370        1.39       mrg 	{ 0,
    371        1.39       mrg 	  0,
    372        1.39       mrg 	  NULL,
    373       1.113    bouyer 	  NULL
    374        1.39       mrg 	}
    375         1.9    bouyer };
    376         1.9    bouyer 
    377         1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    378        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    379        1.39       mrg 	  0,
    380       1.113    bouyer 	  NULL,
    381        1.41    bouyer 	  apollo_chip_map,
    382        1.39       mrg 	 },
    383        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    384        1.39       mrg 	  0,
    385       1.113    bouyer 	  NULL,
    386        1.41    bouyer 	  apollo_chip_map,
    387        1.39       mrg 	},
    388        1.39       mrg 	{ 0,
    389        1.39       mrg 	  0,
    390        1.39       mrg 	  NULL,
    391       1.113    bouyer 	  NULL
    392        1.39       mrg 	}
    393        1.18  drochner };
    394        1.18  drochner 
    395        1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    396        1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    397        1.91      matt 	  IDE_16BIT_IOSPACE,
    398        1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    399        1.41    bouyer 	  cy693_chip_map,
    400        1.39       mrg 	},
    401        1.39       mrg 	{ 0,
    402        1.39       mrg 	  0,
    403        1.39       mrg 	  NULL,
    404       1.113    bouyer 	  NULL
    405        1.39       mrg 	}
    406        1.18  drochner };
    407        1.18  drochner 
    408        1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    409        1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    410        1.39       mrg 	  0,
    411  1.153.2.12     grant 	  NULL,
    412        1.41    bouyer 	  sis_chip_map,
    413        1.39       mrg 	},
    414        1.39       mrg 	{ 0,
    415        1.39       mrg 	  0,
    416        1.39       mrg 	  NULL,
    417       1.113    bouyer 	  NULL
    418        1.39       mrg 	}
    419         1.9    bouyer };
    420         1.9    bouyer 
    421        1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    422        1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    423        1.39       mrg 	  0,
    424        1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    425        1.41    bouyer 	  acer_chip_map,
    426        1.39       mrg 	},
    427        1.39       mrg 	{ 0,
    428        1.39       mrg 	  0,
    429        1.41    bouyer 	  NULL,
    430       1.113    bouyer 	  NULL
    431        1.41    bouyer 	}
    432        1.41    bouyer };
    433        1.41    bouyer 
    434        1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    435        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    436        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    437        1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    438        1.41    bouyer 	  pdc202xx_chip_map,
    439        1.41    bouyer 	},
    440        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    441        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    442        1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    443        1.74     enami 	  pdc202xx_chip_map,
    444        1.74     enami 	},
    445        1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    446        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    447        1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    448        1.86     enami 	  pdc202xx_chip_map,
    449        1.86     enami 	},
    450        1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    451        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    452        1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    453        1.41    bouyer 	  pdc202xx_chip_map,
    454        1.41    bouyer 	},
    455       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    456       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    457       1.138    bouyer 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    458       1.138    bouyer 	  pdc202xx_chip_map,
    459       1.138    bouyer 	},
    460       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    461       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    462       1.138    bouyer 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    463       1.138    bouyer 	  pdc202xx_chip_map,
    464       1.138    bouyer 	},
    465       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    466       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    467       1.138    bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    468       1.138    bouyer 	  pdc202xx_chip_map,
    469       1.138    bouyer 	},
    470   1.153.2.6      tron 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2,
    471   1.153.2.6      tron 	  IDE_PCI_CLASS_OVERRIDE,
    472   1.153.2.6      tron 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
    473   1.153.2.6      tron 	  pdc202xx_chip_map,
    474   1.153.2.6      tron 	},
    475   1.153.2.6      tron 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
    476   1.153.2.6      tron 	  IDE_PCI_CLASS_OVERRIDE,
    477   1.153.2.6      tron 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    478   1.153.2.6      tron 	  pdc202xx_chip_map,
    479   1.153.2.6      tron 	},
    480        1.41    bouyer 	{ 0,
    481        1.39       mrg 	  0,
    482        1.39       mrg 	  NULL,
    483       1.113    bouyer 	  NULL
    484        1.39       mrg 	}
    485        1.30    bouyer };
    486        1.30    bouyer 
    487        1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    488        1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    489        1.59       scw 	  0,
    490        1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    491        1.59       scw 	  opti_chip_map,
    492        1.59       scw 	},
    493        1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    494        1.59       scw 	  0,
    495        1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    496        1.59       scw 	  opti_chip_map,
    497        1.59       scw 	},
    498        1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    499        1.59       scw 	  0,
    500        1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    501        1.59       scw 	  opti_chip_map,
    502        1.59       scw 	},
    503        1.59       scw 	{ 0,
    504        1.59       scw 	  0,
    505        1.59       scw 	  NULL,
    506       1.113    bouyer 	  NULL
    507        1.59       scw 	}
    508        1.59       scw };
    509        1.59       scw 
    510        1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    511        1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    512        1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    513       1.114    bouyer 	  NULL,
    514        1.67    bouyer 	  hpt_chip_map,
    515        1.67    bouyer 	},
    516   1.153.2.7      tron 	{ PCI_PRODUCT_TRIONES_HPT372,
    517   1.153.2.7      tron 	  IDE_PCI_CLASS_OVERRIDE,
    518   1.153.2.7      tron 	  NULL,
    519   1.153.2.7      tron 	  hpt_chip_map
    520   1.153.2.7      tron 	},
    521       1.153    bouyer 	{ PCI_PRODUCT_TRIONES_HPT374,
    522       1.153    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    523       1.153    bouyer 	  NULL,
    524       1.153    bouyer 	  hpt_chip_map
    525       1.153    bouyer 	},
    526        1.67    bouyer 	{ 0,
    527        1.67    bouyer 	  0,
    528        1.67    bouyer 	  NULL,
    529       1.113    bouyer 	  NULL
    530        1.67    bouyer 	}
    531        1.67    bouyer };
    532        1.67    bouyer 
    533       1.112   tsutsui const struct pciide_product_desc pciide_acard_products[] =  {
    534       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP850U,
    535       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    536       1.112   tsutsui 	  "Acard ATP850U Ultra33 IDE Controller",
    537       1.112   tsutsui 	  acard_chip_map,
    538       1.112   tsutsui 	},
    539       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860,
    540       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    541       1.112   tsutsui 	  "Acard ATP860 Ultra66 IDE Controller",
    542       1.112   tsutsui 	  acard_chip_map,
    543       1.112   tsutsui 	},
    544       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860A,
    545       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    546       1.112   tsutsui 	  "Acard ATP860-A Ultra66 IDE Controller",
    547       1.112   tsutsui 	  acard_chip_map,
    548       1.112   tsutsui 	},
    549       1.112   tsutsui 	{ 0,
    550       1.112   tsutsui 	  0,
    551       1.112   tsutsui 	  NULL,
    552       1.113    bouyer 	  NULL
    553       1.112   tsutsui 	}
    554       1.112   tsutsui };
    555       1.112   tsutsui 
    556       1.117      matt const struct pciide_product_desc pciide_serverworks_products[] =  {
    557       1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    558       1.149   mycroft 	  0,
    559       1.149   mycroft 	  "ServerWorks OSB4 IDE Controller",
    560       1.149   mycroft 	  serverworks_chip_map,
    561       1.149   mycroft 	},
    562       1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    563       1.117      matt 	  0,
    564       1.149   mycroft 	  "ServerWorks CSB5 IDE Controller",
    565       1.149   mycroft 	  serverworks_chip_map,
    566       1.117      matt 	},
    567       1.117      matt 	{ 0,
    568       1.117      matt 	  0,
    569       1.117      matt 	  NULL,
    570       1.117      matt 	}
    571       1.117      matt };
    572       1.117      matt 
    573       1.146   thorpej const struct pciide_product_desc pciide_symphony_products[] = {
    574       1.146   thorpej 	{ PCI_PRODUCT_SYMPHONY_82C105,
    575       1.146   thorpej 	  0,
    576       1.146   thorpej 	  "Symphony Labs 82C105 IDE controller",
    577       1.146   thorpej 	  sl82c105_chip_map,
    578       1.146   thorpej 	},
    579       1.146   thorpej 	{ 0,
    580       1.146   thorpej 	  0,
    581       1.146   thorpej 	  NULL,
    582       1.146   thorpej 	}
    583       1.146   thorpej };
    584       1.146   thorpej 
    585       1.117      matt const struct pciide_product_desc pciide_winbond_products[] =  {
    586       1.117      matt 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    587       1.117      matt 	  0,
    588       1.117      matt 	  "Winbond W83C553F IDE controller",
    589       1.146   thorpej 	  sl82c105_chip_map,
    590       1.117      matt 	},
    591       1.117      matt 	{ 0,
    592       1.117      matt 	  0,
    593       1.117      matt 	  NULL,
    594       1.117      matt 	}
    595       1.117      matt };
    596       1.117      matt 
    597         1.9    bouyer struct pciide_vendor_desc {
    598        1.39       mrg 	u_int32_t ide_vendor;
    599        1.39       mrg 	const struct pciide_product_desc *ide_products;
    600         1.9    bouyer };
    601         1.9    bouyer 
    602         1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    603        1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    604        1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    605        1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    606        1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    607        1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    608        1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    609        1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    610        1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    611        1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    612        1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    613       1.112   tsutsui 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    614       1.117      matt 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    615       1.146   thorpej 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    616       1.117      matt 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    617        1.39       mrg 	{ 0, NULL }
    618         1.1       cgd };
    619         1.1       cgd 
    620        1.13    bouyer /* options passed via the 'flags' config keyword */
    621       1.132   thorpej #define	PCIIDE_OPTIONS_DMA	0x01
    622       1.132   thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
    623        1.13    bouyer 
    624         1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    625         1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    626         1.1       cgd 
    627         1.1       cgd struct cfattach pciide_ca = {
    628         1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    629         1.1       cgd };
    630        1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    631        1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    632        1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    633        1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    634        1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    635        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    636        1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    637        1.41    bouyer 	    struct pci_attach_args *));
    638        1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    639        1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    640        1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    641        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    642        1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    643        1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    644        1.28    bouyer 	    struct pciide_channel *, int, int));
    645         1.1       cgd int	pciide_compat_intr __P((void *));
    646         1.1       cgd int	pciide_pci_intr __P((void *));
    647         1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    648         1.1       cgd 
    649        1.39       mrg const struct pciide_product_desc *
    650         1.9    bouyer pciide_lookup_product(id)
    651        1.39       mrg 	u_int32_t id;
    652         1.9    bouyer {
    653        1.39       mrg 	const struct pciide_product_desc *pp;
    654        1.39       mrg 	const struct pciide_vendor_desc *vp;
    655         1.9    bouyer 
    656        1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    657        1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    658        1.39       mrg 			break;
    659         1.9    bouyer 
    660        1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    661        1.39       mrg 		return NULL;
    662         1.9    bouyer 
    663       1.113    bouyer 	for (; pp->chip_map != NULL; pp++)
    664        1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    665        1.39       mrg 			break;
    666         1.9    bouyer 
    667       1.113    bouyer 	if (pp->chip_map == NULL)
    668        1.39       mrg 		return NULL;
    669        1.39       mrg 	return pp;
    670         1.9    bouyer }
    671         1.6       cgd 
    672         1.1       cgd int
    673         1.1       cgd pciide_match(parent, match, aux)
    674         1.1       cgd 	struct device *parent;
    675         1.1       cgd 	struct cfdata *match;
    676         1.1       cgd 	void *aux;
    677         1.1       cgd {
    678         1.1       cgd 	struct pci_attach_args *pa = aux;
    679        1.41    bouyer 	const struct pciide_product_desc *pp;
    680         1.1       cgd 
    681         1.1       cgd 	/*
    682         1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    683         1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    684         1.1       cgd 	 * work in a standardized way...
    685         1.1       cgd 	 */
    686         1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    687         1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    688         1.1       cgd 		return (1);
    689         1.1       cgd 	}
    690         1.1       cgd 
    691        1.41    bouyer 	/*
    692        1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    693        1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    694        1.41    bouyer 	 */
    695        1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    696        1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    697        1.41    bouyer 		return (1);
    698        1.41    bouyer 	}
    699        1.41    bouyer 
    700         1.1       cgd 	return (0);
    701         1.1       cgd }
    702         1.1       cgd 
    703         1.1       cgd void
    704         1.1       cgd pciide_attach(parent, self, aux)
    705         1.1       cgd 	struct device *parent, *self;
    706         1.1       cgd 	void *aux;
    707         1.1       cgd {
    708         1.1       cgd 	struct pci_attach_args *pa = aux;
    709         1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    710         1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    711         1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    712        1.41    bouyer 	pcireg_t csr;
    713         1.1       cgd 	char devinfo[256];
    714        1.57   thorpej 	const char *displaydev;
    715         1.1       cgd 
    716        1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    717         1.9    bouyer 	if (sc->sc_pp == NULL) {
    718         1.9    bouyer 		sc->sc_pp = &default_product_desc;
    719         1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    720        1.57   thorpej 		displaydev = devinfo;
    721        1.57   thorpej 	} else
    722        1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    723        1.57   thorpej 
    724       1.113    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    725       1.113    bouyer 	if (displaydev)
    726       1.113    bouyer 		printf(": %s (rev. 0x%02x)\n", displaydev,
    727       1.113    bouyer 		    PCI_REVISION(pa->pa_class));
    728        1.57   thorpej 
    729        1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    730        1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    731        1.41    bouyer #ifdef WDCDEBUG
    732        1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    733        1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    734        1.41    bouyer #endif
    735        1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    736         1.1       cgd 
    737        1.16    bouyer 	if (sc->sc_dma_ok) {
    738        1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    739        1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    740        1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    741        1.16    bouyer 	}
    742         1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    743         1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    744         1.5       cgd }
    745         1.5       cgd 
    746        1.41    bouyer /* tell wether the chip is enabled or not */
    747        1.41    bouyer int
    748        1.41    bouyer pciide_chipen(sc, pa)
    749        1.41    bouyer 	struct pciide_softc *sc;
    750        1.41    bouyer 	struct pci_attach_args *pa;
    751        1.41    bouyer {
    752        1.41    bouyer 	pcireg_t csr;
    753        1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    754        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    755        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    756        1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    757        1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    758        1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    759        1.41    bouyer 		  "device" : "bridge");
    760        1.41    bouyer 		return 0;
    761        1.41    bouyer 	}
    762        1.41    bouyer 	return 1;
    763        1.41    bouyer }
    764        1.41    bouyer 
    765         1.5       cgd int
    766        1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    767         1.5       cgd 	struct pci_attach_args *pa;
    768        1.18  drochner 	struct pciide_channel *cp;
    769        1.18  drochner 	int compatchan;
    770        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    771         1.5       cgd {
    772        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    773        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    774         1.5       cgd 
    775         1.5       cgd 	cp->compat = 1;
    776        1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    777        1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    778         1.5       cgd 
    779         1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    780        1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    781         1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    782         1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    783        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    784        1.43    bouyer 		return (0);
    785         1.5       cgd 	}
    786         1.5       cgd 
    787         1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    788        1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    789         1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    790         1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    791        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    792         1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    793         1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    794        1.43    bouyer 		return (0);
    795         1.5       cgd 	}
    796         1.5       cgd 
    797        1.43    bouyer 	return (1);
    798         1.5       cgd }
    799         1.5       cgd 
    800         1.9    bouyer int
    801        1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    802        1.28    bouyer 	struct pci_attach_args * pa;
    803        1.18  drochner 	struct pciide_channel *cp;
    804        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    805        1.41    bouyer 	int (*pci_intr) __P((void *));
    806         1.9    bouyer {
    807        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    808        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    809        1.29    bouyer 	const char *intrstr;
    810        1.29    bouyer 	pci_intr_handle_t intrhandle;
    811         1.9    bouyer 
    812         1.9    bouyer 	cp->compat = 0;
    813         1.9    bouyer 
    814        1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    815        1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    816        1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    817        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    818        1.29    bouyer 			return 0;
    819        1.29    bouyer 		}
    820        1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    821        1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    822        1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    823        1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    824        1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    825        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    826        1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    827        1.29    bouyer 		} else {
    828        1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    829        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    830        1.29    bouyer 			if (intrstr != NULL)
    831        1.29    bouyer 				printf(" at %s", intrstr);
    832        1.29    bouyer 			printf("\n");
    833        1.29    bouyer 			return 0;
    834        1.29    bouyer 		}
    835        1.18  drochner 	}
    836        1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    837        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    838        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    839        1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    840         1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    841        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    842        1.18  drochner 		return 0;
    843         1.9    bouyer 	}
    844         1.9    bouyer 
    845        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    846        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    847       1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    848         1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    849        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    850        1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    851       1.105    bouyer 		return 0;
    852       1.105    bouyer 	}
    853       1.105    bouyer 	/*
    854       1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    855       1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    856       1.105    bouyer 	 * code a handle for only one byte at the rigth offset.
    857       1.105    bouyer 	 */
    858       1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    859       1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    860       1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    861       1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    862       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    863       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    864        1.18  drochner 		return 0;
    865         1.9    bouyer 	}
    866        1.18  drochner 	return (1);
    867         1.9    bouyer }
    868         1.9    bouyer 
    869        1.41    bouyer void
    870        1.41    bouyer pciide_mapreg_dma(sc, pa)
    871        1.41    bouyer 	struct pciide_softc *sc;
    872        1.41    bouyer 	struct pci_attach_args *pa;
    873        1.41    bouyer {
    874        1.63   thorpej 	pcireg_t maptype;
    875        1.89      matt 	bus_addr_t addr;
    876        1.63   thorpej 
    877        1.41    bouyer 	/*
    878        1.41    bouyer 	 * Map DMA registers
    879        1.41    bouyer 	 *
    880        1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    881        1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    882        1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    883        1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    884        1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    885        1.41    bouyer 	 * could be mapped.
    886        1.41    bouyer 	 *
    887        1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    888        1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    889        1.41    bouyer 	 * XXX space," some controllers (at least the United
    890        1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    891        1.41    bouyer 	 */
    892        1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    893        1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    894        1.63   thorpej 
    895        1.63   thorpej 	switch (maptype) {
    896        1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    897        1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    898        1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    899        1.89      matt 		    &addr, NULL, NULL) == 0);
    900        1.89      matt 		if (sc->sc_dma_ok == 0) {
    901        1.89      matt 			printf(", but unused (couldn't query registers)");
    902        1.89      matt 			break;
    903        1.89      matt 		}
    904        1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    905        1.91      matt 		    && addr >= 0x10000) {
    906        1.89      matt 			sc->sc_dma_ok = 0;
    907       1.132   thorpej 			printf(", but unused (registers at unsafe address "
    908       1.132   thorpej 			    "%#lx)", (unsigned long)addr);
    909        1.89      matt 			break;
    910        1.89      matt 		}
    911        1.89      matt 		/* FALLTHROUGH */
    912        1.89      matt 
    913        1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    914        1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    915        1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    916        1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    917        1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    918        1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    919        1.63   thorpej 			printf(", but unused (couldn't map registers)");
    920        1.63   thorpej 		} else {
    921        1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    922        1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    923        1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    924        1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    925        1.63   thorpej 		}
    926       1.132   thorpej 
    927       1.132   thorpej 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    928       1.132   thorpej 		    PCIIDE_OPTIONS_NODMA) {
    929       1.132   thorpej 			printf(", but unused (forced off by config file)");
    930       1.132   thorpej 			sc->sc_dma_ok = 0;
    931       1.132   thorpej 		}
    932        1.65   thorpej 		break;
    933        1.63   thorpej 
    934        1.63   thorpej 	default:
    935        1.63   thorpej 		sc->sc_dma_ok = 0;
    936        1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    937        1.41    bouyer 	}
    938        1.41    bouyer }
    939        1.63   thorpej 
    940         1.9    bouyer int
    941         1.9    bouyer pciide_compat_intr(arg)
    942         1.9    bouyer 	void *arg;
    943         1.9    bouyer {
    944        1.19  drochner 	struct pciide_channel *cp = arg;
    945         1.9    bouyer 
    946         1.9    bouyer #ifdef DIAGNOSTIC
    947         1.9    bouyer 	/* should only be called for a compat channel */
    948         1.9    bouyer 	if (cp->compat == 0)
    949         1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    950         1.9    bouyer #endif
    951        1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    952         1.9    bouyer }
    953         1.9    bouyer 
    954         1.9    bouyer int
    955         1.9    bouyer pciide_pci_intr(arg)
    956         1.9    bouyer 	void *arg;
    957         1.9    bouyer {
    958         1.9    bouyer 	struct pciide_softc *sc = arg;
    959         1.9    bouyer 	struct pciide_channel *cp;
    960         1.9    bouyer 	struct channel_softc *wdc_cp;
    961         1.9    bouyer 	int i, rv, crv;
    962         1.9    bouyer 
    963         1.9    bouyer 	rv = 0;
    964        1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    965         1.9    bouyer 		cp = &sc->pciide_channels[i];
    966        1.18  drochner 		wdc_cp = &cp->wdc_channel;
    967         1.9    bouyer 
    968         1.9    bouyer 		/* If a compat channel skip. */
    969         1.9    bouyer 		if (cp->compat)
    970         1.9    bouyer 			continue;
    971         1.9    bouyer 		/* if this channel not waiting for intr, skip */
    972         1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    973         1.9    bouyer 			continue;
    974         1.9    bouyer 
    975         1.9    bouyer 		crv = wdcintr(wdc_cp);
    976         1.9    bouyer 		if (crv == 0)
    977         1.9    bouyer 			;		/* leave rv alone */
    978         1.9    bouyer 		else if (crv == 1)
    979         1.9    bouyer 			rv = 1;		/* claim the intr */
    980         1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    981         1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    982         1.9    bouyer 	}
    983         1.9    bouyer 	return (rv);
    984         1.9    bouyer }
    985         1.9    bouyer 
    986        1.28    bouyer void
    987        1.28    bouyer pciide_channel_dma_setup(cp)
    988        1.28    bouyer 	struct pciide_channel *cp;
    989        1.28    bouyer {
    990        1.28    bouyer 	int drive;
    991        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    992        1.28    bouyer 	struct ata_drive_datas *drvp;
    993        1.28    bouyer 
    994        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    995        1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    996        1.28    bouyer 		/* If no drive, skip */
    997        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    998        1.28    bouyer 			continue;
    999        1.28    bouyer 		/* setup DMA if needed */
   1000        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1001        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1002        1.28    bouyer 		    sc->sc_dma_ok == 0) {
   1003        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1004        1.28    bouyer 			continue;
   1005        1.28    bouyer 		}
   1006        1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
   1007        1.28    bouyer 		    != 0) {
   1008        1.28    bouyer 			/* Abort DMA setup */
   1009        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1010        1.28    bouyer 			continue;
   1011        1.28    bouyer 		}
   1012        1.28    bouyer 	}
   1013        1.28    bouyer }
   1014        1.28    bouyer 
   1015        1.18  drochner int
   1016        1.18  drochner pciide_dma_table_setup(sc, channel, drive)
   1017         1.9    bouyer 	struct pciide_softc *sc;
   1018        1.18  drochner 	int channel, drive;
   1019         1.9    bouyer {
   1020        1.18  drochner 	bus_dma_segment_t seg;
   1021        1.18  drochner 	int error, rseg;
   1022        1.18  drochner 	const bus_size_t dma_table_size =
   1023        1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1024        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1025        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1026        1.18  drochner 
   1027        1.28    bouyer 	/* If table was already allocated, just return */
   1028        1.28    bouyer 	if (dma_maps->dma_table)
   1029        1.28    bouyer 		return 0;
   1030        1.28    bouyer 
   1031        1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1032        1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1033        1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1034        1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1035        1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
   1036        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1037        1.18  drochner 		    channel, drive, error);
   1038        1.18  drochner 		return error;
   1039        1.18  drochner 	}
   1040        1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1041        1.18  drochner 	    dma_table_size,
   1042        1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1043        1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1044        1.18  drochner 		printf("%s:%d: unable to map table DMA for"
   1045        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1046        1.18  drochner 		    channel, drive, error);
   1047        1.18  drochner 		return error;
   1048        1.18  drochner 	}
   1049        1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1050        1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1051        1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1052        1.18  drochner 
   1053        1.18  drochner 	/* Create and load table DMA map for this disk */
   1054        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1055        1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1056        1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1057        1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
   1058        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1059        1.18  drochner 		    channel, drive, error);
   1060        1.18  drochner 		return error;
   1061        1.18  drochner 	}
   1062        1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1063        1.18  drochner 	    dma_maps->dmamap_table,
   1064        1.18  drochner 	    dma_maps->dma_table,
   1065        1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1066        1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
   1067        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1068        1.18  drochner 		    channel, drive, error);
   1069        1.18  drochner 		return error;
   1070        1.18  drochner 	}
   1071        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1072        1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1073        1.96      fvdl 	    DEBUG_PROBE);
   1074        1.18  drochner 	/* Create a xfer DMA map for this drive */
   1075        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1076        1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
   1077        1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1078        1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1079        1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1080        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1081        1.18  drochner 		    channel, drive, error);
   1082        1.18  drochner 		return error;
   1083        1.18  drochner 	}
   1084        1.18  drochner 	return 0;
   1085         1.9    bouyer }
   1086         1.9    bouyer 
   1087        1.18  drochner int
   1088        1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1089        1.18  drochner 	void *v;
   1090        1.18  drochner 	int channel, drive;
   1091        1.18  drochner 	void *databuf;
   1092        1.18  drochner 	size_t datalen;
   1093        1.18  drochner 	int flags;
   1094         1.9    bouyer {
   1095        1.18  drochner 	struct pciide_softc *sc = v;
   1096        1.18  drochner 	int error, seg;
   1097        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1098        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1099        1.18  drochner 
   1100        1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1101        1.18  drochner 	    dma_maps->dmamap_xfer,
   1102       1.122   thorpej 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1103       1.122   thorpej 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1104        1.18  drochner 	if (error) {
   1105        1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1106        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1107        1.18  drochner 		    channel, drive, error);
   1108        1.18  drochner 		return error;
   1109        1.18  drochner 	}
   1110         1.9    bouyer 
   1111        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1112        1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1113        1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1114        1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1115         1.9    bouyer 
   1116        1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1117        1.18  drochner #ifdef DIAGNOSTIC
   1118        1.18  drochner 		/* A segment must not cross a 64k boundary */
   1119        1.18  drochner 		{
   1120        1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1121        1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1122        1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1123        1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1124        1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1125        1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1126        1.18  drochner 			    seg, phys, len);
   1127        1.18  drochner 			panic("pciide_dma: buf align");
   1128         1.9    bouyer 		}
   1129         1.9    bouyer 		}
   1130        1.18  drochner #endif
   1131        1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1132        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1133        1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1134        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1135        1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1136        1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1137        1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1138        1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1139        1.18  drochner 
   1140         1.9    bouyer 	}
   1141        1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1142        1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1143         1.9    bouyer 
   1144        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1145        1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1146        1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1147         1.9    bouyer 
   1148        1.18  drochner 	/* Maps are ready. Start DMA function */
   1149        1.18  drochner #ifdef DIAGNOSTIC
   1150        1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1151        1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1152        1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1153        1.18  drochner 		panic("pciide_dma_init: table align");
   1154        1.18  drochner 	}
   1155        1.18  drochner #endif
   1156        1.18  drochner 
   1157        1.18  drochner 	/* Clear status bits */
   1158        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1159        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1160        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1161        1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1162        1.18  drochner 	/* Write table addr */
   1163        1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1164        1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1165        1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1166        1.18  drochner 	/* set read/write */
   1167        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1168        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1169        1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1170        1.56    bouyer 	/* remember flags */
   1171        1.56    bouyer 	dma_maps->dma_flags = flags;
   1172        1.18  drochner 	return 0;
   1173        1.18  drochner }
   1174        1.18  drochner 
   1175        1.18  drochner void
   1176        1.56    bouyer pciide_dma_start(v, channel, drive)
   1177        1.18  drochner 	void *v;
   1178        1.56    bouyer 	int channel, drive;
   1179        1.18  drochner {
   1180        1.18  drochner 	struct pciide_softc *sc = v;
   1181        1.18  drochner 
   1182        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1183        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1184        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1185        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1186        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1187        1.18  drochner }
   1188        1.18  drochner 
   1189        1.18  drochner int
   1190        1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1191        1.18  drochner 	void *v;
   1192        1.18  drochner 	int channel, drive;
   1193        1.56    bouyer 	int force;
   1194        1.18  drochner {
   1195        1.18  drochner 	struct pciide_softc *sc = v;
   1196        1.18  drochner 	u_int8_t status;
   1197        1.56    bouyer 	int error = 0;
   1198        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1199        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1200        1.18  drochner 
   1201        1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1202        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1203        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1204        1.18  drochner 	    DEBUG_XFERS);
   1205        1.18  drochner 
   1206        1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1207        1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1208        1.56    bouyer 
   1209        1.18  drochner 	/* stop DMA channel */
   1210        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1211        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1212        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1213        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1214        1.18  drochner 
   1215        1.56    bouyer 	/* Unload the map of the data buffer */
   1216        1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1217        1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1218        1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1219        1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1220        1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1221        1.56    bouyer 
   1222        1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1223        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1224        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1225        1.56    bouyer 		error |= WDC_DMAST_ERR;
   1226        1.18  drochner 	}
   1227        1.18  drochner 
   1228        1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1229        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1230        1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1231        1.18  drochner 		    drive, status);
   1232        1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1233        1.18  drochner 	}
   1234        1.18  drochner 
   1235        1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1236        1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1237        1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1238        1.18  drochner 	}
   1239        1.56    bouyer 	return error;
   1240        1.18  drochner }
   1241        1.18  drochner 
   1242        1.67    bouyer void
   1243        1.67    bouyer pciide_irqack(chp)
   1244        1.67    bouyer 	struct channel_softc *chp;
   1245        1.67    bouyer {
   1246        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1247        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1248        1.67    bouyer 
   1249        1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1250        1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1251        1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1252        1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1253        1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1254        1.67    bouyer }
   1255        1.67    bouyer 
   1256        1.41    bouyer /* some common code used by several chip_map */
   1257        1.41    bouyer int
   1258        1.41    bouyer pciide_chansetup(sc, channel, interface)
   1259        1.41    bouyer 	struct pciide_softc *sc;
   1260        1.41    bouyer 	int channel;
   1261        1.41    bouyer 	pcireg_t interface;
   1262        1.41    bouyer {
   1263        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1264        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1265        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1266        1.41    bouyer 	cp->wdc_channel.channel = channel;
   1267        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1268        1.41    bouyer 	cp->wdc_channel.ch_queue =
   1269        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1270        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1271        1.41    bouyer 		printf("%s %s channel: "
   1272        1.41    bouyer 		    "can't allocate memory for command queue",
   1273        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1274        1.41    bouyer 		return 0;
   1275        1.41    bouyer 	}
   1276        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1277        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1278        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1279        1.41    bouyer 	    "configured" : "wired",
   1280        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1281        1.41    bouyer 	    "native-PCI" : "compatibility");
   1282        1.41    bouyer 	return 1;
   1283        1.41    bouyer }
   1284        1.41    bouyer 
   1285        1.18  drochner /* some common code used by several chip channel_map */
   1286        1.18  drochner void
   1287        1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1288        1.18  drochner 	struct pci_attach_args *pa;
   1289        1.18  drochner 	struct pciide_channel *cp;
   1290        1.41    bouyer 	pcireg_t interface;
   1291        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1292        1.41    bouyer 	int (*pci_intr) __P((void *));
   1293        1.18  drochner {
   1294        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1295        1.18  drochner 
   1296        1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1297        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1298        1.41    bouyer 		    pci_intr);
   1299        1.41    bouyer 	else
   1300        1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1301        1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1302        1.41    bouyer 
   1303        1.18  drochner 	if (cp->hw_ok == 0)
   1304        1.18  drochner 		return;
   1305        1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1306        1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1307        1.18  drochner 	wdcattach(wdc_cp);
   1308        1.18  drochner }
   1309        1.18  drochner 
   1310        1.18  drochner /*
   1311        1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1312        1.18  drochner  * if channel can be disabled, 0 if not
   1313        1.18  drochner  */
   1314        1.18  drochner int
   1315        1.60  gmcgarry pciide_chan_candisable(cp)
   1316        1.18  drochner 	struct pciide_channel *cp;
   1317        1.18  drochner {
   1318        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1319        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1320        1.18  drochner 
   1321        1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1322        1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1323        1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1324        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1325        1.18  drochner 		cp->hw_ok = 0;
   1326        1.18  drochner 		return 1;
   1327        1.18  drochner 	}
   1328        1.18  drochner 	return 0;
   1329        1.18  drochner }
   1330        1.18  drochner 
   1331        1.18  drochner /*
   1332        1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1333        1.18  drochner  * Set hw_ok=0 on failure
   1334        1.18  drochner  */
   1335        1.18  drochner void
   1336        1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1337         1.5       cgd 	struct pci_attach_args *pa;
   1338        1.18  drochner 	struct pciide_channel *cp;
   1339        1.18  drochner 	int compatchan, interface;
   1340        1.18  drochner {
   1341        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1342        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1343        1.18  drochner 
   1344        1.18  drochner 	if (cp->hw_ok == 0)
   1345        1.18  drochner 		return;
   1346        1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1347        1.18  drochner 		return;
   1348        1.18  drochner 
   1349       1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1350        1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1351        1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1352        1.18  drochner 	if (cp->ih == NULL) {
   1353       1.119    simonb #endif
   1354        1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1355        1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1356        1.18  drochner 		cp->hw_ok = 0;
   1357       1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1358        1.18  drochner 	}
   1359       1.119    simonb #endif
   1360        1.18  drochner }
   1361        1.18  drochner 
   1362        1.18  drochner void
   1363        1.28    bouyer pciide_print_modes(cp)
   1364        1.28    bouyer 	struct pciide_channel *cp;
   1365        1.18  drochner {
   1366        1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1367        1.18  drochner }
   1368        1.18  drochner 
   1369        1.18  drochner void
   1370        1.41    bouyer default_chip_map(sc, pa)
   1371        1.18  drochner 	struct pciide_softc *sc;
   1372        1.41    bouyer 	struct pci_attach_args *pa;
   1373        1.18  drochner {
   1374        1.41    bouyer 	struct pciide_channel *cp;
   1375        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1376        1.41    bouyer 	pcireg_t csr;
   1377        1.41    bouyer 	int channel, drive;
   1378        1.41    bouyer 	struct ata_drive_datas *drvp;
   1379        1.41    bouyer 	u_int8_t idedma_ctl;
   1380        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1381        1.41    bouyer 	char *failreason;
   1382        1.41    bouyer 
   1383        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1384        1.41    bouyer 		return;
   1385        1.41    bouyer 
   1386        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1387        1.41    bouyer 		printf("%s: bus-master DMA support present",
   1388        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1389        1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1390        1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1391        1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1392        1.41    bouyer 			printf(", but unused (no driver support)");
   1393        1.41    bouyer 			sc->sc_dma_ok = 0;
   1394        1.41    bouyer 		} else {
   1395        1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1396       1.132   thorpej 			if (sc->sc_dma_ok != 0)
   1397       1.132   thorpej 				printf(", used without full driver "
   1398       1.132   thorpej 				    "support");
   1399        1.41    bouyer 		}
   1400        1.41    bouyer 	} else {
   1401        1.41    bouyer 		printf("%s: hardware does not support DMA",
   1402        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1403        1.41    bouyer 		sc->sc_dma_ok = 0;
   1404        1.41    bouyer 	}
   1405        1.41    bouyer 	printf("\n");
   1406        1.67    bouyer 	if (sc->sc_dma_ok) {
   1407        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1408        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1409        1.67    bouyer 	}
   1410        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1411        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1412        1.18  drochner 
   1413        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1414        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1415        1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1416        1.41    bouyer 
   1417        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1418        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1419        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1420        1.41    bouyer 			continue;
   1421        1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1422        1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1423        1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1424        1.41    bouyer 		} else {
   1425        1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1426        1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1427        1.41    bouyer 		}
   1428        1.41    bouyer 		if (cp->hw_ok == 0)
   1429        1.41    bouyer 			continue;
   1430        1.41    bouyer 		/*
   1431        1.41    bouyer 		 * Check to see if something appears to be there.
   1432        1.41    bouyer 		 */
   1433        1.41    bouyer 		failreason = NULL;
   1434        1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1435        1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1436        1.41    bouyer 			goto next;
   1437        1.41    bouyer 		}
   1438        1.41    bouyer 		/*
   1439        1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1440        1.41    bouyer 		 * channel by trying to access the channel again while the
   1441        1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1442        1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1443        1.41    bouyer 		 * this controller.)  YUCK!
   1444        1.41    bouyer 		 */
   1445        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1446        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1447        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1448        1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1449        1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1450        1.41    bouyer 			failreason = "other hardware responding at addresses";
   1451        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1452        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1453        1.41    bouyer next:
   1454        1.41    bouyer 		if (failreason) {
   1455        1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1456        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1457        1.41    bouyer 			    failreason);
   1458        1.41    bouyer 			cp->hw_ok = 0;
   1459        1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1460        1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1461       1.150    bouyer 			if (interface & PCIIDE_INTERFACE_PCI(channel))
   1462       1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1463       1.150    bouyer 				    cp->ctl_baseioh, ctlsize);
   1464       1.150    bouyer 			else
   1465       1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1466       1.150    bouyer 				    cp->wdc_channel.ctl_ioh, ctlsize);
   1467        1.41    bouyer 		} else {
   1468        1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1469        1.41    bouyer 		}
   1470        1.41    bouyer 		if (cp->hw_ok) {
   1471        1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1472        1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1473        1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1474        1.41    bouyer 		}
   1475        1.41    bouyer 	}
   1476        1.18  drochner 
   1477        1.18  drochner 	if (sc->sc_dma_ok == 0)
   1478        1.41    bouyer 		return;
   1479        1.18  drochner 
   1480        1.18  drochner 	/* Allocate DMA maps */
   1481        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1482        1.18  drochner 		idedma_ctl = 0;
   1483        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1484        1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1485        1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1486        1.18  drochner 			/* If no drive, skip */
   1487        1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1488        1.18  drochner 				continue;
   1489        1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1490        1.18  drochner 				continue;
   1491        1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1492        1.18  drochner 				/* Abort DMA setup */
   1493        1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1494        1.18  drochner 				    "using PIO transfers\n",
   1495        1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1496        1.18  drochner 				    channel, drive);
   1497        1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1498        1.18  drochner 			}
   1499        1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1500        1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1501        1.18  drochner 			    channel, drive);
   1502        1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1503        1.18  drochner 		}
   1504        1.18  drochner 		if (idedma_ctl != 0) {
   1505        1.18  drochner 			/* Add software bits in status register */
   1506        1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1507        1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1508        1.18  drochner 			    idedma_ctl);
   1509        1.18  drochner 		}
   1510        1.18  drochner 	}
   1511        1.18  drochner }
   1512        1.18  drochner 
   1513        1.18  drochner void
   1514        1.41    bouyer piix_chip_map(sc, pa)
   1515        1.41    bouyer 	struct pciide_softc *sc;
   1516        1.18  drochner 	struct pci_attach_args *pa;
   1517        1.41    bouyer {
   1518        1.18  drochner 	struct pciide_channel *cp;
   1519        1.41    bouyer 	int channel;
   1520        1.42    bouyer 	u_int32_t idetim;
   1521        1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1522        1.18  drochner 
   1523        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1524        1.18  drochner 		return;
   1525         1.6       cgd 
   1526        1.41    bouyer 	printf("%s: bus-master DMA support present",
   1527        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1528        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1529        1.41    bouyer 	printf("\n");
   1530        1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1531        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1532        1.41    bouyer 	if (sc->sc_dma_ok) {
   1533        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1534        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1535        1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1536        1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1537        1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1538        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1539        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1540        1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1541       1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1542       1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1543       1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1544   1.153.2.4     lukem 		case PCI_PRODUCT_INTEL_82801DB_IDE:
   1545  1.153.2.13      tron 		case PCI_PRODUCT_INTEL_82801EB_IDE:
   1546        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1547        1.41    bouyer 		}
   1548        1.18  drochner 	}
   1549        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1550        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1551        1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1552        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1553       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1554       1.102    bouyer 		break;
   1555        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1556       1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1557       1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1558       1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1559   1.153.2.4     lukem 	case PCI_PRODUCT_INTEL_82801DB_IDE:
   1560  1.153.2.13      tron 	case PCI_PRODUCT_INTEL_82801EB_IDE:
   1561       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1562        1.93    bouyer 		break;
   1563        1.93    bouyer 	default:
   1564        1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1565        1.93    bouyer 	}
   1566        1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1567        1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1568        1.41    bouyer 	else
   1569        1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1570        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1571        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1572         1.9    bouyer 
   1573        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1574        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1575        1.41    bouyer 	    DEBUG_PROBE);
   1576        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1577        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1578        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1579        1.41    bouyer 		    DEBUG_PROBE);
   1580        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1581        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1582        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1583        1.41    bouyer 			    DEBUG_PROBE);
   1584        1.41    bouyer 		}
   1585        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1586       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1587       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1588       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1589       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1590   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1591  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1592  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
   1593        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1594        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1595        1.42    bouyer 			    DEBUG_PROBE);
   1596        1.42    bouyer 		}
   1597        1.42    bouyer 
   1598        1.41    bouyer 	}
   1599        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1600         1.9    bouyer 
   1601        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1602        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1603        1.41    bouyer 		/* PIIX is compat-only */
   1604        1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1605        1.41    bouyer 			continue;
   1606        1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1607        1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1608        1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1609        1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1610        1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1611        1.46   mycroft 			continue;
   1612        1.42    bouyer 		}
   1613        1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1614        1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1615        1.42    bouyer 		if (cp->hw_ok == 0)
   1616        1.42    bouyer 			continue;
   1617        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1618        1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1619        1.42    bouyer 			    channel);
   1620        1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1621        1.42    bouyer 			    idetim);
   1622        1.42    bouyer 		}
   1623        1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1624        1.41    bouyer 		if (cp->hw_ok == 0)
   1625        1.41    bouyer 			continue;
   1626        1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1627        1.41    bouyer 	}
   1628         1.9    bouyer 
   1629        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1630        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1631        1.41    bouyer 	    DEBUG_PROBE);
   1632        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1633        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1634        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1635        1.41    bouyer 		    DEBUG_PROBE);
   1636        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1637        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1638        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1639        1.41    bouyer 			    DEBUG_PROBE);
   1640        1.41    bouyer 		}
   1641        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1642       1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1643       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1644       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1645       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1646   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1647  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1648  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
   1649        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1650        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1651        1.42    bouyer 			    DEBUG_PROBE);
   1652        1.42    bouyer 		}
   1653        1.28    bouyer 	}
   1654        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1655        1.28    bouyer }
   1656        1.28    bouyer 
   1657        1.28    bouyer void
   1658        1.28    bouyer piix_setup_channel(chp)
   1659        1.28    bouyer 	struct channel_softc *chp;
   1660        1.28    bouyer {
   1661        1.28    bouyer 	u_int8_t mode[2], drive;
   1662        1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1663        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1664        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1665        1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1666        1.28    bouyer 
   1667        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1668        1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1669        1.28    bouyer 	idedma_ctl = 0;
   1670        1.28    bouyer 
   1671        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1672        1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1673        1.28    bouyer 	    chp->channel);
   1674         1.9    bouyer 
   1675        1.28    bouyer 	/* setup DMA */
   1676        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1677         1.9    bouyer 
   1678        1.28    bouyer 	/*
   1679        1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1680        1.28    bouyer 	 * different timings for master and slave drives.
   1681        1.28    bouyer 	 * We need to find the best combination.
   1682        1.28    bouyer 	 */
   1683         1.9    bouyer 
   1684        1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1685        1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1686        1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1687        1.28    bouyer 		mode[0] = mode[1] =
   1688        1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1689        1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1690        1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1691        1.28    bouyer 		goto ok;
   1692        1.28    bouyer 	}
   1693        1.28    bouyer 	/*
   1694        1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1695        1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1696        1.28    bouyer 	 */
   1697        1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1698        1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1699        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1700        1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1701        1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1702        1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1703        1.28    bouyer 		goto ok;
   1704        1.28    bouyer 	}
   1705        1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1706        1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1707        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1708        1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1709        1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1710        1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1711        1.28    bouyer 		goto ok;
   1712        1.28    bouyer 	}
   1713        1.28    bouyer 	/*
   1714        1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1715        1.28    bouyer 	 * one of them is PIO mode < 2
   1716        1.28    bouyer 	 */
   1717        1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1718        1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1719        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1720        1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1721        1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1722        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1723        1.28    bouyer 	} else {
   1724        1.28    bouyer 		mode[0] = mode[1] =
   1725        1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1726        1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1727        1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1728        1.28    bouyer 	}
   1729        1.28    bouyer ok:	/* The modes are setup */
   1730        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1731        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1732         1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1733        1.28    bouyer 			    mode[drive], 1, chp->channel);
   1734        1.28    bouyer 			goto end;
   1735        1.38    bouyer 		}
   1736        1.28    bouyer 	}
   1737        1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1738        1.28    bouyer 	if (mode[0] >= 2)
   1739        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1740        1.28    bouyer 		    mode[0], 0, chp->channel);
   1741        1.28    bouyer 	else
   1742        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1743        1.28    bouyer 		    mode[1], 0, chp->channel);
   1744        1.28    bouyer end:	/*
   1745        1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1746        1.28    bouyer 	 * it per-drive
   1747        1.28    bouyer 	 */
   1748        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1749        1.28    bouyer 		/* If no drive, skip */
   1750        1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1751        1.28    bouyer 			continue;
   1752        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1753        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1754        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1755        1.28    bouyer 	}
   1756        1.28    bouyer 	if (idedma_ctl != 0) {
   1757        1.28    bouyer 		/* Add software bits in status register */
   1758        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1759        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1760        1.28    bouyer 		    idedma_ctl);
   1761         1.9    bouyer 	}
   1762        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1763        1.28    bouyer 	pciide_print_modes(cp);
   1764         1.9    bouyer }
   1765         1.9    bouyer 
   1766         1.9    bouyer void
   1767        1.41    bouyer piix3_4_setup_channel(chp)
   1768        1.41    bouyer 	struct channel_softc *chp;
   1769        1.28    bouyer {
   1770        1.28    bouyer 	struct ata_drive_datas *drvp;
   1771        1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1772        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1773        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1774        1.28    bouyer 	int drive;
   1775        1.42    bouyer 	int channel = chp->channel;
   1776        1.28    bouyer 
   1777        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1778        1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1779        1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1780        1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1781        1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1782        1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1783        1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1784        1.28    bouyer 
   1785        1.28    bouyer 	idedma_ctl = 0;
   1786        1.28    bouyer 	/* If channel disabled, no need to go further */
   1787        1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1788        1.28    bouyer 		return;
   1789        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1790        1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1791        1.28    bouyer 
   1792        1.28    bouyer 	/* setup DMA if needed */
   1793        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1794        1.28    bouyer 
   1795        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1796        1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1797        1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1798        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1799        1.28    bouyer 		/* If no drive, skip */
   1800        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1801         1.9    bouyer 			continue;
   1802        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1803        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1804        1.28    bouyer 			goto pio;
   1805        1.28    bouyer 
   1806        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1807       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1808       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1809       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1810       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1811   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1812  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1813  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1814        1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1815       1.102    bouyer 		}
   1816       1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1817       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1818       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1819   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1820  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1821  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1822       1.102    bouyer 			/* setup Ultra/100 */
   1823       1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1824       1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1825       1.102    bouyer 				drvp->UDMA_mode = 2;
   1826       1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1827       1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1828       1.102    bouyer 			} else {
   1829       1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1830       1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1831       1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1832       1.102    bouyer 					    drive);
   1833       1.102    bouyer 				} else {
   1834       1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1835       1.102    bouyer 					    drive);
   1836       1.102    bouyer 				}
   1837       1.102    bouyer 			}
   1838        1.42    bouyer 		}
   1839        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1840        1.42    bouyer 			/* setup Ultra/66 */
   1841        1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1842        1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1843        1.42    bouyer 				drvp->UDMA_mode = 2;
   1844        1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1845        1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1846        1.42    bouyer 			else
   1847        1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1848        1.42    bouyer 		}
   1849        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1850        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1851        1.28    bouyer 			/* use Ultra/DMA */
   1852        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1853        1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1854        1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1855        1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1856        1.28    bouyer 		} else {
   1857        1.28    bouyer 			/* use Multiword DMA */
   1858        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1859         1.9    bouyer 			if (drive == 0) {
   1860         1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1861        1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1862         1.9    bouyer 			} else {
   1863         1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1864        1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1865         1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1866        1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1867         1.9    bouyer 			}
   1868         1.9    bouyer 		}
   1869        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1870        1.28    bouyer 
   1871        1.28    bouyer pio:		/* use PIO mode */
   1872        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1873        1.28    bouyer 		if (drive == 0) {
   1874        1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1875        1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1876        1.28    bouyer 		} else {
   1877        1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1878        1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1879        1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1880        1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1881         1.9    bouyer 		}
   1882         1.9    bouyer 	}
   1883        1.28    bouyer 	if (idedma_ctl != 0) {
   1884        1.28    bouyer 		/* Add software bits in status register */
   1885        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1886        1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1887        1.28    bouyer 		    idedma_ctl);
   1888         1.9    bouyer 	}
   1889        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1890        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1891        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1892        1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1893        1.28    bouyer 	pciide_print_modes(cp);
   1894         1.9    bouyer }
   1895         1.8  drochner 
   1896        1.28    bouyer 
   1897         1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1898         1.9    bouyer static u_int32_t
   1899         1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1900         1.9    bouyer 	u_int8_t mode;
   1901         1.9    bouyer 	u_int8_t dma;
   1902         1.9    bouyer 	u_int8_t channel;
   1903         1.9    bouyer {
   1904         1.9    bouyer 
   1905         1.9    bouyer 	if (dma)
   1906         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1907         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1908         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1909         1.9    bouyer 		    channel);
   1910         1.9    bouyer 	else
   1911         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1912         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1913         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1914         1.9    bouyer 		    channel);
   1915         1.8  drochner }
   1916         1.8  drochner 
   1917         1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1918         1.9    bouyer static u_int32_t
   1919         1.9    bouyer piix_setup_idetim_drvs(drvp)
   1920         1.9    bouyer 	struct ata_drive_datas *drvp;
   1921         1.6       cgd {
   1922         1.9    bouyer 	u_int32_t ret = 0;
   1923         1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1924         1.9    bouyer 	u_int8_t channel = chp->channel;
   1925         1.9    bouyer 	u_int8_t drive = drvp->drive;
   1926         1.9    bouyer 
   1927         1.9    bouyer 	/*
   1928         1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1929         1.9    bouyer 	 * So just check DMA and PIO here.
   1930         1.9    bouyer 	 */
   1931         1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1932         1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1933         1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1934         1.9    bouyer 		    drvp->DMA_mode == 0) {
   1935         1.9    bouyer 			drvp->PIO_mode = 0;
   1936         1.9    bouyer 			return ret;
   1937         1.9    bouyer 		}
   1938         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1939         1.9    bouyer 		/*
   1940         1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1941         1.9    bouyer 		 * too, else use compat timings.
   1942         1.9    bouyer 		 */
   1943         1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1944         1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1945         1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1946         1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1947         1.9    bouyer 			drvp->PIO_mode = 0;
   1948         1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1949         1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1950         1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1951         1.9    bouyer 			    channel);
   1952         1.9    bouyer 			return ret;
   1953         1.9    bouyer 		}
   1954         1.9    bouyer 	}
   1955         1.6       cgd 
   1956         1.6       cgd 	/*
   1957         1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1958         1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1959         1.9    bouyer 	 * if PIO mode >= 3.
   1960         1.6       cgd 	 */
   1961         1.6       cgd 
   1962         1.9    bouyer 	if (drvp->PIO_mode < 2)
   1963         1.9    bouyer 		return ret;
   1964         1.9    bouyer 
   1965         1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1966         1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1967         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1968         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1969         1.9    bouyer 	}
   1970         1.9    bouyer 	return ret;
   1971         1.9    bouyer }
   1972         1.9    bouyer 
   1973         1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1974         1.9    bouyer static u_int32_t
   1975         1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1976         1.9    bouyer 	u_int8_t mode;
   1977         1.9    bouyer 	u_int8_t dma;
   1978         1.9    bouyer 	u_int8_t channel;
   1979         1.9    bouyer {
   1980         1.9    bouyer 	if (dma)
   1981         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1982         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1983         1.9    bouyer 	else
   1984         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1985         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1986        1.53    bouyer }
   1987        1.53    bouyer 
   1988        1.53    bouyer void
   1989       1.116      fvdl amd7x6_chip_map(sc, pa)
   1990        1.53    bouyer 	struct pciide_softc *sc;
   1991        1.53    bouyer 	struct pci_attach_args *pa;
   1992        1.53    bouyer {
   1993        1.53    bouyer 	struct pciide_channel *cp;
   1994        1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1995        1.77    bouyer 	int channel;
   1996        1.53    bouyer 	pcireg_t chanenable;
   1997        1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1998        1.53    bouyer 
   1999        1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2000        1.53    bouyer 		return;
   2001        1.77    bouyer 	printf("%s: bus-master DMA support present",
   2002        1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2003        1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   2004        1.77    bouyer 	printf("\n");
   2005        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2006        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2007        1.67    bouyer 	if (sc->sc_dma_ok) {
   2008        1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2009        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2010        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2011        1.67    bouyer 	}
   2012        1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2013        1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2014       1.116      fvdl 
   2015       1.145    bouyer 	switch (sc->sc_pp->ide_product) {
   2016       1.145    bouyer 	case PCI_PRODUCT_AMD_PBC766_IDE:
   2017       1.145    bouyer 	case PCI_PRODUCT_AMD_PBC768_IDE:
   2018       1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 5;
   2019       1.145    bouyer 		break;
   2020       1.145    bouyer 	default:
   2021       1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 4;
   2022       1.145    bouyer 	}
   2023       1.116      fvdl 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   2024        1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2025        1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2026       1.116      fvdl 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
   2027        1.53    bouyer 
   2028       1.116      fvdl 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   2029        1.53    bouyer 	    DEBUG_PROBE);
   2030        1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2031        1.53    bouyer 		cp = &sc->pciide_channels[channel];
   2032        1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2033        1.53    bouyer 			continue;
   2034        1.53    bouyer 
   2035       1.116      fvdl 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2036        1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2037        1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2038        1.53    bouyer 			continue;
   2039        1.53    bouyer 		}
   2040        1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2041        1.53    bouyer 		    pciide_pci_intr);
   2042        1.53    bouyer 
   2043        1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   2044       1.116      fvdl 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   2045        1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2046        1.53    bouyer 		if (cp->hw_ok == 0)
   2047        1.53    bouyer 			continue;
   2048        1.53    bouyer 
   2049       1.116      fvdl 		amd7x6_setup_channel(&cp->wdc_channel);
   2050        1.53    bouyer 	}
   2051       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
   2052        1.53    bouyer 	    chanenable);
   2053        1.53    bouyer 	return;
   2054        1.53    bouyer }
   2055        1.53    bouyer 
   2056        1.53    bouyer void
   2057       1.116      fvdl amd7x6_setup_channel(chp)
   2058        1.53    bouyer 	struct channel_softc *chp;
   2059        1.53    bouyer {
   2060        1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2061        1.53    bouyer 	u_int8_t idedma_ctl;
   2062        1.53    bouyer 	int mode, drive;
   2063        1.53    bouyer 	struct ata_drive_datas *drvp;
   2064        1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2065        1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2066        1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2067        1.78    bouyer 	int rev = PCI_REVISION(
   2068        1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2069        1.80    bouyer #endif
   2070        1.53    bouyer 
   2071        1.53    bouyer 	idedma_ctl = 0;
   2072       1.116      fvdl 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
   2073       1.116      fvdl 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
   2074       1.116      fvdl 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2075       1.116      fvdl 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2076        1.53    bouyer 
   2077        1.53    bouyer 	/* setup DMA if needed */
   2078        1.53    bouyer 	pciide_channel_dma_setup(cp);
   2079        1.53    bouyer 
   2080        1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2081        1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2082        1.53    bouyer 		/* If no drive, skip */
   2083        1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2084        1.53    bouyer 			continue;
   2085        1.53    bouyer 		/* add timing values, setup DMA if needed */
   2086        1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2087        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2088        1.53    bouyer 			mode = drvp->PIO_mode;
   2089        1.53    bouyer 			goto pio;
   2090        1.53    bouyer 		}
   2091        1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2092        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2093        1.53    bouyer 			/* use Ultra/DMA */
   2094        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2095       1.116      fvdl 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2096       1.116      fvdl 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2097       1.116      fvdl 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2098       1.116      fvdl 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2099        1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2100        1.53    bouyer 			mode = drvp->PIO_mode;
   2101        1.53    bouyer 		} else {
   2102        1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2103        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2104        1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2105        1.78    bouyer 			/*
   2106        1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2107        1.78    bouyer 			 * with all drives, so it can be disabled by
   2108        1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2109        1.78    bouyer 			 * triggered.
   2110        1.78    bouyer 			 */
   2111       1.116      fvdl 			if (sc->sc_pp->ide_product ==
   2112       1.116      fvdl 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2113       1.116      fvdl 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2114        1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2115        1.78    bouyer 				    "to chip revision\n",
   2116        1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2117        1.78    bouyer 				    chp->channel, drive);
   2118        1.78    bouyer 				mode = drvp->PIO_mode;
   2119        1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2120        1.78    bouyer 				goto pio;
   2121        1.78    bouyer 			}
   2122        1.78    bouyer #endif
   2123        1.53    bouyer 			/* mode = min(pio, dma+2) */
   2124        1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2125        1.53    bouyer 				mode = drvp->PIO_mode;
   2126        1.53    bouyer 			else
   2127        1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2128        1.53    bouyer 		}
   2129        1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2130        1.53    bouyer 
   2131        1.53    bouyer pio:		/* setup PIO mode */
   2132        1.53    bouyer 		if (mode <= 2) {
   2133        1.53    bouyer 			drvp->DMA_mode = 0;
   2134        1.53    bouyer 			drvp->PIO_mode = 0;
   2135        1.53    bouyer 			mode = 0;
   2136        1.53    bouyer 		} else {
   2137        1.53    bouyer 			drvp->PIO_mode = mode;
   2138        1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2139        1.53    bouyer 		}
   2140        1.53    bouyer 		datatim_reg |=
   2141       1.116      fvdl 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2142       1.116      fvdl 			amd7x6_pio_set[mode]) |
   2143       1.116      fvdl 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2144       1.116      fvdl 			amd7x6_pio_rec[mode]);
   2145        1.53    bouyer 	}
   2146        1.53    bouyer 	if (idedma_ctl != 0) {
   2147        1.53    bouyer 		/* Add software bits in status register */
   2148        1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2149        1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2150        1.53    bouyer 		    idedma_ctl);
   2151        1.53    bouyer 	}
   2152        1.53    bouyer 	pciide_print_modes(cp);
   2153       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
   2154       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
   2155         1.9    bouyer }
   2156         1.9    bouyer 
   2157         1.9    bouyer void
   2158        1.41    bouyer apollo_chip_map(sc, pa)
   2159         1.9    bouyer 	struct pciide_softc *sc;
   2160        1.41    bouyer 	struct pci_attach_args *pa;
   2161         1.9    bouyer {
   2162        1.41    bouyer 	struct pciide_channel *cp;
   2163        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2164        1.41    bouyer 	int channel;
   2165       1.113    bouyer 	u_int32_t ideconf;
   2166        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2167       1.113    bouyer 	pcitag_t pcib_tag;
   2168       1.113    bouyer 	pcireg_t pcib_id, pcib_class;
   2169        1.41    bouyer 
   2170        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2171        1.41    bouyer 		return;
   2172       1.113    bouyer 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2173       1.113    bouyer 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2174       1.113    bouyer 	/* and read ID and rev of the ISA bridge */
   2175       1.113    bouyer 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2176       1.113    bouyer 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2177       1.113    bouyer 	printf(": VIA Technologies ");
   2178       1.113    bouyer 	switch (PCI_PRODUCT(pcib_id)) {
   2179       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2180       1.113    bouyer 		printf("VT82C586 (Apollo VP) ");
   2181       1.113    bouyer 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2182       1.113    bouyer 			printf("ATA33 controller\n");
   2183       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2184       1.113    bouyer 		} else {
   2185       1.113    bouyer 			printf("controller\n");
   2186       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   2187       1.113    bouyer 		}
   2188       1.113    bouyer 		break;
   2189       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2190       1.113    bouyer 		printf("VT82C596A (Apollo Pro) ");
   2191       1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2192       1.113    bouyer 			printf("ATA66 controller\n");
   2193       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2194       1.113    bouyer 		} else {
   2195       1.113    bouyer 			printf("ATA33 controller\n");
   2196       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2197       1.113    bouyer 		}
   2198       1.113    bouyer 		break;
   2199       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2200       1.113    bouyer 		printf("VT82C686A (Apollo KX133) ");
   2201       1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2202       1.113    bouyer 			printf("ATA100 controller\n");
   2203       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2204       1.113    bouyer 		} else {
   2205       1.113    bouyer 			printf("ATA66 controller\n");
   2206       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2207       1.113    bouyer 		}
   2208       1.133  augustss 		break;
   2209   1.153.2.3        tv 	case PCI_PRODUCT_VIATECH_VT8231:
   2210   1.153.2.3        tv 		printf("VT8231 ATA100 controller\n");
   2211   1.153.2.3        tv 		sc->sc_wdcdev.UDMA_cap = 5;
   2212   1.153.2.3        tv 		break;
   2213       1.133  augustss 	case PCI_PRODUCT_VIATECH_VT8233:
   2214       1.133  augustss 		printf("VT8233 ATA100 controller\n");
   2215   1.153.2.5     lukem 		sc->sc_wdcdev.UDMA_cap = 5;
   2216   1.153.2.5     lukem 		break;
   2217   1.153.2.5     lukem 	case PCI_PRODUCT_VIATECH_VT8233A:
   2218   1.153.2.5     lukem 		printf("VT8233A ATA133 controller\n");
   2219  1.153.2.10      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   2220  1.153.2.10      tron 		break;
   2221  1.153.2.10      tron 	case PCI_PRODUCT_VIATECH_VT8235:
   2222  1.153.2.10      tron 		printf("VT8235 ATA133 controller\n");
   2223   1.153.2.8      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   2224       1.115      fvdl 		break;
   2225       1.113    bouyer 	default:
   2226       1.113    bouyer 		printf("unknown ATA controller\n");
   2227       1.113    bouyer 		sc->sc_wdcdev.UDMA_cap = 0;
   2228       1.113    bouyer 	}
   2229       1.113    bouyer 
   2230        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2231        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2232        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2233        1.41    bouyer 	printf("\n");
   2234        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2235        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2236        1.41    bouyer 	if (sc->sc_dma_ok) {
   2237        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2238        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2239       1.113    bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2240        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2241        1.41    bouyer 	}
   2242        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2243        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2244        1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2245        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2246        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2247         1.9    bouyer 
   2248        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2249         1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2250        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2251        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2252        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2253       1.113    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2254       1.104    bouyer 	    DEBUG_PROBE);
   2255         1.9    bouyer 
   2256        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2257        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2258        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2259        1.41    bouyer 			continue;
   2260        1.41    bouyer 
   2261        1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2262        1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2263        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2264        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2265        1.46   mycroft 			continue;
   2266        1.41    bouyer 		}
   2267        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2268        1.41    bouyer 		    pciide_pci_intr);
   2269        1.41    bouyer 		if (cp->hw_ok == 0)
   2270        1.41    bouyer 			continue;
   2271        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2272        1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2273        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2274        1.41    bouyer 			    ideconf);
   2275        1.41    bouyer 		}
   2276        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2277        1.41    bouyer 
   2278        1.41    bouyer 		if (cp->hw_ok == 0)
   2279        1.41    bouyer 			continue;
   2280        1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2281        1.28    bouyer 	}
   2282        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2283        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2284        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2285        1.28    bouyer }
   2286        1.28    bouyer 
   2287        1.28    bouyer void
   2288        1.28    bouyer apollo_setup_channel(chp)
   2289        1.28    bouyer 	struct channel_softc *chp;
   2290        1.28    bouyer {
   2291        1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2292        1.28    bouyer 	u_int8_t idedma_ctl;
   2293        1.28    bouyer 	int mode, drive;
   2294        1.28    bouyer 	struct ata_drive_datas *drvp;
   2295        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2296        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2297        1.28    bouyer 
   2298        1.28    bouyer 	idedma_ctl = 0;
   2299        1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2300        1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2301        1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2302       1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2303        1.28    bouyer 
   2304        1.28    bouyer 	/* setup DMA if needed */
   2305        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2306         1.9    bouyer 
   2307        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2308        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2309        1.28    bouyer 		/* If no drive, skip */
   2310        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2311        1.28    bouyer 			continue;
   2312        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2313        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2314        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2315        1.28    bouyer 			mode = drvp->PIO_mode;
   2316        1.28    bouyer 			goto pio;
   2317         1.8  drochner 		}
   2318        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2319        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2320        1.28    bouyer 			/* use Ultra/DMA */
   2321        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2322        1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2323       1.113    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2324   1.153.2.8      tron 			if (sc->sc_wdcdev.UDMA_cap == 6) {
   2325   1.153.2.8      tron 				/* 8233a */
   2326   1.153.2.8      tron 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2327   1.153.2.8      tron 				    drive, apollo_udma133_tim[drvp->UDMA_mode]);
   2328   1.153.2.8      tron 			} else if (sc->sc_wdcdev.UDMA_cap == 5) {
   2329       1.113    bouyer 				/* 686b */
   2330       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2331       1.113    bouyer 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2332       1.113    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2333       1.113    bouyer 				/* 596b or 686a */
   2334       1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2335       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2336       1.113    bouyer 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2337       1.113    bouyer 			} else {
   2338       1.113    bouyer 				/* 596a or 586b */
   2339       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2340       1.113    bouyer 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2341       1.113    bouyer 			}
   2342        1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2343        1.28    bouyer 			mode = drvp->PIO_mode;
   2344        1.28    bouyer 		} else {
   2345        1.28    bouyer 			/* use Multiword DMA */
   2346        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2347        1.28    bouyer 			/* mode = min(pio, dma+2) */
   2348        1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2349        1.28    bouyer 				mode = drvp->PIO_mode;
   2350        1.28    bouyer 			else
   2351        1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2352         1.8  drochner 		}
   2353        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2354        1.28    bouyer 
   2355        1.28    bouyer pio:		/* setup PIO mode */
   2356        1.37    bouyer 		if (mode <= 2) {
   2357        1.37    bouyer 			drvp->DMA_mode = 0;
   2358        1.37    bouyer 			drvp->PIO_mode = 0;
   2359        1.37    bouyer 			mode = 0;
   2360        1.37    bouyer 		} else {
   2361        1.37    bouyer 			drvp->PIO_mode = mode;
   2362        1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2363        1.37    bouyer 		}
   2364        1.28    bouyer 		datatim_reg |=
   2365        1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2366        1.28    bouyer 			apollo_pio_set[mode]) |
   2367        1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2368        1.28    bouyer 			apollo_pio_rec[mode]);
   2369        1.28    bouyer 	}
   2370        1.28    bouyer 	if (idedma_ctl != 0) {
   2371        1.28    bouyer 		/* Add software bits in status register */
   2372        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2373        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2374        1.28    bouyer 		    idedma_ctl);
   2375         1.9    bouyer 	}
   2376        1.28    bouyer 	pciide_print_modes(cp);
   2377        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2378        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2379         1.9    bouyer }
   2380         1.6       cgd 
   2381        1.18  drochner void
   2382        1.41    bouyer cmd_channel_map(pa, sc, channel)
   2383         1.9    bouyer 	struct pci_attach_args *pa;
   2384        1.41    bouyer 	struct pciide_softc *sc;
   2385        1.41    bouyer 	int channel;
   2386         1.9    bouyer {
   2387        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2388        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2389        1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2390       1.139    bouyer 	int interface, one_channel;
   2391        1.70    bouyer 
   2392        1.70    bouyer 	/*
   2393        1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2394        1.70    bouyer 	 * In this case, we have to fake interface
   2395        1.70    bouyer 	 */
   2396        1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2397        1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2398        1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2399        1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2400        1.70    bouyer 		    CMD_CONF_DSA1)
   2401        1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2402        1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2403        1.70    bouyer 	} else {
   2404        1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2405        1.70    bouyer 	}
   2406         1.6       cgd 
   2407        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2408        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2409        1.41    bouyer 	cp->wdc_channel.channel = channel;
   2410        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2411        1.41    bouyer 
   2412       1.139    bouyer 	/*
   2413       1.139    bouyer 	 * Older CMD64X doesn't have independant channels
   2414       1.139    bouyer 	 */
   2415       1.139    bouyer 	switch (sc->sc_pp->ide_product) {
   2416       1.139    bouyer 	case PCI_PRODUCT_CMDTECH_649:
   2417       1.139    bouyer 		one_channel = 0;
   2418       1.139    bouyer 		break;
   2419       1.139    bouyer 	default:
   2420       1.139    bouyer 		one_channel = 1;
   2421       1.139    bouyer 		break;
   2422       1.139    bouyer 	}
   2423       1.139    bouyer 
   2424       1.139    bouyer 	if (channel > 0 && one_channel) {
   2425        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2426        1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2427        1.41    bouyer 	} else {
   2428        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2429        1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2430        1.41    bouyer 	}
   2431        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2432        1.41    bouyer 		printf("%s %s channel: "
   2433        1.41    bouyer 		    "can't allocate memory for command queue",
   2434        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2435        1.41    bouyer 		    return;
   2436        1.18  drochner 	}
   2437        1.18  drochner 
   2438        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2439        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2440        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2441        1.41    bouyer 	    "configured" : "wired",
   2442        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2443        1.41    bouyer 	    "native-PCI" : "compatibility");
   2444         1.5       cgd 
   2445         1.9    bouyer 	/*
   2446         1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2447         1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2448         1.9    bouyer 	 * the whole device
   2449         1.9    bouyer 	 */
   2450        1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2451        1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2452        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2453        1.18  drochner 		return;
   2454        1.18  drochner 	}
   2455        1.18  drochner 
   2456        1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2457        1.18  drochner 	if (cp->hw_ok == 0)
   2458        1.18  drochner 		return;
   2459        1.41    bouyer 	if (channel == 1) {
   2460        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2461        1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2462        1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2463        1.24    bouyer 			    CMD_CTRL, ctrl);
   2464        1.18  drochner 		}
   2465        1.18  drochner 	}
   2466        1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2467        1.41    bouyer }
   2468        1.41    bouyer 
   2469        1.41    bouyer int
   2470        1.41    bouyer cmd_pci_intr(arg)
   2471        1.41    bouyer 	void *arg;
   2472        1.41    bouyer {
   2473        1.41    bouyer 	struct pciide_softc *sc = arg;
   2474        1.41    bouyer 	struct pciide_channel *cp;
   2475        1.41    bouyer 	struct channel_softc *wdc_cp;
   2476        1.41    bouyer 	int i, rv, crv;
   2477        1.41    bouyer 	u_int32_t priirq, secirq;
   2478        1.41    bouyer 
   2479        1.41    bouyer 	rv = 0;
   2480        1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2481        1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2482        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2483        1.41    bouyer 		cp = &sc->pciide_channels[i];
   2484        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2485        1.41    bouyer 		/* If a compat channel skip. */
   2486        1.41    bouyer 		if (cp->compat)
   2487        1.41    bouyer 			continue;
   2488        1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2489        1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2490        1.41    bouyer 			crv = wdcintr(wdc_cp);
   2491        1.41    bouyer 			if (crv == 0)
   2492        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2493        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2494        1.41    bouyer 			else
   2495        1.41    bouyer 				rv = 1;
   2496        1.41    bouyer 		}
   2497        1.41    bouyer 	}
   2498        1.41    bouyer 	return rv;
   2499        1.14    bouyer }
   2500        1.14    bouyer 
   2501        1.14    bouyer void
   2502        1.41    bouyer cmd_chip_map(sc, pa)
   2503        1.14    bouyer 	struct pciide_softc *sc;
   2504        1.41    bouyer 	struct pci_attach_args *pa;
   2505        1.14    bouyer {
   2506        1.41    bouyer 	int channel;
   2507        1.39       mrg 
   2508        1.41    bouyer 	/*
   2509        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2510        1.41    bouyer 	 * and base adresses registers can be disabled at
   2511        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2512        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2513        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2514        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2515        1.41    bouyer 	 * can't be disabled.
   2516        1.41    bouyer 	 */
   2517        1.41    bouyer 
   2518        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2519        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2520        1.41    bouyer 		return;
   2521        1.41    bouyer #endif
   2522        1.41    bouyer 
   2523        1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2524        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2525        1.41    bouyer 	sc->sc_dma_ok = 0;
   2526        1.41    bouyer 
   2527        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2528        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2529        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2530        1.41    bouyer 
   2531        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2532        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2533        1.41    bouyer 	}
   2534        1.14    bouyer }
   2535        1.14    bouyer 
   2536        1.14    bouyer void
   2537        1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2538        1.14    bouyer 	struct pciide_softc *sc;
   2539        1.41    bouyer 	struct pci_attach_args *pa;
   2540        1.41    bouyer {
   2541        1.41    bouyer 	struct pciide_channel *cp;
   2542        1.28    bouyer 	int channel;
   2543       1.149   mycroft 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2544        1.28    bouyer 
   2545        1.41    bouyer 	/*
   2546        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2547        1.41    bouyer 	 * and base adresses registers can be disabled at
   2548        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2549        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2550        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2551        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2552        1.41    bouyer 	 * can't be disabled.
   2553        1.41    bouyer 	 */
   2554        1.41    bouyer 
   2555        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2556        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2557        1.41    bouyer 		return;
   2558        1.41    bouyer #endif
   2559        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2560        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2561        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2562        1.41    bouyer 	printf("\n");
   2563        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2564        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2565        1.67    bouyer 	if (sc->sc_dma_ok) {
   2566        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2567        1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2568        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2569       1.135    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2570       1.135    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2571       1.135    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2572       1.135    bouyer 			break;
   2573        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2574        1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2575        1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2576        1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2577        1.82    bouyer 			break;
   2578        1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2579        1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2580        1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2581        1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2582        1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2583        1.83    bouyer 			/*
   2584        1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2585        1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2586        1.83    bouyer 			 * doing
   2587        1.83    bouyer 			 */
   2588        1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2589        1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2590        1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2591        1.83    bouyer #endif
   2592       1.136       wiz 				/* explicitly disable UDMA */
   2593        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2594        1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2595        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2596        1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2597        1.82    bouyer 			}
   2598        1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2599        1.72      tron 			break;
   2600        1.72      tron 		default:
   2601        1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2602        1.70    bouyer 		}
   2603        1.67    bouyer 	}
   2604        1.41    bouyer 
   2605        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2606        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2607        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2608        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2609        1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2610        1.41    bouyer 
   2611        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2612        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2613        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2614        1.28    bouyer 		DEBUG_PROBE);
   2615        1.41    bouyer 
   2616        1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2617        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2618        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2619        1.41    bouyer 		if (cp->hw_ok == 0)
   2620        1.41    bouyer 			continue;
   2621        1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2622        1.28    bouyer 	}
   2623        1.84    bouyer 	/*
   2624        1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2625        1.84    bouyer 	 * bits
   2626        1.84    bouyer 	 */
   2627        1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2628        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2629        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2630        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2631        1.28    bouyer 	    DEBUG_PROBE);
   2632        1.28    bouyer }
   2633        1.28    bouyer 
   2634        1.28    bouyer void
   2635        1.70    bouyer cmd0643_9_setup_channel(chp)
   2636        1.14    bouyer 	struct channel_softc *chp;
   2637        1.28    bouyer {
   2638        1.14    bouyer 	struct ata_drive_datas *drvp;
   2639        1.14    bouyer 	u_int8_t tim;
   2640        1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2641        1.28    bouyer 	int drive;
   2642        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2643        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2644        1.28    bouyer 
   2645        1.28    bouyer 	idedma_ctl = 0;
   2646        1.28    bouyer 	/* setup DMA if needed */
   2647        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2648        1.14    bouyer 
   2649        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2650        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2651        1.28    bouyer 		/* If no drive, skip */
   2652        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2653        1.28    bouyer 			continue;
   2654        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2655        1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2656        1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2657        1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2658        1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2659       1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2660        1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2661        1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2662        1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2663        1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2664        1.70    bouyer 				    CMD_BICSR) &
   2665        1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2666        1.70    bouyer 					drvp->UDMA_mode = 2;
   2667        1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2668        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2669        1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2670        1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2671        1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2672        1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2673        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2674        1.70    bouyer 				udma_reg |=
   2675        1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2676        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2677        1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2678        1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2679        1.70    bouyer 			} else {
   2680        1.70    bouyer 				/*
   2681        1.70    bouyer 				 * use Multiword DMA.
   2682        1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2683        1.70    bouyer 				 * so adjust DMA mode if needed
   2684        1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2685        1.70    bouyer 				 */
   2686        1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2687        1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2688        1.70    bouyer 					    sc->sc_tag,
   2689        1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2690        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2691        1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2692        1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2693        1.70    bouyer 					    udma_reg);
   2694        1.70    bouyer 				}
   2695        1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2696        1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2697        1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2698        1.70    bouyer 				}
   2699        1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2700        1.14    bouyer 			}
   2701        1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2702        1.14    bouyer 		}
   2703        1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2704        1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2705        1.28    bouyer 	}
   2706        1.28    bouyer 	if (idedma_ctl != 0) {
   2707        1.28    bouyer 		/* Add software bits in status register */
   2708        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2709        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2710        1.28    bouyer 		    idedma_ctl);
   2711        1.14    bouyer 	}
   2712        1.28    bouyer 	pciide_print_modes(cp);
   2713        1.72      tron }
   2714        1.72      tron 
   2715        1.72      tron void
   2716        1.79    bouyer cmd646_9_irqack(chp)
   2717        1.72      tron 	struct channel_softc *chp;
   2718        1.72      tron {
   2719        1.72      tron 	u_int32_t priirq, secirq;
   2720        1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2721        1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2722        1.72      tron 
   2723        1.72      tron 	if (chp->channel == 0) {
   2724        1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2725        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2726        1.72      tron 	} else {
   2727        1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2728        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2729        1.72      tron 	}
   2730        1.72      tron 	pciide_irqack(chp);
   2731         1.1       cgd }
   2732         1.1       cgd 
   2733        1.18  drochner void
   2734        1.41    bouyer cy693_chip_map(sc, pa)
   2735        1.18  drochner 	struct pciide_softc *sc;
   2736        1.41    bouyer 	struct pci_attach_args *pa;
   2737        1.41    bouyer {
   2738        1.41    bouyer 	struct pciide_channel *cp;
   2739        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2740        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2741        1.41    bouyer 
   2742        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2743        1.41    bouyer 		return;
   2744        1.41    bouyer 	/*
   2745        1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2746        1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2747        1.41    bouyer 	 * the real channel
   2748        1.41    bouyer 	 */
   2749        1.41    bouyer 	if (pa->pa_function == 1) {
   2750        1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2751        1.41    bouyer 	} else if (pa->pa_function == 2) {
   2752        1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2753        1.41    bouyer 	} else {
   2754        1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2755        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2756        1.41    bouyer 		return;
   2757        1.41    bouyer 	}
   2758        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2759        1.41    bouyer 		printf("%s: bus-master DMA support present",
   2760        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2761        1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2762        1.41    bouyer 	} else {
   2763        1.41    bouyer 		printf("%s: hardware does not support DMA",
   2764        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2765        1.41    bouyer 		sc->sc_dma_ok = 0;
   2766        1.41    bouyer 	}
   2767        1.41    bouyer 	printf("\n");
   2768        1.39       mrg 
   2769        1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2770        1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2771        1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2772        1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2773        1.61   thorpej 		sc->sc_dma_ok = 0;
   2774        1.61   thorpej 	}
   2775        1.61   thorpej 
   2776        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2777        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2778        1.67    bouyer 	if (sc->sc_dma_ok) {
   2779        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2780        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2781        1.67    bouyer 	}
   2782        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2783        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2784        1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2785        1.18  drochner 
   2786        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2787        1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2788        1.39       mrg 
   2789        1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2790        1.41    bouyer 	cp = &sc->pciide_channels[0];
   2791        1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2792        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2793        1.41    bouyer 	cp->wdc_channel.channel = 0;
   2794        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2795        1.41    bouyer 	cp->wdc_channel.ch_queue =
   2796        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2797        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2798        1.41    bouyer 		printf("%s primary channel: "
   2799        1.41    bouyer 		    "can't allocate memory for command queue",
   2800        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2801        1.41    bouyer 		return;
   2802        1.41    bouyer 	}
   2803        1.41    bouyer 	printf("%s: primary channel %s to ",
   2804        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2805        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2806        1.41    bouyer 	    "configured" : "wired");
   2807        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2808        1.41    bouyer 		printf("native-PCI");
   2809        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2810        1.41    bouyer 		    pciide_pci_intr);
   2811        1.41    bouyer 	} else {
   2812        1.41    bouyer 		printf("compatibility");
   2813        1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2814        1.41    bouyer 		    &cmdsize, &ctlsize);
   2815        1.41    bouyer 	}
   2816        1.41    bouyer 	printf(" mode\n");
   2817        1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2818        1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2819        1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2820        1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2821        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2822        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2823        1.41    bouyer 	}
   2824        1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2825        1.41    bouyer 	if (cp->hw_ok == 0)
   2826        1.41    bouyer 		return;
   2827        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2828        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2829        1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2830        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2831        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2832        1.28    bouyer }
   2833        1.28    bouyer 
   2834        1.28    bouyer void
   2835        1.28    bouyer cy693_setup_channel(chp)
   2836        1.18  drochner 	struct channel_softc *chp;
   2837        1.28    bouyer {
   2838        1.18  drochner 	struct ata_drive_datas *drvp;
   2839        1.18  drochner 	int drive;
   2840        1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2841        1.18  drochner 	u_int32_t idedma_ctl;
   2842        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2843        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2844        1.41    bouyer 	int dma_mode = -1;
   2845         1.9    bouyer 
   2846        1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2847        1.28    bouyer 
   2848        1.28    bouyer 	/* setup DMA if needed */
   2849        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2850        1.28    bouyer 
   2851        1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2852        1.18  drochner 		drvp = &chp->ch_drive[drive];
   2853        1.18  drochner 		/* If no drive, skip */
   2854        1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2855        1.18  drochner 			continue;
   2856        1.18  drochner 		/* add timing values, setup DMA if needed */
   2857        1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2858        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2859        1.41    bouyer 			/* use Multiword DMA */
   2860        1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2861        1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2862        1.18  drochner 		}
   2863        1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2864        1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2865        1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2866        1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2867        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2868        1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2869        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2870        1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2871        1.18  drochner 	}
   2872        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2873        1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2874        1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2875        1.61   thorpej 
   2876        1.61   thorpej 	if (dma_mode == -1)
   2877        1.61   thorpej 		dma_mode = 0;
   2878        1.61   thorpej 
   2879        1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   2880        1.61   thorpej 		/* Note: `multiple' is implied. */
   2881        1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   2882        1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   2883        1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2884        1.61   thorpej 	}
   2885        1.61   thorpej 
   2886        1.28    bouyer 	pciide_print_modes(cp);
   2887        1.61   thorpej 
   2888        1.18  drochner 	if (idedma_ctl != 0) {
   2889        1.18  drochner 		/* Add software bits in status register */
   2890        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2891        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2892         1.9    bouyer 	}
   2893         1.1       cgd }
   2894         1.1       cgd 
   2895  1.153.2.12     grant static struct sis_hostbr_type {
   2896  1.153.2.12     grant 	u_int16_t id;
   2897  1.153.2.12     grant 	u_int8_t rev;
   2898  1.153.2.12     grant 	u_int8_t udma_mode;
   2899  1.153.2.12     grant 	char *name;
   2900  1.153.2.12     grant 	u_int8_t type;
   2901  1.153.2.12     grant #define SIS_TYPE_NOUDMA	0
   2902  1.153.2.12     grant #define SIS_TYPE_66	1
   2903  1.153.2.12     grant #define SIS_TYPE_100OLD	2
   2904  1.153.2.12     grant #define SIS_TYPE_100NEW 3
   2905  1.153.2.12     grant #define SIS_TYPE_133OLD 4
   2906  1.153.2.12     grant #define SIS_TYPE_133NEW 5
   2907  1.153.2.12     grant #define SIS_TYPE_SOUTH	6
   2908  1.153.2.12     grant } sis_hostbr_type[] = {
   2909  1.153.2.12     grant 	/* Most infos here are from sos (at) freebsd.org */
   2910  1.153.2.12     grant 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
   2911  1.153.2.12     grant #if 0
   2912  1.153.2.12     grant 	/*
   2913  1.153.2.12     grant 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   2914  1.153.2.12     grant 	 * have problems with UDMA (info provided by Christos)
   2915  1.153.2.12     grant 	 */
   2916  1.153.2.12     grant 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
   2917  1.153.2.12     grant #endif
   2918  1.153.2.12     grant 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
   2919  1.153.2.12     grant 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
   2920  1.153.2.12     grant 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
   2921  1.153.2.12     grant 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
   2922  1.153.2.12     grant 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
   2923  1.153.2.12     grant 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
   2924  1.153.2.12     grant 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
   2925  1.153.2.12     grant 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
   2926  1.153.2.12     grant 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
   2927  1.153.2.12     grant 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
   2928  1.153.2.12     grant 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
   2929  1.153.2.12     grant 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
   2930  1.153.2.12     grant 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
   2931  1.153.2.12     grant 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
   2932  1.153.2.12     grant 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
   2933  1.153.2.12     grant 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
   2934  1.153.2.12     grant 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
   2935  1.153.2.12     grant 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
   2936  1.153.2.12     grant 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
   2937  1.153.2.12     grant 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
   2938  1.153.2.12     grant 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
   2939  1.153.2.12     grant 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
   2940  1.153.2.12     grant 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
   2941  1.153.2.12     grant 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
   2942  1.153.2.12     grant 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
   2943  1.153.2.12     grant 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
   2944  1.153.2.12     grant 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
   2945  1.153.2.12     grant 	/*
   2946  1.153.2.12     grant 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
   2947  1.153.2.12     grant 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
   2948  1.153.2.12     grant 	 */
   2949  1.153.2.12     grant 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
   2950  1.153.2.12     grant 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
   2951  1.153.2.12     grant };
   2952  1.153.2.12     grant 
   2953  1.153.2.12     grant static struct sis_hostbr_type *sis_hostbr_type_match;
   2954  1.153.2.12     grant 
   2955       1.130      tron static int
   2956       1.130      tron sis_hostbr_match(pa)
   2957       1.130      tron 	struct pci_attach_args *pa;
   2958       1.130      tron {
   2959  1.153.2.12     grant 	int i;
   2960  1.153.2.12     grant 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
   2961  1.153.2.12     grant 		return 0;
   2962  1.153.2.12     grant 	sis_hostbr_type_match = NULL;
   2963  1.153.2.12     grant 	for (i = 0;
   2964  1.153.2.12     grant 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
   2965  1.153.2.12     grant 	    i++) {
   2966  1.153.2.12     grant 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
   2967  1.153.2.12     grant 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
   2968  1.153.2.12     grant 			sis_hostbr_type_match = &sis_hostbr_type[i];
   2969  1.153.2.12     grant 	}
   2970  1.153.2.12     grant 	return (sis_hostbr_type_match != NULL);
   2971  1.153.2.12     grant }
   2972  1.153.2.12     grant 
   2973  1.153.2.12     grant static int sis_south_match(pa)
   2974  1.153.2.12     grant 	struct pci_attach_args *pa;
   2975  1.153.2.12     grant {
   2976  1.153.2.12     grant 	return(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
   2977  1.153.2.12     grant 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
   2978  1.153.2.12     grant 		PCI_REVISION(pa->pa_class) >= 0x10);
   2979       1.130      tron }
   2980       1.130      tron 
   2981        1.18  drochner void
   2982        1.41    bouyer sis_chip_map(sc, pa)
   2983        1.41    bouyer 	struct pciide_softc *sc;
   2984        1.18  drochner 	struct pci_attach_args *pa;
   2985        1.41    bouyer {
   2986        1.18  drochner 	struct pciide_channel *cp;
   2987        1.41    bouyer 	int channel;
   2988        1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2989        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2990        1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2991        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2992         1.9    bouyer 
   2993        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2994        1.18  drochner 		return;
   2995  1.153.2.12     grant 	printf(": Silicon Integrated System ");
   2996  1.153.2.12     grant 	pci_find_device(NULL, sis_hostbr_match);
   2997  1.153.2.12     grant 	if (sis_hostbr_type_match) {
   2998  1.153.2.12     grant 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
   2999  1.153.2.12     grant 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
   3000  1.153.2.12     grant 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3001  1.153.2.12     grant 			    SIS_REG_57) & 0x7f);
   3002  1.153.2.12     grant 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3003  1.153.2.12     grant 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
   3004  1.153.2.12     grant 				printf("96X UDMA%d",
   3005  1.153.2.12     grant 				    sis_hostbr_type_match->udma_mode);
   3006  1.153.2.12     grant 				sc->sis_type = SIS_TYPE_133NEW;
   3007  1.153.2.12     grant 				sc->sc_wdcdev.UDMA_cap =
   3008  1.153.2.12     grant 			    	    sis_hostbr_type_match->udma_mode;
   3009  1.153.2.12     grant 			} else {
   3010  1.153.2.12     grant 				if (pci_find_device(NULL, sis_south_match)) {
   3011  1.153.2.12     grant 					sc->sis_type = SIS_TYPE_133OLD;
   3012  1.153.2.12     grant 					sc->sc_wdcdev.UDMA_cap =
   3013  1.153.2.12     grant 				    	    sis_hostbr_type_match->udma_mode;
   3014  1.153.2.12     grant 				} else {
   3015  1.153.2.12     grant 					sc->sis_type = SIS_TYPE_100NEW;
   3016  1.153.2.12     grant 					sc->sc_wdcdev.UDMA_cap =
   3017  1.153.2.12     grant 					    sis_hostbr_type_match->udma_mode;
   3018  1.153.2.12     grant 				}
   3019  1.153.2.12     grant 			}
   3020  1.153.2.12     grant 		} else {
   3021  1.153.2.12     grant 			sc->sis_type = sis_hostbr_type_match->type;
   3022  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap =
   3023  1.153.2.12     grant 		    	    sis_hostbr_type_match->udma_mode;
   3024  1.153.2.12     grant 		}
   3025  1.153.2.12     grant 		printf(sis_hostbr_type_match->name);
   3026  1.153.2.12     grant 	} else {
   3027  1.153.2.12     grant 		printf("5597/5598");
   3028  1.153.2.12     grant 		if (rev >= 0xd0) {
   3029  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap = 2;
   3030  1.153.2.12     grant 			sc->sis_type = SIS_TYPE_66;
   3031  1.153.2.12     grant 		} else {
   3032  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap = 0;
   3033  1.153.2.12     grant 			sc->sis_type = SIS_TYPE_NOUDMA;
   3034  1.153.2.12     grant 		}
   3035  1.153.2.12     grant 	}
   3036  1.153.2.12     grant 	printf(" IDE controller (rev. 0x%02x)\n", PCI_REVISION(pa->pa_class));
   3037        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3038        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3039        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3040        1.41    bouyer 	printf("\n");
   3041       1.121    bouyer 
   3042        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3043        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3044        1.51    bouyer 	if (sc->sc_dma_ok) {
   3045        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3046        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3047  1.153.2.12     grant 		if (sc->sis_type >= SIS_TYPE_66)
   3048        1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3049        1.51    bouyer 	}
   3050         1.9    bouyer 
   3051        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3052        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3053        1.15    bouyer 
   3054        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3055        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3056  1.153.2.12     grant 	switch(sc->sis_type) {
   3057  1.153.2.12     grant 	case SIS_TYPE_NOUDMA:
   3058  1.153.2.12     grant 	case SIS_TYPE_66:
   3059  1.153.2.12     grant 	case SIS_TYPE_100OLD:
   3060  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3061  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   3062  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   3063  1.153.2.12     grant 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
   3064  1.153.2.12     grant 		break;
   3065  1.153.2.12     grant 	case SIS_TYPE_100NEW:
   3066  1.153.2.12     grant 	case SIS_TYPE_133OLD:
   3067  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3068  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
   3069  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
   3070  1.153.2.12     grant 		break;
   3071  1.153.2.12     grant 	case SIS_TYPE_133NEW:
   3072  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis96x_setup_channel;
   3073  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
   3074  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
   3075  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
   3076  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
   3077  1.153.2.12     grant 		break;
   3078  1.153.2.12     grant 	}
   3079  1.153.2.12     grant 
   3080        1.41    bouyer 
   3081        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3082        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3083        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3084        1.41    bouyer 			continue;
   3085        1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   3086        1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   3087        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3088        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3089        1.46   mycroft 			continue;
   3090        1.41    bouyer 		}
   3091        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3092        1.41    bouyer 		    pciide_pci_intr);
   3093        1.41    bouyer 		if (cp->hw_ok == 0)
   3094        1.41    bouyer 			continue;
   3095        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3096        1.41    bouyer 			if (channel == 0)
   3097        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   3098        1.41    bouyer 			else
   3099        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   3100        1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   3101        1.41    bouyer 			    sis_ctr0);
   3102        1.41    bouyer 		}
   3103        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3104        1.41    bouyer 		if (cp->hw_ok == 0)
   3105        1.41    bouyer 			continue;
   3106  1.153.2.12     grant 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3107        1.41    bouyer 	}
   3108        1.28    bouyer }
   3109        1.28    bouyer 
   3110        1.28    bouyer void
   3111  1.153.2.12     grant sis96x_setup_channel(chp)
   3112  1.153.2.12     grant 	struct channel_softc *chp;
   3113  1.153.2.12     grant {
   3114  1.153.2.12     grant 	struct ata_drive_datas *drvp;
   3115  1.153.2.12     grant 	int drive;
   3116  1.153.2.12     grant 	u_int32_t sis_tim;
   3117  1.153.2.12     grant 	u_int32_t idedma_ctl;
   3118  1.153.2.12     grant 	int regtim;
   3119  1.153.2.12     grant 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3120  1.153.2.12     grant 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3121  1.153.2.12     grant 
   3122  1.153.2.12     grant 	sis_tim = 0;
   3123  1.153.2.12     grant 	idedma_ctl = 0;
   3124  1.153.2.12     grant 	/* setup DMA if needed */
   3125  1.153.2.12     grant 	pciide_channel_dma_setup(cp);
   3126  1.153.2.12     grant 
   3127  1.153.2.12     grant 	for (drive = 0; drive < 2; drive++) {
   3128  1.153.2.12     grant 		regtim = SIS_TIM133(
   3129  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
   3130  1.153.2.12     grant 		    chp->channel, drive);
   3131  1.153.2.12     grant 		drvp = &chp->ch_drive[drive];
   3132  1.153.2.12     grant 		/* If no drive, skip */
   3133  1.153.2.12     grant 		if ((drvp->drive_flags & DRIVE) == 0)
   3134  1.153.2.12     grant 			continue;
   3135  1.153.2.12     grant 		/* add timing values, setup DMA if needed */
   3136  1.153.2.12     grant 		if (drvp->drive_flags & DRIVE_UDMA) {
   3137  1.153.2.12     grant 			/* use Ultra/DMA */
   3138  1.153.2.12     grant 			drvp->drive_flags &= ~DRIVE_DMA;
   3139  1.153.2.12     grant 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3140  1.153.2.12     grant 			    SIS96x_REG_CBL(chp->channel)) & SIS96x_REG_CBL_33) {
   3141  1.153.2.12     grant 				if (drvp->UDMA_mode > 2)
   3142  1.153.2.12     grant 					drvp->UDMA_mode = 2;
   3143  1.153.2.12     grant 			}
   3144  1.153.2.12     grant 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
   3145  1.153.2.12     grant 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3146  1.153.2.12     grant 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3147  1.153.2.12     grant 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3148  1.153.2.12     grant 			/*
   3149  1.153.2.12     grant 			 * use Multiword DMA
   3150  1.153.2.12     grant 			 * Timings will be used for both PIO and DMA,
   3151  1.153.2.12     grant 			 * so adjust DMA mode if needed
   3152  1.153.2.12     grant 			 */
   3153  1.153.2.12     grant 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3154  1.153.2.12     grant 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3155  1.153.2.12     grant 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3156  1.153.2.12     grant 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3157  1.153.2.12     grant 				    drvp->PIO_mode - 2 : 0;
   3158  1.153.2.12     grant 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
   3159  1.153.2.12     grant 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3160  1.153.2.12     grant 		} else {
   3161  1.153.2.12     grant 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3162  1.153.2.12     grant 		}
   3163  1.153.2.12     grant 		WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
   3164  1.153.2.12     grant 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
   3165  1.153.2.12     grant 		    chp->channel, drive, sis_tim, regtim), DEBUG_PROBE);
   3166  1.153.2.12     grant 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
   3167  1.153.2.12     grant 	}
   3168  1.153.2.12     grant 	if (idedma_ctl != 0) {
   3169  1.153.2.12     grant 		/* Add software bits in status register */
   3170  1.153.2.12     grant 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3171  1.153.2.12     grant 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3172  1.153.2.12     grant 		    idedma_ctl);
   3173  1.153.2.12     grant 	}
   3174  1.153.2.12     grant 	pciide_print_modes(cp);
   3175  1.153.2.12     grant }
   3176  1.153.2.12     grant 
   3177  1.153.2.12     grant void
   3178        1.28    bouyer sis_setup_channel(chp)
   3179        1.15    bouyer 	struct channel_softc *chp;
   3180        1.28    bouyer {
   3181        1.15    bouyer 	struct ata_drive_datas *drvp;
   3182        1.28    bouyer 	int drive;
   3183        1.18  drochner 	u_int32_t sis_tim;
   3184        1.18  drochner 	u_int32_t idedma_ctl;
   3185        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3186        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3187        1.15    bouyer 
   3188        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   3189        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   3190        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   3191        1.28    bouyer 	    DEBUG_PROBE);
   3192        1.28    bouyer 	sis_tim = 0;
   3193        1.18  drochner 	idedma_ctl = 0;
   3194        1.28    bouyer 	/* setup DMA if needed */
   3195        1.28    bouyer 	pciide_channel_dma_setup(cp);
   3196        1.28    bouyer 
   3197        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   3198        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   3199        1.28    bouyer 		/* If no drive, skip */
   3200        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3201        1.28    bouyer 			continue;
   3202        1.28    bouyer 		/* add timing values, setup DMA if needed */
   3203        1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3204        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   3205        1.28    bouyer 			goto pio;
   3206        1.28    bouyer 
   3207        1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3208        1.28    bouyer 			/* use Ultra/DMA */
   3209        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3210  1.153.2.12     grant 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3211  1.153.2.12     grant 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->channel)) {
   3212  1.153.2.12     grant 				if (drvp->UDMA_mode > 2)
   3213  1.153.2.12     grant 					drvp->UDMA_mode = 2;
   3214  1.153.2.12     grant 			}
   3215  1.153.2.12     grant 			switch (sc->sis_type) {
   3216  1.153.2.12     grant 			case SIS_TYPE_66:
   3217  1.153.2.12     grant 			case SIS_TYPE_100OLD:
   3218  1.153.2.12     grant 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
   3219  1.153.2.12     grant 				    SIS_TIM66_UDMA_TIME_OFF(drive);
   3220  1.153.2.12     grant 				break;
   3221  1.153.2.12     grant 			case SIS_TYPE_100NEW:
   3222  1.153.2.12     grant 				sis_tim |=
   3223  1.153.2.12     grant 				    sis_udma100new_tim[drvp->UDMA_mode] <<
   3224  1.153.2.12     grant 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3225  1.153.2.12     grant 			case SIS_TYPE_133OLD:
   3226  1.153.2.12     grant 				sis_tim |=
   3227  1.153.2.12     grant 				    sis_udma133old_tim[drvp->UDMA_mode] <<
   3228  1.153.2.12     grant 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3229  1.153.2.12     grant 				break;
   3230  1.153.2.12     grant 			default:
   3231  1.153.2.12     grant 				printf("unknown SiS IDE type %d\n",
   3232  1.153.2.12     grant 				    sc->sis_type);
   3233  1.153.2.12     grant 			}
   3234        1.28    bouyer 		} else {
   3235        1.28    bouyer 			/*
   3236        1.28    bouyer 			 * use Multiword DMA
   3237        1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   3238        1.28    bouyer 			 * so adjust DMA mode if needed
   3239        1.28    bouyer 			 */
   3240        1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3241        1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3242        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3243        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3244        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3245        1.28    bouyer 			if (drvp->DMA_mode == 0)
   3246        1.28    bouyer 				drvp->PIO_mode = 0;
   3247        1.28    bouyer 		}
   3248        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3249  1.153.2.12     grant pio:		switch (sc->sis_type) {
   3250  1.153.2.12     grant 		case SIS_TYPE_NOUDMA:
   3251  1.153.2.12     grant 		case SIS_TYPE_66:
   3252  1.153.2.12     grant 		case SIS_TYPE_100OLD:
   3253  1.153.2.12     grant 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3254  1.153.2.12     grant 			    SIS_TIM66_ACT_OFF(drive);
   3255  1.153.2.12     grant 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3256  1.153.2.12     grant 			    SIS_TIM66_REC_OFF(drive);
   3257  1.153.2.12     grant 			break;
   3258  1.153.2.12     grant 		case SIS_TYPE_100NEW:
   3259  1.153.2.12     grant 		case SIS_TYPE_133OLD:
   3260  1.153.2.12     grant 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3261  1.153.2.12     grant 			    SIS_TIM100_ACT_OFF(drive);
   3262  1.153.2.12     grant 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3263  1.153.2.12     grant 			    SIS_TIM100_REC_OFF(drive);
   3264  1.153.2.12     grant 			break;
   3265  1.153.2.12     grant 		default:
   3266  1.153.2.12     grant 			printf("unknown SiS IDE type %d\n",
   3267  1.153.2.12     grant 			    sc->sis_type);
   3268  1.153.2.12     grant 		}
   3269        1.28    bouyer 	}
   3270        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3271        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3272        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3273        1.18  drochner 	if (idedma_ctl != 0) {
   3274        1.18  drochner 		/* Add software bits in status register */
   3275        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3276        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3277        1.18  drochner 	}
   3278        1.28    bouyer 	pciide_print_modes(cp);
   3279        1.18  drochner }
   3280        1.18  drochner 
   3281        1.18  drochner void
   3282        1.41    bouyer acer_chip_map(sc, pa)
   3283        1.41    bouyer 	struct pciide_softc *sc;
   3284        1.18  drochner 	struct pci_attach_args *pa;
   3285        1.41    bouyer {
   3286        1.18  drochner 	struct pciide_channel *cp;
   3287        1.41    bouyer 	int channel;
   3288        1.41    bouyer 	pcireg_t cr, interface;
   3289        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3290       1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3291        1.18  drochner 
   3292        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3293        1.18  drochner 		return;
   3294        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3295        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3296        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3297        1.41    bouyer 	printf("\n");
   3298        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3299        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3300        1.67    bouyer 	if (sc->sc_dma_ok) {
   3301       1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3302       1.124    bouyer 		if (rev >= 0x20) {
   3303       1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3304       1.124    bouyer 			if (rev >= 0xC4)
   3305       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
   3306       1.127   tsutsui 			else if (rev >= 0xC2)
   3307       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
   3308       1.124    bouyer 			else
   3309       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   3310       1.124    bouyer 		}
   3311        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3312        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3313        1.67    bouyer 	}
   3314        1.41    bouyer 
   3315        1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3316        1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3317        1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3318        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3319        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3320        1.30    bouyer 
   3321        1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3322        1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3323        1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3324        1.30    bouyer 
   3325        1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3326        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3327        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3328        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3329        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3330        1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3331        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3332        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3333        1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3334        1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3335        1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3336        1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3337        1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3338        1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3339        1.41    bouyer 	    PCI_CLASS_REG));
   3340        1.41    bouyer 
   3341       1.124    bouyer 	/* From linux: enable "Cable Detection" */
   3342       1.124    bouyer 	if (rev >= 0xC2) {
   3343       1.124    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3344       1.127   tsutsui 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3345       1.127   tsutsui 		    | ACER_0x4B_CDETECT);
   3346       1.124    bouyer 	}
   3347       1.124    bouyer 
   3348        1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3349        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3350        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3351        1.41    bouyer 			continue;
   3352        1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3353        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3354        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3355        1.41    bouyer 			continue;
   3356        1.41    bouyer 		}
   3357       1.124    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3358        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3359       1.124    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3360        1.41    bouyer 		if (cp->hw_ok == 0)
   3361        1.41    bouyer 			continue;
   3362        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3363        1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3364        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3365        1.41    bouyer 			    PCI_CLASS_REG, cr);
   3366        1.41    bouyer 		}
   3367        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3368        1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3369        1.30    bouyer 	}
   3370        1.30    bouyer }
   3371        1.30    bouyer 
   3372        1.30    bouyer void
   3373        1.30    bouyer acer_setup_channel(chp)
   3374        1.30    bouyer 	struct channel_softc *chp;
   3375        1.30    bouyer {
   3376        1.30    bouyer 	struct ata_drive_datas *drvp;
   3377        1.30    bouyer 	int drive;
   3378        1.30    bouyer 	u_int32_t acer_fifo_udma;
   3379        1.30    bouyer 	u_int32_t idedma_ctl;
   3380        1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3381        1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3382        1.30    bouyer 
   3383        1.30    bouyer 	idedma_ctl = 0;
   3384        1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3385        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3386        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3387        1.30    bouyer 	/* setup DMA if needed */
   3388        1.30    bouyer 	pciide_channel_dma_setup(cp);
   3389        1.30    bouyer 
   3390       1.124    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3391       1.124    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
   3392       1.124    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3393       1.124    bouyer 		    ACER_0x4A_80PIN(chp->channel)) {
   3394       1.124    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3395       1.124    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3396       1.124    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3397       1.124    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3398       1.124    bouyer 		}
   3399       1.124    bouyer 	}
   3400       1.124    bouyer 
   3401        1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3402        1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3403        1.30    bouyer 		/* If no drive, skip */
   3404        1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3405        1.30    bouyer 			continue;
   3406        1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3407        1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3408        1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3409        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3410        1.30    bouyer 		/* clear FIFO/DMA mode */
   3411        1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3412        1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3413        1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3414        1.30    bouyer 
   3415        1.30    bouyer 		/* add timing values, setup DMA if needed */
   3416        1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3417        1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3418        1.30    bouyer 			acer_fifo_udma |=
   3419        1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3420        1.30    bouyer 			goto pio;
   3421        1.30    bouyer 		}
   3422        1.30    bouyer 
   3423        1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3424        1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3425        1.30    bouyer 			/* use Ultra/DMA */
   3426        1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3427        1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3428        1.30    bouyer 			acer_fifo_udma |=
   3429        1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3430        1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3431       1.124    bouyer 			/* XXX disable if one drive < UDMA3 ? */
   3432       1.124    bouyer 			if (drvp->UDMA_mode >= 3) {
   3433       1.124    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3434       1.124    bouyer 				    ACER_0x4B,
   3435       1.124    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3436       1.124    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3437       1.124    bouyer 			}
   3438        1.30    bouyer 		} else {
   3439        1.30    bouyer 			/*
   3440        1.30    bouyer 			 * use Multiword DMA
   3441        1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3442        1.30    bouyer 			 * so adjust DMA mode if needed
   3443        1.30    bouyer 			 */
   3444        1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3445        1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3446        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3447        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3448        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3449        1.30    bouyer 			if (drvp->DMA_mode == 0)
   3450        1.30    bouyer 				drvp->PIO_mode = 0;
   3451        1.30    bouyer 		}
   3452        1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3453        1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3454        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3455        1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3456        1.30    bouyer 	}
   3457        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3458        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3459        1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3460        1.30    bouyer 	if (idedma_ctl != 0) {
   3461        1.30    bouyer 		/* Add software bits in status register */
   3462        1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3463        1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3464        1.30    bouyer 	}
   3465        1.30    bouyer 	pciide_print_modes(cp);
   3466        1.30    bouyer }
   3467        1.30    bouyer 
   3468        1.41    bouyer int
   3469        1.41    bouyer acer_pci_intr(arg)
   3470        1.41    bouyer 	void *arg;
   3471        1.41    bouyer {
   3472        1.41    bouyer 	struct pciide_softc *sc = arg;
   3473        1.41    bouyer 	struct pciide_channel *cp;
   3474        1.41    bouyer 	struct channel_softc *wdc_cp;
   3475        1.41    bouyer 	int i, rv, crv;
   3476        1.41    bouyer 	u_int32_t chids;
   3477        1.41    bouyer 
   3478        1.41    bouyer 	rv = 0;
   3479        1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3480        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3481        1.41    bouyer 		cp = &sc->pciide_channels[i];
   3482        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3483        1.41    bouyer 		/* If a compat channel skip. */
   3484        1.41    bouyer 		if (cp->compat)
   3485        1.41    bouyer 			continue;
   3486        1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3487        1.41    bouyer 			crv = wdcintr(wdc_cp);
   3488        1.41    bouyer 			if (crv == 0)
   3489        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3490        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3491        1.41    bouyer 			else
   3492        1.41    bouyer 				rv = 1;
   3493        1.41    bouyer 		}
   3494        1.41    bouyer 	}
   3495        1.41    bouyer 	return rv;
   3496        1.41    bouyer }
   3497        1.41    bouyer 
   3498        1.67    bouyer void
   3499        1.67    bouyer hpt_chip_map(sc, pa)
   3500       1.111   tsutsui 	struct pciide_softc *sc;
   3501        1.67    bouyer 	struct pci_attach_args *pa;
   3502        1.67    bouyer {
   3503        1.67    bouyer 	struct pciide_channel *cp;
   3504        1.67    bouyer 	int i, compatchan, revision;
   3505        1.67    bouyer 	pcireg_t interface;
   3506        1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3507        1.67    bouyer 
   3508        1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3509        1.67    bouyer 		return;
   3510        1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3511       1.114    bouyer 	printf(": Triones/Highpoint ");
   3512       1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3513       1.153    bouyer 		printf("HPT374 IDE Controller\n");
   3514   1.153.2.7      tron 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
   3515   1.153.2.7      tron 		printf("HPT372 IDE Controller\n");
   3516       1.153    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   3517   1.153.2.7      tron 		if (revision == HPT372_REV)
   3518   1.153.2.7      tron 			printf("HPT372 IDE Controller\n");
   3519   1.153.2.7      tron 		else if (revision == HPT370_REV)
   3520       1.153    bouyer 			printf("HPT370 IDE Controller\n");
   3521       1.153    bouyer 		else if (revision == HPT370A_REV)
   3522       1.153    bouyer 			printf("HPT370A IDE Controller\n");
   3523       1.153    bouyer 		else if (revision == HPT366_REV)
   3524       1.153    bouyer 			printf("HPT366 IDE Controller\n");
   3525       1.153    bouyer 		else
   3526       1.153    bouyer 			printf("unknown HPT IDE controller rev %d\n", revision);
   3527       1.153    bouyer 	} else
   3528       1.153    bouyer 		printf("unknown HPT IDE controller 0x%x\n",
   3529       1.153    bouyer 		    sc->sc_pp->ide_product);
   3530        1.67    bouyer 
   3531        1.67    bouyer 	/*
   3532        1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3533        1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3534        1.67    bouyer 	 */
   3535        1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3536        1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3537        1.67    bouyer 	} else {
   3538        1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3539        1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3540       1.153    bouyer 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3541   1.153.2.7      tron 		    (revision == HPT370_REV || revision == HPT370A_REV ||
   3542   1.153.2.7      tron 		     revision == HPT372_REV)) ||
   3543   1.153.2.7      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3544       1.153    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3545        1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3546        1.67    bouyer 	}
   3547        1.67    bouyer 
   3548        1.67    bouyer 	printf("%s: bus-master DMA support present",
   3549        1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3550        1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3551        1.67    bouyer 	printf("\n");
   3552        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3553        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3554        1.67    bouyer 	if (sc->sc_dma_ok) {
   3555        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3556        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3557        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3558        1.67    bouyer 	}
   3559        1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3560        1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3561        1.67    bouyer 
   3562        1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3563        1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3564       1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3565       1.153    bouyer 	    revision == HPT366_REV) {
   3566       1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3567        1.67    bouyer 		/*
   3568        1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3569        1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3570        1.67    bouyer 		 * with the real channel
   3571        1.67    bouyer 		 */
   3572        1.67    bouyer 		if (pa->pa_function == 0) {
   3573        1.67    bouyer 			compatchan = 0;
   3574        1.67    bouyer 		} else if (pa->pa_function == 1) {
   3575        1.67    bouyer 			compatchan = 1;
   3576        1.67    bouyer 		} else {
   3577        1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3578        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3579        1.67    bouyer 			return;
   3580        1.67    bouyer 		}
   3581        1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3582        1.67    bouyer 	} else {
   3583        1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3584   1.153.2.7      tron 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
   3585   1.153.2.7      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3586   1.153.2.7      tron 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3587   1.153.2.7      tron 		    revision == HPT372_REV))
   3588       1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
   3589       1.153    bouyer 		else
   3590       1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   3591        1.67    bouyer 	}
   3592        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3593        1.75    bouyer 		cp = &sc->pciide_channels[i];
   3594        1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3595        1.67    bouyer 			compatchan = i;
   3596        1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3597        1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3598        1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3599        1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3600        1.67    bouyer 				continue;
   3601        1.67    bouyer 			}
   3602        1.67    bouyer 		}
   3603        1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3604        1.67    bouyer 			continue;
   3605        1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3606        1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3607        1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3608        1.67    bouyer 		} else {
   3609        1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3610        1.67    bouyer 			    &cmdsize, &ctlsize);
   3611        1.67    bouyer 		}
   3612        1.67    bouyer 		if (cp->hw_ok == 0)
   3613        1.67    bouyer 			return;
   3614        1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3615        1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3616        1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3617        1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3618        1.67    bouyer 	}
   3619       1.153    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3620   1.153.2.7      tron 	    (revision == HPT370_REV || revision == HPT370A_REV ||
   3621   1.153.2.7      tron 	     revision == HPT372_REV)) ||
   3622   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3623       1.153    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   3624        1.81    bouyer 		/*
   3625       1.153    bouyer 		 * HPT370_REV and highter has a bit to disable interrupts,
   3626       1.153    bouyer 		 * make sure to clear it
   3627        1.81    bouyer 		 */
   3628        1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3629        1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3630        1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3631        1.81    bouyer 	}
   3632   1.153.2.7      tron 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
   3633   1.153.2.7      tron 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3634   1.153.2.7      tron 	     revision == HPT372_REV ) ||
   3635   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3636   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3637       1.153    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   3638       1.153    bouyer 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   3639       1.153    bouyer 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   3640        1.67    bouyer 	return;
   3641        1.67    bouyer }
   3642        1.67    bouyer 
   3643        1.67    bouyer void
   3644        1.67    bouyer hpt_setup_channel(chp)
   3645        1.67    bouyer 	struct channel_softc *chp;
   3646        1.67    bouyer {
   3647       1.111   tsutsui 	struct ata_drive_datas *drvp;
   3648        1.67    bouyer 	int drive;
   3649        1.67    bouyer 	int cable;
   3650        1.67    bouyer 	u_int32_t before, after;
   3651        1.67    bouyer 	u_int32_t idedma_ctl;
   3652        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3653        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3654   1.153.2.7      tron 	int revision =
   3655   1.153.2.7      tron 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   3656        1.67    bouyer 
   3657        1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3658        1.67    bouyer 
   3659        1.67    bouyer 	/* setup DMA if needed */
   3660        1.67    bouyer 	pciide_channel_dma_setup(cp);
   3661        1.67    bouyer 
   3662        1.67    bouyer 	idedma_ctl = 0;
   3663        1.67    bouyer 
   3664        1.67    bouyer 	/* Per drive settings */
   3665        1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3666        1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3667        1.67    bouyer 		/* If no drive, skip */
   3668        1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3669        1.67    bouyer 			continue;
   3670        1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3671        1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3672        1.67    bouyer 
   3673       1.111   tsutsui 		/* add timing values, setup DMA if needed */
   3674       1.111   tsutsui 		if (drvp->drive_flags & DRIVE_UDMA) {
   3675       1.101    bouyer 			/* use Ultra/DMA */
   3676       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3677        1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3678        1.67    bouyer 			    drvp->UDMA_mode > 2)
   3679        1.67    bouyer 				drvp->UDMA_mode = 2;
   3680   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3681   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3682   1.153.2.7      tron 				after = hpt374_udma[drvp->UDMA_mode];
   3683   1.153.2.7      tron 				break;
   3684   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3685   1.153.2.7      tron 				after = hpt372_udma[drvp->UDMA_mode];
   3686   1.153.2.7      tron 				break;
   3687   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3688   1.153.2.7      tron 			default:
   3689   1.153.2.7      tron 				switch(revision) {
   3690   1.153.2.7      tron 				case HPT372_REV:
   3691   1.153.2.7      tron 					after = hpt372_udma[drvp->UDMA_mode];
   3692   1.153.2.7      tron 					break;
   3693   1.153.2.7      tron 				case HPT370_REV:
   3694   1.153.2.7      tron 				case HPT370A_REV:
   3695   1.153.2.7      tron 					after = hpt370_udma[drvp->UDMA_mode];
   3696   1.153.2.7      tron 					break;
   3697   1.153.2.7      tron 				case HPT366_REV:
   3698   1.153.2.7      tron 				default:
   3699   1.153.2.7      tron 					after = hpt366_udma[drvp->UDMA_mode];
   3700   1.153.2.7      tron 					break;
   3701   1.153.2.7      tron 				}
   3702   1.153.2.7      tron 			}
   3703       1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3704       1.111   tsutsui 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3705       1.111   tsutsui 			/*
   3706       1.111   tsutsui 			 * use Multiword DMA.
   3707       1.111   tsutsui 			 * Timings will be used for both PIO and DMA, so adjust
   3708       1.111   tsutsui 			 * DMA mode if needed
   3709       1.111   tsutsui 			 */
   3710       1.111   tsutsui 			if (drvp->PIO_mode >= 3 &&
   3711       1.111   tsutsui 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3712       1.111   tsutsui 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3713       1.111   tsutsui 			}
   3714   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3715   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3716   1.153.2.7      tron 				after = hpt374_dma[drvp->DMA_mode];
   3717   1.153.2.7      tron 				break;
   3718   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3719   1.153.2.7      tron 				after = hpt372_dma[drvp->DMA_mode];
   3720   1.153.2.7      tron 				break;
   3721   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3722   1.153.2.7      tron 			default:
   3723   1.153.2.7      tron 				switch(revision) {
   3724   1.153.2.7      tron 				case HPT372_REV:
   3725   1.153.2.7      tron 					after = hpt372_dma[drvp->DMA_mode];
   3726   1.153.2.7      tron 					break;
   3727   1.153.2.7      tron 				case HPT370_REV:
   3728   1.153.2.7      tron 				case HPT370A_REV:
   3729   1.153.2.7      tron 					after = hpt370_dma[drvp->DMA_mode];
   3730   1.153.2.7      tron 					break;
   3731   1.153.2.7      tron 				case HPT366_REV:
   3732   1.153.2.7      tron 				default:
   3733   1.153.2.7      tron 					after = hpt366_dma[drvp->DMA_mode];
   3734   1.153.2.7      tron 					break;
   3735   1.153.2.7      tron 				}
   3736   1.153.2.7      tron 			}
   3737       1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3738       1.111   tsutsui 		} else {
   3739        1.67    bouyer 			/* PIO only */
   3740   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3741   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3742   1.153.2.7      tron 				after = hpt374_pio[drvp->PIO_mode];
   3743   1.153.2.7      tron 				break;
   3744   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3745   1.153.2.7      tron 				after = hpt372_pio[drvp->PIO_mode];
   3746   1.153.2.7      tron 				break;
   3747   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3748   1.153.2.7      tron 			default:
   3749   1.153.2.7      tron 				switch(revision) {
   3750   1.153.2.7      tron 				case HPT372_REV:
   3751   1.153.2.7      tron 					after = hpt372_pio[drvp->PIO_mode];
   3752   1.153.2.7      tron 					break;
   3753   1.153.2.7      tron 				case HPT370_REV:
   3754   1.153.2.7      tron 				case HPT370A_REV:
   3755   1.153.2.7      tron 					after = hpt370_pio[drvp->PIO_mode];
   3756   1.153.2.7      tron 					break;
   3757   1.153.2.7      tron 				case HPT366_REV:
   3758   1.153.2.7      tron 				default:
   3759   1.153.2.7      tron 					after = hpt366_pio[drvp->PIO_mode];
   3760   1.153.2.7      tron 					break;
   3761   1.153.2.7      tron 				}
   3762   1.153.2.7      tron 			}
   3763        1.67    bouyer 		}
   3764        1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3765       1.111   tsutsui 		    HPT_IDETIM(chp->channel, drive), after);
   3766        1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3767        1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3768        1.67    bouyer 		    after, before), DEBUG_PROBE);
   3769        1.67    bouyer 	}
   3770        1.67    bouyer 	if (idedma_ctl != 0) {
   3771        1.67    bouyer 		/* Add software bits in status register */
   3772        1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3773        1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3774        1.67    bouyer 	}
   3775        1.67    bouyer 	pciide_print_modes(cp);
   3776        1.67    bouyer }
   3777        1.67    bouyer 
   3778        1.67    bouyer int
   3779        1.67    bouyer hpt_pci_intr(arg)
   3780        1.67    bouyer 	void *arg;
   3781        1.67    bouyer {
   3782        1.67    bouyer 	struct pciide_softc *sc = arg;
   3783        1.67    bouyer 	struct pciide_channel *cp;
   3784        1.67    bouyer 	struct channel_softc *wdc_cp;
   3785        1.67    bouyer 	int rv = 0;
   3786        1.67    bouyer 	int dmastat, i, crv;
   3787        1.67    bouyer 
   3788        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3789        1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3790        1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3791       1.143    bouyer 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   3792       1.143    bouyer 		    IDEDMA_CTL_INTR)
   3793        1.67    bouyer 			continue;
   3794        1.67    bouyer 		cp = &sc->pciide_channels[i];
   3795        1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3796        1.67    bouyer 		crv = wdcintr(wdc_cp);
   3797        1.67    bouyer 		if (crv == 0) {
   3798        1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3799        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3800        1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3801        1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3802        1.67    bouyer 		} else
   3803        1.67    bouyer 			rv = 1;
   3804        1.67    bouyer 	}
   3805        1.67    bouyer 	return rv;
   3806        1.67    bouyer }
   3807        1.67    bouyer 
   3808        1.67    bouyer 
   3809       1.108    bouyer /* Macros to test product */
   3810        1.87     enami #define PDC_IS_262(sc)							\
   3811        1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3812        1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3813       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3814       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3815       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3816   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3817   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3818   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3819       1.108    bouyer #define PDC_IS_265(sc)							\
   3820       1.108    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3821       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3822       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3823       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3824   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3825   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3826   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3827       1.138    bouyer #define PDC_IS_268(sc)							\
   3828       1.138    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3829       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3830   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3831   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3832   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3833   1.153.2.9      tron #define PDC_IS_276(sc)							\
   3834   1.153.2.9      tron 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3835   1.153.2.9      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3836   1.153.2.9      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3837        1.48    bouyer 
   3838        1.30    bouyer void
   3839        1.41    bouyer pdc202xx_chip_map(sc, pa)
   3840       1.111   tsutsui 	struct pciide_softc *sc;
   3841        1.30    bouyer 	struct pci_attach_args *pa;
   3842        1.41    bouyer {
   3843        1.30    bouyer 	struct pciide_channel *cp;
   3844        1.41    bouyer 	int channel;
   3845        1.41    bouyer 	pcireg_t interface, st, mode;
   3846        1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3847        1.41    bouyer 
   3848       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   3849       1.138    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3850       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   3851       1.138    bouyer 		    st), DEBUG_PROBE);
   3852       1.138    bouyer 	}
   3853        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3854        1.41    bouyer 		return;
   3855        1.41    bouyer 
   3856        1.41    bouyer 	/* turn off  RAID mode */
   3857       1.138    bouyer 	if (!PDC_IS_268(sc))
   3858       1.138    bouyer 		st &= ~PDC2xx_STATE_IDERAID;
   3859        1.31    bouyer 
   3860        1.31    bouyer 	/*
   3861        1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3862        1.41    bouyer 	 * mode. We have to fake interface
   3863        1.31    bouyer 	 */
   3864        1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3865       1.140    bouyer 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   3866        1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3867        1.41    bouyer 
   3868        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3869        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3870        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3871        1.41    bouyer 	printf("\n");
   3872        1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3873        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3874        1.67    bouyer 	if (sc->sc_dma_ok) {
   3875        1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3876        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3877        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3878        1.67    bouyer 	}
   3879        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3880        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3881   1.153.2.9      tron 	if (PDC_IS_276(sc))
   3882   1.153.2.9      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   3883   1.153.2.9      tron 	else if (PDC_IS_265(sc))
   3884       1.108    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3885       1.108    bouyer 	else if (PDC_IS_262(sc))
   3886        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3887        1.41    bouyer 	else
   3888        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3889       1.138    bouyer 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   3890       1.138    bouyer 			pdc20268_setup_channel : pdc202xx_setup_channel;
   3891        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3892        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3893        1.41    bouyer 
   3894  1.153.2.11      tron 	if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||
   3895  1.153.2.11      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||
   3896  1.153.2.11      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X) {
   3897  1.153.2.11      tron 		sc->sc_wdcdev.dma_start = pdc20262_dma_start;
   3898  1.153.2.11      tron 		sc->sc_wdcdev.dma_finish = pdc20262_dma_finish;
   3899  1.153.2.11      tron 	}
   3900  1.153.2.11      tron 
   3901       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   3902       1.138    bouyer 		/* setup failsafe defaults */
   3903       1.138    bouyer 		mode = 0;
   3904       1.138    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3905       1.138    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3906       1.138    bouyer 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3907       1.138    bouyer 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3908       1.138    bouyer 		for (channel = 0;
   3909       1.138    bouyer 		     channel < sc->sc_wdcdev.nchannels;
   3910       1.138    bouyer 		     channel++) {
   3911       1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3912       1.138    bouyer 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   3913       1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3914       1.138    bouyer 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3915       1.138    bouyer 			    DEBUG_PROBE);
   3916       1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3917       1.138    bouyer 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   3918       1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   3919       1.138    bouyer 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   3920       1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   3921       1.138    bouyer 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3922       1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3923       1.138    bouyer 			    PDC2xx_TIM(channel, 1), mode);
   3924       1.138    bouyer 		}
   3925       1.138    bouyer 
   3926       1.138    bouyer 		mode = PDC2xx_SCR_DMA;
   3927  1.153.2.14      tron 		if (PDC_IS_265(sc)) {
   3928  1.153.2.14      tron 			mode = PDC2xx_SCR_SET_GEN(mode, PDC265_SCR_GEN_LAT);
   3929  1.153.2.14      tron 		} else if (PDC_IS_262(sc)) {
   3930       1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3931       1.138    bouyer 		} else {
   3932       1.138    bouyer 			/* the BIOS set it up this way */
   3933       1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3934       1.138    bouyer 		}
   3935       1.138    bouyer 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3936       1.138    bouyer 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3937       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   3938       1.138    bouyer 		    "now 0x%x\n",
   3939       1.138    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3940       1.138    bouyer 			PDC2xx_SCR),
   3941       1.138    bouyer 		    mode), DEBUG_PROBE);
   3942       1.138    bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3943       1.138    bouyer 		    PDC2xx_SCR, mode);
   3944       1.138    bouyer 
   3945       1.138    bouyer 		/* controller initial state register is OK even without BIOS */
   3946       1.138    bouyer 		/* Set DMA mode to IDE DMA compatibility */
   3947       1.138    bouyer 		mode =
   3948       1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3949       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   3950        1.41    bouyer 		    DEBUG_PROBE);
   3951       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3952       1.138    bouyer 		    mode | 0x1);
   3953       1.138    bouyer 		mode =
   3954       1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3955       1.138    bouyer 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3956       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3957       1.138    bouyer 		    mode | 0x1);
   3958        1.41    bouyer 	}
   3959        1.41    bouyer 
   3960        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3961        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3962        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3963        1.41    bouyer 			continue;
   3964       1.138    bouyer 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   3965        1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3966        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3967        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3968        1.41    bouyer 			continue;
   3969        1.41    bouyer 		}
   3970       1.108    bouyer 		if (PDC_IS_265(sc))
   3971       1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3972       1.108    bouyer 			    pdc20265_pci_intr);
   3973       1.108    bouyer 		else
   3974       1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3975       1.108    bouyer 			    pdc202xx_pci_intr);
   3976        1.41    bouyer 		if (cp->hw_ok == 0)
   3977        1.41    bouyer 			continue;
   3978       1.138    bouyer 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   3979        1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3980        1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3981        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3982   1.153.2.2        tv 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3983        1.41    bouyer 	}
   3984       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   3985       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   3986       1.138    bouyer 		    "0x%x\n", st), DEBUG_PROBE);
   3987       1.138    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3988       1.138    bouyer 	}
   3989        1.41    bouyer 	return;
   3990        1.41    bouyer }
   3991        1.41    bouyer 
   3992        1.41    bouyer void
   3993        1.41    bouyer pdc202xx_setup_channel(chp)
   3994        1.41    bouyer 	struct channel_softc *chp;
   3995        1.41    bouyer {
   3996       1.111   tsutsui 	struct ata_drive_datas *drvp;
   3997        1.41    bouyer 	int drive;
   3998        1.48    bouyer 	pcireg_t mode, st;
   3999        1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   4000        1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4001        1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4002        1.48    bouyer 	int channel = chp->channel;
   4003        1.41    bouyer 
   4004        1.41    bouyer 	/* setup DMA if needed */
   4005        1.41    bouyer 	pciide_channel_dma_setup(cp);
   4006        1.30    bouyer 
   4007        1.41    bouyer 	idedma_ctl = 0;
   4008       1.108    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   4009       1.108    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   4010       1.108    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   4011       1.108    bouyer 	    DEBUG_PROBE);
   4012        1.48    bouyer 
   4013        1.48    bouyer 	/* Per channel settings */
   4014        1.48    bouyer 	if (PDC_IS_262(sc)) {
   4015        1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4016        1.48    bouyer 		    PDC262_U66);
   4017        1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4018       1.141    bouyer 		/* Trim UDMA mode */
   4019        1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   4020        1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4021        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   4022        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4023        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   4024        1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   4025        1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   4026        1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   4027        1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   4028        1.48    bouyer 		}
   4029        1.48    bouyer 		/* Set U66 if needed */
   4030        1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4031        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   4032        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4033        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   4034        1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   4035        1.48    bouyer 		else
   4036        1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   4037        1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4038        1.48    bouyer 		    PDC262_U66, scr);
   4039       1.108    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   4040       1.108    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   4041       1.108    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4042       1.108    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   4043        1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4044        1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4045        1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4046        1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4047        1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   4048        1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4049        1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4050        1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4051        1.48    bouyer 				atapi = 0;
   4052        1.48    bouyer 			else
   4053        1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   4054        1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4055        1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   4056        1.48    bouyer 		}
   4057        1.48    bouyer 	}
   4058        1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   4059        1.41    bouyer 		drvp = &chp->ch_drive[drive];
   4060        1.41    bouyer 		/* If no drive, skip */
   4061        1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4062        1.41    bouyer 			continue;
   4063        1.48    bouyer 		mode = 0;
   4064        1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4065       1.101    bouyer 			/* use Ultra/DMA */
   4066       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4067        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4068        1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   4069        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4070        1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   4071        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4072        1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4073        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4074        1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   4075        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4076        1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   4077        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4078        1.41    bouyer 		} else {
   4079        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4080        1.41    bouyer 			    pdc2xx_dma_mb[0]);
   4081        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4082        1.41    bouyer 			    pdc2xx_dma_mc[0]);
   4083        1.41    bouyer 		}
   4084        1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   4085        1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   4086        1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   4087        1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   4088        1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   4089        1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   4090        1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   4091        1.48    bouyer 			if (drive == 0)
   4092        1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   4093        1.48    bouyer 		}
   4094        1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   4095        1.41    bouyer 		    "timings 0x%x\n",
   4096        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   4097        1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   4098        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4099        1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   4100        1.41    bouyer 	}
   4101       1.138    bouyer 	if (idedma_ctl != 0) {
   4102       1.138    bouyer 		/* Add software bits in status register */
   4103       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4104       1.138    bouyer 		    IDEDMA_CTL, idedma_ctl);
   4105       1.138    bouyer 	}
   4106       1.138    bouyer 	pciide_print_modes(cp);
   4107       1.138    bouyer }
   4108       1.138    bouyer 
   4109       1.138    bouyer void
   4110       1.138    bouyer pdc20268_setup_channel(chp)
   4111       1.138    bouyer 	struct channel_softc *chp;
   4112       1.138    bouyer {
   4113       1.138    bouyer 	struct ata_drive_datas *drvp;
   4114       1.138    bouyer 	int drive;
   4115       1.138    bouyer 	u_int32_t idedma_ctl;
   4116       1.138    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4117       1.138    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4118       1.138    bouyer 	int u100;
   4119       1.138    bouyer 
   4120       1.138    bouyer 	/* setup DMA if needed */
   4121       1.138    bouyer 	pciide_channel_dma_setup(cp);
   4122       1.138    bouyer 
   4123       1.138    bouyer 	idedma_ctl = 0;
   4124       1.138    bouyer 
   4125       1.138    bouyer 	/* I don't know what this is for, FreeBSD does it ... */
   4126       1.138    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4127  1.153.2.15       jmc 	    IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * chp->channel, 0x0b);
   4128       1.138    bouyer 
   4129       1.138    bouyer 	/*
   4130  1.153.2.15       jmc 	 * cable type detect, from FreeBSD
   4131       1.138    bouyer 	 */
   4132       1.138    bouyer 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4133  1.153.2.15       jmc 	    IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * chp->channel) & 0x04) ?
   4134  1.153.2.15       jmc 	    0 : 1;
   4135       1.138    bouyer 
   4136       1.138    bouyer 	for (drive = 0; drive < 2; drive++) {
   4137       1.138    bouyer 		drvp = &chp->ch_drive[drive];
   4138       1.138    bouyer 		/* If no drive, skip */
   4139       1.138    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4140       1.138    bouyer 			continue;
   4141       1.138    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4142       1.138    bouyer 			/* use Ultra/DMA */
   4143       1.138    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4144       1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4145       1.138    bouyer 			if (drvp->UDMA_mode > 2 && u100 == 0)
   4146       1.138    bouyer 				drvp->UDMA_mode = 2;
   4147       1.138    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4148       1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4149       1.138    bouyer 		}
   4150       1.138    bouyer 	}
   4151       1.138    bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   4152        1.41    bouyer 	if (idedma_ctl != 0) {
   4153        1.41    bouyer 		/* Add software bits in status register */
   4154        1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4155        1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   4156        1.30    bouyer 	}
   4157        1.41    bouyer 	pciide_print_modes(cp);
   4158        1.41    bouyer }
   4159        1.41    bouyer 
   4160        1.41    bouyer int
   4161        1.41    bouyer pdc202xx_pci_intr(arg)
   4162        1.41    bouyer 	void *arg;
   4163        1.41    bouyer {
   4164        1.41    bouyer 	struct pciide_softc *sc = arg;
   4165        1.41    bouyer 	struct pciide_channel *cp;
   4166        1.41    bouyer 	struct channel_softc *wdc_cp;
   4167        1.41    bouyer 	int i, rv, crv;
   4168        1.41    bouyer 	u_int32_t scr;
   4169        1.30    bouyer 
   4170        1.41    bouyer 	rv = 0;
   4171        1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   4172        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4173        1.41    bouyer 		cp = &sc->pciide_channels[i];
   4174        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4175        1.41    bouyer 		/* If a compat channel skip. */
   4176        1.41    bouyer 		if (cp->compat)
   4177        1.41    bouyer 			continue;
   4178        1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   4179        1.41    bouyer 			crv = wdcintr(wdc_cp);
   4180        1.41    bouyer 			if (crv == 0)
   4181       1.108    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   4182       1.108    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   4183        1.41    bouyer 			else
   4184        1.41    bouyer 				rv = 1;
   4185        1.41    bouyer 		}
   4186       1.108    bouyer 	}
   4187       1.108    bouyer 	return rv;
   4188       1.108    bouyer }
   4189       1.108    bouyer 
   4190       1.108    bouyer int
   4191       1.108    bouyer pdc20265_pci_intr(arg)
   4192       1.108    bouyer 	void *arg;
   4193       1.108    bouyer {
   4194       1.108    bouyer 	struct pciide_softc *sc = arg;
   4195       1.108    bouyer 	struct pciide_channel *cp;
   4196       1.108    bouyer 	struct channel_softc *wdc_cp;
   4197       1.108    bouyer 	int i, rv, crv;
   4198       1.108    bouyer 	u_int32_t dmastat;
   4199       1.108    bouyer 
   4200       1.108    bouyer 	rv = 0;
   4201       1.108    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4202       1.108    bouyer 		cp = &sc->pciide_channels[i];
   4203       1.108    bouyer 		wdc_cp = &cp->wdc_channel;
   4204       1.108    bouyer 		/* If a compat channel skip. */
   4205       1.108    bouyer 		if (cp->compat)
   4206       1.108    bouyer 			continue;
   4207       1.108    bouyer 		/*
   4208       1.108    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   4209       1.108    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   4210       1.108    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   4211       1.108    bouyer 		 * but we can't do it another way).
   4212       1.108    bouyer 		 */
   4213       1.108    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   4214       1.108    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4215       1.108    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   4216       1.108    bouyer 			continue;
   4217       1.108    bouyer 		crv = wdcintr(wdc_cp);
   4218       1.108    bouyer 		if (crv == 0)
   4219       1.108    bouyer 			printf("%s:%d: bogus intr\n",
   4220       1.108    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4221       1.108    bouyer 		else
   4222       1.108    bouyer 			rv = 1;
   4223        1.15    bouyer 	}
   4224        1.41    bouyer 	return rv;
   4225  1.153.2.11      tron }
   4226  1.153.2.11      tron 
   4227  1.153.2.11      tron static void
   4228  1.153.2.11      tron pdc20262_dma_start(v, channel, drive)
   4229  1.153.2.11      tron 	void *v;
   4230  1.153.2.11      tron 	int channel, drive;
   4231  1.153.2.11      tron {
   4232  1.153.2.11      tron 	struct pciide_softc *sc = v;
   4233  1.153.2.11      tron 	struct pciide_dma_maps *dma_maps =
   4234  1.153.2.11      tron 	    &sc->pciide_channels[channel].dma_maps[drive];
   4235  1.153.2.11      tron 	int atapi;
   4236  1.153.2.11      tron 
   4237  1.153.2.11      tron 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4238  1.153.2.11      tron 		atapi = (dma_maps->dma_flags & WDC_DMA_READ) ?
   4239  1.153.2.11      tron 		    PDC262_ATAPI_LBA48_READ : PDC262_ATAPI_LBA48_WRITE;
   4240  1.153.2.11      tron 		atapi |= dma_maps->dmamap_xfer->dm_mapsize >> 1;
   4241  1.153.2.11      tron 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4242  1.153.2.11      tron 		    PDC262_ATAPI(channel), atapi);
   4243  1.153.2.11      tron 	}
   4244  1.153.2.11      tron 
   4245  1.153.2.11      tron 	pciide_dma_start(v, channel, drive);
   4246  1.153.2.11      tron }
   4247  1.153.2.11      tron 
   4248  1.153.2.11      tron int
   4249  1.153.2.11      tron pdc20262_dma_finish(v, channel, drive, force)
   4250  1.153.2.11      tron 	void *v;
   4251  1.153.2.11      tron 	int channel, drive;
   4252  1.153.2.11      tron 	int force;
   4253  1.153.2.11      tron {
   4254  1.153.2.11      tron 	struct pciide_softc *sc = v;
   4255  1.153.2.11      tron 	struct pciide_dma_maps *dma_maps =
   4256  1.153.2.11      tron 	    &sc->pciide_channels[channel].dma_maps[drive];
   4257  1.153.2.11      tron 	struct channel_softc *chp;
   4258  1.153.2.11      tron 	int atapi, error;
   4259  1.153.2.11      tron 
   4260  1.153.2.11      tron 	error = pciide_dma_finish(v, channel, drive, force);
   4261  1.153.2.11      tron 
   4262  1.153.2.11      tron 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4263  1.153.2.11      tron 		chp = sc->wdc_chanarray[channel];
   4264  1.153.2.11      tron 		atapi = 0;
   4265  1.153.2.11      tron 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4266  1.153.2.11      tron 		    chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4267  1.153.2.11      tron 			if ((!(chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4268  1.153.2.11      tron 			    (chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4269  1.153.2.11      tron 			    !(chp->ch_drive[1].drive_flags & DRIVE_DMA)) &&
   4270  1.153.2.11      tron 			    (!(chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4271  1.153.2.11      tron 			    (chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4272  1.153.2.11      tron 			    !(chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4273  1.153.2.11      tron 				atapi = PDC262_ATAPI_UDMA;
   4274  1.153.2.11      tron 		}
   4275  1.153.2.11      tron 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4276  1.153.2.11      tron 		    PDC262_ATAPI(channel), atapi);
   4277  1.153.2.11      tron 	}
   4278  1.153.2.11      tron 
   4279  1.153.2.11      tron 	return error;
   4280        1.59       scw }
   4281        1.59       scw 
   4282        1.59       scw void
   4283        1.59       scw opti_chip_map(sc, pa)
   4284        1.59       scw 	struct pciide_softc *sc;
   4285        1.59       scw 	struct pci_attach_args *pa;
   4286        1.59       scw {
   4287        1.59       scw 	struct pciide_channel *cp;
   4288        1.59       scw 	bus_size_t cmdsize, ctlsize;
   4289        1.59       scw 	pcireg_t interface;
   4290        1.59       scw 	u_int8_t init_ctrl;
   4291        1.59       scw 	int channel;
   4292        1.59       scw 
   4293        1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   4294        1.59       scw 		return;
   4295        1.59       scw 	printf("%s: bus-master DMA support present",
   4296        1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4297       1.120       scw 
   4298       1.120       scw 	/*
   4299       1.120       scw 	 * XXXSCW:
   4300       1.120       scw 	 * There seem to be a couple of buggy revisions/implementations
   4301       1.120       scw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   4302       1.120       scw 	 * the reported problems (PR/11644) but still fails for the
   4303       1.120       scw 	 * other (PR/13151), although the latter may be due to other
   4304       1.120       scw 	 * issues too...
   4305       1.120       scw 	 */
   4306       1.120       scw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   4307       1.120       scw 		printf(" but disabled due to chip rev. <= 0x12");
   4308       1.120       scw 		sc->sc_dma_ok = 0;
   4309       1.152   aymeric 	} else
   4310       1.120       scw 		pciide_mapreg_dma(sc, pa);
   4311       1.152   aymeric 
   4312        1.59       scw 	printf("\n");
   4313        1.59       scw 
   4314       1.152   aymeric 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4315       1.152   aymeric 		WDC_CAPABILITY_MODE;
   4316        1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   4317        1.59       scw 	if (sc->sc_dma_ok) {
   4318        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4319        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4320        1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   4321        1.59       scw 	}
   4322        1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   4323        1.59       scw 
   4324        1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4325        1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4326        1.59       scw 
   4327        1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4328        1.59       scw 	    OPTI_REG_INIT_CONTROL);
   4329        1.59       scw 
   4330        1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   4331        1.59       scw 
   4332        1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4333        1.59       scw 		cp = &sc->pciide_channels[channel];
   4334        1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4335        1.59       scw 			continue;
   4336        1.59       scw 		if (channel == 1 &&
   4337        1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   4338        1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   4339        1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4340        1.59       scw 			continue;
   4341        1.59       scw 		}
   4342        1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4343        1.59       scw 		    pciide_pci_intr);
   4344        1.59       scw 		if (cp->hw_ok == 0)
   4345        1.59       scw 			continue;
   4346        1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4347        1.59       scw 		if (cp->hw_ok == 0)
   4348        1.59       scw 			continue;
   4349        1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   4350        1.59       scw 	}
   4351        1.59       scw }
   4352        1.59       scw 
   4353        1.59       scw void
   4354        1.59       scw opti_setup_channel(chp)
   4355        1.59       scw 	struct channel_softc *chp;
   4356        1.59       scw {
   4357        1.59       scw 	struct ata_drive_datas *drvp;
   4358        1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4359        1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4360        1.66       scw 	int drive, spd;
   4361        1.59       scw 	int mode[2];
   4362        1.59       scw 	u_int8_t rv, mr;
   4363        1.59       scw 
   4364        1.59       scw 	/*
   4365        1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   4366        1.59       scw 	 * Miscellaneous Register are always zero initially.
   4367        1.59       scw 	 */
   4368        1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   4369        1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   4370        1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   4371        1.59       scw 		OPTI_MISC_INDEX_MASK);
   4372        1.59       scw 
   4373        1.59       scw 	/* Prime the control register before setting timing values */
   4374        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   4375        1.59       scw 
   4376        1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   4377        1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   4378        1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   4379        1.66       scw 
   4380        1.59       scw 	/* setup DMA if needed */
   4381        1.59       scw 	pciide_channel_dma_setup(cp);
   4382        1.59       scw 
   4383        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4384        1.59       scw 		drvp = &chp->ch_drive[drive];
   4385        1.59       scw 		/* If no drive, skip */
   4386        1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4387        1.59       scw 			mode[drive] = -1;
   4388        1.59       scw 			continue;
   4389        1.59       scw 		}
   4390        1.59       scw 
   4391        1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   4392        1.59       scw 			/*
   4393        1.59       scw 			 * Timings will be used for both PIO and DMA,
   4394        1.59       scw 			 * so adjust DMA mode if needed
   4395        1.59       scw 			 */
   4396        1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   4397        1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   4398        1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   4399        1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   4400        1.59       scw 				    drvp->PIO_mode - 2 : 0;
   4401        1.59       scw 			if (drvp->DMA_mode == 0)
   4402        1.59       scw 				drvp->PIO_mode = 0;
   4403        1.59       scw 
   4404        1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   4405        1.59       scw 		} else
   4406        1.59       scw 			mode[drive] = drvp->PIO_mode;
   4407        1.59       scw 
   4408        1.59       scw 		if (drive && mode[0] >= 0 &&
   4409        1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4410        1.59       scw 			/*
   4411        1.59       scw 			 * Can't have two drives using different values
   4412        1.59       scw 			 * for `Address Setup Time'.
   4413        1.59       scw 			 * Slow down the faster drive to compensate.
   4414        1.59       scw 			 */
   4415        1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4416        1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4417        1.59       scw 
   4418        1.59       scw 			mode[d] = mode[1-d];
   4419        1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4420        1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4421       1.152   aymeric 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4422        1.59       scw 		}
   4423        1.59       scw 	}
   4424        1.59       scw 
   4425        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4426        1.59       scw 		int m;
   4427        1.59       scw 		if ((m = mode[drive]) < 0)
   4428        1.59       scw 			continue;
   4429        1.59       scw 
   4430        1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4431        1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4432        1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4433        1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4434        1.59       scw 
   4435        1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4436        1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4437        1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4438        1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4439        1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4440        1.59       scw 
   4441        1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4442        1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4443        1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4444        1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4445        1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4446        1.59       scw 	}
   4447        1.59       scw 
   4448        1.59       scw 	/* Finally, enable the timings */
   4449        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4450        1.59       scw 
   4451        1.59       scw 	pciide_print_modes(cp);
   4452       1.112   tsutsui }
   4453       1.112   tsutsui 
   4454       1.112   tsutsui #define	ACARD_IS_850(sc)						\
   4455       1.112   tsutsui 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4456       1.112   tsutsui 
   4457       1.112   tsutsui void
   4458       1.112   tsutsui acard_chip_map(sc, pa)
   4459       1.112   tsutsui 	struct pciide_softc *sc;
   4460       1.112   tsutsui 	struct pci_attach_args *pa;
   4461       1.112   tsutsui {
   4462       1.112   tsutsui 	struct pciide_channel *cp;
   4463       1.118    bouyer 	int i;
   4464       1.112   tsutsui 	pcireg_t interface;
   4465       1.112   tsutsui 	bus_size_t cmdsize, ctlsize;
   4466       1.112   tsutsui 
   4467       1.112   tsutsui 	if (pciide_chipen(sc, pa) == 0)
   4468       1.112   tsutsui 		return;
   4469       1.112   tsutsui 
   4470       1.112   tsutsui 	/*
   4471       1.112   tsutsui 	 * when the chip is in native mode it identifies itself as a
   4472       1.112   tsutsui 	 * 'misc mass storage'. Fake interface in this case.
   4473       1.112   tsutsui 	 */
   4474       1.112   tsutsui 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4475       1.112   tsutsui 		interface = PCI_INTERFACE(pa->pa_class);
   4476       1.112   tsutsui 	} else {
   4477       1.112   tsutsui 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4478       1.112   tsutsui 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4479       1.112   tsutsui 	}
   4480       1.112   tsutsui 
   4481       1.112   tsutsui 	printf("%s: bus-master DMA support present",
   4482       1.112   tsutsui 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4483       1.112   tsutsui 	pciide_mapreg_dma(sc, pa);
   4484       1.112   tsutsui 	printf("\n");
   4485       1.112   tsutsui 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4486       1.112   tsutsui 	    WDC_CAPABILITY_MODE;
   4487       1.112   tsutsui 
   4488       1.112   tsutsui 	if (sc->sc_dma_ok) {
   4489       1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4490       1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4491       1.112   tsutsui 		sc->sc_wdcdev.irqack = pciide_irqack;
   4492       1.112   tsutsui 	}
   4493       1.112   tsutsui 	sc->sc_wdcdev.PIO_cap = 4;
   4494       1.112   tsutsui 	sc->sc_wdcdev.DMA_cap = 2;
   4495       1.112   tsutsui 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4496       1.112   tsutsui 
   4497       1.112   tsutsui 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4498       1.112   tsutsui 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4499       1.112   tsutsui 	sc->sc_wdcdev.nchannels = 2;
   4500       1.112   tsutsui 
   4501       1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4502       1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4503       1.112   tsutsui 		if (pciide_chansetup(sc, i, interface) == 0)
   4504       1.112   tsutsui 			continue;
   4505       1.112   tsutsui 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4506       1.112   tsutsui 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4507       1.112   tsutsui 			    &ctlsize, pciide_pci_intr);
   4508       1.112   tsutsui 		} else {
   4509       1.118    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   4510       1.112   tsutsui 			    &cmdsize, &ctlsize);
   4511       1.112   tsutsui 		}
   4512       1.112   tsutsui 		if (cp->hw_ok == 0)
   4513       1.112   tsutsui 			return;
   4514       1.112   tsutsui 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4515       1.112   tsutsui 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4516       1.112   tsutsui 		wdcattach(&cp->wdc_channel);
   4517       1.112   tsutsui 		acard_setup_channel(&cp->wdc_channel);
   4518       1.112   tsutsui 	}
   4519       1.112   tsutsui 	if (!ACARD_IS_850(sc)) {
   4520       1.112   tsutsui 		u_int32_t reg;
   4521       1.112   tsutsui 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4522       1.112   tsutsui 		reg &= ~ATP860_CTRL_INT;
   4523       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4524       1.112   tsutsui 	}
   4525       1.112   tsutsui }
   4526       1.112   tsutsui 
   4527       1.112   tsutsui void
   4528       1.112   tsutsui acard_setup_channel(chp)
   4529       1.112   tsutsui 	struct channel_softc *chp;
   4530       1.112   tsutsui {
   4531       1.112   tsutsui 	struct ata_drive_datas *drvp;
   4532       1.112   tsutsui 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4533       1.112   tsutsui 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4534       1.112   tsutsui 	int channel = chp->channel;
   4535       1.112   tsutsui 	int drive;
   4536       1.112   tsutsui 	u_int32_t idetime, udma_mode;
   4537       1.112   tsutsui 	u_int32_t idedma_ctl;
   4538       1.112   tsutsui 
   4539       1.112   tsutsui 	/* setup DMA if needed */
   4540       1.112   tsutsui 	pciide_channel_dma_setup(cp);
   4541       1.112   tsutsui 
   4542       1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4543       1.112   tsutsui 		idetime = 0;
   4544       1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4545       1.112   tsutsui 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4546       1.112   tsutsui 	} else {
   4547       1.112   tsutsui 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4548       1.112   tsutsui 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4549       1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4550       1.112   tsutsui 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4551       1.128   tsutsui 
   4552       1.128   tsutsui 		/* check 80 pins cable */
   4553       1.128   tsutsui 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4554       1.128   tsutsui 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4555       1.128   tsutsui 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4556       1.128   tsutsui 			    & ATP860_CTRL_80P(chp->channel)) {
   4557       1.128   tsutsui 				if (chp->ch_drive[0].UDMA_mode > 2)
   4558       1.128   tsutsui 					chp->ch_drive[0].UDMA_mode = 2;
   4559       1.128   tsutsui 				if (chp->ch_drive[1].UDMA_mode > 2)
   4560       1.128   tsutsui 					chp->ch_drive[1].UDMA_mode = 2;
   4561       1.128   tsutsui 			}
   4562       1.128   tsutsui 		}
   4563       1.112   tsutsui 	}
   4564       1.112   tsutsui 
   4565       1.112   tsutsui 	idedma_ctl = 0;
   4566       1.112   tsutsui 
   4567       1.112   tsutsui 	/* Per drive settings */
   4568       1.112   tsutsui 	for (drive = 0; drive < 2; drive++) {
   4569       1.112   tsutsui 		drvp = &chp->ch_drive[drive];
   4570       1.112   tsutsui 		/* If no drive, skip */
   4571       1.112   tsutsui 		if ((drvp->drive_flags & DRIVE) == 0)
   4572       1.112   tsutsui 			continue;
   4573       1.112   tsutsui 		/* add timing values, setup DMA if needed */
   4574       1.112   tsutsui 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4575       1.112   tsutsui 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4576       1.112   tsutsui 			/* use Ultra/DMA */
   4577       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4578       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4579       1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4580       1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4581       1.112   tsutsui 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4582       1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4583       1.112   tsutsui 			} else {
   4584       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4585       1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4586       1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4587       1.112   tsutsui 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4588       1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4589       1.112   tsutsui 			}
   4590       1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4591       1.112   tsutsui 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4592       1.112   tsutsui 		    (drvp->drive_flags & DRIVE_DMA)) {
   4593       1.112   tsutsui 			/* use Multiword DMA */
   4594       1.112   tsutsui 			drvp->drive_flags &= ~DRIVE_UDMA;
   4595       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4596       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4597       1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4598       1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4599       1.112   tsutsui 			} else {
   4600       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4601       1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4602       1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4603       1.112   tsutsui 			}
   4604       1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4605       1.112   tsutsui 		} else {
   4606       1.112   tsutsui 			/* PIO only */
   4607       1.112   tsutsui 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4608       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4609       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4610       1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4611       1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4612       1.112   tsutsui 			} else {
   4613       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4614       1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4615       1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4616       1.112   tsutsui 			}
   4617       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4618       1.112   tsutsui 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4619       1.112   tsutsui 		    | ATP8x0_CTRL_EN(channel));
   4620       1.112   tsutsui 		}
   4621       1.112   tsutsui 	}
   4622       1.112   tsutsui 
   4623       1.112   tsutsui 	if (idedma_ctl != 0) {
   4624       1.112   tsutsui 		/* Add software bits in status register */
   4625       1.112   tsutsui 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4626       1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4627       1.112   tsutsui 	}
   4628       1.112   tsutsui 	pciide_print_modes(cp);
   4629       1.112   tsutsui 
   4630       1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4631       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4632       1.112   tsutsui 		    ATP850_IDETIME(channel), idetime);
   4633       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4634       1.112   tsutsui 	} else {
   4635       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4636       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4637       1.112   tsutsui 	}
   4638       1.112   tsutsui }
   4639       1.112   tsutsui 
   4640       1.112   tsutsui int
   4641       1.112   tsutsui acard_pci_intr(arg)
   4642       1.112   tsutsui 	void *arg;
   4643       1.112   tsutsui {
   4644       1.112   tsutsui 	struct pciide_softc *sc = arg;
   4645       1.112   tsutsui 	struct pciide_channel *cp;
   4646       1.112   tsutsui 	struct channel_softc *wdc_cp;
   4647       1.112   tsutsui 	int rv = 0;
   4648       1.112   tsutsui 	int dmastat, i, crv;
   4649       1.112   tsutsui 
   4650       1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4651       1.112   tsutsui 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4652       1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4653       1.112   tsutsui 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4654       1.112   tsutsui 			continue;
   4655       1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4656       1.112   tsutsui 		wdc_cp = &cp->wdc_channel;
   4657       1.112   tsutsui 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4658       1.112   tsutsui 			(void)wdcintr(wdc_cp);
   4659       1.112   tsutsui 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4660       1.112   tsutsui 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4661       1.112   tsutsui 			continue;
   4662       1.112   tsutsui 		}
   4663       1.112   tsutsui 		crv = wdcintr(wdc_cp);
   4664       1.112   tsutsui 		if (crv == 0)
   4665       1.112   tsutsui 			printf("%s:%d: bogus intr\n",
   4666       1.112   tsutsui 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4667       1.112   tsutsui 		else if (crv == 1)
   4668       1.112   tsutsui 			rv = 1;
   4669       1.112   tsutsui 		else if (rv == 0)
   4670       1.112   tsutsui 			rv = crv;
   4671       1.112   tsutsui 	}
   4672       1.112   tsutsui 	return rv;
   4673       1.146   thorpej }
   4674       1.146   thorpej 
   4675       1.146   thorpej static int
   4676       1.146   thorpej sl82c105_bugchk(struct pci_attach_args *pa)
   4677       1.146   thorpej {
   4678       1.146   thorpej 
   4679       1.146   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   4680       1.146   thorpej 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   4681       1.146   thorpej 		return (0);
   4682       1.146   thorpej 
   4683       1.146   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   4684       1.146   thorpej 		return (1);
   4685       1.146   thorpej 
   4686       1.146   thorpej 	return (0);
   4687       1.146   thorpej }
   4688       1.146   thorpej 
   4689       1.146   thorpej void
   4690       1.146   thorpej sl82c105_chip_map(sc, pa)
   4691       1.146   thorpej 	struct pciide_softc *sc;
   4692       1.146   thorpej 	struct pci_attach_args *pa;
   4693       1.146   thorpej {
   4694       1.146   thorpej 	struct pciide_channel *cp;
   4695       1.146   thorpej 	bus_size_t cmdsize, ctlsize;
   4696       1.146   thorpej 	pcireg_t interface, idecr;
   4697       1.146   thorpej 	int channel;
   4698       1.146   thorpej 
   4699       1.146   thorpej 	if (pciide_chipen(sc, pa) == 0)
   4700       1.146   thorpej 		return;
   4701       1.146   thorpej 
   4702       1.146   thorpej 	printf("%s: bus-master DMA support present",
   4703       1.146   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4704       1.146   thorpej 
   4705       1.146   thorpej 	/*
   4706       1.146   thorpej 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   4707       1.146   thorpej 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   4708       1.146   thorpej 	 */
   4709       1.146   thorpej 	if (pci_find_device(pa, sl82c105_bugchk)) {
   4710       1.146   thorpej 		printf(" but disabled due to 83c553 rev. <= 0x05");
   4711       1.146   thorpej 		sc->sc_dma_ok = 0;
   4712       1.146   thorpej 	} else
   4713       1.146   thorpej 		pciide_mapreg_dma(sc, pa);
   4714       1.146   thorpej 	printf("\n");
   4715       1.146   thorpej 
   4716       1.146   thorpej 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4717       1.146   thorpej 	    WDC_CAPABILITY_MODE;
   4718       1.146   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   4719       1.146   thorpej 	if (sc->sc_dma_ok) {
   4720       1.146   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4721       1.146   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   4722       1.146   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   4723       1.146   thorpej 	}
   4724       1.146   thorpej 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   4725       1.146   thorpej 
   4726       1.146   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4727       1.146   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4728       1.146   thorpej 
   4729       1.146   thorpej 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   4730       1.146   thorpej 
   4731       1.146   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   4732       1.146   thorpej 
   4733       1.146   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4734       1.146   thorpej 		cp = &sc->pciide_channels[channel];
   4735       1.146   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   4736       1.146   thorpej 			continue;
   4737       1.146   thorpej 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   4738       1.146   thorpej 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   4739       1.146   thorpej 			printf("%s: %s channel ignored (disabled)\n",
   4740       1.146   thorpej 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4741       1.146   thorpej 			continue;
   4742       1.146   thorpej 		}
   4743       1.146   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4744       1.146   thorpej 		    pciide_pci_intr);
   4745       1.146   thorpej 		if (cp->hw_ok == 0)
   4746       1.146   thorpej 			continue;
   4747       1.146   thorpej 		pciide_map_compat_intr(pa, cp, channel, interface);
   4748       1.146   thorpej 		if (cp->hw_ok == 0)
   4749       1.146   thorpej 			continue;
   4750       1.146   thorpej 		sl82c105_setup_channel(&cp->wdc_channel);
   4751       1.146   thorpej 	}
   4752       1.146   thorpej }
   4753       1.146   thorpej 
   4754       1.146   thorpej void
   4755       1.146   thorpej sl82c105_setup_channel(chp)
   4756       1.146   thorpej 	struct channel_softc *chp;
   4757       1.146   thorpej {
   4758       1.146   thorpej 	struct ata_drive_datas *drvp;
   4759       1.146   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4760       1.146   thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4761       1.146   thorpej 	int pxdx_reg, drive;
   4762       1.146   thorpej 	pcireg_t pxdx;
   4763       1.146   thorpej 
   4764       1.146   thorpej 	/* Set up DMA if needed. */
   4765       1.146   thorpej 	pciide_channel_dma_setup(cp);
   4766       1.146   thorpej 
   4767       1.146   thorpej 	for (drive = 0; drive < 2; drive++) {
   4768       1.146   thorpej 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   4769       1.146   thorpej 						: SYMPH_P1D0CR) + (drive * 4);
   4770       1.146   thorpej 
   4771       1.146   thorpej 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   4772       1.146   thorpej 
   4773       1.146   thorpej 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   4774       1.146   thorpej 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   4775       1.146   thorpej 
   4776       1.146   thorpej 		drvp = &chp->ch_drive[drive];
   4777       1.146   thorpej 		/* If no drive, skip. */
   4778       1.146   thorpej 		if ((drvp->drive_flags & DRIVE) == 0) {
   4779       1.146   thorpej 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4780       1.146   thorpej 			continue;
   4781       1.146   thorpej 		}
   4782       1.146   thorpej 
   4783       1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4784       1.146   thorpej 			/*
   4785       1.146   thorpej 			 * Timings will be used for both PIO and DMA,
   4786       1.146   thorpej 			 * so adjust DMA mode if needed.
   4787       1.146   thorpej 			 */
   4788       1.146   thorpej 			if (drvp->PIO_mode >= 3) {
   4789       1.146   thorpej 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   4790       1.146   thorpej 					drvp->DMA_mode = drvp->PIO_mode - 2;
   4791       1.146   thorpej 				if (drvp->DMA_mode < 1) {
   4792       1.146   thorpej 					/*
   4793       1.146   thorpej 					 * Can't mix both PIO and DMA.
   4794       1.146   thorpej 					 * Disable DMA.
   4795       1.146   thorpej 					 */
   4796       1.146   thorpej 					drvp->drive_flags &= ~DRIVE_DMA;
   4797       1.146   thorpej 				}
   4798       1.146   thorpej 			} else {
   4799       1.146   thorpej 				/*
   4800       1.146   thorpej 				 * Can't mix both PIO and DMA.  Disable
   4801       1.146   thorpej 				 * DMA.
   4802       1.146   thorpej 				 */
   4803       1.146   thorpej 				drvp->drive_flags &= ~DRIVE_DMA;
   4804       1.146   thorpej 			}
   4805       1.146   thorpej 		}
   4806       1.146   thorpej 
   4807       1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4808       1.146   thorpej 			/* Use multi-word DMA. */
   4809       1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   4810       1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   4811       1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   4812       1.146   thorpej 		} else {
   4813       1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   4814       1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   4815       1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   4816       1.146   thorpej 		}
   4817       1.146   thorpej 
   4818       1.146   thorpej 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   4819       1.146   thorpej 
   4820       1.146   thorpej 		/* ...and set the mode for this drive. */
   4821       1.146   thorpej 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4822       1.146   thorpej 	}
   4823       1.146   thorpej 
   4824       1.146   thorpej 	pciide_print_modes(cp);
   4825       1.149   mycroft }
   4826       1.149   mycroft 
   4827       1.149   mycroft void
   4828       1.149   mycroft serverworks_chip_map(sc, pa)
   4829       1.149   mycroft 	struct pciide_softc *sc;
   4830       1.149   mycroft 	struct pci_attach_args *pa;
   4831       1.149   mycroft {
   4832       1.149   mycroft 	struct pciide_channel *cp;
   4833       1.149   mycroft 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   4834       1.149   mycroft 	pcitag_t pcib_tag;
   4835       1.149   mycroft 	int channel;
   4836       1.149   mycroft 	bus_size_t cmdsize, ctlsize;
   4837       1.149   mycroft 
   4838       1.149   mycroft 	if (pciide_chipen(sc, pa) == 0)
   4839       1.149   mycroft 		return;
   4840       1.149   mycroft 
   4841       1.149   mycroft 	printf("%s: bus-master DMA support present",
   4842       1.149   mycroft 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4843       1.149   mycroft 	pciide_mapreg_dma(sc, pa);
   4844       1.149   mycroft 	printf("\n");
   4845       1.149   mycroft 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4846       1.149   mycroft 	    WDC_CAPABILITY_MODE;
   4847       1.149   mycroft 
   4848       1.149   mycroft 	if (sc->sc_dma_ok) {
   4849       1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4850       1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4851       1.149   mycroft 		sc->sc_wdcdev.irqack = pciide_irqack;
   4852       1.149   mycroft 	}
   4853       1.149   mycroft 	sc->sc_wdcdev.PIO_cap = 4;
   4854       1.149   mycroft 	sc->sc_wdcdev.DMA_cap = 2;
   4855       1.149   mycroft 	switch (sc->sc_pp->ide_product) {
   4856       1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   4857       1.149   mycroft 		sc->sc_wdcdev.UDMA_cap = 2;
   4858       1.149   mycroft 		break;
   4859       1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   4860       1.149   mycroft 		if (PCI_REVISION(pa->pa_class) < 0x92)
   4861       1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 4;
   4862       1.149   mycroft 		else
   4863       1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 5;
   4864       1.149   mycroft 		break;
   4865       1.149   mycroft 	}
   4866       1.149   mycroft 
   4867       1.149   mycroft 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   4868       1.149   mycroft 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4869       1.149   mycroft 	sc->sc_wdcdev.nchannels = 2;
   4870       1.149   mycroft 
   4871       1.149   mycroft 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4872       1.149   mycroft 		cp = &sc->pciide_channels[channel];
   4873       1.149   mycroft 		if (pciide_chansetup(sc, channel, interface) == 0)
   4874       1.149   mycroft 			continue;
   4875       1.149   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4876       1.149   mycroft 		    serverworks_pci_intr);
   4877       1.149   mycroft 		if (cp->hw_ok == 0)
   4878       1.149   mycroft 			return;
   4879       1.149   mycroft 		pciide_map_compat_intr(pa, cp, channel, interface);
   4880       1.149   mycroft 		if (cp->hw_ok == 0)
   4881       1.149   mycroft 			return;
   4882       1.149   mycroft 		serverworks_setup_channel(&cp->wdc_channel);
   4883       1.149   mycroft 	}
   4884       1.149   mycroft 
   4885       1.149   mycroft 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   4886       1.149   mycroft 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   4887       1.149   mycroft 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   4888       1.149   mycroft }
   4889       1.149   mycroft 
   4890       1.149   mycroft void
   4891       1.149   mycroft serverworks_setup_channel(chp)
   4892       1.149   mycroft 	struct channel_softc *chp;
   4893       1.149   mycroft {
   4894       1.149   mycroft 	struct ata_drive_datas *drvp;
   4895       1.149   mycroft 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4896       1.149   mycroft 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4897       1.149   mycroft 	int channel = chp->channel;
   4898       1.149   mycroft 	int drive, unit;
   4899       1.149   mycroft 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   4900       1.149   mycroft 	u_int32_t idedma_ctl;
   4901       1.149   mycroft 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   4902       1.149   mycroft 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   4903       1.149   mycroft 
   4904       1.149   mycroft 	/* setup DMA if needed */
   4905       1.149   mycroft 	pciide_channel_dma_setup(cp);
   4906       1.149   mycroft 
   4907       1.149   mycroft 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   4908       1.149   mycroft 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   4909       1.149   mycroft 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   4910       1.149   mycroft 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   4911       1.149   mycroft 
   4912       1.149   mycroft 	pio_time &= ~(0xffff << (16 * channel));
   4913       1.149   mycroft 	dma_time &= ~(0xffff << (16 * channel));
   4914       1.149   mycroft 	pio_mode &= ~(0xff << (8 * channel + 16));
   4915       1.149   mycroft 	udma_mode &= ~(0xff << (8 * channel + 16));
   4916       1.149   mycroft 	udma_mode &= ~(3 << (2 * channel));
   4917       1.149   mycroft 
   4918       1.149   mycroft 	idedma_ctl = 0;
   4919       1.149   mycroft 
   4920       1.149   mycroft 	/* Per drive settings */
   4921       1.149   mycroft 	for (drive = 0; drive < 2; drive++) {
   4922       1.149   mycroft 		drvp = &chp->ch_drive[drive];
   4923       1.149   mycroft 		/* If no drive, skip */
   4924       1.149   mycroft 		if ((drvp->drive_flags & DRIVE) == 0)
   4925       1.149   mycroft 			continue;
   4926       1.149   mycroft 		unit = drive + 2 * channel;
   4927       1.149   mycroft 		/* add timing values, setup DMA if needed */
   4928       1.149   mycroft 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   4929       1.149   mycroft 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   4930       1.149   mycroft 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4931       1.149   mycroft 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4932       1.149   mycroft 			/* use Ultra/DMA, check for 80-pin cable */
   4933       1.149   mycroft 			if (drvp->UDMA_mode > 2 &&
   4934       1.149   mycroft 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   4935       1.149   mycroft 				drvp->UDMA_mode = 2;
   4936       1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4937       1.149   mycroft 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   4938       1.149   mycroft 			udma_mode |= 1 << unit;
   4939       1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4940       1.149   mycroft 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4941       1.149   mycroft 		    (drvp->drive_flags & DRIVE_DMA)) {
   4942       1.149   mycroft 			/* use Multiword DMA */
   4943       1.149   mycroft 			drvp->drive_flags &= ~DRIVE_UDMA;
   4944       1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   4945       1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4946       1.149   mycroft 		} else {
   4947       1.149   mycroft 			/* PIO only */
   4948       1.149   mycroft 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4949       1.149   mycroft 		}
   4950       1.149   mycroft 	}
   4951       1.149   mycroft 
   4952       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   4953       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   4954       1.149   mycroft 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   4955       1.149   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   4956       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   4957       1.149   mycroft 
   4958       1.149   mycroft 	if (idedma_ctl != 0) {
   4959       1.149   mycroft 		/* Add software bits in status register */
   4960       1.149   mycroft 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4961       1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4962       1.149   mycroft 	}
   4963       1.149   mycroft 	pciide_print_modes(cp);
   4964       1.149   mycroft }
   4965       1.149   mycroft 
   4966       1.149   mycroft int
   4967       1.149   mycroft serverworks_pci_intr(arg)
   4968       1.149   mycroft 	void *arg;
   4969       1.149   mycroft {
   4970       1.149   mycroft 	struct pciide_softc *sc = arg;
   4971       1.149   mycroft 	struct pciide_channel *cp;
   4972       1.149   mycroft 	struct channel_softc *wdc_cp;
   4973       1.149   mycroft 	int rv = 0;
   4974       1.149   mycroft 	int dmastat, i, crv;
   4975       1.149   mycroft 
   4976       1.149   mycroft 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4977       1.149   mycroft 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4978       1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4979       1.149   mycroft 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   4980       1.149   mycroft 		    IDEDMA_CTL_INTR)
   4981       1.149   mycroft 			continue;
   4982       1.149   mycroft 		cp = &sc->pciide_channels[i];
   4983       1.149   mycroft 		wdc_cp = &cp->wdc_channel;
   4984       1.149   mycroft 		crv = wdcintr(wdc_cp);
   4985       1.149   mycroft 		if (crv == 0) {
   4986       1.149   mycroft 			printf("%s:%d: bogus intr\n",
   4987       1.149   mycroft 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4988       1.149   mycroft 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4989       1.149   mycroft 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4990       1.149   mycroft 		} else
   4991       1.149   mycroft 			rv = 1;
   4992       1.149   mycroft 	}
   4993       1.149   mycroft 	return rv;
   4994         1.1       cgd }
   4995