Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.153.2.17
      1  1.153.2.17        he /*	$NetBSD: pciide.c,v 1.153.2.17 2004/07/12 21:24:55 he Exp $	*/
      2        1.41    bouyer 
      3        1.41    bouyer 
      4        1.41    bouyer /*
      5       1.113    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6        1.41    bouyer  *
      7        1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8        1.41    bouyer  * modification, are permitted provided that the following conditions
      9        1.41    bouyer  * are met:
     10        1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11        1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12        1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14        1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15        1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16        1.41    bouyer  *    must display the following acknowledgement:
     17       1.151    bouyer  *	This product includes software developed by Manuel Bouyer.
     18        1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19        1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20        1.41    bouyer  *    without specific prior written permission.
     21        1.41    bouyer  *
     22        1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25        1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.41    bouyer  *
     33        1.41    bouyer  */
     34        1.41    bouyer 
     35         1.1       cgd 
     36         1.1       cgd /*
     37         1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38         1.1       cgd  *
     39         1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40         1.1       cgd  * modification, are permitted provided that the following conditions
     41         1.1       cgd  * are met:
     42         1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43         1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44         1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45         1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46         1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47         1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48         1.1       cgd  *    must display the following acknowledgement:
     49         1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50         1.1       cgd  *	for the NetBSD Project.
     51         1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52         1.1       cgd  *    derived from this software without specific prior written permission
     53         1.1       cgd  *
     54         1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55         1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56         1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57         1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58         1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59         1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60         1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61         1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62         1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63         1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64         1.1       cgd  */
     65         1.1       cgd 
     66         1.1       cgd /*
     67         1.1       cgd  * PCI IDE controller driver.
     68         1.1       cgd  *
     69         1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70         1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71         1.1       cgd  *
     72         1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73         1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74         1.2       cgd  * 5/16/94" from the PCI SIG.
     75         1.1       cgd  *
     76         1.1       cgd  */
     77       1.134     lukem 
     78       1.134     lukem #include <sys/cdefs.h>
     79  1.153.2.17        he __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.153.2.17 2004/07/12 21:24:55 he Exp $");
     80         1.1       cgd 
     81        1.36      ross #ifndef WDCDEBUG
     82        1.26    bouyer #define WDCDEBUG
     83        1.36      ross #endif
     84        1.26    bouyer 
     85         1.9    bouyer #define DEBUG_DMA   0x01
     86         1.9    bouyer #define DEBUG_XFERS  0x02
     87         1.9    bouyer #define DEBUG_FUNCS  0x08
     88         1.9    bouyer #define DEBUG_PROBE  0x10
     89         1.9    bouyer #ifdef WDCDEBUG
     90        1.26    bouyer int wdcdebug_pciide_mask = 0;
     91         1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92         1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93         1.9    bouyer #else
     94         1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95         1.9    bouyer #endif
     96         1.1       cgd #include <sys/param.h>
     97         1.1       cgd #include <sys/systm.h>
     98         1.1       cgd #include <sys/device.h>
     99         1.9    bouyer #include <sys/malloc.h>
    100        1.92   thorpej 
    101        1.92   thorpej #include <uvm/uvm_extern.h>
    102         1.9    bouyer 
    103        1.49   thorpej #include <machine/endian.h>
    104         1.1       cgd 
    105         1.1       cgd #include <dev/pci/pcireg.h>
    106         1.1       cgd #include <dev/pci/pcivar.h>
    107         1.9    bouyer #include <dev/pci/pcidevs.h>
    108         1.1       cgd #include <dev/pci/pciidereg.h>
    109         1.1       cgd #include <dev/pci/pciidevar.h>
    110         1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111        1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112         1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113         1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114        1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115        1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116        1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117        1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118        1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119        1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120       1.112   tsutsui #include <dev/pci/pciide_acard_reg.h>
    121       1.146   thorpej #include <dev/pci/pciide_sl82c105_reg.h>
    122  1.153.2.17        he #include <dev/pci/pciide_sii3112_reg.h>
    123        1.61   thorpej #include <dev/pci/cy82c693var.h>
    124        1.61   thorpej 
    125        1.84    bouyer #include "opt_pciide.h"
    126        1.84    bouyer 
    127        1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    128        1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    129        1.39       mrg 					      int));
    130        1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    131        1.39       mrg 					   int, u_int8_t));
    132        1.39       mrg 
    133        1.14    bouyer static __inline u_int8_t
    134        1.14    bouyer pciide_pci_read(pc, pa, reg)
    135        1.14    bouyer 	pci_chipset_tag_t pc;
    136        1.14    bouyer 	pcitag_t pa;
    137        1.14    bouyer 	int reg;
    138        1.14    bouyer {
    139        1.39       mrg 
    140        1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    141        1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    142        1.14    bouyer }
    143        1.14    bouyer 
    144        1.14    bouyer static __inline void
    145        1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    146        1.14    bouyer 	pci_chipset_tag_t pc;
    147        1.14    bouyer 	pcitag_t pa;
    148        1.14    bouyer 	int reg;
    149        1.14    bouyer 	u_int8_t val;
    150        1.14    bouyer {
    151        1.14    bouyer 	pcireg_t pcival;
    152        1.14    bouyer 
    153        1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    154        1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    155        1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    156        1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    157        1.14    bouyer }
    158         1.9    bouyer 
    159        1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    160         1.9    bouyer 
    161        1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    162        1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    163        1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    164         1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    165         1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    166         1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    167         1.9    bouyer 
    168       1.116      fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    169       1.116      fvdl void amd7x6_setup_channel __P((struct channel_softc*));
    170        1.53    bouyer 
    171        1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    172        1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    173         1.9    bouyer 
    174        1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175        1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    176        1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    177        1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    178        1.41    bouyer 			struct pciide_softc *, int));
    179        1.41    bouyer int  cmd_pci_intr __P((void *));
    180        1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    181        1.18  drochner 
    182  1.153.2.17        he void cmd3112_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    183  1.153.2.17        he void cmd3112_setup_channel __P((struct channel_softc*));
    184  1.153.2.17        he 
    185        1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    186        1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    187        1.18  drochner 
    188        1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189        1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    190  1.153.2.12     grant void sis96x_setup_channel __P((struct channel_softc*));
    191       1.130      tron static int sis_hostbr_match __P(( struct pci_attach_args *));
    192  1.153.2.12     grant static int sis_south_match __P(( struct pci_attach_args *));
    193         1.9    bouyer 
    194        1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    195        1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    196        1.41    bouyer int  acer_pci_intr __P((void *));
    197        1.41    bouyer 
    198        1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    199        1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    200       1.138    bouyer void pdc20268_setup_channel __P((struct channel_softc*));
    201        1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    202       1.108    bouyer int  pdc20265_pci_intr __P((void *));
    203  1.153.2.11      tron static void pdc20262_dma_start __P((void*, int, int));
    204  1.153.2.11      tron static int  pdc20262_dma_finish __P((void*, int, int, int));
    205        1.30    bouyer 
    206        1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    207        1.59       scw void opti_setup_channel __P((struct channel_softc*));
    208        1.59       scw 
    209        1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    210        1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    211        1.67    bouyer int  hpt_pci_intr __P((void *));
    212        1.67    bouyer 
    213       1.112   tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    214       1.112   tsutsui void acard_setup_channel __P((struct channel_softc*));
    215       1.112   tsutsui int  acard_pci_intr __P((void *));
    216       1.112   tsutsui 
    217       1.149   mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    218       1.149   mycroft void serverworks_setup_channel __P((struct channel_softc*));
    219       1.149   mycroft int  serverworks_pci_intr __P((void *));
    220       1.149   mycroft 
    221       1.146   thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    222       1.146   thorpej void sl82c105_setup_channel __P((struct channel_softc*));
    223       1.117      matt 
    224        1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    225         1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    226         1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    227        1.56    bouyer void pciide_dma_start __P((void*, int, int));
    228         1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    229        1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    230        1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    231         1.9    bouyer 
    232         1.9    bouyer struct pciide_product_desc {
    233        1.39       mrg 	u_int32_t ide_product;
    234        1.39       mrg 	int ide_flags;
    235        1.39       mrg 	const char *ide_name;
    236        1.41    bouyer 	/* map and setup chip, probe drives */
    237        1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    238         1.9    bouyer };
    239         1.9    bouyer 
    240         1.9    bouyer /* Flags for ide_flags */
    241        1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    242        1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    243         1.9    bouyer 
    244         1.9    bouyer /* Default product description for devices not known from this controller */
    245         1.9    bouyer const struct pciide_product_desc default_product_desc = {
    246        1.39       mrg 	0,
    247        1.39       mrg 	0,
    248        1.39       mrg 	"Generic PCI IDE controller",
    249        1.41    bouyer 	default_chip_map,
    250         1.9    bouyer };
    251         1.1       cgd 
    252         1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    253        1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    254        1.39       mrg 	  0,
    255        1.39       mrg 	  "Intel 82092AA IDE controller",
    256        1.41    bouyer 	  default_chip_map,
    257        1.39       mrg 	},
    258        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    259        1.39       mrg 	  0,
    260        1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    261        1.41    bouyer 	  piix_chip_map,
    262        1.39       mrg 	},
    263        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    264        1.39       mrg 	  0,
    265        1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    266        1.41    bouyer 	  piix_chip_map,
    267        1.39       mrg 	},
    268        1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    269        1.39       mrg 	  0,
    270        1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    271        1.41    bouyer 	  piix_chip_map,
    272        1.39       mrg 	},
    273        1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    274        1.85  drochner 	  0,
    275        1.85  drochner 	  "Intel 82440MX IDE controller",
    276        1.85  drochner 	  piix_chip_map
    277        1.85  drochner 	},
    278        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    279        1.42    bouyer 	  0,
    280        1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    281        1.42    bouyer 	  piix_chip_map,
    282        1.42    bouyer 	},
    283        1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    284        1.42    bouyer 	  0,
    285        1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    286        1.42    bouyer 	  piix_chip_map,
    287        1.42    bouyer 	},
    288        1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    289        1.93    bouyer 	  0,
    290        1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    291        1.93    bouyer 	  piix_chip_map,
    292        1.93    bouyer 	},
    293       1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    294       1.106    bouyer 	  0,
    295       1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    296       1.142  augustss 	  piix_chip_map,
    297       1.142  augustss 	},
    298       1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    299       1.142  augustss 	  0,
    300   1.153.2.4     lukem 	  "Intel 82801CA IDE Controller",
    301       1.142  augustss 	  piix_chip_map,
    302       1.142  augustss 	},
    303       1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    304       1.142  augustss 	  0,
    305   1.153.2.4     lukem 	  "Intel 82801CA IDE Controller",
    306   1.153.2.4     lukem 	  piix_chip_map,
    307   1.153.2.4     lukem 	},
    308   1.153.2.4     lukem 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    309   1.153.2.4     lukem 	  0,
    310   1.153.2.4     lukem 	  "Intel 82801DB IDE Controller (ICH4)",
    311       1.106    bouyer 	  piix_chip_map,
    312       1.106    bouyer 	},
    313  1.153.2.13      tron 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    314  1.153.2.13      tron 	  0,
    315  1.153.2.13      tron 	  "Intel 82801EB IDE Controller (ICH5)",
    316  1.153.2.13      tron 	   piix_chip_map,
    317  1.153.2.13      tron 	},
    318        1.39       mrg 	{ 0,
    319        1.39       mrg 	  0,
    320        1.39       mrg 	  NULL,
    321       1.113    bouyer 	  NULL
    322        1.39       mrg 	}
    323         1.9    bouyer };
    324        1.39       mrg 
    325        1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    326        1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    327        1.53    bouyer 	  0,
    328        1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    329       1.116      fvdl 	  amd7x6_chip_map
    330       1.116      fvdl 	},
    331       1.116      fvdl 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    332       1.116      fvdl 	  0,
    333       1.116      fvdl 	  "Advanced Micro Devices AMD766 IDE Controller",
    334       1.116      fvdl 	  amd7x6_chip_map
    335        1.53    bouyer 	},
    336       1.145    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    337       1.145    bouyer 	  0,
    338       1.145    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
    339       1.145    bouyer 	  amd7x6_chip_map
    340       1.145    bouyer 	},
    341        1.53    bouyer 	{ 0,
    342        1.53    bouyer 	  0,
    343        1.53    bouyer 	  NULL,
    344       1.113    bouyer 	  NULL
    345        1.53    bouyer 	}
    346        1.53    bouyer };
    347        1.53    bouyer 
    348         1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    349        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    350        1.41    bouyer 	  0,
    351        1.39       mrg 	  "CMD Technology PCI0640",
    352        1.41    bouyer 	  cmd_chip_map
    353        1.39       mrg 	},
    354        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    355        1.41    bouyer 	  0,
    356        1.39       mrg 	  "CMD Technology PCI0643",
    357        1.70    bouyer 	  cmd0643_9_chip_map,
    358        1.39       mrg 	},
    359        1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    360        1.41    bouyer 	  0,
    361        1.39       mrg 	  "CMD Technology PCI0646",
    362        1.70    bouyer 	  cmd0643_9_chip_map,
    363        1.70    bouyer 	},
    364        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    365        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    366        1.70    bouyer 	  "CMD Technology PCI0648",
    367        1.70    bouyer 	  cmd0643_9_chip_map,
    368        1.70    bouyer 	},
    369        1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    370        1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    371        1.70    bouyer 	  "CMD Technology PCI0649",
    372        1.70    bouyer 	  cmd0643_9_chip_map,
    373        1.39       mrg 	},
    374        1.39       mrg 	{ 0,
    375        1.39       mrg 	  0,
    376        1.39       mrg 	  NULL,
    377       1.113    bouyer 	  NULL
    378        1.39       mrg 	}
    379         1.9    bouyer };
    380         1.9    bouyer 
    381         1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    382        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    383        1.39       mrg 	  0,
    384       1.113    bouyer 	  NULL,
    385        1.41    bouyer 	  apollo_chip_map,
    386        1.39       mrg 	 },
    387        1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    388        1.39       mrg 	  0,
    389       1.113    bouyer 	  NULL,
    390        1.41    bouyer 	  apollo_chip_map,
    391        1.39       mrg 	},
    392        1.39       mrg 	{ 0,
    393        1.39       mrg 	  0,
    394        1.39       mrg 	  NULL,
    395       1.113    bouyer 	  NULL
    396        1.39       mrg 	}
    397        1.18  drochner };
    398        1.18  drochner 
    399        1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    400        1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    401        1.91      matt 	  IDE_16BIT_IOSPACE,
    402        1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    403        1.41    bouyer 	  cy693_chip_map,
    404        1.39       mrg 	},
    405  1.153.2.17        he 	{ PCI_PRODUCT_CMDTECH_3112,
    406  1.153.2.17        he 	  IDE_PCI_CLASS_OVERRIDE,
    407  1.153.2.17        he 	  "Silicon Image SATALink 3112",
    408  1.153.2.17        he 	  cmd3112_chip_map,
    409  1.153.2.17        he 	},
    410        1.39       mrg 	{ 0,
    411        1.39       mrg 	  0,
    412        1.39       mrg 	  NULL,
    413       1.113    bouyer 	  NULL
    414        1.39       mrg 	}
    415        1.18  drochner };
    416        1.18  drochner 
    417        1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    418        1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    419        1.39       mrg 	  0,
    420  1.153.2.12     grant 	  NULL,
    421        1.41    bouyer 	  sis_chip_map,
    422        1.39       mrg 	},
    423        1.39       mrg 	{ 0,
    424        1.39       mrg 	  0,
    425        1.39       mrg 	  NULL,
    426       1.113    bouyer 	  NULL
    427        1.39       mrg 	}
    428         1.9    bouyer };
    429         1.9    bouyer 
    430        1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    431        1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    432        1.39       mrg 	  0,
    433        1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    434        1.41    bouyer 	  acer_chip_map,
    435        1.39       mrg 	},
    436        1.39       mrg 	{ 0,
    437        1.39       mrg 	  0,
    438        1.41    bouyer 	  NULL,
    439       1.113    bouyer 	  NULL
    440        1.41    bouyer 	}
    441        1.41    bouyer };
    442        1.41    bouyer 
    443        1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    444        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    445        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    446        1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    447        1.41    bouyer 	  pdc202xx_chip_map,
    448        1.41    bouyer 	},
    449        1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    450        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    451        1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    452        1.74     enami 	  pdc202xx_chip_map,
    453        1.74     enami 	},
    454        1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    455        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    456        1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    457        1.86     enami 	  pdc202xx_chip_map,
    458        1.86     enami 	},
    459        1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    460        1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    461        1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    462        1.41    bouyer 	  pdc202xx_chip_map,
    463        1.41    bouyer 	},
    464       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    465       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    466       1.138    bouyer 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    467       1.138    bouyer 	  pdc202xx_chip_map,
    468       1.138    bouyer 	},
    469       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    470       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    471       1.138    bouyer 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    472       1.138    bouyer 	  pdc202xx_chip_map,
    473       1.138    bouyer 	},
    474       1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    475       1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    476       1.138    bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    477       1.138    bouyer 	  pdc202xx_chip_map,
    478       1.138    bouyer 	},
    479   1.153.2.6      tron 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2,
    480   1.153.2.6      tron 	  IDE_PCI_CLASS_OVERRIDE,
    481   1.153.2.6      tron 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
    482   1.153.2.6      tron 	  pdc202xx_chip_map,
    483   1.153.2.6      tron 	},
    484   1.153.2.6      tron 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
    485   1.153.2.6      tron 	  IDE_PCI_CLASS_OVERRIDE,
    486   1.153.2.6      tron 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    487   1.153.2.6      tron 	  pdc202xx_chip_map,
    488   1.153.2.6      tron 	},
    489        1.41    bouyer 	{ 0,
    490        1.39       mrg 	  0,
    491        1.39       mrg 	  NULL,
    492       1.113    bouyer 	  NULL
    493        1.39       mrg 	}
    494        1.30    bouyer };
    495        1.30    bouyer 
    496        1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    497        1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    498        1.59       scw 	  0,
    499        1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    500        1.59       scw 	  opti_chip_map,
    501        1.59       scw 	},
    502        1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    503        1.59       scw 	  0,
    504        1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    505        1.59       scw 	  opti_chip_map,
    506        1.59       scw 	},
    507        1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    508        1.59       scw 	  0,
    509        1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    510        1.59       scw 	  opti_chip_map,
    511        1.59       scw 	},
    512        1.59       scw 	{ 0,
    513        1.59       scw 	  0,
    514        1.59       scw 	  NULL,
    515       1.113    bouyer 	  NULL
    516        1.59       scw 	}
    517        1.59       scw };
    518        1.59       scw 
    519        1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    520        1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    521        1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    522       1.114    bouyer 	  NULL,
    523        1.67    bouyer 	  hpt_chip_map,
    524        1.67    bouyer 	},
    525   1.153.2.7      tron 	{ PCI_PRODUCT_TRIONES_HPT372,
    526   1.153.2.7      tron 	  IDE_PCI_CLASS_OVERRIDE,
    527   1.153.2.7      tron 	  NULL,
    528   1.153.2.7      tron 	  hpt_chip_map
    529   1.153.2.7      tron 	},
    530       1.153    bouyer 	{ PCI_PRODUCT_TRIONES_HPT374,
    531       1.153    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    532       1.153    bouyer 	  NULL,
    533       1.153    bouyer 	  hpt_chip_map
    534       1.153    bouyer 	},
    535        1.67    bouyer 	{ 0,
    536        1.67    bouyer 	  0,
    537        1.67    bouyer 	  NULL,
    538       1.113    bouyer 	  NULL
    539        1.67    bouyer 	}
    540        1.67    bouyer };
    541        1.67    bouyer 
    542       1.112   tsutsui const struct pciide_product_desc pciide_acard_products[] =  {
    543       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP850U,
    544       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    545       1.112   tsutsui 	  "Acard ATP850U Ultra33 IDE Controller",
    546       1.112   tsutsui 	  acard_chip_map,
    547       1.112   tsutsui 	},
    548       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860,
    549       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    550       1.112   tsutsui 	  "Acard ATP860 Ultra66 IDE Controller",
    551       1.112   tsutsui 	  acard_chip_map,
    552       1.112   tsutsui 	},
    553       1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860A,
    554       1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    555       1.112   tsutsui 	  "Acard ATP860-A Ultra66 IDE Controller",
    556       1.112   tsutsui 	  acard_chip_map,
    557       1.112   tsutsui 	},
    558       1.112   tsutsui 	{ 0,
    559       1.112   tsutsui 	  0,
    560       1.112   tsutsui 	  NULL,
    561       1.113    bouyer 	  NULL
    562       1.112   tsutsui 	}
    563       1.112   tsutsui };
    564       1.112   tsutsui 
    565       1.117      matt const struct pciide_product_desc pciide_serverworks_products[] =  {
    566       1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    567       1.149   mycroft 	  0,
    568       1.149   mycroft 	  "ServerWorks OSB4 IDE Controller",
    569       1.149   mycroft 	  serverworks_chip_map,
    570       1.149   mycroft 	},
    571       1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    572       1.117      matt 	  0,
    573       1.149   mycroft 	  "ServerWorks CSB5 IDE Controller",
    574       1.149   mycroft 	  serverworks_chip_map,
    575       1.117      matt 	},
    576       1.117      matt 	{ 0,
    577       1.117      matt 	  0,
    578       1.117      matt 	  NULL,
    579       1.117      matt 	}
    580       1.117      matt };
    581       1.117      matt 
    582       1.146   thorpej const struct pciide_product_desc pciide_symphony_products[] = {
    583       1.146   thorpej 	{ PCI_PRODUCT_SYMPHONY_82C105,
    584       1.146   thorpej 	  0,
    585       1.146   thorpej 	  "Symphony Labs 82C105 IDE controller",
    586       1.146   thorpej 	  sl82c105_chip_map,
    587       1.146   thorpej 	},
    588       1.146   thorpej 	{ 0,
    589       1.146   thorpej 	  0,
    590       1.146   thorpej 	  NULL,
    591       1.146   thorpej 	}
    592       1.146   thorpej };
    593       1.146   thorpej 
    594       1.117      matt const struct pciide_product_desc pciide_winbond_products[] =  {
    595       1.117      matt 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    596       1.117      matt 	  0,
    597       1.117      matt 	  "Winbond W83C553F IDE controller",
    598       1.146   thorpej 	  sl82c105_chip_map,
    599       1.117      matt 	},
    600       1.117      matt 	{ 0,
    601       1.117      matt 	  0,
    602       1.117      matt 	  NULL,
    603       1.117      matt 	}
    604       1.117      matt };
    605       1.117      matt 
    606         1.9    bouyer struct pciide_vendor_desc {
    607        1.39       mrg 	u_int32_t ide_vendor;
    608        1.39       mrg 	const struct pciide_product_desc *ide_products;
    609         1.9    bouyer };
    610         1.9    bouyer 
    611         1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    612        1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    613        1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    614        1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    615        1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    616        1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    617        1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    618        1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    619        1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    620        1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    621        1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    622       1.112   tsutsui 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    623       1.117      matt 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    624       1.146   thorpej 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    625       1.117      matt 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    626        1.39       mrg 	{ 0, NULL }
    627         1.1       cgd };
    628         1.1       cgd 
    629        1.13    bouyer /* options passed via the 'flags' config keyword */
    630       1.132   thorpej #define	PCIIDE_OPTIONS_DMA	0x01
    631       1.132   thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
    632        1.13    bouyer 
    633         1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    634         1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    635         1.1       cgd 
    636         1.1       cgd struct cfattach pciide_ca = {
    637         1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    638         1.1       cgd };
    639        1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    640        1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    641        1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    642        1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    643        1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    644        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    645        1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    646        1.41    bouyer 	    struct pci_attach_args *));
    647        1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    648        1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    649        1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    650        1.41    bouyer 	    int (*pci_intr) __P((void *))));
    651        1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    652        1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    653        1.28    bouyer 	    struct pciide_channel *, int, int));
    654         1.1       cgd int	pciide_compat_intr __P((void *));
    655         1.1       cgd int	pciide_pci_intr __P((void *));
    656         1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    657         1.1       cgd 
    658        1.39       mrg const struct pciide_product_desc *
    659         1.9    bouyer pciide_lookup_product(id)
    660        1.39       mrg 	u_int32_t id;
    661         1.9    bouyer {
    662        1.39       mrg 	const struct pciide_product_desc *pp;
    663        1.39       mrg 	const struct pciide_vendor_desc *vp;
    664         1.9    bouyer 
    665        1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    666        1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    667        1.39       mrg 			break;
    668         1.9    bouyer 
    669        1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    670        1.39       mrg 		return NULL;
    671         1.9    bouyer 
    672       1.113    bouyer 	for (; pp->chip_map != NULL; pp++)
    673        1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    674        1.39       mrg 			break;
    675         1.9    bouyer 
    676       1.113    bouyer 	if (pp->chip_map == NULL)
    677        1.39       mrg 		return NULL;
    678        1.39       mrg 	return pp;
    679         1.9    bouyer }
    680         1.6       cgd 
    681         1.1       cgd int
    682         1.1       cgd pciide_match(parent, match, aux)
    683         1.1       cgd 	struct device *parent;
    684         1.1       cgd 	struct cfdata *match;
    685         1.1       cgd 	void *aux;
    686         1.1       cgd {
    687         1.1       cgd 	struct pci_attach_args *pa = aux;
    688        1.41    bouyer 	const struct pciide_product_desc *pp;
    689         1.1       cgd 
    690         1.1       cgd 	/*
    691         1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    692         1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    693         1.1       cgd 	 * work in a standardized way...
    694         1.1       cgd 	 */
    695         1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    696         1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    697         1.1       cgd 		return (1);
    698         1.1       cgd 	}
    699         1.1       cgd 
    700        1.41    bouyer 	/*
    701        1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    702        1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    703        1.41    bouyer 	 */
    704        1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    705        1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    706        1.41    bouyer 		return (1);
    707        1.41    bouyer 	}
    708        1.41    bouyer 
    709         1.1       cgd 	return (0);
    710         1.1       cgd }
    711         1.1       cgd 
    712         1.1       cgd void
    713         1.1       cgd pciide_attach(parent, self, aux)
    714         1.1       cgd 	struct device *parent, *self;
    715         1.1       cgd 	void *aux;
    716         1.1       cgd {
    717         1.1       cgd 	struct pci_attach_args *pa = aux;
    718         1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    719         1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    720         1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    721        1.41    bouyer 	pcireg_t csr;
    722         1.1       cgd 	char devinfo[256];
    723        1.57   thorpej 	const char *displaydev;
    724         1.1       cgd 
    725        1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    726         1.9    bouyer 	if (sc->sc_pp == NULL) {
    727         1.9    bouyer 		sc->sc_pp = &default_product_desc;
    728         1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    729        1.57   thorpej 		displaydev = devinfo;
    730        1.57   thorpej 	} else
    731        1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    732        1.57   thorpej 
    733       1.113    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    734       1.113    bouyer 	if (displaydev)
    735       1.113    bouyer 		printf(": %s (rev. 0x%02x)\n", displaydev,
    736       1.113    bouyer 		    PCI_REVISION(pa->pa_class));
    737        1.57   thorpej 
    738        1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    739        1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    740  1.153.2.17        he 
    741  1.153.2.17        he 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    742  1.153.2.17        he 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    743  1.153.2.17        he 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    744  1.153.2.17        he 
    745        1.41    bouyer #ifdef WDCDEBUG
    746        1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    747        1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    748        1.41    bouyer #endif
    749        1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    750         1.1       cgd 
    751        1.16    bouyer 	if (sc->sc_dma_ok) {
    752        1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    753        1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    754        1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    755        1.16    bouyer 	}
    756         1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    757         1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    758         1.5       cgd }
    759         1.5       cgd 
    760        1.41    bouyer /* tell wether the chip is enabled or not */
    761        1.41    bouyer int
    762        1.41    bouyer pciide_chipen(sc, pa)
    763        1.41    bouyer 	struct pciide_softc *sc;
    764        1.41    bouyer 	struct pci_attach_args *pa;
    765        1.41    bouyer {
    766        1.41    bouyer 	pcireg_t csr;
    767        1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    768        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    769        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    770        1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    771        1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    772        1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    773        1.41    bouyer 		  "device" : "bridge");
    774        1.41    bouyer 		return 0;
    775        1.41    bouyer 	}
    776        1.41    bouyer 	return 1;
    777        1.41    bouyer }
    778        1.41    bouyer 
    779         1.5       cgd int
    780        1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    781         1.5       cgd 	struct pci_attach_args *pa;
    782        1.18  drochner 	struct pciide_channel *cp;
    783        1.18  drochner 	int compatchan;
    784        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    785         1.5       cgd {
    786        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    787        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    788         1.5       cgd 
    789         1.5       cgd 	cp->compat = 1;
    790        1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    791        1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    792         1.5       cgd 
    793         1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    794        1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    795         1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    796         1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    797        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    798        1.43    bouyer 		return (0);
    799         1.5       cgd 	}
    800         1.5       cgd 
    801         1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    802        1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    803         1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    804         1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    805        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    806         1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    807         1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    808        1.43    bouyer 		return (0);
    809         1.5       cgd 	}
    810         1.5       cgd 
    811        1.43    bouyer 	return (1);
    812         1.5       cgd }
    813         1.5       cgd 
    814         1.9    bouyer int
    815        1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    816        1.28    bouyer 	struct pci_attach_args * pa;
    817        1.18  drochner 	struct pciide_channel *cp;
    818        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    819        1.41    bouyer 	int (*pci_intr) __P((void *));
    820         1.9    bouyer {
    821        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    822        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    823        1.29    bouyer 	const char *intrstr;
    824        1.29    bouyer 	pci_intr_handle_t intrhandle;
    825         1.9    bouyer 
    826         1.9    bouyer 	cp->compat = 0;
    827         1.9    bouyer 
    828        1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    829        1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    830        1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    831        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    832        1.29    bouyer 			return 0;
    833        1.29    bouyer 		}
    834        1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    835        1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    836        1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    837        1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    838        1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    839        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    840        1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    841        1.29    bouyer 		} else {
    842        1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    843        1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    844        1.29    bouyer 			if (intrstr != NULL)
    845        1.29    bouyer 				printf(" at %s", intrstr);
    846        1.29    bouyer 			printf("\n");
    847        1.29    bouyer 			return 0;
    848        1.29    bouyer 		}
    849        1.18  drochner 	}
    850        1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    851        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    852        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    853        1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    854         1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    855        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    856        1.18  drochner 		return 0;
    857         1.9    bouyer 	}
    858         1.9    bouyer 
    859        1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    860        1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    861       1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    862         1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    863        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    864        1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    865       1.105    bouyer 		return 0;
    866       1.105    bouyer 	}
    867       1.105    bouyer 	/*
    868       1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    869       1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    870       1.105    bouyer 	 * code a handle for only one byte at the rigth offset.
    871       1.105    bouyer 	 */
    872       1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    873       1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    874       1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    875       1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    876       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    877       1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    878        1.18  drochner 		return 0;
    879         1.9    bouyer 	}
    880        1.18  drochner 	return (1);
    881         1.9    bouyer }
    882         1.9    bouyer 
    883        1.41    bouyer void
    884        1.41    bouyer pciide_mapreg_dma(sc, pa)
    885        1.41    bouyer 	struct pciide_softc *sc;
    886        1.41    bouyer 	struct pci_attach_args *pa;
    887        1.41    bouyer {
    888        1.63   thorpej 	pcireg_t maptype;
    889        1.89      matt 	bus_addr_t addr;
    890        1.63   thorpej 
    891        1.41    bouyer 	/*
    892        1.41    bouyer 	 * Map DMA registers
    893        1.41    bouyer 	 *
    894        1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    895        1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    896        1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    897        1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    898        1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    899        1.41    bouyer 	 * could be mapped.
    900        1.41    bouyer 	 *
    901        1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    902        1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    903        1.41    bouyer 	 * XXX space," some controllers (at least the United
    904        1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    905        1.41    bouyer 	 */
    906        1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    907        1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    908        1.63   thorpej 
    909        1.63   thorpej 	switch (maptype) {
    910        1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    911        1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    912        1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    913        1.89      matt 		    &addr, NULL, NULL) == 0);
    914        1.89      matt 		if (sc->sc_dma_ok == 0) {
    915        1.89      matt 			printf(", but unused (couldn't query registers)");
    916        1.89      matt 			break;
    917        1.89      matt 		}
    918        1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    919        1.91      matt 		    && addr >= 0x10000) {
    920        1.89      matt 			sc->sc_dma_ok = 0;
    921       1.132   thorpej 			printf(", but unused (registers at unsafe address "
    922       1.132   thorpej 			    "%#lx)", (unsigned long)addr);
    923        1.89      matt 			break;
    924        1.89      matt 		}
    925        1.89      matt 		/* FALLTHROUGH */
    926        1.89      matt 
    927        1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    928        1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    929        1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    930        1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    931        1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    932        1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    933        1.63   thorpej 			printf(", but unused (couldn't map registers)");
    934        1.63   thorpej 		} else {
    935        1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    936        1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    937        1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    938        1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    939        1.63   thorpej 		}
    940       1.132   thorpej 
    941       1.132   thorpej 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    942       1.132   thorpej 		    PCIIDE_OPTIONS_NODMA) {
    943       1.132   thorpej 			printf(", but unused (forced off by config file)");
    944       1.132   thorpej 			sc->sc_dma_ok = 0;
    945       1.132   thorpej 		}
    946        1.65   thorpej 		break;
    947        1.63   thorpej 
    948        1.63   thorpej 	default:
    949        1.63   thorpej 		sc->sc_dma_ok = 0;
    950        1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    951        1.41    bouyer 	}
    952        1.41    bouyer }
    953        1.63   thorpej 
    954         1.9    bouyer int
    955         1.9    bouyer pciide_compat_intr(arg)
    956         1.9    bouyer 	void *arg;
    957         1.9    bouyer {
    958        1.19  drochner 	struct pciide_channel *cp = arg;
    959         1.9    bouyer 
    960         1.9    bouyer #ifdef DIAGNOSTIC
    961         1.9    bouyer 	/* should only be called for a compat channel */
    962         1.9    bouyer 	if (cp->compat == 0)
    963         1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    964         1.9    bouyer #endif
    965        1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    966         1.9    bouyer }
    967         1.9    bouyer 
    968         1.9    bouyer int
    969         1.9    bouyer pciide_pci_intr(arg)
    970         1.9    bouyer 	void *arg;
    971         1.9    bouyer {
    972         1.9    bouyer 	struct pciide_softc *sc = arg;
    973         1.9    bouyer 	struct pciide_channel *cp;
    974         1.9    bouyer 	struct channel_softc *wdc_cp;
    975         1.9    bouyer 	int i, rv, crv;
    976         1.9    bouyer 
    977         1.9    bouyer 	rv = 0;
    978        1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    979         1.9    bouyer 		cp = &sc->pciide_channels[i];
    980        1.18  drochner 		wdc_cp = &cp->wdc_channel;
    981         1.9    bouyer 
    982         1.9    bouyer 		/* If a compat channel skip. */
    983         1.9    bouyer 		if (cp->compat)
    984         1.9    bouyer 			continue;
    985         1.9    bouyer 		/* if this channel not waiting for intr, skip */
    986         1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    987         1.9    bouyer 			continue;
    988         1.9    bouyer 
    989         1.9    bouyer 		crv = wdcintr(wdc_cp);
    990         1.9    bouyer 		if (crv == 0)
    991         1.9    bouyer 			;		/* leave rv alone */
    992         1.9    bouyer 		else if (crv == 1)
    993         1.9    bouyer 			rv = 1;		/* claim the intr */
    994         1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    995         1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    996         1.9    bouyer 	}
    997         1.9    bouyer 	return (rv);
    998         1.9    bouyer }
    999         1.9    bouyer 
   1000        1.28    bouyer void
   1001        1.28    bouyer pciide_channel_dma_setup(cp)
   1002        1.28    bouyer 	struct pciide_channel *cp;
   1003        1.28    bouyer {
   1004        1.28    bouyer 	int drive;
   1005        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1006        1.28    bouyer 	struct ata_drive_datas *drvp;
   1007        1.28    bouyer 
   1008        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1009        1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
   1010        1.28    bouyer 		/* If no drive, skip */
   1011        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1012        1.28    bouyer 			continue;
   1013        1.28    bouyer 		/* setup DMA if needed */
   1014        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1015        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1016        1.28    bouyer 		    sc->sc_dma_ok == 0) {
   1017        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1018        1.28    bouyer 			continue;
   1019        1.28    bouyer 		}
   1020        1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
   1021        1.28    bouyer 		    != 0) {
   1022        1.28    bouyer 			/* Abort DMA setup */
   1023        1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1024        1.28    bouyer 			continue;
   1025        1.28    bouyer 		}
   1026        1.28    bouyer 	}
   1027        1.28    bouyer }
   1028        1.28    bouyer 
   1029        1.18  drochner int
   1030        1.18  drochner pciide_dma_table_setup(sc, channel, drive)
   1031         1.9    bouyer 	struct pciide_softc *sc;
   1032        1.18  drochner 	int channel, drive;
   1033         1.9    bouyer {
   1034        1.18  drochner 	bus_dma_segment_t seg;
   1035        1.18  drochner 	int error, rseg;
   1036        1.18  drochner 	const bus_size_t dma_table_size =
   1037        1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1038        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1039        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1040        1.18  drochner 
   1041        1.28    bouyer 	/* If table was already allocated, just return */
   1042        1.28    bouyer 	if (dma_maps->dma_table)
   1043        1.28    bouyer 		return 0;
   1044        1.28    bouyer 
   1045        1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1046        1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1047        1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1048        1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1049        1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
   1050        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1051        1.18  drochner 		    channel, drive, error);
   1052        1.18  drochner 		return error;
   1053        1.18  drochner 	}
   1054        1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1055        1.18  drochner 	    dma_table_size,
   1056        1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1057        1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1058        1.18  drochner 		printf("%s:%d: unable to map table DMA for"
   1059        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1060        1.18  drochner 		    channel, drive, error);
   1061        1.18  drochner 		return error;
   1062        1.18  drochner 	}
   1063        1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1064        1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1065        1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1066        1.18  drochner 
   1067        1.18  drochner 	/* Create and load table DMA map for this disk */
   1068        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1069        1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1070        1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1071        1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
   1072        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1073        1.18  drochner 		    channel, drive, error);
   1074        1.18  drochner 		return error;
   1075        1.18  drochner 	}
   1076        1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1077        1.18  drochner 	    dma_maps->dmamap_table,
   1078        1.18  drochner 	    dma_maps->dma_table,
   1079        1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1080        1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
   1081        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1082        1.18  drochner 		    channel, drive, error);
   1083        1.18  drochner 		return error;
   1084        1.18  drochner 	}
   1085        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1086        1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1087        1.96      fvdl 	    DEBUG_PROBE);
   1088        1.18  drochner 	/* Create a xfer DMA map for this drive */
   1089        1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1090  1.153.2.17        he 	    NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
   1091        1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1092        1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1093        1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1094        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1095        1.18  drochner 		    channel, drive, error);
   1096        1.18  drochner 		return error;
   1097        1.18  drochner 	}
   1098        1.18  drochner 	return 0;
   1099         1.9    bouyer }
   1100         1.9    bouyer 
   1101        1.18  drochner int
   1102        1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1103        1.18  drochner 	void *v;
   1104        1.18  drochner 	int channel, drive;
   1105        1.18  drochner 	void *databuf;
   1106        1.18  drochner 	size_t datalen;
   1107        1.18  drochner 	int flags;
   1108         1.9    bouyer {
   1109        1.18  drochner 	struct pciide_softc *sc = v;
   1110        1.18  drochner 	int error, seg;
   1111        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1112        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1113        1.18  drochner 
   1114        1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1115        1.18  drochner 	    dma_maps->dmamap_xfer,
   1116       1.122   thorpej 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1117       1.122   thorpej 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1118        1.18  drochner 	if (error) {
   1119        1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1120        1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1121        1.18  drochner 		    channel, drive, error);
   1122        1.18  drochner 		return error;
   1123        1.18  drochner 	}
   1124         1.9    bouyer 
   1125        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1126        1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1127        1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1128        1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1129         1.9    bouyer 
   1130        1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1131        1.18  drochner #ifdef DIAGNOSTIC
   1132        1.18  drochner 		/* A segment must not cross a 64k boundary */
   1133        1.18  drochner 		{
   1134        1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1135        1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1136        1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1137        1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1138        1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1139        1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1140        1.18  drochner 			    seg, phys, len);
   1141        1.18  drochner 			panic("pciide_dma: buf align");
   1142         1.9    bouyer 		}
   1143         1.9    bouyer 		}
   1144        1.18  drochner #endif
   1145        1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1146        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1147        1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1148        1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1149        1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1150        1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1151        1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1152        1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1153        1.18  drochner 
   1154         1.9    bouyer 	}
   1155        1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1156        1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1157         1.9    bouyer 
   1158        1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1159        1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1160        1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1161         1.9    bouyer 
   1162        1.18  drochner 	/* Maps are ready. Start DMA function */
   1163        1.18  drochner #ifdef DIAGNOSTIC
   1164        1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1165        1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1166        1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1167        1.18  drochner 		panic("pciide_dma_init: table align");
   1168        1.18  drochner 	}
   1169        1.18  drochner #endif
   1170        1.18  drochner 
   1171        1.18  drochner 	/* Clear status bits */
   1172        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1173        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1174        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1175        1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1176        1.18  drochner 	/* Write table addr */
   1177        1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1178        1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1179        1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1180        1.18  drochner 	/* set read/write */
   1181        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1182        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1183        1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1184        1.56    bouyer 	/* remember flags */
   1185        1.56    bouyer 	dma_maps->dma_flags = flags;
   1186        1.18  drochner 	return 0;
   1187        1.18  drochner }
   1188        1.18  drochner 
   1189        1.18  drochner void
   1190        1.56    bouyer pciide_dma_start(v, channel, drive)
   1191        1.18  drochner 	void *v;
   1192        1.56    bouyer 	int channel, drive;
   1193        1.18  drochner {
   1194        1.18  drochner 	struct pciide_softc *sc = v;
   1195        1.18  drochner 
   1196        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1197        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1198        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1199        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1200        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1201        1.18  drochner }
   1202        1.18  drochner 
   1203        1.18  drochner int
   1204        1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1205        1.18  drochner 	void *v;
   1206        1.18  drochner 	int channel, drive;
   1207        1.56    bouyer 	int force;
   1208        1.18  drochner {
   1209        1.18  drochner 	struct pciide_softc *sc = v;
   1210        1.18  drochner 	u_int8_t status;
   1211        1.56    bouyer 	int error = 0;
   1212        1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1213        1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1214        1.18  drochner 
   1215        1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1216        1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1217        1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1218        1.18  drochner 	    DEBUG_XFERS);
   1219        1.18  drochner 
   1220        1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1221        1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1222        1.56    bouyer 
   1223        1.18  drochner 	/* stop DMA channel */
   1224        1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1225        1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1226        1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1227        1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1228        1.18  drochner 
   1229        1.56    bouyer 	/* Unload the map of the data buffer */
   1230        1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1231        1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1232        1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1233        1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1234        1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1235        1.56    bouyer 
   1236        1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1237        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1238        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1239        1.56    bouyer 		error |= WDC_DMAST_ERR;
   1240        1.18  drochner 	}
   1241        1.18  drochner 
   1242        1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1243        1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1244        1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1245        1.18  drochner 		    drive, status);
   1246        1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1247        1.18  drochner 	}
   1248        1.18  drochner 
   1249        1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1250        1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1251        1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1252        1.18  drochner 	}
   1253        1.56    bouyer 	return error;
   1254        1.18  drochner }
   1255        1.18  drochner 
   1256        1.67    bouyer void
   1257        1.67    bouyer pciide_irqack(chp)
   1258        1.67    bouyer 	struct channel_softc *chp;
   1259        1.67    bouyer {
   1260        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1261        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1262        1.67    bouyer 
   1263        1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1264        1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1265        1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1266        1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1267        1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1268        1.67    bouyer }
   1269        1.67    bouyer 
   1270        1.41    bouyer /* some common code used by several chip_map */
   1271        1.41    bouyer int
   1272        1.41    bouyer pciide_chansetup(sc, channel, interface)
   1273        1.41    bouyer 	struct pciide_softc *sc;
   1274        1.41    bouyer 	int channel;
   1275        1.41    bouyer 	pcireg_t interface;
   1276        1.41    bouyer {
   1277        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1278        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1279        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1280        1.41    bouyer 	cp->wdc_channel.channel = channel;
   1281        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1282        1.41    bouyer 	cp->wdc_channel.ch_queue =
   1283        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1284        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1285        1.41    bouyer 		printf("%s %s channel: "
   1286        1.41    bouyer 		    "can't allocate memory for command queue",
   1287        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1288        1.41    bouyer 		return 0;
   1289        1.41    bouyer 	}
   1290        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1291        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1292        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1293        1.41    bouyer 	    "configured" : "wired",
   1294        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1295        1.41    bouyer 	    "native-PCI" : "compatibility");
   1296        1.41    bouyer 	return 1;
   1297        1.41    bouyer }
   1298        1.41    bouyer 
   1299        1.18  drochner /* some common code used by several chip channel_map */
   1300        1.18  drochner void
   1301        1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1302        1.18  drochner 	struct pci_attach_args *pa;
   1303        1.18  drochner 	struct pciide_channel *cp;
   1304        1.41    bouyer 	pcireg_t interface;
   1305        1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1306        1.41    bouyer 	int (*pci_intr) __P((void *));
   1307        1.18  drochner {
   1308        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1309        1.18  drochner 
   1310        1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1311        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1312        1.41    bouyer 		    pci_intr);
   1313        1.41    bouyer 	else
   1314        1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1315        1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1316        1.41    bouyer 
   1317        1.18  drochner 	if (cp->hw_ok == 0)
   1318        1.18  drochner 		return;
   1319        1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1320        1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1321        1.18  drochner 	wdcattach(wdc_cp);
   1322        1.18  drochner }
   1323        1.18  drochner 
   1324        1.18  drochner /*
   1325        1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1326        1.18  drochner  * if channel can be disabled, 0 if not
   1327        1.18  drochner  */
   1328        1.18  drochner int
   1329        1.60  gmcgarry pciide_chan_candisable(cp)
   1330        1.18  drochner 	struct pciide_channel *cp;
   1331        1.18  drochner {
   1332        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1333        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1334        1.18  drochner 
   1335        1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1336        1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1337        1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1338        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1339        1.18  drochner 		cp->hw_ok = 0;
   1340        1.18  drochner 		return 1;
   1341        1.18  drochner 	}
   1342        1.18  drochner 	return 0;
   1343        1.18  drochner }
   1344        1.18  drochner 
   1345        1.18  drochner /*
   1346        1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1347        1.18  drochner  * Set hw_ok=0 on failure
   1348        1.18  drochner  */
   1349        1.18  drochner void
   1350        1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1351         1.5       cgd 	struct pci_attach_args *pa;
   1352        1.18  drochner 	struct pciide_channel *cp;
   1353        1.18  drochner 	int compatchan, interface;
   1354        1.18  drochner {
   1355        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1356        1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1357        1.18  drochner 
   1358        1.18  drochner 	if (cp->hw_ok == 0)
   1359        1.18  drochner 		return;
   1360        1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1361        1.18  drochner 		return;
   1362        1.18  drochner 
   1363       1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1364        1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1365        1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1366        1.18  drochner 	if (cp->ih == NULL) {
   1367       1.119    simonb #endif
   1368        1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1369        1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1370        1.18  drochner 		cp->hw_ok = 0;
   1371       1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1372        1.18  drochner 	}
   1373       1.119    simonb #endif
   1374        1.18  drochner }
   1375        1.18  drochner 
   1376        1.18  drochner void
   1377        1.28    bouyer pciide_print_modes(cp)
   1378        1.28    bouyer 	struct pciide_channel *cp;
   1379        1.18  drochner {
   1380        1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1381        1.18  drochner }
   1382        1.18  drochner 
   1383        1.18  drochner void
   1384        1.41    bouyer default_chip_map(sc, pa)
   1385        1.18  drochner 	struct pciide_softc *sc;
   1386        1.41    bouyer 	struct pci_attach_args *pa;
   1387        1.18  drochner {
   1388        1.41    bouyer 	struct pciide_channel *cp;
   1389        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1390        1.41    bouyer 	pcireg_t csr;
   1391        1.41    bouyer 	int channel, drive;
   1392        1.41    bouyer 	struct ata_drive_datas *drvp;
   1393        1.41    bouyer 	u_int8_t idedma_ctl;
   1394        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1395        1.41    bouyer 	char *failreason;
   1396        1.41    bouyer 
   1397        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1398        1.41    bouyer 		return;
   1399        1.41    bouyer 
   1400        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1401        1.41    bouyer 		printf("%s: bus-master DMA support present",
   1402        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1403        1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1404        1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1405        1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1406        1.41    bouyer 			printf(", but unused (no driver support)");
   1407        1.41    bouyer 			sc->sc_dma_ok = 0;
   1408        1.41    bouyer 		} else {
   1409        1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1410       1.132   thorpej 			if (sc->sc_dma_ok != 0)
   1411       1.132   thorpej 				printf(", used without full driver "
   1412       1.132   thorpej 				    "support");
   1413        1.41    bouyer 		}
   1414        1.41    bouyer 	} else {
   1415        1.41    bouyer 		printf("%s: hardware does not support DMA",
   1416        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1417        1.41    bouyer 		sc->sc_dma_ok = 0;
   1418        1.41    bouyer 	}
   1419        1.41    bouyer 	printf("\n");
   1420        1.67    bouyer 	if (sc->sc_dma_ok) {
   1421        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1422        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1423        1.67    bouyer 	}
   1424        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1425        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1426        1.18  drochner 
   1427        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1428        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1429        1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1430        1.41    bouyer 
   1431        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1432        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1433        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1434        1.41    bouyer 			continue;
   1435        1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1436        1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1437        1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1438        1.41    bouyer 		} else {
   1439        1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1440        1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1441        1.41    bouyer 		}
   1442        1.41    bouyer 		if (cp->hw_ok == 0)
   1443        1.41    bouyer 			continue;
   1444        1.41    bouyer 		/*
   1445        1.41    bouyer 		 * Check to see if something appears to be there.
   1446        1.41    bouyer 		 */
   1447        1.41    bouyer 		failreason = NULL;
   1448        1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1449        1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1450        1.41    bouyer 			goto next;
   1451        1.41    bouyer 		}
   1452        1.41    bouyer 		/*
   1453        1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1454        1.41    bouyer 		 * channel by trying to access the channel again while the
   1455        1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1456        1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1457        1.41    bouyer 		 * this controller.)  YUCK!
   1458        1.41    bouyer 		 */
   1459        1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1460        1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1461        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1462        1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1463        1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1464        1.41    bouyer 			failreason = "other hardware responding at addresses";
   1465        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1466        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1467        1.41    bouyer next:
   1468        1.41    bouyer 		if (failreason) {
   1469        1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1470        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1471        1.41    bouyer 			    failreason);
   1472        1.41    bouyer 			cp->hw_ok = 0;
   1473        1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1474        1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1475       1.150    bouyer 			if (interface & PCIIDE_INTERFACE_PCI(channel))
   1476       1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1477       1.150    bouyer 				    cp->ctl_baseioh, ctlsize);
   1478       1.150    bouyer 			else
   1479       1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1480       1.150    bouyer 				    cp->wdc_channel.ctl_ioh, ctlsize);
   1481        1.41    bouyer 		} else {
   1482        1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1483        1.41    bouyer 		}
   1484        1.41    bouyer 		if (cp->hw_ok) {
   1485        1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1486        1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1487        1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1488        1.41    bouyer 		}
   1489        1.41    bouyer 	}
   1490        1.18  drochner 
   1491        1.18  drochner 	if (sc->sc_dma_ok == 0)
   1492        1.41    bouyer 		return;
   1493        1.18  drochner 
   1494        1.18  drochner 	/* Allocate DMA maps */
   1495        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1496        1.18  drochner 		idedma_ctl = 0;
   1497        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1498        1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1499        1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1500        1.18  drochner 			/* If no drive, skip */
   1501        1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1502        1.18  drochner 				continue;
   1503        1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1504        1.18  drochner 				continue;
   1505        1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1506        1.18  drochner 				/* Abort DMA setup */
   1507        1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1508        1.18  drochner 				    "using PIO transfers\n",
   1509        1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1510        1.18  drochner 				    channel, drive);
   1511        1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1512        1.18  drochner 			}
   1513        1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1514        1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1515        1.18  drochner 			    channel, drive);
   1516        1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1517        1.18  drochner 		}
   1518        1.18  drochner 		if (idedma_ctl != 0) {
   1519        1.18  drochner 			/* Add software bits in status register */
   1520        1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1521        1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1522        1.18  drochner 			    idedma_ctl);
   1523        1.18  drochner 		}
   1524        1.18  drochner 	}
   1525        1.18  drochner }
   1526        1.18  drochner 
   1527        1.18  drochner void
   1528        1.41    bouyer piix_chip_map(sc, pa)
   1529        1.41    bouyer 	struct pciide_softc *sc;
   1530        1.18  drochner 	struct pci_attach_args *pa;
   1531        1.41    bouyer {
   1532        1.18  drochner 	struct pciide_channel *cp;
   1533        1.41    bouyer 	int channel;
   1534        1.42    bouyer 	u_int32_t idetim;
   1535        1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1536        1.18  drochner 
   1537        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1538        1.18  drochner 		return;
   1539         1.6       cgd 
   1540        1.41    bouyer 	printf("%s: bus-master DMA support present",
   1541        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1542        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1543        1.41    bouyer 	printf("\n");
   1544        1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1545        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1546        1.41    bouyer 	if (sc->sc_dma_ok) {
   1547        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1548        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1549        1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1550        1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1551        1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1552        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1553        1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1554        1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1555       1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1556       1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1557       1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1558   1.153.2.4     lukem 		case PCI_PRODUCT_INTEL_82801DB_IDE:
   1559  1.153.2.13      tron 		case PCI_PRODUCT_INTEL_82801EB_IDE:
   1560        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1561        1.41    bouyer 		}
   1562        1.18  drochner 	}
   1563        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1564        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1565        1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1566        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1567       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1568       1.102    bouyer 		break;
   1569        1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1570       1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1571       1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1572       1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1573   1.153.2.4     lukem 	case PCI_PRODUCT_INTEL_82801DB_IDE:
   1574  1.153.2.13      tron 	case PCI_PRODUCT_INTEL_82801EB_IDE:
   1575       1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1576        1.93    bouyer 		break;
   1577        1.93    bouyer 	default:
   1578        1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1579        1.93    bouyer 	}
   1580        1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1581        1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1582        1.41    bouyer 	else
   1583        1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1584        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1585        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1586         1.9    bouyer 
   1587        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1588        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1589        1.41    bouyer 	    DEBUG_PROBE);
   1590        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1591        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1592        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1593        1.41    bouyer 		    DEBUG_PROBE);
   1594        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1595        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1596        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1597        1.41    bouyer 			    DEBUG_PROBE);
   1598        1.41    bouyer 		}
   1599        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1600       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1601       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1602       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1603       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1604   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1605  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1606  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
   1607        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1608        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1609        1.42    bouyer 			    DEBUG_PROBE);
   1610        1.42    bouyer 		}
   1611        1.42    bouyer 
   1612        1.41    bouyer 	}
   1613        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1614         1.9    bouyer 
   1615        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1616        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1617        1.41    bouyer 		/* PIIX is compat-only */
   1618        1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1619        1.41    bouyer 			continue;
   1620        1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1621        1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1622        1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1623        1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1624        1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1625        1.46   mycroft 			continue;
   1626        1.42    bouyer 		}
   1627        1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1628        1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1629        1.42    bouyer 		if (cp->hw_ok == 0)
   1630        1.42    bouyer 			continue;
   1631        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1632        1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1633        1.42    bouyer 			    channel);
   1634        1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1635        1.42    bouyer 			    idetim);
   1636        1.42    bouyer 		}
   1637        1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1638        1.41    bouyer 		if (cp->hw_ok == 0)
   1639        1.41    bouyer 			continue;
   1640        1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1641        1.41    bouyer 	}
   1642         1.9    bouyer 
   1643        1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1644        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1645        1.41    bouyer 	    DEBUG_PROBE);
   1646        1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1647        1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1648        1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1649        1.41    bouyer 		    DEBUG_PROBE);
   1650        1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1651        1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1652        1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1653        1.41    bouyer 			    DEBUG_PROBE);
   1654        1.41    bouyer 		}
   1655        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1656       1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1657       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1658       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1659       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1660   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1661  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1662  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
   1663        1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1664        1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1665        1.42    bouyer 			    DEBUG_PROBE);
   1666        1.42    bouyer 		}
   1667        1.28    bouyer 	}
   1668        1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1669        1.28    bouyer }
   1670        1.28    bouyer 
   1671        1.28    bouyer void
   1672        1.28    bouyer piix_setup_channel(chp)
   1673        1.28    bouyer 	struct channel_softc *chp;
   1674        1.28    bouyer {
   1675        1.28    bouyer 	u_int8_t mode[2], drive;
   1676        1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1677        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1678        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1679        1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1680        1.28    bouyer 
   1681        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1682        1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1683        1.28    bouyer 	idedma_ctl = 0;
   1684        1.28    bouyer 
   1685        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1686        1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1687        1.28    bouyer 	    chp->channel);
   1688         1.9    bouyer 
   1689        1.28    bouyer 	/* setup DMA */
   1690        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1691         1.9    bouyer 
   1692        1.28    bouyer 	/*
   1693        1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1694        1.28    bouyer 	 * different timings for master and slave drives.
   1695        1.28    bouyer 	 * We need to find the best combination.
   1696        1.28    bouyer 	 */
   1697         1.9    bouyer 
   1698        1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1699        1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1700        1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1701        1.28    bouyer 		mode[0] = mode[1] =
   1702        1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1703        1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1704        1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1705        1.28    bouyer 		goto ok;
   1706        1.28    bouyer 	}
   1707        1.28    bouyer 	/*
   1708        1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1709        1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1710        1.28    bouyer 	 */
   1711        1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1712        1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1713        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1714        1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1715        1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1716        1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1717        1.28    bouyer 		goto ok;
   1718        1.28    bouyer 	}
   1719        1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1720        1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1721        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1722        1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1723        1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1724        1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1725        1.28    bouyer 		goto ok;
   1726        1.28    bouyer 	}
   1727        1.28    bouyer 	/*
   1728        1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1729        1.28    bouyer 	 * one of them is PIO mode < 2
   1730        1.28    bouyer 	 */
   1731        1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1732        1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1733        1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1734        1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1735        1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1736        1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1737        1.28    bouyer 	} else {
   1738        1.28    bouyer 		mode[0] = mode[1] =
   1739        1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1740        1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1741        1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1742        1.28    bouyer 	}
   1743        1.28    bouyer ok:	/* The modes are setup */
   1744        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1745        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1746         1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1747        1.28    bouyer 			    mode[drive], 1, chp->channel);
   1748        1.28    bouyer 			goto end;
   1749        1.38    bouyer 		}
   1750        1.28    bouyer 	}
   1751        1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1752        1.28    bouyer 	if (mode[0] >= 2)
   1753        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1754        1.28    bouyer 		    mode[0], 0, chp->channel);
   1755        1.28    bouyer 	else
   1756        1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1757        1.28    bouyer 		    mode[1], 0, chp->channel);
   1758        1.28    bouyer end:	/*
   1759        1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1760        1.28    bouyer 	 * it per-drive
   1761        1.28    bouyer 	 */
   1762        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1763        1.28    bouyer 		/* If no drive, skip */
   1764        1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1765        1.28    bouyer 			continue;
   1766        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1767        1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1768        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1769        1.28    bouyer 	}
   1770        1.28    bouyer 	if (idedma_ctl != 0) {
   1771        1.28    bouyer 		/* Add software bits in status register */
   1772        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1773        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1774        1.28    bouyer 		    idedma_ctl);
   1775         1.9    bouyer 	}
   1776        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1777        1.28    bouyer 	pciide_print_modes(cp);
   1778         1.9    bouyer }
   1779         1.9    bouyer 
   1780         1.9    bouyer void
   1781        1.41    bouyer piix3_4_setup_channel(chp)
   1782        1.41    bouyer 	struct channel_softc *chp;
   1783        1.28    bouyer {
   1784        1.28    bouyer 	struct ata_drive_datas *drvp;
   1785        1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1786        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1787        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1788        1.28    bouyer 	int drive;
   1789        1.42    bouyer 	int channel = chp->channel;
   1790        1.28    bouyer 
   1791        1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1792        1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1793        1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1794        1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1795        1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1796        1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1797        1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1798        1.28    bouyer 
   1799        1.28    bouyer 	idedma_ctl = 0;
   1800        1.28    bouyer 	/* If channel disabled, no need to go further */
   1801        1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1802        1.28    bouyer 		return;
   1803        1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1804        1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1805        1.28    bouyer 
   1806        1.28    bouyer 	/* setup DMA if needed */
   1807        1.28    bouyer 	pciide_channel_dma_setup(cp);
   1808        1.28    bouyer 
   1809        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1810        1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1811        1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1812        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1813        1.28    bouyer 		/* If no drive, skip */
   1814        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1815         1.9    bouyer 			continue;
   1816        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1817        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1818        1.28    bouyer 			goto pio;
   1819        1.28    bouyer 
   1820        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1821       1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1822       1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1823       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1824       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1825   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1826  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1827  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1828        1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1829       1.102    bouyer 		}
   1830       1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1831       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1832       1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1833   1.153.2.4     lukem 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1834  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1835  1.153.2.13      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1836       1.102    bouyer 			/* setup Ultra/100 */
   1837       1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1838       1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1839       1.102    bouyer 				drvp->UDMA_mode = 2;
   1840       1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1841       1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1842       1.102    bouyer 			} else {
   1843       1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1844       1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1845       1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1846       1.102    bouyer 					    drive);
   1847       1.102    bouyer 				} else {
   1848       1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1849       1.102    bouyer 					    drive);
   1850       1.102    bouyer 				}
   1851       1.102    bouyer 			}
   1852        1.42    bouyer 		}
   1853        1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1854        1.42    bouyer 			/* setup Ultra/66 */
   1855        1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1856        1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1857        1.42    bouyer 				drvp->UDMA_mode = 2;
   1858        1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1859        1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1860        1.42    bouyer 			else
   1861        1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1862        1.42    bouyer 		}
   1863        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1864        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1865        1.28    bouyer 			/* use Ultra/DMA */
   1866        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1867        1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1868        1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1869        1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1870        1.28    bouyer 		} else {
   1871        1.28    bouyer 			/* use Multiword DMA */
   1872        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1873         1.9    bouyer 			if (drive == 0) {
   1874         1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1875        1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1876         1.9    bouyer 			} else {
   1877         1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1878        1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1879         1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1880        1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1881         1.9    bouyer 			}
   1882         1.9    bouyer 		}
   1883        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1884        1.28    bouyer 
   1885        1.28    bouyer pio:		/* use PIO mode */
   1886        1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1887        1.28    bouyer 		if (drive == 0) {
   1888        1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1889        1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1890        1.28    bouyer 		} else {
   1891        1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1892        1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1893        1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1894        1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1895         1.9    bouyer 		}
   1896         1.9    bouyer 	}
   1897        1.28    bouyer 	if (idedma_ctl != 0) {
   1898        1.28    bouyer 		/* Add software bits in status register */
   1899        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1900        1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1901        1.28    bouyer 		    idedma_ctl);
   1902         1.9    bouyer 	}
   1903        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1904        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1905        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1906        1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1907        1.28    bouyer 	pciide_print_modes(cp);
   1908         1.9    bouyer }
   1909         1.8  drochner 
   1910        1.28    bouyer 
   1911         1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1912         1.9    bouyer static u_int32_t
   1913         1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1914         1.9    bouyer 	u_int8_t mode;
   1915         1.9    bouyer 	u_int8_t dma;
   1916         1.9    bouyer 	u_int8_t channel;
   1917         1.9    bouyer {
   1918         1.9    bouyer 
   1919         1.9    bouyer 	if (dma)
   1920         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1921         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1922         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1923         1.9    bouyer 		    channel);
   1924         1.9    bouyer 	else
   1925         1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1926         1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1927         1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1928         1.9    bouyer 		    channel);
   1929         1.8  drochner }
   1930         1.8  drochner 
   1931         1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1932         1.9    bouyer static u_int32_t
   1933         1.9    bouyer piix_setup_idetim_drvs(drvp)
   1934         1.9    bouyer 	struct ata_drive_datas *drvp;
   1935         1.6       cgd {
   1936         1.9    bouyer 	u_int32_t ret = 0;
   1937         1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1938         1.9    bouyer 	u_int8_t channel = chp->channel;
   1939         1.9    bouyer 	u_int8_t drive = drvp->drive;
   1940         1.9    bouyer 
   1941         1.9    bouyer 	/*
   1942         1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1943         1.9    bouyer 	 * So just check DMA and PIO here.
   1944         1.9    bouyer 	 */
   1945         1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1946         1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1947         1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1948         1.9    bouyer 		    drvp->DMA_mode == 0) {
   1949         1.9    bouyer 			drvp->PIO_mode = 0;
   1950         1.9    bouyer 			return ret;
   1951         1.9    bouyer 		}
   1952         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1953         1.9    bouyer 		/*
   1954         1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1955         1.9    bouyer 		 * too, else use compat timings.
   1956         1.9    bouyer 		 */
   1957         1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1958         1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1959         1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1960         1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1961         1.9    bouyer 			drvp->PIO_mode = 0;
   1962         1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1963         1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1964         1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1965         1.9    bouyer 			    channel);
   1966         1.9    bouyer 			return ret;
   1967         1.9    bouyer 		}
   1968         1.9    bouyer 	}
   1969         1.6       cgd 
   1970         1.6       cgd 	/*
   1971         1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1972         1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1973         1.9    bouyer 	 * if PIO mode >= 3.
   1974         1.6       cgd 	 */
   1975         1.6       cgd 
   1976         1.9    bouyer 	if (drvp->PIO_mode < 2)
   1977         1.9    bouyer 		return ret;
   1978         1.9    bouyer 
   1979         1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1980         1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1981         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1982         1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1983         1.9    bouyer 	}
   1984         1.9    bouyer 	return ret;
   1985         1.9    bouyer }
   1986         1.9    bouyer 
   1987         1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1988         1.9    bouyer static u_int32_t
   1989         1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1990         1.9    bouyer 	u_int8_t mode;
   1991         1.9    bouyer 	u_int8_t dma;
   1992         1.9    bouyer 	u_int8_t channel;
   1993         1.9    bouyer {
   1994         1.9    bouyer 	if (dma)
   1995         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1996         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1997         1.9    bouyer 	else
   1998         1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1999         1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   2000        1.53    bouyer }
   2001        1.53    bouyer 
   2002        1.53    bouyer void
   2003       1.116      fvdl amd7x6_chip_map(sc, pa)
   2004        1.53    bouyer 	struct pciide_softc *sc;
   2005        1.53    bouyer 	struct pci_attach_args *pa;
   2006        1.53    bouyer {
   2007        1.53    bouyer 	struct pciide_channel *cp;
   2008        1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2009        1.77    bouyer 	int channel;
   2010        1.53    bouyer 	pcireg_t chanenable;
   2011        1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   2012        1.53    bouyer 
   2013        1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2014        1.53    bouyer 		return;
   2015        1.77    bouyer 	printf("%s: bus-master DMA support present",
   2016        1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2017        1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   2018        1.77    bouyer 	printf("\n");
   2019        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2020        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2021        1.67    bouyer 	if (sc->sc_dma_ok) {
   2022        1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2023        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2024        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2025        1.67    bouyer 	}
   2026        1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2027        1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2028       1.116      fvdl 
   2029       1.145    bouyer 	switch (sc->sc_pp->ide_product) {
   2030       1.145    bouyer 	case PCI_PRODUCT_AMD_PBC766_IDE:
   2031       1.145    bouyer 	case PCI_PRODUCT_AMD_PBC768_IDE:
   2032       1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 5;
   2033       1.145    bouyer 		break;
   2034       1.145    bouyer 	default:
   2035       1.116      fvdl 		sc->sc_wdcdev.UDMA_cap = 4;
   2036       1.145    bouyer 	}
   2037       1.116      fvdl 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   2038        1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2039        1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2040       1.116      fvdl 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
   2041        1.53    bouyer 
   2042       1.116      fvdl 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   2043        1.53    bouyer 	    DEBUG_PROBE);
   2044        1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2045        1.53    bouyer 		cp = &sc->pciide_channels[channel];
   2046        1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2047        1.53    bouyer 			continue;
   2048        1.53    bouyer 
   2049       1.116      fvdl 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2050        1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2051        1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2052        1.53    bouyer 			continue;
   2053        1.53    bouyer 		}
   2054        1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2055        1.53    bouyer 		    pciide_pci_intr);
   2056        1.53    bouyer 
   2057        1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   2058       1.116      fvdl 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   2059        1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2060        1.53    bouyer 		if (cp->hw_ok == 0)
   2061        1.53    bouyer 			continue;
   2062        1.53    bouyer 
   2063       1.116      fvdl 		amd7x6_setup_channel(&cp->wdc_channel);
   2064        1.53    bouyer 	}
   2065       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
   2066        1.53    bouyer 	    chanenable);
   2067        1.53    bouyer 	return;
   2068        1.53    bouyer }
   2069        1.53    bouyer 
   2070        1.53    bouyer void
   2071       1.116      fvdl amd7x6_setup_channel(chp)
   2072        1.53    bouyer 	struct channel_softc *chp;
   2073        1.53    bouyer {
   2074        1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2075        1.53    bouyer 	u_int8_t idedma_ctl;
   2076        1.53    bouyer 	int mode, drive;
   2077        1.53    bouyer 	struct ata_drive_datas *drvp;
   2078        1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2079        1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2080        1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2081        1.78    bouyer 	int rev = PCI_REVISION(
   2082        1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2083        1.80    bouyer #endif
   2084        1.53    bouyer 
   2085        1.53    bouyer 	idedma_ctl = 0;
   2086       1.116      fvdl 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
   2087       1.116      fvdl 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
   2088       1.116      fvdl 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2089       1.116      fvdl 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2090        1.53    bouyer 
   2091        1.53    bouyer 	/* setup DMA if needed */
   2092        1.53    bouyer 	pciide_channel_dma_setup(cp);
   2093        1.53    bouyer 
   2094        1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2095        1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2096        1.53    bouyer 		/* If no drive, skip */
   2097        1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2098        1.53    bouyer 			continue;
   2099        1.53    bouyer 		/* add timing values, setup DMA if needed */
   2100        1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2101        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2102        1.53    bouyer 			mode = drvp->PIO_mode;
   2103        1.53    bouyer 			goto pio;
   2104        1.53    bouyer 		}
   2105        1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2106        1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2107        1.53    bouyer 			/* use Ultra/DMA */
   2108        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2109       1.116      fvdl 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2110       1.116      fvdl 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2111       1.116      fvdl 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2112       1.116      fvdl 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2113        1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2114        1.53    bouyer 			mode = drvp->PIO_mode;
   2115        1.53    bouyer 		} else {
   2116        1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2117        1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2118        1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2119        1.78    bouyer 			/*
   2120        1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2121        1.78    bouyer 			 * with all drives, so it can be disabled by
   2122        1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2123        1.78    bouyer 			 * triggered.
   2124        1.78    bouyer 			 */
   2125       1.116      fvdl 			if (sc->sc_pp->ide_product ==
   2126       1.116      fvdl 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2127       1.116      fvdl 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2128        1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2129        1.78    bouyer 				    "to chip revision\n",
   2130        1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2131        1.78    bouyer 				    chp->channel, drive);
   2132        1.78    bouyer 				mode = drvp->PIO_mode;
   2133        1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2134        1.78    bouyer 				goto pio;
   2135        1.78    bouyer 			}
   2136        1.78    bouyer #endif
   2137        1.53    bouyer 			/* mode = min(pio, dma+2) */
   2138        1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2139        1.53    bouyer 				mode = drvp->PIO_mode;
   2140        1.53    bouyer 			else
   2141        1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2142        1.53    bouyer 		}
   2143        1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2144        1.53    bouyer 
   2145        1.53    bouyer pio:		/* setup PIO mode */
   2146        1.53    bouyer 		if (mode <= 2) {
   2147        1.53    bouyer 			drvp->DMA_mode = 0;
   2148        1.53    bouyer 			drvp->PIO_mode = 0;
   2149        1.53    bouyer 			mode = 0;
   2150        1.53    bouyer 		} else {
   2151        1.53    bouyer 			drvp->PIO_mode = mode;
   2152        1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2153        1.53    bouyer 		}
   2154        1.53    bouyer 		datatim_reg |=
   2155       1.116      fvdl 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2156       1.116      fvdl 			amd7x6_pio_set[mode]) |
   2157       1.116      fvdl 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2158       1.116      fvdl 			amd7x6_pio_rec[mode]);
   2159        1.53    bouyer 	}
   2160        1.53    bouyer 	if (idedma_ctl != 0) {
   2161        1.53    bouyer 		/* Add software bits in status register */
   2162        1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2163        1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2164        1.53    bouyer 		    idedma_ctl);
   2165        1.53    bouyer 	}
   2166        1.53    bouyer 	pciide_print_modes(cp);
   2167       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
   2168       1.116      fvdl 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
   2169         1.9    bouyer }
   2170         1.9    bouyer 
   2171         1.9    bouyer void
   2172        1.41    bouyer apollo_chip_map(sc, pa)
   2173         1.9    bouyer 	struct pciide_softc *sc;
   2174        1.41    bouyer 	struct pci_attach_args *pa;
   2175         1.9    bouyer {
   2176        1.41    bouyer 	struct pciide_channel *cp;
   2177        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2178        1.41    bouyer 	int channel;
   2179       1.113    bouyer 	u_int32_t ideconf;
   2180        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2181       1.113    bouyer 	pcitag_t pcib_tag;
   2182       1.113    bouyer 	pcireg_t pcib_id, pcib_class;
   2183        1.41    bouyer 
   2184        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2185        1.41    bouyer 		return;
   2186       1.113    bouyer 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2187       1.113    bouyer 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2188       1.113    bouyer 	/* and read ID and rev of the ISA bridge */
   2189       1.113    bouyer 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2190       1.113    bouyer 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2191       1.113    bouyer 	printf(": VIA Technologies ");
   2192       1.113    bouyer 	switch (PCI_PRODUCT(pcib_id)) {
   2193       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2194       1.113    bouyer 		printf("VT82C586 (Apollo VP) ");
   2195       1.113    bouyer 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2196       1.113    bouyer 			printf("ATA33 controller\n");
   2197       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2198       1.113    bouyer 		} else {
   2199       1.113    bouyer 			printf("controller\n");
   2200       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   2201       1.113    bouyer 		}
   2202       1.113    bouyer 		break;
   2203       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2204       1.113    bouyer 		printf("VT82C596A (Apollo Pro) ");
   2205       1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2206       1.113    bouyer 			printf("ATA66 controller\n");
   2207       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2208       1.113    bouyer 		} else {
   2209       1.113    bouyer 			printf("ATA33 controller\n");
   2210       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2211       1.113    bouyer 		}
   2212       1.113    bouyer 		break;
   2213       1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2214       1.113    bouyer 		printf("VT82C686A (Apollo KX133) ");
   2215       1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2216       1.113    bouyer 			printf("ATA100 controller\n");
   2217       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2218       1.113    bouyer 		} else {
   2219       1.113    bouyer 			printf("ATA66 controller\n");
   2220       1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2221       1.113    bouyer 		}
   2222       1.133  augustss 		break;
   2223   1.153.2.3        tv 	case PCI_PRODUCT_VIATECH_VT8231:
   2224   1.153.2.3        tv 		printf("VT8231 ATA100 controller\n");
   2225   1.153.2.3        tv 		sc->sc_wdcdev.UDMA_cap = 5;
   2226   1.153.2.3        tv 		break;
   2227       1.133  augustss 	case PCI_PRODUCT_VIATECH_VT8233:
   2228       1.133  augustss 		printf("VT8233 ATA100 controller\n");
   2229   1.153.2.5     lukem 		sc->sc_wdcdev.UDMA_cap = 5;
   2230   1.153.2.5     lukem 		break;
   2231   1.153.2.5     lukem 	case PCI_PRODUCT_VIATECH_VT8233A:
   2232   1.153.2.5     lukem 		printf("VT8233A ATA133 controller\n");
   2233  1.153.2.10      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   2234  1.153.2.10      tron 		break;
   2235  1.153.2.10      tron 	case PCI_PRODUCT_VIATECH_VT8235:
   2236  1.153.2.10      tron 		printf("VT8235 ATA133 controller\n");
   2237   1.153.2.8      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   2238       1.115      fvdl 		break;
   2239  1.153.2.16       jmc 	case PCI_PRODUCT_VIATECH_VT8237_RAID:
   2240  1.153.2.16       jmc 		printf("VT8237 ATA133 controller\n");
   2241  1.153.2.16       jmc 		sc->sc_wdcdev.UDMA_cap = 6;
   2242  1.153.2.16       jmc 		break;
   2243       1.113    bouyer 	default:
   2244       1.113    bouyer 		printf("unknown ATA controller\n");
   2245       1.113    bouyer 		sc->sc_wdcdev.UDMA_cap = 0;
   2246       1.113    bouyer 	}
   2247       1.113    bouyer 
   2248        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2249        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2250        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2251        1.41    bouyer 	printf("\n");
   2252        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2253        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2254        1.41    bouyer 	if (sc->sc_dma_ok) {
   2255        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2256        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2257       1.113    bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2258        1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2259        1.41    bouyer 	}
   2260        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2261        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2262        1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2263        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2264        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2265         1.9    bouyer 
   2266        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2267         1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2268        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2269        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2270        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2271       1.113    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2272       1.104    bouyer 	    DEBUG_PROBE);
   2273         1.9    bouyer 
   2274        1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2275        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2276        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2277        1.41    bouyer 			continue;
   2278        1.41    bouyer 
   2279        1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2280        1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2281        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2282        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2283        1.46   mycroft 			continue;
   2284        1.41    bouyer 		}
   2285        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2286        1.41    bouyer 		    pciide_pci_intr);
   2287        1.41    bouyer 		if (cp->hw_ok == 0)
   2288        1.41    bouyer 			continue;
   2289        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2290        1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2291        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2292        1.41    bouyer 			    ideconf);
   2293        1.41    bouyer 		}
   2294        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2295        1.41    bouyer 
   2296        1.41    bouyer 		if (cp->hw_ok == 0)
   2297        1.41    bouyer 			continue;
   2298        1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2299        1.28    bouyer 	}
   2300        1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2301        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2302        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2303        1.28    bouyer }
   2304        1.28    bouyer 
   2305        1.28    bouyer void
   2306        1.28    bouyer apollo_setup_channel(chp)
   2307        1.28    bouyer 	struct channel_softc *chp;
   2308        1.28    bouyer {
   2309        1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2310        1.28    bouyer 	u_int8_t idedma_ctl;
   2311        1.28    bouyer 	int mode, drive;
   2312        1.28    bouyer 	struct ata_drive_datas *drvp;
   2313        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2314        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2315        1.28    bouyer 
   2316        1.28    bouyer 	idedma_ctl = 0;
   2317        1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2318        1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2319        1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2320       1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2321        1.28    bouyer 
   2322        1.28    bouyer 	/* setup DMA if needed */
   2323        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2324         1.9    bouyer 
   2325        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2326        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2327        1.28    bouyer 		/* If no drive, skip */
   2328        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2329        1.28    bouyer 			continue;
   2330        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2331        1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2332        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2333        1.28    bouyer 			mode = drvp->PIO_mode;
   2334        1.28    bouyer 			goto pio;
   2335         1.8  drochner 		}
   2336        1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2337        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2338        1.28    bouyer 			/* use Ultra/DMA */
   2339        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2340        1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2341       1.113    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2342   1.153.2.8      tron 			if (sc->sc_wdcdev.UDMA_cap == 6) {
   2343   1.153.2.8      tron 				/* 8233a */
   2344   1.153.2.8      tron 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2345   1.153.2.8      tron 				    drive, apollo_udma133_tim[drvp->UDMA_mode]);
   2346   1.153.2.8      tron 			} else if (sc->sc_wdcdev.UDMA_cap == 5) {
   2347       1.113    bouyer 				/* 686b */
   2348       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2349       1.113    bouyer 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2350       1.113    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2351       1.113    bouyer 				/* 596b or 686a */
   2352       1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2353       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2354       1.113    bouyer 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2355       1.113    bouyer 			} else {
   2356       1.113    bouyer 				/* 596a or 586b */
   2357       1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2358       1.113    bouyer 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2359       1.113    bouyer 			}
   2360        1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2361        1.28    bouyer 			mode = drvp->PIO_mode;
   2362        1.28    bouyer 		} else {
   2363        1.28    bouyer 			/* use Multiword DMA */
   2364        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2365        1.28    bouyer 			/* mode = min(pio, dma+2) */
   2366        1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2367        1.28    bouyer 				mode = drvp->PIO_mode;
   2368        1.28    bouyer 			else
   2369        1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2370         1.8  drochner 		}
   2371        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2372        1.28    bouyer 
   2373        1.28    bouyer pio:		/* setup PIO mode */
   2374        1.37    bouyer 		if (mode <= 2) {
   2375        1.37    bouyer 			drvp->DMA_mode = 0;
   2376        1.37    bouyer 			drvp->PIO_mode = 0;
   2377        1.37    bouyer 			mode = 0;
   2378        1.37    bouyer 		} else {
   2379        1.37    bouyer 			drvp->PIO_mode = mode;
   2380        1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2381        1.37    bouyer 		}
   2382        1.28    bouyer 		datatim_reg |=
   2383        1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2384        1.28    bouyer 			apollo_pio_set[mode]) |
   2385        1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2386        1.28    bouyer 			apollo_pio_rec[mode]);
   2387        1.28    bouyer 	}
   2388        1.28    bouyer 	if (idedma_ctl != 0) {
   2389        1.28    bouyer 		/* Add software bits in status register */
   2390        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2391        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2392        1.28    bouyer 		    idedma_ctl);
   2393         1.9    bouyer 	}
   2394        1.28    bouyer 	pciide_print_modes(cp);
   2395        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2396        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2397         1.9    bouyer }
   2398         1.6       cgd 
   2399        1.18  drochner void
   2400        1.41    bouyer cmd_channel_map(pa, sc, channel)
   2401         1.9    bouyer 	struct pci_attach_args *pa;
   2402        1.41    bouyer 	struct pciide_softc *sc;
   2403        1.41    bouyer 	int channel;
   2404         1.9    bouyer {
   2405        1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2406        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2407        1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2408       1.139    bouyer 	int interface, one_channel;
   2409        1.70    bouyer 
   2410        1.70    bouyer 	/*
   2411        1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2412        1.70    bouyer 	 * In this case, we have to fake interface
   2413        1.70    bouyer 	 */
   2414        1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2415        1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2416        1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2417        1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2418        1.70    bouyer 		    CMD_CONF_DSA1)
   2419        1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2420        1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2421        1.70    bouyer 	} else {
   2422        1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2423        1.70    bouyer 	}
   2424         1.6       cgd 
   2425        1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2426        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2427        1.41    bouyer 	cp->wdc_channel.channel = channel;
   2428        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2429        1.41    bouyer 
   2430       1.139    bouyer 	/*
   2431       1.139    bouyer 	 * Older CMD64X doesn't have independant channels
   2432       1.139    bouyer 	 */
   2433       1.139    bouyer 	switch (sc->sc_pp->ide_product) {
   2434       1.139    bouyer 	case PCI_PRODUCT_CMDTECH_649:
   2435       1.139    bouyer 		one_channel = 0;
   2436       1.139    bouyer 		break;
   2437       1.139    bouyer 	default:
   2438       1.139    bouyer 		one_channel = 1;
   2439       1.139    bouyer 		break;
   2440       1.139    bouyer 	}
   2441       1.139    bouyer 
   2442       1.139    bouyer 	if (channel > 0 && one_channel) {
   2443        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2444        1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2445        1.41    bouyer 	} else {
   2446        1.41    bouyer 		cp->wdc_channel.ch_queue =
   2447        1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2448        1.41    bouyer 	}
   2449        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2450        1.41    bouyer 		printf("%s %s channel: "
   2451        1.41    bouyer 		    "can't allocate memory for command queue",
   2452        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2453        1.41    bouyer 		    return;
   2454        1.18  drochner 	}
   2455        1.18  drochner 
   2456        1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2457        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2458        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2459        1.41    bouyer 	    "configured" : "wired",
   2460        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2461        1.41    bouyer 	    "native-PCI" : "compatibility");
   2462         1.5       cgd 
   2463         1.9    bouyer 	/*
   2464         1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2465         1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2466         1.9    bouyer 	 * the whole device
   2467         1.9    bouyer 	 */
   2468        1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2469        1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2470        1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2471        1.18  drochner 		return;
   2472        1.18  drochner 	}
   2473        1.18  drochner 
   2474        1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2475        1.18  drochner 	if (cp->hw_ok == 0)
   2476        1.18  drochner 		return;
   2477        1.41    bouyer 	if (channel == 1) {
   2478        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2479        1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2480        1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2481        1.24    bouyer 			    CMD_CTRL, ctrl);
   2482        1.18  drochner 		}
   2483        1.18  drochner 	}
   2484        1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2485        1.41    bouyer }
   2486        1.41    bouyer 
   2487        1.41    bouyer int
   2488        1.41    bouyer cmd_pci_intr(arg)
   2489        1.41    bouyer 	void *arg;
   2490        1.41    bouyer {
   2491        1.41    bouyer 	struct pciide_softc *sc = arg;
   2492        1.41    bouyer 	struct pciide_channel *cp;
   2493        1.41    bouyer 	struct channel_softc *wdc_cp;
   2494        1.41    bouyer 	int i, rv, crv;
   2495        1.41    bouyer 	u_int32_t priirq, secirq;
   2496        1.41    bouyer 
   2497        1.41    bouyer 	rv = 0;
   2498        1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2499        1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2500        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2501        1.41    bouyer 		cp = &sc->pciide_channels[i];
   2502        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2503        1.41    bouyer 		/* If a compat channel skip. */
   2504        1.41    bouyer 		if (cp->compat)
   2505        1.41    bouyer 			continue;
   2506        1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2507        1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2508        1.41    bouyer 			crv = wdcintr(wdc_cp);
   2509        1.41    bouyer 			if (crv == 0)
   2510        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2511        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2512        1.41    bouyer 			else
   2513        1.41    bouyer 				rv = 1;
   2514        1.41    bouyer 		}
   2515        1.41    bouyer 	}
   2516        1.41    bouyer 	return rv;
   2517        1.14    bouyer }
   2518        1.14    bouyer 
   2519        1.14    bouyer void
   2520        1.41    bouyer cmd_chip_map(sc, pa)
   2521        1.14    bouyer 	struct pciide_softc *sc;
   2522        1.41    bouyer 	struct pci_attach_args *pa;
   2523        1.14    bouyer {
   2524        1.41    bouyer 	int channel;
   2525        1.39       mrg 
   2526        1.41    bouyer 	/*
   2527        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2528        1.41    bouyer 	 * and base adresses registers can be disabled at
   2529        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2530        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2531        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2532        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2533        1.41    bouyer 	 * can't be disabled.
   2534        1.41    bouyer 	 */
   2535        1.41    bouyer 
   2536        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2537        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2538        1.41    bouyer 		return;
   2539        1.41    bouyer #endif
   2540        1.41    bouyer 
   2541        1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2542        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2543        1.41    bouyer 	sc->sc_dma_ok = 0;
   2544        1.41    bouyer 
   2545        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2546        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2547        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2548        1.41    bouyer 
   2549        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2550        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2551        1.41    bouyer 	}
   2552        1.14    bouyer }
   2553        1.14    bouyer 
   2554        1.14    bouyer void
   2555        1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2556        1.14    bouyer 	struct pciide_softc *sc;
   2557        1.41    bouyer 	struct pci_attach_args *pa;
   2558        1.41    bouyer {
   2559        1.41    bouyer 	struct pciide_channel *cp;
   2560        1.28    bouyer 	int channel;
   2561       1.149   mycroft 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2562        1.28    bouyer 
   2563        1.41    bouyer 	/*
   2564        1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2565        1.41    bouyer 	 * and base adresses registers can be disabled at
   2566        1.41    bouyer 	 * hardware level. In this case, the device is wired
   2567        1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2568        1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2569        1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2570        1.41    bouyer 	 * can't be disabled.
   2571        1.41    bouyer 	 */
   2572        1.41    bouyer 
   2573        1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2574        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2575        1.41    bouyer 		return;
   2576        1.41    bouyer #endif
   2577        1.41    bouyer 	printf("%s: bus-master DMA support present",
   2578        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2579        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2580        1.41    bouyer 	printf("\n");
   2581        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2582        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2583        1.67    bouyer 	if (sc->sc_dma_ok) {
   2584        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2585        1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2586        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2587       1.135    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2588       1.135    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2589       1.135    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2590       1.135    bouyer 			break;
   2591        1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2592        1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2593        1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2594        1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2595        1.82    bouyer 			break;
   2596        1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2597        1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2598        1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2599        1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2600        1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2601        1.83    bouyer 			/*
   2602        1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2603        1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2604        1.83    bouyer 			 * doing
   2605        1.83    bouyer 			 */
   2606        1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2607        1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2608        1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2609        1.83    bouyer #endif
   2610       1.136       wiz 				/* explicitly disable UDMA */
   2611        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2612        1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2613        1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2614        1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2615        1.82    bouyer 			}
   2616        1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2617        1.72      tron 			break;
   2618        1.72      tron 		default:
   2619        1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2620        1.70    bouyer 		}
   2621        1.67    bouyer 	}
   2622        1.41    bouyer 
   2623        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2624        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2625        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2626        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2627        1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2628        1.41    bouyer 
   2629        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2630        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2631        1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2632        1.28    bouyer 		DEBUG_PROBE);
   2633        1.41    bouyer 
   2634        1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2635        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2636        1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2637        1.41    bouyer 		if (cp->hw_ok == 0)
   2638        1.41    bouyer 			continue;
   2639        1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2640        1.28    bouyer 	}
   2641        1.84    bouyer 	/*
   2642        1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2643        1.84    bouyer 	 * bits
   2644        1.84    bouyer 	 */
   2645        1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2646        1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2647        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2648        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2649        1.28    bouyer 	    DEBUG_PROBE);
   2650        1.28    bouyer }
   2651        1.28    bouyer 
   2652        1.28    bouyer void
   2653        1.70    bouyer cmd0643_9_setup_channel(chp)
   2654        1.14    bouyer 	struct channel_softc *chp;
   2655        1.28    bouyer {
   2656        1.14    bouyer 	struct ata_drive_datas *drvp;
   2657        1.14    bouyer 	u_int8_t tim;
   2658        1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2659        1.28    bouyer 	int drive;
   2660        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2661        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2662        1.28    bouyer 
   2663        1.28    bouyer 	idedma_ctl = 0;
   2664        1.28    bouyer 	/* setup DMA if needed */
   2665        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2666        1.14    bouyer 
   2667        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2668        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2669        1.28    bouyer 		/* If no drive, skip */
   2670        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2671        1.28    bouyer 			continue;
   2672        1.28    bouyer 		/* add timing values, setup DMA if needed */
   2673        1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2674        1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2675        1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2676        1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2677       1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2678        1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2679        1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2680        1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2681        1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2682        1.70    bouyer 				    CMD_BICSR) &
   2683        1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2684        1.70    bouyer 					drvp->UDMA_mode = 2;
   2685        1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2686        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2687        1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2688        1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2689        1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2690        1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2691        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2692        1.70    bouyer 				udma_reg |=
   2693        1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2694        1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2695        1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2696        1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2697        1.70    bouyer 			} else {
   2698        1.70    bouyer 				/*
   2699        1.70    bouyer 				 * use Multiword DMA.
   2700        1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2701        1.70    bouyer 				 * so adjust DMA mode if needed
   2702        1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2703        1.70    bouyer 				 */
   2704        1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2705        1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2706        1.70    bouyer 					    sc->sc_tag,
   2707        1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2708        1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2709        1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2710        1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2711        1.70    bouyer 					    udma_reg);
   2712        1.70    bouyer 				}
   2713        1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2714        1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2715        1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2716        1.70    bouyer 				}
   2717        1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2718        1.14    bouyer 			}
   2719        1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2720        1.14    bouyer 		}
   2721        1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2722        1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2723        1.28    bouyer 	}
   2724        1.28    bouyer 	if (idedma_ctl != 0) {
   2725        1.28    bouyer 		/* Add software bits in status register */
   2726        1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2727        1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2728        1.28    bouyer 		    idedma_ctl);
   2729        1.14    bouyer 	}
   2730        1.28    bouyer 	pciide_print_modes(cp);
   2731        1.72      tron }
   2732        1.72      tron 
   2733        1.72      tron void
   2734        1.79    bouyer cmd646_9_irqack(chp)
   2735        1.72      tron 	struct channel_softc *chp;
   2736        1.72      tron {
   2737        1.72      tron 	u_int32_t priirq, secirq;
   2738        1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2739        1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2740        1.72      tron 
   2741        1.72      tron 	if (chp->channel == 0) {
   2742        1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2743        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2744        1.72      tron 	} else {
   2745        1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2746        1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2747        1.72      tron 	}
   2748        1.72      tron 	pciide_irqack(chp);
   2749         1.1       cgd }
   2750         1.1       cgd 
   2751        1.18  drochner void
   2752  1.153.2.17        he cmd3112_chip_map(sc, pa)
   2753  1.153.2.17        he 	struct pciide_softc *sc;
   2754  1.153.2.17        he 	struct pci_attach_args *pa;
   2755  1.153.2.17        he {
   2756  1.153.2.17        he 	struct pciide_channel *cp;
   2757  1.153.2.17        he 	bus_size_t cmdsize, ctlsize;
   2758  1.153.2.17        he 	pcireg_t interface;
   2759  1.153.2.17        he 	int channel;
   2760  1.153.2.17        he 
   2761  1.153.2.17        he 	if (pciide_chipen(sc, pa) == 0)
   2762  1.153.2.17        he 		return;
   2763  1.153.2.17        he 
   2764  1.153.2.17        he 	printf("%s: bus-master DMA support present",
   2765  1.153.2.17        he 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2766  1.153.2.17        he 	pciide_mapreg_dma(sc, pa);
   2767  1.153.2.17        he 	printf("\n");
   2768  1.153.2.17        he 
   2769  1.153.2.17        he 	/*
   2770  1.153.2.17        he 	 * Rev. <= 0x01 of the 3112 have a bug that can cause data
   2771  1.153.2.17        he 	 * corruption if DMA transfers cross an 8K boundary.  This is
   2772  1.153.2.17        he 	 * apparently hard to tickle, but we'll go ahead and play it
   2773  1.153.2.17        he 	 * safe.
   2774  1.153.2.17        he 	 */
   2775  1.153.2.17        he 	if (PCI_REVISION(pa->pa_class) <= 0x01) {
   2776  1.153.2.17        he 		sc->sc_dma_maxsegsz = 8192;
   2777  1.153.2.17        he 		sc->sc_dma_boundary = 8192;
   2778  1.153.2.17        he 	}
   2779  1.153.2.17        he 
   2780  1.153.2.17        he 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2781  1.153.2.17        he 	    WDC_CAPABILITY_MODE;
   2782  1.153.2.17        he 	sc->sc_wdcdev.PIO_cap = 4;
   2783  1.153.2.17        he 	if (sc->sc_dma_ok) {
   2784  1.153.2.17        he 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2785  1.153.2.17        he 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2786  1.153.2.17        he 		sc->sc_wdcdev.irqack = pciide_irqack;
   2787  1.153.2.17        he 		sc->sc_wdcdev.DMA_cap = 2;
   2788  1.153.2.17        he 		sc->sc_wdcdev.UDMA_cap = 6;
   2789  1.153.2.17        he 	}
   2790  1.153.2.17        he 	sc->sc_wdcdev.set_modes = cmd3112_setup_channel;
   2791  1.153.2.17        he 
   2792  1.153.2.17        he 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2793  1.153.2.17        he 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2794  1.153.2.17        he 
   2795  1.153.2.17        he 	/*
   2796  1.153.2.17        he 	 * The 3112 can be told to identify as a RAID controller.
   2797  1.153.2.17        he 	 * In this case, we have to fake interface
   2798  1.153.2.17        he 	 */
   2799  1.153.2.17        he 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2800  1.153.2.17        he 		interface = PCI_INTERFACE(pa->pa_class);
   2801  1.153.2.17        he 	} else {
   2802  1.153.2.17        he 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   2803  1.153.2.17        he 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   2804  1.153.2.17        he 	}
   2805  1.153.2.17        he 
   2806  1.153.2.17        he 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2807  1.153.2.17        he 		cp = &sc->pciide_channels[channel];
   2808  1.153.2.17        he 		if (pciide_chansetup(sc, channel, interface) == 0)
   2809  1.153.2.17        he 			continue;
   2810  1.153.2.17        he 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2811  1.153.2.17        he 		    pciide_pci_intr);
   2812  1.153.2.17        he 		if (cp->hw_ok == 0)
   2813  1.153.2.17        he 			continue;
   2814  1.153.2.17        he 		pciide_map_compat_intr(pa, cp, channel, interface);
   2815  1.153.2.17        he 		cmd3112_setup_channel(&cp->wdc_channel);
   2816  1.153.2.17        he 	}
   2817  1.153.2.17        he }
   2818  1.153.2.17        he 
   2819  1.153.2.17        he void
   2820  1.153.2.17        he cmd3112_setup_channel(chp)
   2821  1.153.2.17        he 	struct channel_softc *chp;
   2822  1.153.2.17        he {
   2823  1.153.2.17        he 	struct ata_drive_datas *drvp;
   2824  1.153.2.17        he 	int drive;
   2825  1.153.2.17        he 	u_int32_t idedma_ctl, dtm;
   2826  1.153.2.17        he 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2827  1.153.2.17        he 	struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
   2828  1.153.2.17        he 
   2829  1.153.2.17        he 	/* setup DMA if needed */
   2830  1.153.2.17        he 	pciide_channel_dma_setup(cp);
   2831  1.153.2.17        he 
   2832  1.153.2.17        he 	idedma_ctl = 0;
   2833  1.153.2.17        he 	dtm = 0;
   2834  1.153.2.17        he 
   2835  1.153.2.17        he 	for (drive = 0; drive < 2; drive++) {
   2836  1.153.2.17        he 		drvp = &chp->ch_drive[drive];
   2837  1.153.2.17        he 		/* If no drive, skip */
   2838  1.153.2.17        he 		if ((drvp->drive_flags & DRIVE) == 0)
   2839  1.153.2.17        he 			continue;
   2840  1.153.2.17        he 		if (drvp->drive_flags & DRIVE_UDMA) {
   2841  1.153.2.17        he 			/* use Ultra/DMA */
   2842  1.153.2.17        he 			drvp->drive_flags &= ~DRIVE_DMA;
   2843  1.153.2.17        he 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2844  1.153.2.17        he 			dtm |= DTM_IDEx_DMA;
   2845  1.153.2.17        he 		} else if (drvp->drive_flags & DRIVE_DMA) {
   2846  1.153.2.17        he 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2847  1.153.2.17        he 			dtm |= DTM_IDEx_DMA;
   2848  1.153.2.17        he 		} else {
   2849  1.153.2.17        he 			dtm |= DTM_IDEx_PIO;
   2850  1.153.2.17        he 		}
   2851  1.153.2.17        he 	}
   2852  1.153.2.17        he 
   2853  1.153.2.17        he 	/*
   2854  1.153.2.17        he 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   2855  1.153.2.17        he 	 * (but many S-ATA drives still want to get the SET_FEATURE
   2856  1.153.2.17        he 	 * command).
   2857  1.153.2.17        he 	 */
   2858  1.153.2.17        he 	if (idedma_ctl != 0) {
   2859  1.153.2.17        he 		/* Add software bits in status register */
   2860  1.153.2.17        he 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2861  1.153.2.17        he 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2862  1.153.2.17        he 		    idedma_ctl);
   2863  1.153.2.17        he 	}
   2864  1.153.2.17        he 	pci_conf_write(sc->sc_pc, sc->sc_tag,
   2865  1.153.2.17        he 	    chp->channel == 0 ? SII3112_DTM_IDE0 : SII3112_DTM_IDE1, dtm);
   2866  1.153.2.17        he 	pciide_print_modes(cp);
   2867  1.153.2.17        he }
   2868  1.153.2.17        he 
   2869  1.153.2.17        he void
   2870        1.41    bouyer cy693_chip_map(sc, pa)
   2871        1.18  drochner 	struct pciide_softc *sc;
   2872        1.41    bouyer 	struct pci_attach_args *pa;
   2873        1.41    bouyer {
   2874        1.41    bouyer 	struct pciide_channel *cp;
   2875        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2876        1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2877        1.41    bouyer 
   2878        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2879        1.41    bouyer 		return;
   2880        1.41    bouyer 	/*
   2881        1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2882        1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2883        1.41    bouyer 	 * the real channel
   2884        1.41    bouyer 	 */
   2885        1.41    bouyer 	if (pa->pa_function == 1) {
   2886        1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2887        1.41    bouyer 	} else if (pa->pa_function == 2) {
   2888        1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2889        1.41    bouyer 	} else {
   2890        1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2891        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2892        1.41    bouyer 		return;
   2893        1.41    bouyer 	}
   2894        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2895        1.41    bouyer 		printf("%s: bus-master DMA support present",
   2896        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2897        1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2898        1.41    bouyer 	} else {
   2899        1.41    bouyer 		printf("%s: hardware does not support DMA",
   2900        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2901        1.41    bouyer 		sc->sc_dma_ok = 0;
   2902        1.41    bouyer 	}
   2903        1.41    bouyer 	printf("\n");
   2904        1.39       mrg 
   2905        1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2906        1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2907        1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2908        1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2909        1.61   thorpej 		sc->sc_dma_ok = 0;
   2910        1.61   thorpej 	}
   2911        1.61   thorpej 
   2912        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2913        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2914        1.67    bouyer 	if (sc->sc_dma_ok) {
   2915        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2916        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2917        1.67    bouyer 	}
   2918        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2919        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2920        1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2921        1.18  drochner 
   2922        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2923        1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2924        1.39       mrg 
   2925        1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2926        1.41    bouyer 	cp = &sc->pciide_channels[0];
   2927        1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2928        1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2929        1.41    bouyer 	cp->wdc_channel.channel = 0;
   2930        1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2931        1.41    bouyer 	cp->wdc_channel.ch_queue =
   2932        1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2933        1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2934        1.41    bouyer 		printf("%s primary channel: "
   2935        1.41    bouyer 		    "can't allocate memory for command queue",
   2936        1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2937        1.41    bouyer 		return;
   2938        1.41    bouyer 	}
   2939        1.41    bouyer 	printf("%s: primary channel %s to ",
   2940        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2941        1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2942        1.41    bouyer 	    "configured" : "wired");
   2943        1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2944        1.41    bouyer 		printf("native-PCI");
   2945        1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2946        1.41    bouyer 		    pciide_pci_intr);
   2947        1.41    bouyer 	} else {
   2948        1.41    bouyer 		printf("compatibility");
   2949        1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2950        1.41    bouyer 		    &cmdsize, &ctlsize);
   2951        1.41    bouyer 	}
   2952        1.41    bouyer 	printf(" mode\n");
   2953        1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2954        1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2955        1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2956        1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2957        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2958        1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2959        1.41    bouyer 	}
   2960        1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2961        1.41    bouyer 	if (cp->hw_ok == 0)
   2962        1.41    bouyer 		return;
   2963        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2964        1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2965        1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2966        1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2967        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2968        1.28    bouyer }
   2969        1.28    bouyer 
   2970        1.28    bouyer void
   2971        1.28    bouyer cy693_setup_channel(chp)
   2972        1.18  drochner 	struct channel_softc *chp;
   2973        1.28    bouyer {
   2974        1.18  drochner 	struct ata_drive_datas *drvp;
   2975        1.18  drochner 	int drive;
   2976        1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2977        1.18  drochner 	u_int32_t idedma_ctl;
   2978        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2979        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2980        1.41    bouyer 	int dma_mode = -1;
   2981         1.9    bouyer 
   2982        1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2983        1.28    bouyer 
   2984        1.28    bouyer 	/* setup DMA if needed */
   2985        1.28    bouyer 	pciide_channel_dma_setup(cp);
   2986        1.28    bouyer 
   2987        1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2988        1.18  drochner 		drvp = &chp->ch_drive[drive];
   2989        1.18  drochner 		/* If no drive, skip */
   2990        1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2991        1.18  drochner 			continue;
   2992        1.18  drochner 		/* add timing values, setup DMA if needed */
   2993        1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2994        1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2995        1.41    bouyer 			/* use Multiword DMA */
   2996        1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2997        1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2998        1.18  drochner 		}
   2999        1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3000        1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   3001        1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3002        1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   3003        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3004        1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   3005        1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3006        1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   3007        1.18  drochner 	}
   3008        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   3009        1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   3010        1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   3011        1.61   thorpej 
   3012        1.61   thorpej 	if (dma_mode == -1)
   3013        1.61   thorpej 		dma_mode = 0;
   3014        1.61   thorpej 
   3015        1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   3016        1.61   thorpej 		/* Note: `multiple' is implied. */
   3017        1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   3018        1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   3019        1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   3020        1.61   thorpej 	}
   3021        1.61   thorpej 
   3022        1.28    bouyer 	pciide_print_modes(cp);
   3023        1.61   thorpej 
   3024        1.18  drochner 	if (idedma_ctl != 0) {
   3025        1.18  drochner 		/* Add software bits in status register */
   3026        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3027        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3028         1.9    bouyer 	}
   3029         1.1       cgd }
   3030         1.1       cgd 
   3031  1.153.2.12     grant static struct sis_hostbr_type {
   3032  1.153.2.12     grant 	u_int16_t id;
   3033  1.153.2.12     grant 	u_int8_t rev;
   3034  1.153.2.12     grant 	u_int8_t udma_mode;
   3035  1.153.2.12     grant 	char *name;
   3036  1.153.2.12     grant 	u_int8_t type;
   3037  1.153.2.12     grant #define SIS_TYPE_NOUDMA	0
   3038  1.153.2.12     grant #define SIS_TYPE_66	1
   3039  1.153.2.12     grant #define SIS_TYPE_100OLD	2
   3040  1.153.2.12     grant #define SIS_TYPE_100NEW 3
   3041  1.153.2.12     grant #define SIS_TYPE_133OLD 4
   3042  1.153.2.12     grant #define SIS_TYPE_133NEW 5
   3043  1.153.2.12     grant #define SIS_TYPE_SOUTH	6
   3044  1.153.2.12     grant } sis_hostbr_type[] = {
   3045  1.153.2.12     grant 	/* Most infos here are from sos (at) freebsd.org */
   3046  1.153.2.12     grant 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
   3047  1.153.2.12     grant #if 0
   3048  1.153.2.12     grant 	/*
   3049  1.153.2.12     grant 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   3050  1.153.2.12     grant 	 * have problems with UDMA (info provided by Christos)
   3051  1.153.2.12     grant 	 */
   3052  1.153.2.12     grant 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
   3053  1.153.2.12     grant #endif
   3054  1.153.2.12     grant 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
   3055  1.153.2.12     grant 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
   3056  1.153.2.12     grant 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
   3057  1.153.2.12     grant 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
   3058  1.153.2.12     grant 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
   3059  1.153.2.12     grant 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
   3060  1.153.2.12     grant 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
   3061  1.153.2.12     grant 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
   3062  1.153.2.12     grant 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
   3063  1.153.2.12     grant 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
   3064  1.153.2.12     grant 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
   3065  1.153.2.12     grant 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
   3066  1.153.2.12     grant 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
   3067  1.153.2.12     grant 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
   3068  1.153.2.12     grant 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
   3069  1.153.2.12     grant 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
   3070  1.153.2.12     grant 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
   3071  1.153.2.12     grant 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
   3072  1.153.2.12     grant 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
   3073  1.153.2.12     grant 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
   3074  1.153.2.12     grant 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
   3075  1.153.2.12     grant 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
   3076  1.153.2.12     grant 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
   3077  1.153.2.12     grant 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
   3078  1.153.2.12     grant 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
   3079  1.153.2.12     grant 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
   3080  1.153.2.12     grant 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
   3081  1.153.2.12     grant 	/*
   3082  1.153.2.12     grant 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
   3083  1.153.2.12     grant 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
   3084  1.153.2.12     grant 	 */
   3085  1.153.2.12     grant 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
   3086  1.153.2.12     grant 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
   3087  1.153.2.12     grant };
   3088  1.153.2.12     grant 
   3089  1.153.2.12     grant static struct sis_hostbr_type *sis_hostbr_type_match;
   3090  1.153.2.12     grant 
   3091       1.130      tron static int
   3092       1.130      tron sis_hostbr_match(pa)
   3093       1.130      tron 	struct pci_attach_args *pa;
   3094       1.130      tron {
   3095  1.153.2.12     grant 	int i;
   3096  1.153.2.12     grant 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
   3097  1.153.2.12     grant 		return 0;
   3098  1.153.2.12     grant 	sis_hostbr_type_match = NULL;
   3099  1.153.2.12     grant 	for (i = 0;
   3100  1.153.2.12     grant 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
   3101  1.153.2.12     grant 	    i++) {
   3102  1.153.2.12     grant 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
   3103  1.153.2.12     grant 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
   3104  1.153.2.12     grant 			sis_hostbr_type_match = &sis_hostbr_type[i];
   3105  1.153.2.12     grant 	}
   3106  1.153.2.12     grant 	return (sis_hostbr_type_match != NULL);
   3107  1.153.2.12     grant }
   3108  1.153.2.12     grant 
   3109  1.153.2.12     grant static int sis_south_match(pa)
   3110  1.153.2.12     grant 	struct pci_attach_args *pa;
   3111  1.153.2.12     grant {
   3112  1.153.2.12     grant 	return(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
   3113  1.153.2.12     grant 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
   3114  1.153.2.12     grant 		PCI_REVISION(pa->pa_class) >= 0x10);
   3115       1.130      tron }
   3116       1.130      tron 
   3117        1.18  drochner void
   3118        1.41    bouyer sis_chip_map(sc, pa)
   3119        1.41    bouyer 	struct pciide_softc *sc;
   3120        1.18  drochner 	struct pci_attach_args *pa;
   3121        1.41    bouyer {
   3122        1.18  drochner 	struct pciide_channel *cp;
   3123        1.41    bouyer 	int channel;
   3124        1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   3125        1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   3126        1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3127        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3128         1.9    bouyer 
   3129        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3130        1.18  drochner 		return;
   3131  1.153.2.12     grant 	printf(": Silicon Integrated System ");
   3132  1.153.2.12     grant 	pci_find_device(NULL, sis_hostbr_match);
   3133  1.153.2.12     grant 	if (sis_hostbr_type_match) {
   3134  1.153.2.12     grant 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
   3135  1.153.2.12     grant 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
   3136  1.153.2.12     grant 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3137  1.153.2.12     grant 			    SIS_REG_57) & 0x7f);
   3138  1.153.2.12     grant 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3139  1.153.2.12     grant 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
   3140  1.153.2.12     grant 				printf("96X UDMA%d",
   3141  1.153.2.12     grant 				    sis_hostbr_type_match->udma_mode);
   3142  1.153.2.12     grant 				sc->sis_type = SIS_TYPE_133NEW;
   3143  1.153.2.12     grant 				sc->sc_wdcdev.UDMA_cap =
   3144  1.153.2.12     grant 			    	    sis_hostbr_type_match->udma_mode;
   3145  1.153.2.12     grant 			} else {
   3146  1.153.2.12     grant 				if (pci_find_device(NULL, sis_south_match)) {
   3147  1.153.2.12     grant 					sc->sis_type = SIS_TYPE_133OLD;
   3148  1.153.2.12     grant 					sc->sc_wdcdev.UDMA_cap =
   3149  1.153.2.12     grant 				    	    sis_hostbr_type_match->udma_mode;
   3150  1.153.2.12     grant 				} else {
   3151  1.153.2.12     grant 					sc->sis_type = SIS_TYPE_100NEW;
   3152  1.153.2.12     grant 					sc->sc_wdcdev.UDMA_cap =
   3153  1.153.2.12     grant 					    sis_hostbr_type_match->udma_mode;
   3154  1.153.2.12     grant 				}
   3155  1.153.2.12     grant 			}
   3156  1.153.2.12     grant 		} else {
   3157  1.153.2.12     grant 			sc->sis_type = sis_hostbr_type_match->type;
   3158  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap =
   3159  1.153.2.12     grant 		    	    sis_hostbr_type_match->udma_mode;
   3160  1.153.2.12     grant 		}
   3161  1.153.2.12     grant 		printf(sis_hostbr_type_match->name);
   3162  1.153.2.12     grant 	} else {
   3163  1.153.2.12     grant 		printf("5597/5598");
   3164  1.153.2.12     grant 		if (rev >= 0xd0) {
   3165  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap = 2;
   3166  1.153.2.12     grant 			sc->sis_type = SIS_TYPE_66;
   3167  1.153.2.12     grant 		} else {
   3168  1.153.2.12     grant 			sc->sc_wdcdev.UDMA_cap = 0;
   3169  1.153.2.12     grant 			sc->sis_type = SIS_TYPE_NOUDMA;
   3170  1.153.2.12     grant 		}
   3171  1.153.2.12     grant 	}
   3172  1.153.2.12     grant 	printf(" IDE controller (rev. 0x%02x)\n", PCI_REVISION(pa->pa_class));
   3173        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3174        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3175        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3176        1.41    bouyer 	printf("\n");
   3177       1.121    bouyer 
   3178        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3179        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3180        1.51    bouyer 	if (sc->sc_dma_ok) {
   3181        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3182        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3183  1.153.2.12     grant 		if (sc->sis_type >= SIS_TYPE_66)
   3184        1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3185        1.51    bouyer 	}
   3186         1.9    bouyer 
   3187        1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3188        1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3189        1.15    bouyer 
   3190        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3191        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3192  1.153.2.12     grant 	switch(sc->sis_type) {
   3193  1.153.2.12     grant 	case SIS_TYPE_NOUDMA:
   3194  1.153.2.12     grant 	case SIS_TYPE_66:
   3195  1.153.2.12     grant 	case SIS_TYPE_100OLD:
   3196  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3197  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   3198  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   3199  1.153.2.12     grant 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
   3200  1.153.2.12     grant 		break;
   3201  1.153.2.12     grant 	case SIS_TYPE_100NEW:
   3202  1.153.2.12     grant 	case SIS_TYPE_133OLD:
   3203  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3204  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
   3205  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
   3206  1.153.2.12     grant 		break;
   3207  1.153.2.12     grant 	case SIS_TYPE_133NEW:
   3208  1.153.2.12     grant 		sc->sc_wdcdev.set_modes = sis96x_setup_channel;
   3209  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
   3210  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
   3211  1.153.2.12     grant 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
   3212  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
   3213  1.153.2.12     grant 		break;
   3214  1.153.2.12     grant 	}
   3215  1.153.2.12     grant 
   3216        1.41    bouyer 
   3217        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3218        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3219        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3220        1.41    bouyer 			continue;
   3221        1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   3222        1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   3223        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3224        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3225        1.46   mycroft 			continue;
   3226        1.41    bouyer 		}
   3227        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3228        1.41    bouyer 		    pciide_pci_intr);
   3229        1.41    bouyer 		if (cp->hw_ok == 0)
   3230        1.41    bouyer 			continue;
   3231        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3232        1.41    bouyer 			if (channel == 0)
   3233        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   3234        1.41    bouyer 			else
   3235        1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   3236        1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   3237        1.41    bouyer 			    sis_ctr0);
   3238        1.41    bouyer 		}
   3239        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3240        1.41    bouyer 		if (cp->hw_ok == 0)
   3241        1.41    bouyer 			continue;
   3242  1.153.2.12     grant 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3243        1.41    bouyer 	}
   3244        1.28    bouyer }
   3245        1.28    bouyer 
   3246        1.28    bouyer void
   3247  1.153.2.12     grant sis96x_setup_channel(chp)
   3248  1.153.2.12     grant 	struct channel_softc *chp;
   3249  1.153.2.12     grant {
   3250  1.153.2.12     grant 	struct ata_drive_datas *drvp;
   3251  1.153.2.12     grant 	int drive;
   3252  1.153.2.12     grant 	u_int32_t sis_tim;
   3253  1.153.2.12     grant 	u_int32_t idedma_ctl;
   3254  1.153.2.12     grant 	int regtim;
   3255  1.153.2.12     grant 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3256  1.153.2.12     grant 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3257  1.153.2.12     grant 
   3258  1.153.2.12     grant 	sis_tim = 0;
   3259  1.153.2.12     grant 	idedma_ctl = 0;
   3260  1.153.2.12     grant 	/* setup DMA if needed */
   3261  1.153.2.12     grant 	pciide_channel_dma_setup(cp);
   3262  1.153.2.12     grant 
   3263  1.153.2.12     grant 	for (drive = 0; drive < 2; drive++) {
   3264  1.153.2.12     grant 		regtim = SIS_TIM133(
   3265  1.153.2.12     grant 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
   3266  1.153.2.12     grant 		    chp->channel, drive);
   3267  1.153.2.12     grant 		drvp = &chp->ch_drive[drive];
   3268  1.153.2.12     grant 		/* If no drive, skip */
   3269  1.153.2.12     grant 		if ((drvp->drive_flags & DRIVE) == 0)
   3270  1.153.2.12     grant 			continue;
   3271  1.153.2.12     grant 		/* add timing values, setup DMA if needed */
   3272  1.153.2.12     grant 		if (drvp->drive_flags & DRIVE_UDMA) {
   3273  1.153.2.12     grant 			/* use Ultra/DMA */
   3274  1.153.2.12     grant 			drvp->drive_flags &= ~DRIVE_DMA;
   3275  1.153.2.12     grant 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3276  1.153.2.12     grant 			    SIS96x_REG_CBL(chp->channel)) & SIS96x_REG_CBL_33) {
   3277  1.153.2.12     grant 				if (drvp->UDMA_mode > 2)
   3278  1.153.2.12     grant 					drvp->UDMA_mode = 2;
   3279  1.153.2.12     grant 			}
   3280  1.153.2.12     grant 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
   3281  1.153.2.12     grant 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3282  1.153.2.12     grant 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3283  1.153.2.12     grant 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3284  1.153.2.12     grant 			/*
   3285  1.153.2.12     grant 			 * use Multiword DMA
   3286  1.153.2.12     grant 			 * Timings will be used for both PIO and DMA,
   3287  1.153.2.12     grant 			 * so adjust DMA mode if needed
   3288  1.153.2.12     grant 			 */
   3289  1.153.2.12     grant 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3290  1.153.2.12     grant 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3291  1.153.2.12     grant 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3292  1.153.2.12     grant 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3293  1.153.2.12     grant 				    drvp->PIO_mode - 2 : 0;
   3294  1.153.2.12     grant 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
   3295  1.153.2.12     grant 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3296  1.153.2.12     grant 		} else {
   3297  1.153.2.12     grant 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3298  1.153.2.12     grant 		}
   3299  1.153.2.12     grant 		WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
   3300  1.153.2.12     grant 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
   3301  1.153.2.12     grant 		    chp->channel, drive, sis_tim, regtim), DEBUG_PROBE);
   3302  1.153.2.12     grant 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
   3303  1.153.2.12     grant 	}
   3304  1.153.2.12     grant 	if (idedma_ctl != 0) {
   3305  1.153.2.12     grant 		/* Add software bits in status register */
   3306  1.153.2.12     grant 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3307  1.153.2.12     grant 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3308  1.153.2.12     grant 		    idedma_ctl);
   3309  1.153.2.12     grant 	}
   3310  1.153.2.12     grant 	pciide_print_modes(cp);
   3311  1.153.2.12     grant }
   3312  1.153.2.12     grant 
   3313  1.153.2.12     grant void
   3314        1.28    bouyer sis_setup_channel(chp)
   3315        1.15    bouyer 	struct channel_softc *chp;
   3316        1.28    bouyer {
   3317        1.15    bouyer 	struct ata_drive_datas *drvp;
   3318        1.28    bouyer 	int drive;
   3319        1.18  drochner 	u_int32_t sis_tim;
   3320        1.18  drochner 	u_int32_t idedma_ctl;
   3321        1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3322        1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3323        1.15    bouyer 
   3324        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   3325        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   3326        1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   3327        1.28    bouyer 	    DEBUG_PROBE);
   3328        1.28    bouyer 	sis_tim = 0;
   3329        1.18  drochner 	idedma_ctl = 0;
   3330        1.28    bouyer 	/* setup DMA if needed */
   3331        1.28    bouyer 	pciide_channel_dma_setup(cp);
   3332        1.28    bouyer 
   3333        1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   3334        1.28    bouyer 		drvp = &chp->ch_drive[drive];
   3335        1.28    bouyer 		/* If no drive, skip */
   3336        1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3337        1.28    bouyer 			continue;
   3338        1.28    bouyer 		/* add timing values, setup DMA if needed */
   3339        1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3340        1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   3341        1.28    bouyer 			goto pio;
   3342        1.28    bouyer 
   3343        1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3344        1.28    bouyer 			/* use Ultra/DMA */
   3345        1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3346  1.153.2.12     grant 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3347  1.153.2.12     grant 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->channel)) {
   3348  1.153.2.12     grant 				if (drvp->UDMA_mode > 2)
   3349  1.153.2.12     grant 					drvp->UDMA_mode = 2;
   3350  1.153.2.12     grant 			}
   3351  1.153.2.12     grant 			switch (sc->sis_type) {
   3352  1.153.2.12     grant 			case SIS_TYPE_66:
   3353  1.153.2.12     grant 			case SIS_TYPE_100OLD:
   3354  1.153.2.12     grant 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
   3355  1.153.2.12     grant 				    SIS_TIM66_UDMA_TIME_OFF(drive);
   3356  1.153.2.12     grant 				break;
   3357  1.153.2.12     grant 			case SIS_TYPE_100NEW:
   3358  1.153.2.12     grant 				sis_tim |=
   3359  1.153.2.12     grant 				    sis_udma100new_tim[drvp->UDMA_mode] <<
   3360  1.153.2.12     grant 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3361  1.153.2.12     grant 			case SIS_TYPE_133OLD:
   3362  1.153.2.12     grant 				sis_tim |=
   3363  1.153.2.12     grant 				    sis_udma133old_tim[drvp->UDMA_mode] <<
   3364  1.153.2.12     grant 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3365  1.153.2.12     grant 				break;
   3366  1.153.2.12     grant 			default:
   3367  1.153.2.12     grant 				printf("unknown SiS IDE type %d\n",
   3368  1.153.2.12     grant 				    sc->sis_type);
   3369  1.153.2.12     grant 			}
   3370        1.28    bouyer 		} else {
   3371        1.28    bouyer 			/*
   3372        1.28    bouyer 			 * use Multiword DMA
   3373        1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   3374        1.28    bouyer 			 * so adjust DMA mode if needed
   3375        1.28    bouyer 			 */
   3376        1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3377        1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3378        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3379        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3380        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3381        1.28    bouyer 			if (drvp->DMA_mode == 0)
   3382        1.28    bouyer 				drvp->PIO_mode = 0;
   3383        1.28    bouyer 		}
   3384        1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3385  1.153.2.12     grant pio:		switch (sc->sis_type) {
   3386  1.153.2.12     grant 		case SIS_TYPE_NOUDMA:
   3387  1.153.2.12     grant 		case SIS_TYPE_66:
   3388  1.153.2.12     grant 		case SIS_TYPE_100OLD:
   3389  1.153.2.12     grant 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3390  1.153.2.12     grant 			    SIS_TIM66_ACT_OFF(drive);
   3391  1.153.2.12     grant 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3392  1.153.2.12     grant 			    SIS_TIM66_REC_OFF(drive);
   3393  1.153.2.12     grant 			break;
   3394  1.153.2.12     grant 		case SIS_TYPE_100NEW:
   3395  1.153.2.12     grant 		case SIS_TYPE_133OLD:
   3396  1.153.2.12     grant 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3397  1.153.2.12     grant 			    SIS_TIM100_ACT_OFF(drive);
   3398  1.153.2.12     grant 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3399  1.153.2.12     grant 			    SIS_TIM100_REC_OFF(drive);
   3400  1.153.2.12     grant 			break;
   3401  1.153.2.12     grant 		default:
   3402  1.153.2.12     grant 			printf("unknown SiS IDE type %d\n",
   3403  1.153.2.12     grant 			    sc->sis_type);
   3404  1.153.2.12     grant 		}
   3405        1.28    bouyer 	}
   3406        1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3407        1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3408        1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3409        1.18  drochner 	if (idedma_ctl != 0) {
   3410        1.18  drochner 		/* Add software bits in status register */
   3411        1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3412        1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3413        1.18  drochner 	}
   3414        1.28    bouyer 	pciide_print_modes(cp);
   3415        1.18  drochner }
   3416        1.18  drochner 
   3417        1.18  drochner void
   3418        1.41    bouyer acer_chip_map(sc, pa)
   3419        1.41    bouyer 	struct pciide_softc *sc;
   3420        1.18  drochner 	struct pci_attach_args *pa;
   3421        1.41    bouyer {
   3422        1.18  drochner 	struct pciide_channel *cp;
   3423        1.41    bouyer 	int channel;
   3424        1.41    bouyer 	pcireg_t cr, interface;
   3425        1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3426       1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3427        1.18  drochner 
   3428        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3429        1.18  drochner 		return;
   3430        1.41    bouyer 	printf("%s: bus-master DMA support present",
   3431        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3432        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3433        1.41    bouyer 	printf("\n");
   3434        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3435        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3436        1.67    bouyer 	if (sc->sc_dma_ok) {
   3437       1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3438       1.124    bouyer 		if (rev >= 0x20) {
   3439       1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3440       1.124    bouyer 			if (rev >= 0xC4)
   3441       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
   3442       1.127   tsutsui 			else if (rev >= 0xC2)
   3443       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
   3444       1.124    bouyer 			else
   3445       1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   3446       1.124    bouyer 		}
   3447        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3448        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3449        1.67    bouyer 	}
   3450        1.41    bouyer 
   3451        1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3452        1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3453        1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3454        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3455        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3456        1.30    bouyer 
   3457        1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3458        1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3459        1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3460        1.30    bouyer 
   3461        1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3462        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3463        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3464        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3465        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3466        1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3467        1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3468        1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3469        1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3470        1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3471        1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3472        1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3473        1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3474        1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3475        1.41    bouyer 	    PCI_CLASS_REG));
   3476        1.41    bouyer 
   3477       1.124    bouyer 	/* From linux: enable "Cable Detection" */
   3478       1.124    bouyer 	if (rev >= 0xC2) {
   3479       1.124    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3480       1.127   tsutsui 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3481       1.127   tsutsui 		    | ACER_0x4B_CDETECT);
   3482       1.124    bouyer 	}
   3483       1.124    bouyer 
   3484        1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3485        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3486        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3487        1.41    bouyer 			continue;
   3488        1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3489        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3490        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3491        1.41    bouyer 			continue;
   3492        1.41    bouyer 		}
   3493       1.124    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3494        1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3495       1.124    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3496        1.41    bouyer 		if (cp->hw_ok == 0)
   3497        1.41    bouyer 			continue;
   3498        1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3499        1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3500        1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3501        1.41    bouyer 			    PCI_CLASS_REG, cr);
   3502        1.41    bouyer 		}
   3503        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3504        1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3505        1.30    bouyer 	}
   3506        1.30    bouyer }
   3507        1.30    bouyer 
   3508        1.30    bouyer void
   3509        1.30    bouyer acer_setup_channel(chp)
   3510        1.30    bouyer 	struct channel_softc *chp;
   3511        1.30    bouyer {
   3512        1.30    bouyer 	struct ata_drive_datas *drvp;
   3513        1.30    bouyer 	int drive;
   3514        1.30    bouyer 	u_int32_t acer_fifo_udma;
   3515        1.30    bouyer 	u_int32_t idedma_ctl;
   3516        1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3517        1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3518        1.30    bouyer 
   3519        1.30    bouyer 	idedma_ctl = 0;
   3520        1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3521        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3522        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3523        1.30    bouyer 	/* setup DMA if needed */
   3524        1.30    bouyer 	pciide_channel_dma_setup(cp);
   3525        1.30    bouyer 
   3526       1.124    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3527       1.124    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
   3528       1.124    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3529       1.124    bouyer 		    ACER_0x4A_80PIN(chp->channel)) {
   3530       1.124    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3531       1.124    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3532       1.124    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3533       1.124    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3534       1.124    bouyer 		}
   3535       1.124    bouyer 	}
   3536       1.124    bouyer 
   3537        1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3538        1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3539        1.30    bouyer 		/* If no drive, skip */
   3540        1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3541        1.30    bouyer 			continue;
   3542        1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3543        1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3544        1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3545        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3546        1.30    bouyer 		/* clear FIFO/DMA mode */
   3547        1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3548        1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3549        1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3550        1.30    bouyer 
   3551        1.30    bouyer 		/* add timing values, setup DMA if needed */
   3552        1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3553        1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3554        1.30    bouyer 			acer_fifo_udma |=
   3555        1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3556        1.30    bouyer 			goto pio;
   3557        1.30    bouyer 		}
   3558        1.30    bouyer 
   3559        1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3560        1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3561        1.30    bouyer 			/* use Ultra/DMA */
   3562        1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3563        1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3564        1.30    bouyer 			acer_fifo_udma |=
   3565        1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3566        1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3567       1.124    bouyer 			/* XXX disable if one drive < UDMA3 ? */
   3568       1.124    bouyer 			if (drvp->UDMA_mode >= 3) {
   3569       1.124    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3570       1.124    bouyer 				    ACER_0x4B,
   3571       1.124    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3572       1.124    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3573       1.124    bouyer 			}
   3574        1.30    bouyer 		} else {
   3575        1.30    bouyer 			/*
   3576        1.30    bouyer 			 * use Multiword DMA
   3577        1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3578        1.30    bouyer 			 * so adjust DMA mode if needed
   3579        1.30    bouyer 			 */
   3580        1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3581        1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3582        1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3583        1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3584        1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3585        1.30    bouyer 			if (drvp->DMA_mode == 0)
   3586        1.30    bouyer 				drvp->PIO_mode = 0;
   3587        1.30    bouyer 		}
   3588        1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3589        1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3590        1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3591        1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3592        1.30    bouyer 	}
   3593        1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3594        1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3595        1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3596        1.30    bouyer 	if (idedma_ctl != 0) {
   3597        1.30    bouyer 		/* Add software bits in status register */
   3598        1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3599        1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3600        1.30    bouyer 	}
   3601        1.30    bouyer 	pciide_print_modes(cp);
   3602        1.30    bouyer }
   3603        1.30    bouyer 
   3604        1.41    bouyer int
   3605        1.41    bouyer acer_pci_intr(arg)
   3606        1.41    bouyer 	void *arg;
   3607        1.41    bouyer {
   3608        1.41    bouyer 	struct pciide_softc *sc = arg;
   3609        1.41    bouyer 	struct pciide_channel *cp;
   3610        1.41    bouyer 	struct channel_softc *wdc_cp;
   3611        1.41    bouyer 	int i, rv, crv;
   3612        1.41    bouyer 	u_int32_t chids;
   3613        1.41    bouyer 
   3614        1.41    bouyer 	rv = 0;
   3615        1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3616        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3617        1.41    bouyer 		cp = &sc->pciide_channels[i];
   3618        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3619        1.41    bouyer 		/* If a compat channel skip. */
   3620        1.41    bouyer 		if (cp->compat)
   3621        1.41    bouyer 			continue;
   3622        1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3623        1.41    bouyer 			crv = wdcintr(wdc_cp);
   3624        1.41    bouyer 			if (crv == 0)
   3625        1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3626        1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3627        1.41    bouyer 			else
   3628        1.41    bouyer 				rv = 1;
   3629        1.41    bouyer 		}
   3630        1.41    bouyer 	}
   3631        1.41    bouyer 	return rv;
   3632        1.41    bouyer }
   3633        1.41    bouyer 
   3634        1.67    bouyer void
   3635        1.67    bouyer hpt_chip_map(sc, pa)
   3636       1.111   tsutsui 	struct pciide_softc *sc;
   3637        1.67    bouyer 	struct pci_attach_args *pa;
   3638        1.67    bouyer {
   3639        1.67    bouyer 	struct pciide_channel *cp;
   3640        1.67    bouyer 	int i, compatchan, revision;
   3641        1.67    bouyer 	pcireg_t interface;
   3642        1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3643        1.67    bouyer 
   3644        1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3645        1.67    bouyer 		return;
   3646        1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3647       1.114    bouyer 	printf(": Triones/Highpoint ");
   3648       1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3649       1.153    bouyer 		printf("HPT374 IDE Controller\n");
   3650   1.153.2.7      tron 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
   3651   1.153.2.7      tron 		printf("HPT372 IDE Controller\n");
   3652       1.153    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   3653   1.153.2.7      tron 		if (revision == HPT372_REV)
   3654   1.153.2.7      tron 			printf("HPT372 IDE Controller\n");
   3655   1.153.2.7      tron 		else if (revision == HPT370_REV)
   3656       1.153    bouyer 			printf("HPT370 IDE Controller\n");
   3657       1.153    bouyer 		else if (revision == HPT370A_REV)
   3658       1.153    bouyer 			printf("HPT370A IDE Controller\n");
   3659       1.153    bouyer 		else if (revision == HPT366_REV)
   3660       1.153    bouyer 			printf("HPT366 IDE Controller\n");
   3661       1.153    bouyer 		else
   3662       1.153    bouyer 			printf("unknown HPT IDE controller rev %d\n", revision);
   3663       1.153    bouyer 	} else
   3664       1.153    bouyer 		printf("unknown HPT IDE controller 0x%x\n",
   3665       1.153    bouyer 		    sc->sc_pp->ide_product);
   3666        1.67    bouyer 
   3667        1.67    bouyer 	/*
   3668        1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3669        1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3670        1.67    bouyer 	 */
   3671        1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3672        1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3673        1.67    bouyer 	} else {
   3674        1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3675        1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3676       1.153    bouyer 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3677   1.153.2.7      tron 		    (revision == HPT370_REV || revision == HPT370A_REV ||
   3678   1.153.2.7      tron 		     revision == HPT372_REV)) ||
   3679   1.153.2.7      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3680       1.153    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3681        1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3682        1.67    bouyer 	}
   3683        1.67    bouyer 
   3684        1.67    bouyer 	printf("%s: bus-master DMA support present",
   3685        1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3686        1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3687        1.67    bouyer 	printf("\n");
   3688        1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3689        1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3690        1.67    bouyer 	if (sc->sc_dma_ok) {
   3691        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3692        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3693        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3694        1.67    bouyer 	}
   3695        1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3696        1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3697        1.67    bouyer 
   3698        1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3699        1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3700       1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3701       1.153    bouyer 	    revision == HPT366_REV) {
   3702       1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3703        1.67    bouyer 		/*
   3704        1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3705        1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3706        1.67    bouyer 		 * with the real channel
   3707        1.67    bouyer 		 */
   3708        1.67    bouyer 		if (pa->pa_function == 0) {
   3709        1.67    bouyer 			compatchan = 0;
   3710        1.67    bouyer 		} else if (pa->pa_function == 1) {
   3711        1.67    bouyer 			compatchan = 1;
   3712        1.67    bouyer 		} else {
   3713        1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3714        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3715        1.67    bouyer 			return;
   3716        1.67    bouyer 		}
   3717        1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3718        1.67    bouyer 	} else {
   3719        1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3720   1.153.2.7      tron 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
   3721   1.153.2.7      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3722   1.153.2.7      tron 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3723   1.153.2.7      tron 		    revision == HPT372_REV))
   3724       1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
   3725       1.153    bouyer 		else
   3726       1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   3727        1.67    bouyer 	}
   3728        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3729        1.75    bouyer 		cp = &sc->pciide_channels[i];
   3730        1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3731        1.67    bouyer 			compatchan = i;
   3732        1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3733        1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3734        1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3735        1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3736        1.67    bouyer 				continue;
   3737        1.67    bouyer 			}
   3738        1.67    bouyer 		}
   3739        1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3740        1.67    bouyer 			continue;
   3741        1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3742        1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3743        1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3744        1.67    bouyer 		} else {
   3745        1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3746        1.67    bouyer 			    &cmdsize, &ctlsize);
   3747        1.67    bouyer 		}
   3748        1.67    bouyer 		if (cp->hw_ok == 0)
   3749        1.67    bouyer 			return;
   3750        1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3751        1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3752        1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3753        1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3754        1.67    bouyer 	}
   3755       1.153    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3756   1.153.2.7      tron 	    (revision == HPT370_REV || revision == HPT370A_REV ||
   3757   1.153.2.7      tron 	     revision == HPT372_REV)) ||
   3758   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3759       1.153    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   3760        1.81    bouyer 		/*
   3761       1.153    bouyer 		 * HPT370_REV and highter has a bit to disable interrupts,
   3762       1.153    bouyer 		 * make sure to clear it
   3763        1.81    bouyer 		 */
   3764        1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3765        1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3766        1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3767        1.81    bouyer 	}
   3768   1.153.2.7      tron 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
   3769   1.153.2.7      tron 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3770   1.153.2.7      tron 	     revision == HPT372_REV ) ||
   3771   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3772   1.153.2.7      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3773       1.153    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   3774       1.153    bouyer 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   3775       1.153    bouyer 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   3776        1.67    bouyer 	return;
   3777        1.67    bouyer }
   3778        1.67    bouyer 
   3779        1.67    bouyer void
   3780        1.67    bouyer hpt_setup_channel(chp)
   3781        1.67    bouyer 	struct channel_softc *chp;
   3782        1.67    bouyer {
   3783       1.111   tsutsui 	struct ata_drive_datas *drvp;
   3784        1.67    bouyer 	int drive;
   3785        1.67    bouyer 	int cable;
   3786        1.67    bouyer 	u_int32_t before, after;
   3787        1.67    bouyer 	u_int32_t idedma_ctl;
   3788        1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3789        1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3790   1.153.2.7      tron 	int revision =
   3791   1.153.2.7      tron 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   3792        1.67    bouyer 
   3793        1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3794        1.67    bouyer 
   3795        1.67    bouyer 	/* setup DMA if needed */
   3796        1.67    bouyer 	pciide_channel_dma_setup(cp);
   3797        1.67    bouyer 
   3798        1.67    bouyer 	idedma_ctl = 0;
   3799        1.67    bouyer 
   3800        1.67    bouyer 	/* Per drive settings */
   3801        1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3802        1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3803        1.67    bouyer 		/* If no drive, skip */
   3804        1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3805        1.67    bouyer 			continue;
   3806        1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3807        1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3808        1.67    bouyer 
   3809       1.111   tsutsui 		/* add timing values, setup DMA if needed */
   3810       1.111   tsutsui 		if (drvp->drive_flags & DRIVE_UDMA) {
   3811       1.101    bouyer 			/* use Ultra/DMA */
   3812       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3813        1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3814        1.67    bouyer 			    drvp->UDMA_mode > 2)
   3815        1.67    bouyer 				drvp->UDMA_mode = 2;
   3816   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3817   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3818   1.153.2.7      tron 				after = hpt374_udma[drvp->UDMA_mode];
   3819   1.153.2.7      tron 				break;
   3820   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3821   1.153.2.7      tron 				after = hpt372_udma[drvp->UDMA_mode];
   3822   1.153.2.7      tron 				break;
   3823   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3824   1.153.2.7      tron 			default:
   3825   1.153.2.7      tron 				switch(revision) {
   3826   1.153.2.7      tron 				case HPT372_REV:
   3827   1.153.2.7      tron 					after = hpt372_udma[drvp->UDMA_mode];
   3828   1.153.2.7      tron 					break;
   3829   1.153.2.7      tron 				case HPT370_REV:
   3830   1.153.2.7      tron 				case HPT370A_REV:
   3831   1.153.2.7      tron 					after = hpt370_udma[drvp->UDMA_mode];
   3832   1.153.2.7      tron 					break;
   3833   1.153.2.7      tron 				case HPT366_REV:
   3834   1.153.2.7      tron 				default:
   3835   1.153.2.7      tron 					after = hpt366_udma[drvp->UDMA_mode];
   3836   1.153.2.7      tron 					break;
   3837   1.153.2.7      tron 				}
   3838   1.153.2.7      tron 			}
   3839       1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3840       1.111   tsutsui 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3841       1.111   tsutsui 			/*
   3842       1.111   tsutsui 			 * use Multiword DMA.
   3843       1.111   tsutsui 			 * Timings will be used for both PIO and DMA, so adjust
   3844       1.111   tsutsui 			 * DMA mode if needed
   3845       1.111   tsutsui 			 */
   3846       1.111   tsutsui 			if (drvp->PIO_mode >= 3 &&
   3847       1.111   tsutsui 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3848       1.111   tsutsui 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3849       1.111   tsutsui 			}
   3850   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3851   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3852   1.153.2.7      tron 				after = hpt374_dma[drvp->DMA_mode];
   3853   1.153.2.7      tron 				break;
   3854   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3855   1.153.2.7      tron 				after = hpt372_dma[drvp->DMA_mode];
   3856   1.153.2.7      tron 				break;
   3857   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3858   1.153.2.7      tron 			default:
   3859   1.153.2.7      tron 				switch(revision) {
   3860   1.153.2.7      tron 				case HPT372_REV:
   3861   1.153.2.7      tron 					after = hpt372_dma[drvp->DMA_mode];
   3862   1.153.2.7      tron 					break;
   3863   1.153.2.7      tron 				case HPT370_REV:
   3864   1.153.2.7      tron 				case HPT370A_REV:
   3865   1.153.2.7      tron 					after = hpt370_dma[drvp->DMA_mode];
   3866   1.153.2.7      tron 					break;
   3867   1.153.2.7      tron 				case HPT366_REV:
   3868   1.153.2.7      tron 				default:
   3869   1.153.2.7      tron 					after = hpt366_dma[drvp->DMA_mode];
   3870   1.153.2.7      tron 					break;
   3871   1.153.2.7      tron 				}
   3872   1.153.2.7      tron 			}
   3873       1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3874       1.111   tsutsui 		} else {
   3875        1.67    bouyer 			/* PIO only */
   3876   1.153.2.7      tron 			switch (sc->sc_pp->ide_product) {
   3877   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT374:
   3878   1.153.2.7      tron 				after = hpt374_pio[drvp->PIO_mode];
   3879   1.153.2.7      tron 				break;
   3880   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT372:
   3881   1.153.2.7      tron 				after = hpt372_pio[drvp->PIO_mode];
   3882   1.153.2.7      tron 				break;
   3883   1.153.2.7      tron 			case PCI_PRODUCT_TRIONES_HPT366:
   3884   1.153.2.7      tron 			default:
   3885   1.153.2.7      tron 				switch(revision) {
   3886   1.153.2.7      tron 				case HPT372_REV:
   3887   1.153.2.7      tron 					after = hpt372_pio[drvp->PIO_mode];
   3888   1.153.2.7      tron 					break;
   3889   1.153.2.7      tron 				case HPT370_REV:
   3890   1.153.2.7      tron 				case HPT370A_REV:
   3891   1.153.2.7      tron 					after = hpt370_pio[drvp->PIO_mode];
   3892   1.153.2.7      tron 					break;
   3893   1.153.2.7      tron 				case HPT366_REV:
   3894   1.153.2.7      tron 				default:
   3895   1.153.2.7      tron 					after = hpt366_pio[drvp->PIO_mode];
   3896   1.153.2.7      tron 					break;
   3897   1.153.2.7      tron 				}
   3898   1.153.2.7      tron 			}
   3899        1.67    bouyer 		}
   3900        1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3901       1.111   tsutsui 		    HPT_IDETIM(chp->channel, drive), after);
   3902        1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3903        1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3904        1.67    bouyer 		    after, before), DEBUG_PROBE);
   3905        1.67    bouyer 	}
   3906        1.67    bouyer 	if (idedma_ctl != 0) {
   3907        1.67    bouyer 		/* Add software bits in status register */
   3908        1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3909        1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3910        1.67    bouyer 	}
   3911        1.67    bouyer 	pciide_print_modes(cp);
   3912        1.67    bouyer }
   3913        1.67    bouyer 
   3914        1.67    bouyer int
   3915        1.67    bouyer hpt_pci_intr(arg)
   3916        1.67    bouyer 	void *arg;
   3917        1.67    bouyer {
   3918        1.67    bouyer 	struct pciide_softc *sc = arg;
   3919        1.67    bouyer 	struct pciide_channel *cp;
   3920        1.67    bouyer 	struct channel_softc *wdc_cp;
   3921        1.67    bouyer 	int rv = 0;
   3922        1.67    bouyer 	int dmastat, i, crv;
   3923        1.67    bouyer 
   3924        1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3925        1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3926        1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3927       1.143    bouyer 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   3928       1.143    bouyer 		    IDEDMA_CTL_INTR)
   3929        1.67    bouyer 			continue;
   3930        1.67    bouyer 		cp = &sc->pciide_channels[i];
   3931        1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   3932        1.67    bouyer 		crv = wdcintr(wdc_cp);
   3933        1.67    bouyer 		if (crv == 0) {
   3934        1.67    bouyer 			printf("%s:%d: bogus intr\n",
   3935        1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3936        1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3937        1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3938        1.67    bouyer 		} else
   3939        1.67    bouyer 			rv = 1;
   3940        1.67    bouyer 	}
   3941        1.67    bouyer 	return rv;
   3942        1.67    bouyer }
   3943        1.67    bouyer 
   3944        1.67    bouyer 
   3945       1.108    bouyer /* Macros to test product */
   3946        1.87     enami #define PDC_IS_262(sc)							\
   3947        1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3948        1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3949       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3950       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3951       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3952   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3953   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3954   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3955       1.108    bouyer #define PDC_IS_265(sc)							\
   3956       1.108    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3957       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   3958       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3959       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3960   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3961   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3962   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3963       1.138    bouyer #define PDC_IS_268(sc)							\
   3964       1.138    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   3965       1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   3966   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3967   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3968   1.153.2.6      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3969   1.153.2.9      tron #define PDC_IS_276(sc)							\
   3970   1.153.2.9      tron 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   3971   1.153.2.9      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   3972   1.153.2.9      tron 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
   3973        1.48    bouyer 
   3974        1.30    bouyer void
   3975        1.41    bouyer pdc202xx_chip_map(sc, pa)
   3976       1.111   tsutsui 	struct pciide_softc *sc;
   3977        1.30    bouyer 	struct pci_attach_args *pa;
   3978        1.41    bouyer {
   3979        1.30    bouyer 	struct pciide_channel *cp;
   3980        1.41    bouyer 	int channel;
   3981        1.41    bouyer 	pcireg_t interface, st, mode;
   3982        1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3983        1.41    bouyer 
   3984       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   3985       1.138    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3986       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   3987       1.138    bouyer 		    st), DEBUG_PROBE);
   3988       1.138    bouyer 	}
   3989        1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3990        1.41    bouyer 		return;
   3991        1.41    bouyer 
   3992        1.41    bouyer 	/* turn off  RAID mode */
   3993       1.138    bouyer 	if (!PDC_IS_268(sc))
   3994       1.138    bouyer 		st &= ~PDC2xx_STATE_IDERAID;
   3995        1.31    bouyer 
   3996        1.31    bouyer 	/*
   3997        1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3998        1.41    bouyer 	 * mode. We have to fake interface
   3999        1.31    bouyer 	 */
   4000        1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   4001       1.140    bouyer 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   4002        1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4003        1.41    bouyer 
   4004        1.41    bouyer 	printf("%s: bus-master DMA support present",
   4005        1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4006        1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   4007        1.41    bouyer 	printf("\n");
   4008        1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4009        1.41    bouyer 	    WDC_CAPABILITY_MODE;
   4010        1.67    bouyer 	if (sc->sc_dma_ok) {
   4011        1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4012        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4013        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4014        1.67    bouyer 	}
   4015        1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   4016        1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   4017   1.153.2.9      tron 	if (PDC_IS_276(sc))
   4018   1.153.2.9      tron 		sc->sc_wdcdev.UDMA_cap = 6;
   4019   1.153.2.9      tron 	else if (PDC_IS_265(sc))
   4020       1.108    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   4021       1.108    bouyer 	else if (PDC_IS_262(sc))
   4022        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   4023        1.41    bouyer 	else
   4024        1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   4025       1.138    bouyer 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   4026       1.138    bouyer 			pdc20268_setup_channel : pdc202xx_setup_channel;
   4027        1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4028        1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4029        1.41    bouyer 
   4030  1.153.2.11      tron 	if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||
   4031  1.153.2.11      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||
   4032  1.153.2.11      tron 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X) {
   4033  1.153.2.11      tron 		sc->sc_wdcdev.dma_start = pdc20262_dma_start;
   4034  1.153.2.11      tron 		sc->sc_wdcdev.dma_finish = pdc20262_dma_finish;
   4035  1.153.2.11      tron 	}
   4036  1.153.2.11      tron 
   4037       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4038       1.138    bouyer 		/* setup failsafe defaults */
   4039       1.138    bouyer 		mode = 0;
   4040       1.138    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   4041       1.138    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   4042       1.138    bouyer 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   4043       1.138    bouyer 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   4044       1.138    bouyer 		for (channel = 0;
   4045       1.138    bouyer 		     channel < sc->sc_wdcdev.nchannels;
   4046       1.138    bouyer 		     channel++) {
   4047       1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4048       1.138    bouyer 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   4049       1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4050       1.138    bouyer 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   4051       1.138    bouyer 			    DEBUG_PROBE);
   4052       1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4053       1.138    bouyer 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   4054       1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4055       1.138    bouyer 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   4056       1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4057       1.138    bouyer 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   4058       1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4059       1.138    bouyer 			    PDC2xx_TIM(channel, 1), mode);
   4060       1.138    bouyer 		}
   4061       1.138    bouyer 
   4062       1.138    bouyer 		mode = PDC2xx_SCR_DMA;
   4063  1.153.2.14      tron 		if (PDC_IS_265(sc)) {
   4064  1.153.2.14      tron 			mode = PDC2xx_SCR_SET_GEN(mode, PDC265_SCR_GEN_LAT);
   4065  1.153.2.14      tron 		} else if (PDC_IS_262(sc)) {
   4066       1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   4067       1.138    bouyer 		} else {
   4068       1.138    bouyer 			/* the BIOS set it up this way */
   4069       1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   4070       1.138    bouyer 		}
   4071       1.138    bouyer 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   4072       1.138    bouyer 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   4073       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   4074       1.138    bouyer 		    "now 0x%x\n",
   4075       1.138    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4076       1.138    bouyer 			PDC2xx_SCR),
   4077       1.138    bouyer 		    mode), DEBUG_PROBE);
   4078       1.138    bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4079       1.138    bouyer 		    PDC2xx_SCR, mode);
   4080       1.138    bouyer 
   4081       1.138    bouyer 		/* controller initial state register is OK even without BIOS */
   4082       1.138    bouyer 		/* Set DMA mode to IDE DMA compatibility */
   4083       1.138    bouyer 		mode =
   4084       1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   4085       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   4086        1.41    bouyer 		    DEBUG_PROBE);
   4087       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   4088       1.138    bouyer 		    mode | 0x1);
   4089       1.138    bouyer 		mode =
   4090       1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   4091       1.138    bouyer 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   4092       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   4093       1.138    bouyer 		    mode | 0x1);
   4094        1.41    bouyer 	}
   4095        1.41    bouyer 
   4096        1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4097        1.41    bouyer 		cp = &sc->pciide_channels[channel];
   4098        1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   4099        1.41    bouyer 			continue;
   4100       1.138    bouyer 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   4101        1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   4102        1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   4103        1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4104        1.41    bouyer 			continue;
   4105        1.41    bouyer 		}
   4106       1.108    bouyer 		if (PDC_IS_265(sc))
   4107       1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4108       1.108    bouyer 			    pdc20265_pci_intr);
   4109       1.108    bouyer 		else
   4110       1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4111       1.108    bouyer 			    pdc202xx_pci_intr);
   4112        1.41    bouyer 		if (cp->hw_ok == 0)
   4113        1.41    bouyer 			continue;
   4114       1.138    bouyer 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   4115        1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   4116        1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   4117        1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   4118   1.153.2.2        tv 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   4119        1.41    bouyer 	}
   4120       1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4121       1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   4122       1.138    bouyer 		    "0x%x\n", st), DEBUG_PROBE);
   4123       1.138    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   4124       1.138    bouyer 	}
   4125        1.41    bouyer 	return;
   4126        1.41    bouyer }
   4127        1.41    bouyer 
   4128        1.41    bouyer void
   4129        1.41    bouyer pdc202xx_setup_channel(chp)
   4130        1.41    bouyer 	struct channel_softc *chp;
   4131        1.41    bouyer {
   4132       1.111   tsutsui 	struct ata_drive_datas *drvp;
   4133        1.41    bouyer 	int drive;
   4134        1.48    bouyer 	pcireg_t mode, st;
   4135        1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   4136        1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4137        1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4138        1.48    bouyer 	int channel = chp->channel;
   4139        1.41    bouyer 
   4140        1.41    bouyer 	/* setup DMA if needed */
   4141        1.41    bouyer 	pciide_channel_dma_setup(cp);
   4142        1.30    bouyer 
   4143        1.41    bouyer 	idedma_ctl = 0;
   4144       1.108    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   4145       1.108    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   4146       1.108    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   4147       1.108    bouyer 	    DEBUG_PROBE);
   4148        1.48    bouyer 
   4149        1.48    bouyer 	/* Per channel settings */
   4150        1.48    bouyer 	if (PDC_IS_262(sc)) {
   4151        1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4152        1.48    bouyer 		    PDC262_U66);
   4153        1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4154       1.141    bouyer 		/* Trim UDMA mode */
   4155        1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   4156        1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4157        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   4158        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4159        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   4160        1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   4161        1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   4162        1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   4163        1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   4164        1.48    bouyer 		}
   4165        1.48    bouyer 		/* Set U66 if needed */
   4166        1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4167        1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   4168        1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4169        1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   4170        1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   4171        1.48    bouyer 		else
   4172        1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   4173        1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4174        1.48    bouyer 		    PDC262_U66, scr);
   4175       1.108    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   4176       1.108    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   4177       1.108    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4178       1.108    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   4179        1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4180        1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4181        1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4182        1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4183        1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   4184        1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4185        1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4186        1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4187        1.48    bouyer 				atapi = 0;
   4188        1.48    bouyer 			else
   4189        1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   4190        1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4191        1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   4192        1.48    bouyer 		}
   4193        1.48    bouyer 	}
   4194        1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   4195        1.41    bouyer 		drvp = &chp->ch_drive[drive];
   4196        1.41    bouyer 		/* If no drive, skip */
   4197        1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4198        1.41    bouyer 			continue;
   4199        1.48    bouyer 		mode = 0;
   4200        1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4201       1.101    bouyer 			/* use Ultra/DMA */
   4202       1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4203        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4204        1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   4205        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4206        1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   4207        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4208        1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4209        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4210        1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   4211        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4212        1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   4213        1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4214        1.41    bouyer 		} else {
   4215        1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4216        1.41    bouyer 			    pdc2xx_dma_mb[0]);
   4217        1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4218        1.41    bouyer 			    pdc2xx_dma_mc[0]);
   4219        1.41    bouyer 		}
   4220        1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   4221        1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   4222        1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   4223        1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   4224        1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   4225        1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   4226        1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   4227        1.48    bouyer 			if (drive == 0)
   4228        1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   4229        1.48    bouyer 		}
   4230        1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   4231        1.41    bouyer 		    "timings 0x%x\n",
   4232        1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   4233        1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   4234        1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4235        1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   4236        1.41    bouyer 	}
   4237       1.138    bouyer 	if (idedma_ctl != 0) {
   4238       1.138    bouyer 		/* Add software bits in status register */
   4239       1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4240       1.138    bouyer 		    IDEDMA_CTL, idedma_ctl);
   4241       1.138    bouyer 	}
   4242       1.138    bouyer 	pciide_print_modes(cp);
   4243       1.138    bouyer }
   4244       1.138    bouyer 
   4245       1.138    bouyer void
   4246       1.138    bouyer pdc20268_setup_channel(chp)
   4247       1.138    bouyer 	struct channel_softc *chp;
   4248       1.138    bouyer {
   4249       1.138    bouyer 	struct ata_drive_datas *drvp;
   4250       1.138    bouyer 	int drive;
   4251       1.138    bouyer 	u_int32_t idedma_ctl;
   4252       1.138    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4253       1.138    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4254       1.138    bouyer 	int u100;
   4255       1.138    bouyer 
   4256       1.138    bouyer 	/* setup DMA if needed */
   4257       1.138    bouyer 	pciide_channel_dma_setup(cp);
   4258       1.138    bouyer 
   4259       1.138    bouyer 	idedma_ctl = 0;
   4260       1.138    bouyer 
   4261       1.138    bouyer 	/* I don't know what this is for, FreeBSD does it ... */
   4262       1.138    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4263  1.153.2.15       jmc 	    IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * chp->channel, 0x0b);
   4264       1.138    bouyer 
   4265       1.138    bouyer 	/*
   4266  1.153.2.15       jmc 	 * cable type detect, from FreeBSD
   4267       1.138    bouyer 	 */
   4268       1.138    bouyer 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4269  1.153.2.15       jmc 	    IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * chp->channel) & 0x04) ?
   4270  1.153.2.15       jmc 	    0 : 1;
   4271       1.138    bouyer 
   4272       1.138    bouyer 	for (drive = 0; drive < 2; drive++) {
   4273       1.138    bouyer 		drvp = &chp->ch_drive[drive];
   4274       1.138    bouyer 		/* If no drive, skip */
   4275       1.138    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4276       1.138    bouyer 			continue;
   4277       1.138    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4278       1.138    bouyer 			/* use Ultra/DMA */
   4279       1.138    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4280       1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4281       1.138    bouyer 			if (drvp->UDMA_mode > 2 && u100 == 0)
   4282       1.138    bouyer 				drvp->UDMA_mode = 2;
   4283       1.138    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4284       1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4285       1.138    bouyer 		}
   4286       1.138    bouyer 	}
   4287       1.138    bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   4288        1.41    bouyer 	if (idedma_ctl != 0) {
   4289        1.41    bouyer 		/* Add software bits in status register */
   4290        1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4291        1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   4292        1.30    bouyer 	}
   4293        1.41    bouyer 	pciide_print_modes(cp);
   4294        1.41    bouyer }
   4295        1.41    bouyer 
   4296        1.41    bouyer int
   4297        1.41    bouyer pdc202xx_pci_intr(arg)
   4298        1.41    bouyer 	void *arg;
   4299        1.41    bouyer {
   4300        1.41    bouyer 	struct pciide_softc *sc = arg;
   4301        1.41    bouyer 	struct pciide_channel *cp;
   4302        1.41    bouyer 	struct channel_softc *wdc_cp;
   4303        1.41    bouyer 	int i, rv, crv;
   4304        1.41    bouyer 	u_int32_t scr;
   4305        1.30    bouyer 
   4306        1.41    bouyer 	rv = 0;
   4307        1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   4308        1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4309        1.41    bouyer 		cp = &sc->pciide_channels[i];
   4310        1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4311        1.41    bouyer 		/* If a compat channel skip. */
   4312        1.41    bouyer 		if (cp->compat)
   4313        1.41    bouyer 			continue;
   4314        1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   4315        1.41    bouyer 			crv = wdcintr(wdc_cp);
   4316        1.41    bouyer 			if (crv == 0)
   4317       1.108    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   4318       1.108    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   4319        1.41    bouyer 			else
   4320        1.41    bouyer 				rv = 1;
   4321        1.41    bouyer 		}
   4322       1.108    bouyer 	}
   4323       1.108    bouyer 	return rv;
   4324       1.108    bouyer }
   4325       1.108    bouyer 
   4326       1.108    bouyer int
   4327       1.108    bouyer pdc20265_pci_intr(arg)
   4328       1.108    bouyer 	void *arg;
   4329       1.108    bouyer {
   4330       1.108    bouyer 	struct pciide_softc *sc = arg;
   4331       1.108    bouyer 	struct pciide_channel *cp;
   4332       1.108    bouyer 	struct channel_softc *wdc_cp;
   4333       1.108    bouyer 	int i, rv, crv;
   4334       1.108    bouyer 	u_int32_t dmastat;
   4335       1.108    bouyer 
   4336       1.108    bouyer 	rv = 0;
   4337       1.108    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4338       1.108    bouyer 		cp = &sc->pciide_channels[i];
   4339       1.108    bouyer 		wdc_cp = &cp->wdc_channel;
   4340       1.108    bouyer 		/* If a compat channel skip. */
   4341       1.108    bouyer 		if (cp->compat)
   4342       1.108    bouyer 			continue;
   4343       1.108    bouyer 		/*
   4344       1.108    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   4345       1.108    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   4346       1.108    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   4347       1.108    bouyer 		 * but we can't do it another way).
   4348       1.108    bouyer 		 */
   4349       1.108    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   4350       1.108    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4351       1.108    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   4352       1.108    bouyer 			continue;
   4353       1.108    bouyer 		crv = wdcintr(wdc_cp);
   4354       1.108    bouyer 		if (crv == 0)
   4355       1.108    bouyer 			printf("%s:%d: bogus intr\n",
   4356       1.108    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4357       1.108    bouyer 		else
   4358       1.108    bouyer 			rv = 1;
   4359        1.15    bouyer 	}
   4360        1.41    bouyer 	return rv;
   4361  1.153.2.11      tron }
   4362  1.153.2.11      tron 
   4363  1.153.2.11      tron static void
   4364  1.153.2.11      tron pdc20262_dma_start(v, channel, drive)
   4365  1.153.2.11      tron 	void *v;
   4366  1.153.2.11      tron 	int channel, drive;
   4367  1.153.2.11      tron {
   4368  1.153.2.11      tron 	struct pciide_softc *sc = v;
   4369  1.153.2.11      tron 	struct pciide_dma_maps *dma_maps =
   4370  1.153.2.11      tron 	    &sc->pciide_channels[channel].dma_maps[drive];
   4371  1.153.2.11      tron 	int atapi;
   4372  1.153.2.11      tron 
   4373  1.153.2.11      tron 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4374  1.153.2.11      tron 		atapi = (dma_maps->dma_flags & WDC_DMA_READ) ?
   4375  1.153.2.11      tron 		    PDC262_ATAPI_LBA48_READ : PDC262_ATAPI_LBA48_WRITE;
   4376  1.153.2.11      tron 		atapi |= dma_maps->dmamap_xfer->dm_mapsize >> 1;
   4377  1.153.2.11      tron 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4378  1.153.2.11      tron 		    PDC262_ATAPI(channel), atapi);
   4379  1.153.2.11      tron 	}
   4380  1.153.2.11      tron 
   4381  1.153.2.11      tron 	pciide_dma_start(v, channel, drive);
   4382  1.153.2.11      tron }
   4383  1.153.2.11      tron 
   4384  1.153.2.11      tron int
   4385  1.153.2.11      tron pdc20262_dma_finish(v, channel, drive, force)
   4386  1.153.2.11      tron 	void *v;
   4387  1.153.2.11      tron 	int channel, drive;
   4388  1.153.2.11      tron 	int force;
   4389  1.153.2.11      tron {
   4390  1.153.2.11      tron 	struct pciide_softc *sc = v;
   4391  1.153.2.11      tron 	struct pciide_dma_maps *dma_maps =
   4392  1.153.2.11      tron 	    &sc->pciide_channels[channel].dma_maps[drive];
   4393  1.153.2.11      tron 	struct channel_softc *chp;
   4394  1.153.2.11      tron 	int atapi, error;
   4395  1.153.2.11      tron 
   4396  1.153.2.11      tron 	error = pciide_dma_finish(v, channel, drive, force);
   4397  1.153.2.11      tron 
   4398  1.153.2.11      tron 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4399  1.153.2.11      tron 		chp = sc->wdc_chanarray[channel];
   4400  1.153.2.11      tron 		atapi = 0;
   4401  1.153.2.11      tron 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4402  1.153.2.11      tron 		    chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4403  1.153.2.11      tron 			if ((!(chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4404  1.153.2.11      tron 			    (chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4405  1.153.2.11      tron 			    !(chp->ch_drive[1].drive_flags & DRIVE_DMA)) &&
   4406  1.153.2.11      tron 			    (!(chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4407  1.153.2.11      tron 			    (chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4408  1.153.2.11      tron 			    !(chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4409  1.153.2.11      tron 				atapi = PDC262_ATAPI_UDMA;
   4410  1.153.2.11      tron 		}
   4411  1.153.2.11      tron 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4412  1.153.2.11      tron 		    PDC262_ATAPI(channel), atapi);
   4413  1.153.2.11      tron 	}
   4414  1.153.2.11      tron 
   4415  1.153.2.11      tron 	return error;
   4416        1.59       scw }
   4417        1.59       scw 
   4418        1.59       scw void
   4419        1.59       scw opti_chip_map(sc, pa)
   4420        1.59       scw 	struct pciide_softc *sc;
   4421        1.59       scw 	struct pci_attach_args *pa;
   4422        1.59       scw {
   4423        1.59       scw 	struct pciide_channel *cp;
   4424        1.59       scw 	bus_size_t cmdsize, ctlsize;
   4425        1.59       scw 	pcireg_t interface;
   4426        1.59       scw 	u_int8_t init_ctrl;
   4427        1.59       scw 	int channel;
   4428        1.59       scw 
   4429        1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   4430        1.59       scw 		return;
   4431        1.59       scw 	printf("%s: bus-master DMA support present",
   4432        1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4433       1.120       scw 
   4434       1.120       scw 	/*
   4435       1.120       scw 	 * XXXSCW:
   4436       1.120       scw 	 * There seem to be a couple of buggy revisions/implementations
   4437       1.120       scw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   4438       1.120       scw 	 * the reported problems (PR/11644) but still fails for the
   4439       1.120       scw 	 * other (PR/13151), although the latter may be due to other
   4440       1.120       scw 	 * issues too...
   4441       1.120       scw 	 */
   4442       1.120       scw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   4443       1.120       scw 		printf(" but disabled due to chip rev. <= 0x12");
   4444       1.120       scw 		sc->sc_dma_ok = 0;
   4445       1.152   aymeric 	} else
   4446       1.120       scw 		pciide_mapreg_dma(sc, pa);
   4447       1.152   aymeric 
   4448        1.59       scw 	printf("\n");
   4449        1.59       scw 
   4450       1.152   aymeric 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4451       1.152   aymeric 		WDC_CAPABILITY_MODE;
   4452        1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   4453        1.59       scw 	if (sc->sc_dma_ok) {
   4454        1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4455        1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4456        1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   4457        1.59       scw 	}
   4458        1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   4459        1.59       scw 
   4460        1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4461        1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4462        1.59       scw 
   4463        1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4464        1.59       scw 	    OPTI_REG_INIT_CONTROL);
   4465        1.59       scw 
   4466        1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   4467        1.59       scw 
   4468        1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4469        1.59       scw 		cp = &sc->pciide_channels[channel];
   4470        1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4471        1.59       scw 			continue;
   4472        1.59       scw 		if (channel == 1 &&
   4473        1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   4474        1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   4475        1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4476        1.59       scw 			continue;
   4477        1.59       scw 		}
   4478        1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4479        1.59       scw 		    pciide_pci_intr);
   4480        1.59       scw 		if (cp->hw_ok == 0)
   4481        1.59       scw 			continue;
   4482        1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4483        1.59       scw 		if (cp->hw_ok == 0)
   4484        1.59       scw 			continue;
   4485        1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   4486        1.59       scw 	}
   4487        1.59       scw }
   4488        1.59       scw 
   4489        1.59       scw void
   4490        1.59       scw opti_setup_channel(chp)
   4491        1.59       scw 	struct channel_softc *chp;
   4492        1.59       scw {
   4493        1.59       scw 	struct ata_drive_datas *drvp;
   4494        1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4495        1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4496        1.66       scw 	int drive, spd;
   4497        1.59       scw 	int mode[2];
   4498        1.59       scw 	u_int8_t rv, mr;
   4499        1.59       scw 
   4500        1.59       scw 	/*
   4501        1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   4502        1.59       scw 	 * Miscellaneous Register are always zero initially.
   4503        1.59       scw 	 */
   4504        1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   4505        1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   4506        1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   4507        1.59       scw 		OPTI_MISC_INDEX_MASK);
   4508        1.59       scw 
   4509        1.59       scw 	/* Prime the control register before setting timing values */
   4510        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   4511        1.59       scw 
   4512        1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   4513        1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   4514        1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   4515        1.66       scw 
   4516        1.59       scw 	/* setup DMA if needed */
   4517        1.59       scw 	pciide_channel_dma_setup(cp);
   4518        1.59       scw 
   4519        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4520        1.59       scw 		drvp = &chp->ch_drive[drive];
   4521        1.59       scw 		/* If no drive, skip */
   4522        1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4523        1.59       scw 			mode[drive] = -1;
   4524        1.59       scw 			continue;
   4525        1.59       scw 		}
   4526        1.59       scw 
   4527        1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   4528        1.59       scw 			/*
   4529        1.59       scw 			 * Timings will be used for both PIO and DMA,
   4530        1.59       scw 			 * so adjust DMA mode if needed
   4531        1.59       scw 			 */
   4532        1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   4533        1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   4534        1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   4535        1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   4536        1.59       scw 				    drvp->PIO_mode - 2 : 0;
   4537        1.59       scw 			if (drvp->DMA_mode == 0)
   4538        1.59       scw 				drvp->PIO_mode = 0;
   4539        1.59       scw 
   4540        1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   4541        1.59       scw 		} else
   4542        1.59       scw 			mode[drive] = drvp->PIO_mode;
   4543        1.59       scw 
   4544        1.59       scw 		if (drive && mode[0] >= 0 &&
   4545        1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4546        1.59       scw 			/*
   4547        1.59       scw 			 * Can't have two drives using different values
   4548        1.59       scw 			 * for `Address Setup Time'.
   4549        1.59       scw 			 * Slow down the faster drive to compensate.
   4550        1.59       scw 			 */
   4551        1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4552        1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4553        1.59       scw 
   4554        1.59       scw 			mode[d] = mode[1-d];
   4555        1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4556        1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4557       1.152   aymeric 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4558        1.59       scw 		}
   4559        1.59       scw 	}
   4560        1.59       scw 
   4561        1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4562        1.59       scw 		int m;
   4563        1.59       scw 		if ((m = mode[drive]) < 0)
   4564        1.59       scw 			continue;
   4565        1.59       scw 
   4566        1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4567        1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4568        1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4569        1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4570        1.59       scw 
   4571        1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4572        1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4573        1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4574        1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4575        1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4576        1.59       scw 
   4577        1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4578        1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4579        1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4580        1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4581        1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4582        1.59       scw 	}
   4583        1.59       scw 
   4584        1.59       scw 	/* Finally, enable the timings */
   4585        1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4586        1.59       scw 
   4587        1.59       scw 	pciide_print_modes(cp);
   4588       1.112   tsutsui }
   4589       1.112   tsutsui 
   4590       1.112   tsutsui #define	ACARD_IS_850(sc)						\
   4591       1.112   tsutsui 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4592       1.112   tsutsui 
   4593       1.112   tsutsui void
   4594       1.112   tsutsui acard_chip_map(sc, pa)
   4595       1.112   tsutsui 	struct pciide_softc *sc;
   4596       1.112   tsutsui 	struct pci_attach_args *pa;
   4597       1.112   tsutsui {
   4598       1.112   tsutsui 	struct pciide_channel *cp;
   4599       1.118    bouyer 	int i;
   4600       1.112   tsutsui 	pcireg_t interface;
   4601       1.112   tsutsui 	bus_size_t cmdsize, ctlsize;
   4602       1.112   tsutsui 
   4603       1.112   tsutsui 	if (pciide_chipen(sc, pa) == 0)
   4604       1.112   tsutsui 		return;
   4605       1.112   tsutsui 
   4606       1.112   tsutsui 	/*
   4607       1.112   tsutsui 	 * when the chip is in native mode it identifies itself as a
   4608       1.112   tsutsui 	 * 'misc mass storage'. Fake interface in this case.
   4609       1.112   tsutsui 	 */
   4610       1.112   tsutsui 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4611       1.112   tsutsui 		interface = PCI_INTERFACE(pa->pa_class);
   4612       1.112   tsutsui 	} else {
   4613       1.112   tsutsui 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4614       1.112   tsutsui 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4615       1.112   tsutsui 	}
   4616       1.112   tsutsui 
   4617       1.112   tsutsui 	printf("%s: bus-master DMA support present",
   4618       1.112   tsutsui 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4619       1.112   tsutsui 	pciide_mapreg_dma(sc, pa);
   4620       1.112   tsutsui 	printf("\n");
   4621       1.112   tsutsui 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4622       1.112   tsutsui 	    WDC_CAPABILITY_MODE;
   4623       1.112   tsutsui 
   4624       1.112   tsutsui 	if (sc->sc_dma_ok) {
   4625       1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4626       1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4627       1.112   tsutsui 		sc->sc_wdcdev.irqack = pciide_irqack;
   4628       1.112   tsutsui 	}
   4629       1.112   tsutsui 	sc->sc_wdcdev.PIO_cap = 4;
   4630       1.112   tsutsui 	sc->sc_wdcdev.DMA_cap = 2;
   4631       1.112   tsutsui 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4632       1.112   tsutsui 
   4633       1.112   tsutsui 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4634       1.112   tsutsui 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4635       1.112   tsutsui 	sc->sc_wdcdev.nchannels = 2;
   4636       1.112   tsutsui 
   4637       1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4638       1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4639       1.112   tsutsui 		if (pciide_chansetup(sc, i, interface) == 0)
   4640       1.112   tsutsui 			continue;
   4641       1.112   tsutsui 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4642       1.112   tsutsui 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4643       1.112   tsutsui 			    &ctlsize, pciide_pci_intr);
   4644       1.112   tsutsui 		} else {
   4645       1.118    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   4646       1.112   tsutsui 			    &cmdsize, &ctlsize);
   4647       1.112   tsutsui 		}
   4648       1.112   tsutsui 		if (cp->hw_ok == 0)
   4649       1.112   tsutsui 			return;
   4650       1.112   tsutsui 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4651       1.112   tsutsui 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4652       1.112   tsutsui 		wdcattach(&cp->wdc_channel);
   4653       1.112   tsutsui 		acard_setup_channel(&cp->wdc_channel);
   4654       1.112   tsutsui 	}
   4655       1.112   tsutsui 	if (!ACARD_IS_850(sc)) {
   4656       1.112   tsutsui 		u_int32_t reg;
   4657       1.112   tsutsui 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4658       1.112   tsutsui 		reg &= ~ATP860_CTRL_INT;
   4659       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4660       1.112   tsutsui 	}
   4661       1.112   tsutsui }
   4662       1.112   tsutsui 
   4663       1.112   tsutsui void
   4664       1.112   tsutsui acard_setup_channel(chp)
   4665       1.112   tsutsui 	struct channel_softc *chp;
   4666       1.112   tsutsui {
   4667       1.112   tsutsui 	struct ata_drive_datas *drvp;
   4668       1.112   tsutsui 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4669       1.112   tsutsui 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4670       1.112   tsutsui 	int channel = chp->channel;
   4671       1.112   tsutsui 	int drive;
   4672       1.112   tsutsui 	u_int32_t idetime, udma_mode;
   4673       1.112   tsutsui 	u_int32_t idedma_ctl;
   4674       1.112   tsutsui 
   4675       1.112   tsutsui 	/* setup DMA if needed */
   4676       1.112   tsutsui 	pciide_channel_dma_setup(cp);
   4677       1.112   tsutsui 
   4678       1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4679       1.112   tsutsui 		idetime = 0;
   4680       1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4681       1.112   tsutsui 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4682       1.112   tsutsui 	} else {
   4683       1.112   tsutsui 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4684       1.112   tsutsui 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4685       1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4686       1.112   tsutsui 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4687       1.128   tsutsui 
   4688       1.128   tsutsui 		/* check 80 pins cable */
   4689       1.128   tsutsui 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4690       1.128   tsutsui 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4691       1.128   tsutsui 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4692       1.128   tsutsui 			    & ATP860_CTRL_80P(chp->channel)) {
   4693       1.128   tsutsui 				if (chp->ch_drive[0].UDMA_mode > 2)
   4694       1.128   tsutsui 					chp->ch_drive[0].UDMA_mode = 2;
   4695       1.128   tsutsui 				if (chp->ch_drive[1].UDMA_mode > 2)
   4696       1.128   tsutsui 					chp->ch_drive[1].UDMA_mode = 2;
   4697       1.128   tsutsui 			}
   4698       1.128   tsutsui 		}
   4699       1.112   tsutsui 	}
   4700       1.112   tsutsui 
   4701       1.112   tsutsui 	idedma_ctl = 0;
   4702       1.112   tsutsui 
   4703       1.112   tsutsui 	/* Per drive settings */
   4704       1.112   tsutsui 	for (drive = 0; drive < 2; drive++) {
   4705       1.112   tsutsui 		drvp = &chp->ch_drive[drive];
   4706       1.112   tsutsui 		/* If no drive, skip */
   4707       1.112   tsutsui 		if ((drvp->drive_flags & DRIVE) == 0)
   4708       1.112   tsutsui 			continue;
   4709       1.112   tsutsui 		/* add timing values, setup DMA if needed */
   4710       1.112   tsutsui 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4711       1.112   tsutsui 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4712       1.112   tsutsui 			/* use Ultra/DMA */
   4713       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4714       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4715       1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4716       1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4717       1.112   tsutsui 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4718       1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4719       1.112   tsutsui 			} else {
   4720       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4721       1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4722       1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4723       1.112   tsutsui 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4724       1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4725       1.112   tsutsui 			}
   4726       1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4727       1.112   tsutsui 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4728       1.112   tsutsui 		    (drvp->drive_flags & DRIVE_DMA)) {
   4729       1.112   tsutsui 			/* use Multiword DMA */
   4730       1.112   tsutsui 			drvp->drive_flags &= ~DRIVE_UDMA;
   4731       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4732       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4733       1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4734       1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4735       1.112   tsutsui 			} else {
   4736       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4737       1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4738       1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4739       1.112   tsutsui 			}
   4740       1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4741       1.112   tsutsui 		} else {
   4742       1.112   tsutsui 			/* PIO only */
   4743       1.112   tsutsui 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4744       1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4745       1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4746       1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4747       1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4748       1.112   tsutsui 			} else {
   4749       1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4750       1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4751       1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4752       1.112   tsutsui 			}
   4753       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4754       1.112   tsutsui 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4755       1.112   tsutsui 		    | ATP8x0_CTRL_EN(channel));
   4756       1.112   tsutsui 		}
   4757       1.112   tsutsui 	}
   4758       1.112   tsutsui 
   4759       1.112   tsutsui 	if (idedma_ctl != 0) {
   4760       1.112   tsutsui 		/* Add software bits in status register */
   4761       1.112   tsutsui 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4762       1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4763       1.112   tsutsui 	}
   4764       1.112   tsutsui 	pciide_print_modes(cp);
   4765       1.112   tsutsui 
   4766       1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4767       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4768       1.112   tsutsui 		    ATP850_IDETIME(channel), idetime);
   4769       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4770       1.112   tsutsui 	} else {
   4771       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4772       1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4773       1.112   tsutsui 	}
   4774       1.112   tsutsui }
   4775       1.112   tsutsui 
   4776       1.112   tsutsui int
   4777       1.112   tsutsui acard_pci_intr(arg)
   4778       1.112   tsutsui 	void *arg;
   4779       1.112   tsutsui {
   4780       1.112   tsutsui 	struct pciide_softc *sc = arg;
   4781       1.112   tsutsui 	struct pciide_channel *cp;
   4782       1.112   tsutsui 	struct channel_softc *wdc_cp;
   4783       1.112   tsutsui 	int rv = 0;
   4784       1.112   tsutsui 	int dmastat, i, crv;
   4785       1.112   tsutsui 
   4786       1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4787       1.112   tsutsui 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4788       1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4789       1.112   tsutsui 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4790       1.112   tsutsui 			continue;
   4791       1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4792       1.112   tsutsui 		wdc_cp = &cp->wdc_channel;
   4793       1.112   tsutsui 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4794       1.112   tsutsui 			(void)wdcintr(wdc_cp);
   4795       1.112   tsutsui 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4796       1.112   tsutsui 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4797       1.112   tsutsui 			continue;
   4798       1.112   tsutsui 		}
   4799       1.112   tsutsui 		crv = wdcintr(wdc_cp);
   4800       1.112   tsutsui 		if (crv == 0)
   4801       1.112   tsutsui 			printf("%s:%d: bogus intr\n",
   4802       1.112   tsutsui 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4803       1.112   tsutsui 		else if (crv == 1)
   4804       1.112   tsutsui 			rv = 1;
   4805       1.112   tsutsui 		else if (rv == 0)
   4806       1.112   tsutsui 			rv = crv;
   4807       1.112   tsutsui 	}
   4808       1.112   tsutsui 	return rv;
   4809       1.146   thorpej }
   4810       1.146   thorpej 
   4811       1.146   thorpej static int
   4812       1.146   thorpej sl82c105_bugchk(struct pci_attach_args *pa)
   4813       1.146   thorpej {
   4814       1.146   thorpej 
   4815       1.146   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   4816       1.146   thorpej 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   4817       1.146   thorpej 		return (0);
   4818       1.146   thorpej 
   4819       1.146   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   4820       1.146   thorpej 		return (1);
   4821       1.146   thorpej 
   4822       1.146   thorpej 	return (0);
   4823       1.146   thorpej }
   4824       1.146   thorpej 
   4825       1.146   thorpej void
   4826       1.146   thorpej sl82c105_chip_map(sc, pa)
   4827       1.146   thorpej 	struct pciide_softc *sc;
   4828       1.146   thorpej 	struct pci_attach_args *pa;
   4829       1.146   thorpej {
   4830       1.146   thorpej 	struct pciide_channel *cp;
   4831       1.146   thorpej 	bus_size_t cmdsize, ctlsize;
   4832       1.146   thorpej 	pcireg_t interface, idecr;
   4833       1.146   thorpej 	int channel;
   4834       1.146   thorpej 
   4835       1.146   thorpej 	if (pciide_chipen(sc, pa) == 0)
   4836       1.146   thorpej 		return;
   4837       1.146   thorpej 
   4838       1.146   thorpej 	printf("%s: bus-master DMA support present",
   4839       1.146   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4840       1.146   thorpej 
   4841       1.146   thorpej 	/*
   4842       1.146   thorpej 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   4843       1.146   thorpej 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   4844       1.146   thorpej 	 */
   4845       1.146   thorpej 	if (pci_find_device(pa, sl82c105_bugchk)) {
   4846       1.146   thorpej 		printf(" but disabled due to 83c553 rev. <= 0x05");
   4847       1.146   thorpej 		sc->sc_dma_ok = 0;
   4848       1.146   thorpej 	} else
   4849       1.146   thorpej 		pciide_mapreg_dma(sc, pa);
   4850       1.146   thorpej 	printf("\n");
   4851       1.146   thorpej 
   4852       1.146   thorpej 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4853       1.146   thorpej 	    WDC_CAPABILITY_MODE;
   4854       1.146   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   4855       1.146   thorpej 	if (sc->sc_dma_ok) {
   4856       1.146   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4857       1.146   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   4858       1.146   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   4859       1.146   thorpej 	}
   4860       1.146   thorpej 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   4861       1.146   thorpej 
   4862       1.146   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4863       1.146   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4864       1.146   thorpej 
   4865       1.146   thorpej 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   4866       1.146   thorpej 
   4867       1.146   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   4868       1.146   thorpej 
   4869       1.146   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4870       1.146   thorpej 		cp = &sc->pciide_channels[channel];
   4871       1.146   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   4872       1.146   thorpej 			continue;
   4873       1.146   thorpej 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   4874       1.146   thorpej 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   4875       1.146   thorpej 			printf("%s: %s channel ignored (disabled)\n",
   4876       1.146   thorpej 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4877       1.146   thorpej 			continue;
   4878       1.146   thorpej 		}
   4879       1.146   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4880       1.146   thorpej 		    pciide_pci_intr);
   4881       1.146   thorpej 		if (cp->hw_ok == 0)
   4882       1.146   thorpej 			continue;
   4883       1.146   thorpej 		pciide_map_compat_intr(pa, cp, channel, interface);
   4884       1.146   thorpej 		if (cp->hw_ok == 0)
   4885       1.146   thorpej 			continue;
   4886       1.146   thorpej 		sl82c105_setup_channel(&cp->wdc_channel);
   4887       1.146   thorpej 	}
   4888       1.146   thorpej }
   4889       1.146   thorpej 
   4890       1.146   thorpej void
   4891       1.146   thorpej sl82c105_setup_channel(chp)
   4892       1.146   thorpej 	struct channel_softc *chp;
   4893       1.146   thorpej {
   4894       1.146   thorpej 	struct ata_drive_datas *drvp;
   4895       1.146   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4896       1.146   thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4897       1.146   thorpej 	int pxdx_reg, drive;
   4898       1.146   thorpej 	pcireg_t pxdx;
   4899       1.146   thorpej 
   4900       1.146   thorpej 	/* Set up DMA if needed. */
   4901       1.146   thorpej 	pciide_channel_dma_setup(cp);
   4902       1.146   thorpej 
   4903       1.146   thorpej 	for (drive = 0; drive < 2; drive++) {
   4904       1.146   thorpej 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   4905       1.146   thorpej 						: SYMPH_P1D0CR) + (drive * 4);
   4906       1.146   thorpej 
   4907       1.146   thorpej 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   4908       1.146   thorpej 
   4909       1.146   thorpej 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   4910       1.146   thorpej 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   4911       1.146   thorpej 
   4912       1.146   thorpej 		drvp = &chp->ch_drive[drive];
   4913       1.146   thorpej 		/* If no drive, skip. */
   4914       1.146   thorpej 		if ((drvp->drive_flags & DRIVE) == 0) {
   4915       1.146   thorpej 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4916       1.146   thorpej 			continue;
   4917       1.146   thorpej 		}
   4918       1.146   thorpej 
   4919       1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4920       1.146   thorpej 			/*
   4921       1.146   thorpej 			 * Timings will be used for both PIO and DMA,
   4922       1.146   thorpej 			 * so adjust DMA mode if needed.
   4923       1.146   thorpej 			 */
   4924       1.146   thorpej 			if (drvp->PIO_mode >= 3) {
   4925       1.146   thorpej 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   4926       1.146   thorpej 					drvp->DMA_mode = drvp->PIO_mode - 2;
   4927       1.146   thorpej 				if (drvp->DMA_mode < 1) {
   4928       1.146   thorpej 					/*
   4929       1.146   thorpej 					 * Can't mix both PIO and DMA.
   4930       1.146   thorpej 					 * Disable DMA.
   4931       1.146   thorpej 					 */
   4932       1.146   thorpej 					drvp->drive_flags &= ~DRIVE_DMA;
   4933       1.146   thorpej 				}
   4934       1.146   thorpej 			} else {
   4935       1.146   thorpej 				/*
   4936       1.146   thorpej 				 * Can't mix both PIO and DMA.  Disable
   4937       1.146   thorpej 				 * DMA.
   4938       1.146   thorpej 				 */
   4939       1.146   thorpej 				drvp->drive_flags &= ~DRIVE_DMA;
   4940       1.146   thorpej 			}
   4941       1.146   thorpej 		}
   4942       1.146   thorpej 
   4943       1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4944       1.146   thorpej 			/* Use multi-word DMA. */
   4945       1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   4946       1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   4947       1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   4948       1.146   thorpej 		} else {
   4949       1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   4950       1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   4951       1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   4952       1.146   thorpej 		}
   4953       1.146   thorpej 
   4954       1.146   thorpej 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   4955       1.146   thorpej 
   4956       1.146   thorpej 		/* ...and set the mode for this drive. */
   4957       1.146   thorpej 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4958       1.146   thorpej 	}
   4959       1.146   thorpej 
   4960       1.146   thorpej 	pciide_print_modes(cp);
   4961       1.149   mycroft }
   4962       1.149   mycroft 
   4963       1.149   mycroft void
   4964       1.149   mycroft serverworks_chip_map(sc, pa)
   4965       1.149   mycroft 	struct pciide_softc *sc;
   4966       1.149   mycroft 	struct pci_attach_args *pa;
   4967       1.149   mycroft {
   4968       1.149   mycroft 	struct pciide_channel *cp;
   4969       1.149   mycroft 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   4970       1.149   mycroft 	pcitag_t pcib_tag;
   4971       1.149   mycroft 	int channel;
   4972       1.149   mycroft 	bus_size_t cmdsize, ctlsize;
   4973       1.149   mycroft 
   4974       1.149   mycroft 	if (pciide_chipen(sc, pa) == 0)
   4975       1.149   mycroft 		return;
   4976       1.149   mycroft 
   4977       1.149   mycroft 	printf("%s: bus-master DMA support present",
   4978       1.149   mycroft 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4979       1.149   mycroft 	pciide_mapreg_dma(sc, pa);
   4980       1.149   mycroft 	printf("\n");
   4981       1.149   mycroft 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4982       1.149   mycroft 	    WDC_CAPABILITY_MODE;
   4983       1.149   mycroft 
   4984       1.149   mycroft 	if (sc->sc_dma_ok) {
   4985       1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4986       1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4987       1.149   mycroft 		sc->sc_wdcdev.irqack = pciide_irqack;
   4988       1.149   mycroft 	}
   4989       1.149   mycroft 	sc->sc_wdcdev.PIO_cap = 4;
   4990       1.149   mycroft 	sc->sc_wdcdev.DMA_cap = 2;
   4991       1.149   mycroft 	switch (sc->sc_pp->ide_product) {
   4992       1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   4993       1.149   mycroft 		sc->sc_wdcdev.UDMA_cap = 2;
   4994       1.149   mycroft 		break;
   4995       1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   4996       1.149   mycroft 		if (PCI_REVISION(pa->pa_class) < 0x92)
   4997       1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 4;
   4998       1.149   mycroft 		else
   4999       1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 5;
   5000       1.149   mycroft 		break;
   5001       1.149   mycroft 	}
   5002       1.149   mycroft 
   5003       1.149   mycroft 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   5004       1.149   mycroft 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5005       1.149   mycroft 	sc->sc_wdcdev.nchannels = 2;
   5006       1.149   mycroft 
   5007       1.149   mycroft 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5008       1.149   mycroft 		cp = &sc->pciide_channels[channel];
   5009       1.149   mycroft 		if (pciide_chansetup(sc, channel, interface) == 0)
   5010       1.149   mycroft 			continue;
   5011       1.149   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5012       1.149   mycroft 		    serverworks_pci_intr);
   5013       1.149   mycroft 		if (cp->hw_ok == 0)
   5014       1.149   mycroft 			return;
   5015       1.149   mycroft 		pciide_map_compat_intr(pa, cp, channel, interface);
   5016       1.149   mycroft 		if (cp->hw_ok == 0)
   5017       1.149   mycroft 			return;
   5018       1.149   mycroft 		serverworks_setup_channel(&cp->wdc_channel);
   5019       1.149   mycroft 	}
   5020       1.149   mycroft 
   5021       1.149   mycroft 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   5022       1.149   mycroft 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   5023       1.149   mycroft 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   5024       1.149   mycroft }
   5025       1.149   mycroft 
   5026       1.149   mycroft void
   5027       1.149   mycroft serverworks_setup_channel(chp)
   5028       1.149   mycroft 	struct channel_softc *chp;
   5029       1.149   mycroft {
   5030       1.149   mycroft 	struct ata_drive_datas *drvp;
   5031       1.149   mycroft 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   5032       1.149   mycroft 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   5033       1.149   mycroft 	int channel = chp->channel;
   5034       1.149   mycroft 	int drive, unit;
   5035       1.149   mycroft 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   5036       1.149   mycroft 	u_int32_t idedma_ctl;
   5037       1.149   mycroft 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   5038       1.149   mycroft 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   5039       1.149   mycroft 
   5040       1.149   mycroft 	/* setup DMA if needed */
   5041       1.149   mycroft 	pciide_channel_dma_setup(cp);
   5042       1.149   mycroft 
   5043       1.149   mycroft 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   5044       1.149   mycroft 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   5045       1.149   mycroft 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   5046       1.149   mycroft 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   5047       1.149   mycroft 
   5048       1.149   mycroft 	pio_time &= ~(0xffff << (16 * channel));
   5049       1.149   mycroft 	dma_time &= ~(0xffff << (16 * channel));
   5050       1.149   mycroft 	pio_mode &= ~(0xff << (8 * channel + 16));
   5051       1.149   mycroft 	udma_mode &= ~(0xff << (8 * channel + 16));
   5052       1.149   mycroft 	udma_mode &= ~(3 << (2 * channel));
   5053       1.149   mycroft 
   5054       1.149   mycroft 	idedma_ctl = 0;
   5055       1.149   mycroft 
   5056       1.149   mycroft 	/* Per drive settings */
   5057       1.149   mycroft 	for (drive = 0; drive < 2; drive++) {
   5058       1.149   mycroft 		drvp = &chp->ch_drive[drive];
   5059       1.149   mycroft 		/* If no drive, skip */
   5060       1.149   mycroft 		if ((drvp->drive_flags & DRIVE) == 0)
   5061       1.149   mycroft 			continue;
   5062       1.149   mycroft 		unit = drive + 2 * channel;
   5063       1.149   mycroft 		/* add timing values, setup DMA if needed */
   5064       1.149   mycroft 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   5065       1.149   mycroft 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   5066       1.149   mycroft 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   5067       1.149   mycroft 		    (drvp->drive_flags & DRIVE_UDMA)) {
   5068       1.149   mycroft 			/* use Ultra/DMA, check for 80-pin cable */
   5069       1.149   mycroft 			if (drvp->UDMA_mode > 2 &&
   5070       1.149   mycroft 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   5071       1.149   mycroft 				drvp->UDMA_mode = 2;
   5072       1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5073       1.149   mycroft 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   5074       1.149   mycroft 			udma_mode |= 1 << unit;
   5075       1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5076       1.149   mycroft 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   5077       1.149   mycroft 		    (drvp->drive_flags & DRIVE_DMA)) {
   5078       1.149   mycroft 			/* use Multiword DMA */
   5079       1.149   mycroft 			drvp->drive_flags &= ~DRIVE_UDMA;
   5080       1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5081       1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5082       1.149   mycroft 		} else {
   5083       1.149   mycroft 			/* PIO only */
   5084       1.149   mycroft 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   5085       1.149   mycroft 		}
   5086       1.149   mycroft 	}
   5087       1.149   mycroft 
   5088       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   5089       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   5090       1.149   mycroft 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   5091       1.149   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   5092       1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   5093       1.149   mycroft 
   5094       1.149   mycroft 	if (idedma_ctl != 0) {
   5095       1.149   mycroft 		/* Add software bits in status register */
   5096       1.149   mycroft 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5097       1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   5098       1.149   mycroft 	}
   5099       1.149   mycroft 	pciide_print_modes(cp);
   5100       1.149   mycroft }
   5101       1.149   mycroft 
   5102       1.149   mycroft int
   5103       1.149   mycroft serverworks_pci_intr(arg)
   5104       1.149   mycroft 	void *arg;
   5105       1.149   mycroft {
   5106       1.149   mycroft 	struct pciide_softc *sc = arg;
   5107       1.149   mycroft 	struct pciide_channel *cp;
   5108       1.149   mycroft 	struct channel_softc *wdc_cp;
   5109       1.149   mycroft 	int rv = 0;
   5110       1.149   mycroft 	int dmastat, i, crv;
   5111       1.149   mycroft 
   5112       1.149   mycroft 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   5113       1.149   mycroft 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5114       1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   5115       1.149   mycroft 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   5116       1.149   mycroft 		    IDEDMA_CTL_INTR)
   5117       1.149   mycroft 			continue;
   5118       1.149   mycroft 		cp = &sc->pciide_channels[i];
   5119       1.149   mycroft 		wdc_cp = &cp->wdc_channel;
   5120       1.149   mycroft 		crv = wdcintr(wdc_cp);
   5121       1.149   mycroft 		if (crv == 0) {
   5122       1.149   mycroft 			printf("%s:%d: bogus intr\n",
   5123       1.149   mycroft 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   5124       1.149   mycroft 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5125       1.149   mycroft 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   5126       1.149   mycroft 		} else
   5127       1.149   mycroft 			rv = 1;
   5128       1.149   mycroft 	}
   5129       1.149   mycroft 	return rv;
   5130         1.1       cgd }
   5131