pciide.c revision 1.154 1 1.154 bouyer /* $NetBSD: pciide.c,v 1.154 2002/06/01 18:07:42 bouyer Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.113 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.151 bouyer * This product includes software developed by Manuel Bouyer.
18 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
19 1.41 bouyer * may be used to endorse or promote products derived from this software
20 1.41 bouyer * without specific prior written permission.
21 1.41 bouyer *
22 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.41 bouyer *
33 1.41 bouyer */
34 1.41 bouyer
35 1.1 cgd
36 1.1 cgd /*
37 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
38 1.1 cgd *
39 1.1 cgd * Redistribution and use in source and binary forms, with or without
40 1.1 cgd * modification, are permitted provided that the following conditions
41 1.1 cgd * are met:
42 1.1 cgd * 1. Redistributions of source code must retain the above copyright
43 1.1 cgd * notice, this list of conditions and the following disclaimer.
44 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
45 1.1 cgd * notice, this list of conditions and the following disclaimer in the
46 1.1 cgd * documentation and/or other materials provided with the distribution.
47 1.1 cgd * 3. All advertising materials mentioning features or use of this software
48 1.1 cgd * must display the following acknowledgement:
49 1.1 cgd * This product includes software developed by Christopher G. Demetriou
50 1.1 cgd * for the NetBSD Project.
51 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
52 1.1 cgd * derived from this software without specific prior written permission
53 1.1 cgd *
54 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
55 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 cgd */
65 1.1 cgd
66 1.1 cgd /*
67 1.1 cgd * PCI IDE controller driver.
68 1.1 cgd *
69 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
70 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
71 1.1 cgd *
72 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
73 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
74 1.2 cgd * 5/16/94" from the PCI SIG.
75 1.1 cgd *
76 1.1 cgd */
77 1.134 lukem
78 1.134 lukem #include <sys/cdefs.h>
79 1.154 bouyer __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.154 2002/06/01 18:07:42 bouyer Exp $");
80 1.1 cgd
81 1.36 ross #ifndef WDCDEBUG
82 1.26 bouyer #define WDCDEBUG
83 1.36 ross #endif
84 1.26 bouyer
85 1.9 bouyer #define DEBUG_DMA 0x01
86 1.9 bouyer #define DEBUG_XFERS 0x02
87 1.9 bouyer #define DEBUG_FUNCS 0x08
88 1.9 bouyer #define DEBUG_PROBE 0x10
89 1.9 bouyer #ifdef WDCDEBUG
90 1.26 bouyer int wdcdebug_pciide_mask = 0;
91 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
92 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
93 1.9 bouyer #else
94 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
95 1.9 bouyer #endif
96 1.1 cgd #include <sys/param.h>
97 1.1 cgd #include <sys/systm.h>
98 1.1 cgd #include <sys/device.h>
99 1.9 bouyer #include <sys/malloc.h>
100 1.92 thorpej
101 1.92 thorpej #include <uvm/uvm_extern.h>
102 1.9 bouyer
103 1.49 thorpej #include <machine/endian.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.59 scw #include <dev/pci/pciide_opti_reg.h>
119 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
120 1.112 tsutsui #include <dev/pci/pciide_acard_reg.h>
121 1.146 thorpej #include <dev/pci/pciide_sl82c105_reg.h>
122 1.61 thorpej #include <dev/pci/cy82c693var.h>
123 1.61 thorpej
124 1.84 bouyer #include "opt_pciide.h"
125 1.84 bouyer
126 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
127 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
128 1.39 mrg int));
129 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
130 1.39 mrg int, u_int8_t));
131 1.39 mrg
132 1.14 bouyer static __inline u_int8_t
133 1.14 bouyer pciide_pci_read(pc, pa, reg)
134 1.14 bouyer pci_chipset_tag_t pc;
135 1.14 bouyer pcitag_t pa;
136 1.14 bouyer int reg;
137 1.14 bouyer {
138 1.39 mrg
139 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
140 1.39 mrg ((reg & 0x03) * 8) & 0xff);
141 1.14 bouyer }
142 1.14 bouyer
143 1.14 bouyer static __inline void
144 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
145 1.14 bouyer pci_chipset_tag_t pc;
146 1.14 bouyer pcitag_t pa;
147 1.14 bouyer int reg;
148 1.14 bouyer u_int8_t val;
149 1.14 bouyer {
150 1.14 bouyer pcireg_t pcival;
151 1.14 bouyer
152 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
153 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
154 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
155 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
156 1.14 bouyer }
157 1.9 bouyer
158 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
159 1.9 bouyer
160 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
161 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
162 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
163 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
164 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
165 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
166 1.9 bouyer
167 1.116 fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
168 1.116 fvdl void amd7x6_setup_channel __P((struct channel_softc*));
169 1.53 bouyer
170 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
171 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
172 1.9 bouyer
173 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
174 1.70 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
175 1.70 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
176 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
177 1.41 bouyer struct pciide_softc *, int));
178 1.41 bouyer int cmd_pci_intr __P((void *));
179 1.79 bouyer void cmd646_9_irqack __P((struct channel_softc *));
180 1.18 drochner
181 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
182 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
183 1.18 drochner
184 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
185 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
186 1.130 tron static int sis_hostbr_match __P(( struct pci_attach_args *));
187 1.9 bouyer
188 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
189 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
190 1.41 bouyer int acer_pci_intr __P((void *));
191 1.41 bouyer
192 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
193 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
194 1.138 bouyer void pdc20268_setup_channel __P((struct channel_softc*));
195 1.41 bouyer int pdc202xx_pci_intr __P((void *));
196 1.108 bouyer int pdc20265_pci_intr __P((void *));
197 1.30 bouyer
198 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
199 1.59 scw void opti_setup_channel __P((struct channel_softc*));
200 1.59 scw
201 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
202 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
203 1.67 bouyer int hpt_pci_intr __P((void *));
204 1.67 bouyer
205 1.112 tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
206 1.112 tsutsui void acard_setup_channel __P((struct channel_softc*));
207 1.112 tsutsui int acard_pci_intr __P((void *));
208 1.112 tsutsui
209 1.149 mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
210 1.149 mycroft void serverworks_setup_channel __P((struct channel_softc*));
211 1.149 mycroft int serverworks_pci_intr __P((void *));
212 1.149 mycroft
213 1.146 thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
214 1.146 thorpej void sl82c105_setup_channel __P((struct channel_softc*));
215 1.117 matt
216 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
217 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
218 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
219 1.56 bouyer void pciide_dma_start __P((void*, int, int));
220 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
221 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
222 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
223 1.9 bouyer
224 1.9 bouyer struct pciide_product_desc {
225 1.39 mrg u_int32_t ide_product;
226 1.39 mrg int ide_flags;
227 1.39 mrg const char *ide_name;
228 1.41 bouyer /* map and setup chip, probe drives */
229 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
230 1.9 bouyer };
231 1.9 bouyer
232 1.9 bouyer /* Flags for ide_flags */
233 1.91 matt #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
234 1.91 matt #define IDE_16BIT_IOSPACE 0x0002 /* I/O space BARS ignore upper word */
235 1.9 bouyer
236 1.9 bouyer /* Default product description for devices not known from this controller */
237 1.9 bouyer const struct pciide_product_desc default_product_desc = {
238 1.39 mrg 0,
239 1.39 mrg 0,
240 1.39 mrg "Generic PCI IDE controller",
241 1.41 bouyer default_chip_map,
242 1.9 bouyer };
243 1.1 cgd
244 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
245 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
246 1.39 mrg 0,
247 1.39 mrg "Intel 82092AA IDE controller",
248 1.41 bouyer default_chip_map,
249 1.39 mrg },
250 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
251 1.39 mrg 0,
252 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
253 1.41 bouyer piix_chip_map,
254 1.39 mrg },
255 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
256 1.39 mrg 0,
257 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
258 1.41 bouyer piix_chip_map,
259 1.39 mrg },
260 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
261 1.39 mrg 0,
262 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
263 1.41 bouyer piix_chip_map,
264 1.39 mrg },
265 1.85 drochner { PCI_PRODUCT_INTEL_82440MX_IDE,
266 1.85 drochner 0,
267 1.85 drochner "Intel 82440MX IDE controller",
268 1.85 drochner piix_chip_map
269 1.85 drochner },
270 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
271 1.42 bouyer 0,
272 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
273 1.42 bouyer piix_chip_map,
274 1.42 bouyer },
275 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
276 1.42 bouyer 0,
277 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
278 1.42 bouyer piix_chip_map,
279 1.42 bouyer },
280 1.93 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
281 1.93 bouyer 0,
282 1.93 bouyer "Intel 82801BA IDE Controller (ICH2)",
283 1.93 bouyer piix_chip_map,
284 1.93 bouyer },
285 1.106 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
286 1.106 bouyer 0,
287 1.106 bouyer "Intel 82801BAM IDE Controller (ICH2)",
288 1.142 augustss piix_chip_map,
289 1.142 augustss },
290 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_1,
291 1.142 augustss 0,
292 1.142 augustss "Intel 82201CA IDE Controller",
293 1.142 augustss piix_chip_map,
294 1.142 augustss },
295 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_2,
296 1.142 augustss 0,
297 1.142 augustss "Intel 82201CA IDE Controller",
298 1.106 bouyer piix_chip_map,
299 1.106 bouyer },
300 1.39 mrg { 0,
301 1.39 mrg 0,
302 1.39 mrg NULL,
303 1.113 bouyer NULL
304 1.39 mrg }
305 1.9 bouyer };
306 1.39 mrg
307 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
308 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
309 1.53 bouyer 0,
310 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
311 1.116 fvdl amd7x6_chip_map
312 1.116 fvdl },
313 1.116 fvdl { PCI_PRODUCT_AMD_PBC766_IDE,
314 1.116 fvdl 0,
315 1.116 fvdl "Advanced Micro Devices AMD766 IDE Controller",
316 1.116 fvdl amd7x6_chip_map
317 1.53 bouyer },
318 1.145 bouyer { PCI_PRODUCT_AMD_PBC768_IDE,
319 1.145 bouyer 0,
320 1.145 bouyer "Advanced Micro Devices AMD768 IDE Controller",
321 1.145 bouyer amd7x6_chip_map
322 1.145 bouyer },
323 1.53 bouyer { 0,
324 1.53 bouyer 0,
325 1.53 bouyer NULL,
326 1.113 bouyer NULL
327 1.53 bouyer }
328 1.53 bouyer };
329 1.53 bouyer
330 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
331 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
332 1.41 bouyer 0,
333 1.39 mrg "CMD Technology PCI0640",
334 1.41 bouyer cmd_chip_map
335 1.39 mrg },
336 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
337 1.41 bouyer 0,
338 1.39 mrg "CMD Technology PCI0643",
339 1.70 bouyer cmd0643_9_chip_map,
340 1.39 mrg },
341 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
342 1.41 bouyer 0,
343 1.39 mrg "CMD Technology PCI0646",
344 1.70 bouyer cmd0643_9_chip_map,
345 1.70 bouyer },
346 1.70 bouyer { PCI_PRODUCT_CMDTECH_648,
347 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
348 1.70 bouyer "CMD Technology PCI0648",
349 1.70 bouyer cmd0643_9_chip_map,
350 1.70 bouyer },
351 1.70 bouyer { PCI_PRODUCT_CMDTECH_649,
352 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
353 1.70 bouyer "CMD Technology PCI0649",
354 1.70 bouyer cmd0643_9_chip_map,
355 1.39 mrg },
356 1.39 mrg { 0,
357 1.39 mrg 0,
358 1.39 mrg NULL,
359 1.113 bouyer NULL
360 1.39 mrg }
361 1.9 bouyer };
362 1.9 bouyer
363 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
364 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
365 1.39 mrg 0,
366 1.113 bouyer NULL,
367 1.41 bouyer apollo_chip_map,
368 1.39 mrg },
369 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
370 1.39 mrg 0,
371 1.113 bouyer NULL,
372 1.41 bouyer apollo_chip_map,
373 1.39 mrg },
374 1.39 mrg { 0,
375 1.39 mrg 0,
376 1.39 mrg NULL,
377 1.113 bouyer NULL
378 1.39 mrg }
379 1.18 drochner };
380 1.18 drochner
381 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
382 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
383 1.91 matt IDE_16BIT_IOSPACE,
384 1.64 thorpej "Cypress 82C693 IDE Controller",
385 1.41 bouyer cy693_chip_map,
386 1.39 mrg },
387 1.39 mrg { 0,
388 1.39 mrg 0,
389 1.39 mrg NULL,
390 1.113 bouyer NULL
391 1.39 mrg }
392 1.18 drochner };
393 1.18 drochner
394 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
395 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
396 1.39 mrg 0,
397 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
398 1.41 bouyer sis_chip_map,
399 1.39 mrg },
400 1.39 mrg { 0,
401 1.39 mrg 0,
402 1.39 mrg NULL,
403 1.113 bouyer NULL
404 1.39 mrg }
405 1.9 bouyer };
406 1.9 bouyer
407 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
408 1.39 mrg { PCI_PRODUCT_ALI_M5229,
409 1.39 mrg 0,
410 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
411 1.41 bouyer acer_chip_map,
412 1.39 mrg },
413 1.39 mrg { 0,
414 1.39 mrg 0,
415 1.41 bouyer NULL,
416 1.113 bouyer NULL
417 1.41 bouyer }
418 1.41 bouyer };
419 1.41 bouyer
420 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
421 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
422 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
423 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
424 1.41 bouyer pdc202xx_chip_map,
425 1.41 bouyer },
426 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
427 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
428 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
429 1.74 enami pdc202xx_chip_map,
430 1.74 enami },
431 1.74 enami { PCI_PRODUCT_PROMISE_ULTRA100,
432 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
433 1.86 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
434 1.86 enami pdc202xx_chip_map,
435 1.86 enami },
436 1.86 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
437 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
438 1.74 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
439 1.41 bouyer pdc202xx_chip_map,
440 1.41 bouyer },
441 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2,
442 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
443 1.138 bouyer "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
444 1.138 bouyer pdc202xx_chip_map,
445 1.138 bouyer },
446 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
447 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
448 1.138 bouyer "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
449 1.138 bouyer pdc202xx_chip_map,
450 1.138 bouyer },
451 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA133,
452 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
453 1.138 bouyer "Promise Ultra133/ATA Bus Master IDE Accelerator",
454 1.138 bouyer pdc202xx_chip_map,
455 1.138 bouyer },
456 1.41 bouyer { 0,
457 1.39 mrg 0,
458 1.39 mrg NULL,
459 1.113 bouyer NULL
460 1.39 mrg }
461 1.30 bouyer };
462 1.30 bouyer
463 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
464 1.59 scw { PCI_PRODUCT_OPTI_82C621,
465 1.59 scw 0,
466 1.59 scw "OPTi 82c621 PCI IDE controller",
467 1.59 scw opti_chip_map,
468 1.59 scw },
469 1.59 scw { PCI_PRODUCT_OPTI_82C568,
470 1.59 scw 0,
471 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
472 1.59 scw opti_chip_map,
473 1.59 scw },
474 1.59 scw { PCI_PRODUCT_OPTI_82D568,
475 1.59 scw 0,
476 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
477 1.59 scw opti_chip_map,
478 1.59 scw },
479 1.59 scw { 0,
480 1.59 scw 0,
481 1.59 scw NULL,
482 1.113 bouyer NULL
483 1.59 scw }
484 1.59 scw };
485 1.59 scw
486 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
487 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
488 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
489 1.114 bouyer NULL,
490 1.67 bouyer hpt_chip_map,
491 1.67 bouyer },
492 1.153 bouyer { PCI_PRODUCT_TRIONES_HPT374,
493 1.153 bouyer IDE_PCI_CLASS_OVERRIDE,
494 1.153 bouyer NULL,
495 1.153 bouyer hpt_chip_map
496 1.153 bouyer },
497 1.67 bouyer { 0,
498 1.67 bouyer 0,
499 1.67 bouyer NULL,
500 1.113 bouyer NULL
501 1.67 bouyer }
502 1.67 bouyer };
503 1.67 bouyer
504 1.112 tsutsui const struct pciide_product_desc pciide_acard_products[] = {
505 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP850U,
506 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
507 1.112 tsutsui "Acard ATP850U Ultra33 IDE Controller",
508 1.112 tsutsui acard_chip_map,
509 1.112 tsutsui },
510 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860,
511 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
512 1.112 tsutsui "Acard ATP860 Ultra66 IDE Controller",
513 1.112 tsutsui acard_chip_map,
514 1.112 tsutsui },
515 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860A,
516 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
517 1.112 tsutsui "Acard ATP860-A Ultra66 IDE Controller",
518 1.112 tsutsui acard_chip_map,
519 1.112 tsutsui },
520 1.112 tsutsui { 0,
521 1.112 tsutsui 0,
522 1.112 tsutsui NULL,
523 1.113 bouyer NULL
524 1.112 tsutsui }
525 1.112 tsutsui };
526 1.112 tsutsui
527 1.117 matt const struct pciide_product_desc pciide_serverworks_products[] = {
528 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
529 1.149 mycroft 0,
530 1.149 mycroft "ServerWorks OSB4 IDE Controller",
531 1.149 mycroft serverworks_chip_map,
532 1.149 mycroft },
533 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
534 1.117 matt 0,
535 1.149 mycroft "ServerWorks CSB5 IDE Controller",
536 1.149 mycroft serverworks_chip_map,
537 1.117 matt },
538 1.117 matt { 0,
539 1.117 matt 0,
540 1.117 matt NULL,
541 1.117 matt }
542 1.117 matt };
543 1.117 matt
544 1.146 thorpej const struct pciide_product_desc pciide_symphony_products[] = {
545 1.146 thorpej { PCI_PRODUCT_SYMPHONY_82C105,
546 1.146 thorpej 0,
547 1.146 thorpej "Symphony Labs 82C105 IDE controller",
548 1.146 thorpej sl82c105_chip_map,
549 1.146 thorpej },
550 1.146 thorpej { 0,
551 1.146 thorpej 0,
552 1.146 thorpej NULL,
553 1.146 thorpej }
554 1.146 thorpej };
555 1.146 thorpej
556 1.117 matt const struct pciide_product_desc pciide_winbond_products[] = {
557 1.117 matt { PCI_PRODUCT_WINBOND_W83C553F_1,
558 1.117 matt 0,
559 1.117 matt "Winbond W83C553F IDE controller",
560 1.146 thorpej sl82c105_chip_map,
561 1.117 matt },
562 1.117 matt { 0,
563 1.117 matt 0,
564 1.117 matt NULL,
565 1.117 matt }
566 1.117 matt };
567 1.117 matt
568 1.9 bouyer struct pciide_vendor_desc {
569 1.39 mrg u_int32_t ide_vendor;
570 1.39 mrg const struct pciide_product_desc *ide_products;
571 1.9 bouyer };
572 1.9 bouyer
573 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
574 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
575 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
576 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
577 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
578 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
579 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
580 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
581 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
582 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
583 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
584 1.112 tsutsui { PCI_VENDOR_ACARD, pciide_acard_products },
585 1.117 matt { PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
586 1.146 thorpej { PCI_VENDOR_SYMPHONY, pciide_symphony_products },
587 1.117 matt { PCI_VENDOR_WINBOND, pciide_winbond_products },
588 1.39 mrg { 0, NULL }
589 1.1 cgd };
590 1.1 cgd
591 1.13 bouyer /* options passed via the 'flags' config keyword */
592 1.132 thorpej #define PCIIDE_OPTIONS_DMA 0x01
593 1.132 thorpej #define PCIIDE_OPTIONS_NODMA 0x02
594 1.13 bouyer
595 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
596 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
597 1.1 cgd
598 1.1 cgd struct cfattach pciide_ca = {
599 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
600 1.1 cgd };
601 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
602 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
603 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
604 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
605 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
606 1.41 bouyer int (*pci_intr) __P((void *))));
607 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
608 1.41 bouyer struct pci_attach_args *));
609 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
610 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
611 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
612 1.41 bouyer int (*pci_intr) __P((void *))));
613 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
614 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
615 1.28 bouyer struct pciide_channel *, int, int));
616 1.1 cgd int pciide_compat_intr __P((void *));
617 1.1 cgd int pciide_pci_intr __P((void *));
618 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
619 1.1 cgd
620 1.39 mrg const struct pciide_product_desc *
621 1.9 bouyer pciide_lookup_product(id)
622 1.39 mrg u_int32_t id;
623 1.9 bouyer {
624 1.39 mrg const struct pciide_product_desc *pp;
625 1.39 mrg const struct pciide_vendor_desc *vp;
626 1.9 bouyer
627 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
628 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
629 1.39 mrg break;
630 1.9 bouyer
631 1.39 mrg if ((pp = vp->ide_products) == NULL)
632 1.39 mrg return NULL;
633 1.9 bouyer
634 1.113 bouyer for (; pp->chip_map != NULL; pp++)
635 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
636 1.39 mrg break;
637 1.9 bouyer
638 1.113 bouyer if (pp->chip_map == NULL)
639 1.39 mrg return NULL;
640 1.39 mrg return pp;
641 1.9 bouyer }
642 1.6 cgd
643 1.1 cgd int
644 1.1 cgd pciide_match(parent, match, aux)
645 1.1 cgd struct device *parent;
646 1.1 cgd struct cfdata *match;
647 1.1 cgd void *aux;
648 1.1 cgd {
649 1.1 cgd struct pci_attach_args *pa = aux;
650 1.41 bouyer const struct pciide_product_desc *pp;
651 1.1 cgd
652 1.1 cgd /*
653 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
654 1.1 cgd * If it is, we assume that we can deal with it; it _should_
655 1.1 cgd * work in a standardized way...
656 1.1 cgd */
657 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
658 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
659 1.1 cgd return (1);
660 1.1 cgd }
661 1.1 cgd
662 1.41 bouyer /*
663 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
664 1.41 bouyer * controllers. Let see if we can deal with it anyway.
665 1.41 bouyer */
666 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
667 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
668 1.41 bouyer return (1);
669 1.41 bouyer }
670 1.41 bouyer
671 1.1 cgd return (0);
672 1.1 cgd }
673 1.1 cgd
674 1.1 cgd void
675 1.1 cgd pciide_attach(parent, self, aux)
676 1.1 cgd struct device *parent, *self;
677 1.1 cgd void *aux;
678 1.1 cgd {
679 1.1 cgd struct pci_attach_args *pa = aux;
680 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
681 1.9 bouyer pcitag_t tag = pa->pa_tag;
682 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
683 1.41 bouyer pcireg_t csr;
684 1.1 cgd char devinfo[256];
685 1.57 thorpej const char *displaydev;
686 1.1 cgd
687 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
688 1.9 bouyer if (sc->sc_pp == NULL) {
689 1.9 bouyer sc->sc_pp = &default_product_desc;
690 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
691 1.57 thorpej displaydev = devinfo;
692 1.57 thorpej } else
693 1.57 thorpej displaydev = sc->sc_pp->ide_name;
694 1.57 thorpej
695 1.113 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
696 1.113 bouyer if (displaydev)
697 1.113 bouyer printf(": %s (rev. 0x%02x)\n", displaydev,
698 1.113 bouyer PCI_REVISION(pa->pa_class));
699 1.57 thorpej
700 1.28 bouyer sc->sc_pc = pa->pa_pc;
701 1.28 bouyer sc->sc_tag = pa->pa_tag;
702 1.41 bouyer #ifdef WDCDEBUG
703 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
704 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
705 1.41 bouyer #endif
706 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
707 1.1 cgd
708 1.16 bouyer if (sc->sc_dma_ok) {
709 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
710 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
711 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
712 1.16 bouyer }
713 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
714 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
715 1.5 cgd }
716 1.5 cgd
717 1.41 bouyer /* tell wether the chip is enabled or not */
718 1.41 bouyer int
719 1.41 bouyer pciide_chipen(sc, pa)
720 1.41 bouyer struct pciide_softc *sc;
721 1.41 bouyer struct pci_attach_args *pa;
722 1.41 bouyer {
723 1.41 bouyer pcireg_t csr;
724 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
725 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
726 1.41 bouyer PCI_COMMAND_STATUS_REG);
727 1.41 bouyer printf("%s: device disabled (at %s)\n",
728 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
729 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
730 1.41 bouyer "device" : "bridge");
731 1.41 bouyer return 0;
732 1.41 bouyer }
733 1.41 bouyer return 1;
734 1.41 bouyer }
735 1.41 bouyer
736 1.5 cgd int
737 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
738 1.5 cgd struct pci_attach_args *pa;
739 1.18 drochner struct pciide_channel *cp;
740 1.18 drochner int compatchan;
741 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
742 1.5 cgd {
743 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
744 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
745 1.5 cgd
746 1.5 cgd cp->compat = 1;
747 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
748 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
749 1.5 cgd
750 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
751 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
752 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
753 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
754 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
755 1.43 bouyer return (0);
756 1.5 cgd }
757 1.5 cgd
758 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
759 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
760 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
761 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
762 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
763 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
764 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
765 1.43 bouyer return (0);
766 1.5 cgd }
767 1.5 cgd
768 1.43 bouyer return (1);
769 1.5 cgd }
770 1.5 cgd
771 1.9 bouyer int
772 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
773 1.28 bouyer struct pci_attach_args * pa;
774 1.18 drochner struct pciide_channel *cp;
775 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
776 1.41 bouyer int (*pci_intr) __P((void *));
777 1.9 bouyer {
778 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
779 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
780 1.29 bouyer const char *intrstr;
781 1.29 bouyer pci_intr_handle_t intrhandle;
782 1.9 bouyer
783 1.9 bouyer cp->compat = 0;
784 1.9 bouyer
785 1.29 bouyer if (sc->sc_pci_ih == NULL) {
786 1.99 sommerfe if (pci_intr_map(pa, &intrhandle) != 0) {
787 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
788 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
789 1.29 bouyer return 0;
790 1.29 bouyer }
791 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
792 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
793 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
794 1.29 bouyer if (sc->sc_pci_ih != NULL) {
795 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
796 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
797 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
798 1.29 bouyer } else {
799 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
800 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
801 1.29 bouyer if (intrstr != NULL)
802 1.29 bouyer printf(" at %s", intrstr);
803 1.29 bouyer printf("\n");
804 1.29 bouyer return 0;
805 1.29 bouyer }
806 1.18 drochner }
807 1.29 bouyer cp->ih = sc->sc_pci_ih;
808 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
809 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
810 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
811 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
812 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
813 1.18 drochner return 0;
814 1.9 bouyer }
815 1.9 bouyer
816 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
817 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
818 1.105 bouyer &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
819 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
820 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
821 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
822 1.105 bouyer return 0;
823 1.105 bouyer }
824 1.105 bouyer /*
825 1.105 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
826 1.105 bouyer * register, the control register is at offset 2. Pass the generic
827 1.105 bouyer * code a handle for only one byte at the rigth offset.
828 1.105 bouyer */
829 1.105 bouyer if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
830 1.105 bouyer &wdc_cp->ctl_ioh) != 0) {
831 1.105 bouyer printf("%s: unable to subregion %s channel ctl regs\n",
832 1.105 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
833 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
834 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
835 1.18 drochner return 0;
836 1.9 bouyer }
837 1.18 drochner return (1);
838 1.9 bouyer }
839 1.9 bouyer
840 1.41 bouyer void
841 1.41 bouyer pciide_mapreg_dma(sc, pa)
842 1.41 bouyer struct pciide_softc *sc;
843 1.41 bouyer struct pci_attach_args *pa;
844 1.41 bouyer {
845 1.63 thorpej pcireg_t maptype;
846 1.89 matt bus_addr_t addr;
847 1.63 thorpej
848 1.41 bouyer /*
849 1.41 bouyer * Map DMA registers
850 1.41 bouyer *
851 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
852 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
853 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
854 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
855 1.41 bouyer * non-zero if the interface supports DMA and the registers
856 1.41 bouyer * could be mapped.
857 1.41 bouyer *
858 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
859 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
860 1.41 bouyer * XXX space," some controllers (at least the United
861 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
862 1.41 bouyer */
863 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
864 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
865 1.63 thorpej
866 1.63 thorpej switch (maptype) {
867 1.63 thorpej case PCI_MAPREG_TYPE_IO:
868 1.89 matt sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
869 1.89 matt PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
870 1.89 matt &addr, NULL, NULL) == 0);
871 1.89 matt if (sc->sc_dma_ok == 0) {
872 1.89 matt printf(", but unused (couldn't query registers)");
873 1.89 matt break;
874 1.89 matt }
875 1.91 matt if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
876 1.91 matt && addr >= 0x10000) {
877 1.89 matt sc->sc_dma_ok = 0;
878 1.132 thorpej printf(", but unused (registers at unsafe address "
879 1.132 thorpej "%#lx)", (unsigned long)addr);
880 1.89 matt break;
881 1.89 matt }
882 1.89 matt /* FALLTHROUGH */
883 1.89 matt
884 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
885 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
886 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
887 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
888 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
889 1.63 thorpej if (sc->sc_dma_ok == 0) {
890 1.63 thorpej printf(", but unused (couldn't map registers)");
891 1.63 thorpej } else {
892 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
893 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
894 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
895 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
896 1.63 thorpej }
897 1.132 thorpej
898 1.132 thorpej if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
899 1.132 thorpej PCIIDE_OPTIONS_NODMA) {
900 1.132 thorpej printf(", but unused (forced off by config file)");
901 1.132 thorpej sc->sc_dma_ok = 0;
902 1.132 thorpej }
903 1.65 thorpej break;
904 1.63 thorpej
905 1.63 thorpej default:
906 1.63 thorpej sc->sc_dma_ok = 0;
907 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
908 1.41 bouyer }
909 1.41 bouyer }
910 1.63 thorpej
911 1.9 bouyer int
912 1.9 bouyer pciide_compat_intr(arg)
913 1.9 bouyer void *arg;
914 1.9 bouyer {
915 1.19 drochner struct pciide_channel *cp = arg;
916 1.9 bouyer
917 1.9 bouyer #ifdef DIAGNOSTIC
918 1.9 bouyer /* should only be called for a compat channel */
919 1.9 bouyer if (cp->compat == 0)
920 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
921 1.9 bouyer #endif
922 1.19 drochner return (wdcintr(&cp->wdc_channel));
923 1.9 bouyer }
924 1.9 bouyer
925 1.9 bouyer int
926 1.9 bouyer pciide_pci_intr(arg)
927 1.9 bouyer void *arg;
928 1.9 bouyer {
929 1.9 bouyer struct pciide_softc *sc = arg;
930 1.9 bouyer struct pciide_channel *cp;
931 1.9 bouyer struct channel_softc *wdc_cp;
932 1.9 bouyer int i, rv, crv;
933 1.9 bouyer
934 1.9 bouyer rv = 0;
935 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
936 1.9 bouyer cp = &sc->pciide_channels[i];
937 1.18 drochner wdc_cp = &cp->wdc_channel;
938 1.9 bouyer
939 1.9 bouyer /* If a compat channel skip. */
940 1.9 bouyer if (cp->compat)
941 1.9 bouyer continue;
942 1.9 bouyer /* if this channel not waiting for intr, skip */
943 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
944 1.9 bouyer continue;
945 1.9 bouyer
946 1.9 bouyer crv = wdcintr(wdc_cp);
947 1.9 bouyer if (crv == 0)
948 1.9 bouyer ; /* leave rv alone */
949 1.9 bouyer else if (crv == 1)
950 1.9 bouyer rv = 1; /* claim the intr */
951 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
952 1.9 bouyer rv = crv; /* if we've done no better, take it */
953 1.9 bouyer }
954 1.9 bouyer return (rv);
955 1.9 bouyer }
956 1.9 bouyer
957 1.28 bouyer void
958 1.28 bouyer pciide_channel_dma_setup(cp)
959 1.28 bouyer struct pciide_channel *cp;
960 1.28 bouyer {
961 1.28 bouyer int drive;
962 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
963 1.28 bouyer struct ata_drive_datas *drvp;
964 1.28 bouyer
965 1.28 bouyer for (drive = 0; drive < 2; drive++) {
966 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
967 1.28 bouyer /* If no drive, skip */
968 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
969 1.28 bouyer continue;
970 1.28 bouyer /* setup DMA if needed */
971 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
972 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
973 1.28 bouyer sc->sc_dma_ok == 0) {
974 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
975 1.28 bouyer continue;
976 1.28 bouyer }
977 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
978 1.28 bouyer != 0) {
979 1.28 bouyer /* Abort DMA setup */
980 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
981 1.28 bouyer continue;
982 1.28 bouyer }
983 1.28 bouyer }
984 1.28 bouyer }
985 1.28 bouyer
986 1.18 drochner int
987 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
988 1.9 bouyer struct pciide_softc *sc;
989 1.18 drochner int channel, drive;
990 1.9 bouyer {
991 1.18 drochner bus_dma_segment_t seg;
992 1.18 drochner int error, rseg;
993 1.18 drochner const bus_size_t dma_table_size =
994 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
995 1.18 drochner struct pciide_dma_maps *dma_maps =
996 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
997 1.18 drochner
998 1.28 bouyer /* If table was already allocated, just return */
999 1.28 bouyer if (dma_maps->dma_table)
1000 1.28 bouyer return 0;
1001 1.28 bouyer
1002 1.18 drochner /* Allocate memory for the DMA tables and map it */
1003 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
1004 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
1005 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
1006 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
1007 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1008 1.18 drochner channel, drive, error);
1009 1.18 drochner return error;
1010 1.18 drochner }
1011 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
1012 1.18 drochner dma_table_size,
1013 1.18 drochner (caddr_t *)&dma_maps->dma_table,
1014 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
1015 1.18 drochner printf("%s:%d: unable to map table DMA for"
1016 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1017 1.18 drochner channel, drive, error);
1018 1.18 drochner return error;
1019 1.18 drochner }
1020 1.96 fvdl WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
1021 1.96 fvdl "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
1022 1.96 fvdl (unsigned long)seg.ds_addr), DEBUG_PROBE);
1023 1.18 drochner
1024 1.18 drochner /* Create and load table DMA map for this disk */
1025 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
1026 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
1027 1.18 drochner &dma_maps->dmamap_table)) != 0) {
1028 1.18 drochner printf("%s:%d: unable to create table DMA map for "
1029 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1030 1.18 drochner channel, drive, error);
1031 1.18 drochner return error;
1032 1.18 drochner }
1033 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
1034 1.18 drochner dma_maps->dmamap_table,
1035 1.18 drochner dma_maps->dma_table,
1036 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1037 1.18 drochner printf("%s:%d: unable to load table DMA map for "
1038 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1039 1.18 drochner channel, drive, error);
1040 1.18 drochner return error;
1041 1.18 drochner }
1042 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
1043 1.96 fvdl (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
1044 1.96 fvdl DEBUG_PROBE);
1045 1.18 drochner /* Create a xfer DMA map for this drive */
1046 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
1047 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
1048 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
1049 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
1050 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
1051 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1052 1.18 drochner channel, drive, error);
1053 1.18 drochner return error;
1054 1.18 drochner }
1055 1.18 drochner return 0;
1056 1.9 bouyer }
1057 1.9 bouyer
1058 1.18 drochner int
1059 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
1060 1.18 drochner void *v;
1061 1.18 drochner int channel, drive;
1062 1.18 drochner void *databuf;
1063 1.18 drochner size_t datalen;
1064 1.18 drochner int flags;
1065 1.9 bouyer {
1066 1.18 drochner struct pciide_softc *sc = v;
1067 1.18 drochner int error, seg;
1068 1.18 drochner struct pciide_dma_maps *dma_maps =
1069 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1070 1.18 drochner
1071 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
1072 1.18 drochner dma_maps->dmamap_xfer,
1073 1.122 thorpej databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
1074 1.122 thorpej ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
1075 1.18 drochner if (error) {
1076 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
1077 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1078 1.18 drochner channel, drive, error);
1079 1.18 drochner return error;
1080 1.18 drochner }
1081 1.9 bouyer
1082 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1083 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
1084 1.18 drochner (flags & WDC_DMA_READ) ?
1085 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1086 1.9 bouyer
1087 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
1088 1.18 drochner #ifdef DIAGNOSTIC
1089 1.18 drochner /* A segment must not cross a 64k boundary */
1090 1.18 drochner {
1091 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
1092 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
1093 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
1094 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
1095 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
1096 1.18 drochner " len 0x%lx not properly aligned\n",
1097 1.18 drochner seg, phys, len);
1098 1.18 drochner panic("pciide_dma: buf align");
1099 1.9 bouyer }
1100 1.9 bouyer }
1101 1.18 drochner #endif
1102 1.18 drochner dma_maps->dma_table[seg].base_addr =
1103 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
1104 1.18 drochner dma_maps->dma_table[seg].byte_count =
1105 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
1106 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
1107 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
1108 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
1109 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
1110 1.18 drochner
1111 1.9 bouyer }
1112 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
1113 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
1114 1.9 bouyer
1115 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
1116 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
1117 1.18 drochner BUS_DMASYNC_PREWRITE);
1118 1.9 bouyer
1119 1.18 drochner /* Maps are ready. Start DMA function */
1120 1.18 drochner #ifdef DIAGNOSTIC
1121 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
1122 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
1123 1.97 pk (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
1124 1.18 drochner panic("pciide_dma_init: table align");
1125 1.18 drochner }
1126 1.18 drochner #endif
1127 1.18 drochner
1128 1.18 drochner /* Clear status bits */
1129 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1130 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
1131 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1132 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
1133 1.18 drochner /* Write table addr */
1134 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
1135 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
1136 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1137 1.18 drochner /* set read/write */
1138 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1139 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1140 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
1141 1.56 bouyer /* remember flags */
1142 1.56 bouyer dma_maps->dma_flags = flags;
1143 1.18 drochner return 0;
1144 1.18 drochner }
1145 1.18 drochner
1146 1.18 drochner void
1147 1.56 bouyer pciide_dma_start(v, channel, drive)
1148 1.18 drochner void *v;
1149 1.56 bouyer int channel, drive;
1150 1.18 drochner {
1151 1.18 drochner struct pciide_softc *sc = v;
1152 1.18 drochner
1153 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
1154 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1155 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1156 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1157 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
1158 1.18 drochner }
1159 1.18 drochner
1160 1.18 drochner int
1161 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
1162 1.18 drochner void *v;
1163 1.18 drochner int channel, drive;
1164 1.56 bouyer int force;
1165 1.18 drochner {
1166 1.18 drochner struct pciide_softc *sc = v;
1167 1.18 drochner u_int8_t status;
1168 1.56 bouyer int error = 0;
1169 1.18 drochner struct pciide_dma_maps *dma_maps =
1170 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1171 1.18 drochner
1172 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1173 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
1174 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
1175 1.18 drochner DEBUG_XFERS);
1176 1.18 drochner
1177 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
1178 1.56 bouyer return WDC_DMAST_NOIRQ;
1179 1.56 bouyer
1180 1.18 drochner /* stop DMA channel */
1181 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1182 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1183 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1184 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1185 1.18 drochner
1186 1.56 bouyer /* Unload the map of the data buffer */
1187 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1188 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1189 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1190 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1191 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1192 1.56 bouyer
1193 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1194 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1195 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1196 1.56 bouyer error |= WDC_DMAST_ERR;
1197 1.18 drochner }
1198 1.18 drochner
1199 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1200 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1201 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1202 1.18 drochner drive, status);
1203 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1204 1.18 drochner }
1205 1.18 drochner
1206 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1207 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1208 1.56 bouyer error |= WDC_DMAST_UNDER;
1209 1.18 drochner }
1210 1.56 bouyer return error;
1211 1.18 drochner }
1212 1.18 drochner
1213 1.67 bouyer void
1214 1.67 bouyer pciide_irqack(chp)
1215 1.67 bouyer struct channel_softc *chp;
1216 1.67 bouyer {
1217 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1218 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1219 1.67 bouyer
1220 1.67 bouyer /* clear status bits in IDE DMA registers */
1221 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1222 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1223 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1224 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1225 1.67 bouyer }
1226 1.67 bouyer
1227 1.41 bouyer /* some common code used by several chip_map */
1228 1.41 bouyer int
1229 1.41 bouyer pciide_chansetup(sc, channel, interface)
1230 1.41 bouyer struct pciide_softc *sc;
1231 1.41 bouyer int channel;
1232 1.41 bouyer pcireg_t interface;
1233 1.41 bouyer {
1234 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1235 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1236 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1237 1.41 bouyer cp->wdc_channel.channel = channel;
1238 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1239 1.41 bouyer cp->wdc_channel.ch_queue =
1240 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1241 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1242 1.41 bouyer printf("%s %s channel: "
1243 1.41 bouyer "can't allocate memory for command queue",
1244 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1245 1.41 bouyer return 0;
1246 1.41 bouyer }
1247 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1248 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1249 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1250 1.41 bouyer "configured" : "wired",
1251 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1252 1.41 bouyer "native-PCI" : "compatibility");
1253 1.41 bouyer return 1;
1254 1.41 bouyer }
1255 1.41 bouyer
1256 1.18 drochner /* some common code used by several chip channel_map */
1257 1.18 drochner void
1258 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1259 1.18 drochner struct pci_attach_args *pa;
1260 1.18 drochner struct pciide_channel *cp;
1261 1.41 bouyer pcireg_t interface;
1262 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1263 1.41 bouyer int (*pci_intr) __P((void *));
1264 1.18 drochner {
1265 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1266 1.18 drochner
1267 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1268 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1269 1.41 bouyer pci_intr);
1270 1.41 bouyer else
1271 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1272 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1273 1.41 bouyer
1274 1.18 drochner if (cp->hw_ok == 0)
1275 1.18 drochner return;
1276 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1277 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1278 1.18 drochner wdcattach(wdc_cp);
1279 1.18 drochner }
1280 1.18 drochner
1281 1.18 drochner /*
1282 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1283 1.18 drochner * if channel can be disabled, 0 if not
1284 1.18 drochner */
1285 1.18 drochner int
1286 1.60 gmcgarry pciide_chan_candisable(cp)
1287 1.18 drochner struct pciide_channel *cp;
1288 1.18 drochner {
1289 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1290 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1291 1.18 drochner
1292 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1293 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1294 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1295 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1296 1.18 drochner cp->hw_ok = 0;
1297 1.18 drochner return 1;
1298 1.18 drochner }
1299 1.18 drochner return 0;
1300 1.18 drochner }
1301 1.18 drochner
1302 1.18 drochner /*
1303 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1304 1.18 drochner * Set hw_ok=0 on failure
1305 1.18 drochner */
1306 1.18 drochner void
1307 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1308 1.5 cgd struct pci_attach_args *pa;
1309 1.18 drochner struct pciide_channel *cp;
1310 1.18 drochner int compatchan, interface;
1311 1.18 drochner {
1312 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1313 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1314 1.18 drochner
1315 1.18 drochner if (cp->hw_ok == 0)
1316 1.18 drochner return;
1317 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1318 1.18 drochner return;
1319 1.18 drochner
1320 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1321 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1322 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1323 1.18 drochner if (cp->ih == NULL) {
1324 1.119 simonb #endif
1325 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1326 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1327 1.18 drochner cp->hw_ok = 0;
1328 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1329 1.18 drochner }
1330 1.119 simonb #endif
1331 1.18 drochner }
1332 1.18 drochner
1333 1.18 drochner void
1334 1.28 bouyer pciide_print_modes(cp)
1335 1.28 bouyer struct pciide_channel *cp;
1336 1.18 drochner {
1337 1.90 wrstuden wdc_print_modes(&cp->wdc_channel);
1338 1.18 drochner }
1339 1.18 drochner
1340 1.18 drochner void
1341 1.41 bouyer default_chip_map(sc, pa)
1342 1.18 drochner struct pciide_softc *sc;
1343 1.41 bouyer struct pci_attach_args *pa;
1344 1.18 drochner {
1345 1.41 bouyer struct pciide_channel *cp;
1346 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1347 1.41 bouyer pcireg_t csr;
1348 1.41 bouyer int channel, drive;
1349 1.41 bouyer struct ata_drive_datas *drvp;
1350 1.41 bouyer u_int8_t idedma_ctl;
1351 1.41 bouyer bus_size_t cmdsize, ctlsize;
1352 1.41 bouyer char *failreason;
1353 1.41 bouyer
1354 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1355 1.41 bouyer return;
1356 1.41 bouyer
1357 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1358 1.41 bouyer printf("%s: bus-master DMA support present",
1359 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1360 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1361 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1362 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1363 1.41 bouyer printf(", but unused (no driver support)");
1364 1.41 bouyer sc->sc_dma_ok = 0;
1365 1.41 bouyer } else {
1366 1.41 bouyer pciide_mapreg_dma(sc, pa);
1367 1.132 thorpej if (sc->sc_dma_ok != 0)
1368 1.132 thorpej printf(", used without full driver "
1369 1.132 thorpej "support");
1370 1.41 bouyer }
1371 1.41 bouyer } else {
1372 1.41 bouyer printf("%s: hardware does not support DMA",
1373 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1374 1.41 bouyer sc->sc_dma_ok = 0;
1375 1.41 bouyer }
1376 1.41 bouyer printf("\n");
1377 1.67 bouyer if (sc->sc_dma_ok) {
1378 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1379 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1380 1.67 bouyer }
1381 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1382 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1383 1.18 drochner
1384 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1385 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1386 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1387 1.41 bouyer
1388 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1389 1.41 bouyer cp = &sc->pciide_channels[channel];
1390 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1391 1.41 bouyer continue;
1392 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1393 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1394 1.41 bouyer &ctlsize, pciide_pci_intr);
1395 1.41 bouyer } else {
1396 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1397 1.41 bouyer channel, &cmdsize, &ctlsize);
1398 1.41 bouyer }
1399 1.41 bouyer if (cp->hw_ok == 0)
1400 1.41 bouyer continue;
1401 1.41 bouyer /*
1402 1.41 bouyer * Check to see if something appears to be there.
1403 1.41 bouyer */
1404 1.41 bouyer failreason = NULL;
1405 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1406 1.41 bouyer failreason = "not responding; disabled or no drives?";
1407 1.41 bouyer goto next;
1408 1.41 bouyer }
1409 1.41 bouyer /*
1410 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1411 1.41 bouyer * channel by trying to access the channel again while the
1412 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1413 1.41 bouyer * channel no longer appears to be there, it belongs to
1414 1.41 bouyer * this controller.) YUCK!
1415 1.41 bouyer */
1416 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1417 1.41 bouyer PCI_COMMAND_STATUS_REG);
1418 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1419 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1420 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1421 1.41 bouyer failreason = "other hardware responding at addresses";
1422 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1423 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1424 1.41 bouyer next:
1425 1.41 bouyer if (failreason) {
1426 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1427 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1428 1.41 bouyer failreason);
1429 1.41 bouyer cp->hw_ok = 0;
1430 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1431 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1432 1.150 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel))
1433 1.150 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1434 1.150 bouyer cp->ctl_baseioh, ctlsize);
1435 1.150 bouyer else
1436 1.150 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1437 1.150 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1438 1.41 bouyer } else {
1439 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1440 1.41 bouyer }
1441 1.41 bouyer if (cp->hw_ok) {
1442 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1443 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1444 1.41 bouyer wdcattach(&cp->wdc_channel);
1445 1.41 bouyer }
1446 1.41 bouyer }
1447 1.18 drochner
1448 1.18 drochner if (sc->sc_dma_ok == 0)
1449 1.41 bouyer return;
1450 1.18 drochner
1451 1.18 drochner /* Allocate DMA maps */
1452 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1453 1.18 drochner idedma_ctl = 0;
1454 1.41 bouyer cp = &sc->pciide_channels[channel];
1455 1.18 drochner for (drive = 0; drive < 2; drive++) {
1456 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1457 1.18 drochner /* If no drive, skip */
1458 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1459 1.18 drochner continue;
1460 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1461 1.18 drochner continue;
1462 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1463 1.18 drochner /* Abort DMA setup */
1464 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1465 1.18 drochner "using PIO transfers\n",
1466 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1467 1.18 drochner channel, drive);
1468 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1469 1.18 drochner }
1470 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1471 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1472 1.18 drochner channel, drive);
1473 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1474 1.18 drochner }
1475 1.18 drochner if (idedma_ctl != 0) {
1476 1.18 drochner /* Add software bits in status register */
1477 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1478 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1479 1.18 drochner idedma_ctl);
1480 1.18 drochner }
1481 1.18 drochner }
1482 1.18 drochner }
1483 1.18 drochner
1484 1.18 drochner void
1485 1.41 bouyer piix_chip_map(sc, pa)
1486 1.41 bouyer struct pciide_softc *sc;
1487 1.18 drochner struct pci_attach_args *pa;
1488 1.41 bouyer {
1489 1.18 drochner struct pciide_channel *cp;
1490 1.41 bouyer int channel;
1491 1.42 bouyer u_int32_t idetim;
1492 1.42 bouyer bus_size_t cmdsize, ctlsize;
1493 1.18 drochner
1494 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1495 1.18 drochner return;
1496 1.6 cgd
1497 1.41 bouyer printf("%s: bus-master DMA support present",
1498 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1499 1.41 bouyer pciide_mapreg_dma(sc, pa);
1500 1.41 bouyer printf("\n");
1501 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1502 1.67 bouyer WDC_CAPABILITY_MODE;
1503 1.41 bouyer if (sc->sc_dma_ok) {
1504 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1505 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1506 1.42 bouyer switch(sc->sc_pp->ide_product) {
1507 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1508 1.85 drochner case PCI_PRODUCT_INTEL_82440MX_IDE:
1509 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1510 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1511 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1512 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1513 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1514 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1515 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1516 1.41 bouyer }
1517 1.18 drochner }
1518 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1519 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1520 1.93 bouyer switch(sc->sc_pp->ide_product) {
1521 1.93 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1522 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1523 1.102 bouyer break;
1524 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1525 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1526 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1527 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1528 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 5;
1529 1.93 bouyer break;
1530 1.93 bouyer default:
1531 1.93 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1532 1.93 bouyer }
1533 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1534 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1535 1.41 bouyer else
1536 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1537 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1538 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1539 1.9 bouyer
1540 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1541 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1542 1.41 bouyer DEBUG_PROBE);
1543 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1544 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1545 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1546 1.41 bouyer DEBUG_PROBE);
1547 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1548 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1549 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1550 1.41 bouyer DEBUG_PROBE);
1551 1.41 bouyer }
1552 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1553 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1554 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1555 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1556 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1557 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1558 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1559 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1560 1.42 bouyer DEBUG_PROBE);
1561 1.42 bouyer }
1562 1.42 bouyer
1563 1.41 bouyer }
1564 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1565 1.9 bouyer
1566 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1567 1.41 bouyer cp = &sc->pciide_channels[channel];
1568 1.41 bouyer /* PIIX is compat-only */
1569 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1570 1.41 bouyer continue;
1571 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1572 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1573 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1574 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1575 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1576 1.46 mycroft continue;
1577 1.42 bouyer }
1578 1.42 bouyer /* PIIX are compat-only pciide devices */
1579 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1580 1.42 bouyer if (cp->hw_ok == 0)
1581 1.42 bouyer continue;
1582 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1583 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1584 1.42 bouyer channel);
1585 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1586 1.42 bouyer idetim);
1587 1.42 bouyer }
1588 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1589 1.41 bouyer if (cp->hw_ok == 0)
1590 1.41 bouyer continue;
1591 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1592 1.41 bouyer }
1593 1.9 bouyer
1594 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1595 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1596 1.41 bouyer DEBUG_PROBE);
1597 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1598 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1599 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1600 1.41 bouyer DEBUG_PROBE);
1601 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1602 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1603 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1604 1.41 bouyer DEBUG_PROBE);
1605 1.41 bouyer }
1606 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1607 1.103 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1608 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1609 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1610 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1611 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1612 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1613 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1614 1.42 bouyer DEBUG_PROBE);
1615 1.42 bouyer }
1616 1.28 bouyer }
1617 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1618 1.28 bouyer }
1619 1.28 bouyer
1620 1.28 bouyer void
1621 1.28 bouyer piix_setup_channel(chp)
1622 1.28 bouyer struct channel_softc *chp;
1623 1.28 bouyer {
1624 1.28 bouyer u_int8_t mode[2], drive;
1625 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1626 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1627 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1628 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1629 1.28 bouyer
1630 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1631 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1632 1.28 bouyer idedma_ctl = 0;
1633 1.28 bouyer
1634 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1635 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1636 1.28 bouyer chp->channel);
1637 1.9 bouyer
1638 1.28 bouyer /* setup DMA */
1639 1.28 bouyer pciide_channel_dma_setup(cp);
1640 1.9 bouyer
1641 1.28 bouyer /*
1642 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1643 1.28 bouyer * different timings for master and slave drives.
1644 1.28 bouyer * We need to find the best combination.
1645 1.28 bouyer */
1646 1.9 bouyer
1647 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1648 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1649 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1650 1.28 bouyer mode[0] = mode[1] =
1651 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1652 1.28 bouyer drvp[0].DMA_mode = mode[0];
1653 1.38 bouyer drvp[1].DMA_mode = mode[1];
1654 1.28 bouyer goto ok;
1655 1.28 bouyer }
1656 1.28 bouyer /*
1657 1.28 bouyer * If only one drive supports DMA, use its mode, and
1658 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1659 1.28 bouyer */
1660 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1661 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1662 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1663 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1664 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1665 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1666 1.28 bouyer goto ok;
1667 1.28 bouyer }
1668 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1669 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1670 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1671 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1672 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1673 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1674 1.28 bouyer goto ok;
1675 1.28 bouyer }
1676 1.28 bouyer /*
1677 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1678 1.28 bouyer * one of them is PIO mode < 2
1679 1.28 bouyer */
1680 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1681 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1682 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1683 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1684 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1685 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1686 1.28 bouyer } else {
1687 1.28 bouyer mode[0] = mode[1] =
1688 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1689 1.38 bouyer drvp[0].PIO_mode = mode[0];
1690 1.38 bouyer drvp[1].PIO_mode = mode[1];
1691 1.28 bouyer }
1692 1.28 bouyer ok: /* The modes are setup */
1693 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1694 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1695 1.9 bouyer idetim |= piix_setup_idetim_timings(
1696 1.28 bouyer mode[drive], 1, chp->channel);
1697 1.28 bouyer goto end;
1698 1.38 bouyer }
1699 1.28 bouyer }
1700 1.28 bouyer /* If we are there, none of the drives are DMA */
1701 1.28 bouyer if (mode[0] >= 2)
1702 1.28 bouyer idetim |= piix_setup_idetim_timings(
1703 1.28 bouyer mode[0], 0, chp->channel);
1704 1.28 bouyer else
1705 1.28 bouyer idetim |= piix_setup_idetim_timings(
1706 1.28 bouyer mode[1], 0, chp->channel);
1707 1.28 bouyer end: /*
1708 1.28 bouyer * timing mode is now set up in the controller. Enable
1709 1.28 bouyer * it per-drive
1710 1.28 bouyer */
1711 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1712 1.28 bouyer /* If no drive, skip */
1713 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1714 1.28 bouyer continue;
1715 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1716 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1717 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1718 1.28 bouyer }
1719 1.28 bouyer if (idedma_ctl != 0) {
1720 1.28 bouyer /* Add software bits in status register */
1721 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1722 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1723 1.28 bouyer idedma_ctl);
1724 1.9 bouyer }
1725 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1726 1.28 bouyer pciide_print_modes(cp);
1727 1.9 bouyer }
1728 1.9 bouyer
1729 1.9 bouyer void
1730 1.41 bouyer piix3_4_setup_channel(chp)
1731 1.41 bouyer struct channel_softc *chp;
1732 1.28 bouyer {
1733 1.28 bouyer struct ata_drive_datas *drvp;
1734 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1735 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1736 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1737 1.28 bouyer int drive;
1738 1.42 bouyer int channel = chp->channel;
1739 1.28 bouyer
1740 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1741 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1742 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1743 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1744 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1745 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1746 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1747 1.28 bouyer
1748 1.28 bouyer idedma_ctl = 0;
1749 1.28 bouyer /* If channel disabled, no need to go further */
1750 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1751 1.28 bouyer return;
1752 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1753 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1754 1.28 bouyer
1755 1.28 bouyer /* setup DMA if needed */
1756 1.28 bouyer pciide_channel_dma_setup(cp);
1757 1.28 bouyer
1758 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1759 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1760 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1761 1.28 bouyer drvp = &chp->ch_drive[drive];
1762 1.28 bouyer /* If no drive, skip */
1763 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1764 1.9 bouyer continue;
1765 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1766 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1767 1.28 bouyer goto pio;
1768 1.28 bouyer
1769 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1770 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1771 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1772 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1773 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1774 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1775 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1776 1.102 bouyer }
1777 1.106 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1778 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1779 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1780 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2) {
1781 1.102 bouyer /* setup Ultra/100 */
1782 1.102 bouyer if (drvp->UDMA_mode > 2 &&
1783 1.102 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1784 1.102 bouyer drvp->UDMA_mode = 2;
1785 1.102 bouyer if (drvp->UDMA_mode > 4) {
1786 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
1787 1.102 bouyer } else {
1788 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
1789 1.102 bouyer if (drvp->UDMA_mode > 2) {
1790 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
1791 1.102 bouyer drive);
1792 1.102 bouyer } else {
1793 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
1794 1.102 bouyer drive);
1795 1.102 bouyer }
1796 1.102 bouyer }
1797 1.42 bouyer }
1798 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1799 1.42 bouyer /* setup Ultra/66 */
1800 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1801 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1802 1.42 bouyer drvp->UDMA_mode = 2;
1803 1.42 bouyer if (drvp->UDMA_mode > 2)
1804 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1805 1.42 bouyer else
1806 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1807 1.42 bouyer }
1808 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1809 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1810 1.28 bouyer /* use Ultra/DMA */
1811 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1812 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1813 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1814 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1815 1.28 bouyer } else {
1816 1.28 bouyer /* use Multiword DMA */
1817 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1818 1.9 bouyer if (drive == 0) {
1819 1.9 bouyer idetim |= piix_setup_idetim_timings(
1820 1.42 bouyer drvp->DMA_mode, 1, channel);
1821 1.9 bouyer } else {
1822 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1823 1.42 bouyer drvp->DMA_mode, 1, channel);
1824 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1825 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1826 1.9 bouyer }
1827 1.9 bouyer }
1828 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1829 1.28 bouyer
1830 1.28 bouyer pio: /* use PIO mode */
1831 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1832 1.28 bouyer if (drive == 0) {
1833 1.28 bouyer idetim |= piix_setup_idetim_timings(
1834 1.42 bouyer drvp->PIO_mode, 0, channel);
1835 1.28 bouyer } else {
1836 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1837 1.42 bouyer drvp->PIO_mode, 0, channel);
1838 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1839 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1840 1.9 bouyer }
1841 1.9 bouyer }
1842 1.28 bouyer if (idedma_ctl != 0) {
1843 1.28 bouyer /* Add software bits in status register */
1844 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1845 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1846 1.28 bouyer idedma_ctl);
1847 1.9 bouyer }
1848 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1849 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1850 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1851 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1852 1.28 bouyer pciide_print_modes(cp);
1853 1.9 bouyer }
1854 1.8 drochner
1855 1.28 bouyer
1856 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1857 1.9 bouyer static u_int32_t
1858 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1859 1.9 bouyer u_int8_t mode;
1860 1.9 bouyer u_int8_t dma;
1861 1.9 bouyer u_int8_t channel;
1862 1.9 bouyer {
1863 1.9 bouyer
1864 1.9 bouyer if (dma)
1865 1.9 bouyer return PIIX_IDETIM_SET(0,
1866 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1867 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1868 1.9 bouyer channel);
1869 1.9 bouyer else
1870 1.9 bouyer return PIIX_IDETIM_SET(0,
1871 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1872 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1873 1.9 bouyer channel);
1874 1.8 drochner }
1875 1.8 drochner
1876 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1877 1.9 bouyer static u_int32_t
1878 1.9 bouyer piix_setup_idetim_drvs(drvp)
1879 1.9 bouyer struct ata_drive_datas *drvp;
1880 1.6 cgd {
1881 1.9 bouyer u_int32_t ret = 0;
1882 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1883 1.9 bouyer u_int8_t channel = chp->channel;
1884 1.9 bouyer u_int8_t drive = drvp->drive;
1885 1.9 bouyer
1886 1.9 bouyer /*
1887 1.9 bouyer * If drive is using UDMA, timings setups are independant
1888 1.9 bouyer * So just check DMA and PIO here.
1889 1.9 bouyer */
1890 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1891 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1892 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1893 1.9 bouyer drvp->DMA_mode == 0) {
1894 1.9 bouyer drvp->PIO_mode = 0;
1895 1.9 bouyer return ret;
1896 1.9 bouyer }
1897 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1898 1.9 bouyer /*
1899 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1900 1.9 bouyer * too, else use compat timings.
1901 1.9 bouyer */
1902 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1903 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1904 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1905 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1906 1.9 bouyer drvp->PIO_mode = 0;
1907 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1908 1.9 bouyer if (drvp->PIO_mode <= 2) {
1909 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1910 1.9 bouyer channel);
1911 1.9 bouyer return ret;
1912 1.9 bouyer }
1913 1.9 bouyer }
1914 1.6 cgd
1915 1.6 cgd /*
1916 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1917 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1918 1.9 bouyer * if PIO mode >= 3.
1919 1.6 cgd */
1920 1.6 cgd
1921 1.9 bouyer if (drvp->PIO_mode < 2)
1922 1.9 bouyer return ret;
1923 1.9 bouyer
1924 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1925 1.9 bouyer if (drvp->PIO_mode >= 3) {
1926 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1927 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1928 1.9 bouyer }
1929 1.9 bouyer return ret;
1930 1.9 bouyer }
1931 1.9 bouyer
1932 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1933 1.9 bouyer static u_int32_t
1934 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1935 1.9 bouyer u_int8_t mode;
1936 1.9 bouyer u_int8_t dma;
1937 1.9 bouyer u_int8_t channel;
1938 1.9 bouyer {
1939 1.9 bouyer if (dma)
1940 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1941 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1942 1.9 bouyer else
1943 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1944 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1945 1.53 bouyer }
1946 1.53 bouyer
1947 1.53 bouyer void
1948 1.116 fvdl amd7x6_chip_map(sc, pa)
1949 1.53 bouyer struct pciide_softc *sc;
1950 1.53 bouyer struct pci_attach_args *pa;
1951 1.53 bouyer {
1952 1.53 bouyer struct pciide_channel *cp;
1953 1.77 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1954 1.77 bouyer int channel;
1955 1.53 bouyer pcireg_t chanenable;
1956 1.53 bouyer bus_size_t cmdsize, ctlsize;
1957 1.53 bouyer
1958 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1959 1.53 bouyer return;
1960 1.77 bouyer printf("%s: bus-master DMA support present",
1961 1.77 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1962 1.77 bouyer pciide_mapreg_dma(sc, pa);
1963 1.77 bouyer printf("\n");
1964 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1965 1.67 bouyer WDC_CAPABILITY_MODE;
1966 1.67 bouyer if (sc->sc_dma_ok) {
1967 1.77 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1968 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1969 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1970 1.67 bouyer }
1971 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1972 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1973 1.116 fvdl
1974 1.145 bouyer switch (sc->sc_pp->ide_product) {
1975 1.145 bouyer case PCI_PRODUCT_AMD_PBC766_IDE:
1976 1.145 bouyer case PCI_PRODUCT_AMD_PBC768_IDE:
1977 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 5;
1978 1.145 bouyer break;
1979 1.145 bouyer default:
1980 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 4;
1981 1.145 bouyer }
1982 1.116 fvdl sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
1983 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1984 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1985 1.116 fvdl chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
1986 1.53 bouyer
1987 1.116 fvdl WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
1988 1.53 bouyer DEBUG_PROBE);
1989 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1990 1.53 bouyer cp = &sc->pciide_channels[channel];
1991 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1992 1.53 bouyer continue;
1993 1.53 bouyer
1994 1.116 fvdl if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
1995 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1996 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1997 1.53 bouyer continue;
1998 1.53 bouyer }
1999 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2000 1.53 bouyer pciide_pci_intr);
2001 1.53 bouyer
2002 1.60 gmcgarry if (pciide_chan_candisable(cp))
2003 1.116 fvdl chanenable &= ~AMD7X6_CHAN_EN(channel);
2004 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2005 1.53 bouyer if (cp->hw_ok == 0)
2006 1.53 bouyer continue;
2007 1.53 bouyer
2008 1.116 fvdl amd7x6_setup_channel(&cp->wdc_channel);
2009 1.53 bouyer }
2010 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
2011 1.53 bouyer chanenable);
2012 1.53 bouyer return;
2013 1.53 bouyer }
2014 1.53 bouyer
2015 1.53 bouyer void
2016 1.116 fvdl amd7x6_setup_channel(chp)
2017 1.53 bouyer struct channel_softc *chp;
2018 1.53 bouyer {
2019 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
2020 1.53 bouyer u_int8_t idedma_ctl;
2021 1.53 bouyer int mode, drive;
2022 1.53 bouyer struct ata_drive_datas *drvp;
2023 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2024 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2025 1.80 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2026 1.78 bouyer int rev = PCI_REVISION(
2027 1.78 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2028 1.80 bouyer #endif
2029 1.53 bouyer
2030 1.53 bouyer idedma_ctl = 0;
2031 1.116 fvdl datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
2032 1.116 fvdl udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
2033 1.116 fvdl datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
2034 1.116 fvdl udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
2035 1.53 bouyer
2036 1.53 bouyer /* setup DMA if needed */
2037 1.53 bouyer pciide_channel_dma_setup(cp);
2038 1.53 bouyer
2039 1.53 bouyer for (drive = 0; drive < 2; drive++) {
2040 1.53 bouyer drvp = &chp->ch_drive[drive];
2041 1.53 bouyer /* If no drive, skip */
2042 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2043 1.53 bouyer continue;
2044 1.53 bouyer /* add timing values, setup DMA if needed */
2045 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2046 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2047 1.53 bouyer mode = drvp->PIO_mode;
2048 1.53 bouyer goto pio;
2049 1.53 bouyer }
2050 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2051 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2052 1.53 bouyer /* use Ultra/DMA */
2053 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2054 1.116 fvdl udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
2055 1.116 fvdl AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
2056 1.116 fvdl AMD7X6_UDMA_TIME(chp->channel, drive,
2057 1.116 fvdl amd7x6_udma_tim[drvp->UDMA_mode]);
2058 1.53 bouyer /* can use PIO timings, MW DMA unused */
2059 1.53 bouyer mode = drvp->PIO_mode;
2060 1.53 bouyer } else {
2061 1.78 bouyer /* use Multiword DMA, but only if revision is OK */
2062 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2063 1.78 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2064 1.78 bouyer /*
2065 1.78 bouyer * The workaround doesn't seem to be necessary
2066 1.78 bouyer * with all drives, so it can be disabled by
2067 1.78 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
2068 1.78 bouyer * triggered.
2069 1.78 bouyer */
2070 1.116 fvdl if (sc->sc_pp->ide_product ==
2071 1.116 fvdl PCI_PRODUCT_AMD_PBC756_IDE &&
2072 1.116 fvdl AMD756_CHIPREV_DISABLEDMA(rev)) {
2073 1.78 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
2074 1.78 bouyer "to chip revision\n",
2075 1.78 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2076 1.78 bouyer chp->channel, drive);
2077 1.78 bouyer mode = drvp->PIO_mode;
2078 1.78 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2079 1.78 bouyer goto pio;
2080 1.78 bouyer }
2081 1.78 bouyer #endif
2082 1.53 bouyer /* mode = min(pio, dma+2) */
2083 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2084 1.53 bouyer mode = drvp->PIO_mode;
2085 1.53 bouyer else
2086 1.53 bouyer mode = drvp->DMA_mode + 2;
2087 1.53 bouyer }
2088 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2089 1.53 bouyer
2090 1.53 bouyer pio: /* setup PIO mode */
2091 1.53 bouyer if (mode <= 2) {
2092 1.53 bouyer drvp->DMA_mode = 0;
2093 1.53 bouyer drvp->PIO_mode = 0;
2094 1.53 bouyer mode = 0;
2095 1.53 bouyer } else {
2096 1.53 bouyer drvp->PIO_mode = mode;
2097 1.53 bouyer drvp->DMA_mode = mode - 2;
2098 1.53 bouyer }
2099 1.53 bouyer datatim_reg |=
2100 1.116 fvdl AMD7X6_DATATIM_PULSE(chp->channel, drive,
2101 1.116 fvdl amd7x6_pio_set[mode]) |
2102 1.116 fvdl AMD7X6_DATATIM_RECOV(chp->channel, drive,
2103 1.116 fvdl amd7x6_pio_rec[mode]);
2104 1.53 bouyer }
2105 1.53 bouyer if (idedma_ctl != 0) {
2106 1.53 bouyer /* Add software bits in status register */
2107 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2108 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2109 1.53 bouyer idedma_ctl);
2110 1.53 bouyer }
2111 1.53 bouyer pciide_print_modes(cp);
2112 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
2113 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
2114 1.9 bouyer }
2115 1.9 bouyer
2116 1.9 bouyer void
2117 1.41 bouyer apollo_chip_map(sc, pa)
2118 1.9 bouyer struct pciide_softc *sc;
2119 1.41 bouyer struct pci_attach_args *pa;
2120 1.9 bouyer {
2121 1.41 bouyer struct pciide_channel *cp;
2122 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2123 1.41 bouyer int channel;
2124 1.113 bouyer u_int32_t ideconf;
2125 1.41 bouyer bus_size_t cmdsize, ctlsize;
2126 1.113 bouyer pcitag_t pcib_tag;
2127 1.113 bouyer pcireg_t pcib_id, pcib_class;
2128 1.41 bouyer
2129 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2130 1.41 bouyer return;
2131 1.113 bouyer /* get a PCI tag for the ISA bridge (function 0 of the same device) */
2132 1.113 bouyer pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2133 1.113 bouyer /* and read ID and rev of the ISA bridge */
2134 1.113 bouyer pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
2135 1.113 bouyer pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
2136 1.113 bouyer printf(": VIA Technologies ");
2137 1.113 bouyer switch (PCI_PRODUCT(pcib_id)) {
2138 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C586_ISA:
2139 1.113 bouyer printf("VT82C586 (Apollo VP) ");
2140 1.113 bouyer if(PCI_REVISION(pcib_class) >= 0x02) {
2141 1.113 bouyer printf("ATA33 controller\n");
2142 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2143 1.113 bouyer } else {
2144 1.113 bouyer printf("controller\n");
2145 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2146 1.113 bouyer }
2147 1.113 bouyer break;
2148 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C596A:
2149 1.113 bouyer printf("VT82C596A (Apollo Pro) ");
2150 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x12) {
2151 1.113 bouyer printf("ATA66 controller\n");
2152 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2153 1.113 bouyer } else {
2154 1.113 bouyer printf("ATA33 controller\n");
2155 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2156 1.113 bouyer }
2157 1.113 bouyer break;
2158 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
2159 1.113 bouyer printf("VT82C686A (Apollo KX133) ");
2160 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x40) {
2161 1.113 bouyer printf("ATA100 controller\n");
2162 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2163 1.113 bouyer } else {
2164 1.113 bouyer printf("ATA66 controller\n");
2165 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2166 1.113 bouyer }
2167 1.133 augustss break;
2168 1.133 augustss case PCI_PRODUCT_VIATECH_VT8233:
2169 1.133 augustss printf("VT8233 ATA100 controller\n");
2170 1.133 augustss sc->sc_wdcdev.UDMA_cap = 5;
2171 1.115 fvdl break;
2172 1.113 bouyer default:
2173 1.113 bouyer printf("unknown ATA controller\n");
2174 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2175 1.113 bouyer }
2176 1.113 bouyer
2177 1.41 bouyer printf("%s: bus-master DMA support present",
2178 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2179 1.41 bouyer pciide_mapreg_dma(sc, pa);
2180 1.41 bouyer printf("\n");
2181 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2182 1.67 bouyer WDC_CAPABILITY_MODE;
2183 1.41 bouyer if (sc->sc_dma_ok) {
2184 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2185 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2186 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap > 0)
2187 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2188 1.41 bouyer }
2189 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2190 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2191 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
2192 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2193 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2194 1.9 bouyer
2195 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
2196 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2197 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
2198 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
2199 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2200 1.113 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
2201 1.104 bouyer DEBUG_PROBE);
2202 1.9 bouyer
2203 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2204 1.41 bouyer cp = &sc->pciide_channels[channel];
2205 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2206 1.41 bouyer continue;
2207 1.41 bouyer
2208 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
2209 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
2210 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2211 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2212 1.46 mycroft continue;
2213 1.41 bouyer }
2214 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2215 1.41 bouyer pciide_pci_intr);
2216 1.41 bouyer if (cp->hw_ok == 0)
2217 1.41 bouyer continue;
2218 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2219 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
2220 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
2221 1.41 bouyer ideconf);
2222 1.41 bouyer }
2223 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2224 1.41 bouyer
2225 1.41 bouyer if (cp->hw_ok == 0)
2226 1.41 bouyer continue;
2227 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2228 1.28 bouyer }
2229 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2230 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2231 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
2232 1.28 bouyer }
2233 1.28 bouyer
2234 1.28 bouyer void
2235 1.28 bouyer apollo_setup_channel(chp)
2236 1.28 bouyer struct channel_softc *chp;
2237 1.28 bouyer {
2238 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
2239 1.28 bouyer u_int8_t idedma_ctl;
2240 1.28 bouyer int mode, drive;
2241 1.28 bouyer struct ata_drive_datas *drvp;
2242 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2243 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2244 1.28 bouyer
2245 1.28 bouyer idedma_ctl = 0;
2246 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
2247 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
2248 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
2249 1.100 tsutsui udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
2250 1.28 bouyer
2251 1.28 bouyer /* setup DMA if needed */
2252 1.28 bouyer pciide_channel_dma_setup(cp);
2253 1.9 bouyer
2254 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2255 1.28 bouyer drvp = &chp->ch_drive[drive];
2256 1.28 bouyer /* If no drive, skip */
2257 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2258 1.28 bouyer continue;
2259 1.28 bouyer /* add timing values, setup DMA if needed */
2260 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2261 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2262 1.28 bouyer mode = drvp->PIO_mode;
2263 1.28 bouyer goto pio;
2264 1.8 drochner }
2265 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2266 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2267 1.28 bouyer /* use Ultra/DMA */
2268 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2269 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2270 1.113 bouyer APO_UDMA_EN_MTH(chp->channel, drive);
2271 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap == 5) {
2272 1.113 bouyer /* 686b */
2273 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2274 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2275 1.113 bouyer drive, apollo_udma100_tim[drvp->UDMA_mode]);
2276 1.113 bouyer } else if (sc->sc_wdcdev.UDMA_cap == 4) {
2277 1.113 bouyer /* 596b or 686a */
2278 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2279 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2280 1.113 bouyer drive, apollo_udma66_tim[drvp->UDMA_mode]);
2281 1.113 bouyer } else {
2282 1.113 bouyer /* 596a or 586b */
2283 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2284 1.113 bouyer drive, apollo_udma33_tim[drvp->UDMA_mode]);
2285 1.113 bouyer }
2286 1.28 bouyer /* can use PIO timings, MW DMA unused */
2287 1.28 bouyer mode = drvp->PIO_mode;
2288 1.28 bouyer } else {
2289 1.28 bouyer /* use Multiword DMA */
2290 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2291 1.28 bouyer /* mode = min(pio, dma+2) */
2292 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2293 1.28 bouyer mode = drvp->PIO_mode;
2294 1.28 bouyer else
2295 1.37 bouyer mode = drvp->DMA_mode + 2;
2296 1.8 drochner }
2297 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2298 1.28 bouyer
2299 1.28 bouyer pio: /* setup PIO mode */
2300 1.37 bouyer if (mode <= 2) {
2301 1.37 bouyer drvp->DMA_mode = 0;
2302 1.37 bouyer drvp->PIO_mode = 0;
2303 1.37 bouyer mode = 0;
2304 1.37 bouyer } else {
2305 1.37 bouyer drvp->PIO_mode = mode;
2306 1.37 bouyer drvp->DMA_mode = mode - 2;
2307 1.37 bouyer }
2308 1.28 bouyer datatim_reg |=
2309 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2310 1.28 bouyer apollo_pio_set[mode]) |
2311 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2312 1.28 bouyer apollo_pio_rec[mode]);
2313 1.28 bouyer }
2314 1.28 bouyer if (idedma_ctl != 0) {
2315 1.28 bouyer /* Add software bits in status register */
2316 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2317 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2318 1.28 bouyer idedma_ctl);
2319 1.9 bouyer }
2320 1.28 bouyer pciide_print_modes(cp);
2321 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2322 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2323 1.9 bouyer }
2324 1.6 cgd
2325 1.18 drochner void
2326 1.41 bouyer cmd_channel_map(pa, sc, channel)
2327 1.9 bouyer struct pci_attach_args *pa;
2328 1.41 bouyer struct pciide_softc *sc;
2329 1.41 bouyer int channel;
2330 1.9 bouyer {
2331 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2332 1.18 drochner bus_size_t cmdsize, ctlsize;
2333 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2334 1.139 bouyer int interface, one_channel;
2335 1.70 bouyer
2336 1.70 bouyer /*
2337 1.70 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2338 1.70 bouyer * In this case, we have to fake interface
2339 1.70 bouyer */
2340 1.70 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2341 1.70 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2342 1.70 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2343 1.70 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2344 1.70 bouyer CMD_CONF_DSA1)
2345 1.70 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2346 1.70 bouyer PCIIDE_INTERFACE_PCI(1);
2347 1.70 bouyer } else {
2348 1.70 bouyer interface = PCI_INTERFACE(pa->pa_class);
2349 1.70 bouyer }
2350 1.6 cgd
2351 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2352 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2353 1.41 bouyer cp->wdc_channel.channel = channel;
2354 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2355 1.41 bouyer
2356 1.139 bouyer /*
2357 1.139 bouyer * Older CMD64X doesn't have independant channels
2358 1.139 bouyer */
2359 1.139 bouyer switch (sc->sc_pp->ide_product) {
2360 1.139 bouyer case PCI_PRODUCT_CMDTECH_649:
2361 1.139 bouyer one_channel = 0;
2362 1.139 bouyer break;
2363 1.139 bouyer default:
2364 1.139 bouyer one_channel = 1;
2365 1.139 bouyer break;
2366 1.139 bouyer }
2367 1.139 bouyer
2368 1.139 bouyer if (channel > 0 && one_channel) {
2369 1.41 bouyer cp->wdc_channel.ch_queue =
2370 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2371 1.41 bouyer } else {
2372 1.41 bouyer cp->wdc_channel.ch_queue =
2373 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2374 1.41 bouyer }
2375 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2376 1.41 bouyer printf("%s %s channel: "
2377 1.41 bouyer "can't allocate memory for command queue",
2378 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2379 1.41 bouyer return;
2380 1.18 drochner }
2381 1.18 drochner
2382 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2383 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2384 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2385 1.41 bouyer "configured" : "wired",
2386 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2387 1.41 bouyer "native-PCI" : "compatibility");
2388 1.5 cgd
2389 1.9 bouyer /*
2390 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2391 1.9 bouyer * there's no way to disable the first channel without disabling
2392 1.9 bouyer * the whole device
2393 1.9 bouyer */
2394 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2395 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2396 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2397 1.18 drochner return;
2398 1.18 drochner }
2399 1.18 drochner
2400 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2401 1.18 drochner if (cp->hw_ok == 0)
2402 1.18 drochner return;
2403 1.41 bouyer if (channel == 1) {
2404 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2405 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2406 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2407 1.24 bouyer CMD_CTRL, ctrl);
2408 1.18 drochner }
2409 1.18 drochner }
2410 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2411 1.41 bouyer }
2412 1.41 bouyer
2413 1.41 bouyer int
2414 1.41 bouyer cmd_pci_intr(arg)
2415 1.41 bouyer void *arg;
2416 1.41 bouyer {
2417 1.41 bouyer struct pciide_softc *sc = arg;
2418 1.41 bouyer struct pciide_channel *cp;
2419 1.41 bouyer struct channel_softc *wdc_cp;
2420 1.41 bouyer int i, rv, crv;
2421 1.41 bouyer u_int32_t priirq, secirq;
2422 1.41 bouyer
2423 1.41 bouyer rv = 0;
2424 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2425 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2426 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2427 1.41 bouyer cp = &sc->pciide_channels[i];
2428 1.41 bouyer wdc_cp = &cp->wdc_channel;
2429 1.41 bouyer /* If a compat channel skip. */
2430 1.41 bouyer if (cp->compat)
2431 1.41 bouyer continue;
2432 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2433 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2434 1.41 bouyer crv = wdcintr(wdc_cp);
2435 1.41 bouyer if (crv == 0)
2436 1.41 bouyer printf("%s:%d: bogus intr\n",
2437 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2438 1.41 bouyer else
2439 1.41 bouyer rv = 1;
2440 1.41 bouyer }
2441 1.41 bouyer }
2442 1.41 bouyer return rv;
2443 1.14 bouyer }
2444 1.14 bouyer
2445 1.14 bouyer void
2446 1.41 bouyer cmd_chip_map(sc, pa)
2447 1.14 bouyer struct pciide_softc *sc;
2448 1.41 bouyer struct pci_attach_args *pa;
2449 1.14 bouyer {
2450 1.41 bouyer int channel;
2451 1.39 mrg
2452 1.41 bouyer /*
2453 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2454 1.41 bouyer * and base adresses registers can be disabled at
2455 1.41 bouyer * hardware level. In this case, the device is wired
2456 1.41 bouyer * in compat mode and its first channel is always enabled,
2457 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2458 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2459 1.41 bouyer * can't be disabled.
2460 1.41 bouyer */
2461 1.41 bouyer
2462 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2463 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2464 1.41 bouyer return;
2465 1.41 bouyer #endif
2466 1.41 bouyer
2467 1.45 bouyer printf("%s: hardware does not support DMA\n",
2468 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2469 1.41 bouyer sc->sc_dma_ok = 0;
2470 1.41 bouyer
2471 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2472 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2473 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2474 1.41 bouyer
2475 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2476 1.41 bouyer cmd_channel_map(pa, sc, channel);
2477 1.41 bouyer }
2478 1.14 bouyer }
2479 1.14 bouyer
2480 1.14 bouyer void
2481 1.70 bouyer cmd0643_9_chip_map(sc, pa)
2482 1.14 bouyer struct pciide_softc *sc;
2483 1.41 bouyer struct pci_attach_args *pa;
2484 1.41 bouyer {
2485 1.41 bouyer struct pciide_channel *cp;
2486 1.28 bouyer int channel;
2487 1.149 mycroft pcireg_t rev = PCI_REVISION(pa->pa_class);
2488 1.28 bouyer
2489 1.41 bouyer /*
2490 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2491 1.41 bouyer * and base adresses registers can be disabled at
2492 1.41 bouyer * hardware level. In this case, the device is wired
2493 1.41 bouyer * in compat mode and its first channel is always enabled,
2494 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2495 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2496 1.41 bouyer * can't be disabled.
2497 1.41 bouyer */
2498 1.41 bouyer
2499 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2500 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2501 1.41 bouyer return;
2502 1.41 bouyer #endif
2503 1.41 bouyer printf("%s: bus-master DMA support present",
2504 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2505 1.41 bouyer pciide_mapreg_dma(sc, pa);
2506 1.41 bouyer printf("\n");
2507 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2508 1.67 bouyer WDC_CAPABILITY_MODE;
2509 1.67 bouyer if (sc->sc_dma_ok) {
2510 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2511 1.70 bouyer switch (sc->sc_pp->ide_product) {
2512 1.70 bouyer case PCI_PRODUCT_CMDTECH_649:
2513 1.135 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2514 1.135 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2515 1.135 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2516 1.135 bouyer break;
2517 1.70 bouyer case PCI_PRODUCT_CMDTECH_648:
2518 1.70 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2519 1.70 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2520 1.82 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2521 1.82 bouyer break;
2522 1.79 bouyer case PCI_PRODUCT_CMDTECH_646:
2523 1.82 bouyer if (rev >= CMD0646U2_REV) {
2524 1.82 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2525 1.82 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2526 1.83 bouyer } else if (rev >= CMD0646U_REV) {
2527 1.83 bouyer /*
2528 1.83 bouyer * Linux's driver claims that the 646U is broken
2529 1.83 bouyer * with UDMA. Only enable it if we know what we're
2530 1.83 bouyer * doing
2531 1.83 bouyer */
2532 1.84 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2533 1.83 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2534 1.83 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2535 1.83 bouyer #endif
2536 1.136 wiz /* explicitly disable UDMA */
2537 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2538 1.83 bouyer CMD_UDMATIM(0), 0);
2539 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2540 1.83 bouyer CMD_UDMATIM(1), 0);
2541 1.82 bouyer }
2542 1.79 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2543 1.72 tron break;
2544 1.72 tron default:
2545 1.72 tron sc->sc_wdcdev.irqack = pciide_irqack;
2546 1.70 bouyer }
2547 1.67 bouyer }
2548 1.41 bouyer
2549 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2550 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2551 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2552 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2553 1.70 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2554 1.41 bouyer
2555 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2556 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2557 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2558 1.28 bouyer DEBUG_PROBE);
2559 1.41 bouyer
2560 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2561 1.41 bouyer cp = &sc->pciide_channels[channel];
2562 1.41 bouyer cmd_channel_map(pa, sc, channel);
2563 1.41 bouyer if (cp->hw_ok == 0)
2564 1.41 bouyer continue;
2565 1.70 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2566 1.28 bouyer }
2567 1.84 bouyer /*
2568 1.84 bouyer * note - this also makes sure we clear the irq disable and reset
2569 1.84 bouyer * bits
2570 1.84 bouyer */
2571 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2572 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2573 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2574 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2575 1.28 bouyer DEBUG_PROBE);
2576 1.28 bouyer }
2577 1.28 bouyer
2578 1.28 bouyer void
2579 1.70 bouyer cmd0643_9_setup_channel(chp)
2580 1.14 bouyer struct channel_softc *chp;
2581 1.28 bouyer {
2582 1.14 bouyer struct ata_drive_datas *drvp;
2583 1.14 bouyer u_int8_t tim;
2584 1.70 bouyer u_int32_t idedma_ctl, udma_reg;
2585 1.28 bouyer int drive;
2586 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2587 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2588 1.28 bouyer
2589 1.28 bouyer idedma_ctl = 0;
2590 1.28 bouyer /* setup DMA if needed */
2591 1.28 bouyer pciide_channel_dma_setup(cp);
2592 1.14 bouyer
2593 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2594 1.28 bouyer drvp = &chp->ch_drive[drive];
2595 1.28 bouyer /* If no drive, skip */
2596 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2597 1.28 bouyer continue;
2598 1.28 bouyer /* add timing values, setup DMA if needed */
2599 1.70 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2600 1.70 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2601 1.70 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2602 1.82 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2603 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2604 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2605 1.70 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2606 1.70 bouyer if (drvp->UDMA_mode > 2 &&
2607 1.70 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2608 1.70 bouyer CMD_BICSR) &
2609 1.70 bouyer CMD_BICSR_80(chp->channel)) == 0)
2610 1.70 bouyer drvp->UDMA_mode = 2;
2611 1.70 bouyer if (drvp->UDMA_mode > 2)
2612 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2613 1.82 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2614 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2615 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2616 1.70 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2617 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2618 1.70 bouyer udma_reg |=
2619 1.82 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2620 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2621 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2622 1.70 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2623 1.70 bouyer } else {
2624 1.70 bouyer /*
2625 1.70 bouyer * use Multiword DMA.
2626 1.70 bouyer * Timings will be used for both PIO and DMA,
2627 1.70 bouyer * so adjust DMA mode if needed
2628 1.82 bouyer * if we have a 0646U2/8/9, turn off UDMA
2629 1.70 bouyer */
2630 1.70 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2631 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2632 1.70 bouyer sc->sc_tag,
2633 1.70 bouyer CMD_UDMATIM(chp->channel));
2634 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2635 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2636 1.70 bouyer CMD_UDMATIM(chp->channel),
2637 1.70 bouyer udma_reg);
2638 1.70 bouyer }
2639 1.70 bouyer if (drvp->PIO_mode >= 3 &&
2640 1.70 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2641 1.70 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2642 1.70 bouyer }
2643 1.70 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2644 1.14 bouyer }
2645 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2646 1.14 bouyer }
2647 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2648 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2649 1.28 bouyer }
2650 1.28 bouyer if (idedma_ctl != 0) {
2651 1.28 bouyer /* Add software bits in status register */
2652 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2653 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2654 1.28 bouyer idedma_ctl);
2655 1.14 bouyer }
2656 1.28 bouyer pciide_print_modes(cp);
2657 1.72 tron }
2658 1.72 tron
2659 1.72 tron void
2660 1.79 bouyer cmd646_9_irqack(chp)
2661 1.72 tron struct channel_softc *chp;
2662 1.72 tron {
2663 1.72 tron u_int32_t priirq, secirq;
2664 1.72 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2665 1.72 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2666 1.72 tron
2667 1.72 tron if (chp->channel == 0) {
2668 1.72 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2669 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2670 1.72 tron } else {
2671 1.72 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2672 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2673 1.72 tron }
2674 1.72 tron pciide_irqack(chp);
2675 1.1 cgd }
2676 1.1 cgd
2677 1.18 drochner void
2678 1.41 bouyer cy693_chip_map(sc, pa)
2679 1.18 drochner struct pciide_softc *sc;
2680 1.41 bouyer struct pci_attach_args *pa;
2681 1.41 bouyer {
2682 1.41 bouyer struct pciide_channel *cp;
2683 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2684 1.41 bouyer bus_size_t cmdsize, ctlsize;
2685 1.41 bouyer
2686 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2687 1.41 bouyer return;
2688 1.41 bouyer /*
2689 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2690 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2691 1.41 bouyer * the real channel
2692 1.41 bouyer */
2693 1.41 bouyer if (pa->pa_function == 1) {
2694 1.61 thorpej sc->sc_cy_compatchan = 0;
2695 1.41 bouyer } else if (pa->pa_function == 2) {
2696 1.61 thorpej sc->sc_cy_compatchan = 1;
2697 1.41 bouyer } else {
2698 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2699 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2700 1.41 bouyer return;
2701 1.41 bouyer }
2702 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2703 1.41 bouyer printf("%s: bus-master DMA support present",
2704 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2705 1.41 bouyer pciide_mapreg_dma(sc, pa);
2706 1.41 bouyer } else {
2707 1.41 bouyer printf("%s: hardware does not support DMA",
2708 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2709 1.41 bouyer sc->sc_dma_ok = 0;
2710 1.41 bouyer }
2711 1.41 bouyer printf("\n");
2712 1.39 mrg
2713 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2714 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2715 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2716 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2717 1.61 thorpej sc->sc_dma_ok = 0;
2718 1.61 thorpej }
2719 1.61 thorpej
2720 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2721 1.41 bouyer WDC_CAPABILITY_MODE;
2722 1.67 bouyer if (sc->sc_dma_ok) {
2723 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2724 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2725 1.67 bouyer }
2726 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2727 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2728 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2729 1.18 drochner
2730 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2731 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2732 1.39 mrg
2733 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2734 1.41 bouyer cp = &sc->pciide_channels[0];
2735 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2736 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2737 1.41 bouyer cp->wdc_channel.channel = 0;
2738 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2739 1.41 bouyer cp->wdc_channel.ch_queue =
2740 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2741 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2742 1.41 bouyer printf("%s primary channel: "
2743 1.41 bouyer "can't allocate memory for command queue",
2744 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2745 1.41 bouyer return;
2746 1.41 bouyer }
2747 1.41 bouyer printf("%s: primary channel %s to ",
2748 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2749 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2750 1.41 bouyer "configured" : "wired");
2751 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2752 1.41 bouyer printf("native-PCI");
2753 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2754 1.41 bouyer pciide_pci_intr);
2755 1.41 bouyer } else {
2756 1.41 bouyer printf("compatibility");
2757 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2758 1.41 bouyer &cmdsize, &ctlsize);
2759 1.41 bouyer }
2760 1.41 bouyer printf(" mode\n");
2761 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2762 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2763 1.41 bouyer wdcattach(&cp->wdc_channel);
2764 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2765 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2766 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2767 1.41 bouyer }
2768 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2769 1.41 bouyer if (cp->hw_ok == 0)
2770 1.41 bouyer return;
2771 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2772 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2773 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2774 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2775 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2776 1.28 bouyer }
2777 1.28 bouyer
2778 1.28 bouyer void
2779 1.28 bouyer cy693_setup_channel(chp)
2780 1.18 drochner struct channel_softc *chp;
2781 1.28 bouyer {
2782 1.18 drochner struct ata_drive_datas *drvp;
2783 1.18 drochner int drive;
2784 1.18 drochner u_int32_t cy_cmd_ctrl;
2785 1.18 drochner u_int32_t idedma_ctl;
2786 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2787 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2788 1.41 bouyer int dma_mode = -1;
2789 1.9 bouyer
2790 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2791 1.28 bouyer
2792 1.28 bouyer /* setup DMA if needed */
2793 1.28 bouyer pciide_channel_dma_setup(cp);
2794 1.28 bouyer
2795 1.18 drochner for (drive = 0; drive < 2; drive++) {
2796 1.18 drochner drvp = &chp->ch_drive[drive];
2797 1.18 drochner /* If no drive, skip */
2798 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2799 1.18 drochner continue;
2800 1.18 drochner /* add timing values, setup DMA if needed */
2801 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2802 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2803 1.41 bouyer /* use Multiword DMA */
2804 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2805 1.41 bouyer dma_mode = drvp->DMA_mode;
2806 1.18 drochner }
2807 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2808 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2809 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2810 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2811 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2812 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2813 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2814 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2815 1.18 drochner }
2816 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2817 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2818 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2819 1.61 thorpej
2820 1.61 thorpej if (dma_mode == -1)
2821 1.61 thorpej dma_mode = 0;
2822 1.61 thorpej
2823 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2824 1.61 thorpej /* Note: `multiple' is implied. */
2825 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2826 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2827 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2828 1.61 thorpej }
2829 1.61 thorpej
2830 1.28 bouyer pciide_print_modes(cp);
2831 1.61 thorpej
2832 1.18 drochner if (idedma_ctl != 0) {
2833 1.18 drochner /* Add software bits in status register */
2834 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2835 1.18 drochner IDEDMA_CTL, idedma_ctl);
2836 1.9 bouyer }
2837 1.1 cgd }
2838 1.1 cgd
2839 1.130 tron static int
2840 1.130 tron sis_hostbr_match(pa)
2841 1.130 tron struct pci_attach_args *pa;
2842 1.130 tron {
2843 1.130 tron return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
2844 1.131 tron ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
2845 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
2846 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
2847 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735)));
2848 1.130 tron }
2849 1.130 tron
2850 1.18 drochner void
2851 1.41 bouyer sis_chip_map(sc, pa)
2852 1.41 bouyer struct pciide_softc *sc;
2853 1.18 drochner struct pci_attach_args *pa;
2854 1.41 bouyer {
2855 1.18 drochner struct pciide_channel *cp;
2856 1.41 bouyer int channel;
2857 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2858 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2859 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2860 1.18 drochner bus_size_t cmdsize, ctlsize;
2861 1.121 bouyer pcitag_t pchb_tag;
2862 1.121 bouyer pcireg_t pchb_id, pchb_class;
2863 1.9 bouyer
2864 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2865 1.18 drochner return;
2866 1.41 bouyer printf("%s: bus-master DMA support present",
2867 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2868 1.41 bouyer pciide_mapreg_dma(sc, pa);
2869 1.41 bouyer printf("\n");
2870 1.121 bouyer
2871 1.121 bouyer /* get a PCI tag for the host bridge (function 0 of the same device) */
2872 1.121 bouyer pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2873 1.121 bouyer /* and read ID and rev of the ISA bridge */
2874 1.121 bouyer pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
2875 1.121 bouyer pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
2876 1.121 bouyer
2877 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2878 1.67 bouyer WDC_CAPABILITY_MODE;
2879 1.51 bouyer if (sc->sc_dma_ok) {
2880 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2881 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2882 1.121 bouyer /*
2883 1.121 bouyer * controllers associated to a rev 0x2 530 Host to PCI Bridge
2884 1.121 bouyer * have problems with UDMA (info provided by Christos)
2885 1.121 bouyer */
2886 1.121 bouyer if (rev >= 0xd0 &&
2887 1.121 bouyer (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
2888 1.121 bouyer PCI_REVISION(pchb_class) >= 0x03))
2889 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2890 1.51 bouyer }
2891 1.9 bouyer
2892 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2893 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2894 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2895 1.130 tron /*
2896 1.130 tron * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
2897 1.130 tron * chipsets.
2898 1.130 tron */
2899 1.130 tron sc->sc_wdcdev.UDMA_cap =
2900 1.130 tron pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
2901 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2902 1.15 bouyer
2903 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2904 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2905 1.28 bouyer
2906 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2907 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2908 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2909 1.41 bouyer
2910 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2911 1.41 bouyer cp = &sc->pciide_channels[channel];
2912 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2913 1.41 bouyer continue;
2914 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2915 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2916 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2917 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2918 1.46 mycroft continue;
2919 1.41 bouyer }
2920 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2921 1.41 bouyer pciide_pci_intr);
2922 1.41 bouyer if (cp->hw_ok == 0)
2923 1.41 bouyer continue;
2924 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2925 1.41 bouyer if (channel == 0)
2926 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2927 1.41 bouyer else
2928 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2929 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2930 1.41 bouyer sis_ctr0);
2931 1.41 bouyer }
2932 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2933 1.41 bouyer if (cp->hw_ok == 0)
2934 1.41 bouyer continue;
2935 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2936 1.41 bouyer }
2937 1.28 bouyer }
2938 1.28 bouyer
2939 1.28 bouyer void
2940 1.28 bouyer sis_setup_channel(chp)
2941 1.15 bouyer struct channel_softc *chp;
2942 1.28 bouyer {
2943 1.15 bouyer struct ata_drive_datas *drvp;
2944 1.28 bouyer int drive;
2945 1.18 drochner u_int32_t sis_tim;
2946 1.18 drochner u_int32_t idedma_ctl;
2947 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2948 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2949 1.15 bouyer
2950 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2951 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2952 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2953 1.28 bouyer DEBUG_PROBE);
2954 1.28 bouyer sis_tim = 0;
2955 1.18 drochner idedma_ctl = 0;
2956 1.28 bouyer /* setup DMA if needed */
2957 1.28 bouyer pciide_channel_dma_setup(cp);
2958 1.28 bouyer
2959 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2960 1.28 bouyer drvp = &chp->ch_drive[drive];
2961 1.28 bouyer /* If no drive, skip */
2962 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2963 1.28 bouyer continue;
2964 1.28 bouyer /* add timing values, setup DMA if needed */
2965 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2966 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2967 1.28 bouyer goto pio;
2968 1.28 bouyer
2969 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2970 1.28 bouyer /* use Ultra/DMA */
2971 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2972 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2973 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2974 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2975 1.28 bouyer } else {
2976 1.28 bouyer /*
2977 1.28 bouyer * use Multiword DMA
2978 1.28 bouyer * Timings will be used for both PIO and DMA,
2979 1.28 bouyer * so adjust DMA mode if needed
2980 1.28 bouyer */
2981 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2982 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2983 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2984 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2985 1.32 bouyer drvp->PIO_mode - 2 : 0;
2986 1.28 bouyer if (drvp->DMA_mode == 0)
2987 1.28 bouyer drvp->PIO_mode = 0;
2988 1.28 bouyer }
2989 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2990 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2991 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2992 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2993 1.28 bouyer SIS_TIM_REC_OFF(drive);
2994 1.28 bouyer }
2995 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2996 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2997 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2998 1.18 drochner if (idedma_ctl != 0) {
2999 1.18 drochner /* Add software bits in status register */
3000 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3001 1.18 drochner IDEDMA_CTL, idedma_ctl);
3002 1.18 drochner }
3003 1.28 bouyer pciide_print_modes(cp);
3004 1.18 drochner }
3005 1.18 drochner
3006 1.18 drochner void
3007 1.41 bouyer acer_chip_map(sc, pa)
3008 1.41 bouyer struct pciide_softc *sc;
3009 1.18 drochner struct pci_attach_args *pa;
3010 1.41 bouyer {
3011 1.18 drochner struct pciide_channel *cp;
3012 1.41 bouyer int channel;
3013 1.41 bouyer pcireg_t cr, interface;
3014 1.18 drochner bus_size_t cmdsize, ctlsize;
3015 1.107 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
3016 1.18 drochner
3017 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3018 1.18 drochner return;
3019 1.41 bouyer printf("%s: bus-master DMA support present",
3020 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3021 1.41 bouyer pciide_mapreg_dma(sc, pa);
3022 1.41 bouyer printf("\n");
3023 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3024 1.67 bouyer WDC_CAPABILITY_MODE;
3025 1.67 bouyer if (sc->sc_dma_ok) {
3026 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
3027 1.124 bouyer if (rev >= 0x20) {
3028 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
3029 1.124 bouyer if (rev >= 0xC4)
3030 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3031 1.127 tsutsui else if (rev >= 0xC2)
3032 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3033 1.124 bouyer else
3034 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3035 1.124 bouyer }
3036 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3037 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3038 1.67 bouyer }
3039 1.41 bouyer
3040 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
3041 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
3042 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
3043 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3044 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3045 1.30 bouyer
3046 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
3047 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
3048 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
3049 1.30 bouyer
3050 1.41 bouyer /* Enable "microsoft register bits" R/W. */
3051 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
3052 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
3053 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
3054 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
3055 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
3056 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
3057 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
3058 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
3059 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
3060 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
3061 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
3062 1.41 bouyer /* Don't use cr, re-read the real register content instead */
3063 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
3064 1.41 bouyer PCI_CLASS_REG));
3065 1.41 bouyer
3066 1.124 bouyer /* From linux: enable "Cable Detection" */
3067 1.124 bouyer if (rev >= 0xC2) {
3068 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
3069 1.127 tsutsui pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
3070 1.127 tsutsui | ACER_0x4B_CDETECT);
3071 1.124 bouyer }
3072 1.124 bouyer
3073 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3074 1.41 bouyer cp = &sc->pciide_channels[channel];
3075 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3076 1.41 bouyer continue;
3077 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
3078 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3079 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3080 1.41 bouyer continue;
3081 1.41 bouyer }
3082 1.124 bouyer /* newer controllers seems to lack the ACER_CHIDS. Sigh */
3083 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3084 1.124 bouyer (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
3085 1.41 bouyer if (cp->hw_ok == 0)
3086 1.41 bouyer continue;
3087 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
3088 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
3089 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3090 1.41 bouyer PCI_CLASS_REG, cr);
3091 1.41 bouyer }
3092 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3093 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
3094 1.30 bouyer }
3095 1.30 bouyer }
3096 1.30 bouyer
3097 1.30 bouyer void
3098 1.30 bouyer acer_setup_channel(chp)
3099 1.30 bouyer struct channel_softc *chp;
3100 1.30 bouyer {
3101 1.30 bouyer struct ata_drive_datas *drvp;
3102 1.30 bouyer int drive;
3103 1.30 bouyer u_int32_t acer_fifo_udma;
3104 1.30 bouyer u_int32_t idedma_ctl;
3105 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3106 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3107 1.30 bouyer
3108 1.30 bouyer idedma_ctl = 0;
3109 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
3110 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
3111 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3112 1.30 bouyer /* setup DMA if needed */
3113 1.30 bouyer pciide_channel_dma_setup(cp);
3114 1.30 bouyer
3115 1.124 bouyer if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
3116 1.124 bouyer DRIVE_UDMA) { /* check 80 pins cable */
3117 1.124 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
3118 1.124 bouyer ACER_0x4A_80PIN(chp->channel)) {
3119 1.124 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3120 1.124 bouyer chp->ch_drive[0].UDMA_mode = 2;
3121 1.124 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3122 1.124 bouyer chp->ch_drive[1].UDMA_mode = 2;
3123 1.124 bouyer }
3124 1.124 bouyer }
3125 1.124 bouyer
3126 1.30 bouyer for (drive = 0; drive < 2; drive++) {
3127 1.30 bouyer drvp = &chp->ch_drive[drive];
3128 1.30 bouyer /* If no drive, skip */
3129 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3130 1.30 bouyer continue;
3131 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
3132 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
3133 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3134 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
3135 1.30 bouyer /* clear FIFO/DMA mode */
3136 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
3137 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
3138 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
3139 1.30 bouyer
3140 1.30 bouyer /* add timing values, setup DMA if needed */
3141 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
3142 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
3143 1.30 bouyer acer_fifo_udma |=
3144 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
3145 1.30 bouyer goto pio;
3146 1.30 bouyer }
3147 1.30 bouyer
3148 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
3149 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3150 1.30 bouyer /* use Ultra/DMA */
3151 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3152 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
3153 1.30 bouyer acer_fifo_udma |=
3154 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
3155 1.30 bouyer acer_udma[drvp->UDMA_mode]);
3156 1.124 bouyer /* XXX disable if one drive < UDMA3 ? */
3157 1.124 bouyer if (drvp->UDMA_mode >= 3) {
3158 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
3159 1.124 bouyer ACER_0x4B,
3160 1.124 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3161 1.124 bouyer ACER_0x4B) | ACER_0x4B_UDMA66);
3162 1.124 bouyer }
3163 1.30 bouyer } else {
3164 1.30 bouyer /*
3165 1.30 bouyer * use Multiword DMA
3166 1.30 bouyer * Timings will be used for both PIO and DMA,
3167 1.30 bouyer * so adjust DMA mode if needed
3168 1.30 bouyer */
3169 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3170 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3171 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3172 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3173 1.32 bouyer drvp->PIO_mode - 2 : 0;
3174 1.30 bouyer if (drvp->DMA_mode == 0)
3175 1.30 bouyer drvp->PIO_mode = 0;
3176 1.30 bouyer }
3177 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3178 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
3179 1.30 bouyer ACER_IDETIM(chp->channel, drive),
3180 1.30 bouyer acer_pio[drvp->PIO_mode]);
3181 1.30 bouyer }
3182 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
3183 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3184 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
3185 1.30 bouyer if (idedma_ctl != 0) {
3186 1.30 bouyer /* Add software bits in status register */
3187 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3188 1.30 bouyer IDEDMA_CTL, idedma_ctl);
3189 1.30 bouyer }
3190 1.30 bouyer pciide_print_modes(cp);
3191 1.30 bouyer }
3192 1.30 bouyer
3193 1.41 bouyer int
3194 1.41 bouyer acer_pci_intr(arg)
3195 1.41 bouyer void *arg;
3196 1.41 bouyer {
3197 1.41 bouyer struct pciide_softc *sc = arg;
3198 1.41 bouyer struct pciide_channel *cp;
3199 1.41 bouyer struct channel_softc *wdc_cp;
3200 1.41 bouyer int i, rv, crv;
3201 1.41 bouyer u_int32_t chids;
3202 1.41 bouyer
3203 1.41 bouyer rv = 0;
3204 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
3205 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3206 1.41 bouyer cp = &sc->pciide_channels[i];
3207 1.41 bouyer wdc_cp = &cp->wdc_channel;
3208 1.41 bouyer /* If a compat channel skip. */
3209 1.41 bouyer if (cp->compat)
3210 1.41 bouyer continue;
3211 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
3212 1.41 bouyer crv = wdcintr(wdc_cp);
3213 1.41 bouyer if (crv == 0)
3214 1.41 bouyer printf("%s:%d: bogus intr\n",
3215 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3216 1.41 bouyer else
3217 1.41 bouyer rv = 1;
3218 1.41 bouyer }
3219 1.41 bouyer }
3220 1.41 bouyer return rv;
3221 1.41 bouyer }
3222 1.41 bouyer
3223 1.67 bouyer void
3224 1.67 bouyer hpt_chip_map(sc, pa)
3225 1.111 tsutsui struct pciide_softc *sc;
3226 1.67 bouyer struct pci_attach_args *pa;
3227 1.67 bouyer {
3228 1.67 bouyer struct pciide_channel *cp;
3229 1.67 bouyer int i, compatchan, revision;
3230 1.67 bouyer pcireg_t interface;
3231 1.67 bouyer bus_size_t cmdsize, ctlsize;
3232 1.67 bouyer
3233 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
3234 1.67 bouyer return;
3235 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
3236 1.114 bouyer printf(": Triones/Highpoint ");
3237 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3238 1.153 bouyer printf("HPT374 IDE Controller\n");
3239 1.153 bouyer else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
3240 1.153 bouyer if (revision == HPT370_REV)
3241 1.153 bouyer printf("HPT370 IDE Controller\n");
3242 1.153 bouyer else if (revision == HPT370A_REV)
3243 1.153 bouyer printf("HPT370A IDE Controller\n");
3244 1.153 bouyer else if (revision == HPT366_REV)
3245 1.153 bouyer printf("HPT366 IDE Controller\n");
3246 1.153 bouyer else
3247 1.153 bouyer printf("unknown HPT IDE controller rev %d\n", revision);
3248 1.153 bouyer } else
3249 1.153 bouyer printf("unknown HPT IDE controller 0x%x\n",
3250 1.153 bouyer sc->sc_pp->ide_product);
3251 1.67 bouyer
3252 1.67 bouyer /*
3253 1.67 bouyer * when the chip is in native mode it identifies itself as a
3254 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
3255 1.67 bouyer */
3256 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3257 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3258 1.67 bouyer } else {
3259 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3260 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
3261 1.153 bouyer if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3262 1.153 bouyer (revision == HPT370_REV || revision == HPT370A_REV)) ||
3263 1.153 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3264 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
3265 1.67 bouyer }
3266 1.67 bouyer
3267 1.67 bouyer printf("%s: bus-master DMA support present",
3268 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3269 1.67 bouyer pciide_mapreg_dma(sc, pa);
3270 1.67 bouyer printf("\n");
3271 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3272 1.67 bouyer WDC_CAPABILITY_MODE;
3273 1.67 bouyer if (sc->sc_dma_ok) {
3274 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3275 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3276 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3277 1.67 bouyer }
3278 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
3279 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
3280 1.67 bouyer
3281 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
3282 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3283 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3284 1.153 bouyer revision == HPT366_REV) {
3285 1.101 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3286 1.67 bouyer /*
3287 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
3288 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
3289 1.67 bouyer * with the real channel
3290 1.67 bouyer */
3291 1.67 bouyer if (pa->pa_function == 0) {
3292 1.67 bouyer compatchan = 0;
3293 1.67 bouyer } else if (pa->pa_function == 1) {
3294 1.67 bouyer compatchan = 1;
3295 1.67 bouyer } else {
3296 1.67 bouyer printf("%s: unexpected PCI function %d\n",
3297 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3298 1.67 bouyer return;
3299 1.67 bouyer }
3300 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
3301 1.67 bouyer } else {
3302 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
3303 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3304 1.153 bouyer sc->sc_wdcdev.UDMA_cap = 6;
3305 1.153 bouyer else
3306 1.153 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3307 1.67 bouyer }
3308 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3309 1.75 bouyer cp = &sc->pciide_channels[i];
3310 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
3311 1.67 bouyer compatchan = i;
3312 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
3313 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
3314 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
3315 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3316 1.67 bouyer continue;
3317 1.67 bouyer }
3318 1.67 bouyer }
3319 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
3320 1.67 bouyer continue;
3321 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
3322 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3323 1.67 bouyer &ctlsize, hpt_pci_intr);
3324 1.67 bouyer } else {
3325 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
3326 1.67 bouyer &cmdsize, &ctlsize);
3327 1.67 bouyer }
3328 1.67 bouyer if (cp->hw_ok == 0)
3329 1.67 bouyer return;
3330 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3331 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3332 1.67 bouyer wdcattach(&cp->wdc_channel);
3333 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
3334 1.67 bouyer }
3335 1.153 bouyer if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3336 1.153 bouyer (revision == HPT370_REV || revision == HPT370A_REV)) ||
3337 1.153 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
3338 1.81 bouyer /*
3339 1.153 bouyer * HPT370_REV and highter has a bit to disable interrupts,
3340 1.153 bouyer * make sure to clear it
3341 1.81 bouyer */
3342 1.81 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
3343 1.81 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
3344 1.81 bouyer ~HPT_CSEL_IRQDIS);
3345 1.81 bouyer }
3346 1.153 bouyer /* set clocks, etc (mandatory on 374, optional otherwise) */
3347 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3348 1.153 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
3349 1.153 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
3350 1.153 bouyer HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
3351 1.67 bouyer return;
3352 1.67 bouyer }
3353 1.67 bouyer
3354 1.67 bouyer void
3355 1.67 bouyer hpt_setup_channel(chp)
3356 1.67 bouyer struct channel_softc *chp;
3357 1.67 bouyer {
3358 1.111 tsutsui struct ata_drive_datas *drvp;
3359 1.67 bouyer int drive;
3360 1.67 bouyer int cable;
3361 1.67 bouyer u_int32_t before, after;
3362 1.67 bouyer u_int32_t idedma_ctl;
3363 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3364 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3365 1.67 bouyer
3366 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
3367 1.67 bouyer
3368 1.67 bouyer /* setup DMA if needed */
3369 1.67 bouyer pciide_channel_dma_setup(cp);
3370 1.67 bouyer
3371 1.67 bouyer idedma_ctl = 0;
3372 1.67 bouyer
3373 1.67 bouyer /* Per drive settings */
3374 1.67 bouyer for (drive = 0; drive < 2; drive++) {
3375 1.67 bouyer drvp = &chp->ch_drive[drive];
3376 1.67 bouyer /* If no drive, skip */
3377 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3378 1.67 bouyer continue;
3379 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
3380 1.67 bouyer HPT_IDETIM(chp->channel, drive));
3381 1.67 bouyer
3382 1.111 tsutsui /* add timing values, setup DMA if needed */
3383 1.111 tsutsui if (drvp->drive_flags & DRIVE_UDMA) {
3384 1.101 bouyer /* use Ultra/DMA */
3385 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3386 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
3387 1.67 bouyer drvp->UDMA_mode > 2)
3388 1.67 bouyer drvp->UDMA_mode = 2;
3389 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3390 1.153 bouyer ( (sc->sc_wdcdev.UDMA_cap == 6) ?
3391 1.153 bouyer hpt374_udma[drvp->UDMA_mode] :
3392 1.153 bouyer hpt370_udma[drvp->UDMA_mode]) :
3393 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
3394 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3395 1.111 tsutsui } else if (drvp->drive_flags & DRIVE_DMA) {
3396 1.111 tsutsui /*
3397 1.111 tsutsui * use Multiword DMA.
3398 1.111 tsutsui * Timings will be used for both PIO and DMA, so adjust
3399 1.111 tsutsui * DMA mode if needed
3400 1.111 tsutsui */
3401 1.111 tsutsui if (drvp->PIO_mode >= 3 &&
3402 1.111 tsutsui (drvp->DMA_mode + 2) > drvp->PIO_mode) {
3403 1.111 tsutsui drvp->DMA_mode = drvp->PIO_mode - 2;
3404 1.111 tsutsui }
3405 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3406 1.153 bouyer ( (sc->sc_wdcdev.UDMA_cap == 6) ?
3407 1.153 bouyer hpt374_dma[drvp->DMA_mode] :
3408 1.153 bouyer hpt370_dma[drvp->DMA_mode]) :
3409 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3410 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3411 1.111 tsutsui } else {
3412 1.67 bouyer /* PIO only */
3413 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3414 1.153 bouyer ( (sc->sc_wdcdev.UDMA_cap == 6) ?
3415 1.153 bouyer hpt374_pio[drvp->PIO_mode] :
3416 1.153 bouyer hpt370_pio[drvp->PIO_mode]) :
3417 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3418 1.67 bouyer }
3419 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3420 1.111 tsutsui HPT_IDETIM(chp->channel, drive), after);
3421 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3422 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3423 1.67 bouyer after, before), DEBUG_PROBE);
3424 1.67 bouyer }
3425 1.67 bouyer if (idedma_ctl != 0) {
3426 1.67 bouyer /* Add software bits in status register */
3427 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3428 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3429 1.67 bouyer }
3430 1.67 bouyer pciide_print_modes(cp);
3431 1.67 bouyer }
3432 1.67 bouyer
3433 1.67 bouyer int
3434 1.67 bouyer hpt_pci_intr(arg)
3435 1.67 bouyer void *arg;
3436 1.67 bouyer {
3437 1.67 bouyer struct pciide_softc *sc = arg;
3438 1.67 bouyer struct pciide_channel *cp;
3439 1.67 bouyer struct channel_softc *wdc_cp;
3440 1.67 bouyer int rv = 0;
3441 1.67 bouyer int dmastat, i, crv;
3442 1.67 bouyer
3443 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3444 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3445 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3446 1.143 bouyer if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
3447 1.143 bouyer IDEDMA_CTL_INTR)
3448 1.67 bouyer continue;
3449 1.67 bouyer cp = &sc->pciide_channels[i];
3450 1.67 bouyer wdc_cp = &cp->wdc_channel;
3451 1.67 bouyer crv = wdcintr(wdc_cp);
3452 1.67 bouyer if (crv == 0) {
3453 1.67 bouyer printf("%s:%d: bogus intr\n",
3454 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3455 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3456 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3457 1.67 bouyer } else
3458 1.67 bouyer rv = 1;
3459 1.67 bouyer }
3460 1.67 bouyer return rv;
3461 1.67 bouyer }
3462 1.67 bouyer
3463 1.67 bouyer
3464 1.108 bouyer /* Macros to test product */
3465 1.87 enami #define PDC_IS_262(sc) \
3466 1.87 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3467 1.87 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3468 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3469 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3470 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3471 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3472 1.108 bouyer #define PDC_IS_265(sc) \
3473 1.108 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3474 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3475 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3476 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3477 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3478 1.138 bouyer #define PDC_IS_268(sc) \
3479 1.138 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3480 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3481 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133)
3482 1.48 bouyer
3483 1.30 bouyer void
3484 1.41 bouyer pdc202xx_chip_map(sc, pa)
3485 1.111 tsutsui struct pciide_softc *sc;
3486 1.30 bouyer struct pci_attach_args *pa;
3487 1.41 bouyer {
3488 1.30 bouyer struct pciide_channel *cp;
3489 1.41 bouyer int channel;
3490 1.41 bouyer pcireg_t interface, st, mode;
3491 1.30 bouyer bus_size_t cmdsize, ctlsize;
3492 1.41 bouyer
3493 1.138 bouyer if (!PDC_IS_268(sc)) {
3494 1.138 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3495 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
3496 1.138 bouyer st), DEBUG_PROBE);
3497 1.138 bouyer }
3498 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3499 1.41 bouyer return;
3500 1.41 bouyer
3501 1.41 bouyer /* turn off RAID mode */
3502 1.138 bouyer if (!PDC_IS_268(sc))
3503 1.138 bouyer st &= ~PDC2xx_STATE_IDERAID;
3504 1.31 bouyer
3505 1.31 bouyer /*
3506 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3507 1.41 bouyer * mode. We have to fake interface
3508 1.31 bouyer */
3509 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3510 1.140 bouyer if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
3511 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3512 1.41 bouyer
3513 1.41 bouyer printf("%s: bus-master DMA support present",
3514 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3515 1.41 bouyer pciide_mapreg_dma(sc, pa);
3516 1.41 bouyer printf("\n");
3517 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3518 1.41 bouyer WDC_CAPABILITY_MODE;
3519 1.67 bouyer if (sc->sc_dma_ok) {
3520 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3521 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3522 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3523 1.67 bouyer }
3524 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3525 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3526 1.108 bouyer if (PDC_IS_265(sc))
3527 1.108 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3528 1.108 bouyer else if (PDC_IS_262(sc))
3529 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3530 1.41 bouyer else
3531 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3532 1.138 bouyer sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
3533 1.138 bouyer pdc20268_setup_channel : pdc202xx_setup_channel;
3534 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3535 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3536 1.41 bouyer
3537 1.138 bouyer if (!PDC_IS_268(sc)) {
3538 1.138 bouyer /* setup failsafe defaults */
3539 1.138 bouyer mode = 0;
3540 1.138 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3541 1.138 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3542 1.138 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3543 1.138 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3544 1.138 bouyer for (channel = 0;
3545 1.138 bouyer channel < sc->sc_wdcdev.nchannels;
3546 1.138 bouyer channel++) {
3547 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3548 1.138 bouyer "drive 0 initial timings 0x%x, now 0x%x\n",
3549 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3550 1.138 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3551 1.138 bouyer DEBUG_PROBE);
3552 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3553 1.138 bouyer PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
3554 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3555 1.138 bouyer "drive 1 initial timings 0x%x, now 0x%x\n",
3556 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3557 1.138 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3558 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3559 1.138 bouyer PDC2xx_TIM(channel, 1), mode);
3560 1.138 bouyer }
3561 1.138 bouyer
3562 1.138 bouyer mode = PDC2xx_SCR_DMA;
3563 1.138 bouyer if (PDC_IS_262(sc)) {
3564 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3565 1.138 bouyer } else {
3566 1.138 bouyer /* the BIOS set it up this way */
3567 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3568 1.138 bouyer }
3569 1.138 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3570 1.138 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3571 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, "
3572 1.138 bouyer "now 0x%x\n",
3573 1.138 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3574 1.138 bouyer PDC2xx_SCR),
3575 1.138 bouyer mode), DEBUG_PROBE);
3576 1.138 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3577 1.138 bouyer PDC2xx_SCR, mode);
3578 1.138 bouyer
3579 1.138 bouyer /* controller initial state register is OK even without BIOS */
3580 1.138 bouyer /* Set DMA mode to IDE DMA compatibility */
3581 1.138 bouyer mode =
3582 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3583 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
3584 1.41 bouyer DEBUG_PROBE);
3585 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3586 1.138 bouyer mode | 0x1);
3587 1.138 bouyer mode =
3588 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3589 1.138 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3590 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3591 1.138 bouyer mode | 0x1);
3592 1.41 bouyer }
3593 1.41 bouyer
3594 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3595 1.41 bouyer cp = &sc->pciide_channels[channel];
3596 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3597 1.41 bouyer continue;
3598 1.138 bouyer if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
3599 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3600 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3601 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3602 1.41 bouyer continue;
3603 1.41 bouyer }
3604 1.108 bouyer if (PDC_IS_265(sc))
3605 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3606 1.108 bouyer pdc20265_pci_intr);
3607 1.108 bouyer else
3608 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3609 1.108 bouyer pdc202xx_pci_intr);
3610 1.41 bouyer if (cp->hw_ok == 0)
3611 1.41 bouyer continue;
3612 1.138 bouyer if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
3613 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3614 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3615 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3616 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
3617 1.41 bouyer }
3618 1.138 bouyer if (!PDC_IS_268(sc)) {
3619 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
3620 1.138 bouyer "0x%x\n", st), DEBUG_PROBE);
3621 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3622 1.138 bouyer }
3623 1.41 bouyer return;
3624 1.41 bouyer }
3625 1.41 bouyer
3626 1.41 bouyer void
3627 1.41 bouyer pdc202xx_setup_channel(chp)
3628 1.41 bouyer struct channel_softc *chp;
3629 1.41 bouyer {
3630 1.111 tsutsui struct ata_drive_datas *drvp;
3631 1.41 bouyer int drive;
3632 1.48 bouyer pcireg_t mode, st;
3633 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3634 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3635 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3636 1.48 bouyer int channel = chp->channel;
3637 1.41 bouyer
3638 1.41 bouyer /* setup DMA if needed */
3639 1.41 bouyer pciide_channel_dma_setup(cp);
3640 1.30 bouyer
3641 1.41 bouyer idedma_ctl = 0;
3642 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
3643 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3644 1.108 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
3645 1.108 bouyer DEBUG_PROBE);
3646 1.48 bouyer
3647 1.48 bouyer /* Per channel settings */
3648 1.48 bouyer if (PDC_IS_262(sc)) {
3649 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3650 1.48 bouyer PDC262_U66);
3651 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3652 1.141 bouyer /* Trim UDMA mode */
3653 1.69 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3654 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3655 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3656 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3657 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3658 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3659 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3660 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3661 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3662 1.48 bouyer }
3663 1.48 bouyer /* Set U66 if needed */
3664 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3665 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3666 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3667 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3668 1.48 bouyer scr |= PDC262_U66_EN(channel);
3669 1.48 bouyer else
3670 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3671 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3672 1.48 bouyer PDC262_U66, scr);
3673 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
3674 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, channel,
3675 1.108 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3676 1.108 bouyer PDC262_ATAPI(channel))), DEBUG_PROBE);
3677 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3678 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3679 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3680 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3681 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3682 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3683 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3684 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3685 1.48 bouyer atapi = 0;
3686 1.48 bouyer else
3687 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3688 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3689 1.48 bouyer PDC262_ATAPI(channel), atapi);
3690 1.48 bouyer }
3691 1.48 bouyer }
3692 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3693 1.41 bouyer drvp = &chp->ch_drive[drive];
3694 1.41 bouyer /* If no drive, skip */
3695 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3696 1.41 bouyer continue;
3697 1.48 bouyer mode = 0;
3698 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3699 1.101 bouyer /* use Ultra/DMA */
3700 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3701 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3702 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3703 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3704 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3705 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3706 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3707 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3708 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3709 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3710 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3711 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3712 1.41 bouyer } else {
3713 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3714 1.41 bouyer pdc2xx_dma_mb[0]);
3715 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3716 1.41 bouyer pdc2xx_dma_mc[0]);
3717 1.41 bouyer }
3718 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3719 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3720 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3721 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3722 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3723 1.48 bouyer if (drvp->PIO_mode >= 3) {
3724 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3725 1.48 bouyer if (drive == 0)
3726 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3727 1.48 bouyer }
3728 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3729 1.41 bouyer "timings 0x%x\n",
3730 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3731 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3732 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3733 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3734 1.41 bouyer }
3735 1.138 bouyer if (idedma_ctl != 0) {
3736 1.138 bouyer /* Add software bits in status register */
3737 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3738 1.138 bouyer IDEDMA_CTL, idedma_ctl);
3739 1.138 bouyer }
3740 1.138 bouyer pciide_print_modes(cp);
3741 1.138 bouyer }
3742 1.138 bouyer
3743 1.138 bouyer void
3744 1.138 bouyer pdc20268_setup_channel(chp)
3745 1.138 bouyer struct channel_softc *chp;
3746 1.138 bouyer {
3747 1.138 bouyer struct ata_drive_datas *drvp;
3748 1.138 bouyer int drive;
3749 1.138 bouyer u_int32_t idedma_ctl;
3750 1.138 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3751 1.138 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3752 1.138 bouyer int u100;
3753 1.138 bouyer
3754 1.138 bouyer /* setup DMA if needed */
3755 1.138 bouyer pciide_channel_dma_setup(cp);
3756 1.138 bouyer
3757 1.138 bouyer idedma_ctl = 0;
3758 1.138 bouyer
3759 1.138 bouyer /* I don't know what this is for, FreeBSD does it ... */
3760 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3761 1.138 bouyer IDEDMA_CMD + 0x1, 0x0b);
3762 1.138 bouyer
3763 1.138 bouyer /*
3764 1.138 bouyer * I don't know what this is for; FreeBSD checks this ... this is not
3765 1.138 bouyer * cable type detect.
3766 1.138 bouyer */
3767 1.138 bouyer u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3768 1.138 bouyer IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
3769 1.138 bouyer
3770 1.138 bouyer for (drive = 0; drive < 2; drive++) {
3771 1.138 bouyer drvp = &chp->ch_drive[drive];
3772 1.138 bouyer /* If no drive, skip */
3773 1.138 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3774 1.138 bouyer continue;
3775 1.138 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3776 1.138 bouyer /* use Ultra/DMA */
3777 1.138 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3778 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3779 1.138 bouyer if (drvp->UDMA_mode > 2 && u100 == 0)
3780 1.138 bouyer drvp->UDMA_mode = 2;
3781 1.138 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3782 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3783 1.138 bouyer }
3784 1.138 bouyer }
3785 1.138 bouyer /* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
3786 1.41 bouyer if (idedma_ctl != 0) {
3787 1.41 bouyer /* Add software bits in status register */
3788 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3789 1.41 bouyer IDEDMA_CTL, idedma_ctl);
3790 1.30 bouyer }
3791 1.41 bouyer pciide_print_modes(cp);
3792 1.41 bouyer }
3793 1.41 bouyer
3794 1.41 bouyer int
3795 1.41 bouyer pdc202xx_pci_intr(arg)
3796 1.41 bouyer void *arg;
3797 1.41 bouyer {
3798 1.41 bouyer struct pciide_softc *sc = arg;
3799 1.41 bouyer struct pciide_channel *cp;
3800 1.41 bouyer struct channel_softc *wdc_cp;
3801 1.41 bouyer int i, rv, crv;
3802 1.41 bouyer u_int32_t scr;
3803 1.30 bouyer
3804 1.41 bouyer rv = 0;
3805 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3806 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3807 1.41 bouyer cp = &sc->pciide_channels[i];
3808 1.41 bouyer wdc_cp = &cp->wdc_channel;
3809 1.41 bouyer /* If a compat channel skip. */
3810 1.41 bouyer if (cp->compat)
3811 1.41 bouyer continue;
3812 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
3813 1.41 bouyer crv = wdcintr(wdc_cp);
3814 1.41 bouyer if (crv == 0)
3815 1.108 bouyer printf("%s:%d: bogus intr (reg 0x%x)\n",
3816 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
3817 1.41 bouyer else
3818 1.41 bouyer rv = 1;
3819 1.41 bouyer }
3820 1.108 bouyer }
3821 1.108 bouyer return rv;
3822 1.108 bouyer }
3823 1.108 bouyer
3824 1.108 bouyer int
3825 1.108 bouyer pdc20265_pci_intr(arg)
3826 1.108 bouyer void *arg;
3827 1.108 bouyer {
3828 1.108 bouyer struct pciide_softc *sc = arg;
3829 1.108 bouyer struct pciide_channel *cp;
3830 1.108 bouyer struct channel_softc *wdc_cp;
3831 1.108 bouyer int i, rv, crv;
3832 1.108 bouyer u_int32_t dmastat;
3833 1.108 bouyer
3834 1.108 bouyer rv = 0;
3835 1.108 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3836 1.108 bouyer cp = &sc->pciide_channels[i];
3837 1.108 bouyer wdc_cp = &cp->wdc_channel;
3838 1.108 bouyer /* If a compat channel skip. */
3839 1.108 bouyer if (cp->compat)
3840 1.108 bouyer continue;
3841 1.108 bouyer /*
3842 1.108 bouyer * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
3843 1.108 bouyer * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
3844 1.108 bouyer * So use it instead (requires 2 reg reads instead of 1,
3845 1.108 bouyer * but we can't do it another way).
3846 1.108 bouyer */
3847 1.108 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot,
3848 1.108 bouyer sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3849 1.108 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
3850 1.108 bouyer continue;
3851 1.108 bouyer crv = wdcintr(wdc_cp);
3852 1.108 bouyer if (crv == 0)
3853 1.108 bouyer printf("%s:%d: bogus intr\n",
3854 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3855 1.108 bouyer else
3856 1.108 bouyer rv = 1;
3857 1.15 bouyer }
3858 1.41 bouyer return rv;
3859 1.59 scw }
3860 1.59 scw
3861 1.59 scw void
3862 1.59 scw opti_chip_map(sc, pa)
3863 1.59 scw struct pciide_softc *sc;
3864 1.59 scw struct pci_attach_args *pa;
3865 1.59 scw {
3866 1.59 scw struct pciide_channel *cp;
3867 1.59 scw bus_size_t cmdsize, ctlsize;
3868 1.59 scw pcireg_t interface;
3869 1.59 scw u_int8_t init_ctrl;
3870 1.59 scw int channel;
3871 1.59 scw
3872 1.59 scw if (pciide_chipen(sc, pa) == 0)
3873 1.59 scw return;
3874 1.59 scw printf("%s: bus-master DMA support present",
3875 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
3876 1.120 scw
3877 1.120 scw /*
3878 1.120 scw * XXXSCW:
3879 1.120 scw * There seem to be a couple of buggy revisions/implementations
3880 1.120 scw * of the OPTi pciide chipset. This kludge seems to fix one of
3881 1.120 scw * the reported problems (PR/11644) but still fails for the
3882 1.120 scw * other (PR/13151), although the latter may be due to other
3883 1.120 scw * issues too...
3884 1.120 scw */
3885 1.120 scw if (PCI_REVISION(pa->pa_class) <= 0x12) {
3886 1.120 scw printf(" but disabled due to chip rev. <= 0x12");
3887 1.120 scw sc->sc_dma_ok = 0;
3888 1.152 aymeric } else
3889 1.120 scw pciide_mapreg_dma(sc, pa);
3890 1.152 aymeric
3891 1.59 scw printf("\n");
3892 1.59 scw
3893 1.152 aymeric sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
3894 1.152 aymeric WDC_CAPABILITY_MODE;
3895 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
3896 1.59 scw if (sc->sc_dma_ok) {
3897 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3898 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3899 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
3900 1.59 scw }
3901 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
3902 1.59 scw
3903 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
3904 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3905 1.59 scw
3906 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3907 1.59 scw OPTI_REG_INIT_CONTROL);
3908 1.59 scw
3909 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3910 1.59 scw
3911 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3912 1.59 scw cp = &sc->pciide_channels[channel];
3913 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
3914 1.59 scw continue;
3915 1.59 scw if (channel == 1 &&
3916 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3917 1.59 scw printf("%s: %s channel ignored (disabled)\n",
3918 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3919 1.59 scw continue;
3920 1.59 scw }
3921 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3922 1.59 scw pciide_pci_intr);
3923 1.59 scw if (cp->hw_ok == 0)
3924 1.59 scw continue;
3925 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
3926 1.59 scw if (cp->hw_ok == 0)
3927 1.59 scw continue;
3928 1.59 scw opti_setup_channel(&cp->wdc_channel);
3929 1.59 scw }
3930 1.59 scw }
3931 1.59 scw
3932 1.59 scw void
3933 1.59 scw opti_setup_channel(chp)
3934 1.59 scw struct channel_softc *chp;
3935 1.59 scw {
3936 1.59 scw struct ata_drive_datas *drvp;
3937 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
3938 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3939 1.66 scw int drive, spd;
3940 1.59 scw int mode[2];
3941 1.59 scw u_int8_t rv, mr;
3942 1.59 scw
3943 1.59 scw /*
3944 1.59 scw * The `Delay' and `Address Setup Time' fields of the
3945 1.59 scw * Miscellaneous Register are always zero initially.
3946 1.59 scw */
3947 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3948 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
3949 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
3950 1.59 scw OPTI_MISC_INDEX_MASK);
3951 1.59 scw
3952 1.59 scw /* Prime the control register before setting timing values */
3953 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3954 1.59 scw
3955 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
3956 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3957 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
3958 1.66 scw
3959 1.59 scw /* setup DMA if needed */
3960 1.59 scw pciide_channel_dma_setup(cp);
3961 1.59 scw
3962 1.59 scw for (drive = 0; drive < 2; drive++) {
3963 1.59 scw drvp = &chp->ch_drive[drive];
3964 1.59 scw /* If no drive, skip */
3965 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
3966 1.59 scw mode[drive] = -1;
3967 1.59 scw continue;
3968 1.59 scw }
3969 1.59 scw
3970 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3971 1.59 scw /*
3972 1.59 scw * Timings will be used for both PIO and DMA,
3973 1.59 scw * so adjust DMA mode if needed
3974 1.59 scw */
3975 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3976 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3977 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3978 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3979 1.59 scw drvp->PIO_mode - 2 : 0;
3980 1.59 scw if (drvp->DMA_mode == 0)
3981 1.59 scw drvp->PIO_mode = 0;
3982 1.59 scw
3983 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3984 1.59 scw } else
3985 1.59 scw mode[drive] = drvp->PIO_mode;
3986 1.59 scw
3987 1.59 scw if (drive && mode[0] >= 0 &&
3988 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3989 1.59 scw /*
3990 1.59 scw * Can't have two drives using different values
3991 1.59 scw * for `Address Setup Time'.
3992 1.59 scw * Slow down the faster drive to compensate.
3993 1.59 scw */
3994 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
3995 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
3996 1.59 scw
3997 1.59 scw mode[d] = mode[1-d];
3998 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3999 1.59 scw chp->ch_drive[d].DMA_mode = 0;
4000 1.152 aymeric chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
4001 1.59 scw }
4002 1.59 scw }
4003 1.59 scw
4004 1.59 scw for (drive = 0; drive < 2; drive++) {
4005 1.59 scw int m;
4006 1.59 scw if ((m = mode[drive]) < 0)
4007 1.59 scw continue;
4008 1.59 scw
4009 1.59 scw /* Set the Address Setup Time and select appropriate index */
4010 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
4011 1.59 scw rv |= OPTI_MISC_INDEX(drive);
4012 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
4013 1.59 scw
4014 1.59 scw /* Set the pulse width and recovery timing parameters */
4015 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
4016 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
4017 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
4018 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
4019 1.59 scw
4020 1.59 scw /* Set the Enhanced Mode register appropriately */
4021 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
4022 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
4023 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
4024 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
4025 1.59 scw }
4026 1.59 scw
4027 1.59 scw /* Finally, enable the timings */
4028 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
4029 1.59 scw
4030 1.59 scw pciide_print_modes(cp);
4031 1.112 tsutsui }
4032 1.112 tsutsui
4033 1.112 tsutsui #define ACARD_IS_850(sc) \
4034 1.112 tsutsui ((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
4035 1.112 tsutsui
4036 1.112 tsutsui void
4037 1.112 tsutsui acard_chip_map(sc, pa)
4038 1.112 tsutsui struct pciide_softc *sc;
4039 1.112 tsutsui struct pci_attach_args *pa;
4040 1.112 tsutsui {
4041 1.112 tsutsui struct pciide_channel *cp;
4042 1.118 bouyer int i;
4043 1.112 tsutsui pcireg_t interface;
4044 1.112 tsutsui bus_size_t cmdsize, ctlsize;
4045 1.112 tsutsui
4046 1.112 tsutsui if (pciide_chipen(sc, pa) == 0)
4047 1.112 tsutsui return;
4048 1.112 tsutsui
4049 1.112 tsutsui /*
4050 1.112 tsutsui * when the chip is in native mode it identifies itself as a
4051 1.112 tsutsui * 'misc mass storage'. Fake interface in this case.
4052 1.112 tsutsui */
4053 1.112 tsutsui if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
4054 1.112 tsutsui interface = PCI_INTERFACE(pa->pa_class);
4055 1.112 tsutsui } else {
4056 1.112 tsutsui interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
4057 1.112 tsutsui PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
4058 1.112 tsutsui }
4059 1.112 tsutsui
4060 1.112 tsutsui printf("%s: bus-master DMA support present",
4061 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname);
4062 1.112 tsutsui pciide_mapreg_dma(sc, pa);
4063 1.112 tsutsui printf("\n");
4064 1.112 tsutsui sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4065 1.112 tsutsui WDC_CAPABILITY_MODE;
4066 1.112 tsutsui
4067 1.112 tsutsui if (sc->sc_dma_ok) {
4068 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4069 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4070 1.112 tsutsui sc->sc_wdcdev.irqack = pciide_irqack;
4071 1.112 tsutsui }
4072 1.112 tsutsui sc->sc_wdcdev.PIO_cap = 4;
4073 1.112 tsutsui sc->sc_wdcdev.DMA_cap = 2;
4074 1.112 tsutsui sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
4075 1.112 tsutsui
4076 1.112 tsutsui sc->sc_wdcdev.set_modes = acard_setup_channel;
4077 1.112 tsutsui sc->sc_wdcdev.channels = sc->wdc_chanarray;
4078 1.112 tsutsui sc->sc_wdcdev.nchannels = 2;
4079 1.112 tsutsui
4080 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4081 1.112 tsutsui cp = &sc->pciide_channels[i];
4082 1.112 tsutsui if (pciide_chansetup(sc, i, interface) == 0)
4083 1.112 tsutsui continue;
4084 1.112 tsutsui if (interface & PCIIDE_INTERFACE_PCI(i)) {
4085 1.112 tsutsui cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
4086 1.112 tsutsui &ctlsize, pciide_pci_intr);
4087 1.112 tsutsui } else {
4088 1.118 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
4089 1.112 tsutsui &cmdsize, &ctlsize);
4090 1.112 tsutsui }
4091 1.112 tsutsui if (cp->hw_ok == 0)
4092 1.112 tsutsui return;
4093 1.112 tsutsui cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
4094 1.112 tsutsui cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
4095 1.112 tsutsui wdcattach(&cp->wdc_channel);
4096 1.112 tsutsui acard_setup_channel(&cp->wdc_channel);
4097 1.112 tsutsui }
4098 1.112 tsutsui if (!ACARD_IS_850(sc)) {
4099 1.112 tsutsui u_int32_t reg;
4100 1.112 tsutsui reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
4101 1.112 tsutsui reg &= ~ATP860_CTRL_INT;
4102 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
4103 1.112 tsutsui }
4104 1.112 tsutsui }
4105 1.112 tsutsui
4106 1.112 tsutsui void
4107 1.112 tsutsui acard_setup_channel(chp)
4108 1.112 tsutsui struct channel_softc *chp;
4109 1.112 tsutsui {
4110 1.112 tsutsui struct ata_drive_datas *drvp;
4111 1.112 tsutsui struct pciide_channel *cp = (struct pciide_channel*)chp;
4112 1.112 tsutsui struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4113 1.112 tsutsui int channel = chp->channel;
4114 1.112 tsutsui int drive;
4115 1.112 tsutsui u_int32_t idetime, udma_mode;
4116 1.112 tsutsui u_int32_t idedma_ctl;
4117 1.112 tsutsui
4118 1.112 tsutsui /* setup DMA if needed */
4119 1.112 tsutsui pciide_channel_dma_setup(cp);
4120 1.112 tsutsui
4121 1.112 tsutsui if (ACARD_IS_850(sc)) {
4122 1.112 tsutsui idetime = 0;
4123 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
4124 1.112 tsutsui udma_mode &= ~ATP850_UDMA_MASK(channel);
4125 1.112 tsutsui } else {
4126 1.112 tsutsui idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
4127 1.112 tsutsui idetime &= ~ATP860_SETTIME_MASK(channel);
4128 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
4129 1.112 tsutsui udma_mode &= ~ATP860_UDMA_MASK(channel);
4130 1.128 tsutsui
4131 1.128 tsutsui /* check 80 pins cable */
4132 1.128 tsutsui if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
4133 1.128 tsutsui (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
4134 1.128 tsutsui if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4135 1.128 tsutsui & ATP860_CTRL_80P(chp->channel)) {
4136 1.128 tsutsui if (chp->ch_drive[0].UDMA_mode > 2)
4137 1.128 tsutsui chp->ch_drive[0].UDMA_mode = 2;
4138 1.128 tsutsui if (chp->ch_drive[1].UDMA_mode > 2)
4139 1.128 tsutsui chp->ch_drive[1].UDMA_mode = 2;
4140 1.128 tsutsui }
4141 1.128 tsutsui }
4142 1.112 tsutsui }
4143 1.112 tsutsui
4144 1.112 tsutsui idedma_ctl = 0;
4145 1.112 tsutsui
4146 1.112 tsutsui /* Per drive settings */
4147 1.112 tsutsui for (drive = 0; drive < 2; drive++) {
4148 1.112 tsutsui drvp = &chp->ch_drive[drive];
4149 1.112 tsutsui /* If no drive, skip */
4150 1.112 tsutsui if ((drvp->drive_flags & DRIVE) == 0)
4151 1.112 tsutsui continue;
4152 1.112 tsutsui /* add timing values, setup DMA if needed */
4153 1.112 tsutsui if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4154 1.112 tsutsui (drvp->drive_flags & DRIVE_UDMA)) {
4155 1.112 tsutsui /* use Ultra/DMA */
4156 1.112 tsutsui if (ACARD_IS_850(sc)) {
4157 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4158 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4159 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4160 1.112 tsutsui udma_mode |= ATP850_UDMA_MODE(channel, drive,
4161 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4162 1.112 tsutsui } else {
4163 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4164 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4165 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4166 1.112 tsutsui udma_mode |= ATP860_UDMA_MODE(channel, drive,
4167 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4168 1.112 tsutsui }
4169 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4170 1.112 tsutsui } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4171 1.112 tsutsui (drvp->drive_flags & DRIVE_DMA)) {
4172 1.112 tsutsui /* use Multiword DMA */
4173 1.112 tsutsui drvp->drive_flags &= ~DRIVE_UDMA;
4174 1.112 tsutsui if (ACARD_IS_850(sc)) {
4175 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4176 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4177 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4178 1.112 tsutsui } else {
4179 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4180 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4181 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4182 1.112 tsutsui }
4183 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4184 1.112 tsutsui } else {
4185 1.112 tsutsui /* PIO only */
4186 1.112 tsutsui drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
4187 1.112 tsutsui if (ACARD_IS_850(sc)) {
4188 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4189 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4190 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4191 1.112 tsutsui } else {
4192 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4193 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4194 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4195 1.112 tsutsui }
4196 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
4197 1.112 tsutsui pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4198 1.112 tsutsui | ATP8x0_CTRL_EN(channel));
4199 1.112 tsutsui }
4200 1.112 tsutsui }
4201 1.112 tsutsui
4202 1.112 tsutsui if (idedma_ctl != 0) {
4203 1.112 tsutsui /* Add software bits in status register */
4204 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4205 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
4206 1.112 tsutsui }
4207 1.112 tsutsui pciide_print_modes(cp);
4208 1.112 tsutsui
4209 1.112 tsutsui if (ACARD_IS_850(sc)) {
4210 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag,
4211 1.112 tsutsui ATP850_IDETIME(channel), idetime);
4212 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
4213 1.112 tsutsui } else {
4214 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
4215 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
4216 1.112 tsutsui }
4217 1.112 tsutsui }
4218 1.112 tsutsui
4219 1.112 tsutsui int
4220 1.112 tsutsui acard_pci_intr(arg)
4221 1.112 tsutsui void *arg;
4222 1.112 tsutsui {
4223 1.112 tsutsui struct pciide_softc *sc = arg;
4224 1.112 tsutsui struct pciide_channel *cp;
4225 1.112 tsutsui struct channel_softc *wdc_cp;
4226 1.112 tsutsui int rv = 0;
4227 1.112 tsutsui int dmastat, i, crv;
4228 1.112 tsutsui
4229 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4230 1.112 tsutsui dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4231 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4232 1.112 tsutsui if ((dmastat & IDEDMA_CTL_INTR) == 0)
4233 1.112 tsutsui continue;
4234 1.112 tsutsui cp = &sc->pciide_channels[i];
4235 1.112 tsutsui wdc_cp = &cp->wdc_channel;
4236 1.112 tsutsui if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
4237 1.112 tsutsui (void)wdcintr(wdc_cp);
4238 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4239 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4240 1.112 tsutsui continue;
4241 1.112 tsutsui }
4242 1.112 tsutsui crv = wdcintr(wdc_cp);
4243 1.112 tsutsui if (crv == 0)
4244 1.112 tsutsui printf("%s:%d: bogus intr\n",
4245 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname, i);
4246 1.112 tsutsui else if (crv == 1)
4247 1.112 tsutsui rv = 1;
4248 1.112 tsutsui else if (rv == 0)
4249 1.112 tsutsui rv = crv;
4250 1.112 tsutsui }
4251 1.112 tsutsui return rv;
4252 1.146 thorpej }
4253 1.146 thorpej
4254 1.146 thorpej static int
4255 1.146 thorpej sl82c105_bugchk(struct pci_attach_args *pa)
4256 1.146 thorpej {
4257 1.146 thorpej
4258 1.146 thorpej if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
4259 1.146 thorpej PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
4260 1.146 thorpej return (0);
4261 1.146 thorpej
4262 1.146 thorpej if (PCI_REVISION(pa->pa_class) <= 0x05)
4263 1.146 thorpej return (1);
4264 1.146 thorpej
4265 1.146 thorpej return (0);
4266 1.146 thorpej }
4267 1.146 thorpej
4268 1.146 thorpej void
4269 1.146 thorpej sl82c105_chip_map(sc, pa)
4270 1.146 thorpej struct pciide_softc *sc;
4271 1.146 thorpej struct pci_attach_args *pa;
4272 1.146 thorpej {
4273 1.146 thorpej struct pciide_channel *cp;
4274 1.146 thorpej bus_size_t cmdsize, ctlsize;
4275 1.146 thorpej pcireg_t interface, idecr;
4276 1.146 thorpej int channel;
4277 1.146 thorpej
4278 1.146 thorpej if (pciide_chipen(sc, pa) == 0)
4279 1.146 thorpej return;
4280 1.146 thorpej
4281 1.146 thorpej printf("%s: bus-master DMA support present",
4282 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
4283 1.146 thorpej
4284 1.146 thorpej /*
4285 1.146 thorpej * Check to see if we're part of the Winbond 83c553 Southbridge.
4286 1.146 thorpej * If so, we need to disable DMA on rev. <= 5 of that chip.
4287 1.146 thorpej */
4288 1.146 thorpej if (pci_find_device(pa, sl82c105_bugchk)) {
4289 1.146 thorpej printf(" but disabled due to 83c553 rev. <= 0x05");
4290 1.146 thorpej sc->sc_dma_ok = 0;
4291 1.146 thorpej } else
4292 1.146 thorpej pciide_mapreg_dma(sc, pa);
4293 1.146 thorpej printf("\n");
4294 1.146 thorpej
4295 1.146 thorpej sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
4296 1.146 thorpej WDC_CAPABILITY_MODE;
4297 1.146 thorpej sc->sc_wdcdev.PIO_cap = 4;
4298 1.146 thorpej if (sc->sc_dma_ok) {
4299 1.146 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
4300 1.146 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
4301 1.146 thorpej sc->sc_wdcdev.DMA_cap = 2;
4302 1.146 thorpej }
4303 1.146 thorpej sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
4304 1.146 thorpej
4305 1.146 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
4306 1.146 thorpej sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
4307 1.146 thorpej
4308 1.146 thorpej idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
4309 1.146 thorpej
4310 1.146 thorpej interface = PCI_INTERFACE(pa->pa_class);
4311 1.146 thorpej
4312 1.146 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4313 1.146 thorpej cp = &sc->pciide_channels[channel];
4314 1.146 thorpej if (pciide_chansetup(sc, channel, interface) == 0)
4315 1.146 thorpej continue;
4316 1.146 thorpej if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
4317 1.146 thorpej (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
4318 1.146 thorpej printf("%s: %s channel ignored (disabled)\n",
4319 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
4320 1.146 thorpej continue;
4321 1.146 thorpej }
4322 1.146 thorpej pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4323 1.146 thorpej pciide_pci_intr);
4324 1.146 thorpej if (cp->hw_ok == 0)
4325 1.146 thorpej continue;
4326 1.146 thorpej pciide_map_compat_intr(pa, cp, channel, interface);
4327 1.146 thorpej if (cp->hw_ok == 0)
4328 1.146 thorpej continue;
4329 1.146 thorpej sl82c105_setup_channel(&cp->wdc_channel);
4330 1.146 thorpej }
4331 1.146 thorpej }
4332 1.146 thorpej
4333 1.146 thorpej void
4334 1.146 thorpej sl82c105_setup_channel(chp)
4335 1.146 thorpej struct channel_softc *chp;
4336 1.146 thorpej {
4337 1.146 thorpej struct ata_drive_datas *drvp;
4338 1.146 thorpej struct pciide_channel *cp = (struct pciide_channel*)chp;
4339 1.146 thorpej struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4340 1.146 thorpej int pxdx_reg, drive;
4341 1.146 thorpej pcireg_t pxdx;
4342 1.146 thorpej
4343 1.146 thorpej /* Set up DMA if needed. */
4344 1.146 thorpej pciide_channel_dma_setup(cp);
4345 1.146 thorpej
4346 1.146 thorpej for (drive = 0; drive < 2; drive++) {
4347 1.146 thorpej pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
4348 1.146 thorpej : SYMPH_P1D0CR) + (drive * 4);
4349 1.146 thorpej
4350 1.146 thorpej pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
4351 1.146 thorpej
4352 1.146 thorpej pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
4353 1.146 thorpej pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
4354 1.146 thorpej
4355 1.146 thorpej drvp = &chp->ch_drive[drive];
4356 1.146 thorpej /* If no drive, skip. */
4357 1.146 thorpej if ((drvp->drive_flags & DRIVE) == 0) {
4358 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
4359 1.146 thorpej continue;
4360 1.146 thorpej }
4361 1.146 thorpej
4362 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
4363 1.146 thorpej /*
4364 1.146 thorpej * Timings will be used for both PIO and DMA,
4365 1.146 thorpej * so adjust DMA mode if needed.
4366 1.146 thorpej */
4367 1.146 thorpej if (drvp->PIO_mode >= 3) {
4368 1.146 thorpej if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
4369 1.146 thorpej drvp->DMA_mode = drvp->PIO_mode - 2;
4370 1.146 thorpej if (drvp->DMA_mode < 1) {
4371 1.146 thorpej /*
4372 1.146 thorpej * Can't mix both PIO and DMA.
4373 1.146 thorpej * Disable DMA.
4374 1.146 thorpej */
4375 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
4376 1.146 thorpej }
4377 1.146 thorpej } else {
4378 1.146 thorpej /*
4379 1.146 thorpej * Can't mix both PIO and DMA. Disable
4380 1.146 thorpej * DMA.
4381 1.146 thorpej */
4382 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
4383 1.146 thorpej }
4384 1.146 thorpej }
4385 1.146 thorpej
4386 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
4387 1.146 thorpej /* Use multi-word DMA. */
4388 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
4389 1.146 thorpej PxDx_CMD_ON_SHIFT;
4390 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
4391 1.146 thorpej } else {
4392 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
4393 1.146 thorpej PxDx_CMD_ON_SHIFT;
4394 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
4395 1.146 thorpej }
4396 1.146 thorpej
4397 1.146 thorpej /* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
4398 1.146 thorpej
4399 1.146 thorpej /* ...and set the mode for this drive. */
4400 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
4401 1.146 thorpej }
4402 1.146 thorpej
4403 1.146 thorpej pciide_print_modes(cp);
4404 1.149 mycroft }
4405 1.149 mycroft
4406 1.149 mycroft void
4407 1.149 mycroft serverworks_chip_map(sc, pa)
4408 1.149 mycroft struct pciide_softc *sc;
4409 1.149 mycroft struct pci_attach_args *pa;
4410 1.149 mycroft {
4411 1.149 mycroft struct pciide_channel *cp;
4412 1.149 mycroft pcireg_t interface = PCI_INTERFACE(pa->pa_class);
4413 1.149 mycroft pcitag_t pcib_tag;
4414 1.149 mycroft int channel;
4415 1.149 mycroft bus_size_t cmdsize, ctlsize;
4416 1.149 mycroft
4417 1.149 mycroft if (pciide_chipen(sc, pa) == 0)
4418 1.149 mycroft return;
4419 1.149 mycroft
4420 1.149 mycroft printf("%s: bus-master DMA support present",
4421 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname);
4422 1.149 mycroft pciide_mapreg_dma(sc, pa);
4423 1.149 mycroft printf("\n");
4424 1.149 mycroft sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4425 1.149 mycroft WDC_CAPABILITY_MODE;
4426 1.149 mycroft
4427 1.149 mycroft if (sc->sc_dma_ok) {
4428 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4429 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4430 1.149 mycroft sc->sc_wdcdev.irqack = pciide_irqack;
4431 1.149 mycroft }
4432 1.149 mycroft sc->sc_wdcdev.PIO_cap = 4;
4433 1.149 mycroft sc->sc_wdcdev.DMA_cap = 2;
4434 1.149 mycroft switch (sc->sc_pp->ide_product) {
4435 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
4436 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 2;
4437 1.149 mycroft break;
4438 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
4439 1.149 mycroft if (PCI_REVISION(pa->pa_class) < 0x92)
4440 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 4;
4441 1.149 mycroft else
4442 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 5;
4443 1.149 mycroft break;
4444 1.149 mycroft }
4445 1.149 mycroft
4446 1.149 mycroft sc->sc_wdcdev.set_modes = serverworks_setup_channel;
4447 1.149 mycroft sc->sc_wdcdev.channels = sc->wdc_chanarray;
4448 1.149 mycroft sc->sc_wdcdev.nchannels = 2;
4449 1.149 mycroft
4450 1.149 mycroft for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4451 1.149 mycroft cp = &sc->pciide_channels[channel];
4452 1.149 mycroft if (pciide_chansetup(sc, channel, interface) == 0)
4453 1.149 mycroft continue;
4454 1.149 mycroft pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4455 1.149 mycroft serverworks_pci_intr);
4456 1.149 mycroft if (cp->hw_ok == 0)
4457 1.149 mycroft return;
4458 1.149 mycroft pciide_map_compat_intr(pa, cp, channel, interface);
4459 1.149 mycroft if (cp->hw_ok == 0)
4460 1.149 mycroft return;
4461 1.149 mycroft serverworks_setup_channel(&cp->wdc_channel);
4462 1.149 mycroft }
4463 1.149 mycroft
4464 1.149 mycroft pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
4465 1.149 mycroft pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
4466 1.149 mycroft (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
4467 1.149 mycroft }
4468 1.149 mycroft
4469 1.149 mycroft void
4470 1.149 mycroft serverworks_setup_channel(chp)
4471 1.149 mycroft struct channel_softc *chp;
4472 1.149 mycroft {
4473 1.149 mycroft struct ata_drive_datas *drvp;
4474 1.149 mycroft struct pciide_channel *cp = (struct pciide_channel*)chp;
4475 1.149 mycroft struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4476 1.149 mycroft int channel = chp->channel;
4477 1.149 mycroft int drive, unit;
4478 1.149 mycroft u_int32_t pio_time, dma_time, pio_mode, udma_mode;
4479 1.149 mycroft u_int32_t idedma_ctl;
4480 1.149 mycroft static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
4481 1.149 mycroft static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
4482 1.149 mycroft
4483 1.149 mycroft /* setup DMA if needed */
4484 1.149 mycroft pciide_channel_dma_setup(cp);
4485 1.149 mycroft
4486 1.149 mycroft pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
4487 1.149 mycroft dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
4488 1.149 mycroft pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
4489 1.149 mycroft udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
4490 1.149 mycroft
4491 1.149 mycroft pio_time &= ~(0xffff << (16 * channel));
4492 1.149 mycroft dma_time &= ~(0xffff << (16 * channel));
4493 1.149 mycroft pio_mode &= ~(0xff << (8 * channel + 16));
4494 1.149 mycroft udma_mode &= ~(0xff << (8 * channel + 16));
4495 1.149 mycroft udma_mode &= ~(3 << (2 * channel));
4496 1.149 mycroft
4497 1.149 mycroft idedma_ctl = 0;
4498 1.149 mycroft
4499 1.149 mycroft /* Per drive settings */
4500 1.149 mycroft for (drive = 0; drive < 2; drive++) {
4501 1.149 mycroft drvp = &chp->ch_drive[drive];
4502 1.149 mycroft /* If no drive, skip */
4503 1.149 mycroft if ((drvp->drive_flags & DRIVE) == 0)
4504 1.149 mycroft continue;
4505 1.149 mycroft unit = drive + 2 * channel;
4506 1.149 mycroft /* add timing values, setup DMA if needed */
4507 1.149 mycroft pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
4508 1.149 mycroft pio_mode |= drvp->PIO_mode << (4 * unit + 16);
4509 1.149 mycroft if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4510 1.149 mycroft (drvp->drive_flags & DRIVE_UDMA)) {
4511 1.149 mycroft /* use Ultra/DMA, check for 80-pin cable */
4512 1.149 mycroft if (drvp->UDMA_mode > 2 &&
4513 1.149 mycroft (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
4514 1.149 mycroft drvp->UDMA_mode = 2;
4515 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
4516 1.149 mycroft udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
4517 1.149 mycroft udma_mode |= 1 << unit;
4518 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4519 1.149 mycroft } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4520 1.149 mycroft (drvp->drive_flags & DRIVE_DMA)) {
4521 1.149 mycroft /* use Multiword DMA */
4522 1.149 mycroft drvp->drive_flags &= ~DRIVE_UDMA;
4523 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
4524 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4525 1.149 mycroft } else {
4526 1.149 mycroft /* PIO only */
4527 1.149 mycroft drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
4528 1.149 mycroft }
4529 1.149 mycroft }
4530 1.149 mycroft
4531 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
4532 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
4533 1.149 mycroft if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
4534 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
4535 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
4536 1.149 mycroft
4537 1.149 mycroft if (idedma_ctl != 0) {
4538 1.149 mycroft /* Add software bits in status register */
4539 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4540 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
4541 1.149 mycroft }
4542 1.149 mycroft pciide_print_modes(cp);
4543 1.149 mycroft }
4544 1.149 mycroft
4545 1.149 mycroft int
4546 1.149 mycroft serverworks_pci_intr(arg)
4547 1.149 mycroft void *arg;
4548 1.149 mycroft {
4549 1.149 mycroft struct pciide_softc *sc = arg;
4550 1.149 mycroft struct pciide_channel *cp;
4551 1.149 mycroft struct channel_softc *wdc_cp;
4552 1.149 mycroft int rv = 0;
4553 1.149 mycroft int dmastat, i, crv;
4554 1.149 mycroft
4555 1.149 mycroft for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4556 1.149 mycroft dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4557 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4558 1.149 mycroft if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
4559 1.149 mycroft IDEDMA_CTL_INTR)
4560 1.149 mycroft continue;
4561 1.149 mycroft cp = &sc->pciide_channels[i];
4562 1.149 mycroft wdc_cp = &cp->wdc_channel;
4563 1.149 mycroft crv = wdcintr(wdc_cp);
4564 1.149 mycroft if (crv == 0) {
4565 1.149 mycroft printf("%s:%d: bogus intr\n",
4566 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname, i);
4567 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4568 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4569 1.149 mycroft } else
4570 1.149 mycroft rv = 1;
4571 1.149 mycroft }
4572 1.149 mycroft return rv;
4573 1.1 cgd }
4574