pciide.c revision 1.165 1 1.165 bouyer /* $NetBSD: pciide.c,v 1.165 2002/08/23 16:02:32 bouyer Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.113 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.151 bouyer * This product includes software developed by Manuel Bouyer.
18 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
19 1.41 bouyer * may be used to endorse or promote products derived from this software
20 1.41 bouyer * without specific prior written permission.
21 1.41 bouyer *
22 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.41 bouyer *
33 1.41 bouyer */
34 1.41 bouyer
35 1.1 cgd
36 1.1 cgd /*
37 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
38 1.1 cgd *
39 1.1 cgd * Redistribution and use in source and binary forms, with or without
40 1.1 cgd * modification, are permitted provided that the following conditions
41 1.1 cgd * are met:
42 1.1 cgd * 1. Redistributions of source code must retain the above copyright
43 1.1 cgd * notice, this list of conditions and the following disclaimer.
44 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
45 1.1 cgd * notice, this list of conditions and the following disclaimer in the
46 1.1 cgd * documentation and/or other materials provided with the distribution.
47 1.1 cgd * 3. All advertising materials mentioning features or use of this software
48 1.1 cgd * must display the following acknowledgement:
49 1.1 cgd * This product includes software developed by Christopher G. Demetriou
50 1.1 cgd * for the NetBSD Project.
51 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
52 1.1 cgd * derived from this software without specific prior written permission
53 1.1 cgd *
54 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
55 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 cgd */
65 1.1 cgd
66 1.1 cgd /*
67 1.1 cgd * PCI IDE controller driver.
68 1.1 cgd *
69 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
70 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
71 1.1 cgd *
72 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
73 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
74 1.2 cgd * 5/16/94" from the PCI SIG.
75 1.1 cgd *
76 1.1 cgd */
77 1.134 lukem
78 1.134 lukem #include <sys/cdefs.h>
79 1.165 bouyer __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.165 2002/08/23 16:02:32 bouyer Exp $");
80 1.1 cgd
81 1.36 ross #ifndef WDCDEBUG
82 1.26 bouyer #define WDCDEBUG
83 1.36 ross #endif
84 1.26 bouyer
85 1.9 bouyer #define DEBUG_DMA 0x01
86 1.9 bouyer #define DEBUG_XFERS 0x02
87 1.9 bouyer #define DEBUG_FUNCS 0x08
88 1.9 bouyer #define DEBUG_PROBE 0x10
89 1.9 bouyer #ifdef WDCDEBUG
90 1.26 bouyer int wdcdebug_pciide_mask = 0;
91 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
92 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
93 1.9 bouyer #else
94 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
95 1.9 bouyer #endif
96 1.1 cgd #include <sys/param.h>
97 1.1 cgd #include <sys/systm.h>
98 1.1 cgd #include <sys/device.h>
99 1.9 bouyer #include <sys/malloc.h>
100 1.92 thorpej
101 1.92 thorpej #include <uvm/uvm_extern.h>
102 1.9 bouyer
103 1.49 thorpej #include <machine/endian.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.59 scw #include <dev/pci/pciide_opti_reg.h>
119 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
120 1.112 tsutsui #include <dev/pci/pciide_acard_reg.h>
121 1.146 thorpej #include <dev/pci/pciide_sl82c105_reg.h>
122 1.61 thorpej #include <dev/pci/cy82c693var.h>
123 1.61 thorpej
124 1.84 bouyer #include "opt_pciide.h"
125 1.84 bouyer
126 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
127 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
128 1.39 mrg int));
129 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
130 1.39 mrg int, u_int8_t));
131 1.39 mrg
132 1.14 bouyer static __inline u_int8_t
133 1.14 bouyer pciide_pci_read(pc, pa, reg)
134 1.14 bouyer pci_chipset_tag_t pc;
135 1.14 bouyer pcitag_t pa;
136 1.14 bouyer int reg;
137 1.14 bouyer {
138 1.39 mrg
139 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
140 1.39 mrg ((reg & 0x03) * 8) & 0xff);
141 1.14 bouyer }
142 1.14 bouyer
143 1.14 bouyer static __inline void
144 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
145 1.14 bouyer pci_chipset_tag_t pc;
146 1.14 bouyer pcitag_t pa;
147 1.14 bouyer int reg;
148 1.14 bouyer u_int8_t val;
149 1.14 bouyer {
150 1.14 bouyer pcireg_t pcival;
151 1.14 bouyer
152 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
153 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
154 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
155 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
156 1.14 bouyer }
157 1.9 bouyer
158 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
159 1.9 bouyer
160 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
161 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
162 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
163 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
164 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
165 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
166 1.9 bouyer
167 1.116 fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
168 1.116 fvdl void amd7x6_setup_channel __P((struct channel_softc*));
169 1.53 bouyer
170 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
171 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
172 1.9 bouyer
173 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
174 1.70 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
175 1.70 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
176 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
177 1.41 bouyer struct pciide_softc *, int));
178 1.41 bouyer int cmd_pci_intr __P((void *));
179 1.79 bouyer void cmd646_9_irqack __P((struct channel_softc *));
180 1.161 onoe void cmd680_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
181 1.161 onoe void cmd680_setup_channel __P((struct channel_softc*));
182 1.161 onoe void cmd680_channel_map __P((struct pci_attach_args *,
183 1.161 onoe struct pciide_softc *, int));
184 1.18 drochner
185 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
186 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
187 1.18 drochner
188 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
189 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
190 1.130 tron static int sis_hostbr_match __P(( struct pci_attach_args *));
191 1.9 bouyer
192 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
193 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
194 1.41 bouyer int acer_pci_intr __P((void *));
195 1.41 bouyer
196 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
197 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
198 1.138 bouyer void pdc20268_setup_channel __P((struct channel_softc*));
199 1.41 bouyer int pdc202xx_pci_intr __P((void *));
200 1.108 bouyer int pdc20265_pci_intr __P((void *));
201 1.30 bouyer
202 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
203 1.59 scw void opti_setup_channel __P((struct channel_softc*));
204 1.59 scw
205 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
206 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
207 1.67 bouyer int hpt_pci_intr __P((void *));
208 1.67 bouyer
209 1.112 tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
210 1.112 tsutsui void acard_setup_channel __P((struct channel_softc*));
211 1.112 tsutsui int acard_pci_intr __P((void *));
212 1.112 tsutsui
213 1.149 mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
214 1.149 mycroft void serverworks_setup_channel __P((struct channel_softc*));
215 1.149 mycroft int serverworks_pci_intr __P((void *));
216 1.149 mycroft
217 1.146 thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
218 1.146 thorpej void sl82c105_setup_channel __P((struct channel_softc*));
219 1.117 matt
220 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
221 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
222 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
223 1.56 bouyer void pciide_dma_start __P((void*, int, int));
224 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
225 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
226 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
227 1.9 bouyer
228 1.9 bouyer struct pciide_product_desc {
229 1.39 mrg u_int32_t ide_product;
230 1.39 mrg int ide_flags;
231 1.39 mrg const char *ide_name;
232 1.41 bouyer /* map and setup chip, probe drives */
233 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
234 1.9 bouyer };
235 1.9 bouyer
236 1.9 bouyer /* Flags for ide_flags */
237 1.91 matt #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
238 1.91 matt #define IDE_16BIT_IOSPACE 0x0002 /* I/O space BARS ignore upper word */
239 1.9 bouyer
240 1.9 bouyer /* Default product description for devices not known from this controller */
241 1.9 bouyer const struct pciide_product_desc default_product_desc = {
242 1.39 mrg 0,
243 1.39 mrg 0,
244 1.39 mrg "Generic PCI IDE controller",
245 1.41 bouyer default_chip_map,
246 1.9 bouyer };
247 1.1 cgd
248 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
249 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
250 1.39 mrg 0,
251 1.39 mrg "Intel 82092AA IDE controller",
252 1.41 bouyer default_chip_map,
253 1.39 mrg },
254 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
255 1.39 mrg 0,
256 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
257 1.41 bouyer piix_chip_map,
258 1.39 mrg },
259 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
260 1.39 mrg 0,
261 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
262 1.41 bouyer piix_chip_map,
263 1.39 mrg },
264 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
265 1.39 mrg 0,
266 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
267 1.41 bouyer piix_chip_map,
268 1.39 mrg },
269 1.85 drochner { PCI_PRODUCT_INTEL_82440MX_IDE,
270 1.85 drochner 0,
271 1.85 drochner "Intel 82440MX IDE controller",
272 1.85 drochner piix_chip_map
273 1.85 drochner },
274 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
275 1.42 bouyer 0,
276 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
277 1.42 bouyer piix_chip_map,
278 1.42 bouyer },
279 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
280 1.42 bouyer 0,
281 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
282 1.42 bouyer piix_chip_map,
283 1.42 bouyer },
284 1.93 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
285 1.93 bouyer 0,
286 1.93 bouyer "Intel 82801BA IDE Controller (ICH2)",
287 1.93 bouyer piix_chip_map,
288 1.93 bouyer },
289 1.106 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
290 1.106 bouyer 0,
291 1.106 bouyer "Intel 82801BAM IDE Controller (ICH2)",
292 1.142 augustss piix_chip_map,
293 1.142 augustss },
294 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_1,
295 1.142 augustss 0,
296 1.163 bouyer "Intel 82801CA IDE Controller",
297 1.142 augustss piix_chip_map,
298 1.142 augustss },
299 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_2,
300 1.142 augustss 0,
301 1.163 bouyer "Intel 82801CA IDE Controller",
302 1.163 bouyer piix_chip_map,
303 1.163 bouyer },
304 1.163 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
305 1.163 bouyer 0,
306 1.163 bouyer "Intel 82801DB IDE Controller (ICH4)",
307 1.106 bouyer piix_chip_map,
308 1.106 bouyer },
309 1.39 mrg { 0,
310 1.39 mrg 0,
311 1.39 mrg NULL,
312 1.113 bouyer NULL
313 1.39 mrg }
314 1.9 bouyer };
315 1.39 mrg
316 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
317 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
318 1.53 bouyer 0,
319 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
320 1.116 fvdl amd7x6_chip_map
321 1.116 fvdl },
322 1.116 fvdl { PCI_PRODUCT_AMD_PBC766_IDE,
323 1.116 fvdl 0,
324 1.116 fvdl "Advanced Micro Devices AMD766 IDE Controller",
325 1.116 fvdl amd7x6_chip_map
326 1.53 bouyer },
327 1.145 bouyer { PCI_PRODUCT_AMD_PBC768_IDE,
328 1.145 bouyer 0,
329 1.145 bouyer "Advanced Micro Devices AMD768 IDE Controller",
330 1.145 bouyer amd7x6_chip_map
331 1.145 bouyer },
332 1.155 fvdl { PCI_PRODUCT_AMD_PBC8111_IDE,
333 1.155 fvdl 0,
334 1.155 fvdl "Advanced Micro Devices AMD8111 IDE Controller",
335 1.155 fvdl amd7x6_chip_map
336 1.155 fvdl },
337 1.53 bouyer { 0,
338 1.53 bouyer 0,
339 1.53 bouyer NULL,
340 1.113 bouyer NULL
341 1.53 bouyer }
342 1.53 bouyer };
343 1.53 bouyer
344 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
345 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
346 1.41 bouyer 0,
347 1.39 mrg "CMD Technology PCI0640",
348 1.41 bouyer cmd_chip_map
349 1.39 mrg },
350 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
351 1.41 bouyer 0,
352 1.39 mrg "CMD Technology PCI0643",
353 1.70 bouyer cmd0643_9_chip_map,
354 1.39 mrg },
355 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
356 1.41 bouyer 0,
357 1.39 mrg "CMD Technology PCI0646",
358 1.70 bouyer cmd0643_9_chip_map,
359 1.70 bouyer },
360 1.70 bouyer { PCI_PRODUCT_CMDTECH_648,
361 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
362 1.70 bouyer "CMD Technology PCI0648",
363 1.70 bouyer cmd0643_9_chip_map,
364 1.70 bouyer },
365 1.70 bouyer { PCI_PRODUCT_CMDTECH_649,
366 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
367 1.70 bouyer "CMD Technology PCI0649",
368 1.70 bouyer cmd0643_9_chip_map,
369 1.39 mrg },
370 1.161 onoe { PCI_PRODUCT_CMDTECH_680,
371 1.161 onoe IDE_PCI_CLASS_OVERRIDE,
372 1.161 onoe "Silicon Image 0680",
373 1.161 onoe cmd680_chip_map,
374 1.161 onoe },
375 1.39 mrg { 0,
376 1.39 mrg 0,
377 1.39 mrg NULL,
378 1.113 bouyer NULL
379 1.39 mrg }
380 1.9 bouyer };
381 1.9 bouyer
382 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
383 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
384 1.39 mrg 0,
385 1.113 bouyer NULL,
386 1.41 bouyer apollo_chip_map,
387 1.39 mrg },
388 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
389 1.39 mrg 0,
390 1.113 bouyer NULL,
391 1.41 bouyer apollo_chip_map,
392 1.39 mrg },
393 1.39 mrg { 0,
394 1.39 mrg 0,
395 1.39 mrg NULL,
396 1.113 bouyer NULL
397 1.39 mrg }
398 1.18 drochner };
399 1.18 drochner
400 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
401 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
402 1.91 matt IDE_16BIT_IOSPACE,
403 1.64 thorpej "Cypress 82C693 IDE Controller",
404 1.41 bouyer cy693_chip_map,
405 1.39 mrg },
406 1.39 mrg { 0,
407 1.39 mrg 0,
408 1.39 mrg NULL,
409 1.113 bouyer NULL
410 1.39 mrg }
411 1.18 drochner };
412 1.18 drochner
413 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
414 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
415 1.39 mrg 0,
416 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
417 1.41 bouyer sis_chip_map,
418 1.39 mrg },
419 1.39 mrg { 0,
420 1.39 mrg 0,
421 1.39 mrg NULL,
422 1.113 bouyer NULL
423 1.39 mrg }
424 1.9 bouyer };
425 1.9 bouyer
426 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
427 1.39 mrg { PCI_PRODUCT_ALI_M5229,
428 1.39 mrg 0,
429 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
430 1.41 bouyer acer_chip_map,
431 1.39 mrg },
432 1.39 mrg { 0,
433 1.39 mrg 0,
434 1.41 bouyer NULL,
435 1.113 bouyer NULL
436 1.41 bouyer }
437 1.41 bouyer };
438 1.41 bouyer
439 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
440 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
441 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
442 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
443 1.41 bouyer pdc202xx_chip_map,
444 1.41 bouyer },
445 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
446 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
447 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
448 1.74 enami pdc202xx_chip_map,
449 1.74 enami },
450 1.74 enami { PCI_PRODUCT_PROMISE_ULTRA100,
451 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
452 1.86 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
453 1.86 enami pdc202xx_chip_map,
454 1.86 enami },
455 1.86 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
456 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
457 1.74 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
458 1.41 bouyer pdc202xx_chip_map,
459 1.41 bouyer },
460 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2,
461 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
462 1.138 bouyer "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
463 1.138 bouyer pdc202xx_chip_map,
464 1.138 bouyer },
465 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
466 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
467 1.138 bouyer "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
468 1.138 bouyer pdc202xx_chip_map,
469 1.138 bouyer },
470 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA133,
471 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
472 1.138 bouyer "Promise Ultra133/ATA Bus Master IDE Accelerator",
473 1.138 bouyer pdc202xx_chip_map,
474 1.138 bouyer },
475 1.165 bouyer { PCI_PRODUCT_PROMISE_ULTRA133TX2,
476 1.165 bouyer IDE_PCI_CLASS_OVERRIDE,
477 1.165 bouyer "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
478 1.165 bouyer pdc202xx_chip_map,
479 1.165 bouyer },
480 1.165 bouyer { PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
481 1.165 bouyer IDE_PCI_CLASS_OVERRIDE,
482 1.165 bouyer "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
483 1.165 bouyer pdc202xx_chip_map,
484 1.165 bouyer },
485 1.41 bouyer { 0,
486 1.39 mrg 0,
487 1.39 mrg NULL,
488 1.113 bouyer NULL
489 1.39 mrg }
490 1.30 bouyer };
491 1.30 bouyer
492 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
493 1.59 scw { PCI_PRODUCT_OPTI_82C621,
494 1.59 scw 0,
495 1.59 scw "OPTi 82c621 PCI IDE controller",
496 1.59 scw opti_chip_map,
497 1.59 scw },
498 1.59 scw { PCI_PRODUCT_OPTI_82C568,
499 1.59 scw 0,
500 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
501 1.59 scw opti_chip_map,
502 1.59 scw },
503 1.59 scw { PCI_PRODUCT_OPTI_82D568,
504 1.59 scw 0,
505 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
506 1.59 scw opti_chip_map,
507 1.59 scw },
508 1.59 scw { 0,
509 1.59 scw 0,
510 1.59 scw NULL,
511 1.113 bouyer NULL
512 1.59 scw }
513 1.59 scw };
514 1.59 scw
515 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
516 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
517 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
518 1.114 bouyer NULL,
519 1.67 bouyer hpt_chip_map,
520 1.67 bouyer },
521 1.153 bouyer { PCI_PRODUCT_TRIONES_HPT374,
522 1.153 bouyer IDE_PCI_CLASS_OVERRIDE,
523 1.153 bouyer NULL,
524 1.153 bouyer hpt_chip_map
525 1.153 bouyer },
526 1.67 bouyer { 0,
527 1.67 bouyer 0,
528 1.67 bouyer NULL,
529 1.113 bouyer NULL
530 1.67 bouyer }
531 1.67 bouyer };
532 1.67 bouyer
533 1.112 tsutsui const struct pciide_product_desc pciide_acard_products[] = {
534 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP850U,
535 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
536 1.112 tsutsui "Acard ATP850U Ultra33 IDE Controller",
537 1.112 tsutsui acard_chip_map,
538 1.112 tsutsui },
539 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860,
540 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
541 1.112 tsutsui "Acard ATP860 Ultra66 IDE Controller",
542 1.112 tsutsui acard_chip_map,
543 1.112 tsutsui },
544 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860A,
545 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
546 1.112 tsutsui "Acard ATP860-A Ultra66 IDE Controller",
547 1.112 tsutsui acard_chip_map,
548 1.112 tsutsui },
549 1.112 tsutsui { 0,
550 1.112 tsutsui 0,
551 1.112 tsutsui NULL,
552 1.113 bouyer NULL
553 1.112 tsutsui }
554 1.112 tsutsui };
555 1.112 tsutsui
556 1.117 matt const struct pciide_product_desc pciide_serverworks_products[] = {
557 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
558 1.149 mycroft 0,
559 1.149 mycroft "ServerWorks OSB4 IDE Controller",
560 1.149 mycroft serverworks_chip_map,
561 1.149 mycroft },
562 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
563 1.117 matt 0,
564 1.149 mycroft "ServerWorks CSB5 IDE Controller",
565 1.149 mycroft serverworks_chip_map,
566 1.117 matt },
567 1.117 matt { 0,
568 1.117 matt 0,
569 1.117 matt NULL,
570 1.117 matt }
571 1.117 matt };
572 1.117 matt
573 1.146 thorpej const struct pciide_product_desc pciide_symphony_products[] = {
574 1.146 thorpej { PCI_PRODUCT_SYMPHONY_82C105,
575 1.146 thorpej 0,
576 1.146 thorpej "Symphony Labs 82C105 IDE controller",
577 1.146 thorpej sl82c105_chip_map,
578 1.146 thorpej },
579 1.146 thorpej { 0,
580 1.146 thorpej 0,
581 1.146 thorpej NULL,
582 1.146 thorpej }
583 1.146 thorpej };
584 1.146 thorpej
585 1.117 matt const struct pciide_product_desc pciide_winbond_products[] = {
586 1.117 matt { PCI_PRODUCT_WINBOND_W83C553F_1,
587 1.117 matt 0,
588 1.117 matt "Winbond W83C553F IDE controller",
589 1.146 thorpej sl82c105_chip_map,
590 1.117 matt },
591 1.117 matt { 0,
592 1.117 matt 0,
593 1.117 matt NULL,
594 1.117 matt }
595 1.117 matt };
596 1.117 matt
597 1.9 bouyer struct pciide_vendor_desc {
598 1.39 mrg u_int32_t ide_vendor;
599 1.39 mrg const struct pciide_product_desc *ide_products;
600 1.9 bouyer };
601 1.9 bouyer
602 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
603 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
604 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
605 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
606 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
607 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
608 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
609 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
610 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
611 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
612 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
613 1.112 tsutsui { PCI_VENDOR_ACARD, pciide_acard_products },
614 1.117 matt { PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
615 1.146 thorpej { PCI_VENDOR_SYMPHONY, pciide_symphony_products },
616 1.117 matt { PCI_VENDOR_WINBOND, pciide_winbond_products },
617 1.39 mrg { 0, NULL }
618 1.1 cgd };
619 1.1 cgd
620 1.13 bouyer /* options passed via the 'flags' config keyword */
621 1.132 thorpej #define PCIIDE_OPTIONS_DMA 0x01
622 1.132 thorpej #define PCIIDE_OPTIONS_NODMA 0x02
623 1.13 bouyer
624 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
625 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
626 1.1 cgd
627 1.1 cgd struct cfattach pciide_ca = {
628 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
629 1.1 cgd };
630 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
631 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
632 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
633 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
634 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
635 1.41 bouyer int (*pci_intr) __P((void *))));
636 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
637 1.41 bouyer struct pci_attach_args *));
638 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
639 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
640 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
641 1.41 bouyer int (*pci_intr) __P((void *))));
642 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
643 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
644 1.28 bouyer struct pciide_channel *, int, int));
645 1.1 cgd int pciide_compat_intr __P((void *));
646 1.1 cgd int pciide_pci_intr __P((void *));
647 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
648 1.1 cgd
649 1.39 mrg const struct pciide_product_desc *
650 1.9 bouyer pciide_lookup_product(id)
651 1.39 mrg u_int32_t id;
652 1.9 bouyer {
653 1.39 mrg const struct pciide_product_desc *pp;
654 1.39 mrg const struct pciide_vendor_desc *vp;
655 1.9 bouyer
656 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
657 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
658 1.39 mrg break;
659 1.9 bouyer
660 1.39 mrg if ((pp = vp->ide_products) == NULL)
661 1.39 mrg return NULL;
662 1.9 bouyer
663 1.113 bouyer for (; pp->chip_map != NULL; pp++)
664 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
665 1.39 mrg break;
666 1.9 bouyer
667 1.113 bouyer if (pp->chip_map == NULL)
668 1.39 mrg return NULL;
669 1.39 mrg return pp;
670 1.9 bouyer }
671 1.6 cgd
672 1.1 cgd int
673 1.1 cgd pciide_match(parent, match, aux)
674 1.1 cgd struct device *parent;
675 1.1 cgd struct cfdata *match;
676 1.1 cgd void *aux;
677 1.1 cgd {
678 1.1 cgd struct pci_attach_args *pa = aux;
679 1.41 bouyer const struct pciide_product_desc *pp;
680 1.1 cgd
681 1.1 cgd /*
682 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
683 1.1 cgd * If it is, we assume that we can deal with it; it _should_
684 1.1 cgd * work in a standardized way...
685 1.1 cgd */
686 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
687 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
688 1.1 cgd return (1);
689 1.1 cgd }
690 1.1 cgd
691 1.41 bouyer /*
692 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
693 1.41 bouyer * controllers. Let see if we can deal with it anyway.
694 1.41 bouyer */
695 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
696 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
697 1.41 bouyer return (1);
698 1.41 bouyer }
699 1.41 bouyer
700 1.1 cgd return (0);
701 1.1 cgd }
702 1.1 cgd
703 1.1 cgd void
704 1.1 cgd pciide_attach(parent, self, aux)
705 1.1 cgd struct device *parent, *self;
706 1.1 cgd void *aux;
707 1.1 cgd {
708 1.1 cgd struct pci_attach_args *pa = aux;
709 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
710 1.9 bouyer pcitag_t tag = pa->pa_tag;
711 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
712 1.41 bouyer pcireg_t csr;
713 1.1 cgd char devinfo[256];
714 1.57 thorpej const char *displaydev;
715 1.1 cgd
716 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
717 1.9 bouyer if (sc->sc_pp == NULL) {
718 1.9 bouyer sc->sc_pp = &default_product_desc;
719 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
720 1.57 thorpej displaydev = devinfo;
721 1.57 thorpej } else
722 1.57 thorpej displaydev = sc->sc_pp->ide_name;
723 1.57 thorpej
724 1.113 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
725 1.113 bouyer if (displaydev)
726 1.113 bouyer printf(": %s (rev. 0x%02x)\n", displaydev,
727 1.113 bouyer PCI_REVISION(pa->pa_class));
728 1.57 thorpej
729 1.28 bouyer sc->sc_pc = pa->pa_pc;
730 1.28 bouyer sc->sc_tag = pa->pa_tag;
731 1.41 bouyer #ifdef WDCDEBUG
732 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
733 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
734 1.41 bouyer #endif
735 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
736 1.1 cgd
737 1.16 bouyer if (sc->sc_dma_ok) {
738 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
739 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
740 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
741 1.16 bouyer }
742 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
743 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
744 1.5 cgd }
745 1.5 cgd
746 1.41 bouyer /* tell wether the chip is enabled or not */
747 1.41 bouyer int
748 1.41 bouyer pciide_chipen(sc, pa)
749 1.41 bouyer struct pciide_softc *sc;
750 1.41 bouyer struct pci_attach_args *pa;
751 1.41 bouyer {
752 1.41 bouyer pcireg_t csr;
753 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
754 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
755 1.41 bouyer PCI_COMMAND_STATUS_REG);
756 1.41 bouyer printf("%s: device disabled (at %s)\n",
757 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
758 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
759 1.41 bouyer "device" : "bridge");
760 1.41 bouyer return 0;
761 1.41 bouyer }
762 1.41 bouyer return 1;
763 1.41 bouyer }
764 1.41 bouyer
765 1.5 cgd int
766 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
767 1.5 cgd struct pci_attach_args *pa;
768 1.18 drochner struct pciide_channel *cp;
769 1.18 drochner int compatchan;
770 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
771 1.5 cgd {
772 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
773 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
774 1.5 cgd
775 1.5 cgd cp->compat = 1;
776 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
777 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
778 1.5 cgd
779 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
780 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
781 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
782 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
783 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
784 1.43 bouyer return (0);
785 1.5 cgd }
786 1.5 cgd
787 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
788 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
789 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
790 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
791 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
792 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
793 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
794 1.43 bouyer return (0);
795 1.5 cgd }
796 1.5 cgd
797 1.43 bouyer return (1);
798 1.5 cgd }
799 1.5 cgd
800 1.9 bouyer int
801 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
802 1.28 bouyer struct pci_attach_args * pa;
803 1.18 drochner struct pciide_channel *cp;
804 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
805 1.41 bouyer int (*pci_intr) __P((void *));
806 1.9 bouyer {
807 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
808 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
809 1.29 bouyer const char *intrstr;
810 1.29 bouyer pci_intr_handle_t intrhandle;
811 1.9 bouyer
812 1.9 bouyer cp->compat = 0;
813 1.9 bouyer
814 1.29 bouyer if (sc->sc_pci_ih == NULL) {
815 1.99 sommerfe if (pci_intr_map(pa, &intrhandle) != 0) {
816 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
817 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
818 1.29 bouyer return 0;
819 1.29 bouyer }
820 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
821 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
822 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
823 1.29 bouyer if (sc->sc_pci_ih != NULL) {
824 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
825 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
826 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
827 1.29 bouyer } else {
828 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
829 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
830 1.29 bouyer if (intrstr != NULL)
831 1.29 bouyer printf(" at %s", intrstr);
832 1.29 bouyer printf("\n");
833 1.29 bouyer return 0;
834 1.29 bouyer }
835 1.18 drochner }
836 1.29 bouyer cp->ih = sc->sc_pci_ih;
837 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
838 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
839 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
840 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
841 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
842 1.18 drochner return 0;
843 1.9 bouyer }
844 1.9 bouyer
845 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
846 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
847 1.105 bouyer &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
848 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
849 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
850 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
851 1.105 bouyer return 0;
852 1.105 bouyer }
853 1.105 bouyer /*
854 1.105 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
855 1.105 bouyer * register, the control register is at offset 2. Pass the generic
856 1.162 wiz * code a handle for only one byte at the right offset.
857 1.105 bouyer */
858 1.105 bouyer if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
859 1.105 bouyer &wdc_cp->ctl_ioh) != 0) {
860 1.105 bouyer printf("%s: unable to subregion %s channel ctl regs\n",
861 1.105 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
862 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
863 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
864 1.18 drochner return 0;
865 1.9 bouyer }
866 1.18 drochner return (1);
867 1.9 bouyer }
868 1.9 bouyer
869 1.41 bouyer void
870 1.41 bouyer pciide_mapreg_dma(sc, pa)
871 1.41 bouyer struct pciide_softc *sc;
872 1.41 bouyer struct pci_attach_args *pa;
873 1.41 bouyer {
874 1.63 thorpej pcireg_t maptype;
875 1.89 matt bus_addr_t addr;
876 1.63 thorpej
877 1.41 bouyer /*
878 1.41 bouyer * Map DMA registers
879 1.41 bouyer *
880 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
881 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
882 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
883 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
884 1.41 bouyer * non-zero if the interface supports DMA and the registers
885 1.41 bouyer * could be mapped.
886 1.41 bouyer *
887 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
888 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
889 1.41 bouyer * XXX space," some controllers (at least the United
890 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
891 1.41 bouyer */
892 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
893 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
894 1.63 thorpej
895 1.63 thorpej switch (maptype) {
896 1.63 thorpej case PCI_MAPREG_TYPE_IO:
897 1.89 matt sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
898 1.89 matt PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
899 1.89 matt &addr, NULL, NULL) == 0);
900 1.89 matt if (sc->sc_dma_ok == 0) {
901 1.89 matt printf(", but unused (couldn't query registers)");
902 1.89 matt break;
903 1.89 matt }
904 1.91 matt if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
905 1.91 matt && addr >= 0x10000) {
906 1.89 matt sc->sc_dma_ok = 0;
907 1.132 thorpej printf(", but unused (registers at unsafe address "
908 1.132 thorpej "%#lx)", (unsigned long)addr);
909 1.89 matt break;
910 1.89 matt }
911 1.89 matt /* FALLTHROUGH */
912 1.89 matt
913 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
914 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
915 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
916 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
917 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
918 1.63 thorpej if (sc->sc_dma_ok == 0) {
919 1.63 thorpej printf(", but unused (couldn't map registers)");
920 1.63 thorpej } else {
921 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
922 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
923 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
924 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
925 1.63 thorpej }
926 1.132 thorpej
927 1.132 thorpej if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
928 1.132 thorpej PCIIDE_OPTIONS_NODMA) {
929 1.132 thorpej printf(", but unused (forced off by config file)");
930 1.132 thorpej sc->sc_dma_ok = 0;
931 1.132 thorpej }
932 1.65 thorpej break;
933 1.63 thorpej
934 1.63 thorpej default:
935 1.63 thorpej sc->sc_dma_ok = 0;
936 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
937 1.41 bouyer }
938 1.41 bouyer }
939 1.63 thorpej
940 1.9 bouyer int
941 1.9 bouyer pciide_compat_intr(arg)
942 1.9 bouyer void *arg;
943 1.9 bouyer {
944 1.19 drochner struct pciide_channel *cp = arg;
945 1.9 bouyer
946 1.9 bouyer #ifdef DIAGNOSTIC
947 1.9 bouyer /* should only be called for a compat channel */
948 1.9 bouyer if (cp->compat == 0)
949 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
950 1.9 bouyer #endif
951 1.19 drochner return (wdcintr(&cp->wdc_channel));
952 1.9 bouyer }
953 1.9 bouyer
954 1.9 bouyer int
955 1.9 bouyer pciide_pci_intr(arg)
956 1.9 bouyer void *arg;
957 1.9 bouyer {
958 1.9 bouyer struct pciide_softc *sc = arg;
959 1.9 bouyer struct pciide_channel *cp;
960 1.9 bouyer struct channel_softc *wdc_cp;
961 1.9 bouyer int i, rv, crv;
962 1.9 bouyer
963 1.9 bouyer rv = 0;
964 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
965 1.9 bouyer cp = &sc->pciide_channels[i];
966 1.18 drochner wdc_cp = &cp->wdc_channel;
967 1.9 bouyer
968 1.9 bouyer /* If a compat channel skip. */
969 1.9 bouyer if (cp->compat)
970 1.9 bouyer continue;
971 1.9 bouyer /* if this channel not waiting for intr, skip */
972 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
973 1.9 bouyer continue;
974 1.9 bouyer
975 1.9 bouyer crv = wdcintr(wdc_cp);
976 1.9 bouyer if (crv == 0)
977 1.9 bouyer ; /* leave rv alone */
978 1.9 bouyer else if (crv == 1)
979 1.9 bouyer rv = 1; /* claim the intr */
980 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
981 1.9 bouyer rv = crv; /* if we've done no better, take it */
982 1.9 bouyer }
983 1.9 bouyer return (rv);
984 1.9 bouyer }
985 1.9 bouyer
986 1.28 bouyer void
987 1.28 bouyer pciide_channel_dma_setup(cp)
988 1.28 bouyer struct pciide_channel *cp;
989 1.28 bouyer {
990 1.28 bouyer int drive;
991 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
992 1.28 bouyer struct ata_drive_datas *drvp;
993 1.28 bouyer
994 1.28 bouyer for (drive = 0; drive < 2; drive++) {
995 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
996 1.28 bouyer /* If no drive, skip */
997 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
998 1.28 bouyer continue;
999 1.28 bouyer /* setup DMA if needed */
1000 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1001 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
1002 1.28 bouyer sc->sc_dma_ok == 0) {
1003 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1004 1.28 bouyer continue;
1005 1.28 bouyer }
1006 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
1007 1.28 bouyer != 0) {
1008 1.28 bouyer /* Abort DMA setup */
1009 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1010 1.28 bouyer continue;
1011 1.28 bouyer }
1012 1.28 bouyer }
1013 1.28 bouyer }
1014 1.28 bouyer
1015 1.18 drochner int
1016 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
1017 1.9 bouyer struct pciide_softc *sc;
1018 1.18 drochner int channel, drive;
1019 1.9 bouyer {
1020 1.18 drochner bus_dma_segment_t seg;
1021 1.18 drochner int error, rseg;
1022 1.18 drochner const bus_size_t dma_table_size =
1023 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
1024 1.18 drochner struct pciide_dma_maps *dma_maps =
1025 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1026 1.18 drochner
1027 1.28 bouyer /* If table was already allocated, just return */
1028 1.28 bouyer if (dma_maps->dma_table)
1029 1.28 bouyer return 0;
1030 1.28 bouyer
1031 1.18 drochner /* Allocate memory for the DMA tables and map it */
1032 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
1033 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
1034 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
1035 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
1036 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1037 1.18 drochner channel, drive, error);
1038 1.18 drochner return error;
1039 1.18 drochner }
1040 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
1041 1.18 drochner dma_table_size,
1042 1.18 drochner (caddr_t *)&dma_maps->dma_table,
1043 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
1044 1.18 drochner printf("%s:%d: unable to map table DMA for"
1045 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1046 1.18 drochner channel, drive, error);
1047 1.18 drochner return error;
1048 1.18 drochner }
1049 1.96 fvdl WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
1050 1.96 fvdl "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
1051 1.96 fvdl (unsigned long)seg.ds_addr), DEBUG_PROBE);
1052 1.18 drochner
1053 1.18 drochner /* Create and load table DMA map for this disk */
1054 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
1055 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
1056 1.18 drochner &dma_maps->dmamap_table)) != 0) {
1057 1.18 drochner printf("%s:%d: unable to create table DMA map for "
1058 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1059 1.18 drochner channel, drive, error);
1060 1.18 drochner return error;
1061 1.18 drochner }
1062 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
1063 1.18 drochner dma_maps->dmamap_table,
1064 1.18 drochner dma_maps->dma_table,
1065 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1066 1.18 drochner printf("%s:%d: unable to load table DMA map for "
1067 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1068 1.18 drochner channel, drive, error);
1069 1.18 drochner return error;
1070 1.18 drochner }
1071 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
1072 1.96 fvdl (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
1073 1.96 fvdl DEBUG_PROBE);
1074 1.18 drochner /* Create a xfer DMA map for this drive */
1075 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
1076 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
1077 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
1078 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
1079 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
1080 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1081 1.18 drochner channel, drive, error);
1082 1.18 drochner return error;
1083 1.18 drochner }
1084 1.18 drochner return 0;
1085 1.9 bouyer }
1086 1.9 bouyer
1087 1.18 drochner int
1088 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
1089 1.18 drochner void *v;
1090 1.18 drochner int channel, drive;
1091 1.18 drochner void *databuf;
1092 1.18 drochner size_t datalen;
1093 1.18 drochner int flags;
1094 1.9 bouyer {
1095 1.18 drochner struct pciide_softc *sc = v;
1096 1.18 drochner int error, seg;
1097 1.18 drochner struct pciide_dma_maps *dma_maps =
1098 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1099 1.18 drochner
1100 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
1101 1.18 drochner dma_maps->dmamap_xfer,
1102 1.122 thorpej databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
1103 1.122 thorpej ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
1104 1.18 drochner if (error) {
1105 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
1106 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
1107 1.18 drochner channel, drive, error);
1108 1.18 drochner return error;
1109 1.18 drochner }
1110 1.9 bouyer
1111 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1112 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
1113 1.18 drochner (flags & WDC_DMA_READ) ?
1114 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1115 1.9 bouyer
1116 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
1117 1.18 drochner #ifdef DIAGNOSTIC
1118 1.18 drochner /* A segment must not cross a 64k boundary */
1119 1.18 drochner {
1120 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
1121 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
1122 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
1123 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
1124 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
1125 1.18 drochner " len 0x%lx not properly aligned\n",
1126 1.18 drochner seg, phys, len);
1127 1.18 drochner panic("pciide_dma: buf align");
1128 1.9 bouyer }
1129 1.9 bouyer }
1130 1.18 drochner #endif
1131 1.18 drochner dma_maps->dma_table[seg].base_addr =
1132 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
1133 1.18 drochner dma_maps->dma_table[seg].byte_count =
1134 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
1135 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
1136 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
1137 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
1138 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
1139 1.18 drochner
1140 1.9 bouyer }
1141 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
1142 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
1143 1.9 bouyer
1144 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
1145 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
1146 1.18 drochner BUS_DMASYNC_PREWRITE);
1147 1.9 bouyer
1148 1.18 drochner /* Maps are ready. Start DMA function */
1149 1.18 drochner #ifdef DIAGNOSTIC
1150 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
1151 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
1152 1.97 pk (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
1153 1.18 drochner panic("pciide_dma_init: table align");
1154 1.18 drochner }
1155 1.18 drochner #endif
1156 1.18 drochner
1157 1.18 drochner /* Clear status bits */
1158 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1159 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
1160 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1161 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
1162 1.18 drochner /* Write table addr */
1163 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
1164 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
1165 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1166 1.18 drochner /* set read/write */
1167 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1168 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1169 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
1170 1.56 bouyer /* remember flags */
1171 1.56 bouyer dma_maps->dma_flags = flags;
1172 1.18 drochner return 0;
1173 1.18 drochner }
1174 1.18 drochner
1175 1.18 drochner void
1176 1.56 bouyer pciide_dma_start(v, channel, drive)
1177 1.18 drochner void *v;
1178 1.56 bouyer int channel, drive;
1179 1.18 drochner {
1180 1.18 drochner struct pciide_softc *sc = v;
1181 1.18 drochner
1182 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
1183 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1184 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1185 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1186 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
1187 1.18 drochner }
1188 1.18 drochner
1189 1.18 drochner int
1190 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
1191 1.18 drochner void *v;
1192 1.18 drochner int channel, drive;
1193 1.56 bouyer int force;
1194 1.18 drochner {
1195 1.18 drochner struct pciide_softc *sc = v;
1196 1.18 drochner u_int8_t status;
1197 1.56 bouyer int error = 0;
1198 1.18 drochner struct pciide_dma_maps *dma_maps =
1199 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1200 1.18 drochner
1201 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1202 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
1203 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
1204 1.18 drochner DEBUG_XFERS);
1205 1.18 drochner
1206 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
1207 1.56 bouyer return WDC_DMAST_NOIRQ;
1208 1.56 bouyer
1209 1.18 drochner /* stop DMA channel */
1210 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1211 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1212 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1213 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1214 1.18 drochner
1215 1.56 bouyer /* Unload the map of the data buffer */
1216 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1217 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1218 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1219 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1220 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1221 1.56 bouyer
1222 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1223 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1224 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1225 1.56 bouyer error |= WDC_DMAST_ERR;
1226 1.18 drochner }
1227 1.18 drochner
1228 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1229 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1230 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1231 1.18 drochner drive, status);
1232 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1233 1.18 drochner }
1234 1.18 drochner
1235 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1236 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1237 1.56 bouyer error |= WDC_DMAST_UNDER;
1238 1.18 drochner }
1239 1.56 bouyer return error;
1240 1.18 drochner }
1241 1.18 drochner
1242 1.67 bouyer void
1243 1.67 bouyer pciide_irqack(chp)
1244 1.67 bouyer struct channel_softc *chp;
1245 1.67 bouyer {
1246 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1247 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1248 1.67 bouyer
1249 1.67 bouyer /* clear status bits in IDE DMA registers */
1250 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1251 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1252 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1253 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1254 1.67 bouyer }
1255 1.67 bouyer
1256 1.41 bouyer /* some common code used by several chip_map */
1257 1.41 bouyer int
1258 1.41 bouyer pciide_chansetup(sc, channel, interface)
1259 1.41 bouyer struct pciide_softc *sc;
1260 1.41 bouyer int channel;
1261 1.41 bouyer pcireg_t interface;
1262 1.41 bouyer {
1263 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1264 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1265 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1266 1.41 bouyer cp->wdc_channel.channel = channel;
1267 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1268 1.41 bouyer cp->wdc_channel.ch_queue =
1269 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1270 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1271 1.41 bouyer printf("%s %s channel: "
1272 1.41 bouyer "can't allocate memory for command queue",
1273 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1274 1.41 bouyer return 0;
1275 1.41 bouyer }
1276 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1277 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1278 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1279 1.41 bouyer "configured" : "wired",
1280 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1281 1.41 bouyer "native-PCI" : "compatibility");
1282 1.41 bouyer return 1;
1283 1.41 bouyer }
1284 1.41 bouyer
1285 1.18 drochner /* some common code used by several chip channel_map */
1286 1.18 drochner void
1287 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1288 1.18 drochner struct pci_attach_args *pa;
1289 1.18 drochner struct pciide_channel *cp;
1290 1.41 bouyer pcireg_t interface;
1291 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1292 1.41 bouyer int (*pci_intr) __P((void *));
1293 1.18 drochner {
1294 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1295 1.18 drochner
1296 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1297 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1298 1.41 bouyer pci_intr);
1299 1.41 bouyer else
1300 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1301 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1302 1.41 bouyer
1303 1.18 drochner if (cp->hw_ok == 0)
1304 1.18 drochner return;
1305 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1306 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1307 1.18 drochner wdcattach(wdc_cp);
1308 1.18 drochner }
1309 1.18 drochner
1310 1.18 drochner /*
1311 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1312 1.18 drochner * if channel can be disabled, 0 if not
1313 1.18 drochner */
1314 1.18 drochner int
1315 1.60 gmcgarry pciide_chan_candisable(cp)
1316 1.18 drochner struct pciide_channel *cp;
1317 1.18 drochner {
1318 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1319 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1320 1.18 drochner
1321 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1322 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1323 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1324 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1325 1.18 drochner cp->hw_ok = 0;
1326 1.18 drochner return 1;
1327 1.18 drochner }
1328 1.18 drochner return 0;
1329 1.18 drochner }
1330 1.18 drochner
1331 1.18 drochner /*
1332 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1333 1.18 drochner * Set hw_ok=0 on failure
1334 1.18 drochner */
1335 1.18 drochner void
1336 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1337 1.5 cgd struct pci_attach_args *pa;
1338 1.18 drochner struct pciide_channel *cp;
1339 1.18 drochner int compatchan, interface;
1340 1.18 drochner {
1341 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1342 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1343 1.18 drochner
1344 1.18 drochner if (cp->hw_ok == 0)
1345 1.18 drochner return;
1346 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1347 1.18 drochner return;
1348 1.18 drochner
1349 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1350 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1351 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1352 1.18 drochner if (cp->ih == NULL) {
1353 1.119 simonb #endif
1354 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1355 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1356 1.18 drochner cp->hw_ok = 0;
1357 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1358 1.18 drochner }
1359 1.119 simonb #endif
1360 1.18 drochner }
1361 1.18 drochner
1362 1.18 drochner void
1363 1.28 bouyer pciide_print_modes(cp)
1364 1.28 bouyer struct pciide_channel *cp;
1365 1.18 drochner {
1366 1.90 wrstuden wdc_print_modes(&cp->wdc_channel);
1367 1.18 drochner }
1368 1.18 drochner
1369 1.18 drochner void
1370 1.41 bouyer default_chip_map(sc, pa)
1371 1.18 drochner struct pciide_softc *sc;
1372 1.41 bouyer struct pci_attach_args *pa;
1373 1.18 drochner {
1374 1.41 bouyer struct pciide_channel *cp;
1375 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1376 1.41 bouyer pcireg_t csr;
1377 1.41 bouyer int channel, drive;
1378 1.41 bouyer struct ata_drive_datas *drvp;
1379 1.41 bouyer u_int8_t idedma_ctl;
1380 1.41 bouyer bus_size_t cmdsize, ctlsize;
1381 1.41 bouyer char *failreason;
1382 1.41 bouyer
1383 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1384 1.41 bouyer return;
1385 1.41 bouyer
1386 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1387 1.41 bouyer printf("%s: bus-master DMA support present",
1388 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1389 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1390 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1391 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1392 1.41 bouyer printf(", but unused (no driver support)");
1393 1.41 bouyer sc->sc_dma_ok = 0;
1394 1.41 bouyer } else {
1395 1.41 bouyer pciide_mapreg_dma(sc, pa);
1396 1.132 thorpej if (sc->sc_dma_ok != 0)
1397 1.132 thorpej printf(", used without full driver "
1398 1.132 thorpej "support");
1399 1.41 bouyer }
1400 1.41 bouyer } else {
1401 1.41 bouyer printf("%s: hardware does not support DMA",
1402 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1403 1.41 bouyer sc->sc_dma_ok = 0;
1404 1.41 bouyer }
1405 1.41 bouyer printf("\n");
1406 1.67 bouyer if (sc->sc_dma_ok) {
1407 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1408 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1409 1.67 bouyer }
1410 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1411 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1412 1.18 drochner
1413 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1414 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1415 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1416 1.41 bouyer
1417 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1418 1.41 bouyer cp = &sc->pciide_channels[channel];
1419 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1420 1.41 bouyer continue;
1421 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1422 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1423 1.41 bouyer &ctlsize, pciide_pci_intr);
1424 1.41 bouyer } else {
1425 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1426 1.41 bouyer channel, &cmdsize, &ctlsize);
1427 1.41 bouyer }
1428 1.41 bouyer if (cp->hw_ok == 0)
1429 1.41 bouyer continue;
1430 1.41 bouyer /*
1431 1.41 bouyer * Check to see if something appears to be there.
1432 1.41 bouyer */
1433 1.41 bouyer failreason = NULL;
1434 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1435 1.41 bouyer failreason = "not responding; disabled or no drives?";
1436 1.41 bouyer goto next;
1437 1.41 bouyer }
1438 1.41 bouyer /*
1439 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1440 1.41 bouyer * channel by trying to access the channel again while the
1441 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1442 1.41 bouyer * channel no longer appears to be there, it belongs to
1443 1.41 bouyer * this controller.) YUCK!
1444 1.41 bouyer */
1445 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1446 1.41 bouyer PCI_COMMAND_STATUS_REG);
1447 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1448 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1449 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1450 1.41 bouyer failreason = "other hardware responding at addresses";
1451 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1452 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1453 1.41 bouyer next:
1454 1.41 bouyer if (failreason) {
1455 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1456 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1457 1.41 bouyer failreason);
1458 1.41 bouyer cp->hw_ok = 0;
1459 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1460 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1461 1.150 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel))
1462 1.150 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1463 1.150 bouyer cp->ctl_baseioh, ctlsize);
1464 1.150 bouyer else
1465 1.150 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1466 1.150 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1467 1.41 bouyer } else {
1468 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1469 1.41 bouyer }
1470 1.41 bouyer if (cp->hw_ok) {
1471 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1472 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1473 1.41 bouyer wdcattach(&cp->wdc_channel);
1474 1.41 bouyer }
1475 1.41 bouyer }
1476 1.18 drochner
1477 1.18 drochner if (sc->sc_dma_ok == 0)
1478 1.41 bouyer return;
1479 1.18 drochner
1480 1.18 drochner /* Allocate DMA maps */
1481 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1482 1.18 drochner idedma_ctl = 0;
1483 1.41 bouyer cp = &sc->pciide_channels[channel];
1484 1.18 drochner for (drive = 0; drive < 2; drive++) {
1485 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1486 1.18 drochner /* If no drive, skip */
1487 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1488 1.18 drochner continue;
1489 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1490 1.18 drochner continue;
1491 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1492 1.18 drochner /* Abort DMA setup */
1493 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1494 1.18 drochner "using PIO transfers\n",
1495 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1496 1.18 drochner channel, drive);
1497 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1498 1.18 drochner }
1499 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1500 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1501 1.18 drochner channel, drive);
1502 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1503 1.18 drochner }
1504 1.18 drochner if (idedma_ctl != 0) {
1505 1.18 drochner /* Add software bits in status register */
1506 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1507 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1508 1.18 drochner idedma_ctl);
1509 1.18 drochner }
1510 1.18 drochner }
1511 1.18 drochner }
1512 1.18 drochner
1513 1.18 drochner void
1514 1.41 bouyer piix_chip_map(sc, pa)
1515 1.41 bouyer struct pciide_softc *sc;
1516 1.18 drochner struct pci_attach_args *pa;
1517 1.41 bouyer {
1518 1.18 drochner struct pciide_channel *cp;
1519 1.41 bouyer int channel;
1520 1.42 bouyer u_int32_t idetim;
1521 1.42 bouyer bus_size_t cmdsize, ctlsize;
1522 1.18 drochner
1523 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1524 1.18 drochner return;
1525 1.6 cgd
1526 1.41 bouyer printf("%s: bus-master DMA support present",
1527 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1528 1.41 bouyer pciide_mapreg_dma(sc, pa);
1529 1.41 bouyer printf("\n");
1530 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1531 1.67 bouyer WDC_CAPABILITY_MODE;
1532 1.41 bouyer if (sc->sc_dma_ok) {
1533 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1534 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1535 1.42 bouyer switch(sc->sc_pp->ide_product) {
1536 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1537 1.85 drochner case PCI_PRODUCT_INTEL_82440MX_IDE:
1538 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1539 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1540 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1541 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1542 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1543 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1544 1.163 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
1545 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1546 1.41 bouyer }
1547 1.18 drochner }
1548 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1549 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1550 1.93 bouyer switch(sc->sc_pp->ide_product) {
1551 1.93 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1552 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1553 1.102 bouyer break;
1554 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1555 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1556 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1557 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1558 1.163 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
1559 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 5;
1560 1.93 bouyer break;
1561 1.93 bouyer default:
1562 1.93 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1563 1.93 bouyer }
1564 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1565 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1566 1.41 bouyer else
1567 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1568 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1569 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1570 1.9 bouyer
1571 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1572 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1573 1.41 bouyer DEBUG_PROBE);
1574 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1575 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1576 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1577 1.41 bouyer DEBUG_PROBE);
1578 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1579 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1580 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1581 1.41 bouyer DEBUG_PROBE);
1582 1.41 bouyer }
1583 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1584 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1585 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1586 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1587 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1588 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1589 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
1590 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1591 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1592 1.42 bouyer DEBUG_PROBE);
1593 1.42 bouyer }
1594 1.42 bouyer
1595 1.41 bouyer }
1596 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1597 1.9 bouyer
1598 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1599 1.41 bouyer cp = &sc->pciide_channels[channel];
1600 1.41 bouyer /* PIIX is compat-only */
1601 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1602 1.41 bouyer continue;
1603 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1604 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1605 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1606 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1607 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1608 1.46 mycroft continue;
1609 1.42 bouyer }
1610 1.42 bouyer /* PIIX are compat-only pciide devices */
1611 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1612 1.42 bouyer if (cp->hw_ok == 0)
1613 1.42 bouyer continue;
1614 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1615 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1616 1.42 bouyer channel);
1617 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1618 1.42 bouyer idetim);
1619 1.42 bouyer }
1620 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1621 1.41 bouyer if (cp->hw_ok == 0)
1622 1.41 bouyer continue;
1623 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1624 1.41 bouyer }
1625 1.9 bouyer
1626 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1627 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1628 1.41 bouyer DEBUG_PROBE);
1629 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1630 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1631 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1632 1.41 bouyer DEBUG_PROBE);
1633 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1634 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1635 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1636 1.41 bouyer DEBUG_PROBE);
1637 1.41 bouyer }
1638 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1639 1.103 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1640 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1641 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1642 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1643 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1644 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
1645 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1646 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1647 1.42 bouyer DEBUG_PROBE);
1648 1.42 bouyer }
1649 1.28 bouyer }
1650 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1651 1.28 bouyer }
1652 1.28 bouyer
1653 1.28 bouyer void
1654 1.28 bouyer piix_setup_channel(chp)
1655 1.28 bouyer struct channel_softc *chp;
1656 1.28 bouyer {
1657 1.28 bouyer u_int8_t mode[2], drive;
1658 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1659 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1660 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1661 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1662 1.28 bouyer
1663 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1664 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1665 1.28 bouyer idedma_ctl = 0;
1666 1.28 bouyer
1667 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1668 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1669 1.28 bouyer chp->channel);
1670 1.9 bouyer
1671 1.28 bouyer /* setup DMA */
1672 1.28 bouyer pciide_channel_dma_setup(cp);
1673 1.9 bouyer
1674 1.28 bouyer /*
1675 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1676 1.28 bouyer * different timings for master and slave drives.
1677 1.28 bouyer * We need to find the best combination.
1678 1.28 bouyer */
1679 1.9 bouyer
1680 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1681 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1682 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1683 1.28 bouyer mode[0] = mode[1] =
1684 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1685 1.28 bouyer drvp[0].DMA_mode = mode[0];
1686 1.38 bouyer drvp[1].DMA_mode = mode[1];
1687 1.28 bouyer goto ok;
1688 1.28 bouyer }
1689 1.28 bouyer /*
1690 1.28 bouyer * If only one drive supports DMA, use its mode, and
1691 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1692 1.28 bouyer */
1693 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1694 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1695 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1696 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1697 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1698 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1699 1.28 bouyer goto ok;
1700 1.28 bouyer }
1701 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1702 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1703 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1704 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1705 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1706 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1707 1.28 bouyer goto ok;
1708 1.28 bouyer }
1709 1.28 bouyer /*
1710 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1711 1.28 bouyer * one of them is PIO mode < 2
1712 1.28 bouyer */
1713 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1714 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1715 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1716 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1717 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1718 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1719 1.28 bouyer } else {
1720 1.28 bouyer mode[0] = mode[1] =
1721 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1722 1.38 bouyer drvp[0].PIO_mode = mode[0];
1723 1.38 bouyer drvp[1].PIO_mode = mode[1];
1724 1.28 bouyer }
1725 1.28 bouyer ok: /* The modes are setup */
1726 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1727 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1728 1.9 bouyer idetim |= piix_setup_idetim_timings(
1729 1.28 bouyer mode[drive], 1, chp->channel);
1730 1.28 bouyer goto end;
1731 1.38 bouyer }
1732 1.28 bouyer }
1733 1.28 bouyer /* If we are there, none of the drives are DMA */
1734 1.28 bouyer if (mode[0] >= 2)
1735 1.28 bouyer idetim |= piix_setup_idetim_timings(
1736 1.28 bouyer mode[0], 0, chp->channel);
1737 1.28 bouyer else
1738 1.28 bouyer idetim |= piix_setup_idetim_timings(
1739 1.28 bouyer mode[1], 0, chp->channel);
1740 1.28 bouyer end: /*
1741 1.28 bouyer * timing mode is now set up in the controller. Enable
1742 1.28 bouyer * it per-drive
1743 1.28 bouyer */
1744 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1745 1.28 bouyer /* If no drive, skip */
1746 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1747 1.28 bouyer continue;
1748 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1749 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1750 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1751 1.28 bouyer }
1752 1.28 bouyer if (idedma_ctl != 0) {
1753 1.28 bouyer /* Add software bits in status register */
1754 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1755 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1756 1.28 bouyer idedma_ctl);
1757 1.9 bouyer }
1758 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1759 1.28 bouyer pciide_print_modes(cp);
1760 1.9 bouyer }
1761 1.9 bouyer
1762 1.9 bouyer void
1763 1.41 bouyer piix3_4_setup_channel(chp)
1764 1.41 bouyer struct channel_softc *chp;
1765 1.28 bouyer {
1766 1.28 bouyer struct ata_drive_datas *drvp;
1767 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1768 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1769 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1770 1.28 bouyer int drive;
1771 1.42 bouyer int channel = chp->channel;
1772 1.28 bouyer
1773 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1774 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1775 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1776 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1777 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1778 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1779 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1780 1.28 bouyer
1781 1.28 bouyer idedma_ctl = 0;
1782 1.28 bouyer /* If channel disabled, no need to go further */
1783 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1784 1.28 bouyer return;
1785 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1786 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1787 1.28 bouyer
1788 1.28 bouyer /* setup DMA if needed */
1789 1.28 bouyer pciide_channel_dma_setup(cp);
1790 1.28 bouyer
1791 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1792 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1793 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1794 1.28 bouyer drvp = &chp->ch_drive[drive];
1795 1.28 bouyer /* If no drive, skip */
1796 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1797 1.9 bouyer continue;
1798 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1799 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1800 1.28 bouyer goto pio;
1801 1.28 bouyer
1802 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1803 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1804 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1805 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1806 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1807 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1808 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
1809 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1810 1.102 bouyer }
1811 1.106 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1812 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1813 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1814 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1815 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
1816 1.102 bouyer /* setup Ultra/100 */
1817 1.102 bouyer if (drvp->UDMA_mode > 2 &&
1818 1.102 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1819 1.102 bouyer drvp->UDMA_mode = 2;
1820 1.102 bouyer if (drvp->UDMA_mode > 4) {
1821 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
1822 1.102 bouyer } else {
1823 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
1824 1.102 bouyer if (drvp->UDMA_mode > 2) {
1825 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
1826 1.102 bouyer drive);
1827 1.102 bouyer } else {
1828 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
1829 1.102 bouyer drive);
1830 1.102 bouyer }
1831 1.102 bouyer }
1832 1.42 bouyer }
1833 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1834 1.42 bouyer /* setup Ultra/66 */
1835 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1836 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1837 1.42 bouyer drvp->UDMA_mode = 2;
1838 1.42 bouyer if (drvp->UDMA_mode > 2)
1839 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1840 1.42 bouyer else
1841 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1842 1.42 bouyer }
1843 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1844 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1845 1.28 bouyer /* use Ultra/DMA */
1846 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1847 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1848 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1849 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1850 1.28 bouyer } else {
1851 1.28 bouyer /* use Multiword DMA */
1852 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1853 1.9 bouyer if (drive == 0) {
1854 1.9 bouyer idetim |= piix_setup_idetim_timings(
1855 1.42 bouyer drvp->DMA_mode, 1, channel);
1856 1.9 bouyer } else {
1857 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1858 1.42 bouyer drvp->DMA_mode, 1, channel);
1859 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1860 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1861 1.9 bouyer }
1862 1.9 bouyer }
1863 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1864 1.28 bouyer
1865 1.28 bouyer pio: /* use PIO mode */
1866 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1867 1.28 bouyer if (drive == 0) {
1868 1.28 bouyer idetim |= piix_setup_idetim_timings(
1869 1.42 bouyer drvp->PIO_mode, 0, channel);
1870 1.28 bouyer } else {
1871 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1872 1.42 bouyer drvp->PIO_mode, 0, channel);
1873 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1874 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1875 1.9 bouyer }
1876 1.9 bouyer }
1877 1.28 bouyer if (idedma_ctl != 0) {
1878 1.28 bouyer /* Add software bits in status register */
1879 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1880 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1881 1.28 bouyer idedma_ctl);
1882 1.9 bouyer }
1883 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1884 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1885 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1886 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1887 1.28 bouyer pciide_print_modes(cp);
1888 1.9 bouyer }
1889 1.8 drochner
1890 1.28 bouyer
1891 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1892 1.9 bouyer static u_int32_t
1893 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1894 1.9 bouyer u_int8_t mode;
1895 1.9 bouyer u_int8_t dma;
1896 1.9 bouyer u_int8_t channel;
1897 1.9 bouyer {
1898 1.9 bouyer
1899 1.9 bouyer if (dma)
1900 1.9 bouyer return PIIX_IDETIM_SET(0,
1901 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1902 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1903 1.9 bouyer channel);
1904 1.9 bouyer else
1905 1.9 bouyer return PIIX_IDETIM_SET(0,
1906 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1907 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1908 1.9 bouyer channel);
1909 1.8 drochner }
1910 1.8 drochner
1911 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1912 1.9 bouyer static u_int32_t
1913 1.9 bouyer piix_setup_idetim_drvs(drvp)
1914 1.9 bouyer struct ata_drive_datas *drvp;
1915 1.6 cgd {
1916 1.9 bouyer u_int32_t ret = 0;
1917 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1918 1.9 bouyer u_int8_t channel = chp->channel;
1919 1.9 bouyer u_int8_t drive = drvp->drive;
1920 1.9 bouyer
1921 1.9 bouyer /*
1922 1.9 bouyer * If drive is using UDMA, timings setups are independant
1923 1.9 bouyer * So just check DMA and PIO here.
1924 1.9 bouyer */
1925 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1926 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1927 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1928 1.9 bouyer drvp->DMA_mode == 0) {
1929 1.9 bouyer drvp->PIO_mode = 0;
1930 1.9 bouyer return ret;
1931 1.9 bouyer }
1932 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1933 1.9 bouyer /*
1934 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1935 1.9 bouyer * too, else use compat timings.
1936 1.9 bouyer */
1937 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1938 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1939 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1940 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1941 1.9 bouyer drvp->PIO_mode = 0;
1942 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1943 1.9 bouyer if (drvp->PIO_mode <= 2) {
1944 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1945 1.9 bouyer channel);
1946 1.9 bouyer return ret;
1947 1.9 bouyer }
1948 1.9 bouyer }
1949 1.6 cgd
1950 1.6 cgd /*
1951 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1952 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1953 1.9 bouyer * if PIO mode >= 3.
1954 1.6 cgd */
1955 1.6 cgd
1956 1.9 bouyer if (drvp->PIO_mode < 2)
1957 1.9 bouyer return ret;
1958 1.9 bouyer
1959 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1960 1.9 bouyer if (drvp->PIO_mode >= 3) {
1961 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1962 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1963 1.9 bouyer }
1964 1.9 bouyer return ret;
1965 1.9 bouyer }
1966 1.9 bouyer
1967 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1968 1.9 bouyer static u_int32_t
1969 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1970 1.9 bouyer u_int8_t mode;
1971 1.9 bouyer u_int8_t dma;
1972 1.9 bouyer u_int8_t channel;
1973 1.9 bouyer {
1974 1.9 bouyer if (dma)
1975 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1976 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1977 1.9 bouyer else
1978 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1979 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1980 1.53 bouyer }
1981 1.53 bouyer
1982 1.53 bouyer void
1983 1.116 fvdl amd7x6_chip_map(sc, pa)
1984 1.53 bouyer struct pciide_softc *sc;
1985 1.53 bouyer struct pci_attach_args *pa;
1986 1.53 bouyer {
1987 1.53 bouyer struct pciide_channel *cp;
1988 1.77 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1989 1.77 bouyer int channel;
1990 1.53 bouyer pcireg_t chanenable;
1991 1.53 bouyer bus_size_t cmdsize, ctlsize;
1992 1.53 bouyer
1993 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1994 1.53 bouyer return;
1995 1.77 bouyer printf("%s: bus-master DMA support present",
1996 1.77 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1997 1.77 bouyer pciide_mapreg_dma(sc, pa);
1998 1.77 bouyer printf("\n");
1999 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2000 1.67 bouyer WDC_CAPABILITY_MODE;
2001 1.67 bouyer if (sc->sc_dma_ok) {
2002 1.77 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2003 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2004 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2005 1.67 bouyer }
2006 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
2007 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
2008 1.116 fvdl
2009 1.145 bouyer switch (sc->sc_pp->ide_product) {
2010 1.145 bouyer case PCI_PRODUCT_AMD_PBC766_IDE:
2011 1.145 bouyer case PCI_PRODUCT_AMD_PBC768_IDE:
2012 1.155 fvdl case PCI_PRODUCT_AMD_PBC8111_IDE:
2013 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 5;
2014 1.145 bouyer break;
2015 1.145 bouyer default:
2016 1.116 fvdl sc->sc_wdcdev.UDMA_cap = 4;
2017 1.145 bouyer }
2018 1.116 fvdl sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
2019 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2020 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2021 1.116 fvdl chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
2022 1.53 bouyer
2023 1.116 fvdl WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
2024 1.53 bouyer DEBUG_PROBE);
2025 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2026 1.53 bouyer cp = &sc->pciide_channels[channel];
2027 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2028 1.53 bouyer continue;
2029 1.53 bouyer
2030 1.116 fvdl if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
2031 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
2032 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2033 1.53 bouyer continue;
2034 1.53 bouyer }
2035 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2036 1.53 bouyer pciide_pci_intr);
2037 1.53 bouyer
2038 1.60 gmcgarry if (pciide_chan_candisable(cp))
2039 1.116 fvdl chanenable &= ~AMD7X6_CHAN_EN(channel);
2040 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2041 1.53 bouyer if (cp->hw_ok == 0)
2042 1.53 bouyer continue;
2043 1.53 bouyer
2044 1.116 fvdl amd7x6_setup_channel(&cp->wdc_channel);
2045 1.53 bouyer }
2046 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
2047 1.53 bouyer chanenable);
2048 1.53 bouyer return;
2049 1.53 bouyer }
2050 1.53 bouyer
2051 1.53 bouyer void
2052 1.116 fvdl amd7x6_setup_channel(chp)
2053 1.53 bouyer struct channel_softc *chp;
2054 1.53 bouyer {
2055 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
2056 1.53 bouyer u_int8_t idedma_ctl;
2057 1.53 bouyer int mode, drive;
2058 1.53 bouyer struct ata_drive_datas *drvp;
2059 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2060 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2061 1.80 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2062 1.78 bouyer int rev = PCI_REVISION(
2063 1.78 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2064 1.80 bouyer #endif
2065 1.53 bouyer
2066 1.53 bouyer idedma_ctl = 0;
2067 1.116 fvdl datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
2068 1.116 fvdl udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
2069 1.116 fvdl datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
2070 1.116 fvdl udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
2071 1.53 bouyer
2072 1.53 bouyer /* setup DMA if needed */
2073 1.53 bouyer pciide_channel_dma_setup(cp);
2074 1.53 bouyer
2075 1.53 bouyer for (drive = 0; drive < 2; drive++) {
2076 1.53 bouyer drvp = &chp->ch_drive[drive];
2077 1.53 bouyer /* If no drive, skip */
2078 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2079 1.53 bouyer continue;
2080 1.53 bouyer /* add timing values, setup DMA if needed */
2081 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2082 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2083 1.53 bouyer mode = drvp->PIO_mode;
2084 1.53 bouyer goto pio;
2085 1.53 bouyer }
2086 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2087 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2088 1.53 bouyer /* use Ultra/DMA */
2089 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2090 1.116 fvdl udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
2091 1.116 fvdl AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
2092 1.116 fvdl AMD7X6_UDMA_TIME(chp->channel, drive,
2093 1.116 fvdl amd7x6_udma_tim[drvp->UDMA_mode]);
2094 1.53 bouyer /* can use PIO timings, MW DMA unused */
2095 1.53 bouyer mode = drvp->PIO_mode;
2096 1.53 bouyer } else {
2097 1.78 bouyer /* use Multiword DMA, but only if revision is OK */
2098 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2099 1.78 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2100 1.78 bouyer /*
2101 1.78 bouyer * The workaround doesn't seem to be necessary
2102 1.78 bouyer * with all drives, so it can be disabled by
2103 1.78 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
2104 1.78 bouyer * triggered.
2105 1.78 bouyer */
2106 1.116 fvdl if (sc->sc_pp->ide_product ==
2107 1.116 fvdl PCI_PRODUCT_AMD_PBC756_IDE &&
2108 1.116 fvdl AMD756_CHIPREV_DISABLEDMA(rev)) {
2109 1.78 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
2110 1.78 bouyer "to chip revision\n",
2111 1.78 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2112 1.78 bouyer chp->channel, drive);
2113 1.78 bouyer mode = drvp->PIO_mode;
2114 1.78 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2115 1.78 bouyer goto pio;
2116 1.78 bouyer }
2117 1.78 bouyer #endif
2118 1.53 bouyer /* mode = min(pio, dma+2) */
2119 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2120 1.53 bouyer mode = drvp->PIO_mode;
2121 1.53 bouyer else
2122 1.53 bouyer mode = drvp->DMA_mode + 2;
2123 1.53 bouyer }
2124 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2125 1.53 bouyer
2126 1.53 bouyer pio: /* setup PIO mode */
2127 1.53 bouyer if (mode <= 2) {
2128 1.53 bouyer drvp->DMA_mode = 0;
2129 1.53 bouyer drvp->PIO_mode = 0;
2130 1.53 bouyer mode = 0;
2131 1.53 bouyer } else {
2132 1.53 bouyer drvp->PIO_mode = mode;
2133 1.53 bouyer drvp->DMA_mode = mode - 2;
2134 1.53 bouyer }
2135 1.53 bouyer datatim_reg |=
2136 1.116 fvdl AMD7X6_DATATIM_PULSE(chp->channel, drive,
2137 1.116 fvdl amd7x6_pio_set[mode]) |
2138 1.116 fvdl AMD7X6_DATATIM_RECOV(chp->channel, drive,
2139 1.116 fvdl amd7x6_pio_rec[mode]);
2140 1.53 bouyer }
2141 1.53 bouyer if (idedma_ctl != 0) {
2142 1.53 bouyer /* Add software bits in status register */
2143 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2144 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2145 1.53 bouyer idedma_ctl);
2146 1.53 bouyer }
2147 1.53 bouyer pciide_print_modes(cp);
2148 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
2149 1.116 fvdl pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
2150 1.9 bouyer }
2151 1.9 bouyer
2152 1.9 bouyer void
2153 1.41 bouyer apollo_chip_map(sc, pa)
2154 1.9 bouyer struct pciide_softc *sc;
2155 1.41 bouyer struct pci_attach_args *pa;
2156 1.9 bouyer {
2157 1.41 bouyer struct pciide_channel *cp;
2158 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2159 1.41 bouyer int channel;
2160 1.113 bouyer u_int32_t ideconf;
2161 1.41 bouyer bus_size_t cmdsize, ctlsize;
2162 1.113 bouyer pcitag_t pcib_tag;
2163 1.113 bouyer pcireg_t pcib_id, pcib_class;
2164 1.41 bouyer
2165 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2166 1.41 bouyer return;
2167 1.113 bouyer /* get a PCI tag for the ISA bridge (function 0 of the same device) */
2168 1.113 bouyer pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2169 1.113 bouyer /* and read ID and rev of the ISA bridge */
2170 1.113 bouyer pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
2171 1.113 bouyer pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
2172 1.113 bouyer printf(": VIA Technologies ");
2173 1.113 bouyer switch (PCI_PRODUCT(pcib_id)) {
2174 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C586_ISA:
2175 1.113 bouyer printf("VT82C586 (Apollo VP) ");
2176 1.113 bouyer if(PCI_REVISION(pcib_class) >= 0x02) {
2177 1.113 bouyer printf("ATA33 controller\n");
2178 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2179 1.113 bouyer } else {
2180 1.113 bouyer printf("controller\n");
2181 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2182 1.113 bouyer }
2183 1.113 bouyer break;
2184 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C596A:
2185 1.113 bouyer printf("VT82C596A (Apollo Pro) ");
2186 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x12) {
2187 1.113 bouyer printf("ATA66 controller\n");
2188 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2189 1.113 bouyer } else {
2190 1.113 bouyer printf("ATA33 controller\n");
2191 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2192 1.113 bouyer }
2193 1.113 bouyer break;
2194 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
2195 1.113 bouyer printf("VT82C686A (Apollo KX133) ");
2196 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x40) {
2197 1.113 bouyer printf("ATA100 controller\n");
2198 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2199 1.113 bouyer } else {
2200 1.113 bouyer printf("ATA66 controller\n");
2201 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2202 1.113 bouyer }
2203 1.157 taca break;
2204 1.157 taca case PCI_PRODUCT_VIATECH_VT8231:
2205 1.157 taca printf("VT8231 ATA100 controller\n");
2206 1.157 taca sc->sc_wdcdev.UDMA_cap = 5;
2207 1.133 augustss break;
2208 1.133 augustss case PCI_PRODUCT_VIATECH_VT8233:
2209 1.133 augustss printf("VT8233 ATA100 controller\n");
2210 1.159 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2211 1.159 bouyer break;
2212 1.159 bouyer case PCI_PRODUCT_VIATECH_VT8233A:
2213 1.159 bouyer printf("VT8233A ATA133 controller\n");
2214 1.159 bouyer /* XXX use ATA100 untill ATA133 is supported */
2215 1.158 cjs sc->sc_wdcdev.UDMA_cap = 5;
2216 1.158 cjs break;
2217 1.113 bouyer default:
2218 1.113 bouyer printf("unknown ATA controller\n");
2219 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2220 1.113 bouyer }
2221 1.113 bouyer
2222 1.41 bouyer printf("%s: bus-master DMA support present",
2223 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2224 1.41 bouyer pciide_mapreg_dma(sc, pa);
2225 1.41 bouyer printf("\n");
2226 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2227 1.67 bouyer WDC_CAPABILITY_MODE;
2228 1.41 bouyer if (sc->sc_dma_ok) {
2229 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2230 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2231 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap > 0)
2232 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2233 1.41 bouyer }
2234 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2235 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2236 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
2237 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2238 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2239 1.9 bouyer
2240 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
2241 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2242 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
2243 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
2244 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2245 1.113 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
2246 1.104 bouyer DEBUG_PROBE);
2247 1.9 bouyer
2248 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2249 1.41 bouyer cp = &sc->pciide_channels[channel];
2250 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2251 1.41 bouyer continue;
2252 1.41 bouyer
2253 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
2254 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
2255 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2256 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2257 1.46 mycroft continue;
2258 1.41 bouyer }
2259 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2260 1.41 bouyer pciide_pci_intr);
2261 1.41 bouyer if (cp->hw_ok == 0)
2262 1.41 bouyer continue;
2263 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2264 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
2265 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
2266 1.41 bouyer ideconf);
2267 1.41 bouyer }
2268 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2269 1.41 bouyer
2270 1.41 bouyer if (cp->hw_ok == 0)
2271 1.41 bouyer continue;
2272 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2273 1.28 bouyer }
2274 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2275 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2276 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
2277 1.28 bouyer }
2278 1.28 bouyer
2279 1.28 bouyer void
2280 1.28 bouyer apollo_setup_channel(chp)
2281 1.28 bouyer struct channel_softc *chp;
2282 1.28 bouyer {
2283 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
2284 1.28 bouyer u_int8_t idedma_ctl;
2285 1.28 bouyer int mode, drive;
2286 1.28 bouyer struct ata_drive_datas *drvp;
2287 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2288 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2289 1.28 bouyer
2290 1.28 bouyer idedma_ctl = 0;
2291 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
2292 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
2293 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
2294 1.100 tsutsui udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
2295 1.28 bouyer
2296 1.28 bouyer /* setup DMA if needed */
2297 1.28 bouyer pciide_channel_dma_setup(cp);
2298 1.9 bouyer
2299 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2300 1.28 bouyer drvp = &chp->ch_drive[drive];
2301 1.28 bouyer /* If no drive, skip */
2302 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2303 1.28 bouyer continue;
2304 1.28 bouyer /* add timing values, setup DMA if needed */
2305 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2306 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2307 1.28 bouyer mode = drvp->PIO_mode;
2308 1.28 bouyer goto pio;
2309 1.8 drochner }
2310 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2311 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2312 1.28 bouyer /* use Ultra/DMA */
2313 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2314 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2315 1.113 bouyer APO_UDMA_EN_MTH(chp->channel, drive);
2316 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap == 5) {
2317 1.113 bouyer /* 686b */
2318 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2319 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2320 1.113 bouyer drive, apollo_udma100_tim[drvp->UDMA_mode]);
2321 1.113 bouyer } else if (sc->sc_wdcdev.UDMA_cap == 4) {
2322 1.113 bouyer /* 596b or 686a */
2323 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2324 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2325 1.113 bouyer drive, apollo_udma66_tim[drvp->UDMA_mode]);
2326 1.113 bouyer } else {
2327 1.113 bouyer /* 596a or 586b */
2328 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2329 1.113 bouyer drive, apollo_udma33_tim[drvp->UDMA_mode]);
2330 1.113 bouyer }
2331 1.28 bouyer /* can use PIO timings, MW DMA unused */
2332 1.28 bouyer mode = drvp->PIO_mode;
2333 1.28 bouyer } else {
2334 1.28 bouyer /* use Multiword DMA */
2335 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2336 1.28 bouyer /* mode = min(pio, dma+2) */
2337 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2338 1.28 bouyer mode = drvp->PIO_mode;
2339 1.28 bouyer else
2340 1.37 bouyer mode = drvp->DMA_mode + 2;
2341 1.8 drochner }
2342 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2343 1.28 bouyer
2344 1.28 bouyer pio: /* setup PIO mode */
2345 1.37 bouyer if (mode <= 2) {
2346 1.37 bouyer drvp->DMA_mode = 0;
2347 1.37 bouyer drvp->PIO_mode = 0;
2348 1.37 bouyer mode = 0;
2349 1.37 bouyer } else {
2350 1.37 bouyer drvp->PIO_mode = mode;
2351 1.37 bouyer drvp->DMA_mode = mode - 2;
2352 1.37 bouyer }
2353 1.28 bouyer datatim_reg |=
2354 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2355 1.28 bouyer apollo_pio_set[mode]) |
2356 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2357 1.28 bouyer apollo_pio_rec[mode]);
2358 1.28 bouyer }
2359 1.28 bouyer if (idedma_ctl != 0) {
2360 1.28 bouyer /* Add software bits in status register */
2361 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2362 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2363 1.28 bouyer idedma_ctl);
2364 1.9 bouyer }
2365 1.28 bouyer pciide_print_modes(cp);
2366 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2367 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2368 1.9 bouyer }
2369 1.6 cgd
2370 1.18 drochner void
2371 1.41 bouyer cmd_channel_map(pa, sc, channel)
2372 1.9 bouyer struct pci_attach_args *pa;
2373 1.41 bouyer struct pciide_softc *sc;
2374 1.41 bouyer int channel;
2375 1.9 bouyer {
2376 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2377 1.18 drochner bus_size_t cmdsize, ctlsize;
2378 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2379 1.139 bouyer int interface, one_channel;
2380 1.70 bouyer
2381 1.70 bouyer /*
2382 1.70 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2383 1.70 bouyer * In this case, we have to fake interface
2384 1.70 bouyer */
2385 1.70 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2386 1.70 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2387 1.70 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2388 1.70 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2389 1.70 bouyer CMD_CONF_DSA1)
2390 1.70 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2391 1.70 bouyer PCIIDE_INTERFACE_PCI(1);
2392 1.70 bouyer } else {
2393 1.70 bouyer interface = PCI_INTERFACE(pa->pa_class);
2394 1.70 bouyer }
2395 1.6 cgd
2396 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2397 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2398 1.41 bouyer cp->wdc_channel.channel = channel;
2399 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2400 1.41 bouyer
2401 1.139 bouyer /*
2402 1.139 bouyer * Older CMD64X doesn't have independant channels
2403 1.139 bouyer */
2404 1.139 bouyer switch (sc->sc_pp->ide_product) {
2405 1.139 bouyer case PCI_PRODUCT_CMDTECH_649:
2406 1.139 bouyer one_channel = 0;
2407 1.139 bouyer break;
2408 1.139 bouyer default:
2409 1.139 bouyer one_channel = 1;
2410 1.139 bouyer break;
2411 1.139 bouyer }
2412 1.139 bouyer
2413 1.139 bouyer if (channel > 0 && one_channel) {
2414 1.41 bouyer cp->wdc_channel.ch_queue =
2415 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2416 1.41 bouyer } else {
2417 1.41 bouyer cp->wdc_channel.ch_queue =
2418 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2419 1.41 bouyer }
2420 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2421 1.41 bouyer printf("%s %s channel: "
2422 1.41 bouyer "can't allocate memory for command queue",
2423 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2424 1.41 bouyer return;
2425 1.18 drochner }
2426 1.18 drochner
2427 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2428 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2429 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2430 1.41 bouyer "configured" : "wired",
2431 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2432 1.41 bouyer "native-PCI" : "compatibility");
2433 1.5 cgd
2434 1.9 bouyer /*
2435 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2436 1.9 bouyer * there's no way to disable the first channel without disabling
2437 1.9 bouyer * the whole device
2438 1.9 bouyer */
2439 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2440 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2441 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2442 1.18 drochner return;
2443 1.18 drochner }
2444 1.18 drochner
2445 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2446 1.18 drochner if (cp->hw_ok == 0)
2447 1.18 drochner return;
2448 1.41 bouyer if (channel == 1) {
2449 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2450 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2451 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2452 1.24 bouyer CMD_CTRL, ctrl);
2453 1.18 drochner }
2454 1.18 drochner }
2455 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2456 1.41 bouyer }
2457 1.41 bouyer
2458 1.41 bouyer int
2459 1.41 bouyer cmd_pci_intr(arg)
2460 1.41 bouyer void *arg;
2461 1.41 bouyer {
2462 1.41 bouyer struct pciide_softc *sc = arg;
2463 1.41 bouyer struct pciide_channel *cp;
2464 1.41 bouyer struct channel_softc *wdc_cp;
2465 1.41 bouyer int i, rv, crv;
2466 1.41 bouyer u_int32_t priirq, secirq;
2467 1.41 bouyer
2468 1.41 bouyer rv = 0;
2469 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2470 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2471 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2472 1.41 bouyer cp = &sc->pciide_channels[i];
2473 1.41 bouyer wdc_cp = &cp->wdc_channel;
2474 1.41 bouyer /* If a compat channel skip. */
2475 1.41 bouyer if (cp->compat)
2476 1.41 bouyer continue;
2477 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2478 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2479 1.41 bouyer crv = wdcintr(wdc_cp);
2480 1.41 bouyer if (crv == 0)
2481 1.41 bouyer printf("%s:%d: bogus intr\n",
2482 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2483 1.41 bouyer else
2484 1.41 bouyer rv = 1;
2485 1.41 bouyer }
2486 1.41 bouyer }
2487 1.41 bouyer return rv;
2488 1.14 bouyer }
2489 1.14 bouyer
2490 1.14 bouyer void
2491 1.41 bouyer cmd_chip_map(sc, pa)
2492 1.14 bouyer struct pciide_softc *sc;
2493 1.41 bouyer struct pci_attach_args *pa;
2494 1.14 bouyer {
2495 1.41 bouyer int channel;
2496 1.39 mrg
2497 1.41 bouyer /*
2498 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2499 1.41 bouyer * and base adresses registers can be disabled at
2500 1.41 bouyer * hardware level. In this case, the device is wired
2501 1.41 bouyer * in compat mode and its first channel is always enabled,
2502 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2503 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2504 1.41 bouyer * can't be disabled.
2505 1.41 bouyer */
2506 1.41 bouyer
2507 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2508 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2509 1.41 bouyer return;
2510 1.41 bouyer #endif
2511 1.41 bouyer
2512 1.45 bouyer printf("%s: hardware does not support DMA\n",
2513 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2514 1.41 bouyer sc->sc_dma_ok = 0;
2515 1.41 bouyer
2516 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2517 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2518 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2519 1.41 bouyer
2520 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2521 1.41 bouyer cmd_channel_map(pa, sc, channel);
2522 1.41 bouyer }
2523 1.14 bouyer }
2524 1.14 bouyer
2525 1.14 bouyer void
2526 1.70 bouyer cmd0643_9_chip_map(sc, pa)
2527 1.14 bouyer struct pciide_softc *sc;
2528 1.41 bouyer struct pci_attach_args *pa;
2529 1.41 bouyer {
2530 1.41 bouyer struct pciide_channel *cp;
2531 1.28 bouyer int channel;
2532 1.149 mycroft pcireg_t rev = PCI_REVISION(pa->pa_class);
2533 1.28 bouyer
2534 1.41 bouyer /*
2535 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2536 1.41 bouyer * and base adresses registers can be disabled at
2537 1.41 bouyer * hardware level. In this case, the device is wired
2538 1.41 bouyer * in compat mode and its first channel is always enabled,
2539 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2540 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2541 1.41 bouyer * can't be disabled.
2542 1.41 bouyer */
2543 1.41 bouyer
2544 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2545 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2546 1.41 bouyer return;
2547 1.41 bouyer #endif
2548 1.41 bouyer printf("%s: bus-master DMA support present",
2549 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2550 1.41 bouyer pciide_mapreg_dma(sc, pa);
2551 1.41 bouyer printf("\n");
2552 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2553 1.67 bouyer WDC_CAPABILITY_MODE;
2554 1.67 bouyer if (sc->sc_dma_ok) {
2555 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2556 1.70 bouyer switch (sc->sc_pp->ide_product) {
2557 1.70 bouyer case PCI_PRODUCT_CMDTECH_649:
2558 1.135 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2559 1.135 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2560 1.135 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2561 1.135 bouyer break;
2562 1.70 bouyer case PCI_PRODUCT_CMDTECH_648:
2563 1.70 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2564 1.70 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2565 1.82 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2566 1.82 bouyer break;
2567 1.79 bouyer case PCI_PRODUCT_CMDTECH_646:
2568 1.82 bouyer if (rev >= CMD0646U2_REV) {
2569 1.82 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2570 1.82 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2571 1.83 bouyer } else if (rev >= CMD0646U_REV) {
2572 1.83 bouyer /*
2573 1.83 bouyer * Linux's driver claims that the 646U is broken
2574 1.83 bouyer * with UDMA. Only enable it if we know what we're
2575 1.83 bouyer * doing
2576 1.83 bouyer */
2577 1.84 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2578 1.83 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2579 1.83 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2580 1.83 bouyer #endif
2581 1.136 wiz /* explicitly disable UDMA */
2582 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2583 1.83 bouyer CMD_UDMATIM(0), 0);
2584 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2585 1.83 bouyer CMD_UDMATIM(1), 0);
2586 1.82 bouyer }
2587 1.79 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2588 1.72 tron break;
2589 1.72 tron default:
2590 1.72 tron sc->sc_wdcdev.irqack = pciide_irqack;
2591 1.70 bouyer }
2592 1.67 bouyer }
2593 1.41 bouyer
2594 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2595 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2596 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2597 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2598 1.70 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2599 1.41 bouyer
2600 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2601 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2602 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2603 1.28 bouyer DEBUG_PROBE);
2604 1.41 bouyer
2605 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2606 1.41 bouyer cp = &sc->pciide_channels[channel];
2607 1.41 bouyer cmd_channel_map(pa, sc, channel);
2608 1.41 bouyer if (cp->hw_ok == 0)
2609 1.41 bouyer continue;
2610 1.70 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2611 1.28 bouyer }
2612 1.84 bouyer /*
2613 1.84 bouyer * note - this also makes sure we clear the irq disable and reset
2614 1.84 bouyer * bits
2615 1.84 bouyer */
2616 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2617 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2618 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2619 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2620 1.28 bouyer DEBUG_PROBE);
2621 1.28 bouyer }
2622 1.28 bouyer
2623 1.28 bouyer void
2624 1.70 bouyer cmd0643_9_setup_channel(chp)
2625 1.14 bouyer struct channel_softc *chp;
2626 1.28 bouyer {
2627 1.14 bouyer struct ata_drive_datas *drvp;
2628 1.14 bouyer u_int8_t tim;
2629 1.70 bouyer u_int32_t idedma_ctl, udma_reg;
2630 1.28 bouyer int drive;
2631 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2632 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2633 1.28 bouyer
2634 1.28 bouyer idedma_ctl = 0;
2635 1.28 bouyer /* setup DMA if needed */
2636 1.28 bouyer pciide_channel_dma_setup(cp);
2637 1.14 bouyer
2638 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2639 1.28 bouyer drvp = &chp->ch_drive[drive];
2640 1.28 bouyer /* If no drive, skip */
2641 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2642 1.28 bouyer continue;
2643 1.28 bouyer /* add timing values, setup DMA if needed */
2644 1.70 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2645 1.70 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2646 1.70 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2647 1.82 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2648 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2649 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2650 1.70 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2651 1.70 bouyer if (drvp->UDMA_mode > 2 &&
2652 1.70 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2653 1.70 bouyer CMD_BICSR) &
2654 1.70 bouyer CMD_BICSR_80(chp->channel)) == 0)
2655 1.70 bouyer drvp->UDMA_mode = 2;
2656 1.70 bouyer if (drvp->UDMA_mode > 2)
2657 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2658 1.82 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2659 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2660 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2661 1.70 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2662 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2663 1.70 bouyer udma_reg |=
2664 1.82 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2665 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2666 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2667 1.70 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2668 1.70 bouyer } else {
2669 1.70 bouyer /*
2670 1.70 bouyer * use Multiword DMA.
2671 1.70 bouyer * Timings will be used for both PIO and DMA,
2672 1.70 bouyer * so adjust DMA mode if needed
2673 1.82 bouyer * if we have a 0646U2/8/9, turn off UDMA
2674 1.70 bouyer */
2675 1.70 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2676 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2677 1.70 bouyer sc->sc_tag,
2678 1.70 bouyer CMD_UDMATIM(chp->channel));
2679 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2680 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2681 1.70 bouyer CMD_UDMATIM(chp->channel),
2682 1.70 bouyer udma_reg);
2683 1.70 bouyer }
2684 1.70 bouyer if (drvp->PIO_mode >= 3 &&
2685 1.70 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2686 1.70 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2687 1.70 bouyer }
2688 1.70 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2689 1.14 bouyer }
2690 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2691 1.14 bouyer }
2692 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2693 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2694 1.28 bouyer }
2695 1.28 bouyer if (idedma_ctl != 0) {
2696 1.28 bouyer /* Add software bits in status register */
2697 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2698 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2699 1.28 bouyer idedma_ctl);
2700 1.14 bouyer }
2701 1.28 bouyer pciide_print_modes(cp);
2702 1.72 tron }
2703 1.72 tron
2704 1.72 tron void
2705 1.79 bouyer cmd646_9_irqack(chp)
2706 1.72 tron struct channel_softc *chp;
2707 1.72 tron {
2708 1.72 tron u_int32_t priirq, secirq;
2709 1.72 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2710 1.72 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2711 1.72 tron
2712 1.72 tron if (chp->channel == 0) {
2713 1.72 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2714 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2715 1.72 tron } else {
2716 1.72 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2717 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2718 1.72 tron }
2719 1.72 tron pciide_irqack(chp);
2720 1.161 onoe }
2721 1.161 onoe
2722 1.161 onoe void
2723 1.161 onoe cmd680_chip_map(sc, pa)
2724 1.161 onoe struct pciide_softc *sc;
2725 1.161 onoe struct pci_attach_args *pa;
2726 1.161 onoe {
2727 1.161 onoe struct pciide_channel *cp;
2728 1.161 onoe int channel;
2729 1.161 onoe
2730 1.161 onoe if (pciide_chipen(sc, pa) == 0)
2731 1.161 onoe return;
2732 1.161 onoe printf("%s: bus-master DMA support present",
2733 1.161 onoe sc->sc_wdcdev.sc_dev.dv_xname);
2734 1.161 onoe pciide_mapreg_dma(sc, pa);
2735 1.161 onoe printf("\n");
2736 1.161 onoe sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2737 1.161 onoe WDC_CAPABILITY_MODE;
2738 1.161 onoe if (sc->sc_dma_ok) {
2739 1.161 onoe sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2740 1.161 onoe sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2741 1.161 onoe sc->sc_wdcdev.UDMA_cap = 6;
2742 1.161 onoe sc->sc_wdcdev.irqack = pciide_irqack;
2743 1.161 onoe }
2744 1.161 onoe
2745 1.161 onoe sc->sc_wdcdev.channels = sc->wdc_chanarray;
2746 1.161 onoe sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2747 1.161 onoe sc->sc_wdcdev.PIO_cap = 4;
2748 1.161 onoe sc->sc_wdcdev.DMA_cap = 2;
2749 1.161 onoe sc->sc_wdcdev.set_modes = cmd680_setup_channel;
2750 1.161 onoe
2751 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
2752 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
2753 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
2754 1.161 onoe pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
2755 1.161 onoe for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2756 1.161 onoe cp = &sc->pciide_channels[channel];
2757 1.161 onoe cmd680_channel_map(pa, sc, channel);
2758 1.161 onoe if (cp->hw_ok == 0)
2759 1.161 onoe continue;
2760 1.161 onoe cmd680_setup_channel(&cp->wdc_channel);
2761 1.161 onoe }
2762 1.161 onoe }
2763 1.161 onoe
2764 1.161 onoe void
2765 1.161 onoe cmd680_channel_map(pa, sc, channel)
2766 1.161 onoe struct pci_attach_args *pa;
2767 1.161 onoe struct pciide_softc *sc;
2768 1.161 onoe int channel;
2769 1.161 onoe {
2770 1.161 onoe struct pciide_channel *cp = &sc->pciide_channels[channel];
2771 1.161 onoe bus_size_t cmdsize, ctlsize;
2772 1.161 onoe int interface, i, reg;
2773 1.161 onoe static const u_int8_t init_val[] =
2774 1.161 onoe { 0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
2775 1.161 onoe 0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
2776 1.161 onoe
2777 1.161 onoe if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2778 1.161 onoe interface = PCIIDE_INTERFACE_SETTABLE(0) |
2779 1.161 onoe PCIIDE_INTERFACE_SETTABLE(1);
2780 1.161 onoe interface |= PCIIDE_INTERFACE_PCI(0) |
2781 1.161 onoe PCIIDE_INTERFACE_PCI(1);
2782 1.161 onoe } else {
2783 1.161 onoe interface = PCI_INTERFACE(pa->pa_class);
2784 1.161 onoe }
2785 1.161 onoe
2786 1.161 onoe sc->wdc_chanarray[channel] = &cp->wdc_channel;
2787 1.161 onoe cp->name = PCIIDE_CHANNEL_NAME(channel);
2788 1.161 onoe cp->wdc_channel.channel = channel;
2789 1.161 onoe cp->wdc_channel.wdc = &sc->sc_wdcdev;
2790 1.161 onoe
2791 1.161 onoe cp->wdc_channel.ch_queue =
2792 1.161 onoe malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2793 1.161 onoe if (cp->wdc_channel.ch_queue == NULL) {
2794 1.161 onoe printf("%s %s channel: "
2795 1.161 onoe "can't allocate memory for command queue",
2796 1.161 onoe sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2797 1.161 onoe return;
2798 1.161 onoe }
2799 1.161 onoe
2800 1.161 onoe /* XXX */
2801 1.161 onoe reg = 0xa2 + channel * 16;
2802 1.161 onoe for (i = 0; i < sizeof(init_val); i++)
2803 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
2804 1.161 onoe
2805 1.161 onoe printf("%s: %s channel %s to %s mode\n",
2806 1.161 onoe sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2807 1.161 onoe (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2808 1.161 onoe "configured" : "wired",
2809 1.161 onoe (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2810 1.161 onoe "native-PCI" : "compatibility");
2811 1.161 onoe
2812 1.161 onoe pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
2813 1.161 onoe if (cp->hw_ok == 0)
2814 1.161 onoe return;
2815 1.161 onoe pciide_map_compat_intr(pa, cp, channel, interface);
2816 1.161 onoe }
2817 1.161 onoe
2818 1.161 onoe void
2819 1.161 onoe cmd680_setup_channel(chp)
2820 1.161 onoe struct channel_softc *chp;
2821 1.161 onoe {
2822 1.161 onoe struct ata_drive_datas *drvp;
2823 1.161 onoe u_int8_t mode, off, scsc;
2824 1.161 onoe u_int16_t val;
2825 1.161 onoe u_int32_t idedma_ctl;
2826 1.161 onoe int drive;
2827 1.161 onoe struct pciide_channel *cp = (struct pciide_channel*)chp;
2828 1.161 onoe struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2829 1.161 onoe pci_chipset_tag_t pc = sc->sc_pc;
2830 1.161 onoe pcitag_t pa = sc->sc_tag;
2831 1.161 onoe static const u_int8_t udma2_tbl[] =
2832 1.161 onoe { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
2833 1.161 onoe static const u_int8_t udma_tbl[] =
2834 1.161 onoe { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
2835 1.161 onoe static const u_int16_t dma_tbl[] =
2836 1.161 onoe { 0x2208, 0x10c2, 0x10c1 };
2837 1.161 onoe static const u_int16_t pio_tbl[] =
2838 1.161 onoe { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
2839 1.161 onoe
2840 1.161 onoe idedma_ctl = 0;
2841 1.161 onoe pciide_channel_dma_setup(cp);
2842 1.161 onoe mode = pciide_pci_read(pc, pa, 0x80 + chp->channel * 4);
2843 1.161 onoe
2844 1.161 onoe for (drive = 0; drive < 2; drive++) {
2845 1.161 onoe drvp = &chp->ch_drive[drive];
2846 1.161 onoe /* If no drive, skip */
2847 1.161 onoe if ((drvp->drive_flags & DRIVE) == 0)
2848 1.161 onoe continue;
2849 1.161 onoe mode &= ~(0x03 << (drive * 4));
2850 1.161 onoe if (drvp->drive_flags & DRIVE_UDMA) {
2851 1.161 onoe drvp->drive_flags &= ~DRIVE_DMA;
2852 1.161 onoe off = 0xa0 + chp->channel * 16;
2853 1.161 onoe if (drvp->UDMA_mode > 2 &&
2854 1.161 onoe (pciide_pci_read(pc, pa, off) & 0x01) == 0)
2855 1.161 onoe drvp->UDMA_mode = 2;
2856 1.161 onoe scsc = pciide_pci_read(pc, pa, 0x8a);
2857 1.161 onoe if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
2858 1.161 onoe pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
2859 1.161 onoe scsc = pciide_pci_read(pc, pa, 0x8a);
2860 1.161 onoe if ((scsc & 0x30) == 0)
2861 1.161 onoe drvp->UDMA_mode = 5;
2862 1.161 onoe }
2863 1.161 onoe mode |= 0x03 << (drive * 4);
2864 1.161 onoe off = 0xac + chp->channel * 16 + drive * 2;
2865 1.161 onoe val = pciide_pci_read(pc, pa, off) & ~0x3f;
2866 1.161 onoe if (scsc & 0x30)
2867 1.161 onoe val |= udma2_tbl[drvp->UDMA_mode];
2868 1.161 onoe else
2869 1.161 onoe val |= udma_tbl[drvp->UDMA_mode];
2870 1.161 onoe pciide_pci_write(pc, pa, off, val);
2871 1.161 onoe idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2872 1.161 onoe } else if (drvp->drive_flags & DRIVE_DMA) {
2873 1.161 onoe mode |= 0x02 << (drive * 4);
2874 1.161 onoe off = 0xa8 + chp->channel * 16 + drive * 2;
2875 1.161 onoe val = dma_tbl[drvp->DMA_mode];
2876 1.161 onoe pciide_pci_write(pc, pa, off, val & 0xff);
2877 1.161 onoe pciide_pci_write(pc, pa, off, val >> 8);
2878 1.161 onoe idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2879 1.161 onoe } else {
2880 1.161 onoe mode |= 0x01 << (drive * 4);
2881 1.161 onoe off = 0xa4 + chp->channel * 16 + drive * 2;
2882 1.161 onoe val = pio_tbl[drvp->PIO_mode];
2883 1.161 onoe pciide_pci_write(pc, pa, off, val & 0xff);
2884 1.161 onoe pciide_pci_write(pc, pa, off, val >> 8);
2885 1.161 onoe }
2886 1.161 onoe }
2887 1.161 onoe
2888 1.161 onoe pciide_pci_write(pc, pa, 0x80 + chp->channel * 4, mode);
2889 1.161 onoe if (idedma_ctl != 0) {
2890 1.161 onoe /* Add software bits in status register */
2891 1.161 onoe bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2892 1.161 onoe IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2893 1.161 onoe idedma_ctl);
2894 1.161 onoe }
2895 1.161 onoe pciide_print_modes(cp);
2896 1.1 cgd }
2897 1.1 cgd
2898 1.18 drochner void
2899 1.41 bouyer cy693_chip_map(sc, pa)
2900 1.18 drochner struct pciide_softc *sc;
2901 1.41 bouyer struct pci_attach_args *pa;
2902 1.41 bouyer {
2903 1.41 bouyer struct pciide_channel *cp;
2904 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2905 1.41 bouyer bus_size_t cmdsize, ctlsize;
2906 1.41 bouyer
2907 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2908 1.41 bouyer return;
2909 1.41 bouyer /*
2910 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2911 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2912 1.41 bouyer * the real channel
2913 1.41 bouyer */
2914 1.41 bouyer if (pa->pa_function == 1) {
2915 1.61 thorpej sc->sc_cy_compatchan = 0;
2916 1.41 bouyer } else if (pa->pa_function == 2) {
2917 1.61 thorpej sc->sc_cy_compatchan = 1;
2918 1.41 bouyer } else {
2919 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2920 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2921 1.41 bouyer return;
2922 1.41 bouyer }
2923 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2924 1.41 bouyer printf("%s: bus-master DMA support present",
2925 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2926 1.41 bouyer pciide_mapreg_dma(sc, pa);
2927 1.41 bouyer } else {
2928 1.41 bouyer printf("%s: hardware does not support DMA",
2929 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2930 1.41 bouyer sc->sc_dma_ok = 0;
2931 1.41 bouyer }
2932 1.41 bouyer printf("\n");
2933 1.39 mrg
2934 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2935 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2936 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2937 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2938 1.61 thorpej sc->sc_dma_ok = 0;
2939 1.61 thorpej }
2940 1.61 thorpej
2941 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2942 1.41 bouyer WDC_CAPABILITY_MODE;
2943 1.67 bouyer if (sc->sc_dma_ok) {
2944 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2945 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2946 1.67 bouyer }
2947 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2948 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2949 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2950 1.18 drochner
2951 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2952 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2953 1.39 mrg
2954 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2955 1.41 bouyer cp = &sc->pciide_channels[0];
2956 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2957 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2958 1.41 bouyer cp->wdc_channel.channel = 0;
2959 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2960 1.41 bouyer cp->wdc_channel.ch_queue =
2961 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2962 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2963 1.41 bouyer printf("%s primary channel: "
2964 1.41 bouyer "can't allocate memory for command queue",
2965 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2966 1.41 bouyer return;
2967 1.41 bouyer }
2968 1.41 bouyer printf("%s: primary channel %s to ",
2969 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2970 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2971 1.41 bouyer "configured" : "wired");
2972 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2973 1.41 bouyer printf("native-PCI");
2974 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2975 1.41 bouyer pciide_pci_intr);
2976 1.41 bouyer } else {
2977 1.41 bouyer printf("compatibility");
2978 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2979 1.41 bouyer &cmdsize, &ctlsize);
2980 1.41 bouyer }
2981 1.41 bouyer printf(" mode\n");
2982 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2983 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2984 1.41 bouyer wdcattach(&cp->wdc_channel);
2985 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2986 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2987 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2988 1.41 bouyer }
2989 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2990 1.41 bouyer if (cp->hw_ok == 0)
2991 1.41 bouyer return;
2992 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2993 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2994 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2995 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2996 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2997 1.28 bouyer }
2998 1.28 bouyer
2999 1.28 bouyer void
3000 1.28 bouyer cy693_setup_channel(chp)
3001 1.18 drochner struct channel_softc *chp;
3002 1.28 bouyer {
3003 1.18 drochner struct ata_drive_datas *drvp;
3004 1.18 drochner int drive;
3005 1.18 drochner u_int32_t cy_cmd_ctrl;
3006 1.18 drochner u_int32_t idedma_ctl;
3007 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3008 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3009 1.41 bouyer int dma_mode = -1;
3010 1.9 bouyer
3011 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
3012 1.28 bouyer
3013 1.28 bouyer /* setup DMA if needed */
3014 1.28 bouyer pciide_channel_dma_setup(cp);
3015 1.28 bouyer
3016 1.18 drochner for (drive = 0; drive < 2; drive++) {
3017 1.18 drochner drvp = &chp->ch_drive[drive];
3018 1.18 drochner /* If no drive, skip */
3019 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
3020 1.18 drochner continue;
3021 1.18 drochner /* add timing values, setup DMA if needed */
3022 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
3023 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3024 1.41 bouyer /* use Multiword DMA */
3025 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
3026 1.41 bouyer dma_mode = drvp->DMA_mode;
3027 1.18 drochner }
3028 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
3029 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
3030 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
3031 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
3032 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
3033 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
3034 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
3035 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
3036 1.18 drochner }
3037 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
3038 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
3039 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
3040 1.61 thorpej
3041 1.61 thorpej if (dma_mode == -1)
3042 1.61 thorpej dma_mode = 0;
3043 1.61 thorpej
3044 1.61 thorpej if (sc->sc_cy_handle != NULL) {
3045 1.61 thorpej /* Note: `multiple' is implied. */
3046 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
3047 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
3048 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
3049 1.61 thorpej }
3050 1.61 thorpej
3051 1.28 bouyer pciide_print_modes(cp);
3052 1.61 thorpej
3053 1.18 drochner if (idedma_ctl != 0) {
3054 1.18 drochner /* Add software bits in status register */
3055 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3056 1.18 drochner IDEDMA_CTL, idedma_ctl);
3057 1.9 bouyer }
3058 1.1 cgd }
3059 1.1 cgd
3060 1.130 tron static int
3061 1.130 tron sis_hostbr_match(pa)
3062 1.130 tron struct pci_attach_args *pa;
3063 1.130 tron {
3064 1.130 tron return ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) &&
3065 1.131 tron ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_645) ||
3066 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_650) ||
3067 1.131 tron (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_730) ||
3068 1.164 toshii (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_735) ||
3069 1.164 toshii (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_745)));
3070 1.130 tron }
3071 1.130 tron
3072 1.18 drochner void
3073 1.41 bouyer sis_chip_map(sc, pa)
3074 1.41 bouyer struct pciide_softc *sc;
3075 1.18 drochner struct pci_attach_args *pa;
3076 1.41 bouyer {
3077 1.18 drochner struct pciide_channel *cp;
3078 1.41 bouyer int channel;
3079 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
3080 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
3081 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
3082 1.18 drochner bus_size_t cmdsize, ctlsize;
3083 1.121 bouyer pcitag_t pchb_tag;
3084 1.121 bouyer pcireg_t pchb_id, pchb_class;
3085 1.9 bouyer
3086 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3087 1.18 drochner return;
3088 1.41 bouyer printf("%s: bus-master DMA support present",
3089 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3090 1.41 bouyer pciide_mapreg_dma(sc, pa);
3091 1.41 bouyer printf("\n");
3092 1.121 bouyer
3093 1.121 bouyer /* get a PCI tag for the host bridge (function 0 of the same device) */
3094 1.121 bouyer pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
3095 1.121 bouyer /* and read ID and rev of the ISA bridge */
3096 1.121 bouyer pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
3097 1.121 bouyer pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
3098 1.121 bouyer
3099 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3100 1.67 bouyer WDC_CAPABILITY_MODE;
3101 1.51 bouyer if (sc->sc_dma_ok) {
3102 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3103 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3104 1.121 bouyer /*
3105 1.121 bouyer * controllers associated to a rev 0x2 530 Host to PCI Bridge
3106 1.121 bouyer * have problems with UDMA (info provided by Christos)
3107 1.121 bouyer */
3108 1.121 bouyer if (rev >= 0xd0 &&
3109 1.121 bouyer (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
3110 1.121 bouyer PCI_REVISION(pchb_class) >= 0x03))
3111 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
3112 1.51 bouyer }
3113 1.9 bouyer
3114 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
3115 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
3116 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
3117 1.130 tron /*
3118 1.130 tron * Use UDMA/100 on SiS 735 chipset and UDMA/33 on other
3119 1.130 tron * chipsets.
3120 1.130 tron */
3121 1.130 tron sc->sc_wdcdev.UDMA_cap =
3122 1.130 tron pci_find_device(pa, sis_hostbr_match) ? 5 : 2;
3123 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
3124 1.15 bouyer
3125 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3126 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3127 1.28 bouyer
3128 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
3129 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
3130 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
3131 1.41 bouyer
3132 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3133 1.41 bouyer cp = &sc->pciide_channels[channel];
3134 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3135 1.41 bouyer continue;
3136 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
3137 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
3138 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3139 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3140 1.46 mycroft continue;
3141 1.41 bouyer }
3142 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3143 1.41 bouyer pciide_pci_intr);
3144 1.41 bouyer if (cp->hw_ok == 0)
3145 1.41 bouyer continue;
3146 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
3147 1.41 bouyer if (channel == 0)
3148 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
3149 1.41 bouyer else
3150 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
3151 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
3152 1.41 bouyer sis_ctr0);
3153 1.41 bouyer }
3154 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3155 1.41 bouyer if (cp->hw_ok == 0)
3156 1.41 bouyer continue;
3157 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
3158 1.41 bouyer }
3159 1.28 bouyer }
3160 1.28 bouyer
3161 1.28 bouyer void
3162 1.28 bouyer sis_setup_channel(chp)
3163 1.15 bouyer struct channel_softc *chp;
3164 1.28 bouyer {
3165 1.15 bouyer struct ata_drive_datas *drvp;
3166 1.28 bouyer int drive;
3167 1.18 drochner u_int32_t sis_tim;
3168 1.18 drochner u_int32_t idedma_ctl;
3169 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3170 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3171 1.15 bouyer
3172 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
3173 1.28 bouyer "channel %d 0x%x\n", chp->channel,
3174 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
3175 1.28 bouyer DEBUG_PROBE);
3176 1.28 bouyer sis_tim = 0;
3177 1.18 drochner idedma_ctl = 0;
3178 1.28 bouyer /* setup DMA if needed */
3179 1.28 bouyer pciide_channel_dma_setup(cp);
3180 1.28 bouyer
3181 1.28 bouyer for (drive = 0; drive < 2; drive++) {
3182 1.28 bouyer drvp = &chp->ch_drive[drive];
3183 1.28 bouyer /* If no drive, skip */
3184 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3185 1.28 bouyer continue;
3186 1.28 bouyer /* add timing values, setup DMA if needed */
3187 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
3188 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
3189 1.28 bouyer goto pio;
3190 1.28 bouyer
3191 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3192 1.28 bouyer /* use Ultra/DMA */
3193 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3194 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
3195 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
3196 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
3197 1.28 bouyer } else {
3198 1.28 bouyer /*
3199 1.28 bouyer * use Multiword DMA
3200 1.28 bouyer * Timings will be used for both PIO and DMA,
3201 1.28 bouyer * so adjust DMA mode if needed
3202 1.28 bouyer */
3203 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3204 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3205 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3206 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3207 1.32 bouyer drvp->PIO_mode - 2 : 0;
3208 1.28 bouyer if (drvp->DMA_mode == 0)
3209 1.28 bouyer drvp->PIO_mode = 0;
3210 1.28 bouyer }
3211 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3212 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
3213 1.28 bouyer SIS_TIM_ACT_OFF(drive);
3214 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
3215 1.28 bouyer SIS_TIM_REC_OFF(drive);
3216 1.28 bouyer }
3217 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
3218 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
3219 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
3220 1.18 drochner if (idedma_ctl != 0) {
3221 1.18 drochner /* Add software bits in status register */
3222 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3223 1.18 drochner IDEDMA_CTL, idedma_ctl);
3224 1.18 drochner }
3225 1.28 bouyer pciide_print_modes(cp);
3226 1.18 drochner }
3227 1.18 drochner
3228 1.18 drochner void
3229 1.41 bouyer acer_chip_map(sc, pa)
3230 1.41 bouyer struct pciide_softc *sc;
3231 1.18 drochner struct pci_attach_args *pa;
3232 1.41 bouyer {
3233 1.18 drochner struct pciide_channel *cp;
3234 1.41 bouyer int channel;
3235 1.41 bouyer pcireg_t cr, interface;
3236 1.18 drochner bus_size_t cmdsize, ctlsize;
3237 1.107 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
3238 1.18 drochner
3239 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3240 1.18 drochner return;
3241 1.41 bouyer printf("%s: bus-master DMA support present",
3242 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3243 1.41 bouyer pciide_mapreg_dma(sc, pa);
3244 1.41 bouyer printf("\n");
3245 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3246 1.67 bouyer WDC_CAPABILITY_MODE;
3247 1.67 bouyer if (sc->sc_dma_ok) {
3248 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
3249 1.124 bouyer if (rev >= 0x20) {
3250 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
3251 1.124 bouyer if (rev >= 0xC4)
3252 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3253 1.127 tsutsui else if (rev >= 0xC2)
3254 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3255 1.124 bouyer else
3256 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3257 1.124 bouyer }
3258 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3259 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3260 1.67 bouyer }
3261 1.41 bouyer
3262 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
3263 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
3264 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
3265 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3266 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3267 1.30 bouyer
3268 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
3269 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
3270 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
3271 1.30 bouyer
3272 1.41 bouyer /* Enable "microsoft register bits" R/W. */
3273 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
3274 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
3275 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
3276 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
3277 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
3278 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
3279 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
3280 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
3281 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
3282 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
3283 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
3284 1.41 bouyer /* Don't use cr, re-read the real register content instead */
3285 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
3286 1.41 bouyer PCI_CLASS_REG));
3287 1.41 bouyer
3288 1.124 bouyer /* From linux: enable "Cable Detection" */
3289 1.124 bouyer if (rev >= 0xC2) {
3290 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
3291 1.127 tsutsui pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
3292 1.127 tsutsui | ACER_0x4B_CDETECT);
3293 1.124 bouyer }
3294 1.124 bouyer
3295 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3296 1.41 bouyer cp = &sc->pciide_channels[channel];
3297 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3298 1.41 bouyer continue;
3299 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
3300 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3301 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3302 1.41 bouyer continue;
3303 1.41 bouyer }
3304 1.124 bouyer /* newer controllers seems to lack the ACER_CHIDS. Sigh */
3305 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3306 1.124 bouyer (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
3307 1.41 bouyer if (cp->hw_ok == 0)
3308 1.41 bouyer continue;
3309 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
3310 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
3311 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3312 1.41 bouyer PCI_CLASS_REG, cr);
3313 1.41 bouyer }
3314 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3315 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
3316 1.30 bouyer }
3317 1.30 bouyer }
3318 1.30 bouyer
3319 1.30 bouyer void
3320 1.30 bouyer acer_setup_channel(chp)
3321 1.30 bouyer struct channel_softc *chp;
3322 1.30 bouyer {
3323 1.30 bouyer struct ata_drive_datas *drvp;
3324 1.30 bouyer int drive;
3325 1.30 bouyer u_int32_t acer_fifo_udma;
3326 1.30 bouyer u_int32_t idedma_ctl;
3327 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3328 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3329 1.30 bouyer
3330 1.30 bouyer idedma_ctl = 0;
3331 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
3332 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
3333 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3334 1.30 bouyer /* setup DMA if needed */
3335 1.30 bouyer pciide_channel_dma_setup(cp);
3336 1.30 bouyer
3337 1.124 bouyer if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
3338 1.124 bouyer DRIVE_UDMA) { /* check 80 pins cable */
3339 1.124 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
3340 1.124 bouyer ACER_0x4A_80PIN(chp->channel)) {
3341 1.124 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3342 1.124 bouyer chp->ch_drive[0].UDMA_mode = 2;
3343 1.124 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3344 1.124 bouyer chp->ch_drive[1].UDMA_mode = 2;
3345 1.124 bouyer }
3346 1.124 bouyer }
3347 1.124 bouyer
3348 1.30 bouyer for (drive = 0; drive < 2; drive++) {
3349 1.30 bouyer drvp = &chp->ch_drive[drive];
3350 1.30 bouyer /* If no drive, skip */
3351 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3352 1.30 bouyer continue;
3353 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
3354 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
3355 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3356 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
3357 1.30 bouyer /* clear FIFO/DMA mode */
3358 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
3359 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
3360 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
3361 1.30 bouyer
3362 1.30 bouyer /* add timing values, setup DMA if needed */
3363 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
3364 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
3365 1.30 bouyer acer_fifo_udma |=
3366 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
3367 1.30 bouyer goto pio;
3368 1.30 bouyer }
3369 1.30 bouyer
3370 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
3371 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3372 1.30 bouyer /* use Ultra/DMA */
3373 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3374 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
3375 1.30 bouyer acer_fifo_udma |=
3376 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
3377 1.30 bouyer acer_udma[drvp->UDMA_mode]);
3378 1.124 bouyer /* XXX disable if one drive < UDMA3 ? */
3379 1.124 bouyer if (drvp->UDMA_mode >= 3) {
3380 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
3381 1.124 bouyer ACER_0x4B,
3382 1.124 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3383 1.124 bouyer ACER_0x4B) | ACER_0x4B_UDMA66);
3384 1.124 bouyer }
3385 1.30 bouyer } else {
3386 1.30 bouyer /*
3387 1.30 bouyer * use Multiword DMA
3388 1.30 bouyer * Timings will be used for both PIO and DMA,
3389 1.30 bouyer * so adjust DMA mode if needed
3390 1.30 bouyer */
3391 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3392 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3393 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3394 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3395 1.32 bouyer drvp->PIO_mode - 2 : 0;
3396 1.30 bouyer if (drvp->DMA_mode == 0)
3397 1.30 bouyer drvp->PIO_mode = 0;
3398 1.30 bouyer }
3399 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3400 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
3401 1.30 bouyer ACER_IDETIM(chp->channel, drive),
3402 1.30 bouyer acer_pio[drvp->PIO_mode]);
3403 1.30 bouyer }
3404 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
3405 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3406 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
3407 1.30 bouyer if (idedma_ctl != 0) {
3408 1.30 bouyer /* Add software bits in status register */
3409 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3410 1.30 bouyer IDEDMA_CTL, idedma_ctl);
3411 1.30 bouyer }
3412 1.30 bouyer pciide_print_modes(cp);
3413 1.30 bouyer }
3414 1.30 bouyer
3415 1.41 bouyer int
3416 1.41 bouyer acer_pci_intr(arg)
3417 1.41 bouyer void *arg;
3418 1.41 bouyer {
3419 1.41 bouyer struct pciide_softc *sc = arg;
3420 1.41 bouyer struct pciide_channel *cp;
3421 1.41 bouyer struct channel_softc *wdc_cp;
3422 1.41 bouyer int i, rv, crv;
3423 1.41 bouyer u_int32_t chids;
3424 1.41 bouyer
3425 1.41 bouyer rv = 0;
3426 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
3427 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3428 1.41 bouyer cp = &sc->pciide_channels[i];
3429 1.41 bouyer wdc_cp = &cp->wdc_channel;
3430 1.41 bouyer /* If a compat channel skip. */
3431 1.41 bouyer if (cp->compat)
3432 1.41 bouyer continue;
3433 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
3434 1.41 bouyer crv = wdcintr(wdc_cp);
3435 1.41 bouyer if (crv == 0)
3436 1.41 bouyer printf("%s:%d: bogus intr\n",
3437 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3438 1.41 bouyer else
3439 1.41 bouyer rv = 1;
3440 1.41 bouyer }
3441 1.41 bouyer }
3442 1.41 bouyer return rv;
3443 1.41 bouyer }
3444 1.41 bouyer
3445 1.67 bouyer void
3446 1.67 bouyer hpt_chip_map(sc, pa)
3447 1.111 tsutsui struct pciide_softc *sc;
3448 1.67 bouyer struct pci_attach_args *pa;
3449 1.67 bouyer {
3450 1.67 bouyer struct pciide_channel *cp;
3451 1.67 bouyer int i, compatchan, revision;
3452 1.67 bouyer pcireg_t interface;
3453 1.67 bouyer bus_size_t cmdsize, ctlsize;
3454 1.67 bouyer
3455 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
3456 1.67 bouyer return;
3457 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
3458 1.114 bouyer printf(": Triones/Highpoint ");
3459 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3460 1.153 bouyer printf("HPT374 IDE Controller\n");
3461 1.153 bouyer else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
3462 1.153 bouyer if (revision == HPT370_REV)
3463 1.153 bouyer printf("HPT370 IDE Controller\n");
3464 1.153 bouyer else if (revision == HPT370A_REV)
3465 1.153 bouyer printf("HPT370A IDE Controller\n");
3466 1.153 bouyer else if (revision == HPT366_REV)
3467 1.153 bouyer printf("HPT366 IDE Controller\n");
3468 1.153 bouyer else
3469 1.153 bouyer printf("unknown HPT IDE controller rev %d\n", revision);
3470 1.153 bouyer } else
3471 1.153 bouyer printf("unknown HPT IDE controller 0x%x\n",
3472 1.153 bouyer sc->sc_pp->ide_product);
3473 1.67 bouyer
3474 1.67 bouyer /*
3475 1.67 bouyer * when the chip is in native mode it identifies itself as a
3476 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
3477 1.67 bouyer */
3478 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3479 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3480 1.67 bouyer } else {
3481 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3482 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
3483 1.153 bouyer if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3484 1.153 bouyer (revision == HPT370_REV || revision == HPT370A_REV)) ||
3485 1.153 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3486 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
3487 1.67 bouyer }
3488 1.67 bouyer
3489 1.67 bouyer printf("%s: bus-master DMA support present",
3490 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3491 1.67 bouyer pciide_mapreg_dma(sc, pa);
3492 1.67 bouyer printf("\n");
3493 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3494 1.67 bouyer WDC_CAPABILITY_MODE;
3495 1.67 bouyer if (sc->sc_dma_ok) {
3496 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3497 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3498 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3499 1.67 bouyer }
3500 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
3501 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
3502 1.67 bouyer
3503 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
3504 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3505 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3506 1.153 bouyer revision == HPT366_REV) {
3507 1.101 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3508 1.67 bouyer /*
3509 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
3510 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
3511 1.67 bouyer * with the real channel
3512 1.67 bouyer */
3513 1.67 bouyer if (pa->pa_function == 0) {
3514 1.67 bouyer compatchan = 0;
3515 1.67 bouyer } else if (pa->pa_function == 1) {
3516 1.67 bouyer compatchan = 1;
3517 1.67 bouyer } else {
3518 1.67 bouyer printf("%s: unexpected PCI function %d\n",
3519 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3520 1.67 bouyer return;
3521 1.67 bouyer }
3522 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
3523 1.67 bouyer } else {
3524 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
3525 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3526 1.153 bouyer sc->sc_wdcdev.UDMA_cap = 6;
3527 1.153 bouyer else
3528 1.153 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3529 1.67 bouyer }
3530 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3531 1.75 bouyer cp = &sc->pciide_channels[i];
3532 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
3533 1.67 bouyer compatchan = i;
3534 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
3535 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
3536 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
3537 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3538 1.67 bouyer continue;
3539 1.67 bouyer }
3540 1.67 bouyer }
3541 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
3542 1.67 bouyer continue;
3543 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
3544 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3545 1.67 bouyer &ctlsize, hpt_pci_intr);
3546 1.67 bouyer } else {
3547 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
3548 1.67 bouyer &cmdsize, &ctlsize);
3549 1.67 bouyer }
3550 1.67 bouyer if (cp->hw_ok == 0)
3551 1.67 bouyer return;
3552 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3553 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3554 1.67 bouyer wdcattach(&cp->wdc_channel);
3555 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
3556 1.67 bouyer }
3557 1.153 bouyer if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3558 1.153 bouyer (revision == HPT370_REV || revision == HPT370A_REV)) ||
3559 1.153 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
3560 1.81 bouyer /*
3561 1.153 bouyer * HPT370_REV and highter has a bit to disable interrupts,
3562 1.153 bouyer * make sure to clear it
3563 1.81 bouyer */
3564 1.81 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
3565 1.81 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
3566 1.81 bouyer ~HPT_CSEL_IRQDIS);
3567 1.81 bouyer }
3568 1.153 bouyer /* set clocks, etc (mandatory on 374, optional otherwise) */
3569 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3570 1.153 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
3571 1.153 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
3572 1.153 bouyer HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
3573 1.67 bouyer return;
3574 1.67 bouyer }
3575 1.67 bouyer
3576 1.67 bouyer void
3577 1.67 bouyer hpt_setup_channel(chp)
3578 1.67 bouyer struct channel_softc *chp;
3579 1.67 bouyer {
3580 1.111 tsutsui struct ata_drive_datas *drvp;
3581 1.67 bouyer int drive;
3582 1.67 bouyer int cable;
3583 1.67 bouyer u_int32_t before, after;
3584 1.67 bouyer u_int32_t idedma_ctl;
3585 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3586 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3587 1.67 bouyer
3588 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
3589 1.67 bouyer
3590 1.67 bouyer /* setup DMA if needed */
3591 1.67 bouyer pciide_channel_dma_setup(cp);
3592 1.67 bouyer
3593 1.67 bouyer idedma_ctl = 0;
3594 1.67 bouyer
3595 1.67 bouyer /* Per drive settings */
3596 1.67 bouyer for (drive = 0; drive < 2; drive++) {
3597 1.67 bouyer drvp = &chp->ch_drive[drive];
3598 1.67 bouyer /* If no drive, skip */
3599 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3600 1.67 bouyer continue;
3601 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
3602 1.67 bouyer HPT_IDETIM(chp->channel, drive));
3603 1.67 bouyer
3604 1.111 tsutsui /* add timing values, setup DMA if needed */
3605 1.111 tsutsui if (drvp->drive_flags & DRIVE_UDMA) {
3606 1.101 bouyer /* use Ultra/DMA */
3607 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3608 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
3609 1.67 bouyer drvp->UDMA_mode > 2)
3610 1.67 bouyer drvp->UDMA_mode = 2;
3611 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3612 1.153 bouyer ( (sc->sc_wdcdev.UDMA_cap == 6) ?
3613 1.153 bouyer hpt374_udma[drvp->UDMA_mode] :
3614 1.153 bouyer hpt370_udma[drvp->UDMA_mode]) :
3615 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
3616 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3617 1.111 tsutsui } else if (drvp->drive_flags & DRIVE_DMA) {
3618 1.111 tsutsui /*
3619 1.111 tsutsui * use Multiword DMA.
3620 1.111 tsutsui * Timings will be used for both PIO and DMA, so adjust
3621 1.111 tsutsui * DMA mode if needed
3622 1.111 tsutsui */
3623 1.111 tsutsui if (drvp->PIO_mode >= 3 &&
3624 1.111 tsutsui (drvp->DMA_mode + 2) > drvp->PIO_mode) {
3625 1.111 tsutsui drvp->DMA_mode = drvp->PIO_mode - 2;
3626 1.111 tsutsui }
3627 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3628 1.153 bouyer ( (sc->sc_wdcdev.UDMA_cap == 6) ?
3629 1.153 bouyer hpt374_dma[drvp->DMA_mode] :
3630 1.153 bouyer hpt370_dma[drvp->DMA_mode]) :
3631 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3632 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3633 1.111 tsutsui } else {
3634 1.67 bouyer /* PIO only */
3635 1.111 tsutsui after = (sc->sc_wdcdev.nchannels == 2) ?
3636 1.153 bouyer ( (sc->sc_wdcdev.UDMA_cap == 6) ?
3637 1.153 bouyer hpt374_pio[drvp->PIO_mode] :
3638 1.153 bouyer hpt370_pio[drvp->PIO_mode]) :
3639 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3640 1.67 bouyer }
3641 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3642 1.111 tsutsui HPT_IDETIM(chp->channel, drive), after);
3643 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3644 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3645 1.67 bouyer after, before), DEBUG_PROBE);
3646 1.67 bouyer }
3647 1.67 bouyer if (idedma_ctl != 0) {
3648 1.67 bouyer /* Add software bits in status register */
3649 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3650 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3651 1.67 bouyer }
3652 1.67 bouyer pciide_print_modes(cp);
3653 1.67 bouyer }
3654 1.67 bouyer
3655 1.67 bouyer int
3656 1.67 bouyer hpt_pci_intr(arg)
3657 1.67 bouyer void *arg;
3658 1.67 bouyer {
3659 1.67 bouyer struct pciide_softc *sc = arg;
3660 1.67 bouyer struct pciide_channel *cp;
3661 1.67 bouyer struct channel_softc *wdc_cp;
3662 1.67 bouyer int rv = 0;
3663 1.67 bouyer int dmastat, i, crv;
3664 1.67 bouyer
3665 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3666 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3667 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3668 1.143 bouyer if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
3669 1.143 bouyer IDEDMA_CTL_INTR)
3670 1.67 bouyer continue;
3671 1.67 bouyer cp = &sc->pciide_channels[i];
3672 1.67 bouyer wdc_cp = &cp->wdc_channel;
3673 1.67 bouyer crv = wdcintr(wdc_cp);
3674 1.67 bouyer if (crv == 0) {
3675 1.67 bouyer printf("%s:%d: bogus intr\n",
3676 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3677 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3678 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3679 1.67 bouyer } else
3680 1.67 bouyer rv = 1;
3681 1.67 bouyer }
3682 1.67 bouyer return rv;
3683 1.67 bouyer }
3684 1.67 bouyer
3685 1.67 bouyer
3686 1.108 bouyer /* Macros to test product */
3687 1.87 enami #define PDC_IS_262(sc) \
3688 1.87 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3689 1.87 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3690 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3691 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3692 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3693 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 || \
3694 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 || \
3695 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
3696 1.108 bouyer #define PDC_IS_265(sc) \
3697 1.108 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3698 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
3699 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3700 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3701 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 || \
3702 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 || \
3703 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
3704 1.138 bouyer #define PDC_IS_268(sc) \
3705 1.138 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
3706 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
3707 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 || \
3708 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 || \
3709 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2)
3710 1.48 bouyer
3711 1.30 bouyer void
3712 1.41 bouyer pdc202xx_chip_map(sc, pa)
3713 1.111 tsutsui struct pciide_softc *sc;
3714 1.30 bouyer struct pci_attach_args *pa;
3715 1.41 bouyer {
3716 1.30 bouyer struct pciide_channel *cp;
3717 1.41 bouyer int channel;
3718 1.41 bouyer pcireg_t interface, st, mode;
3719 1.30 bouyer bus_size_t cmdsize, ctlsize;
3720 1.41 bouyer
3721 1.138 bouyer if (!PDC_IS_268(sc)) {
3722 1.138 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3723 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
3724 1.138 bouyer st), DEBUG_PROBE);
3725 1.138 bouyer }
3726 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3727 1.41 bouyer return;
3728 1.41 bouyer
3729 1.41 bouyer /* turn off RAID mode */
3730 1.138 bouyer if (!PDC_IS_268(sc))
3731 1.138 bouyer st &= ~PDC2xx_STATE_IDERAID;
3732 1.31 bouyer
3733 1.31 bouyer /*
3734 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3735 1.41 bouyer * mode. We have to fake interface
3736 1.31 bouyer */
3737 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3738 1.140 bouyer if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
3739 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3740 1.41 bouyer
3741 1.41 bouyer printf("%s: bus-master DMA support present",
3742 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3743 1.41 bouyer pciide_mapreg_dma(sc, pa);
3744 1.41 bouyer printf("\n");
3745 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3746 1.41 bouyer WDC_CAPABILITY_MODE;
3747 1.67 bouyer if (sc->sc_dma_ok) {
3748 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3749 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3750 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3751 1.67 bouyer }
3752 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3753 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3754 1.108 bouyer if (PDC_IS_265(sc))
3755 1.108 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3756 1.108 bouyer else if (PDC_IS_262(sc))
3757 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3758 1.41 bouyer else
3759 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3760 1.138 bouyer sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
3761 1.138 bouyer pdc20268_setup_channel : pdc202xx_setup_channel;
3762 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3763 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3764 1.41 bouyer
3765 1.138 bouyer if (!PDC_IS_268(sc)) {
3766 1.138 bouyer /* setup failsafe defaults */
3767 1.138 bouyer mode = 0;
3768 1.138 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3769 1.138 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3770 1.138 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3771 1.138 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3772 1.138 bouyer for (channel = 0;
3773 1.138 bouyer channel < sc->sc_wdcdev.nchannels;
3774 1.138 bouyer channel++) {
3775 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3776 1.138 bouyer "drive 0 initial timings 0x%x, now 0x%x\n",
3777 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3778 1.138 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3779 1.138 bouyer DEBUG_PROBE);
3780 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3781 1.138 bouyer PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
3782 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
3783 1.138 bouyer "drive 1 initial timings 0x%x, now 0x%x\n",
3784 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
3785 1.138 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3786 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3787 1.138 bouyer PDC2xx_TIM(channel, 1), mode);
3788 1.138 bouyer }
3789 1.138 bouyer
3790 1.138 bouyer mode = PDC2xx_SCR_DMA;
3791 1.138 bouyer if (PDC_IS_262(sc)) {
3792 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3793 1.138 bouyer } else {
3794 1.138 bouyer /* the BIOS set it up this way */
3795 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3796 1.138 bouyer }
3797 1.138 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3798 1.138 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3799 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, "
3800 1.138 bouyer "now 0x%x\n",
3801 1.138 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3802 1.138 bouyer PDC2xx_SCR),
3803 1.138 bouyer mode), DEBUG_PROBE);
3804 1.138 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3805 1.138 bouyer PDC2xx_SCR, mode);
3806 1.138 bouyer
3807 1.138 bouyer /* controller initial state register is OK even without BIOS */
3808 1.138 bouyer /* Set DMA mode to IDE DMA compatibility */
3809 1.138 bouyer mode =
3810 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3811 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
3812 1.41 bouyer DEBUG_PROBE);
3813 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3814 1.138 bouyer mode | 0x1);
3815 1.138 bouyer mode =
3816 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3817 1.138 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3818 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3819 1.138 bouyer mode | 0x1);
3820 1.41 bouyer }
3821 1.41 bouyer
3822 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3823 1.41 bouyer cp = &sc->pciide_channels[channel];
3824 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3825 1.41 bouyer continue;
3826 1.138 bouyer if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
3827 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3828 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3829 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3830 1.41 bouyer continue;
3831 1.41 bouyer }
3832 1.108 bouyer if (PDC_IS_265(sc))
3833 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3834 1.108 bouyer pdc20265_pci_intr);
3835 1.108 bouyer else
3836 1.108 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3837 1.108 bouyer pdc202xx_pci_intr);
3838 1.41 bouyer if (cp->hw_ok == 0)
3839 1.41 bouyer continue;
3840 1.138 bouyer if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
3841 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3842 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3843 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3844 1.156 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
3845 1.41 bouyer }
3846 1.138 bouyer if (!PDC_IS_268(sc)) {
3847 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
3848 1.138 bouyer "0x%x\n", st), DEBUG_PROBE);
3849 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3850 1.138 bouyer }
3851 1.41 bouyer return;
3852 1.41 bouyer }
3853 1.41 bouyer
3854 1.41 bouyer void
3855 1.41 bouyer pdc202xx_setup_channel(chp)
3856 1.41 bouyer struct channel_softc *chp;
3857 1.41 bouyer {
3858 1.111 tsutsui struct ata_drive_datas *drvp;
3859 1.41 bouyer int drive;
3860 1.48 bouyer pcireg_t mode, st;
3861 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3862 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3863 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3864 1.48 bouyer int channel = chp->channel;
3865 1.41 bouyer
3866 1.41 bouyer /* setup DMA if needed */
3867 1.41 bouyer pciide_channel_dma_setup(cp);
3868 1.30 bouyer
3869 1.41 bouyer idedma_ctl = 0;
3870 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
3871 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3872 1.108 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
3873 1.108 bouyer DEBUG_PROBE);
3874 1.48 bouyer
3875 1.48 bouyer /* Per channel settings */
3876 1.48 bouyer if (PDC_IS_262(sc)) {
3877 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3878 1.48 bouyer PDC262_U66);
3879 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3880 1.141 bouyer /* Trim UDMA mode */
3881 1.69 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3882 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3883 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3884 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3885 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3886 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3887 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3888 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3889 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3890 1.48 bouyer }
3891 1.48 bouyer /* Set U66 if needed */
3892 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3893 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3894 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3895 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3896 1.48 bouyer scr |= PDC262_U66_EN(channel);
3897 1.48 bouyer else
3898 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3899 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3900 1.48 bouyer PDC262_U66, scr);
3901 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
3902 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, channel,
3903 1.108 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3904 1.108 bouyer PDC262_ATAPI(channel))), DEBUG_PROBE);
3905 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3906 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3907 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3908 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3909 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3910 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3911 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3912 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3913 1.48 bouyer atapi = 0;
3914 1.48 bouyer else
3915 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3916 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3917 1.48 bouyer PDC262_ATAPI(channel), atapi);
3918 1.48 bouyer }
3919 1.48 bouyer }
3920 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3921 1.41 bouyer drvp = &chp->ch_drive[drive];
3922 1.41 bouyer /* If no drive, skip */
3923 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3924 1.41 bouyer continue;
3925 1.48 bouyer mode = 0;
3926 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3927 1.101 bouyer /* use Ultra/DMA */
3928 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3929 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3930 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3931 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3932 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3933 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3934 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3935 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3936 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3937 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3938 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3939 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3940 1.41 bouyer } else {
3941 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3942 1.41 bouyer pdc2xx_dma_mb[0]);
3943 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3944 1.41 bouyer pdc2xx_dma_mc[0]);
3945 1.41 bouyer }
3946 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3947 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3948 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3949 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3950 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3951 1.48 bouyer if (drvp->PIO_mode >= 3) {
3952 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3953 1.48 bouyer if (drive == 0)
3954 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3955 1.48 bouyer }
3956 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3957 1.41 bouyer "timings 0x%x\n",
3958 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3959 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3960 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3961 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3962 1.41 bouyer }
3963 1.138 bouyer if (idedma_ctl != 0) {
3964 1.138 bouyer /* Add software bits in status register */
3965 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3966 1.138 bouyer IDEDMA_CTL, idedma_ctl);
3967 1.138 bouyer }
3968 1.138 bouyer pciide_print_modes(cp);
3969 1.138 bouyer }
3970 1.138 bouyer
3971 1.138 bouyer void
3972 1.138 bouyer pdc20268_setup_channel(chp)
3973 1.138 bouyer struct channel_softc *chp;
3974 1.138 bouyer {
3975 1.138 bouyer struct ata_drive_datas *drvp;
3976 1.138 bouyer int drive;
3977 1.138 bouyer u_int32_t idedma_ctl;
3978 1.138 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3979 1.138 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3980 1.138 bouyer int u100;
3981 1.138 bouyer
3982 1.138 bouyer /* setup DMA if needed */
3983 1.138 bouyer pciide_channel_dma_setup(cp);
3984 1.138 bouyer
3985 1.138 bouyer idedma_ctl = 0;
3986 1.138 bouyer
3987 1.138 bouyer /* I don't know what this is for, FreeBSD does it ... */
3988 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3989 1.138 bouyer IDEDMA_CMD + 0x1, 0x0b);
3990 1.138 bouyer
3991 1.138 bouyer /*
3992 1.138 bouyer * I don't know what this is for; FreeBSD checks this ... this is not
3993 1.138 bouyer * cable type detect.
3994 1.138 bouyer */
3995 1.138 bouyer u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3996 1.138 bouyer IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
3997 1.138 bouyer
3998 1.138 bouyer for (drive = 0; drive < 2; drive++) {
3999 1.138 bouyer drvp = &chp->ch_drive[drive];
4000 1.138 bouyer /* If no drive, skip */
4001 1.138 bouyer if ((drvp->drive_flags & DRIVE) == 0)
4002 1.138 bouyer continue;
4003 1.138 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
4004 1.138 bouyer /* use Ultra/DMA */
4005 1.138 bouyer drvp->drive_flags &= ~DRIVE_DMA;
4006 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4007 1.138 bouyer if (drvp->UDMA_mode > 2 && u100 == 0)
4008 1.138 bouyer drvp->UDMA_mode = 2;
4009 1.138 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
4010 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4011 1.138 bouyer }
4012 1.138 bouyer }
4013 1.138 bouyer /* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
4014 1.41 bouyer if (idedma_ctl != 0) {
4015 1.41 bouyer /* Add software bits in status register */
4016 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4017 1.41 bouyer IDEDMA_CTL, idedma_ctl);
4018 1.30 bouyer }
4019 1.41 bouyer pciide_print_modes(cp);
4020 1.41 bouyer }
4021 1.41 bouyer
4022 1.41 bouyer int
4023 1.41 bouyer pdc202xx_pci_intr(arg)
4024 1.41 bouyer void *arg;
4025 1.41 bouyer {
4026 1.41 bouyer struct pciide_softc *sc = arg;
4027 1.41 bouyer struct pciide_channel *cp;
4028 1.41 bouyer struct channel_softc *wdc_cp;
4029 1.41 bouyer int i, rv, crv;
4030 1.41 bouyer u_int32_t scr;
4031 1.30 bouyer
4032 1.41 bouyer rv = 0;
4033 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
4034 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4035 1.41 bouyer cp = &sc->pciide_channels[i];
4036 1.41 bouyer wdc_cp = &cp->wdc_channel;
4037 1.41 bouyer /* If a compat channel skip. */
4038 1.41 bouyer if (cp->compat)
4039 1.41 bouyer continue;
4040 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
4041 1.41 bouyer crv = wdcintr(wdc_cp);
4042 1.41 bouyer if (crv == 0)
4043 1.108 bouyer printf("%s:%d: bogus intr (reg 0x%x)\n",
4044 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
4045 1.41 bouyer else
4046 1.41 bouyer rv = 1;
4047 1.41 bouyer }
4048 1.108 bouyer }
4049 1.108 bouyer return rv;
4050 1.108 bouyer }
4051 1.108 bouyer
4052 1.108 bouyer int
4053 1.108 bouyer pdc20265_pci_intr(arg)
4054 1.108 bouyer void *arg;
4055 1.108 bouyer {
4056 1.108 bouyer struct pciide_softc *sc = arg;
4057 1.108 bouyer struct pciide_channel *cp;
4058 1.108 bouyer struct channel_softc *wdc_cp;
4059 1.108 bouyer int i, rv, crv;
4060 1.108 bouyer u_int32_t dmastat;
4061 1.108 bouyer
4062 1.108 bouyer rv = 0;
4063 1.108 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4064 1.108 bouyer cp = &sc->pciide_channels[i];
4065 1.108 bouyer wdc_cp = &cp->wdc_channel;
4066 1.108 bouyer /* If a compat channel skip. */
4067 1.108 bouyer if (cp->compat)
4068 1.108 bouyer continue;
4069 1.108 bouyer /*
4070 1.108 bouyer * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
4071 1.108 bouyer * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
4072 1.108 bouyer * So use it instead (requires 2 reg reads instead of 1,
4073 1.108 bouyer * but we can't do it another way).
4074 1.108 bouyer */
4075 1.108 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot,
4076 1.108 bouyer sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4077 1.108 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
4078 1.108 bouyer continue;
4079 1.108 bouyer crv = wdcintr(wdc_cp);
4080 1.108 bouyer if (crv == 0)
4081 1.108 bouyer printf("%s:%d: bogus intr\n",
4082 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
4083 1.108 bouyer else
4084 1.108 bouyer rv = 1;
4085 1.15 bouyer }
4086 1.41 bouyer return rv;
4087 1.59 scw }
4088 1.59 scw
4089 1.59 scw void
4090 1.59 scw opti_chip_map(sc, pa)
4091 1.59 scw struct pciide_softc *sc;
4092 1.59 scw struct pci_attach_args *pa;
4093 1.59 scw {
4094 1.59 scw struct pciide_channel *cp;
4095 1.59 scw bus_size_t cmdsize, ctlsize;
4096 1.59 scw pcireg_t interface;
4097 1.59 scw u_int8_t init_ctrl;
4098 1.59 scw int channel;
4099 1.59 scw
4100 1.59 scw if (pciide_chipen(sc, pa) == 0)
4101 1.59 scw return;
4102 1.59 scw printf("%s: bus-master DMA support present",
4103 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
4104 1.120 scw
4105 1.120 scw /*
4106 1.120 scw * XXXSCW:
4107 1.120 scw * There seem to be a couple of buggy revisions/implementations
4108 1.120 scw * of the OPTi pciide chipset. This kludge seems to fix one of
4109 1.120 scw * the reported problems (PR/11644) but still fails for the
4110 1.120 scw * other (PR/13151), although the latter may be due to other
4111 1.120 scw * issues too...
4112 1.120 scw */
4113 1.120 scw if (PCI_REVISION(pa->pa_class) <= 0x12) {
4114 1.120 scw printf(" but disabled due to chip rev. <= 0x12");
4115 1.120 scw sc->sc_dma_ok = 0;
4116 1.152 aymeric } else
4117 1.120 scw pciide_mapreg_dma(sc, pa);
4118 1.152 aymeric
4119 1.59 scw printf("\n");
4120 1.59 scw
4121 1.152 aymeric sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
4122 1.152 aymeric WDC_CAPABILITY_MODE;
4123 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
4124 1.59 scw if (sc->sc_dma_ok) {
4125 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
4126 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
4127 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
4128 1.59 scw }
4129 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
4130 1.59 scw
4131 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
4132 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
4133 1.59 scw
4134 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
4135 1.59 scw OPTI_REG_INIT_CONTROL);
4136 1.59 scw
4137 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
4138 1.59 scw
4139 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4140 1.59 scw cp = &sc->pciide_channels[channel];
4141 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
4142 1.59 scw continue;
4143 1.59 scw if (channel == 1 &&
4144 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
4145 1.59 scw printf("%s: %s channel ignored (disabled)\n",
4146 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
4147 1.59 scw continue;
4148 1.59 scw }
4149 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4150 1.59 scw pciide_pci_intr);
4151 1.59 scw if (cp->hw_ok == 0)
4152 1.59 scw continue;
4153 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
4154 1.59 scw if (cp->hw_ok == 0)
4155 1.59 scw continue;
4156 1.59 scw opti_setup_channel(&cp->wdc_channel);
4157 1.59 scw }
4158 1.59 scw }
4159 1.59 scw
4160 1.59 scw void
4161 1.59 scw opti_setup_channel(chp)
4162 1.59 scw struct channel_softc *chp;
4163 1.59 scw {
4164 1.59 scw struct ata_drive_datas *drvp;
4165 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
4166 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4167 1.66 scw int drive, spd;
4168 1.59 scw int mode[2];
4169 1.59 scw u_int8_t rv, mr;
4170 1.59 scw
4171 1.59 scw /*
4172 1.59 scw * The `Delay' and `Address Setup Time' fields of the
4173 1.59 scw * Miscellaneous Register are always zero initially.
4174 1.59 scw */
4175 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
4176 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
4177 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
4178 1.59 scw OPTI_MISC_INDEX_MASK);
4179 1.59 scw
4180 1.59 scw /* Prime the control register before setting timing values */
4181 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
4182 1.59 scw
4183 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
4184 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
4185 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
4186 1.66 scw
4187 1.59 scw /* setup DMA if needed */
4188 1.59 scw pciide_channel_dma_setup(cp);
4189 1.59 scw
4190 1.59 scw for (drive = 0; drive < 2; drive++) {
4191 1.59 scw drvp = &chp->ch_drive[drive];
4192 1.59 scw /* If no drive, skip */
4193 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
4194 1.59 scw mode[drive] = -1;
4195 1.59 scw continue;
4196 1.59 scw }
4197 1.59 scw
4198 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
4199 1.59 scw /*
4200 1.59 scw * Timings will be used for both PIO and DMA,
4201 1.59 scw * so adjust DMA mode if needed
4202 1.59 scw */
4203 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
4204 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
4205 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
4206 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
4207 1.59 scw drvp->PIO_mode - 2 : 0;
4208 1.59 scw if (drvp->DMA_mode == 0)
4209 1.59 scw drvp->PIO_mode = 0;
4210 1.59 scw
4211 1.59 scw mode[drive] = drvp->DMA_mode + 5;
4212 1.59 scw } else
4213 1.59 scw mode[drive] = drvp->PIO_mode;
4214 1.59 scw
4215 1.59 scw if (drive && mode[0] >= 0 &&
4216 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
4217 1.59 scw /*
4218 1.59 scw * Can't have two drives using different values
4219 1.59 scw * for `Address Setup Time'.
4220 1.59 scw * Slow down the faster drive to compensate.
4221 1.59 scw */
4222 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
4223 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
4224 1.59 scw
4225 1.59 scw mode[d] = mode[1-d];
4226 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
4227 1.59 scw chp->ch_drive[d].DMA_mode = 0;
4228 1.152 aymeric chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
4229 1.59 scw }
4230 1.59 scw }
4231 1.59 scw
4232 1.59 scw for (drive = 0; drive < 2; drive++) {
4233 1.59 scw int m;
4234 1.59 scw if ((m = mode[drive]) < 0)
4235 1.59 scw continue;
4236 1.59 scw
4237 1.59 scw /* Set the Address Setup Time and select appropriate index */
4238 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
4239 1.59 scw rv |= OPTI_MISC_INDEX(drive);
4240 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
4241 1.59 scw
4242 1.59 scw /* Set the pulse width and recovery timing parameters */
4243 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
4244 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
4245 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
4246 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
4247 1.59 scw
4248 1.59 scw /* Set the Enhanced Mode register appropriately */
4249 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
4250 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
4251 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
4252 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
4253 1.59 scw }
4254 1.59 scw
4255 1.59 scw /* Finally, enable the timings */
4256 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
4257 1.59 scw
4258 1.59 scw pciide_print_modes(cp);
4259 1.112 tsutsui }
4260 1.112 tsutsui
4261 1.112 tsutsui #define ACARD_IS_850(sc) \
4262 1.112 tsutsui ((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
4263 1.112 tsutsui
4264 1.112 tsutsui void
4265 1.112 tsutsui acard_chip_map(sc, pa)
4266 1.112 tsutsui struct pciide_softc *sc;
4267 1.112 tsutsui struct pci_attach_args *pa;
4268 1.112 tsutsui {
4269 1.112 tsutsui struct pciide_channel *cp;
4270 1.118 bouyer int i;
4271 1.112 tsutsui pcireg_t interface;
4272 1.112 tsutsui bus_size_t cmdsize, ctlsize;
4273 1.112 tsutsui
4274 1.112 tsutsui if (pciide_chipen(sc, pa) == 0)
4275 1.112 tsutsui return;
4276 1.112 tsutsui
4277 1.112 tsutsui /*
4278 1.112 tsutsui * when the chip is in native mode it identifies itself as a
4279 1.112 tsutsui * 'misc mass storage'. Fake interface in this case.
4280 1.112 tsutsui */
4281 1.112 tsutsui if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
4282 1.112 tsutsui interface = PCI_INTERFACE(pa->pa_class);
4283 1.112 tsutsui } else {
4284 1.112 tsutsui interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
4285 1.112 tsutsui PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
4286 1.112 tsutsui }
4287 1.112 tsutsui
4288 1.112 tsutsui printf("%s: bus-master DMA support present",
4289 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname);
4290 1.112 tsutsui pciide_mapreg_dma(sc, pa);
4291 1.112 tsutsui printf("\n");
4292 1.112 tsutsui sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4293 1.112 tsutsui WDC_CAPABILITY_MODE;
4294 1.112 tsutsui
4295 1.112 tsutsui if (sc->sc_dma_ok) {
4296 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4297 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4298 1.112 tsutsui sc->sc_wdcdev.irqack = pciide_irqack;
4299 1.112 tsutsui }
4300 1.112 tsutsui sc->sc_wdcdev.PIO_cap = 4;
4301 1.112 tsutsui sc->sc_wdcdev.DMA_cap = 2;
4302 1.112 tsutsui sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
4303 1.112 tsutsui
4304 1.112 tsutsui sc->sc_wdcdev.set_modes = acard_setup_channel;
4305 1.112 tsutsui sc->sc_wdcdev.channels = sc->wdc_chanarray;
4306 1.112 tsutsui sc->sc_wdcdev.nchannels = 2;
4307 1.112 tsutsui
4308 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4309 1.112 tsutsui cp = &sc->pciide_channels[i];
4310 1.112 tsutsui if (pciide_chansetup(sc, i, interface) == 0)
4311 1.112 tsutsui continue;
4312 1.112 tsutsui if (interface & PCIIDE_INTERFACE_PCI(i)) {
4313 1.112 tsutsui cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
4314 1.112 tsutsui &ctlsize, pciide_pci_intr);
4315 1.112 tsutsui } else {
4316 1.118 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
4317 1.112 tsutsui &cmdsize, &ctlsize);
4318 1.112 tsutsui }
4319 1.112 tsutsui if (cp->hw_ok == 0)
4320 1.112 tsutsui return;
4321 1.112 tsutsui cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
4322 1.112 tsutsui cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
4323 1.112 tsutsui wdcattach(&cp->wdc_channel);
4324 1.112 tsutsui acard_setup_channel(&cp->wdc_channel);
4325 1.112 tsutsui }
4326 1.112 tsutsui if (!ACARD_IS_850(sc)) {
4327 1.112 tsutsui u_int32_t reg;
4328 1.112 tsutsui reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
4329 1.112 tsutsui reg &= ~ATP860_CTRL_INT;
4330 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
4331 1.112 tsutsui }
4332 1.112 tsutsui }
4333 1.112 tsutsui
4334 1.112 tsutsui void
4335 1.112 tsutsui acard_setup_channel(chp)
4336 1.112 tsutsui struct channel_softc *chp;
4337 1.112 tsutsui {
4338 1.112 tsutsui struct ata_drive_datas *drvp;
4339 1.112 tsutsui struct pciide_channel *cp = (struct pciide_channel*)chp;
4340 1.112 tsutsui struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4341 1.112 tsutsui int channel = chp->channel;
4342 1.112 tsutsui int drive;
4343 1.112 tsutsui u_int32_t idetime, udma_mode;
4344 1.112 tsutsui u_int32_t idedma_ctl;
4345 1.112 tsutsui
4346 1.112 tsutsui /* setup DMA if needed */
4347 1.112 tsutsui pciide_channel_dma_setup(cp);
4348 1.112 tsutsui
4349 1.112 tsutsui if (ACARD_IS_850(sc)) {
4350 1.112 tsutsui idetime = 0;
4351 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
4352 1.112 tsutsui udma_mode &= ~ATP850_UDMA_MASK(channel);
4353 1.112 tsutsui } else {
4354 1.112 tsutsui idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
4355 1.112 tsutsui idetime &= ~ATP860_SETTIME_MASK(channel);
4356 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
4357 1.112 tsutsui udma_mode &= ~ATP860_UDMA_MASK(channel);
4358 1.128 tsutsui
4359 1.128 tsutsui /* check 80 pins cable */
4360 1.128 tsutsui if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
4361 1.128 tsutsui (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
4362 1.128 tsutsui if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4363 1.128 tsutsui & ATP860_CTRL_80P(chp->channel)) {
4364 1.128 tsutsui if (chp->ch_drive[0].UDMA_mode > 2)
4365 1.128 tsutsui chp->ch_drive[0].UDMA_mode = 2;
4366 1.128 tsutsui if (chp->ch_drive[1].UDMA_mode > 2)
4367 1.128 tsutsui chp->ch_drive[1].UDMA_mode = 2;
4368 1.128 tsutsui }
4369 1.128 tsutsui }
4370 1.112 tsutsui }
4371 1.112 tsutsui
4372 1.112 tsutsui idedma_ctl = 0;
4373 1.112 tsutsui
4374 1.112 tsutsui /* Per drive settings */
4375 1.112 tsutsui for (drive = 0; drive < 2; drive++) {
4376 1.112 tsutsui drvp = &chp->ch_drive[drive];
4377 1.112 tsutsui /* If no drive, skip */
4378 1.112 tsutsui if ((drvp->drive_flags & DRIVE) == 0)
4379 1.112 tsutsui continue;
4380 1.112 tsutsui /* add timing values, setup DMA if needed */
4381 1.112 tsutsui if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4382 1.112 tsutsui (drvp->drive_flags & DRIVE_UDMA)) {
4383 1.112 tsutsui /* use Ultra/DMA */
4384 1.112 tsutsui if (ACARD_IS_850(sc)) {
4385 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4386 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4387 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4388 1.112 tsutsui udma_mode |= ATP850_UDMA_MODE(channel, drive,
4389 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4390 1.112 tsutsui } else {
4391 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4392 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4393 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4394 1.112 tsutsui udma_mode |= ATP860_UDMA_MODE(channel, drive,
4395 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4396 1.112 tsutsui }
4397 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4398 1.112 tsutsui } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4399 1.112 tsutsui (drvp->drive_flags & DRIVE_DMA)) {
4400 1.112 tsutsui /* use Multiword DMA */
4401 1.112 tsutsui drvp->drive_flags &= ~DRIVE_UDMA;
4402 1.112 tsutsui if (ACARD_IS_850(sc)) {
4403 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4404 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4405 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4406 1.112 tsutsui } else {
4407 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4408 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4409 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4410 1.112 tsutsui }
4411 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4412 1.112 tsutsui } else {
4413 1.112 tsutsui /* PIO only */
4414 1.112 tsutsui drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
4415 1.112 tsutsui if (ACARD_IS_850(sc)) {
4416 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4417 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4418 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4419 1.112 tsutsui } else {
4420 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4421 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
4422 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
4423 1.112 tsutsui }
4424 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
4425 1.112 tsutsui pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4426 1.112 tsutsui | ATP8x0_CTRL_EN(channel));
4427 1.112 tsutsui }
4428 1.112 tsutsui }
4429 1.112 tsutsui
4430 1.112 tsutsui if (idedma_ctl != 0) {
4431 1.112 tsutsui /* Add software bits in status register */
4432 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4433 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
4434 1.112 tsutsui }
4435 1.112 tsutsui pciide_print_modes(cp);
4436 1.112 tsutsui
4437 1.112 tsutsui if (ACARD_IS_850(sc)) {
4438 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag,
4439 1.112 tsutsui ATP850_IDETIME(channel), idetime);
4440 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
4441 1.112 tsutsui } else {
4442 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
4443 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
4444 1.112 tsutsui }
4445 1.112 tsutsui }
4446 1.112 tsutsui
4447 1.112 tsutsui int
4448 1.112 tsutsui acard_pci_intr(arg)
4449 1.112 tsutsui void *arg;
4450 1.112 tsutsui {
4451 1.112 tsutsui struct pciide_softc *sc = arg;
4452 1.112 tsutsui struct pciide_channel *cp;
4453 1.112 tsutsui struct channel_softc *wdc_cp;
4454 1.112 tsutsui int rv = 0;
4455 1.112 tsutsui int dmastat, i, crv;
4456 1.112 tsutsui
4457 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4458 1.112 tsutsui dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4459 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4460 1.112 tsutsui if ((dmastat & IDEDMA_CTL_INTR) == 0)
4461 1.112 tsutsui continue;
4462 1.112 tsutsui cp = &sc->pciide_channels[i];
4463 1.112 tsutsui wdc_cp = &cp->wdc_channel;
4464 1.112 tsutsui if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
4465 1.112 tsutsui (void)wdcintr(wdc_cp);
4466 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4467 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4468 1.112 tsutsui continue;
4469 1.112 tsutsui }
4470 1.112 tsutsui crv = wdcintr(wdc_cp);
4471 1.112 tsutsui if (crv == 0)
4472 1.112 tsutsui printf("%s:%d: bogus intr\n",
4473 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname, i);
4474 1.112 tsutsui else if (crv == 1)
4475 1.112 tsutsui rv = 1;
4476 1.112 tsutsui else if (rv == 0)
4477 1.112 tsutsui rv = crv;
4478 1.112 tsutsui }
4479 1.112 tsutsui return rv;
4480 1.146 thorpej }
4481 1.146 thorpej
4482 1.146 thorpej static int
4483 1.146 thorpej sl82c105_bugchk(struct pci_attach_args *pa)
4484 1.146 thorpej {
4485 1.146 thorpej
4486 1.146 thorpej if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
4487 1.146 thorpej PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
4488 1.146 thorpej return (0);
4489 1.146 thorpej
4490 1.146 thorpej if (PCI_REVISION(pa->pa_class) <= 0x05)
4491 1.146 thorpej return (1);
4492 1.146 thorpej
4493 1.146 thorpej return (0);
4494 1.146 thorpej }
4495 1.146 thorpej
4496 1.146 thorpej void
4497 1.146 thorpej sl82c105_chip_map(sc, pa)
4498 1.146 thorpej struct pciide_softc *sc;
4499 1.146 thorpej struct pci_attach_args *pa;
4500 1.146 thorpej {
4501 1.146 thorpej struct pciide_channel *cp;
4502 1.146 thorpej bus_size_t cmdsize, ctlsize;
4503 1.146 thorpej pcireg_t interface, idecr;
4504 1.146 thorpej int channel;
4505 1.146 thorpej
4506 1.146 thorpej if (pciide_chipen(sc, pa) == 0)
4507 1.146 thorpej return;
4508 1.146 thorpej
4509 1.146 thorpej printf("%s: bus-master DMA support present",
4510 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
4511 1.146 thorpej
4512 1.146 thorpej /*
4513 1.146 thorpej * Check to see if we're part of the Winbond 83c553 Southbridge.
4514 1.146 thorpej * If so, we need to disable DMA on rev. <= 5 of that chip.
4515 1.146 thorpej */
4516 1.146 thorpej if (pci_find_device(pa, sl82c105_bugchk)) {
4517 1.146 thorpej printf(" but disabled due to 83c553 rev. <= 0x05");
4518 1.146 thorpej sc->sc_dma_ok = 0;
4519 1.146 thorpej } else
4520 1.146 thorpej pciide_mapreg_dma(sc, pa);
4521 1.146 thorpej printf("\n");
4522 1.146 thorpej
4523 1.146 thorpej sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
4524 1.146 thorpej WDC_CAPABILITY_MODE;
4525 1.146 thorpej sc->sc_wdcdev.PIO_cap = 4;
4526 1.146 thorpej if (sc->sc_dma_ok) {
4527 1.146 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
4528 1.146 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
4529 1.146 thorpej sc->sc_wdcdev.DMA_cap = 2;
4530 1.146 thorpej }
4531 1.146 thorpej sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
4532 1.146 thorpej
4533 1.146 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
4534 1.146 thorpej sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
4535 1.146 thorpej
4536 1.146 thorpej idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
4537 1.146 thorpej
4538 1.146 thorpej interface = PCI_INTERFACE(pa->pa_class);
4539 1.146 thorpej
4540 1.146 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4541 1.146 thorpej cp = &sc->pciide_channels[channel];
4542 1.146 thorpej if (pciide_chansetup(sc, channel, interface) == 0)
4543 1.146 thorpej continue;
4544 1.146 thorpej if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
4545 1.146 thorpej (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
4546 1.146 thorpej printf("%s: %s channel ignored (disabled)\n",
4547 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
4548 1.146 thorpej continue;
4549 1.146 thorpej }
4550 1.146 thorpej pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4551 1.146 thorpej pciide_pci_intr);
4552 1.146 thorpej if (cp->hw_ok == 0)
4553 1.146 thorpej continue;
4554 1.146 thorpej pciide_map_compat_intr(pa, cp, channel, interface);
4555 1.146 thorpej if (cp->hw_ok == 0)
4556 1.146 thorpej continue;
4557 1.146 thorpej sl82c105_setup_channel(&cp->wdc_channel);
4558 1.146 thorpej }
4559 1.146 thorpej }
4560 1.146 thorpej
4561 1.146 thorpej void
4562 1.146 thorpej sl82c105_setup_channel(chp)
4563 1.146 thorpej struct channel_softc *chp;
4564 1.146 thorpej {
4565 1.146 thorpej struct ata_drive_datas *drvp;
4566 1.146 thorpej struct pciide_channel *cp = (struct pciide_channel*)chp;
4567 1.146 thorpej struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4568 1.146 thorpej int pxdx_reg, drive;
4569 1.146 thorpej pcireg_t pxdx;
4570 1.146 thorpej
4571 1.146 thorpej /* Set up DMA if needed. */
4572 1.146 thorpej pciide_channel_dma_setup(cp);
4573 1.146 thorpej
4574 1.146 thorpej for (drive = 0; drive < 2; drive++) {
4575 1.146 thorpej pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
4576 1.146 thorpej : SYMPH_P1D0CR) + (drive * 4);
4577 1.146 thorpej
4578 1.146 thorpej pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
4579 1.146 thorpej
4580 1.146 thorpej pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
4581 1.146 thorpej pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
4582 1.146 thorpej
4583 1.146 thorpej drvp = &chp->ch_drive[drive];
4584 1.146 thorpej /* If no drive, skip. */
4585 1.146 thorpej if ((drvp->drive_flags & DRIVE) == 0) {
4586 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
4587 1.146 thorpej continue;
4588 1.146 thorpej }
4589 1.146 thorpej
4590 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
4591 1.146 thorpej /*
4592 1.146 thorpej * Timings will be used for both PIO and DMA,
4593 1.146 thorpej * so adjust DMA mode if needed.
4594 1.146 thorpej */
4595 1.146 thorpej if (drvp->PIO_mode >= 3) {
4596 1.146 thorpej if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
4597 1.146 thorpej drvp->DMA_mode = drvp->PIO_mode - 2;
4598 1.146 thorpej if (drvp->DMA_mode < 1) {
4599 1.146 thorpej /*
4600 1.146 thorpej * Can't mix both PIO and DMA.
4601 1.146 thorpej * Disable DMA.
4602 1.146 thorpej */
4603 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
4604 1.146 thorpej }
4605 1.146 thorpej } else {
4606 1.146 thorpej /*
4607 1.146 thorpej * Can't mix both PIO and DMA. Disable
4608 1.146 thorpej * DMA.
4609 1.146 thorpej */
4610 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
4611 1.146 thorpej }
4612 1.146 thorpej }
4613 1.146 thorpej
4614 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
4615 1.146 thorpej /* Use multi-word DMA. */
4616 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
4617 1.146 thorpej PxDx_CMD_ON_SHIFT;
4618 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
4619 1.146 thorpej } else {
4620 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
4621 1.146 thorpej PxDx_CMD_ON_SHIFT;
4622 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
4623 1.146 thorpej }
4624 1.146 thorpej
4625 1.146 thorpej /* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
4626 1.146 thorpej
4627 1.146 thorpej /* ...and set the mode for this drive. */
4628 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
4629 1.146 thorpej }
4630 1.146 thorpej
4631 1.146 thorpej pciide_print_modes(cp);
4632 1.149 mycroft }
4633 1.149 mycroft
4634 1.149 mycroft void
4635 1.149 mycroft serverworks_chip_map(sc, pa)
4636 1.149 mycroft struct pciide_softc *sc;
4637 1.149 mycroft struct pci_attach_args *pa;
4638 1.149 mycroft {
4639 1.149 mycroft struct pciide_channel *cp;
4640 1.149 mycroft pcireg_t interface = PCI_INTERFACE(pa->pa_class);
4641 1.149 mycroft pcitag_t pcib_tag;
4642 1.149 mycroft int channel;
4643 1.149 mycroft bus_size_t cmdsize, ctlsize;
4644 1.149 mycroft
4645 1.149 mycroft if (pciide_chipen(sc, pa) == 0)
4646 1.149 mycroft return;
4647 1.149 mycroft
4648 1.149 mycroft printf("%s: bus-master DMA support present",
4649 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname);
4650 1.149 mycroft pciide_mapreg_dma(sc, pa);
4651 1.149 mycroft printf("\n");
4652 1.149 mycroft sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4653 1.149 mycroft WDC_CAPABILITY_MODE;
4654 1.149 mycroft
4655 1.149 mycroft if (sc->sc_dma_ok) {
4656 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4657 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4658 1.149 mycroft sc->sc_wdcdev.irqack = pciide_irqack;
4659 1.149 mycroft }
4660 1.149 mycroft sc->sc_wdcdev.PIO_cap = 4;
4661 1.149 mycroft sc->sc_wdcdev.DMA_cap = 2;
4662 1.149 mycroft switch (sc->sc_pp->ide_product) {
4663 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
4664 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 2;
4665 1.149 mycroft break;
4666 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
4667 1.149 mycroft if (PCI_REVISION(pa->pa_class) < 0x92)
4668 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 4;
4669 1.149 mycroft else
4670 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 5;
4671 1.149 mycroft break;
4672 1.149 mycroft }
4673 1.149 mycroft
4674 1.149 mycroft sc->sc_wdcdev.set_modes = serverworks_setup_channel;
4675 1.149 mycroft sc->sc_wdcdev.channels = sc->wdc_chanarray;
4676 1.149 mycroft sc->sc_wdcdev.nchannels = 2;
4677 1.149 mycroft
4678 1.149 mycroft for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4679 1.149 mycroft cp = &sc->pciide_channels[channel];
4680 1.149 mycroft if (pciide_chansetup(sc, channel, interface) == 0)
4681 1.149 mycroft continue;
4682 1.149 mycroft pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4683 1.149 mycroft serverworks_pci_intr);
4684 1.149 mycroft if (cp->hw_ok == 0)
4685 1.149 mycroft return;
4686 1.149 mycroft pciide_map_compat_intr(pa, cp, channel, interface);
4687 1.149 mycroft if (cp->hw_ok == 0)
4688 1.149 mycroft return;
4689 1.149 mycroft serverworks_setup_channel(&cp->wdc_channel);
4690 1.149 mycroft }
4691 1.149 mycroft
4692 1.149 mycroft pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
4693 1.149 mycroft pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
4694 1.149 mycroft (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
4695 1.149 mycroft }
4696 1.149 mycroft
4697 1.149 mycroft void
4698 1.149 mycroft serverworks_setup_channel(chp)
4699 1.149 mycroft struct channel_softc *chp;
4700 1.149 mycroft {
4701 1.149 mycroft struct ata_drive_datas *drvp;
4702 1.149 mycroft struct pciide_channel *cp = (struct pciide_channel*)chp;
4703 1.149 mycroft struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4704 1.149 mycroft int channel = chp->channel;
4705 1.149 mycroft int drive, unit;
4706 1.149 mycroft u_int32_t pio_time, dma_time, pio_mode, udma_mode;
4707 1.149 mycroft u_int32_t idedma_ctl;
4708 1.149 mycroft static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
4709 1.149 mycroft static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
4710 1.149 mycroft
4711 1.149 mycroft /* setup DMA if needed */
4712 1.149 mycroft pciide_channel_dma_setup(cp);
4713 1.149 mycroft
4714 1.149 mycroft pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
4715 1.149 mycroft dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
4716 1.149 mycroft pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
4717 1.149 mycroft udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
4718 1.149 mycroft
4719 1.149 mycroft pio_time &= ~(0xffff << (16 * channel));
4720 1.149 mycroft dma_time &= ~(0xffff << (16 * channel));
4721 1.149 mycroft pio_mode &= ~(0xff << (8 * channel + 16));
4722 1.149 mycroft udma_mode &= ~(0xff << (8 * channel + 16));
4723 1.149 mycroft udma_mode &= ~(3 << (2 * channel));
4724 1.149 mycroft
4725 1.149 mycroft idedma_ctl = 0;
4726 1.149 mycroft
4727 1.149 mycroft /* Per drive settings */
4728 1.149 mycroft for (drive = 0; drive < 2; drive++) {
4729 1.149 mycroft drvp = &chp->ch_drive[drive];
4730 1.149 mycroft /* If no drive, skip */
4731 1.149 mycroft if ((drvp->drive_flags & DRIVE) == 0)
4732 1.149 mycroft continue;
4733 1.149 mycroft unit = drive + 2 * channel;
4734 1.149 mycroft /* add timing values, setup DMA if needed */
4735 1.149 mycroft pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
4736 1.149 mycroft pio_mode |= drvp->PIO_mode << (4 * unit + 16);
4737 1.149 mycroft if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4738 1.149 mycroft (drvp->drive_flags & DRIVE_UDMA)) {
4739 1.149 mycroft /* use Ultra/DMA, check for 80-pin cable */
4740 1.149 mycroft if (drvp->UDMA_mode > 2 &&
4741 1.149 mycroft (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
4742 1.149 mycroft drvp->UDMA_mode = 2;
4743 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
4744 1.149 mycroft udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
4745 1.149 mycroft udma_mode |= 1 << unit;
4746 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4747 1.149 mycroft } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4748 1.149 mycroft (drvp->drive_flags & DRIVE_DMA)) {
4749 1.149 mycroft /* use Multiword DMA */
4750 1.149 mycroft drvp->drive_flags &= ~DRIVE_UDMA;
4751 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
4752 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4753 1.149 mycroft } else {
4754 1.149 mycroft /* PIO only */
4755 1.149 mycroft drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
4756 1.149 mycroft }
4757 1.149 mycroft }
4758 1.149 mycroft
4759 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
4760 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
4761 1.149 mycroft if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
4762 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
4763 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
4764 1.149 mycroft
4765 1.149 mycroft if (idedma_ctl != 0) {
4766 1.149 mycroft /* Add software bits in status register */
4767 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4768 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
4769 1.149 mycroft }
4770 1.149 mycroft pciide_print_modes(cp);
4771 1.149 mycroft }
4772 1.149 mycroft
4773 1.149 mycroft int
4774 1.149 mycroft serverworks_pci_intr(arg)
4775 1.149 mycroft void *arg;
4776 1.149 mycroft {
4777 1.149 mycroft struct pciide_softc *sc = arg;
4778 1.149 mycroft struct pciide_channel *cp;
4779 1.149 mycroft struct channel_softc *wdc_cp;
4780 1.149 mycroft int rv = 0;
4781 1.149 mycroft int dmastat, i, crv;
4782 1.149 mycroft
4783 1.149 mycroft for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4784 1.149 mycroft dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4785 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4786 1.149 mycroft if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
4787 1.149 mycroft IDEDMA_CTL_INTR)
4788 1.149 mycroft continue;
4789 1.149 mycroft cp = &sc->pciide_channels[i];
4790 1.149 mycroft wdc_cp = &cp->wdc_channel;
4791 1.149 mycroft crv = wdcintr(wdc_cp);
4792 1.149 mycroft if (crv == 0) {
4793 1.149 mycroft printf("%s:%d: bogus intr\n",
4794 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname, i);
4795 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4796 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4797 1.149 mycroft } else
4798 1.149 mycroft rv = 1;
4799 1.149 mycroft }
4800 1.149 mycroft return rv;
4801 1.1 cgd }
4802