Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.182
      1  1.182    bouyer /*	$NetBSD: pciide.c,v 1.182 2003/03/14 22:46:05 bouyer Exp $	*/
      2   1.41    bouyer 
      3   1.41    bouyer 
      4   1.41    bouyer /*
      5  1.113    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6   1.41    bouyer  *
      7   1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.41    bouyer  * modification, are permitted provided that the following conditions
      9   1.41    bouyer  * are met:
     10   1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16   1.41    bouyer  *    must display the following acknowledgement:
     17  1.151    bouyer  *	This product includes software developed by Manuel Bouyer.
     18   1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19   1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20   1.41    bouyer  *    without specific prior written permission.
     21   1.41    bouyer  *
     22   1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23   1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24   1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25   1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26   1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27   1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28   1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29   1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30   1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31   1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32   1.41    bouyer  *
     33   1.41    bouyer  */
     34   1.41    bouyer 
     35    1.1       cgd 
     36    1.1       cgd /*
     37    1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38    1.1       cgd  *
     39    1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40    1.1       cgd  * modification, are permitted provided that the following conditions
     41    1.1       cgd  * are met:
     42    1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43    1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44    1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45    1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46    1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47    1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48    1.1       cgd  *    must display the following acknowledgement:
     49    1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50    1.1       cgd  *	for the NetBSD Project.
     51    1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52    1.1       cgd  *    derived from this software without specific prior written permission
     53    1.1       cgd  *
     54    1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55    1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56    1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57    1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58    1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59    1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60    1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61    1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62    1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63    1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64    1.1       cgd  */
     65    1.1       cgd 
     66    1.1       cgd /*
     67    1.1       cgd  * PCI IDE controller driver.
     68    1.1       cgd  *
     69    1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70    1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71    1.1       cgd  *
     72    1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73    1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74    1.2       cgd  * 5/16/94" from the PCI SIG.
     75    1.1       cgd  *
     76    1.1       cgd  */
     77  1.134     lukem 
     78  1.134     lukem #include <sys/cdefs.h>
     79  1.182    bouyer __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.182 2003/03/14 22:46:05 bouyer Exp $");
     80    1.1       cgd 
     81   1.36      ross #ifndef WDCDEBUG
     82   1.26    bouyer #define WDCDEBUG
     83   1.36      ross #endif
     84   1.26    bouyer 
     85    1.9    bouyer #define DEBUG_DMA   0x01
     86    1.9    bouyer #define DEBUG_XFERS  0x02
     87    1.9    bouyer #define DEBUG_FUNCS  0x08
     88    1.9    bouyer #define DEBUG_PROBE  0x10
     89    1.9    bouyer #ifdef WDCDEBUG
     90   1.26    bouyer int wdcdebug_pciide_mask = 0;
     91    1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92    1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93    1.9    bouyer #else
     94    1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95    1.9    bouyer #endif
     96    1.1       cgd #include <sys/param.h>
     97    1.1       cgd #include <sys/systm.h>
     98    1.1       cgd #include <sys/device.h>
     99    1.9    bouyer #include <sys/malloc.h>
    100   1.92   thorpej 
    101   1.92   thorpej #include <uvm/uvm_extern.h>
    102    1.9    bouyer 
    103   1.49   thorpej #include <machine/endian.h>
    104    1.1       cgd 
    105    1.1       cgd #include <dev/pci/pcireg.h>
    106    1.1       cgd #include <dev/pci/pcivar.h>
    107    1.9    bouyer #include <dev/pci/pcidevs.h>
    108    1.1       cgd #include <dev/pci/pciidereg.h>
    109    1.1       cgd #include <dev/pci/pciidevar.h>
    110    1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111   1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112    1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113    1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114   1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115   1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116   1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117   1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118   1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119   1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120  1.112   tsutsui #include <dev/pci/pciide_acard_reg.h>
    121  1.146   thorpej #include <dev/pci/pciide_sl82c105_reg.h>
    122   1.61   thorpej #include <dev/pci/cy82c693var.h>
    123   1.61   thorpej 
    124   1.84    bouyer #include "opt_pciide.h"
    125   1.84    bouyer 
    126   1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    127   1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    128   1.39       mrg 					      int));
    129   1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    130   1.39       mrg 					   int, u_int8_t));
    131   1.39       mrg 
    132   1.14    bouyer static __inline u_int8_t
    133   1.14    bouyer pciide_pci_read(pc, pa, reg)
    134   1.14    bouyer 	pci_chipset_tag_t pc;
    135   1.14    bouyer 	pcitag_t pa;
    136   1.14    bouyer 	int reg;
    137   1.14    bouyer {
    138   1.39       mrg 
    139   1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    140   1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    141   1.14    bouyer }
    142   1.14    bouyer 
    143   1.14    bouyer static __inline void
    144   1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    145   1.14    bouyer 	pci_chipset_tag_t pc;
    146   1.14    bouyer 	pcitag_t pa;
    147   1.14    bouyer 	int reg;
    148   1.14    bouyer 	u_int8_t val;
    149   1.14    bouyer {
    150   1.14    bouyer 	pcireg_t pcival;
    151   1.14    bouyer 
    152   1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    153   1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    154   1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    155   1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    156   1.14    bouyer }
    157    1.9    bouyer 
    158   1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    159    1.9    bouyer 
    160   1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161   1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    162   1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    163    1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    164    1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    165    1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    166    1.9    bouyer 
    167  1.116      fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168  1.116      fvdl void amd7x6_setup_channel __P((struct channel_softc*));
    169   1.53    bouyer 
    170   1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171   1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    172    1.9    bouyer 
    173   1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174   1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175   1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    176   1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    177   1.41    bouyer 			struct pciide_softc *, int));
    178   1.41    bouyer int  cmd_pci_intr __P((void *));
    179   1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    180  1.161      onoe void cmd680_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    181  1.161      onoe void cmd680_setup_channel __P((struct channel_softc*));
    182  1.161      onoe void cmd680_channel_map __P((struct pci_attach_args *,
    183  1.161      onoe 			struct pciide_softc *, int));
    184   1.18  drochner 
    185   1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    186   1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    187   1.18  drochner 
    188   1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189   1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    190  1.182    bouyer void sis96x_setup_channel __P((struct channel_softc*));
    191  1.130      tron static int sis_hostbr_match __P(( struct pci_attach_args *));
    192  1.182    bouyer static int sis_south_match __P(( struct pci_attach_args *));
    193    1.9    bouyer 
    194   1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    195   1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    196   1.41    bouyer int  acer_pci_intr __P((void *));
    197   1.41    bouyer 
    198   1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    199   1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    200  1.138    bouyer void pdc20268_setup_channel __P((struct channel_softc*));
    201   1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    202  1.108    bouyer int  pdc20265_pci_intr __P((void *));
    203   1.30    bouyer 
    204   1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    205   1.59       scw void opti_setup_channel __P((struct channel_softc*));
    206   1.59       scw 
    207   1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    208   1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    209   1.67    bouyer int  hpt_pci_intr __P((void *));
    210   1.67    bouyer 
    211  1.112   tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    212  1.112   tsutsui void acard_setup_channel __P((struct channel_softc*));
    213  1.112   tsutsui int  acard_pci_intr __P((void *));
    214  1.112   tsutsui 
    215  1.149   mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    216  1.149   mycroft void serverworks_setup_channel __P((struct channel_softc*));
    217  1.149   mycroft int  serverworks_pci_intr __P((void *));
    218  1.149   mycroft 
    219  1.146   thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    220  1.146   thorpej void sl82c105_setup_channel __P((struct channel_softc*));
    221  1.117      matt 
    222   1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    223    1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    224    1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    225   1.56    bouyer void pciide_dma_start __P((void*, int, int));
    226    1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    227   1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    228   1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    229    1.9    bouyer 
    230    1.9    bouyer struct pciide_product_desc {
    231   1.39       mrg 	u_int32_t ide_product;
    232   1.39       mrg 	int ide_flags;
    233   1.39       mrg 	const char *ide_name;
    234   1.41    bouyer 	/* map and setup chip, probe drives */
    235   1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    236    1.9    bouyer };
    237    1.9    bouyer 
    238    1.9    bouyer /* Flags for ide_flags */
    239   1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    240   1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    241    1.9    bouyer 
    242    1.9    bouyer /* Default product description for devices not known from this controller */
    243    1.9    bouyer const struct pciide_product_desc default_product_desc = {
    244   1.39       mrg 	0,
    245   1.39       mrg 	0,
    246   1.39       mrg 	"Generic PCI IDE controller",
    247   1.41    bouyer 	default_chip_map,
    248    1.9    bouyer };
    249    1.1       cgd 
    250    1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    251   1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    252   1.39       mrg 	  0,
    253   1.39       mrg 	  "Intel 82092AA IDE controller",
    254   1.41    bouyer 	  default_chip_map,
    255   1.39       mrg 	},
    256   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    257   1.39       mrg 	  0,
    258   1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    259   1.41    bouyer 	  piix_chip_map,
    260   1.39       mrg 	},
    261   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    262   1.39       mrg 	  0,
    263   1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    264   1.41    bouyer 	  piix_chip_map,
    265   1.39       mrg 	},
    266   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    267   1.39       mrg 	  0,
    268   1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    269   1.41    bouyer 	  piix_chip_map,
    270   1.39       mrg 	},
    271   1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    272   1.85  drochner 	  0,
    273   1.85  drochner 	  "Intel 82440MX IDE controller",
    274   1.85  drochner 	  piix_chip_map
    275   1.85  drochner 	},
    276   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    277   1.42    bouyer 	  0,
    278   1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    279   1.42    bouyer 	  piix_chip_map,
    280   1.42    bouyer 	},
    281   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    282   1.42    bouyer 	  0,
    283   1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    284   1.42    bouyer 	  piix_chip_map,
    285   1.42    bouyer 	},
    286   1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    287   1.93    bouyer 	  0,
    288   1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    289   1.93    bouyer 	  piix_chip_map,
    290   1.93    bouyer 	},
    291  1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    292  1.106    bouyer 	  0,
    293  1.106    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    294  1.142  augustss 	  piix_chip_map,
    295  1.142  augustss 	},
    296  1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    297  1.142  augustss 	  0,
    298  1.163    bouyer 	  "Intel 82801CA IDE Controller",
    299  1.142  augustss 	  piix_chip_map,
    300  1.142  augustss 	},
    301  1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    302  1.142  augustss 	  0,
    303  1.163    bouyer 	  "Intel 82801CA IDE Controller",
    304  1.163    bouyer 	  piix_chip_map,
    305  1.163    bouyer 	},
    306  1.163    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    307  1.163    bouyer 	  0,
    308  1.163    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    309  1.106    bouyer 	  piix_chip_map,
    310  1.106    bouyer 	},
    311   1.39       mrg 	{ 0,
    312   1.39       mrg 	  0,
    313   1.39       mrg 	  NULL,
    314  1.113    bouyer 	  NULL
    315   1.39       mrg 	}
    316    1.9    bouyer };
    317   1.39       mrg 
    318   1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    319   1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    320   1.53    bouyer 	  0,
    321   1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    322  1.116      fvdl 	  amd7x6_chip_map
    323  1.116      fvdl 	},
    324  1.116      fvdl 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    325  1.116      fvdl 	  0,
    326  1.116      fvdl 	  "Advanced Micro Devices AMD766 IDE Controller",
    327  1.116      fvdl 	  amd7x6_chip_map
    328   1.53    bouyer 	},
    329  1.145    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    330  1.145    bouyer 	  0,
    331  1.145    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
    332  1.145    bouyer 	  amd7x6_chip_map
    333  1.145    bouyer 	},
    334  1.155      fvdl 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
    335  1.155      fvdl 	  0,
    336  1.155      fvdl 	  "Advanced Micro Devices AMD8111 IDE Controller",
    337  1.155      fvdl 	  amd7x6_chip_map
    338  1.155      fvdl 	},
    339   1.53    bouyer 	{ 0,
    340   1.53    bouyer 	  0,
    341   1.53    bouyer 	  NULL,
    342  1.113    bouyer 	  NULL
    343   1.53    bouyer 	}
    344   1.53    bouyer };
    345   1.53    bouyer 
    346  1.177   thorpej const struct pciide_product_desc pciide_nvidia_products[] = {
    347  1.177   thorpej 	{ PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
    348  1.177   thorpej 	  0,
    349  1.177   thorpej 	  "NVIDIA nForce IDE Controller",
    350  1.177   thorpej 	  amd7x6_chip_map
    351  1.177   thorpej 	},
    352  1.177   thorpej 	{ PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
    353  1.177   thorpej 	  0,
    354  1.177   thorpej 	  "NVIDIA nForce2 IDE Controller",
    355  1.177   thorpej 	  amd7x6_chip_map
    356  1.177   thorpej 	},
    357  1.177   thorpej 	{ 0,
    358  1.177   thorpej 	  0,
    359  1.177   thorpej 	  NULL,
    360  1.177   thorpej 	  NULL
    361  1.177   thorpej 	}
    362  1.177   thorpej };
    363  1.177   thorpej 
    364    1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    365   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    366   1.41    bouyer 	  0,
    367   1.39       mrg 	  "CMD Technology PCI0640",
    368   1.41    bouyer 	  cmd_chip_map
    369   1.39       mrg 	},
    370   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    371   1.41    bouyer 	  0,
    372   1.39       mrg 	  "CMD Technology PCI0643",
    373   1.70    bouyer 	  cmd0643_9_chip_map,
    374   1.39       mrg 	},
    375   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    376   1.41    bouyer 	  0,
    377   1.39       mrg 	  "CMD Technology PCI0646",
    378   1.70    bouyer 	  cmd0643_9_chip_map,
    379   1.70    bouyer 	},
    380   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    381   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    382   1.70    bouyer 	  "CMD Technology PCI0648",
    383   1.70    bouyer 	  cmd0643_9_chip_map,
    384   1.70    bouyer 	},
    385   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    386   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    387   1.70    bouyer 	  "CMD Technology PCI0649",
    388   1.70    bouyer 	  cmd0643_9_chip_map,
    389   1.39       mrg 	},
    390  1.161      onoe 	{ PCI_PRODUCT_CMDTECH_680,
    391  1.161      onoe 	  IDE_PCI_CLASS_OVERRIDE,
    392  1.161      onoe 	  "Silicon Image 0680",
    393  1.161      onoe 	  cmd680_chip_map,
    394  1.161      onoe 	},
    395   1.39       mrg 	{ 0,
    396   1.39       mrg 	  0,
    397   1.39       mrg 	  NULL,
    398  1.113    bouyer 	  NULL
    399   1.39       mrg 	}
    400    1.9    bouyer };
    401    1.9    bouyer 
    402    1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    403   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    404   1.39       mrg 	  0,
    405  1.113    bouyer 	  NULL,
    406   1.41    bouyer 	  apollo_chip_map,
    407   1.39       mrg 	 },
    408   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    409   1.39       mrg 	  0,
    410  1.113    bouyer 	  NULL,
    411   1.41    bouyer 	  apollo_chip_map,
    412   1.39       mrg 	},
    413   1.39       mrg 	{ 0,
    414   1.39       mrg 	  0,
    415   1.39       mrg 	  NULL,
    416  1.113    bouyer 	  NULL
    417   1.39       mrg 	}
    418   1.18  drochner };
    419   1.18  drochner 
    420   1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    421   1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    422   1.91      matt 	  IDE_16BIT_IOSPACE,
    423   1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    424   1.41    bouyer 	  cy693_chip_map,
    425   1.39       mrg 	},
    426   1.39       mrg 	{ 0,
    427   1.39       mrg 	  0,
    428   1.39       mrg 	  NULL,
    429  1.113    bouyer 	  NULL
    430   1.39       mrg 	}
    431   1.18  drochner };
    432   1.18  drochner 
    433   1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    434   1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    435   1.39       mrg 	  0,
    436  1.182    bouyer 	  NULL,
    437   1.41    bouyer 	  sis_chip_map,
    438   1.39       mrg 	},
    439   1.39       mrg 	{ 0,
    440   1.39       mrg 	  0,
    441   1.39       mrg 	  NULL,
    442  1.113    bouyer 	  NULL
    443   1.39       mrg 	}
    444    1.9    bouyer };
    445    1.9    bouyer 
    446   1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    447   1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    448   1.39       mrg 	  0,
    449   1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    450   1.41    bouyer 	  acer_chip_map,
    451   1.39       mrg 	},
    452   1.39       mrg 	{ 0,
    453   1.39       mrg 	  0,
    454   1.41    bouyer 	  NULL,
    455  1.113    bouyer 	  NULL
    456   1.41    bouyer 	}
    457   1.41    bouyer };
    458   1.41    bouyer 
    459   1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    460   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    461   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    462   1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    463   1.41    bouyer 	  pdc202xx_chip_map,
    464   1.41    bouyer 	},
    465   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    466   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    467   1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    468   1.74     enami 	  pdc202xx_chip_map,
    469   1.74     enami 	},
    470   1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    471   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    472   1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    473   1.86     enami 	  pdc202xx_chip_map,
    474   1.86     enami 	},
    475   1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    476   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    477   1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    478   1.41    bouyer 	  pdc202xx_chip_map,
    479   1.41    bouyer 	},
    480  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    481  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    482  1.138    bouyer 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    483  1.138    bouyer 	  pdc202xx_chip_map,
    484  1.138    bouyer 	},
    485  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    486  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    487  1.138    bouyer 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    488  1.138    bouyer 	  pdc202xx_chip_map,
    489  1.138    bouyer 	},
    490  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    491  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    492  1.138    bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    493  1.138    bouyer 	  pdc202xx_chip_map,
    494  1.138    bouyer 	},
    495  1.165    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2,
    496  1.165    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    497  1.165    bouyer 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
    498  1.165    bouyer 	  pdc202xx_chip_map,
    499  1.165    bouyer 	},
    500  1.179   thorpej 	{ PCI_PRODUCT_PROMISE_MBULTRA133,
    501  1.179   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    502  1.179   thorpej 	  "Promise Ultra133/ATA Bus Master IDE Accelerator (MB)",
    503  1.179   thorpej 	  pdc202xx_chip_map,
    504  1.179   thorpej 	},
    505  1.165    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
    506  1.165    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    507  1.165    bouyer 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    508  1.176      matt 	  pdc202xx_chip_map,
    509  1.176      matt 	},
    510  1.179   thorpej 	{ PCI_PRODUCT_PROMISE_FASTTRAK133LITE,
    511  1.179   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    512  1.179   thorpej 	  "Promise Fasttrak133 Lite Bus Master IDE Accelerator",
    513  1.179   thorpej 	  pdc202xx_chip_map,
    514  1.179   thorpej 	},
    515  1.176      matt 	{ PCI_PRODUCT_PROMISE_SATA150TX2PLUS,
    516  1.176      matt 	  IDE_PCI_CLASS_OVERRIDE,
    517  1.176      matt 	  "Promise Serial ATA/150 TX2plus Bus Master IDE Accelerator",
    518  1.165    bouyer 	  pdc202xx_chip_map,
    519  1.165    bouyer 	},
    520   1.41    bouyer 	{ 0,
    521   1.39       mrg 	  0,
    522   1.39       mrg 	  NULL,
    523  1.113    bouyer 	  NULL
    524   1.39       mrg 	}
    525   1.30    bouyer };
    526   1.30    bouyer 
    527   1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    528   1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    529   1.59       scw 	  0,
    530   1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    531   1.59       scw 	  opti_chip_map,
    532   1.59       scw 	},
    533   1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    534   1.59       scw 	  0,
    535   1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    536   1.59       scw 	  opti_chip_map,
    537   1.59       scw 	},
    538   1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    539   1.59       scw 	  0,
    540   1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    541   1.59       scw 	  opti_chip_map,
    542   1.59       scw 	},
    543   1.59       scw 	{ 0,
    544   1.59       scw 	  0,
    545   1.59       scw 	  NULL,
    546  1.113    bouyer 	  NULL
    547   1.59       scw 	}
    548   1.59       scw };
    549   1.59       scw 
    550   1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    551   1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    552   1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    553  1.114    bouyer 	  NULL,
    554   1.67    bouyer 	  hpt_chip_map,
    555   1.67    bouyer 	},
    556  1.166    bouyer 	{ PCI_PRODUCT_TRIONES_HPT372,
    557  1.166    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    558  1.166    bouyer 	  NULL,
    559  1.166    bouyer 	  hpt_chip_map
    560  1.166    bouyer 	},
    561  1.153    bouyer 	{ PCI_PRODUCT_TRIONES_HPT374,
    562  1.153    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    563  1.153    bouyer 	  NULL,
    564  1.153    bouyer 	  hpt_chip_map
    565  1.153    bouyer 	},
    566   1.67    bouyer 	{ 0,
    567   1.67    bouyer 	  0,
    568   1.67    bouyer 	  NULL,
    569  1.113    bouyer 	  NULL
    570   1.67    bouyer 	}
    571   1.67    bouyer };
    572   1.67    bouyer 
    573  1.112   tsutsui const struct pciide_product_desc pciide_acard_products[] =  {
    574  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP850U,
    575  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    576  1.112   tsutsui 	  "Acard ATP850U Ultra33 IDE Controller",
    577  1.112   tsutsui 	  acard_chip_map,
    578  1.112   tsutsui 	},
    579  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860,
    580  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    581  1.112   tsutsui 	  "Acard ATP860 Ultra66 IDE Controller",
    582  1.112   tsutsui 	  acard_chip_map,
    583  1.112   tsutsui 	},
    584  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860A,
    585  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    586  1.112   tsutsui 	  "Acard ATP860-A Ultra66 IDE Controller",
    587  1.112   tsutsui 	  acard_chip_map,
    588  1.112   tsutsui 	},
    589  1.112   tsutsui 	{ 0,
    590  1.112   tsutsui 	  0,
    591  1.112   tsutsui 	  NULL,
    592  1.113    bouyer 	  NULL
    593  1.112   tsutsui 	}
    594  1.112   tsutsui };
    595  1.112   tsutsui 
    596  1.117      matt const struct pciide_product_desc pciide_serverworks_products[] =  {
    597  1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    598  1.149   mycroft 	  0,
    599  1.149   mycroft 	  "ServerWorks OSB4 IDE Controller",
    600  1.149   mycroft 	  serverworks_chip_map,
    601  1.149   mycroft 	},
    602  1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    603  1.117      matt 	  0,
    604  1.149   mycroft 	  "ServerWorks CSB5 IDE Controller",
    605  1.149   mycroft 	  serverworks_chip_map,
    606  1.117      matt 	},
    607  1.181     enami 	{ PCI_PRODUCT_SERVERWORKS_CSB6_IDE,
    608  1.181     enami 	  0,
    609  1.181     enami 	  "ServerWorks CSB6 RAID/IDE Controller",
    610  1.181     enami 	  serverworks_chip_map,
    611  1.181     enami 	},
    612  1.117      matt 	{ 0,
    613  1.117      matt 	  0,
    614  1.117      matt 	  NULL,
    615  1.117      matt 	}
    616  1.117      matt };
    617  1.117      matt 
    618  1.146   thorpej const struct pciide_product_desc pciide_symphony_products[] = {
    619  1.146   thorpej 	{ PCI_PRODUCT_SYMPHONY_82C105,
    620  1.146   thorpej 	  0,
    621  1.146   thorpej 	  "Symphony Labs 82C105 IDE controller",
    622  1.146   thorpej 	  sl82c105_chip_map,
    623  1.146   thorpej 	},
    624  1.146   thorpej 	{ 0,
    625  1.146   thorpej 	  0,
    626  1.146   thorpej 	  NULL,
    627  1.146   thorpej 	}
    628  1.146   thorpej };
    629  1.146   thorpej 
    630  1.117      matt const struct pciide_product_desc pciide_winbond_products[] =  {
    631  1.117      matt 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    632  1.117      matt 	  0,
    633  1.117      matt 	  "Winbond W83C553F IDE controller",
    634  1.146   thorpej 	  sl82c105_chip_map,
    635  1.117      matt 	},
    636  1.117      matt 	{ 0,
    637  1.117      matt 	  0,
    638  1.117      matt 	  NULL,
    639  1.117      matt 	}
    640  1.117      matt };
    641  1.117      matt 
    642    1.9    bouyer struct pciide_vendor_desc {
    643   1.39       mrg 	u_int32_t ide_vendor;
    644   1.39       mrg 	const struct pciide_product_desc *ide_products;
    645    1.9    bouyer };
    646    1.9    bouyer 
    647    1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    648   1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    649   1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    650   1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    651   1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    652   1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    653   1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    654   1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    655   1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    656   1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    657   1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    658  1.112   tsutsui 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    659  1.117      matt 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    660  1.146   thorpej 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    661  1.117      matt 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    662  1.177   thorpej 	{ PCI_VENDOR_NVIDIA, pciide_nvidia_products },
    663   1.39       mrg 	{ 0, NULL }
    664    1.1       cgd };
    665    1.1       cgd 
    666   1.13    bouyer /* options passed via the 'flags' config keyword */
    667  1.132   thorpej #define	PCIIDE_OPTIONS_DMA	0x01
    668  1.132   thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
    669   1.13    bouyer 
    670    1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    671    1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    672    1.1       cgd 
    673  1.172   thorpej CFATTACH_DECL(pciide, sizeof(struct pciide_softc),
    674  1.173   thorpej     pciide_match, pciide_attach, NULL, NULL);
    675  1.172   thorpej 
    676   1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    677   1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    678   1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    679   1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    680   1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    681   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    682   1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    683   1.41    bouyer 	    struct pci_attach_args *));
    684   1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    685   1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    686   1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    687   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    688   1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    689   1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    690   1.28    bouyer 	    struct pciide_channel *, int, int));
    691    1.1       cgd int	pciide_compat_intr __P((void *));
    692    1.1       cgd int	pciide_pci_intr __P((void *));
    693    1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    694    1.1       cgd 
    695   1.39       mrg const struct pciide_product_desc *
    696    1.9    bouyer pciide_lookup_product(id)
    697   1.39       mrg 	u_int32_t id;
    698    1.9    bouyer {
    699   1.39       mrg 	const struct pciide_product_desc *pp;
    700   1.39       mrg 	const struct pciide_vendor_desc *vp;
    701    1.9    bouyer 
    702   1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    703   1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    704   1.39       mrg 			break;
    705    1.9    bouyer 
    706   1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    707   1.39       mrg 		return NULL;
    708    1.9    bouyer 
    709  1.113    bouyer 	for (; pp->chip_map != NULL; pp++)
    710   1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    711   1.39       mrg 			break;
    712    1.9    bouyer 
    713  1.113    bouyer 	if (pp->chip_map == NULL)
    714   1.39       mrg 		return NULL;
    715   1.39       mrg 	return pp;
    716    1.9    bouyer }
    717    1.6       cgd 
    718    1.1       cgd int
    719    1.1       cgd pciide_match(parent, match, aux)
    720    1.1       cgd 	struct device *parent;
    721    1.1       cgd 	struct cfdata *match;
    722    1.1       cgd 	void *aux;
    723    1.1       cgd {
    724    1.1       cgd 	struct pci_attach_args *pa = aux;
    725   1.41    bouyer 	const struct pciide_product_desc *pp;
    726    1.1       cgd 
    727    1.1       cgd 	/*
    728    1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    729    1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    730    1.1       cgd 	 * work in a standardized way...
    731    1.1       cgd 	 */
    732    1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    733    1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    734    1.1       cgd 		return (1);
    735    1.1       cgd 	}
    736    1.1       cgd 
    737   1.41    bouyer 	/*
    738   1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    739   1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    740   1.41    bouyer 	 */
    741   1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    742  1.181     enami 	if (pp != NULL && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    743   1.41    bouyer 		return (1);
    744   1.41    bouyer 	}
    745   1.41    bouyer 
    746    1.1       cgd 	return (0);
    747    1.1       cgd }
    748    1.1       cgd 
    749    1.1       cgd void
    750    1.1       cgd pciide_attach(parent, self, aux)
    751    1.1       cgd 	struct device *parent, *self;
    752    1.1       cgd 	void *aux;
    753    1.1       cgd {
    754    1.1       cgd 	struct pci_attach_args *pa = aux;
    755    1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    756    1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    757    1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    758   1.41    bouyer 	pcireg_t csr;
    759    1.1       cgd 	char devinfo[256];
    760   1.57   thorpej 	const char *displaydev;
    761    1.1       cgd 
    762  1.177   thorpej 	sc->sc_pci_vendor = PCI_VENDOR(pa->pa_id);
    763   1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    764    1.9    bouyer 	if (sc->sc_pp == NULL) {
    765    1.9    bouyer 		sc->sc_pp = &default_product_desc;
    766    1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    767   1.57   thorpej 		displaydev = devinfo;
    768   1.57   thorpej 	} else
    769   1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    770   1.57   thorpej 
    771  1.113    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    772  1.113    bouyer 	if (displaydev)
    773  1.113    bouyer 		printf(": %s (rev. 0x%02x)\n", displaydev,
    774  1.113    bouyer 		    PCI_REVISION(pa->pa_class));
    775   1.57   thorpej 
    776   1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    777   1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    778   1.41    bouyer #ifdef WDCDEBUG
    779   1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    780   1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    781   1.41    bouyer #endif
    782   1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    783    1.1       cgd 
    784   1.16    bouyer 	if (sc->sc_dma_ok) {
    785   1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    786   1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    787   1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    788   1.16    bouyer 	}
    789    1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    790    1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    791    1.5       cgd }
    792    1.5       cgd 
    793  1.169    bouyer /* tell whether the chip is enabled or not */
    794   1.41    bouyer int
    795   1.41    bouyer pciide_chipen(sc, pa)
    796   1.41    bouyer 	struct pciide_softc *sc;
    797   1.41    bouyer 	struct pci_attach_args *pa;
    798   1.41    bouyer {
    799   1.41    bouyer 	pcireg_t csr;
    800   1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    801   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    802   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    803   1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    804   1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    805   1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    806   1.41    bouyer 		  "device" : "bridge");
    807   1.41    bouyer 		return 0;
    808   1.41    bouyer 	}
    809   1.41    bouyer 	return 1;
    810   1.41    bouyer }
    811   1.41    bouyer 
    812    1.5       cgd int
    813   1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    814    1.5       cgd 	struct pci_attach_args *pa;
    815   1.18  drochner 	struct pciide_channel *cp;
    816   1.18  drochner 	int compatchan;
    817   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    818    1.5       cgd {
    819   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    820   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    821    1.5       cgd 
    822    1.5       cgd 	cp->compat = 1;
    823   1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    824   1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    825    1.5       cgd 
    826    1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    827   1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    828    1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    829    1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    830   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    831   1.43    bouyer 		return (0);
    832    1.5       cgd 	}
    833    1.5       cgd 
    834    1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    835   1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    836    1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    837    1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    838   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    839    1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    840    1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    841   1.43    bouyer 		return (0);
    842    1.5       cgd 	}
    843    1.5       cgd 
    844   1.43    bouyer 	return (1);
    845    1.5       cgd }
    846    1.5       cgd 
    847    1.9    bouyer int
    848   1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    849   1.28    bouyer 	struct pci_attach_args * pa;
    850   1.18  drochner 	struct pciide_channel *cp;
    851   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    852   1.41    bouyer 	int (*pci_intr) __P((void *));
    853    1.9    bouyer {
    854   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    855   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    856   1.29    bouyer 	const char *intrstr;
    857   1.29    bouyer 	pci_intr_handle_t intrhandle;
    858    1.9    bouyer 
    859    1.9    bouyer 	cp->compat = 0;
    860    1.9    bouyer 
    861   1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    862   1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    863   1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    864   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    865   1.29    bouyer 			return 0;
    866   1.29    bouyer 		}
    867   1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    868   1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    869   1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    870   1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    871   1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    872   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    873   1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    874   1.29    bouyer 		} else {
    875   1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    876   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    877   1.29    bouyer 			if (intrstr != NULL)
    878   1.29    bouyer 				printf(" at %s", intrstr);
    879   1.29    bouyer 			printf("\n");
    880   1.29    bouyer 			return 0;
    881   1.29    bouyer 		}
    882   1.18  drochner 	}
    883   1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    884   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    885   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    886   1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    887    1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    888   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    889   1.18  drochner 		return 0;
    890    1.9    bouyer 	}
    891    1.9    bouyer 
    892   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    893   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    894  1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    895    1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    896   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    897   1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    898  1.105    bouyer 		return 0;
    899  1.105    bouyer 	}
    900  1.105    bouyer 	/*
    901  1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    902  1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    903  1.162       wiz 	 * code a handle for only one byte at the right offset.
    904  1.105    bouyer 	 */
    905  1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    906  1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    907  1.105    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    908  1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    909  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    910  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    911   1.18  drochner 		return 0;
    912    1.9    bouyer 	}
    913   1.18  drochner 	return (1);
    914    1.9    bouyer }
    915    1.9    bouyer 
    916   1.41    bouyer void
    917   1.41    bouyer pciide_mapreg_dma(sc, pa)
    918   1.41    bouyer 	struct pciide_softc *sc;
    919   1.41    bouyer 	struct pci_attach_args *pa;
    920   1.41    bouyer {
    921   1.63   thorpej 	pcireg_t maptype;
    922   1.89      matt 	bus_addr_t addr;
    923   1.63   thorpej 
    924   1.41    bouyer 	/*
    925   1.41    bouyer 	 * Map DMA registers
    926   1.41    bouyer 	 *
    927   1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    928   1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    929   1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    930   1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    931   1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    932   1.41    bouyer 	 * could be mapped.
    933   1.41    bouyer 	 *
    934   1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    935   1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    936   1.41    bouyer 	 * XXX space," some controllers (at least the United
    937   1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    938   1.41    bouyer 	 */
    939   1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    940   1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    941   1.63   thorpej 
    942   1.63   thorpej 	switch (maptype) {
    943   1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    944   1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    945   1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    946   1.89      matt 		    &addr, NULL, NULL) == 0);
    947   1.89      matt 		if (sc->sc_dma_ok == 0) {
    948   1.89      matt 			printf(", but unused (couldn't query registers)");
    949   1.89      matt 			break;
    950   1.89      matt 		}
    951   1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    952   1.91      matt 		    && addr >= 0x10000) {
    953   1.89      matt 			sc->sc_dma_ok = 0;
    954  1.132   thorpej 			printf(", but unused (registers at unsafe address "
    955  1.132   thorpej 			    "%#lx)", (unsigned long)addr);
    956   1.89      matt 			break;
    957   1.89      matt 		}
    958   1.89      matt 		/* FALLTHROUGH */
    959   1.89      matt 
    960   1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    961   1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    962   1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    963   1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    964   1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    965   1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    966   1.63   thorpej 			printf(", but unused (couldn't map registers)");
    967   1.63   thorpej 		} else {
    968   1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    969   1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    970   1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    971   1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    972   1.63   thorpej 		}
    973  1.132   thorpej 
    974  1.132   thorpej 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    975  1.132   thorpej 		    PCIIDE_OPTIONS_NODMA) {
    976  1.132   thorpej 			printf(", but unused (forced off by config file)");
    977  1.132   thorpej 			sc->sc_dma_ok = 0;
    978  1.132   thorpej 		}
    979   1.65   thorpej 		break;
    980   1.63   thorpej 
    981   1.63   thorpej 	default:
    982   1.63   thorpej 		sc->sc_dma_ok = 0;
    983   1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    984   1.41    bouyer 	}
    985   1.41    bouyer }
    986   1.63   thorpej 
    987    1.9    bouyer int
    988    1.9    bouyer pciide_compat_intr(arg)
    989    1.9    bouyer 	void *arg;
    990    1.9    bouyer {
    991   1.19  drochner 	struct pciide_channel *cp = arg;
    992    1.9    bouyer 
    993    1.9    bouyer #ifdef DIAGNOSTIC
    994    1.9    bouyer 	/* should only be called for a compat channel */
    995    1.9    bouyer 	if (cp->compat == 0)
    996  1.170    provos 		panic("pciide compat intr called for non-compat chan %p", cp);
    997    1.9    bouyer #endif
    998   1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    999    1.9    bouyer }
   1000    1.9    bouyer 
   1001    1.9    bouyer int
   1002    1.9    bouyer pciide_pci_intr(arg)
   1003    1.9    bouyer 	void *arg;
   1004    1.9    bouyer {
   1005    1.9    bouyer 	struct pciide_softc *sc = arg;
   1006    1.9    bouyer 	struct pciide_channel *cp;
   1007    1.9    bouyer 	struct channel_softc *wdc_cp;
   1008    1.9    bouyer 	int i, rv, crv;
   1009    1.9    bouyer 
   1010    1.9    bouyer 	rv = 0;
   1011   1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   1012    1.9    bouyer 		cp = &sc->pciide_channels[i];
   1013   1.18  drochner 		wdc_cp = &cp->wdc_channel;
   1014    1.9    bouyer 
   1015    1.9    bouyer 		/* If a compat channel skip. */
   1016    1.9    bouyer 		if (cp->compat)
   1017    1.9    bouyer 			continue;
   1018    1.9    bouyer 		/* if this channel not waiting for intr, skip */
   1019    1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
   1020    1.9    bouyer 			continue;
   1021    1.9    bouyer 
   1022    1.9    bouyer 		crv = wdcintr(wdc_cp);
   1023    1.9    bouyer 		if (crv == 0)
   1024    1.9    bouyer 			;		/* leave rv alone */
   1025    1.9    bouyer 		else if (crv == 1)
   1026    1.9    bouyer 			rv = 1;		/* claim the intr */
   1027    1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
   1028    1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
   1029    1.9    bouyer 	}
   1030    1.9    bouyer 	return (rv);
   1031    1.9    bouyer }
   1032    1.9    bouyer 
   1033   1.28    bouyer void
   1034   1.28    bouyer pciide_channel_dma_setup(cp)
   1035   1.28    bouyer 	struct pciide_channel *cp;
   1036   1.28    bouyer {
   1037   1.28    bouyer 	int drive;
   1038   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1039   1.28    bouyer 	struct ata_drive_datas *drvp;
   1040   1.28    bouyer 
   1041   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1042   1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
   1043   1.28    bouyer 		/* If no drive, skip */
   1044   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1045   1.28    bouyer 			continue;
   1046   1.28    bouyer 		/* setup DMA if needed */
   1047   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1048   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1049   1.28    bouyer 		    sc->sc_dma_ok == 0) {
   1050   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1051   1.28    bouyer 			continue;
   1052   1.28    bouyer 		}
   1053   1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
   1054   1.28    bouyer 		    != 0) {
   1055   1.28    bouyer 			/* Abort DMA setup */
   1056   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1057   1.28    bouyer 			continue;
   1058   1.28    bouyer 		}
   1059   1.28    bouyer 	}
   1060   1.28    bouyer }
   1061   1.28    bouyer 
   1062   1.18  drochner int
   1063   1.18  drochner pciide_dma_table_setup(sc, channel, drive)
   1064    1.9    bouyer 	struct pciide_softc *sc;
   1065   1.18  drochner 	int channel, drive;
   1066    1.9    bouyer {
   1067   1.18  drochner 	bus_dma_segment_t seg;
   1068   1.18  drochner 	int error, rseg;
   1069   1.18  drochner 	const bus_size_t dma_table_size =
   1070   1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1071   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1072   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1073   1.18  drochner 
   1074   1.28    bouyer 	/* If table was already allocated, just return */
   1075   1.28    bouyer 	if (dma_maps->dma_table)
   1076   1.28    bouyer 		return 0;
   1077   1.28    bouyer 
   1078   1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1079   1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1080   1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1081   1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1082   1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
   1083   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1084   1.18  drochner 		    channel, drive, error);
   1085   1.18  drochner 		return error;
   1086   1.18  drochner 	}
   1087   1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1088   1.18  drochner 	    dma_table_size,
   1089   1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1090   1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1091   1.18  drochner 		printf("%s:%d: unable to map table DMA for"
   1092   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1093   1.18  drochner 		    channel, drive, error);
   1094   1.18  drochner 		return error;
   1095   1.18  drochner 	}
   1096   1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1097   1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1098   1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1099   1.18  drochner 
   1100   1.18  drochner 	/* Create and load table DMA map for this disk */
   1101   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1102   1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1103   1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1104   1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
   1105   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1106   1.18  drochner 		    channel, drive, error);
   1107   1.18  drochner 		return error;
   1108   1.18  drochner 	}
   1109   1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1110   1.18  drochner 	    dma_maps->dmamap_table,
   1111   1.18  drochner 	    dma_maps->dma_table,
   1112   1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1113   1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
   1114   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1115   1.18  drochner 		    channel, drive, error);
   1116   1.18  drochner 		return error;
   1117   1.18  drochner 	}
   1118   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1119   1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1120   1.96      fvdl 	    DEBUG_PROBE);
   1121   1.18  drochner 	/* Create a xfer DMA map for this drive */
   1122   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1123   1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
   1124   1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1125   1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1126   1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
   1127   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1128   1.18  drochner 		    channel, drive, error);
   1129   1.18  drochner 		return error;
   1130   1.18  drochner 	}
   1131   1.18  drochner 	return 0;
   1132    1.9    bouyer }
   1133    1.9    bouyer 
   1134   1.18  drochner int
   1135   1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1136   1.18  drochner 	void *v;
   1137   1.18  drochner 	int channel, drive;
   1138   1.18  drochner 	void *databuf;
   1139   1.18  drochner 	size_t datalen;
   1140   1.18  drochner 	int flags;
   1141    1.9    bouyer {
   1142   1.18  drochner 	struct pciide_softc *sc = v;
   1143   1.18  drochner 	int error, seg;
   1144   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1145   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1146   1.18  drochner 
   1147   1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1148   1.18  drochner 	    dma_maps->dmamap_xfer,
   1149  1.122   thorpej 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1150  1.122   thorpej 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1151   1.18  drochner 	if (error) {
   1152   1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
   1153   1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
   1154   1.18  drochner 		    channel, drive, error);
   1155   1.18  drochner 		return error;
   1156   1.18  drochner 	}
   1157    1.9    bouyer 
   1158   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1159   1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1160   1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1161   1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1162    1.9    bouyer 
   1163   1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1164   1.18  drochner #ifdef DIAGNOSTIC
   1165   1.18  drochner 		/* A segment must not cross a 64k boundary */
   1166   1.18  drochner 		{
   1167   1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1168   1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1169   1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1170   1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1171   1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1172   1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1173   1.18  drochner 			    seg, phys, len);
   1174   1.18  drochner 			panic("pciide_dma: buf align");
   1175    1.9    bouyer 		}
   1176    1.9    bouyer 		}
   1177   1.18  drochner #endif
   1178   1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1179   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1180   1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1181   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1182   1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1183   1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1184   1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1185   1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1186   1.18  drochner 
   1187    1.9    bouyer 	}
   1188   1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1189   1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1190    1.9    bouyer 
   1191   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1192   1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1193   1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1194    1.9    bouyer 
   1195   1.18  drochner 	/* Maps are ready. Start DMA function */
   1196   1.18  drochner #ifdef DIAGNOSTIC
   1197   1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1198   1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1199   1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1200   1.18  drochner 		panic("pciide_dma_init: table align");
   1201   1.18  drochner 	}
   1202   1.18  drochner #endif
   1203   1.18  drochner 
   1204   1.18  drochner 	/* Clear status bits */
   1205   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1206   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1207   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1208   1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1209   1.18  drochner 	/* Write table addr */
   1210   1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1211   1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1212   1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1213   1.18  drochner 	/* set read/write */
   1214   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1215   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1216   1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1217   1.56    bouyer 	/* remember flags */
   1218   1.56    bouyer 	dma_maps->dma_flags = flags;
   1219   1.18  drochner 	return 0;
   1220   1.18  drochner }
   1221   1.18  drochner 
   1222   1.18  drochner void
   1223   1.56    bouyer pciide_dma_start(v, channel, drive)
   1224   1.18  drochner 	void *v;
   1225   1.56    bouyer 	int channel, drive;
   1226   1.18  drochner {
   1227   1.18  drochner 	struct pciide_softc *sc = v;
   1228   1.18  drochner 
   1229   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1230   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1231   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1232   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1233   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1234   1.18  drochner }
   1235   1.18  drochner 
   1236   1.18  drochner int
   1237   1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1238   1.18  drochner 	void *v;
   1239   1.18  drochner 	int channel, drive;
   1240   1.56    bouyer 	int force;
   1241   1.18  drochner {
   1242   1.18  drochner 	struct pciide_softc *sc = v;
   1243   1.18  drochner 	u_int8_t status;
   1244   1.56    bouyer 	int error = 0;
   1245   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1246   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1247   1.18  drochner 
   1248   1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1249   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1250   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1251   1.18  drochner 	    DEBUG_XFERS);
   1252   1.18  drochner 
   1253   1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1254   1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1255   1.56    bouyer 
   1256   1.18  drochner 	/* stop DMA channel */
   1257   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1258   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1259   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1260   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1261   1.18  drochner 
   1262   1.56    bouyer 	/* Unload the map of the data buffer */
   1263   1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1264   1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1265   1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1266   1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1267   1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1268   1.56    bouyer 
   1269   1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1270   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1271   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1272   1.56    bouyer 		error |= WDC_DMAST_ERR;
   1273   1.18  drochner 	}
   1274   1.18  drochner 
   1275   1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1276   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1277   1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1278   1.18  drochner 		    drive, status);
   1279   1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1280   1.18  drochner 	}
   1281   1.18  drochner 
   1282   1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1283   1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1284   1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1285   1.18  drochner 	}
   1286   1.56    bouyer 	return error;
   1287   1.18  drochner }
   1288   1.18  drochner 
   1289   1.67    bouyer void
   1290   1.67    bouyer pciide_irqack(chp)
   1291   1.67    bouyer 	struct channel_softc *chp;
   1292   1.67    bouyer {
   1293   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1294   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1295   1.67    bouyer 
   1296   1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1297   1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1298   1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1299   1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1300   1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1301   1.67    bouyer }
   1302   1.67    bouyer 
   1303   1.41    bouyer /* some common code used by several chip_map */
   1304   1.41    bouyer int
   1305   1.41    bouyer pciide_chansetup(sc, channel, interface)
   1306   1.41    bouyer 	struct pciide_softc *sc;
   1307   1.41    bouyer 	int channel;
   1308   1.41    bouyer 	pcireg_t interface;
   1309   1.41    bouyer {
   1310   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1311   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1312   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1313   1.41    bouyer 	cp->wdc_channel.channel = channel;
   1314   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1315   1.41    bouyer 	cp->wdc_channel.ch_queue =
   1316   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1317   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1318   1.41    bouyer 		printf("%s %s channel: "
   1319   1.41    bouyer 		    "can't allocate memory for command queue",
   1320   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1321   1.41    bouyer 		return 0;
   1322   1.41    bouyer 	}
   1323   1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1324   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1325   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1326   1.41    bouyer 	    "configured" : "wired",
   1327   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1328   1.41    bouyer 	    "native-PCI" : "compatibility");
   1329   1.41    bouyer 	return 1;
   1330   1.41    bouyer }
   1331   1.41    bouyer 
   1332   1.18  drochner /* some common code used by several chip channel_map */
   1333   1.18  drochner void
   1334   1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1335   1.18  drochner 	struct pci_attach_args *pa;
   1336   1.18  drochner 	struct pciide_channel *cp;
   1337   1.41    bouyer 	pcireg_t interface;
   1338   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1339   1.41    bouyer 	int (*pci_intr) __P((void *));
   1340   1.18  drochner {
   1341   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1342   1.18  drochner 
   1343   1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1344   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1345   1.41    bouyer 		    pci_intr);
   1346   1.41    bouyer 	else
   1347   1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1348   1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1349   1.41    bouyer 
   1350   1.18  drochner 	if (cp->hw_ok == 0)
   1351   1.18  drochner 		return;
   1352   1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1353   1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1354   1.18  drochner 	wdcattach(wdc_cp);
   1355   1.18  drochner }
   1356   1.18  drochner 
   1357   1.18  drochner /*
   1358   1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1359   1.18  drochner  * if channel can be disabled, 0 if not
   1360   1.18  drochner  */
   1361   1.18  drochner int
   1362   1.60  gmcgarry pciide_chan_candisable(cp)
   1363   1.18  drochner 	struct pciide_channel *cp;
   1364   1.18  drochner {
   1365   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1366   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1367   1.18  drochner 
   1368   1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1369   1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1370   1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1371   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1372   1.18  drochner 		cp->hw_ok = 0;
   1373   1.18  drochner 		return 1;
   1374   1.18  drochner 	}
   1375   1.18  drochner 	return 0;
   1376   1.18  drochner }
   1377   1.18  drochner 
   1378   1.18  drochner /*
   1379   1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1380   1.18  drochner  * Set hw_ok=0 on failure
   1381   1.18  drochner  */
   1382   1.18  drochner void
   1383   1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1384    1.5       cgd 	struct pci_attach_args *pa;
   1385   1.18  drochner 	struct pciide_channel *cp;
   1386   1.18  drochner 	int compatchan, interface;
   1387   1.18  drochner {
   1388   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1389   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1390   1.18  drochner 
   1391   1.18  drochner 	if (cp->hw_ok == 0)
   1392   1.18  drochner 		return;
   1393   1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1394   1.18  drochner 		return;
   1395   1.18  drochner 
   1396  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1397   1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1398   1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1399   1.18  drochner 	if (cp->ih == NULL) {
   1400  1.119    simonb #endif
   1401   1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1402   1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1403   1.18  drochner 		cp->hw_ok = 0;
   1404  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1405   1.18  drochner 	}
   1406  1.119    simonb #endif
   1407   1.18  drochner }
   1408   1.18  drochner 
   1409   1.18  drochner void
   1410   1.28    bouyer pciide_print_modes(cp)
   1411   1.28    bouyer 	struct pciide_channel *cp;
   1412   1.18  drochner {
   1413   1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1414   1.18  drochner }
   1415   1.18  drochner 
   1416   1.18  drochner void
   1417   1.41    bouyer default_chip_map(sc, pa)
   1418   1.18  drochner 	struct pciide_softc *sc;
   1419   1.41    bouyer 	struct pci_attach_args *pa;
   1420   1.18  drochner {
   1421   1.41    bouyer 	struct pciide_channel *cp;
   1422   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1423   1.41    bouyer 	pcireg_t csr;
   1424   1.41    bouyer 	int channel, drive;
   1425   1.41    bouyer 	struct ata_drive_datas *drvp;
   1426   1.41    bouyer 	u_int8_t idedma_ctl;
   1427   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1428   1.41    bouyer 	char *failreason;
   1429   1.41    bouyer 
   1430   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1431   1.41    bouyer 		return;
   1432   1.41    bouyer 
   1433   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1434   1.41    bouyer 		printf("%s: bus-master DMA support present",
   1435   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1436   1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1437   1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1438   1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1439   1.41    bouyer 			printf(", but unused (no driver support)");
   1440   1.41    bouyer 			sc->sc_dma_ok = 0;
   1441   1.41    bouyer 		} else {
   1442   1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1443  1.132   thorpej 			if (sc->sc_dma_ok != 0)
   1444  1.132   thorpej 				printf(", used without full driver "
   1445  1.132   thorpej 				    "support");
   1446   1.41    bouyer 		}
   1447   1.41    bouyer 	} else {
   1448   1.41    bouyer 		printf("%s: hardware does not support DMA",
   1449   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1450   1.41    bouyer 		sc->sc_dma_ok = 0;
   1451   1.41    bouyer 	}
   1452   1.41    bouyer 	printf("\n");
   1453   1.67    bouyer 	if (sc->sc_dma_ok) {
   1454   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1455   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1456   1.67    bouyer 	}
   1457   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1458   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1459   1.18  drochner 
   1460   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1461   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1462   1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1463   1.41    bouyer 
   1464   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1465   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1466   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1467   1.41    bouyer 			continue;
   1468   1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1469   1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1470   1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1471   1.41    bouyer 		} else {
   1472   1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1473   1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1474   1.41    bouyer 		}
   1475   1.41    bouyer 		if (cp->hw_ok == 0)
   1476   1.41    bouyer 			continue;
   1477   1.41    bouyer 		/*
   1478   1.41    bouyer 		 * Check to see if something appears to be there.
   1479   1.41    bouyer 		 */
   1480   1.41    bouyer 		failreason = NULL;
   1481   1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1482   1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1483   1.41    bouyer 			goto next;
   1484   1.41    bouyer 		}
   1485   1.41    bouyer 		/*
   1486   1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1487   1.41    bouyer 		 * channel by trying to access the channel again while the
   1488   1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1489   1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1490   1.41    bouyer 		 * this controller.)  YUCK!
   1491   1.41    bouyer 		 */
   1492   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1493   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1494   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1495   1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1496   1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1497   1.41    bouyer 			failreason = "other hardware responding at addresses";
   1498   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1499   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1500   1.41    bouyer next:
   1501   1.41    bouyer 		if (failreason) {
   1502   1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1503   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1504   1.41    bouyer 			    failreason);
   1505   1.41    bouyer 			cp->hw_ok = 0;
   1506   1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1507   1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1508  1.150    bouyer 			if (interface & PCIIDE_INTERFACE_PCI(channel))
   1509  1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1510  1.150    bouyer 				    cp->ctl_baseioh, ctlsize);
   1511  1.150    bouyer 			else
   1512  1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1513  1.150    bouyer 				    cp->wdc_channel.ctl_ioh, ctlsize);
   1514   1.41    bouyer 		} else {
   1515   1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1516   1.41    bouyer 		}
   1517   1.41    bouyer 		if (cp->hw_ok) {
   1518   1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1519   1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1520   1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1521   1.41    bouyer 		}
   1522   1.41    bouyer 	}
   1523   1.18  drochner 
   1524   1.18  drochner 	if (sc->sc_dma_ok == 0)
   1525   1.41    bouyer 		return;
   1526   1.18  drochner 
   1527   1.18  drochner 	/* Allocate DMA maps */
   1528   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1529   1.18  drochner 		idedma_ctl = 0;
   1530   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1531   1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1532   1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1533   1.18  drochner 			/* If no drive, skip */
   1534   1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1535   1.18  drochner 				continue;
   1536   1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1537   1.18  drochner 				continue;
   1538   1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1539   1.18  drochner 				/* Abort DMA setup */
   1540   1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1541   1.18  drochner 				    "using PIO transfers\n",
   1542   1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1543   1.18  drochner 				    channel, drive);
   1544   1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1545   1.18  drochner 			}
   1546   1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1547   1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1548   1.18  drochner 			    channel, drive);
   1549   1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1550   1.18  drochner 		}
   1551   1.18  drochner 		if (idedma_ctl != 0) {
   1552   1.18  drochner 			/* Add software bits in status register */
   1553   1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1554   1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1555   1.18  drochner 			    idedma_ctl);
   1556   1.18  drochner 		}
   1557   1.18  drochner 	}
   1558   1.18  drochner }
   1559   1.18  drochner 
   1560   1.18  drochner void
   1561   1.41    bouyer piix_chip_map(sc, pa)
   1562   1.41    bouyer 	struct pciide_softc *sc;
   1563   1.18  drochner 	struct pci_attach_args *pa;
   1564   1.41    bouyer {
   1565   1.18  drochner 	struct pciide_channel *cp;
   1566   1.41    bouyer 	int channel;
   1567   1.42    bouyer 	u_int32_t idetim;
   1568   1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1569   1.18  drochner 
   1570   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1571   1.18  drochner 		return;
   1572    1.6       cgd 
   1573   1.41    bouyer 	printf("%s: bus-master DMA support present",
   1574   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1575   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1576   1.41    bouyer 	printf("\n");
   1577   1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1578   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1579   1.41    bouyer 	if (sc->sc_dma_ok) {
   1580   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1581   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1582   1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1583   1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1584   1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1585   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1586   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1587   1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1588  1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1589  1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1590  1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1591  1.163    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
   1592   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1593   1.41    bouyer 		}
   1594   1.18  drochner 	}
   1595   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1596   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1597   1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1598   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1599  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1600  1.102    bouyer 		break;
   1601   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1602  1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1603  1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1604  1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1605  1.163    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
   1606  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1607   1.93    bouyer 		break;
   1608   1.93    bouyer 	default:
   1609   1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1610   1.93    bouyer 	}
   1611   1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1612   1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1613   1.41    bouyer 	else
   1614   1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1615   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1616   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1617    1.9    bouyer 
   1618   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1619   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1620   1.41    bouyer 	    DEBUG_PROBE);
   1621   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1622   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1623   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1624   1.41    bouyer 		    DEBUG_PROBE);
   1625   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1626   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1627   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1628   1.41    bouyer 			    DEBUG_PROBE);
   1629   1.41    bouyer 		}
   1630   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1631  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1632  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1633  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1634  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1635  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1636  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1637   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1638   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1639   1.42    bouyer 			    DEBUG_PROBE);
   1640   1.42    bouyer 		}
   1641   1.42    bouyer 
   1642   1.41    bouyer 	}
   1643   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1644    1.9    bouyer 
   1645   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1646   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1647   1.41    bouyer 		/* PIIX is compat-only */
   1648   1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1649   1.41    bouyer 			continue;
   1650   1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1651   1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1652   1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1653   1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1654   1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1655   1.46   mycroft 			continue;
   1656   1.42    bouyer 		}
   1657   1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1658   1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1659   1.42    bouyer 		if (cp->hw_ok == 0)
   1660   1.42    bouyer 			continue;
   1661   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1662   1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1663   1.42    bouyer 			    channel);
   1664   1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1665   1.42    bouyer 			    idetim);
   1666   1.42    bouyer 		}
   1667   1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1668   1.41    bouyer 		if (cp->hw_ok == 0)
   1669   1.41    bouyer 			continue;
   1670   1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1671   1.41    bouyer 	}
   1672    1.9    bouyer 
   1673   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1674   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1675   1.41    bouyer 	    DEBUG_PROBE);
   1676   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1677   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1678   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1679   1.41    bouyer 		    DEBUG_PROBE);
   1680   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1681   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1682   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1683   1.41    bouyer 			    DEBUG_PROBE);
   1684   1.41    bouyer 		}
   1685   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1686  1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1687  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1688  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1689  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1690  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1691  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1692   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1693   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1694   1.42    bouyer 			    DEBUG_PROBE);
   1695   1.42    bouyer 		}
   1696   1.28    bouyer 	}
   1697   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1698   1.28    bouyer }
   1699   1.28    bouyer 
   1700   1.28    bouyer void
   1701   1.28    bouyer piix_setup_channel(chp)
   1702   1.28    bouyer 	struct channel_softc *chp;
   1703   1.28    bouyer {
   1704   1.28    bouyer 	u_int8_t mode[2], drive;
   1705   1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1706   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1707   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1708   1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1709   1.28    bouyer 
   1710   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1711   1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1712   1.28    bouyer 	idedma_ctl = 0;
   1713   1.28    bouyer 
   1714   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1715   1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1716   1.28    bouyer 	    chp->channel);
   1717    1.9    bouyer 
   1718   1.28    bouyer 	/* setup DMA */
   1719   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1720    1.9    bouyer 
   1721   1.28    bouyer 	/*
   1722   1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1723   1.28    bouyer 	 * different timings for master and slave drives.
   1724   1.28    bouyer 	 * We need to find the best combination.
   1725   1.28    bouyer 	 */
   1726    1.9    bouyer 
   1727   1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1728   1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1729   1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1730   1.28    bouyer 		mode[0] = mode[1] =
   1731   1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1732   1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1733   1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1734   1.28    bouyer 		goto ok;
   1735   1.28    bouyer 	}
   1736   1.28    bouyer 	/*
   1737   1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1738   1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1739   1.28    bouyer 	 */
   1740   1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1741   1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1742   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1743   1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1744   1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1745   1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1746   1.28    bouyer 		goto ok;
   1747   1.28    bouyer 	}
   1748   1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1749   1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1750   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1751   1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1752   1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1753   1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1754   1.28    bouyer 		goto ok;
   1755   1.28    bouyer 	}
   1756   1.28    bouyer 	/*
   1757   1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1758   1.28    bouyer 	 * one of them is PIO mode < 2
   1759   1.28    bouyer 	 */
   1760   1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1761   1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1762   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1763   1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1764   1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1765   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1766   1.28    bouyer 	} else {
   1767   1.28    bouyer 		mode[0] = mode[1] =
   1768   1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1769   1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1770   1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1771   1.28    bouyer 	}
   1772   1.28    bouyer ok:	/* The modes are setup */
   1773   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1774   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1775    1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1776   1.28    bouyer 			    mode[drive], 1, chp->channel);
   1777   1.28    bouyer 			goto end;
   1778   1.38    bouyer 		}
   1779   1.28    bouyer 	}
   1780   1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1781   1.28    bouyer 	if (mode[0] >= 2)
   1782   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1783   1.28    bouyer 		    mode[0], 0, chp->channel);
   1784   1.28    bouyer 	else
   1785   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1786   1.28    bouyer 		    mode[1], 0, chp->channel);
   1787   1.28    bouyer end:	/*
   1788   1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1789   1.28    bouyer 	 * it per-drive
   1790   1.28    bouyer 	 */
   1791   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1792   1.28    bouyer 		/* If no drive, skip */
   1793   1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1794   1.28    bouyer 			continue;
   1795   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1796   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1797   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1798   1.28    bouyer 	}
   1799   1.28    bouyer 	if (idedma_ctl != 0) {
   1800   1.28    bouyer 		/* Add software bits in status register */
   1801   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1802   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1803   1.28    bouyer 		    idedma_ctl);
   1804    1.9    bouyer 	}
   1805   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1806   1.28    bouyer 	pciide_print_modes(cp);
   1807    1.9    bouyer }
   1808    1.9    bouyer 
   1809    1.9    bouyer void
   1810   1.41    bouyer piix3_4_setup_channel(chp)
   1811   1.41    bouyer 	struct channel_softc *chp;
   1812   1.28    bouyer {
   1813   1.28    bouyer 	struct ata_drive_datas *drvp;
   1814   1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1815   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1816   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1817   1.28    bouyer 	int drive;
   1818   1.42    bouyer 	int channel = chp->channel;
   1819   1.28    bouyer 
   1820   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1821   1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1822   1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1823   1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1824   1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1825   1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1826   1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1827   1.28    bouyer 
   1828   1.28    bouyer 	idedma_ctl = 0;
   1829   1.28    bouyer 	/* If channel disabled, no need to go further */
   1830   1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1831   1.28    bouyer 		return;
   1832   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1833   1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1834   1.28    bouyer 
   1835   1.28    bouyer 	/* setup DMA if needed */
   1836   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1837   1.28    bouyer 
   1838   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1839   1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1840   1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1841   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1842   1.28    bouyer 		/* If no drive, skip */
   1843   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1844    1.9    bouyer 			continue;
   1845   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1846   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1847   1.28    bouyer 			goto pio;
   1848   1.28    bouyer 
   1849   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1850  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1851  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1852  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1853  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1854  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1855  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1856   1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1857  1.102    bouyer 		}
   1858  1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1859  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1860  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1861  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1862  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE) {
   1863  1.102    bouyer 			/* setup Ultra/100 */
   1864  1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1865  1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1866  1.102    bouyer 				drvp->UDMA_mode = 2;
   1867  1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1868  1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1869  1.102    bouyer 			} else {
   1870  1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1871  1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1872  1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1873  1.102    bouyer 					    drive);
   1874  1.102    bouyer 				} else {
   1875  1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1876  1.102    bouyer 					    drive);
   1877  1.102    bouyer 				}
   1878  1.102    bouyer 			}
   1879   1.42    bouyer 		}
   1880   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1881   1.42    bouyer 			/* setup Ultra/66 */
   1882   1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1883   1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1884   1.42    bouyer 				drvp->UDMA_mode = 2;
   1885   1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1886   1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1887   1.42    bouyer 			else
   1888   1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1889   1.42    bouyer 		}
   1890   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1891   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1892   1.28    bouyer 			/* use Ultra/DMA */
   1893   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1894   1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1895   1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1896   1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1897   1.28    bouyer 		} else {
   1898   1.28    bouyer 			/* use Multiword DMA */
   1899   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1900    1.9    bouyer 			if (drive == 0) {
   1901    1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1902   1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1903    1.9    bouyer 			} else {
   1904    1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1905   1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1906    1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1907   1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1908    1.9    bouyer 			}
   1909    1.9    bouyer 		}
   1910   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1911   1.28    bouyer 
   1912   1.28    bouyer pio:		/* use PIO mode */
   1913   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1914   1.28    bouyer 		if (drive == 0) {
   1915   1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1916   1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1917   1.28    bouyer 		} else {
   1918   1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1919   1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1920   1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1921   1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1922    1.9    bouyer 		}
   1923    1.9    bouyer 	}
   1924   1.28    bouyer 	if (idedma_ctl != 0) {
   1925   1.28    bouyer 		/* Add software bits in status register */
   1926   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1927   1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1928   1.28    bouyer 		    idedma_ctl);
   1929    1.9    bouyer 	}
   1930   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1931   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1932   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1933   1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1934   1.28    bouyer 	pciide_print_modes(cp);
   1935    1.9    bouyer }
   1936    1.8  drochner 
   1937   1.28    bouyer 
   1938    1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1939    1.9    bouyer static u_int32_t
   1940    1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1941    1.9    bouyer 	u_int8_t mode;
   1942    1.9    bouyer 	u_int8_t dma;
   1943    1.9    bouyer 	u_int8_t channel;
   1944    1.9    bouyer {
   1945    1.9    bouyer 
   1946    1.9    bouyer 	if (dma)
   1947    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1948    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1949    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1950    1.9    bouyer 		    channel);
   1951    1.9    bouyer 	else
   1952    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1953    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1954    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1955    1.9    bouyer 		    channel);
   1956    1.8  drochner }
   1957    1.8  drochner 
   1958    1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1959    1.9    bouyer static u_int32_t
   1960    1.9    bouyer piix_setup_idetim_drvs(drvp)
   1961    1.9    bouyer 	struct ata_drive_datas *drvp;
   1962    1.6       cgd {
   1963    1.9    bouyer 	u_int32_t ret = 0;
   1964    1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1965    1.9    bouyer 	u_int8_t channel = chp->channel;
   1966    1.9    bouyer 	u_int8_t drive = drvp->drive;
   1967    1.9    bouyer 
   1968    1.9    bouyer 	/*
   1969    1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1970    1.9    bouyer 	 * So just check DMA and PIO here.
   1971    1.9    bouyer 	 */
   1972    1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1973    1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1974    1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1975    1.9    bouyer 		    drvp->DMA_mode == 0) {
   1976    1.9    bouyer 			drvp->PIO_mode = 0;
   1977    1.9    bouyer 			return ret;
   1978    1.9    bouyer 		}
   1979    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1980    1.9    bouyer 		/*
   1981    1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1982    1.9    bouyer 		 * too, else use compat timings.
   1983    1.9    bouyer 		 */
   1984    1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1985    1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1986    1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1987    1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1988    1.9    bouyer 			drvp->PIO_mode = 0;
   1989    1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1990    1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1991    1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1992    1.9    bouyer 			    channel);
   1993    1.9    bouyer 			return ret;
   1994    1.9    bouyer 		}
   1995    1.9    bouyer 	}
   1996    1.6       cgd 
   1997    1.6       cgd 	/*
   1998    1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1999    1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   2000    1.9    bouyer 	 * if PIO mode >= 3.
   2001    1.6       cgd 	 */
   2002    1.6       cgd 
   2003    1.9    bouyer 	if (drvp->PIO_mode < 2)
   2004    1.9    bouyer 		return ret;
   2005    1.9    bouyer 
   2006    1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   2007    1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   2008    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   2009    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   2010    1.9    bouyer 	}
   2011    1.9    bouyer 	return ret;
   2012    1.9    bouyer }
   2013    1.9    bouyer 
   2014    1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   2015    1.9    bouyer static u_int32_t
   2016    1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   2017    1.9    bouyer 	u_int8_t mode;
   2018    1.9    bouyer 	u_int8_t dma;
   2019    1.9    bouyer 	u_int8_t channel;
   2020    1.9    bouyer {
   2021    1.9    bouyer 	if (dma)
   2022    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   2023    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   2024    1.9    bouyer 	else
   2025    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   2026    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   2027   1.53    bouyer }
   2028   1.53    bouyer 
   2029   1.53    bouyer void
   2030  1.116      fvdl amd7x6_chip_map(sc, pa)
   2031   1.53    bouyer 	struct pciide_softc *sc;
   2032   1.53    bouyer 	struct pci_attach_args *pa;
   2033   1.53    bouyer {
   2034   1.53    bouyer 	struct pciide_channel *cp;
   2035   1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2036   1.77    bouyer 	int channel;
   2037   1.53    bouyer 	pcireg_t chanenable;
   2038   1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   2039   1.53    bouyer 
   2040   1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2041   1.53    bouyer 		return;
   2042   1.77    bouyer 	printf("%s: bus-master DMA support present",
   2043   1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2044   1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   2045   1.77    bouyer 	printf("\n");
   2046   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2047   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2048   1.67    bouyer 	if (sc->sc_dma_ok) {
   2049   1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2050   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2051   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2052   1.67    bouyer 	}
   2053   1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2054   1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2055  1.116      fvdl 
   2056  1.177   thorpej 	switch (sc->sc_pci_vendor) {
   2057  1.177   thorpej 	case PCI_VENDOR_AMD:
   2058  1.177   thorpej 		switch (sc->sc_pp->ide_product) {
   2059  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC766_IDE:
   2060  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC768_IDE:
   2061  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC8111_IDE:
   2062  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 5;
   2063  1.177   thorpej 			break;
   2064  1.177   thorpej 		default:
   2065  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 4;
   2066  1.177   thorpej 		}
   2067  1.177   thorpej 		sc->sc_amd_regbase = AMD7X6_AMD_REGBASE;
   2068  1.177   thorpej 		break;
   2069  1.177   thorpej 
   2070  1.177   thorpej 	case PCI_VENDOR_NVIDIA:
   2071  1.177   thorpej 		switch (sc->sc_pp->ide_product) {
   2072  1.177   thorpej 		case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
   2073  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 5;
   2074  1.177   thorpej 			break;
   2075  1.177   thorpej 		case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
   2076  1.178   thorpej 			sc->sc_wdcdev.UDMA_cap = 6;
   2077  1.177   thorpej 			break;
   2078  1.177   thorpej 		}
   2079  1.177   thorpej 		sc->sc_amd_regbase = AMD7X6_NVIDIA_REGBASE;
   2080  1.145    bouyer 		break;
   2081  1.177   thorpej 
   2082  1.145    bouyer 	default:
   2083  1.177   thorpej 		panic("amd7x6_chip_map: unknown vendor");
   2084  1.145    bouyer 	}
   2085  1.116      fvdl 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   2086   1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2087   1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2088  1.177   thorpej 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag,
   2089  1.177   thorpej 	    AMD7X6_CHANSTATUS_EN(sc));
   2090   1.53    bouyer 
   2091  1.116      fvdl 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   2092   1.53    bouyer 	    DEBUG_PROBE);
   2093   1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2094   1.53    bouyer 		cp = &sc->pciide_channels[channel];
   2095   1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2096   1.53    bouyer 			continue;
   2097   1.53    bouyer 
   2098  1.116      fvdl 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2099   1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2100   1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2101   1.53    bouyer 			continue;
   2102   1.53    bouyer 		}
   2103   1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2104   1.53    bouyer 		    pciide_pci_intr);
   2105   1.53    bouyer 
   2106   1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   2107  1.116      fvdl 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   2108   1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2109   1.53    bouyer 		if (cp->hw_ok == 0)
   2110   1.53    bouyer 			continue;
   2111   1.53    bouyer 
   2112  1.116      fvdl 		amd7x6_setup_channel(&cp->wdc_channel);
   2113   1.53    bouyer 	}
   2114  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN(sc),
   2115   1.53    bouyer 	    chanenable);
   2116   1.53    bouyer 	return;
   2117   1.53    bouyer }
   2118   1.53    bouyer 
   2119   1.53    bouyer void
   2120  1.116      fvdl amd7x6_setup_channel(chp)
   2121   1.53    bouyer 	struct channel_softc *chp;
   2122   1.53    bouyer {
   2123   1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2124   1.53    bouyer 	u_int8_t idedma_ctl;
   2125   1.53    bouyer 	int mode, drive;
   2126   1.53    bouyer 	struct ata_drive_datas *drvp;
   2127   1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2128   1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2129   1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2130   1.78    bouyer 	int rev = PCI_REVISION(
   2131   1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2132   1.80    bouyer #endif
   2133   1.53    bouyer 
   2134   1.53    bouyer 	idedma_ctl = 0;
   2135  1.177   thorpej 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc));
   2136  1.177   thorpej 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc));
   2137  1.116      fvdl 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2138  1.116      fvdl 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2139   1.53    bouyer 
   2140   1.53    bouyer 	/* setup DMA if needed */
   2141   1.53    bouyer 	pciide_channel_dma_setup(cp);
   2142   1.53    bouyer 
   2143   1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2144   1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2145   1.53    bouyer 		/* If no drive, skip */
   2146   1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2147   1.53    bouyer 			continue;
   2148   1.53    bouyer 		/* add timing values, setup DMA if needed */
   2149   1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2150   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2151   1.53    bouyer 			mode = drvp->PIO_mode;
   2152   1.53    bouyer 			goto pio;
   2153   1.53    bouyer 		}
   2154   1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2155   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2156   1.53    bouyer 			/* use Ultra/DMA */
   2157   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2158  1.116      fvdl 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2159  1.116      fvdl 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2160  1.116      fvdl 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2161  1.116      fvdl 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2162   1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2163   1.53    bouyer 			mode = drvp->PIO_mode;
   2164   1.53    bouyer 		} else {
   2165   1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2166   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2167   1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2168   1.78    bouyer 			/*
   2169   1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2170   1.78    bouyer 			 * with all drives, so it can be disabled by
   2171   1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2172   1.78    bouyer 			 * triggered.
   2173   1.78    bouyer 			 */
   2174  1.178   thorpej 			if (sc->sc_pci_vendor == PCI_VENDOR_AMD &&
   2175  1.178   thorpej 			    sc->sc_pp->ide_product ==
   2176  1.116      fvdl 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2177  1.116      fvdl 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2178   1.78    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   2179   1.78    bouyer 				    "to chip revision\n",
   2180   1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2181   1.78    bouyer 				    chp->channel, drive);
   2182   1.78    bouyer 				mode = drvp->PIO_mode;
   2183   1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2184   1.78    bouyer 				goto pio;
   2185   1.78    bouyer 			}
   2186   1.78    bouyer #endif
   2187   1.53    bouyer 			/* mode = min(pio, dma+2) */
   2188   1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2189   1.53    bouyer 				mode = drvp->PIO_mode;
   2190   1.53    bouyer 			else
   2191   1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2192   1.53    bouyer 		}
   2193   1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2194   1.53    bouyer 
   2195   1.53    bouyer pio:		/* setup PIO mode */
   2196   1.53    bouyer 		if (mode <= 2) {
   2197   1.53    bouyer 			drvp->DMA_mode = 0;
   2198   1.53    bouyer 			drvp->PIO_mode = 0;
   2199   1.53    bouyer 			mode = 0;
   2200   1.53    bouyer 		} else {
   2201   1.53    bouyer 			drvp->PIO_mode = mode;
   2202   1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2203   1.53    bouyer 		}
   2204   1.53    bouyer 		datatim_reg |=
   2205  1.116      fvdl 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2206  1.116      fvdl 			amd7x6_pio_set[mode]) |
   2207  1.116      fvdl 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2208  1.116      fvdl 			amd7x6_pio_rec[mode]);
   2209   1.53    bouyer 	}
   2210   1.53    bouyer 	if (idedma_ctl != 0) {
   2211   1.53    bouyer 		/* Add software bits in status register */
   2212   1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2213   1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2214   1.53    bouyer 		    idedma_ctl);
   2215   1.53    bouyer 	}
   2216   1.53    bouyer 	pciide_print_modes(cp);
   2217  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc), datatim_reg);
   2218  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc), udmatim_reg);
   2219    1.9    bouyer }
   2220    1.9    bouyer 
   2221    1.9    bouyer void
   2222   1.41    bouyer apollo_chip_map(sc, pa)
   2223    1.9    bouyer 	struct pciide_softc *sc;
   2224   1.41    bouyer 	struct pci_attach_args *pa;
   2225    1.9    bouyer {
   2226   1.41    bouyer 	struct pciide_channel *cp;
   2227   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2228   1.41    bouyer 	int channel;
   2229  1.113    bouyer 	u_int32_t ideconf;
   2230   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2231  1.113    bouyer 	pcitag_t pcib_tag;
   2232  1.113    bouyer 	pcireg_t pcib_id, pcib_class;
   2233   1.41    bouyer 
   2234   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2235   1.41    bouyer 		return;
   2236  1.113    bouyer 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2237  1.113    bouyer 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2238  1.113    bouyer 	/* and read ID and rev of the ISA bridge */
   2239  1.113    bouyer 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2240  1.113    bouyer 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2241  1.113    bouyer 	printf(": VIA Technologies ");
   2242  1.113    bouyer 	switch (PCI_PRODUCT(pcib_id)) {
   2243  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2244  1.113    bouyer 		printf("VT82C586 (Apollo VP) ");
   2245  1.113    bouyer 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2246  1.113    bouyer 			printf("ATA33 controller\n");
   2247  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2248  1.113    bouyer 		} else {
   2249  1.113    bouyer 			printf("controller\n");
   2250  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   2251  1.113    bouyer 		}
   2252  1.113    bouyer 		break;
   2253  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2254  1.113    bouyer 		printf("VT82C596A (Apollo Pro) ");
   2255  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2256  1.113    bouyer 			printf("ATA66 controller\n");
   2257  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2258  1.113    bouyer 		} else {
   2259  1.113    bouyer 			printf("ATA33 controller\n");
   2260  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2261  1.113    bouyer 		}
   2262  1.113    bouyer 		break;
   2263  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2264  1.113    bouyer 		printf("VT82C686A (Apollo KX133) ");
   2265  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2266  1.113    bouyer 			printf("ATA100 controller\n");
   2267  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2268  1.113    bouyer 		} else {
   2269  1.113    bouyer 			printf("ATA66 controller\n");
   2270  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2271  1.113    bouyer 		}
   2272  1.157      taca 		break;
   2273  1.157      taca 	case PCI_PRODUCT_VIATECH_VT8231:
   2274  1.157      taca 		printf("VT8231 ATA100 controller\n");
   2275  1.157      taca 		sc->sc_wdcdev.UDMA_cap = 5;
   2276  1.133  augustss 		break;
   2277  1.133  augustss 	case PCI_PRODUCT_VIATECH_VT8233:
   2278  1.133  augustss 		printf("VT8233 ATA100 controller\n");
   2279  1.159    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   2280  1.159    bouyer 		break;
   2281  1.159    bouyer 	case PCI_PRODUCT_VIATECH_VT8233A:
   2282  1.159    bouyer 		printf("VT8233A ATA133 controller\n");
   2283  1.174      kent 		sc->sc_wdcdev.UDMA_cap = 6;
   2284  1.174      kent 		break;
   2285  1.174      kent 	case PCI_PRODUCT_VIATECH_VT8235:
   2286  1.174      kent 		printf("VT8235 ATA133 controller\n");
   2287  1.167    bouyer 		sc->sc_wdcdev.UDMA_cap = 6;
   2288  1.158       cjs 		break;
   2289  1.113    bouyer 	default:
   2290  1.113    bouyer 		printf("unknown ATA controller\n");
   2291  1.113    bouyer 		sc->sc_wdcdev.UDMA_cap = 0;
   2292  1.113    bouyer 	}
   2293  1.113    bouyer 
   2294   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2295   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2296   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2297   1.41    bouyer 	printf("\n");
   2298   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2299   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2300   1.41    bouyer 	if (sc->sc_dma_ok) {
   2301   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2302   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2303  1.113    bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2304   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2305   1.41    bouyer 	}
   2306   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2307   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2308   1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2309   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2310   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2311    1.9    bouyer 
   2312   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2313    1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2314   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2315   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2316   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2317  1.113    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2318  1.104    bouyer 	    DEBUG_PROBE);
   2319    1.9    bouyer 
   2320   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2321   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2322   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2323   1.41    bouyer 			continue;
   2324   1.41    bouyer 
   2325   1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2326   1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2327   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2328   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2329   1.46   mycroft 			continue;
   2330   1.41    bouyer 		}
   2331   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2332   1.41    bouyer 		    pciide_pci_intr);
   2333   1.41    bouyer 		if (cp->hw_ok == 0)
   2334   1.41    bouyer 			continue;
   2335   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2336   1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2337   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2338   1.41    bouyer 			    ideconf);
   2339   1.41    bouyer 		}
   2340   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2341   1.41    bouyer 
   2342   1.41    bouyer 		if (cp->hw_ok == 0)
   2343   1.41    bouyer 			continue;
   2344   1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2345   1.28    bouyer 	}
   2346   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2347   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2348   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2349   1.28    bouyer }
   2350   1.28    bouyer 
   2351   1.28    bouyer void
   2352   1.28    bouyer apollo_setup_channel(chp)
   2353   1.28    bouyer 	struct channel_softc *chp;
   2354   1.28    bouyer {
   2355   1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2356   1.28    bouyer 	u_int8_t idedma_ctl;
   2357   1.28    bouyer 	int mode, drive;
   2358   1.28    bouyer 	struct ata_drive_datas *drvp;
   2359   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2360   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2361   1.28    bouyer 
   2362   1.28    bouyer 	idedma_ctl = 0;
   2363   1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2364   1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2365   1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2366  1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2367   1.28    bouyer 
   2368   1.28    bouyer 	/* setup DMA if needed */
   2369   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2370    1.9    bouyer 
   2371   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2372   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2373   1.28    bouyer 		/* If no drive, skip */
   2374   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2375   1.28    bouyer 			continue;
   2376   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2377   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2378   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2379   1.28    bouyer 			mode = drvp->PIO_mode;
   2380   1.28    bouyer 			goto pio;
   2381    1.8  drochner 		}
   2382   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2383   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2384   1.28    bouyer 			/* use Ultra/DMA */
   2385   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2386   1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2387  1.113    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2388  1.167    bouyer 			if (sc->sc_wdcdev.UDMA_cap == 6) {
   2389  1.167    bouyer 				/* 8233a */
   2390  1.167    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2391  1.167    bouyer 				    drive, apollo_udma133_tim[drvp->UDMA_mode]);
   2392  1.167    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 5) {
   2393  1.113    bouyer 				/* 686b */
   2394  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2395  1.113    bouyer 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2396  1.113    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2397  1.113    bouyer 				/* 596b or 686a */
   2398  1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2399  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2400  1.113    bouyer 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2401  1.113    bouyer 			} else {
   2402  1.113    bouyer 				/* 596a or 586b */
   2403  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2404  1.113    bouyer 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2405  1.113    bouyer 			}
   2406   1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2407   1.28    bouyer 			mode = drvp->PIO_mode;
   2408   1.28    bouyer 		} else {
   2409   1.28    bouyer 			/* use Multiword DMA */
   2410   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2411   1.28    bouyer 			/* mode = min(pio, dma+2) */
   2412   1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2413   1.28    bouyer 				mode = drvp->PIO_mode;
   2414   1.28    bouyer 			else
   2415   1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2416    1.8  drochner 		}
   2417   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2418   1.28    bouyer 
   2419   1.28    bouyer pio:		/* setup PIO mode */
   2420   1.37    bouyer 		if (mode <= 2) {
   2421   1.37    bouyer 			drvp->DMA_mode = 0;
   2422   1.37    bouyer 			drvp->PIO_mode = 0;
   2423   1.37    bouyer 			mode = 0;
   2424   1.37    bouyer 		} else {
   2425   1.37    bouyer 			drvp->PIO_mode = mode;
   2426   1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2427   1.37    bouyer 		}
   2428   1.28    bouyer 		datatim_reg |=
   2429   1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2430   1.28    bouyer 			apollo_pio_set[mode]) |
   2431   1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2432   1.28    bouyer 			apollo_pio_rec[mode]);
   2433   1.28    bouyer 	}
   2434   1.28    bouyer 	if (idedma_ctl != 0) {
   2435   1.28    bouyer 		/* Add software bits in status register */
   2436   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2437   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2438   1.28    bouyer 		    idedma_ctl);
   2439    1.9    bouyer 	}
   2440   1.28    bouyer 	pciide_print_modes(cp);
   2441   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2442   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2443    1.9    bouyer }
   2444    1.6       cgd 
   2445   1.18  drochner void
   2446   1.41    bouyer cmd_channel_map(pa, sc, channel)
   2447    1.9    bouyer 	struct pci_attach_args *pa;
   2448   1.41    bouyer 	struct pciide_softc *sc;
   2449   1.41    bouyer 	int channel;
   2450    1.9    bouyer {
   2451   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2452   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2453   1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2454  1.139    bouyer 	int interface, one_channel;
   2455   1.70    bouyer 
   2456   1.70    bouyer 	/*
   2457   1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2458   1.70    bouyer 	 * In this case, we have to fake interface
   2459   1.70    bouyer 	 */
   2460   1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2461   1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2462   1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2463   1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2464   1.70    bouyer 		    CMD_CONF_DSA1)
   2465   1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2466   1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2467   1.70    bouyer 	} else {
   2468   1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2469   1.70    bouyer 	}
   2470    1.6       cgd 
   2471   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2472   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2473   1.41    bouyer 	cp->wdc_channel.channel = channel;
   2474   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2475   1.41    bouyer 
   2476  1.139    bouyer 	/*
   2477  1.139    bouyer 	 * Older CMD64X doesn't have independant channels
   2478  1.139    bouyer 	 */
   2479  1.139    bouyer 	switch (sc->sc_pp->ide_product) {
   2480  1.139    bouyer 	case PCI_PRODUCT_CMDTECH_649:
   2481  1.139    bouyer 		one_channel = 0;
   2482  1.139    bouyer 		break;
   2483  1.139    bouyer 	default:
   2484  1.139    bouyer 		one_channel = 1;
   2485  1.139    bouyer 		break;
   2486  1.139    bouyer 	}
   2487  1.139    bouyer 
   2488  1.139    bouyer 	if (channel > 0 && one_channel) {
   2489   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2490   1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2491   1.41    bouyer 	} else {
   2492   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2493   1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2494   1.41    bouyer 	}
   2495   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2496   1.41    bouyer 		printf("%s %s channel: "
   2497   1.41    bouyer 		    "can't allocate memory for command queue",
   2498   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2499   1.41    bouyer 		    return;
   2500   1.18  drochner 	}
   2501   1.18  drochner 
   2502   1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2503   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2504   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2505   1.41    bouyer 	    "configured" : "wired",
   2506   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2507   1.41    bouyer 	    "native-PCI" : "compatibility");
   2508    1.5       cgd 
   2509    1.9    bouyer 	/*
   2510    1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2511    1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2512    1.9    bouyer 	 * the whole device
   2513    1.9    bouyer 	 */
   2514   1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2515   1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2516   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2517   1.18  drochner 		return;
   2518   1.18  drochner 	}
   2519   1.18  drochner 
   2520   1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2521   1.18  drochner 	if (cp->hw_ok == 0)
   2522   1.18  drochner 		return;
   2523   1.41    bouyer 	if (channel == 1) {
   2524   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2525   1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2526   1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2527   1.24    bouyer 			    CMD_CTRL, ctrl);
   2528   1.18  drochner 		}
   2529   1.18  drochner 	}
   2530   1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2531   1.41    bouyer }
   2532   1.41    bouyer 
   2533   1.41    bouyer int
   2534   1.41    bouyer cmd_pci_intr(arg)
   2535   1.41    bouyer 	void *arg;
   2536   1.41    bouyer {
   2537   1.41    bouyer 	struct pciide_softc *sc = arg;
   2538   1.41    bouyer 	struct pciide_channel *cp;
   2539   1.41    bouyer 	struct channel_softc *wdc_cp;
   2540   1.41    bouyer 	int i, rv, crv;
   2541   1.41    bouyer 	u_int32_t priirq, secirq;
   2542   1.41    bouyer 
   2543   1.41    bouyer 	rv = 0;
   2544   1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2545   1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2546   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2547   1.41    bouyer 		cp = &sc->pciide_channels[i];
   2548   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2549   1.41    bouyer 		/* If a compat channel skip. */
   2550   1.41    bouyer 		if (cp->compat)
   2551   1.41    bouyer 			continue;
   2552   1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2553   1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2554   1.41    bouyer 			crv = wdcintr(wdc_cp);
   2555   1.41    bouyer 			if (crv == 0)
   2556   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2557   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2558   1.41    bouyer 			else
   2559   1.41    bouyer 				rv = 1;
   2560   1.41    bouyer 		}
   2561   1.41    bouyer 	}
   2562   1.41    bouyer 	return rv;
   2563   1.14    bouyer }
   2564   1.14    bouyer 
   2565   1.14    bouyer void
   2566   1.41    bouyer cmd_chip_map(sc, pa)
   2567   1.14    bouyer 	struct pciide_softc *sc;
   2568   1.41    bouyer 	struct pci_attach_args *pa;
   2569   1.14    bouyer {
   2570   1.41    bouyer 	int channel;
   2571   1.39       mrg 
   2572   1.41    bouyer 	/*
   2573   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2574   1.41    bouyer 	 * and base adresses registers can be disabled at
   2575   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2576   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2577   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2578   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2579   1.41    bouyer 	 * can't be disabled.
   2580   1.41    bouyer 	 */
   2581   1.41    bouyer 
   2582   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2583   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2584   1.41    bouyer 		return;
   2585   1.41    bouyer #endif
   2586   1.41    bouyer 
   2587   1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2588   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2589   1.41    bouyer 	sc->sc_dma_ok = 0;
   2590   1.41    bouyer 
   2591   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2592   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2593   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2594   1.41    bouyer 
   2595   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2596   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2597   1.41    bouyer 	}
   2598   1.14    bouyer }
   2599   1.14    bouyer 
   2600   1.14    bouyer void
   2601   1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2602   1.14    bouyer 	struct pciide_softc *sc;
   2603   1.41    bouyer 	struct pci_attach_args *pa;
   2604   1.41    bouyer {
   2605   1.41    bouyer 	struct pciide_channel *cp;
   2606   1.28    bouyer 	int channel;
   2607  1.149   mycroft 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2608   1.28    bouyer 
   2609   1.41    bouyer 	/*
   2610   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2611   1.41    bouyer 	 * and base adresses registers can be disabled at
   2612   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2613   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2614   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2615   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2616   1.41    bouyer 	 * can't be disabled.
   2617   1.41    bouyer 	 */
   2618   1.41    bouyer 
   2619   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2620   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2621   1.41    bouyer 		return;
   2622   1.41    bouyer #endif
   2623   1.41    bouyer 	printf("%s: bus-master DMA support present",
   2624   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2625   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2626   1.41    bouyer 	printf("\n");
   2627   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2628   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2629   1.67    bouyer 	if (sc->sc_dma_ok) {
   2630   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2631   1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2632   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2633  1.135    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2634  1.135    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2635  1.135    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2636  1.135    bouyer 			break;
   2637   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2638   1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2639   1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2640   1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2641   1.82    bouyer 			break;
   2642   1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2643   1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2644   1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2645   1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2646   1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2647   1.83    bouyer 			/*
   2648   1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2649   1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2650   1.83    bouyer 			 * doing
   2651   1.83    bouyer 			 */
   2652   1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2653   1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2654   1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2655   1.83    bouyer #endif
   2656  1.136       wiz 				/* explicitly disable UDMA */
   2657   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2658   1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2659   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2660   1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2661   1.82    bouyer 			}
   2662   1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2663   1.72      tron 			break;
   2664   1.72      tron 		default:
   2665   1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2666   1.70    bouyer 		}
   2667   1.67    bouyer 	}
   2668   1.41    bouyer 
   2669   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2670   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2671   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2672   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2673   1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2674   1.41    bouyer 
   2675   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2676   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2677   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2678   1.28    bouyer 		DEBUG_PROBE);
   2679   1.41    bouyer 
   2680   1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2681   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2682   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2683   1.41    bouyer 		if (cp->hw_ok == 0)
   2684   1.41    bouyer 			continue;
   2685   1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2686   1.28    bouyer 	}
   2687   1.84    bouyer 	/*
   2688   1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2689   1.84    bouyer 	 * bits
   2690   1.84    bouyer 	 */
   2691   1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2692   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2693   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2694   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2695   1.28    bouyer 	    DEBUG_PROBE);
   2696   1.28    bouyer }
   2697   1.28    bouyer 
   2698   1.28    bouyer void
   2699   1.70    bouyer cmd0643_9_setup_channel(chp)
   2700   1.14    bouyer 	struct channel_softc *chp;
   2701   1.28    bouyer {
   2702   1.14    bouyer 	struct ata_drive_datas *drvp;
   2703   1.14    bouyer 	u_int8_t tim;
   2704   1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2705   1.28    bouyer 	int drive;
   2706   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2707   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2708   1.28    bouyer 
   2709   1.28    bouyer 	idedma_ctl = 0;
   2710   1.28    bouyer 	/* setup DMA if needed */
   2711   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2712   1.14    bouyer 
   2713   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2714   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2715   1.28    bouyer 		/* If no drive, skip */
   2716   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2717   1.28    bouyer 			continue;
   2718   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2719   1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2720   1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2721   1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2722   1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2723  1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2724   1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2725   1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2726   1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2727   1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2728   1.70    bouyer 				    CMD_BICSR) &
   2729   1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2730   1.70    bouyer 					drvp->UDMA_mode = 2;
   2731   1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2732   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2733   1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2734   1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2735   1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2736   1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2737   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2738   1.70    bouyer 				udma_reg |=
   2739   1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2740   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2741   1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2742   1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2743   1.70    bouyer 			} else {
   2744   1.70    bouyer 				/*
   2745   1.70    bouyer 				 * use Multiword DMA.
   2746   1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2747   1.70    bouyer 				 * so adjust DMA mode if needed
   2748   1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2749   1.70    bouyer 				 */
   2750   1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2751   1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2752   1.70    bouyer 					    sc->sc_tag,
   2753   1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2754   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2755   1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2756   1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2757   1.70    bouyer 					    udma_reg);
   2758   1.70    bouyer 				}
   2759   1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2760   1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2761   1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2762   1.70    bouyer 				}
   2763   1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2764   1.14    bouyer 			}
   2765   1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2766   1.14    bouyer 		}
   2767   1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2768   1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2769   1.28    bouyer 	}
   2770   1.28    bouyer 	if (idedma_ctl != 0) {
   2771   1.28    bouyer 		/* Add software bits in status register */
   2772   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2773   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2774   1.28    bouyer 		    idedma_ctl);
   2775   1.14    bouyer 	}
   2776   1.28    bouyer 	pciide_print_modes(cp);
   2777   1.72      tron }
   2778   1.72      tron 
   2779   1.72      tron void
   2780   1.79    bouyer cmd646_9_irqack(chp)
   2781   1.72      tron 	struct channel_softc *chp;
   2782   1.72      tron {
   2783   1.72      tron 	u_int32_t priirq, secirq;
   2784   1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2785   1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2786   1.72      tron 
   2787   1.72      tron 	if (chp->channel == 0) {
   2788   1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2789   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2790   1.72      tron 	} else {
   2791   1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2792   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2793   1.72      tron 	}
   2794   1.72      tron 	pciide_irqack(chp);
   2795  1.161      onoe }
   2796  1.161      onoe 
   2797  1.161      onoe void
   2798  1.161      onoe cmd680_chip_map(sc, pa)
   2799  1.161      onoe 	struct pciide_softc *sc;
   2800  1.161      onoe 	struct pci_attach_args *pa;
   2801  1.161      onoe {
   2802  1.161      onoe 	struct pciide_channel *cp;
   2803  1.161      onoe 	int channel;
   2804  1.161      onoe 
   2805  1.161      onoe 	if (pciide_chipen(sc, pa) == 0)
   2806  1.161      onoe 		return;
   2807  1.161      onoe 	printf("%s: bus-master DMA support present",
   2808  1.161      onoe 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2809  1.161      onoe 	pciide_mapreg_dma(sc, pa);
   2810  1.161      onoe 	printf("\n");
   2811  1.161      onoe 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2812  1.161      onoe 	    WDC_CAPABILITY_MODE;
   2813  1.161      onoe 	if (sc->sc_dma_ok) {
   2814  1.161      onoe 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2815  1.161      onoe 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2816  1.161      onoe 		sc->sc_wdcdev.UDMA_cap = 6;
   2817  1.161      onoe 		sc->sc_wdcdev.irqack = pciide_irqack;
   2818  1.161      onoe 	}
   2819  1.161      onoe 
   2820  1.161      onoe 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2821  1.161      onoe 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2822  1.161      onoe 	sc->sc_wdcdev.PIO_cap = 4;
   2823  1.161      onoe 	sc->sc_wdcdev.DMA_cap = 2;
   2824  1.161      onoe 	sc->sc_wdcdev.set_modes = cmd680_setup_channel;
   2825  1.161      onoe 
   2826  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
   2827  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
   2828  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
   2829  1.161      onoe 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
   2830  1.161      onoe 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2831  1.161      onoe 		cp = &sc->pciide_channels[channel];
   2832  1.161      onoe 		cmd680_channel_map(pa, sc, channel);
   2833  1.161      onoe 		if (cp->hw_ok == 0)
   2834  1.161      onoe 			continue;
   2835  1.161      onoe 		cmd680_setup_channel(&cp->wdc_channel);
   2836  1.161      onoe 	}
   2837  1.161      onoe }
   2838  1.161      onoe 
   2839  1.161      onoe void
   2840  1.161      onoe cmd680_channel_map(pa, sc, channel)
   2841  1.161      onoe 	struct pci_attach_args *pa;
   2842  1.161      onoe 	struct pciide_softc *sc;
   2843  1.161      onoe 	int channel;
   2844  1.161      onoe {
   2845  1.161      onoe 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2846  1.161      onoe 	bus_size_t cmdsize, ctlsize;
   2847  1.161      onoe 	int interface, i, reg;
   2848  1.161      onoe 	static const u_int8_t init_val[] =
   2849  1.161      onoe 	    {             0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
   2850  1.161      onoe 	      0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
   2851  1.161      onoe 
   2852  1.161      onoe 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2853  1.161      onoe 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2854  1.161      onoe 		    PCIIDE_INTERFACE_SETTABLE(1);
   2855  1.161      onoe 		interface |= PCIIDE_INTERFACE_PCI(0) |
   2856  1.161      onoe 		    PCIIDE_INTERFACE_PCI(1);
   2857  1.161      onoe 	} else {
   2858  1.161      onoe 		interface = PCI_INTERFACE(pa->pa_class);
   2859  1.161      onoe 	}
   2860  1.161      onoe 
   2861  1.161      onoe 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2862  1.161      onoe 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2863  1.161      onoe 	cp->wdc_channel.channel = channel;
   2864  1.161      onoe 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2865  1.161      onoe 
   2866  1.161      onoe 	cp->wdc_channel.ch_queue =
   2867  1.161      onoe 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2868  1.161      onoe 	if (cp->wdc_channel.ch_queue == NULL) {
   2869  1.161      onoe 		printf("%s %s channel: "
   2870  1.161      onoe 		    "can't allocate memory for command queue",
   2871  1.161      onoe 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2872  1.161      onoe 		    return;
   2873  1.161      onoe 	}
   2874  1.161      onoe 
   2875  1.161      onoe 	/* XXX */
   2876  1.161      onoe 	reg = 0xa2 + channel * 16;
   2877  1.161      onoe 	for (i = 0; i < sizeof(init_val); i++)
   2878  1.161      onoe 		pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
   2879  1.161      onoe 
   2880  1.161      onoe 	printf("%s: %s channel %s to %s mode\n",
   2881  1.161      onoe 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2882  1.161      onoe 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2883  1.161      onoe 	    "configured" : "wired",
   2884  1.161      onoe 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2885  1.161      onoe 	    "native-PCI" : "compatibility");
   2886  1.161      onoe 
   2887  1.161      onoe 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
   2888  1.161      onoe 	if (cp->hw_ok == 0)
   2889  1.161      onoe 		return;
   2890  1.161      onoe 	pciide_map_compat_intr(pa, cp, channel, interface);
   2891  1.161      onoe }
   2892  1.161      onoe 
   2893  1.161      onoe void
   2894  1.161      onoe cmd680_setup_channel(chp)
   2895  1.161      onoe 	struct channel_softc *chp;
   2896  1.161      onoe {
   2897  1.161      onoe 	struct ata_drive_datas *drvp;
   2898  1.161      onoe 	u_int8_t mode, off, scsc;
   2899  1.161      onoe 	u_int16_t val;
   2900  1.161      onoe 	u_int32_t idedma_ctl;
   2901  1.161      onoe 	int drive;
   2902  1.161      onoe 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2903  1.161      onoe 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2904  1.161      onoe 	pci_chipset_tag_t pc = sc->sc_pc;
   2905  1.161      onoe 	pcitag_t pa = sc->sc_tag;
   2906  1.161      onoe 	static const u_int8_t udma2_tbl[] =
   2907  1.161      onoe 	    { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
   2908  1.161      onoe 	static const u_int8_t udma_tbl[] =
   2909  1.161      onoe 	    { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
   2910  1.161      onoe 	static const u_int16_t dma_tbl[] =
   2911  1.161      onoe 	    { 0x2208, 0x10c2, 0x10c1 };
   2912  1.161      onoe 	static const u_int16_t pio_tbl[] =
   2913  1.161      onoe 	    { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
   2914  1.161      onoe 
   2915  1.161      onoe 	idedma_ctl = 0;
   2916  1.161      onoe 	pciide_channel_dma_setup(cp);
   2917  1.161      onoe 	mode = pciide_pci_read(pc, pa, 0x80 + chp->channel * 4);
   2918  1.161      onoe 
   2919  1.161      onoe 	for (drive = 0; drive < 2; drive++) {
   2920  1.161      onoe 		drvp = &chp->ch_drive[drive];
   2921  1.161      onoe 		/* If no drive, skip */
   2922  1.161      onoe 		if ((drvp->drive_flags & DRIVE) == 0)
   2923  1.161      onoe 			continue;
   2924  1.161      onoe 		mode &= ~(0x03 << (drive * 4));
   2925  1.161      onoe 		if (drvp->drive_flags & DRIVE_UDMA) {
   2926  1.161      onoe 			drvp->drive_flags &= ~DRIVE_DMA;
   2927  1.161      onoe 			off = 0xa0 + chp->channel * 16;
   2928  1.161      onoe 			if (drvp->UDMA_mode > 2 &&
   2929  1.161      onoe 			    (pciide_pci_read(pc, pa, off) & 0x01) == 0)
   2930  1.161      onoe 				drvp->UDMA_mode = 2;
   2931  1.161      onoe 			scsc = pciide_pci_read(pc, pa, 0x8a);
   2932  1.161      onoe 			if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
   2933  1.161      onoe 				pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
   2934  1.161      onoe 				scsc = pciide_pci_read(pc, pa, 0x8a);
   2935  1.161      onoe 				if ((scsc & 0x30) == 0)
   2936  1.161      onoe 					drvp->UDMA_mode = 5;
   2937  1.161      onoe 			}
   2938  1.161      onoe 			mode |= 0x03 << (drive * 4);
   2939  1.161      onoe 			off = 0xac + chp->channel * 16 + drive * 2;
   2940  1.161      onoe 			val = pciide_pci_read(pc, pa, off) & ~0x3f;
   2941  1.161      onoe 			if (scsc & 0x30)
   2942  1.161      onoe 				val |= udma2_tbl[drvp->UDMA_mode];
   2943  1.161      onoe 			else
   2944  1.161      onoe 				val |= udma_tbl[drvp->UDMA_mode];
   2945  1.161      onoe 			pciide_pci_write(pc, pa, off, val);
   2946  1.161      onoe 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2947  1.161      onoe 		} else if (drvp->drive_flags & DRIVE_DMA) {
   2948  1.161      onoe 			mode |= 0x02 << (drive * 4);
   2949  1.161      onoe 			off = 0xa8 + chp->channel * 16 + drive * 2;
   2950  1.161      onoe 			val = dma_tbl[drvp->DMA_mode];
   2951  1.161      onoe 			pciide_pci_write(pc, pa, off, val & 0xff);
   2952  1.161      onoe 			pciide_pci_write(pc, pa, off, val >> 8);
   2953  1.161      onoe 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2954  1.161      onoe 		} else {
   2955  1.161      onoe 			mode |= 0x01 << (drive * 4);
   2956  1.161      onoe 			off = 0xa4 + chp->channel * 16 + drive * 2;
   2957  1.161      onoe 			val = pio_tbl[drvp->PIO_mode];
   2958  1.161      onoe 			pciide_pci_write(pc, pa, off, val & 0xff);
   2959  1.161      onoe 			pciide_pci_write(pc, pa, off, val >> 8);
   2960  1.161      onoe 		}
   2961  1.161      onoe 	}
   2962  1.161      onoe 
   2963  1.161      onoe 	pciide_pci_write(pc, pa, 0x80 + chp->channel * 4, mode);
   2964  1.161      onoe 	if (idedma_ctl != 0) {
   2965  1.161      onoe 		/* Add software bits in status register */
   2966  1.161      onoe 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2967  1.161      onoe 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2968  1.161      onoe 		    idedma_ctl);
   2969  1.161      onoe 	}
   2970  1.161      onoe 	pciide_print_modes(cp);
   2971    1.1       cgd }
   2972    1.1       cgd 
   2973   1.18  drochner void
   2974   1.41    bouyer cy693_chip_map(sc, pa)
   2975   1.18  drochner 	struct pciide_softc *sc;
   2976   1.41    bouyer 	struct pci_attach_args *pa;
   2977   1.41    bouyer {
   2978   1.41    bouyer 	struct pciide_channel *cp;
   2979   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2980   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2981   1.41    bouyer 
   2982   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2983   1.41    bouyer 		return;
   2984   1.41    bouyer 	/*
   2985   1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2986   1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2987   1.41    bouyer 	 * the real channel
   2988   1.41    bouyer 	 */
   2989   1.41    bouyer 	if (pa->pa_function == 1) {
   2990   1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2991   1.41    bouyer 	} else if (pa->pa_function == 2) {
   2992   1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2993   1.41    bouyer 	} else {
   2994   1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2995   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2996   1.41    bouyer 		return;
   2997   1.41    bouyer 	}
   2998   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2999   1.41    bouyer 		printf("%s: bus-master DMA support present",
   3000   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3001   1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   3002   1.41    bouyer 	} else {
   3003   1.41    bouyer 		printf("%s: hardware does not support DMA",
   3004   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3005   1.41    bouyer 		sc->sc_dma_ok = 0;
   3006   1.41    bouyer 	}
   3007   1.41    bouyer 	printf("\n");
   3008   1.39       mrg 
   3009   1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   3010   1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   3011   1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   3012   1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3013   1.61   thorpej 		sc->sc_dma_ok = 0;
   3014   1.61   thorpej 	}
   3015   1.61   thorpej 
   3016   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3017   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3018   1.67    bouyer 	if (sc->sc_dma_ok) {
   3019   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3020   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3021   1.67    bouyer 	}
   3022   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3023   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3024   1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   3025   1.18  drochner 
   3026   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3027   1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   3028   1.39       mrg 
   3029   1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   3030   1.41    bouyer 	cp = &sc->pciide_channels[0];
   3031   1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   3032   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   3033   1.41    bouyer 	cp->wdc_channel.channel = 0;
   3034   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   3035   1.41    bouyer 	cp->wdc_channel.ch_queue =
   3036   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   3037   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   3038   1.41    bouyer 		printf("%s primary channel: "
   3039   1.41    bouyer 		    "can't allocate memory for command queue",
   3040   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3041   1.41    bouyer 		return;
   3042   1.41    bouyer 	}
   3043   1.41    bouyer 	printf("%s: primary channel %s to ",
   3044   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3045   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   3046   1.41    bouyer 	    "configured" : "wired");
   3047   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   3048   1.41    bouyer 		printf("native-PCI");
   3049   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   3050   1.41    bouyer 		    pciide_pci_intr);
   3051   1.41    bouyer 	} else {
   3052   1.41    bouyer 		printf("compatibility");
   3053   1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   3054   1.41    bouyer 		    &cmdsize, &ctlsize);
   3055   1.41    bouyer 	}
   3056   1.41    bouyer 	printf(" mode\n");
   3057   1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3058   1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3059   1.41    bouyer 	wdcattach(&cp->wdc_channel);
   3060   1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   3061   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3062   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   3063   1.41    bouyer 	}
   3064   1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   3065   1.41    bouyer 	if (cp->hw_ok == 0)
   3066   1.41    bouyer 		return;
   3067   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   3068   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   3069   1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   3070   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   3071   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   3072   1.28    bouyer }
   3073   1.28    bouyer 
   3074   1.28    bouyer void
   3075   1.28    bouyer cy693_setup_channel(chp)
   3076   1.18  drochner 	struct channel_softc *chp;
   3077   1.28    bouyer {
   3078   1.18  drochner 	struct ata_drive_datas *drvp;
   3079   1.18  drochner 	int drive;
   3080   1.18  drochner 	u_int32_t cy_cmd_ctrl;
   3081   1.18  drochner 	u_int32_t idedma_ctl;
   3082   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3083   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3084   1.41    bouyer 	int dma_mode = -1;
   3085    1.9    bouyer 
   3086   1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   3087   1.28    bouyer 
   3088   1.28    bouyer 	/* setup DMA if needed */
   3089   1.28    bouyer 	pciide_channel_dma_setup(cp);
   3090   1.28    bouyer 
   3091   1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   3092   1.18  drochner 		drvp = &chp->ch_drive[drive];
   3093   1.18  drochner 		/* If no drive, skip */
   3094   1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   3095   1.18  drochner 			continue;
   3096   1.18  drochner 		/* add timing values, setup DMA if needed */
   3097   1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   3098   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3099   1.41    bouyer 			/* use Multiword DMA */
   3100   1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   3101   1.41    bouyer 				dma_mode = drvp->DMA_mode;
   3102   1.18  drochner 		}
   3103   1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3104   1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   3105   1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3106   1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   3107   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3108   1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   3109   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3110   1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   3111   1.18  drochner 	}
   3112   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   3113   1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   3114   1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   3115   1.61   thorpej 
   3116   1.61   thorpej 	if (dma_mode == -1)
   3117   1.61   thorpej 		dma_mode = 0;
   3118   1.61   thorpej 
   3119   1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   3120   1.61   thorpej 		/* Note: `multiple' is implied. */
   3121   1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   3122   1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   3123   1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   3124   1.61   thorpej 	}
   3125   1.61   thorpej 
   3126   1.28    bouyer 	pciide_print_modes(cp);
   3127   1.61   thorpej 
   3128   1.18  drochner 	if (idedma_ctl != 0) {
   3129   1.18  drochner 		/* Add software bits in status register */
   3130   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3131   1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3132    1.9    bouyer 	}
   3133    1.1       cgd }
   3134    1.1       cgd 
   3135  1.182    bouyer static struct sis_hostbr_type {
   3136  1.182    bouyer 	u_int16_t id;
   3137  1.182    bouyer 	u_int8_t rev;
   3138  1.182    bouyer 	u_int8_t udma_mode;
   3139  1.182    bouyer 	char *name;
   3140  1.182    bouyer 	u_int8_t type;
   3141  1.182    bouyer #define SIS_TYPE_NOUDMA	0
   3142  1.182    bouyer #define SIS_TYPE_66	1
   3143  1.182    bouyer #define SIS_TYPE_100OLD	2
   3144  1.182    bouyer #define SIS_TYPE_100NEW 3
   3145  1.182    bouyer #define SIS_TYPE_133OLD 4
   3146  1.182    bouyer #define SIS_TYPE_133NEW 5
   3147  1.182    bouyer #define SIS_TYPE_SOUTH	6
   3148  1.182    bouyer } sis_hostbr_type[] = {
   3149  1.182    bouyer 	/* Most infos here are from sos (at) freebsd.org */
   3150  1.182    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
   3151  1.182    bouyer #if 0
   3152  1.182    bouyer 	/*
   3153  1.182    bouyer 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   3154  1.182    bouyer 	 * have problems with UDMA (info provided by Christos)
   3155  1.182    bouyer 	 */
   3156  1.182    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
   3157  1.182    bouyer #endif
   3158  1.182    bouyer 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
   3159  1.182    bouyer 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
   3160  1.182    bouyer 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
   3161  1.182    bouyer 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
   3162  1.182    bouyer 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
   3163  1.182    bouyer 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
   3164  1.182    bouyer 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
   3165  1.182    bouyer 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
   3166  1.182    bouyer 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
   3167  1.182    bouyer 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
   3168  1.182    bouyer 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
   3169  1.182    bouyer 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
   3170  1.182    bouyer 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
   3171  1.182    bouyer 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
   3172  1.182    bouyer 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
   3173  1.182    bouyer 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
   3174  1.182    bouyer 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
   3175  1.182    bouyer 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
   3176  1.182    bouyer 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
   3177  1.182    bouyer 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
   3178  1.182    bouyer 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
   3179  1.182    bouyer 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
   3180  1.182    bouyer 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
   3181  1.182    bouyer 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
   3182  1.182    bouyer 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
   3183  1.182    bouyer 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
   3184  1.182    bouyer 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
   3185  1.182    bouyer 	/*
   3186  1.182    bouyer 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
   3187  1.182    bouyer 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
   3188  1.182    bouyer 	 */
   3189  1.182    bouyer 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
   3190  1.182    bouyer 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
   3191  1.182    bouyer };
   3192  1.182    bouyer 
   3193  1.182    bouyer static struct sis_hostbr_type *sis_hostbr_type_match;
   3194  1.182    bouyer 
   3195  1.130      tron static int
   3196  1.130      tron sis_hostbr_match(pa)
   3197  1.130      tron 	struct pci_attach_args *pa;
   3198  1.130      tron {
   3199  1.182    bouyer 	int i;
   3200  1.182    bouyer 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
   3201  1.182    bouyer 		return 0;
   3202  1.182    bouyer 	sis_hostbr_type_match = NULL;
   3203  1.182    bouyer 	for (i = 0;
   3204  1.182    bouyer 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
   3205  1.182    bouyer 	    i++) {
   3206  1.182    bouyer 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
   3207  1.182    bouyer 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
   3208  1.182    bouyer 			sis_hostbr_type_match = &sis_hostbr_type[i];
   3209  1.182    bouyer 	}
   3210  1.182    bouyer 	return (sis_hostbr_type_match != NULL);
   3211  1.182    bouyer }
   3212  1.182    bouyer 
   3213  1.182    bouyer static int sis_south_match(pa)
   3214  1.182    bouyer 	struct pci_attach_args *pa;
   3215  1.182    bouyer {
   3216  1.182    bouyer 	return(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
   3217  1.182    bouyer 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
   3218  1.182    bouyer 		PCI_REVISION(pa->pa_class) >= 0x10);
   3219  1.130      tron }
   3220  1.130      tron 
   3221   1.18  drochner void
   3222   1.41    bouyer sis_chip_map(sc, pa)
   3223   1.41    bouyer 	struct pciide_softc *sc;
   3224   1.18  drochner 	struct pci_attach_args *pa;
   3225   1.41    bouyer {
   3226   1.18  drochner 	struct pciide_channel *cp;
   3227   1.41    bouyer 	int channel;
   3228   1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   3229   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   3230   1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3231   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3232    1.9    bouyer 
   3233   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3234   1.18  drochner 		return;
   3235  1.182    bouyer 	printf("Silicon Integrated System ");
   3236  1.182    bouyer 	pci_find_device(pa, sis_hostbr_match);
   3237  1.182    bouyer 	if (sis_hostbr_type_match) {
   3238  1.182    bouyer 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
   3239  1.182    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
   3240  1.182    bouyer 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3241  1.182    bouyer 			    SIS_REG_57) & 0x7f);
   3242  1.182    bouyer 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3243  1.182    bouyer 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
   3244  1.182    bouyer 				printf("96X UDMA%d",
   3245  1.182    bouyer 				    sis_hostbr_type_match->udma_mode);
   3246  1.182    bouyer 				sc->sis_type = SIS_TYPE_133NEW;
   3247  1.182    bouyer 				sc->sc_wdcdev.UDMA_cap =
   3248  1.182    bouyer 			    	    sis_hostbr_type_match->udma_mode;
   3249  1.182    bouyer 			} else {
   3250  1.182    bouyer 				if (pci_find_device(pa, sis_south_match)) {
   3251  1.182    bouyer 					sc->sis_type = SIS_TYPE_133OLD;
   3252  1.182    bouyer 					sc->sc_wdcdev.UDMA_cap =
   3253  1.182    bouyer 				    	    sis_hostbr_type_match->udma_mode;
   3254  1.182    bouyer 				} else {
   3255  1.182    bouyer 					sc->sis_type = SIS_TYPE_100NEW;
   3256  1.182    bouyer 					sc->sc_wdcdev.UDMA_cap =
   3257  1.182    bouyer 					    sis_hostbr_type_match->udma_mode;
   3258  1.182    bouyer 				}
   3259  1.182    bouyer 			}
   3260  1.182    bouyer 		} else {
   3261  1.182    bouyer 			printf(sis_hostbr_type_match->name);
   3262  1.182    bouyer 			sc->sis_type = sis_hostbr_type_match->type;
   3263  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap =
   3264  1.182    bouyer 		    	    sis_hostbr_type_match->udma_mode;
   3265  1.182    bouyer 		}
   3266  1.182    bouyer 	} else {
   3267  1.182    bouyer 		printf("5597/5598");
   3268  1.182    bouyer 		sc->sis_type = 0;
   3269  1.182    bouyer 		if (rev >= 0xd0) {
   3270  1.182    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3271  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   3272  1.182    bouyer 		} else {
   3273  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   3274  1.182    bouyer 		}
   3275  1.182    bouyer 	}
   3276  1.182    bouyer 	printf(" IDE controller (rev. 0x%02x)\n", PCI_REVISION(pa->pa_class));
   3277   1.41    bouyer 	printf("%s: bus-master DMA support present",
   3278   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3279   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3280   1.41    bouyer 	printf("\n");
   3281  1.121    bouyer 
   3282   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3283   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3284   1.51    bouyer 	if (sc->sc_dma_ok) {
   3285   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3286   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3287  1.182    bouyer 		if (sc->sis_type >= SIS_TYPE_66)
   3288   1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3289   1.51    bouyer 	}
   3290    1.9    bouyer 
   3291   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3292   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3293   1.15    bouyer 
   3294   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3295   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3296  1.182    bouyer 	switch(sc->sis_type) {
   3297  1.182    bouyer 	case SIS_TYPE_NOUDMA:
   3298  1.182    bouyer 	case SIS_TYPE_66:
   3299  1.182    bouyer 	case SIS_TYPE_100OLD:
   3300  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3301  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   3302  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   3303  1.182    bouyer 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
   3304  1.182    bouyer 		break;
   3305  1.182    bouyer 	case SIS_TYPE_100NEW:
   3306  1.182    bouyer 	case SIS_TYPE_133OLD:
   3307  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3308  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
   3309  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
   3310  1.182    bouyer 		break;
   3311  1.182    bouyer 	case SIS_TYPE_133NEW:
   3312  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis96x_setup_channel;
   3313  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
   3314  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
   3315  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
   3316  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
   3317  1.182    bouyer 		break;
   3318  1.182    bouyer 	}
   3319  1.182    bouyer 
   3320   1.41    bouyer 
   3321   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3322   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3323   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3324   1.41    bouyer 			continue;
   3325   1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   3326   1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   3327   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3328   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3329   1.46   mycroft 			continue;
   3330   1.41    bouyer 		}
   3331   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3332   1.41    bouyer 		    pciide_pci_intr);
   3333   1.41    bouyer 		if (cp->hw_ok == 0)
   3334   1.41    bouyer 			continue;
   3335   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3336   1.41    bouyer 			if (channel == 0)
   3337   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   3338   1.41    bouyer 			else
   3339   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   3340   1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   3341   1.41    bouyer 			    sis_ctr0);
   3342   1.41    bouyer 		}
   3343   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3344   1.41    bouyer 		if (cp->hw_ok == 0)
   3345   1.41    bouyer 			continue;
   3346  1.182    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3347   1.41    bouyer 	}
   3348   1.28    bouyer }
   3349   1.28    bouyer 
   3350   1.28    bouyer void
   3351  1.182    bouyer sis96x_setup_channel(chp)
   3352  1.182    bouyer 	struct channel_softc *chp;
   3353  1.182    bouyer {
   3354  1.182    bouyer 	struct ata_drive_datas *drvp;
   3355  1.182    bouyer 	int drive;
   3356  1.182    bouyer 	u_int32_t sis_tim;
   3357  1.182    bouyer 	u_int32_t idedma_ctl;
   3358  1.182    bouyer 	int regtim;
   3359  1.182    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3360  1.182    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3361  1.182    bouyer 
   3362  1.182    bouyer 	sis_tim = 0;
   3363  1.182    bouyer 	idedma_ctl = 0;
   3364  1.182    bouyer 	/* setup DMA if needed */
   3365  1.182    bouyer 	pciide_channel_dma_setup(cp);
   3366  1.182    bouyer 
   3367  1.182    bouyer 	for (drive = 0; drive < 2; drive++) {
   3368  1.182    bouyer 		regtim = SIS_TIM133(
   3369  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
   3370  1.182    bouyer 		    chp->channel, drive);
   3371  1.182    bouyer 		drvp = &chp->ch_drive[drive];
   3372  1.182    bouyer 		/* If no drive, skip */
   3373  1.182    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3374  1.182    bouyer 			continue;
   3375  1.182    bouyer 		/* add timing values, setup DMA if needed */
   3376  1.182    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3377  1.182    bouyer 			/* use Ultra/DMA */
   3378  1.182    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3379  1.182    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3380  1.182    bouyer 			    SIS96x_REG_CBL(chp->channel)) & SIS96x_REG_CBL_33) {
   3381  1.182    bouyer 				if (drvp->UDMA_mode > 2)
   3382  1.182    bouyer 					drvp->UDMA_mode = 2;
   3383  1.182    bouyer 			}
   3384  1.182    bouyer 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
   3385  1.182    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3386  1.182    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3387  1.182    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3388  1.182    bouyer 			/*
   3389  1.182    bouyer 			 * use Multiword DMA
   3390  1.182    bouyer 			 * Timings will be used for both PIO and DMA,
   3391  1.182    bouyer 			 * so adjust DMA mode if needed
   3392  1.182    bouyer 			 */
   3393  1.182    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3394  1.182    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3395  1.182    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3396  1.182    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3397  1.182    bouyer 				    drvp->PIO_mode - 2 : 0;
   3398  1.182    bouyer 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
   3399  1.182    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3400  1.182    bouyer 		} else {
   3401  1.182    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3402  1.182    bouyer 		}
   3403  1.182    bouyer 		WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
   3404  1.182    bouyer 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
   3405  1.182    bouyer 		    chp->channel, drive, sis_tim, regtim), DEBUG_PROBE);
   3406  1.182    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
   3407  1.182    bouyer 	}
   3408  1.182    bouyer 	if (idedma_ctl != 0) {
   3409  1.182    bouyer 		/* Add software bits in status register */
   3410  1.182    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3411  1.182    bouyer 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3412  1.182    bouyer 		    idedma_ctl);
   3413  1.182    bouyer 	}
   3414  1.182    bouyer 	pciide_print_modes(cp);
   3415  1.182    bouyer }
   3416  1.182    bouyer 
   3417  1.182    bouyer void
   3418   1.28    bouyer sis_setup_channel(chp)
   3419   1.15    bouyer 	struct channel_softc *chp;
   3420   1.28    bouyer {
   3421   1.15    bouyer 	struct ata_drive_datas *drvp;
   3422   1.28    bouyer 	int drive;
   3423   1.18  drochner 	u_int32_t sis_tim;
   3424   1.18  drochner 	u_int32_t idedma_ctl;
   3425   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3426   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3427   1.15    bouyer 
   3428   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   3429   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   3430   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   3431   1.28    bouyer 	    DEBUG_PROBE);
   3432   1.28    bouyer 	sis_tim = 0;
   3433   1.18  drochner 	idedma_ctl = 0;
   3434   1.28    bouyer 	/* setup DMA if needed */
   3435   1.28    bouyer 	pciide_channel_dma_setup(cp);
   3436   1.28    bouyer 
   3437   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   3438   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   3439   1.28    bouyer 		/* If no drive, skip */
   3440   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3441   1.28    bouyer 			continue;
   3442   1.28    bouyer 		/* add timing values, setup DMA if needed */
   3443   1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3444   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   3445   1.28    bouyer 			goto pio;
   3446   1.28    bouyer 
   3447   1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3448   1.28    bouyer 			/* use Ultra/DMA */
   3449   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3450  1.182    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3451  1.182    bouyer 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->channel)) {
   3452  1.182    bouyer 				if (drvp->UDMA_mode > 2)
   3453  1.182    bouyer 					drvp->UDMA_mode = 2;
   3454  1.182    bouyer 			}
   3455  1.182    bouyer 			switch (sc->sis_type) {
   3456  1.182    bouyer 			case SIS_TYPE_66:
   3457  1.182    bouyer 			case SIS_TYPE_100OLD:
   3458  1.182    bouyer 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
   3459  1.182    bouyer 				    SIS_TIM66_UDMA_TIME_OFF(drive);
   3460  1.182    bouyer 				break;
   3461  1.182    bouyer 			case SIS_TYPE_100NEW:
   3462  1.182    bouyer 				sis_tim |=
   3463  1.182    bouyer 				    sis_udma100new_tim[drvp->UDMA_mode] <<
   3464  1.182    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3465  1.182    bouyer 			case SIS_TYPE_133OLD:
   3466  1.182    bouyer 				sis_tim |=
   3467  1.182    bouyer 				    sis_udma133old_tim[drvp->UDMA_mode] <<
   3468  1.182    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3469  1.182    bouyer 				break;
   3470  1.182    bouyer 			default:
   3471  1.182    bouyer 				printf("unknown SiS IDE type %d\n",
   3472  1.182    bouyer 				    sc->sis_type);
   3473  1.182    bouyer 			}
   3474   1.28    bouyer 		} else {
   3475   1.28    bouyer 			/*
   3476   1.28    bouyer 			 * use Multiword DMA
   3477   1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   3478   1.28    bouyer 			 * so adjust DMA mode if needed
   3479   1.28    bouyer 			 */
   3480   1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3481   1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3482   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3483   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3484   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3485   1.28    bouyer 			if (drvp->DMA_mode == 0)
   3486   1.28    bouyer 				drvp->PIO_mode = 0;
   3487   1.28    bouyer 		}
   3488   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3489  1.182    bouyer pio:		switch (sc->sis_type) {
   3490  1.182    bouyer 		case SIS_TYPE_66:
   3491  1.182    bouyer 		case SIS_TYPE_100OLD:
   3492  1.182    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3493  1.182    bouyer 			    SIS_TIM66_ACT_OFF(drive);
   3494  1.182    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3495  1.182    bouyer 			    SIS_TIM66_REC_OFF(drive);
   3496  1.182    bouyer 			break;
   3497  1.182    bouyer 		case SIS_TYPE_100NEW:
   3498  1.182    bouyer 		case SIS_TYPE_133OLD:
   3499  1.182    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3500  1.182    bouyer 			    SIS_TIM100_ACT_OFF(drive);
   3501  1.182    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3502  1.182    bouyer 			    SIS_TIM100_REC_OFF(drive);
   3503  1.182    bouyer 			break;
   3504  1.182    bouyer 		default:
   3505  1.182    bouyer 			printf("unknown SiS IDE type %d\n",
   3506  1.182    bouyer 			    sc->sis_type);
   3507  1.182    bouyer 		}
   3508   1.28    bouyer 	}
   3509   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3510   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3511   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3512   1.18  drochner 	if (idedma_ctl != 0) {
   3513   1.18  drochner 		/* Add software bits in status register */
   3514   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3515  1.175    bouyer 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3516  1.175    bouyer 		    idedma_ctl);
   3517   1.18  drochner 	}
   3518   1.28    bouyer 	pciide_print_modes(cp);
   3519   1.18  drochner }
   3520   1.18  drochner 
   3521   1.18  drochner void
   3522   1.41    bouyer acer_chip_map(sc, pa)
   3523   1.41    bouyer 	struct pciide_softc *sc;
   3524   1.18  drochner 	struct pci_attach_args *pa;
   3525   1.41    bouyer {
   3526   1.18  drochner 	struct pciide_channel *cp;
   3527   1.41    bouyer 	int channel;
   3528   1.41    bouyer 	pcireg_t cr, interface;
   3529   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3530  1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3531   1.18  drochner 
   3532   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3533   1.18  drochner 		return;
   3534   1.41    bouyer 	printf("%s: bus-master DMA support present",
   3535   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3536   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3537   1.41    bouyer 	printf("\n");
   3538   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3539   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3540   1.67    bouyer 	if (sc->sc_dma_ok) {
   3541  1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3542  1.124    bouyer 		if (rev >= 0x20) {
   3543  1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3544  1.124    bouyer 			if (rev >= 0xC4)
   3545  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
   3546  1.127   tsutsui 			else if (rev >= 0xC2)
   3547  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
   3548  1.124    bouyer 			else
   3549  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   3550  1.124    bouyer 		}
   3551   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3552   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3553   1.67    bouyer 	}
   3554   1.41    bouyer 
   3555   1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3556   1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3557   1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3558   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3559   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3560   1.30    bouyer 
   3561   1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3562   1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3563   1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3564   1.30    bouyer 
   3565   1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3566   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3567   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3568   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3569   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3570   1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3571   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3572   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3573   1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3574   1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3575   1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3576   1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3577   1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3578   1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3579   1.41    bouyer 	    PCI_CLASS_REG));
   3580   1.41    bouyer 
   3581  1.124    bouyer 	/* From linux: enable "Cable Detection" */
   3582  1.124    bouyer 	if (rev >= 0xC2) {
   3583  1.124    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3584  1.127   tsutsui 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3585  1.127   tsutsui 		    | ACER_0x4B_CDETECT);
   3586  1.124    bouyer 	}
   3587  1.124    bouyer 
   3588   1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3589   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3590   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3591   1.41    bouyer 			continue;
   3592   1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3593   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3594   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3595   1.41    bouyer 			continue;
   3596   1.41    bouyer 		}
   3597  1.124    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3598   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3599  1.124    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3600   1.41    bouyer 		if (cp->hw_ok == 0)
   3601   1.41    bouyer 			continue;
   3602   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3603   1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3604   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3605   1.41    bouyer 			    PCI_CLASS_REG, cr);
   3606   1.41    bouyer 		}
   3607   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3608   1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3609   1.30    bouyer 	}
   3610   1.30    bouyer }
   3611   1.30    bouyer 
   3612   1.30    bouyer void
   3613   1.30    bouyer acer_setup_channel(chp)
   3614   1.30    bouyer 	struct channel_softc *chp;
   3615   1.30    bouyer {
   3616   1.30    bouyer 	struct ata_drive_datas *drvp;
   3617   1.30    bouyer 	int drive;
   3618   1.30    bouyer 	u_int32_t acer_fifo_udma;
   3619   1.30    bouyer 	u_int32_t idedma_ctl;
   3620   1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3621   1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3622   1.30    bouyer 
   3623   1.30    bouyer 	idedma_ctl = 0;
   3624   1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3625   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3626   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3627   1.30    bouyer 	/* setup DMA if needed */
   3628   1.30    bouyer 	pciide_channel_dma_setup(cp);
   3629   1.30    bouyer 
   3630  1.124    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3631  1.124    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
   3632  1.124    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3633  1.124    bouyer 		    ACER_0x4A_80PIN(chp->channel)) {
   3634  1.124    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3635  1.124    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3636  1.124    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3637  1.124    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3638  1.124    bouyer 		}
   3639  1.124    bouyer 	}
   3640  1.124    bouyer 
   3641   1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3642   1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3643   1.30    bouyer 		/* If no drive, skip */
   3644   1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3645   1.30    bouyer 			continue;
   3646   1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3647   1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3648   1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3649   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3650   1.30    bouyer 		/* clear FIFO/DMA mode */
   3651   1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3652   1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3653   1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3654   1.30    bouyer 
   3655   1.30    bouyer 		/* add timing values, setup DMA if needed */
   3656   1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3657   1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3658   1.30    bouyer 			acer_fifo_udma |=
   3659   1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3660   1.30    bouyer 			goto pio;
   3661   1.30    bouyer 		}
   3662   1.30    bouyer 
   3663   1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3664   1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3665   1.30    bouyer 			/* use Ultra/DMA */
   3666   1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3667   1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3668   1.30    bouyer 			acer_fifo_udma |=
   3669   1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3670   1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3671  1.124    bouyer 			/* XXX disable if one drive < UDMA3 ? */
   3672  1.124    bouyer 			if (drvp->UDMA_mode >= 3) {
   3673  1.124    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3674  1.124    bouyer 				    ACER_0x4B,
   3675  1.124    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3676  1.124    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3677  1.124    bouyer 			}
   3678   1.30    bouyer 		} else {
   3679   1.30    bouyer 			/*
   3680   1.30    bouyer 			 * use Multiword DMA
   3681   1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3682   1.30    bouyer 			 * so adjust DMA mode if needed
   3683   1.30    bouyer 			 */
   3684   1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3685   1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3686   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3687   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3688   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3689   1.30    bouyer 			if (drvp->DMA_mode == 0)
   3690   1.30    bouyer 				drvp->PIO_mode = 0;
   3691   1.30    bouyer 		}
   3692   1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3693   1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3694   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3695   1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3696   1.30    bouyer 	}
   3697   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3698   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3699   1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3700   1.30    bouyer 	if (idedma_ctl != 0) {
   3701   1.30    bouyer 		/* Add software bits in status register */
   3702   1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3703  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3704  1.175    bouyer 		    idedma_ctl);
   3705   1.30    bouyer 	}
   3706   1.30    bouyer 	pciide_print_modes(cp);
   3707   1.30    bouyer }
   3708   1.30    bouyer 
   3709   1.41    bouyer int
   3710   1.41    bouyer acer_pci_intr(arg)
   3711   1.41    bouyer 	void *arg;
   3712   1.41    bouyer {
   3713   1.41    bouyer 	struct pciide_softc *sc = arg;
   3714   1.41    bouyer 	struct pciide_channel *cp;
   3715   1.41    bouyer 	struct channel_softc *wdc_cp;
   3716   1.41    bouyer 	int i, rv, crv;
   3717   1.41    bouyer 	u_int32_t chids;
   3718   1.41    bouyer 
   3719   1.41    bouyer 	rv = 0;
   3720   1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3721   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3722   1.41    bouyer 		cp = &sc->pciide_channels[i];
   3723   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3724   1.41    bouyer 		/* If a compat channel skip. */
   3725   1.41    bouyer 		if (cp->compat)
   3726   1.41    bouyer 			continue;
   3727   1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3728   1.41    bouyer 			crv = wdcintr(wdc_cp);
   3729   1.41    bouyer 			if (crv == 0)
   3730   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3731   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3732   1.41    bouyer 			else
   3733   1.41    bouyer 				rv = 1;
   3734   1.41    bouyer 		}
   3735   1.41    bouyer 	}
   3736   1.41    bouyer 	return rv;
   3737   1.41    bouyer }
   3738   1.41    bouyer 
   3739   1.67    bouyer void
   3740   1.67    bouyer hpt_chip_map(sc, pa)
   3741  1.111   tsutsui 	struct pciide_softc *sc;
   3742   1.67    bouyer 	struct pci_attach_args *pa;
   3743   1.67    bouyer {
   3744   1.67    bouyer 	struct pciide_channel *cp;
   3745   1.67    bouyer 	int i, compatchan, revision;
   3746   1.67    bouyer 	pcireg_t interface;
   3747   1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3748   1.67    bouyer 
   3749   1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3750   1.67    bouyer 		return;
   3751   1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3752  1.114    bouyer 	printf(": Triones/Highpoint ");
   3753  1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3754  1.153    bouyer 		printf("HPT374 IDE Controller\n");
   3755  1.166    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
   3756  1.166    bouyer 		printf("HPT372 IDE Controller\n");
   3757  1.153    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   3758  1.166    bouyer 		if (revision == HPT372_REV)
   3759  1.166    bouyer 			printf("HPT372 IDE Controller\n");
   3760  1.166    bouyer 		else if (revision == HPT370_REV)
   3761  1.153    bouyer 			printf("HPT370 IDE Controller\n");
   3762  1.153    bouyer 		else if (revision == HPT370A_REV)
   3763  1.153    bouyer 			printf("HPT370A IDE Controller\n");
   3764  1.153    bouyer 		else if (revision == HPT366_REV)
   3765  1.153    bouyer 			printf("HPT366 IDE Controller\n");
   3766  1.153    bouyer 		else
   3767  1.153    bouyer 			printf("unknown HPT IDE controller rev %d\n", revision);
   3768  1.153    bouyer 	} else
   3769  1.153    bouyer 		printf("unknown HPT IDE controller 0x%x\n",
   3770  1.153    bouyer 		    sc->sc_pp->ide_product);
   3771   1.67    bouyer 
   3772   1.67    bouyer 	/*
   3773   1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3774   1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3775   1.67    bouyer 	 */
   3776   1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3777   1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3778   1.67    bouyer 	} else {
   3779   1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3780   1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3781  1.153    bouyer 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3782  1.166    bouyer 		    (revision == HPT370_REV || revision == HPT370A_REV ||
   3783  1.166    bouyer 		     revision == HPT372_REV)) ||
   3784  1.166    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3785  1.153    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3786   1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3787   1.67    bouyer 	}
   3788   1.67    bouyer 
   3789   1.67    bouyer 	printf("%s: bus-master DMA support present",
   3790   1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3791   1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3792   1.67    bouyer 	printf("\n");
   3793   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3794   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3795   1.67    bouyer 	if (sc->sc_dma_ok) {
   3796   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3797   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3798   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3799   1.67    bouyer 	}
   3800   1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3801   1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3802   1.67    bouyer 
   3803   1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3804   1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3805  1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3806  1.153    bouyer 	    revision == HPT366_REV) {
   3807  1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3808   1.67    bouyer 		/*
   3809   1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3810   1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3811   1.67    bouyer 		 * with the real channel
   3812   1.67    bouyer 		 */
   3813   1.67    bouyer 		if (pa->pa_function == 0) {
   3814   1.67    bouyer 			compatchan = 0;
   3815   1.67    bouyer 		} else if (pa->pa_function == 1) {
   3816   1.67    bouyer 			compatchan = 1;
   3817   1.67    bouyer 		} else {
   3818   1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   3819   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3820   1.67    bouyer 			return;
   3821   1.67    bouyer 		}
   3822   1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3823   1.67    bouyer 	} else {
   3824   1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3825  1.166    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
   3826  1.166    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3827  1.166    bouyer 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3828  1.166    bouyer 		    revision == HPT372_REV))
   3829  1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
   3830  1.153    bouyer 		else
   3831  1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   3832   1.67    bouyer 	}
   3833   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3834   1.75    bouyer 		cp = &sc->pciide_channels[i];
   3835   1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3836   1.67    bouyer 			compatchan = i;
   3837   1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3838   1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3839   1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3840   1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3841   1.67    bouyer 				continue;
   3842   1.67    bouyer 			}
   3843   1.67    bouyer 		}
   3844   1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3845   1.67    bouyer 			continue;
   3846   1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3847   1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3848   1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   3849   1.67    bouyer 		} else {
   3850   1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3851   1.67    bouyer 			    &cmdsize, &ctlsize);
   3852   1.67    bouyer 		}
   3853   1.67    bouyer 		if (cp->hw_ok == 0)
   3854   1.67    bouyer 			return;
   3855   1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3856   1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3857   1.67    bouyer 		wdcattach(&cp->wdc_channel);
   3858   1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3859   1.67    bouyer 	}
   3860  1.153    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3861  1.166    bouyer 	    (revision == HPT370_REV || revision == HPT370A_REV ||
   3862  1.166    bouyer 	     revision == HPT372_REV)) ||
   3863  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3864  1.153    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   3865   1.81    bouyer 		/*
   3866  1.153    bouyer 		 * HPT370_REV and highter has a bit to disable interrupts,
   3867  1.153    bouyer 		 * make sure to clear it
   3868   1.81    bouyer 		 */
   3869   1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3870   1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3871   1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   3872   1.81    bouyer 	}
   3873  1.166    bouyer 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
   3874  1.166    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3875  1.166    bouyer 	     revision == HPT372_REV ) ||
   3876  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3877  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3878  1.153    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   3879  1.153    bouyer 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   3880  1.153    bouyer 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   3881   1.67    bouyer 	return;
   3882   1.67    bouyer }
   3883   1.67    bouyer 
   3884   1.67    bouyer void
   3885   1.67    bouyer hpt_setup_channel(chp)
   3886   1.67    bouyer 	struct channel_softc *chp;
   3887   1.67    bouyer {
   3888  1.111   tsutsui 	struct ata_drive_datas *drvp;
   3889   1.67    bouyer 	int drive;
   3890   1.67    bouyer 	int cable;
   3891   1.67    bouyer 	u_int32_t before, after;
   3892   1.67    bouyer 	u_int32_t idedma_ctl;
   3893   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3894   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3895  1.166    bouyer 	int revision =
   3896  1.166    bouyer 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   3897   1.67    bouyer 
   3898   1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3899   1.67    bouyer 
   3900   1.67    bouyer 	/* setup DMA if needed */
   3901   1.67    bouyer 	pciide_channel_dma_setup(cp);
   3902   1.67    bouyer 
   3903   1.67    bouyer 	idedma_ctl = 0;
   3904   1.67    bouyer 
   3905   1.67    bouyer 	/* Per drive settings */
   3906   1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   3907   1.67    bouyer 		drvp = &chp->ch_drive[drive];
   3908   1.67    bouyer 		/* If no drive, skip */
   3909   1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3910   1.67    bouyer 			continue;
   3911   1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3912   1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   3913   1.67    bouyer 
   3914  1.111   tsutsui 		/* add timing values, setup DMA if needed */
   3915  1.111   tsutsui 		if (drvp->drive_flags & DRIVE_UDMA) {
   3916  1.101    bouyer 			/* use Ultra/DMA */
   3917  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3918   1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3919   1.67    bouyer 			    drvp->UDMA_mode > 2)
   3920   1.67    bouyer 				drvp->UDMA_mode = 2;
   3921  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   3922  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   3923  1.166    bouyer 				after = hpt374_udma[drvp->UDMA_mode];
   3924  1.166    bouyer 				break;
   3925  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   3926  1.166    bouyer 				after = hpt372_udma[drvp->UDMA_mode];
   3927  1.166    bouyer 				break;
   3928  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   3929  1.166    bouyer 			default:
   3930  1.166    bouyer 				switch(revision) {
   3931  1.166    bouyer 				case HPT372_REV:
   3932  1.166    bouyer 					after = hpt372_udma[drvp->UDMA_mode];
   3933  1.166    bouyer 					break;
   3934  1.166    bouyer 				case HPT370_REV:
   3935  1.166    bouyer 				case HPT370A_REV:
   3936  1.166    bouyer 					after = hpt370_udma[drvp->UDMA_mode];
   3937  1.166    bouyer 					break;
   3938  1.166    bouyer 				case HPT366_REV:
   3939  1.166    bouyer 				default:
   3940  1.166    bouyer 					after = hpt366_udma[drvp->UDMA_mode];
   3941  1.166    bouyer 					break;
   3942  1.166    bouyer 				}
   3943  1.166    bouyer 			}
   3944  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3945  1.111   tsutsui 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3946  1.111   tsutsui 			/*
   3947  1.111   tsutsui 			 * use Multiword DMA.
   3948  1.111   tsutsui 			 * Timings will be used for both PIO and DMA, so adjust
   3949  1.111   tsutsui 			 * DMA mode if needed
   3950  1.111   tsutsui 			 */
   3951  1.111   tsutsui 			if (drvp->PIO_mode >= 3 &&
   3952  1.111   tsutsui 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3953  1.111   tsutsui 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3954  1.111   tsutsui 			}
   3955  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   3956  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   3957  1.166    bouyer 				after = hpt374_dma[drvp->DMA_mode];
   3958  1.166    bouyer 				break;
   3959  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   3960  1.166    bouyer 				after = hpt372_dma[drvp->DMA_mode];
   3961  1.166    bouyer 				break;
   3962  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   3963  1.166    bouyer 			default:
   3964  1.166    bouyer 				switch(revision) {
   3965  1.166    bouyer 				case HPT372_REV:
   3966  1.166    bouyer 					after = hpt372_dma[drvp->DMA_mode];
   3967  1.166    bouyer 					break;
   3968  1.166    bouyer 				case HPT370_REV:
   3969  1.166    bouyer 				case HPT370A_REV:
   3970  1.166    bouyer 					after = hpt370_dma[drvp->DMA_mode];
   3971  1.166    bouyer 					break;
   3972  1.166    bouyer 				case HPT366_REV:
   3973  1.166    bouyer 				default:
   3974  1.166    bouyer 					after = hpt366_dma[drvp->DMA_mode];
   3975  1.166    bouyer 					break;
   3976  1.166    bouyer 				}
   3977  1.166    bouyer 			}
   3978  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3979  1.111   tsutsui 		} else {
   3980   1.67    bouyer 			/* PIO only */
   3981  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   3982  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   3983  1.166    bouyer 				after = hpt374_pio[drvp->PIO_mode];
   3984  1.166    bouyer 				break;
   3985  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   3986  1.166    bouyer 				after = hpt372_pio[drvp->PIO_mode];
   3987  1.166    bouyer 				break;
   3988  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   3989  1.166    bouyer 			default:
   3990  1.166    bouyer 				switch(revision) {
   3991  1.166    bouyer 				case HPT372_REV:
   3992  1.166    bouyer 					after = hpt372_pio[drvp->PIO_mode];
   3993  1.166    bouyer 					break;
   3994  1.166    bouyer 				case HPT370_REV:
   3995  1.166    bouyer 				case HPT370A_REV:
   3996  1.166    bouyer 					after = hpt370_pio[drvp->PIO_mode];
   3997  1.166    bouyer 					break;
   3998  1.166    bouyer 				case HPT366_REV:
   3999  1.166    bouyer 				default:
   4000  1.166    bouyer 					after = hpt366_pio[drvp->PIO_mode];
   4001  1.166    bouyer 					break;
   4002  1.166    bouyer 				}
   4003  1.166    bouyer 			}
   4004   1.67    bouyer 		}
   4005   1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4006  1.111   tsutsui 		    HPT_IDETIM(chp->channel, drive), after);
   4007   1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   4008   1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   4009   1.67    bouyer 		    after, before), DEBUG_PROBE);
   4010   1.67    bouyer 	}
   4011   1.67    bouyer 	if (idedma_ctl != 0) {
   4012   1.67    bouyer 		/* Add software bits in status register */
   4013   1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4014  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4015  1.175    bouyer 		    idedma_ctl);
   4016   1.67    bouyer 	}
   4017   1.67    bouyer 	pciide_print_modes(cp);
   4018   1.67    bouyer }
   4019   1.67    bouyer 
   4020   1.67    bouyer int
   4021   1.67    bouyer hpt_pci_intr(arg)
   4022   1.67    bouyer 	void *arg;
   4023   1.67    bouyer {
   4024   1.67    bouyer 	struct pciide_softc *sc = arg;
   4025   1.67    bouyer 	struct pciide_channel *cp;
   4026   1.67    bouyer 	struct channel_softc *wdc_cp;
   4027   1.67    bouyer 	int rv = 0;
   4028   1.67    bouyer 	int dmastat, i, crv;
   4029   1.67    bouyer 
   4030   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4031   1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4032   1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4033  1.143    bouyer 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   4034  1.143    bouyer 		    IDEDMA_CTL_INTR)
   4035   1.67    bouyer 			continue;
   4036   1.67    bouyer 		cp = &sc->pciide_channels[i];
   4037   1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   4038   1.67    bouyer 		crv = wdcintr(wdc_cp);
   4039   1.67    bouyer 		if (crv == 0) {
   4040   1.67    bouyer 			printf("%s:%d: bogus intr\n",
   4041   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4042   1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4043   1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4044   1.67    bouyer 		} else
   4045   1.67    bouyer 			rv = 1;
   4046   1.67    bouyer 	}
   4047   1.67    bouyer 	return rv;
   4048   1.67    bouyer }
   4049   1.67    bouyer 
   4050   1.67    bouyer 
   4051  1.108    bouyer /* Macros to test product */
   4052   1.87     enami #define PDC_IS_262(sc)							\
   4053   1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   4054   1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   4055  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   4056  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4057  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4058  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4059  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4060  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4061  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4062  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4063  1.108    bouyer #define PDC_IS_265(sc)							\
   4064  1.108    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   4065  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   4066  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4067  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4068  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4069  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4070  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4071  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4072  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4073  1.138    bouyer #define PDC_IS_268(sc)							\
   4074  1.138    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4075  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4076  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4077  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4078  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4079  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4080  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4081  1.168    bouyer #define PDC_IS_276(sc)							\
   4082  1.168    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4083  1.168    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4084  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4085  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4086  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4087   1.48    bouyer 
   4088   1.30    bouyer void
   4089   1.41    bouyer pdc202xx_chip_map(sc, pa)
   4090  1.111   tsutsui 	struct pciide_softc *sc;
   4091   1.30    bouyer 	struct pci_attach_args *pa;
   4092   1.41    bouyer {
   4093   1.30    bouyer 	struct pciide_channel *cp;
   4094   1.41    bouyer 	int channel;
   4095   1.41    bouyer 	pcireg_t interface, st, mode;
   4096   1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   4097   1.41    bouyer 
   4098  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4099  1.138    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4100  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   4101  1.138    bouyer 		    st), DEBUG_PROBE);
   4102  1.138    bouyer 	}
   4103   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   4104   1.41    bouyer 		return;
   4105   1.41    bouyer 
   4106   1.41    bouyer 	/* turn off  RAID mode */
   4107  1.138    bouyer 	if (!PDC_IS_268(sc))
   4108  1.138    bouyer 		st &= ~PDC2xx_STATE_IDERAID;
   4109   1.31    bouyer 
   4110   1.31    bouyer 	/*
   4111   1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   4112   1.41    bouyer 	 * mode. We have to fake interface
   4113   1.31    bouyer 	 */
   4114   1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   4115  1.140    bouyer 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   4116   1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4117   1.41    bouyer 
   4118   1.41    bouyer 	printf("%s: bus-master DMA support present",
   4119   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4120   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   4121   1.41    bouyer 	printf("\n");
   4122   1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4123   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   4124   1.67    bouyer 	if (sc->sc_dma_ok) {
   4125   1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4126   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4127   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4128   1.67    bouyer 	}
   4129  1.180   thorpej 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
   4130  1.180   thorpej 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
   4131  1.180   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_RAID;
   4132   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   4133   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   4134  1.168    bouyer 	if (PDC_IS_276(sc))
   4135  1.168    bouyer 		sc->sc_wdcdev.UDMA_cap = 6;
   4136  1.168    bouyer 	else if (PDC_IS_265(sc))
   4137  1.108    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   4138  1.108    bouyer 	else if (PDC_IS_262(sc))
   4139   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   4140   1.41    bouyer 	else
   4141   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   4142  1.138    bouyer 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   4143  1.138    bouyer 			pdc20268_setup_channel : pdc202xx_setup_channel;
   4144   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4145   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4146   1.41    bouyer 
   4147  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4148  1.138    bouyer 		/* setup failsafe defaults */
   4149  1.138    bouyer 		mode = 0;
   4150  1.138    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   4151  1.138    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   4152  1.138    bouyer 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   4153  1.138    bouyer 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   4154  1.138    bouyer 		for (channel = 0;
   4155  1.138    bouyer 		     channel < sc->sc_wdcdev.nchannels;
   4156  1.138    bouyer 		     channel++) {
   4157  1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4158  1.138    bouyer 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   4159  1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4160  1.138    bouyer 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   4161  1.138    bouyer 			    DEBUG_PROBE);
   4162  1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4163  1.138    bouyer 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   4164  1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4165  1.138    bouyer 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   4166  1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4167  1.138    bouyer 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   4168  1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4169  1.138    bouyer 			    PDC2xx_TIM(channel, 1), mode);
   4170  1.138    bouyer 		}
   4171  1.138    bouyer 
   4172  1.138    bouyer 		mode = PDC2xx_SCR_DMA;
   4173  1.138    bouyer 		if (PDC_IS_262(sc)) {
   4174  1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   4175  1.138    bouyer 		} else {
   4176  1.138    bouyer 			/* the BIOS set it up this way */
   4177  1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   4178  1.138    bouyer 		}
   4179  1.138    bouyer 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   4180  1.138    bouyer 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   4181  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   4182  1.138    bouyer 		    "now 0x%x\n",
   4183  1.138    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4184  1.138    bouyer 			PDC2xx_SCR),
   4185  1.138    bouyer 		    mode), DEBUG_PROBE);
   4186  1.138    bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4187  1.138    bouyer 		    PDC2xx_SCR, mode);
   4188  1.138    bouyer 
   4189  1.138    bouyer 		/* controller initial state register is OK even without BIOS */
   4190  1.138    bouyer 		/* Set DMA mode to IDE DMA compatibility */
   4191  1.138    bouyer 		mode =
   4192  1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   4193  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   4194   1.41    bouyer 		    DEBUG_PROBE);
   4195  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   4196  1.138    bouyer 		    mode | 0x1);
   4197  1.138    bouyer 		mode =
   4198  1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   4199  1.138    bouyer 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   4200  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   4201  1.138    bouyer 		    mode | 0x1);
   4202   1.41    bouyer 	}
   4203   1.41    bouyer 
   4204   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4205   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   4206   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   4207   1.41    bouyer 			continue;
   4208  1.138    bouyer 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   4209   1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   4210   1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   4211   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4212   1.41    bouyer 			continue;
   4213   1.41    bouyer 		}
   4214  1.108    bouyer 		if (PDC_IS_265(sc))
   4215  1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4216  1.108    bouyer 			    pdc20265_pci_intr);
   4217  1.108    bouyer 		else
   4218  1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4219  1.108    bouyer 			    pdc202xx_pci_intr);
   4220   1.41    bouyer 		if (cp->hw_ok == 0)
   4221   1.41    bouyer 			continue;
   4222  1.138    bouyer 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   4223   1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   4224   1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   4225   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   4226  1.156    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   4227   1.41    bouyer 	}
   4228  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4229  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   4230  1.138    bouyer 		    "0x%x\n", st), DEBUG_PROBE);
   4231  1.138    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   4232  1.138    bouyer 	}
   4233   1.41    bouyer 	return;
   4234   1.41    bouyer }
   4235   1.41    bouyer 
   4236   1.41    bouyer void
   4237   1.41    bouyer pdc202xx_setup_channel(chp)
   4238   1.41    bouyer 	struct channel_softc *chp;
   4239   1.41    bouyer {
   4240  1.111   tsutsui 	struct ata_drive_datas *drvp;
   4241   1.41    bouyer 	int drive;
   4242   1.48    bouyer 	pcireg_t mode, st;
   4243   1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   4244   1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4245   1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4246   1.48    bouyer 	int channel = chp->channel;
   4247   1.41    bouyer 
   4248   1.41    bouyer 	/* setup DMA if needed */
   4249   1.41    bouyer 	pciide_channel_dma_setup(cp);
   4250   1.30    bouyer 
   4251   1.41    bouyer 	idedma_ctl = 0;
   4252  1.108    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   4253  1.108    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   4254  1.108    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   4255  1.108    bouyer 	    DEBUG_PROBE);
   4256   1.48    bouyer 
   4257   1.48    bouyer 	/* Per channel settings */
   4258   1.48    bouyer 	if (PDC_IS_262(sc)) {
   4259   1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4260   1.48    bouyer 		    PDC262_U66);
   4261   1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4262  1.141    bouyer 		/* Trim UDMA mode */
   4263   1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   4264   1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4265   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   4266   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4267   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   4268   1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   4269   1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   4270   1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   4271   1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   4272   1.48    bouyer 		}
   4273   1.48    bouyer 		/* Set U66 if needed */
   4274   1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4275   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   4276   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4277   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   4278   1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   4279   1.48    bouyer 		else
   4280   1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   4281   1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4282   1.48    bouyer 		    PDC262_U66, scr);
   4283  1.108    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   4284  1.108    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   4285  1.108    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4286  1.108    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   4287   1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4288   1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4289   1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4290   1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4291   1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   4292   1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4293   1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4294   1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4295   1.48    bouyer 				atapi = 0;
   4296   1.48    bouyer 			else
   4297   1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   4298   1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4299   1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   4300   1.48    bouyer 		}
   4301   1.48    bouyer 	}
   4302   1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   4303   1.41    bouyer 		drvp = &chp->ch_drive[drive];
   4304   1.41    bouyer 		/* If no drive, skip */
   4305   1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4306   1.41    bouyer 			continue;
   4307   1.48    bouyer 		mode = 0;
   4308   1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4309  1.101    bouyer 			/* use Ultra/DMA */
   4310  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4311   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4312   1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   4313   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4314   1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   4315   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4316   1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4317   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4318   1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   4319   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4320   1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   4321   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4322   1.41    bouyer 		} else {
   4323   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4324   1.41    bouyer 			    pdc2xx_dma_mb[0]);
   4325   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4326   1.41    bouyer 			    pdc2xx_dma_mc[0]);
   4327   1.41    bouyer 		}
   4328   1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   4329   1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   4330   1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   4331   1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   4332   1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   4333   1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   4334   1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   4335   1.48    bouyer 			if (drive == 0)
   4336   1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   4337   1.48    bouyer 		}
   4338   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   4339   1.41    bouyer 		    "timings 0x%x\n",
   4340   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   4341   1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   4342   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4343   1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   4344   1.41    bouyer 	}
   4345  1.138    bouyer 	if (idedma_ctl != 0) {
   4346  1.138    bouyer 		/* Add software bits in status register */
   4347  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4348  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4349  1.175    bouyer 		    idedma_ctl);
   4350  1.138    bouyer 	}
   4351  1.138    bouyer 	pciide_print_modes(cp);
   4352  1.138    bouyer }
   4353  1.138    bouyer 
   4354  1.138    bouyer void
   4355  1.138    bouyer pdc20268_setup_channel(chp)
   4356  1.138    bouyer 	struct channel_softc *chp;
   4357  1.138    bouyer {
   4358  1.138    bouyer 	struct ata_drive_datas *drvp;
   4359  1.138    bouyer 	int drive;
   4360  1.138    bouyer 	u_int32_t idedma_ctl;
   4361  1.138    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4362  1.138    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4363  1.138    bouyer 	int u100;
   4364  1.138    bouyer 
   4365  1.138    bouyer 	/* setup DMA if needed */
   4366  1.138    bouyer 	pciide_channel_dma_setup(cp);
   4367  1.138    bouyer 
   4368  1.138    bouyer 	idedma_ctl = 0;
   4369  1.138    bouyer 
   4370  1.138    bouyer 	/* I don't know what this is for, FreeBSD does it ... */
   4371  1.138    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4372  1.138    bouyer 	    IDEDMA_CMD + 0x1, 0x0b);
   4373  1.138    bouyer 
   4374  1.138    bouyer 	/*
   4375  1.138    bouyer 	 * I don't know what this is for; FreeBSD checks this ... this is not
   4376  1.138    bouyer 	 * cable type detect.
   4377  1.138    bouyer 	 */
   4378  1.138    bouyer 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4379  1.138    bouyer 	    IDEDMA_CMD + 0x3) & 0x04) ? 0 : 1;
   4380  1.138    bouyer 
   4381  1.138    bouyer 	for (drive = 0; drive < 2; drive++) {
   4382  1.138    bouyer 		drvp = &chp->ch_drive[drive];
   4383  1.138    bouyer 		/* If no drive, skip */
   4384  1.138    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4385  1.138    bouyer 			continue;
   4386  1.138    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4387  1.138    bouyer 			/* use Ultra/DMA */
   4388  1.138    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4389  1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4390  1.138    bouyer 			if (drvp->UDMA_mode > 2 && u100 == 0)
   4391  1.138    bouyer 				drvp->UDMA_mode = 2;
   4392  1.138    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4393  1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4394  1.138    bouyer 		}
   4395  1.138    bouyer 	}
   4396  1.138    bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   4397   1.41    bouyer 	if (idedma_ctl != 0) {
   4398   1.41    bouyer 		/* Add software bits in status register */
   4399   1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4400  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4401  1.175    bouyer 		    idedma_ctl);
   4402   1.30    bouyer 	}
   4403   1.41    bouyer 	pciide_print_modes(cp);
   4404   1.41    bouyer }
   4405   1.41    bouyer 
   4406   1.41    bouyer int
   4407   1.41    bouyer pdc202xx_pci_intr(arg)
   4408   1.41    bouyer 	void *arg;
   4409   1.41    bouyer {
   4410   1.41    bouyer 	struct pciide_softc *sc = arg;
   4411   1.41    bouyer 	struct pciide_channel *cp;
   4412   1.41    bouyer 	struct channel_softc *wdc_cp;
   4413   1.41    bouyer 	int i, rv, crv;
   4414   1.41    bouyer 	u_int32_t scr;
   4415   1.30    bouyer 
   4416   1.41    bouyer 	rv = 0;
   4417   1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   4418   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4419   1.41    bouyer 		cp = &sc->pciide_channels[i];
   4420   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4421   1.41    bouyer 		/* If a compat channel skip. */
   4422   1.41    bouyer 		if (cp->compat)
   4423   1.41    bouyer 			continue;
   4424   1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   4425   1.41    bouyer 			crv = wdcintr(wdc_cp);
   4426   1.41    bouyer 			if (crv == 0)
   4427  1.108    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   4428  1.108    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   4429   1.41    bouyer 			else
   4430   1.41    bouyer 				rv = 1;
   4431   1.41    bouyer 		}
   4432  1.108    bouyer 	}
   4433  1.108    bouyer 	return rv;
   4434  1.108    bouyer }
   4435  1.108    bouyer 
   4436  1.108    bouyer int
   4437  1.108    bouyer pdc20265_pci_intr(arg)
   4438  1.108    bouyer 	void *arg;
   4439  1.108    bouyer {
   4440  1.108    bouyer 	struct pciide_softc *sc = arg;
   4441  1.108    bouyer 	struct pciide_channel *cp;
   4442  1.108    bouyer 	struct channel_softc *wdc_cp;
   4443  1.108    bouyer 	int i, rv, crv;
   4444  1.108    bouyer 	u_int32_t dmastat;
   4445  1.108    bouyer 
   4446  1.108    bouyer 	rv = 0;
   4447  1.108    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4448  1.108    bouyer 		cp = &sc->pciide_channels[i];
   4449  1.108    bouyer 		wdc_cp = &cp->wdc_channel;
   4450  1.108    bouyer 		/* If a compat channel skip. */
   4451  1.108    bouyer 		if (cp->compat)
   4452  1.108    bouyer 			continue;
   4453  1.108    bouyer 		/*
   4454  1.108    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   4455  1.108    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   4456  1.108    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   4457  1.108    bouyer 		 * but we can't do it another way).
   4458  1.108    bouyer 		 */
   4459  1.108    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   4460  1.108    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4461  1.108    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   4462  1.108    bouyer 			continue;
   4463  1.108    bouyer 		crv = wdcintr(wdc_cp);
   4464  1.108    bouyer 		if (crv == 0)
   4465  1.108    bouyer 			printf("%s:%d: bogus intr\n",
   4466  1.108    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4467  1.108    bouyer 		else
   4468  1.108    bouyer 			rv = 1;
   4469   1.15    bouyer 	}
   4470   1.41    bouyer 	return rv;
   4471   1.59       scw }
   4472   1.59       scw 
   4473   1.59       scw void
   4474   1.59       scw opti_chip_map(sc, pa)
   4475   1.59       scw 	struct pciide_softc *sc;
   4476   1.59       scw 	struct pci_attach_args *pa;
   4477   1.59       scw {
   4478   1.59       scw 	struct pciide_channel *cp;
   4479   1.59       scw 	bus_size_t cmdsize, ctlsize;
   4480   1.59       scw 	pcireg_t interface;
   4481   1.59       scw 	u_int8_t init_ctrl;
   4482   1.59       scw 	int channel;
   4483   1.59       scw 
   4484   1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   4485   1.59       scw 		return;
   4486   1.59       scw 	printf("%s: bus-master DMA support present",
   4487   1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4488  1.120       scw 
   4489  1.120       scw 	/*
   4490  1.120       scw 	 * XXXSCW:
   4491  1.120       scw 	 * There seem to be a couple of buggy revisions/implementations
   4492  1.120       scw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   4493  1.120       scw 	 * the reported problems (PR/11644) but still fails for the
   4494  1.120       scw 	 * other (PR/13151), although the latter may be due to other
   4495  1.120       scw 	 * issues too...
   4496  1.120       scw 	 */
   4497  1.120       scw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   4498  1.120       scw 		printf(" but disabled due to chip rev. <= 0x12");
   4499  1.120       scw 		sc->sc_dma_ok = 0;
   4500  1.152   aymeric 	} else
   4501  1.120       scw 		pciide_mapreg_dma(sc, pa);
   4502  1.152   aymeric 
   4503   1.59       scw 	printf("\n");
   4504   1.59       scw 
   4505  1.152   aymeric 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4506  1.152   aymeric 		WDC_CAPABILITY_MODE;
   4507   1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   4508   1.59       scw 	if (sc->sc_dma_ok) {
   4509   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4510   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4511   1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   4512   1.59       scw 	}
   4513   1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   4514   1.59       scw 
   4515   1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4516   1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4517   1.59       scw 
   4518   1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4519   1.59       scw 	    OPTI_REG_INIT_CONTROL);
   4520   1.59       scw 
   4521   1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   4522   1.59       scw 
   4523   1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4524   1.59       scw 		cp = &sc->pciide_channels[channel];
   4525   1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4526   1.59       scw 			continue;
   4527   1.59       scw 		if (channel == 1 &&
   4528   1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   4529   1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   4530   1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4531   1.59       scw 			continue;
   4532   1.59       scw 		}
   4533   1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4534   1.59       scw 		    pciide_pci_intr);
   4535   1.59       scw 		if (cp->hw_ok == 0)
   4536   1.59       scw 			continue;
   4537   1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4538   1.59       scw 		if (cp->hw_ok == 0)
   4539   1.59       scw 			continue;
   4540   1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   4541   1.59       scw 	}
   4542   1.59       scw }
   4543   1.59       scw 
   4544   1.59       scw void
   4545   1.59       scw opti_setup_channel(chp)
   4546   1.59       scw 	struct channel_softc *chp;
   4547   1.59       scw {
   4548   1.59       scw 	struct ata_drive_datas *drvp;
   4549   1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4550   1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4551   1.66       scw 	int drive, spd;
   4552   1.59       scw 	int mode[2];
   4553   1.59       scw 	u_int8_t rv, mr;
   4554   1.59       scw 
   4555   1.59       scw 	/*
   4556   1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   4557   1.59       scw 	 * Miscellaneous Register are always zero initially.
   4558   1.59       scw 	 */
   4559   1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   4560   1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   4561   1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   4562   1.59       scw 		OPTI_MISC_INDEX_MASK);
   4563   1.59       scw 
   4564   1.59       scw 	/* Prime the control register before setting timing values */
   4565   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   4566   1.59       scw 
   4567   1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   4568   1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   4569   1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   4570   1.66       scw 
   4571   1.59       scw 	/* setup DMA if needed */
   4572   1.59       scw 	pciide_channel_dma_setup(cp);
   4573   1.59       scw 
   4574   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4575   1.59       scw 		drvp = &chp->ch_drive[drive];
   4576   1.59       scw 		/* If no drive, skip */
   4577   1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4578   1.59       scw 			mode[drive] = -1;
   4579   1.59       scw 			continue;
   4580   1.59       scw 		}
   4581   1.59       scw 
   4582   1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   4583   1.59       scw 			/*
   4584   1.59       scw 			 * Timings will be used for both PIO and DMA,
   4585   1.59       scw 			 * so adjust DMA mode if needed
   4586   1.59       scw 			 */
   4587   1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   4588   1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   4589   1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   4590   1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   4591   1.59       scw 				    drvp->PIO_mode - 2 : 0;
   4592   1.59       scw 			if (drvp->DMA_mode == 0)
   4593   1.59       scw 				drvp->PIO_mode = 0;
   4594   1.59       scw 
   4595   1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   4596   1.59       scw 		} else
   4597   1.59       scw 			mode[drive] = drvp->PIO_mode;
   4598   1.59       scw 
   4599   1.59       scw 		if (drive && mode[0] >= 0 &&
   4600   1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4601   1.59       scw 			/*
   4602   1.59       scw 			 * Can't have two drives using different values
   4603   1.59       scw 			 * for `Address Setup Time'.
   4604   1.59       scw 			 * Slow down the faster drive to compensate.
   4605   1.59       scw 			 */
   4606   1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4607   1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4608   1.59       scw 
   4609   1.59       scw 			mode[d] = mode[1-d];
   4610   1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4611   1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4612  1.152   aymeric 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4613   1.59       scw 		}
   4614   1.59       scw 	}
   4615   1.59       scw 
   4616   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4617   1.59       scw 		int m;
   4618   1.59       scw 		if ((m = mode[drive]) < 0)
   4619   1.59       scw 			continue;
   4620   1.59       scw 
   4621   1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4622   1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4623   1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4624   1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4625   1.59       scw 
   4626   1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4627   1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4628   1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4629   1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4630   1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4631   1.59       scw 
   4632   1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4633   1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4634   1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4635   1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4636   1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4637   1.59       scw 	}
   4638   1.59       scw 
   4639   1.59       scw 	/* Finally, enable the timings */
   4640   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4641   1.59       scw 
   4642   1.59       scw 	pciide_print_modes(cp);
   4643  1.112   tsutsui }
   4644  1.112   tsutsui 
   4645  1.112   tsutsui #define	ACARD_IS_850(sc)						\
   4646  1.112   tsutsui 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4647  1.112   tsutsui 
   4648  1.112   tsutsui void
   4649  1.112   tsutsui acard_chip_map(sc, pa)
   4650  1.112   tsutsui 	struct pciide_softc *sc;
   4651  1.112   tsutsui 	struct pci_attach_args *pa;
   4652  1.112   tsutsui {
   4653  1.112   tsutsui 	struct pciide_channel *cp;
   4654  1.118    bouyer 	int i;
   4655  1.112   tsutsui 	pcireg_t interface;
   4656  1.112   tsutsui 	bus_size_t cmdsize, ctlsize;
   4657  1.112   tsutsui 
   4658  1.112   tsutsui 	if (pciide_chipen(sc, pa) == 0)
   4659  1.112   tsutsui 		return;
   4660  1.112   tsutsui 
   4661  1.112   tsutsui 	/*
   4662  1.112   tsutsui 	 * when the chip is in native mode it identifies itself as a
   4663  1.112   tsutsui 	 * 'misc mass storage'. Fake interface in this case.
   4664  1.112   tsutsui 	 */
   4665  1.112   tsutsui 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4666  1.112   tsutsui 		interface = PCI_INTERFACE(pa->pa_class);
   4667  1.112   tsutsui 	} else {
   4668  1.112   tsutsui 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4669  1.112   tsutsui 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4670  1.112   tsutsui 	}
   4671  1.112   tsutsui 
   4672  1.112   tsutsui 	printf("%s: bus-master DMA support present",
   4673  1.112   tsutsui 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4674  1.112   tsutsui 	pciide_mapreg_dma(sc, pa);
   4675  1.112   tsutsui 	printf("\n");
   4676  1.112   tsutsui 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4677  1.112   tsutsui 	    WDC_CAPABILITY_MODE;
   4678  1.112   tsutsui 
   4679  1.112   tsutsui 	if (sc->sc_dma_ok) {
   4680  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4681  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4682  1.112   tsutsui 		sc->sc_wdcdev.irqack = pciide_irqack;
   4683  1.112   tsutsui 	}
   4684  1.112   tsutsui 	sc->sc_wdcdev.PIO_cap = 4;
   4685  1.112   tsutsui 	sc->sc_wdcdev.DMA_cap = 2;
   4686  1.112   tsutsui 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4687  1.112   tsutsui 
   4688  1.112   tsutsui 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4689  1.112   tsutsui 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4690  1.112   tsutsui 	sc->sc_wdcdev.nchannels = 2;
   4691  1.112   tsutsui 
   4692  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4693  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4694  1.112   tsutsui 		if (pciide_chansetup(sc, i, interface) == 0)
   4695  1.112   tsutsui 			continue;
   4696  1.112   tsutsui 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4697  1.112   tsutsui 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4698  1.112   tsutsui 			    &ctlsize, pciide_pci_intr);
   4699  1.112   tsutsui 		} else {
   4700  1.118    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   4701  1.112   tsutsui 			    &cmdsize, &ctlsize);
   4702  1.112   tsutsui 		}
   4703  1.112   tsutsui 		if (cp->hw_ok == 0)
   4704  1.112   tsutsui 			return;
   4705  1.112   tsutsui 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4706  1.112   tsutsui 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4707  1.112   tsutsui 		wdcattach(&cp->wdc_channel);
   4708  1.112   tsutsui 		acard_setup_channel(&cp->wdc_channel);
   4709  1.112   tsutsui 	}
   4710  1.112   tsutsui 	if (!ACARD_IS_850(sc)) {
   4711  1.112   tsutsui 		u_int32_t reg;
   4712  1.112   tsutsui 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4713  1.112   tsutsui 		reg &= ~ATP860_CTRL_INT;
   4714  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4715  1.112   tsutsui 	}
   4716  1.112   tsutsui }
   4717  1.112   tsutsui 
   4718  1.112   tsutsui void
   4719  1.112   tsutsui acard_setup_channel(chp)
   4720  1.112   tsutsui 	struct channel_softc *chp;
   4721  1.112   tsutsui {
   4722  1.112   tsutsui 	struct ata_drive_datas *drvp;
   4723  1.112   tsutsui 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4724  1.112   tsutsui 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4725  1.112   tsutsui 	int channel = chp->channel;
   4726  1.112   tsutsui 	int drive;
   4727  1.112   tsutsui 	u_int32_t idetime, udma_mode;
   4728  1.112   tsutsui 	u_int32_t idedma_ctl;
   4729  1.112   tsutsui 
   4730  1.112   tsutsui 	/* setup DMA if needed */
   4731  1.112   tsutsui 	pciide_channel_dma_setup(cp);
   4732  1.112   tsutsui 
   4733  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4734  1.112   tsutsui 		idetime = 0;
   4735  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4736  1.112   tsutsui 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4737  1.112   tsutsui 	} else {
   4738  1.112   tsutsui 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4739  1.112   tsutsui 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4740  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4741  1.112   tsutsui 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4742  1.128   tsutsui 
   4743  1.128   tsutsui 		/* check 80 pins cable */
   4744  1.128   tsutsui 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4745  1.128   tsutsui 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4746  1.128   tsutsui 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4747  1.128   tsutsui 			    & ATP860_CTRL_80P(chp->channel)) {
   4748  1.128   tsutsui 				if (chp->ch_drive[0].UDMA_mode > 2)
   4749  1.128   tsutsui 					chp->ch_drive[0].UDMA_mode = 2;
   4750  1.128   tsutsui 				if (chp->ch_drive[1].UDMA_mode > 2)
   4751  1.128   tsutsui 					chp->ch_drive[1].UDMA_mode = 2;
   4752  1.128   tsutsui 			}
   4753  1.128   tsutsui 		}
   4754  1.112   tsutsui 	}
   4755  1.112   tsutsui 
   4756  1.112   tsutsui 	idedma_ctl = 0;
   4757  1.112   tsutsui 
   4758  1.112   tsutsui 	/* Per drive settings */
   4759  1.112   tsutsui 	for (drive = 0; drive < 2; drive++) {
   4760  1.112   tsutsui 		drvp = &chp->ch_drive[drive];
   4761  1.112   tsutsui 		/* If no drive, skip */
   4762  1.112   tsutsui 		if ((drvp->drive_flags & DRIVE) == 0)
   4763  1.112   tsutsui 			continue;
   4764  1.112   tsutsui 		/* add timing values, setup DMA if needed */
   4765  1.112   tsutsui 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4766  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4767  1.112   tsutsui 			/* use Ultra/DMA */
   4768  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4769  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4770  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4771  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4772  1.112   tsutsui 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4773  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4774  1.112   tsutsui 			} else {
   4775  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4776  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4777  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4778  1.112   tsutsui 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4779  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4780  1.112   tsutsui 			}
   4781  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4782  1.112   tsutsui 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4783  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_DMA)) {
   4784  1.112   tsutsui 			/* use Multiword DMA */
   4785  1.112   tsutsui 			drvp->drive_flags &= ~DRIVE_UDMA;
   4786  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4787  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4788  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4789  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4790  1.112   tsutsui 			} else {
   4791  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4792  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4793  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4794  1.112   tsutsui 			}
   4795  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4796  1.112   tsutsui 		} else {
   4797  1.112   tsutsui 			/* PIO only */
   4798  1.112   tsutsui 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4799  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4800  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4801  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4802  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4803  1.112   tsutsui 			} else {
   4804  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4805  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4806  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4807  1.112   tsutsui 			}
   4808  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4809  1.112   tsutsui 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4810  1.112   tsutsui 		    | ATP8x0_CTRL_EN(channel));
   4811  1.112   tsutsui 		}
   4812  1.112   tsutsui 	}
   4813  1.112   tsutsui 
   4814  1.112   tsutsui 	if (idedma_ctl != 0) {
   4815  1.112   tsutsui 		/* Add software bits in status register */
   4816  1.112   tsutsui 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4817  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4818  1.112   tsutsui 	}
   4819  1.112   tsutsui 	pciide_print_modes(cp);
   4820  1.112   tsutsui 
   4821  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4822  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4823  1.112   tsutsui 		    ATP850_IDETIME(channel), idetime);
   4824  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   4825  1.112   tsutsui 	} else {
   4826  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   4827  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   4828  1.112   tsutsui 	}
   4829  1.112   tsutsui }
   4830  1.112   tsutsui 
   4831  1.112   tsutsui int
   4832  1.112   tsutsui acard_pci_intr(arg)
   4833  1.112   tsutsui 	void *arg;
   4834  1.112   tsutsui {
   4835  1.112   tsutsui 	struct pciide_softc *sc = arg;
   4836  1.112   tsutsui 	struct pciide_channel *cp;
   4837  1.112   tsutsui 	struct channel_softc *wdc_cp;
   4838  1.112   tsutsui 	int rv = 0;
   4839  1.112   tsutsui 	int dmastat, i, crv;
   4840  1.112   tsutsui 
   4841  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4842  1.112   tsutsui 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4843  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4844  1.112   tsutsui 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   4845  1.112   tsutsui 			continue;
   4846  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4847  1.112   tsutsui 		wdc_cp = &cp->wdc_channel;
   4848  1.112   tsutsui 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   4849  1.112   tsutsui 			(void)wdcintr(wdc_cp);
   4850  1.112   tsutsui 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4851  1.112   tsutsui 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4852  1.112   tsutsui 			continue;
   4853  1.112   tsutsui 		}
   4854  1.112   tsutsui 		crv = wdcintr(wdc_cp);
   4855  1.112   tsutsui 		if (crv == 0)
   4856  1.112   tsutsui 			printf("%s:%d: bogus intr\n",
   4857  1.112   tsutsui 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4858  1.112   tsutsui 		else if (crv == 1)
   4859  1.112   tsutsui 			rv = 1;
   4860  1.112   tsutsui 		else if (rv == 0)
   4861  1.112   tsutsui 			rv = crv;
   4862  1.112   tsutsui 	}
   4863  1.112   tsutsui 	return rv;
   4864  1.146   thorpej }
   4865  1.146   thorpej 
   4866  1.146   thorpej static int
   4867  1.146   thorpej sl82c105_bugchk(struct pci_attach_args *pa)
   4868  1.146   thorpej {
   4869  1.146   thorpej 
   4870  1.146   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   4871  1.146   thorpej 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   4872  1.146   thorpej 		return (0);
   4873  1.146   thorpej 
   4874  1.146   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   4875  1.146   thorpej 		return (1);
   4876  1.146   thorpej 
   4877  1.146   thorpej 	return (0);
   4878  1.146   thorpej }
   4879  1.146   thorpej 
   4880  1.146   thorpej void
   4881  1.146   thorpej sl82c105_chip_map(sc, pa)
   4882  1.146   thorpej 	struct pciide_softc *sc;
   4883  1.146   thorpej 	struct pci_attach_args *pa;
   4884  1.146   thorpej {
   4885  1.146   thorpej 	struct pciide_channel *cp;
   4886  1.146   thorpej 	bus_size_t cmdsize, ctlsize;
   4887  1.146   thorpej 	pcireg_t interface, idecr;
   4888  1.146   thorpej 	int channel;
   4889  1.146   thorpej 
   4890  1.146   thorpej 	if (pciide_chipen(sc, pa) == 0)
   4891  1.146   thorpej 		return;
   4892  1.146   thorpej 
   4893  1.146   thorpej 	printf("%s: bus-master DMA support present",
   4894  1.146   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4895  1.146   thorpej 
   4896  1.146   thorpej 	/*
   4897  1.146   thorpej 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   4898  1.146   thorpej 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   4899  1.146   thorpej 	 */
   4900  1.146   thorpej 	if (pci_find_device(pa, sl82c105_bugchk)) {
   4901  1.146   thorpej 		printf(" but disabled due to 83c553 rev. <= 0x05");
   4902  1.146   thorpej 		sc->sc_dma_ok = 0;
   4903  1.146   thorpej 	} else
   4904  1.146   thorpej 		pciide_mapreg_dma(sc, pa);
   4905  1.146   thorpej 	printf("\n");
   4906  1.146   thorpej 
   4907  1.146   thorpej 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4908  1.146   thorpej 	    WDC_CAPABILITY_MODE;
   4909  1.146   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   4910  1.146   thorpej 	if (sc->sc_dma_ok) {
   4911  1.146   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4912  1.146   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   4913  1.146   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   4914  1.146   thorpej 	}
   4915  1.146   thorpej 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   4916  1.146   thorpej 
   4917  1.146   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4918  1.146   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4919  1.146   thorpej 
   4920  1.146   thorpej 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   4921  1.146   thorpej 
   4922  1.146   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   4923  1.146   thorpej 
   4924  1.146   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4925  1.146   thorpej 		cp = &sc->pciide_channels[channel];
   4926  1.146   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   4927  1.146   thorpej 			continue;
   4928  1.146   thorpej 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   4929  1.146   thorpej 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   4930  1.146   thorpej 			printf("%s: %s channel ignored (disabled)\n",
   4931  1.146   thorpej 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4932  1.146   thorpej 			continue;
   4933  1.146   thorpej 		}
   4934  1.146   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4935  1.146   thorpej 		    pciide_pci_intr);
   4936  1.146   thorpej 		if (cp->hw_ok == 0)
   4937  1.146   thorpej 			continue;
   4938  1.146   thorpej 		pciide_map_compat_intr(pa, cp, channel, interface);
   4939  1.146   thorpej 		if (cp->hw_ok == 0)
   4940  1.146   thorpej 			continue;
   4941  1.146   thorpej 		sl82c105_setup_channel(&cp->wdc_channel);
   4942  1.146   thorpej 	}
   4943  1.146   thorpej }
   4944  1.146   thorpej 
   4945  1.146   thorpej void
   4946  1.146   thorpej sl82c105_setup_channel(chp)
   4947  1.146   thorpej 	struct channel_softc *chp;
   4948  1.146   thorpej {
   4949  1.146   thorpej 	struct ata_drive_datas *drvp;
   4950  1.146   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4951  1.146   thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4952  1.146   thorpej 	int pxdx_reg, drive;
   4953  1.146   thorpej 	pcireg_t pxdx;
   4954  1.146   thorpej 
   4955  1.146   thorpej 	/* Set up DMA if needed. */
   4956  1.146   thorpej 	pciide_channel_dma_setup(cp);
   4957  1.146   thorpej 
   4958  1.146   thorpej 	for (drive = 0; drive < 2; drive++) {
   4959  1.146   thorpej 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   4960  1.146   thorpej 						: SYMPH_P1D0CR) + (drive * 4);
   4961  1.146   thorpej 
   4962  1.146   thorpej 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   4963  1.146   thorpej 
   4964  1.146   thorpej 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   4965  1.146   thorpej 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   4966  1.146   thorpej 
   4967  1.146   thorpej 		drvp = &chp->ch_drive[drive];
   4968  1.146   thorpej 		/* If no drive, skip. */
   4969  1.146   thorpej 		if ((drvp->drive_flags & DRIVE) == 0) {
   4970  1.146   thorpej 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   4971  1.146   thorpej 			continue;
   4972  1.146   thorpej 		}
   4973  1.146   thorpej 
   4974  1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4975  1.146   thorpej 			/*
   4976  1.146   thorpej 			 * Timings will be used for both PIO and DMA,
   4977  1.146   thorpej 			 * so adjust DMA mode if needed.
   4978  1.146   thorpej 			 */
   4979  1.146   thorpej 			if (drvp->PIO_mode >= 3) {
   4980  1.146   thorpej 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   4981  1.146   thorpej 					drvp->DMA_mode = drvp->PIO_mode - 2;
   4982  1.146   thorpej 				if (drvp->DMA_mode < 1) {
   4983  1.146   thorpej 					/*
   4984  1.146   thorpej 					 * Can't mix both PIO and DMA.
   4985  1.146   thorpej 					 * Disable DMA.
   4986  1.146   thorpej 					 */
   4987  1.146   thorpej 					drvp->drive_flags &= ~DRIVE_DMA;
   4988  1.146   thorpej 				}
   4989  1.146   thorpej 			} else {
   4990  1.146   thorpej 				/*
   4991  1.146   thorpej 				 * Can't mix both PIO and DMA.  Disable
   4992  1.146   thorpej 				 * DMA.
   4993  1.146   thorpej 				 */
   4994  1.146   thorpej 				drvp->drive_flags &= ~DRIVE_DMA;
   4995  1.146   thorpej 			}
   4996  1.146   thorpej 		}
   4997  1.146   thorpej 
   4998  1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   4999  1.146   thorpej 			/* Use multi-word DMA. */
   5000  1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   5001  1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   5002  1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   5003  1.146   thorpej 		} else {
   5004  1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   5005  1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   5006  1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   5007  1.146   thorpej 		}
   5008  1.146   thorpej 
   5009  1.146   thorpej 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   5010  1.146   thorpej 
   5011  1.146   thorpej 		/* ...and set the mode for this drive. */
   5012  1.146   thorpej 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   5013  1.146   thorpej 	}
   5014  1.146   thorpej 
   5015  1.146   thorpej 	pciide_print_modes(cp);
   5016  1.149   mycroft }
   5017  1.149   mycroft 
   5018  1.149   mycroft void
   5019  1.149   mycroft serverworks_chip_map(sc, pa)
   5020  1.149   mycroft 	struct pciide_softc *sc;
   5021  1.149   mycroft 	struct pci_attach_args *pa;
   5022  1.149   mycroft {
   5023  1.149   mycroft 	struct pciide_channel *cp;
   5024  1.149   mycroft 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   5025  1.149   mycroft 	pcitag_t pcib_tag;
   5026  1.149   mycroft 	int channel;
   5027  1.149   mycroft 	bus_size_t cmdsize, ctlsize;
   5028  1.149   mycroft 
   5029  1.149   mycroft 	if (pciide_chipen(sc, pa) == 0)
   5030  1.149   mycroft 		return;
   5031  1.149   mycroft 
   5032  1.149   mycroft 	printf("%s: bus-master DMA support present",
   5033  1.149   mycroft 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5034  1.149   mycroft 	pciide_mapreg_dma(sc, pa);
   5035  1.149   mycroft 	printf("\n");
   5036  1.149   mycroft 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   5037  1.149   mycroft 	    WDC_CAPABILITY_MODE;
   5038  1.149   mycroft 
   5039  1.149   mycroft 	if (sc->sc_dma_ok) {
   5040  1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   5041  1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   5042  1.149   mycroft 		sc->sc_wdcdev.irqack = pciide_irqack;
   5043  1.149   mycroft 	}
   5044  1.149   mycroft 	sc->sc_wdcdev.PIO_cap = 4;
   5045  1.149   mycroft 	sc->sc_wdcdev.DMA_cap = 2;
   5046  1.149   mycroft 	switch (sc->sc_pp->ide_product) {
   5047  1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   5048  1.149   mycroft 		sc->sc_wdcdev.UDMA_cap = 2;
   5049  1.149   mycroft 		break;
   5050  1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   5051  1.149   mycroft 		if (PCI_REVISION(pa->pa_class) < 0x92)
   5052  1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 4;
   5053  1.149   mycroft 		else
   5054  1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 5;
   5055  1.181     enami 		break;
   5056  1.181     enami 	case PCI_PRODUCT_SERVERWORKS_CSB6_IDE:
   5057  1.181     enami 		sc->sc_wdcdev.UDMA_cap = 5;
   5058  1.149   mycroft 		break;
   5059  1.149   mycroft 	}
   5060  1.149   mycroft 
   5061  1.149   mycroft 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   5062  1.149   mycroft 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5063  1.149   mycroft 	sc->sc_wdcdev.nchannels = 2;
   5064  1.149   mycroft 
   5065  1.149   mycroft 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5066  1.149   mycroft 		cp = &sc->pciide_channels[channel];
   5067  1.149   mycroft 		if (pciide_chansetup(sc, channel, interface) == 0)
   5068  1.149   mycroft 			continue;
   5069  1.149   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5070  1.149   mycroft 		    serverworks_pci_intr);
   5071  1.149   mycroft 		if (cp->hw_ok == 0)
   5072  1.149   mycroft 			return;
   5073  1.149   mycroft 		pciide_map_compat_intr(pa, cp, channel, interface);
   5074  1.149   mycroft 		if (cp->hw_ok == 0)
   5075  1.149   mycroft 			return;
   5076  1.149   mycroft 		serverworks_setup_channel(&cp->wdc_channel);
   5077  1.149   mycroft 	}
   5078  1.149   mycroft 
   5079  1.149   mycroft 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   5080  1.149   mycroft 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   5081  1.149   mycroft 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   5082  1.149   mycroft }
   5083  1.149   mycroft 
   5084  1.149   mycroft void
   5085  1.149   mycroft serverworks_setup_channel(chp)
   5086  1.149   mycroft 	struct channel_softc *chp;
   5087  1.149   mycroft {
   5088  1.149   mycroft 	struct ata_drive_datas *drvp;
   5089  1.149   mycroft 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   5090  1.149   mycroft 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   5091  1.149   mycroft 	int channel = chp->channel;
   5092  1.149   mycroft 	int drive, unit;
   5093  1.149   mycroft 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   5094  1.149   mycroft 	u_int32_t idedma_ctl;
   5095  1.149   mycroft 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   5096  1.149   mycroft 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   5097  1.149   mycroft 
   5098  1.149   mycroft 	/* setup DMA if needed */
   5099  1.149   mycroft 	pciide_channel_dma_setup(cp);
   5100  1.149   mycroft 
   5101  1.149   mycroft 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   5102  1.149   mycroft 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   5103  1.149   mycroft 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   5104  1.149   mycroft 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   5105  1.149   mycroft 
   5106  1.149   mycroft 	pio_time &= ~(0xffff << (16 * channel));
   5107  1.149   mycroft 	dma_time &= ~(0xffff << (16 * channel));
   5108  1.149   mycroft 	pio_mode &= ~(0xff << (8 * channel + 16));
   5109  1.149   mycroft 	udma_mode &= ~(0xff << (8 * channel + 16));
   5110  1.149   mycroft 	udma_mode &= ~(3 << (2 * channel));
   5111  1.149   mycroft 
   5112  1.149   mycroft 	idedma_ctl = 0;
   5113  1.149   mycroft 
   5114  1.149   mycroft 	/* Per drive settings */
   5115  1.149   mycroft 	for (drive = 0; drive < 2; drive++) {
   5116  1.149   mycroft 		drvp = &chp->ch_drive[drive];
   5117  1.149   mycroft 		/* If no drive, skip */
   5118  1.149   mycroft 		if ((drvp->drive_flags & DRIVE) == 0)
   5119  1.149   mycroft 			continue;
   5120  1.149   mycroft 		unit = drive + 2 * channel;
   5121  1.149   mycroft 		/* add timing values, setup DMA if needed */
   5122  1.149   mycroft 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   5123  1.149   mycroft 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   5124  1.149   mycroft 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   5125  1.149   mycroft 		    (drvp->drive_flags & DRIVE_UDMA)) {
   5126  1.149   mycroft 			/* use Ultra/DMA, check for 80-pin cable */
   5127  1.149   mycroft 			if (drvp->UDMA_mode > 2 &&
   5128  1.149   mycroft 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   5129  1.149   mycroft 				drvp->UDMA_mode = 2;
   5130  1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5131  1.149   mycroft 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   5132  1.149   mycroft 			udma_mode |= 1 << unit;
   5133  1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5134  1.149   mycroft 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   5135  1.149   mycroft 		    (drvp->drive_flags & DRIVE_DMA)) {
   5136  1.149   mycroft 			/* use Multiword DMA */
   5137  1.149   mycroft 			drvp->drive_flags &= ~DRIVE_UDMA;
   5138  1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5139  1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5140  1.149   mycroft 		} else {
   5141  1.149   mycroft 			/* PIO only */
   5142  1.149   mycroft 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   5143  1.149   mycroft 		}
   5144  1.149   mycroft 	}
   5145  1.149   mycroft 
   5146  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   5147  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   5148  1.149   mycroft 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   5149  1.149   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   5150  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   5151  1.149   mycroft 
   5152  1.149   mycroft 	if (idedma_ctl != 0) {
   5153  1.149   mycroft 		/* Add software bits in status register */
   5154  1.149   mycroft 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5155  1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   5156  1.149   mycroft 	}
   5157  1.149   mycroft 	pciide_print_modes(cp);
   5158  1.149   mycroft }
   5159  1.149   mycroft 
   5160  1.149   mycroft int
   5161  1.149   mycroft serverworks_pci_intr(arg)
   5162  1.149   mycroft 	void *arg;
   5163  1.149   mycroft {
   5164  1.149   mycroft 	struct pciide_softc *sc = arg;
   5165  1.149   mycroft 	struct pciide_channel *cp;
   5166  1.149   mycroft 	struct channel_softc *wdc_cp;
   5167  1.149   mycroft 	int rv = 0;
   5168  1.149   mycroft 	int dmastat, i, crv;
   5169  1.149   mycroft 
   5170  1.149   mycroft 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   5171  1.149   mycroft 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5172  1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   5173  1.149   mycroft 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   5174  1.149   mycroft 		    IDEDMA_CTL_INTR)
   5175  1.149   mycroft 			continue;
   5176  1.149   mycroft 		cp = &sc->pciide_channels[i];
   5177  1.149   mycroft 		wdc_cp = &cp->wdc_channel;
   5178  1.149   mycroft 		crv = wdcintr(wdc_cp);
   5179  1.149   mycroft 		if (crv == 0) {
   5180  1.149   mycroft 			printf("%s:%d: bogus intr\n",
   5181  1.149   mycroft 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   5182  1.149   mycroft 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5183  1.149   mycroft 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   5184  1.149   mycroft 		} else
   5185  1.149   mycroft 			rv = 1;
   5186  1.149   mycroft 	}
   5187  1.149   mycroft 	return rv;
   5188    1.1       cgd }
   5189