Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.198
      1  1.198    bouyer /*	$NetBSD: pciide.c,v 1.198 2003/09/15 20:24:42 bouyer Exp $	*/
      2   1.41    bouyer 
      3   1.41    bouyer 
      4   1.41    bouyer /*
      5  1.113    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6   1.41    bouyer  *
      7   1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.41    bouyer  * modification, are permitted provided that the following conditions
      9   1.41    bouyer  * are met:
     10   1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16   1.41    bouyer  *    must display the following acknowledgement:
     17  1.151    bouyer  *	This product includes software developed by Manuel Bouyer.
     18   1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19   1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20   1.41    bouyer  *    without specific prior written permission.
     21   1.41    bouyer  *
     22   1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23   1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24   1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25   1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26   1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27   1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28   1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29   1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30   1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31   1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32   1.41    bouyer  *
     33   1.41    bouyer  */
     34   1.41    bouyer 
     35    1.1       cgd 
     36    1.1       cgd /*
     37    1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38    1.1       cgd  *
     39    1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40    1.1       cgd  * modification, are permitted provided that the following conditions
     41    1.1       cgd  * are met:
     42    1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43    1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44    1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45    1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46    1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47    1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48    1.1       cgd  *    must display the following acknowledgement:
     49    1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50    1.1       cgd  *	for the NetBSD Project.
     51    1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52    1.1       cgd  *    derived from this software without specific prior written permission
     53    1.1       cgd  *
     54    1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55    1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56    1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57    1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58    1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59    1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60    1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61    1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62    1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63    1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64    1.1       cgd  */
     65    1.1       cgd 
     66    1.1       cgd /*
     67    1.1       cgd  * PCI IDE controller driver.
     68    1.1       cgd  *
     69    1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70    1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71    1.1       cgd  *
     72    1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73    1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74    1.2       cgd  * 5/16/94" from the PCI SIG.
     75    1.1       cgd  *
     76    1.1       cgd  */
     77  1.134     lukem 
     78  1.134     lukem #include <sys/cdefs.h>
     79  1.198    bouyer __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.198 2003/09/15 20:24:42 bouyer Exp $");
     80    1.1       cgd 
     81   1.36      ross #ifndef WDCDEBUG
     82   1.26    bouyer #define WDCDEBUG
     83   1.36      ross #endif
     84   1.26    bouyer 
     85    1.9    bouyer #define DEBUG_DMA   0x01
     86    1.9    bouyer #define DEBUG_XFERS  0x02
     87    1.9    bouyer #define DEBUG_FUNCS  0x08
     88    1.9    bouyer #define DEBUG_PROBE  0x10
     89    1.9    bouyer #ifdef WDCDEBUG
     90   1.26    bouyer int wdcdebug_pciide_mask = 0;
     91    1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92    1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93    1.9    bouyer #else
     94    1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95    1.9    bouyer #endif
     96    1.1       cgd #include <sys/param.h>
     97    1.1       cgd #include <sys/systm.h>
     98    1.1       cgd #include <sys/device.h>
     99    1.9    bouyer #include <sys/malloc.h>
    100   1.92   thorpej 
    101   1.92   thorpej #include <uvm/uvm_extern.h>
    102    1.9    bouyer 
    103   1.49   thorpej #include <machine/endian.h>
    104    1.1       cgd 
    105    1.1       cgd #include <dev/pci/pcireg.h>
    106    1.1       cgd #include <dev/pci/pcivar.h>
    107    1.9    bouyer #include <dev/pci/pcidevs.h>
    108    1.1       cgd #include <dev/pci/pciidereg.h>
    109    1.1       cgd #include <dev/pci/pciidevar.h>
    110    1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111   1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112    1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113    1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114   1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115   1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116   1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117   1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118   1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119   1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120  1.112   tsutsui #include <dev/pci/pciide_acard_reg.h>
    121  1.146   thorpej #include <dev/pci/pciide_sl82c105_reg.h>
    122  1.185   thorpej #include <dev/pci/pciide_i31244_reg.h>
    123  1.187   thorpej #include <dev/pci/pciide_sii3112_reg.h>
    124   1.61   thorpej #include <dev/pci/cy82c693var.h>
    125   1.61   thorpej 
    126   1.84    bouyer #include "opt_pciide.h"
    127   1.84    bouyer 
    128  1.190  christos static const char dmaerrfmt[] =
    129  1.190  christos     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
    130  1.190  christos 
    131   1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    132   1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    133   1.39       mrg 					      int));
    134   1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    135   1.39       mrg 					   int, u_int8_t));
    136   1.39       mrg 
    137   1.14    bouyer static __inline u_int8_t
    138   1.14    bouyer pciide_pci_read(pc, pa, reg)
    139   1.14    bouyer 	pci_chipset_tag_t pc;
    140   1.14    bouyer 	pcitag_t pa;
    141   1.14    bouyer 	int reg;
    142   1.14    bouyer {
    143   1.39       mrg 
    144   1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    145   1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    146   1.14    bouyer }
    147   1.14    bouyer 
    148   1.14    bouyer static __inline void
    149   1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    150   1.14    bouyer 	pci_chipset_tag_t pc;
    151   1.14    bouyer 	pcitag_t pa;
    152   1.14    bouyer 	int reg;
    153   1.14    bouyer 	u_int8_t val;
    154   1.14    bouyer {
    155   1.14    bouyer 	pcireg_t pcival;
    156   1.14    bouyer 
    157   1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    158   1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    159   1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    160   1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    161   1.14    bouyer }
    162    1.9    bouyer 
    163   1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    164    1.9    bouyer 
    165  1.184   thorpej void sata_setup_channel __P((struct channel_softc*));
    166  1.184   thorpej 
    167   1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168   1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    169   1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    170    1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    171    1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    172    1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    173    1.9    bouyer 
    174  1.116      fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175  1.116      fvdl void amd7x6_setup_channel __P((struct channel_softc*));
    176   1.53    bouyer 
    177   1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    178  1.197    bouyer void apollo_sata_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    179   1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    180    1.9    bouyer 
    181   1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182   1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    183   1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    184   1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    185   1.41    bouyer 			struct pciide_softc *, int));
    186   1.41    bouyer int  cmd_pci_intr __P((void *));
    187   1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    188  1.161      onoe void cmd680_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189  1.161      onoe void cmd680_setup_channel __P((struct channel_softc*));
    190  1.161      onoe void cmd680_channel_map __P((struct pci_attach_args *,
    191  1.161      onoe 			struct pciide_softc *, int));
    192   1.18  drochner 
    193  1.187   thorpej void cmd3112_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    194  1.187   thorpej void cmd3112_setup_channel __P((struct channel_softc*));
    195  1.187   thorpej 
    196   1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    197   1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    198   1.18  drochner 
    199   1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    200   1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    201  1.182    bouyer void sis96x_setup_channel __P((struct channel_softc*));
    202  1.130      tron static int sis_hostbr_match __P(( struct pci_attach_args *));
    203  1.182    bouyer static int sis_south_match __P(( struct pci_attach_args *));
    204    1.9    bouyer 
    205   1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    206   1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    207   1.41    bouyer int  acer_pci_intr __P((void *));
    208   1.41    bouyer 
    209   1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    210   1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    211  1.138    bouyer void pdc20268_setup_channel __P((struct channel_softc*));
    212   1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    213  1.108    bouyer int  pdc20265_pci_intr __P((void *));
    214  1.191  nakayama static void pdc20262_dma_start __P((void*, int, int));
    215  1.191  nakayama static int  pdc20262_dma_finish __P((void*, int, int, int));
    216   1.30    bouyer 
    217   1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    218   1.59       scw void opti_setup_channel __P((struct channel_softc*));
    219   1.59       scw 
    220   1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    221   1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    222   1.67    bouyer int  hpt_pci_intr __P((void *));
    223   1.67    bouyer 
    224  1.112   tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    225  1.112   tsutsui void acard_setup_channel __P((struct channel_softc*));
    226  1.112   tsutsui int  acard_pci_intr __P((void *));
    227  1.112   tsutsui 
    228  1.149   mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    229  1.149   mycroft void serverworks_setup_channel __P((struct channel_softc*));
    230  1.149   mycroft int  serverworks_pci_intr __P((void *));
    231  1.149   mycroft 
    232  1.146   thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    233  1.146   thorpej void sl82c105_setup_channel __P((struct channel_softc*));
    234  1.117      matt 
    235   1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    236    1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    237    1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    238   1.56    bouyer void pciide_dma_start __P((void*, int, int));
    239    1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    240   1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    241   1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    242    1.9    bouyer 
    243  1.184   thorpej void artisea_chip_map __P((struct pciide_softc*, struct pci_attach_args *));
    244  1.184   thorpej 
    245    1.9    bouyer struct pciide_product_desc {
    246   1.39       mrg 	u_int32_t ide_product;
    247   1.39       mrg 	int ide_flags;
    248   1.39       mrg 	const char *ide_name;
    249   1.41    bouyer 	/* map and setup chip, probe drives */
    250   1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    251    1.9    bouyer };
    252    1.9    bouyer 
    253    1.9    bouyer /* Flags for ide_flags */
    254   1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    255   1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    256    1.9    bouyer 
    257    1.9    bouyer /* Default product description for devices not known from this controller */
    258    1.9    bouyer const struct pciide_product_desc default_product_desc = {
    259   1.39       mrg 	0,
    260   1.39       mrg 	0,
    261   1.39       mrg 	"Generic PCI IDE controller",
    262   1.41    bouyer 	default_chip_map,
    263    1.9    bouyer };
    264    1.1       cgd 
    265    1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    266   1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    267   1.39       mrg 	  0,
    268   1.39       mrg 	  "Intel 82092AA IDE controller",
    269   1.41    bouyer 	  default_chip_map,
    270   1.39       mrg 	},
    271   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    272   1.39       mrg 	  0,
    273   1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    274   1.41    bouyer 	  piix_chip_map,
    275   1.39       mrg 	},
    276   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    277   1.39       mrg 	  0,
    278   1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    279   1.41    bouyer 	  piix_chip_map,
    280   1.39       mrg 	},
    281   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    282   1.39       mrg 	  0,
    283   1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    284   1.41    bouyer 	  piix_chip_map,
    285   1.39       mrg 	},
    286   1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    287   1.85  drochner 	  0,
    288   1.85  drochner 	  "Intel 82440MX IDE controller",
    289   1.85  drochner 	  piix_chip_map
    290   1.85  drochner 	},
    291   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    292   1.42    bouyer 	  0,
    293   1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    294   1.42    bouyer 	  piix_chip_map,
    295   1.42    bouyer 	},
    296   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    297   1.42    bouyer 	  0,
    298   1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    299   1.42    bouyer 	  piix_chip_map,
    300   1.42    bouyer 	},
    301   1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    302   1.93    bouyer 	  0,
    303   1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    304   1.93    bouyer 	  piix_chip_map,
    305   1.93    bouyer 	},
    306  1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    307  1.106    bouyer 	  0,
    308  1.189      kent 	  "Intel 82801BAM IDE Controller (ICH2-M)",
    309  1.142  augustss 	  piix_chip_map,
    310  1.142  augustss 	},
    311  1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    312  1.142  augustss 	  0,
    313  1.189      kent 	  "Intel 82801CA IDE Controller (ICH3)",
    314  1.142  augustss 	  piix_chip_map,
    315  1.142  augustss 	},
    316  1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    317  1.142  augustss 	  0,
    318  1.189      kent 	  "Intel 82801CA IDE Controller (ICH3)",
    319  1.163    bouyer 	  piix_chip_map,
    320  1.163    bouyer 	},
    321  1.163    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    322  1.163    bouyer 	  0,
    323  1.163    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    324  1.106    bouyer 	  piix_chip_map,
    325  1.106    bouyer 	},
    326  1.188      kent 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    327  1.188      kent 	  0,
    328  1.189      kent 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    329  1.188      kent 	  piix_chip_map,
    330  1.188      kent 	},
    331  1.193    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    332  1.193    bouyer 	  0,
    333  1.193    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    334  1.193    bouyer 	  piix_chip_map,
    335  1.193    bouyer 	},
    336  1.184   thorpej 	{ PCI_PRODUCT_INTEL_31244,
    337  1.184   thorpej 	  0,
    338  1.184   thorpej 	  "Intel 31244 Serial ATA Controller",
    339  1.184   thorpej 	  artisea_chip_map,
    340  1.184   thorpej 	},
    341  1.198    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    342  1.198    bouyer 	  0,
    343  1.198    bouyer 	  "Intel 82801EB Serial ATA Controller",
    344  1.198    bouyer 	  artisea_chip_map,
    345  1.198    bouyer 	},
    346   1.39       mrg 	{ 0,
    347   1.39       mrg 	  0,
    348   1.39       mrg 	  NULL,
    349  1.113    bouyer 	  NULL
    350   1.39       mrg 	}
    351    1.9    bouyer };
    352   1.39       mrg 
    353   1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    354   1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    355   1.53    bouyer 	  0,
    356   1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    357  1.116      fvdl 	  amd7x6_chip_map
    358  1.116      fvdl 	},
    359  1.116      fvdl 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    360  1.116      fvdl 	  0,
    361  1.116      fvdl 	  "Advanced Micro Devices AMD766 IDE Controller",
    362  1.116      fvdl 	  amd7x6_chip_map
    363   1.53    bouyer 	},
    364  1.145    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    365  1.145    bouyer 	  0,
    366  1.145    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
    367  1.145    bouyer 	  amd7x6_chip_map
    368  1.145    bouyer 	},
    369  1.155      fvdl 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
    370  1.155      fvdl 	  0,
    371  1.155      fvdl 	  "Advanced Micro Devices AMD8111 IDE Controller",
    372  1.155      fvdl 	  amd7x6_chip_map
    373  1.155      fvdl 	},
    374   1.53    bouyer 	{ 0,
    375   1.53    bouyer 	  0,
    376   1.53    bouyer 	  NULL,
    377  1.113    bouyer 	  NULL
    378   1.53    bouyer 	}
    379   1.53    bouyer };
    380   1.53    bouyer 
    381  1.177   thorpej const struct pciide_product_desc pciide_nvidia_products[] = {
    382  1.177   thorpej 	{ PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
    383  1.177   thorpej 	  0,
    384  1.177   thorpej 	  "NVIDIA nForce IDE Controller",
    385  1.177   thorpej 	  amd7x6_chip_map
    386  1.177   thorpej 	},
    387  1.177   thorpej 	{ PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
    388  1.177   thorpej 	  0,
    389  1.177   thorpej 	  "NVIDIA nForce2 IDE Controller",
    390  1.177   thorpej 	  amd7x6_chip_map
    391  1.177   thorpej 	},
    392  1.177   thorpej 	{ 0,
    393  1.177   thorpej 	  0,
    394  1.177   thorpej 	  NULL,
    395  1.177   thorpej 	  NULL
    396  1.177   thorpej 	}
    397  1.177   thorpej };
    398  1.177   thorpej 
    399    1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    400   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    401   1.41    bouyer 	  0,
    402   1.39       mrg 	  "CMD Technology PCI0640",
    403   1.41    bouyer 	  cmd_chip_map
    404   1.39       mrg 	},
    405   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    406   1.41    bouyer 	  0,
    407   1.39       mrg 	  "CMD Technology PCI0643",
    408   1.70    bouyer 	  cmd0643_9_chip_map,
    409   1.39       mrg 	},
    410   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    411   1.41    bouyer 	  0,
    412   1.39       mrg 	  "CMD Technology PCI0646",
    413   1.70    bouyer 	  cmd0643_9_chip_map,
    414   1.70    bouyer 	},
    415   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    416   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    417   1.70    bouyer 	  "CMD Technology PCI0648",
    418   1.70    bouyer 	  cmd0643_9_chip_map,
    419   1.70    bouyer 	},
    420   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    421   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    422   1.70    bouyer 	  "CMD Technology PCI0649",
    423   1.70    bouyer 	  cmd0643_9_chip_map,
    424   1.39       mrg 	},
    425  1.161      onoe 	{ PCI_PRODUCT_CMDTECH_680,
    426  1.161      onoe 	  IDE_PCI_CLASS_OVERRIDE,
    427  1.161      onoe 	  "Silicon Image 0680",
    428  1.161      onoe 	  cmd680_chip_map,
    429  1.161      onoe 	},
    430  1.187   thorpej 	{ PCI_PRODUCT_CMDTECH_3112,
    431  1.187   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    432  1.187   thorpej 	  "Silicon Image SATALink 3112",
    433  1.187   thorpej 	  cmd3112_chip_map,
    434  1.187   thorpej 	},
    435   1.39       mrg 	{ 0,
    436   1.39       mrg 	  0,
    437   1.39       mrg 	  NULL,
    438  1.113    bouyer 	  NULL
    439   1.39       mrg 	}
    440    1.9    bouyer };
    441    1.9    bouyer 
    442    1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    443   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    444   1.39       mrg 	  0,
    445  1.113    bouyer 	  NULL,
    446   1.41    bouyer 	  apollo_chip_map,
    447   1.39       mrg 	 },
    448   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    449   1.39       mrg 	  0,
    450  1.113    bouyer 	  NULL,
    451   1.41    bouyer 	  apollo_chip_map,
    452   1.39       mrg 	},
    453  1.197    bouyer 	{ PCI_PRODUCT_VIATECH_VT8237_SATA,
    454  1.197    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    455  1.197    bouyer 	  "VIA Technologies VT8237 SATA Controller",
    456  1.197    bouyer 	  apollo_sata_chip_map,
    457  1.197    bouyer 	},
    458   1.39       mrg 	{ 0,
    459   1.39       mrg 	  0,
    460   1.39       mrg 	  NULL,
    461  1.113    bouyer 	  NULL
    462   1.39       mrg 	}
    463   1.18  drochner };
    464   1.18  drochner 
    465   1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    466   1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    467   1.91      matt 	  IDE_16BIT_IOSPACE,
    468   1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    469   1.41    bouyer 	  cy693_chip_map,
    470   1.39       mrg 	},
    471   1.39       mrg 	{ 0,
    472   1.39       mrg 	  0,
    473   1.39       mrg 	  NULL,
    474  1.113    bouyer 	  NULL
    475   1.39       mrg 	}
    476   1.18  drochner };
    477   1.18  drochner 
    478   1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    479   1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    480   1.39       mrg 	  0,
    481  1.182    bouyer 	  NULL,
    482   1.41    bouyer 	  sis_chip_map,
    483   1.39       mrg 	},
    484   1.39       mrg 	{ 0,
    485   1.39       mrg 	  0,
    486   1.39       mrg 	  NULL,
    487  1.113    bouyer 	  NULL
    488   1.39       mrg 	}
    489    1.9    bouyer };
    490    1.9    bouyer 
    491   1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    492   1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    493   1.39       mrg 	  0,
    494   1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    495   1.41    bouyer 	  acer_chip_map,
    496   1.39       mrg 	},
    497   1.39       mrg 	{ 0,
    498   1.39       mrg 	  0,
    499   1.41    bouyer 	  NULL,
    500  1.113    bouyer 	  NULL
    501   1.41    bouyer 	}
    502   1.41    bouyer };
    503   1.41    bouyer 
    504   1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    505   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    506   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    507   1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    508   1.41    bouyer 	  pdc202xx_chip_map,
    509   1.41    bouyer 	},
    510   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    511   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    512   1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    513   1.74     enami 	  pdc202xx_chip_map,
    514   1.74     enami 	},
    515   1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    516   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    517   1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    518   1.86     enami 	  pdc202xx_chip_map,
    519   1.86     enami 	},
    520   1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    521   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    522   1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    523   1.41    bouyer 	  pdc202xx_chip_map,
    524   1.41    bouyer 	},
    525  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    526  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    527  1.138    bouyer 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    528  1.138    bouyer 	  pdc202xx_chip_map,
    529  1.138    bouyer 	},
    530  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    531  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    532  1.138    bouyer 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    533  1.138    bouyer 	  pdc202xx_chip_map,
    534  1.138    bouyer 	},
    535  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    536  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    537  1.138    bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    538  1.138    bouyer 	  pdc202xx_chip_map,
    539  1.138    bouyer 	},
    540  1.165    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2,
    541  1.165    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    542  1.165    bouyer 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
    543  1.165    bouyer 	  pdc202xx_chip_map,
    544  1.165    bouyer 	},
    545  1.179   thorpej 	{ PCI_PRODUCT_PROMISE_MBULTRA133,
    546  1.179   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    547  1.179   thorpej 	  "Promise Ultra133/ATA Bus Master IDE Accelerator (MB)",
    548  1.179   thorpej 	  pdc202xx_chip_map,
    549  1.179   thorpej 	},
    550  1.165    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
    551  1.165    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    552  1.165    bouyer 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    553  1.176      matt 	  pdc202xx_chip_map,
    554  1.176      matt 	},
    555  1.179   thorpej 	{ PCI_PRODUCT_PROMISE_FASTTRAK133LITE,
    556  1.179   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    557  1.179   thorpej 	  "Promise Fasttrak133 Lite Bus Master IDE Accelerator",
    558  1.179   thorpej 	  pdc202xx_chip_map,
    559  1.179   thorpej 	},
    560  1.176      matt 	{ PCI_PRODUCT_PROMISE_SATA150TX2PLUS,
    561  1.176      matt 	  IDE_PCI_CLASS_OVERRIDE,
    562  1.176      matt 	  "Promise Serial ATA/150 TX2plus Bus Master IDE Accelerator",
    563  1.165    bouyer 	  pdc202xx_chip_map,
    564  1.165    bouyer 	},
    565   1.41    bouyer 	{ 0,
    566   1.39       mrg 	  0,
    567   1.39       mrg 	  NULL,
    568  1.113    bouyer 	  NULL
    569   1.39       mrg 	}
    570   1.30    bouyer };
    571   1.30    bouyer 
    572   1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    573   1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    574   1.59       scw 	  0,
    575   1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    576   1.59       scw 	  opti_chip_map,
    577   1.59       scw 	},
    578   1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    579   1.59       scw 	  0,
    580   1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    581   1.59       scw 	  opti_chip_map,
    582   1.59       scw 	},
    583   1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    584   1.59       scw 	  0,
    585   1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    586   1.59       scw 	  opti_chip_map,
    587   1.59       scw 	},
    588   1.59       scw 	{ 0,
    589   1.59       scw 	  0,
    590   1.59       scw 	  NULL,
    591  1.113    bouyer 	  NULL
    592   1.59       scw 	}
    593   1.59       scw };
    594   1.59       scw 
    595   1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    596   1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    597   1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    598  1.114    bouyer 	  NULL,
    599   1.67    bouyer 	  hpt_chip_map,
    600   1.67    bouyer 	},
    601  1.166    bouyer 	{ PCI_PRODUCT_TRIONES_HPT372,
    602  1.166    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    603  1.166    bouyer 	  NULL,
    604  1.166    bouyer 	  hpt_chip_map
    605  1.166    bouyer 	},
    606  1.153    bouyer 	{ PCI_PRODUCT_TRIONES_HPT374,
    607  1.153    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    608  1.153    bouyer 	  NULL,
    609  1.153    bouyer 	  hpt_chip_map
    610  1.153    bouyer 	},
    611   1.67    bouyer 	{ 0,
    612   1.67    bouyer 	  0,
    613   1.67    bouyer 	  NULL,
    614  1.113    bouyer 	  NULL
    615   1.67    bouyer 	}
    616   1.67    bouyer };
    617   1.67    bouyer 
    618  1.112   tsutsui const struct pciide_product_desc pciide_acard_products[] =  {
    619  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP850U,
    620  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    621  1.112   tsutsui 	  "Acard ATP850U Ultra33 IDE Controller",
    622  1.112   tsutsui 	  acard_chip_map,
    623  1.112   tsutsui 	},
    624  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860,
    625  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    626  1.112   tsutsui 	  "Acard ATP860 Ultra66 IDE Controller",
    627  1.112   tsutsui 	  acard_chip_map,
    628  1.112   tsutsui 	},
    629  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860A,
    630  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    631  1.112   tsutsui 	  "Acard ATP860-A Ultra66 IDE Controller",
    632  1.112   tsutsui 	  acard_chip_map,
    633  1.112   tsutsui 	},
    634  1.112   tsutsui 	{ 0,
    635  1.112   tsutsui 	  0,
    636  1.112   tsutsui 	  NULL,
    637  1.113    bouyer 	  NULL
    638  1.112   tsutsui 	}
    639  1.112   tsutsui };
    640  1.112   tsutsui 
    641  1.117      matt const struct pciide_product_desc pciide_serverworks_products[] =  {
    642  1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    643  1.149   mycroft 	  0,
    644  1.149   mycroft 	  "ServerWorks OSB4 IDE Controller",
    645  1.149   mycroft 	  serverworks_chip_map,
    646  1.149   mycroft 	},
    647  1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    648  1.117      matt 	  0,
    649  1.149   mycroft 	  "ServerWorks CSB5 IDE Controller",
    650  1.149   mycroft 	  serverworks_chip_map,
    651  1.117      matt 	},
    652  1.181     enami 	{ PCI_PRODUCT_SERVERWORKS_CSB6_IDE,
    653  1.181     enami 	  0,
    654  1.181     enami 	  "ServerWorks CSB6 RAID/IDE Controller",
    655  1.181     enami 	  serverworks_chip_map,
    656  1.181     enami 	},
    657  1.117      matt 	{ 0,
    658  1.117      matt 	  0,
    659  1.117      matt 	  NULL,
    660  1.117      matt 	}
    661  1.117      matt };
    662  1.117      matt 
    663  1.146   thorpej const struct pciide_product_desc pciide_symphony_products[] = {
    664  1.146   thorpej 	{ PCI_PRODUCT_SYMPHONY_82C105,
    665  1.146   thorpej 	  0,
    666  1.146   thorpej 	  "Symphony Labs 82C105 IDE controller",
    667  1.146   thorpej 	  sl82c105_chip_map,
    668  1.146   thorpej 	},
    669  1.146   thorpej 	{ 0,
    670  1.146   thorpej 	  0,
    671  1.146   thorpej 	  NULL,
    672  1.146   thorpej 	}
    673  1.146   thorpej };
    674  1.146   thorpej 
    675  1.117      matt const struct pciide_product_desc pciide_winbond_products[] =  {
    676  1.117      matt 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    677  1.117      matt 	  0,
    678  1.117      matt 	  "Winbond W83C553F IDE controller",
    679  1.146   thorpej 	  sl82c105_chip_map,
    680  1.117      matt 	},
    681  1.117      matt 	{ 0,
    682  1.117      matt 	  0,
    683  1.117      matt 	  NULL,
    684  1.117      matt 	}
    685  1.117      matt };
    686  1.117      matt 
    687    1.9    bouyer struct pciide_vendor_desc {
    688   1.39       mrg 	u_int32_t ide_vendor;
    689   1.39       mrg 	const struct pciide_product_desc *ide_products;
    690    1.9    bouyer };
    691    1.9    bouyer 
    692    1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    693   1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    694   1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    695   1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    696   1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    697   1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    698   1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    699   1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    700   1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    701   1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    702   1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    703  1.112   tsutsui 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    704  1.117      matt 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    705  1.146   thorpej 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    706  1.117      matt 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    707  1.177   thorpej 	{ PCI_VENDOR_NVIDIA, pciide_nvidia_products },
    708   1.39       mrg 	{ 0, NULL }
    709    1.1       cgd };
    710    1.1       cgd 
    711   1.13    bouyer /* options passed via the 'flags' config keyword */
    712  1.132   thorpej #define	PCIIDE_OPTIONS_DMA	0x01
    713  1.132   thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
    714   1.13    bouyer 
    715    1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    716    1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    717    1.1       cgd 
    718  1.172   thorpej CFATTACH_DECL(pciide, sizeof(struct pciide_softc),
    719  1.173   thorpej     pciide_match, pciide_attach, NULL, NULL);
    720  1.172   thorpej 
    721   1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    722   1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    723   1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    724   1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    725   1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    726   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    727   1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    728   1.41    bouyer 	    struct pci_attach_args *));
    729   1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    730   1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    731   1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    732   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    733   1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    734   1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    735   1.28    bouyer 	    struct pciide_channel *, int, int));
    736    1.1       cgd int	pciide_compat_intr __P((void *));
    737    1.1       cgd int	pciide_pci_intr __P((void *));
    738    1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    739    1.1       cgd 
    740   1.39       mrg const struct pciide_product_desc *
    741    1.9    bouyer pciide_lookup_product(id)
    742   1.39       mrg 	u_int32_t id;
    743    1.9    bouyer {
    744   1.39       mrg 	const struct pciide_product_desc *pp;
    745   1.39       mrg 	const struct pciide_vendor_desc *vp;
    746    1.9    bouyer 
    747   1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    748   1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    749   1.39       mrg 			break;
    750    1.9    bouyer 
    751   1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    752   1.39       mrg 		return NULL;
    753    1.9    bouyer 
    754  1.113    bouyer 	for (; pp->chip_map != NULL; pp++)
    755   1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    756   1.39       mrg 			break;
    757    1.9    bouyer 
    758  1.113    bouyer 	if (pp->chip_map == NULL)
    759   1.39       mrg 		return NULL;
    760   1.39       mrg 	return pp;
    761    1.9    bouyer }
    762    1.6       cgd 
    763    1.1       cgd int
    764    1.1       cgd pciide_match(parent, match, aux)
    765    1.1       cgd 	struct device *parent;
    766    1.1       cgd 	struct cfdata *match;
    767    1.1       cgd 	void *aux;
    768    1.1       cgd {
    769    1.1       cgd 	struct pci_attach_args *pa = aux;
    770   1.41    bouyer 	const struct pciide_product_desc *pp;
    771    1.1       cgd 
    772    1.1       cgd 	/*
    773    1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    774    1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    775    1.1       cgd 	 * work in a standardized way...
    776    1.1       cgd 	 */
    777    1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    778    1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    779    1.1       cgd 		return (1);
    780    1.1       cgd 	}
    781    1.1       cgd 
    782   1.41    bouyer 	/*
    783   1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    784   1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    785   1.41    bouyer 	 */
    786   1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    787  1.181     enami 	if (pp != NULL && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    788   1.41    bouyer 		return (1);
    789   1.41    bouyer 	}
    790   1.41    bouyer 
    791    1.1       cgd 	return (0);
    792    1.1       cgd }
    793    1.1       cgd 
    794    1.1       cgd void
    795    1.1       cgd pciide_attach(parent, self, aux)
    796    1.1       cgd 	struct device *parent, *self;
    797    1.1       cgd 	void *aux;
    798    1.1       cgd {
    799    1.1       cgd 	struct pci_attach_args *pa = aux;
    800    1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    801    1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    802    1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    803   1.41    bouyer 	pcireg_t csr;
    804    1.1       cgd 	char devinfo[256];
    805   1.57   thorpej 	const char *displaydev;
    806    1.1       cgd 
    807  1.192   thorpej 	aprint_naive(": disk controller\n");
    808  1.192   thorpej 
    809  1.177   thorpej 	sc->sc_pci_vendor = PCI_VENDOR(pa->pa_id);
    810   1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    811    1.9    bouyer 	if (sc->sc_pp == NULL) {
    812    1.9    bouyer 		sc->sc_pp = &default_product_desc;
    813    1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    814   1.57   thorpej 		displaydev = devinfo;
    815   1.57   thorpej 	} else
    816   1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    817   1.57   thorpej 
    818  1.113    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    819  1.113    bouyer 	if (displaydev)
    820  1.192   thorpej 		aprint_normal(": %s (rev. 0x%02x)\n", displaydev,
    821  1.113    bouyer 		    PCI_REVISION(pa->pa_class));
    822   1.57   thorpej 
    823   1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    824   1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    825  1.187   thorpej 
    826  1.187   thorpej 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    827  1.187   thorpej 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    828  1.187   thorpej 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    829  1.187   thorpej 
    830   1.41    bouyer #ifdef WDCDEBUG
    831   1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    832   1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    833   1.41    bouyer #endif
    834   1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    835    1.1       cgd 
    836   1.16    bouyer 	if (sc->sc_dma_ok) {
    837   1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    838   1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    839   1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    840   1.16    bouyer 	}
    841    1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    842    1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    843    1.5       cgd }
    844    1.5       cgd 
    845  1.169    bouyer /* tell whether the chip is enabled or not */
    846   1.41    bouyer int
    847   1.41    bouyer pciide_chipen(sc, pa)
    848   1.41    bouyer 	struct pciide_softc *sc;
    849   1.41    bouyer 	struct pci_attach_args *pa;
    850   1.41    bouyer {
    851   1.41    bouyer 	pcireg_t csr;
    852   1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    853   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    854   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    855  1.192   thorpej 		aprint_normal("%s: device disabled (at %s)\n",
    856   1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    857   1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    858   1.41    bouyer 		  "device" : "bridge");
    859   1.41    bouyer 		return 0;
    860   1.41    bouyer 	}
    861   1.41    bouyer 	return 1;
    862   1.41    bouyer }
    863   1.41    bouyer 
    864    1.5       cgd int
    865   1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    866    1.5       cgd 	struct pci_attach_args *pa;
    867   1.18  drochner 	struct pciide_channel *cp;
    868   1.18  drochner 	int compatchan;
    869   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    870    1.5       cgd {
    871   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    872   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    873    1.5       cgd 
    874    1.5       cgd 	cp->compat = 1;
    875   1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    876   1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    877    1.5       cgd 
    878    1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    879   1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    880    1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    881  1.192   thorpej 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    882   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    883   1.43    bouyer 		return (0);
    884    1.5       cgd 	}
    885    1.5       cgd 
    886    1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    887   1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    888    1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    889  1.192   thorpej 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    890   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    891    1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    892    1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    893   1.43    bouyer 		return (0);
    894    1.5       cgd 	}
    895    1.5       cgd 
    896   1.43    bouyer 	return (1);
    897    1.5       cgd }
    898    1.5       cgd 
    899    1.9    bouyer int
    900   1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    901   1.28    bouyer 	struct pci_attach_args * pa;
    902   1.18  drochner 	struct pciide_channel *cp;
    903   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    904   1.41    bouyer 	int (*pci_intr) __P((void *));
    905    1.9    bouyer {
    906   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    907   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    908   1.29    bouyer 	const char *intrstr;
    909   1.29    bouyer 	pci_intr_handle_t intrhandle;
    910    1.9    bouyer 
    911    1.9    bouyer 	cp->compat = 0;
    912    1.9    bouyer 
    913   1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    914   1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    915  1.192   thorpej 			aprint_error("%s: couldn't map native-PCI interrupt\n",
    916   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    917   1.29    bouyer 			return 0;
    918   1.29    bouyer 		}
    919   1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    920   1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    921   1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    922   1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    923  1.192   thorpej 			aprint_normal("%s: using %s for native-PCI interrupt\n",
    924   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    925   1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    926   1.29    bouyer 		} else {
    927  1.192   thorpej 			aprint_error(
    928  1.192   thorpej 			    "%s: couldn't establish native-PCI interrupt",
    929   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    930   1.29    bouyer 			if (intrstr != NULL)
    931  1.192   thorpej 				aprint_normal(" at %s", intrstr);
    932  1.192   thorpej 			aprint_normal("\n");
    933   1.29    bouyer 			return 0;
    934   1.29    bouyer 		}
    935   1.18  drochner 	}
    936   1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    937   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    938   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    939   1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    940  1.192   thorpej 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    941   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    942   1.18  drochner 		return 0;
    943    1.9    bouyer 	}
    944    1.9    bouyer 
    945   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    946   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    947  1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    948  1.192   thorpej 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    949   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    950   1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    951  1.105    bouyer 		return 0;
    952  1.105    bouyer 	}
    953  1.105    bouyer 	/*
    954  1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    955  1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    956  1.162       wiz 	 * code a handle for only one byte at the right offset.
    957  1.105    bouyer 	 */
    958  1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    959  1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    960  1.192   thorpej 		aprint_error("%s: unable to subregion %s channel ctl regs\n",
    961  1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    962  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    963  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    964   1.18  drochner 		return 0;
    965    1.9    bouyer 	}
    966   1.18  drochner 	return (1);
    967    1.9    bouyer }
    968    1.9    bouyer 
    969   1.41    bouyer void
    970   1.41    bouyer pciide_mapreg_dma(sc, pa)
    971   1.41    bouyer 	struct pciide_softc *sc;
    972   1.41    bouyer 	struct pci_attach_args *pa;
    973   1.41    bouyer {
    974   1.63   thorpej 	pcireg_t maptype;
    975   1.89      matt 	bus_addr_t addr;
    976   1.63   thorpej 
    977   1.41    bouyer 	/*
    978   1.41    bouyer 	 * Map DMA registers
    979   1.41    bouyer 	 *
    980   1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    981   1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    982   1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    983   1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    984   1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    985   1.41    bouyer 	 * could be mapped.
    986   1.41    bouyer 	 *
    987   1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    988   1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    989   1.41    bouyer 	 * XXX space," some controllers (at least the United
    990   1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    991   1.41    bouyer 	 */
    992   1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    993   1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    994   1.63   thorpej 
    995   1.63   thorpej 	switch (maptype) {
    996   1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    997   1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    998   1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    999   1.89      matt 		    &addr, NULL, NULL) == 0);
   1000   1.89      matt 		if (sc->sc_dma_ok == 0) {
   1001  1.192   thorpej 			aprint_normal(
   1002  1.192   thorpej 			    ", but unused (couldn't query registers)");
   1003   1.89      matt 			break;
   1004   1.89      matt 		}
   1005   1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
   1006   1.91      matt 		    && addr >= 0x10000) {
   1007   1.89      matt 			sc->sc_dma_ok = 0;
   1008  1.192   thorpej 			aprint_normal(
   1009  1.192   thorpej 			    ", but unused (registers at unsafe address "
   1010  1.132   thorpej 			    "%#lx)", (unsigned long)addr);
   1011   1.89      matt 			break;
   1012   1.89      matt 		}
   1013   1.89      matt 		/* FALLTHROUGH */
   1014   1.89      matt 
   1015   1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
   1016   1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
   1017   1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
   1018   1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
   1019   1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
   1020   1.63   thorpej 		if (sc->sc_dma_ok == 0) {
   1021  1.192   thorpej 			aprint_normal(", but unused (couldn't map registers)");
   1022   1.63   thorpej 		} else {
   1023   1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
   1024   1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
   1025   1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
   1026   1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
   1027   1.63   thorpej 		}
   1028  1.132   thorpej 
   1029  1.132   thorpej 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1030  1.132   thorpej 		    PCIIDE_OPTIONS_NODMA) {
   1031  1.192   thorpej 			aprint_normal(
   1032  1.192   thorpej 			    ", but unused (forced off by config file)");
   1033  1.132   thorpej 			sc->sc_dma_ok = 0;
   1034  1.132   thorpej 		}
   1035   1.65   thorpej 		break;
   1036   1.63   thorpej 
   1037   1.63   thorpej 	default:
   1038   1.63   thorpej 		sc->sc_dma_ok = 0;
   1039  1.192   thorpej 		aprint_normal(
   1040  1.192   thorpej 		    ", but unsupported register maptype (0x%x)", maptype);
   1041   1.41    bouyer 	}
   1042   1.41    bouyer }
   1043   1.63   thorpej 
   1044    1.9    bouyer int
   1045    1.9    bouyer pciide_compat_intr(arg)
   1046    1.9    bouyer 	void *arg;
   1047    1.9    bouyer {
   1048   1.19  drochner 	struct pciide_channel *cp = arg;
   1049    1.9    bouyer 
   1050    1.9    bouyer #ifdef DIAGNOSTIC
   1051    1.9    bouyer 	/* should only be called for a compat channel */
   1052    1.9    bouyer 	if (cp->compat == 0)
   1053  1.170    provos 		panic("pciide compat intr called for non-compat chan %p", cp);
   1054    1.9    bouyer #endif
   1055   1.19  drochner 	return (wdcintr(&cp->wdc_channel));
   1056    1.9    bouyer }
   1057    1.9    bouyer 
   1058    1.9    bouyer int
   1059    1.9    bouyer pciide_pci_intr(arg)
   1060    1.9    bouyer 	void *arg;
   1061    1.9    bouyer {
   1062    1.9    bouyer 	struct pciide_softc *sc = arg;
   1063    1.9    bouyer 	struct pciide_channel *cp;
   1064    1.9    bouyer 	struct channel_softc *wdc_cp;
   1065    1.9    bouyer 	int i, rv, crv;
   1066    1.9    bouyer 
   1067    1.9    bouyer 	rv = 0;
   1068   1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   1069    1.9    bouyer 		cp = &sc->pciide_channels[i];
   1070   1.18  drochner 		wdc_cp = &cp->wdc_channel;
   1071    1.9    bouyer 
   1072    1.9    bouyer 		/* If a compat channel skip. */
   1073    1.9    bouyer 		if (cp->compat)
   1074    1.9    bouyer 			continue;
   1075    1.9    bouyer 		/* if this channel not waiting for intr, skip */
   1076    1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
   1077    1.9    bouyer 			continue;
   1078    1.9    bouyer 
   1079    1.9    bouyer 		crv = wdcintr(wdc_cp);
   1080    1.9    bouyer 		if (crv == 0)
   1081    1.9    bouyer 			;		/* leave rv alone */
   1082    1.9    bouyer 		else if (crv == 1)
   1083    1.9    bouyer 			rv = 1;		/* claim the intr */
   1084    1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
   1085    1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
   1086    1.9    bouyer 	}
   1087    1.9    bouyer 	return (rv);
   1088    1.9    bouyer }
   1089    1.9    bouyer 
   1090   1.28    bouyer void
   1091   1.28    bouyer pciide_channel_dma_setup(cp)
   1092   1.28    bouyer 	struct pciide_channel *cp;
   1093   1.28    bouyer {
   1094   1.28    bouyer 	int drive;
   1095   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1096   1.28    bouyer 	struct ata_drive_datas *drvp;
   1097   1.28    bouyer 
   1098   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1099   1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
   1100   1.28    bouyer 		/* If no drive, skip */
   1101   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1102   1.28    bouyer 			continue;
   1103   1.28    bouyer 		/* setup DMA if needed */
   1104   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1105   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1106   1.28    bouyer 		    sc->sc_dma_ok == 0) {
   1107   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1108   1.28    bouyer 			continue;
   1109   1.28    bouyer 		}
   1110   1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
   1111   1.28    bouyer 		    != 0) {
   1112   1.28    bouyer 			/* Abort DMA setup */
   1113   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1114   1.28    bouyer 			continue;
   1115   1.28    bouyer 		}
   1116   1.28    bouyer 	}
   1117   1.28    bouyer }
   1118   1.28    bouyer 
   1119   1.18  drochner int
   1120   1.18  drochner pciide_dma_table_setup(sc, channel, drive)
   1121    1.9    bouyer 	struct pciide_softc *sc;
   1122   1.18  drochner 	int channel, drive;
   1123    1.9    bouyer {
   1124   1.18  drochner 	bus_dma_segment_t seg;
   1125   1.18  drochner 	int error, rseg;
   1126   1.18  drochner 	const bus_size_t dma_table_size =
   1127   1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1128   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1129   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1130   1.18  drochner 
   1131   1.28    bouyer 	/* If table was already allocated, just return */
   1132   1.28    bouyer 	if (dma_maps->dma_table)
   1133   1.28    bouyer 		return 0;
   1134   1.28    bouyer 
   1135   1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1136   1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1137   1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1138   1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1139  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1140  1.190  christos 		    "allocate", drive, error);
   1141   1.18  drochner 		return error;
   1142   1.18  drochner 	}
   1143   1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1144   1.18  drochner 	    dma_table_size,
   1145   1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1146   1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1147  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1148  1.190  christos 		    "map", drive, error);
   1149   1.18  drochner 		return error;
   1150   1.18  drochner 	}
   1151   1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1152   1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1153   1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1154   1.18  drochner 	/* Create and load table DMA map for this disk */
   1155   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1156   1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1157   1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1158  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1159  1.190  christos 		    "create", drive, error);
   1160   1.18  drochner 		return error;
   1161   1.18  drochner 	}
   1162   1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1163   1.18  drochner 	    dma_maps->dmamap_table,
   1164   1.18  drochner 	    dma_maps->dma_table,
   1165   1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1166  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1167  1.190  christos 		    "load", drive, error);
   1168   1.18  drochner 		return error;
   1169   1.18  drochner 	}
   1170   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1171   1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1172   1.96      fvdl 	    DEBUG_PROBE);
   1173   1.18  drochner 	/* Create a xfer DMA map for this drive */
   1174   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1175  1.187   thorpej 	    NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
   1176   1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1177   1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1178  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1179  1.190  christos 		    "create xfer", drive, error);
   1180   1.18  drochner 		return error;
   1181   1.18  drochner 	}
   1182   1.18  drochner 	return 0;
   1183    1.9    bouyer }
   1184    1.9    bouyer 
   1185   1.18  drochner int
   1186   1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1187   1.18  drochner 	void *v;
   1188   1.18  drochner 	int channel, drive;
   1189   1.18  drochner 	void *databuf;
   1190   1.18  drochner 	size_t datalen;
   1191   1.18  drochner 	int flags;
   1192    1.9    bouyer {
   1193   1.18  drochner 	struct pciide_softc *sc = v;
   1194   1.18  drochner 	int error, seg;
   1195   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1196   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1197   1.18  drochner 
   1198   1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1199   1.18  drochner 	    dma_maps->dmamap_xfer,
   1200  1.122   thorpej 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1201  1.122   thorpej 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1202   1.18  drochner 	if (error) {
   1203  1.190  christos 		printf(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1204  1.190  christos 		    "load xfer", drive, error);
   1205   1.18  drochner 		return error;
   1206   1.18  drochner 	}
   1207    1.9    bouyer 
   1208   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1209   1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1210   1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1211   1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1212    1.9    bouyer 
   1213   1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1214   1.18  drochner #ifdef DIAGNOSTIC
   1215   1.18  drochner 		/* A segment must not cross a 64k boundary */
   1216   1.18  drochner 		{
   1217   1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1218   1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1219   1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1220   1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1221   1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1222   1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1223   1.18  drochner 			    seg, phys, len);
   1224   1.18  drochner 			panic("pciide_dma: buf align");
   1225    1.9    bouyer 		}
   1226    1.9    bouyer 		}
   1227   1.18  drochner #endif
   1228   1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1229   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1230   1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1231   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1232   1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1233   1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1234   1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1235   1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1236   1.18  drochner 
   1237    1.9    bouyer 	}
   1238   1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1239   1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1240    1.9    bouyer 
   1241   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1242   1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1243   1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1244    1.9    bouyer 
   1245   1.18  drochner 	/* Maps are ready. Start DMA function */
   1246   1.18  drochner #ifdef DIAGNOSTIC
   1247   1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1248   1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1249   1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1250   1.18  drochner 		panic("pciide_dma_init: table align");
   1251   1.18  drochner 	}
   1252   1.18  drochner #endif
   1253   1.18  drochner 
   1254   1.18  drochner 	/* Clear status bits */
   1255   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1256   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1257   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1258   1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1259   1.18  drochner 	/* Write table addr */
   1260   1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1261   1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1262   1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1263   1.18  drochner 	/* set read/write */
   1264   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1265   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1266   1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1267   1.56    bouyer 	/* remember flags */
   1268   1.56    bouyer 	dma_maps->dma_flags = flags;
   1269   1.18  drochner 	return 0;
   1270   1.18  drochner }
   1271   1.18  drochner 
   1272   1.18  drochner void
   1273   1.56    bouyer pciide_dma_start(v, channel, drive)
   1274   1.18  drochner 	void *v;
   1275   1.56    bouyer 	int channel, drive;
   1276   1.18  drochner {
   1277   1.18  drochner 	struct pciide_softc *sc = v;
   1278   1.18  drochner 
   1279   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1280   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1281   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1282   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1283   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1284   1.18  drochner }
   1285   1.18  drochner 
   1286   1.18  drochner int
   1287   1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1288   1.18  drochner 	void *v;
   1289   1.18  drochner 	int channel, drive;
   1290   1.56    bouyer 	int force;
   1291   1.18  drochner {
   1292   1.18  drochner 	struct pciide_softc *sc = v;
   1293   1.18  drochner 	u_int8_t status;
   1294   1.56    bouyer 	int error = 0;
   1295   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1296   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1297   1.18  drochner 
   1298   1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1299   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1300   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1301   1.18  drochner 	    DEBUG_XFERS);
   1302   1.18  drochner 
   1303   1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1304   1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1305   1.56    bouyer 
   1306   1.18  drochner 	/* stop DMA channel */
   1307   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1308   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1309   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1310   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1311   1.18  drochner 
   1312   1.56    bouyer 	/* Unload the map of the data buffer */
   1313   1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1314   1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1315   1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1316   1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1317   1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1318   1.56    bouyer 
   1319   1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1320   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1321   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1322   1.56    bouyer 		error |= WDC_DMAST_ERR;
   1323   1.18  drochner 	}
   1324   1.18  drochner 
   1325   1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1326   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1327   1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1328   1.18  drochner 		    drive, status);
   1329   1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1330   1.18  drochner 	}
   1331   1.18  drochner 
   1332   1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1333   1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1334   1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1335   1.18  drochner 	}
   1336   1.56    bouyer 	return error;
   1337   1.18  drochner }
   1338   1.18  drochner 
   1339   1.67    bouyer void
   1340   1.67    bouyer pciide_irqack(chp)
   1341   1.67    bouyer 	struct channel_softc *chp;
   1342   1.67    bouyer {
   1343   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1344   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1345   1.67    bouyer 
   1346   1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1347   1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1348   1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1349   1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1350   1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1351   1.67    bouyer }
   1352   1.67    bouyer 
   1353   1.41    bouyer /* some common code used by several chip_map */
   1354   1.41    bouyer int
   1355   1.41    bouyer pciide_chansetup(sc, channel, interface)
   1356   1.41    bouyer 	struct pciide_softc *sc;
   1357   1.41    bouyer 	int channel;
   1358   1.41    bouyer 	pcireg_t interface;
   1359   1.41    bouyer {
   1360   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1361   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1362   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1363   1.41    bouyer 	cp->wdc_channel.channel = channel;
   1364   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1365   1.41    bouyer 	cp->wdc_channel.ch_queue =
   1366   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1367   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1368  1.192   thorpej 		aprint_error("%s %s channel: "
   1369   1.41    bouyer 		    "can't allocate memory for command queue",
   1370   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1371   1.41    bouyer 		return 0;
   1372   1.41    bouyer 	}
   1373  1.192   thorpej 	aprint_normal("%s: %s channel %s to %s mode\n",
   1374   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1375   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1376   1.41    bouyer 	    "configured" : "wired",
   1377   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1378   1.41    bouyer 	    "native-PCI" : "compatibility");
   1379   1.41    bouyer 	return 1;
   1380   1.41    bouyer }
   1381   1.41    bouyer 
   1382   1.18  drochner /* some common code used by several chip channel_map */
   1383   1.18  drochner void
   1384   1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1385   1.18  drochner 	struct pci_attach_args *pa;
   1386   1.18  drochner 	struct pciide_channel *cp;
   1387   1.41    bouyer 	pcireg_t interface;
   1388   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1389   1.41    bouyer 	int (*pci_intr) __P((void *));
   1390   1.18  drochner {
   1391   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1392   1.18  drochner 
   1393   1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1394   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1395   1.41    bouyer 		    pci_intr);
   1396   1.41    bouyer 	else
   1397   1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1398   1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1399   1.41    bouyer 
   1400   1.18  drochner 	if (cp->hw_ok == 0)
   1401   1.18  drochner 		return;
   1402   1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1403   1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1404   1.18  drochner 	wdcattach(wdc_cp);
   1405   1.18  drochner }
   1406   1.18  drochner 
   1407   1.18  drochner /*
   1408   1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1409   1.18  drochner  * if channel can be disabled, 0 if not
   1410   1.18  drochner  */
   1411   1.18  drochner int
   1412   1.60  gmcgarry pciide_chan_candisable(cp)
   1413   1.18  drochner 	struct pciide_channel *cp;
   1414   1.18  drochner {
   1415   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1416   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1417   1.18  drochner 
   1418   1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1419   1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1420  1.192   thorpej 		aprint_normal("%s: disabling %s channel (no drives)\n",
   1421   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1422   1.18  drochner 		cp->hw_ok = 0;
   1423   1.18  drochner 		return 1;
   1424   1.18  drochner 	}
   1425   1.18  drochner 	return 0;
   1426   1.18  drochner }
   1427   1.18  drochner 
   1428   1.18  drochner /*
   1429   1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1430   1.18  drochner  * Set hw_ok=0 on failure
   1431   1.18  drochner  */
   1432   1.18  drochner void
   1433   1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1434    1.5       cgd 	struct pci_attach_args *pa;
   1435   1.18  drochner 	struct pciide_channel *cp;
   1436   1.18  drochner 	int compatchan, interface;
   1437   1.18  drochner {
   1438   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1439   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1440   1.18  drochner 
   1441   1.18  drochner 	if (cp->hw_ok == 0)
   1442   1.18  drochner 		return;
   1443   1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1444   1.18  drochner 		return;
   1445   1.18  drochner 
   1446  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1447   1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1448   1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1449   1.18  drochner 	if (cp->ih == NULL) {
   1450  1.119    simonb #endif
   1451  1.192   thorpej 		aprint_error("%s: no compatibility interrupt for use by %s "
   1452   1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1453   1.18  drochner 		cp->hw_ok = 0;
   1454  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1455   1.18  drochner 	}
   1456  1.119    simonb #endif
   1457   1.18  drochner }
   1458   1.18  drochner 
   1459   1.18  drochner void
   1460   1.28    bouyer pciide_print_modes(cp)
   1461   1.28    bouyer 	struct pciide_channel *cp;
   1462   1.18  drochner {
   1463   1.90  wrstuden 	wdc_print_modes(&cp->wdc_channel);
   1464   1.18  drochner }
   1465   1.18  drochner 
   1466   1.18  drochner void
   1467   1.41    bouyer default_chip_map(sc, pa)
   1468   1.18  drochner 	struct pciide_softc *sc;
   1469   1.41    bouyer 	struct pci_attach_args *pa;
   1470   1.18  drochner {
   1471   1.41    bouyer 	struct pciide_channel *cp;
   1472   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1473   1.41    bouyer 	pcireg_t csr;
   1474   1.41    bouyer 	int channel, drive;
   1475   1.41    bouyer 	struct ata_drive_datas *drvp;
   1476   1.41    bouyer 	u_int8_t idedma_ctl;
   1477   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1478   1.41    bouyer 	char *failreason;
   1479   1.41    bouyer 
   1480   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1481   1.41    bouyer 		return;
   1482   1.41    bouyer 
   1483   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1484  1.192   thorpej 		aprint_normal("%s: bus-master DMA support present",
   1485   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1486   1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1487   1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1488   1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1489  1.192   thorpej 			aprint_normal(", but unused (no driver support)");
   1490   1.41    bouyer 			sc->sc_dma_ok = 0;
   1491   1.41    bouyer 		} else {
   1492   1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1493  1.132   thorpej 			if (sc->sc_dma_ok != 0)
   1494  1.192   thorpej 				aprint_normal(", used without full driver "
   1495  1.132   thorpej 				    "support");
   1496   1.41    bouyer 		}
   1497   1.41    bouyer 	} else {
   1498  1.192   thorpej 		aprint_normal("%s: hardware does not support DMA",
   1499   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1500   1.41    bouyer 		sc->sc_dma_ok = 0;
   1501   1.41    bouyer 	}
   1502  1.192   thorpej 	aprint_normal("\n");
   1503   1.67    bouyer 	if (sc->sc_dma_ok) {
   1504   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1505   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1506   1.67    bouyer 	}
   1507   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1508   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1509   1.18  drochner 
   1510   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1511   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1512   1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1513   1.41    bouyer 
   1514   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1515   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1516   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1517   1.41    bouyer 			continue;
   1518   1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1519   1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1520   1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1521   1.41    bouyer 		} else {
   1522   1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1523   1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1524   1.41    bouyer 		}
   1525   1.41    bouyer 		if (cp->hw_ok == 0)
   1526   1.41    bouyer 			continue;
   1527   1.41    bouyer 		/*
   1528   1.41    bouyer 		 * Check to see if something appears to be there.
   1529   1.41    bouyer 		 */
   1530   1.41    bouyer 		failreason = NULL;
   1531   1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1532   1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1533   1.41    bouyer 			goto next;
   1534   1.41    bouyer 		}
   1535   1.41    bouyer 		/*
   1536   1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1537   1.41    bouyer 		 * channel by trying to access the channel again while the
   1538   1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1539   1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1540   1.41    bouyer 		 * this controller.)  YUCK!
   1541   1.41    bouyer 		 */
   1542   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1543   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1544   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1545   1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1546   1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1547   1.41    bouyer 			failreason = "other hardware responding at addresses";
   1548   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1549   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1550   1.41    bouyer next:
   1551   1.41    bouyer 		if (failreason) {
   1552  1.192   thorpej 			aprint_error("%s: %s channel ignored (%s)\n",
   1553   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1554   1.41    bouyer 			    failreason);
   1555   1.41    bouyer 			cp->hw_ok = 0;
   1556   1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1557   1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1558  1.150    bouyer 			if (interface & PCIIDE_INTERFACE_PCI(channel))
   1559  1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1560  1.150    bouyer 				    cp->ctl_baseioh, ctlsize);
   1561  1.150    bouyer 			else
   1562  1.150    bouyer 				bus_space_unmap(cp->wdc_channel.ctl_iot,
   1563  1.150    bouyer 				    cp->wdc_channel.ctl_ioh, ctlsize);
   1564   1.41    bouyer 		} else {
   1565   1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1566   1.41    bouyer 		}
   1567   1.41    bouyer 		if (cp->hw_ok) {
   1568   1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1569   1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1570   1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1571   1.41    bouyer 		}
   1572   1.41    bouyer 	}
   1573   1.18  drochner 
   1574   1.18  drochner 	if (sc->sc_dma_ok == 0)
   1575   1.41    bouyer 		return;
   1576   1.18  drochner 
   1577   1.18  drochner 	/* Allocate DMA maps */
   1578   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1579   1.18  drochner 		idedma_ctl = 0;
   1580   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1581   1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1582   1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1583   1.18  drochner 			/* If no drive, skip */
   1584   1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1585   1.18  drochner 				continue;
   1586   1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1587   1.18  drochner 				continue;
   1588   1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1589   1.18  drochner 				/* Abort DMA setup */
   1590  1.192   thorpej 				aprint_error(
   1591  1.192   thorpej 				    "%s:%d:%d: can't allocate DMA maps, "
   1592   1.18  drochner 				    "using PIO transfers\n",
   1593   1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1594   1.18  drochner 				    channel, drive);
   1595   1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1596   1.18  drochner 			}
   1597  1.192   thorpej 			aprint_normal("%s:%d:%d: using DMA data transfers\n",
   1598   1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1599   1.18  drochner 			    channel, drive);
   1600   1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1601   1.18  drochner 		}
   1602   1.18  drochner 		if (idedma_ctl != 0) {
   1603   1.18  drochner 			/* Add software bits in status register */
   1604   1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1605   1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1606   1.18  drochner 			    idedma_ctl);
   1607   1.18  drochner 		}
   1608   1.18  drochner 	}
   1609   1.18  drochner }
   1610   1.18  drochner 
   1611   1.18  drochner void
   1612  1.184   thorpej sata_setup_channel(chp)
   1613  1.184   thorpej 	struct channel_softc *chp;
   1614  1.184   thorpej {
   1615  1.184   thorpej 	struct ata_drive_datas *drvp;
   1616  1.184   thorpej 	int drive;
   1617  1.184   thorpej 	u_int32_t idedma_ctl;
   1618  1.184   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1619  1.184   thorpej 	struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
   1620  1.184   thorpej 
   1621  1.184   thorpej 	/* setup DMA if needed */
   1622  1.184   thorpej 	pciide_channel_dma_setup(cp);
   1623  1.184   thorpej 
   1624  1.184   thorpej 	idedma_ctl = 0;
   1625  1.184   thorpej 
   1626  1.184   thorpej 	for (drive = 0; drive < 2; drive++) {
   1627  1.184   thorpej 		drvp = &chp->ch_drive[drive];
   1628  1.184   thorpej 		/* If no drive, skip */
   1629  1.184   thorpej 		if ((drvp->drive_flags & DRIVE) == 0)
   1630  1.184   thorpej 			continue;
   1631  1.184   thorpej 		if (drvp->drive_flags & DRIVE_UDMA) {
   1632  1.184   thorpej 			/* use Ultra/DMA */
   1633  1.184   thorpej 			drvp->drive_flags &= ~DRIVE_DMA;
   1634  1.184   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1635  1.184   thorpej 		} else if (drvp->drive_flags & DRIVE_DMA) {
   1636  1.184   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1637  1.184   thorpej 		}
   1638  1.184   thorpej 	}
   1639  1.184   thorpej 
   1640  1.184   thorpej 	/*
   1641  1.184   thorpej 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1642  1.184   thorpej 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1643  1.184   thorpej 	 * command).
   1644  1.184   thorpej 	 */
   1645  1.184   thorpej 	if (idedma_ctl != 0) {
   1646  1.184   thorpej 		/* Add software bits in status register */
   1647  1.184   thorpej 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1648  1.184   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1649  1.184   thorpej 		    idedma_ctl);
   1650  1.184   thorpej 	}
   1651  1.184   thorpej 	pciide_print_modes(cp);
   1652  1.184   thorpej }
   1653  1.184   thorpej 
   1654  1.184   thorpej void
   1655   1.41    bouyer piix_chip_map(sc, pa)
   1656   1.41    bouyer 	struct pciide_softc *sc;
   1657   1.18  drochner 	struct pci_attach_args *pa;
   1658   1.41    bouyer {
   1659   1.18  drochner 	struct pciide_channel *cp;
   1660   1.41    bouyer 	int channel;
   1661   1.42    bouyer 	u_int32_t idetim;
   1662   1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1663   1.18  drochner 
   1664   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1665   1.18  drochner 		return;
   1666    1.6       cgd 
   1667  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   1668   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1669   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1670  1.192   thorpej 	aprint_normal("\n");
   1671   1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1672   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1673   1.41    bouyer 	if (sc->sc_dma_ok) {
   1674   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1675   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1676   1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1677   1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1678   1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1679   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1680   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1681   1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1682  1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1683  1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1684  1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1685  1.163    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
   1686  1.188      kent 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
   1687  1.193    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
   1688   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1689   1.41    bouyer 		}
   1690   1.18  drochner 	}
   1691   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1692   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1693   1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1694   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1695  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1696  1.102    bouyer 		break;
   1697   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1698  1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1699  1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1700  1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1701  1.163    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
   1702  1.188      kent 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
   1703  1.193    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
   1704  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1705   1.93    bouyer 		break;
   1706   1.93    bouyer 	default:
   1707   1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1708   1.93    bouyer 	}
   1709   1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1710   1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1711   1.41    bouyer 	else
   1712   1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1713   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1714   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1715    1.9    bouyer 
   1716   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1717   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1718   1.41    bouyer 	    DEBUG_PROBE);
   1719   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1720   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1721   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1722   1.41    bouyer 		    DEBUG_PROBE);
   1723   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1724   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1725   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1726   1.41    bouyer 			    DEBUG_PROBE);
   1727   1.41    bouyer 		}
   1728   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1729  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1730  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1731  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1732  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1733  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1734  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1735  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
   1736  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
   1737   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1738   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1739   1.42    bouyer 			    DEBUG_PROBE);
   1740   1.42    bouyer 		}
   1741   1.42    bouyer 
   1742   1.41    bouyer 	}
   1743   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1744    1.9    bouyer 
   1745   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1746   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1747   1.41    bouyer 		/* PIIX is compat-only */
   1748   1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1749   1.41    bouyer 			continue;
   1750   1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1751   1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1752   1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1753  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   1754   1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1755   1.46   mycroft 			continue;
   1756   1.42    bouyer 		}
   1757   1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1758   1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1759   1.42    bouyer 		if (cp->hw_ok == 0)
   1760   1.42    bouyer 			continue;
   1761   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1762   1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1763   1.42    bouyer 			    channel);
   1764   1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1765   1.42    bouyer 			    idetim);
   1766   1.42    bouyer 		}
   1767   1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1768   1.41    bouyer 		if (cp->hw_ok == 0)
   1769   1.41    bouyer 			continue;
   1770   1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1771   1.41    bouyer 	}
   1772    1.9    bouyer 
   1773   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1774   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1775   1.41    bouyer 	    DEBUG_PROBE);
   1776   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1777   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1778   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1779   1.41    bouyer 		    DEBUG_PROBE);
   1780   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1781   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1782   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1783   1.41    bouyer 			    DEBUG_PROBE);
   1784   1.41    bouyer 		}
   1785   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1786  1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1787  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1788  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1789  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1790  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1791  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1792  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE) {
   1793   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1794   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1795   1.42    bouyer 			    DEBUG_PROBE);
   1796   1.42    bouyer 		}
   1797   1.28    bouyer 	}
   1798   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1799   1.28    bouyer }
   1800   1.28    bouyer 
   1801   1.28    bouyer void
   1802   1.28    bouyer piix_setup_channel(chp)
   1803   1.28    bouyer 	struct channel_softc *chp;
   1804   1.28    bouyer {
   1805   1.28    bouyer 	u_int8_t mode[2], drive;
   1806   1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1807   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1808   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1809   1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1810   1.28    bouyer 
   1811   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1812   1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1813   1.28    bouyer 	idedma_ctl = 0;
   1814   1.28    bouyer 
   1815   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1816   1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1817   1.28    bouyer 	    chp->channel);
   1818    1.9    bouyer 
   1819   1.28    bouyer 	/* setup DMA */
   1820   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1821    1.9    bouyer 
   1822   1.28    bouyer 	/*
   1823   1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1824   1.28    bouyer 	 * different timings for master and slave drives.
   1825   1.28    bouyer 	 * We need to find the best combination.
   1826   1.28    bouyer 	 */
   1827    1.9    bouyer 
   1828   1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1829   1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1830   1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1831   1.28    bouyer 		mode[0] = mode[1] =
   1832   1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1833   1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1834   1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1835   1.28    bouyer 		goto ok;
   1836   1.28    bouyer 	}
   1837   1.28    bouyer 	/*
   1838   1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1839   1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1840   1.28    bouyer 	 */
   1841   1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1842   1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1843   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1844   1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1845   1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1846   1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1847   1.28    bouyer 		goto ok;
   1848   1.28    bouyer 	}
   1849   1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1850   1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1851   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1852   1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1853   1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1854   1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1855   1.28    bouyer 		goto ok;
   1856   1.28    bouyer 	}
   1857   1.28    bouyer 	/*
   1858   1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1859   1.28    bouyer 	 * one of them is PIO mode < 2
   1860   1.28    bouyer 	 */
   1861   1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1862   1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1863   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1864   1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1865   1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1866   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1867   1.28    bouyer 	} else {
   1868   1.28    bouyer 		mode[0] = mode[1] =
   1869   1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1870   1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1871   1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1872   1.28    bouyer 	}
   1873   1.28    bouyer ok:	/* The modes are setup */
   1874   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1875   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1876    1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1877   1.28    bouyer 			    mode[drive], 1, chp->channel);
   1878   1.28    bouyer 			goto end;
   1879   1.38    bouyer 		}
   1880   1.28    bouyer 	}
   1881   1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1882   1.28    bouyer 	if (mode[0] >= 2)
   1883   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1884   1.28    bouyer 		    mode[0], 0, chp->channel);
   1885   1.28    bouyer 	else
   1886   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1887   1.28    bouyer 		    mode[1], 0, chp->channel);
   1888   1.28    bouyer end:	/*
   1889   1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1890   1.28    bouyer 	 * it per-drive
   1891   1.28    bouyer 	 */
   1892   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1893   1.28    bouyer 		/* If no drive, skip */
   1894   1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1895   1.28    bouyer 			continue;
   1896   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1897   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1898   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1899   1.28    bouyer 	}
   1900   1.28    bouyer 	if (idedma_ctl != 0) {
   1901   1.28    bouyer 		/* Add software bits in status register */
   1902   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1903   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1904   1.28    bouyer 		    idedma_ctl);
   1905    1.9    bouyer 	}
   1906   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1907   1.28    bouyer 	pciide_print_modes(cp);
   1908    1.9    bouyer }
   1909    1.9    bouyer 
   1910    1.9    bouyer void
   1911   1.41    bouyer piix3_4_setup_channel(chp)
   1912   1.41    bouyer 	struct channel_softc *chp;
   1913   1.28    bouyer {
   1914   1.28    bouyer 	struct ata_drive_datas *drvp;
   1915   1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1916   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1917   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1918   1.28    bouyer 	int drive;
   1919   1.42    bouyer 	int channel = chp->channel;
   1920   1.28    bouyer 
   1921   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1922   1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1923   1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1924   1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1925   1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1926   1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1927   1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1928   1.28    bouyer 
   1929   1.28    bouyer 	idedma_ctl = 0;
   1930   1.28    bouyer 	/* If channel disabled, no need to go further */
   1931   1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1932   1.28    bouyer 		return;
   1933   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1934   1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1935   1.28    bouyer 
   1936   1.28    bouyer 	/* setup DMA if needed */
   1937   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1938   1.28    bouyer 
   1939   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1940   1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1941   1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1942   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1943   1.28    bouyer 		/* If no drive, skip */
   1944   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1945    1.9    bouyer 			continue;
   1946   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1947   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1948   1.28    bouyer 			goto pio;
   1949   1.28    bouyer 
   1950   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1951  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1952  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1953  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1954  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1955  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1956  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1957  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
   1958  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1959   1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1960  1.102    bouyer 		}
   1961  1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1962  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1963  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1964  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1965  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1966  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
   1967  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1968  1.102    bouyer 			/* setup Ultra/100 */
   1969  1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1970  1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1971  1.102    bouyer 				drvp->UDMA_mode = 2;
   1972  1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1973  1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1974  1.102    bouyer 			} else {
   1975  1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1976  1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1977  1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1978  1.102    bouyer 					    drive);
   1979  1.102    bouyer 				} else {
   1980  1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1981  1.102    bouyer 					    drive);
   1982  1.102    bouyer 				}
   1983  1.102    bouyer 			}
   1984   1.42    bouyer 		}
   1985   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1986   1.42    bouyer 			/* setup Ultra/66 */
   1987   1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1988   1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1989   1.42    bouyer 				drvp->UDMA_mode = 2;
   1990   1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1991   1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1992   1.42    bouyer 			else
   1993   1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1994   1.42    bouyer 		}
   1995   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1996   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1997   1.28    bouyer 			/* use Ultra/DMA */
   1998   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1999   1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   2000   1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   2001   1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   2002   1.28    bouyer 		} else {
   2003   1.28    bouyer 			/* use Multiword DMA */
   2004   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2005    1.9    bouyer 			if (drive == 0) {
   2006    1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   2007   1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   2008    1.9    bouyer 			} else {
   2009    1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   2010   1.42    bouyer 					drvp->DMA_mode, 1, channel);
   2011    1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   2012   1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   2013    1.9    bouyer 			}
   2014    1.9    bouyer 		}
   2015   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2016   1.28    bouyer 
   2017   1.28    bouyer pio:		/* use PIO mode */
   2018   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   2019   1.28    bouyer 		if (drive == 0) {
   2020   1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   2021   1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   2022   1.28    bouyer 		} else {
   2023   1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   2024   1.42    bouyer 				drvp->PIO_mode, 0, channel);
   2025   1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   2026   1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   2027    1.9    bouyer 		}
   2028    1.9    bouyer 	}
   2029   1.28    bouyer 	if (idedma_ctl != 0) {
   2030   1.28    bouyer 		/* Add software bits in status register */
   2031   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2032   1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   2033   1.28    bouyer 		    idedma_ctl);
   2034    1.9    bouyer 	}
   2035   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   2036   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   2037   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   2038   1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   2039   1.28    bouyer 	pciide_print_modes(cp);
   2040    1.9    bouyer }
   2041    1.8  drochner 
   2042   1.28    bouyer 
   2043    1.9    bouyer /* setup ISP and RTC fields, based on mode */
   2044    1.9    bouyer static u_int32_t
   2045    1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   2046    1.9    bouyer 	u_int8_t mode;
   2047    1.9    bouyer 	u_int8_t dma;
   2048    1.9    bouyer 	u_int8_t channel;
   2049    1.9    bouyer {
   2050    1.9    bouyer 
   2051    1.9    bouyer 	if (dma)
   2052    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   2053    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   2054    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   2055    1.9    bouyer 		    channel);
   2056    1.9    bouyer 	else
   2057    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   2058    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   2059    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   2060    1.9    bouyer 		    channel);
   2061    1.8  drochner }
   2062    1.8  drochner 
   2063    1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   2064    1.9    bouyer static u_int32_t
   2065    1.9    bouyer piix_setup_idetim_drvs(drvp)
   2066    1.9    bouyer 	struct ata_drive_datas *drvp;
   2067    1.6       cgd {
   2068    1.9    bouyer 	u_int32_t ret = 0;
   2069    1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   2070    1.9    bouyer 	u_int8_t channel = chp->channel;
   2071    1.9    bouyer 	u_int8_t drive = drvp->drive;
   2072    1.9    bouyer 
   2073    1.9    bouyer 	/*
   2074    1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   2075    1.9    bouyer 	 * So just check DMA and PIO here.
   2076    1.9    bouyer 	 */
   2077    1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   2078    1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   2079    1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   2080    1.9    bouyer 		    drvp->DMA_mode == 0) {
   2081    1.9    bouyer 			drvp->PIO_mode = 0;
   2082    1.9    bouyer 			return ret;
   2083    1.9    bouyer 		}
   2084    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   2085    1.9    bouyer 		/*
   2086    1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   2087    1.9    bouyer 		 * too, else use compat timings.
   2088    1.9    bouyer 		 */
   2089    1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   2090    1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   2091    1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   2092    1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   2093    1.9    bouyer 			drvp->PIO_mode = 0;
   2094    1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   2095    1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   2096    1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   2097    1.9    bouyer 			    channel);
   2098    1.9    bouyer 			return ret;
   2099    1.9    bouyer 		}
   2100    1.9    bouyer 	}
   2101    1.6       cgd 
   2102    1.6       cgd 	/*
   2103    1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   2104    1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   2105    1.9    bouyer 	 * if PIO mode >= 3.
   2106    1.6       cgd 	 */
   2107    1.6       cgd 
   2108    1.9    bouyer 	if (drvp->PIO_mode < 2)
   2109    1.9    bouyer 		return ret;
   2110    1.9    bouyer 
   2111    1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   2112    1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   2113    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   2114    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   2115    1.9    bouyer 	}
   2116    1.9    bouyer 	return ret;
   2117    1.9    bouyer }
   2118    1.9    bouyer 
   2119    1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   2120    1.9    bouyer static u_int32_t
   2121    1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   2122    1.9    bouyer 	u_int8_t mode;
   2123    1.9    bouyer 	u_int8_t dma;
   2124    1.9    bouyer 	u_int8_t channel;
   2125    1.9    bouyer {
   2126    1.9    bouyer 	if (dma)
   2127    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   2128    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   2129    1.9    bouyer 	else
   2130    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   2131    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   2132   1.53    bouyer }
   2133   1.53    bouyer 
   2134   1.53    bouyer void
   2135  1.116      fvdl amd7x6_chip_map(sc, pa)
   2136   1.53    bouyer 	struct pciide_softc *sc;
   2137   1.53    bouyer 	struct pci_attach_args *pa;
   2138   1.53    bouyer {
   2139   1.53    bouyer 	struct pciide_channel *cp;
   2140   1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2141   1.77    bouyer 	int channel;
   2142   1.53    bouyer 	pcireg_t chanenable;
   2143   1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   2144   1.53    bouyer 
   2145   1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2146   1.53    bouyer 		return;
   2147  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2148   1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2149   1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   2150  1.192   thorpej 	aprint_normal("\n");
   2151   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2152   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2153   1.67    bouyer 	if (sc->sc_dma_ok) {
   2154   1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2155   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2156   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2157   1.67    bouyer 	}
   2158   1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2159   1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2160  1.116      fvdl 
   2161  1.177   thorpej 	switch (sc->sc_pci_vendor) {
   2162  1.177   thorpej 	case PCI_VENDOR_AMD:
   2163  1.177   thorpej 		switch (sc->sc_pp->ide_product) {
   2164  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC766_IDE:
   2165  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC768_IDE:
   2166  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC8111_IDE:
   2167  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 5;
   2168  1.177   thorpej 			break;
   2169  1.177   thorpej 		default:
   2170  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 4;
   2171  1.177   thorpej 		}
   2172  1.177   thorpej 		sc->sc_amd_regbase = AMD7X6_AMD_REGBASE;
   2173  1.177   thorpej 		break;
   2174  1.177   thorpej 
   2175  1.177   thorpej 	case PCI_VENDOR_NVIDIA:
   2176  1.177   thorpej 		switch (sc->sc_pp->ide_product) {
   2177  1.177   thorpej 		case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
   2178  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 5;
   2179  1.177   thorpej 			break;
   2180  1.177   thorpej 		case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
   2181  1.178   thorpej 			sc->sc_wdcdev.UDMA_cap = 6;
   2182  1.177   thorpej 			break;
   2183  1.177   thorpej 		}
   2184  1.177   thorpej 		sc->sc_amd_regbase = AMD7X6_NVIDIA_REGBASE;
   2185  1.145    bouyer 		break;
   2186  1.177   thorpej 
   2187  1.145    bouyer 	default:
   2188  1.177   thorpej 		panic("amd7x6_chip_map: unknown vendor");
   2189  1.145    bouyer 	}
   2190  1.116      fvdl 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   2191   1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2192   1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2193  1.177   thorpej 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag,
   2194  1.177   thorpej 	    AMD7X6_CHANSTATUS_EN(sc));
   2195   1.53    bouyer 
   2196  1.116      fvdl 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   2197   1.53    bouyer 	    DEBUG_PROBE);
   2198   1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2199   1.53    bouyer 		cp = &sc->pciide_channels[channel];
   2200   1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2201   1.53    bouyer 			continue;
   2202   1.53    bouyer 
   2203  1.116      fvdl 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2204  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   2205   1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2206   1.53    bouyer 			continue;
   2207   1.53    bouyer 		}
   2208   1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2209   1.53    bouyer 		    pciide_pci_intr);
   2210   1.53    bouyer 
   2211   1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   2212  1.116      fvdl 			chanenable &= ~AMD7X6_CHAN_EN(channel);
   2213   1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2214   1.53    bouyer 		if (cp->hw_ok == 0)
   2215   1.53    bouyer 			continue;
   2216   1.53    bouyer 
   2217  1.116      fvdl 		amd7x6_setup_channel(&cp->wdc_channel);
   2218   1.53    bouyer 	}
   2219  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN(sc),
   2220   1.53    bouyer 	    chanenable);
   2221   1.53    bouyer 	return;
   2222   1.53    bouyer }
   2223   1.53    bouyer 
   2224   1.53    bouyer void
   2225  1.116      fvdl amd7x6_setup_channel(chp)
   2226   1.53    bouyer 	struct channel_softc *chp;
   2227   1.53    bouyer {
   2228   1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2229   1.53    bouyer 	u_int8_t idedma_ctl;
   2230   1.53    bouyer 	int mode, drive;
   2231   1.53    bouyer 	struct ata_drive_datas *drvp;
   2232   1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2233   1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2234   1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2235   1.78    bouyer 	int rev = PCI_REVISION(
   2236   1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2237   1.80    bouyer #endif
   2238   1.53    bouyer 
   2239   1.53    bouyer 	idedma_ctl = 0;
   2240  1.177   thorpej 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc));
   2241  1.177   thorpej 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc));
   2242  1.116      fvdl 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2243  1.116      fvdl 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2244   1.53    bouyer 
   2245   1.53    bouyer 	/* setup DMA if needed */
   2246   1.53    bouyer 	pciide_channel_dma_setup(cp);
   2247   1.53    bouyer 
   2248   1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2249   1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2250   1.53    bouyer 		/* If no drive, skip */
   2251   1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2252   1.53    bouyer 			continue;
   2253   1.53    bouyer 		/* add timing values, setup DMA if needed */
   2254   1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2255   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2256   1.53    bouyer 			mode = drvp->PIO_mode;
   2257   1.53    bouyer 			goto pio;
   2258   1.53    bouyer 		}
   2259   1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2260   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2261   1.53    bouyer 			/* use Ultra/DMA */
   2262   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2263  1.116      fvdl 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2264  1.116      fvdl 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2265  1.116      fvdl 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2266  1.116      fvdl 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2267   1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2268   1.53    bouyer 			mode = drvp->PIO_mode;
   2269   1.53    bouyer 		} else {
   2270   1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2271   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2272   1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2273   1.78    bouyer 			/*
   2274   1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2275   1.78    bouyer 			 * with all drives, so it can be disabled by
   2276   1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2277   1.78    bouyer 			 * triggered.
   2278   1.78    bouyer 			 */
   2279  1.178   thorpej 			if (sc->sc_pci_vendor == PCI_VENDOR_AMD &&
   2280  1.178   thorpej 			    sc->sc_pp->ide_product ==
   2281  1.116      fvdl 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2282  1.116      fvdl 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2283  1.192   thorpej 				aprint_normal(
   2284  1.192   thorpej 				    "%s:%d:%d: multi-word DMA disabled due "
   2285   1.78    bouyer 				    "to chip revision\n",
   2286   1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2287   1.78    bouyer 				    chp->channel, drive);
   2288   1.78    bouyer 				mode = drvp->PIO_mode;
   2289   1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2290   1.78    bouyer 				goto pio;
   2291   1.78    bouyer 			}
   2292   1.78    bouyer #endif
   2293   1.53    bouyer 			/* mode = min(pio, dma+2) */
   2294   1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2295   1.53    bouyer 				mode = drvp->PIO_mode;
   2296   1.53    bouyer 			else
   2297   1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2298   1.53    bouyer 		}
   2299   1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2300   1.53    bouyer 
   2301   1.53    bouyer pio:		/* setup PIO mode */
   2302   1.53    bouyer 		if (mode <= 2) {
   2303   1.53    bouyer 			drvp->DMA_mode = 0;
   2304   1.53    bouyer 			drvp->PIO_mode = 0;
   2305   1.53    bouyer 			mode = 0;
   2306   1.53    bouyer 		} else {
   2307   1.53    bouyer 			drvp->PIO_mode = mode;
   2308   1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2309   1.53    bouyer 		}
   2310   1.53    bouyer 		datatim_reg |=
   2311  1.116      fvdl 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2312  1.116      fvdl 			amd7x6_pio_set[mode]) |
   2313  1.116      fvdl 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2314  1.116      fvdl 			amd7x6_pio_rec[mode]);
   2315   1.53    bouyer 	}
   2316   1.53    bouyer 	if (idedma_ctl != 0) {
   2317   1.53    bouyer 		/* Add software bits in status register */
   2318   1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2319   1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2320   1.53    bouyer 		    idedma_ctl);
   2321   1.53    bouyer 	}
   2322   1.53    bouyer 	pciide_print_modes(cp);
   2323  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc), datatim_reg);
   2324  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc), udmatim_reg);
   2325    1.9    bouyer }
   2326    1.9    bouyer 
   2327    1.9    bouyer void
   2328   1.41    bouyer apollo_chip_map(sc, pa)
   2329    1.9    bouyer 	struct pciide_softc *sc;
   2330   1.41    bouyer 	struct pci_attach_args *pa;
   2331    1.9    bouyer {
   2332   1.41    bouyer 	struct pciide_channel *cp;
   2333   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2334   1.41    bouyer 	int channel;
   2335  1.113    bouyer 	u_int32_t ideconf;
   2336   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2337  1.113    bouyer 	pcitag_t pcib_tag;
   2338  1.113    bouyer 	pcireg_t pcib_id, pcib_class;
   2339   1.41    bouyer 
   2340   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2341   1.41    bouyer 		return;
   2342  1.113    bouyer 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2343  1.113    bouyer 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2344  1.113    bouyer 	/* and read ID and rev of the ISA bridge */
   2345  1.113    bouyer 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2346  1.113    bouyer 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2347  1.192   thorpej 	aprint_normal(": VIA Technologies ");
   2348  1.113    bouyer 	switch (PCI_PRODUCT(pcib_id)) {
   2349  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2350  1.192   thorpej 		aprint_normal("VT82C586 (Apollo VP) ");
   2351  1.113    bouyer 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2352  1.192   thorpej 			aprint_normal("ATA33 controller\n");
   2353  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2354  1.113    bouyer 		} else {
   2355  1.192   thorpej 			aprint_normal("controller\n");
   2356  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   2357  1.113    bouyer 		}
   2358  1.113    bouyer 		break;
   2359  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2360  1.192   thorpej 		aprint_normal("VT82C596A (Apollo Pro) ");
   2361  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2362  1.192   thorpej 			aprint_normal("ATA66 controller\n");
   2363  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2364  1.113    bouyer 		} else {
   2365  1.192   thorpej 			aprint_normal("ATA33 controller\n");
   2366  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2367  1.113    bouyer 		}
   2368  1.113    bouyer 		break;
   2369  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2370  1.192   thorpej 		aprint_normal("VT82C686A (Apollo KX133) ");
   2371  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2372  1.192   thorpej 			aprint_normal("ATA100 controller\n");
   2373  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2374  1.113    bouyer 		} else {
   2375  1.192   thorpej 			aprint_normal("ATA66 controller\n");
   2376  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2377  1.113    bouyer 		}
   2378  1.157      taca 		break;
   2379  1.157      taca 	case PCI_PRODUCT_VIATECH_VT8231:
   2380  1.192   thorpej 		aprint_normal("VT8231 ATA100 controller\n");
   2381  1.157      taca 		sc->sc_wdcdev.UDMA_cap = 5;
   2382  1.133  augustss 		break;
   2383  1.133  augustss 	case PCI_PRODUCT_VIATECH_VT8233:
   2384  1.192   thorpej 		aprint_normal("VT8233 ATA100 controller\n");
   2385  1.159    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   2386  1.159    bouyer 		break;
   2387  1.159    bouyer 	case PCI_PRODUCT_VIATECH_VT8233A:
   2388  1.192   thorpej 		aprint_normal("VT8233A ATA133 controller\n");
   2389  1.174      kent 		sc->sc_wdcdev.UDMA_cap = 6;
   2390  1.174      kent 		break;
   2391  1.174      kent 	case PCI_PRODUCT_VIATECH_VT8235:
   2392  1.192   thorpej 		aprint_normal("VT8235 ATA133 controller\n");
   2393  1.196    bouyer 		sc->sc_wdcdev.UDMA_cap = 6;
   2394  1.196    bouyer 		break;
   2395  1.113    bouyer 	default:
   2396  1.192   thorpej 		aprint_normal("unknown ATA controller\n");
   2397  1.113    bouyer 		sc->sc_wdcdev.UDMA_cap = 0;
   2398  1.113    bouyer 	}
   2399  1.113    bouyer 
   2400  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2401   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2402   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2403  1.192   thorpej 	aprint_normal("\n");
   2404   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2405   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2406   1.41    bouyer 	if (sc->sc_dma_ok) {
   2407   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2408   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2409  1.113    bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2410   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2411   1.41    bouyer 	}
   2412   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2413   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2414   1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2415   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2416   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2417    1.9    bouyer 
   2418   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2419    1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2420   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2421   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2422   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2423  1.113    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2424  1.104    bouyer 	    DEBUG_PROBE);
   2425    1.9    bouyer 
   2426   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2427   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2428   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2429   1.41    bouyer 			continue;
   2430   1.41    bouyer 
   2431   1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2432   1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2433  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   2434   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2435   1.46   mycroft 			continue;
   2436   1.41    bouyer 		}
   2437   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2438   1.41    bouyer 		    pciide_pci_intr);
   2439   1.41    bouyer 		if (cp->hw_ok == 0)
   2440   1.41    bouyer 			continue;
   2441   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2442   1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2443   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2444   1.41    bouyer 			    ideconf);
   2445   1.41    bouyer 		}
   2446   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2447   1.41    bouyer 
   2448   1.41    bouyer 		if (cp->hw_ok == 0)
   2449   1.41    bouyer 			continue;
   2450   1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2451   1.28    bouyer 	}
   2452   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2453   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2454   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2455   1.28    bouyer }
   2456   1.28    bouyer 
   2457   1.28    bouyer void
   2458   1.28    bouyer apollo_setup_channel(chp)
   2459   1.28    bouyer 	struct channel_softc *chp;
   2460   1.28    bouyer {
   2461   1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2462   1.28    bouyer 	u_int8_t idedma_ctl;
   2463   1.28    bouyer 	int mode, drive;
   2464   1.28    bouyer 	struct ata_drive_datas *drvp;
   2465   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2466   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2467   1.28    bouyer 
   2468   1.28    bouyer 	idedma_ctl = 0;
   2469   1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2470   1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2471   1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2472  1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2473   1.28    bouyer 
   2474   1.28    bouyer 	/* setup DMA if needed */
   2475   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2476    1.9    bouyer 
   2477   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2478   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2479   1.28    bouyer 		/* If no drive, skip */
   2480   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2481   1.28    bouyer 			continue;
   2482   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2483   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2484   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2485   1.28    bouyer 			mode = drvp->PIO_mode;
   2486   1.28    bouyer 			goto pio;
   2487    1.8  drochner 		}
   2488   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2489   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2490   1.28    bouyer 			/* use Ultra/DMA */
   2491   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2492   1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2493  1.113    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2494  1.167    bouyer 			if (sc->sc_wdcdev.UDMA_cap == 6) {
   2495  1.167    bouyer 				/* 8233a */
   2496  1.167    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2497  1.167    bouyer 				    drive, apollo_udma133_tim[drvp->UDMA_mode]);
   2498  1.167    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 5) {
   2499  1.113    bouyer 				/* 686b */
   2500  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2501  1.113    bouyer 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2502  1.113    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2503  1.113    bouyer 				/* 596b or 686a */
   2504  1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2505  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2506  1.113    bouyer 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2507  1.113    bouyer 			} else {
   2508  1.113    bouyer 				/* 596a or 586b */
   2509  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2510  1.113    bouyer 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2511  1.113    bouyer 			}
   2512   1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2513   1.28    bouyer 			mode = drvp->PIO_mode;
   2514   1.28    bouyer 		} else {
   2515   1.28    bouyer 			/* use Multiword DMA */
   2516   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2517   1.28    bouyer 			/* mode = min(pio, dma+2) */
   2518   1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2519   1.28    bouyer 				mode = drvp->PIO_mode;
   2520   1.28    bouyer 			else
   2521   1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2522    1.8  drochner 		}
   2523   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2524   1.28    bouyer 
   2525   1.28    bouyer pio:		/* setup PIO mode */
   2526   1.37    bouyer 		if (mode <= 2) {
   2527   1.37    bouyer 			drvp->DMA_mode = 0;
   2528   1.37    bouyer 			drvp->PIO_mode = 0;
   2529   1.37    bouyer 			mode = 0;
   2530   1.37    bouyer 		} else {
   2531   1.37    bouyer 			drvp->PIO_mode = mode;
   2532   1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2533   1.37    bouyer 		}
   2534   1.28    bouyer 		datatim_reg |=
   2535   1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2536   1.28    bouyer 			apollo_pio_set[mode]) |
   2537   1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2538   1.28    bouyer 			apollo_pio_rec[mode]);
   2539   1.28    bouyer 	}
   2540   1.28    bouyer 	if (idedma_ctl != 0) {
   2541   1.28    bouyer 		/* Add software bits in status register */
   2542   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2543   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2544   1.28    bouyer 		    idedma_ctl);
   2545    1.9    bouyer 	}
   2546   1.28    bouyer 	pciide_print_modes(cp);
   2547   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2548   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2549  1.197    bouyer }
   2550  1.197    bouyer 
   2551  1.197    bouyer void
   2552  1.197    bouyer apollo_sata_chip_map(sc, pa)
   2553  1.197    bouyer 	struct pciide_softc *sc;
   2554  1.197    bouyer 	struct pci_attach_args *pa;
   2555  1.197    bouyer {
   2556  1.197    bouyer 	struct pciide_channel *cp;
   2557  1.197    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2558  1.197    bouyer 	int channel;
   2559  1.197    bouyer 	bus_size_t cmdsize, ctlsize;
   2560  1.197    bouyer 
   2561  1.197    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2562  1.197    bouyer 		return;
   2563  1.197    bouyer 
   2564  1.197    bouyer 	if ( interface == 0 ) {
   2565  1.197    bouyer 		WDCDEBUG_PRINT(("apollo_sata_chip_map interface == 0\n"),
   2566  1.197    bouyer 			       DEBUG_PROBE);
   2567  1.197    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   2568  1.197    bouyer 			PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   2569  1.197    bouyer 	}
   2570  1.197    bouyer 
   2571  1.197    bouyer 	aprint_normal("%s: bus-master DMA support present",
   2572  1.197    bouyer 		      sc->sc_wdcdev.sc_dev.dv_xname);
   2573  1.197    bouyer 	pciide_mapreg_dma(sc, pa);
   2574  1.197    bouyer 	aprint_normal("\n");
   2575  1.197    bouyer 
   2576  1.197    bouyer 	if (sc->sc_dma_ok) {
   2577  1.197    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA | WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2578  1.197    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2579  1.197    bouyer 	}
   2580  1.197    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2581  1.197    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2582  1.197    bouyer 	sc->sc_wdcdev.UDMA_cap = 6;
   2583  1.197    bouyer 
   2584  1.197    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2585  1.197    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2586  1.197    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2587  1.197    bouyer 		WDC_CAPABILITY_MODE | WDC_CAPABILITY_SINGLE_DRIVE;
   2588  1.197    bouyer 	sc->sc_wdcdev.set_modes = sata_setup_channel;
   2589  1.197    bouyer 
   2590  1.197    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2591  1.197    bouyer 		cp = &sc->pciide_channels[channel];
   2592  1.197    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2593  1.197    bouyer 			continue;
   2594  1.197    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2595  1.197    bouyer 		     pciide_pci_intr);
   2596  1.197    bouyer 
   2597  1.197    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2598  1.197    bouyer 		sata_setup_channel(&cp->wdc_channel);
   2599  1.197    bouyer 	}
   2600    1.9    bouyer }
   2601    1.6       cgd 
   2602   1.18  drochner void
   2603   1.41    bouyer cmd_channel_map(pa, sc, channel)
   2604    1.9    bouyer 	struct pci_attach_args *pa;
   2605   1.41    bouyer 	struct pciide_softc *sc;
   2606   1.41    bouyer 	int channel;
   2607    1.9    bouyer {
   2608   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2609   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2610   1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2611  1.139    bouyer 	int interface, one_channel;
   2612   1.70    bouyer 
   2613   1.70    bouyer 	/*
   2614   1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2615   1.70    bouyer 	 * In this case, we have to fake interface
   2616   1.70    bouyer 	 */
   2617   1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2618   1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2619   1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2620   1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2621   1.70    bouyer 		    CMD_CONF_DSA1)
   2622   1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2623   1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2624   1.70    bouyer 	} else {
   2625   1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2626   1.70    bouyer 	}
   2627    1.6       cgd 
   2628   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2629   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2630   1.41    bouyer 	cp->wdc_channel.channel = channel;
   2631   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2632   1.41    bouyer 
   2633  1.139    bouyer 	/*
   2634  1.139    bouyer 	 * Older CMD64X doesn't have independant channels
   2635  1.139    bouyer 	 */
   2636  1.139    bouyer 	switch (sc->sc_pp->ide_product) {
   2637  1.139    bouyer 	case PCI_PRODUCT_CMDTECH_649:
   2638  1.139    bouyer 		one_channel = 0;
   2639  1.139    bouyer 		break;
   2640  1.139    bouyer 	default:
   2641  1.139    bouyer 		one_channel = 1;
   2642  1.139    bouyer 		break;
   2643  1.139    bouyer 	}
   2644  1.139    bouyer 
   2645  1.139    bouyer 	if (channel > 0 && one_channel) {
   2646   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2647   1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2648   1.41    bouyer 	} else {
   2649   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2650   1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2651   1.41    bouyer 	}
   2652   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2653  1.192   thorpej 		aprint_error("%s %s channel: "
   2654   1.41    bouyer 		    "can't allocate memory for command queue",
   2655   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2656   1.41    bouyer 		    return;
   2657   1.18  drochner 	}
   2658   1.18  drochner 
   2659  1.192   thorpej 	aprint_normal("%s: %s channel %s to %s mode\n",
   2660   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2661   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2662   1.41    bouyer 	    "configured" : "wired",
   2663   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2664   1.41    bouyer 	    "native-PCI" : "compatibility");
   2665    1.5       cgd 
   2666    1.9    bouyer 	/*
   2667    1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2668    1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2669    1.9    bouyer 	 * the whole device
   2670    1.9    bouyer 	 */
   2671   1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2672  1.192   thorpej 		aprint_normal("%s: %s channel ignored (disabled)\n",
   2673   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2674   1.18  drochner 		return;
   2675   1.18  drochner 	}
   2676   1.18  drochner 
   2677   1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2678   1.18  drochner 	if (cp->hw_ok == 0)
   2679   1.18  drochner 		return;
   2680   1.41    bouyer 	if (channel == 1) {
   2681   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2682   1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2683   1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2684   1.24    bouyer 			    CMD_CTRL, ctrl);
   2685   1.18  drochner 		}
   2686   1.18  drochner 	}
   2687   1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2688   1.41    bouyer }
   2689   1.41    bouyer 
   2690   1.41    bouyer int
   2691   1.41    bouyer cmd_pci_intr(arg)
   2692   1.41    bouyer 	void *arg;
   2693   1.41    bouyer {
   2694   1.41    bouyer 	struct pciide_softc *sc = arg;
   2695   1.41    bouyer 	struct pciide_channel *cp;
   2696   1.41    bouyer 	struct channel_softc *wdc_cp;
   2697   1.41    bouyer 	int i, rv, crv;
   2698   1.41    bouyer 	u_int32_t priirq, secirq;
   2699   1.41    bouyer 
   2700   1.41    bouyer 	rv = 0;
   2701   1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2702   1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2703   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2704   1.41    bouyer 		cp = &sc->pciide_channels[i];
   2705   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2706   1.41    bouyer 		/* If a compat channel skip. */
   2707   1.41    bouyer 		if (cp->compat)
   2708   1.41    bouyer 			continue;
   2709   1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2710   1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2711   1.41    bouyer 			crv = wdcintr(wdc_cp);
   2712   1.41    bouyer 			if (crv == 0)
   2713   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2714   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2715   1.41    bouyer 			else
   2716   1.41    bouyer 				rv = 1;
   2717   1.41    bouyer 		}
   2718   1.41    bouyer 	}
   2719   1.41    bouyer 	return rv;
   2720   1.14    bouyer }
   2721   1.14    bouyer 
   2722   1.14    bouyer void
   2723   1.41    bouyer cmd_chip_map(sc, pa)
   2724   1.14    bouyer 	struct pciide_softc *sc;
   2725   1.41    bouyer 	struct pci_attach_args *pa;
   2726   1.14    bouyer {
   2727   1.41    bouyer 	int channel;
   2728   1.39       mrg 
   2729   1.41    bouyer 	/*
   2730   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2731   1.41    bouyer 	 * and base adresses registers can be disabled at
   2732   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2733   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2734   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2735   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2736   1.41    bouyer 	 * can't be disabled.
   2737   1.41    bouyer 	 */
   2738   1.41    bouyer 
   2739   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2740   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2741   1.41    bouyer 		return;
   2742   1.41    bouyer #endif
   2743   1.41    bouyer 
   2744  1.192   thorpej 	aprint_normal("%s: hardware does not support DMA\n",
   2745   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2746   1.41    bouyer 	sc->sc_dma_ok = 0;
   2747   1.41    bouyer 
   2748   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2749   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2750   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2751   1.41    bouyer 
   2752   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2753   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2754   1.41    bouyer 	}
   2755   1.14    bouyer }
   2756   1.14    bouyer 
   2757   1.14    bouyer void
   2758   1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2759   1.14    bouyer 	struct pciide_softc *sc;
   2760   1.41    bouyer 	struct pci_attach_args *pa;
   2761   1.41    bouyer {
   2762   1.41    bouyer 	struct pciide_channel *cp;
   2763   1.28    bouyer 	int channel;
   2764  1.149   mycroft 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2765   1.28    bouyer 
   2766   1.41    bouyer 	/*
   2767   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2768   1.41    bouyer 	 * and base adresses registers can be disabled at
   2769   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2770   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2771   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2772   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2773   1.41    bouyer 	 * can't be disabled.
   2774   1.41    bouyer 	 */
   2775   1.41    bouyer 
   2776   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2777   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2778   1.41    bouyer 		return;
   2779   1.41    bouyer #endif
   2780  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2781   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2782   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2783  1.192   thorpej 	aprint_normal("\n");
   2784   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2785   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2786   1.67    bouyer 	if (sc->sc_dma_ok) {
   2787   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2788   1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2789   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2790  1.135    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2791  1.135    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2792  1.135    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2793  1.135    bouyer 			break;
   2794   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2795   1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2796   1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2797   1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2798   1.82    bouyer 			break;
   2799   1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2800   1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2801   1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2802   1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2803   1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2804   1.83    bouyer 			/*
   2805   1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2806   1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2807   1.83    bouyer 			 * doing
   2808   1.83    bouyer 			 */
   2809   1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2810   1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2811   1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2812   1.83    bouyer #endif
   2813  1.136       wiz 				/* explicitly disable UDMA */
   2814   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2815   1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2816   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2817   1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2818   1.82    bouyer 			}
   2819   1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2820   1.72      tron 			break;
   2821   1.72      tron 		default:
   2822   1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2823   1.70    bouyer 		}
   2824   1.67    bouyer 	}
   2825   1.41    bouyer 
   2826   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2827   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2828   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2829   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2830   1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2831   1.41    bouyer 
   2832   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2833   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2834   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2835   1.28    bouyer 		DEBUG_PROBE);
   2836   1.41    bouyer 
   2837   1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2838   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2839   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2840   1.41    bouyer 		if (cp->hw_ok == 0)
   2841   1.41    bouyer 			continue;
   2842   1.70    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2843   1.28    bouyer 	}
   2844   1.84    bouyer 	/*
   2845   1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2846   1.84    bouyer 	 * bits
   2847   1.84    bouyer 	 */
   2848   1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2849   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2850   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2851   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2852   1.28    bouyer 	    DEBUG_PROBE);
   2853   1.28    bouyer }
   2854   1.28    bouyer 
   2855   1.28    bouyer void
   2856   1.70    bouyer cmd0643_9_setup_channel(chp)
   2857   1.14    bouyer 	struct channel_softc *chp;
   2858   1.28    bouyer {
   2859   1.14    bouyer 	struct ata_drive_datas *drvp;
   2860   1.14    bouyer 	u_int8_t tim;
   2861   1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2862   1.28    bouyer 	int drive;
   2863   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2864   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2865   1.28    bouyer 
   2866   1.28    bouyer 	idedma_ctl = 0;
   2867   1.28    bouyer 	/* setup DMA if needed */
   2868   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2869   1.14    bouyer 
   2870   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2871   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2872   1.28    bouyer 		/* If no drive, skip */
   2873   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2874   1.28    bouyer 			continue;
   2875   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2876   1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2877   1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2878   1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2879   1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2880  1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2881   1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2882   1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2883   1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2884   1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2885   1.70    bouyer 				    CMD_BICSR) &
   2886   1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2887   1.70    bouyer 					drvp->UDMA_mode = 2;
   2888   1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2889   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2890   1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2891   1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2892   1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2893   1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2894   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2895   1.70    bouyer 				udma_reg |=
   2896   1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2897   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2898   1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2899   1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2900   1.70    bouyer 			} else {
   2901   1.70    bouyer 				/*
   2902   1.70    bouyer 				 * use Multiword DMA.
   2903   1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2904   1.70    bouyer 				 * so adjust DMA mode if needed
   2905   1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2906   1.70    bouyer 				 */
   2907   1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2908   1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2909   1.70    bouyer 					    sc->sc_tag,
   2910   1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2911   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2912   1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2913   1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2914   1.70    bouyer 					    udma_reg);
   2915   1.70    bouyer 				}
   2916   1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2917   1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2918   1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2919   1.70    bouyer 				}
   2920   1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2921   1.14    bouyer 			}
   2922   1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2923   1.14    bouyer 		}
   2924   1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2925   1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2926   1.28    bouyer 	}
   2927   1.28    bouyer 	if (idedma_ctl != 0) {
   2928   1.28    bouyer 		/* Add software bits in status register */
   2929   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2930   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2931   1.28    bouyer 		    idedma_ctl);
   2932   1.14    bouyer 	}
   2933   1.28    bouyer 	pciide_print_modes(cp);
   2934   1.72      tron }
   2935   1.72      tron 
   2936   1.72      tron void
   2937   1.79    bouyer cmd646_9_irqack(chp)
   2938   1.72      tron 	struct channel_softc *chp;
   2939   1.72      tron {
   2940   1.72      tron 	u_int32_t priirq, secirq;
   2941   1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2942   1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2943   1.72      tron 
   2944   1.72      tron 	if (chp->channel == 0) {
   2945   1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2946   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2947   1.72      tron 	} else {
   2948   1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2949   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2950   1.72      tron 	}
   2951   1.72      tron 	pciide_irqack(chp);
   2952  1.161      onoe }
   2953  1.161      onoe 
   2954  1.161      onoe void
   2955  1.161      onoe cmd680_chip_map(sc, pa)
   2956  1.161      onoe 	struct pciide_softc *sc;
   2957  1.161      onoe 	struct pci_attach_args *pa;
   2958  1.161      onoe {
   2959  1.161      onoe 	struct pciide_channel *cp;
   2960  1.161      onoe 	int channel;
   2961  1.161      onoe 
   2962  1.161      onoe 	if (pciide_chipen(sc, pa) == 0)
   2963  1.161      onoe 		return;
   2964  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2965  1.161      onoe 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2966  1.161      onoe 	pciide_mapreg_dma(sc, pa);
   2967  1.192   thorpej 	aprint_normal("\n");
   2968  1.161      onoe 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2969  1.161      onoe 	    WDC_CAPABILITY_MODE;
   2970  1.161      onoe 	if (sc->sc_dma_ok) {
   2971  1.161      onoe 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2972  1.161      onoe 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2973  1.161      onoe 		sc->sc_wdcdev.UDMA_cap = 6;
   2974  1.161      onoe 		sc->sc_wdcdev.irqack = pciide_irqack;
   2975  1.161      onoe 	}
   2976  1.161      onoe 
   2977  1.161      onoe 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2978  1.161      onoe 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2979  1.161      onoe 	sc->sc_wdcdev.PIO_cap = 4;
   2980  1.161      onoe 	sc->sc_wdcdev.DMA_cap = 2;
   2981  1.161      onoe 	sc->sc_wdcdev.set_modes = cmd680_setup_channel;
   2982  1.161      onoe 
   2983  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
   2984  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
   2985  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
   2986  1.161      onoe 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
   2987  1.161      onoe 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2988  1.161      onoe 		cp = &sc->pciide_channels[channel];
   2989  1.161      onoe 		cmd680_channel_map(pa, sc, channel);
   2990  1.161      onoe 		if (cp->hw_ok == 0)
   2991  1.161      onoe 			continue;
   2992  1.161      onoe 		cmd680_setup_channel(&cp->wdc_channel);
   2993  1.161      onoe 	}
   2994  1.161      onoe }
   2995  1.161      onoe 
   2996  1.161      onoe void
   2997  1.161      onoe cmd680_channel_map(pa, sc, channel)
   2998  1.161      onoe 	struct pci_attach_args *pa;
   2999  1.161      onoe 	struct pciide_softc *sc;
   3000  1.161      onoe 	int channel;
   3001  1.161      onoe {
   3002  1.161      onoe 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   3003  1.161      onoe 	bus_size_t cmdsize, ctlsize;
   3004  1.161      onoe 	int interface, i, reg;
   3005  1.161      onoe 	static const u_int8_t init_val[] =
   3006  1.161      onoe 	    {             0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
   3007  1.161      onoe 	      0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
   3008  1.161      onoe 
   3009  1.161      onoe 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3010  1.161      onoe 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   3011  1.161      onoe 		    PCIIDE_INTERFACE_SETTABLE(1);
   3012  1.161      onoe 		interface |= PCIIDE_INTERFACE_PCI(0) |
   3013  1.161      onoe 		    PCIIDE_INTERFACE_PCI(1);
   3014  1.161      onoe 	} else {
   3015  1.161      onoe 		interface = PCI_INTERFACE(pa->pa_class);
   3016  1.161      onoe 	}
   3017  1.161      onoe 
   3018  1.161      onoe 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   3019  1.161      onoe 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   3020  1.161      onoe 	cp->wdc_channel.channel = channel;
   3021  1.161      onoe 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   3022  1.161      onoe 
   3023  1.161      onoe 	cp->wdc_channel.ch_queue =
   3024  1.161      onoe 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   3025  1.161      onoe 	if (cp->wdc_channel.ch_queue == NULL) {
   3026  1.192   thorpej 		aprint_error("%s %s channel: "
   3027  1.161      onoe 		    "can't allocate memory for command queue",
   3028  1.161      onoe 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3029  1.161      onoe 		    return;
   3030  1.161      onoe 	}
   3031  1.161      onoe 
   3032  1.161      onoe 	/* XXX */
   3033  1.161      onoe 	reg = 0xa2 + channel * 16;
   3034  1.161      onoe 	for (i = 0; i < sizeof(init_val); i++)
   3035  1.161      onoe 		pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
   3036  1.161      onoe 
   3037  1.192   thorpej 	aprint_normal("%s: %s channel %s to %s mode\n",
   3038  1.161      onoe 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   3039  1.161      onoe 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   3040  1.161      onoe 	    "configured" : "wired",
   3041  1.161      onoe 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   3042  1.161      onoe 	    "native-PCI" : "compatibility");
   3043  1.161      onoe 
   3044  1.161      onoe 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
   3045  1.161      onoe 	if (cp->hw_ok == 0)
   3046  1.161      onoe 		return;
   3047  1.161      onoe 	pciide_map_compat_intr(pa, cp, channel, interface);
   3048  1.161      onoe }
   3049  1.161      onoe 
   3050  1.161      onoe void
   3051  1.161      onoe cmd680_setup_channel(chp)
   3052  1.161      onoe 	struct channel_softc *chp;
   3053  1.161      onoe {
   3054  1.161      onoe 	struct ata_drive_datas *drvp;
   3055  1.161      onoe 	u_int8_t mode, off, scsc;
   3056  1.161      onoe 	u_int16_t val;
   3057  1.161      onoe 	u_int32_t idedma_ctl;
   3058  1.161      onoe 	int drive;
   3059  1.161      onoe 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3060  1.161      onoe 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3061  1.161      onoe 	pci_chipset_tag_t pc = sc->sc_pc;
   3062  1.161      onoe 	pcitag_t pa = sc->sc_tag;
   3063  1.161      onoe 	static const u_int8_t udma2_tbl[] =
   3064  1.161      onoe 	    { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
   3065  1.161      onoe 	static const u_int8_t udma_tbl[] =
   3066  1.161      onoe 	    { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
   3067  1.161      onoe 	static const u_int16_t dma_tbl[] =
   3068  1.161      onoe 	    { 0x2208, 0x10c2, 0x10c1 };
   3069  1.161      onoe 	static const u_int16_t pio_tbl[] =
   3070  1.161      onoe 	    { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
   3071  1.161      onoe 
   3072  1.161      onoe 	idedma_ctl = 0;
   3073  1.161      onoe 	pciide_channel_dma_setup(cp);
   3074  1.161      onoe 	mode = pciide_pci_read(pc, pa, 0x80 + chp->channel * 4);
   3075  1.161      onoe 
   3076  1.161      onoe 	for (drive = 0; drive < 2; drive++) {
   3077  1.161      onoe 		drvp = &chp->ch_drive[drive];
   3078  1.161      onoe 		/* If no drive, skip */
   3079  1.161      onoe 		if ((drvp->drive_flags & DRIVE) == 0)
   3080  1.161      onoe 			continue;
   3081  1.161      onoe 		mode &= ~(0x03 << (drive * 4));
   3082  1.161      onoe 		if (drvp->drive_flags & DRIVE_UDMA) {
   3083  1.161      onoe 			drvp->drive_flags &= ~DRIVE_DMA;
   3084  1.161      onoe 			off = 0xa0 + chp->channel * 16;
   3085  1.161      onoe 			if (drvp->UDMA_mode > 2 &&
   3086  1.161      onoe 			    (pciide_pci_read(pc, pa, off) & 0x01) == 0)
   3087  1.161      onoe 				drvp->UDMA_mode = 2;
   3088  1.161      onoe 			scsc = pciide_pci_read(pc, pa, 0x8a);
   3089  1.161      onoe 			if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
   3090  1.161      onoe 				pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
   3091  1.161      onoe 				scsc = pciide_pci_read(pc, pa, 0x8a);
   3092  1.161      onoe 				if ((scsc & 0x30) == 0)
   3093  1.161      onoe 					drvp->UDMA_mode = 5;
   3094  1.161      onoe 			}
   3095  1.161      onoe 			mode |= 0x03 << (drive * 4);
   3096  1.161      onoe 			off = 0xac + chp->channel * 16 + drive * 2;
   3097  1.161      onoe 			val = pciide_pci_read(pc, pa, off) & ~0x3f;
   3098  1.161      onoe 			if (scsc & 0x30)
   3099  1.161      onoe 				val |= udma2_tbl[drvp->UDMA_mode];
   3100  1.161      onoe 			else
   3101  1.161      onoe 				val |= udma_tbl[drvp->UDMA_mode];
   3102  1.161      onoe 			pciide_pci_write(pc, pa, off, val);
   3103  1.161      onoe 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3104  1.161      onoe 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3105  1.161      onoe 			mode |= 0x02 << (drive * 4);
   3106  1.161      onoe 			off = 0xa8 + chp->channel * 16 + drive * 2;
   3107  1.161      onoe 			val = dma_tbl[drvp->DMA_mode];
   3108  1.161      onoe 			pciide_pci_write(pc, pa, off, val & 0xff);
   3109  1.161      onoe 			pciide_pci_write(pc, pa, off, val >> 8);
   3110  1.161      onoe 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3111  1.161      onoe 		} else {
   3112  1.161      onoe 			mode |= 0x01 << (drive * 4);
   3113  1.161      onoe 			off = 0xa4 + chp->channel * 16 + drive * 2;
   3114  1.161      onoe 			val = pio_tbl[drvp->PIO_mode];
   3115  1.161      onoe 			pciide_pci_write(pc, pa, off, val & 0xff);
   3116  1.161      onoe 			pciide_pci_write(pc, pa, off, val >> 8);
   3117  1.161      onoe 		}
   3118  1.161      onoe 	}
   3119  1.161      onoe 
   3120  1.161      onoe 	pciide_pci_write(pc, pa, 0x80 + chp->channel * 4, mode);
   3121  1.161      onoe 	if (idedma_ctl != 0) {
   3122  1.161      onoe 		/* Add software bits in status register */
   3123  1.161      onoe 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3124  1.161      onoe 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3125  1.161      onoe 		    idedma_ctl);
   3126  1.161      onoe 	}
   3127  1.187   thorpej 	pciide_print_modes(cp);
   3128  1.187   thorpej }
   3129  1.187   thorpej 
   3130  1.187   thorpej void
   3131  1.187   thorpej cmd3112_chip_map(sc, pa)
   3132  1.187   thorpej 	struct pciide_softc *sc;
   3133  1.187   thorpej 	struct pci_attach_args *pa;
   3134  1.187   thorpej {
   3135  1.187   thorpej 	struct pciide_channel *cp;
   3136  1.187   thorpej 	bus_size_t cmdsize, ctlsize;
   3137  1.187   thorpej 	pcireg_t interface;
   3138  1.187   thorpej 	int channel;
   3139  1.187   thorpej 
   3140  1.187   thorpej 	if (pciide_chipen(sc, pa) == 0)
   3141  1.187   thorpej 		return;
   3142  1.187   thorpej 
   3143  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   3144  1.187   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3145  1.187   thorpej 	pciide_mapreg_dma(sc, pa);
   3146  1.192   thorpej 	aprint_normal("\n");
   3147  1.187   thorpej 
   3148  1.187   thorpej 	/*
   3149  1.187   thorpej 	 * Rev. <= 0x01 of the 3112 have a bug that can cause data
   3150  1.187   thorpej 	 * corruption if DMA transfers cross an 8K boundary.  This is
   3151  1.187   thorpej 	 * apparently hard to tickle, but we'll go ahead and play it
   3152  1.187   thorpej 	 * safe.
   3153  1.187   thorpej 	 */
   3154  1.187   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x01) {
   3155  1.187   thorpej 		sc->sc_dma_maxsegsz = 8192;
   3156  1.187   thorpej 		sc->sc_dma_boundary = 8192;
   3157  1.187   thorpej 	}
   3158  1.187   thorpej 
   3159  1.187   thorpej 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3160  1.187   thorpej 	    WDC_CAPABILITY_MODE;
   3161  1.187   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   3162  1.187   thorpej 	if (sc->sc_dma_ok) {
   3163  1.187   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3164  1.187   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3165  1.187   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   3166  1.187   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   3167  1.187   thorpej 		sc->sc_wdcdev.UDMA_cap = 6;
   3168  1.187   thorpej 	}
   3169  1.187   thorpej 	sc->sc_wdcdev.set_modes = cmd3112_setup_channel;
   3170  1.187   thorpej 
   3171  1.187   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3172  1.187   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3173  1.187   thorpej 
   3174  1.187   thorpej 	/*
   3175  1.187   thorpej 	 * The 3112 can be told to identify as a RAID controller.
   3176  1.187   thorpej 	 * In this case, we have to fake interface
   3177  1.187   thorpej 	 */
   3178  1.187   thorpej 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3179  1.187   thorpej 		interface = PCI_INTERFACE(pa->pa_class);
   3180  1.187   thorpej 	} else {
   3181  1.187   thorpej 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3182  1.187   thorpej 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3183  1.187   thorpej 	}
   3184  1.187   thorpej 
   3185  1.187   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3186  1.187   thorpej 		cp = &sc->pciide_channels[channel];
   3187  1.187   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   3188  1.187   thorpej 			continue;
   3189  1.187   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3190  1.187   thorpej 		    pciide_pci_intr);
   3191  1.187   thorpej 		if (cp->hw_ok == 0)
   3192  1.187   thorpej 			continue;
   3193  1.187   thorpej 		pciide_map_compat_intr(pa, cp, channel, interface);
   3194  1.187   thorpej 		cmd3112_setup_channel(&cp->wdc_channel);
   3195  1.187   thorpej 	}
   3196  1.187   thorpej }
   3197  1.187   thorpej 
   3198  1.187   thorpej void
   3199  1.187   thorpej cmd3112_setup_channel(chp)
   3200  1.187   thorpej 	struct channel_softc *chp;
   3201  1.187   thorpej {
   3202  1.187   thorpej 	struct ata_drive_datas *drvp;
   3203  1.187   thorpej 	int drive;
   3204  1.187   thorpej 	u_int32_t idedma_ctl, dtm;
   3205  1.187   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3206  1.187   thorpej 	struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
   3207  1.187   thorpej 
   3208  1.187   thorpej 	/* setup DMA if needed */
   3209  1.187   thorpej 	pciide_channel_dma_setup(cp);
   3210  1.187   thorpej 
   3211  1.187   thorpej 	idedma_ctl = 0;
   3212  1.187   thorpej 	dtm = 0;
   3213  1.187   thorpej 
   3214  1.187   thorpej 	for (drive = 0; drive < 2; drive++) {
   3215  1.187   thorpej 		drvp = &chp->ch_drive[drive];
   3216  1.187   thorpej 		/* If no drive, skip */
   3217  1.187   thorpej 		if ((drvp->drive_flags & DRIVE) == 0)
   3218  1.187   thorpej 			continue;
   3219  1.187   thorpej 		if (drvp->drive_flags & DRIVE_UDMA) {
   3220  1.187   thorpej 			/* use Ultra/DMA */
   3221  1.187   thorpej 			drvp->drive_flags &= ~DRIVE_DMA;
   3222  1.187   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3223  1.187   thorpej 			dtm |= DTM_IDEx_DMA;
   3224  1.187   thorpej 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3225  1.187   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3226  1.187   thorpej 			dtm |= DTM_IDEx_DMA;
   3227  1.187   thorpej 		} else {
   3228  1.187   thorpej 			dtm |= DTM_IDEx_PIO;
   3229  1.187   thorpej 		}
   3230  1.187   thorpej 	}
   3231  1.187   thorpej 
   3232  1.187   thorpej 	/*
   3233  1.187   thorpej 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   3234  1.187   thorpej 	 * (but many S-ATA drives still want to get the SET_FEATURE
   3235  1.187   thorpej 	 * command).
   3236  1.187   thorpej 	 */
   3237  1.187   thorpej 	if (idedma_ctl != 0) {
   3238  1.187   thorpej 		/* Add software bits in status register */
   3239  1.187   thorpej 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3240  1.187   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3241  1.187   thorpej 		    idedma_ctl);
   3242  1.187   thorpej 	}
   3243  1.187   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag,
   3244  1.187   thorpej 	    chp->channel == 0 ? SII3112_DTM_IDE0 : SII3112_DTM_IDE1, dtm);
   3245  1.161      onoe 	pciide_print_modes(cp);
   3246    1.1       cgd }
   3247    1.1       cgd 
   3248   1.18  drochner void
   3249   1.41    bouyer cy693_chip_map(sc, pa)
   3250   1.18  drochner 	struct pciide_softc *sc;
   3251   1.41    bouyer 	struct pci_attach_args *pa;
   3252   1.41    bouyer {
   3253   1.41    bouyer 	struct pciide_channel *cp;
   3254   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   3255   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   3256   1.41    bouyer 
   3257   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3258   1.41    bouyer 		return;
   3259   1.41    bouyer 	/*
   3260   1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   3261   1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   3262   1.41    bouyer 	 * the real channel
   3263   1.41    bouyer 	 */
   3264   1.41    bouyer 	if (pa->pa_function == 1) {
   3265   1.61   thorpej 		sc->sc_cy_compatchan = 0;
   3266   1.41    bouyer 	} else if (pa->pa_function == 2) {
   3267   1.61   thorpej 		sc->sc_cy_compatchan = 1;
   3268   1.41    bouyer 	} else {
   3269  1.192   thorpej 		aprint_error("%s: unexpected PCI function %d\n",
   3270   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3271   1.41    bouyer 		return;
   3272   1.41    bouyer 	}
   3273   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   3274  1.192   thorpej 		aprint_normal("%s: bus-master DMA support present",
   3275   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3276   1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   3277   1.41    bouyer 	} else {
   3278  1.192   thorpej 		aprint_normal("%s: hardware does not support DMA",
   3279   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3280   1.41    bouyer 		sc->sc_dma_ok = 0;
   3281   1.41    bouyer 	}
   3282  1.192   thorpej 	aprint_normal("\n");
   3283   1.39       mrg 
   3284   1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   3285   1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   3286  1.192   thorpej 		aprint_error("%s: unable to map hyperCache control registers\n",
   3287   1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3288   1.61   thorpej 		sc->sc_dma_ok = 0;
   3289   1.61   thorpej 	}
   3290   1.61   thorpej 
   3291   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3292   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3293   1.67    bouyer 	if (sc->sc_dma_ok) {
   3294   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3295   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3296   1.67    bouyer 	}
   3297   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3298   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3299   1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   3300   1.18  drochner 
   3301   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3302   1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   3303   1.39       mrg 
   3304   1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   3305   1.41    bouyer 	cp = &sc->pciide_channels[0];
   3306   1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   3307   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   3308   1.41    bouyer 	cp->wdc_channel.channel = 0;
   3309   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   3310   1.41    bouyer 	cp->wdc_channel.ch_queue =
   3311   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   3312   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   3313  1.192   thorpej 		aprint_error("%s primary channel: "
   3314   1.41    bouyer 		    "can't allocate memory for command queue",
   3315   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3316   1.41    bouyer 		return;
   3317   1.41    bouyer 	}
   3318  1.192   thorpej 	aprint_normal("%s: primary channel %s to ",
   3319   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3320   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   3321   1.41    bouyer 	    "configured" : "wired");
   3322   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   3323  1.192   thorpej 		aprint_normal("native-PCI");
   3324   1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   3325   1.41    bouyer 		    pciide_pci_intr);
   3326   1.41    bouyer 	} else {
   3327  1.192   thorpej 		aprint_normal("compatibility");
   3328   1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   3329   1.41    bouyer 		    &cmdsize, &ctlsize);
   3330   1.41    bouyer 	}
   3331  1.192   thorpej 	aprint_normal(" mode\n");
   3332   1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3333   1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3334   1.41    bouyer 	wdcattach(&cp->wdc_channel);
   3335   1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   3336   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3337   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   3338   1.41    bouyer 	}
   3339   1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   3340   1.41    bouyer 	if (cp->hw_ok == 0)
   3341   1.41    bouyer 		return;
   3342   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   3343   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   3344   1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   3345   1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   3346   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   3347   1.28    bouyer }
   3348   1.28    bouyer 
   3349   1.28    bouyer void
   3350   1.28    bouyer cy693_setup_channel(chp)
   3351   1.18  drochner 	struct channel_softc *chp;
   3352   1.28    bouyer {
   3353   1.18  drochner 	struct ata_drive_datas *drvp;
   3354   1.18  drochner 	int drive;
   3355   1.18  drochner 	u_int32_t cy_cmd_ctrl;
   3356   1.18  drochner 	u_int32_t idedma_ctl;
   3357   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3358   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3359   1.41    bouyer 	int dma_mode = -1;
   3360    1.9    bouyer 
   3361   1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   3362   1.28    bouyer 
   3363   1.28    bouyer 	/* setup DMA if needed */
   3364   1.28    bouyer 	pciide_channel_dma_setup(cp);
   3365   1.28    bouyer 
   3366   1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   3367   1.18  drochner 		drvp = &chp->ch_drive[drive];
   3368   1.18  drochner 		/* If no drive, skip */
   3369   1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   3370   1.18  drochner 			continue;
   3371   1.18  drochner 		/* add timing values, setup DMA if needed */
   3372   1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   3373   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3374   1.41    bouyer 			/* use Multiword DMA */
   3375   1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   3376   1.41    bouyer 				dma_mode = drvp->DMA_mode;
   3377   1.18  drochner 		}
   3378   1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3379   1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   3380   1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3381   1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   3382   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3383   1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   3384   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3385   1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   3386   1.18  drochner 	}
   3387   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   3388   1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   3389   1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   3390   1.61   thorpej 
   3391   1.61   thorpej 	if (dma_mode == -1)
   3392   1.61   thorpej 		dma_mode = 0;
   3393   1.61   thorpej 
   3394   1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   3395   1.61   thorpej 		/* Note: `multiple' is implied. */
   3396   1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   3397   1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   3398   1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   3399   1.61   thorpej 	}
   3400   1.61   thorpej 
   3401   1.28    bouyer 	pciide_print_modes(cp);
   3402   1.61   thorpej 
   3403   1.18  drochner 	if (idedma_ctl != 0) {
   3404   1.18  drochner 		/* Add software bits in status register */
   3405   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3406   1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3407    1.9    bouyer 	}
   3408    1.1       cgd }
   3409    1.1       cgd 
   3410  1.182    bouyer static struct sis_hostbr_type {
   3411  1.182    bouyer 	u_int16_t id;
   3412  1.182    bouyer 	u_int8_t rev;
   3413  1.182    bouyer 	u_int8_t udma_mode;
   3414  1.182    bouyer 	char *name;
   3415  1.182    bouyer 	u_int8_t type;
   3416  1.182    bouyer #define SIS_TYPE_NOUDMA	0
   3417  1.182    bouyer #define SIS_TYPE_66	1
   3418  1.182    bouyer #define SIS_TYPE_100OLD	2
   3419  1.182    bouyer #define SIS_TYPE_100NEW 3
   3420  1.182    bouyer #define SIS_TYPE_133OLD 4
   3421  1.182    bouyer #define SIS_TYPE_133NEW 5
   3422  1.182    bouyer #define SIS_TYPE_SOUTH	6
   3423  1.182    bouyer } sis_hostbr_type[] = {
   3424  1.182    bouyer 	/* Most infos here are from sos (at) freebsd.org */
   3425  1.182    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
   3426  1.182    bouyer #if 0
   3427  1.182    bouyer 	/*
   3428  1.182    bouyer 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   3429  1.182    bouyer 	 * have problems with UDMA (info provided by Christos)
   3430  1.182    bouyer 	 */
   3431  1.182    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
   3432  1.182    bouyer #endif
   3433  1.182    bouyer 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
   3434  1.182    bouyer 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
   3435  1.182    bouyer 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
   3436  1.182    bouyer 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
   3437  1.182    bouyer 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
   3438  1.182    bouyer 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
   3439  1.182    bouyer 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
   3440  1.182    bouyer 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
   3441  1.182    bouyer 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
   3442  1.182    bouyer 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
   3443  1.182    bouyer 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
   3444  1.182    bouyer 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
   3445  1.182    bouyer 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
   3446  1.182    bouyer 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
   3447  1.182    bouyer 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
   3448  1.182    bouyer 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
   3449  1.182    bouyer 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
   3450  1.182    bouyer 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
   3451  1.182    bouyer 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
   3452  1.182    bouyer 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
   3453  1.182    bouyer 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
   3454  1.182    bouyer 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
   3455  1.182    bouyer 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
   3456  1.182    bouyer 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
   3457  1.182    bouyer 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
   3458  1.182    bouyer 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
   3459  1.182    bouyer 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
   3460  1.182    bouyer 	/*
   3461  1.182    bouyer 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
   3462  1.182    bouyer 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
   3463  1.182    bouyer 	 */
   3464  1.182    bouyer 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
   3465  1.182    bouyer 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
   3466  1.182    bouyer };
   3467  1.182    bouyer 
   3468  1.182    bouyer static struct sis_hostbr_type *sis_hostbr_type_match;
   3469  1.182    bouyer 
   3470  1.130      tron static int
   3471  1.130      tron sis_hostbr_match(pa)
   3472  1.130      tron 	struct pci_attach_args *pa;
   3473  1.130      tron {
   3474  1.182    bouyer 	int i;
   3475  1.182    bouyer 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
   3476  1.182    bouyer 		return 0;
   3477  1.182    bouyer 	sis_hostbr_type_match = NULL;
   3478  1.182    bouyer 	for (i = 0;
   3479  1.182    bouyer 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
   3480  1.182    bouyer 	    i++) {
   3481  1.182    bouyer 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
   3482  1.182    bouyer 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
   3483  1.182    bouyer 			sis_hostbr_type_match = &sis_hostbr_type[i];
   3484  1.182    bouyer 	}
   3485  1.182    bouyer 	return (sis_hostbr_type_match != NULL);
   3486  1.182    bouyer }
   3487  1.182    bouyer 
   3488  1.182    bouyer static int sis_south_match(pa)
   3489  1.182    bouyer 	struct pci_attach_args *pa;
   3490  1.182    bouyer {
   3491  1.182    bouyer 	return(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
   3492  1.182    bouyer 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
   3493  1.182    bouyer 		PCI_REVISION(pa->pa_class) >= 0x10);
   3494  1.130      tron }
   3495  1.130      tron 
   3496   1.18  drochner void
   3497   1.41    bouyer sis_chip_map(sc, pa)
   3498   1.41    bouyer 	struct pciide_softc *sc;
   3499   1.18  drochner 	struct pci_attach_args *pa;
   3500   1.41    bouyer {
   3501   1.18  drochner 	struct pciide_channel *cp;
   3502   1.41    bouyer 	int channel;
   3503   1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   3504   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   3505   1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3506   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3507    1.9    bouyer 
   3508   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3509   1.18  drochner 		return;
   3510  1.192   thorpej 	aprint_normal(": Silicon Integrated System ");
   3511  1.183    bouyer 	pci_find_device(NULL, sis_hostbr_match);
   3512  1.182    bouyer 	if (sis_hostbr_type_match) {
   3513  1.182    bouyer 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
   3514  1.182    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
   3515  1.182    bouyer 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3516  1.182    bouyer 			    SIS_REG_57) & 0x7f);
   3517  1.182    bouyer 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3518  1.182    bouyer 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
   3519  1.192   thorpej 				aprint_normal("96X UDMA%d",
   3520  1.182    bouyer 				    sis_hostbr_type_match->udma_mode);
   3521  1.182    bouyer 				sc->sis_type = SIS_TYPE_133NEW;
   3522  1.182    bouyer 				sc->sc_wdcdev.UDMA_cap =
   3523  1.182    bouyer 			    	    sis_hostbr_type_match->udma_mode;
   3524  1.182    bouyer 			} else {
   3525  1.183    bouyer 				if (pci_find_device(NULL, sis_south_match)) {
   3526  1.182    bouyer 					sc->sis_type = SIS_TYPE_133OLD;
   3527  1.182    bouyer 					sc->sc_wdcdev.UDMA_cap =
   3528  1.182    bouyer 				    	    sis_hostbr_type_match->udma_mode;
   3529  1.182    bouyer 				} else {
   3530  1.182    bouyer 					sc->sis_type = SIS_TYPE_100NEW;
   3531  1.182    bouyer 					sc->sc_wdcdev.UDMA_cap =
   3532  1.182    bouyer 					    sis_hostbr_type_match->udma_mode;
   3533  1.182    bouyer 				}
   3534  1.182    bouyer 			}
   3535  1.182    bouyer 		} else {
   3536  1.182    bouyer 			sc->sis_type = sis_hostbr_type_match->type;
   3537  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap =
   3538  1.182    bouyer 		    	    sis_hostbr_type_match->udma_mode;
   3539  1.182    bouyer 		}
   3540  1.192   thorpej 		aprint_normal(sis_hostbr_type_match->name);
   3541  1.182    bouyer 	} else {
   3542  1.192   thorpej 		aprint_normal("5597/5598");
   3543  1.182    bouyer 		if (rev >= 0xd0) {
   3544  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   3545  1.183    bouyer 			sc->sis_type = SIS_TYPE_66;
   3546  1.182    bouyer 		} else {
   3547  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   3548  1.183    bouyer 			sc->sis_type = SIS_TYPE_NOUDMA;
   3549  1.182    bouyer 		}
   3550  1.182    bouyer 	}
   3551  1.192   thorpej 	aprint_normal(" IDE controller (rev. 0x%02x)\n",
   3552  1.192   thorpej 	    PCI_REVISION(pa->pa_class));
   3553  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   3554   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3555   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3556  1.192   thorpej 	aprint_normal("\n");
   3557  1.121    bouyer 
   3558   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3559   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3560   1.51    bouyer 	if (sc->sc_dma_ok) {
   3561   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3562   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3563  1.182    bouyer 		if (sc->sis_type >= SIS_TYPE_66)
   3564   1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3565   1.51    bouyer 	}
   3566    1.9    bouyer 
   3567   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3568   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3569   1.15    bouyer 
   3570   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3571   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3572  1.182    bouyer 	switch(sc->sis_type) {
   3573  1.182    bouyer 	case SIS_TYPE_NOUDMA:
   3574  1.182    bouyer 	case SIS_TYPE_66:
   3575  1.182    bouyer 	case SIS_TYPE_100OLD:
   3576  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3577  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   3578  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   3579  1.182    bouyer 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
   3580  1.182    bouyer 		break;
   3581  1.182    bouyer 	case SIS_TYPE_100NEW:
   3582  1.182    bouyer 	case SIS_TYPE_133OLD:
   3583  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3584  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
   3585  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
   3586  1.182    bouyer 		break;
   3587  1.182    bouyer 	case SIS_TYPE_133NEW:
   3588  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis96x_setup_channel;
   3589  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
   3590  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
   3591  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
   3592  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
   3593  1.182    bouyer 		break;
   3594  1.182    bouyer 	}
   3595  1.182    bouyer 
   3596   1.41    bouyer 
   3597   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3598   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3599   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3600   1.41    bouyer 			continue;
   3601   1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   3602   1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   3603  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   3604   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3605   1.46   mycroft 			continue;
   3606   1.41    bouyer 		}
   3607   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3608   1.41    bouyer 		    pciide_pci_intr);
   3609   1.41    bouyer 		if (cp->hw_ok == 0)
   3610   1.41    bouyer 			continue;
   3611   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3612   1.41    bouyer 			if (channel == 0)
   3613   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   3614   1.41    bouyer 			else
   3615   1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   3616   1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   3617   1.41    bouyer 			    sis_ctr0);
   3618   1.41    bouyer 		}
   3619   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3620   1.41    bouyer 		if (cp->hw_ok == 0)
   3621   1.41    bouyer 			continue;
   3622  1.182    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   3623   1.41    bouyer 	}
   3624   1.28    bouyer }
   3625   1.28    bouyer 
   3626   1.28    bouyer void
   3627  1.182    bouyer sis96x_setup_channel(chp)
   3628  1.182    bouyer 	struct channel_softc *chp;
   3629  1.182    bouyer {
   3630  1.182    bouyer 	struct ata_drive_datas *drvp;
   3631  1.182    bouyer 	int drive;
   3632  1.182    bouyer 	u_int32_t sis_tim;
   3633  1.182    bouyer 	u_int32_t idedma_ctl;
   3634  1.182    bouyer 	int regtim;
   3635  1.182    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3636  1.182    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3637  1.182    bouyer 
   3638  1.182    bouyer 	sis_tim = 0;
   3639  1.182    bouyer 	idedma_ctl = 0;
   3640  1.182    bouyer 	/* setup DMA if needed */
   3641  1.182    bouyer 	pciide_channel_dma_setup(cp);
   3642  1.182    bouyer 
   3643  1.182    bouyer 	for (drive = 0; drive < 2; drive++) {
   3644  1.182    bouyer 		regtim = SIS_TIM133(
   3645  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
   3646  1.182    bouyer 		    chp->channel, drive);
   3647  1.182    bouyer 		drvp = &chp->ch_drive[drive];
   3648  1.182    bouyer 		/* If no drive, skip */
   3649  1.182    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3650  1.182    bouyer 			continue;
   3651  1.182    bouyer 		/* add timing values, setup DMA if needed */
   3652  1.182    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3653  1.182    bouyer 			/* use Ultra/DMA */
   3654  1.182    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3655  1.182    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3656  1.182    bouyer 			    SIS96x_REG_CBL(chp->channel)) & SIS96x_REG_CBL_33) {
   3657  1.182    bouyer 				if (drvp->UDMA_mode > 2)
   3658  1.182    bouyer 					drvp->UDMA_mode = 2;
   3659  1.182    bouyer 			}
   3660  1.182    bouyer 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
   3661  1.182    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3662  1.182    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3663  1.182    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3664  1.182    bouyer 			/*
   3665  1.182    bouyer 			 * use Multiword DMA
   3666  1.182    bouyer 			 * Timings will be used for both PIO and DMA,
   3667  1.182    bouyer 			 * so adjust DMA mode if needed
   3668  1.182    bouyer 			 */
   3669  1.182    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3670  1.182    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3671  1.182    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3672  1.182    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3673  1.182    bouyer 				    drvp->PIO_mode - 2 : 0;
   3674  1.182    bouyer 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
   3675  1.182    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3676  1.182    bouyer 		} else {
   3677  1.182    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3678  1.182    bouyer 		}
   3679  1.182    bouyer 		WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
   3680  1.182    bouyer 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
   3681  1.182    bouyer 		    chp->channel, drive, sis_tim, regtim), DEBUG_PROBE);
   3682  1.182    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
   3683  1.182    bouyer 	}
   3684  1.182    bouyer 	if (idedma_ctl != 0) {
   3685  1.182    bouyer 		/* Add software bits in status register */
   3686  1.182    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3687  1.182    bouyer 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3688  1.182    bouyer 		    idedma_ctl);
   3689  1.182    bouyer 	}
   3690  1.182    bouyer 	pciide_print_modes(cp);
   3691  1.182    bouyer }
   3692  1.182    bouyer 
   3693  1.182    bouyer void
   3694   1.28    bouyer sis_setup_channel(chp)
   3695   1.15    bouyer 	struct channel_softc *chp;
   3696   1.28    bouyer {
   3697   1.15    bouyer 	struct ata_drive_datas *drvp;
   3698   1.28    bouyer 	int drive;
   3699   1.18  drochner 	u_int32_t sis_tim;
   3700   1.18  drochner 	u_int32_t idedma_ctl;
   3701   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3702   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3703   1.15    bouyer 
   3704   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   3705   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   3706   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   3707   1.28    bouyer 	    DEBUG_PROBE);
   3708   1.28    bouyer 	sis_tim = 0;
   3709   1.18  drochner 	idedma_ctl = 0;
   3710   1.28    bouyer 	/* setup DMA if needed */
   3711   1.28    bouyer 	pciide_channel_dma_setup(cp);
   3712   1.28    bouyer 
   3713   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   3714   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   3715   1.28    bouyer 		/* If no drive, skip */
   3716   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3717   1.28    bouyer 			continue;
   3718   1.28    bouyer 		/* add timing values, setup DMA if needed */
   3719   1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3720   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   3721   1.28    bouyer 			goto pio;
   3722   1.28    bouyer 
   3723   1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3724   1.28    bouyer 			/* use Ultra/DMA */
   3725   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3726  1.182    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3727  1.182    bouyer 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->channel)) {
   3728  1.182    bouyer 				if (drvp->UDMA_mode > 2)
   3729  1.182    bouyer 					drvp->UDMA_mode = 2;
   3730  1.182    bouyer 			}
   3731  1.182    bouyer 			switch (sc->sis_type) {
   3732  1.182    bouyer 			case SIS_TYPE_66:
   3733  1.182    bouyer 			case SIS_TYPE_100OLD:
   3734  1.182    bouyer 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
   3735  1.182    bouyer 				    SIS_TIM66_UDMA_TIME_OFF(drive);
   3736  1.182    bouyer 				break;
   3737  1.182    bouyer 			case SIS_TYPE_100NEW:
   3738  1.182    bouyer 				sis_tim |=
   3739  1.182    bouyer 				    sis_udma100new_tim[drvp->UDMA_mode] <<
   3740  1.182    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3741  1.182    bouyer 			case SIS_TYPE_133OLD:
   3742  1.182    bouyer 				sis_tim |=
   3743  1.182    bouyer 				    sis_udma133old_tim[drvp->UDMA_mode] <<
   3744  1.182    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3745  1.182    bouyer 				break;
   3746  1.182    bouyer 			default:
   3747  1.192   thorpej 				aprint_error("unknown SiS IDE type %d\n",
   3748  1.182    bouyer 				    sc->sis_type);
   3749  1.182    bouyer 			}
   3750   1.28    bouyer 		} else {
   3751   1.28    bouyer 			/*
   3752   1.28    bouyer 			 * use Multiword DMA
   3753   1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   3754   1.28    bouyer 			 * so adjust DMA mode if needed
   3755   1.28    bouyer 			 */
   3756   1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3757   1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3758   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3759   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3760   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3761   1.28    bouyer 			if (drvp->DMA_mode == 0)
   3762   1.28    bouyer 				drvp->PIO_mode = 0;
   3763   1.28    bouyer 		}
   3764   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3765  1.182    bouyer pio:		switch (sc->sis_type) {
   3766  1.183    bouyer 		case SIS_TYPE_NOUDMA:
   3767  1.182    bouyer 		case SIS_TYPE_66:
   3768  1.182    bouyer 		case SIS_TYPE_100OLD:
   3769  1.182    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3770  1.182    bouyer 			    SIS_TIM66_ACT_OFF(drive);
   3771  1.182    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3772  1.182    bouyer 			    SIS_TIM66_REC_OFF(drive);
   3773  1.182    bouyer 			break;
   3774  1.182    bouyer 		case SIS_TYPE_100NEW:
   3775  1.182    bouyer 		case SIS_TYPE_133OLD:
   3776  1.182    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3777  1.182    bouyer 			    SIS_TIM100_ACT_OFF(drive);
   3778  1.182    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3779  1.182    bouyer 			    SIS_TIM100_REC_OFF(drive);
   3780  1.182    bouyer 			break;
   3781  1.182    bouyer 		default:
   3782  1.192   thorpej 			aprint_error("unknown SiS IDE type %d\n",
   3783  1.182    bouyer 			    sc->sis_type);
   3784  1.182    bouyer 		}
   3785   1.28    bouyer 	}
   3786   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3787   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3788   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3789   1.18  drochner 	if (idedma_ctl != 0) {
   3790   1.18  drochner 		/* Add software bits in status register */
   3791   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3792  1.175    bouyer 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3793  1.175    bouyer 		    idedma_ctl);
   3794   1.18  drochner 	}
   3795   1.28    bouyer 	pciide_print_modes(cp);
   3796   1.18  drochner }
   3797   1.18  drochner 
   3798   1.18  drochner void
   3799   1.41    bouyer acer_chip_map(sc, pa)
   3800   1.41    bouyer 	struct pciide_softc *sc;
   3801   1.18  drochner 	struct pci_attach_args *pa;
   3802   1.41    bouyer {
   3803   1.18  drochner 	struct pciide_channel *cp;
   3804   1.41    bouyer 	int channel;
   3805   1.41    bouyer 	pcireg_t cr, interface;
   3806   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3807  1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3808   1.18  drochner 
   3809   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3810   1.18  drochner 		return;
   3811  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   3812   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3813   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3814  1.192   thorpej 	aprint_normal("\n");
   3815   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3816   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3817   1.67    bouyer 	if (sc->sc_dma_ok) {
   3818  1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3819  1.124    bouyer 		if (rev >= 0x20) {
   3820  1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3821  1.124    bouyer 			if (rev >= 0xC4)
   3822  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
   3823  1.127   tsutsui 			else if (rev >= 0xC2)
   3824  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
   3825  1.124    bouyer 			else
   3826  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   3827  1.124    bouyer 		}
   3828   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3829   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3830   1.67    bouyer 	}
   3831   1.41    bouyer 
   3832   1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3833   1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3834   1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3835   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3836   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3837   1.30    bouyer 
   3838   1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3839   1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3840   1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3841   1.30    bouyer 
   3842   1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3843   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3844   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3845   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3846   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3847   1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3848   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3849   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3850   1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3851   1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3852   1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3853   1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3854   1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3855   1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3856   1.41    bouyer 	    PCI_CLASS_REG));
   3857   1.41    bouyer 
   3858  1.124    bouyer 	/* From linux: enable "Cable Detection" */
   3859  1.124    bouyer 	if (rev >= 0xC2) {
   3860  1.124    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3861  1.127   tsutsui 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3862  1.127   tsutsui 		    | ACER_0x4B_CDETECT);
   3863  1.124    bouyer 	}
   3864  1.124    bouyer 
   3865   1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3866   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3867   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3868   1.41    bouyer 			continue;
   3869   1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3870  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   3871   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3872   1.41    bouyer 			continue;
   3873   1.41    bouyer 		}
   3874  1.124    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3875   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3876  1.124    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3877   1.41    bouyer 		if (cp->hw_ok == 0)
   3878   1.41    bouyer 			continue;
   3879   1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   3880   1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   3881   1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   3882   1.41    bouyer 			    PCI_CLASS_REG, cr);
   3883   1.41    bouyer 		}
   3884   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3885   1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   3886   1.30    bouyer 	}
   3887   1.30    bouyer }
   3888   1.30    bouyer 
   3889   1.30    bouyer void
   3890   1.30    bouyer acer_setup_channel(chp)
   3891   1.30    bouyer 	struct channel_softc *chp;
   3892   1.30    bouyer {
   3893   1.30    bouyer 	struct ata_drive_datas *drvp;
   3894   1.30    bouyer 	int drive;
   3895   1.30    bouyer 	u_int32_t acer_fifo_udma;
   3896   1.30    bouyer 	u_int32_t idedma_ctl;
   3897   1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3898   1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3899   1.30    bouyer 
   3900   1.30    bouyer 	idedma_ctl = 0;
   3901   1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3902   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3903   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3904   1.30    bouyer 	/* setup DMA if needed */
   3905   1.30    bouyer 	pciide_channel_dma_setup(cp);
   3906   1.30    bouyer 
   3907  1.124    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3908  1.124    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
   3909  1.124    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3910  1.124    bouyer 		    ACER_0x4A_80PIN(chp->channel)) {
   3911  1.124    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3912  1.124    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3913  1.124    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3914  1.124    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3915  1.124    bouyer 		}
   3916  1.124    bouyer 	}
   3917  1.124    bouyer 
   3918   1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3919   1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3920   1.30    bouyer 		/* If no drive, skip */
   3921   1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3922   1.30    bouyer 			continue;
   3923   1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3924   1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3925   1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3926   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3927   1.30    bouyer 		/* clear FIFO/DMA mode */
   3928   1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3929   1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3930   1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3931   1.30    bouyer 
   3932   1.30    bouyer 		/* add timing values, setup DMA if needed */
   3933   1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3934   1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3935   1.30    bouyer 			acer_fifo_udma |=
   3936   1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3937   1.30    bouyer 			goto pio;
   3938   1.30    bouyer 		}
   3939   1.30    bouyer 
   3940   1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3941   1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3942   1.30    bouyer 			/* use Ultra/DMA */
   3943   1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3944   1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3945   1.30    bouyer 			acer_fifo_udma |=
   3946   1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3947   1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3948  1.124    bouyer 			/* XXX disable if one drive < UDMA3 ? */
   3949  1.124    bouyer 			if (drvp->UDMA_mode >= 3) {
   3950  1.124    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3951  1.124    bouyer 				    ACER_0x4B,
   3952  1.124    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3953  1.124    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3954  1.124    bouyer 			}
   3955   1.30    bouyer 		} else {
   3956   1.30    bouyer 			/*
   3957   1.30    bouyer 			 * use Multiword DMA
   3958   1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3959   1.30    bouyer 			 * so adjust DMA mode if needed
   3960   1.30    bouyer 			 */
   3961   1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3962   1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3963   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3964   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3965   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3966   1.30    bouyer 			if (drvp->DMA_mode == 0)
   3967   1.30    bouyer 				drvp->PIO_mode = 0;
   3968   1.30    bouyer 		}
   3969   1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3970   1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3971   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3972   1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3973   1.30    bouyer 	}
   3974   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3975   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3976   1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3977   1.30    bouyer 	if (idedma_ctl != 0) {
   3978   1.30    bouyer 		/* Add software bits in status register */
   3979   1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3980  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3981  1.175    bouyer 		    idedma_ctl);
   3982   1.30    bouyer 	}
   3983   1.30    bouyer 	pciide_print_modes(cp);
   3984   1.30    bouyer }
   3985   1.30    bouyer 
   3986   1.41    bouyer int
   3987   1.41    bouyer acer_pci_intr(arg)
   3988   1.41    bouyer 	void *arg;
   3989   1.41    bouyer {
   3990   1.41    bouyer 	struct pciide_softc *sc = arg;
   3991   1.41    bouyer 	struct pciide_channel *cp;
   3992   1.41    bouyer 	struct channel_softc *wdc_cp;
   3993   1.41    bouyer 	int i, rv, crv;
   3994   1.41    bouyer 	u_int32_t chids;
   3995   1.41    bouyer 
   3996   1.41    bouyer 	rv = 0;
   3997   1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3998   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3999   1.41    bouyer 		cp = &sc->pciide_channels[i];
   4000   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4001   1.41    bouyer 		/* If a compat channel skip. */
   4002   1.41    bouyer 		if (cp->compat)
   4003   1.41    bouyer 			continue;
   4004   1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   4005   1.41    bouyer 			crv = wdcintr(wdc_cp);
   4006   1.41    bouyer 			if (crv == 0)
   4007   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   4008   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4009   1.41    bouyer 			else
   4010   1.41    bouyer 				rv = 1;
   4011   1.41    bouyer 		}
   4012   1.41    bouyer 	}
   4013   1.41    bouyer 	return rv;
   4014   1.41    bouyer }
   4015   1.41    bouyer 
   4016   1.67    bouyer void
   4017   1.67    bouyer hpt_chip_map(sc, pa)
   4018  1.111   tsutsui 	struct pciide_softc *sc;
   4019   1.67    bouyer 	struct pci_attach_args *pa;
   4020   1.67    bouyer {
   4021   1.67    bouyer 	struct pciide_channel *cp;
   4022   1.67    bouyer 	int i, compatchan, revision;
   4023   1.67    bouyer 	pcireg_t interface;
   4024   1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   4025   1.67    bouyer 
   4026   1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   4027   1.67    bouyer 		return;
   4028   1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   4029  1.192   thorpej 	aprint_normal(": Triones/Highpoint ");
   4030  1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   4031  1.192   thorpej 		aprint_normal("HPT374 IDE Controller\n");
   4032  1.166    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
   4033  1.192   thorpej 		aprint_normal("HPT372 IDE Controller\n");
   4034  1.153    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   4035  1.166    bouyer 		if (revision == HPT372_REV)
   4036  1.192   thorpej 			aprint_normal("HPT372 IDE Controller\n");
   4037  1.166    bouyer 		else if (revision == HPT370_REV)
   4038  1.192   thorpej 			aprint_normal("HPT370 IDE Controller\n");
   4039  1.153    bouyer 		else if (revision == HPT370A_REV)
   4040  1.192   thorpej 			aprint_normal("HPT370A IDE Controller\n");
   4041  1.153    bouyer 		else if (revision == HPT366_REV)
   4042  1.192   thorpej 			aprint_normal("HPT366 IDE Controller\n");
   4043  1.153    bouyer 		else
   4044  1.192   thorpej 			aprint_normal("unknown HPT IDE controller rev %d\n",
   4045  1.192   thorpej 			    revision);
   4046  1.153    bouyer 	} else
   4047  1.192   thorpej 		aprint_normal("unknown HPT IDE controller 0x%x\n",
   4048  1.153    bouyer 		    sc->sc_pp->ide_product);
   4049   1.67    bouyer 
   4050   1.67    bouyer 	/*
   4051   1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   4052   1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   4053   1.67    bouyer 	 */
   4054   1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4055   1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   4056   1.67    bouyer 	} else {
   4057   1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4058   1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   4059  1.153    bouyer 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   4060  1.166    bouyer 		    (revision == HPT370_REV || revision == HPT370A_REV ||
   4061  1.166    bouyer 		     revision == HPT372_REV)) ||
   4062  1.166    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   4063  1.153    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   4064   1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   4065   1.67    bouyer 	}
   4066   1.67    bouyer 
   4067  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   4068   1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   4069   1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   4070  1.192   thorpej 	aprint_normal("\n");
   4071   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4072   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   4073   1.67    bouyer 	if (sc->sc_dma_ok) {
   4074   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4075   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4076   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4077   1.67    bouyer 	}
   4078   1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   4079   1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   4080   1.67    bouyer 
   4081   1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   4082   1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4083  1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   4084  1.153    bouyer 	    revision == HPT366_REV) {
   4085  1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   4086   1.67    bouyer 		/*
   4087   1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   4088   1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   4089   1.67    bouyer 		 * with the real channel
   4090   1.67    bouyer 		 */
   4091   1.67    bouyer 		if (pa->pa_function == 0) {
   4092   1.67    bouyer 			compatchan = 0;
   4093   1.67    bouyer 		} else if (pa->pa_function == 1) {
   4094   1.67    bouyer 			compatchan = 1;
   4095   1.67    bouyer 		} else {
   4096  1.192   thorpej 			aprint_error("%s: unexpected PCI function %d\n",
   4097   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   4098   1.67    bouyer 			return;
   4099   1.67    bouyer 		}
   4100   1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   4101   1.67    bouyer 	} else {
   4102   1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   4103  1.166    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
   4104  1.166    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   4105  1.166    bouyer 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   4106  1.166    bouyer 		    revision == HPT372_REV))
   4107  1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
   4108  1.153    bouyer 		else
   4109  1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   4110   1.67    bouyer 	}
   4111   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4112   1.75    bouyer 		cp = &sc->pciide_channels[i];
   4113   1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   4114   1.67    bouyer 			compatchan = i;
   4115   1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4116   1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   4117  1.192   thorpej 				aprint_normal(
   4118  1.192   thorpej 				    "%s: %s channel ignored (disabled)\n",
   4119   1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4120   1.67    bouyer 				continue;
   4121   1.67    bouyer 			}
   4122   1.67    bouyer 		}
   4123   1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   4124   1.67    bouyer 			continue;
   4125   1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   4126   1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   4127   1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   4128   1.67    bouyer 		} else {
   4129   1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   4130   1.67    bouyer 			    &cmdsize, &ctlsize);
   4131   1.67    bouyer 		}
   4132   1.67    bouyer 		if (cp->hw_ok == 0)
   4133   1.67    bouyer 			return;
   4134   1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   4135   1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   4136   1.67    bouyer 		wdcattach(&cp->wdc_channel);
   4137   1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   4138   1.67    bouyer 	}
   4139  1.153    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   4140  1.166    bouyer 	    (revision == HPT370_REV || revision == HPT370A_REV ||
   4141  1.166    bouyer 	     revision == HPT372_REV)) ||
   4142  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   4143  1.153    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   4144   1.81    bouyer 		/*
   4145  1.153    bouyer 		 * HPT370_REV and highter has a bit to disable interrupts,
   4146  1.153    bouyer 		 * make sure to clear it
   4147   1.81    bouyer 		 */
   4148   1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   4149   1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   4150   1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   4151   1.81    bouyer 	}
   4152  1.166    bouyer 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
   4153  1.166    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   4154  1.166    bouyer 	     revision == HPT372_REV ) ||
   4155  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   4156  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   4157  1.153    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   4158  1.153    bouyer 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   4159  1.153    bouyer 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   4160   1.67    bouyer 	return;
   4161   1.67    bouyer }
   4162   1.67    bouyer 
   4163   1.67    bouyer void
   4164   1.67    bouyer hpt_setup_channel(chp)
   4165   1.67    bouyer 	struct channel_softc *chp;
   4166   1.67    bouyer {
   4167  1.111   tsutsui 	struct ata_drive_datas *drvp;
   4168   1.67    bouyer 	int drive;
   4169   1.67    bouyer 	int cable;
   4170   1.67    bouyer 	u_int32_t before, after;
   4171   1.67    bouyer 	u_int32_t idedma_ctl;
   4172   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4173   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4174  1.166    bouyer 	int revision =
   4175  1.166    bouyer 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   4176   1.67    bouyer 
   4177   1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   4178   1.67    bouyer 
   4179   1.67    bouyer 	/* setup DMA if needed */
   4180   1.67    bouyer 	pciide_channel_dma_setup(cp);
   4181   1.67    bouyer 
   4182   1.67    bouyer 	idedma_ctl = 0;
   4183   1.67    bouyer 
   4184   1.67    bouyer 	/* Per drive settings */
   4185   1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   4186   1.67    bouyer 		drvp = &chp->ch_drive[drive];
   4187   1.67    bouyer 		/* If no drive, skip */
   4188   1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4189   1.67    bouyer 			continue;
   4190   1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   4191   1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   4192   1.67    bouyer 
   4193  1.111   tsutsui 		/* add timing values, setup DMA if needed */
   4194  1.111   tsutsui 		if (drvp->drive_flags & DRIVE_UDMA) {
   4195  1.101    bouyer 			/* use Ultra/DMA */
   4196  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4197   1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   4198   1.67    bouyer 			    drvp->UDMA_mode > 2)
   4199   1.67    bouyer 				drvp->UDMA_mode = 2;
   4200  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   4201  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   4202  1.166    bouyer 				after = hpt374_udma[drvp->UDMA_mode];
   4203  1.166    bouyer 				break;
   4204  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   4205  1.166    bouyer 				after = hpt372_udma[drvp->UDMA_mode];
   4206  1.166    bouyer 				break;
   4207  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   4208  1.166    bouyer 			default:
   4209  1.166    bouyer 				switch(revision) {
   4210  1.166    bouyer 				case HPT372_REV:
   4211  1.166    bouyer 					after = hpt372_udma[drvp->UDMA_mode];
   4212  1.166    bouyer 					break;
   4213  1.166    bouyer 				case HPT370_REV:
   4214  1.166    bouyer 				case HPT370A_REV:
   4215  1.166    bouyer 					after = hpt370_udma[drvp->UDMA_mode];
   4216  1.166    bouyer 					break;
   4217  1.166    bouyer 				case HPT366_REV:
   4218  1.166    bouyer 				default:
   4219  1.166    bouyer 					after = hpt366_udma[drvp->UDMA_mode];
   4220  1.166    bouyer 					break;
   4221  1.166    bouyer 				}
   4222  1.166    bouyer 			}
   4223  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4224  1.111   tsutsui 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4225  1.111   tsutsui 			/*
   4226  1.111   tsutsui 			 * use Multiword DMA.
   4227  1.111   tsutsui 			 * Timings will be used for both PIO and DMA, so adjust
   4228  1.111   tsutsui 			 * DMA mode if needed
   4229  1.111   tsutsui 			 */
   4230  1.111   tsutsui 			if (drvp->PIO_mode >= 3 &&
   4231  1.111   tsutsui 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   4232  1.111   tsutsui 				drvp->DMA_mode = drvp->PIO_mode - 2;
   4233  1.111   tsutsui 			}
   4234  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   4235  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   4236  1.166    bouyer 				after = hpt374_dma[drvp->DMA_mode];
   4237  1.166    bouyer 				break;
   4238  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   4239  1.166    bouyer 				after = hpt372_dma[drvp->DMA_mode];
   4240  1.166    bouyer 				break;
   4241  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   4242  1.166    bouyer 			default:
   4243  1.166    bouyer 				switch(revision) {
   4244  1.166    bouyer 				case HPT372_REV:
   4245  1.166    bouyer 					after = hpt372_dma[drvp->DMA_mode];
   4246  1.166    bouyer 					break;
   4247  1.166    bouyer 				case HPT370_REV:
   4248  1.166    bouyer 				case HPT370A_REV:
   4249  1.166    bouyer 					after = hpt370_dma[drvp->DMA_mode];
   4250  1.166    bouyer 					break;
   4251  1.166    bouyer 				case HPT366_REV:
   4252  1.166    bouyer 				default:
   4253  1.166    bouyer 					after = hpt366_dma[drvp->DMA_mode];
   4254  1.166    bouyer 					break;
   4255  1.166    bouyer 				}
   4256  1.166    bouyer 			}
   4257  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4258  1.111   tsutsui 		} else {
   4259   1.67    bouyer 			/* PIO only */
   4260  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   4261  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   4262  1.166    bouyer 				after = hpt374_pio[drvp->PIO_mode];
   4263  1.166    bouyer 				break;
   4264  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   4265  1.166    bouyer 				after = hpt372_pio[drvp->PIO_mode];
   4266  1.166    bouyer 				break;
   4267  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   4268  1.166    bouyer 			default:
   4269  1.166    bouyer 				switch(revision) {
   4270  1.166    bouyer 				case HPT372_REV:
   4271  1.166    bouyer 					after = hpt372_pio[drvp->PIO_mode];
   4272  1.166    bouyer 					break;
   4273  1.166    bouyer 				case HPT370_REV:
   4274  1.166    bouyer 				case HPT370A_REV:
   4275  1.166    bouyer 					after = hpt370_pio[drvp->PIO_mode];
   4276  1.166    bouyer 					break;
   4277  1.166    bouyer 				case HPT366_REV:
   4278  1.166    bouyer 				default:
   4279  1.166    bouyer 					after = hpt366_pio[drvp->PIO_mode];
   4280  1.166    bouyer 					break;
   4281  1.166    bouyer 				}
   4282  1.166    bouyer 			}
   4283   1.67    bouyer 		}
   4284   1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4285  1.111   tsutsui 		    HPT_IDETIM(chp->channel, drive), after);
   4286   1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   4287   1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   4288   1.67    bouyer 		    after, before), DEBUG_PROBE);
   4289   1.67    bouyer 	}
   4290   1.67    bouyer 	if (idedma_ctl != 0) {
   4291   1.67    bouyer 		/* Add software bits in status register */
   4292   1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4293  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4294  1.175    bouyer 		    idedma_ctl);
   4295   1.67    bouyer 	}
   4296   1.67    bouyer 	pciide_print_modes(cp);
   4297   1.67    bouyer }
   4298   1.67    bouyer 
   4299   1.67    bouyer int
   4300   1.67    bouyer hpt_pci_intr(arg)
   4301   1.67    bouyer 	void *arg;
   4302   1.67    bouyer {
   4303   1.67    bouyer 	struct pciide_softc *sc = arg;
   4304   1.67    bouyer 	struct pciide_channel *cp;
   4305   1.67    bouyer 	struct channel_softc *wdc_cp;
   4306   1.67    bouyer 	int rv = 0;
   4307   1.67    bouyer 	int dmastat, i, crv;
   4308   1.67    bouyer 
   4309   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4310   1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4311   1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4312  1.143    bouyer 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   4313  1.143    bouyer 		    IDEDMA_CTL_INTR)
   4314   1.67    bouyer 			continue;
   4315   1.67    bouyer 		cp = &sc->pciide_channels[i];
   4316   1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   4317   1.67    bouyer 		crv = wdcintr(wdc_cp);
   4318   1.67    bouyer 		if (crv == 0) {
   4319   1.67    bouyer 			printf("%s:%d: bogus intr\n",
   4320   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4321   1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4322   1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4323   1.67    bouyer 		} else
   4324   1.67    bouyer 			rv = 1;
   4325   1.67    bouyer 	}
   4326   1.67    bouyer 	return rv;
   4327   1.67    bouyer }
   4328   1.67    bouyer 
   4329   1.67    bouyer 
   4330  1.108    bouyer /* Macros to test product */
   4331   1.87     enami #define PDC_IS_262(sc)							\
   4332   1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   4333   1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   4334  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   4335  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4336  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4337  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4338  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4339  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4340  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4341  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4342  1.108    bouyer #define PDC_IS_265(sc)							\
   4343  1.108    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   4344  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   4345  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4346  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4347  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4348  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4349  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4350  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4351  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4352  1.138    bouyer #define PDC_IS_268(sc)							\
   4353  1.138    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4354  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4355  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4356  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4357  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4358  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4359  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4360  1.168    bouyer #define PDC_IS_276(sc)							\
   4361  1.168    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4362  1.168    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4363  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4364  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4365  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4366   1.48    bouyer 
   4367   1.30    bouyer void
   4368   1.41    bouyer pdc202xx_chip_map(sc, pa)
   4369  1.111   tsutsui 	struct pciide_softc *sc;
   4370   1.30    bouyer 	struct pci_attach_args *pa;
   4371   1.41    bouyer {
   4372   1.30    bouyer 	struct pciide_channel *cp;
   4373   1.41    bouyer 	int channel;
   4374   1.41    bouyer 	pcireg_t interface, st, mode;
   4375   1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   4376   1.41    bouyer 
   4377  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4378  1.138    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4379  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   4380  1.138    bouyer 		    st), DEBUG_PROBE);
   4381  1.138    bouyer 	}
   4382   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   4383   1.41    bouyer 		return;
   4384   1.41    bouyer 
   4385   1.41    bouyer 	/* turn off  RAID mode */
   4386  1.138    bouyer 	if (!PDC_IS_268(sc))
   4387  1.138    bouyer 		st &= ~PDC2xx_STATE_IDERAID;
   4388   1.31    bouyer 
   4389   1.31    bouyer 	/*
   4390   1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   4391   1.41    bouyer 	 * mode. We have to fake interface
   4392   1.31    bouyer 	 */
   4393   1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   4394  1.140    bouyer 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   4395   1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4396   1.41    bouyer 
   4397  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   4398   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4399   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   4400  1.192   thorpej 	aprint_normal("\n");
   4401   1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4402   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   4403   1.67    bouyer 	if (sc->sc_dma_ok) {
   4404   1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4405   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4406   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4407   1.67    bouyer 	}
   4408  1.180   thorpej 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
   4409  1.180   thorpej 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
   4410  1.180   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_RAID;
   4411   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   4412   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   4413  1.168    bouyer 	if (PDC_IS_276(sc))
   4414  1.168    bouyer 		sc->sc_wdcdev.UDMA_cap = 6;
   4415  1.168    bouyer 	else if (PDC_IS_265(sc))
   4416  1.108    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   4417  1.108    bouyer 	else if (PDC_IS_262(sc))
   4418   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   4419   1.41    bouyer 	else
   4420   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   4421  1.138    bouyer 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   4422  1.138    bouyer 			pdc20268_setup_channel : pdc202xx_setup_channel;
   4423   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4424   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4425   1.41    bouyer 
   4426  1.191  nakayama 	if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||
   4427  1.191  nakayama 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||
   4428  1.191  nakayama 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X) {
   4429  1.191  nakayama 		sc->sc_wdcdev.dma_start = pdc20262_dma_start;
   4430  1.191  nakayama 		sc->sc_wdcdev.dma_finish = pdc20262_dma_finish;
   4431  1.191  nakayama 	}
   4432  1.191  nakayama 
   4433  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4434  1.138    bouyer 		/* setup failsafe defaults */
   4435  1.138    bouyer 		mode = 0;
   4436  1.138    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   4437  1.138    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   4438  1.138    bouyer 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   4439  1.138    bouyer 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   4440  1.138    bouyer 		for (channel = 0;
   4441  1.138    bouyer 		     channel < sc->sc_wdcdev.nchannels;
   4442  1.138    bouyer 		     channel++) {
   4443  1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4444  1.138    bouyer 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   4445  1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4446  1.138    bouyer 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   4447  1.138    bouyer 			    DEBUG_PROBE);
   4448  1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4449  1.138    bouyer 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   4450  1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4451  1.138    bouyer 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   4452  1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4453  1.138    bouyer 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   4454  1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4455  1.138    bouyer 			    PDC2xx_TIM(channel, 1), mode);
   4456  1.138    bouyer 		}
   4457  1.138    bouyer 
   4458  1.138    bouyer 		mode = PDC2xx_SCR_DMA;
   4459  1.194    bouyer 		if (PDC_IS_265(sc)) {
   4460  1.194    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC265_SCR_GEN_LAT);
   4461  1.194    bouyer 		} else if (PDC_IS_262(sc)) {
   4462  1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   4463  1.138    bouyer 		} else {
   4464  1.138    bouyer 			/* the BIOS set it up this way */
   4465  1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   4466  1.138    bouyer 		}
   4467  1.138    bouyer 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   4468  1.138    bouyer 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   4469  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   4470  1.138    bouyer 		    "now 0x%x\n",
   4471  1.138    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4472  1.138    bouyer 			PDC2xx_SCR),
   4473  1.138    bouyer 		    mode), DEBUG_PROBE);
   4474  1.138    bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4475  1.138    bouyer 		    PDC2xx_SCR, mode);
   4476  1.138    bouyer 
   4477  1.138    bouyer 		/* controller initial state register is OK even without BIOS */
   4478  1.138    bouyer 		/* Set DMA mode to IDE DMA compatibility */
   4479  1.138    bouyer 		mode =
   4480  1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   4481  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   4482   1.41    bouyer 		    DEBUG_PROBE);
   4483  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   4484  1.138    bouyer 		    mode | 0x1);
   4485  1.138    bouyer 		mode =
   4486  1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   4487  1.138    bouyer 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   4488  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   4489  1.138    bouyer 		    mode | 0x1);
   4490   1.41    bouyer 	}
   4491   1.41    bouyer 
   4492   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4493   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   4494   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   4495   1.41    bouyer 			continue;
   4496  1.138    bouyer 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   4497   1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   4498  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   4499   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4500   1.41    bouyer 			continue;
   4501   1.41    bouyer 		}
   4502  1.108    bouyer 		if (PDC_IS_265(sc))
   4503  1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4504  1.108    bouyer 			    pdc20265_pci_intr);
   4505  1.108    bouyer 		else
   4506  1.108    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4507  1.108    bouyer 			    pdc202xx_pci_intr);
   4508   1.41    bouyer 		if (cp->hw_ok == 0)
   4509   1.41    bouyer 			continue;
   4510  1.138    bouyer 		if (!PDC_IS_268(sc) && pciide_chan_candisable(cp))
   4511   1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   4512   1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   4513   1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   4514  1.156    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   4515   1.41    bouyer 	}
   4516  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4517  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   4518  1.138    bouyer 		    "0x%x\n", st), DEBUG_PROBE);
   4519  1.138    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   4520  1.138    bouyer 	}
   4521   1.41    bouyer 	return;
   4522   1.41    bouyer }
   4523   1.41    bouyer 
   4524   1.41    bouyer void
   4525   1.41    bouyer pdc202xx_setup_channel(chp)
   4526   1.41    bouyer 	struct channel_softc *chp;
   4527   1.41    bouyer {
   4528  1.111   tsutsui 	struct ata_drive_datas *drvp;
   4529   1.41    bouyer 	int drive;
   4530   1.48    bouyer 	pcireg_t mode, st;
   4531   1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   4532   1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4533   1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4534   1.48    bouyer 	int channel = chp->channel;
   4535   1.41    bouyer 
   4536   1.41    bouyer 	/* setup DMA if needed */
   4537   1.41    bouyer 	pciide_channel_dma_setup(cp);
   4538   1.30    bouyer 
   4539   1.41    bouyer 	idedma_ctl = 0;
   4540  1.108    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   4541  1.108    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   4542  1.108    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   4543  1.108    bouyer 	    DEBUG_PROBE);
   4544   1.48    bouyer 
   4545   1.48    bouyer 	/* Per channel settings */
   4546   1.48    bouyer 	if (PDC_IS_262(sc)) {
   4547   1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4548   1.48    bouyer 		    PDC262_U66);
   4549   1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4550  1.141    bouyer 		/* Trim UDMA mode */
   4551   1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   4552   1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4553   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   4554   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4555   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   4556   1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   4557   1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   4558   1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   4559   1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   4560   1.48    bouyer 		}
   4561   1.48    bouyer 		/* Set U66 if needed */
   4562   1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4563   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   4564   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4565   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   4566   1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   4567   1.48    bouyer 		else
   4568   1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   4569   1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4570   1.48    bouyer 		    PDC262_U66, scr);
   4571  1.108    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   4572  1.108    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   4573  1.108    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4574  1.108    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   4575   1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4576   1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4577   1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4578   1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4579   1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   4580   1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4581   1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4582   1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4583   1.48    bouyer 				atapi = 0;
   4584   1.48    bouyer 			else
   4585   1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   4586   1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4587   1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   4588   1.48    bouyer 		}
   4589   1.48    bouyer 	}
   4590   1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   4591   1.41    bouyer 		drvp = &chp->ch_drive[drive];
   4592   1.41    bouyer 		/* If no drive, skip */
   4593   1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4594   1.41    bouyer 			continue;
   4595   1.48    bouyer 		mode = 0;
   4596   1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4597  1.101    bouyer 			/* use Ultra/DMA */
   4598  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4599   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4600   1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   4601   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4602   1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   4603   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4604   1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4605   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4606   1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   4607   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4608   1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   4609   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4610   1.41    bouyer 		} else {
   4611   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4612   1.41    bouyer 			    pdc2xx_dma_mb[0]);
   4613   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4614   1.41    bouyer 			    pdc2xx_dma_mc[0]);
   4615   1.41    bouyer 		}
   4616   1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   4617   1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   4618   1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   4619   1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   4620   1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   4621   1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   4622   1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   4623   1.48    bouyer 			if (drive == 0)
   4624   1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   4625   1.48    bouyer 		}
   4626   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   4627   1.41    bouyer 		    "timings 0x%x\n",
   4628   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   4629   1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   4630   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4631   1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   4632   1.41    bouyer 	}
   4633  1.138    bouyer 	if (idedma_ctl != 0) {
   4634  1.138    bouyer 		/* Add software bits in status register */
   4635  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4636  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4637  1.175    bouyer 		    idedma_ctl);
   4638  1.138    bouyer 	}
   4639  1.138    bouyer 	pciide_print_modes(cp);
   4640  1.138    bouyer }
   4641  1.138    bouyer 
   4642  1.138    bouyer void
   4643  1.138    bouyer pdc20268_setup_channel(chp)
   4644  1.138    bouyer 	struct channel_softc *chp;
   4645  1.138    bouyer {
   4646  1.138    bouyer 	struct ata_drive_datas *drvp;
   4647  1.138    bouyer 	int drive;
   4648  1.138    bouyer 	u_int32_t idedma_ctl;
   4649  1.138    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4650  1.138    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4651  1.138    bouyer 	int u100;
   4652  1.138    bouyer 
   4653  1.138    bouyer 	/* setup DMA if needed */
   4654  1.138    bouyer 	pciide_channel_dma_setup(cp);
   4655  1.138    bouyer 
   4656  1.138    bouyer 	idedma_ctl = 0;
   4657  1.138    bouyer 
   4658  1.138    bouyer 	/* I don't know what this is for, FreeBSD does it ... */
   4659  1.138    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4660  1.195    bouyer 	    IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * chp->channel, 0x0b);
   4661  1.138    bouyer 
   4662  1.138    bouyer 	/*
   4663  1.195    bouyer 	 * cable type detect, from FreeBSD
   4664  1.138    bouyer 	 */
   4665  1.138    bouyer 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4666  1.195    bouyer 	    IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * chp->channel) & 0x04) ?
   4667  1.195    bouyer 	    0 : 1;
   4668  1.138    bouyer 
   4669  1.138    bouyer 	for (drive = 0; drive < 2; drive++) {
   4670  1.138    bouyer 		drvp = &chp->ch_drive[drive];
   4671  1.138    bouyer 		/* If no drive, skip */
   4672  1.138    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4673  1.138    bouyer 			continue;
   4674  1.138    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4675  1.138    bouyer 			/* use Ultra/DMA */
   4676  1.138    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4677  1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4678  1.138    bouyer 			if (drvp->UDMA_mode > 2 && u100 == 0)
   4679  1.138    bouyer 				drvp->UDMA_mode = 2;
   4680  1.138    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4681  1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4682  1.138    bouyer 		}
   4683  1.138    bouyer 	}
   4684  1.138    bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   4685   1.41    bouyer 	if (idedma_ctl != 0) {
   4686   1.41    bouyer 		/* Add software bits in status register */
   4687   1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4688  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4689  1.175    bouyer 		    idedma_ctl);
   4690   1.30    bouyer 	}
   4691   1.41    bouyer 	pciide_print_modes(cp);
   4692   1.41    bouyer }
   4693   1.41    bouyer 
   4694   1.41    bouyer int
   4695   1.41    bouyer pdc202xx_pci_intr(arg)
   4696   1.41    bouyer 	void *arg;
   4697   1.41    bouyer {
   4698   1.41    bouyer 	struct pciide_softc *sc = arg;
   4699   1.41    bouyer 	struct pciide_channel *cp;
   4700   1.41    bouyer 	struct channel_softc *wdc_cp;
   4701   1.41    bouyer 	int i, rv, crv;
   4702   1.41    bouyer 	u_int32_t scr;
   4703   1.30    bouyer 
   4704   1.41    bouyer 	rv = 0;
   4705   1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   4706   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4707   1.41    bouyer 		cp = &sc->pciide_channels[i];
   4708   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4709   1.41    bouyer 		/* If a compat channel skip. */
   4710   1.41    bouyer 		if (cp->compat)
   4711   1.41    bouyer 			continue;
   4712   1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   4713   1.41    bouyer 			crv = wdcintr(wdc_cp);
   4714   1.41    bouyer 			if (crv == 0)
   4715  1.108    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   4716  1.108    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   4717   1.41    bouyer 			else
   4718   1.41    bouyer 				rv = 1;
   4719   1.41    bouyer 		}
   4720  1.108    bouyer 	}
   4721  1.108    bouyer 	return rv;
   4722  1.108    bouyer }
   4723  1.108    bouyer 
   4724  1.108    bouyer int
   4725  1.108    bouyer pdc20265_pci_intr(arg)
   4726  1.108    bouyer 	void *arg;
   4727  1.108    bouyer {
   4728  1.108    bouyer 	struct pciide_softc *sc = arg;
   4729  1.108    bouyer 	struct pciide_channel *cp;
   4730  1.108    bouyer 	struct channel_softc *wdc_cp;
   4731  1.108    bouyer 	int i, rv, crv;
   4732  1.108    bouyer 	u_int32_t dmastat;
   4733  1.108    bouyer 
   4734  1.108    bouyer 	rv = 0;
   4735  1.108    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4736  1.108    bouyer 		cp = &sc->pciide_channels[i];
   4737  1.108    bouyer 		wdc_cp = &cp->wdc_channel;
   4738  1.108    bouyer 		/* If a compat channel skip. */
   4739  1.108    bouyer 		if (cp->compat)
   4740  1.108    bouyer 			continue;
   4741  1.108    bouyer 		/*
   4742  1.108    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   4743  1.108    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   4744  1.108    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   4745  1.108    bouyer 		 * but we can't do it another way).
   4746  1.108    bouyer 		 */
   4747  1.108    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   4748  1.108    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4749  1.108    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   4750  1.108    bouyer 			continue;
   4751  1.108    bouyer 		crv = wdcintr(wdc_cp);
   4752  1.108    bouyer 		if (crv == 0)
   4753  1.108    bouyer 			printf("%s:%d: bogus intr\n",
   4754  1.108    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4755  1.108    bouyer 		else
   4756  1.108    bouyer 			rv = 1;
   4757   1.15    bouyer 	}
   4758   1.41    bouyer 	return rv;
   4759  1.191  nakayama }
   4760  1.191  nakayama 
   4761  1.191  nakayama static void
   4762  1.191  nakayama pdc20262_dma_start(v, channel, drive)
   4763  1.191  nakayama 	void *v;
   4764  1.191  nakayama 	int channel, drive;
   4765  1.191  nakayama {
   4766  1.191  nakayama 	struct pciide_softc *sc = v;
   4767  1.191  nakayama 	struct pciide_dma_maps *dma_maps =
   4768  1.191  nakayama 	    &sc->pciide_channels[channel].dma_maps[drive];
   4769  1.191  nakayama 	int atapi;
   4770  1.191  nakayama 
   4771  1.191  nakayama 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4772  1.191  nakayama 		atapi = (dma_maps->dma_flags & WDC_DMA_READ) ?
   4773  1.191  nakayama 		    PDC262_ATAPI_LBA48_READ : PDC262_ATAPI_LBA48_WRITE;
   4774  1.191  nakayama 		atapi |= dma_maps->dmamap_xfer->dm_mapsize >> 1;
   4775  1.191  nakayama 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4776  1.191  nakayama 		    PDC262_ATAPI(channel), atapi);
   4777  1.191  nakayama 	}
   4778  1.191  nakayama 
   4779  1.191  nakayama 	pciide_dma_start(v, channel, drive);
   4780  1.191  nakayama }
   4781  1.191  nakayama 
   4782  1.191  nakayama int
   4783  1.191  nakayama pdc20262_dma_finish(v, channel, drive, force)
   4784  1.191  nakayama 	void *v;
   4785  1.191  nakayama 	int channel, drive;
   4786  1.191  nakayama 	int force;
   4787  1.191  nakayama {
   4788  1.191  nakayama 	struct pciide_softc *sc = v;
   4789  1.191  nakayama 	struct pciide_dma_maps *dma_maps =
   4790  1.191  nakayama 	    &sc->pciide_channels[channel].dma_maps[drive];
   4791  1.191  nakayama 	struct channel_softc *chp;
   4792  1.191  nakayama 	int atapi, error;
   4793  1.191  nakayama 
   4794  1.191  nakayama 	error = pciide_dma_finish(v, channel, drive, force);
   4795  1.191  nakayama 
   4796  1.191  nakayama 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4797  1.191  nakayama 		chp = sc->wdc_chanarray[channel];
   4798  1.191  nakayama 		atapi = 0;
   4799  1.191  nakayama 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4800  1.191  nakayama 		    chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4801  1.191  nakayama 			if ((!(chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4802  1.191  nakayama 			    (chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4803  1.191  nakayama 			    !(chp->ch_drive[1].drive_flags & DRIVE_DMA)) &&
   4804  1.191  nakayama 			    (!(chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4805  1.191  nakayama 			    (chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4806  1.191  nakayama 			    !(chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4807  1.191  nakayama 				atapi = PDC262_ATAPI_UDMA;
   4808  1.191  nakayama 		}
   4809  1.191  nakayama 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4810  1.191  nakayama 		    PDC262_ATAPI(channel), atapi);
   4811  1.191  nakayama 	}
   4812  1.191  nakayama 
   4813  1.191  nakayama 	return error;
   4814   1.59       scw }
   4815   1.59       scw 
   4816   1.59       scw void
   4817   1.59       scw opti_chip_map(sc, pa)
   4818   1.59       scw 	struct pciide_softc *sc;
   4819   1.59       scw 	struct pci_attach_args *pa;
   4820   1.59       scw {
   4821   1.59       scw 	struct pciide_channel *cp;
   4822   1.59       scw 	bus_size_t cmdsize, ctlsize;
   4823   1.59       scw 	pcireg_t interface;
   4824   1.59       scw 	u_int8_t init_ctrl;
   4825   1.59       scw 	int channel;
   4826   1.59       scw 
   4827   1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   4828   1.59       scw 		return;
   4829  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   4830   1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4831  1.120       scw 
   4832  1.120       scw 	/*
   4833  1.120       scw 	 * XXXSCW:
   4834  1.120       scw 	 * There seem to be a couple of buggy revisions/implementations
   4835  1.120       scw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   4836  1.120       scw 	 * the reported problems (PR/11644) but still fails for the
   4837  1.120       scw 	 * other (PR/13151), although the latter may be due to other
   4838  1.120       scw 	 * issues too...
   4839  1.120       scw 	 */
   4840  1.120       scw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   4841  1.192   thorpej 		aprint_normal(" but disabled due to chip rev. <= 0x12");
   4842  1.120       scw 		sc->sc_dma_ok = 0;
   4843  1.152   aymeric 	} else
   4844  1.120       scw 		pciide_mapreg_dma(sc, pa);
   4845  1.152   aymeric 
   4846  1.192   thorpej 	aprint_normal("\n");
   4847   1.59       scw 
   4848  1.152   aymeric 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4849  1.152   aymeric 		WDC_CAPABILITY_MODE;
   4850   1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   4851   1.59       scw 	if (sc->sc_dma_ok) {
   4852   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4853   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4854   1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   4855   1.59       scw 	}
   4856   1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   4857   1.59       scw 
   4858   1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4859   1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4860   1.59       scw 
   4861   1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4862   1.59       scw 	    OPTI_REG_INIT_CONTROL);
   4863   1.59       scw 
   4864   1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   4865   1.59       scw 
   4866   1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4867   1.59       scw 		cp = &sc->pciide_channels[channel];
   4868   1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4869   1.59       scw 			continue;
   4870   1.59       scw 		if (channel == 1 &&
   4871   1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   4872  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   4873   1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4874   1.59       scw 			continue;
   4875   1.59       scw 		}
   4876   1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4877   1.59       scw 		    pciide_pci_intr);
   4878   1.59       scw 		if (cp->hw_ok == 0)
   4879   1.59       scw 			continue;
   4880   1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   4881   1.59       scw 		if (cp->hw_ok == 0)
   4882   1.59       scw 			continue;
   4883   1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   4884   1.59       scw 	}
   4885   1.59       scw }
   4886   1.59       scw 
   4887   1.59       scw void
   4888   1.59       scw opti_setup_channel(chp)
   4889   1.59       scw 	struct channel_softc *chp;
   4890   1.59       scw {
   4891   1.59       scw 	struct ata_drive_datas *drvp;
   4892   1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4893   1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4894   1.66       scw 	int drive, spd;
   4895   1.59       scw 	int mode[2];
   4896   1.59       scw 	u_int8_t rv, mr;
   4897   1.59       scw 
   4898   1.59       scw 	/*
   4899   1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   4900   1.59       scw 	 * Miscellaneous Register are always zero initially.
   4901   1.59       scw 	 */
   4902   1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   4903   1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   4904   1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   4905   1.59       scw 		OPTI_MISC_INDEX_MASK);
   4906   1.59       scw 
   4907   1.59       scw 	/* Prime the control register before setting timing values */
   4908   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   4909   1.59       scw 
   4910   1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   4911   1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   4912   1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   4913   1.66       scw 
   4914   1.59       scw 	/* setup DMA if needed */
   4915   1.59       scw 	pciide_channel_dma_setup(cp);
   4916   1.59       scw 
   4917   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4918   1.59       scw 		drvp = &chp->ch_drive[drive];
   4919   1.59       scw 		/* If no drive, skip */
   4920   1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4921   1.59       scw 			mode[drive] = -1;
   4922   1.59       scw 			continue;
   4923   1.59       scw 		}
   4924   1.59       scw 
   4925   1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   4926   1.59       scw 			/*
   4927   1.59       scw 			 * Timings will be used for both PIO and DMA,
   4928   1.59       scw 			 * so adjust DMA mode if needed
   4929   1.59       scw 			 */
   4930   1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   4931   1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   4932   1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   4933   1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   4934   1.59       scw 				    drvp->PIO_mode - 2 : 0;
   4935   1.59       scw 			if (drvp->DMA_mode == 0)
   4936   1.59       scw 				drvp->PIO_mode = 0;
   4937   1.59       scw 
   4938   1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   4939   1.59       scw 		} else
   4940   1.59       scw 			mode[drive] = drvp->PIO_mode;
   4941   1.59       scw 
   4942   1.59       scw 		if (drive && mode[0] >= 0 &&
   4943   1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4944   1.59       scw 			/*
   4945   1.59       scw 			 * Can't have two drives using different values
   4946   1.59       scw 			 * for `Address Setup Time'.
   4947   1.59       scw 			 * Slow down the faster drive to compensate.
   4948   1.59       scw 			 */
   4949   1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4950   1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4951   1.59       scw 
   4952   1.59       scw 			mode[d] = mode[1-d];
   4953   1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4954   1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4955  1.152   aymeric 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4956   1.59       scw 		}
   4957   1.59       scw 	}
   4958   1.59       scw 
   4959   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4960   1.59       scw 		int m;
   4961   1.59       scw 		if ((m = mode[drive]) < 0)
   4962   1.59       scw 			continue;
   4963   1.59       scw 
   4964   1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4965   1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4966   1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4967   1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4968   1.59       scw 
   4969   1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4970   1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4971   1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4972   1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4973   1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4974   1.59       scw 
   4975   1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4976   1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4977   1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4978   1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4979   1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4980   1.59       scw 	}
   4981   1.59       scw 
   4982   1.59       scw 	/* Finally, enable the timings */
   4983   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4984   1.59       scw 
   4985   1.59       scw 	pciide_print_modes(cp);
   4986  1.112   tsutsui }
   4987  1.112   tsutsui 
   4988  1.112   tsutsui #define	ACARD_IS_850(sc)						\
   4989  1.112   tsutsui 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4990  1.112   tsutsui 
   4991  1.112   tsutsui void
   4992  1.112   tsutsui acard_chip_map(sc, pa)
   4993  1.112   tsutsui 	struct pciide_softc *sc;
   4994  1.112   tsutsui 	struct pci_attach_args *pa;
   4995  1.112   tsutsui {
   4996  1.112   tsutsui 	struct pciide_channel *cp;
   4997  1.118    bouyer 	int i;
   4998  1.112   tsutsui 	pcireg_t interface;
   4999  1.112   tsutsui 	bus_size_t cmdsize, ctlsize;
   5000  1.112   tsutsui 
   5001  1.112   tsutsui 	if (pciide_chipen(sc, pa) == 0)
   5002  1.112   tsutsui 		return;
   5003  1.112   tsutsui 
   5004  1.112   tsutsui 	/*
   5005  1.112   tsutsui 	 * when the chip is in native mode it identifies itself as a
   5006  1.112   tsutsui 	 * 'misc mass storage'. Fake interface in this case.
   5007  1.112   tsutsui 	 */
   5008  1.112   tsutsui 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   5009  1.112   tsutsui 		interface = PCI_INTERFACE(pa->pa_class);
   5010  1.112   tsutsui 	} else {
   5011  1.112   tsutsui 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   5012  1.112   tsutsui 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   5013  1.112   tsutsui 	}
   5014  1.112   tsutsui 
   5015  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   5016  1.112   tsutsui 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5017  1.112   tsutsui 	pciide_mapreg_dma(sc, pa);
   5018  1.192   thorpej 	aprint_normal("\n");
   5019  1.112   tsutsui 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   5020  1.112   tsutsui 	    WDC_CAPABILITY_MODE;
   5021  1.112   tsutsui 
   5022  1.112   tsutsui 	if (sc->sc_dma_ok) {
   5023  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   5024  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   5025  1.112   tsutsui 		sc->sc_wdcdev.irqack = pciide_irqack;
   5026  1.112   tsutsui 	}
   5027  1.112   tsutsui 	sc->sc_wdcdev.PIO_cap = 4;
   5028  1.112   tsutsui 	sc->sc_wdcdev.DMA_cap = 2;
   5029  1.112   tsutsui 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   5030  1.112   tsutsui 
   5031  1.112   tsutsui 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   5032  1.112   tsutsui 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5033  1.112   tsutsui 	sc->sc_wdcdev.nchannels = 2;
   5034  1.112   tsutsui 
   5035  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   5036  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   5037  1.112   tsutsui 		if (pciide_chansetup(sc, i, interface) == 0)
   5038  1.112   tsutsui 			continue;
   5039  1.112   tsutsui 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   5040  1.112   tsutsui 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   5041  1.112   tsutsui 			    &ctlsize, pciide_pci_intr);
   5042  1.112   tsutsui 		} else {
   5043  1.118    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
   5044  1.112   tsutsui 			    &cmdsize, &ctlsize);
   5045  1.112   tsutsui 		}
   5046  1.112   tsutsui 		if (cp->hw_ok == 0)
   5047  1.112   tsutsui 			return;
   5048  1.112   tsutsui 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   5049  1.112   tsutsui 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   5050  1.112   tsutsui 		wdcattach(&cp->wdc_channel);
   5051  1.112   tsutsui 		acard_setup_channel(&cp->wdc_channel);
   5052  1.112   tsutsui 	}
   5053  1.112   tsutsui 	if (!ACARD_IS_850(sc)) {
   5054  1.112   tsutsui 		u_int32_t reg;
   5055  1.112   tsutsui 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   5056  1.112   tsutsui 		reg &= ~ATP860_CTRL_INT;
   5057  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   5058  1.112   tsutsui 	}
   5059  1.112   tsutsui }
   5060  1.112   tsutsui 
   5061  1.112   tsutsui void
   5062  1.112   tsutsui acard_setup_channel(chp)
   5063  1.112   tsutsui 	struct channel_softc *chp;
   5064  1.112   tsutsui {
   5065  1.112   tsutsui 	struct ata_drive_datas *drvp;
   5066  1.112   tsutsui 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   5067  1.112   tsutsui 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   5068  1.112   tsutsui 	int channel = chp->channel;
   5069  1.112   tsutsui 	int drive;
   5070  1.112   tsutsui 	u_int32_t idetime, udma_mode;
   5071  1.112   tsutsui 	u_int32_t idedma_ctl;
   5072  1.112   tsutsui 
   5073  1.112   tsutsui 	/* setup DMA if needed */
   5074  1.112   tsutsui 	pciide_channel_dma_setup(cp);
   5075  1.112   tsutsui 
   5076  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   5077  1.112   tsutsui 		idetime = 0;
   5078  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   5079  1.112   tsutsui 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   5080  1.112   tsutsui 	} else {
   5081  1.112   tsutsui 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   5082  1.112   tsutsui 		idetime &= ~ATP860_SETTIME_MASK(channel);
   5083  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   5084  1.112   tsutsui 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   5085  1.128   tsutsui 
   5086  1.128   tsutsui 		/* check 80 pins cable */
   5087  1.128   tsutsui 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   5088  1.128   tsutsui 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   5089  1.128   tsutsui 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   5090  1.128   tsutsui 			    & ATP860_CTRL_80P(chp->channel)) {
   5091  1.128   tsutsui 				if (chp->ch_drive[0].UDMA_mode > 2)
   5092  1.128   tsutsui 					chp->ch_drive[0].UDMA_mode = 2;
   5093  1.128   tsutsui 				if (chp->ch_drive[1].UDMA_mode > 2)
   5094  1.128   tsutsui 					chp->ch_drive[1].UDMA_mode = 2;
   5095  1.128   tsutsui 			}
   5096  1.128   tsutsui 		}
   5097  1.112   tsutsui 	}
   5098  1.112   tsutsui 
   5099  1.112   tsutsui 	idedma_ctl = 0;
   5100  1.112   tsutsui 
   5101  1.112   tsutsui 	/* Per drive settings */
   5102  1.112   tsutsui 	for (drive = 0; drive < 2; drive++) {
   5103  1.112   tsutsui 		drvp = &chp->ch_drive[drive];
   5104  1.112   tsutsui 		/* If no drive, skip */
   5105  1.112   tsutsui 		if ((drvp->drive_flags & DRIVE) == 0)
   5106  1.112   tsutsui 			continue;
   5107  1.112   tsutsui 		/* add timing values, setup DMA if needed */
   5108  1.112   tsutsui 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   5109  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_UDMA)) {
   5110  1.112   tsutsui 			/* use Ultra/DMA */
   5111  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   5112  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   5113  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   5114  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   5115  1.112   tsutsui 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   5116  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   5117  1.112   tsutsui 			} else {
   5118  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   5119  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   5120  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   5121  1.112   tsutsui 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   5122  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   5123  1.112   tsutsui 			}
   5124  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5125  1.112   tsutsui 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   5126  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_DMA)) {
   5127  1.112   tsutsui 			/* use Multiword DMA */
   5128  1.112   tsutsui 			drvp->drive_flags &= ~DRIVE_UDMA;
   5129  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   5130  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   5131  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   5132  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   5133  1.112   tsutsui 			} else {
   5134  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   5135  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   5136  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   5137  1.112   tsutsui 			}
   5138  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5139  1.112   tsutsui 		} else {
   5140  1.112   tsutsui 			/* PIO only */
   5141  1.112   tsutsui 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   5142  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   5143  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   5144  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   5145  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   5146  1.112   tsutsui 			} else {
   5147  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   5148  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   5149  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   5150  1.112   tsutsui 			}
   5151  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   5152  1.112   tsutsui 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   5153  1.112   tsutsui 		    | ATP8x0_CTRL_EN(channel));
   5154  1.112   tsutsui 		}
   5155  1.112   tsutsui 	}
   5156  1.112   tsutsui 
   5157  1.112   tsutsui 	if (idedma_ctl != 0) {
   5158  1.112   tsutsui 		/* Add software bits in status register */
   5159  1.112   tsutsui 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5160  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   5161  1.112   tsutsui 	}
   5162  1.112   tsutsui 	pciide_print_modes(cp);
   5163  1.112   tsutsui 
   5164  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   5165  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   5166  1.112   tsutsui 		    ATP850_IDETIME(channel), idetime);
   5167  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   5168  1.112   tsutsui 	} else {
   5169  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   5170  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   5171  1.112   tsutsui 	}
   5172  1.112   tsutsui }
   5173  1.112   tsutsui 
   5174  1.112   tsutsui int
   5175  1.112   tsutsui acard_pci_intr(arg)
   5176  1.112   tsutsui 	void *arg;
   5177  1.112   tsutsui {
   5178  1.112   tsutsui 	struct pciide_softc *sc = arg;
   5179  1.112   tsutsui 	struct pciide_channel *cp;
   5180  1.112   tsutsui 	struct channel_softc *wdc_cp;
   5181  1.112   tsutsui 	int rv = 0;
   5182  1.112   tsutsui 	int dmastat, i, crv;
   5183  1.112   tsutsui 
   5184  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   5185  1.112   tsutsui 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5186  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   5187  1.112   tsutsui 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   5188  1.112   tsutsui 			continue;
   5189  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   5190  1.112   tsutsui 		wdc_cp = &cp->wdc_channel;
   5191  1.112   tsutsui 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   5192  1.112   tsutsui 			(void)wdcintr(wdc_cp);
   5193  1.112   tsutsui 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5194  1.112   tsutsui 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   5195  1.112   tsutsui 			continue;
   5196  1.112   tsutsui 		}
   5197  1.112   tsutsui 		crv = wdcintr(wdc_cp);
   5198  1.112   tsutsui 		if (crv == 0)
   5199  1.112   tsutsui 			printf("%s:%d: bogus intr\n",
   5200  1.112   tsutsui 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   5201  1.112   tsutsui 		else if (crv == 1)
   5202  1.112   tsutsui 			rv = 1;
   5203  1.112   tsutsui 		else if (rv == 0)
   5204  1.112   tsutsui 			rv = crv;
   5205  1.112   tsutsui 	}
   5206  1.112   tsutsui 	return rv;
   5207  1.146   thorpej }
   5208  1.146   thorpej 
   5209  1.146   thorpej static int
   5210  1.146   thorpej sl82c105_bugchk(struct pci_attach_args *pa)
   5211  1.146   thorpej {
   5212  1.146   thorpej 
   5213  1.146   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   5214  1.146   thorpej 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   5215  1.146   thorpej 		return (0);
   5216  1.146   thorpej 
   5217  1.146   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   5218  1.146   thorpej 		return (1);
   5219  1.146   thorpej 
   5220  1.146   thorpej 	return (0);
   5221  1.146   thorpej }
   5222  1.146   thorpej 
   5223  1.146   thorpej void
   5224  1.146   thorpej sl82c105_chip_map(sc, pa)
   5225  1.146   thorpej 	struct pciide_softc *sc;
   5226  1.146   thorpej 	struct pci_attach_args *pa;
   5227  1.146   thorpej {
   5228  1.146   thorpej 	struct pciide_channel *cp;
   5229  1.146   thorpej 	bus_size_t cmdsize, ctlsize;
   5230  1.146   thorpej 	pcireg_t interface, idecr;
   5231  1.146   thorpej 	int channel;
   5232  1.146   thorpej 
   5233  1.146   thorpej 	if (pciide_chipen(sc, pa) == 0)
   5234  1.146   thorpej 		return;
   5235  1.146   thorpej 
   5236  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   5237  1.146   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5238  1.146   thorpej 
   5239  1.146   thorpej 	/*
   5240  1.146   thorpej 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   5241  1.146   thorpej 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   5242  1.146   thorpej 	 */
   5243  1.146   thorpej 	if (pci_find_device(pa, sl82c105_bugchk)) {
   5244  1.192   thorpej 		aprint_normal(" but disabled due to 83c553 rev. <= 0x05");
   5245  1.146   thorpej 		sc->sc_dma_ok = 0;
   5246  1.146   thorpej 	} else
   5247  1.146   thorpej 		pciide_mapreg_dma(sc, pa);
   5248  1.192   thorpej 	aprint_normal("\n");
   5249  1.146   thorpej 
   5250  1.146   thorpej 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   5251  1.146   thorpej 	    WDC_CAPABILITY_MODE;
   5252  1.146   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   5253  1.146   thorpej 	if (sc->sc_dma_ok) {
   5254  1.146   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   5255  1.146   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   5256  1.146   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   5257  1.146   thorpej 	}
   5258  1.146   thorpej 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   5259  1.146   thorpej 
   5260  1.146   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5261  1.146   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   5262  1.146   thorpej 
   5263  1.146   thorpej 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   5264  1.146   thorpej 
   5265  1.146   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   5266  1.146   thorpej 
   5267  1.146   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5268  1.146   thorpej 		cp = &sc->pciide_channels[channel];
   5269  1.146   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   5270  1.146   thorpej 			continue;
   5271  1.146   thorpej 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   5272  1.146   thorpej 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   5273  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   5274  1.146   thorpej 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   5275  1.146   thorpej 			continue;
   5276  1.146   thorpej 		}
   5277  1.146   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5278  1.146   thorpej 		    pciide_pci_intr);
   5279  1.146   thorpej 		if (cp->hw_ok == 0)
   5280  1.146   thorpej 			continue;
   5281  1.146   thorpej 		pciide_map_compat_intr(pa, cp, channel, interface);
   5282  1.146   thorpej 		if (cp->hw_ok == 0)
   5283  1.146   thorpej 			continue;
   5284  1.146   thorpej 		sl82c105_setup_channel(&cp->wdc_channel);
   5285  1.146   thorpej 	}
   5286  1.146   thorpej }
   5287  1.146   thorpej 
   5288  1.146   thorpej void
   5289  1.146   thorpej sl82c105_setup_channel(chp)
   5290  1.146   thorpej 	struct channel_softc *chp;
   5291  1.146   thorpej {
   5292  1.146   thorpej 	struct ata_drive_datas *drvp;
   5293  1.146   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   5294  1.146   thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   5295  1.146   thorpej 	int pxdx_reg, drive;
   5296  1.146   thorpej 	pcireg_t pxdx;
   5297  1.146   thorpej 
   5298  1.146   thorpej 	/* Set up DMA if needed. */
   5299  1.146   thorpej 	pciide_channel_dma_setup(cp);
   5300  1.146   thorpej 
   5301  1.146   thorpej 	for (drive = 0; drive < 2; drive++) {
   5302  1.146   thorpej 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   5303  1.146   thorpej 						: SYMPH_P1D0CR) + (drive * 4);
   5304  1.146   thorpej 
   5305  1.146   thorpej 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   5306  1.146   thorpej 
   5307  1.146   thorpej 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   5308  1.146   thorpej 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   5309  1.146   thorpej 
   5310  1.146   thorpej 		drvp = &chp->ch_drive[drive];
   5311  1.146   thorpej 		/* If no drive, skip. */
   5312  1.146   thorpej 		if ((drvp->drive_flags & DRIVE) == 0) {
   5313  1.146   thorpej 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   5314  1.146   thorpej 			continue;
   5315  1.146   thorpej 		}
   5316  1.146   thorpej 
   5317  1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   5318  1.146   thorpej 			/*
   5319  1.146   thorpej 			 * Timings will be used for both PIO and DMA,
   5320  1.146   thorpej 			 * so adjust DMA mode if needed.
   5321  1.146   thorpej 			 */
   5322  1.146   thorpej 			if (drvp->PIO_mode >= 3) {
   5323  1.146   thorpej 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   5324  1.146   thorpej 					drvp->DMA_mode = drvp->PIO_mode - 2;
   5325  1.146   thorpej 				if (drvp->DMA_mode < 1) {
   5326  1.146   thorpej 					/*
   5327  1.146   thorpej 					 * Can't mix both PIO and DMA.
   5328  1.146   thorpej 					 * Disable DMA.
   5329  1.146   thorpej 					 */
   5330  1.146   thorpej 					drvp->drive_flags &= ~DRIVE_DMA;
   5331  1.146   thorpej 				}
   5332  1.146   thorpej 			} else {
   5333  1.146   thorpej 				/*
   5334  1.146   thorpej 				 * Can't mix both PIO and DMA.  Disable
   5335  1.146   thorpej 				 * DMA.
   5336  1.146   thorpej 				 */
   5337  1.146   thorpej 				drvp->drive_flags &= ~DRIVE_DMA;
   5338  1.146   thorpej 			}
   5339  1.146   thorpej 		}
   5340  1.146   thorpej 
   5341  1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   5342  1.146   thorpej 			/* Use multi-word DMA. */
   5343  1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   5344  1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   5345  1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   5346  1.146   thorpej 		} else {
   5347  1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   5348  1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   5349  1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   5350  1.146   thorpej 		}
   5351  1.146   thorpej 
   5352  1.146   thorpej 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   5353  1.146   thorpej 
   5354  1.146   thorpej 		/* ...and set the mode for this drive. */
   5355  1.146   thorpej 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   5356  1.146   thorpej 	}
   5357  1.146   thorpej 
   5358  1.146   thorpej 	pciide_print_modes(cp);
   5359  1.149   mycroft }
   5360  1.149   mycroft 
   5361  1.149   mycroft void
   5362  1.149   mycroft serverworks_chip_map(sc, pa)
   5363  1.149   mycroft 	struct pciide_softc *sc;
   5364  1.149   mycroft 	struct pci_attach_args *pa;
   5365  1.149   mycroft {
   5366  1.149   mycroft 	struct pciide_channel *cp;
   5367  1.149   mycroft 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   5368  1.149   mycroft 	pcitag_t pcib_tag;
   5369  1.149   mycroft 	int channel;
   5370  1.149   mycroft 	bus_size_t cmdsize, ctlsize;
   5371  1.149   mycroft 
   5372  1.149   mycroft 	if (pciide_chipen(sc, pa) == 0)
   5373  1.149   mycroft 		return;
   5374  1.149   mycroft 
   5375  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   5376  1.149   mycroft 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5377  1.149   mycroft 	pciide_mapreg_dma(sc, pa);
   5378  1.192   thorpej 	aprint_normal("\n");
   5379  1.149   mycroft 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   5380  1.149   mycroft 	    WDC_CAPABILITY_MODE;
   5381  1.149   mycroft 
   5382  1.149   mycroft 	if (sc->sc_dma_ok) {
   5383  1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   5384  1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   5385  1.149   mycroft 		sc->sc_wdcdev.irqack = pciide_irqack;
   5386  1.149   mycroft 	}
   5387  1.149   mycroft 	sc->sc_wdcdev.PIO_cap = 4;
   5388  1.149   mycroft 	sc->sc_wdcdev.DMA_cap = 2;
   5389  1.149   mycroft 	switch (sc->sc_pp->ide_product) {
   5390  1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   5391  1.149   mycroft 		sc->sc_wdcdev.UDMA_cap = 2;
   5392  1.149   mycroft 		break;
   5393  1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   5394  1.149   mycroft 		if (PCI_REVISION(pa->pa_class) < 0x92)
   5395  1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 4;
   5396  1.149   mycroft 		else
   5397  1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 5;
   5398  1.181     enami 		break;
   5399  1.181     enami 	case PCI_PRODUCT_SERVERWORKS_CSB6_IDE:
   5400  1.181     enami 		sc->sc_wdcdev.UDMA_cap = 5;
   5401  1.149   mycroft 		break;
   5402  1.149   mycroft 	}
   5403  1.149   mycroft 
   5404  1.149   mycroft 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   5405  1.149   mycroft 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5406  1.149   mycroft 	sc->sc_wdcdev.nchannels = 2;
   5407  1.149   mycroft 
   5408  1.149   mycroft 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5409  1.149   mycroft 		cp = &sc->pciide_channels[channel];
   5410  1.149   mycroft 		if (pciide_chansetup(sc, channel, interface) == 0)
   5411  1.149   mycroft 			continue;
   5412  1.149   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5413  1.149   mycroft 		    serverworks_pci_intr);
   5414  1.149   mycroft 		if (cp->hw_ok == 0)
   5415  1.149   mycroft 			return;
   5416  1.149   mycroft 		pciide_map_compat_intr(pa, cp, channel, interface);
   5417  1.149   mycroft 		if (cp->hw_ok == 0)
   5418  1.149   mycroft 			return;
   5419  1.149   mycroft 		serverworks_setup_channel(&cp->wdc_channel);
   5420  1.149   mycroft 	}
   5421  1.149   mycroft 
   5422  1.149   mycroft 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   5423  1.149   mycroft 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   5424  1.149   mycroft 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   5425  1.149   mycroft }
   5426  1.149   mycroft 
   5427  1.149   mycroft void
   5428  1.149   mycroft serverworks_setup_channel(chp)
   5429  1.149   mycroft 	struct channel_softc *chp;
   5430  1.149   mycroft {
   5431  1.149   mycroft 	struct ata_drive_datas *drvp;
   5432  1.149   mycroft 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   5433  1.149   mycroft 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   5434  1.149   mycroft 	int channel = chp->channel;
   5435  1.149   mycroft 	int drive, unit;
   5436  1.149   mycroft 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   5437  1.149   mycroft 	u_int32_t idedma_ctl;
   5438  1.149   mycroft 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   5439  1.149   mycroft 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   5440  1.149   mycroft 
   5441  1.149   mycroft 	/* setup DMA if needed */
   5442  1.149   mycroft 	pciide_channel_dma_setup(cp);
   5443  1.149   mycroft 
   5444  1.149   mycroft 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   5445  1.149   mycroft 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   5446  1.149   mycroft 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   5447  1.149   mycroft 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   5448  1.149   mycroft 
   5449  1.149   mycroft 	pio_time &= ~(0xffff << (16 * channel));
   5450  1.149   mycroft 	dma_time &= ~(0xffff << (16 * channel));
   5451  1.149   mycroft 	pio_mode &= ~(0xff << (8 * channel + 16));
   5452  1.149   mycroft 	udma_mode &= ~(0xff << (8 * channel + 16));
   5453  1.149   mycroft 	udma_mode &= ~(3 << (2 * channel));
   5454  1.149   mycroft 
   5455  1.149   mycroft 	idedma_ctl = 0;
   5456  1.149   mycroft 
   5457  1.149   mycroft 	/* Per drive settings */
   5458  1.149   mycroft 	for (drive = 0; drive < 2; drive++) {
   5459  1.149   mycroft 		drvp = &chp->ch_drive[drive];
   5460  1.149   mycroft 		/* If no drive, skip */
   5461  1.149   mycroft 		if ((drvp->drive_flags & DRIVE) == 0)
   5462  1.149   mycroft 			continue;
   5463  1.149   mycroft 		unit = drive + 2 * channel;
   5464  1.149   mycroft 		/* add timing values, setup DMA if needed */
   5465  1.149   mycroft 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   5466  1.149   mycroft 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   5467  1.149   mycroft 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   5468  1.149   mycroft 		    (drvp->drive_flags & DRIVE_UDMA)) {
   5469  1.149   mycroft 			/* use Ultra/DMA, check for 80-pin cable */
   5470  1.149   mycroft 			if (drvp->UDMA_mode > 2 &&
   5471  1.149   mycroft 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   5472  1.149   mycroft 				drvp->UDMA_mode = 2;
   5473  1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5474  1.149   mycroft 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   5475  1.149   mycroft 			udma_mode |= 1 << unit;
   5476  1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5477  1.149   mycroft 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   5478  1.149   mycroft 		    (drvp->drive_flags & DRIVE_DMA)) {
   5479  1.149   mycroft 			/* use Multiword DMA */
   5480  1.149   mycroft 			drvp->drive_flags &= ~DRIVE_UDMA;
   5481  1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5482  1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5483  1.149   mycroft 		} else {
   5484  1.149   mycroft 			/* PIO only */
   5485  1.149   mycroft 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   5486  1.149   mycroft 		}
   5487  1.149   mycroft 	}
   5488  1.149   mycroft 
   5489  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   5490  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   5491  1.149   mycroft 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   5492  1.149   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   5493  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   5494  1.149   mycroft 
   5495  1.149   mycroft 	if (idedma_ctl != 0) {
   5496  1.149   mycroft 		/* Add software bits in status register */
   5497  1.149   mycroft 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5498  1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   5499  1.149   mycroft 	}
   5500  1.149   mycroft 	pciide_print_modes(cp);
   5501  1.149   mycroft }
   5502  1.149   mycroft 
   5503  1.149   mycroft int
   5504  1.149   mycroft serverworks_pci_intr(arg)
   5505  1.149   mycroft 	void *arg;
   5506  1.149   mycroft {
   5507  1.149   mycroft 	struct pciide_softc *sc = arg;
   5508  1.149   mycroft 	struct pciide_channel *cp;
   5509  1.149   mycroft 	struct channel_softc *wdc_cp;
   5510  1.149   mycroft 	int rv = 0;
   5511  1.149   mycroft 	int dmastat, i, crv;
   5512  1.149   mycroft 
   5513  1.149   mycroft 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   5514  1.149   mycroft 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5515  1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   5516  1.149   mycroft 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   5517  1.149   mycroft 		    IDEDMA_CTL_INTR)
   5518  1.149   mycroft 			continue;
   5519  1.149   mycroft 		cp = &sc->pciide_channels[i];
   5520  1.149   mycroft 		wdc_cp = &cp->wdc_channel;
   5521  1.149   mycroft 		crv = wdcintr(wdc_cp);
   5522  1.149   mycroft 		if (crv == 0) {
   5523  1.149   mycroft 			printf("%s:%d: bogus intr\n",
   5524  1.149   mycroft 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   5525  1.149   mycroft 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5526  1.149   mycroft 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   5527  1.149   mycroft 		} else
   5528  1.149   mycroft 			rv = 1;
   5529  1.149   mycroft 	}
   5530  1.149   mycroft 	return rv;
   5531  1.184   thorpej }
   5532  1.184   thorpej 
   5533  1.184   thorpej void
   5534  1.184   thorpej artisea_chip_map(sc, pa)
   5535  1.184   thorpej 	struct pciide_softc *sc;
   5536  1.184   thorpej 	struct pci_attach_args *pa;
   5537  1.184   thorpej {
   5538  1.184   thorpej 	struct pciide_channel *cp;
   5539  1.184   thorpej 	bus_size_t cmdsize, ctlsize;
   5540  1.184   thorpej 	pcireg_t interface;
   5541  1.184   thorpej 	int channel;
   5542  1.184   thorpej 
   5543  1.184   thorpej 	if (pciide_chipen(sc, pa) == 0)
   5544  1.184   thorpej 		return;
   5545  1.184   thorpej 
   5546  1.198    bouyer 	aprint_normal("%s: bus-master DMA support present",
   5547  1.184   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5548  1.184   thorpej #ifndef PCIIDE_I31244_ENABLEDMA
   5549  1.198    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_31244 &&
   5550  1.198    bouyer 	    PCI_REVISION(pa->pa_class) == 0) {
   5551  1.192   thorpej 		aprint_normal(" but disabled due to rev. 0");
   5552  1.184   thorpej 		sc->sc_dma_ok = 0;
   5553  1.184   thorpej 	} else
   5554  1.184   thorpej #endif
   5555  1.184   thorpej 		pciide_mapreg_dma(sc, pa);
   5556  1.192   thorpej 	aprint_normal("\n");
   5557  1.184   thorpej 
   5558  1.184   thorpej 	/*
   5559  1.184   thorpej 	 * XXX Configure LEDs to show activity.
   5560  1.184   thorpej 	 */
   5561  1.184   thorpej 
   5562  1.186   thorpej 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   5563  1.186   thorpej 	    WDC_CAPABILITY_MODE;
   5564  1.184   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   5565  1.184   thorpej 	if (sc->sc_dma_ok) {
   5566  1.184   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   5567  1.184   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   5568  1.184   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   5569  1.184   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   5570  1.184   thorpej 		sc->sc_wdcdev.UDMA_cap = 6;
   5571  1.184   thorpej 	}
   5572  1.184   thorpej 	sc->sc_wdcdev.set_modes = sata_setup_channel;
   5573  1.184   thorpej 
   5574  1.184   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5575  1.184   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   5576  1.184   thorpej 
   5577  1.184   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   5578  1.184   thorpej 
   5579  1.184   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5580  1.184   thorpej 		cp = &sc->pciide_channels[channel];
   5581  1.184   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   5582  1.184   thorpej 			continue;
   5583  1.184   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5584  1.184   thorpej 		    pciide_pci_intr);
   5585  1.184   thorpej 		if (cp->hw_ok == 0)
   5586  1.184   thorpej 			continue;
   5587  1.184   thorpej 		pciide_map_compat_intr(pa, cp, channel, interface);
   5588  1.184   thorpej 		sata_setup_channel(&cp->wdc_channel);
   5589  1.184   thorpej 	}
   5590    1.1       cgd }
   5591