pciide.c revision 1.20 1 1.20 bouyer /* $NetBSD: pciide.c,v 1.20 1998/12/02 10:52:25 bouyer Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd *
6 1.1 cgd * Redistribution and use in source and binary forms, with or without
7 1.1 cgd * modification, are permitted provided that the following conditions
8 1.1 cgd * are met:
9 1.1 cgd * 1. Redistributions of source code must retain the above copyright
10 1.1 cgd * notice, this list of conditions and the following disclaimer.
11 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer in the
13 1.1 cgd * documentation and/or other materials provided with the distribution.
14 1.1 cgd * 3. All advertising materials mentioning features or use of this software
15 1.1 cgd * must display the following acknowledgement:
16 1.1 cgd * This product includes software developed by Christopher G. Demetriou
17 1.1 cgd * for the NetBSD Project.
18 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
19 1.1 cgd * derived from this software without specific prior written permission
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 cgd */
32 1.1 cgd
33 1.1 cgd /*
34 1.1 cgd * PCI IDE controller driver.
35 1.1 cgd *
36 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
37 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
38 1.1 cgd *
39 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
40 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
41 1.2 cgd * 5/16/94" from the PCI SIG.
42 1.1 cgd *
43 1.1 cgd */
44 1.1 cgd
45 1.9 bouyer #define DEBUG_DMA 0x01
46 1.9 bouyer #define DEBUG_XFERS 0x02
47 1.9 bouyer #define DEBUG_FUNCS 0x08
48 1.9 bouyer #define DEBUG_PROBE 0x10
49 1.9 bouyer #ifdef WDCDEBUG
50 1.9 bouyer int wdcdebug_pciide_mask = DEBUG_PROBE;
51 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
52 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
53 1.9 bouyer #else
54 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
55 1.9 bouyer #endif
56 1.1 cgd #include <sys/param.h>
57 1.1 cgd #include <sys/systm.h>
58 1.1 cgd #include <sys/device.h>
59 1.9 bouyer #include <sys/malloc.h>
60 1.9 bouyer
61 1.9 bouyer #include <vm/vm.h>
62 1.9 bouyer #include <vm/vm_param.h>
63 1.9 bouyer #include <vm/vm_kern.h>
64 1.1 cgd
65 1.1 cgd #include <dev/pci/pcireg.h>
66 1.1 cgd #include <dev/pci/pcivar.h>
67 1.9 bouyer #include <dev/pci/pcidevs.h>
68 1.1 cgd #include <dev/pci/pciidereg.h>
69 1.1 cgd #include <dev/pci/pciidevar.h>
70 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
71 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
72 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
73 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
74 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
75 1.9 bouyer #include <dev/ata/atavar.h>
76 1.6 cgd #include <dev/ic/wdcreg.h>
77 1.9 bouyer #include <dev/ic/wdcvar.h>
78 1.1 cgd
79 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
80 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
81 1.14 bouyer int));
82 1.14 bouyer static __inline u_int8_t
83 1.14 bouyer pciide_pci_read(pc, pa, reg)
84 1.14 bouyer pci_chipset_tag_t pc;
85 1.14 bouyer pcitag_t pa;
86 1.14 bouyer int reg;
87 1.14 bouyer {
88 1.14 bouyer return ((pci_conf_read(pc, pa, (reg & ~0x03)) >> (reg & 0x03)) & 0xff);
89 1.14 bouyer }
90 1.14 bouyer
91 1.14 bouyer
92 1.14 bouyer static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
93 1.14 bouyer int, u_int8_t));
94 1.14 bouyer static __inline void
95 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
96 1.14 bouyer pci_chipset_tag_t pc;
97 1.14 bouyer pcitag_t pa;
98 1.14 bouyer int reg;
99 1.14 bouyer u_int8_t val;
100 1.14 bouyer {
101 1.14 bouyer pcireg_t pcival;
102 1.14 bouyer
103 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
104 1.14 bouyer pcival &= ~(0xff << (reg & 0x03));
105 1.14 bouyer pcival |= (val << (reg & 0x03));
106 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
107 1.14 bouyer }
108 1.14 bouyer
109 1.1 cgd struct pciide_softc {
110 1.9 bouyer struct wdc_softc sc_wdcdev; /* common wdc definitions */
111 1.1 cgd
112 1.1 cgd void *sc_pci_ih; /* PCI interrupt handle */
113 1.5 cgd int sc_dma_ok; /* bus-master DMA info */
114 1.2 cgd bus_space_tag_t sc_dma_iot;
115 1.2 cgd bus_space_handle_t sc_dma_ioh;
116 1.9 bouyer bus_dma_tag_t sc_dmat;
117 1.9 bouyer /* Chip description */
118 1.9 bouyer const struct pciide_product_desc *sc_pp;
119 1.9 bouyer /* common definitions */
120 1.18 drochner struct channel_softc *wdc_chanarray[PCIIDE_NUM_CHANNELS];
121 1.9 bouyer /* internal bookkeeping */
122 1.1 cgd struct pciide_channel { /* per-channel data */
123 1.18 drochner struct channel_softc wdc_channel; /* generic part */
124 1.18 drochner char *name;
125 1.5 cgd int hw_ok; /* hardware mapped & OK? */
126 1.1 cgd int compat; /* is it compat? */
127 1.1 cgd void *ih; /* compat or pci handle */
128 1.9 bouyer /* DMA tables and DMA map for xfer, for each drive */
129 1.9 bouyer struct pciide_dma_maps {
130 1.9 bouyer bus_dmamap_t dmamap_table;
131 1.9 bouyer struct idedma_table *dma_table;
132 1.9 bouyer bus_dmamap_t dmamap_xfer;
133 1.9 bouyer } dma_maps[2];
134 1.9 bouyer } pciide_channels[PCIIDE_NUM_CHANNELS];
135 1.9 bouyer };
136 1.9 bouyer
137 1.9 bouyer void default_setup_cap __P((struct pciide_softc*));
138 1.9 bouyer void default_setup_chip __P((struct pciide_softc*,
139 1.9 bouyer pci_chipset_tag_t, pcitag_t));
140 1.18 drochner void default_channel_map __P((struct pciide_softc *,
141 1.18 drochner struct pci_attach_args *, struct pciide_channel *));
142 1.9 bouyer
143 1.9 bouyer void piix_setup_cap __P((struct pciide_softc*));
144 1.9 bouyer void piix_setup_chip __P((struct pciide_softc*,
145 1.9 bouyer pci_chipset_tag_t, pcitag_t));
146 1.9 bouyer void piix3_4_setup_chip __P((struct pciide_softc*,
147 1.9 bouyer pci_chipset_tag_t, pcitag_t));
148 1.18 drochner void piix_channel_map __P((struct pciide_softc *,
149 1.18 drochner struct pci_attach_args *, struct pciide_channel *));
150 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
151 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
152 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
153 1.9 bouyer
154 1.9 bouyer void apollo_setup_cap __P((struct pciide_softc*));
155 1.9 bouyer void apollo_setup_chip __P((struct pciide_softc*,
156 1.9 bouyer pci_chipset_tag_t, pcitag_t));
157 1.18 drochner void apollo_channel_map __P((struct pciide_softc *,
158 1.18 drochner struct pci_attach_args *, struct pciide_channel *));
159 1.9 bouyer
160 1.14 bouyer void cmd0643_6_setup_cap __P((struct pciide_softc*));
161 1.14 bouyer void cmd0643_6_setup_chip __P((struct pciide_softc*,
162 1.14 bouyer pci_chipset_tag_t, pcitag_t));
163 1.18 drochner void cmd_channel_map __P((struct pciide_softc *,
164 1.18 drochner struct pci_attach_args *, struct pciide_channel *));
165 1.18 drochner
166 1.18 drochner void cy693_setup_cap __P((struct pciide_softc*));
167 1.18 drochner void cy693_setup_chip __P((struct pciide_softc*,
168 1.18 drochner pci_chipset_tag_t, pcitag_t));
169 1.18 drochner void cy693_channel_map __P((struct pciide_softc *,
170 1.18 drochner struct pci_attach_args *, struct pciide_channel *));
171 1.18 drochner
172 1.18 drochner void sis_setup_cap __P((struct pciide_softc*));
173 1.18 drochner void sis_setup_chip __P((struct pciide_softc*,
174 1.18 drochner pci_chipset_tag_t, pcitag_t));
175 1.18 drochner void sis_channel_map __P((struct pciide_softc *,
176 1.18 drochner struct pci_attach_args *, struct pciide_channel *));
177 1.9 bouyer
178 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
179 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
180 1.9 bouyer void pciide_dma_start __P((void*, int, int, int));
181 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
182 1.15 bouyer void pciide_print_modes __P((struct pciide_softc *));
183 1.9 bouyer
184 1.9 bouyer struct pciide_product_desc {
185 1.9 bouyer u_int32_t ide_product;
186 1.9 bouyer int ide_flags;
187 1.18 drochner int ide_num_channels;
188 1.9 bouyer const char *ide_name;
189 1.9 bouyer /* init controller's capabilities for drives probe */
190 1.9 bouyer void (*setup_cap) __P((struct pciide_softc*));
191 1.9 bouyer /* init controller after drives probe */
192 1.9 bouyer void (*setup_chip) __P((struct pciide_softc*, pci_chipset_tag_t, pcitag_t));
193 1.18 drochner /* map channel if possible/necessary */
194 1.18 drochner void (*channel_map) __P((struct pciide_softc *,
195 1.18 drochner struct pci_attach_args *, struct pciide_channel *));
196 1.9 bouyer };
197 1.9 bouyer
198 1.9 bouyer /* Flags for ide_flags */
199 1.9 bouyer #define CMD_PCI064x_IOEN 0x01 /* CMD-style PCI_COMMAND_IO_ENABLE */
200 1.9 bouyer #define ONE_QUEUE 0x02 /* device need serialised access */
201 1.9 bouyer
202 1.9 bouyer /* Default product description for devices not known from this controller */
203 1.9 bouyer const struct pciide_product_desc default_product_desc = {
204 1.9 bouyer 0,
205 1.9 bouyer 0,
206 1.18 drochner PCIIDE_NUM_CHANNELS,
207 1.9 bouyer "Generic PCI IDE controller",
208 1.9 bouyer default_setup_cap,
209 1.9 bouyer default_setup_chip,
210 1.18 drochner default_channel_map
211 1.9 bouyer };
212 1.1 cgd
213 1.9 bouyer
214 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
215 1.9 bouyer { PCI_PRODUCT_INTEL_82092AA,
216 1.9 bouyer 0,
217 1.18 drochner PCIIDE_NUM_CHANNELS,
218 1.9 bouyer "Intel 82092AA IDE controller",
219 1.9 bouyer default_setup_cap,
220 1.9 bouyer default_setup_chip,
221 1.18 drochner default_channel_map
222 1.9 bouyer },
223 1.9 bouyer { PCI_PRODUCT_INTEL_82371FB_IDE,
224 1.9 bouyer 0,
225 1.18 drochner PCIIDE_NUM_CHANNELS,
226 1.9 bouyer "Intel 82371FB IDE controller (PIIX)",
227 1.9 bouyer piix_setup_cap,
228 1.9 bouyer piix_setup_chip,
229 1.18 drochner piix_channel_map
230 1.9 bouyer },
231 1.9 bouyer { PCI_PRODUCT_INTEL_82371SB_IDE,
232 1.9 bouyer 0,
233 1.18 drochner PCIIDE_NUM_CHANNELS,
234 1.9 bouyer "Intel 82371SB IDE Interface (PIIX3)",
235 1.9 bouyer piix_setup_cap,
236 1.9 bouyer piix3_4_setup_chip,
237 1.18 drochner piix_channel_map
238 1.9 bouyer },
239 1.9 bouyer { PCI_PRODUCT_INTEL_82371AB_IDE,
240 1.9 bouyer 0,
241 1.18 drochner PCIIDE_NUM_CHANNELS,
242 1.9 bouyer "Intel 82371AB IDE controller (PIIX4)",
243 1.9 bouyer piix_setup_cap,
244 1.9 bouyer piix3_4_setup_chip,
245 1.18 drochner piix_channel_map
246 1.9 bouyer },
247 1.9 bouyer { 0,
248 1.9 bouyer 0,
249 1.18 drochner 0,
250 1.9 bouyer NULL,
251 1.9 bouyer }
252 1.9 bouyer };
253 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
254 1.9 bouyer { PCI_PRODUCT_CMDTECH_640,
255 1.9 bouyer ONE_QUEUE | CMD_PCI064x_IOEN,
256 1.18 drochner PCIIDE_NUM_CHANNELS,
257 1.9 bouyer "CMD Technology PCI0640",
258 1.9 bouyer default_setup_cap,
259 1.9 bouyer default_setup_chip,
260 1.18 drochner cmd_channel_map
261 1.9 bouyer },
262 1.14 bouyer { PCI_PRODUCT_CMDTECH_643,
263 1.14 bouyer ONE_QUEUE | CMD_PCI064x_IOEN,
264 1.18 drochner PCIIDE_NUM_CHANNELS,
265 1.14 bouyer "CMD Technology PCI0643",
266 1.14 bouyer cmd0643_6_setup_cap,
267 1.14 bouyer cmd0643_6_setup_chip,
268 1.18 drochner cmd_channel_map
269 1.14 bouyer },
270 1.14 bouyer { PCI_PRODUCT_CMDTECH_646,
271 1.14 bouyer ONE_QUEUE | CMD_PCI064x_IOEN,
272 1.18 drochner PCIIDE_NUM_CHANNELS,
273 1.14 bouyer "CMD Technology PCI0646",
274 1.14 bouyer cmd0643_6_setup_cap,
275 1.14 bouyer cmd0643_6_setup_chip,
276 1.18 drochner cmd_channel_map
277 1.14 bouyer },
278 1.9 bouyer { 0,
279 1.9 bouyer 0,
280 1.18 drochner 0,
281 1.9 bouyer NULL,
282 1.9 bouyer }
283 1.9 bouyer };
284 1.9 bouyer
285 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
286 1.9 bouyer { PCI_PRODUCT_VIATECH_VT82C586_IDE,
287 1.9 bouyer 0,
288 1.18 drochner PCIIDE_NUM_CHANNELS,
289 1.11 bouyer "VIA Technologies VT82C586 (Apollo VP) IDE Controller",
290 1.11 bouyer apollo_setup_cap,
291 1.11 bouyer apollo_setup_chip,
292 1.18 drochner apollo_channel_map
293 1.11 bouyer },
294 1.11 bouyer { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
295 1.11 bouyer 0,
296 1.18 drochner PCIIDE_NUM_CHANNELS,
297 1.11 bouyer "VIA Technologies VT82C586A IDE Controller",
298 1.9 bouyer apollo_setup_cap,
299 1.9 bouyer apollo_setup_chip,
300 1.18 drochner apollo_channel_map
301 1.18 drochner },
302 1.18 drochner { 0,
303 1.18 drochner 0,
304 1.18 drochner 0,
305 1.18 drochner NULL,
306 1.18 drochner }
307 1.18 drochner };
308 1.18 drochner
309 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
310 1.18 drochner { PCI_PRODUCT_CONTAQ_82C693,
311 1.18 drochner 0,
312 1.18 drochner 1,
313 1.18 drochner "Contaq Microsystems CY82C693 IDE Controller",
314 1.18 drochner cy693_setup_cap,
315 1.18 drochner cy693_setup_chip,
316 1.18 drochner cy693_channel_map
317 1.18 drochner },
318 1.18 drochner { 0,
319 1.18 drochner 0,
320 1.18 drochner 0,
321 1.18 drochner NULL,
322 1.18 drochner }
323 1.18 drochner };
324 1.18 drochner
325 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
326 1.18 drochner { PCI_PRODUCT_SIS_5597_IDE,
327 1.18 drochner 0,
328 1.18 drochner PCIIDE_NUM_CHANNELS,
329 1.18 drochner "Silicon Integrated System 5597/5598 IDE controller",
330 1.18 drochner sis_setup_cap,
331 1.18 drochner sis_setup_chip,
332 1.18 drochner sis_channel_map
333 1.18 drochner },
334 1.18 drochner { 0,
335 1.18 drochner 0,
336 1.18 drochner 0,
337 1.18 drochner NULL,
338 1.18 drochner }
339 1.9 bouyer };
340 1.9 bouyer
341 1.9 bouyer struct pciide_vendor_desc {
342 1.9 bouyer u_int32_t ide_vendor;
343 1.9 bouyer const struct pciide_product_desc *ide_products;
344 1.9 bouyer };
345 1.9 bouyer
346 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
347 1.9 bouyer { PCI_VENDOR_INTEL, pciide_intel_products },
348 1.9 bouyer { PCI_VENDOR_CMDTECH, pciide_cmd_products },
349 1.9 bouyer { PCI_VENDOR_VIATECH, pciide_via_products },
350 1.18 drochner { PCI_VENDOR_CONTAQ, pciide_cypress_products },
351 1.18 drochner { PCI_VENDOR_SIS, pciide_sis_products },
352 1.9 bouyer { 0, NULL }
353 1.1 cgd };
354 1.1 cgd
355 1.9 bouyer
356 1.1 cgd #define PCIIDE_CHANNEL_NAME(chan) ((chan) == 0 ? "primary" : "secondary")
357 1.1 cgd
358 1.13 bouyer /* options passed via the 'flags' config keyword */
359 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
360 1.13 bouyer
361 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
362 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
363 1.1 cgd
364 1.1 cgd struct cfattach pciide_ca = {
365 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
366 1.1 cgd };
367 1.1 cgd
368 1.18 drochner int pciide_mapregs_compat __P((struct pciide_softc *,
369 1.18 drochner struct pci_attach_args *, struct pciide_channel *, int,
370 1.18 drochner bus_size_t *, bus_size_t*));
371 1.18 drochner int pciide_mapregs_native __P((struct pciide_softc *,
372 1.18 drochner struct pci_attach_args *, struct pciide_channel *,
373 1.18 drochner bus_size_t *, bus_size_t *));
374 1.18 drochner void pciide_mapchan __P((struct pciide_softc *,
375 1.18 drochner struct pci_attach_args *, struct pciide_channel *, int,
376 1.18 drochner bus_size_t *, bus_size_t *));
377 1.18 drochner int pciiide_chan_candisable __P((struct pciide_softc *,
378 1.18 drochner struct pci_attach_args *, struct pciide_channel *,
379 1.18 drochner bus_size_t, bus_size_t));
380 1.18 drochner void pciide_map_compat_intr __P((struct pciide_softc *,
381 1.18 drochner struct pci_attach_args *, struct pciide_channel *, int, int));
382 1.5 cgd int pciide_print __P((void *, const char *pnp));
383 1.1 cgd int pciide_compat_intr __P((void *));
384 1.1 cgd int pciide_pci_intr __P((void *));
385 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
386 1.1 cgd
387 1.9 bouyer const struct pciide_product_desc*
388 1.9 bouyer pciide_lookup_product(id)
389 1.9 bouyer u_int32_t id;
390 1.9 bouyer {
391 1.9 bouyer const struct pciide_product_desc *pp;
392 1.9 bouyer const struct pciide_vendor_desc *vp;
393 1.9 bouyer
394 1.9 bouyer for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
395 1.9 bouyer if (PCI_VENDOR(id) == vp->ide_vendor)
396 1.9 bouyer break;
397 1.9 bouyer
398 1.9 bouyer if ((pp = vp->ide_products) == NULL)
399 1.9 bouyer return NULL;
400 1.9 bouyer
401 1.9 bouyer for (; pp->ide_name != NULL; pp++)
402 1.9 bouyer if (PCI_PRODUCT(id) == pp->ide_product)
403 1.9 bouyer break;
404 1.9 bouyer
405 1.9 bouyer if (pp->ide_name == NULL)
406 1.9 bouyer return NULL;
407 1.9 bouyer return pp;
408 1.9 bouyer }
409 1.6 cgd
410 1.1 cgd int
411 1.1 cgd pciide_match(parent, match, aux)
412 1.1 cgd struct device *parent;
413 1.1 cgd struct cfdata *match;
414 1.1 cgd void *aux;
415 1.1 cgd {
416 1.1 cgd struct pci_attach_args *pa = aux;
417 1.1 cgd
418 1.1 cgd /*
419 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
420 1.1 cgd * If it is, we assume that we can deal with it; it _should_
421 1.1 cgd * work in a standardized way...
422 1.1 cgd */
423 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
424 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
425 1.1 cgd return (1);
426 1.1 cgd }
427 1.1 cgd
428 1.1 cgd return (0);
429 1.1 cgd }
430 1.1 cgd
431 1.1 cgd void
432 1.1 cgd pciide_attach(parent, self, aux)
433 1.1 cgd struct device *parent, *self;
434 1.1 cgd void *aux;
435 1.1 cgd {
436 1.1 cgd struct pci_attach_args *pa = aux;
437 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
438 1.9 bouyer pcitag_t tag = pa->pa_tag;
439 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
440 1.1 cgd struct pciide_channel *cp;
441 1.1 cgd pcireg_t class, interface, csr;
442 1.1 cgd pci_intr_handle_t intrhandle;
443 1.1 cgd const char *intrstr;
444 1.1 cgd char devinfo[256];
445 1.1 cgd int i;
446 1.1 cgd
447 1.9 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
448 1.9 bouyer if (sc->sc_pp == NULL) {
449 1.9 bouyer sc->sc_pp = &default_product_desc;
450 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
451 1.9 bouyer printf(": %s (rev. 0x%02x)\n", devinfo,
452 1.9 bouyer PCI_REVISION(pa->pa_class));
453 1.9 bouyer } else {
454 1.9 bouyer printf(": %s\n", sc->sc_pp->ide_name);
455 1.9 bouyer }
456 1.1 cgd
457 1.1 cgd if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
458 1.9 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
459 1.9 bouyer /*
460 1.9 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
461 1.9 bouyer * and base adresses registers can be disabled at
462 1.9 bouyer * hardware level. In this case, the device is wired
463 1.9 bouyer * in compat mode and its first channel is always enabled,
464 1.9 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
465 1.9 bouyer * In fact, it seems that the first channel of the CMD PCI0640
466 1.9 bouyer * can't be disabled.
467 1.9 bouyer */
468 1.11 bouyer #ifndef PCIIDE_CMD064x_DISABLE
469 1.9 bouyer if ((sc->sc_pp->ide_flags & CMD_PCI064x_IOEN) == 0) {
470 1.11 bouyer #else
471 1.11 bouyer if (1) {
472 1.11 bouyer #endif
473 1.9 bouyer printf("%s: device disabled (at %s)\n",
474 1.9 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
475 1.9 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
476 1.9 bouyer "device" : "bridge");
477 1.9 bouyer return;
478 1.9 bouyer }
479 1.1 cgd }
480 1.1 cgd
481 1.9 bouyer class = pci_conf_read(pc, tag, PCI_CLASS_REG);
482 1.1 cgd interface = PCI_INTERFACE(class);
483 1.1 cgd
484 1.1 cgd /*
485 1.9 bouyer * Set up PCI interrupt only if at last one channel is in native mode.
486 1.9 bouyer * At last one device (CMD PCI0640) has a default value of 14, which
487 1.9 bouyer * will be mapped even if both channels are in compat-only mode.
488 1.1 cgd */
489 1.9 bouyer if (interface & (PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1))) {
490 1.9 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
491 1.9 bouyer pa->pa_intrline, &intrhandle) != 0) {
492 1.9 bouyer printf("%s: couldn't map native-PCI interrupt\n",
493 1.9 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
494 1.1 cgd } else {
495 1.9 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
496 1.9 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
497 1.9 bouyer intrhandle, IPL_BIO, pciide_pci_intr, sc);
498 1.9 bouyer if (sc->sc_pci_ih != NULL) {
499 1.9 bouyer printf("%s: using %s for native-PCI "
500 1.9 bouyer "interrupt\n",
501 1.9 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
502 1.9 bouyer intrstr ? intrstr : "unknown interrupt");
503 1.9 bouyer } else {
504 1.9 bouyer printf("%s: couldn't establish native-PCI "
505 1.9 bouyer "interrupt",
506 1.9 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
507 1.9 bouyer if (intrstr != NULL)
508 1.9 bouyer printf(" at %s", intrstr);
509 1.9 bouyer printf("\n");
510 1.9 bouyer }
511 1.1 cgd }
512 1.1 cgd }
513 1.1 cgd
514 1.2 cgd /*
515 1.2 cgd * Map DMA registers, if DMA is supported.
516 1.2 cgd *
517 1.5 cgd * Note that sc_dma_ok is the right variable to test to see if
518 1.9 bouyer * DMA can be done. If the interface doesn't support DMA,
519 1.9 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
520 1.5 cgd * be mapped, it'll be zero. I.e., sc_dma_ok will only be
521 1.5 cgd * non-zero if the interface supports DMA and the registers
522 1.5 cgd * could be mapped.
523 1.4 cgd *
524 1.4 cgd * XXX Note that despite the fact that the Bus Master IDE specs
525 1.4 cgd * XXX say that "The bus master IDE functoin uses 16 bytes of IO
526 1.4 cgd * XXX space," some controllers (at least the United
527 1.4 cgd * XXX Microelectronics UM8886BF) place it in memory space.
528 1.4 cgd * XXX eventually, we should probably read the register and check
529 1.4 cgd * XXX which type it is. Either that or 'quirk' certain devices.
530 1.2 cgd */
531 1.2 cgd if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
532 1.9 bouyer printf("%s: bus-master DMA support present",
533 1.9 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
534 1.13 bouyer if (sc->sc_pp == &default_product_desc &&
535 1.13 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
536 1.13 bouyer PCIIDE_OPTIONS_DMA) == 0) {
537 1.11 bouyer printf(", but unused (no driver support)");
538 1.11 bouyer sc->sc_dma_ok = 0;
539 1.9 bouyer } else {
540 1.11 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
541 1.11 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
542 1.11 bouyer &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
543 1.11 bouyer sc->sc_dmat = pa->pa_dmat;
544 1.11 bouyer if (sc->sc_dma_ok == 0) {
545 1.11 bouyer printf(", but unused (couldn't map registers)");
546 1.11 bouyer } else {
547 1.13 bouyer if (sc->sc_pp == &default_product_desc)
548 1.13 bouyer printf(", used without full driver "
549 1.13 bouyer "support");
550 1.11 bouyer sc->sc_wdcdev.dma_arg = sc;
551 1.11 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
552 1.11 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
553 1.11 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
554 1.11 bouyer }
555 1.9 bouyer }
556 1.15 bouyer } else {
557 1.15 bouyer printf("%s: pciide0: hardware does not support DMA",
558 1.15 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
559 1.1 cgd }
560 1.15 bouyer printf("\n");
561 1.9 bouyer sc->sc_pp->setup_cap(sc);
562 1.18 drochner sc->sc_wdcdev.channels = sc->wdc_chanarray;
563 1.18 drochner sc->sc_wdcdev.nchannels = sc->sc_pp->ide_num_channels;;
564 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
565 1.1 cgd
566 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
567 1.9 bouyer cp = &sc->pciide_channels[i];
568 1.18 drochner sc->wdc_chanarray[i] = &cp->wdc_channel;
569 1.2 cgd
570 1.18 drochner cp->name = PCIIDE_CHANNEL_NAME(i);
571 1.18 drochner
572 1.18 drochner cp->wdc_channel.channel = i;
573 1.18 drochner cp->wdc_channel.wdc = &sc->sc_wdcdev;
574 1.9 bouyer if (i > 0 && (sc->sc_pp->ide_flags & ONE_QUEUE)) {
575 1.18 drochner cp->wdc_channel.ch_queue =
576 1.18 drochner sc->pciide_channels[0].wdc_channel.ch_queue;
577 1.9 bouyer } else {
578 1.18 drochner cp->wdc_channel.ch_queue =
579 1.9 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF,
580 1.9 bouyer M_NOWAIT);
581 1.9 bouyer }
582 1.18 drochner if (cp->wdc_channel.ch_queue == NULL) {
583 1.9 bouyer printf("%s %s channel: "
584 1.9 bouyer "can't allocate memory for command queue",
585 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
586 1.9 bouyer continue;
587 1.9 bouyer }
588 1.2 cgd printf("%s: %s channel %s to %s mode\n",
589 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
590 1.2 cgd (interface & PCIIDE_INTERFACE_SETTABLE(i)) ?
591 1.2 cgd "configured" : "wired",
592 1.2 cgd (interface & PCIIDE_INTERFACE_PCI(i)) ? "native-PCI" :
593 1.2 cgd "compatibility");
594 1.1 cgd
595 1.9 bouyer /*
596 1.18 drochner * sc->sc_pp->channel_map() will also call wdcattach.
597 1.18 drochner * Eventually the channel will be disabled if there's no
598 1.18 drochner * drive present. sc->hw_ok will be updated accordingly.
599 1.9 bouyer */
600 1.18 drochner sc->sc_pp->channel_map(sc, pa, cp);
601 1.2 cgd
602 1.5 cgd }
603 1.18 drochner /* Now that all drives are know, setup DMA, etc ...*/
604 1.9 bouyer sc->sc_pp->setup_chip(sc, pc, tag);
605 1.16 bouyer if (sc->sc_dma_ok) {
606 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
607 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
608 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
609 1.16 bouyer }
610 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
611 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
612 1.5 cgd }
613 1.5 cgd
614 1.5 cgd int
615 1.18 drochner pciide_mapregs_compat(sc, pa, cp, compatchan, cmdsizep, ctlsizep)
616 1.5 cgd struct pciide_softc *sc;
617 1.5 cgd struct pci_attach_args *pa;
618 1.18 drochner struct pciide_channel *cp;
619 1.18 drochner int compatchan;
620 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
621 1.5 cgd {
622 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
623 1.5 cgd int rv = 1;
624 1.5 cgd
625 1.5 cgd cp->compat = 1;
626 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
627 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
628 1.5 cgd
629 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
630 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
631 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
632 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
633 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
634 1.5 cgd rv = 0;
635 1.5 cgd }
636 1.5 cgd
637 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
638 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
639 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
640 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
641 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
642 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
643 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
644 1.5 cgd rv = 0;
645 1.5 cgd }
646 1.5 cgd
647 1.5 cgd return (rv);
648 1.5 cgd }
649 1.5 cgd
650 1.9 bouyer int
651 1.18 drochner pciide_mapregs_native(sc, pa, cp, cmdsizep, ctlsizep)
652 1.9 bouyer struct pciide_softc *sc;
653 1.9 bouyer struct pci_attach_args *pa;
654 1.18 drochner struct pciide_channel *cp;
655 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
656 1.9 bouyer {
657 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
658 1.9 bouyer
659 1.9 bouyer cp->compat = 0;
660 1.9 bouyer
661 1.18 drochner if ((cp->ih = sc->sc_pci_ih) == NULL) {
662 1.18 drochner printf("%s: no native-PCI interrupt for use by %s channel\n",
663 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
664 1.18 drochner return 0;
665 1.18 drochner }
666 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
667 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
668 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
669 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
670 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
671 1.18 drochner return 0;
672 1.9 bouyer }
673 1.9 bouyer
674 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
675 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
676 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
677 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
678 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
679 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
680 1.18 drochner return 0;
681 1.9 bouyer }
682 1.18 drochner return (1);
683 1.9 bouyer }
684 1.9 bouyer
685 1.9 bouyer int
686 1.9 bouyer pciide_compat_intr(arg)
687 1.9 bouyer void *arg;
688 1.9 bouyer {
689 1.19 drochner struct pciide_channel *cp = arg;
690 1.9 bouyer
691 1.9 bouyer #ifdef DIAGNOSTIC
692 1.9 bouyer /* should only be called for a compat channel */
693 1.9 bouyer if (cp->compat == 0)
694 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
695 1.9 bouyer #endif
696 1.19 drochner return (wdcintr(&cp->wdc_channel));
697 1.9 bouyer }
698 1.9 bouyer
699 1.9 bouyer int
700 1.9 bouyer pciide_pci_intr(arg)
701 1.9 bouyer void *arg;
702 1.9 bouyer {
703 1.9 bouyer struct pciide_softc *sc = arg;
704 1.9 bouyer struct pciide_channel *cp;
705 1.9 bouyer struct channel_softc *wdc_cp;
706 1.9 bouyer int i, rv, crv;
707 1.9 bouyer
708 1.9 bouyer rv = 0;
709 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
710 1.9 bouyer cp = &sc->pciide_channels[i];
711 1.18 drochner wdc_cp = &cp->wdc_channel;
712 1.9 bouyer
713 1.9 bouyer /* If a compat channel skip. */
714 1.9 bouyer if (cp->compat)
715 1.9 bouyer continue;
716 1.9 bouyer /* if this channel not waiting for intr, skip */
717 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
718 1.9 bouyer continue;
719 1.9 bouyer
720 1.9 bouyer crv = wdcintr(wdc_cp);
721 1.9 bouyer if (crv == 0)
722 1.9 bouyer ; /* leave rv alone */
723 1.9 bouyer else if (crv == 1)
724 1.9 bouyer rv = 1; /* claim the intr */
725 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
726 1.9 bouyer rv = crv; /* if we've done no better, take it */
727 1.9 bouyer }
728 1.9 bouyer return (rv);
729 1.9 bouyer }
730 1.9 bouyer
731 1.18 drochner int
732 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
733 1.9 bouyer struct pciide_softc *sc;
734 1.18 drochner int channel, drive;
735 1.9 bouyer {
736 1.18 drochner bus_dma_segment_t seg;
737 1.18 drochner int error, rseg;
738 1.18 drochner const bus_size_t dma_table_size =
739 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
740 1.18 drochner struct pciide_dma_maps *dma_maps =
741 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
742 1.18 drochner
743 1.18 drochner /* Allocate memory for the DMA tables and map it */
744 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
745 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
746 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
747 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
748 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
749 1.18 drochner channel, drive, error);
750 1.18 drochner return error;
751 1.18 drochner }
752 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
753 1.18 drochner dma_table_size,
754 1.18 drochner (caddr_t *)&dma_maps->dma_table,
755 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
756 1.18 drochner printf("%s:%d: unable to map table DMA for"
757 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
758 1.18 drochner channel, drive, error);
759 1.18 drochner return error;
760 1.18 drochner }
761 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
762 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
763 1.18 drochner seg.ds_addr), DEBUG_PROBE);
764 1.18 drochner
765 1.18 drochner /* Create and load table DMA map for this disk */
766 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
767 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
768 1.18 drochner &dma_maps->dmamap_table)) != 0) {
769 1.18 drochner printf("%s:%d: unable to create table DMA map for "
770 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
771 1.18 drochner channel, drive, error);
772 1.18 drochner return error;
773 1.18 drochner }
774 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
775 1.18 drochner dma_maps->dmamap_table,
776 1.18 drochner dma_maps->dma_table,
777 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
778 1.18 drochner printf("%s:%d: unable to load table DMA map for "
779 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
780 1.18 drochner channel, drive, error);
781 1.18 drochner return error;
782 1.18 drochner }
783 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
784 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
785 1.18 drochner /* Create a xfer DMA map for this drive */
786 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
787 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
788 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
789 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
790 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
791 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
792 1.18 drochner channel, drive, error);
793 1.18 drochner return error;
794 1.18 drochner }
795 1.18 drochner return 0;
796 1.9 bouyer }
797 1.9 bouyer
798 1.18 drochner int
799 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
800 1.18 drochner void *v;
801 1.18 drochner int channel, drive;
802 1.18 drochner void *databuf;
803 1.18 drochner size_t datalen;
804 1.18 drochner int flags;
805 1.9 bouyer {
806 1.18 drochner struct pciide_softc *sc = v;
807 1.18 drochner int error, seg;
808 1.18 drochner struct pciide_dma_maps *dma_maps =
809 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
810 1.18 drochner
811 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
812 1.18 drochner dma_maps->dmamap_xfer,
813 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
814 1.18 drochner if (error) {
815 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
816 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
817 1.18 drochner channel, drive, error);
818 1.18 drochner return error;
819 1.18 drochner }
820 1.9 bouyer
821 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
822 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
823 1.18 drochner (flags & WDC_DMA_READ) ?
824 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
825 1.9 bouyer
826 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
827 1.18 drochner #ifdef DIAGNOSTIC
828 1.18 drochner /* A segment must not cross a 64k boundary */
829 1.18 drochner {
830 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
831 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
832 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
833 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
834 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
835 1.18 drochner " len 0x%lx not properly aligned\n",
836 1.18 drochner seg, phys, len);
837 1.18 drochner panic("pciide_dma: buf align");
838 1.9 bouyer }
839 1.9 bouyer }
840 1.18 drochner #endif
841 1.18 drochner dma_maps->dma_table[seg].base_addr =
842 1.18 drochner dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
843 1.18 drochner dma_maps->dma_table[seg].byte_count =
844 1.18 drochner dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
845 1.18 drochner IDEDMA_BYTE_COUNT_MASK;
846 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
847 1.18 drochner seg, dma_maps->dma_table[seg].byte_count,
848 1.18 drochner dma_maps->dma_table[seg].base_addr), DEBUG_DMA);
849 1.18 drochner
850 1.9 bouyer }
851 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
852 1.18 drochner IDEDMA_BYTE_COUNT_EOT;
853 1.9 bouyer
854 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
855 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
856 1.18 drochner BUS_DMASYNC_PREWRITE);
857 1.9 bouyer
858 1.18 drochner /* Maps are ready. Start DMA function */
859 1.18 drochner #ifdef DIAGNOSTIC
860 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
861 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
862 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
863 1.18 drochner panic("pciide_dma_init: table align");
864 1.18 drochner }
865 1.18 drochner #endif
866 1.18 drochner
867 1.18 drochner /* Clear status bits */
868 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
869 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
870 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
871 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
872 1.18 drochner /* Write table addr */
873 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
874 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
875 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
876 1.18 drochner /* set read/write */
877 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
878 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
879 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
880 1.18 drochner return 0;
881 1.18 drochner }
882 1.18 drochner
883 1.18 drochner void
884 1.18 drochner pciide_dma_start(v, channel, drive, flags)
885 1.18 drochner void *v;
886 1.18 drochner int channel, drive, flags;
887 1.18 drochner {
888 1.18 drochner struct pciide_softc *sc = v;
889 1.18 drochner
890 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
891 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
892 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
893 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
894 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
895 1.18 drochner }
896 1.18 drochner
897 1.18 drochner int
898 1.18 drochner pciide_dma_finish(v, channel, drive, flags)
899 1.18 drochner void *v;
900 1.18 drochner int channel, drive;
901 1.18 drochner int flags;
902 1.18 drochner {
903 1.18 drochner struct pciide_softc *sc = v;
904 1.18 drochner u_int8_t status;
905 1.18 drochner struct pciide_dma_maps *dma_maps =
906 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
907 1.18 drochner
908 1.18 drochner /* Unload the map of the data buffer */
909 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
910 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
911 1.18 drochner (flags & WDC_DMA_READ) ?
912 1.18 drochner BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
913 1.18 drochner bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
914 1.18 drochner
915 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
916 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
917 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
918 1.18 drochner DEBUG_XFERS);
919 1.18 drochner
920 1.18 drochner /* stop DMA channel */
921 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
922 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
923 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
924 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
925 1.18 drochner
926 1.18 drochner /* Clear status bits */
927 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
928 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
929 1.18 drochner status);
930 1.18 drochner
931 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
932 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: status=0x%x\n",
933 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
934 1.18 drochner return -1;
935 1.18 drochner }
936 1.18 drochner
937 1.18 drochner if ((flags & WDC_DMA_POLL) == 0 && (status & IDEDMA_CTL_INTR) == 0) {
938 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: missing interrupt, "
939 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
940 1.18 drochner drive, status);
941 1.18 drochner return -1;
942 1.18 drochner }
943 1.18 drochner
944 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
945 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
946 1.18 drochner return 1;
947 1.18 drochner }
948 1.18 drochner
949 1.18 drochner return 0;
950 1.18 drochner }
951 1.18 drochner
952 1.18 drochner /* some common code used by several chip channel_map */
953 1.18 drochner void
954 1.18 drochner pciide_mapchan(sc, pa, cp, interface, cmdsizep, ctlsizep)
955 1.18 drochner struct pciide_softc *sc;
956 1.18 drochner struct pci_attach_args *pa;
957 1.18 drochner int interface;
958 1.18 drochner struct pciide_channel *cp;
959 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
960 1.18 drochner {
961 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
962 1.18 drochner
963 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
964 1.18 drochner cp->hw_ok = pciide_mapregs_native(sc, pa, cp,
965 1.18 drochner cmdsizep, ctlsizep);
966 1.18 drochner else
967 1.18 drochner cp->hw_ok = pciide_mapregs_compat(sc, pa, cp, wdc_cp->channel,
968 1.18 drochner cmdsizep, ctlsizep);
969 1.18 drochner if (cp->hw_ok == 0)
970 1.18 drochner return;
971 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
972 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
973 1.18 drochner wdcattach(wdc_cp);
974 1.18 drochner }
975 1.18 drochner
976 1.18 drochner /*
977 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
978 1.18 drochner * if channel can be disabled, 0 if not
979 1.18 drochner */
980 1.18 drochner int
981 1.18 drochner pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)
982 1.18 drochner struct pciide_softc *sc;
983 1.18 drochner struct pci_attach_args *pa;
984 1.18 drochner struct pciide_channel *cp;
985 1.18 drochner bus_size_t cmdsize, ctlsize;
986 1.18 drochner {
987 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
988 1.18 drochner
989 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
990 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
991 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
992 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
993 1.18 drochner cp->hw_ok = 0;
994 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, cmdsize);
995 1.18 drochner bus_space_unmap(wdc_cp->ctl_iot, wdc_cp->ctl_ioh, ctlsize);
996 1.18 drochner return 1;
997 1.18 drochner }
998 1.18 drochner return 0;
999 1.18 drochner }
1000 1.18 drochner
1001 1.18 drochner /*
1002 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1003 1.18 drochner * Set hw_ok=0 on failure
1004 1.18 drochner */
1005 1.18 drochner void
1006 1.18 drochner pciide_map_compat_intr(sc, pa, cp, compatchan, interface)
1007 1.5 cgd struct pciide_softc *sc;
1008 1.5 cgd struct pci_attach_args *pa;
1009 1.18 drochner struct pciide_channel *cp;
1010 1.18 drochner int compatchan, interface;
1011 1.18 drochner {
1012 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1013 1.18 drochner
1014 1.18 drochner if (cp->hw_ok == 0)
1015 1.18 drochner return;
1016 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1017 1.18 drochner return;
1018 1.18 drochner
1019 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1020 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1021 1.18 drochner if (cp->ih == NULL) {
1022 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1023 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1024 1.18 drochner cp->hw_ok = 0;
1025 1.18 drochner }
1026 1.18 drochner }
1027 1.18 drochner
1028 1.18 drochner void
1029 1.18 drochner pciide_print_modes(sc)
1030 1.18 drochner struct pciide_softc *sc;
1031 1.18 drochner {
1032 1.18 drochner int channel, drive;
1033 1.18 drochner struct channel_softc *chp;
1034 1.18 drochner struct ata_drive_datas *drvp;
1035 1.18 drochner
1036 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1037 1.18 drochner chp = &sc->pciide_channels[channel].wdc_channel;
1038 1.18 drochner for (drive = 0; drive < 2; drive++) {
1039 1.18 drochner drvp = &chp->ch_drive[drive];
1040 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1041 1.18 drochner continue;
1042 1.18 drochner printf("%s(%s:%d:%d): using PIO mode %d",
1043 1.18 drochner drvp->drv_softc->dv_xname,
1044 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1045 1.18 drochner channel, drive, drvp->PIO_mode);
1046 1.18 drochner if (drvp->drive_flags & DRIVE_DMA)
1047 1.18 drochner printf(", DMA mode %d", drvp->DMA_mode);
1048 1.18 drochner if (drvp->drive_flags & DRIVE_UDMA)
1049 1.18 drochner printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1050 1.18 drochner if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1051 1.18 drochner printf(" (using DMA data transfers)");
1052 1.18 drochner printf("\n");
1053 1.18 drochner }
1054 1.18 drochner }
1055 1.18 drochner }
1056 1.18 drochner
1057 1.18 drochner void
1058 1.18 drochner default_setup_cap(sc)
1059 1.18 drochner struct pciide_softc *sc;
1060 1.18 drochner {
1061 1.18 drochner if (sc->sc_dma_ok)
1062 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1063 1.18 drochner sc->sc_wdcdev.pio_mode = 0;
1064 1.18 drochner sc->sc_wdcdev.dma_mode = 0;
1065 1.18 drochner }
1066 1.18 drochner
1067 1.18 drochner void
1068 1.18 drochner default_setup_chip(sc, pc, tag)
1069 1.18 drochner struct pciide_softc *sc;
1070 1.18 drochner pci_chipset_tag_t pc;
1071 1.18 drochner pcitag_t tag;
1072 1.5 cgd {
1073 1.18 drochner int channel, drive, idedma_ctl;
1074 1.18 drochner struct channel_softc *chp;
1075 1.18 drochner struct ata_drive_datas *drvp;
1076 1.18 drochner
1077 1.18 drochner if (sc->sc_dma_ok == 0)
1078 1.18 drochner return; /* nothing to do */
1079 1.18 drochner
1080 1.18 drochner /* Allocate DMA maps */
1081 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1082 1.18 drochner idedma_ctl = 0;
1083 1.18 drochner chp = &sc->pciide_channels[channel].wdc_channel;
1084 1.18 drochner for (drive = 0; drive < 2; drive++) {
1085 1.18 drochner drvp = &chp->ch_drive[drive];
1086 1.18 drochner /* If no drive, skip */
1087 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1088 1.18 drochner continue;
1089 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1090 1.18 drochner continue;
1091 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1092 1.18 drochner /* Abort DMA setup */
1093 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1094 1.18 drochner "using PIO transfers\n",
1095 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1096 1.18 drochner channel, drive);
1097 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1098 1.18 drochner }
1099 1.18 drochner printf("%s:%d:%d: using DMA data tranferts\n",
1100 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1101 1.18 drochner channel, drive);
1102 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1103 1.18 drochner }
1104 1.18 drochner if (idedma_ctl != 0) {
1105 1.18 drochner /* Add software bits in status register */
1106 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1107 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1108 1.18 drochner idedma_ctl);
1109 1.18 drochner }
1110 1.18 drochner }
1111 1.18 drochner
1112 1.18 drochner }
1113 1.18 drochner
1114 1.18 drochner void
1115 1.18 drochner default_channel_map(sc, pa, cp)
1116 1.18 drochner struct pciide_softc *sc;
1117 1.18 drochner struct pci_attach_args *pa;
1118 1.18 drochner struct pciide_channel *cp;
1119 1.18 drochner {
1120 1.18 drochner bus_size_t cmdsize, ctlsize;
1121 1.6 cgd pcireg_t csr;
1122 1.6 cgd const char *failreason = NULL;
1123 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1124 1.18 drochner int interface =
1125 1.18 drochner PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
1126 1.18 drochner
1127 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1128 1.18 drochner cp->hw_ok = pciide_mapregs_native(sc, pa, cp,
1129 1.18 drochner &cmdsize, &ctlsize);
1130 1.18 drochner else
1131 1.18 drochner cp->hw_ok = pciide_mapregs_compat(sc, pa, cp, wdc_cp->channel,
1132 1.18 drochner &cmdsize, &ctlsize);
1133 1.18 drochner if (cp->hw_ok == 0)
1134 1.18 drochner return;
1135 1.6 cgd
1136 1.6 cgd /*
1137 1.6 cgd * Check to see if something appears to be there.
1138 1.6 cgd */
1139 1.18 drochner if (!wdcprobe(wdc_cp)) {
1140 1.6 cgd failreason = "not responding; disabled or no drives?";
1141 1.6 cgd goto out;
1142 1.6 cgd }
1143 1.5 cgd
1144 1.5 cgd /*
1145 1.6 cgd * Now, make sure it's actually attributable to this PCI IDE
1146 1.6 cgd * channel by trying to access the channel again while the
1147 1.6 cgd * PCI IDE controller's I/O space is disabled. (If the
1148 1.6 cgd * channel no longer appears to be there, it belongs to
1149 1.6 cgd * this controller.) YUCK!
1150 1.5 cgd */
1151 1.6 cgd csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1152 1.6 cgd pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
1153 1.6 cgd csr & ~PCI_COMMAND_IO_ENABLE);
1154 1.18 drochner if (wdcprobe(wdc_cp))
1155 1.6 cgd failreason = "other hardware responding at addresses";
1156 1.6 cgd pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, csr);
1157 1.6 cgd
1158 1.6 cgd out:
1159 1.18 drochner if (failreason) {
1160 1.18 drochner printf("%s: %s channel ignored (%s)\n",
1161 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1162 1.18 drochner failreason);
1163 1.18 drochner cp->hw_ok = 0;
1164 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, cmdsize);
1165 1.18 drochner bus_space_unmap(wdc_cp->ctl_iot, wdc_cp->ctl_ioh, ctlsize);
1166 1.18 drochner }
1167 1.18 drochner pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
1168 1.18 drochner if (cp->hw_ok) {
1169 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1170 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1171 1.18 drochner wdcattach(wdc_cp);
1172 1.18 drochner }
1173 1.9 bouyer }
1174 1.9 bouyer
1175 1.9 bouyer void
1176 1.9 bouyer piix_setup_cap(sc)
1177 1.9 bouyer struct pciide_softc *sc;
1178 1.9 bouyer {
1179 1.9 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371AB_IDE)
1180 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1181 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1182 1.9 bouyer WDC_CAPABILITY_DMA;
1183 1.9 bouyer sc->sc_wdcdev.pio_mode = 4;
1184 1.9 bouyer sc->sc_wdcdev.dma_mode = 2;
1185 1.9 bouyer }
1186 1.9 bouyer
1187 1.9 bouyer void
1188 1.9 bouyer piix_setup_chip(sc, pc, tag)
1189 1.9 bouyer struct pciide_softc *sc;
1190 1.9 bouyer pci_chipset_tag_t pc;
1191 1.9 bouyer pcitag_t tag;
1192 1.9 bouyer {
1193 1.9 bouyer struct channel_softc *chp;
1194 1.9 bouyer u_int8_t mode[2];
1195 1.9 bouyer u_int8_t channel, drive;
1196 1.9 bouyer u_int32_t oidetim, idetim, sidetim, idedma_ctl;
1197 1.9 bouyer struct ata_drive_datas *drvp;
1198 1.9 bouyer
1199 1.9 bouyer oidetim = pci_conf_read(pc, tag, PIIX_IDETIM);
1200 1.9 bouyer idetim = sidetim = 0;
1201 1.9 bouyer
1202 1.9 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x, sidetim=0x%x\n",
1203 1.9 bouyer oidetim,
1204 1.9 bouyer pci_conf_read(pc, tag, PIIX_SIDETIM)), DEBUG_PROBE);
1205 1.9 bouyer
1206 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1207 1.18 drochner chp = &sc->pciide_channels[channel].wdc_channel;
1208 1.9 bouyer drvp = chp->ch_drive;
1209 1.9 bouyer idedma_ctl = 0;
1210 1.9 bouyer /* If channel disabled, no need to go further */
1211 1.9 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1212 1.9 bouyer continue;
1213 1.9 bouyer /* set up new idetim: Enable IDE registers decode */
1214 1.9 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1215 1.9 bouyer channel);
1216 1.9 bouyer
1217 1.9 bouyer /* setup DMA if needed */
1218 1.9 bouyer for (drive = 0; drive < 2; drive++) {
1219 1.9 bouyer if (drvp[drive].drive_flags & DRIVE_DMA &&
1220 1.9 bouyer pciide_dma_table_setup(sc, channel, drive) != 0) {
1221 1.9 bouyer drvp[drive].drive_flags &= ~DRIVE_DMA;
1222 1.9 bouyer }
1223 1.9 bouyer }
1224 1.9 bouyer
1225 1.9 bouyer /*
1226 1.9 bouyer * Here we have to mess up with drives mode: PIIX can't have
1227 1.9 bouyer * different timings for master and slave drives.
1228 1.9 bouyer * We need to find the best combination.
1229 1.9 bouyer */
1230 1.9 bouyer
1231 1.9 bouyer /* If both drives supports DMA, takes the lower mode */
1232 1.9 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1233 1.9 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1234 1.9 bouyer mode[0] = mode[1] =
1235 1.9 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1236 1.9 bouyer drvp[0].DMA_mode = mode[0];
1237 1.9 bouyer goto ok;
1238 1.9 bouyer }
1239 1.9 bouyer /*
1240 1.9 bouyer * If only one drive supports DMA, use its mode, and
1241 1.9 bouyer * put the other one in PIO mode 0 if mode not compatible
1242 1.9 bouyer */
1243 1.9 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1244 1.9 bouyer mode[0] = drvp[0].DMA_mode;
1245 1.9 bouyer mode[1] = drvp[1].PIO_mode;
1246 1.9 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1247 1.9 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1248 1.9 bouyer mode[1] = 0;
1249 1.9 bouyer goto ok;
1250 1.9 bouyer }
1251 1.9 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1252 1.9 bouyer mode[1] = drvp[1].DMA_mode;
1253 1.9 bouyer mode[0] = drvp[0].PIO_mode;
1254 1.9 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1255 1.9 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1256 1.9 bouyer mode[0] = 0;
1257 1.9 bouyer goto ok;
1258 1.9 bouyer }
1259 1.9 bouyer /*
1260 1.9 bouyer * If both drives are not DMA, takes the lower mode, unless
1261 1.9 bouyer * one of them is PIO mode < 2
1262 1.9 bouyer */
1263 1.9 bouyer if (drvp[0].PIO_mode < 2) {
1264 1.9 bouyer mode[0] = 0;
1265 1.9 bouyer mode[1] = drvp[1].PIO_mode;
1266 1.9 bouyer } else if (drvp[1].PIO_mode < 2) {
1267 1.9 bouyer mode[1] = 0;
1268 1.9 bouyer mode[0] = drvp[0].PIO_mode;
1269 1.9 bouyer } else {
1270 1.9 bouyer mode[0] = mode[1] =
1271 1.9 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1272 1.9 bouyer }
1273 1.9 bouyer ok: /* The modes are setup */
1274 1.9 bouyer for (drive = 0; drive < 2; drive++) {
1275 1.9 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1276 1.9 bouyer drvp[drive].DMA_mode = mode[drive];
1277 1.9 bouyer idetim |= piix_setup_idetim_timings(
1278 1.9 bouyer mode[drive], 1, channel);
1279 1.9 bouyer goto end;
1280 1.9 bouyer } else
1281 1.9 bouyer drvp[drive].PIO_mode = mode[drive];
1282 1.9 bouyer }
1283 1.9 bouyer /* If we are there, none of the drives are DMA */
1284 1.9 bouyer if (mode[0] >= 2)
1285 1.9 bouyer idetim |= piix_setup_idetim_timings(
1286 1.9 bouyer mode[0], 0, channel);
1287 1.9 bouyer else
1288 1.9 bouyer idetim |= piix_setup_idetim_timings(
1289 1.9 bouyer mode[1], 0, channel);
1290 1.9 bouyer end: /*
1291 1.9 bouyer * timing mode is now set up in the controller. Enable
1292 1.9 bouyer * it per-drive
1293 1.9 bouyer */
1294 1.9 bouyer for (drive = 0; drive < 2; drive++) {
1295 1.9 bouyer /* If no drive, skip */
1296 1.9 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1297 1.9 bouyer continue;
1298 1.9 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1299 1.15 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1300 1.9 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1301 1.9 bouyer }
1302 1.9 bouyer if (idedma_ctl != 0) {
1303 1.9 bouyer /* Add software bits in status register */
1304 1.9 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1305 1.9 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1306 1.9 bouyer idedma_ctl);
1307 1.9 bouyer }
1308 1.9 bouyer }
1309 1.15 bouyer pciide_print_modes(sc);
1310 1.9 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x, sidetim=0x%x\n",
1311 1.9 bouyer idetim, sidetim), DEBUG_PROBE);
1312 1.9 bouyer pci_conf_write(pc, tag, PIIX_IDETIM, idetim);
1313 1.9 bouyer pci_conf_write(pc, tag, PIIX_SIDETIM, sidetim);
1314 1.9 bouyer }
1315 1.9 bouyer
1316 1.9 bouyer void
1317 1.9 bouyer piix3_4_setup_chip(sc, pc, tag)
1318 1.9 bouyer struct pciide_softc *sc;
1319 1.9 bouyer pci_chipset_tag_t pc;
1320 1.9 bouyer pcitag_t tag;
1321 1.8 drochner {
1322 1.9 bouyer int channel, drive;
1323 1.9 bouyer struct channel_softc *chp;
1324 1.9 bouyer struct ata_drive_datas *drvp;
1325 1.9 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, idedma_ctl;
1326 1.9 bouyer
1327 1.9 bouyer idetim = sidetim = udmareg = 0;
1328 1.9 bouyer oidetim = pci_conf_read(pc, tag, PIIX_IDETIM);
1329 1.9 bouyer
1330 1.9 bouyer WDCDEBUG_PRINT(("piix3_4_setup_chip: old idetim=0x%x, sidetim=0x%x",
1331 1.9 bouyer oidetim,
1332 1.9 bouyer pci_conf_read(pc, tag, PIIX_SIDETIM)), DEBUG_PROBE);
1333 1.9 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1334 1.9 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1335 1.9 bouyer pci_conf_read(pc, tag, PIIX_UDMAREG)),
1336 1.9 bouyer DEBUG_PROBE);
1337 1.9 bouyer }
1338 1.9 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1339 1.9 bouyer
1340 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1341 1.18 drochner chp = &sc->pciide_channels[channel].wdc_channel;
1342 1.9 bouyer idedma_ctl = 0;
1343 1.9 bouyer /* If channel disabled, no need to go further */
1344 1.9 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1345 1.9 bouyer continue;
1346 1.9 bouyer /* set up new idetim: Enable IDE registers decode */
1347 1.9 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1348 1.9 bouyer channel);
1349 1.9 bouyer for (drive = 0; drive < 2; drive++) {
1350 1.9 bouyer drvp = &chp->ch_drive[drive];
1351 1.9 bouyer /* If no drive, skip */
1352 1.9 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1353 1.9 bouyer continue;
1354 1.9 bouyer /* add timing values, setup DMA if needed */
1355 1.9 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1356 1.9 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
1357 1.9 bouyer sc->sc_dma_ok == 0) {
1358 1.9 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1359 1.9 bouyer goto pio;
1360 1.9 bouyer }
1361 1.9 bouyer if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1362 1.9 bouyer /* Abort DMA setup */
1363 1.9 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1364 1.9 bouyer goto pio;
1365 1.9 bouyer }
1366 1.9 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1367 1.9 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1368 1.9 bouyer /* use Ultra/DMA */
1369 1.9 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1370 1.9 bouyer udmareg |= PIIX_UDMACTL_DRV_EN(
1371 1.9 bouyer channel, drive);
1372 1.9 bouyer udmareg |= PIIX_UDMATIM_SET(
1373 1.9 bouyer piix4_sct_udma[drvp->UDMA_mode],
1374 1.9 bouyer channel, drive);
1375 1.9 bouyer } else {
1376 1.9 bouyer /* use Multiword DMA */
1377 1.9 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1378 1.9 bouyer if (drive == 0) {
1379 1.9 bouyer idetim |= piix_setup_idetim_timings(
1380 1.9 bouyer drvp->DMA_mode, 1, channel);
1381 1.9 bouyer } else {
1382 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1383 1.9 bouyer drvp->DMA_mode, 1, channel);
1384 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1385 1.9 bouyer PIIX_IDETIM_SITRE, channel);
1386 1.9 bouyer }
1387 1.9 bouyer }
1388 1.9 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1389 1.9 bouyer
1390 1.9 bouyer pio: /* use PIO mode */
1391 1.9 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1392 1.9 bouyer if (drive == 0) {
1393 1.9 bouyer idetim |= piix_setup_idetim_timings(
1394 1.9 bouyer drvp->PIO_mode, 0, channel);
1395 1.9 bouyer } else {
1396 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1397 1.9 bouyer drvp->PIO_mode, 0, channel);
1398 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1399 1.9 bouyer PIIX_IDETIM_SITRE, channel);
1400 1.9 bouyer }
1401 1.9 bouyer }
1402 1.9 bouyer if (idedma_ctl != 0) {
1403 1.9 bouyer /* Add software bits in status register */
1404 1.9 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1405 1.9 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1406 1.9 bouyer idedma_ctl);
1407 1.9 bouyer }
1408 1.9 bouyer }
1409 1.8 drochner
1410 1.15 bouyer pciide_print_modes(sc);
1411 1.9 bouyer WDCDEBUG_PRINT(("piix3_4_setup_chip: idetim=0x%x, sidetim=0x%x",
1412 1.9 bouyer idetim, sidetim), DEBUG_PROBE);
1413 1.9 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1414 1.9 bouyer WDCDEBUG_PRINT((", udmareg=0x%x", udmareg), DEBUG_PROBE);
1415 1.9 bouyer pci_conf_write(pc, tag, PIIX_UDMAREG, udmareg);
1416 1.9 bouyer }
1417 1.9 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1418 1.9 bouyer pci_conf_write(pc, tag, PIIX_IDETIM, idetim);
1419 1.9 bouyer pci_conf_write(pc, tag, PIIX_SIDETIM, sidetim);
1420 1.9 bouyer }
1421 1.8 drochner
1422 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1423 1.9 bouyer static u_int32_t
1424 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1425 1.9 bouyer u_int8_t mode;
1426 1.9 bouyer u_int8_t dma;
1427 1.9 bouyer u_int8_t channel;
1428 1.9 bouyer {
1429 1.9 bouyer
1430 1.9 bouyer if (dma)
1431 1.9 bouyer return PIIX_IDETIM_SET(0,
1432 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1433 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1434 1.9 bouyer channel);
1435 1.9 bouyer else
1436 1.9 bouyer return PIIX_IDETIM_SET(0,
1437 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1438 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1439 1.9 bouyer channel);
1440 1.8 drochner }
1441 1.8 drochner
1442 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1443 1.9 bouyer static u_int32_t
1444 1.9 bouyer piix_setup_idetim_drvs(drvp)
1445 1.9 bouyer struct ata_drive_datas *drvp;
1446 1.6 cgd {
1447 1.9 bouyer u_int32_t ret = 0;
1448 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1449 1.9 bouyer u_int8_t channel = chp->channel;
1450 1.9 bouyer u_int8_t drive = drvp->drive;
1451 1.9 bouyer
1452 1.9 bouyer /*
1453 1.9 bouyer * If drive is using UDMA, timings setups are independant
1454 1.9 bouyer * So just check DMA and PIO here.
1455 1.9 bouyer */
1456 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1457 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1458 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1459 1.9 bouyer drvp->DMA_mode == 0) {
1460 1.9 bouyer drvp->PIO_mode = 0;
1461 1.9 bouyer return ret;
1462 1.9 bouyer }
1463 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1464 1.9 bouyer /*
1465 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1466 1.9 bouyer * too, else use compat timings.
1467 1.9 bouyer */
1468 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1469 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1470 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1471 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1472 1.9 bouyer drvp->PIO_mode = 0;
1473 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1474 1.9 bouyer if (drvp->PIO_mode <= 2) {
1475 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1476 1.9 bouyer channel);
1477 1.9 bouyer return ret;
1478 1.9 bouyer }
1479 1.9 bouyer }
1480 1.6 cgd
1481 1.6 cgd /*
1482 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1483 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1484 1.9 bouyer * if PIO mode >= 3.
1485 1.6 cgd */
1486 1.6 cgd
1487 1.9 bouyer if (drvp->PIO_mode < 2)
1488 1.9 bouyer return ret;
1489 1.9 bouyer
1490 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1491 1.9 bouyer if (drvp->PIO_mode >= 3) {
1492 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1493 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1494 1.9 bouyer }
1495 1.9 bouyer return ret;
1496 1.9 bouyer }
1497 1.9 bouyer
1498 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1499 1.9 bouyer static u_int32_t
1500 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1501 1.9 bouyer u_int8_t mode;
1502 1.9 bouyer u_int8_t dma;
1503 1.9 bouyer u_int8_t channel;
1504 1.9 bouyer {
1505 1.9 bouyer if (dma)
1506 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1507 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1508 1.9 bouyer else
1509 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1510 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1511 1.9 bouyer }
1512 1.9 bouyer
1513 1.18 drochner void
1514 1.18 drochner piix_channel_map(sc, pa, cp)
1515 1.9 bouyer struct pciide_softc *sc;
1516 1.9 bouyer struct pci_attach_args *pa;
1517 1.18 drochner struct pciide_channel *cp;
1518 1.9 bouyer {
1519 1.18 drochner bus_size_t cmdsize, ctlsize;
1520 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1521 1.9 bouyer u_int32_t idetim = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_IDETIM);
1522 1.9 bouyer
1523 1.18 drochner if ((PIIX_IDETIM_READ(idetim, wdc_cp->channel) & PIIX_IDETIM_IDE) == 0) {
1524 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1525 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1526 1.18 drochner return;
1527 1.18 drochner }
1528 1.18 drochner
1529 1.18 drochner /* PIIX are compat-only pciide devices */
1530 1.18 drochner pciide_mapchan(sc, pa, cp, 0, &cmdsize, &ctlsize);
1531 1.18 drochner if (cp->hw_ok == 0)
1532 1.18 drochner return;
1533 1.18 drochner if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
1534 1.18 drochner idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1535 1.18 drochner wdc_cp->channel);
1536 1.18 drochner pci_conf_write(pa->pa_pc, pa->pa_tag, PIIX_IDETIM, idetim);
1537 1.18 drochner }
1538 1.18 drochner pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, 0);
1539 1.9 bouyer }
1540 1.9 bouyer
1541 1.9 bouyer void
1542 1.9 bouyer apollo_setup_cap(sc)
1543 1.9 bouyer struct pciide_softc *sc;
1544 1.9 bouyer {
1545 1.11 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1546 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1547 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1548 1.9 bouyer WDC_CAPABILITY_DMA;
1549 1.9 bouyer sc->sc_wdcdev.pio_mode = 4;
1550 1.9 bouyer sc->sc_wdcdev.dma_mode = 2;
1551 1.9 bouyer
1552 1.9 bouyer }
1553 1.9 bouyer void
1554 1.9 bouyer apollo_setup_chip(sc, pc, tag)
1555 1.9 bouyer struct pciide_softc *sc;
1556 1.9 bouyer pci_chipset_tag_t pc;
1557 1.9 bouyer pcitag_t tag;
1558 1.9 bouyer {
1559 1.9 bouyer u_int32_t udmatim_reg, datatim_reg;
1560 1.9 bouyer u_int8_t idedma_ctl;
1561 1.9 bouyer int mode;
1562 1.9 bouyer int channel, drive;
1563 1.9 bouyer struct channel_softc *chp;
1564 1.9 bouyer struct ata_drive_datas *drvp;
1565 1.9 bouyer
1566 1.9 bouyer WDCDEBUG_PRINT(("apollo_setup_chip: old APO_IDECONF=0x%x, "
1567 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1568 1.9 bouyer pci_conf_read(pc, tag, APO_IDECONF),
1569 1.9 bouyer pci_conf_read(pc, tag, APO_CTLMISC),
1570 1.9 bouyer pci_conf_read(pc, tag, APO_DATATIM),
1571 1.9 bouyer pci_conf_read(pc, tag, APO_UDMA)),
1572 1.9 bouyer DEBUG_PROBE);
1573 1.9 bouyer
1574 1.9 bouyer datatim_reg = 0;
1575 1.9 bouyer udmatim_reg = 0;
1576 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1577 1.18 drochner chp = &sc->pciide_channels[channel].wdc_channel;
1578 1.9 bouyer idedma_ctl = 0;
1579 1.9 bouyer for (drive = 0; drive < 2; drive++) {
1580 1.9 bouyer drvp = &chp->ch_drive[drive];
1581 1.9 bouyer /* If no drive, skip */
1582 1.9 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1583 1.9 bouyer continue;
1584 1.9 bouyer /* add timing values, setup DMA if needed */
1585 1.9 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1586 1.9 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
1587 1.9 bouyer sc->sc_dma_ok == 0) {
1588 1.9 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1589 1.9 bouyer mode = drvp->PIO_mode;
1590 1.9 bouyer goto pio;
1591 1.9 bouyer }
1592 1.9 bouyer if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1593 1.9 bouyer /* Abort DMA setup */
1594 1.9 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1595 1.9 bouyer mode = drvp->PIO_mode;
1596 1.9 bouyer goto pio;
1597 1.9 bouyer }
1598 1.9 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1599 1.9 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1600 1.9 bouyer /* use Ultra/DMA */
1601 1.9 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1602 1.9 bouyer udmatim_reg |= APO_UDMA_EN(channel, drive) |
1603 1.9 bouyer APO_UDMA_EN_MTH(channel, drive) |
1604 1.9 bouyer APO_UDMA_TIME(channel, drive,
1605 1.9 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1606 1.9 bouyer /* can use PIO timings, MW DMA unused */
1607 1.9 bouyer mode = drvp->PIO_mode;
1608 1.9 bouyer } else {
1609 1.9 bouyer /* use Multiword DMA */
1610 1.9 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1611 1.9 bouyer /* mode = min(pio, dma+2) */
1612 1.9 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1613 1.9 bouyer mode = drvp->PIO_mode;
1614 1.8 drochner else
1615 1.9 bouyer mode = drvp->DMA_mode;
1616 1.8 drochner }
1617 1.9 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1618 1.9 bouyer
1619 1.9 bouyer pio: /* setup PIO mode */
1620 1.9 bouyer datatim_reg |=
1621 1.9 bouyer APO_DATATIM_PULSE(channel, drive,
1622 1.9 bouyer apollo_pio_set[mode]) |
1623 1.9 bouyer APO_DATATIM_RECOV(channel, drive,
1624 1.9 bouyer apollo_pio_rec[mode]);
1625 1.9 bouyer drvp->PIO_mode = mode;
1626 1.12 bouyer drvp->DMA_mode = mode - 2;
1627 1.8 drochner }
1628 1.9 bouyer if (idedma_ctl != 0) {
1629 1.9 bouyer /* Add software bits in status register */
1630 1.9 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1631 1.9 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1632 1.9 bouyer idedma_ctl);
1633 1.8 drochner }
1634 1.9 bouyer }
1635 1.15 bouyer pciide_print_modes(sc);
1636 1.9 bouyer WDCDEBUG_PRINT(("apollo_setup_chip: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1637 1.9 bouyer datatim_reg, udmatim_reg), DEBUG_PROBE);
1638 1.9 bouyer pci_conf_write(pc, tag, APO_DATATIM, datatim_reg);
1639 1.9 bouyer pci_conf_write(pc, tag, APO_UDMA, udmatim_reg);
1640 1.9 bouyer }
1641 1.6 cgd
1642 1.18 drochner void
1643 1.18 drochner apollo_channel_map(sc, pa, cp)
1644 1.9 bouyer struct pciide_softc *sc;
1645 1.9 bouyer struct pci_attach_args *pa;
1646 1.18 drochner struct pciide_channel *cp;
1647 1.9 bouyer {
1648 1.18 drochner bus_size_t cmdsize, ctlsize;
1649 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1650 1.9 bouyer u_int32_t ideconf = pci_conf_read(pa->pa_pc, pa->pa_tag, APO_IDECONF);
1651 1.18 drochner int interface =
1652 1.18 drochner PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
1653 1.6 cgd
1654 1.18 drochner if ((ideconf & APO_IDECONF_EN(wdc_cp->channel)) == 0) {
1655 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1656 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1657 1.18 drochner return;
1658 1.18 drochner }
1659 1.18 drochner
1660 1.18 drochner pciide_mapchan(sc, pa, cp, interface, &cmdsize, &ctlsize);
1661 1.18 drochner if (cp->hw_ok == 0)
1662 1.18 drochner return;
1663 1.18 drochner if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
1664 1.18 drochner ideconf &= ~APO_IDECONF_EN(wdc_cp->channel);
1665 1.18 drochner pci_conf_write(pa->pa_pc, pa->pa_tag, APO_IDECONF, ideconf);
1666 1.18 drochner }
1667 1.18 drochner pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
1668 1.5 cgd }
1669 1.5 cgd
1670 1.18 drochner void
1671 1.18 drochner cmd_channel_map(sc, pa, cp)
1672 1.9 bouyer struct pciide_softc *sc;
1673 1.9 bouyer struct pci_attach_args *pa;
1674 1.18 drochner struct pciide_channel *cp;
1675 1.9 bouyer {
1676 1.18 drochner bus_size_t cmdsize, ctlsize;
1677 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1678 1.18 drochner u_int8_t ctrl = pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CTRL);
1679 1.18 drochner int interface =
1680 1.18 drochner PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
1681 1.5 cgd
1682 1.9 bouyer /*
1683 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
1684 1.9 bouyer * there's no way to disable the first channel without disabling
1685 1.9 bouyer * the whole device
1686 1.9 bouyer */
1687 1.18 drochner if (wdc_cp->channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
1688 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1689 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1690 1.18 drochner return;
1691 1.18 drochner }
1692 1.18 drochner
1693 1.18 drochner pciide_mapchan(sc, pa, cp, interface, &cmdsize, &ctlsize);
1694 1.18 drochner if (cp->hw_ok == 0)
1695 1.18 drochner return;
1696 1.18 drochner if (wdc_cp->channel == 1) {
1697 1.18 drochner if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
1698 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
1699 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
1700 1.18 drochner CMD_CTRL_2PORT, ctrl);
1701 1.18 drochner }
1702 1.18 drochner }
1703 1.18 drochner pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
1704 1.14 bouyer }
1705 1.14 bouyer
1706 1.14 bouyer void
1707 1.14 bouyer cmd0643_6_setup_cap(sc)
1708 1.14 bouyer struct pciide_softc *sc;
1709 1.14 bouyer {
1710 1.14 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1711 1.14 bouyer WDC_CAPABILITY_DMA;
1712 1.14 bouyer sc->sc_wdcdev.pio_mode = 4;
1713 1.14 bouyer sc->sc_wdcdev.dma_mode = 2;
1714 1.14 bouyer }
1715 1.14 bouyer
1716 1.14 bouyer void
1717 1.14 bouyer cmd0643_6_setup_chip(sc, pc, tag)
1718 1.14 bouyer struct pciide_softc *sc;
1719 1.14 bouyer pci_chipset_tag_t pc;
1720 1.14 bouyer pcitag_t tag;
1721 1.14 bouyer {
1722 1.14 bouyer struct channel_softc *chp;
1723 1.14 bouyer struct ata_drive_datas *drvp;
1724 1.14 bouyer int channel, drive;
1725 1.14 bouyer u_int8_t tim;
1726 1.14 bouyer u_int32_t idedma_ctl;
1727 1.14 bouyer
1728 1.14 bouyer WDCDEBUG_PRINT(("cmd0643_6_setup_chip: old timings reg 0x%x 0x%x\n",
1729 1.14 bouyer pci_conf_read(pc, tag, 0x54), pci_conf_read(pc, tag, 0x58)),
1730 1.14 bouyer DEBUG_PROBE);
1731 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1732 1.18 drochner chp = &sc->pciide_channels[channel].wdc_channel;
1733 1.14 bouyer idedma_ctl = 0;
1734 1.14 bouyer for (drive = 0; drive < 2; drive++) {
1735 1.14 bouyer drvp = &chp->ch_drive[drive];
1736 1.14 bouyer /* If no drive, skip */
1737 1.14 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1738 1.14 bouyer continue;
1739 1.14 bouyer /* add timing values, setup DMA if needed */
1740 1.14 bouyer tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
1741 1.14 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 ||
1742 1.14 bouyer sc->sc_dma_ok == 0) {
1743 1.14 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1744 1.14 bouyer goto end;
1745 1.14 bouyer }
1746 1.14 bouyer if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1747 1.14 bouyer /* Abort DMA setup */
1748 1.14 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1749 1.14 bouyer goto end;
1750 1.14 bouyer }
1751 1.14 bouyer /*
1752 1.14 bouyer * use Multiword DMA.
1753 1.14 bouyer * Timings will be used for both PIO and DMA, so adjust
1754 1.14 bouyer * DMA mode if needed
1755 1.14 bouyer */
1756 1.14 bouyer if (drvp->PIO_mode >= 3 &&
1757 1.14 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
1758 1.14 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
1759 1.14 bouyer }
1760 1.14 bouyer tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
1761 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1762 1.14 bouyer
1763 1.14 bouyer end: pciide_pci_write(pc, tag,
1764 1.14 bouyer CMD_DATA_TIM(channel, drive), tim);
1765 1.14 bouyer }
1766 1.14 bouyer if (idedma_ctl != 0) {
1767 1.14 bouyer /* Add software bits in status register */
1768 1.14 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1769 1.14 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1770 1.14 bouyer idedma_ctl);
1771 1.14 bouyer }
1772 1.14 bouyer }
1773 1.20 bouyer /* print modes */
1774 1.20 bouyer pciide_print_modes(sc);
1775 1.20 bouyer /* configure for DMA read multiple */
1776 1.20 bouyer pciide_pci_write(pc, tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
1777 1.14 bouyer WDCDEBUG_PRINT(("cmd0643_6_setup_chip: timings reg now 0x%x 0x%x\n",
1778 1.20 bouyer pci_conf_read(pc, tag, 0x54), pci_conf_read(pc, tag, 0x58)),
1779 1.20 bouyer DEBUG_PROBE);
1780 1.1 cgd }
1781 1.1 cgd
1782 1.18 drochner void
1783 1.18 drochner cy693_setup_cap(sc)
1784 1.18 drochner struct pciide_softc *sc;
1785 1.18 drochner {
1786 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1787 1.18 drochner WDC_CAPABILITY_DMA;
1788 1.18 drochner sc->sc_wdcdev.pio_mode = 4;
1789 1.18 drochner sc->sc_wdcdev.dma_mode = 2;
1790 1.18 drochner }
1791 1.18 drochner
1792 1.18 drochner void
1793 1.18 drochner cy693_setup_chip(sc, pc, tag)
1794 1.9 bouyer struct pciide_softc *sc;
1795 1.18 drochner pci_chipset_tag_t pc;
1796 1.18 drochner pcitag_t tag;
1797 1.1 cgd {
1798 1.18 drochner struct channel_softc *chp;
1799 1.18 drochner struct ata_drive_datas *drvp;
1800 1.18 drochner int drive;
1801 1.18 drochner u_int32_t cy_cmd_ctrl;
1802 1.18 drochner u_int32_t idedma_ctl;
1803 1.9 bouyer
1804 1.18 drochner WDCDEBUG_PRINT(("cy693_setup_chip: old timings reg 0x%x\n",
1805 1.18 drochner pci_conf_read(pc, tag, CY_CMD_CTRL)), DEBUG_PROBE);
1806 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
1807 1.18 drochner chp = &sc->pciide_channels[0].wdc_channel; /* Only one channel */
1808 1.18 drochner for (drive = 0; drive < 2; drive++) {
1809 1.18 drochner drvp = &chp->ch_drive[drive];
1810 1.18 drochner /* If no drive, skip */
1811 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1812 1.18 drochner continue;
1813 1.18 drochner /* add timing values, setup DMA if needed */
1814 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0 ||
1815 1.18 drochner sc->sc_dma_ok == 0) {
1816 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1817 1.18 drochner goto pio;
1818 1.18 drochner }
1819 1.18 drochner if (pciide_dma_table_setup(sc, 0, drive) != 0) {
1820 1.18 drochner /* Abort DMA setup */
1821 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1822 1.18 drochner goto pio;
1823 1.18 drochner }
1824 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1825 1.18 drochner /*
1826 1.18 drochner * use Multiword DMA
1827 1.18 drochner * Timings will be used for both PIO and DMA, so adjust
1828 1.18 drochner * DMA mode if needed
1829 1.18 drochner */
1830 1.18 drochner if (drvp->PIO_mode > (drvp->DMA_mode + 2))
1831 1.18 drochner drvp->PIO_mode = drvp->DMA_mode + 2;
1832 1.18 drochner if (drvp->DMA_mode == 0)
1833 1.18 drochner drvp->PIO_mode = 0;
1834 1.18 drochner pio: cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
1835 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
1836 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
1837 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
1838 1.18 drochner }
1839 1.18 drochner WDCDEBUG_PRINT(("cy693_setup_chip: new timings reg 0x%x\n",
1840 1.18 drochner cy_cmd_ctrl), DEBUG_PROBE);
1841 1.18 drochner pci_conf_write(pc, tag, CY_CMD_CTRL, cy_cmd_ctrl);
1842 1.18 drochner pciide_print_modes(sc);
1843 1.18 drochner if (idedma_ctl != 0) {
1844 1.18 drochner /* Add software bits in status register */
1845 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1846 1.18 drochner IDEDMA_CTL, idedma_ctl);
1847 1.9 bouyer }
1848 1.1 cgd }
1849 1.1 cgd
1850 1.18 drochner void
1851 1.18 drochner cy693_channel_map(sc, pa, cp)
1852 1.18 drochner struct pciide_softc *sc;
1853 1.18 drochner struct pci_attach_args *pa;
1854 1.18 drochner struct pciide_channel *cp;
1855 1.1 cgd {
1856 1.18 drochner bus_size_t cmdsize, ctlsize;
1857 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1858 1.18 drochner int interface =
1859 1.18 drochner PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
1860 1.18 drochner int compatchan;
1861 1.9 bouyer
1862 1.9 bouyer #ifdef DIAGNOSTIC
1863 1.18 drochner if (wdc_cp->channel != 0)
1864 1.18 drochner panic("cy693_channel_map: channel %d", wdc_cp->channel);
1865 1.9 bouyer #endif
1866 1.9 bouyer
1867 1.18 drochner /*
1868 1.18 drochner * this chip has 2 PCI IDE functions, one for primary and one for
1869 1.18 drochner * secondary. So we need to call pciide_mapregs_compat() with
1870 1.18 drochner * the real channel
1871 1.18 drochner */
1872 1.18 drochner if (pa->pa_function == 1) {
1873 1.18 drochner compatchan = 0;
1874 1.18 drochner } else if (pa->pa_function == 2) {
1875 1.18 drochner compatchan = 1;
1876 1.18 drochner } else {
1877 1.18 drochner printf("%s: unexpected PCI function %d\n",
1878 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
1879 1.18 drochner cp->hw_ok = 0;
1880 1.18 drochner return;
1881 1.9 bouyer }
1882 1.18 drochner
1883 1.18 drochner /* Only one channel for this chip; if we are here it's enabled */
1884 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(0))
1885 1.18 drochner cp->hw_ok = pciide_mapregs_native(sc, pa, cp,
1886 1.18 drochner &cmdsize, &ctlsize);
1887 1.18 drochner else
1888 1.18 drochner cp->hw_ok = pciide_mapregs_compat(sc, pa, cp, compatchan,
1889 1.18 drochner &cmdsize, &ctlsize);
1890 1.18 drochner if (cp->hw_ok == 0)
1891 1.18 drochner return;
1892 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1893 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1894 1.18 drochner wdcattach(wdc_cp);
1895 1.18 drochner if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
1896 1.18 drochner pci_conf_write(pa->pa_pc, pa->pa_tag,
1897 1.18 drochner PCI_COMMAND_STATUS_REG, 0);
1898 1.9 bouyer }
1899 1.18 drochner pciide_map_compat_intr(sc, pa, cp, compatchan, interface);
1900 1.9 bouyer }
1901 1.9 bouyer
1902 1.9 bouyer void
1903 1.18 drochner sis_setup_cap(sc)
1904 1.18 drochner struct pciide_softc *sc;
1905 1.9 bouyer {
1906 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1907 1.18 drochner WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1908 1.18 drochner sc->sc_wdcdev.pio_mode = 4;
1909 1.18 drochner sc->sc_wdcdev.dma_mode = 2;
1910 1.15 bouyer }
1911 1.15 bouyer
1912 1.15 bouyer void
1913 1.18 drochner sis_setup_chip(sc, pc, tag)
1914 1.15 bouyer struct pciide_softc *sc;
1915 1.18 drochner pci_chipset_tag_t pc;
1916 1.18 drochner pcitag_t tag;
1917 1.15 bouyer {
1918 1.15 bouyer struct channel_softc *chp;
1919 1.15 bouyer struct ata_drive_datas *drvp;
1920 1.18 drochner int channel, drive;
1921 1.18 drochner u_int32_t sis_tim;
1922 1.18 drochner u_int32_t idedma_ctl;
1923 1.15 bouyer
1924 1.18 drochner idedma_ctl = 0;
1925 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1926 1.18 drochner chp = &sc->pciide_channels[0].wdc_channel; /* Only one channel */
1927 1.18 drochner WDCDEBUG_PRINT(("sis_setup_chip: old timings reg for "
1928 1.18 drochner "channel %d 0x%x\n", channel,
1929 1.18 drochner pci_conf_read(pc, tag, SIS_TIM(channel))), DEBUG_PROBE);
1930 1.18 drochner sis_tim = 0;
1931 1.15 bouyer for (drive = 0; drive < 2; drive++) {
1932 1.15 bouyer drvp = &chp->ch_drive[drive];
1933 1.18 drochner /* If no drive, skip */
1934 1.15 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1935 1.15 bouyer continue;
1936 1.18 drochner /* add timing values, setup DMA if needed */
1937 1.18 drochner if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1938 1.18 drochner (drvp->drive_flags & DRIVE_DMA) == 0) ||
1939 1.18 drochner sc->sc_dma_ok == 0) {
1940 1.18 drochner drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1941 1.18 drochner goto pio;
1942 1.18 drochner }
1943 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1944 1.18 drochner /* Abort DMA setup */
1945 1.18 drochner drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1946 1.18 drochner goto pio;
1947 1.18 drochner }
1948 1.18 drochner if (drvp->drive_flags & DRIVE_UDMA) {
1949 1.18 drochner /* use Ultra/DMA */
1950 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1951 1.18 drochner sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
1952 1.18 drochner SIS_TIM_UDMA_TIME_OFF(drive);
1953 1.18 drochner sis_tim |= SIS_TIM_UDMA_EN(drive);
1954 1.18 drochner } else {
1955 1.18 drochner /*
1956 1.18 drochner * use Multiword DMA
1957 1.18 drochner * Timings will be used for both PIO and DMA,
1958 1.18 drochner * so adjust DMA mode if needed
1959 1.18 drochner */
1960 1.18 drochner if (drvp->PIO_mode > (drvp->DMA_mode + 2))
1961 1.18 drochner drvp->PIO_mode = drvp->DMA_mode + 2;
1962 1.18 drochner if (drvp->DMA_mode == 0)
1963 1.18 drochner drvp->PIO_mode = 0;
1964 1.18 drochner }
1965 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1966 1.18 drochner pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
1967 1.18 drochner SIS_TIM_ACT_OFF(drive);
1968 1.18 drochner sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
1969 1.18 drochner SIS_TIM_REC_OFF(drive);
1970 1.18 drochner }
1971 1.18 drochner WDCDEBUG_PRINT(("sis_setup_chip: new timings reg for "
1972 1.18 drochner "channel %d 0x%x\n", channel, sis_tim), DEBUG_PROBE);
1973 1.18 drochner pci_conf_write(pc, tag, SIS_TIM(channel), sis_tim);
1974 1.18 drochner }
1975 1.18 drochner pciide_print_modes(sc);
1976 1.18 drochner pciide_pci_write(pc, tag, SIS_MISC,
1977 1.18 drochner pciide_pci_read(pc, tag, SIS_MISC) |
1978 1.18 drochner SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
1979 1.18 drochner if (idedma_ctl != 0) {
1980 1.18 drochner /* Add software bits in status register */
1981 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1982 1.18 drochner IDEDMA_CTL, idedma_ctl);
1983 1.18 drochner }
1984 1.18 drochner }
1985 1.18 drochner
1986 1.18 drochner void
1987 1.18 drochner sis_channel_map(sc, pa, cp)
1988 1.18 drochner struct pciide_softc *sc;
1989 1.18 drochner struct pci_attach_args *pa;
1990 1.18 drochner struct pciide_channel *cp;
1991 1.18 drochner {
1992 1.18 drochner bus_size_t cmdsize, ctlsize;
1993 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1994 1.18 drochner u_int32_t sis_ctr0 = pciide_pci_read(pa->pa_pc, pa->pa_tag, SIS_CTRL0);
1995 1.18 drochner int interface =
1996 1.18 drochner PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
1997 1.18 drochner
1998 1.18 drochner if ((wdc_cp->channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
1999 1.18 drochner (wdc_cp->channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2000 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2001 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2002 1.18 drochner return;
2003 1.18 drochner }
2004 1.18 drochner
2005 1.18 drochner pciide_mapchan(sc, pa, cp, interface, &cmdsize, &ctlsize);
2006 1.18 drochner if (cp->hw_ok == 0)
2007 1.18 drochner return;
2008 1.18 drochner if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
2009 1.18 drochner if (wdc_cp->channel == 0)
2010 1.18 drochner sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2011 1.18 drochner else
2012 1.18 drochner sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2013 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag, SIS_CTRL0, sis_ctr0);
2014 1.15 bouyer }
2015 1.18 drochner pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
2016 1.1 cgd }
2017