Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.201
      1  1.201     enami /*	$NetBSD: pciide.c,v 1.201 2003/09/20 22:46:02 enami Exp $	*/
      2   1.41    bouyer 
      3   1.41    bouyer 
      4   1.41    bouyer /*
      5  1.113    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      6   1.41    bouyer  *
      7   1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.41    bouyer  * modification, are permitted provided that the following conditions
      9   1.41    bouyer  * are met:
     10   1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16   1.41    bouyer  *    must display the following acknowledgement:
     17  1.151    bouyer  *	This product includes software developed by Manuel Bouyer.
     18   1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19   1.41    bouyer  *    may be used to endorse or promote products derived from this software
     20   1.41    bouyer  *    without specific prior written permission.
     21   1.41    bouyer  *
     22   1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23   1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24   1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25   1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26   1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27   1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28   1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29   1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30   1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31   1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32   1.41    bouyer  *
     33   1.41    bouyer  */
     34   1.41    bouyer 
     35    1.1       cgd 
     36    1.1       cgd /*
     37    1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38    1.1       cgd  *
     39    1.1       cgd  * Redistribution and use in source and binary forms, with or without
     40    1.1       cgd  * modification, are permitted provided that the following conditions
     41    1.1       cgd  * are met:
     42    1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     43    1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     44    1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     45    1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     46    1.1       cgd  *    documentation and/or other materials provided with the distribution.
     47    1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     48    1.1       cgd  *    must display the following acknowledgement:
     49    1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     50    1.1       cgd  *	for the NetBSD Project.
     51    1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     52    1.1       cgd  *    derived from this software without specific prior written permission
     53    1.1       cgd  *
     54    1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55    1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56    1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57    1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58    1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59    1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60    1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61    1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62    1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63    1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64    1.1       cgd  */
     65    1.1       cgd 
     66    1.1       cgd /*
     67    1.1       cgd  * PCI IDE controller driver.
     68    1.1       cgd  *
     69    1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70    1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     71    1.1       cgd  *
     72    1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73    1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74    1.2       cgd  * 5/16/94" from the PCI SIG.
     75    1.1       cgd  *
     76    1.1       cgd  */
     77  1.134     lukem 
     78  1.134     lukem #include <sys/cdefs.h>
     79  1.201     enami __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.201 2003/09/20 22:46:02 enami Exp $");
     80    1.1       cgd 
     81   1.36      ross #ifndef WDCDEBUG
     82   1.26    bouyer #define WDCDEBUG
     83   1.36      ross #endif
     84   1.26    bouyer 
     85    1.9    bouyer #define DEBUG_DMA   0x01
     86    1.9    bouyer #define DEBUG_XFERS  0x02
     87    1.9    bouyer #define DEBUG_FUNCS  0x08
     88    1.9    bouyer #define DEBUG_PROBE  0x10
     89    1.9    bouyer #ifdef WDCDEBUG
     90   1.26    bouyer int wdcdebug_pciide_mask = 0;
     91    1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     92    1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     93    1.9    bouyer #else
     94    1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     95    1.9    bouyer #endif
     96    1.1       cgd #include <sys/param.h>
     97    1.1       cgd #include <sys/systm.h>
     98    1.1       cgd #include <sys/device.h>
     99    1.9    bouyer #include <sys/malloc.h>
    100   1.92   thorpej 
    101   1.92   thorpej #include <uvm/uvm_extern.h>
    102    1.9    bouyer 
    103   1.49   thorpej #include <machine/endian.h>
    104    1.1       cgd 
    105    1.1       cgd #include <dev/pci/pcireg.h>
    106    1.1       cgd #include <dev/pci/pcivar.h>
    107    1.9    bouyer #include <dev/pci/pcidevs.h>
    108    1.1       cgd #include <dev/pci/pciidereg.h>
    109    1.1       cgd #include <dev/pci/pciidevar.h>
    110    1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111   1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112    1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113    1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114   1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115   1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116   1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117   1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118   1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119   1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120  1.112   tsutsui #include <dev/pci/pciide_acard_reg.h>
    121  1.146   thorpej #include <dev/pci/pciide_sl82c105_reg.h>
    122  1.185   thorpej #include <dev/pci/pciide_i31244_reg.h>
    123  1.187   thorpej #include <dev/pci/pciide_sii3112_reg.h>
    124   1.61   thorpej #include <dev/pci/cy82c693var.h>
    125   1.61   thorpej 
    126   1.84    bouyer #include "opt_pciide.h"
    127   1.84    bouyer 
    128  1.190  christos static const char dmaerrfmt[] =
    129  1.190  christos     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
    130  1.190  christos 
    131   1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    132   1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    133   1.39       mrg 					      int));
    134   1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    135   1.39       mrg 					   int, u_int8_t));
    136   1.39       mrg 
    137   1.14    bouyer static __inline u_int8_t
    138   1.14    bouyer pciide_pci_read(pc, pa, reg)
    139   1.14    bouyer 	pci_chipset_tag_t pc;
    140   1.14    bouyer 	pcitag_t pa;
    141   1.14    bouyer 	int reg;
    142   1.14    bouyer {
    143   1.39       mrg 
    144   1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    145   1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    146   1.14    bouyer }
    147   1.14    bouyer 
    148   1.14    bouyer static __inline void
    149   1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    150   1.14    bouyer 	pci_chipset_tag_t pc;
    151   1.14    bouyer 	pcitag_t pa;
    152   1.14    bouyer 	int reg;
    153   1.14    bouyer 	u_int8_t val;
    154   1.14    bouyer {
    155   1.14    bouyer 	pcireg_t pcival;
    156   1.14    bouyer 
    157   1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    158   1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    159   1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    160   1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    161   1.14    bouyer }
    162    1.9    bouyer 
    163   1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    164    1.9    bouyer 
    165  1.184   thorpej void sata_setup_channel __P((struct channel_softc*));
    166  1.184   thorpej 
    167   1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168   1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    169   1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    170    1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    171    1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    172    1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    173    1.9    bouyer 
    174  1.116      fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    175  1.116      fvdl void amd7x6_setup_channel __P((struct channel_softc*));
    176   1.53    bouyer 
    177   1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    178  1.197    bouyer void apollo_sata_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    179   1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    180    1.9    bouyer 
    181   1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182   1.70    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    183   1.70    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    184   1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    185   1.41    bouyer 			struct pciide_softc *, int));
    186   1.41    bouyer int  cmd_pci_intr __P((void *));
    187   1.79    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    188  1.161      onoe void cmd680_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189  1.161      onoe void cmd680_setup_channel __P((struct channel_softc*));
    190  1.161      onoe void cmd680_channel_map __P((struct pci_attach_args *,
    191  1.161      onoe 			struct pciide_softc *, int));
    192   1.18  drochner 
    193  1.187   thorpej void cmd3112_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    194  1.187   thorpej void cmd3112_setup_channel __P((struct channel_softc*));
    195  1.187   thorpej 
    196   1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    197   1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    198   1.18  drochner 
    199   1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    200   1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    201  1.182    bouyer void sis96x_setup_channel __P((struct channel_softc*));
    202  1.130      tron static int sis_hostbr_match __P(( struct pci_attach_args *));
    203  1.182    bouyer static int sis_south_match __P(( struct pci_attach_args *));
    204    1.9    bouyer 
    205   1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    206   1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    207   1.41    bouyer int  acer_pci_intr __P((void *));
    208   1.41    bouyer 
    209   1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    210   1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    211  1.138    bouyer void pdc20268_setup_channel __P((struct channel_softc*));
    212   1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    213  1.108    bouyer int  pdc20265_pci_intr __P((void *));
    214  1.191  nakayama static void pdc20262_dma_start __P((void*, int, int));
    215  1.191  nakayama static int  pdc20262_dma_finish __P((void*, int, int, int));
    216   1.30    bouyer 
    217   1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    218   1.59       scw void opti_setup_channel __P((struct channel_softc*));
    219   1.59       scw 
    220   1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    221   1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    222   1.67    bouyer int  hpt_pci_intr __P((void *));
    223   1.67    bouyer 
    224  1.112   tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    225  1.112   tsutsui void acard_setup_channel __P((struct channel_softc*));
    226  1.112   tsutsui int  acard_pci_intr __P((void *));
    227  1.112   tsutsui 
    228  1.149   mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    229  1.149   mycroft void serverworks_setup_channel __P((struct channel_softc*));
    230  1.149   mycroft int  serverworks_pci_intr __P((void *));
    231  1.149   mycroft 
    232  1.146   thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    233  1.146   thorpej void sl82c105_setup_channel __P((struct channel_softc*));
    234  1.117      matt 
    235   1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    236    1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    237    1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    238   1.56    bouyer void pciide_dma_start __P((void*, int, int));
    239    1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    240   1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    241    1.9    bouyer 
    242  1.184   thorpej void artisea_chip_map __P((struct pciide_softc*, struct pci_attach_args *));
    243  1.184   thorpej 
    244    1.9    bouyer struct pciide_product_desc {
    245   1.39       mrg 	u_int32_t ide_product;
    246   1.39       mrg 	int ide_flags;
    247   1.39       mrg 	const char *ide_name;
    248   1.41    bouyer 	/* map and setup chip, probe drives */
    249   1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    250    1.9    bouyer };
    251    1.9    bouyer 
    252    1.9    bouyer /* Flags for ide_flags */
    253   1.91      matt #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    254   1.91      matt #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    255    1.9    bouyer 
    256    1.9    bouyer /* Default product description for devices not known from this controller */
    257    1.9    bouyer const struct pciide_product_desc default_product_desc = {
    258   1.39       mrg 	0,
    259   1.39       mrg 	0,
    260   1.39       mrg 	"Generic PCI IDE controller",
    261   1.41    bouyer 	default_chip_map,
    262    1.9    bouyer };
    263    1.1       cgd 
    264    1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    265   1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    266   1.39       mrg 	  0,
    267   1.39       mrg 	  "Intel 82092AA IDE controller",
    268   1.41    bouyer 	  default_chip_map,
    269   1.39       mrg 	},
    270   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    271   1.39       mrg 	  0,
    272   1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    273   1.41    bouyer 	  piix_chip_map,
    274   1.39       mrg 	},
    275   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    276   1.39       mrg 	  0,
    277   1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    278   1.41    bouyer 	  piix_chip_map,
    279   1.39       mrg 	},
    280   1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    281   1.39       mrg 	  0,
    282   1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    283   1.41    bouyer 	  piix_chip_map,
    284   1.39       mrg 	},
    285   1.85  drochner 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    286   1.85  drochner 	  0,
    287   1.85  drochner 	  "Intel 82440MX IDE controller",
    288   1.85  drochner 	  piix_chip_map
    289   1.85  drochner 	},
    290   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    291   1.42    bouyer 	  0,
    292   1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    293   1.42    bouyer 	  piix_chip_map,
    294   1.42    bouyer 	},
    295   1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    296   1.42    bouyer 	  0,
    297   1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    298   1.42    bouyer 	  piix_chip_map,
    299   1.42    bouyer 	},
    300   1.93    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    301   1.93    bouyer 	  0,
    302   1.93    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    303   1.93    bouyer 	  piix_chip_map,
    304   1.93    bouyer 	},
    305  1.106    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    306  1.106    bouyer 	  0,
    307  1.189      kent 	  "Intel 82801BAM IDE Controller (ICH2-M)",
    308  1.142  augustss 	  piix_chip_map,
    309  1.142  augustss 	},
    310  1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    311  1.142  augustss 	  0,
    312  1.189      kent 	  "Intel 82801CA IDE Controller (ICH3)",
    313  1.142  augustss 	  piix_chip_map,
    314  1.142  augustss 	},
    315  1.142  augustss 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    316  1.142  augustss 	  0,
    317  1.189      kent 	  "Intel 82801CA IDE Controller (ICH3)",
    318  1.163    bouyer 	  piix_chip_map,
    319  1.163    bouyer 	},
    320  1.163    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    321  1.163    bouyer 	  0,
    322  1.163    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    323  1.106    bouyer 	  piix_chip_map,
    324  1.106    bouyer 	},
    325  1.188      kent 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    326  1.188      kent 	  0,
    327  1.189      kent 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    328  1.188      kent 	  piix_chip_map,
    329  1.188      kent 	},
    330  1.193    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    331  1.193    bouyer 	  0,
    332  1.193    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    333  1.193    bouyer 	  piix_chip_map,
    334  1.193    bouyer 	},
    335  1.184   thorpej 	{ PCI_PRODUCT_INTEL_31244,
    336  1.184   thorpej 	  0,
    337  1.184   thorpej 	  "Intel 31244 Serial ATA Controller",
    338  1.184   thorpej 	  artisea_chip_map,
    339  1.184   thorpej 	},
    340  1.198    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    341  1.198    bouyer 	  0,
    342  1.198    bouyer 	  "Intel 82801EB Serial ATA Controller",
    343  1.198    bouyer 	  artisea_chip_map,
    344  1.198    bouyer 	},
    345   1.39       mrg 	{ 0,
    346   1.39       mrg 	  0,
    347   1.39       mrg 	  NULL,
    348  1.113    bouyer 	  NULL
    349   1.39       mrg 	}
    350    1.9    bouyer };
    351   1.39       mrg 
    352   1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    353   1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    354   1.53    bouyer 	  0,
    355   1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    356  1.116      fvdl 	  amd7x6_chip_map
    357  1.116      fvdl 	},
    358  1.116      fvdl 	{ PCI_PRODUCT_AMD_PBC766_IDE,
    359  1.116      fvdl 	  0,
    360  1.116      fvdl 	  "Advanced Micro Devices AMD766 IDE Controller",
    361  1.116      fvdl 	  amd7x6_chip_map
    362   1.53    bouyer 	},
    363  1.145    bouyer 	{ PCI_PRODUCT_AMD_PBC768_IDE,
    364  1.145    bouyer 	  0,
    365  1.145    bouyer 	  "Advanced Micro Devices AMD768 IDE Controller",
    366  1.145    bouyer 	  amd7x6_chip_map
    367  1.145    bouyer 	},
    368  1.155      fvdl 	{ PCI_PRODUCT_AMD_PBC8111_IDE,
    369  1.155      fvdl 	  0,
    370  1.155      fvdl 	  "Advanced Micro Devices AMD8111 IDE Controller",
    371  1.155      fvdl 	  amd7x6_chip_map
    372  1.155      fvdl 	},
    373   1.53    bouyer 	{ 0,
    374   1.53    bouyer 	  0,
    375   1.53    bouyer 	  NULL,
    376  1.113    bouyer 	  NULL
    377   1.53    bouyer 	}
    378   1.53    bouyer };
    379   1.53    bouyer 
    380  1.177   thorpej const struct pciide_product_desc pciide_nvidia_products[] = {
    381  1.177   thorpej 	{ PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
    382  1.177   thorpej 	  0,
    383  1.177   thorpej 	  "NVIDIA nForce IDE Controller",
    384  1.177   thorpej 	  amd7x6_chip_map
    385  1.177   thorpej 	},
    386  1.177   thorpej 	{ PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
    387  1.177   thorpej 	  0,
    388  1.177   thorpej 	  "NVIDIA nForce2 IDE Controller",
    389  1.177   thorpej 	  amd7x6_chip_map
    390  1.177   thorpej 	},
    391  1.177   thorpej 	{ 0,
    392  1.177   thorpej 	  0,
    393  1.177   thorpej 	  NULL,
    394  1.177   thorpej 	  NULL
    395  1.177   thorpej 	}
    396  1.177   thorpej };
    397  1.177   thorpej 
    398    1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    399   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    400   1.41    bouyer 	  0,
    401   1.39       mrg 	  "CMD Technology PCI0640",
    402   1.41    bouyer 	  cmd_chip_map
    403   1.39       mrg 	},
    404   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    405   1.41    bouyer 	  0,
    406   1.39       mrg 	  "CMD Technology PCI0643",
    407   1.70    bouyer 	  cmd0643_9_chip_map,
    408   1.39       mrg 	},
    409   1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    410   1.41    bouyer 	  0,
    411   1.39       mrg 	  "CMD Technology PCI0646",
    412   1.70    bouyer 	  cmd0643_9_chip_map,
    413   1.70    bouyer 	},
    414   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    415   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    416   1.70    bouyer 	  "CMD Technology PCI0648",
    417   1.70    bouyer 	  cmd0643_9_chip_map,
    418   1.70    bouyer 	},
    419   1.70    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    420   1.70    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    421   1.70    bouyer 	  "CMD Technology PCI0649",
    422   1.70    bouyer 	  cmd0643_9_chip_map,
    423   1.39       mrg 	},
    424  1.161      onoe 	{ PCI_PRODUCT_CMDTECH_680,
    425  1.161      onoe 	  IDE_PCI_CLASS_OVERRIDE,
    426  1.161      onoe 	  "Silicon Image 0680",
    427  1.161      onoe 	  cmd680_chip_map,
    428  1.161      onoe 	},
    429  1.187   thorpej 	{ PCI_PRODUCT_CMDTECH_3112,
    430  1.187   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    431  1.187   thorpej 	  "Silicon Image SATALink 3112",
    432  1.187   thorpej 	  cmd3112_chip_map,
    433  1.187   thorpej 	},
    434   1.39       mrg 	{ 0,
    435   1.39       mrg 	  0,
    436   1.39       mrg 	  NULL,
    437  1.113    bouyer 	  NULL
    438   1.39       mrg 	}
    439    1.9    bouyer };
    440    1.9    bouyer 
    441    1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    442   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    443   1.39       mrg 	  0,
    444  1.113    bouyer 	  NULL,
    445   1.41    bouyer 	  apollo_chip_map,
    446   1.39       mrg 	 },
    447   1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    448   1.39       mrg 	  0,
    449  1.113    bouyer 	  NULL,
    450   1.41    bouyer 	  apollo_chip_map,
    451   1.39       mrg 	},
    452  1.197    bouyer 	{ PCI_PRODUCT_VIATECH_VT8237_SATA,
    453  1.197    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    454  1.197    bouyer 	  "VIA Technologies VT8237 SATA Controller",
    455  1.197    bouyer 	  apollo_sata_chip_map,
    456  1.197    bouyer 	},
    457   1.39       mrg 	{ 0,
    458   1.39       mrg 	  0,
    459   1.39       mrg 	  NULL,
    460  1.113    bouyer 	  NULL
    461   1.39       mrg 	}
    462   1.18  drochner };
    463   1.18  drochner 
    464   1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    465   1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    466   1.91      matt 	  IDE_16BIT_IOSPACE,
    467   1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    468   1.41    bouyer 	  cy693_chip_map,
    469   1.39       mrg 	},
    470   1.39       mrg 	{ 0,
    471   1.39       mrg 	  0,
    472   1.39       mrg 	  NULL,
    473  1.113    bouyer 	  NULL
    474   1.39       mrg 	}
    475   1.18  drochner };
    476   1.18  drochner 
    477   1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    478   1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    479   1.39       mrg 	  0,
    480  1.182    bouyer 	  NULL,
    481   1.41    bouyer 	  sis_chip_map,
    482   1.39       mrg 	},
    483   1.39       mrg 	{ 0,
    484   1.39       mrg 	  0,
    485   1.39       mrg 	  NULL,
    486  1.113    bouyer 	  NULL
    487   1.39       mrg 	}
    488    1.9    bouyer };
    489    1.9    bouyer 
    490   1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    491   1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    492   1.39       mrg 	  0,
    493   1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    494   1.41    bouyer 	  acer_chip_map,
    495   1.39       mrg 	},
    496   1.39       mrg 	{ 0,
    497   1.39       mrg 	  0,
    498   1.41    bouyer 	  NULL,
    499  1.113    bouyer 	  NULL
    500   1.41    bouyer 	}
    501   1.41    bouyer };
    502   1.41    bouyer 
    503   1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    504   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    505   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    506   1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    507   1.41    bouyer 	  pdc202xx_chip_map,
    508   1.41    bouyer 	},
    509   1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    510   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    511   1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    512   1.74     enami 	  pdc202xx_chip_map,
    513   1.74     enami 	},
    514   1.74     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    515   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    516   1.86     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    517   1.86     enami 	  pdc202xx_chip_map,
    518   1.86     enami 	},
    519   1.86     enami 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    520   1.98   mycroft 	  IDE_PCI_CLASS_OVERRIDE,
    521   1.74     enami 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    522   1.41    bouyer 	  pdc202xx_chip_map,
    523   1.41    bouyer 	},
    524  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2,
    525  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    526  1.138    bouyer 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
    527  1.138    bouyer 	  pdc202xx_chip_map,
    528  1.138    bouyer 	},
    529  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
    530  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    531  1.138    bouyer 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
    532  1.138    bouyer 	  pdc202xx_chip_map,
    533  1.138    bouyer 	},
    534  1.138    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133,
    535  1.138    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    536  1.138    bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
    537  1.138    bouyer 	  pdc202xx_chip_map,
    538  1.138    bouyer 	},
    539  1.165    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2,
    540  1.165    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    541  1.165    bouyer 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
    542  1.165    bouyer 	  pdc202xx_chip_map,
    543  1.165    bouyer 	},
    544  1.179   thorpej 	{ PCI_PRODUCT_PROMISE_MBULTRA133,
    545  1.179   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    546  1.179   thorpej 	  "Promise Ultra133/ATA Bus Master IDE Accelerator (MB)",
    547  1.179   thorpej 	  pdc202xx_chip_map,
    548  1.179   thorpej 	},
    549  1.165    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
    550  1.165    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    551  1.165    bouyer 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    552  1.176      matt 	  pdc202xx_chip_map,
    553  1.176      matt 	},
    554  1.179   thorpej 	{ PCI_PRODUCT_PROMISE_FASTTRAK133LITE,
    555  1.179   thorpej 	  IDE_PCI_CLASS_OVERRIDE,
    556  1.179   thorpej 	  "Promise Fasttrak133 Lite Bus Master IDE Accelerator",
    557  1.179   thorpej 	  pdc202xx_chip_map,
    558  1.179   thorpej 	},
    559  1.176      matt 	{ PCI_PRODUCT_PROMISE_SATA150TX2PLUS,
    560  1.176      matt 	  IDE_PCI_CLASS_OVERRIDE,
    561  1.176      matt 	  "Promise Serial ATA/150 TX2plus Bus Master IDE Accelerator",
    562  1.165    bouyer 	  pdc202xx_chip_map,
    563  1.165    bouyer 	},
    564   1.41    bouyer 	{ 0,
    565   1.39       mrg 	  0,
    566   1.39       mrg 	  NULL,
    567  1.113    bouyer 	  NULL
    568   1.39       mrg 	}
    569   1.30    bouyer };
    570   1.30    bouyer 
    571   1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    572   1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    573   1.59       scw 	  0,
    574   1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    575   1.59       scw 	  opti_chip_map,
    576   1.59       scw 	},
    577   1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    578   1.59       scw 	  0,
    579   1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    580   1.59       scw 	  opti_chip_map,
    581   1.59       scw 	},
    582   1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    583   1.59       scw 	  0,
    584   1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    585   1.59       scw 	  opti_chip_map,
    586   1.59       scw 	},
    587   1.59       scw 	{ 0,
    588   1.59       scw 	  0,
    589   1.59       scw 	  NULL,
    590  1.113    bouyer 	  NULL
    591   1.59       scw 	}
    592   1.59       scw };
    593   1.59       scw 
    594   1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    595   1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    596   1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    597  1.114    bouyer 	  NULL,
    598   1.67    bouyer 	  hpt_chip_map,
    599   1.67    bouyer 	},
    600  1.166    bouyer 	{ PCI_PRODUCT_TRIONES_HPT372,
    601  1.166    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    602  1.166    bouyer 	  NULL,
    603  1.166    bouyer 	  hpt_chip_map
    604  1.166    bouyer 	},
    605  1.153    bouyer 	{ PCI_PRODUCT_TRIONES_HPT374,
    606  1.153    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    607  1.153    bouyer 	  NULL,
    608  1.153    bouyer 	  hpt_chip_map
    609  1.153    bouyer 	},
    610   1.67    bouyer 	{ 0,
    611   1.67    bouyer 	  0,
    612   1.67    bouyer 	  NULL,
    613  1.113    bouyer 	  NULL
    614   1.67    bouyer 	}
    615   1.67    bouyer };
    616   1.67    bouyer 
    617  1.112   tsutsui const struct pciide_product_desc pciide_acard_products[] =  {
    618  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP850U,
    619  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    620  1.112   tsutsui 	  "Acard ATP850U Ultra33 IDE Controller",
    621  1.112   tsutsui 	  acard_chip_map,
    622  1.112   tsutsui 	},
    623  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860,
    624  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    625  1.112   tsutsui 	  "Acard ATP860 Ultra66 IDE Controller",
    626  1.112   tsutsui 	  acard_chip_map,
    627  1.112   tsutsui 	},
    628  1.112   tsutsui 	{ PCI_PRODUCT_ACARD_ATP860A,
    629  1.112   tsutsui 	  IDE_PCI_CLASS_OVERRIDE,
    630  1.112   tsutsui 	  "Acard ATP860-A Ultra66 IDE Controller",
    631  1.112   tsutsui 	  acard_chip_map,
    632  1.112   tsutsui 	},
    633  1.112   tsutsui 	{ 0,
    634  1.112   tsutsui 	  0,
    635  1.112   tsutsui 	  NULL,
    636  1.113    bouyer 	  NULL
    637  1.112   tsutsui 	}
    638  1.112   tsutsui };
    639  1.112   tsutsui 
    640  1.117      matt const struct pciide_product_desc pciide_serverworks_products[] =  {
    641  1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
    642  1.149   mycroft 	  0,
    643  1.149   mycroft 	  "ServerWorks OSB4 IDE Controller",
    644  1.149   mycroft 	  serverworks_chip_map,
    645  1.149   mycroft 	},
    646  1.149   mycroft 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
    647  1.117      matt 	  0,
    648  1.149   mycroft 	  "ServerWorks CSB5 IDE Controller",
    649  1.149   mycroft 	  serverworks_chip_map,
    650  1.117      matt 	},
    651  1.181     enami 	{ PCI_PRODUCT_SERVERWORKS_CSB6_IDE,
    652  1.181     enami 	  0,
    653  1.181     enami 	  "ServerWorks CSB6 RAID/IDE Controller",
    654  1.181     enami 	  serverworks_chip_map,
    655  1.181     enami 	},
    656  1.117      matt 	{ 0,
    657  1.117      matt 	  0,
    658  1.117      matt 	  NULL,
    659  1.117      matt 	}
    660  1.117      matt };
    661  1.117      matt 
    662  1.146   thorpej const struct pciide_product_desc pciide_symphony_products[] = {
    663  1.146   thorpej 	{ PCI_PRODUCT_SYMPHONY_82C105,
    664  1.146   thorpej 	  0,
    665  1.146   thorpej 	  "Symphony Labs 82C105 IDE controller",
    666  1.146   thorpej 	  sl82c105_chip_map,
    667  1.146   thorpej 	},
    668  1.146   thorpej 	{ 0,
    669  1.146   thorpej 	  0,
    670  1.146   thorpej 	  NULL,
    671  1.146   thorpej 	}
    672  1.146   thorpej };
    673  1.146   thorpej 
    674  1.117      matt const struct pciide_product_desc pciide_winbond_products[] =  {
    675  1.117      matt 	{ PCI_PRODUCT_WINBOND_W83C553F_1,
    676  1.117      matt 	  0,
    677  1.117      matt 	  "Winbond W83C553F IDE controller",
    678  1.146   thorpej 	  sl82c105_chip_map,
    679  1.117      matt 	},
    680  1.117      matt 	{ 0,
    681  1.117      matt 	  0,
    682  1.117      matt 	  NULL,
    683  1.117      matt 	}
    684  1.117      matt };
    685  1.117      matt 
    686    1.9    bouyer struct pciide_vendor_desc {
    687   1.39       mrg 	u_int32_t ide_vendor;
    688   1.39       mrg 	const struct pciide_product_desc *ide_products;
    689    1.9    bouyer };
    690    1.9    bouyer 
    691    1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    692   1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    693   1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    694   1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    695   1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    696   1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    697   1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    698   1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    699   1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    700   1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    701   1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    702  1.112   tsutsui 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    703  1.117      matt 	{ PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
    704  1.146   thorpej 	{ PCI_VENDOR_SYMPHONY, pciide_symphony_products },
    705  1.117      matt 	{ PCI_VENDOR_WINBOND, pciide_winbond_products },
    706  1.177   thorpej 	{ PCI_VENDOR_NVIDIA, pciide_nvidia_products },
    707   1.39       mrg 	{ 0, NULL }
    708    1.1       cgd };
    709    1.1       cgd 
    710   1.13    bouyer /* options passed via the 'flags' config keyword */
    711  1.132   thorpej #define	PCIIDE_OPTIONS_DMA	0x01
    712  1.132   thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
    713   1.13    bouyer 
    714    1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    715    1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    716    1.1       cgd 
    717  1.172   thorpej CFATTACH_DECL(pciide, sizeof(struct pciide_softc),
    718  1.173   thorpej     pciide_match, pciide_attach, NULL, NULL);
    719  1.172   thorpej 
    720   1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    721   1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    722   1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    723   1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    724   1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    725   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    726   1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    727   1.41    bouyer 	    struct pci_attach_args *));
    728   1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    729   1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    730   1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    731   1.41    bouyer 	    int (*pci_intr) __P((void *))));
    732   1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    733  1.200   mycroft 	    struct pciide_channel *, int));
    734    1.1       cgd int	pciide_compat_intr __P((void *));
    735    1.1       cgd int	pciide_pci_intr __P((void *));
    736    1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    737    1.1       cgd 
    738   1.39       mrg const struct pciide_product_desc *
    739    1.9    bouyer pciide_lookup_product(id)
    740   1.39       mrg 	u_int32_t id;
    741    1.9    bouyer {
    742   1.39       mrg 	const struct pciide_product_desc *pp;
    743   1.39       mrg 	const struct pciide_vendor_desc *vp;
    744    1.9    bouyer 
    745   1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    746   1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    747   1.39       mrg 			break;
    748    1.9    bouyer 
    749   1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    750   1.39       mrg 		return NULL;
    751    1.9    bouyer 
    752  1.113    bouyer 	for (; pp->chip_map != NULL; pp++)
    753   1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    754   1.39       mrg 			break;
    755    1.9    bouyer 
    756  1.113    bouyer 	if (pp->chip_map == NULL)
    757   1.39       mrg 		return NULL;
    758   1.39       mrg 	return pp;
    759    1.9    bouyer }
    760    1.6       cgd 
    761    1.1       cgd int
    762    1.1       cgd pciide_match(parent, match, aux)
    763    1.1       cgd 	struct device *parent;
    764    1.1       cgd 	struct cfdata *match;
    765    1.1       cgd 	void *aux;
    766    1.1       cgd {
    767    1.1       cgd 	struct pci_attach_args *pa = aux;
    768   1.41    bouyer 	const struct pciide_product_desc *pp;
    769    1.1       cgd 
    770    1.1       cgd 	/*
    771    1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    772    1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    773    1.1       cgd 	 * work in a standardized way...
    774    1.1       cgd 	 */
    775    1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    776    1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    777    1.1       cgd 		return (1);
    778    1.1       cgd 	}
    779    1.1       cgd 
    780   1.41    bouyer 	/*
    781   1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    782   1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    783   1.41    bouyer 	 */
    784   1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    785  1.181     enami 	if (pp != NULL && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    786   1.41    bouyer 		return (1);
    787   1.41    bouyer 	}
    788   1.41    bouyer 
    789    1.1       cgd 	return (0);
    790    1.1       cgd }
    791    1.1       cgd 
    792    1.1       cgd void
    793    1.1       cgd pciide_attach(parent, self, aux)
    794    1.1       cgd 	struct device *parent, *self;
    795    1.1       cgd 	void *aux;
    796    1.1       cgd {
    797    1.1       cgd 	struct pci_attach_args *pa = aux;
    798    1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    799    1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    800    1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    801   1.41    bouyer 	pcireg_t csr;
    802    1.1       cgd 	char devinfo[256];
    803   1.57   thorpej 	const char *displaydev;
    804    1.1       cgd 
    805  1.192   thorpej 	aprint_naive(": disk controller\n");
    806  1.201     enami 	aprint_normal("\n");
    807  1.192   thorpej 
    808  1.177   thorpej 	sc->sc_pci_vendor = PCI_VENDOR(pa->pa_id);
    809   1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    810    1.9    bouyer 	if (sc->sc_pp == NULL) {
    811    1.9    bouyer 		sc->sc_pp = &default_product_desc;
    812    1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    813   1.57   thorpej 		displaydev = devinfo;
    814   1.57   thorpej 	} else
    815   1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    816   1.57   thorpej 
    817  1.113    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    818  1.113    bouyer 	if (displaydev)
    819  1.201     enami 		aprint_normal("%s: %s (rev. 0x%02x)\n",
    820  1.201     enami 		    sc->sc_wdcdev.sc_dev.dv_xname, displaydev,
    821  1.113    bouyer 		    PCI_REVISION(pa->pa_class));
    822   1.57   thorpej 
    823   1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    824   1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    825  1.187   thorpej 
    826  1.187   thorpej 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    827  1.187   thorpej 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    828  1.187   thorpej 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    829  1.187   thorpej 
    830   1.41    bouyer #ifdef WDCDEBUG
    831   1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    832   1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    833   1.41    bouyer #endif
    834   1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    835    1.1       cgd 
    836   1.16    bouyer 	if (sc->sc_dma_ok) {
    837   1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    838   1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    839   1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    840   1.16    bouyer 	}
    841    1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    842    1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    843  1.200   mycroft 
    844  1.200   mycroft 	config_interrupts(self, wdcattach);
    845    1.5       cgd }
    846    1.5       cgd 
    847  1.169    bouyer /* tell whether the chip is enabled or not */
    848   1.41    bouyer int
    849   1.41    bouyer pciide_chipen(sc, pa)
    850   1.41    bouyer 	struct pciide_softc *sc;
    851   1.41    bouyer 	struct pci_attach_args *pa;
    852   1.41    bouyer {
    853   1.41    bouyer 	pcireg_t csr;
    854  1.201     enami 
    855   1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    856   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    857   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    858  1.192   thorpej 		aprint_normal("%s: device disabled (at %s)\n",
    859  1.201     enami 		    sc->sc_wdcdev.sc_dev.dv_xname,
    860  1.201     enami 		   (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    861  1.201     enami 		   "device" : "bridge");
    862   1.41    bouyer 		return 0;
    863   1.41    bouyer 	}
    864   1.41    bouyer 	return 1;
    865   1.41    bouyer }
    866   1.41    bouyer 
    867    1.5       cgd int
    868   1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    869    1.5       cgd 	struct pci_attach_args *pa;
    870   1.18  drochner 	struct pciide_channel *cp;
    871   1.18  drochner 	int compatchan;
    872   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    873    1.5       cgd {
    874   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    875   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    876    1.5       cgd 
    877    1.5       cgd 	cp->compat = 1;
    878   1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    879   1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    880    1.5       cgd 
    881    1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    882   1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    883    1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    884  1.192   thorpej 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    885   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    886  1.200   mycroft 		goto bad;
    887    1.5       cgd 	}
    888    1.5       cgd 
    889    1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    890   1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    891    1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    892  1.192   thorpej 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    893   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    894    1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    895    1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    896  1.200   mycroft 		goto bad;
    897    1.5       cgd 	}
    898    1.5       cgd 
    899  1.200   mycroft 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    900  1.200   mycroft 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
    901  1.200   mycroft 	pciide_map_compat_intr(pa, cp, compatchan);
    902   1.43    bouyer 	return (1);
    903  1.200   mycroft 
    904  1.200   mycroft bad:
    905  1.200   mycroft 	cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    906  1.200   mycroft 	return (0);
    907    1.5       cgd }
    908    1.5       cgd 
    909    1.9    bouyer int
    910   1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    911   1.28    bouyer 	struct pci_attach_args * pa;
    912   1.18  drochner 	struct pciide_channel *cp;
    913   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    914   1.41    bouyer 	int (*pci_intr) __P((void *));
    915    1.9    bouyer {
    916   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    917   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    918   1.29    bouyer 	const char *intrstr;
    919   1.29    bouyer 	pci_intr_handle_t intrhandle;
    920    1.9    bouyer 
    921    1.9    bouyer 	cp->compat = 0;
    922    1.9    bouyer 
    923   1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    924   1.99  sommerfe 		if (pci_intr_map(pa, &intrhandle) != 0) {
    925  1.192   thorpej 			aprint_error("%s: couldn't map native-PCI interrupt\n",
    926   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    927  1.200   mycroft 			goto bad;
    928   1.29    bouyer 		}
    929   1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    930   1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    931   1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    932   1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    933  1.192   thorpej 			aprint_normal("%s: using %s for native-PCI interrupt\n",
    934   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    935   1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    936   1.29    bouyer 		} else {
    937  1.192   thorpej 			aprint_error(
    938  1.192   thorpej 			    "%s: couldn't establish native-PCI interrupt",
    939   1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    940   1.29    bouyer 			if (intrstr != NULL)
    941  1.192   thorpej 				aprint_normal(" at %s", intrstr);
    942  1.192   thorpej 			aprint_normal("\n");
    943  1.200   mycroft 			goto bad;
    944   1.29    bouyer 		}
    945   1.18  drochner 	}
    946   1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    947   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    948   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    949   1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    950  1.192   thorpej 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    951   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    952  1.200   mycroft 		goto bad;
    953    1.9    bouyer 	}
    954    1.9    bouyer 
    955   1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    956   1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    957  1.105    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    958  1.192   thorpej 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    959   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    960   1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    961  1.200   mycroft 		goto bad;
    962  1.105    bouyer 	}
    963  1.105    bouyer 	/*
    964  1.105    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    965  1.105    bouyer 	 * register, the control register is at offset 2. Pass the generic
    966  1.162       wiz 	 * code a handle for only one byte at the right offset.
    967  1.105    bouyer 	 */
    968  1.105    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    969  1.105    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    970  1.192   thorpej 		aprint_error("%s: unable to subregion %s channel ctl regs\n",
    971  1.105    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    972  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    973  1.105    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    974  1.200   mycroft 		goto bad;
    975    1.9    bouyer 	}
    976  1.200   mycroft 
    977  1.200   mycroft 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    978  1.200   mycroft 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
    979   1.18  drochner 	return (1);
    980  1.200   mycroft 
    981  1.200   mycroft bad:
    982  1.200   mycroft 	cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    983  1.200   mycroft 	return (0);
    984    1.9    bouyer }
    985    1.9    bouyer 
    986   1.41    bouyer void
    987   1.41    bouyer pciide_mapreg_dma(sc, pa)
    988   1.41    bouyer 	struct pciide_softc *sc;
    989   1.41    bouyer 	struct pci_attach_args *pa;
    990   1.41    bouyer {
    991   1.63   thorpej 	pcireg_t maptype;
    992   1.89      matt 	bus_addr_t addr;
    993   1.63   thorpej 
    994   1.41    bouyer 	/*
    995   1.41    bouyer 	 * Map DMA registers
    996   1.41    bouyer 	 *
    997   1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    998   1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    999   1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
   1000   1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
   1001   1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
   1002   1.41    bouyer 	 * could be mapped.
   1003   1.41    bouyer 	 *
   1004   1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
   1005   1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
   1006   1.41    bouyer 	 * XXX space," some controllers (at least the United
   1007   1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
   1008   1.41    bouyer 	 */
   1009   1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
   1010   1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
   1011   1.63   thorpej 
   1012   1.63   thorpej 	switch (maptype) {
   1013   1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
   1014   1.89      matt 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
   1015   1.89      matt 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
   1016   1.89      matt 		    &addr, NULL, NULL) == 0);
   1017   1.89      matt 		if (sc->sc_dma_ok == 0) {
   1018  1.192   thorpej 			aprint_normal(
   1019  1.192   thorpej 			    ", but unused (couldn't query registers)");
   1020   1.89      matt 			break;
   1021   1.89      matt 		}
   1022   1.91      matt 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
   1023   1.91      matt 		    && addr >= 0x10000) {
   1024   1.89      matt 			sc->sc_dma_ok = 0;
   1025  1.192   thorpej 			aprint_normal(
   1026  1.192   thorpej 			    ", but unused (registers at unsafe address "
   1027  1.132   thorpej 			    "%#lx)", (unsigned long)addr);
   1028   1.89      matt 			break;
   1029   1.89      matt 		}
   1030   1.89      matt 		/* FALLTHROUGH */
   1031   1.89      matt 
   1032   1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
   1033   1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
   1034   1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
   1035   1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
   1036   1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
   1037   1.63   thorpej 		if (sc->sc_dma_ok == 0) {
   1038  1.192   thorpej 			aprint_normal(", but unused (couldn't map registers)");
   1039   1.63   thorpej 		} else {
   1040   1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
   1041   1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
   1042   1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
   1043   1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
   1044   1.63   thorpej 		}
   1045  1.132   thorpej 
   1046  1.132   thorpej 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1047  1.132   thorpej 		    PCIIDE_OPTIONS_NODMA) {
   1048  1.192   thorpej 			aprint_normal(
   1049  1.192   thorpej 			    ", but unused (forced off by config file)");
   1050  1.132   thorpej 			sc->sc_dma_ok = 0;
   1051  1.132   thorpej 		}
   1052   1.65   thorpej 		break;
   1053   1.63   thorpej 
   1054   1.63   thorpej 	default:
   1055   1.63   thorpej 		sc->sc_dma_ok = 0;
   1056  1.192   thorpej 		aprint_normal(
   1057  1.192   thorpej 		    ", but unsupported register maptype (0x%x)", maptype);
   1058   1.41    bouyer 	}
   1059   1.41    bouyer }
   1060   1.63   thorpej 
   1061    1.9    bouyer int
   1062    1.9    bouyer pciide_compat_intr(arg)
   1063    1.9    bouyer 	void *arg;
   1064    1.9    bouyer {
   1065   1.19  drochner 	struct pciide_channel *cp = arg;
   1066    1.9    bouyer 
   1067    1.9    bouyer #ifdef DIAGNOSTIC
   1068    1.9    bouyer 	/* should only be called for a compat channel */
   1069    1.9    bouyer 	if (cp->compat == 0)
   1070  1.170    provos 		panic("pciide compat intr called for non-compat chan %p", cp);
   1071    1.9    bouyer #endif
   1072   1.19  drochner 	return (wdcintr(&cp->wdc_channel));
   1073    1.9    bouyer }
   1074    1.9    bouyer 
   1075    1.9    bouyer int
   1076    1.9    bouyer pciide_pci_intr(arg)
   1077    1.9    bouyer 	void *arg;
   1078    1.9    bouyer {
   1079    1.9    bouyer 	struct pciide_softc *sc = arg;
   1080    1.9    bouyer 	struct pciide_channel *cp;
   1081    1.9    bouyer 	struct channel_softc *wdc_cp;
   1082    1.9    bouyer 	int i, rv, crv;
   1083    1.9    bouyer 
   1084    1.9    bouyer 	rv = 0;
   1085   1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   1086    1.9    bouyer 		cp = &sc->pciide_channels[i];
   1087   1.18  drochner 		wdc_cp = &cp->wdc_channel;
   1088    1.9    bouyer 
   1089    1.9    bouyer 		/* If a compat channel skip. */
   1090    1.9    bouyer 		if (cp->compat)
   1091    1.9    bouyer 			continue;
   1092    1.9    bouyer 		/* if this channel not waiting for intr, skip */
   1093    1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
   1094    1.9    bouyer 			continue;
   1095    1.9    bouyer 
   1096    1.9    bouyer 		crv = wdcintr(wdc_cp);
   1097    1.9    bouyer 		if (crv == 0)
   1098    1.9    bouyer 			;		/* leave rv alone */
   1099    1.9    bouyer 		else if (crv == 1)
   1100    1.9    bouyer 			rv = 1;		/* claim the intr */
   1101    1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
   1102    1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
   1103    1.9    bouyer 	}
   1104    1.9    bouyer 	return (rv);
   1105    1.9    bouyer }
   1106    1.9    bouyer 
   1107   1.28    bouyer void
   1108   1.28    bouyer pciide_channel_dma_setup(cp)
   1109   1.28    bouyer 	struct pciide_channel *cp;
   1110   1.28    bouyer {
   1111   1.28    bouyer 	int drive;
   1112   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1113   1.28    bouyer 	struct ata_drive_datas *drvp;
   1114   1.28    bouyer 
   1115   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1116   1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
   1117   1.28    bouyer 		/* If no drive, skip */
   1118   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1119   1.28    bouyer 			continue;
   1120   1.28    bouyer 		/* setup DMA if needed */
   1121   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1122   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1123   1.28    bouyer 		    sc->sc_dma_ok == 0) {
   1124   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1125   1.28    bouyer 			continue;
   1126   1.28    bouyer 		}
   1127   1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
   1128   1.28    bouyer 		    != 0) {
   1129   1.28    bouyer 			/* Abort DMA setup */
   1130   1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1131   1.28    bouyer 			continue;
   1132   1.28    bouyer 		}
   1133   1.28    bouyer 	}
   1134   1.28    bouyer }
   1135   1.28    bouyer 
   1136   1.18  drochner int
   1137   1.18  drochner pciide_dma_table_setup(sc, channel, drive)
   1138    1.9    bouyer 	struct pciide_softc *sc;
   1139   1.18  drochner 	int channel, drive;
   1140    1.9    bouyer {
   1141   1.18  drochner 	bus_dma_segment_t seg;
   1142   1.18  drochner 	int error, rseg;
   1143   1.18  drochner 	const bus_size_t dma_table_size =
   1144   1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
   1145   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1146   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1147   1.18  drochner 
   1148   1.28    bouyer 	/* If table was already allocated, just return */
   1149   1.28    bouyer 	if (dma_maps->dma_table)
   1150   1.28    bouyer 		return 0;
   1151   1.28    bouyer 
   1152   1.18  drochner 	/* Allocate memory for the DMA tables and map it */
   1153   1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
   1154   1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
   1155   1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1156  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1157  1.190  christos 		    "allocate", drive, error);
   1158   1.18  drochner 		return error;
   1159   1.18  drochner 	}
   1160   1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
   1161   1.18  drochner 	    dma_table_size,
   1162   1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
   1163   1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1164  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1165  1.190  christos 		    "map", drive, error);
   1166   1.18  drochner 		return error;
   1167   1.18  drochner 	}
   1168   1.96      fvdl 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
   1169   1.96      fvdl 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
   1170   1.96      fvdl 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
   1171   1.18  drochner 	/* Create and load table DMA map for this disk */
   1172   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
   1173   1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
   1174   1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
   1175  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1176  1.190  christos 		    "create", drive, error);
   1177   1.18  drochner 		return error;
   1178   1.18  drochner 	}
   1179   1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
   1180   1.18  drochner 	    dma_maps->dmamap_table,
   1181   1.18  drochner 	    dma_maps->dma_table,
   1182   1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1183  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1184  1.190  christos 		    "load", drive, error);
   1185   1.18  drochner 		return error;
   1186   1.18  drochner 	}
   1187   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
   1188   1.96      fvdl 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
   1189   1.96      fvdl 	    DEBUG_PROBE);
   1190   1.18  drochner 	/* Create a xfer DMA map for this drive */
   1191   1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
   1192  1.187   thorpej 	    NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
   1193   1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
   1194   1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
   1195  1.192   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1196  1.190  christos 		    "create xfer", drive, error);
   1197   1.18  drochner 		return error;
   1198   1.18  drochner 	}
   1199   1.18  drochner 	return 0;
   1200    1.9    bouyer }
   1201    1.9    bouyer 
   1202   1.18  drochner int
   1203   1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
   1204   1.18  drochner 	void *v;
   1205   1.18  drochner 	int channel, drive;
   1206   1.18  drochner 	void *databuf;
   1207   1.18  drochner 	size_t datalen;
   1208   1.18  drochner 	int flags;
   1209    1.9    bouyer {
   1210   1.18  drochner 	struct pciide_softc *sc = v;
   1211   1.18  drochner 	int error, seg;
   1212   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1213   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1214   1.18  drochner 
   1215   1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
   1216   1.18  drochner 	    dma_maps->dmamap_xfer,
   1217  1.122   thorpej 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1218  1.122   thorpej 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1219   1.18  drochner 	if (error) {
   1220  1.190  christos 		printf(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1221  1.190  christos 		    "load xfer", drive, error);
   1222   1.18  drochner 		return error;
   1223   1.18  drochner 	}
   1224    1.9    bouyer 
   1225   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1226   1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
   1227   1.18  drochner 	    (flags & WDC_DMA_READ) ?
   1228   1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1229    1.9    bouyer 
   1230   1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
   1231   1.18  drochner #ifdef DIAGNOSTIC
   1232   1.18  drochner 		/* A segment must not cross a 64k boundary */
   1233   1.18  drochner 		{
   1234   1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
   1235   1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
   1236   1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
   1237   1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
   1238   1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
   1239   1.18  drochner 			    " len 0x%lx not properly aligned\n",
   1240   1.18  drochner 			    seg, phys, len);
   1241   1.18  drochner 			panic("pciide_dma: buf align");
   1242    1.9    bouyer 		}
   1243    1.9    bouyer 		}
   1244   1.18  drochner #endif
   1245   1.18  drochner 		dma_maps->dma_table[seg].base_addr =
   1246   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
   1247   1.18  drochner 		dma_maps->dma_table[seg].byte_count =
   1248   1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
   1249   1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
   1250   1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
   1251   1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
   1252   1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
   1253   1.18  drochner 
   1254    1.9    bouyer 	}
   1255   1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
   1256   1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
   1257    1.9    bouyer 
   1258   1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1259   1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1260   1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1261    1.9    bouyer 
   1262   1.18  drochner 	/* Maps are ready. Start DMA function */
   1263   1.18  drochner #ifdef DIAGNOSTIC
   1264   1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1265   1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1266   1.97        pk 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1267   1.18  drochner 		panic("pciide_dma_init: table align");
   1268   1.18  drochner 	}
   1269   1.18  drochner #endif
   1270   1.18  drochner 
   1271   1.18  drochner 	/* Clear status bits */
   1272   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1273   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1274   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1275   1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1276   1.18  drochner 	/* Write table addr */
   1277   1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1278   1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1279   1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1280   1.18  drochner 	/* set read/write */
   1281   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1282   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1283   1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1284   1.56    bouyer 	/* remember flags */
   1285   1.56    bouyer 	dma_maps->dma_flags = flags;
   1286   1.18  drochner 	return 0;
   1287   1.18  drochner }
   1288   1.18  drochner 
   1289   1.18  drochner void
   1290   1.56    bouyer pciide_dma_start(v, channel, drive)
   1291   1.18  drochner 	void *v;
   1292   1.56    bouyer 	int channel, drive;
   1293   1.18  drochner {
   1294   1.18  drochner 	struct pciide_softc *sc = v;
   1295   1.18  drochner 
   1296   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1297   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1298   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1299   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1300   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1301   1.18  drochner }
   1302   1.18  drochner 
   1303   1.18  drochner int
   1304   1.56    bouyer pciide_dma_finish(v, channel, drive, force)
   1305   1.18  drochner 	void *v;
   1306   1.18  drochner 	int channel, drive;
   1307   1.56    bouyer 	int force;
   1308   1.18  drochner {
   1309   1.18  drochner 	struct pciide_softc *sc = v;
   1310   1.18  drochner 	u_int8_t status;
   1311   1.56    bouyer 	int error = 0;
   1312   1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1313   1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1314   1.18  drochner 
   1315   1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1316   1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1317   1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1318   1.18  drochner 	    DEBUG_XFERS);
   1319   1.18  drochner 
   1320   1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1321   1.56    bouyer 		return WDC_DMAST_NOIRQ;
   1322   1.56    bouyer 
   1323   1.18  drochner 	/* stop DMA channel */
   1324   1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1325   1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1326   1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1327   1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1328   1.18  drochner 
   1329   1.56    bouyer 	/* Unload the map of the data buffer */
   1330   1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1331   1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1332   1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1333   1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1334   1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1335   1.56    bouyer 
   1336   1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1337   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1338   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1339   1.56    bouyer 		error |= WDC_DMAST_ERR;
   1340   1.18  drochner 	}
   1341   1.18  drochner 
   1342   1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1343   1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1344   1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1345   1.18  drochner 		    drive, status);
   1346   1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1347   1.18  drochner 	}
   1348   1.18  drochner 
   1349   1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1350   1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1351   1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1352   1.18  drochner 	}
   1353   1.56    bouyer 	return error;
   1354   1.18  drochner }
   1355   1.18  drochner 
   1356   1.67    bouyer void
   1357   1.67    bouyer pciide_irqack(chp)
   1358   1.67    bouyer 	struct channel_softc *chp;
   1359   1.67    bouyer {
   1360   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1361   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1362   1.67    bouyer 
   1363   1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1364   1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1365   1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1366   1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1367   1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1368   1.67    bouyer }
   1369   1.67    bouyer 
   1370   1.41    bouyer /* some common code used by several chip_map */
   1371   1.41    bouyer int
   1372   1.41    bouyer pciide_chansetup(sc, channel, interface)
   1373   1.41    bouyer 	struct pciide_softc *sc;
   1374   1.41    bouyer 	int channel;
   1375   1.41    bouyer 	pcireg_t interface;
   1376   1.41    bouyer {
   1377   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1378   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1379   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1380   1.41    bouyer 	cp->wdc_channel.channel = channel;
   1381   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1382   1.41    bouyer 	cp->wdc_channel.ch_queue =
   1383   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1384   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1385  1.192   thorpej 		aprint_error("%s %s channel: "
   1386   1.41    bouyer 		    "can't allocate memory for command queue",
   1387   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1388   1.41    bouyer 		return 0;
   1389   1.41    bouyer 	}
   1390  1.192   thorpej 	aprint_normal("%s: %s channel %s to %s mode\n",
   1391   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1392   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1393   1.41    bouyer 	    "configured" : "wired",
   1394   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1395   1.41    bouyer 	    "native-PCI" : "compatibility");
   1396   1.41    bouyer 	return 1;
   1397   1.41    bouyer }
   1398   1.41    bouyer 
   1399   1.18  drochner /* some common code used by several chip channel_map */
   1400   1.18  drochner void
   1401   1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1402   1.18  drochner 	struct pci_attach_args *pa;
   1403   1.18  drochner 	struct pciide_channel *cp;
   1404   1.41    bouyer 	pcireg_t interface;
   1405   1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1406   1.41    bouyer 	int (*pci_intr) __P((void *));
   1407   1.18  drochner {
   1408   1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1409   1.18  drochner 
   1410   1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1411  1.200   mycroft 		pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
   1412  1.200   mycroft 	else
   1413  1.200   mycroft 		pciide_mapregs_compat(pa, cp, wdc_cp->channel, cmdsizep,
   1414  1.200   mycroft 		    ctlsizep);
   1415   1.18  drochner }
   1416   1.18  drochner 
   1417   1.18  drochner /*
   1418  1.200   mycroft  * generic code to map the compat intr.
   1419   1.18  drochner  */
   1420   1.18  drochner void
   1421  1.200   mycroft pciide_map_compat_intr(pa, cp, compatchan)
   1422    1.5       cgd 	struct pci_attach_args *pa;
   1423   1.18  drochner 	struct pciide_channel *cp;
   1424  1.200   mycroft 	int compatchan;
   1425   1.18  drochner {
   1426   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1427   1.18  drochner 
   1428  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1429   1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1430   1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1431   1.18  drochner 	if (cp->ih == NULL) {
   1432  1.119    simonb #endif
   1433  1.192   thorpej 		aprint_error("%s: no compatibility interrupt for use by %s "
   1434   1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1435  1.200   mycroft 		cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   1436  1.119    simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
   1437   1.18  drochner 	}
   1438  1.119    simonb #endif
   1439   1.18  drochner }
   1440   1.18  drochner 
   1441   1.18  drochner void
   1442   1.41    bouyer default_chip_map(sc, pa)
   1443   1.18  drochner 	struct pciide_softc *sc;
   1444   1.41    bouyer 	struct pci_attach_args *pa;
   1445   1.18  drochner {
   1446   1.41    bouyer 	struct pciide_channel *cp;
   1447   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1448   1.41    bouyer 	pcireg_t csr;
   1449   1.41    bouyer 	int channel, drive;
   1450   1.41    bouyer 	struct ata_drive_datas *drvp;
   1451   1.41    bouyer 	u_int8_t idedma_ctl;
   1452   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1453   1.41    bouyer 	char *failreason;
   1454   1.41    bouyer 
   1455   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1456   1.41    bouyer 		return;
   1457   1.41    bouyer 
   1458   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1459  1.192   thorpej 		aprint_normal("%s: bus-master DMA support present",
   1460   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1461   1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1462   1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1463   1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1464  1.192   thorpej 			aprint_normal(", but unused (no driver support)");
   1465   1.41    bouyer 			sc->sc_dma_ok = 0;
   1466   1.41    bouyer 		} else {
   1467   1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1468  1.132   thorpej 			if (sc->sc_dma_ok != 0)
   1469  1.192   thorpej 				aprint_normal(", used without full driver "
   1470  1.132   thorpej 				    "support");
   1471   1.41    bouyer 		}
   1472   1.41    bouyer 	} else {
   1473  1.192   thorpej 		aprint_normal("%s: hardware does not support DMA",
   1474   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1475   1.41    bouyer 		sc->sc_dma_ok = 0;
   1476   1.41    bouyer 	}
   1477  1.192   thorpej 	aprint_normal("\n");
   1478   1.67    bouyer 	if (sc->sc_dma_ok) {
   1479   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1480   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1481   1.67    bouyer 	}
   1482   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1483   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1484   1.18  drochner 
   1485   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1486   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1487   1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1488   1.41    bouyer 
   1489   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1490   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1491   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1492   1.41    bouyer 			continue;
   1493  1.200   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1494  1.200   mycroft 		    pciide_pci_intr);
   1495  1.200   mycroft 		if (cp->wdc_channel.ch_flags & WDCF_DISABLED)
   1496   1.41    bouyer 			continue;
   1497   1.41    bouyer 		/*
   1498   1.41    bouyer 		 * Check to see if something appears to be there.
   1499   1.41    bouyer 		 */
   1500   1.41    bouyer 		failreason = NULL;
   1501   1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1502   1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1503   1.41    bouyer 			goto next;
   1504   1.41    bouyer 		}
   1505   1.41    bouyer 		/*
   1506   1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1507   1.41    bouyer 		 * channel by trying to access the channel again while the
   1508   1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1509   1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1510   1.41    bouyer 		 * this controller.)  YUCK!
   1511   1.41    bouyer 		 */
   1512   1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1513   1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1514   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1515   1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1516   1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1517   1.41    bouyer 			failreason = "other hardware responding at addresses";
   1518   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1519   1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1520   1.41    bouyer next:
   1521   1.41    bouyer 		if (failreason) {
   1522  1.192   thorpej 			aprint_error("%s: %s channel ignored (%s)\n",
   1523   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1524   1.41    bouyer 			    failreason);
   1525  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   1526   1.41    bouyer 		}
   1527   1.41    bouyer 	}
   1528   1.18  drochner 
   1529   1.18  drochner 	if (sc->sc_dma_ok == 0)
   1530   1.41    bouyer 		return;
   1531   1.18  drochner 
   1532   1.18  drochner 	/* Allocate DMA maps */
   1533   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1534   1.18  drochner 		idedma_ctl = 0;
   1535   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1536   1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1537   1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1538   1.18  drochner 			/* If no drive, skip */
   1539   1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1540   1.18  drochner 				continue;
   1541   1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1542   1.18  drochner 				continue;
   1543   1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1544   1.18  drochner 				/* Abort DMA setup */
   1545  1.192   thorpej 				aprint_error(
   1546  1.192   thorpej 				    "%s:%d:%d: can't allocate DMA maps, "
   1547   1.18  drochner 				    "using PIO transfers\n",
   1548   1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1549   1.18  drochner 				    channel, drive);
   1550   1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1551   1.18  drochner 			}
   1552  1.192   thorpej 			aprint_normal("%s:%d:%d: using DMA data transfers\n",
   1553   1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1554   1.18  drochner 			    channel, drive);
   1555   1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1556   1.18  drochner 		}
   1557   1.18  drochner 		if (idedma_ctl != 0) {
   1558   1.18  drochner 			/* Add software bits in status register */
   1559   1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1560   1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1561   1.18  drochner 			    idedma_ctl);
   1562   1.18  drochner 		}
   1563   1.18  drochner 	}
   1564   1.18  drochner }
   1565   1.18  drochner 
   1566   1.18  drochner void
   1567  1.184   thorpej sata_setup_channel(chp)
   1568  1.184   thorpej 	struct channel_softc *chp;
   1569  1.184   thorpej {
   1570  1.184   thorpej 	struct ata_drive_datas *drvp;
   1571  1.184   thorpej 	int drive;
   1572  1.184   thorpej 	u_int32_t idedma_ctl;
   1573  1.184   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1574  1.184   thorpej 	struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
   1575  1.184   thorpej 
   1576  1.184   thorpej 	/* setup DMA if needed */
   1577  1.184   thorpej 	pciide_channel_dma_setup(cp);
   1578  1.184   thorpej 
   1579  1.184   thorpej 	idedma_ctl = 0;
   1580  1.184   thorpej 
   1581  1.184   thorpej 	for (drive = 0; drive < 2; drive++) {
   1582  1.184   thorpej 		drvp = &chp->ch_drive[drive];
   1583  1.184   thorpej 		/* If no drive, skip */
   1584  1.184   thorpej 		if ((drvp->drive_flags & DRIVE) == 0)
   1585  1.184   thorpej 			continue;
   1586  1.184   thorpej 		if (drvp->drive_flags & DRIVE_UDMA) {
   1587  1.184   thorpej 			/* use Ultra/DMA */
   1588  1.184   thorpej 			drvp->drive_flags &= ~DRIVE_DMA;
   1589  1.184   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1590  1.184   thorpej 		} else if (drvp->drive_flags & DRIVE_DMA) {
   1591  1.184   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1592  1.184   thorpej 		}
   1593  1.184   thorpej 	}
   1594  1.184   thorpej 
   1595  1.184   thorpej 	/*
   1596  1.184   thorpej 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1597  1.184   thorpej 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1598  1.184   thorpej 	 * command).
   1599  1.184   thorpej 	 */
   1600  1.184   thorpej 	if (idedma_ctl != 0) {
   1601  1.184   thorpej 		/* Add software bits in status register */
   1602  1.184   thorpej 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1603  1.184   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1604  1.184   thorpej 		    idedma_ctl);
   1605  1.184   thorpej 	}
   1606  1.184   thorpej }
   1607  1.184   thorpej 
   1608  1.184   thorpej void
   1609   1.41    bouyer piix_chip_map(sc, pa)
   1610   1.41    bouyer 	struct pciide_softc *sc;
   1611   1.18  drochner 	struct pci_attach_args *pa;
   1612   1.41    bouyer {
   1613   1.18  drochner 	struct pciide_channel *cp;
   1614   1.41    bouyer 	int channel;
   1615   1.42    bouyer 	u_int32_t idetim;
   1616   1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1617   1.18  drochner 
   1618   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1619   1.18  drochner 		return;
   1620    1.6       cgd 
   1621  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   1622   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1623   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1624  1.192   thorpej 	aprint_normal("\n");
   1625   1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1626   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1627   1.41    bouyer 	if (sc->sc_dma_ok) {
   1628   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1629   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1630   1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1631   1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1632   1.85  drochner 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1633   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1634   1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1635   1.93    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1636  1.106    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1637  1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1638  1.144    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1639  1.163    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
   1640  1.188      kent 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
   1641  1.193    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
   1642   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1643   1.41    bouyer 		}
   1644   1.18  drochner 	}
   1645   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1646   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1647   1.93    bouyer 	switch(sc->sc_pp->ide_product) {
   1648   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1649  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1650  1.102    bouyer 		break;
   1651   1.93    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1652  1.106    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1653  1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
   1654  1.144    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
   1655  1.163    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
   1656  1.188      kent 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
   1657  1.193    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
   1658  1.102    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1659   1.93    bouyer 		break;
   1660   1.93    bouyer 	default:
   1661   1.93    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1662   1.93    bouyer 	}
   1663   1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1664   1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1665   1.41    bouyer 	else
   1666   1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1667   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1668   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1669    1.9    bouyer 
   1670   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1671   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1672   1.41    bouyer 	    DEBUG_PROBE);
   1673   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1674   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1675   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1676   1.41    bouyer 		    DEBUG_PROBE);
   1677   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1678   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1679   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1680   1.41    bouyer 			    DEBUG_PROBE);
   1681   1.41    bouyer 		}
   1682   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1683  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1684  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1685  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1686  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1687  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1688  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1689  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
   1690  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
   1691   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1692   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1693   1.42    bouyer 			    DEBUG_PROBE);
   1694   1.42    bouyer 		}
   1695   1.42    bouyer 
   1696   1.41    bouyer 	}
   1697   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1698    1.9    bouyer 
   1699   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1700   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1701   1.41    bouyer 		/* PIIX is compat-only */
   1702   1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1703   1.41    bouyer 			continue;
   1704   1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1705   1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1706   1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1707  1.200   mycroft #if 1
   1708  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   1709   1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1710  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   1711   1.46   mycroft 			continue;
   1712  1.200   mycroft #else
   1713  1.200   mycroft 			pcireg_t interface;
   1714  1.200   mycroft 
   1715  1.200   mycroft 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1716   1.42    bouyer 			    channel);
   1717   1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1718   1.42    bouyer 			    idetim);
   1719  1.200   mycroft 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
   1720  1.200   mycroft 			    sc->sc_tag, PCI_CLASS_REG));
   1721  1.200   mycroft 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
   1722  1.200   mycroft 			    channel, idetim, interface);
   1723  1.200   mycroft #endif
   1724   1.42    bouyer 		}
   1725  1.200   mycroft 		/* PIIX are compat-only pciide devices */
   1726  1.200   mycroft 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1727   1.41    bouyer 	}
   1728    1.9    bouyer 
   1729   1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1730   1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1731   1.41    bouyer 	    DEBUG_PROBE);
   1732   1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1733   1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1734   1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1735   1.41    bouyer 		    DEBUG_PROBE);
   1736   1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1737   1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1738   1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1739   1.41    bouyer 			    DEBUG_PROBE);
   1740   1.41    bouyer 		}
   1741   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1742  1.103    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1743  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1744  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1745  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1746  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1747  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1748  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE) {
   1749   1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1750   1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1751   1.42    bouyer 			    DEBUG_PROBE);
   1752   1.42    bouyer 		}
   1753   1.28    bouyer 	}
   1754   1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1755   1.28    bouyer }
   1756   1.28    bouyer 
   1757   1.28    bouyer void
   1758   1.28    bouyer piix_setup_channel(chp)
   1759   1.28    bouyer 	struct channel_softc *chp;
   1760   1.28    bouyer {
   1761   1.28    bouyer 	u_int8_t mode[2], drive;
   1762   1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1763   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1764   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1765   1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1766   1.28    bouyer 
   1767   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1768   1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1769   1.28    bouyer 	idedma_ctl = 0;
   1770   1.28    bouyer 
   1771   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1772   1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1773   1.28    bouyer 	    chp->channel);
   1774    1.9    bouyer 
   1775   1.28    bouyer 	/* setup DMA */
   1776   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1777    1.9    bouyer 
   1778   1.28    bouyer 	/*
   1779   1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1780   1.28    bouyer 	 * different timings for master and slave drives.
   1781   1.28    bouyer 	 * We need to find the best combination.
   1782   1.28    bouyer 	 */
   1783    1.9    bouyer 
   1784   1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1785   1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1786   1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1787   1.28    bouyer 		mode[0] = mode[1] =
   1788   1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1789   1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1790   1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1791   1.28    bouyer 		goto ok;
   1792   1.28    bouyer 	}
   1793   1.28    bouyer 	/*
   1794   1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1795   1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1796   1.28    bouyer 	 */
   1797   1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1798   1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1799   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1800   1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1801   1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1802   1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1803   1.28    bouyer 		goto ok;
   1804   1.28    bouyer 	}
   1805   1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1806   1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1807   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1808   1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1809   1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1810   1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1811   1.28    bouyer 		goto ok;
   1812   1.28    bouyer 	}
   1813   1.28    bouyer 	/*
   1814   1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1815   1.28    bouyer 	 * one of them is PIO mode < 2
   1816   1.28    bouyer 	 */
   1817   1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1818   1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1819   1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1820   1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1821   1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1822   1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1823   1.28    bouyer 	} else {
   1824   1.28    bouyer 		mode[0] = mode[1] =
   1825   1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1826   1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1827   1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1828   1.28    bouyer 	}
   1829   1.28    bouyer ok:	/* The modes are setup */
   1830   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1831   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1832    1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1833   1.28    bouyer 			    mode[drive], 1, chp->channel);
   1834   1.28    bouyer 			goto end;
   1835   1.38    bouyer 		}
   1836   1.28    bouyer 	}
   1837   1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1838   1.28    bouyer 	if (mode[0] >= 2)
   1839   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1840   1.28    bouyer 		    mode[0], 0, chp->channel);
   1841   1.28    bouyer 	else
   1842   1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1843   1.28    bouyer 		    mode[1], 0, chp->channel);
   1844   1.28    bouyer end:	/*
   1845   1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1846   1.28    bouyer 	 * it per-drive
   1847   1.28    bouyer 	 */
   1848   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1849   1.28    bouyer 		/* If no drive, skip */
   1850   1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1851   1.28    bouyer 			continue;
   1852   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1853   1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1854   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1855   1.28    bouyer 	}
   1856   1.28    bouyer 	if (idedma_ctl != 0) {
   1857   1.28    bouyer 		/* Add software bits in status register */
   1858   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1859   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1860   1.28    bouyer 		    idedma_ctl);
   1861    1.9    bouyer 	}
   1862   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1863    1.9    bouyer }
   1864    1.9    bouyer 
   1865    1.9    bouyer void
   1866   1.41    bouyer piix3_4_setup_channel(chp)
   1867   1.41    bouyer 	struct channel_softc *chp;
   1868   1.28    bouyer {
   1869   1.28    bouyer 	struct ata_drive_datas *drvp;
   1870   1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1871   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1872   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1873   1.28    bouyer 	int drive;
   1874   1.42    bouyer 	int channel = chp->channel;
   1875   1.28    bouyer 
   1876   1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1877   1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1878   1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1879   1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1880   1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1881   1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1882   1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1883  1.200   mycroft 	idedma_ctl = 0;
   1884   1.28    bouyer 
   1885   1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1886   1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1887   1.28    bouyer 
   1888   1.28    bouyer 	/* setup DMA if needed */
   1889   1.28    bouyer 	pciide_channel_dma_setup(cp);
   1890   1.28    bouyer 
   1891   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1892   1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1893   1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1894   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1895   1.28    bouyer 		/* If no drive, skip */
   1896   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1897    1.9    bouyer 			continue;
   1898   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1899   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1900   1.28    bouyer 			goto pio;
   1901   1.28    bouyer 
   1902   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1903  1.102    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1904  1.106    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1905  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1906  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1907  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1908  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1909  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
   1910  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1911   1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1912  1.102    bouyer 		}
   1913  1.106    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1914  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
   1915  1.144    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
   1916  1.163    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
   1917  1.188      kent 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
   1918  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
   1919  1.193    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
   1920  1.102    bouyer 			/* setup Ultra/100 */
   1921  1.102    bouyer 			if (drvp->UDMA_mode > 2 &&
   1922  1.102    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1923  1.102    bouyer 				drvp->UDMA_mode = 2;
   1924  1.102    bouyer 			if (drvp->UDMA_mode > 4) {
   1925  1.102    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1926  1.102    bouyer 			} else {
   1927  1.102    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1928  1.102    bouyer 				if (drvp->UDMA_mode > 2) {
   1929  1.102    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1930  1.102    bouyer 					    drive);
   1931  1.102    bouyer 				} else {
   1932  1.102    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1933  1.102    bouyer 					    drive);
   1934  1.102    bouyer 				}
   1935  1.102    bouyer 			}
   1936   1.42    bouyer 		}
   1937   1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1938   1.42    bouyer 			/* setup Ultra/66 */
   1939   1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1940   1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1941   1.42    bouyer 				drvp->UDMA_mode = 2;
   1942   1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1943   1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1944   1.42    bouyer 			else
   1945   1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1946   1.42    bouyer 		}
   1947   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1948   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1949   1.28    bouyer 			/* use Ultra/DMA */
   1950   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1951   1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1952   1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1953   1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1954   1.28    bouyer 		} else {
   1955   1.28    bouyer 			/* use Multiword DMA */
   1956   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1957    1.9    bouyer 			if (drive == 0) {
   1958    1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1959   1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1960    1.9    bouyer 			} else {
   1961    1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1962   1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1963    1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1964   1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1965    1.9    bouyer 			}
   1966    1.9    bouyer 		}
   1967   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1968   1.28    bouyer 
   1969   1.28    bouyer pio:		/* use PIO mode */
   1970   1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1971   1.28    bouyer 		if (drive == 0) {
   1972   1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1973   1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1974   1.28    bouyer 		} else {
   1975   1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1976   1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1977   1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1978   1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1979    1.9    bouyer 		}
   1980    1.9    bouyer 	}
   1981   1.28    bouyer 	if (idedma_ctl != 0) {
   1982   1.28    bouyer 		/* Add software bits in status register */
   1983   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1984   1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1985   1.28    bouyer 		    idedma_ctl);
   1986    1.9    bouyer 	}
   1987   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1988   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1989   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1990   1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1991    1.9    bouyer }
   1992    1.8  drochner 
   1993   1.28    bouyer 
   1994    1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1995    1.9    bouyer static u_int32_t
   1996    1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1997    1.9    bouyer 	u_int8_t mode;
   1998    1.9    bouyer 	u_int8_t dma;
   1999    1.9    bouyer 	u_int8_t channel;
   2000    1.9    bouyer {
   2001    1.9    bouyer 
   2002    1.9    bouyer 	if (dma)
   2003    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   2004    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   2005    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   2006    1.9    bouyer 		    channel);
   2007    1.9    bouyer 	else
   2008    1.9    bouyer 		return PIIX_IDETIM_SET(0,
   2009    1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   2010    1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   2011    1.9    bouyer 		    channel);
   2012    1.8  drochner }
   2013    1.8  drochner 
   2014    1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   2015    1.9    bouyer static u_int32_t
   2016    1.9    bouyer piix_setup_idetim_drvs(drvp)
   2017    1.9    bouyer 	struct ata_drive_datas *drvp;
   2018    1.6       cgd {
   2019    1.9    bouyer 	u_int32_t ret = 0;
   2020    1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   2021    1.9    bouyer 	u_int8_t channel = chp->channel;
   2022    1.9    bouyer 	u_int8_t drive = drvp->drive;
   2023    1.9    bouyer 
   2024    1.9    bouyer 	/*
   2025    1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   2026    1.9    bouyer 	 * So just check DMA and PIO here.
   2027    1.9    bouyer 	 */
   2028    1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   2029    1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   2030    1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   2031    1.9    bouyer 		    drvp->DMA_mode == 0) {
   2032    1.9    bouyer 			drvp->PIO_mode = 0;
   2033    1.9    bouyer 			return ret;
   2034    1.9    bouyer 		}
   2035    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   2036    1.9    bouyer 		/*
   2037    1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   2038    1.9    bouyer 		 * too, else use compat timings.
   2039    1.9    bouyer 		 */
   2040    1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   2041    1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   2042    1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   2043    1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   2044    1.9    bouyer 			drvp->PIO_mode = 0;
   2045    1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   2046    1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   2047    1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   2048    1.9    bouyer 			    channel);
   2049    1.9    bouyer 			return ret;
   2050    1.9    bouyer 		}
   2051    1.9    bouyer 	}
   2052    1.6       cgd 
   2053    1.6       cgd 	/*
   2054    1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   2055    1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   2056    1.9    bouyer 	 * if PIO mode >= 3.
   2057    1.6       cgd 	 */
   2058    1.6       cgd 
   2059    1.9    bouyer 	if (drvp->PIO_mode < 2)
   2060    1.9    bouyer 		return ret;
   2061    1.9    bouyer 
   2062    1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   2063    1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   2064    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   2065    1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   2066    1.9    bouyer 	}
   2067    1.9    bouyer 	return ret;
   2068    1.9    bouyer }
   2069    1.9    bouyer 
   2070    1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   2071    1.9    bouyer static u_int32_t
   2072    1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   2073    1.9    bouyer 	u_int8_t mode;
   2074    1.9    bouyer 	u_int8_t dma;
   2075    1.9    bouyer 	u_int8_t channel;
   2076    1.9    bouyer {
   2077    1.9    bouyer 	if (dma)
   2078    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   2079    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   2080    1.9    bouyer 	else
   2081    1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   2082    1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   2083   1.53    bouyer }
   2084   1.53    bouyer 
   2085   1.53    bouyer void
   2086  1.116      fvdl amd7x6_chip_map(sc, pa)
   2087   1.53    bouyer 	struct pciide_softc *sc;
   2088   1.53    bouyer 	struct pci_attach_args *pa;
   2089   1.53    bouyer {
   2090   1.53    bouyer 	struct pciide_channel *cp;
   2091   1.77    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2092   1.77    bouyer 	int channel;
   2093   1.53    bouyer 	pcireg_t chanenable;
   2094   1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   2095   1.53    bouyer 
   2096   1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2097   1.53    bouyer 		return;
   2098  1.201     enami 
   2099  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2100   1.77    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2101   1.77    bouyer 	pciide_mapreg_dma(sc, pa);
   2102  1.192   thorpej 	aprint_normal("\n");
   2103   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2104   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2105   1.67    bouyer 	if (sc->sc_dma_ok) {
   2106   1.77    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2107   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2108   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2109   1.67    bouyer 	}
   2110   1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2111   1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2112  1.116      fvdl 
   2113  1.177   thorpej 	switch (sc->sc_pci_vendor) {
   2114  1.177   thorpej 	case PCI_VENDOR_AMD:
   2115  1.177   thorpej 		switch (sc->sc_pp->ide_product) {
   2116  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC766_IDE:
   2117  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC768_IDE:
   2118  1.177   thorpej 		case PCI_PRODUCT_AMD_PBC8111_IDE:
   2119  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 5;
   2120  1.177   thorpej 			break;
   2121  1.177   thorpej 		default:
   2122  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 4;
   2123  1.177   thorpej 		}
   2124  1.177   thorpej 		sc->sc_amd_regbase = AMD7X6_AMD_REGBASE;
   2125  1.177   thorpej 		break;
   2126  1.177   thorpej 
   2127  1.177   thorpej 	case PCI_VENDOR_NVIDIA:
   2128  1.177   thorpej 		switch (sc->sc_pp->ide_product) {
   2129  1.177   thorpej 		case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
   2130  1.177   thorpej 			sc->sc_wdcdev.UDMA_cap = 5;
   2131  1.177   thorpej 			break;
   2132  1.177   thorpej 		case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
   2133  1.178   thorpej 			sc->sc_wdcdev.UDMA_cap = 6;
   2134  1.177   thorpej 			break;
   2135  1.177   thorpej 		}
   2136  1.177   thorpej 		sc->sc_amd_regbase = AMD7X6_NVIDIA_REGBASE;
   2137  1.145    bouyer 		break;
   2138  1.177   thorpej 
   2139  1.145    bouyer 	default:
   2140  1.177   thorpej 		panic("amd7x6_chip_map: unknown vendor");
   2141  1.145    bouyer 	}
   2142  1.116      fvdl 	sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
   2143   1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2144   1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2145  1.177   thorpej 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag,
   2146  1.177   thorpej 	    AMD7X6_CHANSTATUS_EN(sc));
   2147   1.53    bouyer 
   2148  1.116      fvdl 	WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
   2149   1.53    bouyer 	    DEBUG_PROBE);
   2150   1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2151   1.53    bouyer 		cp = &sc->pciide_channels[channel];
   2152   1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2153   1.53    bouyer 			continue;
   2154   1.53    bouyer 
   2155  1.116      fvdl 		if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
   2156  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   2157   1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2158  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   2159   1.53    bouyer 			continue;
   2160   1.53    bouyer 		}
   2161   1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2162   1.53    bouyer 		    pciide_pci_intr);
   2163   1.53    bouyer 	}
   2164  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN(sc),
   2165   1.53    bouyer 	    chanenable);
   2166   1.53    bouyer 	return;
   2167   1.53    bouyer }
   2168   1.53    bouyer 
   2169   1.53    bouyer void
   2170  1.116      fvdl amd7x6_setup_channel(chp)
   2171   1.53    bouyer 	struct channel_softc *chp;
   2172   1.53    bouyer {
   2173   1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2174   1.53    bouyer 	u_int8_t idedma_ctl;
   2175   1.53    bouyer 	int mode, drive;
   2176   1.53    bouyer 	struct ata_drive_datas *drvp;
   2177   1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2178   1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2179   1.80    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2180   1.78    bouyer 	int rev = PCI_REVISION(
   2181   1.78    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2182   1.80    bouyer #endif
   2183   1.53    bouyer 
   2184   1.53    bouyer 	idedma_ctl = 0;
   2185  1.177   thorpej 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc));
   2186  1.177   thorpej 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc));
   2187  1.116      fvdl 	datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
   2188  1.116      fvdl 	udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
   2189   1.53    bouyer 
   2190   1.53    bouyer 	/* setup DMA if needed */
   2191   1.53    bouyer 	pciide_channel_dma_setup(cp);
   2192   1.53    bouyer 
   2193   1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   2194   1.53    bouyer 		drvp = &chp->ch_drive[drive];
   2195   1.53    bouyer 		/* If no drive, skip */
   2196   1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2197   1.53    bouyer 			continue;
   2198   1.53    bouyer 		/* add timing values, setup DMA if needed */
   2199   1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2200   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2201   1.53    bouyer 			mode = drvp->PIO_mode;
   2202   1.53    bouyer 			goto pio;
   2203   1.53    bouyer 		}
   2204   1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2205   1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2206   1.53    bouyer 			/* use Ultra/DMA */
   2207   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2208  1.116      fvdl 			udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
   2209  1.116      fvdl 			    AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
   2210  1.116      fvdl 			    AMD7X6_UDMA_TIME(chp->channel, drive,
   2211  1.116      fvdl 				amd7x6_udma_tim[drvp->UDMA_mode]);
   2212   1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   2213   1.53    bouyer 			mode = drvp->PIO_mode;
   2214   1.53    bouyer 		} else {
   2215   1.78    bouyer 			/* use Multiword DMA, but only if revision is OK */
   2216   1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2217   1.78    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   2218   1.78    bouyer 			/*
   2219   1.78    bouyer 			 * The workaround doesn't seem to be necessary
   2220   1.78    bouyer 			 * with all drives, so it can be disabled by
   2221   1.78    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   2222   1.78    bouyer 			 * triggered.
   2223   1.78    bouyer 			 */
   2224  1.178   thorpej 			if (sc->sc_pci_vendor == PCI_VENDOR_AMD &&
   2225  1.178   thorpej 			    sc->sc_pp->ide_product ==
   2226  1.116      fvdl 			      PCI_PRODUCT_AMD_PBC756_IDE &&
   2227  1.116      fvdl 			    AMD756_CHIPREV_DISABLEDMA(rev)) {
   2228  1.192   thorpej 				aprint_normal(
   2229  1.192   thorpej 				    "%s:%d:%d: multi-word DMA disabled due "
   2230   1.78    bouyer 				    "to chip revision\n",
   2231   1.78    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   2232   1.78    bouyer 				    chp->channel, drive);
   2233   1.78    bouyer 				mode = drvp->PIO_mode;
   2234   1.78    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2235   1.78    bouyer 				goto pio;
   2236   1.78    bouyer 			}
   2237   1.78    bouyer #endif
   2238   1.53    bouyer 			/* mode = min(pio, dma+2) */
   2239   1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2240   1.53    bouyer 				mode = drvp->PIO_mode;
   2241   1.53    bouyer 			else
   2242   1.53    bouyer 				mode = drvp->DMA_mode + 2;
   2243   1.53    bouyer 		}
   2244   1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2245   1.53    bouyer 
   2246   1.53    bouyer pio:		/* setup PIO mode */
   2247   1.53    bouyer 		if (mode <= 2) {
   2248   1.53    bouyer 			drvp->DMA_mode = 0;
   2249   1.53    bouyer 			drvp->PIO_mode = 0;
   2250   1.53    bouyer 			mode = 0;
   2251   1.53    bouyer 		} else {
   2252   1.53    bouyer 			drvp->PIO_mode = mode;
   2253   1.53    bouyer 			drvp->DMA_mode = mode - 2;
   2254   1.53    bouyer 		}
   2255   1.53    bouyer 		datatim_reg |=
   2256  1.116      fvdl 		    AMD7X6_DATATIM_PULSE(chp->channel, drive,
   2257  1.116      fvdl 			amd7x6_pio_set[mode]) |
   2258  1.116      fvdl 		    AMD7X6_DATATIM_RECOV(chp->channel, drive,
   2259  1.116      fvdl 			amd7x6_pio_rec[mode]);
   2260   1.53    bouyer 	}
   2261   1.53    bouyer 	if (idedma_ctl != 0) {
   2262   1.53    bouyer 		/* Add software bits in status register */
   2263   1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2264   1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2265   1.53    bouyer 		    idedma_ctl);
   2266   1.53    bouyer 	}
   2267  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc), datatim_reg);
   2268  1.177   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc), udmatim_reg);
   2269    1.9    bouyer }
   2270    1.9    bouyer 
   2271    1.9    bouyer void
   2272   1.41    bouyer apollo_chip_map(sc, pa)
   2273    1.9    bouyer 	struct pciide_softc *sc;
   2274   1.41    bouyer 	struct pci_attach_args *pa;
   2275    1.9    bouyer {
   2276   1.41    bouyer 	struct pciide_channel *cp;
   2277   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2278   1.41    bouyer 	int channel;
   2279  1.113    bouyer 	u_int32_t ideconf;
   2280   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2281  1.113    bouyer 	pcitag_t pcib_tag;
   2282  1.113    bouyer 	pcireg_t pcib_id, pcib_class;
   2283   1.41    bouyer 
   2284   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2285   1.41    bouyer 		return;
   2286  1.201     enami 
   2287  1.113    bouyer 	/* get a PCI tag for the ISA bridge (function 0 of the same device) */
   2288  1.113    bouyer 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   2289  1.113    bouyer 	/* and read ID and rev of the ISA bridge */
   2290  1.113    bouyer 	pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
   2291  1.113    bouyer 	pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
   2292  1.201     enami 	aprint_normal("%s: VIA Technologies ", sc->sc_wdcdev.sc_dev.dv_xname);
   2293  1.113    bouyer 	switch (PCI_PRODUCT(pcib_id)) {
   2294  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C586_ISA:
   2295  1.192   thorpej 		aprint_normal("VT82C586 (Apollo VP) ");
   2296  1.113    bouyer 		if(PCI_REVISION(pcib_class) >= 0x02) {
   2297  1.192   thorpej 			aprint_normal("ATA33 controller\n");
   2298  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2299  1.113    bouyer 		} else {
   2300  1.192   thorpej 			aprint_normal("controller\n");
   2301  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   2302  1.113    bouyer 		}
   2303  1.113    bouyer 		break;
   2304  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C596A:
   2305  1.192   thorpej 		aprint_normal("VT82C596A (Apollo Pro) ");
   2306  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x12) {
   2307  1.192   thorpej 			aprint_normal("ATA66 controller\n");
   2308  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2309  1.113    bouyer 		} else {
   2310  1.192   thorpej 			aprint_normal("ATA33 controller\n");
   2311  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2312  1.113    bouyer 		}
   2313  1.113    bouyer 		break;
   2314  1.113    bouyer 	case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
   2315  1.192   thorpej 		aprint_normal("VT82C686A (Apollo KX133) ");
   2316  1.113    bouyer 		if (PCI_REVISION(pcib_class) >= 0x40) {
   2317  1.192   thorpej 			aprint_normal("ATA100 controller\n");
   2318  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2319  1.113    bouyer 		} else {
   2320  1.192   thorpej 			aprint_normal("ATA66 controller\n");
   2321  1.113    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2322  1.113    bouyer 		}
   2323  1.157      taca 		break;
   2324  1.157      taca 	case PCI_PRODUCT_VIATECH_VT8231:
   2325  1.192   thorpej 		aprint_normal("VT8231 ATA100 controller\n");
   2326  1.157      taca 		sc->sc_wdcdev.UDMA_cap = 5;
   2327  1.133  augustss 		break;
   2328  1.133  augustss 	case PCI_PRODUCT_VIATECH_VT8233:
   2329  1.192   thorpej 		aprint_normal("VT8233 ATA100 controller\n");
   2330  1.159    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   2331  1.159    bouyer 		break;
   2332  1.159    bouyer 	case PCI_PRODUCT_VIATECH_VT8233A:
   2333  1.192   thorpej 		aprint_normal("VT8233A ATA133 controller\n");
   2334  1.174      kent 		sc->sc_wdcdev.UDMA_cap = 6;
   2335  1.174      kent 		break;
   2336  1.174      kent 	case PCI_PRODUCT_VIATECH_VT8235:
   2337  1.192   thorpej 		aprint_normal("VT8235 ATA133 controller\n");
   2338  1.199    bouyer 		sc->sc_wdcdev.UDMA_cap = 6;
   2339  1.199    bouyer 		break;
   2340  1.199    bouyer 	case PCI_PRODUCT_VIATECH_VT8237_SATA:
   2341  1.199    bouyer 		aprint_normal("VT8237 ATA133 controller\n");
   2342  1.196    bouyer 		sc->sc_wdcdev.UDMA_cap = 6;
   2343  1.196    bouyer 		break;
   2344  1.113    bouyer 	default:
   2345  1.192   thorpej 		aprint_normal("unknown ATA controller\n");
   2346  1.113    bouyer 		sc->sc_wdcdev.UDMA_cap = 0;
   2347  1.113    bouyer 	}
   2348  1.113    bouyer 
   2349  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2350   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2351   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2352  1.192   thorpej 	aprint_normal("\n");
   2353   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2354   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2355   1.41    bouyer 	if (sc->sc_dma_ok) {
   2356   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2357   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2358  1.113    bouyer 		if (sc->sc_wdcdev.UDMA_cap > 0)
   2359   1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2360   1.41    bouyer 	}
   2361   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2362   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2363   1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2364   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2365   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2366    1.9    bouyer 
   2367   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2368    1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2369   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2370   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2371   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2372  1.113    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   2373  1.104    bouyer 	    DEBUG_PROBE);
   2374    1.9    bouyer 
   2375   1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2376   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2377   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2378   1.41    bouyer 			continue;
   2379   1.41    bouyer 
   2380   1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2381   1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2382  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   2383   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2384  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   2385   1.46   mycroft 			continue;
   2386   1.41    bouyer 		}
   2387   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2388   1.41    bouyer 		    pciide_pci_intr);
   2389   1.28    bouyer 	}
   2390   1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2391   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2392   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2393   1.28    bouyer }
   2394   1.28    bouyer 
   2395   1.28    bouyer void
   2396   1.28    bouyer apollo_setup_channel(chp)
   2397   1.28    bouyer 	struct channel_softc *chp;
   2398   1.28    bouyer {
   2399   1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2400   1.28    bouyer 	u_int8_t idedma_ctl;
   2401   1.28    bouyer 	int mode, drive;
   2402   1.28    bouyer 	struct ata_drive_datas *drvp;
   2403   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2404   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2405   1.28    bouyer 
   2406   1.28    bouyer 	idedma_ctl = 0;
   2407   1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2408   1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2409   1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2410  1.100   tsutsui 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2411   1.28    bouyer 
   2412   1.28    bouyer 	/* setup DMA if needed */
   2413   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2414    1.9    bouyer 
   2415   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2416   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2417   1.28    bouyer 		/* If no drive, skip */
   2418   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2419   1.28    bouyer 			continue;
   2420   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2421   1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2422   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2423   1.28    bouyer 			mode = drvp->PIO_mode;
   2424   1.28    bouyer 			goto pio;
   2425    1.8  drochner 		}
   2426   1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2427   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2428   1.28    bouyer 			/* use Ultra/DMA */
   2429   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2430   1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2431  1.113    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive);
   2432  1.167    bouyer 			if (sc->sc_wdcdev.UDMA_cap == 6) {
   2433  1.167    bouyer 				/* 8233a */
   2434  1.167    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2435  1.167    bouyer 				    drive, apollo_udma133_tim[drvp->UDMA_mode]);
   2436  1.167    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 5) {
   2437  1.113    bouyer 				/* 686b */
   2438  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2439  1.113    bouyer 				    drive, apollo_udma100_tim[drvp->UDMA_mode]);
   2440  1.113    bouyer 			} else if (sc->sc_wdcdev.UDMA_cap == 4) {
   2441  1.113    bouyer 				/* 596b or 686a */
   2442  1.113    bouyer 				udmatim_reg |= APO_UDMA_CLK66(chp->channel);
   2443  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2444  1.113    bouyer 				    drive, apollo_udma66_tim[drvp->UDMA_mode]);
   2445  1.113    bouyer 			} else {
   2446  1.113    bouyer 				/* 596a or 586b */
   2447  1.113    bouyer 				udmatim_reg |= APO_UDMA_TIME(chp->channel,
   2448  1.113    bouyer 				    drive, apollo_udma33_tim[drvp->UDMA_mode]);
   2449  1.113    bouyer 			}
   2450   1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2451   1.28    bouyer 			mode = drvp->PIO_mode;
   2452   1.28    bouyer 		} else {
   2453   1.28    bouyer 			/* use Multiword DMA */
   2454   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2455   1.28    bouyer 			/* mode = min(pio, dma+2) */
   2456   1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2457   1.28    bouyer 				mode = drvp->PIO_mode;
   2458   1.28    bouyer 			else
   2459   1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2460    1.8  drochner 		}
   2461   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2462   1.28    bouyer 
   2463   1.28    bouyer pio:		/* setup PIO mode */
   2464   1.37    bouyer 		if (mode <= 2) {
   2465   1.37    bouyer 			drvp->DMA_mode = 0;
   2466   1.37    bouyer 			drvp->PIO_mode = 0;
   2467   1.37    bouyer 			mode = 0;
   2468   1.37    bouyer 		} else {
   2469   1.37    bouyer 			drvp->PIO_mode = mode;
   2470   1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2471   1.37    bouyer 		}
   2472   1.28    bouyer 		datatim_reg |=
   2473   1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2474   1.28    bouyer 			apollo_pio_set[mode]) |
   2475   1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2476   1.28    bouyer 			apollo_pio_rec[mode]);
   2477   1.28    bouyer 	}
   2478   1.28    bouyer 	if (idedma_ctl != 0) {
   2479   1.28    bouyer 		/* Add software bits in status register */
   2480   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2481   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2482   1.28    bouyer 		    idedma_ctl);
   2483    1.9    bouyer 	}
   2484   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2485   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2486  1.197    bouyer }
   2487  1.197    bouyer 
   2488  1.197    bouyer void
   2489  1.197    bouyer apollo_sata_chip_map(sc, pa)
   2490  1.197    bouyer 	struct pciide_softc *sc;
   2491  1.197    bouyer 	struct pci_attach_args *pa;
   2492  1.197    bouyer {
   2493  1.197    bouyer 	struct pciide_channel *cp;
   2494  1.197    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2495  1.197    bouyer 	int channel;
   2496  1.197    bouyer 	bus_size_t cmdsize, ctlsize;
   2497  1.197    bouyer 
   2498  1.197    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2499  1.197    bouyer 		return;
   2500  1.197    bouyer 
   2501  1.197    bouyer 	if ( interface == 0 ) {
   2502  1.197    bouyer 		WDCDEBUG_PRINT(("apollo_sata_chip_map interface == 0\n"),
   2503  1.197    bouyer 			       DEBUG_PROBE);
   2504  1.197    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   2505  1.197    bouyer 			PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   2506  1.197    bouyer 	}
   2507  1.197    bouyer 
   2508  1.197    bouyer 	aprint_normal("%s: bus-master DMA support present",
   2509  1.197    bouyer 		      sc->sc_wdcdev.sc_dev.dv_xname);
   2510  1.197    bouyer 	pciide_mapreg_dma(sc, pa);
   2511  1.197    bouyer 	aprint_normal("\n");
   2512  1.197    bouyer 
   2513  1.197    bouyer 	if (sc->sc_dma_ok) {
   2514  1.197    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA | WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2515  1.197    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2516  1.197    bouyer 	}
   2517  1.197    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2518  1.197    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2519  1.197    bouyer 	sc->sc_wdcdev.UDMA_cap = 6;
   2520  1.197    bouyer 
   2521  1.197    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2522  1.197    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2523  1.197    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2524  1.200   mycroft 		WDC_CAPABILITY_MODE;
   2525  1.197    bouyer 	sc->sc_wdcdev.set_modes = sata_setup_channel;
   2526  1.197    bouyer 
   2527  1.197    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2528  1.197    bouyer 		cp = &sc->pciide_channels[channel];
   2529  1.197    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2530  1.197    bouyer 			continue;
   2531  1.197    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2532  1.197    bouyer 		     pciide_pci_intr);
   2533  1.197    bouyer 	}
   2534    1.9    bouyer }
   2535    1.6       cgd 
   2536   1.18  drochner void
   2537   1.41    bouyer cmd_channel_map(pa, sc, channel)
   2538    1.9    bouyer 	struct pci_attach_args *pa;
   2539   1.41    bouyer 	struct pciide_softc *sc;
   2540   1.41    bouyer 	int channel;
   2541    1.9    bouyer {
   2542   1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2543   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2544   1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2545  1.139    bouyer 	int interface, one_channel;
   2546   1.70    bouyer 
   2547   1.70    bouyer 	/*
   2548   1.70    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2549   1.70    bouyer 	 * In this case, we have to fake interface
   2550   1.70    bouyer 	 */
   2551   1.70    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2552   1.70    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2553   1.70    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2554   1.70    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2555   1.70    bouyer 		    CMD_CONF_DSA1)
   2556   1.70    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2557   1.70    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2558   1.70    bouyer 	} else {
   2559   1.70    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2560   1.70    bouyer 	}
   2561    1.6       cgd 
   2562   1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2563   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2564   1.41    bouyer 	cp->wdc_channel.channel = channel;
   2565   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2566   1.41    bouyer 
   2567  1.139    bouyer 	/*
   2568  1.139    bouyer 	 * Older CMD64X doesn't have independant channels
   2569  1.139    bouyer 	 */
   2570  1.139    bouyer 	switch (sc->sc_pp->ide_product) {
   2571  1.139    bouyer 	case PCI_PRODUCT_CMDTECH_649:
   2572  1.139    bouyer 		one_channel = 0;
   2573  1.139    bouyer 		break;
   2574  1.139    bouyer 	default:
   2575  1.139    bouyer 		one_channel = 1;
   2576  1.139    bouyer 		break;
   2577  1.139    bouyer 	}
   2578  1.139    bouyer 
   2579  1.139    bouyer 	if (channel > 0 && one_channel) {
   2580   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2581   1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2582   1.41    bouyer 	} else {
   2583   1.41    bouyer 		cp->wdc_channel.ch_queue =
   2584   1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2585   1.41    bouyer 	}
   2586   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2587  1.192   thorpej 		aprint_error("%s %s channel: "
   2588   1.41    bouyer 		    "can't allocate memory for command queue",
   2589   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2590   1.41    bouyer 		    return;
   2591   1.18  drochner 	}
   2592   1.18  drochner 
   2593  1.192   thorpej 	aprint_normal("%s: %s channel %s to %s mode\n",
   2594   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2595   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2596   1.41    bouyer 	    "configured" : "wired",
   2597   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2598   1.41    bouyer 	    "native-PCI" : "compatibility");
   2599    1.5       cgd 
   2600    1.9    bouyer 	/*
   2601    1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2602    1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2603    1.9    bouyer 	 * the whole device
   2604    1.9    bouyer 	 */
   2605   1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2606  1.192   thorpej 		aprint_normal("%s: %s channel ignored (disabled)\n",
   2607   1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2608  1.200   mycroft 		cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   2609   1.18  drochner 		return;
   2610   1.18  drochner 	}
   2611   1.18  drochner 
   2612   1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2613   1.41    bouyer }
   2614   1.41    bouyer 
   2615   1.41    bouyer int
   2616   1.41    bouyer cmd_pci_intr(arg)
   2617   1.41    bouyer 	void *arg;
   2618   1.41    bouyer {
   2619   1.41    bouyer 	struct pciide_softc *sc = arg;
   2620   1.41    bouyer 	struct pciide_channel *cp;
   2621   1.41    bouyer 	struct channel_softc *wdc_cp;
   2622   1.41    bouyer 	int i, rv, crv;
   2623   1.41    bouyer 	u_int32_t priirq, secirq;
   2624   1.41    bouyer 
   2625   1.41    bouyer 	rv = 0;
   2626   1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2627   1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2628   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2629   1.41    bouyer 		cp = &sc->pciide_channels[i];
   2630   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2631   1.41    bouyer 		/* If a compat channel skip. */
   2632   1.41    bouyer 		if (cp->compat)
   2633   1.41    bouyer 			continue;
   2634   1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2635   1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2636   1.41    bouyer 			crv = wdcintr(wdc_cp);
   2637   1.41    bouyer 			if (crv == 0)
   2638   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2639   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2640   1.41    bouyer 			else
   2641   1.41    bouyer 				rv = 1;
   2642   1.41    bouyer 		}
   2643   1.41    bouyer 	}
   2644   1.41    bouyer 	return rv;
   2645   1.14    bouyer }
   2646   1.14    bouyer 
   2647   1.14    bouyer void
   2648   1.41    bouyer cmd_chip_map(sc, pa)
   2649   1.14    bouyer 	struct pciide_softc *sc;
   2650   1.41    bouyer 	struct pci_attach_args *pa;
   2651   1.14    bouyer {
   2652   1.41    bouyer 	int channel;
   2653   1.39       mrg 
   2654   1.41    bouyer 	/*
   2655   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2656   1.41    bouyer 	 * and base adresses registers can be disabled at
   2657   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2658   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2659   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2660   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2661   1.41    bouyer 	 * can't be disabled.
   2662   1.41    bouyer 	 */
   2663   1.41    bouyer 
   2664   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2665   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2666   1.41    bouyer 		return;
   2667   1.41    bouyer #endif
   2668   1.41    bouyer 
   2669  1.192   thorpej 	aprint_normal("%s: hardware does not support DMA\n",
   2670   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2671   1.41    bouyer 	sc->sc_dma_ok = 0;
   2672   1.41    bouyer 
   2673   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2674   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2675   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2676   1.41    bouyer 
   2677   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2678   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2679   1.41    bouyer 	}
   2680   1.14    bouyer }
   2681   1.14    bouyer 
   2682   1.14    bouyer void
   2683   1.70    bouyer cmd0643_9_chip_map(sc, pa)
   2684   1.14    bouyer 	struct pciide_softc *sc;
   2685   1.41    bouyer 	struct pci_attach_args *pa;
   2686   1.41    bouyer {
   2687   1.41    bouyer 	struct pciide_channel *cp;
   2688   1.28    bouyer 	int channel;
   2689  1.149   mycroft 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2690   1.28    bouyer 
   2691   1.41    bouyer 	/*
   2692   1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2693   1.41    bouyer 	 * and base adresses registers can be disabled at
   2694   1.41    bouyer 	 * hardware level. In this case, the device is wired
   2695   1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2696   1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2697   1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2698   1.41    bouyer 	 * can't be disabled.
   2699   1.41    bouyer 	 */
   2700   1.41    bouyer 
   2701   1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2702   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2703   1.41    bouyer 		return;
   2704   1.41    bouyer #endif
   2705  1.201     enami 
   2706  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2707   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2708   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2709  1.192   thorpej 	aprint_normal("\n");
   2710   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2711   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2712   1.67    bouyer 	if (sc->sc_dma_ok) {
   2713   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2714   1.70    bouyer 		switch (sc->sc_pp->ide_product) {
   2715   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2716  1.135    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2717  1.135    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   2718  1.135    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2719  1.135    bouyer 			break;
   2720   1.70    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2721   1.70    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2722   1.70    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2723   1.82    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2724   1.82    bouyer 			break;
   2725   1.79    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2726   1.82    bouyer 			if (rev >= CMD0646U2_REV) {
   2727   1.82    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2728   1.82    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2729   1.83    bouyer 			} else if (rev >= CMD0646U_REV) {
   2730   1.83    bouyer 			/*
   2731   1.83    bouyer 			 * Linux's driver claims that the 646U is broken
   2732   1.83    bouyer 			 * with UDMA. Only enable it if we know what we're
   2733   1.83    bouyer 			 * doing
   2734   1.83    bouyer 			 */
   2735   1.84    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2736   1.83    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2737   1.83    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2738   1.83    bouyer #endif
   2739  1.136       wiz 				/* explicitly disable UDMA */
   2740   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2741   1.83    bouyer 				    CMD_UDMATIM(0), 0);
   2742   1.83    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2743   1.83    bouyer 				    CMD_UDMATIM(1), 0);
   2744   1.82    bouyer 			}
   2745   1.79    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2746   1.72      tron 			break;
   2747   1.72      tron 		default:
   2748   1.72      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2749   1.70    bouyer 		}
   2750   1.67    bouyer 	}
   2751   1.41    bouyer 
   2752   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2753   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2754   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2755   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2756   1.70    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2757   1.41    bouyer 
   2758   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2759   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2760   1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2761   1.28    bouyer 		DEBUG_PROBE);
   2762   1.41    bouyer 
   2763   1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2764   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2765   1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2766   1.28    bouyer 	}
   2767   1.84    bouyer 	/*
   2768   1.84    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2769   1.84    bouyer 	 * bits
   2770   1.84    bouyer 	 */
   2771   1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2772   1.70    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2773   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2774   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2775   1.28    bouyer 	    DEBUG_PROBE);
   2776   1.28    bouyer }
   2777   1.28    bouyer 
   2778   1.28    bouyer void
   2779   1.70    bouyer cmd0643_9_setup_channel(chp)
   2780   1.14    bouyer 	struct channel_softc *chp;
   2781   1.28    bouyer {
   2782   1.14    bouyer 	struct ata_drive_datas *drvp;
   2783   1.14    bouyer 	u_int8_t tim;
   2784   1.70    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2785   1.28    bouyer 	int drive;
   2786   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2787   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2788   1.28    bouyer 
   2789   1.28    bouyer 	idedma_ctl = 0;
   2790   1.28    bouyer 	/* setup DMA if needed */
   2791   1.28    bouyer 	pciide_channel_dma_setup(cp);
   2792   1.14    bouyer 
   2793   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2794   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2795   1.28    bouyer 		/* If no drive, skip */
   2796   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2797   1.28    bouyer 			continue;
   2798   1.28    bouyer 		/* add timing values, setup DMA if needed */
   2799   1.70    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2800   1.70    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2801   1.70    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2802   1.82    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2803  1.101    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2804   1.70    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2805   1.70    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2806   1.70    bouyer 				if (drvp->UDMA_mode > 2 &&
   2807   1.70    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2808   1.70    bouyer 				    CMD_BICSR) &
   2809   1.70    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2810   1.70    bouyer 					drvp->UDMA_mode = 2;
   2811   1.70    bouyer 				if (drvp->UDMA_mode > 2)
   2812   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2813   1.82    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2814   1.70    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2815   1.70    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2816   1.70    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2817   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2818   1.70    bouyer 				udma_reg |=
   2819   1.82    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2820   1.70    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2821   1.70    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2822   1.70    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2823   1.70    bouyer 			} else {
   2824   1.70    bouyer 				/*
   2825   1.70    bouyer 				 * use Multiword DMA.
   2826   1.70    bouyer 				 * Timings will be used for both PIO and DMA,
   2827   1.70    bouyer 				 * so adjust DMA mode if needed
   2828   1.82    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2829   1.70    bouyer 				 */
   2830   1.70    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2831   1.70    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2832   1.70    bouyer 					    sc->sc_tag,
   2833   1.70    bouyer 					    CMD_UDMATIM(chp->channel));
   2834   1.70    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2835   1.70    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2836   1.70    bouyer 					    CMD_UDMATIM(chp->channel),
   2837   1.70    bouyer 					    udma_reg);
   2838   1.70    bouyer 				}
   2839   1.70    bouyer 				if (drvp->PIO_mode >= 3 &&
   2840   1.70    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2841   1.70    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2842   1.70    bouyer 				}
   2843   1.70    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2844   1.14    bouyer 			}
   2845   1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2846   1.14    bouyer 		}
   2847   1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2848   1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2849   1.28    bouyer 	}
   2850   1.28    bouyer 	if (idedma_ctl != 0) {
   2851   1.28    bouyer 		/* Add software bits in status register */
   2852   1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2853   1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2854   1.28    bouyer 		    idedma_ctl);
   2855   1.14    bouyer 	}
   2856   1.72      tron }
   2857   1.72      tron 
   2858   1.72      tron void
   2859   1.79    bouyer cmd646_9_irqack(chp)
   2860   1.72      tron 	struct channel_softc *chp;
   2861   1.72      tron {
   2862   1.72      tron 	u_int32_t priirq, secirq;
   2863   1.72      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2864   1.72      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2865   1.72      tron 
   2866   1.72      tron 	if (chp->channel == 0) {
   2867   1.72      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2868   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2869   1.72      tron 	} else {
   2870   1.72      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2871   1.72      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2872   1.72      tron 	}
   2873   1.72      tron 	pciide_irqack(chp);
   2874  1.161      onoe }
   2875  1.161      onoe 
   2876  1.161      onoe void
   2877  1.161      onoe cmd680_chip_map(sc, pa)
   2878  1.161      onoe 	struct pciide_softc *sc;
   2879  1.161      onoe 	struct pci_attach_args *pa;
   2880  1.161      onoe {
   2881  1.161      onoe 	struct pciide_channel *cp;
   2882  1.161      onoe 	int channel;
   2883  1.161      onoe 
   2884  1.161      onoe 	if (pciide_chipen(sc, pa) == 0)
   2885  1.161      onoe 		return;
   2886  1.201     enami 
   2887  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   2888  1.161      onoe 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2889  1.161      onoe 	pciide_mapreg_dma(sc, pa);
   2890  1.192   thorpej 	aprint_normal("\n");
   2891  1.161      onoe 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2892  1.161      onoe 	    WDC_CAPABILITY_MODE;
   2893  1.161      onoe 	if (sc->sc_dma_ok) {
   2894  1.161      onoe 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2895  1.161      onoe 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2896  1.161      onoe 		sc->sc_wdcdev.UDMA_cap = 6;
   2897  1.161      onoe 		sc->sc_wdcdev.irqack = pciide_irqack;
   2898  1.161      onoe 	}
   2899  1.161      onoe 
   2900  1.161      onoe 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2901  1.161      onoe 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2902  1.161      onoe 	sc->sc_wdcdev.PIO_cap = 4;
   2903  1.161      onoe 	sc->sc_wdcdev.DMA_cap = 2;
   2904  1.161      onoe 	sc->sc_wdcdev.set_modes = cmd680_setup_channel;
   2905  1.161      onoe 
   2906  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
   2907  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
   2908  1.161      onoe 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
   2909  1.161      onoe 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
   2910  1.161      onoe 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2911  1.161      onoe 		cp = &sc->pciide_channels[channel];
   2912  1.161      onoe 		cmd680_channel_map(pa, sc, channel);
   2913  1.161      onoe 	}
   2914  1.161      onoe }
   2915  1.161      onoe 
   2916  1.161      onoe void
   2917  1.161      onoe cmd680_channel_map(pa, sc, channel)
   2918  1.161      onoe 	struct pci_attach_args *pa;
   2919  1.161      onoe 	struct pciide_softc *sc;
   2920  1.161      onoe 	int channel;
   2921  1.161      onoe {
   2922  1.161      onoe 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2923  1.161      onoe 	bus_size_t cmdsize, ctlsize;
   2924  1.161      onoe 	int interface, i, reg;
   2925  1.161      onoe 	static const u_int8_t init_val[] =
   2926  1.161      onoe 	    {             0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
   2927  1.161      onoe 	      0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
   2928  1.161      onoe 
   2929  1.161      onoe 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2930  1.161      onoe 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2931  1.161      onoe 		    PCIIDE_INTERFACE_SETTABLE(1);
   2932  1.161      onoe 		interface |= PCIIDE_INTERFACE_PCI(0) |
   2933  1.161      onoe 		    PCIIDE_INTERFACE_PCI(1);
   2934  1.161      onoe 	} else {
   2935  1.161      onoe 		interface = PCI_INTERFACE(pa->pa_class);
   2936  1.161      onoe 	}
   2937  1.161      onoe 
   2938  1.161      onoe 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2939  1.161      onoe 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2940  1.161      onoe 	cp->wdc_channel.channel = channel;
   2941  1.161      onoe 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2942  1.161      onoe 
   2943  1.161      onoe 	cp->wdc_channel.ch_queue =
   2944  1.161      onoe 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2945  1.161      onoe 	if (cp->wdc_channel.ch_queue == NULL) {
   2946  1.192   thorpej 		aprint_error("%s %s channel: "
   2947  1.161      onoe 		    "can't allocate memory for command queue",
   2948  1.161      onoe 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2949  1.161      onoe 		    return;
   2950  1.161      onoe 	}
   2951  1.161      onoe 
   2952  1.161      onoe 	/* XXX */
   2953  1.161      onoe 	reg = 0xa2 + channel * 16;
   2954  1.161      onoe 	for (i = 0; i < sizeof(init_val); i++)
   2955  1.161      onoe 		pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
   2956  1.161      onoe 
   2957  1.192   thorpej 	aprint_normal("%s: %s channel %s to %s mode\n",
   2958  1.161      onoe 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2959  1.161      onoe 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2960  1.161      onoe 	    "configured" : "wired",
   2961  1.161      onoe 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2962  1.161      onoe 	    "native-PCI" : "compatibility");
   2963  1.161      onoe 
   2964  1.161      onoe 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
   2965  1.161      onoe }
   2966  1.161      onoe 
   2967  1.161      onoe void
   2968  1.161      onoe cmd680_setup_channel(chp)
   2969  1.161      onoe 	struct channel_softc *chp;
   2970  1.161      onoe {
   2971  1.161      onoe 	struct ata_drive_datas *drvp;
   2972  1.161      onoe 	u_int8_t mode, off, scsc;
   2973  1.161      onoe 	u_int16_t val;
   2974  1.161      onoe 	u_int32_t idedma_ctl;
   2975  1.161      onoe 	int drive;
   2976  1.161      onoe 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2977  1.161      onoe 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2978  1.161      onoe 	pci_chipset_tag_t pc = sc->sc_pc;
   2979  1.161      onoe 	pcitag_t pa = sc->sc_tag;
   2980  1.161      onoe 	static const u_int8_t udma2_tbl[] =
   2981  1.161      onoe 	    { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
   2982  1.161      onoe 	static const u_int8_t udma_tbl[] =
   2983  1.161      onoe 	    { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
   2984  1.161      onoe 	static const u_int16_t dma_tbl[] =
   2985  1.161      onoe 	    { 0x2208, 0x10c2, 0x10c1 };
   2986  1.161      onoe 	static const u_int16_t pio_tbl[] =
   2987  1.161      onoe 	    { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
   2988  1.161      onoe 
   2989  1.161      onoe 	idedma_ctl = 0;
   2990  1.161      onoe 	pciide_channel_dma_setup(cp);
   2991  1.161      onoe 	mode = pciide_pci_read(pc, pa, 0x80 + chp->channel * 4);
   2992  1.161      onoe 
   2993  1.161      onoe 	for (drive = 0; drive < 2; drive++) {
   2994  1.161      onoe 		drvp = &chp->ch_drive[drive];
   2995  1.161      onoe 		/* If no drive, skip */
   2996  1.161      onoe 		if ((drvp->drive_flags & DRIVE) == 0)
   2997  1.161      onoe 			continue;
   2998  1.161      onoe 		mode &= ~(0x03 << (drive * 4));
   2999  1.161      onoe 		if (drvp->drive_flags & DRIVE_UDMA) {
   3000  1.161      onoe 			drvp->drive_flags &= ~DRIVE_DMA;
   3001  1.161      onoe 			off = 0xa0 + chp->channel * 16;
   3002  1.161      onoe 			if (drvp->UDMA_mode > 2 &&
   3003  1.161      onoe 			    (pciide_pci_read(pc, pa, off) & 0x01) == 0)
   3004  1.161      onoe 				drvp->UDMA_mode = 2;
   3005  1.161      onoe 			scsc = pciide_pci_read(pc, pa, 0x8a);
   3006  1.161      onoe 			if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
   3007  1.161      onoe 				pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
   3008  1.161      onoe 				scsc = pciide_pci_read(pc, pa, 0x8a);
   3009  1.161      onoe 				if ((scsc & 0x30) == 0)
   3010  1.161      onoe 					drvp->UDMA_mode = 5;
   3011  1.161      onoe 			}
   3012  1.161      onoe 			mode |= 0x03 << (drive * 4);
   3013  1.161      onoe 			off = 0xac + chp->channel * 16 + drive * 2;
   3014  1.161      onoe 			val = pciide_pci_read(pc, pa, off) & ~0x3f;
   3015  1.161      onoe 			if (scsc & 0x30)
   3016  1.161      onoe 				val |= udma2_tbl[drvp->UDMA_mode];
   3017  1.161      onoe 			else
   3018  1.161      onoe 				val |= udma_tbl[drvp->UDMA_mode];
   3019  1.161      onoe 			pciide_pci_write(pc, pa, off, val);
   3020  1.161      onoe 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3021  1.161      onoe 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3022  1.161      onoe 			mode |= 0x02 << (drive * 4);
   3023  1.161      onoe 			off = 0xa8 + chp->channel * 16 + drive * 2;
   3024  1.161      onoe 			val = dma_tbl[drvp->DMA_mode];
   3025  1.161      onoe 			pciide_pci_write(pc, pa, off, val & 0xff);
   3026  1.161      onoe 			pciide_pci_write(pc, pa, off, val >> 8);
   3027  1.161      onoe 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3028  1.161      onoe 		} else {
   3029  1.161      onoe 			mode |= 0x01 << (drive * 4);
   3030  1.161      onoe 			off = 0xa4 + chp->channel * 16 + drive * 2;
   3031  1.161      onoe 			val = pio_tbl[drvp->PIO_mode];
   3032  1.161      onoe 			pciide_pci_write(pc, pa, off, val & 0xff);
   3033  1.161      onoe 			pciide_pci_write(pc, pa, off, val >> 8);
   3034  1.161      onoe 		}
   3035  1.161      onoe 	}
   3036  1.161      onoe 
   3037  1.161      onoe 	pciide_pci_write(pc, pa, 0x80 + chp->channel * 4, mode);
   3038  1.161      onoe 	if (idedma_ctl != 0) {
   3039  1.161      onoe 		/* Add software bits in status register */
   3040  1.161      onoe 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3041  1.161      onoe 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3042  1.161      onoe 		    idedma_ctl);
   3043  1.161      onoe 	}
   3044  1.187   thorpej }
   3045  1.187   thorpej 
   3046  1.187   thorpej void
   3047  1.187   thorpej cmd3112_chip_map(sc, pa)
   3048  1.187   thorpej 	struct pciide_softc *sc;
   3049  1.187   thorpej 	struct pci_attach_args *pa;
   3050  1.187   thorpej {
   3051  1.187   thorpej 	struct pciide_channel *cp;
   3052  1.187   thorpej 	bus_size_t cmdsize, ctlsize;
   3053  1.187   thorpej 	pcireg_t interface;
   3054  1.187   thorpej 	int channel;
   3055  1.187   thorpej 
   3056  1.187   thorpej 	if (pciide_chipen(sc, pa) == 0)
   3057  1.187   thorpej 		return;
   3058  1.187   thorpej 
   3059  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   3060  1.187   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3061  1.187   thorpej 	pciide_mapreg_dma(sc, pa);
   3062  1.192   thorpej 	aprint_normal("\n");
   3063  1.187   thorpej 
   3064  1.187   thorpej 	/*
   3065  1.187   thorpej 	 * Rev. <= 0x01 of the 3112 have a bug that can cause data
   3066  1.187   thorpej 	 * corruption if DMA transfers cross an 8K boundary.  This is
   3067  1.187   thorpej 	 * apparently hard to tickle, but we'll go ahead and play it
   3068  1.187   thorpej 	 * safe.
   3069  1.187   thorpej 	 */
   3070  1.187   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x01) {
   3071  1.187   thorpej 		sc->sc_dma_maxsegsz = 8192;
   3072  1.187   thorpej 		sc->sc_dma_boundary = 8192;
   3073  1.187   thorpej 	}
   3074  1.187   thorpej 
   3075  1.187   thorpej 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3076  1.187   thorpej 	    WDC_CAPABILITY_MODE;
   3077  1.187   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   3078  1.187   thorpej 	if (sc->sc_dma_ok) {
   3079  1.187   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3080  1.187   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3081  1.187   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   3082  1.187   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   3083  1.187   thorpej 		sc->sc_wdcdev.UDMA_cap = 6;
   3084  1.187   thorpej 	}
   3085  1.187   thorpej 	sc->sc_wdcdev.set_modes = cmd3112_setup_channel;
   3086  1.187   thorpej 
   3087  1.187   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3088  1.187   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3089  1.187   thorpej 
   3090  1.187   thorpej 	/*
   3091  1.187   thorpej 	 * The 3112 can be told to identify as a RAID controller.
   3092  1.187   thorpej 	 * In this case, we have to fake interface
   3093  1.187   thorpej 	 */
   3094  1.187   thorpej 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3095  1.187   thorpej 		interface = PCI_INTERFACE(pa->pa_class);
   3096  1.187   thorpej 	} else {
   3097  1.187   thorpej 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3098  1.187   thorpej 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3099  1.187   thorpej 	}
   3100  1.187   thorpej 
   3101  1.187   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3102  1.187   thorpej 		cp = &sc->pciide_channels[channel];
   3103  1.187   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   3104  1.187   thorpej 			continue;
   3105  1.187   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3106  1.187   thorpej 		    pciide_pci_intr);
   3107  1.187   thorpej 	}
   3108  1.187   thorpej }
   3109  1.187   thorpej 
   3110  1.187   thorpej void
   3111  1.187   thorpej cmd3112_setup_channel(chp)
   3112  1.187   thorpej 	struct channel_softc *chp;
   3113  1.187   thorpej {
   3114  1.187   thorpej 	struct ata_drive_datas *drvp;
   3115  1.187   thorpej 	int drive;
   3116  1.187   thorpej 	u_int32_t idedma_ctl, dtm;
   3117  1.187   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3118  1.187   thorpej 	struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
   3119  1.187   thorpej 
   3120  1.187   thorpej 	/* setup DMA if needed */
   3121  1.187   thorpej 	pciide_channel_dma_setup(cp);
   3122  1.187   thorpej 
   3123  1.187   thorpej 	idedma_ctl = 0;
   3124  1.187   thorpej 	dtm = 0;
   3125  1.187   thorpej 
   3126  1.187   thorpej 	for (drive = 0; drive < 2; drive++) {
   3127  1.187   thorpej 		drvp = &chp->ch_drive[drive];
   3128  1.187   thorpej 		/* If no drive, skip */
   3129  1.187   thorpej 		if ((drvp->drive_flags & DRIVE) == 0)
   3130  1.187   thorpej 			continue;
   3131  1.187   thorpej 		if (drvp->drive_flags & DRIVE_UDMA) {
   3132  1.187   thorpej 			/* use Ultra/DMA */
   3133  1.187   thorpej 			drvp->drive_flags &= ~DRIVE_DMA;
   3134  1.187   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3135  1.187   thorpej 			dtm |= DTM_IDEx_DMA;
   3136  1.187   thorpej 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3137  1.187   thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3138  1.187   thorpej 			dtm |= DTM_IDEx_DMA;
   3139  1.187   thorpej 		} else {
   3140  1.187   thorpej 			dtm |= DTM_IDEx_PIO;
   3141  1.187   thorpej 		}
   3142  1.187   thorpej 	}
   3143  1.187   thorpej 
   3144  1.187   thorpej 	/*
   3145  1.187   thorpej 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   3146  1.187   thorpej 	 * (but many S-ATA drives still want to get the SET_FEATURE
   3147  1.187   thorpej 	 * command).
   3148  1.187   thorpej 	 */
   3149  1.187   thorpej 	if (idedma_ctl != 0) {
   3150  1.187   thorpej 		/* Add software bits in status register */
   3151  1.187   thorpej 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3152  1.187   thorpej 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3153  1.187   thorpej 		    idedma_ctl);
   3154  1.187   thorpej 	}
   3155  1.187   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag,
   3156  1.187   thorpej 	    chp->channel == 0 ? SII3112_DTM_IDE0 : SII3112_DTM_IDE1, dtm);
   3157    1.1       cgd }
   3158    1.1       cgd 
   3159   1.18  drochner void
   3160   1.41    bouyer cy693_chip_map(sc, pa)
   3161   1.18  drochner 	struct pciide_softc *sc;
   3162   1.41    bouyer 	struct pci_attach_args *pa;
   3163   1.41    bouyer {
   3164   1.41    bouyer 	struct pciide_channel *cp;
   3165   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   3166   1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   3167   1.41    bouyer 
   3168   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3169   1.41    bouyer 		return;
   3170  1.201     enami 
   3171   1.41    bouyer 	/*
   3172   1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   3173   1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   3174   1.41    bouyer 	 * the real channel
   3175   1.41    bouyer 	 */
   3176   1.41    bouyer 	if (pa->pa_function == 1) {
   3177   1.61   thorpej 		sc->sc_cy_compatchan = 0;
   3178   1.41    bouyer 	} else if (pa->pa_function == 2) {
   3179   1.61   thorpej 		sc->sc_cy_compatchan = 1;
   3180   1.41    bouyer 	} else {
   3181  1.192   thorpej 		aprint_error("%s: unexpected PCI function %d\n",
   3182   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3183   1.41    bouyer 		return;
   3184   1.41    bouyer 	}
   3185   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   3186  1.192   thorpej 		aprint_normal("%s: bus-master DMA support present",
   3187   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3188   1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   3189   1.41    bouyer 	} else {
   3190  1.192   thorpej 		aprint_normal("%s: hardware does not support DMA",
   3191   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3192   1.41    bouyer 		sc->sc_dma_ok = 0;
   3193   1.41    bouyer 	}
   3194  1.192   thorpej 	aprint_normal("\n");
   3195   1.39       mrg 
   3196   1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   3197   1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   3198  1.192   thorpej 		aprint_error("%s: unable to map hyperCache control registers\n",
   3199   1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   3200   1.61   thorpej 		sc->sc_dma_ok = 0;
   3201   1.61   thorpej 	}
   3202   1.61   thorpej 
   3203   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3204   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3205   1.67    bouyer 	if (sc->sc_dma_ok) {
   3206   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3207   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3208   1.67    bouyer 	}
   3209   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3210   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3211   1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   3212   1.18  drochner 
   3213   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3214   1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   3215   1.39       mrg 
   3216   1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   3217   1.41    bouyer 	cp = &sc->pciide_channels[0];
   3218   1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   3219   1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   3220   1.41    bouyer 	cp->wdc_channel.channel = 0;
   3221   1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   3222   1.41    bouyer 	cp->wdc_channel.ch_queue =
   3223   1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   3224   1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   3225  1.192   thorpej 		aprint_error("%s primary channel: "
   3226   1.41    bouyer 		    "can't allocate memory for command queue",
   3227   1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3228   1.41    bouyer 		return;
   3229   1.41    bouyer 	}
   3230  1.192   thorpej 	aprint_normal("%s: primary channel %s to ",
   3231   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3232   1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   3233   1.41    bouyer 	    "configured" : "wired");
   3234   1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   3235  1.200   mycroft 		aprint_normal("native-PCI mode\n");
   3236  1.200   mycroft 		pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   3237   1.41    bouyer 		    pciide_pci_intr);
   3238   1.41    bouyer 	} else {
   3239  1.200   mycroft 		aprint_normal("compatibility mode\n");
   3240  1.200   mycroft 		pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan, &cmdsize,
   3241  1.200   mycroft 		    &ctlsize);
   3242   1.41    bouyer 	}
   3243   1.28    bouyer }
   3244   1.28    bouyer 
   3245   1.28    bouyer void
   3246   1.28    bouyer cy693_setup_channel(chp)
   3247   1.18  drochner 	struct channel_softc *chp;
   3248   1.28    bouyer {
   3249   1.18  drochner 	struct ata_drive_datas *drvp;
   3250   1.18  drochner 	int drive;
   3251   1.18  drochner 	u_int32_t cy_cmd_ctrl;
   3252   1.18  drochner 	u_int32_t idedma_ctl;
   3253   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3254   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3255   1.41    bouyer 	int dma_mode = -1;
   3256    1.9    bouyer 
   3257   1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   3258   1.28    bouyer 
   3259   1.28    bouyer 	/* setup DMA if needed */
   3260   1.28    bouyer 	pciide_channel_dma_setup(cp);
   3261   1.28    bouyer 
   3262   1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   3263   1.18  drochner 		drvp = &chp->ch_drive[drive];
   3264   1.18  drochner 		/* If no drive, skip */
   3265   1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   3266   1.18  drochner 			continue;
   3267   1.18  drochner 		/* add timing values, setup DMA if needed */
   3268   1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   3269   1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3270   1.41    bouyer 			/* use Multiword DMA */
   3271   1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   3272   1.41    bouyer 				dma_mode = drvp->DMA_mode;
   3273   1.18  drochner 		}
   3274   1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3275   1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   3276   1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3277   1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   3278   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   3279   1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   3280   1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   3281   1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   3282   1.18  drochner 	}
   3283   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   3284   1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   3285   1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   3286   1.61   thorpej 
   3287   1.61   thorpej 	if (dma_mode == -1)
   3288   1.61   thorpej 		dma_mode = 0;
   3289   1.61   thorpej 
   3290   1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   3291   1.61   thorpej 		/* Note: `multiple' is implied. */
   3292   1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   3293   1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   3294   1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   3295   1.61   thorpej 	}
   3296   1.61   thorpej 
   3297   1.18  drochner 	if (idedma_ctl != 0) {
   3298   1.18  drochner 		/* Add software bits in status register */
   3299   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3300   1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   3301    1.9    bouyer 	}
   3302    1.1       cgd }
   3303    1.1       cgd 
   3304  1.182    bouyer static struct sis_hostbr_type {
   3305  1.182    bouyer 	u_int16_t id;
   3306  1.182    bouyer 	u_int8_t rev;
   3307  1.182    bouyer 	u_int8_t udma_mode;
   3308  1.182    bouyer 	char *name;
   3309  1.182    bouyer 	u_int8_t type;
   3310  1.182    bouyer #define SIS_TYPE_NOUDMA	0
   3311  1.182    bouyer #define SIS_TYPE_66	1
   3312  1.182    bouyer #define SIS_TYPE_100OLD	2
   3313  1.182    bouyer #define SIS_TYPE_100NEW 3
   3314  1.182    bouyer #define SIS_TYPE_133OLD 4
   3315  1.182    bouyer #define SIS_TYPE_133NEW 5
   3316  1.182    bouyer #define SIS_TYPE_SOUTH	6
   3317  1.182    bouyer } sis_hostbr_type[] = {
   3318  1.182    bouyer 	/* Most infos here are from sos (at) freebsd.org */
   3319  1.182    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
   3320  1.182    bouyer #if 0
   3321  1.182    bouyer 	/*
   3322  1.182    bouyer 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
   3323  1.182    bouyer 	 * have problems with UDMA (info provided by Christos)
   3324  1.182    bouyer 	 */
   3325  1.182    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
   3326  1.182    bouyer #endif
   3327  1.182    bouyer 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
   3328  1.182    bouyer 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
   3329  1.182    bouyer 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
   3330  1.182    bouyer 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
   3331  1.182    bouyer 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
   3332  1.182    bouyer 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
   3333  1.182    bouyer 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
   3334  1.182    bouyer 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
   3335  1.182    bouyer 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
   3336  1.182    bouyer 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
   3337  1.182    bouyer 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
   3338  1.182    bouyer 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
   3339  1.182    bouyer 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
   3340  1.182    bouyer 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
   3341  1.182    bouyer 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
   3342  1.182    bouyer 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
   3343  1.182    bouyer 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
   3344  1.182    bouyer 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
   3345  1.182    bouyer 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
   3346  1.182    bouyer 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
   3347  1.182    bouyer 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
   3348  1.182    bouyer 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
   3349  1.182    bouyer 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
   3350  1.182    bouyer 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
   3351  1.182    bouyer 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
   3352  1.182    bouyer 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
   3353  1.182    bouyer 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
   3354  1.182    bouyer 	/*
   3355  1.182    bouyer 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
   3356  1.182    bouyer 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
   3357  1.182    bouyer 	 */
   3358  1.182    bouyer 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
   3359  1.182    bouyer 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
   3360  1.182    bouyer };
   3361  1.182    bouyer 
   3362  1.182    bouyer static struct sis_hostbr_type *sis_hostbr_type_match;
   3363  1.182    bouyer 
   3364  1.130      tron static int
   3365  1.130      tron sis_hostbr_match(pa)
   3366  1.130      tron 	struct pci_attach_args *pa;
   3367  1.130      tron {
   3368  1.182    bouyer 	int i;
   3369  1.182    bouyer 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
   3370  1.182    bouyer 		return 0;
   3371  1.182    bouyer 	sis_hostbr_type_match = NULL;
   3372  1.182    bouyer 	for (i = 0;
   3373  1.182    bouyer 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
   3374  1.182    bouyer 	    i++) {
   3375  1.182    bouyer 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
   3376  1.182    bouyer 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
   3377  1.182    bouyer 			sis_hostbr_type_match = &sis_hostbr_type[i];
   3378  1.182    bouyer 	}
   3379  1.182    bouyer 	return (sis_hostbr_type_match != NULL);
   3380  1.182    bouyer }
   3381  1.182    bouyer 
   3382  1.182    bouyer static int sis_south_match(pa)
   3383  1.182    bouyer 	struct pci_attach_args *pa;
   3384  1.182    bouyer {
   3385  1.182    bouyer 	return(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
   3386  1.182    bouyer 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
   3387  1.182    bouyer 		PCI_REVISION(pa->pa_class) >= 0x10);
   3388  1.130      tron }
   3389  1.130      tron 
   3390   1.18  drochner void
   3391   1.41    bouyer sis_chip_map(sc, pa)
   3392   1.41    bouyer 	struct pciide_softc *sc;
   3393   1.18  drochner 	struct pci_attach_args *pa;
   3394   1.41    bouyer {
   3395   1.18  drochner 	struct pciide_channel *cp;
   3396   1.41    bouyer 	int channel;
   3397   1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   3398   1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   3399   1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3400   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3401    1.9    bouyer 
   3402   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3403   1.18  drochner 		return;
   3404  1.201     enami 
   3405  1.201     enami 	aprint_normal("%s: Silicon Integrated System ",
   3406  1.201     enami 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3407  1.183    bouyer 	pci_find_device(NULL, sis_hostbr_match);
   3408  1.182    bouyer 	if (sis_hostbr_type_match) {
   3409  1.182    bouyer 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
   3410  1.182    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
   3411  1.182    bouyer 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3412  1.182    bouyer 			    SIS_REG_57) & 0x7f);
   3413  1.182    bouyer 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3414  1.182    bouyer 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
   3415  1.192   thorpej 				aprint_normal("96X UDMA%d",
   3416  1.182    bouyer 				    sis_hostbr_type_match->udma_mode);
   3417  1.182    bouyer 				sc->sis_type = SIS_TYPE_133NEW;
   3418  1.182    bouyer 				sc->sc_wdcdev.UDMA_cap =
   3419  1.182    bouyer 			    	    sis_hostbr_type_match->udma_mode;
   3420  1.182    bouyer 			} else {
   3421  1.183    bouyer 				if (pci_find_device(NULL, sis_south_match)) {
   3422  1.182    bouyer 					sc->sis_type = SIS_TYPE_133OLD;
   3423  1.182    bouyer 					sc->sc_wdcdev.UDMA_cap =
   3424  1.182    bouyer 				    	    sis_hostbr_type_match->udma_mode;
   3425  1.182    bouyer 				} else {
   3426  1.182    bouyer 					sc->sis_type = SIS_TYPE_100NEW;
   3427  1.182    bouyer 					sc->sc_wdcdev.UDMA_cap =
   3428  1.182    bouyer 					    sis_hostbr_type_match->udma_mode;
   3429  1.182    bouyer 				}
   3430  1.182    bouyer 			}
   3431  1.182    bouyer 		} else {
   3432  1.182    bouyer 			sc->sis_type = sis_hostbr_type_match->type;
   3433  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap =
   3434  1.182    bouyer 		    	    sis_hostbr_type_match->udma_mode;
   3435  1.182    bouyer 		}
   3436  1.192   thorpej 		aprint_normal(sis_hostbr_type_match->name);
   3437  1.182    bouyer 	} else {
   3438  1.192   thorpej 		aprint_normal("5597/5598");
   3439  1.182    bouyer 		if (rev >= 0xd0) {
   3440  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   3441  1.183    bouyer 			sc->sis_type = SIS_TYPE_66;
   3442  1.182    bouyer 		} else {
   3443  1.182    bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
   3444  1.183    bouyer 			sc->sis_type = SIS_TYPE_NOUDMA;
   3445  1.182    bouyer 		}
   3446  1.182    bouyer 	}
   3447  1.192   thorpej 	aprint_normal(" IDE controller (rev. 0x%02x)\n",
   3448  1.192   thorpej 	    PCI_REVISION(pa->pa_class));
   3449  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   3450   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3451   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3452  1.192   thorpej 	aprint_normal("\n");
   3453  1.121    bouyer 
   3454   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3455   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3456   1.51    bouyer 	if (sc->sc_dma_ok) {
   3457   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3458   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3459  1.182    bouyer 		if (sc->sis_type >= SIS_TYPE_66)
   3460   1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3461   1.51    bouyer 	}
   3462    1.9    bouyer 
   3463   1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3464   1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3465   1.15    bouyer 
   3466   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3467   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3468  1.182    bouyer 	switch(sc->sis_type) {
   3469  1.182    bouyer 	case SIS_TYPE_NOUDMA:
   3470  1.182    bouyer 	case SIS_TYPE_66:
   3471  1.182    bouyer 	case SIS_TYPE_100OLD:
   3472  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3473  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   3474  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   3475  1.182    bouyer 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
   3476  1.182    bouyer 		break;
   3477  1.182    bouyer 	case SIS_TYPE_100NEW:
   3478  1.182    bouyer 	case SIS_TYPE_133OLD:
   3479  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
   3480  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
   3481  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
   3482  1.182    bouyer 		break;
   3483  1.182    bouyer 	case SIS_TYPE_133NEW:
   3484  1.182    bouyer 		sc->sc_wdcdev.set_modes = sis96x_setup_channel;
   3485  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
   3486  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
   3487  1.182    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
   3488  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
   3489  1.182    bouyer 		break;
   3490  1.182    bouyer 	}
   3491  1.182    bouyer 
   3492   1.41    bouyer 
   3493   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3494   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3495   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3496   1.41    bouyer 			continue;
   3497   1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   3498   1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   3499  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   3500   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3501  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   3502   1.46   mycroft 			continue;
   3503   1.41    bouyer 		}
   3504   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3505   1.41    bouyer 		    pciide_pci_intr);
   3506   1.41    bouyer 	}
   3507   1.28    bouyer }
   3508   1.28    bouyer 
   3509   1.28    bouyer void
   3510  1.182    bouyer sis96x_setup_channel(chp)
   3511  1.182    bouyer 	struct channel_softc *chp;
   3512  1.182    bouyer {
   3513  1.182    bouyer 	struct ata_drive_datas *drvp;
   3514  1.182    bouyer 	int drive;
   3515  1.182    bouyer 	u_int32_t sis_tim;
   3516  1.182    bouyer 	u_int32_t idedma_ctl;
   3517  1.182    bouyer 	int regtim;
   3518  1.182    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3519  1.182    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3520  1.182    bouyer 
   3521  1.182    bouyer 	sis_tim = 0;
   3522  1.182    bouyer 	idedma_ctl = 0;
   3523  1.182    bouyer 	/* setup DMA if needed */
   3524  1.182    bouyer 	pciide_channel_dma_setup(cp);
   3525  1.182    bouyer 
   3526  1.182    bouyer 	for (drive = 0; drive < 2; drive++) {
   3527  1.182    bouyer 		regtim = SIS_TIM133(
   3528  1.182    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
   3529  1.182    bouyer 		    chp->channel, drive);
   3530  1.182    bouyer 		drvp = &chp->ch_drive[drive];
   3531  1.182    bouyer 		/* If no drive, skip */
   3532  1.182    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3533  1.182    bouyer 			continue;
   3534  1.182    bouyer 		/* add timing values, setup DMA if needed */
   3535  1.182    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3536  1.182    bouyer 			/* use Ultra/DMA */
   3537  1.182    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3538  1.182    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3539  1.182    bouyer 			    SIS96x_REG_CBL(chp->channel)) & SIS96x_REG_CBL_33) {
   3540  1.182    bouyer 				if (drvp->UDMA_mode > 2)
   3541  1.182    bouyer 					drvp->UDMA_mode = 2;
   3542  1.182    bouyer 			}
   3543  1.182    bouyer 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
   3544  1.182    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3545  1.182    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3546  1.182    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3547  1.182    bouyer 			/*
   3548  1.182    bouyer 			 * use Multiword DMA
   3549  1.182    bouyer 			 * Timings will be used for both PIO and DMA,
   3550  1.182    bouyer 			 * so adjust DMA mode if needed
   3551  1.182    bouyer 			 */
   3552  1.182    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3553  1.182    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3554  1.182    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3555  1.182    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3556  1.182    bouyer 				    drvp->PIO_mode - 2 : 0;
   3557  1.182    bouyer 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
   3558  1.182    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3559  1.182    bouyer 		} else {
   3560  1.182    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
   3561  1.182    bouyer 		}
   3562  1.182    bouyer 		WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
   3563  1.182    bouyer 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
   3564  1.182    bouyer 		    chp->channel, drive, sis_tim, regtim), DEBUG_PROBE);
   3565  1.182    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
   3566  1.182    bouyer 	}
   3567  1.182    bouyer 	if (idedma_ctl != 0) {
   3568  1.182    bouyer 		/* Add software bits in status register */
   3569  1.182    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3570  1.182    bouyer 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3571  1.182    bouyer 		    idedma_ctl);
   3572  1.182    bouyer 	}
   3573  1.182    bouyer }
   3574  1.182    bouyer 
   3575  1.182    bouyer void
   3576   1.28    bouyer sis_setup_channel(chp)
   3577   1.15    bouyer 	struct channel_softc *chp;
   3578   1.28    bouyer {
   3579   1.15    bouyer 	struct ata_drive_datas *drvp;
   3580   1.28    bouyer 	int drive;
   3581   1.18  drochner 	u_int32_t sis_tim;
   3582   1.18  drochner 	u_int32_t idedma_ctl;
   3583   1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3584   1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3585   1.15    bouyer 
   3586   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   3587   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   3588   1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   3589   1.28    bouyer 	    DEBUG_PROBE);
   3590   1.28    bouyer 	sis_tim = 0;
   3591   1.18  drochner 	idedma_ctl = 0;
   3592   1.28    bouyer 	/* setup DMA if needed */
   3593   1.28    bouyer 	pciide_channel_dma_setup(cp);
   3594   1.28    bouyer 
   3595   1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   3596   1.28    bouyer 		drvp = &chp->ch_drive[drive];
   3597   1.28    bouyer 		/* If no drive, skip */
   3598   1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3599   1.28    bouyer 			continue;
   3600   1.28    bouyer 		/* add timing values, setup DMA if needed */
   3601   1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3602   1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   3603   1.28    bouyer 			goto pio;
   3604   1.28    bouyer 
   3605   1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3606   1.28    bouyer 			/* use Ultra/DMA */
   3607   1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3608  1.182    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3609  1.182    bouyer 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->channel)) {
   3610  1.182    bouyer 				if (drvp->UDMA_mode > 2)
   3611  1.182    bouyer 					drvp->UDMA_mode = 2;
   3612  1.182    bouyer 			}
   3613  1.182    bouyer 			switch (sc->sis_type) {
   3614  1.182    bouyer 			case SIS_TYPE_66:
   3615  1.182    bouyer 			case SIS_TYPE_100OLD:
   3616  1.182    bouyer 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
   3617  1.182    bouyer 				    SIS_TIM66_UDMA_TIME_OFF(drive);
   3618  1.182    bouyer 				break;
   3619  1.182    bouyer 			case SIS_TYPE_100NEW:
   3620  1.182    bouyer 				sis_tim |=
   3621  1.182    bouyer 				    sis_udma100new_tim[drvp->UDMA_mode] <<
   3622  1.182    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3623  1.182    bouyer 			case SIS_TYPE_133OLD:
   3624  1.182    bouyer 				sis_tim |=
   3625  1.182    bouyer 				    sis_udma133old_tim[drvp->UDMA_mode] <<
   3626  1.182    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
   3627  1.182    bouyer 				break;
   3628  1.182    bouyer 			default:
   3629  1.192   thorpej 				aprint_error("unknown SiS IDE type %d\n",
   3630  1.182    bouyer 				    sc->sis_type);
   3631  1.182    bouyer 			}
   3632   1.28    bouyer 		} else {
   3633   1.28    bouyer 			/*
   3634   1.28    bouyer 			 * use Multiword DMA
   3635   1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   3636   1.28    bouyer 			 * so adjust DMA mode if needed
   3637   1.28    bouyer 			 */
   3638   1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3639   1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3640   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3641   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3642   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3643   1.28    bouyer 			if (drvp->DMA_mode == 0)
   3644   1.28    bouyer 				drvp->PIO_mode = 0;
   3645   1.28    bouyer 		}
   3646   1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3647  1.182    bouyer pio:		switch (sc->sis_type) {
   3648  1.183    bouyer 		case SIS_TYPE_NOUDMA:
   3649  1.182    bouyer 		case SIS_TYPE_66:
   3650  1.182    bouyer 		case SIS_TYPE_100OLD:
   3651  1.182    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3652  1.182    bouyer 			    SIS_TIM66_ACT_OFF(drive);
   3653  1.182    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3654  1.182    bouyer 			    SIS_TIM66_REC_OFF(drive);
   3655  1.182    bouyer 			break;
   3656  1.182    bouyer 		case SIS_TYPE_100NEW:
   3657  1.182    bouyer 		case SIS_TYPE_133OLD:
   3658  1.182    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   3659  1.182    bouyer 			    SIS_TIM100_ACT_OFF(drive);
   3660  1.182    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   3661  1.182    bouyer 			    SIS_TIM100_REC_OFF(drive);
   3662  1.182    bouyer 			break;
   3663  1.182    bouyer 		default:
   3664  1.192   thorpej 			aprint_error("unknown SiS IDE type %d\n",
   3665  1.182    bouyer 			    sc->sis_type);
   3666  1.182    bouyer 		}
   3667   1.28    bouyer 	}
   3668   1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   3669   1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   3670   1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   3671   1.18  drochner 	if (idedma_ctl != 0) {
   3672   1.18  drochner 		/* Add software bits in status register */
   3673   1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3674  1.175    bouyer 		    IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
   3675  1.175    bouyer 		    idedma_ctl);
   3676   1.18  drochner 	}
   3677   1.18  drochner }
   3678   1.18  drochner 
   3679   1.18  drochner void
   3680   1.41    bouyer acer_chip_map(sc, pa)
   3681   1.41    bouyer 	struct pciide_softc *sc;
   3682   1.18  drochner 	struct pci_attach_args *pa;
   3683   1.41    bouyer {
   3684   1.18  drochner 	struct pciide_channel *cp;
   3685   1.41    bouyer 	int channel;
   3686   1.41    bouyer 	pcireg_t cr, interface;
   3687   1.18  drochner 	bus_size_t cmdsize, ctlsize;
   3688  1.107    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   3689   1.18  drochner 
   3690   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3691   1.18  drochner 		return;
   3692  1.201     enami 
   3693  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   3694   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3695   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3696  1.192   thorpej 	aprint_normal("\n");
   3697   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3698   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3699   1.67    bouyer 	if (sc->sc_dma_ok) {
   3700  1.107    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   3701  1.124    bouyer 		if (rev >= 0x20) {
   3702  1.107    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   3703  1.124    bouyer 			if (rev >= 0xC4)
   3704  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 5;
   3705  1.127   tsutsui 			else if (rev >= 0xC2)
   3706  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 4;
   3707  1.124    bouyer 			else
   3708  1.124    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   3709  1.124    bouyer 		}
   3710   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3711   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3712   1.67    bouyer 	}
   3713   1.41    bouyer 
   3714   1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3715   1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3716   1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   3717   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3718   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3719   1.30    bouyer 
   3720   1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   3721   1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   3722   1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   3723   1.30    bouyer 
   3724   1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   3725   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   3726   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   3727   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   3728   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   3729   1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   3730   1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   3731   1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   3732   1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   3733   1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   3734   1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   3735   1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   3736   1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   3737   1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   3738   1.41    bouyer 	    PCI_CLASS_REG));
   3739   1.41    bouyer 
   3740  1.124    bouyer 	/* From linux: enable "Cable Detection" */
   3741  1.124    bouyer 	if (rev >= 0xC2) {
   3742  1.124    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
   3743  1.127   tsutsui 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
   3744  1.127   tsutsui 		    | ACER_0x4B_CDETECT);
   3745  1.124    bouyer 	}
   3746  1.124    bouyer 
   3747   1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3748   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3749   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3750   1.41    bouyer 			continue;
   3751   1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   3752  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   3753   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3754  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   3755   1.41    bouyer 			continue;
   3756   1.41    bouyer 		}
   3757  1.124    bouyer 		/* newer controllers seems to lack the ACER_CHIDS. Sigh */
   3758   1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3759  1.124    bouyer 		     (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
   3760   1.30    bouyer 	}
   3761   1.30    bouyer }
   3762   1.30    bouyer 
   3763   1.30    bouyer void
   3764   1.30    bouyer acer_setup_channel(chp)
   3765   1.30    bouyer 	struct channel_softc *chp;
   3766   1.30    bouyer {
   3767   1.30    bouyer 	struct ata_drive_datas *drvp;
   3768   1.30    bouyer 	int drive;
   3769   1.30    bouyer 	u_int32_t acer_fifo_udma;
   3770   1.30    bouyer 	u_int32_t idedma_ctl;
   3771   1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3772   1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3773   1.30    bouyer 
   3774   1.30    bouyer 	idedma_ctl = 0;
   3775   1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   3776   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   3777   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3778   1.30    bouyer 	/* setup DMA if needed */
   3779   1.30    bouyer 	pciide_channel_dma_setup(cp);
   3780   1.30    bouyer 
   3781  1.124    bouyer 	if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
   3782  1.124    bouyer 	    DRIVE_UDMA) { /* check 80 pins cable */
   3783  1.124    bouyer 		if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
   3784  1.124    bouyer 		    ACER_0x4A_80PIN(chp->channel)) {
   3785  1.124    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3786  1.124    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3787  1.124    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3788  1.124    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3789  1.124    bouyer 		}
   3790  1.124    bouyer 	}
   3791  1.124    bouyer 
   3792   1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   3793   1.30    bouyer 		drvp = &chp->ch_drive[drive];
   3794   1.30    bouyer 		/* If no drive, skip */
   3795   1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3796   1.30    bouyer 			continue;
   3797   1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   3798   1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   3799   1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3800   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   3801   1.30    bouyer 		/* clear FIFO/DMA mode */
   3802   1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   3803   1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   3804   1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   3805   1.30    bouyer 
   3806   1.30    bouyer 		/* add timing values, setup DMA if needed */
   3807   1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   3808   1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   3809   1.30    bouyer 			acer_fifo_udma |=
   3810   1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   3811   1.30    bouyer 			goto pio;
   3812   1.30    bouyer 		}
   3813   1.30    bouyer 
   3814   1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   3815   1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3816   1.30    bouyer 			/* use Ultra/DMA */
   3817   1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3818   1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   3819   1.30    bouyer 			acer_fifo_udma |=
   3820   1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   3821   1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   3822  1.124    bouyer 			/* XXX disable if one drive < UDMA3 ? */
   3823  1.124    bouyer 			if (drvp->UDMA_mode >= 3) {
   3824  1.124    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3825  1.124    bouyer 				    ACER_0x4B,
   3826  1.124    bouyer 				    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3827  1.124    bouyer 					ACER_0x4B) | ACER_0x4B_UDMA66);
   3828  1.124    bouyer 			}
   3829   1.30    bouyer 		} else {
   3830   1.30    bouyer 			/*
   3831   1.30    bouyer 			 * use Multiword DMA
   3832   1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   3833   1.30    bouyer 			 * so adjust DMA mode if needed
   3834   1.30    bouyer 			 */
   3835   1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3836   1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3837   1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3838   1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3839   1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   3840   1.30    bouyer 			if (drvp->DMA_mode == 0)
   3841   1.30    bouyer 				drvp->PIO_mode = 0;
   3842   1.30    bouyer 		}
   3843   1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3844   1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   3845   1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   3846   1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   3847   1.30    bouyer 	}
   3848   1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   3849   1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   3850   1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   3851   1.30    bouyer 	if (idedma_ctl != 0) {
   3852   1.30    bouyer 		/* Add software bits in status register */
   3853   1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3854  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   3855  1.175    bouyer 		    idedma_ctl);
   3856   1.30    bouyer 	}
   3857   1.30    bouyer }
   3858   1.30    bouyer 
   3859   1.41    bouyer int
   3860   1.41    bouyer acer_pci_intr(arg)
   3861   1.41    bouyer 	void *arg;
   3862   1.41    bouyer {
   3863   1.41    bouyer 	struct pciide_softc *sc = arg;
   3864   1.41    bouyer 	struct pciide_channel *cp;
   3865   1.41    bouyer 	struct channel_softc *wdc_cp;
   3866   1.41    bouyer 	int i, rv, crv;
   3867   1.41    bouyer 	u_int32_t chids;
   3868   1.41    bouyer 
   3869   1.41    bouyer 	rv = 0;
   3870   1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   3871   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3872   1.41    bouyer 		cp = &sc->pciide_channels[i];
   3873   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3874   1.41    bouyer 		/* If a compat channel skip. */
   3875   1.41    bouyer 		if (cp->compat)
   3876   1.41    bouyer 			continue;
   3877   1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   3878   1.41    bouyer 			crv = wdcintr(wdc_cp);
   3879   1.41    bouyer 			if (crv == 0)
   3880   1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3881   1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3882   1.41    bouyer 			else
   3883   1.41    bouyer 				rv = 1;
   3884   1.41    bouyer 		}
   3885   1.41    bouyer 	}
   3886   1.41    bouyer 	return rv;
   3887   1.41    bouyer }
   3888   1.41    bouyer 
   3889   1.67    bouyer void
   3890   1.67    bouyer hpt_chip_map(sc, pa)
   3891  1.111   tsutsui 	struct pciide_softc *sc;
   3892   1.67    bouyer 	struct pci_attach_args *pa;
   3893   1.67    bouyer {
   3894   1.67    bouyer 	struct pciide_channel *cp;
   3895   1.67    bouyer 	int i, compatchan, revision;
   3896   1.67    bouyer 	pcireg_t interface;
   3897   1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   3898   1.67    bouyer 
   3899   1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3900   1.67    bouyer 		return;
   3901  1.201     enami 
   3902   1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3903  1.201     enami 	aprint_normal("%s: Triones/Highpoint ",
   3904  1.201     enami 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3905  1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3906  1.192   thorpej 		aprint_normal("HPT374 IDE Controller\n");
   3907  1.166    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
   3908  1.192   thorpej 		aprint_normal("HPT372 IDE Controller\n");
   3909  1.153    bouyer 	else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
   3910  1.166    bouyer 		if (revision == HPT372_REV)
   3911  1.192   thorpej 			aprint_normal("HPT372 IDE Controller\n");
   3912  1.166    bouyer 		else if (revision == HPT370_REV)
   3913  1.192   thorpej 			aprint_normal("HPT370 IDE Controller\n");
   3914  1.153    bouyer 		else if (revision == HPT370A_REV)
   3915  1.192   thorpej 			aprint_normal("HPT370A IDE Controller\n");
   3916  1.153    bouyer 		else if (revision == HPT366_REV)
   3917  1.192   thorpej 			aprint_normal("HPT366 IDE Controller\n");
   3918  1.153    bouyer 		else
   3919  1.192   thorpej 			aprint_normal("unknown HPT IDE controller rev %d\n",
   3920  1.192   thorpej 			    revision);
   3921  1.153    bouyer 	} else
   3922  1.192   thorpej 		aprint_normal("unknown HPT IDE controller 0x%x\n",
   3923  1.153    bouyer 		    sc->sc_pp->ide_product);
   3924   1.67    bouyer 
   3925   1.67    bouyer 	/*
   3926   1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   3927   1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3928   1.67    bouyer 	 */
   3929   1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3930   1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3931   1.67    bouyer 	} else {
   3932   1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3933   1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3934  1.153    bouyer 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3935  1.166    bouyer 		    (revision == HPT370_REV || revision == HPT370A_REV ||
   3936  1.166    bouyer 		     revision == HPT372_REV)) ||
   3937  1.166    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3938  1.153    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   3939   1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3940   1.67    bouyer 	}
   3941   1.67    bouyer 
   3942  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   3943  1.201     enami 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3944   1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   3945  1.192   thorpej 	aprint_normal("\n");
   3946   1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3947   1.67    bouyer 	    WDC_CAPABILITY_MODE;
   3948   1.67    bouyer 	if (sc->sc_dma_ok) {
   3949   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3950   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3951   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3952   1.67    bouyer 	}
   3953   1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3954   1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3955   1.67    bouyer 
   3956   1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3957   1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3958  1.153    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3959  1.153    bouyer 	    revision == HPT366_REV) {
   3960  1.101    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3961   1.67    bouyer 		/*
   3962   1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3963   1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3964   1.67    bouyer 		 * with the real channel
   3965   1.67    bouyer 		 */
   3966   1.67    bouyer 		if (pa->pa_function == 0) {
   3967   1.67    bouyer 			compatchan = 0;
   3968   1.67    bouyer 		} else if (pa->pa_function == 1) {
   3969   1.67    bouyer 			compatchan = 1;
   3970   1.67    bouyer 		} else {
   3971  1.192   thorpej 			aprint_error("%s: unexpected PCI function %d\n",
   3972   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3973   1.67    bouyer 			return;
   3974   1.67    bouyer 		}
   3975   1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3976   1.67    bouyer 	} else {
   3977   1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3978  1.166    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
   3979  1.166    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   3980  1.166    bouyer 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   3981  1.166    bouyer 		    revision == HPT372_REV))
   3982  1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 6;
   3983  1.153    bouyer 		else
   3984  1.153    bouyer 			sc->sc_wdcdev.UDMA_cap = 5;
   3985   1.67    bouyer 	}
   3986   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3987   1.75    bouyer 		cp = &sc->pciide_channels[i];
   3988   1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3989   1.67    bouyer 			compatchan = i;
   3990   1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3991   1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3992  1.192   thorpej 				aprint_normal(
   3993  1.192   thorpej 				    "%s: %s channel ignored (disabled)\n",
   3994   1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3995  1.200   mycroft 				cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   3996   1.67    bouyer 				continue;
   3997   1.67    bouyer 			}
   3998   1.67    bouyer 		}
   3999   1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   4000   1.67    bouyer 			continue;
   4001  1.200   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4002  1.200   mycroft 		    hpt_pci_intr);
   4003   1.67    bouyer 	}
   4004  1.153    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   4005  1.166    bouyer 	    (revision == HPT370_REV || revision == HPT370A_REV ||
   4006  1.166    bouyer 	     revision == HPT372_REV)) ||
   4007  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   4008  1.153    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
   4009   1.81    bouyer 		/*
   4010  1.153    bouyer 		 * HPT370_REV and highter has a bit to disable interrupts,
   4011  1.153    bouyer 		 * make sure to clear it
   4012   1.81    bouyer 		 */
   4013   1.81    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   4014   1.81    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   4015   1.81    bouyer 		    ~HPT_CSEL_IRQDIS);
   4016   1.81    bouyer 	}
   4017  1.166    bouyer 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
   4018  1.166    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
   4019  1.166    bouyer 	     revision == HPT372_REV ) ||
   4020  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
   4021  1.166    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
   4022  1.153    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
   4023  1.153    bouyer 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
   4024  1.153    bouyer 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
   4025   1.67    bouyer 	return;
   4026   1.67    bouyer }
   4027   1.67    bouyer 
   4028   1.67    bouyer void
   4029   1.67    bouyer hpt_setup_channel(chp)
   4030   1.67    bouyer 	struct channel_softc *chp;
   4031   1.67    bouyer {
   4032  1.111   tsutsui 	struct ata_drive_datas *drvp;
   4033   1.67    bouyer 	int drive;
   4034   1.67    bouyer 	int cable;
   4035   1.67    bouyer 	u_int32_t before, after;
   4036   1.67    bouyer 	u_int32_t idedma_ctl;
   4037   1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4038   1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4039  1.166    bouyer 	int revision =
   4040  1.166    bouyer 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   4041   1.67    bouyer 
   4042   1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   4043   1.67    bouyer 
   4044   1.67    bouyer 	/* setup DMA if needed */
   4045   1.67    bouyer 	pciide_channel_dma_setup(cp);
   4046   1.67    bouyer 
   4047   1.67    bouyer 	idedma_ctl = 0;
   4048   1.67    bouyer 
   4049   1.67    bouyer 	/* Per drive settings */
   4050   1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   4051   1.67    bouyer 		drvp = &chp->ch_drive[drive];
   4052   1.67    bouyer 		/* If no drive, skip */
   4053   1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4054   1.67    bouyer 			continue;
   4055   1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   4056   1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   4057   1.67    bouyer 
   4058  1.111   tsutsui 		/* add timing values, setup DMA if needed */
   4059  1.111   tsutsui 		if (drvp->drive_flags & DRIVE_UDMA) {
   4060  1.101    bouyer 			/* use Ultra/DMA */
   4061  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4062   1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   4063   1.67    bouyer 			    drvp->UDMA_mode > 2)
   4064   1.67    bouyer 				drvp->UDMA_mode = 2;
   4065  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   4066  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   4067  1.166    bouyer 				after = hpt374_udma[drvp->UDMA_mode];
   4068  1.166    bouyer 				break;
   4069  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   4070  1.166    bouyer 				after = hpt372_udma[drvp->UDMA_mode];
   4071  1.166    bouyer 				break;
   4072  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   4073  1.166    bouyer 			default:
   4074  1.166    bouyer 				switch(revision) {
   4075  1.166    bouyer 				case HPT372_REV:
   4076  1.166    bouyer 					after = hpt372_udma[drvp->UDMA_mode];
   4077  1.166    bouyer 					break;
   4078  1.166    bouyer 				case HPT370_REV:
   4079  1.166    bouyer 				case HPT370A_REV:
   4080  1.166    bouyer 					after = hpt370_udma[drvp->UDMA_mode];
   4081  1.166    bouyer 					break;
   4082  1.166    bouyer 				case HPT366_REV:
   4083  1.166    bouyer 				default:
   4084  1.166    bouyer 					after = hpt366_udma[drvp->UDMA_mode];
   4085  1.166    bouyer 					break;
   4086  1.166    bouyer 				}
   4087  1.166    bouyer 			}
   4088  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4089  1.111   tsutsui 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4090  1.111   tsutsui 			/*
   4091  1.111   tsutsui 			 * use Multiword DMA.
   4092  1.111   tsutsui 			 * Timings will be used for both PIO and DMA, so adjust
   4093  1.111   tsutsui 			 * DMA mode if needed
   4094  1.111   tsutsui 			 */
   4095  1.111   tsutsui 			if (drvp->PIO_mode >= 3 &&
   4096  1.111   tsutsui 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   4097  1.111   tsutsui 				drvp->DMA_mode = drvp->PIO_mode - 2;
   4098  1.111   tsutsui 			}
   4099  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   4100  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   4101  1.166    bouyer 				after = hpt374_dma[drvp->DMA_mode];
   4102  1.166    bouyer 				break;
   4103  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   4104  1.166    bouyer 				after = hpt372_dma[drvp->DMA_mode];
   4105  1.166    bouyer 				break;
   4106  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   4107  1.166    bouyer 			default:
   4108  1.166    bouyer 				switch(revision) {
   4109  1.166    bouyer 				case HPT372_REV:
   4110  1.166    bouyer 					after = hpt372_dma[drvp->DMA_mode];
   4111  1.166    bouyer 					break;
   4112  1.166    bouyer 				case HPT370_REV:
   4113  1.166    bouyer 				case HPT370A_REV:
   4114  1.166    bouyer 					after = hpt370_dma[drvp->DMA_mode];
   4115  1.166    bouyer 					break;
   4116  1.166    bouyer 				case HPT366_REV:
   4117  1.166    bouyer 				default:
   4118  1.166    bouyer 					after = hpt366_dma[drvp->DMA_mode];
   4119  1.166    bouyer 					break;
   4120  1.166    bouyer 				}
   4121  1.166    bouyer 			}
   4122  1.111   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4123  1.111   tsutsui 		} else {
   4124   1.67    bouyer 			/* PIO only */
   4125  1.166    bouyer 			switch (sc->sc_pp->ide_product) {
   4126  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT374:
   4127  1.166    bouyer 				after = hpt374_pio[drvp->PIO_mode];
   4128  1.166    bouyer 				break;
   4129  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT372:
   4130  1.166    bouyer 				after = hpt372_pio[drvp->PIO_mode];
   4131  1.166    bouyer 				break;
   4132  1.166    bouyer 			case PCI_PRODUCT_TRIONES_HPT366:
   4133  1.166    bouyer 			default:
   4134  1.166    bouyer 				switch(revision) {
   4135  1.166    bouyer 				case HPT372_REV:
   4136  1.166    bouyer 					after = hpt372_pio[drvp->PIO_mode];
   4137  1.166    bouyer 					break;
   4138  1.166    bouyer 				case HPT370_REV:
   4139  1.166    bouyer 				case HPT370A_REV:
   4140  1.166    bouyer 					after = hpt370_pio[drvp->PIO_mode];
   4141  1.166    bouyer 					break;
   4142  1.166    bouyer 				case HPT366_REV:
   4143  1.166    bouyer 				default:
   4144  1.166    bouyer 					after = hpt366_pio[drvp->PIO_mode];
   4145  1.166    bouyer 					break;
   4146  1.166    bouyer 				}
   4147  1.166    bouyer 			}
   4148   1.67    bouyer 		}
   4149   1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4150  1.111   tsutsui 		    HPT_IDETIM(chp->channel, drive), after);
   4151   1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   4152   1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   4153   1.67    bouyer 		    after, before), DEBUG_PROBE);
   4154   1.67    bouyer 	}
   4155   1.67    bouyer 	if (idedma_ctl != 0) {
   4156   1.67    bouyer 		/* Add software bits in status register */
   4157   1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4158  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4159  1.175    bouyer 		    idedma_ctl);
   4160   1.67    bouyer 	}
   4161   1.67    bouyer }
   4162   1.67    bouyer 
   4163   1.67    bouyer int
   4164   1.67    bouyer hpt_pci_intr(arg)
   4165   1.67    bouyer 	void *arg;
   4166   1.67    bouyer {
   4167   1.67    bouyer 	struct pciide_softc *sc = arg;
   4168   1.67    bouyer 	struct pciide_channel *cp;
   4169   1.67    bouyer 	struct channel_softc *wdc_cp;
   4170   1.67    bouyer 	int rv = 0;
   4171   1.67    bouyer 	int dmastat, i, crv;
   4172   1.67    bouyer 
   4173   1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4174   1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4175   1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4176  1.143    bouyer 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   4177  1.143    bouyer 		    IDEDMA_CTL_INTR)
   4178   1.67    bouyer 			continue;
   4179   1.67    bouyer 		cp = &sc->pciide_channels[i];
   4180   1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   4181   1.67    bouyer 		crv = wdcintr(wdc_cp);
   4182   1.67    bouyer 		if (crv == 0) {
   4183   1.67    bouyer 			printf("%s:%d: bogus intr\n",
   4184   1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4185   1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4186   1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   4187   1.67    bouyer 		} else
   4188   1.67    bouyer 			rv = 1;
   4189   1.67    bouyer 	}
   4190   1.67    bouyer 	return rv;
   4191   1.67    bouyer }
   4192   1.67    bouyer 
   4193   1.67    bouyer 
   4194  1.108    bouyer /* Macros to test product */
   4195   1.87     enami #define PDC_IS_262(sc)							\
   4196   1.87     enami 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   4197   1.87     enami 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   4198  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   4199  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4200  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4201  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4202  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4203  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4204  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4205  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4206  1.108    bouyer #define PDC_IS_265(sc)							\
   4207  1.108    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   4208  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X ||	\
   4209  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4210  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4211  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4212  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4213  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4214  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4215  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4216  1.138    bouyer #define PDC_IS_268(sc)							\
   4217  1.138    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 ||	\
   4218  1.138    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
   4219  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4220  1.165    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4221  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4222  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4223  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4224  1.168    bouyer #define PDC_IS_276(sc)							\
   4225  1.168    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 ||	\
   4226  1.168    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 ||	\
   4227  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
   4228  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
   4229  1.179   thorpej 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
   4230   1.48    bouyer 
   4231   1.30    bouyer void
   4232   1.41    bouyer pdc202xx_chip_map(sc, pa)
   4233  1.111   tsutsui 	struct pciide_softc *sc;
   4234   1.30    bouyer 	struct pci_attach_args *pa;
   4235   1.41    bouyer {
   4236   1.30    bouyer 	struct pciide_channel *cp;
   4237   1.41    bouyer 	int channel;
   4238   1.41    bouyer 	pcireg_t interface, st, mode;
   4239   1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   4240   1.41    bouyer 
   4241  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4242  1.138    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4243  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
   4244  1.138    bouyer 		    st), DEBUG_PROBE);
   4245  1.138    bouyer 	}
   4246   1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   4247   1.41    bouyer 		return;
   4248   1.41    bouyer 
   4249   1.41    bouyer 	/* turn off  RAID mode */
   4250  1.138    bouyer 	if (!PDC_IS_268(sc))
   4251  1.138    bouyer 		st &= ~PDC2xx_STATE_IDERAID;
   4252   1.31    bouyer 
   4253   1.31    bouyer 	/*
   4254   1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   4255   1.41    bouyer 	 * mode. We have to fake interface
   4256   1.31    bouyer 	 */
   4257   1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   4258  1.140    bouyer 	if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
   4259   1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4260   1.41    bouyer 
   4261  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   4262   1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4263   1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   4264  1.192   thorpej 	aprint_normal("\n");
   4265   1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4266   1.41    bouyer 	    WDC_CAPABILITY_MODE;
   4267   1.67    bouyer 	if (sc->sc_dma_ok) {
   4268   1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4269   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4270   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4271   1.67    bouyer 	}
   4272  1.180   thorpej 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
   4273  1.180   thorpej 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
   4274  1.180   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_RAID;
   4275   1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   4276   1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   4277  1.168    bouyer 	if (PDC_IS_276(sc))
   4278  1.168    bouyer 		sc->sc_wdcdev.UDMA_cap = 6;
   4279  1.168    bouyer 	else if (PDC_IS_265(sc))
   4280  1.108    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   4281  1.108    bouyer 	else if (PDC_IS_262(sc))
   4282   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   4283   1.41    bouyer 	else
   4284   1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   4285  1.138    bouyer 	sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
   4286  1.138    bouyer 			pdc20268_setup_channel : pdc202xx_setup_channel;
   4287   1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4288   1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4289   1.41    bouyer 
   4290  1.191  nakayama 	if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||
   4291  1.191  nakayama 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||
   4292  1.191  nakayama 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X) {
   4293  1.191  nakayama 		sc->sc_wdcdev.dma_start = pdc20262_dma_start;
   4294  1.191  nakayama 		sc->sc_wdcdev.dma_finish = pdc20262_dma_finish;
   4295  1.191  nakayama 	}
   4296  1.191  nakayama 
   4297  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4298  1.138    bouyer 		/* setup failsafe defaults */
   4299  1.138    bouyer 		mode = 0;
   4300  1.138    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   4301  1.138    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   4302  1.138    bouyer 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   4303  1.138    bouyer 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   4304  1.138    bouyer 		for (channel = 0;
   4305  1.138    bouyer 		     channel < sc->sc_wdcdev.nchannels;
   4306  1.138    bouyer 		     channel++) {
   4307  1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4308  1.138    bouyer 			    "drive 0 initial timings  0x%x, now 0x%x\n",
   4309  1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4310  1.138    bouyer 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   4311  1.138    bouyer 			    DEBUG_PROBE);
   4312  1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4313  1.138    bouyer 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
   4314  1.138    bouyer 			WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
   4315  1.138    bouyer 			    "drive 1 initial timings  0x%x, now 0x%x\n",
   4316  1.138    bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
   4317  1.138    bouyer 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   4318  1.138    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   4319  1.138    bouyer 			    PDC2xx_TIM(channel, 1), mode);
   4320  1.138    bouyer 		}
   4321  1.138    bouyer 
   4322  1.138    bouyer 		mode = PDC2xx_SCR_DMA;
   4323  1.194    bouyer 		if (PDC_IS_265(sc)) {
   4324  1.194    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC265_SCR_GEN_LAT);
   4325  1.194    bouyer 		} else if (PDC_IS_262(sc)) {
   4326  1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   4327  1.138    bouyer 		} else {
   4328  1.138    bouyer 			/* the BIOS set it up this way */
   4329  1.138    bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   4330  1.138    bouyer 		}
   4331  1.138    bouyer 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   4332  1.138    bouyer 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   4333  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
   4334  1.138    bouyer 		    "now 0x%x\n",
   4335  1.138    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4336  1.138    bouyer 			PDC2xx_SCR),
   4337  1.138    bouyer 		    mode), DEBUG_PROBE);
   4338  1.138    bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4339  1.138    bouyer 		    PDC2xx_SCR, mode);
   4340  1.138    bouyer 
   4341  1.138    bouyer 		/* controller initial state register is OK even without BIOS */
   4342  1.138    bouyer 		/* Set DMA mode to IDE DMA compatibility */
   4343  1.138    bouyer 		mode =
   4344  1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   4345  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
   4346   1.41    bouyer 		    DEBUG_PROBE);
   4347  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   4348  1.138    bouyer 		    mode | 0x1);
   4349  1.138    bouyer 		mode =
   4350  1.138    bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   4351  1.138    bouyer 		WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   4352  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   4353  1.138    bouyer 		    mode | 0x1);
   4354   1.41    bouyer 	}
   4355   1.41    bouyer 
   4356   1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4357   1.41    bouyer 		cp = &sc->pciide_channels[channel];
   4358   1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   4359   1.41    bouyer 			continue;
   4360  1.138    bouyer 		if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
   4361   1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   4362  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   4363   1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4364  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   4365   1.41    bouyer 			continue;
   4366   1.41    bouyer 		}
   4367  1.200   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4368  1.200   mycroft 		    PDC_IS_265(sc) ? pdc20265_pci_intr : pdc202xx_pci_intr);
   4369   1.41    bouyer 	}
   4370  1.138    bouyer 	if (!PDC_IS_268(sc)) {
   4371  1.138    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
   4372  1.138    bouyer 		    "0x%x\n", st), DEBUG_PROBE);
   4373  1.138    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   4374  1.138    bouyer 	}
   4375   1.41    bouyer 	return;
   4376   1.41    bouyer }
   4377   1.41    bouyer 
   4378   1.41    bouyer void
   4379   1.41    bouyer pdc202xx_setup_channel(chp)
   4380   1.41    bouyer 	struct channel_softc *chp;
   4381   1.41    bouyer {
   4382  1.111   tsutsui 	struct ata_drive_datas *drvp;
   4383   1.41    bouyer 	int drive;
   4384   1.48    bouyer 	pcireg_t mode, st;
   4385   1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   4386   1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4387   1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4388   1.48    bouyer 	int channel = chp->channel;
   4389   1.41    bouyer 
   4390   1.41    bouyer 	/* setup DMA if needed */
   4391   1.41    bouyer 	pciide_channel_dma_setup(cp);
   4392   1.30    bouyer 
   4393   1.41    bouyer 	idedma_ctl = 0;
   4394  1.108    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   4395  1.108    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   4396  1.108    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   4397  1.108    bouyer 	    DEBUG_PROBE);
   4398   1.48    bouyer 
   4399   1.48    bouyer 	/* Per channel settings */
   4400   1.48    bouyer 	if (PDC_IS_262(sc)) {
   4401   1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4402   1.48    bouyer 		    PDC262_U66);
   4403   1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   4404  1.141    bouyer 		/* Trim UDMA mode */
   4405   1.69    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   4406   1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4407   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   4408   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4409   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   4410   1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   4411   1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   4412   1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   4413   1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   4414   1.48    bouyer 		}
   4415   1.48    bouyer 		/* Set U66 if needed */
   4416   1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   4417   1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   4418   1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   4419   1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   4420   1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   4421   1.48    bouyer 		else
   4422   1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   4423   1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4424   1.48    bouyer 		    PDC262_U66, scr);
   4425  1.108    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   4426  1.108    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   4427  1.108    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4428  1.108    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   4429   1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4430   1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4431   1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4432   1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4433   1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   4434   1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   4435   1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   4436   1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4437   1.48    bouyer 				atapi = 0;
   4438   1.48    bouyer 			else
   4439   1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   4440   1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4441   1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   4442   1.48    bouyer 		}
   4443   1.48    bouyer 	}
   4444   1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   4445   1.41    bouyer 		drvp = &chp->ch_drive[drive];
   4446   1.41    bouyer 		/* If no drive, skip */
   4447   1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4448   1.41    bouyer 			continue;
   4449   1.48    bouyer 		mode = 0;
   4450   1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4451  1.101    bouyer 			/* use Ultra/DMA */
   4452  1.101    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4453   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4454   1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   4455   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4456   1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   4457   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4458   1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4459   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4460   1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   4461   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4462   1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   4463   1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4464   1.41    bouyer 		} else {
   4465   1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   4466   1.41    bouyer 			    pdc2xx_dma_mb[0]);
   4467   1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   4468   1.41    bouyer 			    pdc2xx_dma_mc[0]);
   4469   1.41    bouyer 		}
   4470   1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   4471   1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   4472   1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   4473   1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   4474   1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   4475   1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   4476   1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   4477   1.48    bouyer 			if (drive == 0)
   4478   1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   4479   1.48    bouyer 		}
   4480   1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   4481   1.41    bouyer 		    "timings 0x%x\n",
   4482   1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   4483   1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   4484   1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   4485   1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   4486   1.41    bouyer 	}
   4487  1.138    bouyer 	if (idedma_ctl != 0) {
   4488  1.138    bouyer 		/* Add software bits in status register */
   4489  1.138    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4490  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4491  1.175    bouyer 		    idedma_ctl);
   4492  1.138    bouyer 	}
   4493  1.138    bouyer }
   4494  1.138    bouyer 
   4495  1.138    bouyer void
   4496  1.138    bouyer pdc20268_setup_channel(chp)
   4497  1.138    bouyer 	struct channel_softc *chp;
   4498  1.138    bouyer {
   4499  1.138    bouyer 	struct ata_drive_datas *drvp;
   4500  1.138    bouyer 	int drive;
   4501  1.138    bouyer 	u_int32_t idedma_ctl;
   4502  1.138    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4503  1.138    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4504  1.138    bouyer 	int u100;
   4505  1.138    bouyer 
   4506  1.138    bouyer 	/* setup DMA if needed */
   4507  1.138    bouyer 	pciide_channel_dma_setup(cp);
   4508  1.138    bouyer 
   4509  1.138    bouyer 	idedma_ctl = 0;
   4510  1.138    bouyer 
   4511  1.138    bouyer 	/* I don't know what this is for, FreeBSD does it ... */
   4512  1.138    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4513  1.195    bouyer 	    IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * chp->channel, 0x0b);
   4514  1.138    bouyer 
   4515  1.138    bouyer 	/*
   4516  1.195    bouyer 	 * cable type detect, from FreeBSD
   4517  1.138    bouyer 	 */
   4518  1.138    bouyer 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4519  1.195    bouyer 	    IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * chp->channel) & 0x04) ?
   4520  1.195    bouyer 	    0 : 1;
   4521  1.138    bouyer 
   4522  1.138    bouyer 	for (drive = 0; drive < 2; drive++) {
   4523  1.138    bouyer 		drvp = &chp->ch_drive[drive];
   4524  1.138    bouyer 		/* If no drive, skip */
   4525  1.138    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   4526  1.138    bouyer 			continue;
   4527  1.138    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   4528  1.138    bouyer 			/* use Ultra/DMA */
   4529  1.138    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   4530  1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4531  1.138    bouyer 			if (drvp->UDMA_mode > 2 && u100 == 0)
   4532  1.138    bouyer 				drvp->UDMA_mode = 2;
   4533  1.138    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   4534  1.138    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4535  1.138    bouyer 		}
   4536  1.138    bouyer 	}
   4537  1.138    bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
   4538   1.41    bouyer 	if (idedma_ctl != 0) {
   4539   1.41    bouyer 		/* Add software bits in status register */
   4540   1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4541  1.175    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   4542  1.175    bouyer 		    idedma_ctl);
   4543   1.30    bouyer 	}
   4544   1.41    bouyer }
   4545   1.41    bouyer 
   4546   1.41    bouyer int
   4547   1.41    bouyer pdc202xx_pci_intr(arg)
   4548   1.41    bouyer 	void *arg;
   4549   1.41    bouyer {
   4550   1.41    bouyer 	struct pciide_softc *sc = arg;
   4551   1.41    bouyer 	struct pciide_channel *cp;
   4552   1.41    bouyer 	struct channel_softc *wdc_cp;
   4553   1.41    bouyer 	int i, rv, crv;
   4554   1.41    bouyer 	u_int32_t scr;
   4555   1.30    bouyer 
   4556   1.41    bouyer 	rv = 0;
   4557   1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   4558   1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4559   1.41    bouyer 		cp = &sc->pciide_channels[i];
   4560   1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   4561   1.41    bouyer 		/* If a compat channel skip. */
   4562   1.41    bouyer 		if (cp->compat)
   4563   1.41    bouyer 			continue;
   4564   1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   4565   1.41    bouyer 			crv = wdcintr(wdc_cp);
   4566   1.41    bouyer 			if (crv == 0)
   4567  1.108    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   4568  1.108    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   4569   1.41    bouyer 			else
   4570   1.41    bouyer 				rv = 1;
   4571   1.41    bouyer 		}
   4572  1.108    bouyer 	}
   4573  1.108    bouyer 	return rv;
   4574  1.108    bouyer }
   4575  1.108    bouyer 
   4576  1.108    bouyer int
   4577  1.108    bouyer pdc20265_pci_intr(arg)
   4578  1.108    bouyer 	void *arg;
   4579  1.108    bouyer {
   4580  1.108    bouyer 	struct pciide_softc *sc = arg;
   4581  1.108    bouyer 	struct pciide_channel *cp;
   4582  1.108    bouyer 	struct channel_softc *wdc_cp;
   4583  1.108    bouyer 	int i, rv, crv;
   4584  1.108    bouyer 	u_int32_t dmastat;
   4585  1.108    bouyer 
   4586  1.108    bouyer 	rv = 0;
   4587  1.108    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4588  1.108    bouyer 		cp = &sc->pciide_channels[i];
   4589  1.108    bouyer 		wdc_cp = &cp->wdc_channel;
   4590  1.108    bouyer 		/* If a compat channel skip. */
   4591  1.108    bouyer 		if (cp->compat)
   4592  1.108    bouyer 			continue;
   4593  1.108    bouyer 		/*
   4594  1.108    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   4595  1.108    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   4596  1.108    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   4597  1.108    bouyer 		 * but we can't do it another way).
   4598  1.108    bouyer 		 */
   4599  1.108    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   4600  1.108    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   4601  1.108    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   4602  1.108    bouyer 			continue;
   4603  1.108    bouyer 		crv = wdcintr(wdc_cp);
   4604  1.108    bouyer 		if (crv == 0)
   4605  1.108    bouyer 			printf("%s:%d: bogus intr\n",
   4606  1.108    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   4607  1.108    bouyer 		else
   4608  1.108    bouyer 			rv = 1;
   4609   1.15    bouyer 	}
   4610   1.41    bouyer 	return rv;
   4611  1.191  nakayama }
   4612  1.191  nakayama 
   4613  1.191  nakayama static void
   4614  1.191  nakayama pdc20262_dma_start(v, channel, drive)
   4615  1.191  nakayama 	void *v;
   4616  1.191  nakayama 	int channel, drive;
   4617  1.191  nakayama {
   4618  1.191  nakayama 	struct pciide_softc *sc = v;
   4619  1.191  nakayama 	struct pciide_dma_maps *dma_maps =
   4620  1.191  nakayama 	    &sc->pciide_channels[channel].dma_maps[drive];
   4621  1.191  nakayama 	int atapi;
   4622  1.191  nakayama 
   4623  1.191  nakayama 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4624  1.191  nakayama 		atapi = (dma_maps->dma_flags & WDC_DMA_READ) ?
   4625  1.191  nakayama 		    PDC262_ATAPI_LBA48_READ : PDC262_ATAPI_LBA48_WRITE;
   4626  1.191  nakayama 		atapi |= dma_maps->dmamap_xfer->dm_mapsize >> 1;
   4627  1.191  nakayama 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4628  1.191  nakayama 		    PDC262_ATAPI(channel), atapi);
   4629  1.191  nakayama 	}
   4630  1.191  nakayama 
   4631  1.191  nakayama 	pciide_dma_start(v, channel, drive);
   4632  1.191  nakayama }
   4633  1.191  nakayama 
   4634  1.191  nakayama int
   4635  1.191  nakayama pdc20262_dma_finish(v, channel, drive, force)
   4636  1.191  nakayama 	void *v;
   4637  1.191  nakayama 	int channel, drive;
   4638  1.191  nakayama 	int force;
   4639  1.191  nakayama {
   4640  1.191  nakayama 	struct pciide_softc *sc = v;
   4641  1.191  nakayama 	struct pciide_dma_maps *dma_maps =
   4642  1.191  nakayama 	    &sc->pciide_channels[channel].dma_maps[drive];
   4643  1.191  nakayama 	struct channel_softc *chp;
   4644  1.191  nakayama 	int atapi, error;
   4645  1.191  nakayama 
   4646  1.191  nakayama 	error = pciide_dma_finish(v, channel, drive, force);
   4647  1.191  nakayama 
   4648  1.191  nakayama 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
   4649  1.191  nakayama 		chp = sc->wdc_chanarray[channel];
   4650  1.191  nakayama 		atapi = 0;
   4651  1.191  nakayama 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   4652  1.191  nakayama 		    chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   4653  1.191  nakayama 			if ((!(chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4654  1.191  nakayama 			    (chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4655  1.191  nakayama 			    !(chp->ch_drive[1].drive_flags & DRIVE_DMA)) &&
   4656  1.191  nakayama 			    (!(chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
   4657  1.191  nakayama 			    (chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4658  1.191  nakayama 			    !(chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   4659  1.191  nakayama 				atapi = PDC262_ATAPI_UDMA;
   4660  1.191  nakayama 		}
   4661  1.191  nakayama 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   4662  1.191  nakayama 		    PDC262_ATAPI(channel), atapi);
   4663  1.191  nakayama 	}
   4664  1.191  nakayama 
   4665  1.191  nakayama 	return error;
   4666   1.59       scw }
   4667   1.59       scw 
   4668   1.59       scw void
   4669   1.59       scw opti_chip_map(sc, pa)
   4670   1.59       scw 	struct pciide_softc *sc;
   4671   1.59       scw 	struct pci_attach_args *pa;
   4672   1.59       scw {
   4673   1.59       scw 	struct pciide_channel *cp;
   4674   1.59       scw 	bus_size_t cmdsize, ctlsize;
   4675   1.59       scw 	pcireg_t interface;
   4676   1.59       scw 	u_int8_t init_ctrl;
   4677   1.59       scw 	int channel;
   4678   1.59       scw 
   4679   1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   4680   1.59       scw 		return;
   4681  1.201     enami 
   4682  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   4683   1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4684  1.120       scw 
   4685  1.120       scw 	/*
   4686  1.120       scw 	 * XXXSCW:
   4687  1.120       scw 	 * There seem to be a couple of buggy revisions/implementations
   4688  1.120       scw 	 * of the OPTi pciide chipset. This kludge seems to fix one of
   4689  1.120       scw 	 * the reported problems (PR/11644) but still fails for the
   4690  1.120       scw 	 * other (PR/13151), although the latter may be due to other
   4691  1.120       scw 	 * issues too...
   4692  1.120       scw 	 */
   4693  1.120       scw 	if (PCI_REVISION(pa->pa_class) <= 0x12) {
   4694  1.192   thorpej 		aprint_normal(" but disabled due to chip rev. <= 0x12");
   4695  1.120       scw 		sc->sc_dma_ok = 0;
   4696  1.152   aymeric 	} else
   4697  1.120       scw 		pciide_mapreg_dma(sc, pa);
   4698  1.152   aymeric 
   4699  1.192   thorpej 	aprint_normal("\n");
   4700   1.59       scw 
   4701  1.152   aymeric 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   4702  1.152   aymeric 		WDC_CAPABILITY_MODE;
   4703   1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   4704   1.59       scw 	if (sc->sc_dma_ok) {
   4705   1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   4706   1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   4707   1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   4708   1.59       scw 	}
   4709   1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   4710   1.59       scw 
   4711   1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4712   1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   4713   1.59       scw 
   4714   1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   4715   1.59       scw 	    OPTI_REG_INIT_CONTROL);
   4716   1.59       scw 
   4717   1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   4718   1.59       scw 
   4719   1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   4720   1.59       scw 		cp = &sc->pciide_channels[channel];
   4721   1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   4722   1.59       scw 			continue;
   4723   1.59       scw 		if (channel == 1 &&
   4724   1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   4725  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   4726   1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   4727  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   4728   1.59       scw 			continue;
   4729   1.59       scw 		}
   4730   1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4731   1.59       scw 		    pciide_pci_intr);
   4732   1.59       scw 	}
   4733   1.59       scw }
   4734   1.59       scw 
   4735   1.59       scw void
   4736   1.59       scw opti_setup_channel(chp)
   4737   1.59       scw 	struct channel_softc *chp;
   4738   1.59       scw {
   4739   1.59       scw 	struct ata_drive_datas *drvp;
   4740   1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4741   1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4742   1.66       scw 	int drive, spd;
   4743   1.59       scw 	int mode[2];
   4744   1.59       scw 	u_int8_t rv, mr;
   4745   1.59       scw 
   4746   1.59       scw 	/*
   4747   1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   4748   1.59       scw 	 * Miscellaneous Register are always zero initially.
   4749   1.59       scw 	 */
   4750   1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   4751   1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   4752   1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   4753   1.59       scw 		OPTI_MISC_INDEX_MASK);
   4754   1.59       scw 
   4755   1.59       scw 	/* Prime the control register before setting timing values */
   4756   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   4757   1.59       scw 
   4758   1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   4759   1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   4760   1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   4761   1.66       scw 
   4762   1.59       scw 	/* setup DMA if needed */
   4763   1.59       scw 	pciide_channel_dma_setup(cp);
   4764   1.59       scw 
   4765   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4766   1.59       scw 		drvp = &chp->ch_drive[drive];
   4767   1.59       scw 		/* If no drive, skip */
   4768   1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   4769   1.59       scw 			mode[drive] = -1;
   4770   1.59       scw 			continue;
   4771   1.59       scw 		}
   4772   1.59       scw 
   4773   1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   4774   1.59       scw 			/*
   4775   1.59       scw 			 * Timings will be used for both PIO and DMA,
   4776   1.59       scw 			 * so adjust DMA mode if needed
   4777   1.59       scw 			 */
   4778   1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   4779   1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   4780   1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   4781   1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   4782   1.59       scw 				    drvp->PIO_mode - 2 : 0;
   4783   1.59       scw 			if (drvp->DMA_mode == 0)
   4784   1.59       scw 				drvp->PIO_mode = 0;
   4785   1.59       scw 
   4786   1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   4787   1.59       scw 		} else
   4788   1.59       scw 			mode[drive] = drvp->PIO_mode;
   4789   1.59       scw 
   4790   1.59       scw 		if (drive && mode[0] >= 0 &&
   4791   1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   4792   1.59       scw 			/*
   4793   1.59       scw 			 * Can't have two drives using different values
   4794   1.59       scw 			 * for `Address Setup Time'.
   4795   1.59       scw 			 * Slow down the faster drive to compensate.
   4796   1.59       scw 			 */
   4797   1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   4798   1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   4799   1.59       scw 
   4800   1.59       scw 			mode[d] = mode[1-d];
   4801   1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   4802   1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   4803  1.152   aymeric 			chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
   4804   1.59       scw 		}
   4805   1.59       scw 	}
   4806   1.59       scw 
   4807   1.59       scw 	for (drive = 0; drive < 2; drive++) {
   4808   1.59       scw 		int m;
   4809   1.59       scw 		if ((m = mode[drive]) < 0)
   4810   1.59       scw 			continue;
   4811   1.59       scw 
   4812   1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   4813   1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   4814   1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   4815   1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   4816   1.59       scw 
   4817   1.59       scw 		/* Set the pulse width and recovery timing parameters */
   4818   1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   4819   1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   4820   1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   4821   1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   4822   1.59       scw 
   4823   1.59       scw 		/* Set the Enhanced Mode register appropriately */
   4824   1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   4825   1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   4826   1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   4827   1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   4828   1.59       scw 	}
   4829   1.59       scw 
   4830   1.59       scw 	/* Finally, enable the timings */
   4831   1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   4832  1.112   tsutsui }
   4833  1.112   tsutsui 
   4834  1.112   tsutsui #define	ACARD_IS_850(sc)						\
   4835  1.112   tsutsui 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   4836  1.112   tsutsui 
   4837  1.112   tsutsui void
   4838  1.112   tsutsui acard_chip_map(sc, pa)
   4839  1.112   tsutsui 	struct pciide_softc *sc;
   4840  1.112   tsutsui 	struct pci_attach_args *pa;
   4841  1.112   tsutsui {
   4842  1.112   tsutsui 	struct pciide_channel *cp;
   4843  1.118    bouyer 	int i;
   4844  1.112   tsutsui 	pcireg_t interface;
   4845  1.112   tsutsui 	bus_size_t cmdsize, ctlsize;
   4846  1.112   tsutsui 
   4847  1.112   tsutsui 	if (pciide_chipen(sc, pa) == 0)
   4848  1.112   tsutsui 		return;
   4849  1.112   tsutsui 
   4850  1.112   tsutsui 	/*
   4851  1.112   tsutsui 	 * when the chip is in native mode it identifies itself as a
   4852  1.112   tsutsui 	 * 'misc mass storage'. Fake interface in this case.
   4853  1.112   tsutsui 	 */
   4854  1.112   tsutsui 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   4855  1.112   tsutsui 		interface = PCI_INTERFACE(pa->pa_class);
   4856  1.112   tsutsui 	} else {
   4857  1.112   tsutsui 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   4858  1.112   tsutsui 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   4859  1.112   tsutsui 	}
   4860  1.112   tsutsui 
   4861  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   4862  1.112   tsutsui 	    sc->sc_wdcdev.sc_dev.dv_xname);
   4863  1.112   tsutsui 	pciide_mapreg_dma(sc, pa);
   4864  1.192   thorpej 	aprint_normal("\n");
   4865  1.112   tsutsui 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   4866  1.112   tsutsui 	    WDC_CAPABILITY_MODE;
   4867  1.112   tsutsui 
   4868  1.112   tsutsui 	if (sc->sc_dma_ok) {
   4869  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   4870  1.112   tsutsui 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   4871  1.112   tsutsui 		sc->sc_wdcdev.irqack = pciide_irqack;
   4872  1.112   tsutsui 	}
   4873  1.112   tsutsui 	sc->sc_wdcdev.PIO_cap = 4;
   4874  1.112   tsutsui 	sc->sc_wdcdev.DMA_cap = 2;
   4875  1.112   tsutsui 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   4876  1.112   tsutsui 
   4877  1.112   tsutsui 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   4878  1.112   tsutsui 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   4879  1.112   tsutsui 	sc->sc_wdcdev.nchannels = 2;
   4880  1.112   tsutsui 
   4881  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   4882  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   4883  1.112   tsutsui 		if (pciide_chansetup(sc, i, interface) == 0)
   4884  1.112   tsutsui 			continue;
   4885  1.200   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   4886  1.200   mycroft 		    pciide_pci_intr);
   4887  1.112   tsutsui 	}
   4888  1.112   tsutsui 	if (!ACARD_IS_850(sc)) {
   4889  1.112   tsutsui 		u_int32_t reg;
   4890  1.112   tsutsui 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   4891  1.112   tsutsui 		reg &= ~ATP860_CTRL_INT;
   4892  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   4893  1.112   tsutsui 	}
   4894  1.112   tsutsui }
   4895  1.112   tsutsui 
   4896  1.112   tsutsui void
   4897  1.112   tsutsui acard_setup_channel(chp)
   4898  1.112   tsutsui 	struct channel_softc *chp;
   4899  1.112   tsutsui {
   4900  1.112   tsutsui 	struct ata_drive_datas *drvp;
   4901  1.112   tsutsui 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   4902  1.112   tsutsui 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   4903  1.112   tsutsui 	int channel = chp->channel;
   4904  1.112   tsutsui 	int drive;
   4905  1.112   tsutsui 	u_int32_t idetime, udma_mode;
   4906  1.112   tsutsui 	u_int32_t idedma_ctl;
   4907  1.112   tsutsui 
   4908  1.112   tsutsui 	/* setup DMA if needed */
   4909  1.112   tsutsui 	pciide_channel_dma_setup(cp);
   4910  1.112   tsutsui 
   4911  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4912  1.112   tsutsui 		idetime = 0;
   4913  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   4914  1.112   tsutsui 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   4915  1.112   tsutsui 	} else {
   4916  1.112   tsutsui 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   4917  1.112   tsutsui 		idetime &= ~ATP860_SETTIME_MASK(channel);
   4918  1.112   tsutsui 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   4919  1.112   tsutsui 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   4920  1.128   tsutsui 
   4921  1.128   tsutsui 		/* check 80 pins cable */
   4922  1.128   tsutsui 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
   4923  1.128   tsutsui 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   4924  1.128   tsutsui 			if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4925  1.128   tsutsui 			    & ATP860_CTRL_80P(chp->channel)) {
   4926  1.128   tsutsui 				if (chp->ch_drive[0].UDMA_mode > 2)
   4927  1.128   tsutsui 					chp->ch_drive[0].UDMA_mode = 2;
   4928  1.128   tsutsui 				if (chp->ch_drive[1].UDMA_mode > 2)
   4929  1.128   tsutsui 					chp->ch_drive[1].UDMA_mode = 2;
   4930  1.128   tsutsui 			}
   4931  1.128   tsutsui 		}
   4932  1.112   tsutsui 	}
   4933  1.112   tsutsui 
   4934  1.112   tsutsui 	idedma_ctl = 0;
   4935  1.112   tsutsui 
   4936  1.112   tsutsui 	/* Per drive settings */
   4937  1.112   tsutsui 	for (drive = 0; drive < 2; drive++) {
   4938  1.112   tsutsui 		drvp = &chp->ch_drive[drive];
   4939  1.112   tsutsui 		/* If no drive, skip */
   4940  1.112   tsutsui 		if ((drvp->drive_flags & DRIVE) == 0)
   4941  1.112   tsutsui 			continue;
   4942  1.112   tsutsui 		/* add timing values, setup DMA if needed */
   4943  1.112   tsutsui 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   4944  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_UDMA)) {
   4945  1.112   tsutsui 			/* use Ultra/DMA */
   4946  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4947  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4948  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4949  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4950  1.112   tsutsui 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   4951  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4952  1.112   tsutsui 			} else {
   4953  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4954  1.112   tsutsui 				    acard_act_udma[drvp->UDMA_mode],
   4955  1.112   tsutsui 				    acard_rec_udma[drvp->UDMA_mode]);
   4956  1.112   tsutsui 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   4957  1.112   tsutsui 				    acard_udma_conf[drvp->UDMA_mode]);
   4958  1.112   tsutsui 			}
   4959  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4960  1.112   tsutsui 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   4961  1.112   tsutsui 		    (drvp->drive_flags & DRIVE_DMA)) {
   4962  1.112   tsutsui 			/* use Multiword DMA */
   4963  1.112   tsutsui 			drvp->drive_flags &= ~DRIVE_UDMA;
   4964  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4965  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4966  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4967  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4968  1.112   tsutsui 			} else {
   4969  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4970  1.112   tsutsui 				    acard_act_dma[drvp->DMA_mode],
   4971  1.112   tsutsui 				    acard_rec_dma[drvp->DMA_mode]);
   4972  1.112   tsutsui 			}
   4973  1.112   tsutsui 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   4974  1.112   tsutsui 		} else {
   4975  1.112   tsutsui 			/* PIO only */
   4976  1.112   tsutsui 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   4977  1.112   tsutsui 			if (ACARD_IS_850(sc)) {
   4978  1.112   tsutsui 				idetime |= ATP850_SETTIME(drive,
   4979  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4980  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4981  1.112   tsutsui 			} else {
   4982  1.112   tsutsui 				idetime |= ATP860_SETTIME(channel, drive,
   4983  1.112   tsutsui 				    acard_act_pio[drvp->PIO_mode],
   4984  1.112   tsutsui 				    acard_rec_pio[drvp->PIO_mode]);
   4985  1.112   tsutsui 			}
   4986  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   4987  1.112   tsutsui 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   4988  1.112   tsutsui 		    | ATP8x0_CTRL_EN(channel));
   4989  1.112   tsutsui 		}
   4990  1.112   tsutsui 	}
   4991  1.112   tsutsui 
   4992  1.112   tsutsui 	if (idedma_ctl != 0) {
   4993  1.112   tsutsui 		/* Add software bits in status register */
   4994  1.112   tsutsui 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   4995  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   4996  1.112   tsutsui 	}
   4997  1.112   tsutsui 
   4998  1.112   tsutsui 	if (ACARD_IS_850(sc)) {
   4999  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   5000  1.112   tsutsui 		    ATP850_IDETIME(channel), idetime);
   5001  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   5002  1.112   tsutsui 	} else {
   5003  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   5004  1.112   tsutsui 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   5005  1.112   tsutsui 	}
   5006  1.112   tsutsui }
   5007  1.112   tsutsui 
   5008  1.112   tsutsui int
   5009  1.112   tsutsui acard_pci_intr(arg)
   5010  1.112   tsutsui 	void *arg;
   5011  1.112   tsutsui {
   5012  1.112   tsutsui 	struct pciide_softc *sc = arg;
   5013  1.112   tsutsui 	struct pciide_channel *cp;
   5014  1.112   tsutsui 	struct channel_softc *wdc_cp;
   5015  1.112   tsutsui 	int rv = 0;
   5016  1.112   tsutsui 	int dmastat, i, crv;
   5017  1.112   tsutsui 
   5018  1.112   tsutsui 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   5019  1.112   tsutsui 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5020  1.112   tsutsui 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   5021  1.112   tsutsui 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   5022  1.112   tsutsui 			continue;
   5023  1.112   tsutsui 		cp = &sc->pciide_channels[i];
   5024  1.112   tsutsui 		wdc_cp = &cp->wdc_channel;
   5025  1.112   tsutsui 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   5026  1.112   tsutsui 			(void)wdcintr(wdc_cp);
   5027  1.112   tsutsui 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5028  1.112   tsutsui 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   5029  1.112   tsutsui 			continue;
   5030  1.112   tsutsui 		}
   5031  1.112   tsutsui 		crv = wdcintr(wdc_cp);
   5032  1.112   tsutsui 		if (crv == 0)
   5033  1.112   tsutsui 			printf("%s:%d: bogus intr\n",
   5034  1.112   tsutsui 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   5035  1.112   tsutsui 		else if (crv == 1)
   5036  1.112   tsutsui 			rv = 1;
   5037  1.112   tsutsui 		else if (rv == 0)
   5038  1.112   tsutsui 			rv = crv;
   5039  1.112   tsutsui 	}
   5040  1.112   tsutsui 	return rv;
   5041  1.146   thorpej }
   5042  1.146   thorpej 
   5043  1.146   thorpej static int
   5044  1.146   thorpej sl82c105_bugchk(struct pci_attach_args *pa)
   5045  1.146   thorpej {
   5046  1.146   thorpej 
   5047  1.146   thorpej 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
   5048  1.146   thorpej 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
   5049  1.146   thorpej 		return (0);
   5050  1.146   thorpej 
   5051  1.146   thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x05)
   5052  1.146   thorpej 		return (1);
   5053  1.146   thorpej 
   5054  1.146   thorpej 	return (0);
   5055  1.146   thorpej }
   5056  1.146   thorpej 
   5057  1.146   thorpej void
   5058  1.146   thorpej sl82c105_chip_map(sc, pa)
   5059  1.146   thorpej 	struct pciide_softc *sc;
   5060  1.146   thorpej 	struct pci_attach_args *pa;
   5061  1.146   thorpej {
   5062  1.146   thorpej 	struct pciide_channel *cp;
   5063  1.146   thorpej 	bus_size_t cmdsize, ctlsize;
   5064  1.146   thorpej 	pcireg_t interface, idecr;
   5065  1.146   thorpej 	int channel;
   5066  1.146   thorpej 
   5067  1.146   thorpej 	if (pciide_chipen(sc, pa) == 0)
   5068  1.146   thorpej 		return;
   5069  1.146   thorpej 
   5070  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   5071  1.146   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5072  1.146   thorpej 
   5073  1.146   thorpej 	/*
   5074  1.146   thorpej 	 * Check to see if we're part of the Winbond 83c553 Southbridge.
   5075  1.146   thorpej 	 * If so, we need to disable DMA on rev. <= 5 of that chip.
   5076  1.146   thorpej 	 */
   5077  1.146   thorpej 	if (pci_find_device(pa, sl82c105_bugchk)) {
   5078  1.192   thorpej 		aprint_normal(" but disabled due to 83c553 rev. <= 0x05");
   5079  1.146   thorpej 		sc->sc_dma_ok = 0;
   5080  1.146   thorpej 	} else
   5081  1.146   thorpej 		pciide_mapreg_dma(sc, pa);
   5082  1.192   thorpej 	aprint_normal("\n");
   5083  1.146   thorpej 
   5084  1.146   thorpej 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
   5085  1.146   thorpej 	    WDC_CAPABILITY_MODE;
   5086  1.146   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   5087  1.146   thorpej 	if (sc->sc_dma_ok) {
   5088  1.146   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   5089  1.146   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   5090  1.146   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   5091  1.146   thorpej 	}
   5092  1.146   thorpej 	sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
   5093  1.146   thorpej 
   5094  1.146   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5095  1.146   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   5096  1.146   thorpej 
   5097  1.146   thorpej 	idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
   5098  1.146   thorpej 
   5099  1.146   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   5100  1.146   thorpej 
   5101  1.146   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5102  1.146   thorpej 		cp = &sc->pciide_channels[channel];
   5103  1.146   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   5104  1.146   thorpej 			continue;
   5105  1.146   thorpej 		if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
   5106  1.146   thorpej 		    (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
   5107  1.192   thorpej 			aprint_normal("%s: %s channel ignored (disabled)\n",
   5108  1.146   thorpej 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   5109  1.200   mycroft 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
   5110  1.146   thorpej 			continue;
   5111  1.146   thorpej 		}
   5112  1.146   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5113  1.146   thorpej 		    pciide_pci_intr);
   5114  1.146   thorpej 	}
   5115  1.146   thorpej }
   5116  1.146   thorpej 
   5117  1.146   thorpej void
   5118  1.146   thorpej sl82c105_setup_channel(chp)
   5119  1.146   thorpej 	struct channel_softc *chp;
   5120  1.146   thorpej {
   5121  1.146   thorpej 	struct ata_drive_datas *drvp;
   5122  1.146   thorpej 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   5123  1.146   thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   5124  1.146   thorpej 	int pxdx_reg, drive;
   5125  1.146   thorpej 	pcireg_t pxdx;
   5126  1.146   thorpej 
   5127  1.146   thorpej 	/* Set up DMA if needed. */
   5128  1.146   thorpej 	pciide_channel_dma_setup(cp);
   5129  1.146   thorpej 
   5130  1.146   thorpej 	for (drive = 0; drive < 2; drive++) {
   5131  1.146   thorpej 		pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
   5132  1.146   thorpej 						: SYMPH_P1D0CR) + (drive * 4);
   5133  1.146   thorpej 
   5134  1.146   thorpej 		pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
   5135  1.146   thorpej 
   5136  1.146   thorpej 		pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
   5137  1.146   thorpej 		pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
   5138  1.146   thorpej 
   5139  1.146   thorpej 		drvp = &chp->ch_drive[drive];
   5140  1.146   thorpej 		/* If no drive, skip. */
   5141  1.146   thorpej 		if ((drvp->drive_flags & DRIVE) == 0) {
   5142  1.146   thorpej 			pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   5143  1.146   thorpej 			continue;
   5144  1.146   thorpej 		}
   5145  1.146   thorpej 
   5146  1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   5147  1.146   thorpej 			/*
   5148  1.146   thorpej 			 * Timings will be used for both PIO and DMA,
   5149  1.146   thorpej 			 * so adjust DMA mode if needed.
   5150  1.146   thorpej 			 */
   5151  1.146   thorpej 			if (drvp->PIO_mode >= 3) {
   5152  1.146   thorpej 				if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
   5153  1.146   thorpej 					drvp->DMA_mode = drvp->PIO_mode - 2;
   5154  1.146   thorpej 				if (drvp->DMA_mode < 1) {
   5155  1.146   thorpej 					/*
   5156  1.146   thorpej 					 * Can't mix both PIO and DMA.
   5157  1.146   thorpej 					 * Disable DMA.
   5158  1.146   thorpej 					 */
   5159  1.146   thorpej 					drvp->drive_flags &= ~DRIVE_DMA;
   5160  1.146   thorpej 				}
   5161  1.146   thorpej 			} else {
   5162  1.146   thorpej 				/*
   5163  1.146   thorpej 				 * Can't mix both PIO and DMA.  Disable
   5164  1.146   thorpej 				 * DMA.
   5165  1.146   thorpej 				 */
   5166  1.146   thorpej 				drvp->drive_flags &= ~DRIVE_DMA;
   5167  1.146   thorpej 			}
   5168  1.146   thorpej 		}
   5169  1.146   thorpej 
   5170  1.146   thorpej 		if (drvp->drive_flags & DRIVE_DMA) {
   5171  1.146   thorpej 			/* Use multi-word DMA. */
   5172  1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
   5173  1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   5174  1.146   thorpej 			pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
   5175  1.146   thorpej 		} else {
   5176  1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
   5177  1.146   thorpej 			    PxDx_CMD_ON_SHIFT;
   5178  1.146   thorpej 			pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
   5179  1.146   thorpej 		}
   5180  1.146   thorpej 
   5181  1.146   thorpej 		/* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
   5182  1.146   thorpej 
   5183  1.146   thorpej 		/* ...and set the mode for this drive. */
   5184  1.146   thorpej 		pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
   5185  1.146   thorpej 	}
   5186  1.149   mycroft }
   5187  1.149   mycroft 
   5188  1.149   mycroft void
   5189  1.149   mycroft serverworks_chip_map(sc, pa)
   5190  1.149   mycroft 	struct pciide_softc *sc;
   5191  1.149   mycroft 	struct pci_attach_args *pa;
   5192  1.149   mycroft {
   5193  1.149   mycroft 	struct pciide_channel *cp;
   5194  1.149   mycroft 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   5195  1.149   mycroft 	pcitag_t pcib_tag;
   5196  1.149   mycroft 	int channel;
   5197  1.149   mycroft 	bus_size_t cmdsize, ctlsize;
   5198  1.149   mycroft 
   5199  1.149   mycroft 	if (pciide_chipen(sc, pa) == 0)
   5200  1.149   mycroft 		return;
   5201  1.149   mycroft 
   5202  1.192   thorpej 	aprint_normal("%s: bus-master DMA support present",
   5203  1.149   mycroft 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5204  1.149   mycroft 	pciide_mapreg_dma(sc, pa);
   5205  1.192   thorpej 	aprint_normal("\n");
   5206  1.149   mycroft 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   5207  1.149   mycroft 	    WDC_CAPABILITY_MODE;
   5208  1.149   mycroft 
   5209  1.149   mycroft 	if (sc->sc_dma_ok) {
   5210  1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   5211  1.149   mycroft 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   5212  1.149   mycroft 		sc->sc_wdcdev.irqack = pciide_irqack;
   5213  1.149   mycroft 	}
   5214  1.149   mycroft 	sc->sc_wdcdev.PIO_cap = 4;
   5215  1.149   mycroft 	sc->sc_wdcdev.DMA_cap = 2;
   5216  1.149   mycroft 	switch (sc->sc_pp->ide_product) {
   5217  1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
   5218  1.149   mycroft 		sc->sc_wdcdev.UDMA_cap = 2;
   5219  1.149   mycroft 		break;
   5220  1.149   mycroft 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
   5221  1.149   mycroft 		if (PCI_REVISION(pa->pa_class) < 0x92)
   5222  1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 4;
   5223  1.149   mycroft 		else
   5224  1.149   mycroft 			sc->sc_wdcdev.UDMA_cap = 5;
   5225  1.181     enami 		break;
   5226  1.181     enami 	case PCI_PRODUCT_SERVERWORKS_CSB6_IDE:
   5227  1.181     enami 		sc->sc_wdcdev.UDMA_cap = 5;
   5228  1.149   mycroft 		break;
   5229  1.149   mycroft 	}
   5230  1.149   mycroft 
   5231  1.149   mycroft 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
   5232  1.149   mycroft 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5233  1.149   mycroft 	sc->sc_wdcdev.nchannels = 2;
   5234  1.149   mycroft 
   5235  1.149   mycroft 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5236  1.149   mycroft 		cp = &sc->pciide_channels[channel];
   5237  1.149   mycroft 		if (pciide_chansetup(sc, channel, interface) == 0)
   5238  1.149   mycroft 			continue;
   5239  1.149   mycroft 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5240  1.149   mycroft 		    serverworks_pci_intr);
   5241  1.149   mycroft 	}
   5242  1.149   mycroft 
   5243  1.149   mycroft 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
   5244  1.149   mycroft 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
   5245  1.149   mycroft 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
   5246  1.149   mycroft }
   5247  1.149   mycroft 
   5248  1.149   mycroft void
   5249  1.149   mycroft serverworks_setup_channel(chp)
   5250  1.149   mycroft 	struct channel_softc *chp;
   5251  1.149   mycroft {
   5252  1.149   mycroft 	struct ata_drive_datas *drvp;
   5253  1.149   mycroft 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   5254  1.149   mycroft 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   5255  1.149   mycroft 	int channel = chp->channel;
   5256  1.149   mycroft 	int drive, unit;
   5257  1.149   mycroft 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
   5258  1.149   mycroft 	u_int32_t idedma_ctl;
   5259  1.149   mycroft 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
   5260  1.149   mycroft 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
   5261  1.149   mycroft 
   5262  1.149   mycroft 	/* setup DMA if needed */
   5263  1.149   mycroft 	pciide_channel_dma_setup(cp);
   5264  1.149   mycroft 
   5265  1.149   mycroft 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
   5266  1.149   mycroft 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
   5267  1.149   mycroft 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
   5268  1.149   mycroft 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
   5269  1.149   mycroft 
   5270  1.149   mycroft 	pio_time &= ~(0xffff << (16 * channel));
   5271  1.149   mycroft 	dma_time &= ~(0xffff << (16 * channel));
   5272  1.149   mycroft 	pio_mode &= ~(0xff << (8 * channel + 16));
   5273  1.149   mycroft 	udma_mode &= ~(0xff << (8 * channel + 16));
   5274  1.149   mycroft 	udma_mode &= ~(3 << (2 * channel));
   5275  1.149   mycroft 
   5276  1.149   mycroft 	idedma_ctl = 0;
   5277  1.149   mycroft 
   5278  1.149   mycroft 	/* Per drive settings */
   5279  1.149   mycroft 	for (drive = 0; drive < 2; drive++) {
   5280  1.149   mycroft 		drvp = &chp->ch_drive[drive];
   5281  1.149   mycroft 		/* If no drive, skip */
   5282  1.149   mycroft 		if ((drvp->drive_flags & DRIVE) == 0)
   5283  1.149   mycroft 			continue;
   5284  1.149   mycroft 		unit = drive + 2 * channel;
   5285  1.149   mycroft 		/* add timing values, setup DMA if needed */
   5286  1.149   mycroft 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
   5287  1.149   mycroft 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
   5288  1.149   mycroft 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   5289  1.149   mycroft 		    (drvp->drive_flags & DRIVE_UDMA)) {
   5290  1.149   mycroft 			/* use Ultra/DMA, check for 80-pin cable */
   5291  1.149   mycroft 			if (drvp->UDMA_mode > 2 &&
   5292  1.149   mycroft 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
   5293  1.149   mycroft 				drvp->UDMA_mode = 2;
   5294  1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5295  1.149   mycroft 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
   5296  1.149   mycroft 			udma_mode |= 1 << unit;
   5297  1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5298  1.149   mycroft 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   5299  1.149   mycroft 		    (drvp->drive_flags & DRIVE_DMA)) {
   5300  1.149   mycroft 			/* use Multiword DMA */
   5301  1.149   mycroft 			drvp->drive_flags &= ~DRIVE_UDMA;
   5302  1.149   mycroft 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
   5303  1.149   mycroft 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   5304  1.149   mycroft 		} else {
   5305  1.149   mycroft 			/* PIO only */
   5306  1.149   mycroft 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   5307  1.149   mycroft 		}
   5308  1.149   mycroft 	}
   5309  1.149   mycroft 
   5310  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
   5311  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
   5312  1.149   mycroft 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
   5313  1.149   mycroft 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
   5314  1.149   mycroft 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
   5315  1.149   mycroft 
   5316  1.149   mycroft 	if (idedma_ctl != 0) {
   5317  1.149   mycroft 		/* Add software bits in status register */
   5318  1.149   mycroft 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5319  1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   5320  1.149   mycroft 	}
   5321  1.149   mycroft }
   5322  1.149   mycroft 
   5323  1.149   mycroft int
   5324  1.149   mycroft serverworks_pci_intr(arg)
   5325  1.149   mycroft 	void *arg;
   5326  1.149   mycroft {
   5327  1.149   mycroft 	struct pciide_softc *sc = arg;
   5328  1.149   mycroft 	struct pciide_channel *cp;
   5329  1.149   mycroft 	struct channel_softc *wdc_cp;
   5330  1.149   mycroft 	int rv = 0;
   5331  1.149   mycroft 	int dmastat, i, crv;
   5332  1.149   mycroft 
   5333  1.149   mycroft 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   5334  1.149   mycroft 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5335  1.149   mycroft 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   5336  1.149   mycroft 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
   5337  1.149   mycroft 		    IDEDMA_CTL_INTR)
   5338  1.149   mycroft 			continue;
   5339  1.149   mycroft 		cp = &sc->pciide_channels[i];
   5340  1.149   mycroft 		wdc_cp = &cp->wdc_channel;
   5341  1.149   mycroft 		crv = wdcintr(wdc_cp);
   5342  1.149   mycroft 		if (crv == 0) {
   5343  1.149   mycroft 			printf("%s:%d: bogus intr\n",
   5344  1.149   mycroft 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   5345  1.149   mycroft 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   5346  1.149   mycroft 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   5347  1.149   mycroft 		} else
   5348  1.149   mycroft 			rv = 1;
   5349  1.149   mycroft 	}
   5350  1.149   mycroft 	return rv;
   5351  1.184   thorpej }
   5352  1.184   thorpej 
   5353  1.184   thorpej void
   5354  1.184   thorpej artisea_chip_map(sc, pa)
   5355  1.184   thorpej 	struct pciide_softc *sc;
   5356  1.184   thorpej 	struct pci_attach_args *pa;
   5357  1.184   thorpej {
   5358  1.184   thorpej 	struct pciide_channel *cp;
   5359  1.184   thorpej 	bus_size_t cmdsize, ctlsize;
   5360  1.184   thorpej 	pcireg_t interface;
   5361  1.184   thorpej 	int channel;
   5362  1.184   thorpej 
   5363  1.184   thorpej 	if (pciide_chipen(sc, pa) == 0)
   5364  1.184   thorpej 		return;
   5365  1.184   thorpej 
   5366  1.198    bouyer 	aprint_normal("%s: bus-master DMA support present",
   5367  1.184   thorpej 	    sc->sc_wdcdev.sc_dev.dv_xname);
   5368  1.184   thorpej #ifndef PCIIDE_I31244_ENABLEDMA
   5369  1.198    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_31244 &&
   5370  1.198    bouyer 	    PCI_REVISION(pa->pa_class) == 0) {
   5371  1.192   thorpej 		aprint_normal(" but disabled due to rev. 0");
   5372  1.184   thorpej 		sc->sc_dma_ok = 0;
   5373  1.184   thorpej 	} else
   5374  1.184   thorpej #endif
   5375  1.184   thorpej 		pciide_mapreg_dma(sc, pa);
   5376  1.192   thorpej 	aprint_normal("\n");
   5377  1.184   thorpej 
   5378  1.184   thorpej 	/*
   5379  1.184   thorpej 	 * XXX Configure LEDs to show activity.
   5380  1.184   thorpej 	 */
   5381  1.184   thorpej 
   5382  1.186   thorpej 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   5383  1.186   thorpej 	    WDC_CAPABILITY_MODE;
   5384  1.184   thorpej 	sc->sc_wdcdev.PIO_cap = 4;
   5385  1.184   thorpej 	if (sc->sc_dma_ok) {
   5386  1.184   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   5387  1.184   thorpej 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   5388  1.184   thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
   5389  1.184   thorpej 		sc->sc_wdcdev.DMA_cap = 2;
   5390  1.184   thorpej 		sc->sc_wdcdev.UDMA_cap = 6;
   5391  1.184   thorpej 	}
   5392  1.184   thorpej 	sc->sc_wdcdev.set_modes = sata_setup_channel;
   5393  1.184   thorpej 
   5394  1.184   thorpej 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   5395  1.184   thorpej 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   5396  1.184   thorpej 
   5397  1.184   thorpej 	interface = PCI_INTERFACE(pa->pa_class);
   5398  1.184   thorpej 
   5399  1.184   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   5400  1.184   thorpej 		cp = &sc->pciide_channels[channel];
   5401  1.184   thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
   5402  1.184   thorpej 			continue;
   5403  1.184   thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   5404  1.184   thorpej 		    pciide_pci_intr);
   5405  1.184   thorpej 	}
   5406    1.1       cgd }
   5407