pciide.c revision 1.208 1 1.208 bouyer /* $NetBSD: pciide.c,v 1.208 2003/10/08 10:58:12 bouyer Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.113 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.151 bouyer * This product includes software developed by Manuel Bouyer.
18 1.207 bouyer * 4. The name of the author may not be used to endorse or promote products
19 1.207 bouyer * derived from this software without specific prior written permission.
20 1.41 bouyer *
21 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.41 bouyer *
32 1.41 bouyer */
33 1.41 bouyer
34 1.1 cgd
35 1.1 cgd /*
36 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
37 1.1 cgd *
38 1.1 cgd * Redistribution and use in source and binary forms, with or without
39 1.1 cgd * modification, are permitted provided that the following conditions
40 1.1 cgd * are met:
41 1.1 cgd * 1. Redistributions of source code must retain the above copyright
42 1.1 cgd * notice, this list of conditions and the following disclaimer.
43 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer in the
45 1.1 cgd * documentation and/or other materials provided with the distribution.
46 1.1 cgd * 3. All advertising materials mentioning features or use of this software
47 1.1 cgd * must display the following acknowledgement:
48 1.1 cgd * This product includes software developed by Christopher G. Demetriou
49 1.1 cgd * for the NetBSD Project.
50 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
51 1.1 cgd * derived from this software without specific prior written permission
52 1.1 cgd *
53 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
54 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
55 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
57 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
58 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
59 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
60 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
61 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
62 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
63 1.1 cgd */
64 1.1 cgd
65 1.1 cgd /*
66 1.1 cgd * PCI IDE controller driver.
67 1.1 cgd *
68 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
69 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
70 1.1 cgd *
71 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
72 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
73 1.2 cgd * 5/16/94" from the PCI SIG.
74 1.1 cgd *
75 1.1 cgd */
76 1.134 lukem
77 1.134 lukem #include <sys/cdefs.h>
78 1.208 bouyer __KERNEL_RCSID(0, "$NetBSD: pciide.c,v 1.208 2003/10/08 10:58:12 bouyer Exp $");
79 1.1 cgd
80 1.36 ross #ifndef WDCDEBUG
81 1.26 bouyer #define WDCDEBUG
82 1.36 ross #endif
83 1.26 bouyer
84 1.9 bouyer #define DEBUG_DMA 0x01
85 1.9 bouyer #define DEBUG_XFERS 0x02
86 1.9 bouyer #define DEBUG_FUNCS 0x08
87 1.9 bouyer #define DEBUG_PROBE 0x10
88 1.9 bouyer #ifdef WDCDEBUG
89 1.26 bouyer int wdcdebug_pciide_mask = 0;
90 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
91 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
92 1.9 bouyer #else
93 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
94 1.9 bouyer #endif
95 1.1 cgd #include <sys/param.h>
96 1.1 cgd #include <sys/systm.h>
97 1.1 cgd #include <sys/device.h>
98 1.9 bouyer #include <sys/malloc.h>
99 1.92 thorpej
100 1.92 thorpej #include <uvm/uvm_extern.h>
101 1.9 bouyer
102 1.49 thorpej #include <machine/endian.h>
103 1.1 cgd
104 1.1 cgd #include <dev/pci/pcireg.h>
105 1.1 cgd #include <dev/pci/pcivar.h>
106 1.9 bouyer #include <dev/pci/pcidevs.h>
107 1.1 cgd #include <dev/pci/pciidereg.h>
108 1.1 cgd #include <dev/pci/pciidevar.h>
109 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
110 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
111 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
113 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
114 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
115 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
116 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
117 1.59 scw #include <dev/pci/pciide_opti_reg.h>
118 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
119 1.112 tsutsui #include <dev/pci/pciide_acard_reg.h>
120 1.146 thorpej #include <dev/pci/pciide_sl82c105_reg.h>
121 1.185 thorpej #include <dev/pci/pciide_i31244_reg.h>
122 1.187 thorpej #include <dev/pci/pciide_sii3112_reg.h>
123 1.61 thorpej #include <dev/pci/cy82c693var.h>
124 1.61 thorpej
125 1.84 bouyer #include "opt_pciide.h"
126 1.84 bouyer
127 1.190 christos static const char dmaerrfmt[] =
128 1.190 christos "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
129 1.190 christos
130 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
131 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
132 1.39 mrg int));
133 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
134 1.39 mrg int, u_int8_t));
135 1.39 mrg
136 1.14 bouyer static __inline u_int8_t
137 1.14 bouyer pciide_pci_read(pc, pa, reg)
138 1.14 bouyer pci_chipset_tag_t pc;
139 1.14 bouyer pcitag_t pa;
140 1.14 bouyer int reg;
141 1.14 bouyer {
142 1.39 mrg
143 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
144 1.39 mrg ((reg & 0x03) * 8) & 0xff);
145 1.14 bouyer }
146 1.14 bouyer
147 1.14 bouyer static __inline void
148 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
149 1.14 bouyer pci_chipset_tag_t pc;
150 1.14 bouyer pcitag_t pa;
151 1.14 bouyer int reg;
152 1.14 bouyer u_int8_t val;
153 1.14 bouyer {
154 1.14 bouyer pcireg_t pcival;
155 1.14 bouyer
156 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
157 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
158 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
159 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
160 1.14 bouyer }
161 1.9 bouyer
162 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
163 1.9 bouyer
164 1.184 thorpej void sata_setup_channel __P((struct channel_softc*));
165 1.184 thorpej
166 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
167 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
168 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
169 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
170 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
171 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
172 1.9 bouyer
173 1.116 fvdl void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
174 1.116 fvdl void amd7x6_setup_channel __P((struct channel_softc*));
175 1.53 bouyer
176 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
177 1.197 bouyer void apollo_sata_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
178 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
179 1.9 bouyer
180 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
181 1.70 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
182 1.70 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
183 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
184 1.41 bouyer struct pciide_softc *, int));
185 1.41 bouyer int cmd_pci_intr __P((void *));
186 1.79 bouyer void cmd646_9_irqack __P((struct channel_softc *));
187 1.161 onoe void cmd680_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
188 1.161 onoe void cmd680_setup_channel __P((struct channel_softc*));
189 1.161 onoe void cmd680_channel_map __P((struct pci_attach_args *,
190 1.161 onoe struct pciide_softc *, int));
191 1.18 drochner
192 1.187 thorpej void cmd3112_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
193 1.187 thorpej void cmd3112_setup_channel __P((struct channel_softc*));
194 1.187 thorpej
195 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
196 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
197 1.18 drochner
198 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
199 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
200 1.182 bouyer void sis96x_setup_channel __P((struct channel_softc*));
201 1.130 tron static int sis_hostbr_match __P(( struct pci_attach_args *));
202 1.182 bouyer static int sis_south_match __P(( struct pci_attach_args *));
203 1.9 bouyer
204 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
205 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
206 1.41 bouyer int acer_pci_intr __P((void *));
207 1.41 bouyer
208 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
209 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
210 1.138 bouyer void pdc20268_setup_channel __P((struct channel_softc*));
211 1.41 bouyer int pdc202xx_pci_intr __P((void *));
212 1.108 bouyer int pdc20265_pci_intr __P((void *));
213 1.191 nakayama static void pdc20262_dma_start __P((void*, int, int));
214 1.191 nakayama static int pdc20262_dma_finish __P((void*, int, int, int));
215 1.30 bouyer
216 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
217 1.59 scw void opti_setup_channel __P((struct channel_softc*));
218 1.59 scw
219 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
220 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
221 1.67 bouyer int hpt_pci_intr __P((void *));
222 1.67 bouyer
223 1.112 tsutsui void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
224 1.112 tsutsui void acard_setup_channel __P((struct channel_softc*));
225 1.112 tsutsui int acard_pci_intr __P((void *));
226 1.112 tsutsui
227 1.149 mycroft void serverworks_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
228 1.149 mycroft void serverworks_setup_channel __P((struct channel_softc*));
229 1.149 mycroft int serverworks_pci_intr __P((void *));
230 1.149 mycroft
231 1.146 thorpej void sl82c105_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
232 1.146 thorpej void sl82c105_setup_channel __P((struct channel_softc*));
233 1.117 matt
234 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
235 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
236 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
237 1.56 bouyer void pciide_dma_start __P((void*, int, int));
238 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
239 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
240 1.9 bouyer
241 1.184 thorpej void artisea_chip_map __P((struct pciide_softc*, struct pci_attach_args *));
242 1.184 thorpej
243 1.9 bouyer struct pciide_product_desc {
244 1.39 mrg u_int32_t ide_product;
245 1.39 mrg int ide_flags;
246 1.39 mrg const char *ide_name;
247 1.41 bouyer /* map and setup chip, probe drives */
248 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
249 1.9 bouyer };
250 1.9 bouyer
251 1.9 bouyer /* Flags for ide_flags */
252 1.91 matt #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
253 1.91 matt #define IDE_16BIT_IOSPACE 0x0002 /* I/O space BARS ignore upper word */
254 1.9 bouyer
255 1.9 bouyer /* Default product description for devices not known from this controller */
256 1.9 bouyer const struct pciide_product_desc default_product_desc = {
257 1.39 mrg 0,
258 1.39 mrg 0,
259 1.39 mrg "Generic PCI IDE controller",
260 1.41 bouyer default_chip_map,
261 1.9 bouyer };
262 1.1 cgd
263 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
264 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
265 1.39 mrg 0,
266 1.39 mrg "Intel 82092AA IDE controller",
267 1.41 bouyer default_chip_map,
268 1.39 mrg },
269 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
270 1.39 mrg 0,
271 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
272 1.41 bouyer piix_chip_map,
273 1.39 mrg },
274 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
275 1.39 mrg 0,
276 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
277 1.41 bouyer piix_chip_map,
278 1.39 mrg },
279 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
280 1.39 mrg 0,
281 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
282 1.41 bouyer piix_chip_map,
283 1.39 mrg },
284 1.85 drochner { PCI_PRODUCT_INTEL_82440MX_IDE,
285 1.85 drochner 0,
286 1.85 drochner "Intel 82440MX IDE controller",
287 1.85 drochner piix_chip_map
288 1.85 drochner },
289 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
290 1.42 bouyer 0,
291 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
292 1.42 bouyer piix_chip_map,
293 1.42 bouyer },
294 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
295 1.42 bouyer 0,
296 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
297 1.42 bouyer piix_chip_map,
298 1.42 bouyer },
299 1.93 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
300 1.93 bouyer 0,
301 1.93 bouyer "Intel 82801BA IDE Controller (ICH2)",
302 1.93 bouyer piix_chip_map,
303 1.93 bouyer },
304 1.106 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
305 1.106 bouyer 0,
306 1.189 kent "Intel 82801BAM IDE Controller (ICH2-M)",
307 1.142 augustss piix_chip_map,
308 1.142 augustss },
309 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_1,
310 1.142 augustss 0,
311 1.189 kent "Intel 82801CA IDE Controller (ICH3)",
312 1.142 augustss piix_chip_map,
313 1.142 augustss },
314 1.142 augustss { PCI_PRODUCT_INTEL_82801CA_IDE_2,
315 1.142 augustss 0,
316 1.189 kent "Intel 82801CA IDE Controller (ICH3)",
317 1.163 bouyer piix_chip_map,
318 1.163 bouyer },
319 1.163 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
320 1.163 bouyer 0,
321 1.163 bouyer "Intel 82801DB IDE Controller (ICH4)",
322 1.106 bouyer piix_chip_map,
323 1.106 bouyer },
324 1.188 kent { PCI_PRODUCT_INTEL_82801DBM_IDE,
325 1.188 kent 0,
326 1.189 kent "Intel 82801DBM IDE Controller (ICH4-M)",
327 1.188 kent piix_chip_map,
328 1.188 kent },
329 1.193 bouyer { PCI_PRODUCT_INTEL_82801EB_IDE,
330 1.193 bouyer 0,
331 1.193 bouyer "Intel 82801EB IDE Controller (ICH5)",
332 1.193 bouyer piix_chip_map,
333 1.193 bouyer },
334 1.184 thorpej { PCI_PRODUCT_INTEL_31244,
335 1.184 thorpej 0,
336 1.184 thorpej "Intel 31244 Serial ATA Controller",
337 1.184 thorpej artisea_chip_map,
338 1.184 thorpej },
339 1.198 bouyer { PCI_PRODUCT_INTEL_82801EB_SATA,
340 1.198 bouyer 0,
341 1.198 bouyer "Intel 82801EB Serial ATA Controller",
342 1.198 bouyer artisea_chip_map,
343 1.198 bouyer },
344 1.39 mrg { 0,
345 1.39 mrg 0,
346 1.39 mrg NULL,
347 1.113 bouyer NULL
348 1.39 mrg }
349 1.9 bouyer };
350 1.39 mrg
351 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
352 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
353 1.53 bouyer 0,
354 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
355 1.116 fvdl amd7x6_chip_map
356 1.116 fvdl },
357 1.116 fvdl { PCI_PRODUCT_AMD_PBC766_IDE,
358 1.116 fvdl 0,
359 1.116 fvdl "Advanced Micro Devices AMD766 IDE Controller",
360 1.116 fvdl amd7x6_chip_map
361 1.53 bouyer },
362 1.145 bouyer { PCI_PRODUCT_AMD_PBC768_IDE,
363 1.145 bouyer 0,
364 1.145 bouyer "Advanced Micro Devices AMD768 IDE Controller",
365 1.145 bouyer amd7x6_chip_map
366 1.145 bouyer },
367 1.155 fvdl { PCI_PRODUCT_AMD_PBC8111_IDE,
368 1.155 fvdl 0,
369 1.155 fvdl "Advanced Micro Devices AMD8111 IDE Controller",
370 1.155 fvdl amd7x6_chip_map
371 1.155 fvdl },
372 1.53 bouyer { 0,
373 1.53 bouyer 0,
374 1.53 bouyer NULL,
375 1.113 bouyer NULL
376 1.53 bouyer }
377 1.53 bouyer };
378 1.53 bouyer
379 1.177 thorpej const struct pciide_product_desc pciide_nvidia_products[] = {
380 1.177 thorpej { PCI_PRODUCT_NVIDIA_NFORCE_ATA100,
381 1.177 thorpej 0,
382 1.177 thorpej "NVIDIA nForce IDE Controller",
383 1.177 thorpej amd7x6_chip_map
384 1.177 thorpej },
385 1.177 thorpej { PCI_PRODUCT_NVIDIA_NFORCE2_ATA133,
386 1.177 thorpej 0,
387 1.177 thorpej "NVIDIA nForce2 IDE Controller",
388 1.177 thorpej amd7x6_chip_map
389 1.177 thorpej },
390 1.177 thorpej { 0,
391 1.177 thorpej 0,
392 1.177 thorpej NULL,
393 1.177 thorpej NULL
394 1.177 thorpej }
395 1.177 thorpej };
396 1.177 thorpej
397 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
398 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
399 1.41 bouyer 0,
400 1.39 mrg "CMD Technology PCI0640",
401 1.41 bouyer cmd_chip_map
402 1.39 mrg },
403 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
404 1.41 bouyer 0,
405 1.39 mrg "CMD Technology PCI0643",
406 1.70 bouyer cmd0643_9_chip_map,
407 1.39 mrg },
408 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
409 1.41 bouyer 0,
410 1.39 mrg "CMD Technology PCI0646",
411 1.70 bouyer cmd0643_9_chip_map,
412 1.70 bouyer },
413 1.70 bouyer { PCI_PRODUCT_CMDTECH_648,
414 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
415 1.70 bouyer "CMD Technology PCI0648",
416 1.70 bouyer cmd0643_9_chip_map,
417 1.70 bouyer },
418 1.70 bouyer { PCI_PRODUCT_CMDTECH_649,
419 1.70 bouyer IDE_PCI_CLASS_OVERRIDE,
420 1.70 bouyer "CMD Technology PCI0649",
421 1.70 bouyer cmd0643_9_chip_map,
422 1.39 mrg },
423 1.161 onoe { PCI_PRODUCT_CMDTECH_680,
424 1.161 onoe IDE_PCI_CLASS_OVERRIDE,
425 1.161 onoe "Silicon Image 0680",
426 1.161 onoe cmd680_chip_map,
427 1.161 onoe },
428 1.187 thorpej { PCI_PRODUCT_CMDTECH_3112,
429 1.187 thorpej IDE_PCI_CLASS_OVERRIDE,
430 1.187 thorpej "Silicon Image SATALink 3112",
431 1.187 thorpej cmd3112_chip_map,
432 1.187 thorpej },
433 1.39 mrg { 0,
434 1.39 mrg 0,
435 1.39 mrg NULL,
436 1.113 bouyer NULL
437 1.39 mrg }
438 1.9 bouyer };
439 1.9 bouyer
440 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
441 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
442 1.39 mrg 0,
443 1.113 bouyer NULL,
444 1.41 bouyer apollo_chip_map,
445 1.39 mrg },
446 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
447 1.39 mrg 0,
448 1.113 bouyer NULL,
449 1.41 bouyer apollo_chip_map,
450 1.39 mrg },
451 1.197 bouyer { PCI_PRODUCT_VIATECH_VT8237_SATA,
452 1.197 bouyer IDE_PCI_CLASS_OVERRIDE,
453 1.197 bouyer "VIA Technologies VT8237 SATA Controller",
454 1.197 bouyer apollo_sata_chip_map,
455 1.197 bouyer },
456 1.39 mrg { 0,
457 1.39 mrg 0,
458 1.39 mrg NULL,
459 1.113 bouyer NULL
460 1.39 mrg }
461 1.18 drochner };
462 1.18 drochner
463 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
464 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
465 1.91 matt IDE_16BIT_IOSPACE,
466 1.64 thorpej "Cypress 82C693 IDE Controller",
467 1.41 bouyer cy693_chip_map,
468 1.39 mrg },
469 1.39 mrg { 0,
470 1.39 mrg 0,
471 1.39 mrg NULL,
472 1.113 bouyer NULL
473 1.39 mrg }
474 1.18 drochner };
475 1.18 drochner
476 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
477 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
478 1.39 mrg 0,
479 1.182 bouyer NULL,
480 1.41 bouyer sis_chip_map,
481 1.39 mrg },
482 1.39 mrg { 0,
483 1.39 mrg 0,
484 1.39 mrg NULL,
485 1.113 bouyer NULL
486 1.39 mrg }
487 1.9 bouyer };
488 1.9 bouyer
489 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
490 1.39 mrg { PCI_PRODUCT_ALI_M5229,
491 1.39 mrg 0,
492 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
493 1.41 bouyer acer_chip_map,
494 1.39 mrg },
495 1.39 mrg { 0,
496 1.39 mrg 0,
497 1.41 bouyer NULL,
498 1.113 bouyer NULL
499 1.41 bouyer }
500 1.41 bouyer };
501 1.41 bouyer
502 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
503 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
504 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
505 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
506 1.41 bouyer pdc202xx_chip_map,
507 1.41 bouyer },
508 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
509 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
510 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
511 1.74 enami pdc202xx_chip_map,
512 1.74 enami },
513 1.74 enami { PCI_PRODUCT_PROMISE_ULTRA100,
514 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
515 1.86 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
516 1.86 enami pdc202xx_chip_map,
517 1.86 enami },
518 1.86 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
519 1.98 mycroft IDE_PCI_CLASS_OVERRIDE,
520 1.74 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
521 1.41 bouyer pdc202xx_chip_map,
522 1.41 bouyer },
523 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2,
524 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
525 1.138 bouyer "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
526 1.138 bouyer pdc202xx_chip_map,
527 1.138 bouyer },
528 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA100TX2v2,
529 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
530 1.138 bouyer "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
531 1.138 bouyer pdc202xx_chip_map,
532 1.138 bouyer },
533 1.138 bouyer { PCI_PRODUCT_PROMISE_ULTRA133,
534 1.138 bouyer IDE_PCI_CLASS_OVERRIDE,
535 1.138 bouyer "Promise Ultra133/ATA Bus Master IDE Accelerator",
536 1.138 bouyer pdc202xx_chip_map,
537 1.138 bouyer },
538 1.165 bouyer { PCI_PRODUCT_PROMISE_ULTRA133TX2,
539 1.165 bouyer IDE_PCI_CLASS_OVERRIDE,
540 1.165 bouyer "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
541 1.165 bouyer pdc202xx_chip_map,
542 1.165 bouyer },
543 1.179 thorpej { PCI_PRODUCT_PROMISE_MBULTRA133,
544 1.179 thorpej IDE_PCI_CLASS_OVERRIDE,
545 1.179 thorpej "Promise Ultra133/ATA Bus Master IDE Accelerator (MB)",
546 1.179 thorpej pdc202xx_chip_map,
547 1.179 thorpej },
548 1.165 bouyer { PCI_PRODUCT_PROMISE_ULTRA133TX2v2,
549 1.165 bouyer IDE_PCI_CLASS_OVERRIDE,
550 1.165 bouyer "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
551 1.176 matt pdc202xx_chip_map,
552 1.176 matt },
553 1.179 thorpej { PCI_PRODUCT_PROMISE_FASTTRAK133LITE,
554 1.179 thorpej IDE_PCI_CLASS_OVERRIDE,
555 1.179 thorpej "Promise Fasttrak133 Lite Bus Master IDE Accelerator",
556 1.179 thorpej pdc202xx_chip_map,
557 1.179 thorpej },
558 1.176 matt { PCI_PRODUCT_PROMISE_SATA150TX2PLUS,
559 1.176 matt IDE_PCI_CLASS_OVERRIDE,
560 1.176 matt "Promise Serial ATA/150 TX2plus Bus Master IDE Accelerator",
561 1.165 bouyer pdc202xx_chip_map,
562 1.165 bouyer },
563 1.41 bouyer { 0,
564 1.39 mrg 0,
565 1.39 mrg NULL,
566 1.113 bouyer NULL
567 1.39 mrg }
568 1.30 bouyer };
569 1.30 bouyer
570 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
571 1.59 scw { PCI_PRODUCT_OPTI_82C621,
572 1.59 scw 0,
573 1.59 scw "OPTi 82c621 PCI IDE controller",
574 1.59 scw opti_chip_map,
575 1.59 scw },
576 1.59 scw { PCI_PRODUCT_OPTI_82C568,
577 1.59 scw 0,
578 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
579 1.59 scw opti_chip_map,
580 1.59 scw },
581 1.59 scw { PCI_PRODUCT_OPTI_82D568,
582 1.59 scw 0,
583 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
584 1.59 scw opti_chip_map,
585 1.59 scw },
586 1.59 scw { 0,
587 1.59 scw 0,
588 1.59 scw NULL,
589 1.113 bouyer NULL
590 1.59 scw }
591 1.59 scw };
592 1.59 scw
593 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
594 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
595 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
596 1.114 bouyer NULL,
597 1.67 bouyer hpt_chip_map,
598 1.67 bouyer },
599 1.166 bouyer { PCI_PRODUCT_TRIONES_HPT372,
600 1.166 bouyer IDE_PCI_CLASS_OVERRIDE,
601 1.166 bouyer NULL,
602 1.166 bouyer hpt_chip_map
603 1.166 bouyer },
604 1.153 bouyer { PCI_PRODUCT_TRIONES_HPT374,
605 1.153 bouyer IDE_PCI_CLASS_OVERRIDE,
606 1.153 bouyer NULL,
607 1.153 bouyer hpt_chip_map
608 1.153 bouyer },
609 1.67 bouyer { 0,
610 1.67 bouyer 0,
611 1.67 bouyer NULL,
612 1.113 bouyer NULL
613 1.67 bouyer }
614 1.67 bouyer };
615 1.67 bouyer
616 1.112 tsutsui const struct pciide_product_desc pciide_acard_products[] = {
617 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP850U,
618 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
619 1.112 tsutsui "Acard ATP850U Ultra33 IDE Controller",
620 1.112 tsutsui acard_chip_map,
621 1.112 tsutsui },
622 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860,
623 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
624 1.112 tsutsui "Acard ATP860 Ultra66 IDE Controller",
625 1.112 tsutsui acard_chip_map,
626 1.112 tsutsui },
627 1.112 tsutsui { PCI_PRODUCT_ACARD_ATP860A,
628 1.112 tsutsui IDE_PCI_CLASS_OVERRIDE,
629 1.112 tsutsui "Acard ATP860-A Ultra66 IDE Controller",
630 1.112 tsutsui acard_chip_map,
631 1.112 tsutsui },
632 1.112 tsutsui { 0,
633 1.112 tsutsui 0,
634 1.112 tsutsui NULL,
635 1.113 bouyer NULL
636 1.112 tsutsui }
637 1.112 tsutsui };
638 1.112 tsutsui
639 1.117 matt const struct pciide_product_desc pciide_serverworks_products[] = {
640 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
641 1.149 mycroft 0,
642 1.149 mycroft "ServerWorks OSB4 IDE Controller",
643 1.149 mycroft serverworks_chip_map,
644 1.149 mycroft },
645 1.149 mycroft { PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
646 1.117 matt 0,
647 1.149 mycroft "ServerWorks CSB5 IDE Controller",
648 1.149 mycroft serverworks_chip_map,
649 1.117 matt },
650 1.181 enami { PCI_PRODUCT_SERVERWORKS_CSB6_IDE,
651 1.181 enami 0,
652 1.181 enami "ServerWorks CSB6 RAID/IDE Controller",
653 1.181 enami serverworks_chip_map,
654 1.181 enami },
655 1.117 matt { 0,
656 1.117 matt 0,
657 1.117 matt NULL,
658 1.117 matt }
659 1.117 matt };
660 1.117 matt
661 1.146 thorpej const struct pciide_product_desc pciide_symphony_products[] = {
662 1.146 thorpej { PCI_PRODUCT_SYMPHONY_82C105,
663 1.146 thorpej 0,
664 1.146 thorpej "Symphony Labs 82C105 IDE controller",
665 1.146 thorpej sl82c105_chip_map,
666 1.146 thorpej },
667 1.146 thorpej { 0,
668 1.146 thorpej 0,
669 1.146 thorpej NULL,
670 1.146 thorpej }
671 1.146 thorpej };
672 1.146 thorpej
673 1.117 matt const struct pciide_product_desc pciide_winbond_products[] = {
674 1.117 matt { PCI_PRODUCT_WINBOND_W83C553F_1,
675 1.117 matt 0,
676 1.117 matt "Winbond W83C553F IDE controller",
677 1.146 thorpej sl82c105_chip_map,
678 1.117 matt },
679 1.117 matt { 0,
680 1.117 matt 0,
681 1.117 matt NULL,
682 1.117 matt }
683 1.117 matt };
684 1.117 matt
685 1.9 bouyer struct pciide_vendor_desc {
686 1.39 mrg u_int32_t ide_vendor;
687 1.39 mrg const struct pciide_product_desc *ide_products;
688 1.9 bouyer };
689 1.9 bouyer
690 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
691 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
692 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
693 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
694 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
695 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
696 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
697 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
698 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
699 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
700 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
701 1.112 tsutsui { PCI_VENDOR_ACARD, pciide_acard_products },
702 1.117 matt { PCI_VENDOR_SERVERWORKS, pciide_serverworks_products },
703 1.146 thorpej { PCI_VENDOR_SYMPHONY, pciide_symphony_products },
704 1.117 matt { PCI_VENDOR_WINBOND, pciide_winbond_products },
705 1.177 thorpej { PCI_VENDOR_NVIDIA, pciide_nvidia_products },
706 1.39 mrg { 0, NULL }
707 1.1 cgd };
708 1.1 cgd
709 1.13 bouyer /* options passed via the 'flags' config keyword */
710 1.132 thorpej #define PCIIDE_OPTIONS_DMA 0x01
711 1.132 thorpej #define PCIIDE_OPTIONS_NODMA 0x02
712 1.13 bouyer
713 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
714 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
715 1.1 cgd
716 1.172 thorpej CFATTACH_DECL(pciide, sizeof(struct pciide_softc),
717 1.173 thorpej pciide_match, pciide_attach, NULL, NULL);
718 1.172 thorpej
719 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
720 1.203 bouyer void pciide_mapregs_compat __P(( struct pci_attach_args *,
721 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
722 1.203 bouyer void pciide_mapregs_native __P((struct pci_attach_args *,
723 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
724 1.41 bouyer int (*pci_intr) __P((void *))));
725 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
726 1.41 bouyer struct pci_attach_args *));
727 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
728 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
729 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
730 1.41 bouyer int (*pci_intr) __P((void *))));
731 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
732 1.200 mycroft struct pciide_channel *, int));
733 1.1 cgd int pciide_compat_intr __P((void *));
734 1.1 cgd int pciide_pci_intr __P((void *));
735 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
736 1.1 cgd
737 1.39 mrg const struct pciide_product_desc *
738 1.9 bouyer pciide_lookup_product(id)
739 1.39 mrg u_int32_t id;
740 1.9 bouyer {
741 1.39 mrg const struct pciide_product_desc *pp;
742 1.39 mrg const struct pciide_vendor_desc *vp;
743 1.9 bouyer
744 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
745 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
746 1.39 mrg break;
747 1.9 bouyer
748 1.39 mrg if ((pp = vp->ide_products) == NULL)
749 1.39 mrg return NULL;
750 1.9 bouyer
751 1.113 bouyer for (; pp->chip_map != NULL; pp++)
752 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
753 1.39 mrg break;
754 1.9 bouyer
755 1.113 bouyer if (pp->chip_map == NULL)
756 1.39 mrg return NULL;
757 1.39 mrg return pp;
758 1.9 bouyer }
759 1.6 cgd
760 1.1 cgd int
761 1.1 cgd pciide_match(parent, match, aux)
762 1.1 cgd struct device *parent;
763 1.1 cgd struct cfdata *match;
764 1.1 cgd void *aux;
765 1.1 cgd {
766 1.1 cgd struct pci_attach_args *pa = aux;
767 1.41 bouyer const struct pciide_product_desc *pp;
768 1.1 cgd
769 1.1 cgd /*
770 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
771 1.1 cgd * If it is, we assume that we can deal with it; it _should_
772 1.1 cgd * work in a standardized way...
773 1.1 cgd */
774 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
775 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
776 1.1 cgd return (1);
777 1.1 cgd }
778 1.1 cgd
779 1.41 bouyer /*
780 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
781 1.41 bouyer * controllers. Let see if we can deal with it anyway.
782 1.41 bouyer */
783 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
784 1.181 enami if (pp != NULL && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
785 1.41 bouyer return (1);
786 1.41 bouyer }
787 1.41 bouyer
788 1.1 cgd return (0);
789 1.1 cgd }
790 1.1 cgd
791 1.1 cgd void
792 1.1 cgd pciide_attach(parent, self, aux)
793 1.1 cgd struct device *parent, *self;
794 1.1 cgd void *aux;
795 1.1 cgd {
796 1.1 cgd struct pci_attach_args *pa = aux;
797 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
798 1.9 bouyer pcitag_t tag = pa->pa_tag;
799 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
800 1.41 bouyer pcireg_t csr;
801 1.1 cgd char devinfo[256];
802 1.57 thorpej const char *displaydev;
803 1.1 cgd
804 1.192 thorpej aprint_naive(": disk controller\n");
805 1.201 enami aprint_normal("\n");
806 1.192 thorpej
807 1.177 thorpej sc->sc_pci_vendor = PCI_VENDOR(pa->pa_id);
808 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
809 1.9 bouyer if (sc->sc_pp == NULL) {
810 1.9 bouyer sc->sc_pp = &default_product_desc;
811 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
812 1.57 thorpej displaydev = devinfo;
813 1.57 thorpej } else
814 1.57 thorpej displaydev = sc->sc_pp->ide_name;
815 1.57 thorpej
816 1.113 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
817 1.113 bouyer if (displaydev)
818 1.201 enami aprint_normal("%s: %s (rev. 0x%02x)\n",
819 1.201 enami sc->sc_wdcdev.sc_dev.dv_xname, displaydev,
820 1.113 bouyer PCI_REVISION(pa->pa_class));
821 1.57 thorpej
822 1.28 bouyer sc->sc_pc = pa->pa_pc;
823 1.28 bouyer sc->sc_tag = pa->pa_tag;
824 1.187 thorpej
825 1.187 thorpej /* Set up DMA defaults; these might be adjusted by chip_map. */
826 1.187 thorpej sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
827 1.187 thorpej sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
828 1.187 thorpej
829 1.41 bouyer #ifdef WDCDEBUG
830 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
831 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
832 1.41 bouyer #endif
833 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
834 1.1 cgd
835 1.16 bouyer if (sc->sc_dma_ok) {
836 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
837 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
838 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
839 1.16 bouyer }
840 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
841 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
842 1.5 cgd }
843 1.5 cgd
844 1.169 bouyer /* tell whether the chip is enabled or not */
845 1.41 bouyer int
846 1.41 bouyer pciide_chipen(sc, pa)
847 1.41 bouyer struct pciide_softc *sc;
848 1.41 bouyer struct pci_attach_args *pa;
849 1.41 bouyer {
850 1.41 bouyer pcireg_t csr;
851 1.201 enami
852 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
853 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
854 1.41 bouyer PCI_COMMAND_STATUS_REG);
855 1.192 thorpej aprint_normal("%s: device disabled (at %s)\n",
856 1.201 enami sc->sc_wdcdev.sc_dev.dv_xname,
857 1.201 enami (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
858 1.201 enami "device" : "bridge");
859 1.41 bouyer return 0;
860 1.41 bouyer }
861 1.41 bouyer return 1;
862 1.41 bouyer }
863 1.41 bouyer
864 1.203 bouyer void
865 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
866 1.5 cgd struct pci_attach_args *pa;
867 1.18 drochner struct pciide_channel *cp;
868 1.18 drochner int compatchan;
869 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
870 1.5 cgd {
871 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
872 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
873 1.5 cgd
874 1.5 cgd cp->compat = 1;
875 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
876 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
877 1.5 cgd
878 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
879 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
880 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
881 1.192 thorpej aprint_error("%s: couldn't map %s channel cmd regs\n",
882 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
883 1.200 mycroft goto bad;
884 1.5 cgd }
885 1.5 cgd
886 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
887 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
888 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
889 1.192 thorpej aprint_error("%s: couldn't map %s channel ctl regs\n",
890 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
891 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
892 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
893 1.200 mycroft goto bad;
894 1.5 cgd }
895 1.5 cgd
896 1.200 mycroft wdc_cp->data32iot = wdc_cp->cmd_iot;
897 1.200 mycroft wdc_cp->data32ioh = wdc_cp->cmd_ioh;
898 1.200 mycroft pciide_map_compat_intr(pa, cp, compatchan);
899 1.203 bouyer return;
900 1.200 mycroft
901 1.200 mycroft bad:
902 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
903 1.203 bouyer return;
904 1.5 cgd }
905 1.5 cgd
906 1.203 bouyer void
907 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
908 1.28 bouyer struct pci_attach_args * pa;
909 1.18 drochner struct pciide_channel *cp;
910 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
911 1.41 bouyer int (*pci_intr) __P((void *));
912 1.9 bouyer {
913 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
914 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
915 1.29 bouyer const char *intrstr;
916 1.29 bouyer pci_intr_handle_t intrhandle;
917 1.9 bouyer
918 1.9 bouyer cp->compat = 0;
919 1.9 bouyer
920 1.29 bouyer if (sc->sc_pci_ih == NULL) {
921 1.99 sommerfe if (pci_intr_map(pa, &intrhandle) != 0) {
922 1.192 thorpej aprint_error("%s: couldn't map native-PCI interrupt\n",
923 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
924 1.200 mycroft goto bad;
925 1.29 bouyer }
926 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
927 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
928 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
929 1.29 bouyer if (sc->sc_pci_ih != NULL) {
930 1.192 thorpej aprint_normal("%s: using %s for native-PCI interrupt\n",
931 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
932 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
933 1.29 bouyer } else {
934 1.192 thorpej aprint_error(
935 1.192 thorpej "%s: couldn't establish native-PCI interrupt",
936 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
937 1.29 bouyer if (intrstr != NULL)
938 1.192 thorpej aprint_normal(" at %s", intrstr);
939 1.192 thorpej aprint_normal("\n");
940 1.200 mycroft goto bad;
941 1.29 bouyer }
942 1.18 drochner }
943 1.29 bouyer cp->ih = sc->sc_pci_ih;
944 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
945 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
946 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
947 1.192 thorpej aprint_error("%s: couldn't map %s channel cmd regs\n",
948 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
949 1.200 mycroft goto bad;
950 1.9 bouyer }
951 1.9 bouyer
952 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
953 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
954 1.105 bouyer &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
955 1.192 thorpej aprint_error("%s: couldn't map %s channel ctl regs\n",
956 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
957 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
958 1.200 mycroft goto bad;
959 1.105 bouyer }
960 1.105 bouyer /*
961 1.105 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
962 1.105 bouyer * register, the control register is at offset 2. Pass the generic
963 1.162 wiz * code a handle for only one byte at the right offset.
964 1.105 bouyer */
965 1.105 bouyer if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
966 1.105 bouyer &wdc_cp->ctl_ioh) != 0) {
967 1.192 thorpej aprint_error("%s: unable to subregion %s channel ctl regs\n",
968 1.105 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
969 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
970 1.105 bouyer bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
971 1.200 mycroft goto bad;
972 1.9 bouyer }
973 1.200 mycroft
974 1.200 mycroft wdc_cp->data32iot = wdc_cp->cmd_iot;
975 1.200 mycroft wdc_cp->data32ioh = wdc_cp->cmd_ioh;
976 1.203 bouyer return;
977 1.200 mycroft
978 1.200 mycroft bad:
979 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
980 1.203 bouyer return;
981 1.9 bouyer }
982 1.9 bouyer
983 1.41 bouyer void
984 1.41 bouyer pciide_mapreg_dma(sc, pa)
985 1.41 bouyer struct pciide_softc *sc;
986 1.41 bouyer struct pci_attach_args *pa;
987 1.41 bouyer {
988 1.63 thorpej pcireg_t maptype;
989 1.89 matt bus_addr_t addr;
990 1.63 thorpej
991 1.41 bouyer /*
992 1.41 bouyer * Map DMA registers
993 1.41 bouyer *
994 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
995 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
996 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
997 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
998 1.41 bouyer * non-zero if the interface supports DMA and the registers
999 1.41 bouyer * could be mapped.
1000 1.41 bouyer *
1001 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
1002 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
1003 1.41 bouyer * XXX space," some controllers (at least the United
1004 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
1005 1.41 bouyer */
1006 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
1007 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
1008 1.63 thorpej
1009 1.63 thorpej switch (maptype) {
1010 1.63 thorpej case PCI_MAPREG_TYPE_IO:
1011 1.89 matt sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
1012 1.89 matt PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
1013 1.89 matt &addr, NULL, NULL) == 0);
1014 1.89 matt if (sc->sc_dma_ok == 0) {
1015 1.192 thorpej aprint_normal(
1016 1.192 thorpej ", but unused (couldn't query registers)");
1017 1.89 matt break;
1018 1.89 matt }
1019 1.91 matt if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
1020 1.91 matt && addr >= 0x10000) {
1021 1.89 matt sc->sc_dma_ok = 0;
1022 1.192 thorpej aprint_normal(
1023 1.192 thorpej ", but unused (registers at unsafe address "
1024 1.132 thorpej "%#lx)", (unsigned long)addr);
1025 1.89 matt break;
1026 1.89 matt }
1027 1.89 matt /* FALLTHROUGH */
1028 1.89 matt
1029 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
1030 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
1031 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
1032 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
1033 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
1034 1.63 thorpej if (sc->sc_dma_ok == 0) {
1035 1.192 thorpej aprint_normal(", but unused (couldn't map registers)");
1036 1.63 thorpej } else {
1037 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
1038 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
1039 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
1040 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
1041 1.63 thorpej }
1042 1.132 thorpej
1043 1.132 thorpej if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1044 1.132 thorpej PCIIDE_OPTIONS_NODMA) {
1045 1.192 thorpej aprint_normal(
1046 1.192 thorpej ", but unused (forced off by config file)");
1047 1.132 thorpej sc->sc_dma_ok = 0;
1048 1.132 thorpej }
1049 1.65 thorpej break;
1050 1.63 thorpej
1051 1.63 thorpej default:
1052 1.63 thorpej sc->sc_dma_ok = 0;
1053 1.192 thorpej aprint_normal(
1054 1.192 thorpej ", but unsupported register maptype (0x%x)", maptype);
1055 1.41 bouyer }
1056 1.41 bouyer }
1057 1.63 thorpej
1058 1.9 bouyer int
1059 1.9 bouyer pciide_compat_intr(arg)
1060 1.9 bouyer void *arg;
1061 1.9 bouyer {
1062 1.19 drochner struct pciide_channel *cp = arg;
1063 1.9 bouyer
1064 1.9 bouyer #ifdef DIAGNOSTIC
1065 1.9 bouyer /* should only be called for a compat channel */
1066 1.9 bouyer if (cp->compat == 0)
1067 1.170 provos panic("pciide compat intr called for non-compat chan %p", cp);
1068 1.9 bouyer #endif
1069 1.19 drochner return (wdcintr(&cp->wdc_channel));
1070 1.9 bouyer }
1071 1.9 bouyer
1072 1.9 bouyer int
1073 1.9 bouyer pciide_pci_intr(arg)
1074 1.9 bouyer void *arg;
1075 1.9 bouyer {
1076 1.9 bouyer struct pciide_softc *sc = arg;
1077 1.9 bouyer struct pciide_channel *cp;
1078 1.9 bouyer struct channel_softc *wdc_cp;
1079 1.9 bouyer int i, rv, crv;
1080 1.9 bouyer
1081 1.9 bouyer rv = 0;
1082 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
1083 1.9 bouyer cp = &sc->pciide_channels[i];
1084 1.18 drochner wdc_cp = &cp->wdc_channel;
1085 1.9 bouyer
1086 1.9 bouyer /* If a compat channel skip. */
1087 1.9 bouyer if (cp->compat)
1088 1.9 bouyer continue;
1089 1.9 bouyer /* if this channel not waiting for intr, skip */
1090 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
1091 1.9 bouyer continue;
1092 1.9 bouyer
1093 1.9 bouyer crv = wdcintr(wdc_cp);
1094 1.9 bouyer if (crv == 0)
1095 1.9 bouyer ; /* leave rv alone */
1096 1.9 bouyer else if (crv == 1)
1097 1.9 bouyer rv = 1; /* claim the intr */
1098 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
1099 1.9 bouyer rv = crv; /* if we've done no better, take it */
1100 1.9 bouyer }
1101 1.9 bouyer return (rv);
1102 1.9 bouyer }
1103 1.9 bouyer
1104 1.28 bouyer void
1105 1.28 bouyer pciide_channel_dma_setup(cp)
1106 1.28 bouyer struct pciide_channel *cp;
1107 1.28 bouyer {
1108 1.28 bouyer int drive;
1109 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1110 1.28 bouyer struct ata_drive_datas *drvp;
1111 1.28 bouyer
1112 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1113 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1114 1.28 bouyer /* If no drive, skip */
1115 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1116 1.28 bouyer continue;
1117 1.28 bouyer /* setup DMA if needed */
1118 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1119 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
1120 1.28 bouyer sc->sc_dma_ok == 0) {
1121 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1122 1.28 bouyer continue;
1123 1.28 bouyer }
1124 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
1125 1.28 bouyer != 0) {
1126 1.28 bouyer /* Abort DMA setup */
1127 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1128 1.28 bouyer continue;
1129 1.28 bouyer }
1130 1.28 bouyer }
1131 1.28 bouyer }
1132 1.28 bouyer
1133 1.18 drochner int
1134 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
1135 1.9 bouyer struct pciide_softc *sc;
1136 1.18 drochner int channel, drive;
1137 1.9 bouyer {
1138 1.18 drochner bus_dma_segment_t seg;
1139 1.18 drochner int error, rseg;
1140 1.18 drochner const bus_size_t dma_table_size =
1141 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
1142 1.18 drochner struct pciide_dma_maps *dma_maps =
1143 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1144 1.18 drochner
1145 1.28 bouyer /* If table was already allocated, just return */
1146 1.28 bouyer if (dma_maps->dma_table)
1147 1.28 bouyer return 0;
1148 1.28 bouyer
1149 1.18 drochner /* Allocate memory for the DMA tables and map it */
1150 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
1151 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
1152 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
1153 1.192 thorpej aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
1154 1.190 christos "allocate", drive, error);
1155 1.18 drochner return error;
1156 1.18 drochner }
1157 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
1158 1.18 drochner dma_table_size,
1159 1.18 drochner (caddr_t *)&dma_maps->dma_table,
1160 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
1161 1.192 thorpej aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
1162 1.190 christos "map", drive, error);
1163 1.18 drochner return error;
1164 1.18 drochner }
1165 1.96 fvdl WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
1166 1.96 fvdl "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
1167 1.96 fvdl (unsigned long)seg.ds_addr), DEBUG_PROBE);
1168 1.18 drochner /* Create and load table DMA map for this disk */
1169 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
1170 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
1171 1.18 drochner &dma_maps->dmamap_table)) != 0) {
1172 1.192 thorpej aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
1173 1.190 christos "create", drive, error);
1174 1.18 drochner return error;
1175 1.18 drochner }
1176 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
1177 1.18 drochner dma_maps->dmamap_table,
1178 1.18 drochner dma_maps->dma_table,
1179 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1180 1.192 thorpej aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
1181 1.190 christos "load", drive, error);
1182 1.18 drochner return error;
1183 1.18 drochner }
1184 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
1185 1.96 fvdl (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
1186 1.96 fvdl DEBUG_PROBE);
1187 1.18 drochner /* Create a xfer DMA map for this drive */
1188 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
1189 1.187 thorpej NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
1190 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
1191 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
1192 1.192 thorpej aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
1193 1.190 christos "create xfer", drive, error);
1194 1.18 drochner return error;
1195 1.18 drochner }
1196 1.18 drochner return 0;
1197 1.9 bouyer }
1198 1.9 bouyer
1199 1.18 drochner int
1200 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
1201 1.18 drochner void *v;
1202 1.18 drochner int channel, drive;
1203 1.18 drochner void *databuf;
1204 1.18 drochner size_t datalen;
1205 1.18 drochner int flags;
1206 1.9 bouyer {
1207 1.18 drochner struct pciide_softc *sc = v;
1208 1.18 drochner int error, seg;
1209 1.18 drochner struct pciide_dma_maps *dma_maps =
1210 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1211 1.18 drochner
1212 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
1213 1.18 drochner dma_maps->dmamap_xfer,
1214 1.122 thorpej databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
1215 1.122 thorpej ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
1216 1.18 drochner if (error) {
1217 1.190 christos printf(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
1218 1.190 christos "load xfer", drive, error);
1219 1.18 drochner return error;
1220 1.18 drochner }
1221 1.9 bouyer
1222 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1223 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
1224 1.18 drochner (flags & WDC_DMA_READ) ?
1225 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1226 1.9 bouyer
1227 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
1228 1.18 drochner #ifdef DIAGNOSTIC
1229 1.18 drochner /* A segment must not cross a 64k boundary */
1230 1.18 drochner {
1231 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
1232 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
1233 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
1234 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
1235 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
1236 1.18 drochner " len 0x%lx not properly aligned\n",
1237 1.18 drochner seg, phys, len);
1238 1.18 drochner panic("pciide_dma: buf align");
1239 1.9 bouyer }
1240 1.9 bouyer }
1241 1.18 drochner #endif
1242 1.18 drochner dma_maps->dma_table[seg].base_addr =
1243 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
1244 1.18 drochner dma_maps->dma_table[seg].byte_count =
1245 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
1246 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
1247 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
1248 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
1249 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
1250 1.18 drochner
1251 1.9 bouyer }
1252 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
1253 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
1254 1.9 bouyer
1255 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
1256 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
1257 1.18 drochner BUS_DMASYNC_PREWRITE);
1258 1.9 bouyer
1259 1.18 drochner /* Maps are ready. Start DMA function */
1260 1.18 drochner #ifdef DIAGNOSTIC
1261 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
1262 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
1263 1.97 pk (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
1264 1.18 drochner panic("pciide_dma_init: table align");
1265 1.18 drochner }
1266 1.18 drochner #endif
1267 1.18 drochner
1268 1.18 drochner /* Clear status bits */
1269 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1270 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
1271 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1272 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
1273 1.18 drochner /* Write table addr */
1274 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
1275 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
1276 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1277 1.18 drochner /* set read/write */
1278 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1279 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1280 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
1281 1.56 bouyer /* remember flags */
1282 1.56 bouyer dma_maps->dma_flags = flags;
1283 1.18 drochner return 0;
1284 1.18 drochner }
1285 1.18 drochner
1286 1.18 drochner void
1287 1.56 bouyer pciide_dma_start(v, channel, drive)
1288 1.18 drochner void *v;
1289 1.56 bouyer int channel, drive;
1290 1.18 drochner {
1291 1.18 drochner struct pciide_softc *sc = v;
1292 1.18 drochner
1293 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
1294 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1295 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1296 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1297 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
1298 1.18 drochner }
1299 1.18 drochner
1300 1.18 drochner int
1301 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
1302 1.18 drochner void *v;
1303 1.18 drochner int channel, drive;
1304 1.56 bouyer int force;
1305 1.18 drochner {
1306 1.18 drochner struct pciide_softc *sc = v;
1307 1.18 drochner u_int8_t status;
1308 1.56 bouyer int error = 0;
1309 1.18 drochner struct pciide_dma_maps *dma_maps =
1310 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1311 1.18 drochner
1312 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1313 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
1314 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
1315 1.18 drochner DEBUG_XFERS);
1316 1.18 drochner
1317 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
1318 1.56 bouyer return WDC_DMAST_NOIRQ;
1319 1.56 bouyer
1320 1.18 drochner /* stop DMA channel */
1321 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1322 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1323 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1324 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1325 1.18 drochner
1326 1.56 bouyer /* Unload the map of the data buffer */
1327 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1328 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1329 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1330 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1331 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1332 1.56 bouyer
1333 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1334 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1335 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1336 1.56 bouyer error |= WDC_DMAST_ERR;
1337 1.18 drochner }
1338 1.18 drochner
1339 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1340 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1341 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1342 1.18 drochner drive, status);
1343 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1344 1.18 drochner }
1345 1.18 drochner
1346 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1347 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1348 1.56 bouyer error |= WDC_DMAST_UNDER;
1349 1.18 drochner }
1350 1.56 bouyer return error;
1351 1.18 drochner }
1352 1.18 drochner
1353 1.67 bouyer void
1354 1.67 bouyer pciide_irqack(chp)
1355 1.67 bouyer struct channel_softc *chp;
1356 1.67 bouyer {
1357 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1358 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1359 1.67 bouyer
1360 1.67 bouyer /* clear status bits in IDE DMA registers */
1361 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1362 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1363 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1364 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1365 1.67 bouyer }
1366 1.67 bouyer
1367 1.41 bouyer /* some common code used by several chip_map */
1368 1.41 bouyer int
1369 1.41 bouyer pciide_chansetup(sc, channel, interface)
1370 1.41 bouyer struct pciide_softc *sc;
1371 1.41 bouyer int channel;
1372 1.41 bouyer pcireg_t interface;
1373 1.41 bouyer {
1374 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1375 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1376 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1377 1.41 bouyer cp->wdc_channel.channel = channel;
1378 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1379 1.41 bouyer cp->wdc_channel.ch_queue =
1380 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1381 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1382 1.192 thorpej aprint_error("%s %s channel: "
1383 1.41 bouyer "can't allocate memory for command queue",
1384 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1385 1.41 bouyer return 0;
1386 1.41 bouyer }
1387 1.192 thorpej aprint_normal("%s: %s channel %s to %s mode\n",
1388 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1389 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1390 1.41 bouyer "configured" : "wired",
1391 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1392 1.41 bouyer "native-PCI" : "compatibility");
1393 1.41 bouyer return 1;
1394 1.41 bouyer }
1395 1.41 bouyer
1396 1.18 drochner /* some common code used by several chip channel_map */
1397 1.18 drochner void
1398 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1399 1.18 drochner struct pci_attach_args *pa;
1400 1.18 drochner struct pciide_channel *cp;
1401 1.41 bouyer pcireg_t interface;
1402 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1403 1.41 bouyer int (*pci_intr) __P((void *));
1404 1.18 drochner {
1405 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1406 1.18 drochner
1407 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1408 1.200 mycroft pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
1409 1.200 mycroft else
1410 1.200 mycroft pciide_mapregs_compat(pa, cp, wdc_cp->channel, cmdsizep,
1411 1.200 mycroft ctlsizep);
1412 1.208 bouyer wdcattach(wdc_cp);
1413 1.18 drochner }
1414 1.18 drochner
1415 1.18 drochner /*
1416 1.200 mycroft * generic code to map the compat intr.
1417 1.18 drochner */
1418 1.18 drochner void
1419 1.200 mycroft pciide_map_compat_intr(pa, cp, compatchan)
1420 1.5 cgd struct pci_attach_args *pa;
1421 1.18 drochner struct pciide_channel *cp;
1422 1.200 mycroft int compatchan;
1423 1.18 drochner {
1424 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1425 1.18 drochner
1426 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1427 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1428 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1429 1.18 drochner if (cp->ih == NULL) {
1430 1.119 simonb #endif
1431 1.192 thorpej aprint_error("%s: no compatibility interrupt for use by %s "
1432 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1433 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
1434 1.119 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
1435 1.18 drochner }
1436 1.119 simonb #endif
1437 1.18 drochner }
1438 1.18 drochner
1439 1.18 drochner void
1440 1.41 bouyer default_chip_map(sc, pa)
1441 1.18 drochner struct pciide_softc *sc;
1442 1.41 bouyer struct pci_attach_args *pa;
1443 1.18 drochner {
1444 1.41 bouyer struct pciide_channel *cp;
1445 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1446 1.41 bouyer pcireg_t csr;
1447 1.41 bouyer int channel, drive;
1448 1.41 bouyer struct ata_drive_datas *drvp;
1449 1.41 bouyer u_int8_t idedma_ctl;
1450 1.41 bouyer bus_size_t cmdsize, ctlsize;
1451 1.41 bouyer char *failreason;
1452 1.41 bouyer
1453 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1454 1.41 bouyer return;
1455 1.41 bouyer
1456 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1457 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
1458 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1459 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1460 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1461 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1462 1.192 thorpej aprint_normal(", but unused (no driver support)");
1463 1.41 bouyer sc->sc_dma_ok = 0;
1464 1.41 bouyer } else {
1465 1.41 bouyer pciide_mapreg_dma(sc, pa);
1466 1.132 thorpej if (sc->sc_dma_ok != 0)
1467 1.192 thorpej aprint_normal(", used without full driver "
1468 1.132 thorpej "support");
1469 1.41 bouyer }
1470 1.41 bouyer } else {
1471 1.192 thorpej aprint_normal("%s: hardware does not support DMA",
1472 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1473 1.41 bouyer sc->sc_dma_ok = 0;
1474 1.41 bouyer }
1475 1.192 thorpej aprint_normal("\n");
1476 1.67 bouyer if (sc->sc_dma_ok) {
1477 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1478 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1479 1.67 bouyer }
1480 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1481 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1482 1.18 drochner
1483 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1484 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1485 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1486 1.41 bouyer
1487 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1488 1.41 bouyer cp = &sc->pciide_channels[channel];
1489 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1490 1.41 bouyer continue;
1491 1.200 mycroft pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1492 1.200 mycroft pciide_pci_intr);
1493 1.200 mycroft if (cp->wdc_channel.ch_flags & WDCF_DISABLED)
1494 1.41 bouyer continue;
1495 1.41 bouyer /*
1496 1.41 bouyer * Check to see if something appears to be there.
1497 1.41 bouyer */
1498 1.41 bouyer failreason = NULL;
1499 1.208 bouyer /*
1500 1.208 bouyer * In native mode, always enable the controller. It's
1501 1.208 bouyer * not possible to have an ISA board using the same address
1502 1.208 bouyer * anyway.
1503 1.208 bouyer */
1504 1.208 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel))
1505 1.208 bouyer goto next;
1506 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1507 1.41 bouyer failreason = "not responding; disabled or no drives?";
1508 1.41 bouyer goto next;
1509 1.41 bouyer }
1510 1.41 bouyer /*
1511 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1512 1.41 bouyer * channel by trying to access the channel again while the
1513 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1514 1.41 bouyer * channel no longer appears to be there, it belongs to
1515 1.41 bouyer * this controller.) YUCK!
1516 1.41 bouyer */
1517 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1518 1.41 bouyer PCI_COMMAND_STATUS_REG);
1519 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1520 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1521 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1522 1.41 bouyer failreason = "other hardware responding at addresses";
1523 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1524 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1525 1.41 bouyer next:
1526 1.41 bouyer if (failreason) {
1527 1.192 thorpej aprint_error("%s: %s channel ignored (%s)\n",
1528 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1529 1.41 bouyer failreason);
1530 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
1531 1.41 bouyer }
1532 1.208 bouyer wdcattach(&cp->wdc_channel);
1533 1.41 bouyer }
1534 1.18 drochner
1535 1.18 drochner if (sc->sc_dma_ok == 0)
1536 1.41 bouyer return;
1537 1.18 drochner
1538 1.18 drochner /* Allocate DMA maps */
1539 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1540 1.18 drochner idedma_ctl = 0;
1541 1.41 bouyer cp = &sc->pciide_channels[channel];
1542 1.18 drochner for (drive = 0; drive < 2; drive++) {
1543 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1544 1.18 drochner /* If no drive, skip */
1545 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1546 1.18 drochner continue;
1547 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1548 1.18 drochner continue;
1549 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1550 1.18 drochner /* Abort DMA setup */
1551 1.192 thorpej aprint_error(
1552 1.192 thorpej "%s:%d:%d: can't allocate DMA maps, "
1553 1.18 drochner "using PIO transfers\n",
1554 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1555 1.18 drochner channel, drive);
1556 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1557 1.18 drochner }
1558 1.192 thorpej aprint_normal("%s:%d:%d: using DMA data transfers\n",
1559 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1560 1.18 drochner channel, drive);
1561 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1562 1.18 drochner }
1563 1.18 drochner if (idedma_ctl != 0) {
1564 1.18 drochner /* Add software bits in status register */
1565 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1566 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1567 1.18 drochner idedma_ctl);
1568 1.18 drochner }
1569 1.18 drochner }
1570 1.18 drochner }
1571 1.18 drochner
1572 1.18 drochner void
1573 1.184 thorpej sata_setup_channel(chp)
1574 1.184 thorpej struct channel_softc *chp;
1575 1.184 thorpej {
1576 1.184 thorpej struct ata_drive_datas *drvp;
1577 1.184 thorpej int drive;
1578 1.184 thorpej u_int32_t idedma_ctl;
1579 1.184 thorpej struct pciide_channel *cp = (struct pciide_channel*)chp;
1580 1.184 thorpej struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
1581 1.184 thorpej
1582 1.184 thorpej /* setup DMA if needed */
1583 1.184 thorpej pciide_channel_dma_setup(cp);
1584 1.184 thorpej
1585 1.184 thorpej idedma_ctl = 0;
1586 1.184 thorpej
1587 1.184 thorpej for (drive = 0; drive < 2; drive++) {
1588 1.184 thorpej drvp = &chp->ch_drive[drive];
1589 1.184 thorpej /* If no drive, skip */
1590 1.184 thorpej if ((drvp->drive_flags & DRIVE) == 0)
1591 1.184 thorpej continue;
1592 1.184 thorpej if (drvp->drive_flags & DRIVE_UDMA) {
1593 1.184 thorpej /* use Ultra/DMA */
1594 1.184 thorpej drvp->drive_flags &= ~DRIVE_DMA;
1595 1.184 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1596 1.184 thorpej } else if (drvp->drive_flags & DRIVE_DMA) {
1597 1.184 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1598 1.184 thorpej }
1599 1.184 thorpej }
1600 1.184 thorpej
1601 1.184 thorpej /*
1602 1.184 thorpej * Nothing to do to setup modes; it is meaningless in S-ATA
1603 1.184 thorpej * (but many S-ATA drives still want to get the SET_FEATURE
1604 1.184 thorpej * command).
1605 1.184 thorpej */
1606 1.184 thorpej if (idedma_ctl != 0) {
1607 1.184 thorpej /* Add software bits in status register */
1608 1.184 thorpej bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1609 1.184 thorpej IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1610 1.184 thorpej idedma_ctl);
1611 1.184 thorpej }
1612 1.184 thorpej }
1613 1.184 thorpej
1614 1.184 thorpej void
1615 1.41 bouyer piix_chip_map(sc, pa)
1616 1.41 bouyer struct pciide_softc *sc;
1617 1.18 drochner struct pci_attach_args *pa;
1618 1.41 bouyer {
1619 1.18 drochner struct pciide_channel *cp;
1620 1.41 bouyer int channel;
1621 1.42 bouyer u_int32_t idetim;
1622 1.42 bouyer bus_size_t cmdsize, ctlsize;
1623 1.18 drochner
1624 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1625 1.18 drochner return;
1626 1.6 cgd
1627 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
1628 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1629 1.41 bouyer pciide_mapreg_dma(sc, pa);
1630 1.192 thorpej aprint_normal("\n");
1631 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1632 1.67 bouyer WDC_CAPABILITY_MODE;
1633 1.41 bouyer if (sc->sc_dma_ok) {
1634 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1635 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1636 1.42 bouyer switch(sc->sc_pp->ide_product) {
1637 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1638 1.85 drochner case PCI_PRODUCT_INTEL_82440MX_IDE:
1639 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1640 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1641 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1642 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1643 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1644 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1645 1.163 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
1646 1.188 kent case PCI_PRODUCT_INTEL_82801DBM_IDE:
1647 1.193 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
1648 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1649 1.41 bouyer }
1650 1.18 drochner }
1651 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1652 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1653 1.93 bouyer switch(sc->sc_pp->ide_product) {
1654 1.93 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1655 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1656 1.102 bouyer break;
1657 1.93 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
1658 1.106 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
1659 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
1660 1.144 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
1661 1.163 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
1662 1.188 kent case PCI_PRODUCT_INTEL_82801DBM_IDE:
1663 1.193 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
1664 1.102 bouyer sc->sc_wdcdev.UDMA_cap = 5;
1665 1.93 bouyer break;
1666 1.93 bouyer default:
1667 1.93 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1668 1.93 bouyer }
1669 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1670 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1671 1.41 bouyer else
1672 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1673 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1674 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1675 1.9 bouyer
1676 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1677 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1678 1.41 bouyer DEBUG_PROBE);
1679 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1680 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1681 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1682 1.41 bouyer DEBUG_PROBE);
1683 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1684 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1685 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1686 1.41 bouyer DEBUG_PROBE);
1687 1.41 bouyer }
1688 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1689 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1690 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1691 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1692 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1693 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1694 1.188 kent sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
1695 1.193 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
1696 1.193 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
1697 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1698 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1699 1.42 bouyer DEBUG_PROBE);
1700 1.42 bouyer }
1701 1.42 bouyer
1702 1.41 bouyer }
1703 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1704 1.9 bouyer
1705 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1706 1.41 bouyer cp = &sc->pciide_channels[channel];
1707 1.41 bouyer /* PIIX is compat-only */
1708 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1709 1.41 bouyer continue;
1710 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1711 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1712 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1713 1.200 mycroft #if 1
1714 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
1715 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1716 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
1717 1.46 mycroft continue;
1718 1.200 mycroft #else
1719 1.200 mycroft pcireg_t interface;
1720 1.200 mycroft
1721 1.200 mycroft idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1722 1.42 bouyer channel);
1723 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1724 1.42 bouyer idetim);
1725 1.200 mycroft interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1726 1.200 mycroft sc->sc_tag, PCI_CLASS_REG));
1727 1.200 mycroft aprint_normal("channel %d idetim=%08x interface=%02x\n",
1728 1.200 mycroft channel, idetim, interface);
1729 1.200 mycroft #endif
1730 1.42 bouyer }
1731 1.200 mycroft /* PIIX are compat-only pciide devices */
1732 1.200 mycroft pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1733 1.41 bouyer }
1734 1.9 bouyer
1735 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1736 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1737 1.41 bouyer DEBUG_PROBE);
1738 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1739 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1740 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1741 1.41 bouyer DEBUG_PROBE);
1742 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1743 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1744 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1745 1.41 bouyer DEBUG_PROBE);
1746 1.41 bouyer }
1747 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1748 1.103 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1749 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1750 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1751 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1752 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1753 1.188 kent sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
1754 1.188 kent sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE) {
1755 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1756 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1757 1.42 bouyer DEBUG_PROBE);
1758 1.42 bouyer }
1759 1.28 bouyer }
1760 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1761 1.28 bouyer }
1762 1.28 bouyer
1763 1.28 bouyer void
1764 1.28 bouyer piix_setup_channel(chp)
1765 1.28 bouyer struct channel_softc *chp;
1766 1.28 bouyer {
1767 1.28 bouyer u_int8_t mode[2], drive;
1768 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1769 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1770 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1771 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1772 1.28 bouyer
1773 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1774 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1775 1.28 bouyer idedma_ctl = 0;
1776 1.28 bouyer
1777 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1778 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1779 1.28 bouyer chp->channel);
1780 1.9 bouyer
1781 1.28 bouyer /* setup DMA */
1782 1.28 bouyer pciide_channel_dma_setup(cp);
1783 1.9 bouyer
1784 1.28 bouyer /*
1785 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1786 1.28 bouyer * different timings for master and slave drives.
1787 1.28 bouyer * We need to find the best combination.
1788 1.28 bouyer */
1789 1.9 bouyer
1790 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1791 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1792 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1793 1.28 bouyer mode[0] = mode[1] =
1794 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1795 1.28 bouyer drvp[0].DMA_mode = mode[0];
1796 1.38 bouyer drvp[1].DMA_mode = mode[1];
1797 1.28 bouyer goto ok;
1798 1.28 bouyer }
1799 1.28 bouyer /*
1800 1.28 bouyer * If only one drive supports DMA, use its mode, and
1801 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1802 1.28 bouyer */
1803 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1804 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1805 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1806 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1807 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1808 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1809 1.28 bouyer goto ok;
1810 1.28 bouyer }
1811 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1812 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1813 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1814 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1815 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1816 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1817 1.28 bouyer goto ok;
1818 1.28 bouyer }
1819 1.28 bouyer /*
1820 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1821 1.28 bouyer * one of them is PIO mode < 2
1822 1.28 bouyer */
1823 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1824 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1825 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1826 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1827 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1828 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1829 1.28 bouyer } else {
1830 1.28 bouyer mode[0] = mode[1] =
1831 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1832 1.38 bouyer drvp[0].PIO_mode = mode[0];
1833 1.38 bouyer drvp[1].PIO_mode = mode[1];
1834 1.28 bouyer }
1835 1.28 bouyer ok: /* The modes are setup */
1836 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1837 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1838 1.9 bouyer idetim |= piix_setup_idetim_timings(
1839 1.28 bouyer mode[drive], 1, chp->channel);
1840 1.28 bouyer goto end;
1841 1.38 bouyer }
1842 1.28 bouyer }
1843 1.28 bouyer /* If we are there, none of the drives are DMA */
1844 1.28 bouyer if (mode[0] >= 2)
1845 1.28 bouyer idetim |= piix_setup_idetim_timings(
1846 1.28 bouyer mode[0], 0, chp->channel);
1847 1.28 bouyer else
1848 1.28 bouyer idetim |= piix_setup_idetim_timings(
1849 1.28 bouyer mode[1], 0, chp->channel);
1850 1.28 bouyer end: /*
1851 1.28 bouyer * timing mode is now set up in the controller. Enable
1852 1.28 bouyer * it per-drive
1853 1.28 bouyer */
1854 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1855 1.28 bouyer /* If no drive, skip */
1856 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1857 1.28 bouyer continue;
1858 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1859 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1860 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1861 1.28 bouyer }
1862 1.28 bouyer if (idedma_ctl != 0) {
1863 1.28 bouyer /* Add software bits in status register */
1864 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1865 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1866 1.28 bouyer idedma_ctl);
1867 1.9 bouyer }
1868 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1869 1.9 bouyer }
1870 1.9 bouyer
1871 1.9 bouyer void
1872 1.41 bouyer piix3_4_setup_channel(chp)
1873 1.41 bouyer struct channel_softc *chp;
1874 1.28 bouyer {
1875 1.28 bouyer struct ata_drive_datas *drvp;
1876 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1877 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1878 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1879 1.28 bouyer int drive;
1880 1.42 bouyer int channel = chp->channel;
1881 1.28 bouyer
1882 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1883 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1884 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1885 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1886 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1887 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1888 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1889 1.200 mycroft idedma_ctl = 0;
1890 1.28 bouyer
1891 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1892 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1893 1.28 bouyer
1894 1.28 bouyer /* setup DMA if needed */
1895 1.28 bouyer pciide_channel_dma_setup(cp);
1896 1.28 bouyer
1897 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1898 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1899 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1900 1.28 bouyer drvp = &chp->ch_drive[drive];
1901 1.28 bouyer /* If no drive, skip */
1902 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1903 1.9 bouyer continue;
1904 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1905 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1906 1.28 bouyer goto pio;
1907 1.28 bouyer
1908 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1909 1.102 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1910 1.106 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1911 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1912 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1913 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1914 1.188 kent sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
1915 1.193 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
1916 1.193 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
1917 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1918 1.102 bouyer }
1919 1.106 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1920 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
1921 1.144 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
1922 1.163 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
1923 1.188 kent sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
1924 1.193 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
1925 1.193 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
1926 1.102 bouyer /* setup Ultra/100 */
1927 1.102 bouyer if (drvp->UDMA_mode > 2 &&
1928 1.102 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1929 1.102 bouyer drvp->UDMA_mode = 2;
1930 1.102 bouyer if (drvp->UDMA_mode > 4) {
1931 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
1932 1.102 bouyer } else {
1933 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
1934 1.102 bouyer if (drvp->UDMA_mode > 2) {
1935 1.102 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
1936 1.102 bouyer drive);
1937 1.102 bouyer } else {
1938 1.102 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
1939 1.102 bouyer drive);
1940 1.102 bouyer }
1941 1.102 bouyer }
1942 1.42 bouyer }
1943 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1944 1.42 bouyer /* setup Ultra/66 */
1945 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1946 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1947 1.42 bouyer drvp->UDMA_mode = 2;
1948 1.42 bouyer if (drvp->UDMA_mode > 2)
1949 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1950 1.42 bouyer else
1951 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1952 1.42 bouyer }
1953 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1954 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1955 1.28 bouyer /* use Ultra/DMA */
1956 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1957 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1958 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1959 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1960 1.28 bouyer } else {
1961 1.28 bouyer /* use Multiword DMA */
1962 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1963 1.9 bouyer if (drive == 0) {
1964 1.9 bouyer idetim |= piix_setup_idetim_timings(
1965 1.42 bouyer drvp->DMA_mode, 1, channel);
1966 1.9 bouyer } else {
1967 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1968 1.42 bouyer drvp->DMA_mode, 1, channel);
1969 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1970 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1971 1.9 bouyer }
1972 1.9 bouyer }
1973 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1974 1.28 bouyer
1975 1.28 bouyer pio: /* use PIO mode */
1976 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1977 1.28 bouyer if (drive == 0) {
1978 1.28 bouyer idetim |= piix_setup_idetim_timings(
1979 1.42 bouyer drvp->PIO_mode, 0, channel);
1980 1.28 bouyer } else {
1981 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1982 1.42 bouyer drvp->PIO_mode, 0, channel);
1983 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1984 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1985 1.9 bouyer }
1986 1.9 bouyer }
1987 1.28 bouyer if (idedma_ctl != 0) {
1988 1.28 bouyer /* Add software bits in status register */
1989 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1990 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1991 1.28 bouyer idedma_ctl);
1992 1.9 bouyer }
1993 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1994 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1995 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1996 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1997 1.9 bouyer }
1998 1.8 drochner
1999 1.28 bouyer
2000 1.9 bouyer /* setup ISP and RTC fields, based on mode */
2001 1.9 bouyer static u_int32_t
2002 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
2003 1.9 bouyer u_int8_t mode;
2004 1.9 bouyer u_int8_t dma;
2005 1.9 bouyer u_int8_t channel;
2006 1.9 bouyer {
2007 1.9 bouyer
2008 1.9 bouyer if (dma)
2009 1.9 bouyer return PIIX_IDETIM_SET(0,
2010 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
2011 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
2012 1.9 bouyer channel);
2013 1.9 bouyer else
2014 1.9 bouyer return PIIX_IDETIM_SET(0,
2015 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
2016 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
2017 1.9 bouyer channel);
2018 1.8 drochner }
2019 1.8 drochner
2020 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
2021 1.9 bouyer static u_int32_t
2022 1.9 bouyer piix_setup_idetim_drvs(drvp)
2023 1.9 bouyer struct ata_drive_datas *drvp;
2024 1.6 cgd {
2025 1.9 bouyer u_int32_t ret = 0;
2026 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
2027 1.9 bouyer u_int8_t channel = chp->channel;
2028 1.9 bouyer u_int8_t drive = drvp->drive;
2029 1.9 bouyer
2030 1.9 bouyer /*
2031 1.9 bouyer * If drive is using UDMA, timings setups are independant
2032 1.9 bouyer * So just check DMA and PIO here.
2033 1.9 bouyer */
2034 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2035 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
2036 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
2037 1.9 bouyer drvp->DMA_mode == 0) {
2038 1.9 bouyer drvp->PIO_mode = 0;
2039 1.9 bouyer return ret;
2040 1.9 bouyer }
2041 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
2042 1.9 bouyer /*
2043 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
2044 1.9 bouyer * too, else use compat timings.
2045 1.9 bouyer */
2046 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
2047 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
2048 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
2049 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
2050 1.9 bouyer drvp->PIO_mode = 0;
2051 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
2052 1.9 bouyer if (drvp->PIO_mode <= 2) {
2053 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
2054 1.9 bouyer channel);
2055 1.9 bouyer return ret;
2056 1.9 bouyer }
2057 1.9 bouyer }
2058 1.6 cgd
2059 1.6 cgd /*
2060 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
2061 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
2062 1.9 bouyer * if PIO mode >= 3.
2063 1.6 cgd */
2064 1.6 cgd
2065 1.9 bouyer if (drvp->PIO_mode < 2)
2066 1.9 bouyer return ret;
2067 1.9 bouyer
2068 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
2069 1.9 bouyer if (drvp->PIO_mode >= 3) {
2070 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
2071 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
2072 1.9 bouyer }
2073 1.9 bouyer return ret;
2074 1.9 bouyer }
2075 1.9 bouyer
2076 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
2077 1.9 bouyer static u_int32_t
2078 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
2079 1.9 bouyer u_int8_t mode;
2080 1.9 bouyer u_int8_t dma;
2081 1.9 bouyer u_int8_t channel;
2082 1.9 bouyer {
2083 1.9 bouyer if (dma)
2084 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
2085 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
2086 1.9 bouyer else
2087 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
2088 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
2089 1.53 bouyer }
2090 1.53 bouyer
2091 1.53 bouyer void
2092 1.116 fvdl amd7x6_chip_map(sc, pa)
2093 1.53 bouyer struct pciide_softc *sc;
2094 1.53 bouyer struct pci_attach_args *pa;
2095 1.53 bouyer {
2096 1.53 bouyer struct pciide_channel *cp;
2097 1.77 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2098 1.77 bouyer int channel;
2099 1.53 bouyer pcireg_t chanenable;
2100 1.53 bouyer bus_size_t cmdsize, ctlsize;
2101 1.53 bouyer
2102 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
2103 1.53 bouyer return;
2104 1.201 enami
2105 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
2106 1.77 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2107 1.77 bouyer pciide_mapreg_dma(sc, pa);
2108 1.192 thorpej aprint_normal("\n");
2109 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2110 1.67 bouyer WDC_CAPABILITY_MODE;
2111 1.67 bouyer if (sc->sc_dma_ok) {
2112 1.77 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2113 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2114 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2115 1.67 bouyer }
2116 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
2117 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
2118 1.116 fvdl
2119 1.177 thorpej switch (sc->sc_pci_vendor) {
2120 1.177 thorpej case PCI_VENDOR_AMD:
2121 1.177 thorpej switch (sc->sc_pp->ide_product) {
2122 1.177 thorpej case PCI_PRODUCT_AMD_PBC766_IDE:
2123 1.177 thorpej case PCI_PRODUCT_AMD_PBC768_IDE:
2124 1.177 thorpej case PCI_PRODUCT_AMD_PBC8111_IDE:
2125 1.177 thorpej sc->sc_wdcdev.UDMA_cap = 5;
2126 1.177 thorpej break;
2127 1.177 thorpej default:
2128 1.177 thorpej sc->sc_wdcdev.UDMA_cap = 4;
2129 1.177 thorpej }
2130 1.177 thorpej sc->sc_amd_regbase = AMD7X6_AMD_REGBASE;
2131 1.177 thorpej break;
2132 1.177 thorpej
2133 1.177 thorpej case PCI_VENDOR_NVIDIA:
2134 1.177 thorpej switch (sc->sc_pp->ide_product) {
2135 1.177 thorpej case PCI_PRODUCT_NVIDIA_NFORCE_ATA100:
2136 1.177 thorpej sc->sc_wdcdev.UDMA_cap = 5;
2137 1.177 thorpej break;
2138 1.177 thorpej case PCI_PRODUCT_NVIDIA_NFORCE2_ATA133:
2139 1.178 thorpej sc->sc_wdcdev.UDMA_cap = 6;
2140 1.177 thorpej break;
2141 1.177 thorpej }
2142 1.177 thorpej sc->sc_amd_regbase = AMD7X6_NVIDIA_REGBASE;
2143 1.145 bouyer break;
2144 1.177 thorpej
2145 1.145 bouyer default:
2146 1.177 thorpej panic("amd7x6_chip_map: unknown vendor");
2147 1.145 bouyer }
2148 1.116 fvdl sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
2149 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2150 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2151 1.177 thorpej chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag,
2152 1.177 thorpej AMD7X6_CHANSTATUS_EN(sc));
2153 1.53 bouyer
2154 1.116 fvdl WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
2155 1.53 bouyer DEBUG_PROBE);
2156 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2157 1.53 bouyer cp = &sc->pciide_channels[channel];
2158 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2159 1.53 bouyer continue;
2160 1.53 bouyer
2161 1.116 fvdl if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
2162 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
2163 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2164 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
2165 1.53 bouyer continue;
2166 1.53 bouyer }
2167 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2168 1.53 bouyer pciide_pci_intr);
2169 1.53 bouyer }
2170 1.177 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN(sc),
2171 1.53 bouyer chanenable);
2172 1.53 bouyer return;
2173 1.53 bouyer }
2174 1.53 bouyer
2175 1.53 bouyer void
2176 1.116 fvdl amd7x6_setup_channel(chp)
2177 1.53 bouyer struct channel_softc *chp;
2178 1.53 bouyer {
2179 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
2180 1.53 bouyer u_int8_t idedma_ctl;
2181 1.53 bouyer int mode, drive;
2182 1.53 bouyer struct ata_drive_datas *drvp;
2183 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2184 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2185 1.80 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2186 1.78 bouyer int rev = PCI_REVISION(
2187 1.78 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2188 1.80 bouyer #endif
2189 1.53 bouyer
2190 1.53 bouyer idedma_ctl = 0;
2191 1.177 thorpej datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc));
2192 1.177 thorpej udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc));
2193 1.116 fvdl datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
2194 1.116 fvdl udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
2195 1.53 bouyer
2196 1.53 bouyer /* setup DMA if needed */
2197 1.53 bouyer pciide_channel_dma_setup(cp);
2198 1.53 bouyer
2199 1.53 bouyer for (drive = 0; drive < 2; drive++) {
2200 1.53 bouyer drvp = &chp->ch_drive[drive];
2201 1.53 bouyer /* If no drive, skip */
2202 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2203 1.53 bouyer continue;
2204 1.53 bouyer /* add timing values, setup DMA if needed */
2205 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2206 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2207 1.53 bouyer mode = drvp->PIO_mode;
2208 1.53 bouyer goto pio;
2209 1.53 bouyer }
2210 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2211 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2212 1.53 bouyer /* use Ultra/DMA */
2213 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2214 1.116 fvdl udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
2215 1.116 fvdl AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
2216 1.116 fvdl AMD7X6_UDMA_TIME(chp->channel, drive,
2217 1.116 fvdl amd7x6_udma_tim[drvp->UDMA_mode]);
2218 1.53 bouyer /* can use PIO timings, MW DMA unused */
2219 1.53 bouyer mode = drvp->PIO_mode;
2220 1.53 bouyer } else {
2221 1.78 bouyer /* use Multiword DMA, but only if revision is OK */
2222 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2223 1.78 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
2224 1.78 bouyer /*
2225 1.78 bouyer * The workaround doesn't seem to be necessary
2226 1.78 bouyer * with all drives, so it can be disabled by
2227 1.78 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
2228 1.78 bouyer * triggered.
2229 1.78 bouyer */
2230 1.178 thorpej if (sc->sc_pci_vendor == PCI_VENDOR_AMD &&
2231 1.178 thorpej sc->sc_pp->ide_product ==
2232 1.116 fvdl PCI_PRODUCT_AMD_PBC756_IDE &&
2233 1.116 fvdl AMD756_CHIPREV_DISABLEDMA(rev)) {
2234 1.192 thorpej aprint_normal(
2235 1.192 thorpej "%s:%d:%d: multi-word DMA disabled due "
2236 1.78 bouyer "to chip revision\n",
2237 1.78 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2238 1.78 bouyer chp->channel, drive);
2239 1.78 bouyer mode = drvp->PIO_mode;
2240 1.78 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2241 1.78 bouyer goto pio;
2242 1.78 bouyer }
2243 1.78 bouyer #endif
2244 1.53 bouyer /* mode = min(pio, dma+2) */
2245 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2246 1.53 bouyer mode = drvp->PIO_mode;
2247 1.53 bouyer else
2248 1.53 bouyer mode = drvp->DMA_mode + 2;
2249 1.53 bouyer }
2250 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2251 1.53 bouyer
2252 1.53 bouyer pio: /* setup PIO mode */
2253 1.53 bouyer if (mode <= 2) {
2254 1.53 bouyer drvp->DMA_mode = 0;
2255 1.53 bouyer drvp->PIO_mode = 0;
2256 1.53 bouyer mode = 0;
2257 1.53 bouyer } else {
2258 1.53 bouyer drvp->PIO_mode = mode;
2259 1.53 bouyer drvp->DMA_mode = mode - 2;
2260 1.53 bouyer }
2261 1.53 bouyer datatim_reg |=
2262 1.116 fvdl AMD7X6_DATATIM_PULSE(chp->channel, drive,
2263 1.116 fvdl amd7x6_pio_set[mode]) |
2264 1.116 fvdl AMD7X6_DATATIM_RECOV(chp->channel, drive,
2265 1.116 fvdl amd7x6_pio_rec[mode]);
2266 1.53 bouyer }
2267 1.53 bouyer if (idedma_ctl != 0) {
2268 1.53 bouyer /* Add software bits in status register */
2269 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2270 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2271 1.53 bouyer idedma_ctl);
2272 1.53 bouyer }
2273 1.177 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM(sc), datatim_reg);
2274 1.177 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA(sc), udmatim_reg);
2275 1.9 bouyer }
2276 1.9 bouyer
2277 1.9 bouyer void
2278 1.41 bouyer apollo_chip_map(sc, pa)
2279 1.9 bouyer struct pciide_softc *sc;
2280 1.41 bouyer struct pci_attach_args *pa;
2281 1.9 bouyer {
2282 1.41 bouyer struct pciide_channel *cp;
2283 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2284 1.41 bouyer int channel;
2285 1.113 bouyer u_int32_t ideconf;
2286 1.41 bouyer bus_size_t cmdsize, ctlsize;
2287 1.113 bouyer pcitag_t pcib_tag;
2288 1.113 bouyer pcireg_t pcib_id, pcib_class;
2289 1.41 bouyer
2290 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2291 1.41 bouyer return;
2292 1.201 enami
2293 1.113 bouyer /* get a PCI tag for the ISA bridge (function 0 of the same device) */
2294 1.113 bouyer pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2295 1.113 bouyer /* and read ID and rev of the ISA bridge */
2296 1.113 bouyer pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
2297 1.113 bouyer pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
2298 1.201 enami aprint_normal("%s: VIA Technologies ", sc->sc_wdcdev.sc_dev.dv_xname);
2299 1.113 bouyer switch (PCI_PRODUCT(pcib_id)) {
2300 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C586_ISA:
2301 1.192 thorpej aprint_normal("VT82C586 (Apollo VP) ");
2302 1.113 bouyer if(PCI_REVISION(pcib_class) >= 0x02) {
2303 1.192 thorpej aprint_normal("ATA33 controller\n");
2304 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2305 1.113 bouyer } else {
2306 1.192 thorpej aprint_normal("controller\n");
2307 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2308 1.113 bouyer }
2309 1.113 bouyer break;
2310 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C596A:
2311 1.192 thorpej aprint_normal("VT82C596A (Apollo Pro) ");
2312 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x12) {
2313 1.192 thorpej aprint_normal("ATA66 controller\n");
2314 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2315 1.113 bouyer } else {
2316 1.192 thorpej aprint_normal("ATA33 controller\n");
2317 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2318 1.113 bouyer }
2319 1.113 bouyer break;
2320 1.113 bouyer case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
2321 1.192 thorpej aprint_normal("VT82C686A (Apollo KX133) ");
2322 1.113 bouyer if (PCI_REVISION(pcib_class) >= 0x40) {
2323 1.192 thorpej aprint_normal("ATA100 controller\n");
2324 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2325 1.113 bouyer } else {
2326 1.192 thorpej aprint_normal("ATA66 controller\n");
2327 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2328 1.113 bouyer }
2329 1.157 taca break;
2330 1.157 taca case PCI_PRODUCT_VIATECH_VT8231:
2331 1.192 thorpej aprint_normal("VT8231 ATA100 controller\n");
2332 1.157 taca sc->sc_wdcdev.UDMA_cap = 5;
2333 1.133 augustss break;
2334 1.133 augustss case PCI_PRODUCT_VIATECH_VT8233:
2335 1.192 thorpej aprint_normal("VT8233 ATA100 controller\n");
2336 1.159 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2337 1.159 bouyer break;
2338 1.159 bouyer case PCI_PRODUCT_VIATECH_VT8233A:
2339 1.192 thorpej aprint_normal("VT8233A ATA133 controller\n");
2340 1.174 kent sc->sc_wdcdev.UDMA_cap = 6;
2341 1.174 kent break;
2342 1.174 kent case PCI_PRODUCT_VIATECH_VT8235:
2343 1.192 thorpej aprint_normal("VT8235 ATA133 controller\n");
2344 1.199 bouyer sc->sc_wdcdev.UDMA_cap = 6;
2345 1.199 bouyer break;
2346 1.199 bouyer case PCI_PRODUCT_VIATECH_VT8237_SATA:
2347 1.199 bouyer aprint_normal("VT8237 ATA133 controller\n");
2348 1.196 bouyer sc->sc_wdcdev.UDMA_cap = 6;
2349 1.196 bouyer break;
2350 1.113 bouyer default:
2351 1.192 thorpej aprint_normal("unknown ATA controller\n");
2352 1.113 bouyer sc->sc_wdcdev.UDMA_cap = 0;
2353 1.113 bouyer }
2354 1.113 bouyer
2355 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
2356 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2357 1.41 bouyer pciide_mapreg_dma(sc, pa);
2358 1.192 thorpej aprint_normal("\n");
2359 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2360 1.67 bouyer WDC_CAPABILITY_MODE;
2361 1.41 bouyer if (sc->sc_dma_ok) {
2362 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2363 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2364 1.113 bouyer if (sc->sc_wdcdev.UDMA_cap > 0)
2365 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2366 1.41 bouyer }
2367 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2368 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2369 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
2370 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2371 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2372 1.9 bouyer
2373 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
2374 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2375 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
2376 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
2377 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2378 1.113 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
2379 1.104 bouyer DEBUG_PROBE);
2380 1.9 bouyer
2381 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2382 1.41 bouyer cp = &sc->pciide_channels[channel];
2383 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2384 1.41 bouyer continue;
2385 1.41 bouyer
2386 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
2387 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
2388 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
2389 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2390 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
2391 1.46 mycroft continue;
2392 1.41 bouyer }
2393 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2394 1.41 bouyer pciide_pci_intr);
2395 1.28 bouyer }
2396 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2397 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2398 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
2399 1.28 bouyer }
2400 1.28 bouyer
2401 1.28 bouyer void
2402 1.28 bouyer apollo_setup_channel(chp)
2403 1.28 bouyer struct channel_softc *chp;
2404 1.28 bouyer {
2405 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
2406 1.28 bouyer u_int8_t idedma_ctl;
2407 1.28 bouyer int mode, drive;
2408 1.28 bouyer struct ata_drive_datas *drvp;
2409 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2410 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2411 1.28 bouyer
2412 1.28 bouyer idedma_ctl = 0;
2413 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
2414 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
2415 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
2416 1.100 tsutsui udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
2417 1.28 bouyer
2418 1.28 bouyer /* setup DMA if needed */
2419 1.28 bouyer pciide_channel_dma_setup(cp);
2420 1.9 bouyer
2421 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2422 1.28 bouyer drvp = &chp->ch_drive[drive];
2423 1.28 bouyer /* If no drive, skip */
2424 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2425 1.28 bouyer continue;
2426 1.28 bouyer /* add timing values, setup DMA if needed */
2427 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2428 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2429 1.28 bouyer mode = drvp->PIO_mode;
2430 1.28 bouyer goto pio;
2431 1.8 drochner }
2432 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2433 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2434 1.28 bouyer /* use Ultra/DMA */
2435 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2436 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2437 1.113 bouyer APO_UDMA_EN_MTH(chp->channel, drive);
2438 1.167 bouyer if (sc->sc_wdcdev.UDMA_cap == 6) {
2439 1.167 bouyer /* 8233a */
2440 1.167 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2441 1.167 bouyer drive, apollo_udma133_tim[drvp->UDMA_mode]);
2442 1.167 bouyer } else if (sc->sc_wdcdev.UDMA_cap == 5) {
2443 1.113 bouyer /* 686b */
2444 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2445 1.113 bouyer drive, apollo_udma100_tim[drvp->UDMA_mode]);
2446 1.113 bouyer } else if (sc->sc_wdcdev.UDMA_cap == 4) {
2447 1.113 bouyer /* 596b or 686a */
2448 1.113 bouyer udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2449 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2450 1.113 bouyer drive, apollo_udma66_tim[drvp->UDMA_mode]);
2451 1.113 bouyer } else {
2452 1.113 bouyer /* 596a or 586b */
2453 1.113 bouyer udmatim_reg |= APO_UDMA_TIME(chp->channel,
2454 1.113 bouyer drive, apollo_udma33_tim[drvp->UDMA_mode]);
2455 1.113 bouyer }
2456 1.28 bouyer /* can use PIO timings, MW DMA unused */
2457 1.28 bouyer mode = drvp->PIO_mode;
2458 1.28 bouyer } else {
2459 1.28 bouyer /* use Multiword DMA */
2460 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2461 1.28 bouyer /* mode = min(pio, dma+2) */
2462 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2463 1.28 bouyer mode = drvp->PIO_mode;
2464 1.28 bouyer else
2465 1.37 bouyer mode = drvp->DMA_mode + 2;
2466 1.8 drochner }
2467 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2468 1.28 bouyer
2469 1.28 bouyer pio: /* setup PIO mode */
2470 1.37 bouyer if (mode <= 2) {
2471 1.37 bouyer drvp->DMA_mode = 0;
2472 1.37 bouyer drvp->PIO_mode = 0;
2473 1.37 bouyer mode = 0;
2474 1.37 bouyer } else {
2475 1.37 bouyer drvp->PIO_mode = mode;
2476 1.37 bouyer drvp->DMA_mode = mode - 2;
2477 1.37 bouyer }
2478 1.28 bouyer datatim_reg |=
2479 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2480 1.28 bouyer apollo_pio_set[mode]) |
2481 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2482 1.28 bouyer apollo_pio_rec[mode]);
2483 1.28 bouyer }
2484 1.28 bouyer if (idedma_ctl != 0) {
2485 1.28 bouyer /* Add software bits in status register */
2486 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2487 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2488 1.28 bouyer idedma_ctl);
2489 1.9 bouyer }
2490 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2491 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2492 1.197 bouyer }
2493 1.197 bouyer
2494 1.197 bouyer void
2495 1.197 bouyer apollo_sata_chip_map(sc, pa)
2496 1.197 bouyer struct pciide_softc *sc;
2497 1.197 bouyer struct pci_attach_args *pa;
2498 1.197 bouyer {
2499 1.197 bouyer struct pciide_channel *cp;
2500 1.197 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2501 1.197 bouyer int channel;
2502 1.197 bouyer bus_size_t cmdsize, ctlsize;
2503 1.197 bouyer
2504 1.197 bouyer if (pciide_chipen(sc, pa) == 0)
2505 1.197 bouyer return;
2506 1.197 bouyer
2507 1.197 bouyer if ( interface == 0 ) {
2508 1.197 bouyer WDCDEBUG_PRINT(("apollo_sata_chip_map interface == 0\n"),
2509 1.197 bouyer DEBUG_PROBE);
2510 1.197 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
2511 1.197 bouyer PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
2512 1.197 bouyer }
2513 1.197 bouyer
2514 1.197 bouyer aprint_normal("%s: bus-master DMA support present",
2515 1.197 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2516 1.197 bouyer pciide_mapreg_dma(sc, pa);
2517 1.197 bouyer aprint_normal("\n");
2518 1.197 bouyer
2519 1.197 bouyer if (sc->sc_dma_ok) {
2520 1.197 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA | WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2521 1.197 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2522 1.197 bouyer }
2523 1.197 bouyer sc->sc_wdcdev.PIO_cap = 4;
2524 1.197 bouyer sc->sc_wdcdev.DMA_cap = 2;
2525 1.197 bouyer sc->sc_wdcdev.UDMA_cap = 6;
2526 1.197 bouyer
2527 1.197 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2528 1.197 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2529 1.197 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2530 1.205 mycroft WDC_CAPABILITY_MODE;
2531 1.197 bouyer sc->sc_wdcdev.set_modes = sata_setup_channel;
2532 1.197 bouyer
2533 1.197 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2534 1.197 bouyer cp = &sc->pciide_channels[channel];
2535 1.197 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2536 1.197 bouyer continue;
2537 1.197 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2538 1.197 bouyer pciide_pci_intr);
2539 1.197 bouyer }
2540 1.9 bouyer }
2541 1.6 cgd
2542 1.18 drochner void
2543 1.41 bouyer cmd_channel_map(pa, sc, channel)
2544 1.9 bouyer struct pci_attach_args *pa;
2545 1.41 bouyer struct pciide_softc *sc;
2546 1.41 bouyer int channel;
2547 1.9 bouyer {
2548 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2549 1.18 drochner bus_size_t cmdsize, ctlsize;
2550 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2551 1.139 bouyer int interface, one_channel;
2552 1.70 bouyer
2553 1.70 bouyer /*
2554 1.70 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2555 1.70 bouyer * In this case, we have to fake interface
2556 1.70 bouyer */
2557 1.70 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2558 1.70 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2559 1.70 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2560 1.70 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2561 1.70 bouyer CMD_CONF_DSA1)
2562 1.70 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2563 1.70 bouyer PCIIDE_INTERFACE_PCI(1);
2564 1.70 bouyer } else {
2565 1.70 bouyer interface = PCI_INTERFACE(pa->pa_class);
2566 1.70 bouyer }
2567 1.6 cgd
2568 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2569 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2570 1.41 bouyer cp->wdc_channel.channel = channel;
2571 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2572 1.41 bouyer
2573 1.139 bouyer /*
2574 1.139 bouyer * Older CMD64X doesn't have independant channels
2575 1.139 bouyer */
2576 1.139 bouyer switch (sc->sc_pp->ide_product) {
2577 1.139 bouyer case PCI_PRODUCT_CMDTECH_649:
2578 1.139 bouyer one_channel = 0;
2579 1.139 bouyer break;
2580 1.139 bouyer default:
2581 1.139 bouyer one_channel = 1;
2582 1.139 bouyer break;
2583 1.139 bouyer }
2584 1.139 bouyer
2585 1.139 bouyer if (channel > 0 && one_channel) {
2586 1.41 bouyer cp->wdc_channel.ch_queue =
2587 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2588 1.41 bouyer } else {
2589 1.41 bouyer cp->wdc_channel.ch_queue =
2590 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2591 1.41 bouyer }
2592 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2593 1.192 thorpej aprint_error("%s %s channel: "
2594 1.41 bouyer "can't allocate memory for command queue",
2595 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2596 1.41 bouyer return;
2597 1.18 drochner }
2598 1.18 drochner
2599 1.192 thorpej aprint_normal("%s: %s channel %s to %s mode\n",
2600 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2601 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2602 1.41 bouyer "configured" : "wired",
2603 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2604 1.41 bouyer "native-PCI" : "compatibility");
2605 1.5 cgd
2606 1.9 bouyer /*
2607 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2608 1.9 bouyer * there's no way to disable the first channel without disabling
2609 1.9 bouyer * the whole device
2610 1.9 bouyer */
2611 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2612 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
2613 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2614 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
2615 1.18 drochner return;
2616 1.18 drochner }
2617 1.18 drochner
2618 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2619 1.41 bouyer }
2620 1.41 bouyer
2621 1.41 bouyer int
2622 1.41 bouyer cmd_pci_intr(arg)
2623 1.41 bouyer void *arg;
2624 1.41 bouyer {
2625 1.41 bouyer struct pciide_softc *sc = arg;
2626 1.41 bouyer struct pciide_channel *cp;
2627 1.41 bouyer struct channel_softc *wdc_cp;
2628 1.41 bouyer int i, rv, crv;
2629 1.41 bouyer u_int32_t priirq, secirq;
2630 1.41 bouyer
2631 1.41 bouyer rv = 0;
2632 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2633 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2634 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2635 1.41 bouyer cp = &sc->pciide_channels[i];
2636 1.41 bouyer wdc_cp = &cp->wdc_channel;
2637 1.41 bouyer /* If a compat channel skip. */
2638 1.41 bouyer if (cp->compat)
2639 1.41 bouyer continue;
2640 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2641 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2642 1.41 bouyer crv = wdcintr(wdc_cp);
2643 1.41 bouyer if (crv == 0)
2644 1.41 bouyer printf("%s:%d: bogus intr\n",
2645 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2646 1.41 bouyer else
2647 1.41 bouyer rv = 1;
2648 1.41 bouyer }
2649 1.41 bouyer }
2650 1.41 bouyer return rv;
2651 1.14 bouyer }
2652 1.14 bouyer
2653 1.14 bouyer void
2654 1.41 bouyer cmd_chip_map(sc, pa)
2655 1.14 bouyer struct pciide_softc *sc;
2656 1.41 bouyer struct pci_attach_args *pa;
2657 1.14 bouyer {
2658 1.41 bouyer int channel;
2659 1.39 mrg
2660 1.41 bouyer /*
2661 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2662 1.41 bouyer * and base adresses registers can be disabled at
2663 1.41 bouyer * hardware level. In this case, the device is wired
2664 1.41 bouyer * in compat mode and its first channel is always enabled,
2665 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2666 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2667 1.41 bouyer * can't be disabled.
2668 1.41 bouyer */
2669 1.41 bouyer
2670 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2671 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2672 1.41 bouyer return;
2673 1.41 bouyer #endif
2674 1.41 bouyer
2675 1.192 thorpej aprint_normal("%s: hardware does not support DMA\n",
2676 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2677 1.41 bouyer sc->sc_dma_ok = 0;
2678 1.41 bouyer
2679 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2680 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2681 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2682 1.41 bouyer
2683 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2684 1.41 bouyer cmd_channel_map(pa, sc, channel);
2685 1.41 bouyer }
2686 1.14 bouyer }
2687 1.14 bouyer
2688 1.14 bouyer void
2689 1.70 bouyer cmd0643_9_chip_map(sc, pa)
2690 1.14 bouyer struct pciide_softc *sc;
2691 1.41 bouyer struct pci_attach_args *pa;
2692 1.41 bouyer {
2693 1.41 bouyer struct pciide_channel *cp;
2694 1.28 bouyer int channel;
2695 1.149 mycroft pcireg_t rev = PCI_REVISION(pa->pa_class);
2696 1.28 bouyer
2697 1.41 bouyer /*
2698 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2699 1.41 bouyer * and base adresses registers can be disabled at
2700 1.41 bouyer * hardware level. In this case, the device is wired
2701 1.41 bouyer * in compat mode and its first channel is always enabled,
2702 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2703 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2704 1.41 bouyer * can't be disabled.
2705 1.41 bouyer */
2706 1.41 bouyer
2707 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2708 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2709 1.41 bouyer return;
2710 1.41 bouyer #endif
2711 1.201 enami
2712 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
2713 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2714 1.41 bouyer pciide_mapreg_dma(sc, pa);
2715 1.192 thorpej aprint_normal("\n");
2716 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2717 1.67 bouyer WDC_CAPABILITY_MODE;
2718 1.67 bouyer if (sc->sc_dma_ok) {
2719 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2720 1.70 bouyer switch (sc->sc_pp->ide_product) {
2721 1.70 bouyer case PCI_PRODUCT_CMDTECH_649:
2722 1.135 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2723 1.135 bouyer sc->sc_wdcdev.UDMA_cap = 5;
2724 1.135 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2725 1.135 bouyer break;
2726 1.70 bouyer case PCI_PRODUCT_CMDTECH_648:
2727 1.70 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2728 1.70 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2729 1.82 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2730 1.82 bouyer break;
2731 1.79 bouyer case PCI_PRODUCT_CMDTECH_646:
2732 1.82 bouyer if (rev >= CMD0646U2_REV) {
2733 1.82 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2734 1.82 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2735 1.83 bouyer } else if (rev >= CMD0646U_REV) {
2736 1.83 bouyer /*
2737 1.83 bouyer * Linux's driver claims that the 646U is broken
2738 1.83 bouyer * with UDMA. Only enable it if we know what we're
2739 1.83 bouyer * doing
2740 1.83 bouyer */
2741 1.84 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2742 1.83 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2743 1.83 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2744 1.83 bouyer #endif
2745 1.136 wiz /* explicitly disable UDMA */
2746 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2747 1.83 bouyer CMD_UDMATIM(0), 0);
2748 1.83 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2749 1.83 bouyer CMD_UDMATIM(1), 0);
2750 1.82 bouyer }
2751 1.79 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2752 1.72 tron break;
2753 1.72 tron default:
2754 1.72 tron sc->sc_wdcdev.irqack = pciide_irqack;
2755 1.70 bouyer }
2756 1.67 bouyer }
2757 1.41 bouyer
2758 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2759 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2760 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2761 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2762 1.70 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2763 1.41 bouyer
2764 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2765 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2766 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2767 1.28 bouyer DEBUG_PROBE);
2768 1.41 bouyer
2769 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2770 1.41 bouyer cp = &sc->pciide_channels[channel];
2771 1.41 bouyer cmd_channel_map(pa, sc, channel);
2772 1.28 bouyer }
2773 1.84 bouyer /*
2774 1.84 bouyer * note - this also makes sure we clear the irq disable and reset
2775 1.84 bouyer * bits
2776 1.84 bouyer */
2777 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2778 1.70 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2779 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2780 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2781 1.28 bouyer DEBUG_PROBE);
2782 1.28 bouyer }
2783 1.28 bouyer
2784 1.28 bouyer void
2785 1.70 bouyer cmd0643_9_setup_channel(chp)
2786 1.14 bouyer struct channel_softc *chp;
2787 1.28 bouyer {
2788 1.14 bouyer struct ata_drive_datas *drvp;
2789 1.14 bouyer u_int8_t tim;
2790 1.70 bouyer u_int32_t idedma_ctl, udma_reg;
2791 1.28 bouyer int drive;
2792 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2793 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2794 1.28 bouyer
2795 1.28 bouyer idedma_ctl = 0;
2796 1.28 bouyer /* setup DMA if needed */
2797 1.28 bouyer pciide_channel_dma_setup(cp);
2798 1.14 bouyer
2799 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2800 1.28 bouyer drvp = &chp->ch_drive[drive];
2801 1.28 bouyer /* If no drive, skip */
2802 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2803 1.28 bouyer continue;
2804 1.28 bouyer /* add timing values, setup DMA if needed */
2805 1.70 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2806 1.70 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2807 1.70 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2808 1.82 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2809 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2810 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2811 1.70 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2812 1.70 bouyer if (drvp->UDMA_mode > 2 &&
2813 1.70 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2814 1.70 bouyer CMD_BICSR) &
2815 1.70 bouyer CMD_BICSR_80(chp->channel)) == 0)
2816 1.70 bouyer drvp->UDMA_mode = 2;
2817 1.70 bouyer if (drvp->UDMA_mode > 2)
2818 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2819 1.82 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2820 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2821 1.70 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2822 1.70 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2823 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2824 1.70 bouyer udma_reg |=
2825 1.82 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2826 1.70 bouyer CMD_UDMATIM_TIM_OFF(drive));
2827 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2828 1.70 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2829 1.70 bouyer } else {
2830 1.70 bouyer /*
2831 1.70 bouyer * use Multiword DMA.
2832 1.70 bouyer * Timings will be used for both PIO and DMA,
2833 1.70 bouyer * so adjust DMA mode if needed
2834 1.82 bouyer * if we have a 0646U2/8/9, turn off UDMA
2835 1.70 bouyer */
2836 1.70 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2837 1.70 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2838 1.70 bouyer sc->sc_tag,
2839 1.70 bouyer CMD_UDMATIM(chp->channel));
2840 1.70 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2841 1.70 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2842 1.70 bouyer CMD_UDMATIM(chp->channel),
2843 1.70 bouyer udma_reg);
2844 1.70 bouyer }
2845 1.70 bouyer if (drvp->PIO_mode >= 3 &&
2846 1.70 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2847 1.70 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2848 1.70 bouyer }
2849 1.70 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2850 1.14 bouyer }
2851 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2852 1.14 bouyer }
2853 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2854 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2855 1.28 bouyer }
2856 1.28 bouyer if (idedma_ctl != 0) {
2857 1.28 bouyer /* Add software bits in status register */
2858 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2859 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2860 1.28 bouyer idedma_ctl);
2861 1.14 bouyer }
2862 1.72 tron }
2863 1.72 tron
2864 1.72 tron void
2865 1.79 bouyer cmd646_9_irqack(chp)
2866 1.72 tron struct channel_softc *chp;
2867 1.72 tron {
2868 1.72 tron u_int32_t priirq, secirq;
2869 1.72 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2870 1.72 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2871 1.72 tron
2872 1.72 tron if (chp->channel == 0) {
2873 1.72 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2874 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2875 1.72 tron } else {
2876 1.72 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2877 1.72 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2878 1.72 tron }
2879 1.72 tron pciide_irqack(chp);
2880 1.161 onoe }
2881 1.161 onoe
2882 1.161 onoe void
2883 1.161 onoe cmd680_chip_map(sc, pa)
2884 1.161 onoe struct pciide_softc *sc;
2885 1.161 onoe struct pci_attach_args *pa;
2886 1.161 onoe {
2887 1.161 onoe struct pciide_channel *cp;
2888 1.161 onoe int channel;
2889 1.161 onoe
2890 1.161 onoe if (pciide_chipen(sc, pa) == 0)
2891 1.161 onoe return;
2892 1.201 enami
2893 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
2894 1.161 onoe sc->sc_wdcdev.sc_dev.dv_xname);
2895 1.161 onoe pciide_mapreg_dma(sc, pa);
2896 1.192 thorpej aprint_normal("\n");
2897 1.161 onoe sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2898 1.161 onoe WDC_CAPABILITY_MODE;
2899 1.161 onoe if (sc->sc_dma_ok) {
2900 1.161 onoe sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2901 1.161 onoe sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2902 1.161 onoe sc->sc_wdcdev.UDMA_cap = 6;
2903 1.161 onoe sc->sc_wdcdev.irqack = pciide_irqack;
2904 1.161 onoe }
2905 1.161 onoe
2906 1.161 onoe sc->sc_wdcdev.channels = sc->wdc_chanarray;
2907 1.161 onoe sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2908 1.161 onoe sc->sc_wdcdev.PIO_cap = 4;
2909 1.161 onoe sc->sc_wdcdev.DMA_cap = 2;
2910 1.161 onoe sc->sc_wdcdev.set_modes = cmd680_setup_channel;
2911 1.161 onoe
2912 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
2913 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
2914 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
2915 1.161 onoe pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
2916 1.161 onoe for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2917 1.161 onoe cp = &sc->pciide_channels[channel];
2918 1.161 onoe cmd680_channel_map(pa, sc, channel);
2919 1.161 onoe }
2920 1.161 onoe }
2921 1.161 onoe
2922 1.161 onoe void
2923 1.161 onoe cmd680_channel_map(pa, sc, channel)
2924 1.161 onoe struct pci_attach_args *pa;
2925 1.161 onoe struct pciide_softc *sc;
2926 1.161 onoe int channel;
2927 1.161 onoe {
2928 1.161 onoe struct pciide_channel *cp = &sc->pciide_channels[channel];
2929 1.161 onoe bus_size_t cmdsize, ctlsize;
2930 1.161 onoe int interface, i, reg;
2931 1.161 onoe static const u_int8_t init_val[] =
2932 1.161 onoe { 0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
2933 1.161 onoe 0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
2934 1.161 onoe
2935 1.161 onoe if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2936 1.161 onoe interface = PCIIDE_INTERFACE_SETTABLE(0) |
2937 1.161 onoe PCIIDE_INTERFACE_SETTABLE(1);
2938 1.161 onoe interface |= PCIIDE_INTERFACE_PCI(0) |
2939 1.161 onoe PCIIDE_INTERFACE_PCI(1);
2940 1.161 onoe } else {
2941 1.161 onoe interface = PCI_INTERFACE(pa->pa_class);
2942 1.161 onoe }
2943 1.161 onoe
2944 1.161 onoe sc->wdc_chanarray[channel] = &cp->wdc_channel;
2945 1.161 onoe cp->name = PCIIDE_CHANNEL_NAME(channel);
2946 1.161 onoe cp->wdc_channel.channel = channel;
2947 1.161 onoe cp->wdc_channel.wdc = &sc->sc_wdcdev;
2948 1.161 onoe
2949 1.161 onoe cp->wdc_channel.ch_queue =
2950 1.161 onoe malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2951 1.161 onoe if (cp->wdc_channel.ch_queue == NULL) {
2952 1.192 thorpej aprint_error("%s %s channel: "
2953 1.161 onoe "can't allocate memory for command queue",
2954 1.161 onoe sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2955 1.161 onoe return;
2956 1.161 onoe }
2957 1.161 onoe
2958 1.161 onoe /* XXX */
2959 1.161 onoe reg = 0xa2 + channel * 16;
2960 1.161 onoe for (i = 0; i < sizeof(init_val); i++)
2961 1.161 onoe pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
2962 1.161 onoe
2963 1.192 thorpej aprint_normal("%s: %s channel %s to %s mode\n",
2964 1.161 onoe sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2965 1.161 onoe (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2966 1.161 onoe "configured" : "wired",
2967 1.161 onoe (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2968 1.161 onoe "native-PCI" : "compatibility");
2969 1.161 onoe
2970 1.161 onoe pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
2971 1.161 onoe }
2972 1.161 onoe
2973 1.161 onoe void
2974 1.161 onoe cmd680_setup_channel(chp)
2975 1.161 onoe struct channel_softc *chp;
2976 1.161 onoe {
2977 1.161 onoe struct ata_drive_datas *drvp;
2978 1.161 onoe u_int8_t mode, off, scsc;
2979 1.161 onoe u_int16_t val;
2980 1.161 onoe u_int32_t idedma_ctl;
2981 1.161 onoe int drive;
2982 1.161 onoe struct pciide_channel *cp = (struct pciide_channel*)chp;
2983 1.161 onoe struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2984 1.161 onoe pci_chipset_tag_t pc = sc->sc_pc;
2985 1.161 onoe pcitag_t pa = sc->sc_tag;
2986 1.161 onoe static const u_int8_t udma2_tbl[] =
2987 1.161 onoe { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
2988 1.161 onoe static const u_int8_t udma_tbl[] =
2989 1.161 onoe { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
2990 1.161 onoe static const u_int16_t dma_tbl[] =
2991 1.161 onoe { 0x2208, 0x10c2, 0x10c1 };
2992 1.161 onoe static const u_int16_t pio_tbl[] =
2993 1.161 onoe { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
2994 1.161 onoe
2995 1.161 onoe idedma_ctl = 0;
2996 1.161 onoe pciide_channel_dma_setup(cp);
2997 1.161 onoe mode = pciide_pci_read(pc, pa, 0x80 + chp->channel * 4);
2998 1.161 onoe
2999 1.161 onoe for (drive = 0; drive < 2; drive++) {
3000 1.161 onoe drvp = &chp->ch_drive[drive];
3001 1.161 onoe /* If no drive, skip */
3002 1.161 onoe if ((drvp->drive_flags & DRIVE) == 0)
3003 1.161 onoe continue;
3004 1.161 onoe mode &= ~(0x03 << (drive * 4));
3005 1.161 onoe if (drvp->drive_flags & DRIVE_UDMA) {
3006 1.161 onoe drvp->drive_flags &= ~DRIVE_DMA;
3007 1.161 onoe off = 0xa0 + chp->channel * 16;
3008 1.161 onoe if (drvp->UDMA_mode > 2 &&
3009 1.161 onoe (pciide_pci_read(pc, pa, off) & 0x01) == 0)
3010 1.161 onoe drvp->UDMA_mode = 2;
3011 1.161 onoe scsc = pciide_pci_read(pc, pa, 0x8a);
3012 1.161 onoe if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
3013 1.161 onoe pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
3014 1.161 onoe scsc = pciide_pci_read(pc, pa, 0x8a);
3015 1.161 onoe if ((scsc & 0x30) == 0)
3016 1.161 onoe drvp->UDMA_mode = 5;
3017 1.161 onoe }
3018 1.161 onoe mode |= 0x03 << (drive * 4);
3019 1.161 onoe off = 0xac + chp->channel * 16 + drive * 2;
3020 1.161 onoe val = pciide_pci_read(pc, pa, off) & ~0x3f;
3021 1.161 onoe if (scsc & 0x30)
3022 1.161 onoe val |= udma2_tbl[drvp->UDMA_mode];
3023 1.161 onoe else
3024 1.161 onoe val |= udma_tbl[drvp->UDMA_mode];
3025 1.161 onoe pciide_pci_write(pc, pa, off, val);
3026 1.161 onoe idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3027 1.161 onoe } else if (drvp->drive_flags & DRIVE_DMA) {
3028 1.161 onoe mode |= 0x02 << (drive * 4);
3029 1.161 onoe off = 0xa8 + chp->channel * 16 + drive * 2;
3030 1.161 onoe val = dma_tbl[drvp->DMA_mode];
3031 1.161 onoe pciide_pci_write(pc, pa, off, val & 0xff);
3032 1.161 onoe pciide_pci_write(pc, pa, off, val >> 8);
3033 1.161 onoe idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3034 1.161 onoe } else {
3035 1.161 onoe mode |= 0x01 << (drive * 4);
3036 1.161 onoe off = 0xa4 + chp->channel * 16 + drive * 2;
3037 1.161 onoe val = pio_tbl[drvp->PIO_mode];
3038 1.161 onoe pciide_pci_write(pc, pa, off, val & 0xff);
3039 1.161 onoe pciide_pci_write(pc, pa, off, val >> 8);
3040 1.161 onoe }
3041 1.161 onoe }
3042 1.161 onoe
3043 1.161 onoe pciide_pci_write(pc, pa, 0x80 + chp->channel * 4, mode);
3044 1.161 onoe if (idedma_ctl != 0) {
3045 1.161 onoe /* Add software bits in status register */
3046 1.161 onoe bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3047 1.161 onoe IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
3048 1.161 onoe idedma_ctl);
3049 1.161 onoe }
3050 1.187 thorpej }
3051 1.187 thorpej
3052 1.187 thorpej void
3053 1.187 thorpej cmd3112_chip_map(sc, pa)
3054 1.187 thorpej struct pciide_softc *sc;
3055 1.187 thorpej struct pci_attach_args *pa;
3056 1.187 thorpej {
3057 1.187 thorpej struct pciide_channel *cp;
3058 1.187 thorpej bus_size_t cmdsize, ctlsize;
3059 1.187 thorpej pcireg_t interface;
3060 1.187 thorpej int channel;
3061 1.187 thorpej
3062 1.187 thorpej if (pciide_chipen(sc, pa) == 0)
3063 1.187 thorpej return;
3064 1.187 thorpej
3065 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
3066 1.187 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
3067 1.187 thorpej pciide_mapreg_dma(sc, pa);
3068 1.192 thorpej aprint_normal("\n");
3069 1.187 thorpej
3070 1.187 thorpej /*
3071 1.187 thorpej * Rev. <= 0x01 of the 3112 have a bug that can cause data
3072 1.187 thorpej * corruption if DMA transfers cross an 8K boundary. This is
3073 1.187 thorpej * apparently hard to tickle, but we'll go ahead and play it
3074 1.187 thorpej * safe.
3075 1.187 thorpej */
3076 1.187 thorpej if (PCI_REVISION(pa->pa_class) <= 0x01) {
3077 1.187 thorpej sc->sc_dma_maxsegsz = 8192;
3078 1.187 thorpej sc->sc_dma_boundary = 8192;
3079 1.187 thorpej }
3080 1.187 thorpej
3081 1.187 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3082 1.187 thorpej WDC_CAPABILITY_MODE;
3083 1.187 thorpej sc->sc_wdcdev.PIO_cap = 4;
3084 1.187 thorpej if (sc->sc_dma_ok) {
3085 1.187 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3086 1.187 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3087 1.187 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
3088 1.187 thorpej sc->sc_wdcdev.DMA_cap = 2;
3089 1.187 thorpej sc->sc_wdcdev.UDMA_cap = 6;
3090 1.187 thorpej }
3091 1.187 thorpej sc->sc_wdcdev.set_modes = cmd3112_setup_channel;
3092 1.187 thorpej
3093 1.187 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
3094 1.187 thorpej sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3095 1.187 thorpej
3096 1.187 thorpej /*
3097 1.187 thorpej * The 3112 can be told to identify as a RAID controller.
3098 1.187 thorpej * In this case, we have to fake interface
3099 1.187 thorpej */
3100 1.187 thorpej if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3101 1.187 thorpej interface = PCI_INTERFACE(pa->pa_class);
3102 1.187 thorpej } else {
3103 1.187 thorpej interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3104 1.187 thorpej PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3105 1.187 thorpej }
3106 1.187 thorpej
3107 1.187 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3108 1.187 thorpej cp = &sc->pciide_channels[channel];
3109 1.187 thorpej if (pciide_chansetup(sc, channel, interface) == 0)
3110 1.187 thorpej continue;
3111 1.187 thorpej pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3112 1.187 thorpej pciide_pci_intr);
3113 1.187 thorpej }
3114 1.187 thorpej }
3115 1.187 thorpej
3116 1.187 thorpej void
3117 1.187 thorpej cmd3112_setup_channel(chp)
3118 1.187 thorpej struct channel_softc *chp;
3119 1.187 thorpej {
3120 1.187 thorpej struct ata_drive_datas *drvp;
3121 1.187 thorpej int drive;
3122 1.187 thorpej u_int32_t idedma_ctl, dtm;
3123 1.187 thorpej struct pciide_channel *cp = (struct pciide_channel*)chp;
3124 1.187 thorpej struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
3125 1.187 thorpej
3126 1.187 thorpej /* setup DMA if needed */
3127 1.187 thorpej pciide_channel_dma_setup(cp);
3128 1.187 thorpej
3129 1.187 thorpej idedma_ctl = 0;
3130 1.187 thorpej dtm = 0;
3131 1.187 thorpej
3132 1.187 thorpej for (drive = 0; drive < 2; drive++) {
3133 1.187 thorpej drvp = &chp->ch_drive[drive];
3134 1.187 thorpej /* If no drive, skip */
3135 1.187 thorpej if ((drvp->drive_flags & DRIVE) == 0)
3136 1.187 thorpej continue;
3137 1.187 thorpej if (drvp->drive_flags & DRIVE_UDMA) {
3138 1.187 thorpej /* use Ultra/DMA */
3139 1.187 thorpej drvp->drive_flags &= ~DRIVE_DMA;
3140 1.187 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3141 1.187 thorpej dtm |= DTM_IDEx_DMA;
3142 1.187 thorpej } else if (drvp->drive_flags & DRIVE_DMA) {
3143 1.187 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3144 1.187 thorpej dtm |= DTM_IDEx_DMA;
3145 1.187 thorpej } else {
3146 1.187 thorpej dtm |= DTM_IDEx_PIO;
3147 1.187 thorpej }
3148 1.187 thorpej }
3149 1.187 thorpej
3150 1.187 thorpej /*
3151 1.187 thorpej * Nothing to do to setup modes; it is meaningless in S-ATA
3152 1.187 thorpej * (but many S-ATA drives still want to get the SET_FEATURE
3153 1.187 thorpej * command).
3154 1.187 thorpej */
3155 1.187 thorpej if (idedma_ctl != 0) {
3156 1.187 thorpej /* Add software bits in status register */
3157 1.187 thorpej bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3158 1.187 thorpej IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
3159 1.187 thorpej idedma_ctl);
3160 1.187 thorpej }
3161 1.187 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag,
3162 1.187 thorpej chp->channel == 0 ? SII3112_DTM_IDE0 : SII3112_DTM_IDE1, dtm);
3163 1.1 cgd }
3164 1.1 cgd
3165 1.18 drochner void
3166 1.41 bouyer cy693_chip_map(sc, pa)
3167 1.18 drochner struct pciide_softc *sc;
3168 1.41 bouyer struct pci_attach_args *pa;
3169 1.41 bouyer {
3170 1.41 bouyer struct pciide_channel *cp;
3171 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
3172 1.41 bouyer bus_size_t cmdsize, ctlsize;
3173 1.41 bouyer
3174 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3175 1.41 bouyer return;
3176 1.201 enami
3177 1.41 bouyer /*
3178 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
3179 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
3180 1.41 bouyer * the real channel
3181 1.41 bouyer */
3182 1.41 bouyer if (pa->pa_function == 1) {
3183 1.61 thorpej sc->sc_cy_compatchan = 0;
3184 1.41 bouyer } else if (pa->pa_function == 2) {
3185 1.61 thorpej sc->sc_cy_compatchan = 1;
3186 1.41 bouyer } else {
3187 1.192 thorpej aprint_error("%s: unexpected PCI function %d\n",
3188 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3189 1.41 bouyer return;
3190 1.41 bouyer }
3191 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
3192 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
3193 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3194 1.41 bouyer pciide_mapreg_dma(sc, pa);
3195 1.41 bouyer } else {
3196 1.192 thorpej aprint_normal("%s: hardware does not support DMA",
3197 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3198 1.41 bouyer sc->sc_dma_ok = 0;
3199 1.41 bouyer }
3200 1.192 thorpej aprint_normal("\n");
3201 1.39 mrg
3202 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
3203 1.61 thorpej if (sc->sc_cy_handle == NULL) {
3204 1.192 thorpej aprint_error("%s: unable to map hyperCache control registers\n",
3205 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
3206 1.61 thorpej sc->sc_dma_ok = 0;
3207 1.61 thorpej }
3208 1.61 thorpej
3209 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3210 1.41 bouyer WDC_CAPABILITY_MODE;
3211 1.67 bouyer if (sc->sc_dma_ok) {
3212 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3213 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3214 1.67 bouyer }
3215 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
3216 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
3217 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
3218 1.18 drochner
3219 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3220 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
3221 1.39 mrg
3222 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
3223 1.41 bouyer cp = &sc->pciide_channels[0];
3224 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
3225 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
3226 1.41 bouyer cp->wdc_channel.channel = 0;
3227 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
3228 1.41 bouyer cp->wdc_channel.ch_queue =
3229 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
3230 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
3231 1.192 thorpej aprint_error("%s primary channel: "
3232 1.41 bouyer "can't allocate memory for command queue",
3233 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3234 1.41 bouyer return;
3235 1.41 bouyer }
3236 1.192 thorpej aprint_normal("%s: primary channel %s to ",
3237 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3238 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
3239 1.41 bouyer "configured" : "wired");
3240 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
3241 1.200 mycroft aprint_normal("native-PCI mode\n");
3242 1.200 mycroft pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
3243 1.41 bouyer pciide_pci_intr);
3244 1.41 bouyer } else {
3245 1.200 mycroft aprint_normal("compatibility mode\n");
3246 1.200 mycroft pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan, &cmdsize,
3247 1.200 mycroft &ctlsize);
3248 1.41 bouyer }
3249 1.208 bouyer wdcattach(&cp->wdc_channel);
3250 1.28 bouyer }
3251 1.28 bouyer
3252 1.28 bouyer void
3253 1.28 bouyer cy693_setup_channel(chp)
3254 1.18 drochner struct channel_softc *chp;
3255 1.28 bouyer {
3256 1.18 drochner struct ata_drive_datas *drvp;
3257 1.18 drochner int drive;
3258 1.18 drochner u_int32_t cy_cmd_ctrl;
3259 1.18 drochner u_int32_t idedma_ctl;
3260 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3261 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3262 1.41 bouyer int dma_mode = -1;
3263 1.9 bouyer
3264 1.208 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
3265 1.208 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
3266 1.208 bouyer
3267 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
3268 1.28 bouyer
3269 1.28 bouyer /* setup DMA if needed */
3270 1.28 bouyer pciide_channel_dma_setup(cp);
3271 1.28 bouyer
3272 1.18 drochner for (drive = 0; drive < 2; drive++) {
3273 1.18 drochner drvp = &chp->ch_drive[drive];
3274 1.18 drochner /* If no drive, skip */
3275 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
3276 1.18 drochner continue;
3277 1.18 drochner /* add timing values, setup DMA if needed */
3278 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
3279 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3280 1.41 bouyer /* use Multiword DMA */
3281 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
3282 1.41 bouyer dma_mode = drvp->DMA_mode;
3283 1.18 drochner }
3284 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
3285 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
3286 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
3287 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
3288 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
3289 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
3290 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
3291 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
3292 1.18 drochner }
3293 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
3294 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
3295 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
3296 1.61 thorpej
3297 1.61 thorpej if (dma_mode == -1)
3298 1.61 thorpej dma_mode = 0;
3299 1.61 thorpej
3300 1.61 thorpej if (sc->sc_cy_handle != NULL) {
3301 1.61 thorpej /* Note: `multiple' is implied. */
3302 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
3303 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
3304 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
3305 1.61 thorpej }
3306 1.61 thorpej
3307 1.18 drochner if (idedma_ctl != 0) {
3308 1.18 drochner /* Add software bits in status register */
3309 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3310 1.18 drochner IDEDMA_CTL, idedma_ctl);
3311 1.9 bouyer }
3312 1.208 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
3313 1.208 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
3314 1.1 cgd }
3315 1.1 cgd
3316 1.182 bouyer static struct sis_hostbr_type {
3317 1.182 bouyer u_int16_t id;
3318 1.182 bouyer u_int8_t rev;
3319 1.182 bouyer u_int8_t udma_mode;
3320 1.182 bouyer char *name;
3321 1.182 bouyer u_int8_t type;
3322 1.182 bouyer #define SIS_TYPE_NOUDMA 0
3323 1.182 bouyer #define SIS_TYPE_66 1
3324 1.182 bouyer #define SIS_TYPE_100OLD 2
3325 1.182 bouyer #define SIS_TYPE_100NEW 3
3326 1.182 bouyer #define SIS_TYPE_133OLD 4
3327 1.182 bouyer #define SIS_TYPE_133NEW 5
3328 1.182 bouyer #define SIS_TYPE_SOUTH 6
3329 1.182 bouyer } sis_hostbr_type[] = {
3330 1.182 bouyer /* Most infos here are from sos (at) freebsd.org */
3331 1.182 bouyer {PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
3332 1.182 bouyer #if 0
3333 1.182 bouyer /*
3334 1.182 bouyer * controllers associated to a rev 0x2 530 Host to PCI Bridge
3335 1.182 bouyer * have problems with UDMA (info provided by Christos)
3336 1.182 bouyer */
3337 1.182 bouyer {PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
3338 1.182 bouyer #endif
3339 1.182 bouyer {PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
3340 1.182 bouyer {PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
3341 1.182 bouyer {PCI_PRODUCT_SIS_620, 0x00, 4, "620", SIS_TYPE_66},
3342 1.182 bouyer {PCI_PRODUCT_SIS_630, 0x00, 4, "630", SIS_TYPE_66},
3343 1.182 bouyer {PCI_PRODUCT_SIS_630, 0x30, 5, "630S", SIS_TYPE_100NEW},
3344 1.182 bouyer {PCI_PRODUCT_SIS_633, 0x00, 5, "633", SIS_TYPE_100NEW},
3345 1.182 bouyer {PCI_PRODUCT_SIS_635, 0x00, 5, "635", SIS_TYPE_100NEW},
3346 1.182 bouyer {PCI_PRODUCT_SIS_640, 0x00, 4, "640", SIS_TYPE_SOUTH},
3347 1.182 bouyer {PCI_PRODUCT_SIS_645, 0x00, 6, "645", SIS_TYPE_SOUTH},
3348 1.182 bouyer {PCI_PRODUCT_SIS_646, 0x00, 6, "645DX", SIS_TYPE_SOUTH},
3349 1.182 bouyer {PCI_PRODUCT_SIS_648, 0x00, 6, "648", SIS_TYPE_SOUTH},
3350 1.182 bouyer {PCI_PRODUCT_SIS_650, 0x00, 6, "650", SIS_TYPE_SOUTH},
3351 1.182 bouyer {PCI_PRODUCT_SIS_651, 0x00, 6, "651", SIS_TYPE_SOUTH},
3352 1.182 bouyer {PCI_PRODUCT_SIS_652, 0x00, 6, "652", SIS_TYPE_SOUTH},
3353 1.182 bouyer {PCI_PRODUCT_SIS_655, 0x00, 6, "655", SIS_TYPE_SOUTH},
3354 1.182 bouyer {PCI_PRODUCT_SIS_658, 0x00, 6, "658", SIS_TYPE_SOUTH},
3355 1.182 bouyer {PCI_PRODUCT_SIS_730, 0x00, 5, "730", SIS_TYPE_100OLD},
3356 1.182 bouyer {PCI_PRODUCT_SIS_733, 0x00, 5, "733", SIS_TYPE_100NEW},
3357 1.182 bouyer {PCI_PRODUCT_SIS_735, 0x00, 5, "735", SIS_TYPE_100NEW},
3358 1.182 bouyer {PCI_PRODUCT_SIS_740, 0x00, 5, "740", SIS_TYPE_SOUTH},
3359 1.182 bouyer {PCI_PRODUCT_SIS_745, 0x00, 5, "745", SIS_TYPE_100NEW},
3360 1.182 bouyer {PCI_PRODUCT_SIS_746, 0x00, 6, "746", SIS_TYPE_SOUTH},
3361 1.182 bouyer {PCI_PRODUCT_SIS_748, 0x00, 6, "748", SIS_TYPE_SOUTH},
3362 1.182 bouyer {PCI_PRODUCT_SIS_750, 0x00, 6, "750", SIS_TYPE_SOUTH},
3363 1.182 bouyer {PCI_PRODUCT_SIS_751, 0x00, 6, "751", SIS_TYPE_SOUTH},
3364 1.182 bouyer {PCI_PRODUCT_SIS_752, 0x00, 6, "752", SIS_TYPE_SOUTH},
3365 1.182 bouyer {PCI_PRODUCT_SIS_755, 0x00, 6, "755", SIS_TYPE_SOUTH},
3366 1.182 bouyer /*
3367 1.182 bouyer * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
3368 1.182 bouyer * {PCI_PRODUCT_SIS_961, 0x00, 6, "961", SIS_TYPE_133NEW},
3369 1.182 bouyer */
3370 1.182 bouyer {PCI_PRODUCT_SIS_962, 0x00, 6, "962", SIS_TYPE_133NEW},
3371 1.182 bouyer {PCI_PRODUCT_SIS_963, 0x00, 6, "963", SIS_TYPE_133NEW},
3372 1.182 bouyer };
3373 1.182 bouyer
3374 1.182 bouyer static struct sis_hostbr_type *sis_hostbr_type_match;
3375 1.182 bouyer
3376 1.130 tron static int
3377 1.130 tron sis_hostbr_match(pa)
3378 1.130 tron struct pci_attach_args *pa;
3379 1.130 tron {
3380 1.182 bouyer int i;
3381 1.182 bouyer if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
3382 1.182 bouyer return 0;
3383 1.182 bouyer sis_hostbr_type_match = NULL;
3384 1.182 bouyer for (i = 0;
3385 1.182 bouyer i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
3386 1.182 bouyer i++) {
3387 1.182 bouyer if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
3388 1.182 bouyer PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
3389 1.182 bouyer sis_hostbr_type_match = &sis_hostbr_type[i];
3390 1.182 bouyer }
3391 1.182 bouyer return (sis_hostbr_type_match != NULL);
3392 1.182 bouyer }
3393 1.182 bouyer
3394 1.182 bouyer static int sis_south_match(pa)
3395 1.182 bouyer struct pci_attach_args *pa;
3396 1.182 bouyer {
3397 1.182 bouyer return(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
3398 1.182 bouyer PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
3399 1.182 bouyer PCI_REVISION(pa->pa_class) >= 0x10);
3400 1.130 tron }
3401 1.130 tron
3402 1.18 drochner void
3403 1.41 bouyer sis_chip_map(sc, pa)
3404 1.41 bouyer struct pciide_softc *sc;
3405 1.18 drochner struct pci_attach_args *pa;
3406 1.41 bouyer {
3407 1.18 drochner struct pciide_channel *cp;
3408 1.41 bouyer int channel;
3409 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
3410 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
3411 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
3412 1.18 drochner bus_size_t cmdsize, ctlsize;
3413 1.9 bouyer
3414 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3415 1.18 drochner return;
3416 1.201 enami
3417 1.201 enami aprint_normal("%s: Silicon Integrated System ",
3418 1.201 enami sc->sc_wdcdev.sc_dev.dv_xname);
3419 1.183 bouyer pci_find_device(NULL, sis_hostbr_match);
3420 1.182 bouyer if (sis_hostbr_type_match) {
3421 1.182 bouyer if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
3422 1.182 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
3423 1.182 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3424 1.182 bouyer SIS_REG_57) & 0x7f);
3425 1.182 bouyer if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
3426 1.182 bouyer PCI_ID_REG)) == SIS_PRODUCT_5518) {
3427 1.192 thorpej aprint_normal("96X UDMA%d",
3428 1.182 bouyer sis_hostbr_type_match->udma_mode);
3429 1.182 bouyer sc->sis_type = SIS_TYPE_133NEW;
3430 1.182 bouyer sc->sc_wdcdev.UDMA_cap =
3431 1.182 bouyer sis_hostbr_type_match->udma_mode;
3432 1.182 bouyer } else {
3433 1.183 bouyer if (pci_find_device(NULL, sis_south_match)) {
3434 1.182 bouyer sc->sis_type = SIS_TYPE_133OLD;
3435 1.182 bouyer sc->sc_wdcdev.UDMA_cap =
3436 1.182 bouyer sis_hostbr_type_match->udma_mode;
3437 1.182 bouyer } else {
3438 1.182 bouyer sc->sis_type = SIS_TYPE_100NEW;
3439 1.182 bouyer sc->sc_wdcdev.UDMA_cap =
3440 1.182 bouyer sis_hostbr_type_match->udma_mode;
3441 1.182 bouyer }
3442 1.182 bouyer }
3443 1.182 bouyer } else {
3444 1.182 bouyer sc->sis_type = sis_hostbr_type_match->type;
3445 1.182 bouyer sc->sc_wdcdev.UDMA_cap =
3446 1.182 bouyer sis_hostbr_type_match->udma_mode;
3447 1.182 bouyer }
3448 1.192 thorpej aprint_normal(sis_hostbr_type_match->name);
3449 1.182 bouyer } else {
3450 1.192 thorpej aprint_normal("5597/5598");
3451 1.182 bouyer if (rev >= 0xd0) {
3452 1.182 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3453 1.183 bouyer sc->sis_type = SIS_TYPE_66;
3454 1.182 bouyer } else {
3455 1.182 bouyer sc->sc_wdcdev.UDMA_cap = 0;
3456 1.183 bouyer sc->sis_type = SIS_TYPE_NOUDMA;
3457 1.182 bouyer }
3458 1.182 bouyer }
3459 1.192 thorpej aprint_normal(" IDE controller (rev. 0x%02x)\n",
3460 1.192 thorpej PCI_REVISION(pa->pa_class));
3461 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
3462 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3463 1.41 bouyer pciide_mapreg_dma(sc, pa);
3464 1.192 thorpej aprint_normal("\n");
3465 1.121 bouyer
3466 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3467 1.67 bouyer WDC_CAPABILITY_MODE;
3468 1.51 bouyer if (sc->sc_dma_ok) {
3469 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3470 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3471 1.182 bouyer if (sc->sis_type >= SIS_TYPE_66)
3472 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
3473 1.51 bouyer }
3474 1.9 bouyer
3475 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
3476 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
3477 1.15 bouyer
3478 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3479 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3480 1.182 bouyer switch(sc->sis_type) {
3481 1.182 bouyer case SIS_TYPE_NOUDMA:
3482 1.182 bouyer case SIS_TYPE_66:
3483 1.182 bouyer case SIS_TYPE_100OLD:
3484 1.182 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
3485 1.182 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
3486 1.182 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
3487 1.182 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
3488 1.182 bouyer break;
3489 1.182 bouyer case SIS_TYPE_100NEW:
3490 1.182 bouyer case SIS_TYPE_133OLD:
3491 1.182 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
3492 1.182 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
3493 1.182 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
3494 1.182 bouyer break;
3495 1.182 bouyer case SIS_TYPE_133NEW:
3496 1.182 bouyer sc->sc_wdcdev.set_modes = sis96x_setup_channel;
3497 1.182 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
3498 1.182 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
3499 1.182 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
3500 1.182 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
3501 1.182 bouyer break;
3502 1.182 bouyer }
3503 1.182 bouyer
3504 1.41 bouyer
3505 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3506 1.41 bouyer cp = &sc->pciide_channels[channel];
3507 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3508 1.41 bouyer continue;
3509 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
3510 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
3511 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
3512 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3513 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
3514 1.46 mycroft continue;
3515 1.41 bouyer }
3516 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3517 1.41 bouyer pciide_pci_intr);
3518 1.41 bouyer }
3519 1.28 bouyer }
3520 1.28 bouyer
3521 1.28 bouyer void
3522 1.182 bouyer sis96x_setup_channel(chp)
3523 1.182 bouyer struct channel_softc *chp;
3524 1.182 bouyer {
3525 1.182 bouyer struct ata_drive_datas *drvp;
3526 1.182 bouyer int drive;
3527 1.182 bouyer u_int32_t sis_tim;
3528 1.182 bouyer u_int32_t idedma_ctl;
3529 1.182 bouyer int regtim;
3530 1.182 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3531 1.182 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3532 1.182 bouyer
3533 1.182 bouyer sis_tim = 0;
3534 1.182 bouyer idedma_ctl = 0;
3535 1.182 bouyer /* setup DMA if needed */
3536 1.182 bouyer pciide_channel_dma_setup(cp);
3537 1.182 bouyer
3538 1.182 bouyer for (drive = 0; drive < 2; drive++) {
3539 1.182 bouyer regtim = SIS_TIM133(
3540 1.182 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
3541 1.182 bouyer chp->channel, drive);
3542 1.182 bouyer drvp = &chp->ch_drive[drive];
3543 1.182 bouyer /* If no drive, skip */
3544 1.182 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3545 1.182 bouyer continue;
3546 1.182 bouyer /* add timing values, setup DMA if needed */
3547 1.182 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3548 1.182 bouyer /* use Ultra/DMA */
3549 1.182 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3550 1.182 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
3551 1.182 bouyer SIS96x_REG_CBL(chp->channel)) & SIS96x_REG_CBL_33) {
3552 1.182 bouyer if (drvp->UDMA_mode > 2)
3553 1.182 bouyer drvp->UDMA_mode = 2;
3554 1.182 bouyer }
3555 1.182 bouyer sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
3556 1.182 bouyer sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
3557 1.182 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3558 1.182 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3559 1.182 bouyer /*
3560 1.182 bouyer * use Multiword DMA
3561 1.182 bouyer * Timings will be used for both PIO and DMA,
3562 1.182 bouyer * so adjust DMA mode if needed
3563 1.182 bouyer */
3564 1.182 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3565 1.182 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3566 1.182 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3567 1.182 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3568 1.182 bouyer drvp->PIO_mode - 2 : 0;
3569 1.182 bouyer sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
3570 1.182 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3571 1.182 bouyer } else {
3572 1.182 bouyer sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
3573 1.182 bouyer }
3574 1.182 bouyer WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
3575 1.182 bouyer "channel %d drive %d: 0x%x (reg 0x%x)\n",
3576 1.182 bouyer chp->channel, drive, sis_tim, regtim), DEBUG_PROBE);
3577 1.182 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
3578 1.182 bouyer }
3579 1.182 bouyer if (idedma_ctl != 0) {
3580 1.182 bouyer /* Add software bits in status register */
3581 1.182 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3582 1.182 bouyer IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
3583 1.182 bouyer idedma_ctl);
3584 1.182 bouyer }
3585 1.182 bouyer }
3586 1.182 bouyer
3587 1.182 bouyer void
3588 1.28 bouyer sis_setup_channel(chp)
3589 1.15 bouyer struct channel_softc *chp;
3590 1.28 bouyer {
3591 1.15 bouyer struct ata_drive_datas *drvp;
3592 1.28 bouyer int drive;
3593 1.18 drochner u_int32_t sis_tim;
3594 1.18 drochner u_int32_t idedma_ctl;
3595 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3596 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3597 1.15 bouyer
3598 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
3599 1.28 bouyer "channel %d 0x%x\n", chp->channel,
3600 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
3601 1.28 bouyer DEBUG_PROBE);
3602 1.28 bouyer sis_tim = 0;
3603 1.18 drochner idedma_ctl = 0;
3604 1.28 bouyer /* setup DMA if needed */
3605 1.28 bouyer pciide_channel_dma_setup(cp);
3606 1.28 bouyer
3607 1.28 bouyer for (drive = 0; drive < 2; drive++) {
3608 1.28 bouyer drvp = &chp->ch_drive[drive];
3609 1.28 bouyer /* If no drive, skip */
3610 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3611 1.28 bouyer continue;
3612 1.28 bouyer /* add timing values, setup DMA if needed */
3613 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
3614 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
3615 1.28 bouyer goto pio;
3616 1.28 bouyer
3617 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3618 1.28 bouyer /* use Ultra/DMA */
3619 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3620 1.182 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
3621 1.182 bouyer SIS_REG_CBL) & SIS_REG_CBL_33(chp->channel)) {
3622 1.182 bouyer if (drvp->UDMA_mode > 2)
3623 1.182 bouyer drvp->UDMA_mode = 2;
3624 1.182 bouyer }
3625 1.182 bouyer switch (sc->sis_type) {
3626 1.182 bouyer case SIS_TYPE_66:
3627 1.182 bouyer case SIS_TYPE_100OLD:
3628 1.182 bouyer sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
3629 1.182 bouyer SIS_TIM66_UDMA_TIME_OFF(drive);
3630 1.182 bouyer break;
3631 1.182 bouyer case SIS_TYPE_100NEW:
3632 1.182 bouyer sis_tim |=
3633 1.182 bouyer sis_udma100new_tim[drvp->UDMA_mode] <<
3634 1.182 bouyer SIS_TIM100_UDMA_TIME_OFF(drive);
3635 1.182 bouyer case SIS_TYPE_133OLD:
3636 1.182 bouyer sis_tim |=
3637 1.182 bouyer sis_udma133old_tim[drvp->UDMA_mode] <<
3638 1.182 bouyer SIS_TIM100_UDMA_TIME_OFF(drive);
3639 1.182 bouyer break;
3640 1.182 bouyer default:
3641 1.192 thorpej aprint_error("unknown SiS IDE type %d\n",
3642 1.182 bouyer sc->sis_type);
3643 1.182 bouyer }
3644 1.28 bouyer } else {
3645 1.28 bouyer /*
3646 1.28 bouyer * use Multiword DMA
3647 1.28 bouyer * Timings will be used for both PIO and DMA,
3648 1.28 bouyer * so adjust DMA mode if needed
3649 1.28 bouyer */
3650 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3651 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3652 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3653 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3654 1.32 bouyer drvp->PIO_mode - 2 : 0;
3655 1.28 bouyer if (drvp->DMA_mode == 0)
3656 1.28 bouyer drvp->PIO_mode = 0;
3657 1.28 bouyer }
3658 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3659 1.182 bouyer pio: switch (sc->sis_type) {
3660 1.183 bouyer case SIS_TYPE_NOUDMA:
3661 1.182 bouyer case SIS_TYPE_66:
3662 1.182 bouyer case SIS_TYPE_100OLD:
3663 1.182 bouyer sis_tim |= sis_pio_act[drvp->PIO_mode] <<
3664 1.182 bouyer SIS_TIM66_ACT_OFF(drive);
3665 1.182 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
3666 1.182 bouyer SIS_TIM66_REC_OFF(drive);
3667 1.182 bouyer break;
3668 1.182 bouyer case SIS_TYPE_100NEW:
3669 1.182 bouyer case SIS_TYPE_133OLD:
3670 1.182 bouyer sis_tim |= sis_pio_act[drvp->PIO_mode] <<
3671 1.182 bouyer SIS_TIM100_ACT_OFF(drive);
3672 1.182 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
3673 1.182 bouyer SIS_TIM100_REC_OFF(drive);
3674 1.182 bouyer break;
3675 1.182 bouyer default:
3676 1.192 thorpej aprint_error("unknown SiS IDE type %d\n",
3677 1.182 bouyer sc->sis_type);
3678 1.182 bouyer }
3679 1.28 bouyer }
3680 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
3681 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
3682 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
3683 1.18 drochner if (idedma_ctl != 0) {
3684 1.18 drochner /* Add software bits in status register */
3685 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3686 1.175 bouyer IDEDMA_CTL+ (IDEDMA_SCH_OFFSET * chp->channel),
3687 1.175 bouyer idedma_ctl);
3688 1.18 drochner }
3689 1.18 drochner }
3690 1.18 drochner
3691 1.18 drochner void
3692 1.41 bouyer acer_chip_map(sc, pa)
3693 1.41 bouyer struct pciide_softc *sc;
3694 1.18 drochner struct pci_attach_args *pa;
3695 1.41 bouyer {
3696 1.18 drochner struct pciide_channel *cp;
3697 1.41 bouyer int channel;
3698 1.41 bouyer pcireg_t cr, interface;
3699 1.18 drochner bus_size_t cmdsize, ctlsize;
3700 1.107 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
3701 1.18 drochner
3702 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3703 1.18 drochner return;
3704 1.201 enami
3705 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
3706 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3707 1.41 bouyer pciide_mapreg_dma(sc, pa);
3708 1.192 thorpej aprint_normal("\n");
3709 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3710 1.67 bouyer WDC_CAPABILITY_MODE;
3711 1.67 bouyer if (sc->sc_dma_ok) {
3712 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
3713 1.124 bouyer if (rev >= 0x20) {
3714 1.107 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
3715 1.124 bouyer if (rev >= 0xC4)
3716 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3717 1.127 tsutsui else if (rev >= 0xC2)
3718 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3719 1.124 bouyer else
3720 1.124 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3721 1.124 bouyer }
3722 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3723 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3724 1.67 bouyer }
3725 1.41 bouyer
3726 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
3727 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
3728 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
3729 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3730 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3731 1.30 bouyer
3732 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
3733 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
3734 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
3735 1.30 bouyer
3736 1.41 bouyer /* Enable "microsoft register bits" R/W. */
3737 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
3738 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
3739 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
3740 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
3741 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
3742 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
3743 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
3744 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
3745 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
3746 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
3747 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
3748 1.41 bouyer /* Don't use cr, re-read the real register content instead */
3749 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
3750 1.41 bouyer PCI_CLASS_REG));
3751 1.41 bouyer
3752 1.124 bouyer /* From linux: enable "Cable Detection" */
3753 1.124 bouyer if (rev >= 0xC2) {
3754 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_0x4B,
3755 1.127 tsutsui pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4B)
3756 1.127 tsutsui | ACER_0x4B_CDETECT);
3757 1.124 bouyer }
3758 1.124 bouyer
3759 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3760 1.41 bouyer cp = &sc->pciide_channels[channel];
3761 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3762 1.41 bouyer continue;
3763 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
3764 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
3765 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3766 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
3767 1.41 bouyer continue;
3768 1.41 bouyer }
3769 1.124 bouyer /* newer controllers seems to lack the ACER_CHIDS. Sigh */
3770 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3771 1.124 bouyer (rev >= 0xC2) ? pciide_pci_intr : acer_pci_intr);
3772 1.30 bouyer }
3773 1.30 bouyer }
3774 1.30 bouyer
3775 1.30 bouyer void
3776 1.30 bouyer acer_setup_channel(chp)
3777 1.30 bouyer struct channel_softc *chp;
3778 1.30 bouyer {
3779 1.30 bouyer struct ata_drive_datas *drvp;
3780 1.30 bouyer int drive;
3781 1.30 bouyer u_int32_t acer_fifo_udma;
3782 1.30 bouyer u_int32_t idedma_ctl;
3783 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3784 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3785 1.30 bouyer
3786 1.30 bouyer idedma_ctl = 0;
3787 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
3788 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
3789 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3790 1.30 bouyer /* setup DMA if needed */
3791 1.30 bouyer pciide_channel_dma_setup(cp);
3792 1.30 bouyer
3793 1.124 bouyer if ((chp->ch_drive[0].drive_flags | chp->ch_drive[1].drive_flags) &
3794 1.124 bouyer DRIVE_UDMA) { /* check 80 pins cable */
3795 1.124 bouyer if (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_0x4A) &
3796 1.124 bouyer ACER_0x4A_80PIN(chp->channel)) {
3797 1.124 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3798 1.124 bouyer chp->ch_drive[0].UDMA_mode = 2;
3799 1.124 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3800 1.124 bouyer chp->ch_drive[1].UDMA_mode = 2;
3801 1.124 bouyer }
3802 1.124 bouyer }
3803 1.124 bouyer
3804 1.30 bouyer for (drive = 0; drive < 2; drive++) {
3805 1.30 bouyer drvp = &chp->ch_drive[drive];
3806 1.30 bouyer /* If no drive, skip */
3807 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3808 1.30 bouyer continue;
3809 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
3810 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
3811 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3812 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
3813 1.30 bouyer /* clear FIFO/DMA mode */
3814 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
3815 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
3816 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
3817 1.30 bouyer
3818 1.30 bouyer /* add timing values, setup DMA if needed */
3819 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
3820 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
3821 1.30 bouyer acer_fifo_udma |=
3822 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
3823 1.30 bouyer goto pio;
3824 1.30 bouyer }
3825 1.30 bouyer
3826 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
3827 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3828 1.30 bouyer /* use Ultra/DMA */
3829 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3830 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
3831 1.30 bouyer acer_fifo_udma |=
3832 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
3833 1.30 bouyer acer_udma[drvp->UDMA_mode]);
3834 1.124 bouyer /* XXX disable if one drive < UDMA3 ? */
3835 1.124 bouyer if (drvp->UDMA_mode >= 3) {
3836 1.124 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
3837 1.124 bouyer ACER_0x4B,
3838 1.124 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
3839 1.124 bouyer ACER_0x4B) | ACER_0x4B_UDMA66);
3840 1.124 bouyer }
3841 1.30 bouyer } else {
3842 1.30 bouyer /*
3843 1.30 bouyer * use Multiword DMA
3844 1.30 bouyer * Timings will be used for both PIO and DMA,
3845 1.30 bouyer * so adjust DMA mode if needed
3846 1.30 bouyer */
3847 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3848 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
3849 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3850 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3851 1.32 bouyer drvp->PIO_mode - 2 : 0;
3852 1.30 bouyer if (drvp->DMA_mode == 0)
3853 1.30 bouyer drvp->PIO_mode = 0;
3854 1.30 bouyer }
3855 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3856 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
3857 1.30 bouyer ACER_IDETIM(chp->channel, drive),
3858 1.30 bouyer acer_pio[drvp->PIO_mode]);
3859 1.30 bouyer }
3860 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
3861 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3862 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
3863 1.30 bouyer if (idedma_ctl != 0) {
3864 1.30 bouyer /* Add software bits in status register */
3865 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3866 1.175 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
3867 1.175 bouyer idedma_ctl);
3868 1.30 bouyer }
3869 1.30 bouyer }
3870 1.30 bouyer
3871 1.41 bouyer int
3872 1.41 bouyer acer_pci_intr(arg)
3873 1.41 bouyer void *arg;
3874 1.41 bouyer {
3875 1.41 bouyer struct pciide_softc *sc = arg;
3876 1.41 bouyer struct pciide_channel *cp;
3877 1.41 bouyer struct channel_softc *wdc_cp;
3878 1.41 bouyer int i, rv, crv;
3879 1.41 bouyer u_int32_t chids;
3880 1.41 bouyer
3881 1.41 bouyer rv = 0;
3882 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
3883 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3884 1.41 bouyer cp = &sc->pciide_channels[i];
3885 1.41 bouyer wdc_cp = &cp->wdc_channel;
3886 1.41 bouyer /* If a compat channel skip. */
3887 1.41 bouyer if (cp->compat)
3888 1.41 bouyer continue;
3889 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
3890 1.41 bouyer crv = wdcintr(wdc_cp);
3891 1.41 bouyer if (crv == 0)
3892 1.41 bouyer printf("%s:%d: bogus intr\n",
3893 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3894 1.41 bouyer else
3895 1.41 bouyer rv = 1;
3896 1.41 bouyer }
3897 1.41 bouyer }
3898 1.41 bouyer return rv;
3899 1.41 bouyer }
3900 1.41 bouyer
3901 1.67 bouyer void
3902 1.67 bouyer hpt_chip_map(sc, pa)
3903 1.111 tsutsui struct pciide_softc *sc;
3904 1.67 bouyer struct pci_attach_args *pa;
3905 1.67 bouyer {
3906 1.67 bouyer struct pciide_channel *cp;
3907 1.67 bouyer int i, compatchan, revision;
3908 1.67 bouyer pcireg_t interface;
3909 1.67 bouyer bus_size_t cmdsize, ctlsize;
3910 1.67 bouyer
3911 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
3912 1.67 bouyer return;
3913 1.201 enami
3914 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
3915 1.201 enami aprint_normal("%s: Triones/Highpoint ",
3916 1.201 enami sc->sc_wdcdev.sc_dev.dv_xname);
3917 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3918 1.192 thorpej aprint_normal("HPT374 IDE Controller\n");
3919 1.166 bouyer else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372)
3920 1.192 thorpej aprint_normal("HPT372 IDE Controller\n");
3921 1.153 bouyer else if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366) {
3922 1.166 bouyer if (revision == HPT372_REV)
3923 1.192 thorpej aprint_normal("HPT372 IDE Controller\n");
3924 1.166 bouyer else if (revision == HPT370_REV)
3925 1.192 thorpej aprint_normal("HPT370 IDE Controller\n");
3926 1.153 bouyer else if (revision == HPT370A_REV)
3927 1.192 thorpej aprint_normal("HPT370A IDE Controller\n");
3928 1.153 bouyer else if (revision == HPT366_REV)
3929 1.192 thorpej aprint_normal("HPT366 IDE Controller\n");
3930 1.153 bouyer else
3931 1.192 thorpej aprint_normal("unknown HPT IDE controller rev %d\n",
3932 1.192 thorpej revision);
3933 1.153 bouyer } else
3934 1.192 thorpej aprint_normal("unknown HPT IDE controller 0x%x\n",
3935 1.153 bouyer sc->sc_pp->ide_product);
3936 1.67 bouyer
3937 1.67 bouyer /*
3938 1.67 bouyer * when the chip is in native mode it identifies itself as a
3939 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
3940 1.67 bouyer */
3941 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3942 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3943 1.67 bouyer } else {
3944 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3945 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
3946 1.153 bouyer if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3947 1.166 bouyer (revision == HPT370_REV || revision == HPT370A_REV ||
3948 1.166 bouyer revision == HPT372_REV)) ||
3949 1.166 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
3950 1.153 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
3951 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
3952 1.67 bouyer }
3953 1.67 bouyer
3954 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
3955 1.201 enami sc->sc_wdcdev.sc_dev.dv_xname);
3956 1.67 bouyer pciide_mapreg_dma(sc, pa);
3957 1.192 thorpej aprint_normal("\n");
3958 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3959 1.67 bouyer WDC_CAPABILITY_MODE;
3960 1.67 bouyer if (sc->sc_dma_ok) {
3961 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3962 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3963 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3964 1.67 bouyer }
3965 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
3966 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
3967 1.67 bouyer
3968 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
3969 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3970 1.153 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3971 1.153 bouyer revision == HPT366_REV) {
3972 1.101 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3973 1.67 bouyer /*
3974 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
3975 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
3976 1.67 bouyer * with the real channel
3977 1.67 bouyer */
3978 1.67 bouyer if (pa->pa_function == 0) {
3979 1.67 bouyer compatchan = 0;
3980 1.67 bouyer } else if (pa->pa_function == 1) {
3981 1.67 bouyer compatchan = 1;
3982 1.67 bouyer } else {
3983 1.192 thorpej aprint_error("%s: unexpected PCI function %d\n",
3984 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3985 1.67 bouyer return;
3986 1.67 bouyer }
3987 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
3988 1.67 bouyer } else {
3989 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
3990 1.166 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
3991 1.166 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
3992 1.166 bouyer (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
3993 1.166 bouyer revision == HPT372_REV))
3994 1.153 bouyer sc->sc_wdcdev.UDMA_cap = 6;
3995 1.153 bouyer else
3996 1.153 bouyer sc->sc_wdcdev.UDMA_cap = 5;
3997 1.67 bouyer }
3998 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3999 1.75 bouyer cp = &sc->pciide_channels[i];
4000 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
4001 1.67 bouyer compatchan = i;
4002 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
4003 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
4004 1.192 thorpej aprint_normal(
4005 1.192 thorpej "%s: %s channel ignored (disabled)\n",
4006 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
4007 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
4008 1.67 bouyer continue;
4009 1.67 bouyer }
4010 1.67 bouyer }
4011 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
4012 1.67 bouyer continue;
4013 1.203 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
4014 1.203 bouyer pciide_mapregs_native(pa, cp, &cmdsize,
4015 1.203 bouyer &ctlsize, hpt_pci_intr);
4016 1.203 bouyer } else {
4017 1.203 bouyer pciide_mapregs_compat(pa, cp, compatchan,
4018 1.203 bouyer &cmdsize, &ctlsize);
4019 1.203 bouyer }
4020 1.208 bouyer wdcattach(&cp->wdc_channel);
4021 1.67 bouyer }
4022 1.153 bouyer if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
4023 1.166 bouyer (revision == HPT370_REV || revision == HPT370A_REV ||
4024 1.166 bouyer revision == HPT372_REV)) ||
4025 1.166 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
4026 1.153 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
4027 1.81 bouyer /*
4028 1.153 bouyer * HPT370_REV and highter has a bit to disable interrupts,
4029 1.153 bouyer * make sure to clear it
4030 1.81 bouyer */
4031 1.81 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
4032 1.81 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
4033 1.81 bouyer ~HPT_CSEL_IRQDIS);
4034 1.81 bouyer }
4035 1.166 bouyer /* set clocks, etc (mandatory on 372/4, optional otherwise) */
4036 1.166 bouyer if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
4037 1.166 bouyer revision == HPT372_REV ) ||
4038 1.166 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372 ||
4039 1.166 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
4040 1.153 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
4041 1.153 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
4042 1.153 bouyer HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
4043 1.67 bouyer return;
4044 1.67 bouyer }
4045 1.67 bouyer
4046 1.67 bouyer void
4047 1.67 bouyer hpt_setup_channel(chp)
4048 1.67 bouyer struct channel_softc *chp;
4049 1.67 bouyer {
4050 1.111 tsutsui struct ata_drive_datas *drvp;
4051 1.67 bouyer int drive;
4052 1.67 bouyer int cable;
4053 1.67 bouyer u_int32_t before, after;
4054 1.67 bouyer u_int32_t idedma_ctl;
4055 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
4056 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4057 1.166 bouyer int revision =
4058 1.166 bouyer PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
4059 1.67 bouyer
4060 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
4061 1.67 bouyer
4062 1.67 bouyer /* setup DMA if needed */
4063 1.67 bouyer pciide_channel_dma_setup(cp);
4064 1.67 bouyer
4065 1.67 bouyer idedma_ctl = 0;
4066 1.67 bouyer
4067 1.67 bouyer /* Per drive settings */
4068 1.67 bouyer for (drive = 0; drive < 2; drive++) {
4069 1.67 bouyer drvp = &chp->ch_drive[drive];
4070 1.67 bouyer /* If no drive, skip */
4071 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
4072 1.67 bouyer continue;
4073 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
4074 1.67 bouyer HPT_IDETIM(chp->channel, drive));
4075 1.67 bouyer
4076 1.111 tsutsui /* add timing values, setup DMA if needed */
4077 1.111 tsutsui if (drvp->drive_flags & DRIVE_UDMA) {
4078 1.101 bouyer /* use Ultra/DMA */
4079 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
4080 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
4081 1.67 bouyer drvp->UDMA_mode > 2)
4082 1.67 bouyer drvp->UDMA_mode = 2;
4083 1.166 bouyer switch (sc->sc_pp->ide_product) {
4084 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT374:
4085 1.166 bouyer after = hpt374_udma[drvp->UDMA_mode];
4086 1.166 bouyer break;
4087 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT372:
4088 1.166 bouyer after = hpt372_udma[drvp->UDMA_mode];
4089 1.166 bouyer break;
4090 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT366:
4091 1.166 bouyer default:
4092 1.166 bouyer switch(revision) {
4093 1.166 bouyer case HPT372_REV:
4094 1.166 bouyer after = hpt372_udma[drvp->UDMA_mode];
4095 1.166 bouyer break;
4096 1.166 bouyer case HPT370_REV:
4097 1.166 bouyer case HPT370A_REV:
4098 1.166 bouyer after = hpt370_udma[drvp->UDMA_mode];
4099 1.166 bouyer break;
4100 1.166 bouyer case HPT366_REV:
4101 1.166 bouyer default:
4102 1.166 bouyer after = hpt366_udma[drvp->UDMA_mode];
4103 1.166 bouyer break;
4104 1.166 bouyer }
4105 1.166 bouyer }
4106 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4107 1.111 tsutsui } else if (drvp->drive_flags & DRIVE_DMA) {
4108 1.111 tsutsui /*
4109 1.111 tsutsui * use Multiword DMA.
4110 1.111 tsutsui * Timings will be used for both PIO and DMA, so adjust
4111 1.111 tsutsui * DMA mode if needed
4112 1.111 tsutsui */
4113 1.111 tsutsui if (drvp->PIO_mode >= 3 &&
4114 1.111 tsutsui (drvp->DMA_mode + 2) > drvp->PIO_mode) {
4115 1.111 tsutsui drvp->DMA_mode = drvp->PIO_mode - 2;
4116 1.111 tsutsui }
4117 1.166 bouyer switch (sc->sc_pp->ide_product) {
4118 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT374:
4119 1.166 bouyer after = hpt374_dma[drvp->DMA_mode];
4120 1.166 bouyer break;
4121 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT372:
4122 1.166 bouyer after = hpt372_dma[drvp->DMA_mode];
4123 1.166 bouyer break;
4124 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT366:
4125 1.166 bouyer default:
4126 1.166 bouyer switch(revision) {
4127 1.166 bouyer case HPT372_REV:
4128 1.166 bouyer after = hpt372_dma[drvp->DMA_mode];
4129 1.166 bouyer break;
4130 1.166 bouyer case HPT370_REV:
4131 1.166 bouyer case HPT370A_REV:
4132 1.166 bouyer after = hpt370_dma[drvp->DMA_mode];
4133 1.166 bouyer break;
4134 1.166 bouyer case HPT366_REV:
4135 1.166 bouyer default:
4136 1.166 bouyer after = hpt366_dma[drvp->DMA_mode];
4137 1.166 bouyer break;
4138 1.166 bouyer }
4139 1.166 bouyer }
4140 1.111 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4141 1.111 tsutsui } else {
4142 1.67 bouyer /* PIO only */
4143 1.166 bouyer switch (sc->sc_pp->ide_product) {
4144 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT374:
4145 1.166 bouyer after = hpt374_pio[drvp->PIO_mode];
4146 1.166 bouyer break;
4147 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT372:
4148 1.166 bouyer after = hpt372_pio[drvp->PIO_mode];
4149 1.166 bouyer break;
4150 1.166 bouyer case PCI_PRODUCT_TRIONES_HPT366:
4151 1.166 bouyer default:
4152 1.166 bouyer switch(revision) {
4153 1.166 bouyer case HPT372_REV:
4154 1.166 bouyer after = hpt372_pio[drvp->PIO_mode];
4155 1.166 bouyer break;
4156 1.166 bouyer case HPT370_REV:
4157 1.166 bouyer case HPT370A_REV:
4158 1.166 bouyer after = hpt370_pio[drvp->PIO_mode];
4159 1.166 bouyer break;
4160 1.166 bouyer case HPT366_REV:
4161 1.166 bouyer default:
4162 1.166 bouyer after = hpt366_pio[drvp->PIO_mode];
4163 1.166 bouyer break;
4164 1.166 bouyer }
4165 1.166 bouyer }
4166 1.67 bouyer }
4167 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
4168 1.111 tsutsui HPT_IDETIM(chp->channel, drive), after);
4169 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
4170 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
4171 1.67 bouyer after, before), DEBUG_PROBE);
4172 1.67 bouyer }
4173 1.67 bouyer if (idedma_ctl != 0) {
4174 1.67 bouyer /* Add software bits in status register */
4175 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4176 1.175 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
4177 1.175 bouyer idedma_ctl);
4178 1.67 bouyer }
4179 1.67 bouyer }
4180 1.67 bouyer
4181 1.67 bouyer int
4182 1.67 bouyer hpt_pci_intr(arg)
4183 1.67 bouyer void *arg;
4184 1.67 bouyer {
4185 1.67 bouyer struct pciide_softc *sc = arg;
4186 1.67 bouyer struct pciide_channel *cp;
4187 1.67 bouyer struct channel_softc *wdc_cp;
4188 1.67 bouyer int rv = 0;
4189 1.67 bouyer int dmastat, i, crv;
4190 1.67 bouyer
4191 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4192 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4193 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4194 1.143 bouyer if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
4195 1.143 bouyer IDEDMA_CTL_INTR)
4196 1.67 bouyer continue;
4197 1.67 bouyer cp = &sc->pciide_channels[i];
4198 1.67 bouyer wdc_cp = &cp->wdc_channel;
4199 1.67 bouyer crv = wdcintr(wdc_cp);
4200 1.67 bouyer if (crv == 0) {
4201 1.67 bouyer printf("%s:%d: bogus intr\n",
4202 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
4203 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4204 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
4205 1.67 bouyer } else
4206 1.67 bouyer rv = 1;
4207 1.67 bouyer }
4208 1.67 bouyer return rv;
4209 1.67 bouyer }
4210 1.67 bouyer
4211 1.67 bouyer
4212 1.108 bouyer /* Macros to test product */
4213 1.87 enami #define PDC_IS_262(sc) \
4214 1.87 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
4215 1.87 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
4216 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
4217 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
4218 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
4219 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 || \
4220 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 || \
4221 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
4222 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
4223 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
4224 1.108 bouyer #define PDC_IS_265(sc) \
4225 1.108 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
4226 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X || \
4227 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
4228 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
4229 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 || \
4230 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 || \
4231 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
4232 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
4233 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
4234 1.138 bouyer #define PDC_IS_268(sc) \
4235 1.138 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2 || \
4236 1.138 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100TX2v2 || \
4237 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 || \
4238 1.165 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 || \
4239 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
4240 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
4241 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
4242 1.168 bouyer #define PDC_IS_276(sc) \
4243 1.168 bouyer ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133 || \
4244 1.168 bouyer (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2 || \
4245 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_MBULTRA133 || \
4246 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA133TX2v2 || \
4247 1.179 thorpej (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_FASTTRAK133LITE)
4248 1.48 bouyer
4249 1.30 bouyer void
4250 1.41 bouyer pdc202xx_chip_map(sc, pa)
4251 1.111 tsutsui struct pciide_softc *sc;
4252 1.30 bouyer struct pci_attach_args *pa;
4253 1.41 bouyer {
4254 1.30 bouyer struct pciide_channel *cp;
4255 1.41 bouyer int channel;
4256 1.41 bouyer pcireg_t interface, st, mode;
4257 1.30 bouyer bus_size_t cmdsize, ctlsize;
4258 1.41 bouyer
4259 1.138 bouyer if (!PDC_IS_268(sc)) {
4260 1.138 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
4261 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
4262 1.138 bouyer st), DEBUG_PROBE);
4263 1.138 bouyer }
4264 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
4265 1.41 bouyer return;
4266 1.41 bouyer
4267 1.41 bouyer /* turn off RAID mode */
4268 1.138 bouyer if (!PDC_IS_268(sc))
4269 1.138 bouyer st &= ~PDC2xx_STATE_IDERAID;
4270 1.31 bouyer
4271 1.31 bouyer /*
4272 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
4273 1.41 bouyer * mode. We have to fake interface
4274 1.31 bouyer */
4275 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
4276 1.140 bouyer if (PDC_IS_268(sc) || (st & PDC2xx_STATE_NATIVE))
4277 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
4278 1.41 bouyer
4279 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
4280 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
4281 1.41 bouyer pciide_mapreg_dma(sc, pa);
4282 1.192 thorpej aprint_normal("\n");
4283 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4284 1.41 bouyer WDC_CAPABILITY_MODE;
4285 1.67 bouyer if (sc->sc_dma_ok) {
4286 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4287 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4288 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
4289 1.67 bouyer }
4290 1.180 thorpej if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
4291 1.180 thorpej PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
4292 1.180 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_RAID;
4293 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
4294 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
4295 1.168 bouyer if (PDC_IS_276(sc))
4296 1.168 bouyer sc->sc_wdcdev.UDMA_cap = 6;
4297 1.168 bouyer else if (PDC_IS_265(sc))
4298 1.108 bouyer sc->sc_wdcdev.UDMA_cap = 5;
4299 1.108 bouyer else if (PDC_IS_262(sc))
4300 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
4301 1.41 bouyer else
4302 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
4303 1.138 bouyer sc->sc_wdcdev.set_modes = PDC_IS_268(sc) ?
4304 1.138 bouyer pdc20268_setup_channel : pdc202xx_setup_channel;
4305 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
4306 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
4307 1.41 bouyer
4308 1.191 nakayama if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||
4309 1.191 nakayama sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||
4310 1.191 nakayama sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X) {
4311 1.191 nakayama sc->sc_wdcdev.dma_start = pdc20262_dma_start;
4312 1.191 nakayama sc->sc_wdcdev.dma_finish = pdc20262_dma_finish;
4313 1.191 nakayama }
4314 1.191 nakayama
4315 1.138 bouyer if (!PDC_IS_268(sc)) {
4316 1.138 bouyer /* setup failsafe defaults */
4317 1.138 bouyer mode = 0;
4318 1.138 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
4319 1.138 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
4320 1.138 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
4321 1.138 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
4322 1.138 bouyer for (channel = 0;
4323 1.138 bouyer channel < sc->sc_wdcdev.nchannels;
4324 1.138 bouyer channel++) {
4325 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
4326 1.138 bouyer "drive 0 initial timings 0x%x, now 0x%x\n",
4327 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
4328 1.138 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
4329 1.138 bouyer DEBUG_PROBE);
4330 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
4331 1.138 bouyer PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
4332 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
4333 1.138 bouyer "drive 1 initial timings 0x%x, now 0x%x\n",
4334 1.138 bouyer channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
4335 1.138 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
4336 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
4337 1.138 bouyer PDC2xx_TIM(channel, 1), mode);
4338 1.138 bouyer }
4339 1.138 bouyer
4340 1.138 bouyer mode = PDC2xx_SCR_DMA;
4341 1.194 bouyer if (PDC_IS_265(sc)) {
4342 1.194 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC265_SCR_GEN_LAT);
4343 1.194 bouyer } else if (PDC_IS_262(sc)) {
4344 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
4345 1.138 bouyer } else {
4346 1.138 bouyer /* the BIOS set it up this way */
4347 1.138 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
4348 1.138 bouyer }
4349 1.138 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
4350 1.138 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
4351 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, "
4352 1.138 bouyer "now 0x%x\n",
4353 1.138 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
4354 1.138 bouyer PDC2xx_SCR),
4355 1.138 bouyer mode), DEBUG_PROBE);
4356 1.138 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
4357 1.138 bouyer PDC2xx_SCR, mode);
4358 1.138 bouyer
4359 1.138 bouyer /* controller initial state register is OK even without BIOS */
4360 1.138 bouyer /* Set DMA mode to IDE DMA compatibility */
4361 1.138 bouyer mode =
4362 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
4363 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
4364 1.41 bouyer DEBUG_PROBE);
4365 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
4366 1.138 bouyer mode | 0x1);
4367 1.138 bouyer mode =
4368 1.138 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
4369 1.138 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
4370 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
4371 1.138 bouyer mode | 0x1);
4372 1.41 bouyer }
4373 1.41 bouyer
4374 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4375 1.41 bouyer cp = &sc->pciide_channels[channel];
4376 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
4377 1.41 bouyer continue;
4378 1.138 bouyer if (!PDC_IS_268(sc) && (st & (PDC_IS_262(sc) ?
4379 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
4380 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
4381 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
4382 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
4383 1.41 bouyer continue;
4384 1.41 bouyer }
4385 1.200 mycroft pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4386 1.200 mycroft PDC_IS_265(sc) ? pdc20265_pci_intr : pdc202xx_pci_intr);
4387 1.41 bouyer }
4388 1.138 bouyer if (!PDC_IS_268(sc)) {
4389 1.138 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state "
4390 1.138 bouyer "0x%x\n", st), DEBUG_PROBE);
4391 1.138 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
4392 1.138 bouyer }
4393 1.41 bouyer return;
4394 1.41 bouyer }
4395 1.41 bouyer
4396 1.41 bouyer void
4397 1.41 bouyer pdc202xx_setup_channel(chp)
4398 1.41 bouyer struct channel_softc *chp;
4399 1.41 bouyer {
4400 1.111 tsutsui struct ata_drive_datas *drvp;
4401 1.41 bouyer int drive;
4402 1.48 bouyer pcireg_t mode, st;
4403 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
4404 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
4405 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4406 1.48 bouyer int channel = chp->channel;
4407 1.41 bouyer
4408 1.41 bouyer /* setup DMA if needed */
4409 1.41 bouyer pciide_channel_dma_setup(cp);
4410 1.30 bouyer
4411 1.41 bouyer idedma_ctl = 0;
4412 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
4413 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
4414 1.108 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
4415 1.108 bouyer DEBUG_PROBE);
4416 1.48 bouyer
4417 1.48 bouyer /* Per channel settings */
4418 1.48 bouyer if (PDC_IS_262(sc)) {
4419 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4420 1.48 bouyer PDC262_U66);
4421 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
4422 1.141 bouyer /* Trim UDMA mode */
4423 1.69 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
4424 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
4425 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
4426 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
4427 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
4428 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
4429 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
4430 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
4431 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
4432 1.48 bouyer }
4433 1.48 bouyer /* Set U66 if needed */
4434 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
4435 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
4436 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
4437 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
4438 1.48 bouyer scr |= PDC262_U66_EN(channel);
4439 1.48 bouyer else
4440 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
4441 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4442 1.48 bouyer PDC262_U66, scr);
4443 1.108 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
4444 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, channel,
4445 1.108 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
4446 1.108 bouyer PDC262_ATAPI(channel))), DEBUG_PROBE);
4447 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
4448 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
4449 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
4450 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
4451 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
4452 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
4453 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
4454 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
4455 1.48 bouyer atapi = 0;
4456 1.48 bouyer else
4457 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
4458 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
4459 1.48 bouyer PDC262_ATAPI(channel), atapi);
4460 1.48 bouyer }
4461 1.48 bouyer }
4462 1.41 bouyer for (drive = 0; drive < 2; drive++) {
4463 1.41 bouyer drvp = &chp->ch_drive[drive];
4464 1.41 bouyer /* If no drive, skip */
4465 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
4466 1.41 bouyer continue;
4467 1.48 bouyer mode = 0;
4468 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
4469 1.101 bouyer /* use Ultra/DMA */
4470 1.101 bouyer drvp->drive_flags &= ~DRIVE_DMA;
4471 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
4472 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
4473 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
4474 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
4475 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4476 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
4477 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
4478 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
4479 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
4480 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
4481 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4482 1.41 bouyer } else {
4483 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
4484 1.41 bouyer pdc2xx_dma_mb[0]);
4485 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
4486 1.41 bouyer pdc2xx_dma_mc[0]);
4487 1.41 bouyer }
4488 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
4489 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
4490 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
4491 1.48 bouyer mode |= PDC2xx_TIM_PRE;
4492 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
4493 1.48 bouyer if (drvp->PIO_mode >= 3) {
4494 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
4495 1.48 bouyer if (drive == 0)
4496 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
4497 1.48 bouyer }
4498 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
4499 1.41 bouyer "timings 0x%x\n",
4500 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
4501 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
4502 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
4503 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
4504 1.41 bouyer }
4505 1.138 bouyer if (idedma_ctl != 0) {
4506 1.138 bouyer /* Add software bits in status register */
4507 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4508 1.175 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
4509 1.175 bouyer idedma_ctl);
4510 1.138 bouyer }
4511 1.138 bouyer }
4512 1.138 bouyer
4513 1.138 bouyer void
4514 1.138 bouyer pdc20268_setup_channel(chp)
4515 1.138 bouyer struct channel_softc *chp;
4516 1.138 bouyer {
4517 1.138 bouyer struct ata_drive_datas *drvp;
4518 1.138 bouyer int drive;
4519 1.138 bouyer u_int32_t idedma_ctl;
4520 1.138 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
4521 1.138 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4522 1.138 bouyer int u100;
4523 1.138 bouyer
4524 1.138 bouyer /* setup DMA if needed */
4525 1.138 bouyer pciide_channel_dma_setup(cp);
4526 1.138 bouyer
4527 1.138 bouyer idedma_ctl = 0;
4528 1.138 bouyer
4529 1.138 bouyer /* I don't know what this is for, FreeBSD does it ... */
4530 1.138 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4531 1.195 bouyer IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * chp->channel, 0x0b);
4532 1.138 bouyer
4533 1.138 bouyer /*
4534 1.195 bouyer * cable type detect, from FreeBSD
4535 1.138 bouyer */
4536 1.138 bouyer u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4537 1.195 bouyer IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * chp->channel) & 0x04) ?
4538 1.195 bouyer 0 : 1;
4539 1.138 bouyer
4540 1.138 bouyer for (drive = 0; drive < 2; drive++) {
4541 1.138 bouyer drvp = &chp->ch_drive[drive];
4542 1.138 bouyer /* If no drive, skip */
4543 1.138 bouyer if ((drvp->drive_flags & DRIVE) == 0)
4544 1.138 bouyer continue;
4545 1.138 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
4546 1.138 bouyer /* use Ultra/DMA */
4547 1.138 bouyer drvp->drive_flags &= ~DRIVE_DMA;
4548 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4549 1.138 bouyer if (drvp->UDMA_mode > 2 && u100 == 0)
4550 1.138 bouyer drvp->UDMA_mode = 2;
4551 1.138 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
4552 1.138 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4553 1.138 bouyer }
4554 1.138 bouyer }
4555 1.138 bouyer /* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
4556 1.41 bouyer if (idedma_ctl != 0) {
4557 1.41 bouyer /* Add software bits in status register */
4558 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
4559 1.175 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
4560 1.175 bouyer idedma_ctl);
4561 1.30 bouyer }
4562 1.41 bouyer }
4563 1.41 bouyer
4564 1.41 bouyer int
4565 1.41 bouyer pdc202xx_pci_intr(arg)
4566 1.41 bouyer void *arg;
4567 1.41 bouyer {
4568 1.41 bouyer struct pciide_softc *sc = arg;
4569 1.41 bouyer struct pciide_channel *cp;
4570 1.41 bouyer struct channel_softc *wdc_cp;
4571 1.41 bouyer int i, rv, crv;
4572 1.41 bouyer u_int32_t scr;
4573 1.30 bouyer
4574 1.41 bouyer rv = 0;
4575 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
4576 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4577 1.41 bouyer cp = &sc->pciide_channels[i];
4578 1.41 bouyer wdc_cp = &cp->wdc_channel;
4579 1.41 bouyer /* If a compat channel skip. */
4580 1.41 bouyer if (cp->compat)
4581 1.41 bouyer continue;
4582 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
4583 1.41 bouyer crv = wdcintr(wdc_cp);
4584 1.41 bouyer if (crv == 0)
4585 1.108 bouyer printf("%s:%d: bogus intr (reg 0x%x)\n",
4586 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
4587 1.41 bouyer else
4588 1.41 bouyer rv = 1;
4589 1.41 bouyer }
4590 1.108 bouyer }
4591 1.108 bouyer return rv;
4592 1.108 bouyer }
4593 1.108 bouyer
4594 1.108 bouyer int
4595 1.108 bouyer pdc20265_pci_intr(arg)
4596 1.108 bouyer void *arg;
4597 1.108 bouyer {
4598 1.108 bouyer struct pciide_softc *sc = arg;
4599 1.108 bouyer struct pciide_channel *cp;
4600 1.108 bouyer struct channel_softc *wdc_cp;
4601 1.108 bouyer int i, rv, crv;
4602 1.108 bouyer u_int32_t dmastat;
4603 1.108 bouyer
4604 1.108 bouyer rv = 0;
4605 1.108 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4606 1.108 bouyer cp = &sc->pciide_channels[i];
4607 1.108 bouyer wdc_cp = &cp->wdc_channel;
4608 1.108 bouyer /* If a compat channel skip. */
4609 1.108 bouyer if (cp->compat)
4610 1.108 bouyer continue;
4611 1.208 bouyer #if 0
4612 1.208 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * i, 0x0b);
4613 1.208 bouyer if ((bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * i) & 0x20) == 0)
4614 1.208 bouyer continue;
4615 1.208 bouyer #endif
4616 1.108 bouyer /*
4617 1.108 bouyer * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
4618 1.108 bouyer * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
4619 1.108 bouyer * So use it instead (requires 2 reg reads instead of 1,
4620 1.108 bouyer * but we can't do it another way).
4621 1.108 bouyer */
4622 1.108 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot,
4623 1.108 bouyer sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
4624 1.108 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
4625 1.108 bouyer continue;
4626 1.108 bouyer crv = wdcintr(wdc_cp);
4627 1.108 bouyer if (crv == 0)
4628 1.108 bouyer printf("%s:%d: bogus intr\n",
4629 1.108 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
4630 1.108 bouyer else
4631 1.108 bouyer rv = 1;
4632 1.15 bouyer }
4633 1.41 bouyer return rv;
4634 1.191 nakayama }
4635 1.191 nakayama
4636 1.191 nakayama static void
4637 1.191 nakayama pdc20262_dma_start(v, channel, drive)
4638 1.191 nakayama void *v;
4639 1.191 nakayama int channel, drive;
4640 1.191 nakayama {
4641 1.191 nakayama struct pciide_softc *sc = v;
4642 1.191 nakayama struct pciide_dma_maps *dma_maps =
4643 1.191 nakayama &sc->pciide_channels[channel].dma_maps[drive];
4644 1.191 nakayama int atapi;
4645 1.191 nakayama
4646 1.191 nakayama if (dma_maps->dma_flags & WDC_DMA_LBA48) {
4647 1.191 nakayama atapi = (dma_maps->dma_flags & WDC_DMA_READ) ?
4648 1.191 nakayama PDC262_ATAPI_LBA48_READ : PDC262_ATAPI_LBA48_WRITE;
4649 1.191 nakayama atapi |= dma_maps->dmamap_xfer->dm_mapsize >> 1;
4650 1.191 nakayama bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
4651 1.191 nakayama PDC262_ATAPI(channel), atapi);
4652 1.191 nakayama }
4653 1.191 nakayama
4654 1.191 nakayama pciide_dma_start(v, channel, drive);
4655 1.191 nakayama }
4656 1.191 nakayama
4657 1.191 nakayama int
4658 1.191 nakayama pdc20262_dma_finish(v, channel, drive, force)
4659 1.191 nakayama void *v;
4660 1.191 nakayama int channel, drive;
4661 1.191 nakayama int force;
4662 1.191 nakayama {
4663 1.191 nakayama struct pciide_softc *sc = v;
4664 1.191 nakayama struct pciide_dma_maps *dma_maps =
4665 1.191 nakayama &sc->pciide_channels[channel].dma_maps[drive];
4666 1.191 nakayama struct channel_softc *chp;
4667 1.191 nakayama int atapi, error;
4668 1.191 nakayama
4669 1.191 nakayama error = pciide_dma_finish(v, channel, drive, force);
4670 1.191 nakayama
4671 1.191 nakayama if (dma_maps->dma_flags & WDC_DMA_LBA48) {
4672 1.191 nakayama chp = sc->wdc_chanarray[channel];
4673 1.191 nakayama atapi = 0;
4674 1.191 nakayama if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
4675 1.191 nakayama chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
4676 1.191 nakayama if ((!(chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
4677 1.191 nakayama (chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
4678 1.191 nakayama !(chp->ch_drive[1].drive_flags & DRIVE_DMA)) &&
4679 1.191 nakayama (!(chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
4680 1.191 nakayama (chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
4681 1.191 nakayama !(chp->ch_drive[0].drive_flags & DRIVE_DMA)))
4682 1.191 nakayama atapi = PDC262_ATAPI_UDMA;
4683 1.191 nakayama }
4684 1.191 nakayama bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
4685 1.191 nakayama PDC262_ATAPI(channel), atapi);
4686 1.191 nakayama }
4687 1.191 nakayama
4688 1.191 nakayama return error;
4689 1.59 scw }
4690 1.59 scw
4691 1.59 scw void
4692 1.59 scw opti_chip_map(sc, pa)
4693 1.59 scw struct pciide_softc *sc;
4694 1.59 scw struct pci_attach_args *pa;
4695 1.59 scw {
4696 1.59 scw struct pciide_channel *cp;
4697 1.59 scw bus_size_t cmdsize, ctlsize;
4698 1.59 scw pcireg_t interface;
4699 1.59 scw u_int8_t init_ctrl;
4700 1.59 scw int channel;
4701 1.59 scw
4702 1.59 scw if (pciide_chipen(sc, pa) == 0)
4703 1.59 scw return;
4704 1.201 enami
4705 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
4706 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
4707 1.120 scw
4708 1.120 scw /*
4709 1.120 scw * XXXSCW:
4710 1.120 scw * There seem to be a couple of buggy revisions/implementations
4711 1.120 scw * of the OPTi pciide chipset. This kludge seems to fix one of
4712 1.120 scw * the reported problems (PR/11644) but still fails for the
4713 1.120 scw * other (PR/13151), although the latter may be due to other
4714 1.120 scw * issues too...
4715 1.120 scw */
4716 1.120 scw if (PCI_REVISION(pa->pa_class) <= 0x12) {
4717 1.192 thorpej aprint_normal(" but disabled due to chip rev. <= 0x12");
4718 1.120 scw sc->sc_dma_ok = 0;
4719 1.152 aymeric } else
4720 1.120 scw pciide_mapreg_dma(sc, pa);
4721 1.152 aymeric
4722 1.192 thorpej aprint_normal("\n");
4723 1.59 scw
4724 1.152 aymeric sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
4725 1.152 aymeric WDC_CAPABILITY_MODE;
4726 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
4727 1.59 scw if (sc->sc_dma_ok) {
4728 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
4729 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
4730 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
4731 1.59 scw }
4732 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
4733 1.59 scw
4734 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
4735 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
4736 1.59 scw
4737 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
4738 1.59 scw OPTI_REG_INIT_CONTROL);
4739 1.59 scw
4740 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
4741 1.59 scw
4742 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
4743 1.59 scw cp = &sc->pciide_channels[channel];
4744 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
4745 1.59 scw continue;
4746 1.59 scw if (channel == 1 &&
4747 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
4748 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
4749 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
4750 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
4751 1.59 scw continue;
4752 1.59 scw }
4753 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4754 1.59 scw pciide_pci_intr);
4755 1.59 scw }
4756 1.59 scw }
4757 1.59 scw
4758 1.59 scw void
4759 1.59 scw opti_setup_channel(chp)
4760 1.59 scw struct channel_softc *chp;
4761 1.59 scw {
4762 1.59 scw struct ata_drive_datas *drvp;
4763 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
4764 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4765 1.66 scw int drive, spd;
4766 1.59 scw int mode[2];
4767 1.59 scw u_int8_t rv, mr;
4768 1.59 scw
4769 1.59 scw /*
4770 1.59 scw * The `Delay' and `Address Setup Time' fields of the
4771 1.59 scw * Miscellaneous Register are always zero initially.
4772 1.59 scw */
4773 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
4774 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
4775 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
4776 1.59 scw OPTI_MISC_INDEX_MASK);
4777 1.59 scw
4778 1.59 scw /* Prime the control register before setting timing values */
4779 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
4780 1.59 scw
4781 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
4782 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
4783 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
4784 1.66 scw
4785 1.59 scw /* setup DMA if needed */
4786 1.59 scw pciide_channel_dma_setup(cp);
4787 1.59 scw
4788 1.59 scw for (drive = 0; drive < 2; drive++) {
4789 1.59 scw drvp = &chp->ch_drive[drive];
4790 1.59 scw /* If no drive, skip */
4791 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
4792 1.59 scw mode[drive] = -1;
4793 1.59 scw continue;
4794 1.59 scw }
4795 1.59 scw
4796 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
4797 1.59 scw /*
4798 1.59 scw * Timings will be used for both PIO and DMA,
4799 1.59 scw * so adjust DMA mode if needed
4800 1.59 scw */
4801 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
4802 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
4803 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
4804 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
4805 1.59 scw drvp->PIO_mode - 2 : 0;
4806 1.59 scw if (drvp->DMA_mode == 0)
4807 1.59 scw drvp->PIO_mode = 0;
4808 1.59 scw
4809 1.59 scw mode[drive] = drvp->DMA_mode + 5;
4810 1.59 scw } else
4811 1.59 scw mode[drive] = drvp->PIO_mode;
4812 1.59 scw
4813 1.59 scw if (drive && mode[0] >= 0 &&
4814 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
4815 1.59 scw /*
4816 1.59 scw * Can't have two drives using different values
4817 1.59 scw * for `Address Setup Time'.
4818 1.59 scw * Slow down the faster drive to compensate.
4819 1.59 scw */
4820 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
4821 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
4822 1.59 scw
4823 1.59 scw mode[d] = mode[1-d];
4824 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
4825 1.59 scw chp->ch_drive[d].DMA_mode = 0;
4826 1.152 aymeric chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
4827 1.59 scw }
4828 1.59 scw }
4829 1.59 scw
4830 1.59 scw for (drive = 0; drive < 2; drive++) {
4831 1.59 scw int m;
4832 1.59 scw if ((m = mode[drive]) < 0)
4833 1.59 scw continue;
4834 1.59 scw
4835 1.59 scw /* Set the Address Setup Time and select appropriate index */
4836 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
4837 1.59 scw rv |= OPTI_MISC_INDEX(drive);
4838 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
4839 1.59 scw
4840 1.59 scw /* Set the pulse width and recovery timing parameters */
4841 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
4842 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
4843 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
4844 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
4845 1.59 scw
4846 1.59 scw /* Set the Enhanced Mode register appropriately */
4847 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
4848 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
4849 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
4850 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
4851 1.59 scw }
4852 1.59 scw
4853 1.59 scw /* Finally, enable the timings */
4854 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
4855 1.112 tsutsui }
4856 1.112 tsutsui
4857 1.112 tsutsui #define ACARD_IS_850(sc) \
4858 1.112 tsutsui ((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
4859 1.112 tsutsui
4860 1.112 tsutsui void
4861 1.112 tsutsui acard_chip_map(sc, pa)
4862 1.112 tsutsui struct pciide_softc *sc;
4863 1.112 tsutsui struct pci_attach_args *pa;
4864 1.112 tsutsui {
4865 1.112 tsutsui struct pciide_channel *cp;
4866 1.118 bouyer int i;
4867 1.112 tsutsui pcireg_t interface;
4868 1.112 tsutsui bus_size_t cmdsize, ctlsize;
4869 1.112 tsutsui
4870 1.112 tsutsui if (pciide_chipen(sc, pa) == 0)
4871 1.112 tsutsui return;
4872 1.112 tsutsui
4873 1.112 tsutsui /*
4874 1.112 tsutsui * when the chip is in native mode it identifies itself as a
4875 1.112 tsutsui * 'misc mass storage'. Fake interface in this case.
4876 1.112 tsutsui */
4877 1.112 tsutsui if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
4878 1.112 tsutsui interface = PCI_INTERFACE(pa->pa_class);
4879 1.112 tsutsui } else {
4880 1.112 tsutsui interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
4881 1.112 tsutsui PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
4882 1.112 tsutsui }
4883 1.112 tsutsui
4884 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
4885 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname);
4886 1.112 tsutsui pciide_mapreg_dma(sc, pa);
4887 1.192 thorpej aprint_normal("\n");
4888 1.112 tsutsui sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
4889 1.112 tsutsui WDC_CAPABILITY_MODE;
4890 1.112 tsutsui
4891 1.112 tsutsui if (sc->sc_dma_ok) {
4892 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
4893 1.112 tsutsui sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
4894 1.112 tsutsui sc->sc_wdcdev.irqack = pciide_irqack;
4895 1.112 tsutsui }
4896 1.112 tsutsui sc->sc_wdcdev.PIO_cap = 4;
4897 1.112 tsutsui sc->sc_wdcdev.DMA_cap = 2;
4898 1.112 tsutsui sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
4899 1.112 tsutsui
4900 1.112 tsutsui sc->sc_wdcdev.set_modes = acard_setup_channel;
4901 1.112 tsutsui sc->sc_wdcdev.channels = sc->wdc_chanarray;
4902 1.112 tsutsui sc->sc_wdcdev.nchannels = 2;
4903 1.112 tsutsui
4904 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
4905 1.112 tsutsui cp = &sc->pciide_channels[i];
4906 1.112 tsutsui if (pciide_chansetup(sc, i, interface) == 0)
4907 1.112 tsutsui continue;
4908 1.200 mycroft pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
4909 1.200 mycroft pciide_pci_intr);
4910 1.112 tsutsui }
4911 1.112 tsutsui if (!ACARD_IS_850(sc)) {
4912 1.112 tsutsui u_int32_t reg;
4913 1.112 tsutsui reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
4914 1.112 tsutsui reg &= ~ATP860_CTRL_INT;
4915 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
4916 1.112 tsutsui }
4917 1.112 tsutsui }
4918 1.112 tsutsui
4919 1.112 tsutsui void
4920 1.112 tsutsui acard_setup_channel(chp)
4921 1.112 tsutsui struct channel_softc *chp;
4922 1.112 tsutsui {
4923 1.112 tsutsui struct ata_drive_datas *drvp;
4924 1.112 tsutsui struct pciide_channel *cp = (struct pciide_channel*)chp;
4925 1.112 tsutsui struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
4926 1.112 tsutsui int channel = chp->channel;
4927 1.112 tsutsui int drive;
4928 1.112 tsutsui u_int32_t idetime, udma_mode;
4929 1.112 tsutsui u_int32_t idedma_ctl;
4930 1.112 tsutsui
4931 1.112 tsutsui /* setup DMA if needed */
4932 1.112 tsutsui pciide_channel_dma_setup(cp);
4933 1.112 tsutsui
4934 1.112 tsutsui if (ACARD_IS_850(sc)) {
4935 1.112 tsutsui idetime = 0;
4936 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
4937 1.112 tsutsui udma_mode &= ~ATP850_UDMA_MASK(channel);
4938 1.112 tsutsui } else {
4939 1.112 tsutsui idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
4940 1.112 tsutsui idetime &= ~ATP860_SETTIME_MASK(channel);
4941 1.112 tsutsui udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
4942 1.112 tsutsui udma_mode &= ~ATP860_UDMA_MASK(channel);
4943 1.128 tsutsui
4944 1.128 tsutsui /* check 80 pins cable */
4945 1.128 tsutsui if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
4946 1.128 tsutsui (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
4947 1.128 tsutsui if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
4948 1.128 tsutsui & ATP860_CTRL_80P(chp->channel)) {
4949 1.128 tsutsui if (chp->ch_drive[0].UDMA_mode > 2)
4950 1.128 tsutsui chp->ch_drive[0].UDMA_mode = 2;
4951 1.128 tsutsui if (chp->ch_drive[1].UDMA_mode > 2)
4952 1.128 tsutsui chp->ch_drive[1].UDMA_mode = 2;
4953 1.128 tsutsui }
4954 1.128 tsutsui }
4955 1.112 tsutsui }
4956 1.112 tsutsui
4957 1.112 tsutsui idedma_ctl = 0;
4958 1.112 tsutsui
4959 1.112 tsutsui /* Per drive settings */
4960 1.112 tsutsui for (drive = 0; drive < 2; drive++) {
4961 1.112 tsutsui drvp = &chp->ch_drive[drive];
4962 1.112 tsutsui /* If no drive, skip */
4963 1.112 tsutsui if ((drvp->drive_flags & DRIVE) == 0)
4964 1.112 tsutsui continue;
4965 1.112 tsutsui /* add timing values, setup DMA if needed */
4966 1.112 tsutsui if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
4967 1.112 tsutsui (drvp->drive_flags & DRIVE_UDMA)) {
4968 1.112 tsutsui /* use Ultra/DMA */
4969 1.112 tsutsui if (ACARD_IS_850(sc)) {
4970 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4971 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4972 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4973 1.112 tsutsui udma_mode |= ATP850_UDMA_MODE(channel, drive,
4974 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4975 1.112 tsutsui } else {
4976 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4977 1.112 tsutsui acard_act_udma[drvp->UDMA_mode],
4978 1.112 tsutsui acard_rec_udma[drvp->UDMA_mode]);
4979 1.112 tsutsui udma_mode |= ATP860_UDMA_MODE(channel, drive,
4980 1.112 tsutsui acard_udma_conf[drvp->UDMA_mode]);
4981 1.112 tsutsui }
4982 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4983 1.112 tsutsui } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
4984 1.112 tsutsui (drvp->drive_flags & DRIVE_DMA)) {
4985 1.112 tsutsui /* use Multiword DMA */
4986 1.112 tsutsui drvp->drive_flags &= ~DRIVE_UDMA;
4987 1.112 tsutsui if (ACARD_IS_850(sc)) {
4988 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
4989 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4990 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4991 1.112 tsutsui } else {
4992 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
4993 1.112 tsutsui acard_act_dma[drvp->DMA_mode],
4994 1.112 tsutsui acard_rec_dma[drvp->DMA_mode]);
4995 1.112 tsutsui }
4996 1.112 tsutsui idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
4997 1.112 tsutsui } else {
4998 1.112 tsutsui /* PIO only */
4999 1.112 tsutsui drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
5000 1.112 tsutsui if (ACARD_IS_850(sc)) {
5001 1.112 tsutsui idetime |= ATP850_SETTIME(drive,
5002 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
5003 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
5004 1.112 tsutsui } else {
5005 1.112 tsutsui idetime |= ATP860_SETTIME(channel, drive,
5006 1.112 tsutsui acard_act_pio[drvp->PIO_mode],
5007 1.112 tsutsui acard_rec_pio[drvp->PIO_mode]);
5008 1.112 tsutsui }
5009 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
5010 1.112 tsutsui pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
5011 1.112 tsutsui | ATP8x0_CTRL_EN(channel));
5012 1.112 tsutsui }
5013 1.112 tsutsui }
5014 1.112 tsutsui
5015 1.112 tsutsui if (idedma_ctl != 0) {
5016 1.112 tsutsui /* Add software bits in status register */
5017 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
5018 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
5019 1.112 tsutsui }
5020 1.112 tsutsui
5021 1.112 tsutsui if (ACARD_IS_850(sc)) {
5022 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag,
5023 1.112 tsutsui ATP850_IDETIME(channel), idetime);
5024 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
5025 1.112 tsutsui } else {
5026 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
5027 1.112 tsutsui pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
5028 1.112 tsutsui }
5029 1.112 tsutsui }
5030 1.112 tsutsui
5031 1.112 tsutsui int
5032 1.112 tsutsui acard_pci_intr(arg)
5033 1.112 tsutsui void *arg;
5034 1.112 tsutsui {
5035 1.112 tsutsui struct pciide_softc *sc = arg;
5036 1.112 tsutsui struct pciide_channel *cp;
5037 1.112 tsutsui struct channel_softc *wdc_cp;
5038 1.112 tsutsui int rv = 0;
5039 1.112 tsutsui int dmastat, i, crv;
5040 1.112 tsutsui
5041 1.112 tsutsui for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
5042 1.112 tsutsui dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
5043 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
5044 1.112 tsutsui if ((dmastat & IDEDMA_CTL_INTR) == 0)
5045 1.112 tsutsui continue;
5046 1.112 tsutsui cp = &sc->pciide_channels[i];
5047 1.112 tsutsui wdc_cp = &cp->wdc_channel;
5048 1.112 tsutsui if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
5049 1.112 tsutsui (void)wdcintr(wdc_cp);
5050 1.112 tsutsui bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
5051 1.112 tsutsui IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
5052 1.112 tsutsui continue;
5053 1.112 tsutsui }
5054 1.112 tsutsui crv = wdcintr(wdc_cp);
5055 1.112 tsutsui if (crv == 0)
5056 1.112 tsutsui printf("%s:%d: bogus intr\n",
5057 1.112 tsutsui sc->sc_wdcdev.sc_dev.dv_xname, i);
5058 1.112 tsutsui else if (crv == 1)
5059 1.112 tsutsui rv = 1;
5060 1.112 tsutsui else if (rv == 0)
5061 1.112 tsutsui rv = crv;
5062 1.112 tsutsui }
5063 1.112 tsutsui return rv;
5064 1.146 thorpej }
5065 1.146 thorpej
5066 1.146 thorpej static int
5067 1.146 thorpej sl82c105_bugchk(struct pci_attach_args *pa)
5068 1.146 thorpej {
5069 1.146 thorpej
5070 1.146 thorpej if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_WINBOND ||
5071 1.146 thorpej PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_WINBOND_W83C553F_0)
5072 1.146 thorpej return (0);
5073 1.146 thorpej
5074 1.146 thorpej if (PCI_REVISION(pa->pa_class) <= 0x05)
5075 1.146 thorpej return (1);
5076 1.146 thorpej
5077 1.146 thorpej return (0);
5078 1.146 thorpej }
5079 1.146 thorpej
5080 1.146 thorpej void
5081 1.146 thorpej sl82c105_chip_map(sc, pa)
5082 1.146 thorpej struct pciide_softc *sc;
5083 1.146 thorpej struct pci_attach_args *pa;
5084 1.146 thorpej {
5085 1.146 thorpej struct pciide_channel *cp;
5086 1.146 thorpej bus_size_t cmdsize, ctlsize;
5087 1.146 thorpej pcireg_t interface, idecr;
5088 1.146 thorpej int channel;
5089 1.146 thorpej
5090 1.146 thorpej if (pciide_chipen(sc, pa) == 0)
5091 1.146 thorpej return;
5092 1.146 thorpej
5093 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
5094 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
5095 1.146 thorpej
5096 1.146 thorpej /*
5097 1.146 thorpej * Check to see if we're part of the Winbond 83c553 Southbridge.
5098 1.146 thorpej * If so, we need to disable DMA on rev. <= 5 of that chip.
5099 1.146 thorpej */
5100 1.146 thorpej if (pci_find_device(pa, sl82c105_bugchk)) {
5101 1.192 thorpej aprint_normal(" but disabled due to 83c553 rev. <= 0x05");
5102 1.146 thorpej sc->sc_dma_ok = 0;
5103 1.146 thorpej } else
5104 1.146 thorpej pciide_mapreg_dma(sc, pa);
5105 1.192 thorpej aprint_normal("\n");
5106 1.146 thorpej
5107 1.146 thorpej sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_DATA16 |
5108 1.146 thorpej WDC_CAPABILITY_MODE;
5109 1.146 thorpej sc->sc_wdcdev.PIO_cap = 4;
5110 1.146 thorpej if (sc->sc_dma_ok) {
5111 1.146 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
5112 1.146 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
5113 1.146 thorpej sc->sc_wdcdev.DMA_cap = 2;
5114 1.146 thorpej }
5115 1.146 thorpej sc->sc_wdcdev.set_modes = sl82c105_setup_channel;
5116 1.146 thorpej
5117 1.146 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
5118 1.146 thorpej sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
5119 1.146 thorpej
5120 1.146 thorpej idecr = pci_conf_read(sc->sc_pc, sc->sc_tag, SYMPH_IDECSR);
5121 1.146 thorpej
5122 1.146 thorpej interface = PCI_INTERFACE(pa->pa_class);
5123 1.146 thorpej
5124 1.146 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
5125 1.146 thorpej cp = &sc->pciide_channels[channel];
5126 1.146 thorpej if (pciide_chansetup(sc, channel, interface) == 0)
5127 1.146 thorpej continue;
5128 1.146 thorpej if ((channel == 0 && (idecr & IDECR_P0EN) == 0) ||
5129 1.146 thorpej (channel == 1 && (idecr & IDECR_P1EN) == 0)) {
5130 1.192 thorpej aprint_normal("%s: %s channel ignored (disabled)\n",
5131 1.146 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
5132 1.200 mycroft cp->wdc_channel.ch_flags |= WDCF_DISABLED;
5133 1.146 thorpej continue;
5134 1.146 thorpej }
5135 1.146 thorpej pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
5136 1.146 thorpej pciide_pci_intr);
5137 1.146 thorpej }
5138 1.146 thorpej }
5139 1.146 thorpej
5140 1.146 thorpej void
5141 1.146 thorpej sl82c105_setup_channel(chp)
5142 1.146 thorpej struct channel_softc *chp;
5143 1.146 thorpej {
5144 1.146 thorpej struct ata_drive_datas *drvp;
5145 1.146 thorpej struct pciide_channel *cp = (struct pciide_channel*)chp;
5146 1.146 thorpej struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
5147 1.146 thorpej int pxdx_reg, drive;
5148 1.146 thorpej pcireg_t pxdx;
5149 1.146 thorpej
5150 1.146 thorpej /* Set up DMA if needed. */
5151 1.146 thorpej pciide_channel_dma_setup(cp);
5152 1.146 thorpej
5153 1.146 thorpej for (drive = 0; drive < 2; drive++) {
5154 1.146 thorpej pxdx_reg = ((chp->channel == 0) ? SYMPH_P0D0CR
5155 1.146 thorpej : SYMPH_P1D0CR) + (drive * 4);
5156 1.146 thorpej
5157 1.146 thorpej pxdx = pci_conf_read(sc->sc_pc, sc->sc_tag, pxdx_reg);
5158 1.146 thorpej
5159 1.146 thorpej pxdx &= ~(PxDx_CMD_ON_MASK|PxDx_CMD_OFF_MASK);
5160 1.146 thorpej pxdx &= ~(PxDx_PWEN|PxDx_RDYEN|PxDx_RAEN);
5161 1.146 thorpej
5162 1.146 thorpej drvp = &chp->ch_drive[drive];
5163 1.146 thorpej /* If no drive, skip. */
5164 1.146 thorpej if ((drvp->drive_flags & DRIVE) == 0) {
5165 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
5166 1.146 thorpej continue;
5167 1.146 thorpej }
5168 1.146 thorpej
5169 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
5170 1.146 thorpej /*
5171 1.146 thorpej * Timings will be used for both PIO and DMA,
5172 1.146 thorpej * so adjust DMA mode if needed.
5173 1.146 thorpej */
5174 1.146 thorpej if (drvp->PIO_mode >= 3) {
5175 1.146 thorpej if ((drvp->DMA_mode + 2) > drvp->PIO_mode)
5176 1.146 thorpej drvp->DMA_mode = drvp->PIO_mode - 2;
5177 1.146 thorpej if (drvp->DMA_mode < 1) {
5178 1.146 thorpej /*
5179 1.146 thorpej * Can't mix both PIO and DMA.
5180 1.146 thorpej * Disable DMA.
5181 1.146 thorpej */
5182 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
5183 1.146 thorpej }
5184 1.146 thorpej } else {
5185 1.146 thorpej /*
5186 1.146 thorpej * Can't mix both PIO and DMA. Disable
5187 1.146 thorpej * DMA.
5188 1.146 thorpej */
5189 1.146 thorpej drvp->drive_flags &= ~DRIVE_DMA;
5190 1.146 thorpej }
5191 1.146 thorpej }
5192 1.146 thorpej
5193 1.146 thorpej if (drvp->drive_flags & DRIVE_DMA) {
5194 1.146 thorpej /* Use multi-word DMA. */
5195 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_on <<
5196 1.146 thorpej PxDx_CMD_ON_SHIFT;
5197 1.146 thorpej pxdx |= symph_mw_dma_times[drvp->DMA_mode].cmd_off;
5198 1.146 thorpej } else {
5199 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_on <<
5200 1.146 thorpej PxDx_CMD_ON_SHIFT;
5201 1.146 thorpej pxdx |= symph_pio_times[drvp->PIO_mode].cmd_off;
5202 1.146 thorpej }
5203 1.146 thorpej
5204 1.146 thorpej /* XXX PxDx_PWEN? PxDx_RDYEN? PxDx_RAEN? */
5205 1.146 thorpej
5206 1.146 thorpej /* ...and set the mode for this drive. */
5207 1.146 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, pxdx_reg, pxdx);
5208 1.146 thorpej }
5209 1.149 mycroft }
5210 1.149 mycroft
5211 1.149 mycroft void
5212 1.149 mycroft serverworks_chip_map(sc, pa)
5213 1.149 mycroft struct pciide_softc *sc;
5214 1.149 mycroft struct pci_attach_args *pa;
5215 1.149 mycroft {
5216 1.149 mycroft struct pciide_channel *cp;
5217 1.149 mycroft pcireg_t interface = PCI_INTERFACE(pa->pa_class);
5218 1.149 mycroft pcitag_t pcib_tag;
5219 1.149 mycroft int channel;
5220 1.149 mycroft bus_size_t cmdsize, ctlsize;
5221 1.149 mycroft
5222 1.149 mycroft if (pciide_chipen(sc, pa) == 0)
5223 1.149 mycroft return;
5224 1.149 mycroft
5225 1.192 thorpej aprint_normal("%s: bus-master DMA support present",
5226 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname);
5227 1.149 mycroft pciide_mapreg_dma(sc, pa);
5228 1.192 thorpej aprint_normal("\n");
5229 1.149 mycroft sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
5230 1.149 mycroft WDC_CAPABILITY_MODE;
5231 1.149 mycroft
5232 1.149 mycroft if (sc->sc_dma_ok) {
5233 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
5234 1.149 mycroft sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
5235 1.149 mycroft sc->sc_wdcdev.irqack = pciide_irqack;
5236 1.149 mycroft }
5237 1.149 mycroft sc->sc_wdcdev.PIO_cap = 4;
5238 1.149 mycroft sc->sc_wdcdev.DMA_cap = 2;
5239 1.149 mycroft switch (sc->sc_pp->ide_product) {
5240 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
5241 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 2;
5242 1.149 mycroft break;
5243 1.149 mycroft case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
5244 1.149 mycroft if (PCI_REVISION(pa->pa_class) < 0x92)
5245 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 4;
5246 1.149 mycroft else
5247 1.149 mycroft sc->sc_wdcdev.UDMA_cap = 5;
5248 1.181 enami break;
5249 1.181 enami case PCI_PRODUCT_SERVERWORKS_CSB6_IDE:
5250 1.181 enami sc->sc_wdcdev.UDMA_cap = 5;
5251 1.149 mycroft break;
5252 1.149 mycroft }
5253 1.149 mycroft
5254 1.149 mycroft sc->sc_wdcdev.set_modes = serverworks_setup_channel;
5255 1.149 mycroft sc->sc_wdcdev.channels = sc->wdc_chanarray;
5256 1.149 mycroft sc->sc_wdcdev.nchannels = 2;
5257 1.149 mycroft
5258 1.149 mycroft for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
5259 1.149 mycroft cp = &sc->pciide_channels[channel];
5260 1.149 mycroft if (pciide_chansetup(sc, channel, interface) == 0)
5261 1.149 mycroft continue;
5262 1.149 mycroft pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
5263 1.149 mycroft serverworks_pci_intr);
5264 1.149 mycroft }
5265 1.149 mycroft
5266 1.149 mycroft pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
5267 1.149 mycroft pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
5268 1.149 mycroft (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
5269 1.149 mycroft }
5270 1.149 mycroft
5271 1.149 mycroft void
5272 1.149 mycroft serverworks_setup_channel(chp)
5273 1.149 mycroft struct channel_softc *chp;
5274 1.149 mycroft {
5275 1.149 mycroft struct ata_drive_datas *drvp;
5276 1.149 mycroft struct pciide_channel *cp = (struct pciide_channel*)chp;
5277 1.149 mycroft struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
5278 1.149 mycroft int channel = chp->channel;
5279 1.149 mycroft int drive, unit;
5280 1.149 mycroft u_int32_t pio_time, dma_time, pio_mode, udma_mode;
5281 1.149 mycroft u_int32_t idedma_ctl;
5282 1.149 mycroft static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
5283 1.149 mycroft static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
5284 1.149 mycroft
5285 1.149 mycroft /* setup DMA if needed */
5286 1.149 mycroft pciide_channel_dma_setup(cp);
5287 1.149 mycroft
5288 1.149 mycroft pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
5289 1.149 mycroft dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
5290 1.149 mycroft pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
5291 1.149 mycroft udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
5292 1.149 mycroft
5293 1.149 mycroft pio_time &= ~(0xffff << (16 * channel));
5294 1.149 mycroft dma_time &= ~(0xffff << (16 * channel));
5295 1.149 mycroft pio_mode &= ~(0xff << (8 * channel + 16));
5296 1.149 mycroft udma_mode &= ~(0xff << (8 * channel + 16));
5297 1.149 mycroft udma_mode &= ~(3 << (2 * channel));
5298 1.149 mycroft
5299 1.149 mycroft idedma_ctl = 0;
5300 1.149 mycroft
5301 1.149 mycroft /* Per drive settings */
5302 1.149 mycroft for (drive = 0; drive < 2; drive++) {
5303 1.149 mycroft drvp = &chp->ch_drive[drive];
5304 1.149 mycroft /* If no drive, skip */
5305 1.149 mycroft if ((drvp->drive_flags & DRIVE) == 0)
5306 1.149 mycroft continue;
5307 1.149 mycroft unit = drive + 2 * channel;
5308 1.149 mycroft /* add timing values, setup DMA if needed */
5309 1.149 mycroft pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
5310 1.149 mycroft pio_mode |= drvp->PIO_mode << (4 * unit + 16);
5311 1.149 mycroft if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
5312 1.149 mycroft (drvp->drive_flags & DRIVE_UDMA)) {
5313 1.149 mycroft /* use Ultra/DMA, check for 80-pin cable */
5314 1.149 mycroft if (drvp->UDMA_mode > 2 &&
5315 1.149 mycroft (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_SUBSYS_ID_REG)) & (1 << (14 + channel))) == 0)
5316 1.149 mycroft drvp->UDMA_mode = 2;
5317 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
5318 1.149 mycroft udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
5319 1.149 mycroft udma_mode |= 1 << unit;
5320 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
5321 1.149 mycroft } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
5322 1.149 mycroft (drvp->drive_flags & DRIVE_DMA)) {
5323 1.149 mycroft /* use Multiword DMA */
5324 1.149 mycroft drvp->drive_flags &= ~DRIVE_UDMA;
5325 1.149 mycroft dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
5326 1.149 mycroft idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
5327 1.149 mycroft } else {
5328 1.149 mycroft /* PIO only */
5329 1.149 mycroft drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
5330 1.149 mycroft }
5331 1.149 mycroft }
5332 1.149 mycroft
5333 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
5334 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
5335 1.149 mycroft if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
5336 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
5337 1.149 mycroft pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
5338 1.149 mycroft
5339 1.149 mycroft if (idedma_ctl != 0) {
5340 1.149 mycroft /* Add software bits in status register */
5341 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
5342 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
5343 1.149 mycroft }
5344 1.149 mycroft }
5345 1.149 mycroft
5346 1.149 mycroft int
5347 1.149 mycroft serverworks_pci_intr(arg)
5348 1.149 mycroft void *arg;
5349 1.149 mycroft {
5350 1.149 mycroft struct pciide_softc *sc = arg;
5351 1.149 mycroft struct pciide_channel *cp;
5352 1.149 mycroft struct channel_softc *wdc_cp;
5353 1.149 mycroft int rv = 0;
5354 1.149 mycroft int dmastat, i, crv;
5355 1.149 mycroft
5356 1.149 mycroft for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
5357 1.149 mycroft dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
5358 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
5359 1.149 mycroft if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
5360 1.149 mycroft IDEDMA_CTL_INTR)
5361 1.149 mycroft continue;
5362 1.149 mycroft cp = &sc->pciide_channels[i];
5363 1.149 mycroft wdc_cp = &cp->wdc_channel;
5364 1.149 mycroft crv = wdcintr(wdc_cp);
5365 1.149 mycroft if (crv == 0) {
5366 1.149 mycroft printf("%s:%d: bogus intr\n",
5367 1.149 mycroft sc->sc_wdcdev.sc_dev.dv_xname, i);
5368 1.149 mycroft bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
5369 1.149 mycroft IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
5370 1.149 mycroft } else
5371 1.149 mycroft rv = 1;
5372 1.149 mycroft }
5373 1.149 mycroft return rv;
5374 1.184 thorpej }
5375 1.184 thorpej
5376 1.184 thorpej void
5377 1.184 thorpej artisea_chip_map(sc, pa)
5378 1.184 thorpej struct pciide_softc *sc;
5379 1.184 thorpej struct pci_attach_args *pa;
5380 1.184 thorpej {
5381 1.184 thorpej struct pciide_channel *cp;
5382 1.184 thorpej bus_size_t cmdsize, ctlsize;
5383 1.184 thorpej pcireg_t interface;
5384 1.184 thorpej int channel;
5385 1.184 thorpej
5386 1.184 thorpej if (pciide_chipen(sc, pa) == 0)
5387 1.184 thorpej return;
5388 1.184 thorpej
5389 1.198 bouyer aprint_normal("%s: bus-master DMA support present",
5390 1.184 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
5391 1.184 thorpej #ifndef PCIIDE_I31244_ENABLEDMA
5392 1.198 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_31244 &&
5393 1.198 bouyer PCI_REVISION(pa->pa_class) == 0) {
5394 1.192 thorpej aprint_normal(" but disabled due to rev. 0");
5395 1.184 thorpej sc->sc_dma_ok = 0;
5396 1.184 thorpej } else
5397 1.184 thorpej #endif
5398 1.184 thorpej pciide_mapreg_dma(sc, pa);
5399 1.192 thorpej aprint_normal("\n");
5400 1.184 thorpej
5401 1.184 thorpej /*
5402 1.184 thorpej * XXX Configure LEDs to show activity.
5403 1.184 thorpej */
5404 1.184 thorpej
5405 1.186 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
5406 1.186 thorpej WDC_CAPABILITY_MODE;
5407 1.184 thorpej sc->sc_wdcdev.PIO_cap = 4;
5408 1.184 thorpej if (sc->sc_dma_ok) {
5409 1.184 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
5410 1.184 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
5411 1.184 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
5412 1.184 thorpej sc->sc_wdcdev.DMA_cap = 2;
5413 1.184 thorpej sc->sc_wdcdev.UDMA_cap = 6;
5414 1.184 thorpej }
5415 1.184 thorpej sc->sc_wdcdev.set_modes = sata_setup_channel;
5416 1.184 thorpej
5417 1.184 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
5418 1.184 thorpej sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
5419 1.184 thorpej
5420 1.184 thorpej interface = PCI_INTERFACE(pa->pa_class);
5421 1.184 thorpej
5422 1.184 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
5423 1.184 thorpej cp = &sc->pciide_channels[channel];
5424 1.184 thorpej if (pciide_chansetup(sc, channel, interface) == 0)
5425 1.184 thorpej continue;
5426 1.184 thorpej pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
5427 1.184 thorpej pciide_pci_intr);
5428 1.184 thorpej }
5429 1.1 cgd }
5430