Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.22
      1  1.22    bouyer /*	$NetBSD: pciide.c,v 1.22 1998/12/03 13:25:44 bouyer Exp $	*/
      2   1.1       cgd 
      3   1.1       cgd /*
      4   1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
      5   1.1       cgd  *
      6   1.1       cgd  * Redistribution and use in source and binary forms, with or without
      7   1.1       cgd  * modification, are permitted provided that the following conditions
      8   1.1       cgd  * are met:
      9   1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     10   1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     11   1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     13   1.1       cgd  *    documentation and/or other materials provided with the distribution.
     14   1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     15   1.1       cgd  *    must display the following acknowledgement:
     16   1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     17   1.1       cgd  *	for the NetBSD Project.
     18   1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     19   1.1       cgd  *    derived from this software without specific prior written permission
     20   1.1       cgd  *
     21   1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1       cgd  */
     32   1.1       cgd 
     33   1.1       cgd /*
     34   1.1       cgd  * PCI IDE controller driver.
     35   1.1       cgd  *
     36   1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     37   1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     38   1.1       cgd  *
     39   1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     40   1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     41   1.2       cgd  * 5/16/94" from the PCI SIG.
     42   1.1       cgd  *
     43   1.1       cgd  */
     44   1.1       cgd 
     45   1.9    bouyer #define DEBUG_DMA   0x01
     46   1.9    bouyer #define DEBUG_XFERS  0x02
     47   1.9    bouyer #define DEBUG_FUNCS  0x08
     48   1.9    bouyer #define DEBUG_PROBE  0x10
     49   1.9    bouyer #ifdef WDCDEBUG
     50   1.9    bouyer int wdcdebug_pciide_mask = DEBUG_PROBE;
     51   1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     52   1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     53   1.9    bouyer #else
     54   1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     55   1.9    bouyer #endif
     56   1.1       cgd #include <sys/param.h>
     57   1.1       cgd #include <sys/systm.h>
     58   1.1       cgd #include <sys/device.h>
     59   1.9    bouyer #include <sys/malloc.h>
     60   1.9    bouyer 
     61   1.9    bouyer #include <vm/vm.h>
     62   1.9    bouyer #include <vm/vm_param.h>
     63   1.9    bouyer #include <vm/vm_kern.h>
     64   1.1       cgd 
     65   1.1       cgd #include <dev/pci/pcireg.h>
     66   1.1       cgd #include <dev/pci/pcivar.h>
     67   1.9    bouyer #include <dev/pci/pcidevs.h>
     68   1.1       cgd #include <dev/pci/pciidereg.h>
     69   1.1       cgd #include <dev/pci/pciidevar.h>
     70   1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
     71   1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
     72   1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
     73  1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
     74  1.18  drochner #include <dev/pci/pciide_sis_reg.h>
     75   1.9    bouyer #include <dev/ata/atavar.h>
     76   1.6       cgd #include <dev/ic/wdcreg.h>
     77   1.9    bouyer #include <dev/ic/wdcvar.h>
     78   1.1       cgd 
     79  1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
     80  1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
     81  1.14    bouyer 		int));
     82  1.14    bouyer static __inline u_int8_t
     83  1.14    bouyer pciide_pci_read(pc, pa, reg)
     84  1.14    bouyer 	pci_chipset_tag_t pc;
     85  1.14    bouyer 	pcitag_t pa;
     86  1.14    bouyer 	int reg;
     87  1.14    bouyer {
     88  1.21    bouyer 	return (
     89  1.21    bouyer 	    pci_conf_read(pc, pa, (reg & ~0x03)) >> ((reg & 0x03) * 8) & 0xff);
     90  1.14    bouyer }
     91  1.14    bouyer 
     92  1.14    bouyer 
     93  1.14    bouyer static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
     94  1.14    bouyer 		int, u_int8_t));
     95  1.14    bouyer static __inline void
     96  1.14    bouyer pciide_pci_write(pc, pa, reg, val)
     97  1.14    bouyer 	pci_chipset_tag_t pc;
     98  1.14    bouyer 	pcitag_t pa;
     99  1.14    bouyer 	int reg;
    100  1.14    bouyer 	u_int8_t val;
    101  1.14    bouyer {
    102  1.14    bouyer 	pcireg_t pcival;
    103  1.14    bouyer 
    104  1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    105  1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    106  1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    107  1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    108  1.14    bouyer }
    109  1.14    bouyer 
    110   1.1       cgd struct pciide_softc {
    111   1.9    bouyer 	struct wdc_softc	sc_wdcdev;	/* common wdc definitions */
    112   1.1       cgd 
    113   1.1       cgd 	void			*sc_pci_ih;	/* PCI interrupt handle */
    114   1.5       cgd 	int			sc_dma_ok;	/* bus-master DMA info */
    115   1.2       cgd 	bus_space_tag_t		sc_dma_iot;
    116   1.2       cgd 	bus_space_handle_t	sc_dma_ioh;
    117   1.9    bouyer 	bus_dma_tag_t		sc_dmat;
    118   1.9    bouyer 	/* Chip description */
    119   1.9    bouyer 	const struct pciide_product_desc *sc_pp;
    120   1.9    bouyer 	/* common definitions */
    121  1.18  drochner 	struct channel_softc *wdc_chanarray[PCIIDE_NUM_CHANNELS];
    122   1.9    bouyer 	/* internal bookkeeping */
    123   1.1       cgd 	struct pciide_channel {			/* per-channel data */
    124  1.18  drochner 		struct channel_softc wdc_channel; /* generic part */
    125  1.18  drochner 		char		*name;
    126   1.5       cgd 		int		hw_ok;		/* hardware mapped & OK? */
    127   1.1       cgd 		int		compat;		/* is it compat? */
    128   1.1       cgd 		void		*ih;		/* compat or pci handle */
    129   1.9    bouyer 		/* DMA tables and DMA map for xfer, for each drive */
    130   1.9    bouyer 		struct pciide_dma_maps {
    131   1.9    bouyer 			bus_dmamap_t    dmamap_table;
    132   1.9    bouyer 			struct idedma_table *dma_table;
    133   1.9    bouyer 			bus_dmamap_t    dmamap_xfer;
    134   1.9    bouyer 		} dma_maps[2];
    135   1.9    bouyer 	} pciide_channels[PCIIDE_NUM_CHANNELS];
    136   1.9    bouyer };
    137   1.9    bouyer 
    138   1.9    bouyer void default_setup_cap __P((struct pciide_softc*));
    139   1.9    bouyer void default_setup_chip __P((struct pciide_softc*,
    140   1.9    bouyer 		pci_chipset_tag_t, pcitag_t));
    141  1.18  drochner void default_channel_map __P((struct pciide_softc *,
    142  1.18  drochner 		struct pci_attach_args *, struct pciide_channel *));
    143   1.9    bouyer 
    144   1.9    bouyer void piix_setup_cap __P((struct pciide_softc*));
    145   1.9    bouyer void piix_setup_chip __P((struct pciide_softc*,
    146   1.9    bouyer 		pci_chipset_tag_t, pcitag_t));
    147   1.9    bouyer void piix3_4_setup_chip __P((struct pciide_softc*,
    148   1.9    bouyer 		pci_chipset_tag_t, pcitag_t));
    149  1.18  drochner void piix_channel_map __P((struct pciide_softc *,
    150  1.18  drochner 		struct pci_attach_args *, struct pciide_channel *));
    151   1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    152   1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    153   1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    154   1.9    bouyer 
    155   1.9    bouyer void apollo_setup_cap __P((struct pciide_softc*));
    156   1.9    bouyer void apollo_setup_chip __P((struct pciide_softc*,
    157   1.9    bouyer 		pci_chipset_tag_t, pcitag_t));
    158  1.18  drochner void apollo_channel_map __P((struct pciide_softc *,
    159  1.18  drochner 		struct pci_attach_args *, struct pciide_channel *));
    160   1.9    bouyer 
    161  1.14    bouyer void cmd0643_6_setup_cap __P((struct pciide_softc*));
    162  1.14    bouyer void cmd0643_6_setup_chip __P((struct pciide_softc*,
    163  1.14    bouyer 		pci_chipset_tag_t, pcitag_t));
    164  1.18  drochner void cmd_channel_map __P((struct pciide_softc *,
    165  1.18  drochner 		struct pci_attach_args *, struct pciide_channel *));
    166  1.18  drochner 
    167  1.18  drochner void cy693_setup_cap __P((struct pciide_softc*));
    168  1.18  drochner void cy693_setup_chip __P((struct pciide_softc*,
    169  1.18  drochner 		pci_chipset_tag_t, pcitag_t));
    170  1.18  drochner void cy693_channel_map __P((struct pciide_softc *,
    171  1.18  drochner 		struct pci_attach_args *, struct pciide_channel *));
    172  1.18  drochner 
    173  1.18  drochner void sis_setup_cap __P((struct pciide_softc*));
    174  1.18  drochner void sis_setup_chip __P((struct pciide_softc*,
    175  1.18  drochner 		pci_chipset_tag_t, pcitag_t));
    176  1.18  drochner void sis_channel_map __P((struct pciide_softc *,
    177  1.18  drochner 		struct pci_attach_args *, struct pciide_channel *));
    178   1.9    bouyer 
    179   1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    180   1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    181   1.9    bouyer void pciide_dma_start __P((void*, int, int, int));
    182   1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    183  1.15    bouyer void pciide_print_modes __P((struct pciide_softc *));
    184   1.9    bouyer 
    185   1.9    bouyer struct pciide_product_desc {
    186   1.9    bouyer     u_int32_t ide_product;
    187   1.9    bouyer     int ide_flags;
    188  1.18  drochner     int ide_num_channels;
    189   1.9    bouyer     const char *ide_name;
    190   1.9    bouyer     /* init controller's capabilities for drives probe */
    191   1.9    bouyer     void (*setup_cap) __P((struct pciide_softc*));
    192   1.9    bouyer     /* init controller after drives probe */
    193   1.9    bouyer     void (*setup_chip) __P((struct pciide_softc*, pci_chipset_tag_t, pcitag_t));
    194  1.18  drochner     /* map channel if possible/necessary */
    195  1.18  drochner     void (*channel_map) __P((struct pciide_softc *,
    196  1.18  drochner 		struct pci_attach_args *, struct pciide_channel *));
    197   1.9    bouyer };
    198   1.9    bouyer 
    199   1.9    bouyer /* Flags for ide_flags */
    200   1.9    bouyer #define CMD_PCI064x_IOEN 0x01 /* CMD-style PCI_COMMAND_IO_ENABLE */
    201   1.9    bouyer #define ONE_QUEUE         0x02 /* device need serialised access */
    202   1.9    bouyer 
    203   1.9    bouyer /* Default product description for devices not known from this controller */
    204   1.9    bouyer const struct pciide_product_desc default_product_desc = {
    205   1.9    bouyer     0,
    206   1.9    bouyer     0,
    207  1.18  drochner     PCIIDE_NUM_CHANNELS,
    208   1.9    bouyer     "Generic PCI IDE controller",
    209   1.9    bouyer     default_setup_cap,
    210   1.9    bouyer     default_setup_chip,
    211  1.18  drochner     default_channel_map
    212   1.9    bouyer };
    213   1.1       cgd 
    214   1.9    bouyer 
    215   1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    216   1.9    bouyer     { PCI_PRODUCT_INTEL_82092AA,
    217   1.9    bouyer       0,
    218  1.18  drochner       PCIIDE_NUM_CHANNELS,
    219   1.9    bouyer       "Intel 82092AA IDE controller",
    220   1.9    bouyer       default_setup_cap,
    221   1.9    bouyer       default_setup_chip,
    222  1.18  drochner       default_channel_map
    223   1.9    bouyer     },
    224   1.9    bouyer     { PCI_PRODUCT_INTEL_82371FB_IDE,
    225   1.9    bouyer       0,
    226  1.18  drochner       PCIIDE_NUM_CHANNELS,
    227   1.9    bouyer       "Intel 82371FB IDE controller (PIIX)",
    228   1.9    bouyer       piix_setup_cap,
    229   1.9    bouyer       piix_setup_chip,
    230  1.18  drochner       piix_channel_map
    231   1.9    bouyer     },
    232   1.9    bouyer     { PCI_PRODUCT_INTEL_82371SB_IDE,
    233   1.9    bouyer       0,
    234  1.18  drochner       PCIIDE_NUM_CHANNELS,
    235   1.9    bouyer       "Intel 82371SB IDE Interface (PIIX3)",
    236   1.9    bouyer       piix_setup_cap,
    237   1.9    bouyer       piix3_4_setup_chip,
    238  1.18  drochner       piix_channel_map
    239   1.9    bouyer     },
    240   1.9    bouyer     { PCI_PRODUCT_INTEL_82371AB_IDE,
    241   1.9    bouyer       0,
    242  1.18  drochner       PCIIDE_NUM_CHANNELS,
    243   1.9    bouyer       "Intel 82371AB IDE controller (PIIX4)",
    244   1.9    bouyer       piix_setup_cap,
    245   1.9    bouyer       piix3_4_setup_chip,
    246  1.18  drochner       piix_channel_map
    247   1.9    bouyer     },
    248   1.9    bouyer     { 0,
    249   1.9    bouyer       0,
    250  1.18  drochner       0,
    251   1.9    bouyer       NULL,
    252   1.9    bouyer     }
    253   1.9    bouyer };
    254   1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    255   1.9    bouyer     { PCI_PRODUCT_CMDTECH_640,
    256   1.9    bouyer       ONE_QUEUE | CMD_PCI064x_IOEN,
    257  1.18  drochner       PCIIDE_NUM_CHANNELS,
    258   1.9    bouyer       "CMD Technology PCI0640",
    259   1.9    bouyer       default_setup_cap,
    260   1.9    bouyer       default_setup_chip,
    261  1.18  drochner       cmd_channel_map
    262   1.9    bouyer     },
    263  1.14    bouyer     { PCI_PRODUCT_CMDTECH_643,
    264  1.14    bouyer       ONE_QUEUE | CMD_PCI064x_IOEN,
    265  1.18  drochner       PCIIDE_NUM_CHANNELS,
    266  1.14    bouyer       "CMD Technology PCI0643",
    267  1.14    bouyer       cmd0643_6_setup_cap,
    268  1.14    bouyer       cmd0643_6_setup_chip,
    269  1.18  drochner       cmd_channel_map
    270  1.14    bouyer     },
    271  1.14    bouyer     { PCI_PRODUCT_CMDTECH_646,
    272  1.14    bouyer       ONE_QUEUE | CMD_PCI064x_IOEN,
    273  1.18  drochner       PCIIDE_NUM_CHANNELS,
    274  1.14    bouyer       "CMD Technology PCI0646",
    275  1.14    bouyer       cmd0643_6_setup_cap,
    276  1.14    bouyer       cmd0643_6_setup_chip,
    277  1.18  drochner       cmd_channel_map
    278  1.14    bouyer     },
    279   1.9    bouyer     { 0,
    280   1.9    bouyer       0,
    281  1.18  drochner       0,
    282   1.9    bouyer       NULL,
    283   1.9    bouyer     }
    284   1.9    bouyer };
    285   1.9    bouyer 
    286   1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    287   1.9    bouyer     { PCI_PRODUCT_VIATECH_VT82C586_IDE,
    288   1.9    bouyer       0,
    289  1.18  drochner       PCIIDE_NUM_CHANNELS,
    290  1.11    bouyer       "VIA Technologies VT82C586 (Apollo VP) IDE Controller",
    291  1.11    bouyer       apollo_setup_cap,
    292  1.11    bouyer       apollo_setup_chip,
    293  1.18  drochner       apollo_channel_map
    294  1.11    bouyer      },
    295  1.11    bouyer     { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    296  1.11    bouyer       0,
    297  1.18  drochner       PCIIDE_NUM_CHANNELS,
    298  1.11    bouyer       "VIA Technologies VT82C586A IDE Controller",
    299   1.9    bouyer       apollo_setup_cap,
    300   1.9    bouyer       apollo_setup_chip,
    301  1.18  drochner       apollo_channel_map
    302  1.18  drochner     },
    303  1.18  drochner     { 0,
    304  1.18  drochner       0,
    305  1.18  drochner       0,
    306  1.18  drochner       NULL,
    307  1.18  drochner     }
    308  1.18  drochner };
    309  1.18  drochner 
    310  1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    311  1.18  drochner     { PCI_PRODUCT_CONTAQ_82C693,
    312  1.18  drochner       0,
    313  1.18  drochner       1,
    314  1.18  drochner       "Contaq Microsystems CY82C693 IDE Controller",
    315  1.18  drochner       cy693_setup_cap,
    316  1.18  drochner       cy693_setup_chip,
    317  1.18  drochner       cy693_channel_map
    318  1.18  drochner     },
    319  1.18  drochner     { 0,
    320  1.18  drochner       0,
    321  1.18  drochner       0,
    322  1.18  drochner       NULL,
    323  1.18  drochner     }
    324  1.18  drochner };
    325  1.18  drochner 
    326  1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    327  1.18  drochner     { PCI_PRODUCT_SIS_5597_IDE,
    328  1.18  drochner       0,
    329  1.18  drochner       PCIIDE_NUM_CHANNELS,
    330  1.18  drochner       "Silicon Integrated System 5597/5598 IDE controller",
    331  1.18  drochner       sis_setup_cap,
    332  1.18  drochner       sis_setup_chip,
    333  1.18  drochner       sis_channel_map
    334  1.18  drochner     },
    335  1.18  drochner     { 0,
    336  1.18  drochner       0,
    337  1.18  drochner       0,
    338  1.18  drochner       NULL,
    339  1.18  drochner     }
    340   1.9    bouyer };
    341   1.9    bouyer 
    342   1.9    bouyer struct pciide_vendor_desc {
    343   1.9    bouyer     u_int32_t ide_vendor;
    344   1.9    bouyer     const struct pciide_product_desc *ide_products;
    345   1.9    bouyer };
    346   1.9    bouyer 
    347   1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    348   1.9    bouyer     { PCI_VENDOR_INTEL, pciide_intel_products },
    349   1.9    bouyer     { PCI_VENDOR_CMDTECH, pciide_cmd_products },
    350   1.9    bouyer     { PCI_VENDOR_VIATECH, pciide_via_products },
    351  1.18  drochner     { PCI_VENDOR_CONTAQ, pciide_cypress_products },
    352  1.18  drochner     { PCI_VENDOR_SIS, pciide_sis_products },
    353   1.9    bouyer     { 0, NULL }
    354   1.1       cgd };
    355   1.1       cgd 
    356   1.9    bouyer 
    357   1.1       cgd #define	PCIIDE_CHANNEL_NAME(chan)	((chan) == 0 ? "primary" : "secondary")
    358   1.1       cgd 
    359  1.13    bouyer /* options passed via the 'flags' config keyword */
    360  1.13    bouyer #define PCIIDE_OPTIONS_DMA	0x01
    361  1.13    bouyer 
    362   1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    363   1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    364   1.1       cgd 
    365   1.1       cgd struct cfattach pciide_ca = {
    366   1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    367   1.1       cgd };
    368   1.1       cgd 
    369  1.18  drochner int	pciide_mapregs_compat __P((struct pciide_softc *,
    370  1.18  drochner 	    struct pci_attach_args *, struct pciide_channel *, int,
    371  1.18  drochner 	    bus_size_t *, bus_size_t*));
    372  1.18  drochner int	pciide_mapregs_native __P((struct pciide_softc *,
    373  1.18  drochner 	    struct pci_attach_args *, struct pciide_channel *,
    374  1.18  drochner 	    bus_size_t *, bus_size_t *));
    375  1.18  drochner void	pciide_mapchan __P((struct pciide_softc *,
    376  1.18  drochner 	    struct pci_attach_args *, struct pciide_channel *, int,
    377  1.18  drochner 	    bus_size_t *, bus_size_t *));
    378  1.18  drochner int	pciiide_chan_candisable __P((struct pciide_softc *,
    379  1.18  drochner 	    struct pci_attach_args *, struct pciide_channel *,
    380  1.18  drochner 	    bus_size_t, bus_size_t));
    381  1.18  drochner void	pciide_map_compat_intr __P((struct pciide_softc *,
    382  1.18  drochner 	    struct pci_attach_args *, struct pciide_channel *, int, int));
    383   1.5       cgd int	pciide_print __P((void *, const char *pnp));
    384   1.1       cgd int	pciide_compat_intr __P((void *));
    385   1.1       cgd int	pciide_pci_intr __P((void *));
    386   1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    387   1.1       cgd 
    388   1.9    bouyer const struct pciide_product_desc*
    389   1.9    bouyer pciide_lookup_product(id)
    390   1.9    bouyer     u_int32_t id;
    391   1.9    bouyer {
    392   1.9    bouyer     const struct pciide_product_desc *pp;
    393   1.9    bouyer     const struct pciide_vendor_desc *vp;
    394   1.9    bouyer 
    395   1.9    bouyer     for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    396   1.9    bouyer 	if (PCI_VENDOR(id) == vp->ide_vendor)
    397   1.9    bouyer 	    break;
    398   1.9    bouyer 
    399   1.9    bouyer     if ((pp = vp->ide_products) == NULL)
    400   1.9    bouyer 	return NULL;
    401   1.9    bouyer 
    402   1.9    bouyer     for (; pp->ide_name != NULL; pp++)
    403   1.9    bouyer 	if (PCI_PRODUCT(id) == pp->ide_product)
    404   1.9    bouyer 	    break;
    405   1.9    bouyer 
    406   1.9    bouyer     if (pp->ide_name == NULL)
    407   1.9    bouyer 	return NULL;
    408   1.9    bouyer     return pp;
    409   1.9    bouyer }
    410   1.6       cgd 
    411   1.1       cgd int
    412   1.1       cgd pciide_match(parent, match, aux)
    413   1.1       cgd 	struct device *parent;
    414   1.1       cgd 	struct cfdata *match;
    415   1.1       cgd 	void *aux;
    416   1.1       cgd {
    417   1.1       cgd 	struct pci_attach_args *pa = aux;
    418   1.1       cgd 
    419   1.1       cgd 	/*
    420   1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    421   1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    422   1.1       cgd 	 * work in a standardized way...
    423   1.1       cgd 	 */
    424   1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    425   1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    426   1.1       cgd 		return (1);
    427   1.1       cgd 	}
    428   1.1       cgd 
    429   1.1       cgd 	return (0);
    430   1.1       cgd }
    431   1.1       cgd 
    432   1.1       cgd void
    433   1.1       cgd pciide_attach(parent, self, aux)
    434   1.1       cgd 	struct device *parent, *self;
    435   1.1       cgd 	void *aux;
    436   1.1       cgd {
    437   1.1       cgd 	struct pci_attach_args *pa = aux;
    438   1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    439   1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    440   1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    441   1.1       cgd 	struct pciide_channel *cp;
    442   1.1       cgd 	pcireg_t class, interface, csr;
    443   1.1       cgd 	pci_intr_handle_t intrhandle;
    444   1.1       cgd 	const char *intrstr;
    445   1.1       cgd 	char devinfo[256];
    446   1.1       cgd 	int i;
    447   1.1       cgd 
    448   1.9    bouyer         sc->sc_pp = pciide_lookup_product(pa->pa_id);
    449   1.9    bouyer 	if (sc->sc_pp == NULL) {
    450   1.9    bouyer 		sc->sc_pp = &default_product_desc;
    451   1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    452   1.9    bouyer 		printf(": %s (rev. 0x%02x)\n", devinfo,
    453   1.9    bouyer 		    PCI_REVISION(pa->pa_class));
    454   1.9    bouyer 	} else {
    455   1.9    bouyer 		printf(": %s\n", sc->sc_pp->ide_name);
    456   1.9    bouyer 	}
    457   1.1       cgd 
    458   1.1       cgd 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    459   1.9    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    460   1.9    bouyer 		/*
    461   1.9    bouyer 		 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    462   1.9    bouyer 		 * and base adresses registers can be disabled at
    463   1.9    bouyer 		 * hardware level. In this case, the device is wired
    464   1.9    bouyer 		 * in compat mode and its first channel is always enabled,
    465   1.9    bouyer 		 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    466   1.9    bouyer 		 * In fact, it seems that the first channel of the CMD PCI0640
    467   1.9    bouyer 		 * can't be disabled.
    468   1.9    bouyer 		 */
    469  1.11    bouyer #ifndef PCIIDE_CMD064x_DISABLE
    470   1.9    bouyer 		if ((sc->sc_pp->ide_flags & CMD_PCI064x_IOEN) == 0) {
    471  1.11    bouyer #else
    472  1.11    bouyer 		if (1) {
    473  1.11    bouyer #endif
    474   1.9    bouyer 			printf("%s: device disabled (at %s)\n",
    475   1.9    bouyer 		 	   sc->sc_wdcdev.sc_dev.dv_xname,
    476   1.9    bouyer 		  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    477   1.9    bouyer 			  "device" : "bridge");
    478   1.9    bouyer 			return;
    479   1.9    bouyer 		}
    480   1.1       cgd 	}
    481   1.1       cgd 
    482   1.9    bouyer 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    483   1.1       cgd 	interface = PCI_INTERFACE(class);
    484   1.1       cgd 
    485   1.1       cgd 	/*
    486   1.9    bouyer 	 * Set up PCI interrupt only if at last one channel is in native mode.
    487   1.9    bouyer 	 * At last one device (CMD PCI0640) has a default value of 14, which
    488   1.9    bouyer 	 * will be mapped even if both channels are in compat-only mode.
    489   1.1       cgd 	 */
    490   1.9    bouyer 	if (interface & (PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1))) {
    491   1.9    bouyer 		if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
    492   1.9    bouyer 		    pa->pa_intrline, &intrhandle) != 0) {
    493   1.9    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    494   1.9    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    495   1.1       cgd 		} else {
    496   1.9    bouyer 			intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    497   1.9    bouyer 			sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    498   1.9    bouyer 			    intrhandle, IPL_BIO, pciide_pci_intr, sc);
    499   1.9    bouyer 			if (sc->sc_pci_ih != NULL) {
    500   1.9    bouyer 				printf("%s: using %s for native-PCI "
    501   1.9    bouyer 				    "interrupt\n",
    502   1.9    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
    503   1.9    bouyer 				    intrstr ? intrstr : "unknown interrupt");
    504   1.9    bouyer 			} else {
    505   1.9    bouyer 				printf("%s: couldn't establish native-PCI "
    506   1.9    bouyer 				    "interrupt",
    507   1.9    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname);
    508   1.9    bouyer 				if (intrstr != NULL)
    509   1.9    bouyer 					printf(" at %s", intrstr);
    510   1.9    bouyer 				printf("\n");
    511   1.9    bouyer 			}
    512   1.1       cgd 		}
    513   1.1       cgd 	}
    514   1.1       cgd 
    515   1.2       cgd 	/*
    516   1.2       cgd 	 * Map DMA registers, if DMA is supported.
    517   1.2       cgd 	 *
    518   1.5       cgd 	 * Note that sc_dma_ok is the right variable to test to see if
    519   1.9    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    520   1.9    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    521   1.5       cgd 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    522   1.5       cgd 	 * non-zero if the interface supports DMA and the registers
    523   1.5       cgd 	 * could be mapped.
    524   1.4       cgd 	 *
    525   1.4       cgd 	 * XXX Note that despite the fact that the Bus Master IDE specs
    526   1.4       cgd 	 * XXX say that "The bus master IDE functoin uses 16 bytes of IO
    527   1.4       cgd 	 * XXX space," some controllers (at least the United
    528   1.4       cgd 	 * XXX Microelectronics UM8886BF) place it in memory space.
    529   1.4       cgd 	 * XXX eventually, we should probably read the register and check
    530   1.4       cgd 	 * XXX which type it is.  Either that or 'quirk' certain devices.
    531   1.2       cgd 	 */
    532   1.2       cgd 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    533   1.9    bouyer 		printf("%s: bus-master DMA support present",
    534   1.9    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    535  1.13    bouyer 		if (sc->sc_pp == &default_product_desc &&
    536  1.13    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    537  1.13    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    538  1.11    bouyer 			printf(", but unused (no driver support)");
    539  1.11    bouyer 			sc->sc_dma_ok = 0;
    540   1.9    bouyer 		} else {
    541  1.11    bouyer 			sc->sc_dma_ok = (pci_mapreg_map(pa,
    542  1.11    bouyer 			    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
    543  1.11    bouyer 			    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    544  1.11    bouyer 			sc->sc_dmat = pa->pa_dmat;
    545  1.11    bouyer 			if (sc->sc_dma_ok == 0) {
    546  1.11    bouyer 				printf(", but unused (couldn't map registers)");
    547  1.11    bouyer 			} else {
    548  1.13    bouyer 				if (sc->sc_pp == &default_product_desc)
    549  1.13    bouyer 					printf(", used without full driver "
    550  1.13    bouyer 					    "support");
    551  1.11    bouyer 				sc->sc_wdcdev.dma_arg = sc;
    552  1.11    bouyer 				sc->sc_wdcdev.dma_init = pciide_dma_init;
    553  1.11    bouyer 				sc->sc_wdcdev.dma_start = pciide_dma_start;
    554  1.11    bouyer 				sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    555  1.11    bouyer 			}
    556   1.9    bouyer 		}
    557  1.15    bouyer 	} else {
    558  1.15    bouyer 		printf("%s: pciide0: hardware does not support DMA",
    559  1.15    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    560   1.1       cgd 	}
    561  1.15    bouyer 	printf("\n");
    562   1.9    bouyer 	sc->sc_pp->setup_cap(sc);
    563  1.18  drochner 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    564  1.18  drochner 	sc->sc_wdcdev.nchannels = sc->sc_pp->ide_num_channels;;
    565   1.9    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
    566   1.1       cgd 
    567  1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    568   1.9    bouyer 		cp = &sc->pciide_channels[i];
    569  1.18  drochner 		sc->wdc_chanarray[i] = &cp->wdc_channel;
    570   1.2       cgd 
    571  1.18  drochner 		cp->name = PCIIDE_CHANNEL_NAME(i);
    572  1.18  drochner 
    573  1.18  drochner 		cp->wdc_channel.channel = i;
    574  1.18  drochner 		cp->wdc_channel.wdc = &sc->sc_wdcdev;
    575   1.9    bouyer 		if (i > 0 && (sc->sc_pp->ide_flags & ONE_QUEUE)) {
    576  1.18  drochner 		    cp->wdc_channel.ch_queue =
    577  1.18  drochner 			sc->pciide_channels[0].wdc_channel.ch_queue;
    578   1.9    bouyer 		} else {
    579  1.18  drochner 		    cp->wdc_channel.ch_queue =
    580   1.9    bouyer 		        malloc(sizeof(struct channel_queue), M_DEVBUF,
    581   1.9    bouyer 			M_NOWAIT);
    582   1.9    bouyer 		}
    583  1.18  drochner 		if (cp->wdc_channel.ch_queue == NULL) {
    584   1.9    bouyer 		    printf("%s %s channel: "
    585   1.9    bouyer 			"can't allocate memory for command queue",
    586  1.18  drochner 			sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    587   1.9    bouyer 			continue;
    588   1.9    bouyer 		}
    589   1.2       cgd 		printf("%s: %s channel %s to %s mode\n",
    590  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
    591   1.2       cgd 		    (interface & PCIIDE_INTERFACE_SETTABLE(i)) ?
    592   1.2       cgd 		      "configured" : "wired",
    593   1.2       cgd 		    (interface & PCIIDE_INTERFACE_PCI(i)) ? "native-PCI" :
    594   1.2       cgd 		      "compatibility");
    595   1.1       cgd 
    596   1.9    bouyer 		/*
    597  1.18  drochner 		 * sc->sc_pp->channel_map() will also call wdcattach.
    598  1.18  drochner 		 * Eventually the channel will be  disabled if there's no
    599  1.18  drochner 		 * drive present. sc->hw_ok will be updated accordingly.
    600   1.9    bouyer 		 */
    601  1.18  drochner 		sc->sc_pp->channel_map(sc, pa, cp);
    602   1.2       cgd 
    603   1.5       cgd 	}
    604  1.18  drochner 	/* Now that all drives are know, setup DMA, etc ...*/
    605   1.9    bouyer 	sc->sc_pp->setup_chip(sc, pc, tag);
    606  1.16    bouyer 	if (sc->sc_dma_ok) {
    607  1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    608  1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    609  1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    610  1.16    bouyer 	}
    611   1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    612   1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    613   1.5       cgd }
    614   1.5       cgd 
    615   1.5       cgd int
    616  1.18  drochner pciide_mapregs_compat(sc, pa, cp, compatchan, cmdsizep, ctlsizep)
    617   1.5       cgd 	struct pciide_softc *sc;
    618   1.5       cgd 	struct pci_attach_args *pa;
    619  1.18  drochner 	struct pciide_channel *cp;
    620  1.18  drochner 	int compatchan;
    621  1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    622   1.5       cgd {
    623  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    624   1.5       cgd 	int rv = 1;
    625   1.5       cgd 
    626   1.5       cgd 	cp->compat = 1;
    627  1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    628  1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    629   1.5       cgd 
    630   1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    631  1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    632   1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    633   1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    634  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    635   1.5       cgd 		rv = 0;
    636   1.5       cgd 	}
    637   1.5       cgd 
    638   1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    639  1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    640   1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    641   1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    642  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    643   1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    644   1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    645   1.5       cgd 		rv = 0;
    646   1.5       cgd 	}
    647   1.5       cgd 
    648   1.5       cgd 	return (rv);
    649   1.5       cgd }
    650   1.5       cgd 
    651   1.9    bouyer int
    652  1.18  drochner pciide_mapregs_native(sc, pa, cp, cmdsizep, ctlsizep)
    653   1.9    bouyer 	struct pciide_softc *sc;
    654   1.9    bouyer 	struct pci_attach_args *pa;
    655  1.18  drochner 	struct pciide_channel *cp;
    656  1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    657   1.9    bouyer {
    658  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    659   1.9    bouyer 
    660   1.9    bouyer 	cp->compat = 0;
    661   1.9    bouyer 
    662  1.18  drochner 	if ((cp->ih = sc->sc_pci_ih) == NULL) {
    663  1.18  drochner 		printf("%s: no native-PCI interrupt for use by %s channel\n",
    664  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    665  1.18  drochner 		return 0;
    666  1.18  drochner 	}
    667  1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    668  1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    669  1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    670   1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    671  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    672  1.18  drochner 		return 0;
    673   1.9    bouyer 	}
    674   1.9    bouyer 
    675  1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    676  1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    677  1.18  drochner 	    &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
    678   1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    679  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    680  1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    681  1.18  drochner 		return 0;
    682   1.9    bouyer 	}
    683  1.18  drochner 	return (1);
    684   1.9    bouyer }
    685   1.9    bouyer 
    686   1.9    bouyer int
    687   1.9    bouyer pciide_compat_intr(arg)
    688   1.9    bouyer 	void *arg;
    689   1.9    bouyer {
    690  1.19  drochner 	struct pciide_channel *cp = arg;
    691   1.9    bouyer 
    692   1.9    bouyer #ifdef DIAGNOSTIC
    693   1.9    bouyer 	/* should only be called for a compat channel */
    694   1.9    bouyer 	if (cp->compat == 0)
    695   1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    696   1.9    bouyer #endif
    697  1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    698   1.9    bouyer }
    699   1.9    bouyer 
    700   1.9    bouyer int
    701   1.9    bouyer pciide_pci_intr(arg)
    702   1.9    bouyer 	void *arg;
    703   1.9    bouyer {
    704   1.9    bouyer 	struct pciide_softc *sc = arg;
    705   1.9    bouyer 	struct pciide_channel *cp;
    706   1.9    bouyer 	struct channel_softc *wdc_cp;
    707   1.9    bouyer 	int i, rv, crv;
    708   1.9    bouyer 
    709   1.9    bouyer 	rv = 0;
    710  1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    711   1.9    bouyer 		cp = &sc->pciide_channels[i];
    712  1.18  drochner 		wdc_cp = &cp->wdc_channel;
    713   1.9    bouyer 
    714   1.9    bouyer 		/* If a compat channel skip. */
    715   1.9    bouyer 		if (cp->compat)
    716   1.9    bouyer 			continue;
    717   1.9    bouyer 		/* if this channel not waiting for intr, skip */
    718   1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    719   1.9    bouyer 			continue;
    720   1.9    bouyer 
    721   1.9    bouyer 		crv = wdcintr(wdc_cp);
    722   1.9    bouyer 		if (crv == 0)
    723   1.9    bouyer 			;		/* leave rv alone */
    724   1.9    bouyer 		else if (crv == 1)
    725   1.9    bouyer 			rv = 1;		/* claim the intr */
    726   1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    727   1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    728   1.9    bouyer 	}
    729   1.9    bouyer 	return (rv);
    730   1.9    bouyer }
    731   1.9    bouyer 
    732  1.18  drochner int
    733  1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    734   1.9    bouyer 	struct pciide_softc *sc;
    735  1.18  drochner 	int channel, drive;
    736   1.9    bouyer {
    737  1.18  drochner 	bus_dma_segment_t seg;
    738  1.18  drochner 	int error, rseg;
    739  1.18  drochner 	const bus_size_t dma_table_size =
    740  1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    741  1.18  drochner 	struct pciide_dma_maps *dma_maps =
    742  1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    743  1.18  drochner 
    744  1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    745  1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    746  1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    747  1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    748  1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    749  1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    750  1.18  drochner 		    channel, drive, error);
    751  1.18  drochner 		return error;
    752  1.18  drochner 	}
    753  1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    754  1.18  drochner 	    dma_table_size,
    755  1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    756  1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    757  1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    758  1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    759  1.18  drochner 		    channel, drive, error);
    760  1.18  drochner 		return error;
    761  1.18  drochner 	}
    762  1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
    763  1.18  drochner 	    "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
    764  1.18  drochner 	    seg.ds_addr), DEBUG_PROBE);
    765  1.18  drochner 
    766  1.18  drochner 	/* Create and load table DMA map for this disk */
    767  1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    768  1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    769  1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    770  1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    771  1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    772  1.18  drochner 		    channel, drive, error);
    773  1.18  drochner 		return error;
    774  1.18  drochner 	}
    775  1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
    776  1.18  drochner 	    dma_maps->dmamap_table,
    777  1.18  drochner 	    dma_maps->dma_table,
    778  1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    779  1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
    780  1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    781  1.18  drochner 		    channel, drive, error);
    782  1.18  drochner 		return error;
    783  1.18  drochner 	}
    784  1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    785  1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
    786  1.18  drochner 	/* Create a xfer DMA map for this drive */
    787  1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    788  1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
    789  1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    790  1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
    791  1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
    792  1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    793  1.18  drochner 		    channel, drive, error);
    794  1.18  drochner 		return error;
    795  1.18  drochner 	}
    796  1.18  drochner 	return 0;
    797   1.9    bouyer }
    798   1.9    bouyer 
    799  1.18  drochner int
    800  1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    801  1.18  drochner 	void *v;
    802  1.18  drochner 	int channel, drive;
    803  1.18  drochner 	void *databuf;
    804  1.18  drochner 	size_t datalen;
    805  1.18  drochner 	int flags;
    806   1.9    bouyer {
    807  1.18  drochner 	struct pciide_softc *sc = v;
    808  1.18  drochner 	int error, seg;
    809  1.18  drochner 	struct pciide_dma_maps *dma_maps =
    810  1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    811  1.18  drochner 
    812  1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
    813  1.18  drochner 	    dma_maps->dmamap_xfer,
    814  1.18  drochner 	    databuf, datalen, NULL, BUS_DMA_NOWAIT);
    815  1.18  drochner 	if (error) {
    816  1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
    817  1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    818  1.18  drochner 		    channel, drive, error);
    819  1.18  drochner 		return error;
    820  1.18  drochner 	}
    821   1.9    bouyer 
    822  1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    823  1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    824  1.18  drochner 	    (flags & WDC_DMA_READ) ?
    825  1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    826   1.9    bouyer 
    827  1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    828  1.18  drochner #ifdef DIAGNOSTIC
    829  1.18  drochner 		/* A segment must not cross a 64k boundary */
    830  1.18  drochner 		{
    831  1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    832  1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    833  1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    834  1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    835  1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
    836  1.18  drochner 			    " len 0x%lx not properly aligned\n",
    837  1.18  drochner 			    seg, phys, len);
    838  1.18  drochner 			panic("pciide_dma: buf align");
    839   1.9    bouyer 		}
    840   1.9    bouyer 		}
    841  1.18  drochner #endif
    842  1.18  drochner 		dma_maps->dma_table[seg].base_addr =
    843  1.18  drochner 		    dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    844  1.18  drochner 		dma_maps->dma_table[seg].byte_count =
    845  1.18  drochner 		    dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    846  1.18  drochner 		    IDEDMA_BYTE_COUNT_MASK;
    847  1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    848  1.18  drochner 		   seg, dma_maps->dma_table[seg].byte_count,
    849  1.18  drochner 		   dma_maps->dma_table[seg].base_addr), DEBUG_DMA);
    850  1.18  drochner 
    851   1.9    bouyer 	}
    852  1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    853  1.18  drochner 		IDEDMA_BYTE_COUNT_EOT;
    854   1.9    bouyer 
    855  1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    856  1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
    857  1.18  drochner 	    BUS_DMASYNC_PREWRITE);
    858   1.9    bouyer 
    859  1.18  drochner 	/* Maps are ready. Start DMA function */
    860  1.18  drochner #ifdef DIAGNOSTIC
    861  1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    862  1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
    863  1.18  drochner 		    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    864  1.18  drochner 		panic("pciide_dma_init: table align");
    865  1.18  drochner 	}
    866  1.18  drochner #endif
    867  1.18  drochner 
    868  1.18  drochner 	/* Clear status bits */
    869  1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    870  1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    871  1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    872  1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
    873  1.18  drochner 	/* Write table addr */
    874  1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    875  1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
    876  1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    877  1.18  drochner 	/* set read/write */
    878  1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    879  1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    880  1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
    881  1.18  drochner 	return 0;
    882  1.18  drochner }
    883  1.18  drochner 
    884  1.18  drochner void
    885  1.18  drochner pciide_dma_start(v, channel, drive, flags)
    886  1.18  drochner 	void *v;
    887  1.18  drochner 	int channel, drive, flags;
    888  1.18  drochner {
    889  1.18  drochner 	struct pciide_softc *sc = v;
    890  1.18  drochner 
    891  1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    892  1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    893  1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    894  1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    895  1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
    896  1.18  drochner }
    897  1.18  drochner 
    898  1.18  drochner int
    899  1.18  drochner pciide_dma_finish(v, channel, drive, flags)
    900  1.18  drochner 	void *v;
    901  1.18  drochner 	int channel, drive;
    902  1.18  drochner 	int flags;
    903  1.18  drochner {
    904  1.18  drochner 	struct pciide_softc *sc = v;
    905  1.18  drochner 	u_int8_t status;
    906  1.18  drochner 	struct pciide_dma_maps *dma_maps =
    907  1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    908  1.18  drochner 
    909  1.18  drochner 	/* Unload the map of the data buffer */
    910  1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    911  1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    912  1.18  drochner 	    (flags & WDC_DMA_READ) ?
    913  1.18  drochner 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    914  1.18  drochner 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    915  1.18  drochner 
    916  1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    917  1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
    918  1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    919  1.18  drochner 	    DEBUG_XFERS);
    920  1.18  drochner 
    921  1.18  drochner 	/* stop DMA channel */
    922  1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    923  1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    924  1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    925  1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
    926  1.18  drochner 
    927  1.18  drochner 	/* Clear status bits */
    928  1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    929  1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    930  1.18  drochner 	    status);
    931  1.18  drochner 
    932  1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
    933  1.18  drochner 		printf("%s:%d:%d: Bus-Master DMA error: status=0x%x\n",
    934  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
    935  1.18  drochner 		return -1;
    936  1.18  drochner 	}
    937  1.18  drochner 
    938  1.18  drochner 	if ((flags & WDC_DMA_POLL) == 0 && (status & IDEDMA_CTL_INTR) == 0) {
    939  1.18  drochner 		printf("%s:%d:%d: Bus-Master DMA error: missing interrupt, "
    940  1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
    941  1.18  drochner 		    drive, status);
    942  1.18  drochner 		return -1;
    943  1.18  drochner 	}
    944  1.18  drochner 
    945  1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
    946  1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
    947  1.18  drochner 		return 1;
    948  1.18  drochner 	}
    949  1.18  drochner 
    950  1.18  drochner 	return 0;
    951  1.18  drochner }
    952  1.18  drochner 
    953  1.18  drochner /* some common code used by several chip channel_map */
    954  1.18  drochner void
    955  1.18  drochner pciide_mapchan(sc, pa, cp, interface, cmdsizep, ctlsizep)
    956  1.18  drochner 	struct pciide_softc *sc;
    957  1.18  drochner 	struct pci_attach_args *pa;
    958  1.18  drochner 	int interface;
    959  1.18  drochner 	struct pciide_channel *cp;
    960  1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    961  1.18  drochner {
    962  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    963  1.18  drochner 
    964  1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
    965  1.18  drochner 		cp->hw_ok = pciide_mapregs_native(sc, pa, cp,
    966  1.18  drochner 		    cmdsizep, ctlsizep);
    967  1.18  drochner 	else
    968  1.18  drochner 		cp->hw_ok = pciide_mapregs_compat(sc, pa, cp, wdc_cp->channel,
    969  1.18  drochner 		    cmdsizep, ctlsizep);
    970  1.18  drochner 	if (cp->hw_ok == 0)
    971  1.18  drochner 		return;
    972  1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    973  1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
    974  1.18  drochner 	wdcattach(wdc_cp);
    975  1.18  drochner }
    976  1.18  drochner 
    977  1.18  drochner /*
    978  1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
    979  1.18  drochner  * if channel can be disabled, 0 if not
    980  1.18  drochner  */
    981  1.18  drochner int
    982  1.18  drochner pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)
    983  1.18  drochner 	struct pciide_softc *sc;
    984  1.18  drochner 	struct pci_attach_args *pa;
    985  1.18  drochner 	struct pciide_channel *cp;
    986  1.18  drochner 	bus_size_t cmdsize, ctlsize;
    987  1.18  drochner {
    988  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    989  1.18  drochner 
    990  1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
    991  1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
    992  1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
    993  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    994  1.18  drochner 		cp->hw_ok = 0;
    995  1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, cmdsize);
    996  1.18  drochner 		bus_space_unmap(wdc_cp->ctl_iot, wdc_cp->ctl_ioh, ctlsize);
    997  1.18  drochner 		return 1;
    998  1.18  drochner 	}
    999  1.18  drochner 	return 0;
   1000  1.18  drochner }
   1001  1.18  drochner 
   1002  1.18  drochner /*
   1003  1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1004  1.18  drochner  * Set hw_ok=0 on failure
   1005  1.18  drochner  */
   1006  1.18  drochner void
   1007  1.18  drochner pciide_map_compat_intr(sc, pa, cp, compatchan, interface)
   1008   1.5       cgd 	struct pciide_softc *sc;
   1009   1.5       cgd 	struct pci_attach_args *pa;
   1010  1.18  drochner 	struct pciide_channel *cp;
   1011  1.18  drochner 	int compatchan, interface;
   1012  1.18  drochner {
   1013  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1014  1.18  drochner 
   1015  1.18  drochner 	if (cp->hw_ok == 0)
   1016  1.18  drochner 		return;
   1017  1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1018  1.18  drochner 		return;
   1019  1.18  drochner 
   1020  1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1021  1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1022  1.18  drochner 	if (cp->ih == NULL) {
   1023  1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1024  1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1025  1.18  drochner 		cp->hw_ok = 0;
   1026  1.18  drochner 	}
   1027  1.18  drochner }
   1028  1.18  drochner 
   1029  1.18  drochner void
   1030  1.18  drochner pciide_print_modes(sc)
   1031  1.18  drochner 	struct pciide_softc *sc;
   1032  1.18  drochner {
   1033  1.18  drochner 	int channel, drive;
   1034  1.18  drochner 	struct channel_softc *chp;
   1035  1.18  drochner 	struct ata_drive_datas *drvp;
   1036  1.18  drochner 
   1037  1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1038  1.18  drochner 		chp = &sc->pciide_channels[channel].wdc_channel;
   1039  1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1040  1.18  drochner 			drvp = &chp->ch_drive[drive];
   1041  1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1042  1.18  drochner 				continue;
   1043  1.18  drochner 			printf("%s(%s:%d:%d): using PIO mode %d",
   1044  1.18  drochner 			    drvp->drv_softc->dv_xname,
   1045  1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1046  1.18  drochner 			    channel, drive, drvp->PIO_mode);
   1047  1.18  drochner 			if (drvp->drive_flags & DRIVE_DMA)
   1048  1.18  drochner 				printf(", DMA mode %d", drvp->DMA_mode);
   1049  1.18  drochner 			if (drvp->drive_flags & DRIVE_UDMA)
   1050  1.18  drochner 				printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
   1051  1.18  drochner 			if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
   1052  1.18  drochner 				printf(" (using DMA data transfers)");
   1053  1.18  drochner 			printf("\n");
   1054  1.18  drochner 		}
   1055  1.18  drochner 	}
   1056  1.18  drochner }
   1057  1.18  drochner 
   1058  1.18  drochner void
   1059  1.18  drochner default_setup_cap(sc)
   1060  1.18  drochner 	struct pciide_softc *sc;
   1061  1.18  drochner {
   1062  1.18  drochner 	if (sc->sc_dma_ok)
   1063  1.18  drochner 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   1064  1.18  drochner 	sc->sc_wdcdev.pio_mode = 0;
   1065  1.18  drochner 	sc->sc_wdcdev.dma_mode = 0;
   1066  1.18  drochner }
   1067  1.18  drochner 
   1068  1.18  drochner void
   1069  1.18  drochner default_setup_chip(sc, pc, tag)
   1070  1.18  drochner 	struct pciide_softc *sc;
   1071  1.18  drochner 	pci_chipset_tag_t pc;
   1072  1.18  drochner 	pcitag_t tag;
   1073   1.5       cgd {
   1074  1.18  drochner 	int channel, drive, idedma_ctl;
   1075  1.18  drochner 	struct channel_softc *chp;
   1076  1.18  drochner 	struct ata_drive_datas *drvp;
   1077  1.18  drochner 
   1078  1.18  drochner 	if (sc->sc_dma_ok == 0)
   1079  1.18  drochner 		return; /* nothing to do */
   1080  1.18  drochner 
   1081  1.18  drochner 	/* Allocate DMA maps */
   1082  1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1083  1.18  drochner 		idedma_ctl = 0;
   1084  1.18  drochner 		chp = &sc->pciide_channels[channel].wdc_channel;
   1085  1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1086  1.18  drochner 			drvp = &chp->ch_drive[drive];
   1087  1.18  drochner 			/* If no drive, skip */
   1088  1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1089  1.18  drochner 				continue;
   1090  1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1091  1.18  drochner 				continue;
   1092  1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1093  1.18  drochner 				/* Abort DMA setup */
   1094  1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1095  1.18  drochner 				    "using PIO transfers\n",
   1096  1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1097  1.18  drochner 				    channel, drive);
   1098  1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1099  1.18  drochner 			}
   1100  1.18  drochner 			printf("%s:%d:%d: using DMA data tranferts\n",
   1101  1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1102  1.18  drochner 			    channel, drive);
   1103  1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1104  1.18  drochner 		}
   1105  1.18  drochner 		if (idedma_ctl != 0) {
   1106  1.18  drochner 			/* Add software bits in status register */
   1107  1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1108  1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1109  1.18  drochner 			    idedma_ctl);
   1110  1.18  drochner 		}
   1111  1.18  drochner 	}
   1112  1.18  drochner 
   1113  1.18  drochner }
   1114  1.18  drochner 
   1115  1.18  drochner void
   1116  1.18  drochner default_channel_map(sc, pa, cp)
   1117  1.18  drochner 	struct pciide_softc *sc;
   1118  1.18  drochner 	struct pci_attach_args *pa;
   1119  1.18  drochner 	struct pciide_channel *cp;
   1120  1.18  drochner {
   1121  1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1122   1.6       cgd 	pcireg_t csr;
   1123   1.6       cgd 	const char *failreason = NULL;
   1124  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1125  1.18  drochner 	int interface =
   1126  1.18  drochner 	    PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
   1127  1.18  drochner 
   1128  1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1129  1.18  drochner 		cp->hw_ok = pciide_mapregs_native(sc, pa, cp,
   1130  1.18  drochner 		    &cmdsize, &ctlsize);
   1131  1.18  drochner 	else
   1132  1.18  drochner 		cp->hw_ok = pciide_mapregs_compat(sc, pa, cp, wdc_cp->channel,
   1133  1.18  drochner 		    &cmdsize, &ctlsize);
   1134  1.18  drochner 	if (cp->hw_ok == 0)
   1135  1.18  drochner 		return;
   1136   1.6       cgd 
   1137   1.6       cgd 	/*
   1138   1.6       cgd 	 * Check to see if something appears to be there.
   1139   1.6       cgd 	 */
   1140  1.18  drochner 	if (!wdcprobe(wdc_cp)) {
   1141   1.6       cgd 		failreason = "not responding; disabled or no drives?";
   1142   1.6       cgd 		goto out;
   1143   1.6       cgd 	}
   1144   1.5       cgd 
   1145   1.5       cgd 	/*
   1146   1.6       cgd 	 * Now, make sure it's actually attributable to this PCI IDE
   1147   1.6       cgd 	 * channel by trying to access the channel again while the
   1148   1.6       cgd 	 * PCI IDE controller's I/O space is disabled.  (If the
   1149   1.6       cgd 	 * channel no longer appears to be there, it belongs to
   1150   1.6       cgd 	 * this controller.)  YUCK!
   1151   1.5       cgd 	 */
   1152   1.6       cgd 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1153   1.6       cgd 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
   1154   1.6       cgd 	    csr & ~PCI_COMMAND_IO_ENABLE);
   1155  1.18  drochner 	if (wdcprobe(wdc_cp))
   1156   1.6       cgd 		failreason = "other hardware responding at addresses";
   1157   1.6       cgd 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, csr);
   1158   1.6       cgd 
   1159   1.6       cgd out:
   1160  1.18  drochner 	if (failreason) {
   1161  1.18  drochner 		printf("%s: %s channel ignored (%s)\n",
   1162  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1163  1.18  drochner 		    failreason);
   1164  1.18  drochner 		cp->hw_ok = 0;
   1165  1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, cmdsize);
   1166  1.18  drochner 		bus_space_unmap(wdc_cp->ctl_iot, wdc_cp->ctl_ioh, ctlsize);
   1167  1.18  drochner 	}
   1168  1.18  drochner 	pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
   1169  1.18  drochner 	if (cp->hw_ok) {
   1170  1.18  drochner 		wdc_cp->data32iot = wdc_cp->cmd_iot;
   1171  1.18  drochner 		wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1172  1.18  drochner 		wdcattach(wdc_cp);
   1173  1.18  drochner 	}
   1174   1.9    bouyer }
   1175   1.9    bouyer 
   1176   1.9    bouyer void
   1177   1.9    bouyer piix_setup_cap(sc)
   1178   1.9    bouyer 	struct pciide_softc *sc;
   1179   1.9    bouyer {
   1180   1.9    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371AB_IDE)
   1181   1.9    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1182   1.9    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1183   1.9    bouyer 	    WDC_CAPABILITY_DMA;
   1184   1.9    bouyer 	sc->sc_wdcdev.pio_mode = 4;
   1185   1.9    bouyer 	sc->sc_wdcdev.dma_mode = 2;
   1186   1.9    bouyer }
   1187   1.9    bouyer 
   1188   1.9    bouyer void
   1189   1.9    bouyer piix_setup_chip(sc, pc, tag)
   1190   1.9    bouyer 	struct pciide_softc *sc;
   1191   1.9    bouyer 	pci_chipset_tag_t pc;
   1192   1.9    bouyer 	pcitag_t tag;
   1193   1.9    bouyer {
   1194   1.9    bouyer 	struct channel_softc *chp;
   1195   1.9    bouyer 	u_int8_t mode[2];
   1196   1.9    bouyer 	u_int8_t channel, drive;
   1197   1.9    bouyer 	u_int32_t oidetim, idetim, sidetim, idedma_ctl;
   1198   1.9    bouyer 	struct ata_drive_datas *drvp;
   1199   1.9    bouyer 
   1200   1.9    bouyer 	oidetim = pci_conf_read(pc, tag, PIIX_IDETIM);
   1201   1.9    bouyer 	idetim = sidetim = 0;
   1202   1.9    bouyer 
   1203   1.9    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x, sidetim=0x%x\n",
   1204   1.9    bouyer 	    oidetim,
   1205   1.9    bouyer 	    pci_conf_read(pc, tag, PIIX_SIDETIM)), DEBUG_PROBE);
   1206   1.9    bouyer 
   1207  1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1208  1.18  drochner 		chp = &sc->pciide_channels[channel].wdc_channel;
   1209   1.9    bouyer 		drvp = chp->ch_drive;
   1210   1.9    bouyer 		idedma_ctl = 0;
   1211   1.9    bouyer 		/* If channel disabled, no need to go further */
   1212   1.9    bouyer 		if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1213   1.9    bouyer 			continue;
   1214   1.9    bouyer 		/* set up new idetim: Enable IDE registers decode */
   1215   1.9    bouyer 		idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1216   1.9    bouyer 		    channel);
   1217   1.9    bouyer 
   1218   1.9    bouyer 		/* setup DMA if needed */
   1219   1.9    bouyer 		for (drive = 0; drive < 2; drive++) {
   1220   1.9    bouyer 			if (drvp[drive].drive_flags & DRIVE_DMA &&
   1221   1.9    bouyer 			    pciide_dma_table_setup(sc, channel, drive) != 0) {
   1222   1.9    bouyer 				drvp[drive].drive_flags &= ~DRIVE_DMA;
   1223   1.9    bouyer 			}
   1224   1.9    bouyer 		}
   1225   1.9    bouyer 
   1226   1.9    bouyer 		/*
   1227   1.9    bouyer 		 * Here we have to mess up with drives mode: PIIX can't have
   1228   1.9    bouyer 		 * different timings for master and slave drives.
   1229   1.9    bouyer 		 * We need to find the best combination.
   1230   1.9    bouyer 		 */
   1231   1.9    bouyer 
   1232   1.9    bouyer 		/* If both drives supports DMA, takes the lower mode */
   1233   1.9    bouyer 		if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1234   1.9    bouyer 		    (drvp[1].drive_flags & DRIVE_DMA)) {
   1235   1.9    bouyer 			mode[0] = mode[1] =
   1236   1.9    bouyer 			    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1237   1.9    bouyer 			    drvp[0].DMA_mode = mode[0];
   1238   1.9    bouyer 			goto ok;
   1239   1.9    bouyer 		}
   1240   1.9    bouyer 		/*
   1241   1.9    bouyer 		 * If only one drive supports DMA, use its mode, and
   1242   1.9    bouyer 		 * put the other one in PIO mode 0 if mode not compatible
   1243   1.9    bouyer 		 */
   1244   1.9    bouyer 		if (drvp[0].drive_flags & DRIVE_DMA) {
   1245   1.9    bouyer 			mode[0] = drvp[0].DMA_mode;
   1246   1.9    bouyer 			mode[1] = drvp[1].PIO_mode;
   1247   1.9    bouyer 			if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1248   1.9    bouyer 			    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1249   1.9    bouyer 				mode[1] = 0;
   1250   1.9    bouyer 			goto ok;
   1251   1.9    bouyer 		}
   1252   1.9    bouyer 		if (drvp[1].drive_flags & DRIVE_DMA) {
   1253   1.9    bouyer 			mode[1] = drvp[1].DMA_mode;
   1254   1.9    bouyer 			mode[0] = drvp[0].PIO_mode;
   1255   1.9    bouyer 			if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1256   1.9    bouyer 			    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1257   1.9    bouyer 				mode[0] = 0;
   1258   1.9    bouyer 			goto ok;
   1259   1.9    bouyer 		}
   1260   1.9    bouyer 		/*
   1261   1.9    bouyer 		 * If both drives are not DMA, takes the lower mode, unless
   1262   1.9    bouyer 		 * one of them is PIO mode < 2
   1263   1.9    bouyer 		 */
   1264   1.9    bouyer 		if (drvp[0].PIO_mode < 2) {
   1265   1.9    bouyer 			mode[0] = 0;
   1266   1.9    bouyer 			mode[1] = drvp[1].PIO_mode;
   1267   1.9    bouyer 		} else if (drvp[1].PIO_mode < 2) {
   1268   1.9    bouyer 			mode[1] = 0;
   1269   1.9    bouyer 			mode[0] = drvp[0].PIO_mode;
   1270   1.9    bouyer 		} else {
   1271   1.9    bouyer 			mode[0] = mode[1] =
   1272   1.9    bouyer 			    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1273   1.9    bouyer 		}
   1274   1.9    bouyer ok:		/* The modes are setup */
   1275   1.9    bouyer 		for (drive = 0; drive < 2; drive++) {
   1276   1.9    bouyer 			if (drvp[drive].drive_flags & DRIVE_DMA) {
   1277   1.9    bouyer 				drvp[drive].DMA_mode = mode[drive];
   1278   1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1279   1.9    bouyer 				    mode[drive], 1, channel);
   1280   1.9    bouyer 				goto end;
   1281   1.9    bouyer 			} else
   1282   1.9    bouyer 				drvp[drive].PIO_mode = mode[drive];
   1283   1.9    bouyer 		}
   1284   1.9    bouyer 		/* If we are there, none of the drives are DMA */
   1285   1.9    bouyer 		if (mode[0] >= 2)
   1286   1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1287   1.9    bouyer 			    mode[0], 0, channel);
   1288   1.9    bouyer 		else
   1289   1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1290   1.9    bouyer 			    mode[1], 0, channel);
   1291   1.9    bouyer end:		/*
   1292   1.9    bouyer 		 * timing mode is now set up in the controller. Enable
   1293   1.9    bouyer 		 * it per-drive
   1294   1.9    bouyer 		 */
   1295   1.9    bouyer 		for (drive = 0; drive < 2; drive++) {
   1296   1.9    bouyer 			/* If no drive, skip */
   1297   1.9    bouyer 			if ((drvp[drive].drive_flags & DRIVE) == 0)
   1298   1.9    bouyer 				continue;
   1299   1.9    bouyer 			idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1300  1.15    bouyer 			if (drvp[drive].drive_flags & DRIVE_DMA)
   1301   1.9    bouyer 				idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1302   1.9    bouyer 		}
   1303   1.9    bouyer 		if (idedma_ctl != 0) {
   1304   1.9    bouyer 			/* Add software bits in status register */
   1305   1.9    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1306   1.9    bouyer 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1307   1.9    bouyer 			    idedma_ctl);
   1308   1.9    bouyer 		}
   1309   1.9    bouyer 	}
   1310  1.15    bouyer 	pciide_print_modes(sc);
   1311   1.9    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x, sidetim=0x%x\n",
   1312   1.9    bouyer 	    idetim, sidetim), DEBUG_PROBE);
   1313   1.9    bouyer 	pci_conf_write(pc, tag, PIIX_IDETIM, idetim);
   1314   1.9    bouyer 	pci_conf_write(pc, tag, PIIX_SIDETIM, sidetim);
   1315   1.9    bouyer }
   1316   1.9    bouyer 
   1317   1.9    bouyer void
   1318   1.9    bouyer piix3_4_setup_chip(sc, pc, tag)
   1319   1.9    bouyer 	struct pciide_softc *sc;
   1320   1.9    bouyer 	pci_chipset_tag_t pc;
   1321   1.9    bouyer 	pcitag_t tag;
   1322   1.8  drochner {
   1323   1.9    bouyer 	int channel, drive;
   1324   1.9    bouyer 	struct channel_softc *chp;
   1325   1.9    bouyer 	struct ata_drive_datas *drvp;
   1326   1.9    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, idedma_ctl;
   1327   1.9    bouyer 
   1328   1.9    bouyer 	idetim = sidetim = udmareg = 0;
   1329   1.9    bouyer 	oidetim = pci_conf_read(pc, tag, PIIX_IDETIM);
   1330   1.9    bouyer 
   1331   1.9    bouyer 	WDCDEBUG_PRINT(("piix3_4_setup_chip: old idetim=0x%x, sidetim=0x%x",
   1332   1.9    bouyer 	    oidetim,
   1333   1.9    bouyer 	    pci_conf_read(pc, tag, PIIX_SIDETIM)), DEBUG_PROBE);
   1334   1.9    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1335   1.9    bouyer 		WDCDEBUG_PRINT((", udamreg 0x%x",
   1336   1.9    bouyer 		    pci_conf_read(pc, tag, PIIX_UDMAREG)),
   1337   1.9    bouyer 		    DEBUG_PROBE);
   1338   1.9    bouyer 	}
   1339   1.9    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1340   1.9    bouyer 
   1341  1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1342  1.18  drochner 		chp = &sc->pciide_channels[channel].wdc_channel;
   1343   1.9    bouyer 		idedma_ctl = 0;
   1344   1.9    bouyer 		/* If channel disabled, no need to go further */
   1345   1.9    bouyer 		if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1346   1.9    bouyer 			continue;
   1347   1.9    bouyer 		/* set up new idetim: Enable IDE registers decode */
   1348   1.9    bouyer 		idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1349   1.9    bouyer 		    channel);
   1350   1.9    bouyer 		for (drive = 0; drive < 2; drive++) {
   1351   1.9    bouyer 			drvp = &chp->ch_drive[drive];
   1352   1.9    bouyer 			/* If no drive, skip */
   1353   1.9    bouyer 			if ((drvp->drive_flags & DRIVE) == 0)
   1354   1.9    bouyer 				continue;
   1355   1.9    bouyer 			/* add timing values, setup DMA if needed */
   1356   1.9    bouyer 			if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1357   1.9    bouyer 			    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1358   1.9    bouyer 			    sc->sc_dma_ok == 0) {
   1359   1.9    bouyer 				drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1360   1.9    bouyer 				goto pio;
   1361   1.9    bouyer 			}
   1362   1.9    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1363   1.9    bouyer 				/* Abort DMA setup */
   1364   1.9    bouyer 				drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1365   1.9    bouyer 				goto pio;
   1366   1.9    bouyer 			}
   1367   1.9    bouyer 			if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1368   1.9    bouyer 			    (drvp->drive_flags & DRIVE_UDMA)) {
   1369   1.9    bouyer 				/* use Ultra/DMA */
   1370   1.9    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   1371   1.9    bouyer 				udmareg |= PIIX_UDMACTL_DRV_EN(
   1372   1.9    bouyer 				    channel, drive);
   1373   1.9    bouyer 				udmareg |= PIIX_UDMATIM_SET(
   1374   1.9    bouyer 				    piix4_sct_udma[drvp->UDMA_mode],
   1375   1.9    bouyer 				    channel, drive);
   1376   1.9    bouyer 			} else {
   1377   1.9    bouyer 				/* use Multiword DMA */
   1378   1.9    bouyer 				drvp->drive_flags &= ~DRIVE_UDMA;
   1379   1.9    bouyer 				if (drive == 0) {
   1380   1.9    bouyer 					idetim |= piix_setup_idetim_timings(
   1381   1.9    bouyer 					    drvp->DMA_mode, 1, channel);
   1382   1.9    bouyer 				} else {
   1383   1.9    bouyer 					sidetim |= piix_setup_sidetim_timings(
   1384   1.9    bouyer 						drvp->DMA_mode, 1, channel);
   1385   1.9    bouyer 					idetim =PIIX_IDETIM_SET(idetim,
   1386   1.9    bouyer 					    PIIX_IDETIM_SITRE, channel);
   1387   1.9    bouyer 				}
   1388   1.9    bouyer 			}
   1389   1.9    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1390   1.9    bouyer 
   1391   1.9    bouyer pio:			/* use PIO mode */
   1392   1.9    bouyer 			idetim |= piix_setup_idetim_drvs(drvp);
   1393   1.9    bouyer 			if (drive == 0) {
   1394   1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1395   1.9    bouyer 				    drvp->PIO_mode, 0, channel);
   1396   1.9    bouyer 			} else {
   1397   1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1398   1.9    bouyer 					drvp->PIO_mode, 0, channel);
   1399   1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1400   1.9    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1401   1.9    bouyer 			}
   1402   1.9    bouyer 		}
   1403   1.9    bouyer 		if (idedma_ctl != 0) {
   1404   1.9    bouyer 			/* Add software bits in status register */
   1405   1.9    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1406   1.9    bouyer 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1407   1.9    bouyer 			    idedma_ctl);
   1408   1.9    bouyer 		}
   1409   1.9    bouyer 	}
   1410   1.8  drochner 
   1411  1.15    bouyer 	pciide_print_modes(sc);
   1412   1.9    bouyer 	WDCDEBUG_PRINT(("piix3_4_setup_chip: idetim=0x%x, sidetim=0x%x",
   1413   1.9    bouyer 	    idetim, sidetim), DEBUG_PROBE);
   1414   1.9    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1415   1.9    bouyer 		WDCDEBUG_PRINT((", udmareg=0x%x", udmareg), DEBUG_PROBE);
   1416   1.9    bouyer 		pci_conf_write(pc, tag, PIIX_UDMAREG, udmareg);
   1417   1.9    bouyer 	}
   1418   1.9    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1419   1.9    bouyer 	pci_conf_write(pc, tag, PIIX_IDETIM, idetim);
   1420   1.9    bouyer 	pci_conf_write(pc, tag, PIIX_SIDETIM, sidetim);
   1421   1.9    bouyer }
   1422   1.8  drochner 
   1423   1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1424   1.9    bouyer static u_int32_t
   1425   1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1426   1.9    bouyer 	u_int8_t mode;
   1427   1.9    bouyer 	u_int8_t dma;
   1428   1.9    bouyer 	u_int8_t channel;
   1429   1.9    bouyer {
   1430   1.9    bouyer 
   1431   1.9    bouyer 	if (dma)
   1432   1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1433   1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1434   1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1435   1.9    bouyer 		    channel);
   1436   1.9    bouyer 	else
   1437   1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1438   1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1439   1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1440   1.9    bouyer 		    channel);
   1441   1.8  drochner }
   1442   1.8  drochner 
   1443   1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1444   1.9    bouyer static u_int32_t
   1445   1.9    bouyer piix_setup_idetim_drvs(drvp)
   1446   1.9    bouyer 	struct ata_drive_datas *drvp;
   1447   1.6       cgd {
   1448   1.9    bouyer 	u_int32_t ret = 0;
   1449   1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1450   1.9    bouyer 	u_int8_t channel = chp->channel;
   1451   1.9    bouyer 	u_int8_t drive = drvp->drive;
   1452   1.9    bouyer 
   1453   1.9    bouyer 	/*
   1454   1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1455   1.9    bouyer 	 * So just check DMA and PIO here.
   1456   1.9    bouyer 	 */
   1457   1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1458   1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1459   1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1460   1.9    bouyer 		    drvp->DMA_mode == 0) {
   1461   1.9    bouyer 			drvp->PIO_mode = 0;
   1462   1.9    bouyer 			return ret;
   1463   1.9    bouyer 		}
   1464   1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1465   1.9    bouyer 		/*
   1466   1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1467   1.9    bouyer 		 * too, else use compat timings.
   1468   1.9    bouyer 		 */
   1469   1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1470   1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1471   1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1472   1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1473   1.9    bouyer 			drvp->PIO_mode = 0;
   1474   1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1475   1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1476   1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1477   1.9    bouyer 			    channel);
   1478   1.9    bouyer 			return ret;
   1479   1.9    bouyer 		}
   1480   1.9    bouyer 	}
   1481   1.6       cgd 
   1482   1.6       cgd 	/*
   1483   1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1484   1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1485   1.9    bouyer 	 * if PIO mode >= 3.
   1486   1.6       cgd 	 */
   1487   1.6       cgd 
   1488   1.9    bouyer 	if (drvp->PIO_mode < 2)
   1489   1.9    bouyer 		return ret;
   1490   1.9    bouyer 
   1491   1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1492   1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1493   1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1494   1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1495   1.9    bouyer 	}
   1496   1.9    bouyer 	return ret;
   1497   1.9    bouyer }
   1498   1.9    bouyer 
   1499   1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1500   1.9    bouyer static u_int32_t
   1501   1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1502   1.9    bouyer 	u_int8_t mode;
   1503   1.9    bouyer 	u_int8_t dma;
   1504   1.9    bouyer 	u_int8_t channel;
   1505   1.9    bouyer {
   1506   1.9    bouyer 	if (dma)
   1507   1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1508   1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1509   1.9    bouyer 	else
   1510   1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1511   1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1512   1.9    bouyer }
   1513   1.9    bouyer 
   1514  1.18  drochner void
   1515  1.18  drochner piix_channel_map(sc, pa, cp)
   1516   1.9    bouyer 	struct pciide_softc *sc;
   1517   1.9    bouyer 	struct pci_attach_args *pa;
   1518  1.18  drochner 	struct pciide_channel *cp;
   1519   1.9    bouyer {
   1520  1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1521  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1522   1.9    bouyer 	u_int32_t idetim = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_IDETIM);
   1523   1.9    bouyer 
   1524  1.18  drochner 	if ((PIIX_IDETIM_READ(idetim, wdc_cp->channel) & PIIX_IDETIM_IDE) == 0) {
   1525  1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   1526  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1527  1.18  drochner 		return;
   1528  1.18  drochner 	}
   1529  1.18  drochner 
   1530  1.18  drochner 	/* PIIX are compat-only pciide devices */
   1531  1.18  drochner 	pciide_mapchan(sc, pa, cp, 0, &cmdsize, &ctlsize);
   1532  1.18  drochner 	if (cp->hw_ok == 0)
   1533  1.18  drochner 		return;
   1534  1.18  drochner 	if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
   1535  1.18  drochner 		idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1536  1.18  drochner 					   wdc_cp->channel);
   1537  1.18  drochner 		pci_conf_write(pa->pa_pc, pa->pa_tag, PIIX_IDETIM, idetim);
   1538  1.18  drochner 	}
   1539  1.18  drochner 	pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, 0);
   1540   1.9    bouyer }
   1541   1.9    bouyer 
   1542   1.9    bouyer void
   1543   1.9    bouyer apollo_setup_cap(sc)
   1544   1.9    bouyer 	struct pciide_softc *sc;
   1545   1.9    bouyer {
   1546  1.11    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
   1547   1.9    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1548   1.9    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1549   1.9    bouyer 	    WDC_CAPABILITY_DMA;
   1550   1.9    bouyer 	sc->sc_wdcdev.pio_mode = 4;
   1551   1.9    bouyer 	sc->sc_wdcdev.dma_mode = 2;
   1552   1.9    bouyer 
   1553   1.9    bouyer }
   1554   1.9    bouyer void
   1555   1.9    bouyer apollo_setup_chip(sc, pc, tag)
   1556   1.9    bouyer 	struct pciide_softc *sc;
   1557   1.9    bouyer 	pci_chipset_tag_t pc;
   1558   1.9    bouyer 	pcitag_t tag;
   1559   1.9    bouyer {
   1560   1.9    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1561   1.9    bouyer 	u_int8_t idedma_ctl;
   1562   1.9    bouyer 	int mode;
   1563   1.9    bouyer 	int channel, drive;
   1564   1.9    bouyer 	struct channel_softc *chp;
   1565   1.9    bouyer 	struct ata_drive_datas *drvp;
   1566   1.9    bouyer 
   1567   1.9    bouyer 	WDCDEBUG_PRINT(("apollo_setup_chip: old APO_IDECONF=0x%x, "
   1568   1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1569   1.9    bouyer 	    pci_conf_read(pc, tag, APO_IDECONF),
   1570   1.9    bouyer 	    pci_conf_read(pc, tag, APO_CTLMISC),
   1571   1.9    bouyer 	    pci_conf_read(pc, tag, APO_DATATIM),
   1572   1.9    bouyer 	    pci_conf_read(pc, tag, APO_UDMA)),
   1573   1.9    bouyer 	    DEBUG_PROBE);
   1574   1.9    bouyer 
   1575   1.9    bouyer 	datatim_reg = 0;
   1576   1.9    bouyer 	udmatim_reg = 0;
   1577  1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1578  1.18  drochner 		chp = &sc->pciide_channels[channel].wdc_channel;
   1579   1.9    bouyer 		idedma_ctl = 0;
   1580   1.9    bouyer 		for (drive = 0; drive < 2; drive++) {
   1581   1.9    bouyer 			drvp = &chp->ch_drive[drive];
   1582   1.9    bouyer 			/* If no drive, skip */
   1583   1.9    bouyer 			if ((drvp->drive_flags & DRIVE) == 0)
   1584   1.9    bouyer 				continue;
   1585   1.9    bouyer 			/* add timing values, setup DMA if needed */
   1586   1.9    bouyer 			if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1587   1.9    bouyer 			    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1588   1.9    bouyer 			    sc->sc_dma_ok == 0) {
   1589   1.9    bouyer 				drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1590   1.9    bouyer 				mode = drvp->PIO_mode;
   1591   1.9    bouyer 				goto pio;
   1592   1.9    bouyer 			}
   1593   1.9    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1594   1.9    bouyer 				/* Abort DMA setup */
   1595   1.9    bouyer 				drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1596   1.9    bouyer 				mode = drvp->PIO_mode;
   1597   1.9    bouyer 				goto pio;
   1598   1.9    bouyer 			}
   1599   1.9    bouyer 			if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1600   1.9    bouyer 			    (drvp->drive_flags & DRIVE_UDMA)) {
   1601   1.9    bouyer 				/* use Ultra/DMA */
   1602   1.9    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   1603   1.9    bouyer 				udmatim_reg |= APO_UDMA_EN(channel, drive) |
   1604   1.9    bouyer 				    APO_UDMA_EN_MTH(channel, drive) |
   1605   1.9    bouyer 				    APO_UDMA_TIME(channel, drive,
   1606   1.9    bouyer 					apollo_udma_tim[drvp->UDMA_mode]);
   1607   1.9    bouyer 				/* can use PIO timings, MW DMA unused */
   1608   1.9    bouyer 				mode = drvp->PIO_mode;
   1609   1.9    bouyer 			} else {
   1610   1.9    bouyer 				/* use Multiword DMA */
   1611   1.9    bouyer 				drvp->drive_flags &= ~DRIVE_UDMA;
   1612   1.9    bouyer 				/* mode = min(pio, dma+2) */
   1613   1.9    bouyer 				if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   1614   1.9    bouyer 					mode = drvp->PIO_mode;
   1615   1.8  drochner 				else
   1616   1.9    bouyer 					mode = drvp->DMA_mode;
   1617   1.8  drochner 			}
   1618   1.9    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1619   1.9    bouyer 
   1620   1.9    bouyer pio:			/* setup PIO mode */
   1621   1.9    bouyer 			datatim_reg |=
   1622   1.9    bouyer 			    APO_DATATIM_PULSE(channel, drive,
   1623   1.9    bouyer 				apollo_pio_set[mode]) |
   1624   1.9    bouyer 			    APO_DATATIM_RECOV(channel, drive,
   1625   1.9    bouyer 				apollo_pio_rec[mode]);
   1626   1.9    bouyer 			drvp->PIO_mode = mode;
   1627  1.12    bouyer 			drvp->DMA_mode = mode - 2;
   1628   1.8  drochner 		}
   1629   1.9    bouyer 		if (idedma_ctl != 0) {
   1630   1.9    bouyer 			/* Add software bits in status register */
   1631   1.9    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1632   1.9    bouyer 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1633   1.9    bouyer 			    idedma_ctl);
   1634   1.8  drochner 		}
   1635   1.9    bouyer 	}
   1636  1.15    bouyer 	pciide_print_modes(sc);
   1637   1.9    bouyer 	WDCDEBUG_PRINT(("apollo_setup_chip: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1638   1.9    bouyer 	    datatim_reg, udmatim_reg), DEBUG_PROBE);
   1639   1.9    bouyer 	pci_conf_write(pc, tag, APO_DATATIM, datatim_reg);
   1640   1.9    bouyer 	pci_conf_write(pc, tag, APO_UDMA, udmatim_reg);
   1641   1.9    bouyer }
   1642   1.6       cgd 
   1643  1.18  drochner void
   1644  1.18  drochner apollo_channel_map(sc, pa, cp)
   1645   1.9    bouyer 	struct pciide_softc *sc;
   1646   1.9    bouyer 	struct pci_attach_args *pa;
   1647  1.18  drochner 	struct pciide_channel *cp;
   1648   1.9    bouyer {
   1649  1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1650  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1651   1.9    bouyer 	u_int32_t ideconf = pci_conf_read(pa->pa_pc, pa->pa_tag, APO_IDECONF);
   1652  1.18  drochner 	int interface =
   1653  1.18  drochner 	    PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
   1654   1.6       cgd 
   1655  1.18  drochner 	if ((ideconf & APO_IDECONF_EN(wdc_cp->channel)) == 0) {
   1656  1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   1657  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1658  1.18  drochner 		return;
   1659  1.18  drochner 	}
   1660  1.18  drochner 
   1661  1.18  drochner 	pciide_mapchan(sc, pa, cp, interface, &cmdsize, &ctlsize);
   1662  1.18  drochner 	if (cp->hw_ok == 0)
   1663  1.18  drochner 		return;
   1664  1.18  drochner 	if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
   1665  1.18  drochner 		ideconf &= ~APO_IDECONF_EN(wdc_cp->channel);
   1666  1.18  drochner 		pci_conf_write(pa->pa_pc, pa->pa_tag, APO_IDECONF, ideconf);
   1667  1.18  drochner 	}
   1668  1.18  drochner 	pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
   1669   1.5       cgd }
   1670   1.5       cgd 
   1671  1.18  drochner void
   1672  1.18  drochner cmd_channel_map(sc, pa, cp)
   1673   1.9    bouyer 	struct pciide_softc *sc;
   1674   1.9    bouyer 	struct pci_attach_args *pa;
   1675  1.18  drochner 	struct pciide_channel *cp;
   1676   1.9    bouyer {
   1677  1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1678  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1679  1.18  drochner 	u_int8_t ctrl = pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CTRL);
   1680  1.18  drochner 	int interface =
   1681  1.18  drochner 	    PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
   1682   1.5       cgd 
   1683   1.9    bouyer 	/*
   1684   1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   1685   1.9    bouyer 	 * there's no way to disable the first channel without disabling
   1686   1.9    bouyer 	 * the whole device
   1687   1.9    bouyer 	 */
   1688  1.18  drochner 	if (wdc_cp->channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   1689  1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   1690  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1691  1.18  drochner 		return;
   1692  1.18  drochner 	}
   1693  1.18  drochner 
   1694  1.18  drochner 	pciide_mapchan(sc, pa, cp, interface, &cmdsize, &ctlsize);
   1695  1.18  drochner 	if (cp->hw_ok == 0)
   1696  1.18  drochner 		return;
   1697  1.18  drochner 	if (wdc_cp->channel == 1) {
   1698  1.18  drochner 		if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
   1699  1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   1700  1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   1701  1.18  drochner 			    CMD_CTRL_2PORT, ctrl);
   1702  1.18  drochner 		}
   1703  1.18  drochner 	}
   1704  1.18  drochner 	pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
   1705  1.14    bouyer }
   1706  1.14    bouyer 
   1707  1.14    bouyer void
   1708  1.14    bouyer cmd0643_6_setup_cap(sc)
   1709  1.14    bouyer 	struct pciide_softc *sc;
   1710  1.14    bouyer {
   1711  1.14    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1712  1.14    bouyer 	    WDC_CAPABILITY_DMA;
   1713  1.14    bouyer 	sc->sc_wdcdev.pio_mode = 4;
   1714  1.14    bouyer 	sc->sc_wdcdev.dma_mode = 2;
   1715  1.14    bouyer }
   1716  1.14    bouyer 
   1717  1.14    bouyer void
   1718  1.14    bouyer cmd0643_6_setup_chip(sc, pc, tag)
   1719  1.14    bouyer 	struct pciide_softc *sc;
   1720  1.14    bouyer 	pci_chipset_tag_t pc;
   1721  1.14    bouyer 	pcitag_t tag;
   1722  1.14    bouyer {
   1723  1.14    bouyer 	struct channel_softc *chp;
   1724  1.14    bouyer 	struct ata_drive_datas *drvp;
   1725  1.14    bouyer 	int channel, drive;
   1726  1.14    bouyer 	u_int8_t tim;
   1727  1.14    bouyer 	u_int32_t idedma_ctl;
   1728  1.14    bouyer 
   1729  1.14    bouyer 	WDCDEBUG_PRINT(("cmd0643_6_setup_chip: old timings reg 0x%x 0x%x\n",
   1730  1.14    bouyer 		pci_conf_read(pc, tag, 0x54), pci_conf_read(pc, tag, 0x58)),
   1731  1.14    bouyer 		DEBUG_PROBE);
   1732  1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1733  1.18  drochner 		chp = &sc->pciide_channels[channel].wdc_channel;
   1734  1.14    bouyer 		idedma_ctl = 0;
   1735  1.14    bouyer 		for (drive = 0; drive < 2; drive++) {
   1736  1.14    bouyer 			drvp = &chp->ch_drive[drive];
   1737  1.14    bouyer 			/* If no drive, skip */
   1738  1.14    bouyer 			if ((drvp->drive_flags & DRIVE) == 0)
   1739  1.14    bouyer 				continue;
   1740  1.14    bouyer 			/* add timing values, setup DMA if needed */
   1741  1.14    bouyer 			tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
   1742  1.14    bouyer 			if ((drvp->drive_flags & DRIVE_DMA) == 0 ||
   1743  1.14    bouyer 			    sc->sc_dma_ok == 0) {
   1744  1.14    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   1745  1.14    bouyer 				goto end;
   1746  1.14    bouyer 			}
   1747  1.14    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1748  1.14    bouyer 				/* Abort DMA setup */
   1749  1.14    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   1750  1.14    bouyer 				goto end;
   1751  1.14    bouyer 			}
   1752  1.14    bouyer 			/*
   1753  1.14    bouyer 			 * use Multiword DMA.
   1754  1.14    bouyer 			 * Timings will be used for both PIO and DMA, so adjust
   1755  1.14    bouyer 			 * DMA mode if needed
   1756  1.14    bouyer 			 */
   1757  1.14    bouyer 			if (drvp->PIO_mode >= 3 &&
   1758  1.14    bouyer 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   1759  1.14    bouyer 				drvp->DMA_mode = drvp->PIO_mode - 2;
   1760  1.14    bouyer 			}
   1761  1.14    bouyer 			tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
   1762  1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1763  1.14    bouyer 
   1764  1.14    bouyer end:			pciide_pci_write(pc, tag,
   1765  1.14    bouyer 			    CMD_DATA_TIM(channel, drive), tim);
   1766  1.14    bouyer 		}
   1767  1.14    bouyer 		if (idedma_ctl != 0) {
   1768  1.14    bouyer 			/* Add software bits in status register */
   1769  1.14    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1770  1.14    bouyer 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1771  1.14    bouyer 			    idedma_ctl);
   1772  1.14    bouyer 		}
   1773  1.14    bouyer 	}
   1774  1.20    bouyer 	/* print modes */
   1775  1.20    bouyer 	pciide_print_modes(sc);
   1776  1.20    bouyer 	/* configure for DMA read multiple */
   1777  1.20    bouyer 	pciide_pci_write(pc, tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   1778  1.14    bouyer 	WDCDEBUG_PRINT(("cmd0643_6_setup_chip: timings reg now 0x%x 0x%x\n",
   1779  1.20    bouyer 	    pci_conf_read(pc, tag, 0x54), pci_conf_read(pc, tag, 0x58)),
   1780  1.20    bouyer 	    DEBUG_PROBE);
   1781   1.1       cgd }
   1782   1.1       cgd 
   1783  1.18  drochner void
   1784  1.18  drochner cy693_setup_cap(sc)
   1785  1.18  drochner 	struct pciide_softc *sc;
   1786  1.18  drochner {
   1787  1.18  drochner 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1788  1.18  drochner 	    WDC_CAPABILITY_DMA;
   1789  1.18  drochner 	sc->sc_wdcdev.pio_mode = 4;
   1790  1.18  drochner 	sc->sc_wdcdev.dma_mode = 2;
   1791  1.18  drochner }
   1792  1.18  drochner 
   1793  1.18  drochner void
   1794  1.18  drochner cy693_setup_chip(sc, pc, tag)
   1795   1.9    bouyer 	struct pciide_softc *sc;
   1796  1.18  drochner 	pci_chipset_tag_t pc;
   1797  1.18  drochner 	pcitag_t tag;
   1798   1.1       cgd {
   1799  1.18  drochner 	struct channel_softc *chp;
   1800  1.18  drochner 	struct ata_drive_datas *drvp;
   1801  1.18  drochner 	int drive;
   1802  1.18  drochner 	u_int32_t cy_cmd_ctrl;
   1803  1.18  drochner 	u_int32_t idedma_ctl;
   1804   1.9    bouyer 
   1805  1.18  drochner 	WDCDEBUG_PRINT(("cy693_setup_chip: old timings reg 0x%x\n",
   1806  1.18  drochner 		pci_conf_read(pc, tag, CY_CMD_CTRL)), DEBUG_PROBE);
   1807  1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   1808  1.18  drochner 	chp = &sc->pciide_channels[0].wdc_channel; /* Only one channel */
   1809  1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   1810  1.18  drochner 		drvp = &chp->ch_drive[drive];
   1811  1.18  drochner 		/* If no drive, skip */
   1812  1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   1813  1.18  drochner 			continue;
   1814  1.18  drochner 		/* add timing values, setup DMA if needed */
   1815  1.18  drochner 		if ((drvp->drive_flags & DRIVE_DMA) == 0 ||
   1816  1.18  drochner 		    sc->sc_dma_ok == 0) {
   1817  1.18  drochner 			drvp->drive_flags &= ~DRIVE_DMA;
   1818  1.18  drochner 			goto pio;
   1819  1.18  drochner 		}
   1820  1.18  drochner 		if (pciide_dma_table_setup(sc, 0, drive) != 0) {
   1821  1.18  drochner 			/* Abort DMA setup */
   1822  1.18  drochner 			drvp->drive_flags &= ~DRIVE_DMA;
   1823  1.18  drochner 			goto pio;
   1824  1.18  drochner 		}
   1825  1.18  drochner 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1826  1.18  drochner 		/*
   1827  1.18  drochner 		 * use Multiword DMA
   1828  1.18  drochner 		 * Timings will be used for both PIO and DMA, so adjust
   1829  1.18  drochner 		 * DMA mode if needed
   1830  1.18  drochner 		 */
   1831  1.18  drochner 		if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   1832  1.18  drochner 			drvp->PIO_mode = drvp->DMA_mode + 2;
   1833  1.18  drochner 		if (drvp->DMA_mode == 0)
   1834  1.18  drochner 			drvp->PIO_mode = 0;
   1835  1.18  drochner pio:		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   1836  1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   1837  1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   1838  1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   1839  1.18  drochner 	}
   1840  1.18  drochner 	WDCDEBUG_PRINT(("cy693_setup_chip: new timings reg 0x%x\n",
   1841  1.18  drochner 	    cy_cmd_ctrl), DEBUG_PROBE);
   1842  1.18  drochner 	pci_conf_write(pc, tag, CY_CMD_CTRL, cy_cmd_ctrl);
   1843  1.18  drochner 	pciide_print_modes(sc);
   1844  1.18  drochner 	if (idedma_ctl != 0) {
   1845  1.18  drochner 		/* Add software bits in status register */
   1846  1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1847  1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   1848   1.9    bouyer 	}
   1849   1.1       cgd }
   1850   1.1       cgd 
   1851  1.18  drochner void
   1852  1.18  drochner cy693_channel_map(sc, pa, cp)
   1853  1.18  drochner 	struct pciide_softc *sc;
   1854  1.18  drochner 	struct pci_attach_args *pa;
   1855  1.18  drochner 	struct pciide_channel *cp;
   1856   1.1       cgd {
   1857  1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1858  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1859  1.18  drochner 	int interface =
   1860  1.18  drochner 	    PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
   1861  1.18  drochner 	int compatchan;
   1862   1.9    bouyer 
   1863   1.9    bouyer #ifdef DIAGNOSTIC
   1864  1.18  drochner 	if (wdc_cp->channel != 0)
   1865  1.18  drochner 		panic("cy693_channel_map: channel %d", wdc_cp->channel);
   1866   1.9    bouyer #endif
   1867   1.9    bouyer 
   1868  1.18  drochner 	/*
   1869  1.18  drochner 	 * this chip has 2 PCI IDE functions, one for primary and one for
   1870  1.18  drochner 	 * secondary. So we need to call pciide_mapregs_compat() with
   1871  1.18  drochner 	 * the real channel
   1872  1.18  drochner 	 */
   1873  1.18  drochner 	if (pa->pa_function == 1) {
   1874  1.18  drochner 		compatchan = 0;
   1875  1.18  drochner 	} else if (pa->pa_function == 2) {
   1876  1.18  drochner 		compatchan = 1;
   1877  1.18  drochner 	} else {
   1878  1.18  drochner 		printf("%s: unexpected PCI function %d\n",
   1879  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   1880  1.18  drochner 		cp->hw_ok = 0;
   1881  1.18  drochner 		return;
   1882   1.9    bouyer 	}
   1883  1.18  drochner 
   1884  1.18  drochner 	/* Only one channel for this chip; if we are here it's enabled */
   1885  1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(0))
   1886  1.18  drochner 		cp->hw_ok = pciide_mapregs_native(sc, pa, cp,
   1887  1.18  drochner 		    &cmdsize, &ctlsize);
   1888  1.18  drochner 	else
   1889  1.18  drochner 		cp->hw_ok = pciide_mapregs_compat(sc, pa, cp, compatchan,
   1890  1.18  drochner 		    &cmdsize, &ctlsize);
   1891  1.18  drochner 	if (cp->hw_ok == 0)
   1892  1.18  drochner 		return;
   1893  1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1894  1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1895  1.18  drochner 	wdcattach(wdc_cp);
   1896  1.18  drochner 	if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
   1897  1.18  drochner 		pci_conf_write(pa->pa_pc, pa->pa_tag,
   1898  1.18  drochner 		    PCI_COMMAND_STATUS_REG, 0);
   1899   1.9    bouyer 	}
   1900  1.18  drochner 	pciide_map_compat_intr(sc, pa, cp, compatchan, interface);
   1901   1.9    bouyer }
   1902   1.9    bouyer 
   1903   1.9    bouyer void
   1904  1.18  drochner sis_setup_cap(sc)
   1905  1.18  drochner 	struct pciide_softc *sc;
   1906   1.9    bouyer {
   1907  1.18  drochner 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1908  1.18  drochner 	    WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1909  1.18  drochner 	sc->sc_wdcdev.pio_mode = 4;
   1910  1.18  drochner 	sc->sc_wdcdev.dma_mode = 2;
   1911  1.15    bouyer }
   1912  1.15    bouyer 
   1913  1.15    bouyer void
   1914  1.18  drochner sis_setup_chip(sc, pc, tag)
   1915  1.15    bouyer 	struct pciide_softc *sc;
   1916  1.18  drochner 	pci_chipset_tag_t pc;
   1917  1.18  drochner 	pcitag_t tag;
   1918  1.15    bouyer {
   1919  1.15    bouyer 	struct channel_softc *chp;
   1920  1.15    bouyer 	struct ata_drive_datas *drvp;
   1921  1.18  drochner 	int channel, drive;
   1922  1.18  drochner 	u_int32_t sis_tim;
   1923  1.18  drochner 	u_int32_t idedma_ctl;
   1924  1.15    bouyer 
   1925  1.18  drochner 	idedma_ctl = 0;
   1926  1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1927  1.22    bouyer 		chp = &sc->pciide_channels[channel].wdc_channel;
   1928  1.18  drochner 		WDCDEBUG_PRINT(("sis_setup_chip: old timings reg for "
   1929  1.18  drochner 		    "channel %d 0x%x\n", channel,
   1930  1.18  drochner 		    pci_conf_read(pc, tag, SIS_TIM(channel))), DEBUG_PROBE);
   1931  1.18  drochner 		sis_tim = 0;
   1932  1.15    bouyer 		for (drive = 0; drive < 2; drive++) {
   1933  1.15    bouyer 			drvp = &chp->ch_drive[drive];
   1934  1.18  drochner 			/* If no drive, skip */
   1935  1.15    bouyer 			if ((drvp->drive_flags & DRIVE) == 0)
   1936  1.15    bouyer 				continue;
   1937  1.18  drochner 			/* add timing values, setup DMA if needed */
   1938  1.18  drochner 			if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1939  1.22    bouyer 			    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
   1940  1.18  drochner 			    sc->sc_dma_ok == 0) {
   1941  1.18  drochner 				drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1942  1.18  drochner 				goto pio;
   1943  1.18  drochner 			}
   1944  1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1945  1.18  drochner 				/* Abort DMA setup */
   1946  1.18  drochner 				drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1947  1.18  drochner 				goto pio;
   1948  1.18  drochner 			}
   1949  1.18  drochner 			if (drvp->drive_flags & DRIVE_UDMA) {
   1950  1.18  drochner 				/* use Ultra/DMA */
   1951  1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1952  1.18  drochner 				sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   1953  1.18  drochner 				    SIS_TIM_UDMA_TIME_OFF(drive);
   1954  1.18  drochner 				sis_tim |= SIS_TIM_UDMA_EN(drive);
   1955  1.18  drochner 			} else {
   1956  1.18  drochner 				/*
   1957  1.18  drochner 				 * use Multiword DMA
   1958  1.18  drochner 				 * Timings will be used for both PIO and DMA,
   1959  1.18  drochner 				 * so adjust DMA mode if needed
   1960  1.18  drochner 				 */
   1961  1.18  drochner 				if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   1962  1.18  drochner 					drvp->PIO_mode = drvp->DMA_mode + 2;
   1963  1.18  drochner 				if (drvp->DMA_mode == 0)
   1964  1.18  drochner 					drvp->PIO_mode = 0;
   1965  1.18  drochner 			}
   1966  1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1967  1.18  drochner pio:			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   1968  1.18  drochner 			    SIS_TIM_ACT_OFF(drive);
   1969  1.18  drochner 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   1970  1.18  drochner 			    SIS_TIM_REC_OFF(drive);
   1971  1.18  drochner 		}
   1972  1.18  drochner 		WDCDEBUG_PRINT(("sis_setup_chip: new timings reg for "
   1973  1.18  drochner 		    "channel %d 0x%x\n", channel, sis_tim), DEBUG_PROBE);
   1974  1.18  drochner 		pci_conf_write(pc, tag, SIS_TIM(channel), sis_tim);
   1975  1.18  drochner 	}
   1976  1.18  drochner 	pciide_print_modes(sc);
   1977  1.18  drochner 	pciide_pci_write(pc, tag, SIS_MISC,
   1978  1.18  drochner 	    pciide_pci_read(pc, tag, SIS_MISC) |
   1979  1.18  drochner 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   1980  1.18  drochner 	if (idedma_ctl != 0) {
   1981  1.18  drochner 		/* Add software bits in status register */
   1982  1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1983  1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   1984  1.18  drochner 	}
   1985  1.18  drochner }
   1986  1.18  drochner 
   1987  1.18  drochner void
   1988  1.18  drochner sis_channel_map(sc, pa, cp)
   1989  1.18  drochner 	struct pciide_softc *sc;
   1990  1.18  drochner 	struct pci_attach_args *pa;
   1991  1.18  drochner 	struct pciide_channel *cp;
   1992  1.18  drochner {
   1993  1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1994  1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1995  1.22    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(pa->pa_pc, pa->pa_tag, SIS_CTRL0);
   1996  1.18  drochner 	int interface =
   1997  1.18  drochner 	    PCI_INTERFACE(pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG));
   1998  1.18  drochner 
   1999  1.18  drochner 	if ((wdc_cp->channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2000  1.18  drochner 	    (wdc_cp->channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2001  1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2002  1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2003  1.18  drochner 		return;
   2004  1.18  drochner 	}
   2005  1.18  drochner 
   2006  1.18  drochner 	pciide_mapchan(sc, pa, cp, interface, &cmdsize, &ctlsize);
   2007  1.18  drochner 	if (cp->hw_ok == 0)
   2008  1.18  drochner 		return;
   2009  1.18  drochner 	if (pciiide_chan_candisable(sc, pa, cp, cmdsize, ctlsize)) {
   2010  1.18  drochner 		if (wdc_cp->channel == 0)
   2011  1.18  drochner 			sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2012  1.18  drochner 		else
   2013  1.18  drochner 			sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2014  1.18  drochner 		pciide_pci_write(pa->pa_pc, pa->pa_tag, SIS_CTRL0, sis_ctr0);
   2015  1.15    bouyer 	}
   2016  1.18  drochner 	pciide_map_compat_intr(sc, pa, cp, wdc_cp->channel, interface);
   2017   1.1       cgd }
   2018