Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.33.2.3.4.1
      1  1.33.2.3.4.1    itojun /*	$NetBSD: pciide.c,v 1.33.2.3.4.1 1999/11/30 13:34:15 itojun Exp $	*/
      2           1.1       cgd 
      3           1.1       cgd /*
      4           1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
      5           1.1       cgd  *
      6           1.1       cgd  * Redistribution and use in source and binary forms, with or without
      7           1.1       cgd  * modification, are permitted provided that the following conditions
      8           1.1       cgd  * are met:
      9           1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     10           1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     11           1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     12           1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     13           1.1       cgd  *    documentation and/or other materials provided with the distribution.
     14           1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     15           1.1       cgd  *    must display the following acknowledgement:
     16           1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     17           1.1       cgd  *	for the NetBSD Project.
     18           1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     19           1.1       cgd  *    derived from this software without specific prior written permission
     20           1.1       cgd  *
     21           1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22           1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23           1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24           1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25           1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26           1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27           1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28           1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29           1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30           1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31           1.1       cgd  */
     32           1.1       cgd 
     33           1.1       cgd /*
     34           1.1       cgd  * PCI IDE controller driver.
     35           1.1       cgd  *
     36           1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     37           1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     38           1.1       cgd  *
     39           1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     40           1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     41           1.2       cgd  * 5/16/94" from the PCI SIG.
     42           1.1       cgd  *
     43           1.1       cgd  */
     44           1.1       cgd 
     45          1.26    bouyer #define WDCDEBUG
     46          1.26    bouyer 
     47           1.9    bouyer #define DEBUG_DMA   0x01
     48           1.9    bouyer #define DEBUG_XFERS  0x02
     49           1.9    bouyer #define DEBUG_FUNCS  0x08
     50           1.9    bouyer #define DEBUG_PROBE  0x10
     51           1.9    bouyer #ifdef WDCDEBUG
     52          1.26    bouyer int wdcdebug_pciide_mask = 0;
     53           1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     54           1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     55           1.9    bouyer #else
     56           1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     57           1.9    bouyer #endif
     58           1.1       cgd #include <sys/param.h>
     59           1.1       cgd #include <sys/systm.h>
     60           1.1       cgd #include <sys/device.h>
     61           1.9    bouyer #include <sys/malloc.h>
     62           1.9    bouyer 
     63           1.9    bouyer #include <vm/vm.h>
     64           1.9    bouyer #include <vm/vm_param.h>
     65           1.9    bouyer #include <vm/vm_kern.h>
     66           1.1       cgd 
     67           1.1       cgd #include <dev/pci/pcireg.h>
     68           1.1       cgd #include <dev/pci/pcivar.h>
     69           1.9    bouyer #include <dev/pci/pcidevs.h>
     70           1.1       cgd #include <dev/pci/pciidereg.h>
     71           1.1       cgd #include <dev/pci/pciidevar.h>
     72           1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
     73           1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
     74           1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
     75          1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
     76          1.18  drochner #include <dev/pci/pciide_sis_reg.h>
     77          1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
     78           1.9    bouyer #include <dev/ata/atavar.h>
     79           1.6       cgd #include <dev/ic/wdcreg.h>
     80           1.9    bouyer #include <dev/ic/wdcvar.h>
     81           1.1       cgd 
     82      1.33.2.2     perry #if BYTE_ORDER == BIG_ENDIAN
     83      1.33.2.2     perry #include <machine/bswap.h>
     84      1.33.2.2     perry #define	htopci(x)	bswap32(x)
     85      1.33.2.2     perry #define	pcitoh(x)	bswap32(x)
     86      1.33.2.2     perry #else
     87      1.33.2.2     perry #define	htopci(x)	(x)
     88      1.33.2.2     perry #define	pcitoh(x)	(x)
     89      1.33.2.2     perry #endif
     90      1.33.2.2     perry 
     91          1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
     92          1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
     93          1.14    bouyer 		int));
     94          1.14    bouyer static __inline u_int8_t
     95          1.14    bouyer pciide_pci_read(pc, pa, reg)
     96          1.14    bouyer 	pci_chipset_tag_t pc;
     97          1.14    bouyer 	pcitag_t pa;
     98          1.14    bouyer 	int reg;
     99          1.14    bouyer {
    100          1.21    bouyer 	return (
    101          1.21    bouyer 	    pci_conf_read(pc, pa, (reg & ~0x03)) >> ((reg & 0x03) * 8) & 0xff);
    102          1.14    bouyer }
    103          1.14    bouyer 
    104          1.14    bouyer 
    105          1.14    bouyer static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    106          1.14    bouyer 		int, u_int8_t));
    107          1.14    bouyer static __inline void
    108          1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    109          1.14    bouyer 	pci_chipset_tag_t pc;
    110          1.14    bouyer 	pcitag_t pa;
    111          1.14    bouyer 	int reg;
    112          1.14    bouyer 	u_int8_t val;
    113          1.14    bouyer {
    114          1.14    bouyer 	pcireg_t pcival;
    115          1.14    bouyer 
    116          1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    117          1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    118          1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    119          1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    120          1.14    bouyer }
    121          1.14    bouyer 
    122           1.1       cgd struct pciide_softc {
    123           1.9    bouyer 	struct wdc_softc	sc_wdcdev;	/* common wdc definitions */
    124          1.28    bouyer 	pci_chipset_tag_t	sc_pc;		/* PCI registers info */
    125          1.28    bouyer 	pcitag_t		sc_tag;
    126           1.1       cgd 	void			*sc_pci_ih;	/* PCI interrupt handle */
    127           1.5       cgd 	int			sc_dma_ok;	/* bus-master DMA info */
    128           1.2       cgd 	bus_space_tag_t		sc_dma_iot;
    129           1.2       cgd 	bus_space_handle_t	sc_dma_ioh;
    130           1.9    bouyer 	bus_dma_tag_t		sc_dmat;
    131           1.9    bouyer 	/* Chip description */
    132           1.9    bouyer 	const struct pciide_product_desc *sc_pp;
    133           1.9    bouyer 	/* common definitions */
    134          1.18  drochner 	struct channel_softc *wdc_chanarray[PCIIDE_NUM_CHANNELS];
    135           1.9    bouyer 	/* internal bookkeeping */
    136           1.1       cgd 	struct pciide_channel {			/* per-channel data */
    137          1.18  drochner 		struct channel_softc wdc_channel; /* generic part */
    138          1.18  drochner 		char		*name;
    139           1.5       cgd 		int		hw_ok;		/* hardware mapped & OK? */
    140           1.1       cgd 		int		compat;		/* is it compat? */
    141           1.1       cgd 		void		*ih;		/* compat or pci handle */
    142           1.9    bouyer 		/* DMA tables and DMA map for xfer, for each drive */
    143           1.9    bouyer 		struct pciide_dma_maps {
    144           1.9    bouyer 			bus_dmamap_t    dmamap_table;
    145           1.9    bouyer 			struct idedma_table *dma_table;
    146           1.9    bouyer 			bus_dmamap_t    dmamap_xfer;
    147           1.9    bouyer 		} dma_maps[2];
    148           1.9    bouyer 	} pciide_channels[PCIIDE_NUM_CHANNELS];
    149           1.9    bouyer };
    150           1.9    bouyer 
    151           1.9    bouyer void default_setup_cap __P((struct pciide_softc*));
    152          1.28    bouyer void default_setup_chip __P((struct pciide_softc*));
    153          1.28    bouyer void default_channel_map __P((struct pci_attach_args *,
    154          1.28    bouyer 		struct pciide_channel *));
    155           1.9    bouyer 
    156           1.9    bouyer void piix_setup_cap __P((struct pciide_softc*));
    157          1.28    bouyer void piix_setup_chip __P((struct pciide_softc*));
    158          1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    159          1.28    bouyer void piix3_4_setup_chip __P((struct pciide_softc*));
    160          1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    161          1.28    bouyer void piix_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
    162           1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    163           1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    164           1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    165           1.9    bouyer 
    166           1.9    bouyer void apollo_setup_cap __P((struct pciide_softc*));
    167          1.28    bouyer void apollo_setup_chip __P((struct pciide_softc*));
    168          1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    169          1.28    bouyer void apollo_channel_map __P((struct pci_attach_args *,
    170          1.28    bouyer 		struct pciide_channel *));
    171           1.9    bouyer 
    172          1.14    bouyer void cmd0643_6_setup_cap __P((struct pciide_softc*));
    173          1.28    bouyer void cmd0643_6_setup_chip __P((struct pciide_softc*));
    174          1.28    bouyer void cmd0643_6_setup_channel __P((struct channel_softc*));
    175          1.28    bouyer void cmd_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
    176          1.18  drochner 
    177          1.18  drochner void cy693_setup_cap __P((struct pciide_softc*));
    178          1.28    bouyer void cy693_setup_chip __P((struct pciide_softc*));
    179          1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    180          1.28    bouyer void cy693_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
    181          1.18  drochner 
    182          1.18  drochner void sis_setup_cap __P((struct pciide_softc*));
    183          1.28    bouyer void sis_setup_chip __P((struct pciide_softc*));
    184          1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    185          1.28    bouyer void sis_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
    186           1.9    bouyer 
    187          1.30    bouyer void acer_setup_cap __P((struct pciide_softc*));
    188          1.30    bouyer void acer_setup_chip __P((struct pciide_softc*));
    189          1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    190          1.30    bouyer void acer_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
    191          1.30    bouyer 
    192          1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    193           1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    194           1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    195           1.9    bouyer void pciide_dma_start __P((void*, int, int, int));
    196           1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    197          1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    198           1.9    bouyer 
    199           1.9    bouyer struct pciide_product_desc {
    200           1.9    bouyer     u_int32_t ide_product;
    201           1.9    bouyer     int ide_flags;
    202          1.18  drochner     int ide_num_channels;
    203           1.9    bouyer     const char *ide_name;
    204           1.9    bouyer     /* init controller's capabilities for drives probe */
    205           1.9    bouyer     void (*setup_cap) __P((struct pciide_softc*));
    206           1.9    bouyer     /* init controller after drives probe */
    207          1.28    bouyer     void (*setup_chip) __P((struct pciide_softc*));
    208          1.18  drochner     /* map channel if possible/necessary */
    209          1.28    bouyer     void (*channel_map) __P((struct pci_attach_args *,
    210          1.28    bouyer 		struct pciide_channel *));
    211           1.9    bouyer };
    212           1.9    bouyer 
    213           1.9    bouyer /* Flags for ide_flags */
    214           1.9    bouyer #define CMD_PCI064x_IOEN 0x01 /* CMD-style PCI_COMMAND_IO_ENABLE */
    215           1.9    bouyer #define ONE_QUEUE         0x02 /* device need serialised access */
    216           1.9    bouyer 
    217           1.9    bouyer /* Default product description for devices not known from this controller */
    218           1.9    bouyer const struct pciide_product_desc default_product_desc = {
    219           1.9    bouyer     0,
    220           1.9    bouyer     0,
    221          1.18  drochner     PCIIDE_NUM_CHANNELS,
    222           1.9    bouyer     "Generic PCI IDE controller",
    223           1.9    bouyer     default_setup_cap,
    224           1.9    bouyer     default_setup_chip,
    225          1.18  drochner     default_channel_map
    226           1.9    bouyer };
    227           1.1       cgd 
    228           1.9    bouyer 
    229           1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    230           1.9    bouyer     { PCI_PRODUCT_INTEL_82092AA,
    231           1.9    bouyer       0,
    232          1.18  drochner       PCIIDE_NUM_CHANNELS,
    233           1.9    bouyer       "Intel 82092AA IDE controller",
    234           1.9    bouyer       default_setup_cap,
    235           1.9    bouyer       default_setup_chip,
    236          1.18  drochner       default_channel_map
    237           1.9    bouyer     },
    238           1.9    bouyer     { PCI_PRODUCT_INTEL_82371FB_IDE,
    239           1.9    bouyer       0,
    240          1.18  drochner       PCIIDE_NUM_CHANNELS,
    241           1.9    bouyer       "Intel 82371FB IDE controller (PIIX)",
    242           1.9    bouyer       piix_setup_cap,
    243           1.9    bouyer       piix_setup_chip,
    244          1.18  drochner       piix_channel_map
    245           1.9    bouyer     },
    246           1.9    bouyer     { PCI_PRODUCT_INTEL_82371SB_IDE,
    247           1.9    bouyer       0,
    248          1.18  drochner       PCIIDE_NUM_CHANNELS,
    249           1.9    bouyer       "Intel 82371SB IDE Interface (PIIX3)",
    250           1.9    bouyer       piix_setup_cap,
    251           1.9    bouyer       piix3_4_setup_chip,
    252          1.18  drochner       piix_channel_map
    253           1.9    bouyer     },
    254           1.9    bouyer     { PCI_PRODUCT_INTEL_82371AB_IDE,
    255           1.9    bouyer       0,
    256          1.18  drochner       PCIIDE_NUM_CHANNELS,
    257           1.9    bouyer       "Intel 82371AB IDE controller (PIIX4)",
    258           1.9    bouyer       piix_setup_cap,
    259           1.9    bouyer       piix3_4_setup_chip,
    260          1.18  drochner       piix_channel_map
    261           1.9    bouyer     },
    262           1.9    bouyer     { 0,
    263           1.9    bouyer       0,
    264          1.18  drochner       0,
    265           1.9    bouyer       NULL,
    266           1.9    bouyer     }
    267           1.9    bouyer };
    268           1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    269           1.9    bouyer     { PCI_PRODUCT_CMDTECH_640,
    270           1.9    bouyer       ONE_QUEUE | CMD_PCI064x_IOEN,
    271          1.18  drochner       PCIIDE_NUM_CHANNELS,
    272           1.9    bouyer       "CMD Technology PCI0640",
    273           1.9    bouyer       default_setup_cap,
    274           1.9    bouyer       default_setup_chip,
    275          1.18  drochner       cmd_channel_map
    276           1.9    bouyer     },
    277          1.14    bouyer     { PCI_PRODUCT_CMDTECH_643,
    278          1.14    bouyer       ONE_QUEUE | CMD_PCI064x_IOEN,
    279          1.18  drochner       PCIIDE_NUM_CHANNELS,
    280          1.14    bouyer       "CMD Technology PCI0643",
    281          1.14    bouyer       cmd0643_6_setup_cap,
    282          1.14    bouyer       cmd0643_6_setup_chip,
    283          1.18  drochner       cmd_channel_map
    284          1.14    bouyer     },
    285          1.14    bouyer     { PCI_PRODUCT_CMDTECH_646,
    286          1.14    bouyer       ONE_QUEUE | CMD_PCI064x_IOEN,
    287          1.18  drochner       PCIIDE_NUM_CHANNELS,
    288          1.14    bouyer       "CMD Technology PCI0646",
    289          1.14    bouyer       cmd0643_6_setup_cap,
    290          1.14    bouyer       cmd0643_6_setup_chip,
    291          1.18  drochner       cmd_channel_map
    292          1.14    bouyer     },
    293           1.9    bouyer     { 0,
    294           1.9    bouyer       0,
    295          1.18  drochner       0,
    296           1.9    bouyer       NULL,
    297           1.9    bouyer     }
    298           1.9    bouyer };
    299           1.9    bouyer 
    300           1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    301           1.9    bouyer     { PCI_PRODUCT_VIATECH_VT82C586_IDE,
    302           1.9    bouyer       0,
    303          1.18  drochner       PCIIDE_NUM_CHANNELS,
    304          1.11    bouyer       "VIA Technologies VT82C586 (Apollo VP) IDE Controller",
    305          1.11    bouyer       apollo_setup_cap,
    306          1.11    bouyer       apollo_setup_chip,
    307          1.18  drochner       apollo_channel_map
    308          1.11    bouyer      },
    309          1.11    bouyer     { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    310          1.11    bouyer       0,
    311          1.18  drochner       PCIIDE_NUM_CHANNELS,
    312          1.11    bouyer       "VIA Technologies VT82C586A IDE Controller",
    313           1.9    bouyer       apollo_setup_cap,
    314           1.9    bouyer       apollo_setup_chip,
    315          1.18  drochner       apollo_channel_map
    316          1.18  drochner     },
    317          1.18  drochner     { 0,
    318          1.18  drochner       0,
    319          1.18  drochner       0,
    320          1.18  drochner       NULL,
    321          1.18  drochner     }
    322          1.18  drochner };
    323          1.18  drochner 
    324          1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    325          1.18  drochner     { PCI_PRODUCT_CONTAQ_82C693,
    326          1.18  drochner       0,
    327          1.18  drochner       1,
    328          1.18  drochner       "Contaq Microsystems CY82C693 IDE Controller",
    329          1.18  drochner       cy693_setup_cap,
    330          1.18  drochner       cy693_setup_chip,
    331          1.18  drochner       cy693_channel_map
    332          1.18  drochner     },
    333          1.18  drochner     { 0,
    334          1.18  drochner       0,
    335          1.18  drochner       0,
    336          1.18  drochner       NULL,
    337          1.18  drochner     }
    338          1.18  drochner };
    339          1.18  drochner 
    340          1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    341          1.18  drochner     { PCI_PRODUCT_SIS_5597_IDE,
    342          1.18  drochner       0,
    343          1.18  drochner       PCIIDE_NUM_CHANNELS,
    344          1.18  drochner       "Silicon Integrated System 5597/5598 IDE controller",
    345          1.18  drochner       sis_setup_cap,
    346          1.18  drochner       sis_setup_chip,
    347          1.18  drochner       sis_channel_map
    348          1.18  drochner     },
    349          1.18  drochner     { 0,
    350          1.18  drochner       0,
    351          1.18  drochner       0,
    352          1.18  drochner       NULL,
    353          1.18  drochner     }
    354           1.9    bouyer };
    355           1.9    bouyer 
    356          1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    357          1.30    bouyer     { PCI_PRODUCT_ALI_M5229,
    358          1.30    bouyer       0,
    359          1.30    bouyer       PCIIDE_NUM_CHANNELS,
    360          1.30    bouyer       "Acer Labs M5229 UDMA IDE Controller",
    361          1.30    bouyer       acer_setup_cap,
    362          1.30    bouyer       acer_setup_chip,
    363          1.30    bouyer       acer_channel_map
    364          1.30    bouyer     },
    365          1.30    bouyer     { 0,
    366          1.30    bouyer       0,
    367          1.30    bouyer       0,
    368          1.30    bouyer       NULL,
    369          1.30    bouyer     }
    370          1.30    bouyer };
    371          1.30    bouyer 
    372           1.9    bouyer struct pciide_vendor_desc {
    373           1.9    bouyer     u_int32_t ide_vendor;
    374           1.9    bouyer     const struct pciide_product_desc *ide_products;
    375           1.9    bouyer };
    376           1.9    bouyer 
    377           1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    378           1.9    bouyer     { PCI_VENDOR_INTEL, pciide_intel_products },
    379           1.9    bouyer     { PCI_VENDOR_CMDTECH, pciide_cmd_products },
    380           1.9    bouyer     { PCI_VENDOR_VIATECH, pciide_via_products },
    381          1.18  drochner     { PCI_VENDOR_CONTAQ, pciide_cypress_products },
    382          1.18  drochner     { PCI_VENDOR_SIS, pciide_sis_products },
    383          1.30    bouyer     { PCI_VENDOR_ALI, pciide_acer_products },
    384           1.9    bouyer     { 0, NULL }
    385           1.1       cgd };
    386           1.1       cgd 
    387           1.9    bouyer 
    388           1.1       cgd #define	PCIIDE_CHANNEL_NAME(chan)	((chan) == 0 ? "primary" : "secondary")
    389           1.1       cgd 
    390          1.13    bouyer /* options passed via the 'flags' config keyword */
    391          1.13    bouyer #define PCIIDE_OPTIONS_DMA	0x01
    392          1.13    bouyer 
    393           1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    394           1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    395           1.1       cgd 
    396           1.1       cgd struct cfattach pciide_ca = {
    397           1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    398           1.1       cgd };
    399           1.1       cgd 
    400          1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    401          1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    402          1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    403          1.28    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *));
    404          1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    405          1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t *));
    406          1.28    bouyer int	pciiide_chan_candisable __P((struct pciide_channel *));
    407          1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    408          1.28    bouyer 	    struct pciide_channel *, int, int));
    409           1.5       cgd int	pciide_print __P((void *, const char *pnp));
    410           1.1       cgd int	pciide_compat_intr __P((void *));
    411           1.1       cgd int	pciide_pci_intr __P((void *));
    412           1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    413           1.1       cgd 
    414           1.9    bouyer const struct pciide_product_desc*
    415           1.9    bouyer pciide_lookup_product(id)
    416           1.9    bouyer     u_int32_t id;
    417           1.9    bouyer {
    418           1.9    bouyer     const struct pciide_product_desc *pp;
    419           1.9    bouyer     const struct pciide_vendor_desc *vp;
    420           1.9    bouyer 
    421           1.9    bouyer     for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    422           1.9    bouyer 	if (PCI_VENDOR(id) == vp->ide_vendor)
    423           1.9    bouyer 	    break;
    424           1.9    bouyer 
    425           1.9    bouyer     if ((pp = vp->ide_products) == NULL)
    426           1.9    bouyer 	return NULL;
    427           1.9    bouyer 
    428           1.9    bouyer     for (; pp->ide_name != NULL; pp++)
    429           1.9    bouyer 	if (PCI_PRODUCT(id) == pp->ide_product)
    430           1.9    bouyer 	    break;
    431           1.9    bouyer 
    432           1.9    bouyer     if (pp->ide_name == NULL)
    433           1.9    bouyer 	return NULL;
    434           1.9    bouyer     return pp;
    435           1.9    bouyer }
    436           1.6       cgd 
    437           1.1       cgd int
    438           1.1       cgd pciide_match(parent, match, aux)
    439           1.1       cgd 	struct device *parent;
    440           1.1       cgd 	struct cfdata *match;
    441           1.1       cgd 	void *aux;
    442           1.1       cgd {
    443           1.1       cgd 	struct pci_attach_args *pa = aux;
    444           1.1       cgd 
    445           1.1       cgd 	/*
    446           1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    447           1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    448           1.1       cgd 	 * work in a standardized way...
    449           1.1       cgd 	 */
    450           1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    451           1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    452           1.1       cgd 		return (1);
    453           1.1       cgd 	}
    454           1.1       cgd 
    455           1.1       cgd 	return (0);
    456           1.1       cgd }
    457           1.1       cgd 
    458           1.1       cgd void
    459           1.1       cgd pciide_attach(parent, self, aux)
    460           1.1       cgd 	struct device *parent, *self;
    461           1.1       cgd 	void *aux;
    462           1.1       cgd {
    463           1.1       cgd 	struct pci_attach_args *pa = aux;
    464           1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    465           1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    466           1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    467           1.1       cgd 	struct pciide_channel *cp;
    468           1.1       cgd 	pcireg_t class, interface, csr;
    469           1.1       cgd 	char devinfo[256];
    470           1.1       cgd 	int i;
    471           1.1       cgd 
    472           1.9    bouyer         sc->sc_pp = pciide_lookup_product(pa->pa_id);
    473           1.9    bouyer 	if (sc->sc_pp == NULL) {
    474           1.9    bouyer 		sc->sc_pp = &default_product_desc;
    475           1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    476           1.9    bouyer 		printf(": %s (rev. 0x%02x)\n", devinfo,
    477           1.9    bouyer 		    PCI_REVISION(pa->pa_class));
    478           1.9    bouyer 	} else {
    479           1.9    bouyer 		printf(": %s\n", sc->sc_pp->ide_name);
    480           1.9    bouyer 	}
    481           1.1       cgd 
    482           1.1       cgd 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    483           1.9    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    484           1.9    bouyer 		/*
    485           1.9    bouyer 		 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    486           1.9    bouyer 		 * and base adresses registers can be disabled at
    487           1.9    bouyer 		 * hardware level. In this case, the device is wired
    488           1.9    bouyer 		 * in compat mode and its first channel is always enabled,
    489           1.9    bouyer 		 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    490           1.9    bouyer 		 * In fact, it seems that the first channel of the CMD PCI0640
    491           1.9    bouyer 		 * can't be disabled.
    492           1.9    bouyer 		 */
    493          1.11    bouyer #ifndef PCIIDE_CMD064x_DISABLE
    494           1.9    bouyer 		if ((sc->sc_pp->ide_flags & CMD_PCI064x_IOEN) == 0) {
    495          1.11    bouyer #else
    496          1.11    bouyer 		if (1) {
    497          1.11    bouyer #endif
    498           1.9    bouyer 			printf("%s: device disabled (at %s)\n",
    499           1.9    bouyer 		 	   sc->sc_wdcdev.sc_dev.dv_xname,
    500           1.9    bouyer 		  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    501           1.9    bouyer 			  "device" : "bridge");
    502           1.9    bouyer 			return;
    503           1.9    bouyer 		}
    504           1.1       cgd 	}
    505           1.1       cgd 
    506          1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    507          1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    508          1.28    bouyer 
    509           1.9    bouyer 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    510           1.1       cgd 	interface = PCI_INTERFACE(class);
    511           1.1       cgd 
    512           1.1       cgd 	/*
    513           1.2       cgd 	 * Map DMA registers, if DMA is supported.
    514           1.2       cgd 	 *
    515           1.5       cgd 	 * Note that sc_dma_ok is the right variable to test to see if
    516           1.9    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    517           1.9    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    518           1.5       cgd 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    519           1.5       cgd 	 * non-zero if the interface supports DMA and the registers
    520           1.5       cgd 	 * could be mapped.
    521           1.4       cgd 	 *
    522           1.4       cgd 	 * XXX Note that despite the fact that the Bus Master IDE specs
    523           1.4       cgd 	 * XXX say that "The bus master IDE functoin uses 16 bytes of IO
    524           1.4       cgd 	 * XXX space," some controllers (at least the United
    525           1.4       cgd 	 * XXX Microelectronics UM8886BF) place it in memory space.
    526           1.4       cgd 	 * XXX eventually, we should probably read the register and check
    527           1.4       cgd 	 * XXX which type it is.  Either that or 'quirk' certain devices.
    528           1.2       cgd 	 */
    529           1.2       cgd 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    530           1.9    bouyer 		printf("%s: bus-master DMA support present",
    531           1.9    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    532          1.13    bouyer 		if (sc->sc_pp == &default_product_desc &&
    533          1.13    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    534          1.13    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    535          1.11    bouyer 			printf(", but unused (no driver support)");
    536          1.11    bouyer 			sc->sc_dma_ok = 0;
    537           1.9    bouyer 		} else {
    538          1.11    bouyer 			sc->sc_dma_ok = (pci_mapreg_map(pa,
    539          1.11    bouyer 			    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
    540          1.11    bouyer 			    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    541          1.11    bouyer 			sc->sc_dmat = pa->pa_dmat;
    542          1.11    bouyer 			if (sc->sc_dma_ok == 0) {
    543          1.11    bouyer 				printf(", but unused (couldn't map registers)");
    544          1.11    bouyer 			} else {
    545          1.13    bouyer 				if (sc->sc_pp == &default_product_desc)
    546          1.13    bouyer 					printf(", used without full driver "
    547          1.13    bouyer 					    "support");
    548          1.11    bouyer 				sc->sc_wdcdev.dma_arg = sc;
    549          1.11    bouyer 				sc->sc_wdcdev.dma_init = pciide_dma_init;
    550          1.11    bouyer 				sc->sc_wdcdev.dma_start = pciide_dma_start;
    551          1.11    bouyer 				sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    552          1.11    bouyer 			}
    553           1.9    bouyer 		}
    554          1.15    bouyer 	} else {
    555      1.33.2.1    bouyer 		printf("%s: hardware does not support DMA",
    556          1.15    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    557           1.1       cgd 	}
    558          1.15    bouyer 	printf("\n");
    559           1.9    bouyer 	sc->sc_pp->setup_cap(sc);
    560          1.18  drochner 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    561          1.18  drochner 	sc->sc_wdcdev.nchannels = sc->sc_pp->ide_num_channels;;
    562           1.9    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
    563           1.1       cgd 
    564          1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    565           1.9    bouyer 		cp = &sc->pciide_channels[i];
    566          1.18  drochner 		sc->wdc_chanarray[i] = &cp->wdc_channel;
    567           1.2       cgd 
    568          1.18  drochner 		cp->name = PCIIDE_CHANNEL_NAME(i);
    569          1.18  drochner 
    570          1.18  drochner 		cp->wdc_channel.channel = i;
    571          1.18  drochner 		cp->wdc_channel.wdc = &sc->sc_wdcdev;
    572           1.9    bouyer 		if (i > 0 && (sc->sc_pp->ide_flags & ONE_QUEUE)) {
    573          1.18  drochner 		    cp->wdc_channel.ch_queue =
    574          1.18  drochner 			sc->pciide_channels[0].wdc_channel.ch_queue;
    575           1.9    bouyer 		} else {
    576          1.18  drochner 		    cp->wdc_channel.ch_queue =
    577           1.9    bouyer 		        malloc(sizeof(struct channel_queue), M_DEVBUF,
    578           1.9    bouyer 			M_NOWAIT);
    579           1.9    bouyer 		}
    580          1.18  drochner 		if (cp->wdc_channel.ch_queue == NULL) {
    581           1.9    bouyer 		    printf("%s %s channel: "
    582           1.9    bouyer 			"can't allocate memory for command queue",
    583          1.18  drochner 			sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    584           1.9    bouyer 			continue;
    585           1.9    bouyer 		}
    586           1.2       cgd 		printf("%s: %s channel %s to %s mode\n",
    587          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
    588           1.2       cgd 		    (interface & PCIIDE_INTERFACE_SETTABLE(i)) ?
    589           1.2       cgd 		      "configured" : "wired",
    590           1.2       cgd 		    (interface & PCIIDE_INTERFACE_PCI(i)) ? "native-PCI" :
    591           1.2       cgd 		      "compatibility");
    592           1.1       cgd 
    593           1.9    bouyer 		/*
    594          1.18  drochner 		 * sc->sc_pp->channel_map() will also call wdcattach.
    595          1.18  drochner 		 * Eventually the channel will be  disabled if there's no
    596          1.18  drochner 		 * drive present. sc->hw_ok will be updated accordingly.
    597           1.9    bouyer 		 */
    598          1.28    bouyer 		sc->sc_pp->channel_map(pa, cp);
    599           1.2       cgd 
    600           1.5       cgd 	}
    601          1.18  drochner 	/* Now that all drives are know, setup DMA, etc ...*/
    602          1.28    bouyer 	sc->sc_pp->setup_chip(sc);
    603          1.16    bouyer 	if (sc->sc_dma_ok) {
    604          1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    605          1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    606          1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    607          1.16    bouyer 	}
    608           1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    609           1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    610           1.5       cgd }
    611           1.5       cgd 
    612           1.5       cgd int
    613          1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    614           1.5       cgd 	struct pci_attach_args *pa;
    615          1.18  drochner 	struct pciide_channel *cp;
    616          1.18  drochner 	int compatchan;
    617          1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    618           1.5       cgd {
    619          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    620          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    621           1.5       cgd 	int rv = 1;
    622           1.5       cgd 
    623           1.5       cgd 	cp->compat = 1;
    624          1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    625          1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    626           1.5       cgd 
    627           1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    628          1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    629           1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    630           1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    631          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    632           1.5       cgd 		rv = 0;
    633           1.5       cgd 	}
    634           1.5       cgd 
    635           1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    636          1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    637           1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    638           1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    639          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    640           1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    641           1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    642           1.5       cgd 		rv = 0;
    643           1.5       cgd 	}
    644           1.5       cgd 
    645           1.5       cgd 	return (rv);
    646           1.5       cgd }
    647           1.5       cgd 
    648           1.9    bouyer int
    649          1.28    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep)
    650          1.28    bouyer 	struct pci_attach_args * pa;
    651          1.18  drochner 	struct pciide_channel *cp;
    652          1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    653           1.9    bouyer {
    654          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    655          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    656          1.29    bouyer 	const char *intrstr;
    657          1.29    bouyer 	pci_intr_handle_t intrhandle;
    658           1.9    bouyer 
    659           1.9    bouyer 	cp->compat = 0;
    660           1.9    bouyer 
    661          1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    662          1.29    bouyer 		if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
    663          1.29    bouyer 		    pa->pa_intrline, &intrhandle) != 0) {
    664          1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    665          1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    666          1.29    bouyer 			return 0;
    667          1.29    bouyer 		}
    668          1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    669          1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    670          1.29    bouyer 		    intrhandle, IPL_BIO, pciide_pci_intr, sc);
    671          1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    672          1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    673          1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    674          1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    675          1.29    bouyer 		} else {
    676          1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    677          1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    678          1.29    bouyer 			if (intrstr != NULL)
    679          1.29    bouyer 				printf(" at %s", intrstr);
    680          1.29    bouyer 			printf("\n");
    681          1.29    bouyer 			return 0;
    682          1.29    bouyer 		}
    683          1.18  drochner 	}
    684          1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    685          1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    686          1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    687          1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    688           1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    689          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    690          1.18  drochner 		return 0;
    691           1.9    bouyer 	}
    692           1.9    bouyer 
    693          1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    694          1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    695          1.18  drochner 	    &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
    696           1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    697          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    698          1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    699          1.18  drochner 		return 0;
    700           1.9    bouyer 	}
    701          1.18  drochner 	return (1);
    702           1.9    bouyer }
    703           1.9    bouyer 
    704           1.9    bouyer int
    705           1.9    bouyer pciide_compat_intr(arg)
    706           1.9    bouyer 	void *arg;
    707           1.9    bouyer {
    708          1.19  drochner 	struct pciide_channel *cp = arg;
    709           1.9    bouyer 
    710           1.9    bouyer #ifdef DIAGNOSTIC
    711           1.9    bouyer 	/* should only be called for a compat channel */
    712           1.9    bouyer 	if (cp->compat == 0)
    713           1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    714           1.9    bouyer #endif
    715          1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    716           1.9    bouyer }
    717           1.9    bouyer 
    718           1.9    bouyer int
    719           1.9    bouyer pciide_pci_intr(arg)
    720           1.9    bouyer 	void *arg;
    721           1.9    bouyer {
    722           1.9    bouyer 	struct pciide_softc *sc = arg;
    723           1.9    bouyer 	struct pciide_channel *cp;
    724           1.9    bouyer 	struct channel_softc *wdc_cp;
    725           1.9    bouyer 	int i, rv, crv;
    726           1.9    bouyer 
    727           1.9    bouyer 	rv = 0;
    728          1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    729           1.9    bouyer 		cp = &sc->pciide_channels[i];
    730          1.18  drochner 		wdc_cp = &cp->wdc_channel;
    731           1.9    bouyer 
    732           1.9    bouyer 		/* If a compat channel skip. */
    733           1.9    bouyer 		if (cp->compat)
    734           1.9    bouyer 			continue;
    735           1.9    bouyer 		/* if this channel not waiting for intr, skip */
    736           1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    737           1.9    bouyer 			continue;
    738           1.9    bouyer 
    739           1.9    bouyer 		crv = wdcintr(wdc_cp);
    740           1.9    bouyer 		if (crv == 0)
    741           1.9    bouyer 			;		/* leave rv alone */
    742           1.9    bouyer 		else if (crv == 1)
    743           1.9    bouyer 			rv = 1;		/* claim the intr */
    744           1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    745           1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    746           1.9    bouyer 	}
    747           1.9    bouyer 	return (rv);
    748           1.9    bouyer }
    749           1.9    bouyer 
    750          1.28    bouyer void
    751          1.28    bouyer pciide_channel_dma_setup(cp)
    752          1.28    bouyer 	struct pciide_channel *cp;
    753          1.28    bouyer {
    754          1.28    bouyer 	int drive;
    755          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    756          1.28    bouyer 	struct ata_drive_datas *drvp;
    757          1.28    bouyer 
    758          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    759          1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    760          1.28    bouyer 		/* If no drive, skip */
    761          1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    762          1.28    bouyer 			continue;
    763          1.28    bouyer 		/* setup DMA if needed */
    764          1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    765          1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    766          1.28    bouyer 		    sc->sc_dma_ok == 0) {
    767          1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    768          1.28    bouyer 			continue;
    769          1.28    bouyer 		}
    770          1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    771          1.28    bouyer 		    != 0) {
    772          1.28    bouyer 			/* Abort DMA setup */
    773          1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    774          1.28    bouyer 			continue;
    775          1.28    bouyer 		}
    776          1.28    bouyer 	}
    777          1.28    bouyer }
    778          1.28    bouyer 
    779          1.18  drochner int
    780          1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    781           1.9    bouyer 	struct pciide_softc *sc;
    782          1.18  drochner 	int channel, drive;
    783           1.9    bouyer {
    784          1.18  drochner 	bus_dma_segment_t seg;
    785          1.18  drochner 	int error, rseg;
    786          1.18  drochner 	const bus_size_t dma_table_size =
    787          1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    788          1.18  drochner 	struct pciide_dma_maps *dma_maps =
    789          1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    790          1.18  drochner 
    791          1.28    bouyer 	/* If table was already allocated, just return */
    792          1.28    bouyer 	if (dma_maps->dma_table)
    793          1.28    bouyer 		return 0;
    794          1.28    bouyer 
    795          1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    796          1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    797          1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    798          1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    799          1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    800          1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    801          1.18  drochner 		    channel, drive, error);
    802          1.18  drochner 		return error;
    803          1.18  drochner 	}
    804          1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    805          1.18  drochner 	    dma_table_size,
    806          1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    807          1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    808          1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    809          1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    810          1.18  drochner 		    channel, drive, error);
    811          1.18  drochner 		return error;
    812          1.18  drochner 	}
    813          1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
    814          1.18  drochner 	    "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
    815          1.18  drochner 	    seg.ds_addr), DEBUG_PROBE);
    816          1.18  drochner 
    817          1.18  drochner 	/* Create and load table DMA map for this disk */
    818          1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    819          1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    820          1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    821          1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    822          1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    823          1.18  drochner 		    channel, drive, error);
    824          1.18  drochner 		return error;
    825          1.18  drochner 	}
    826          1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
    827          1.18  drochner 	    dma_maps->dmamap_table,
    828          1.18  drochner 	    dma_maps->dma_table,
    829          1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    830          1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
    831          1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    832          1.18  drochner 		    channel, drive, error);
    833          1.18  drochner 		return error;
    834          1.18  drochner 	}
    835          1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    836          1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
    837          1.18  drochner 	/* Create a xfer DMA map for this drive */
    838          1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    839          1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
    840          1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    841          1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
    842          1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
    843          1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    844          1.18  drochner 		    channel, drive, error);
    845          1.18  drochner 		return error;
    846          1.18  drochner 	}
    847          1.18  drochner 	return 0;
    848           1.9    bouyer }
    849           1.9    bouyer 
    850          1.18  drochner int
    851          1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    852          1.18  drochner 	void *v;
    853          1.18  drochner 	int channel, drive;
    854          1.18  drochner 	void *databuf;
    855          1.18  drochner 	size_t datalen;
    856          1.18  drochner 	int flags;
    857           1.9    bouyer {
    858          1.18  drochner 	struct pciide_softc *sc = v;
    859          1.18  drochner 	int error, seg;
    860          1.18  drochner 	struct pciide_dma_maps *dma_maps =
    861          1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    862          1.18  drochner 
    863          1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
    864          1.18  drochner 	    dma_maps->dmamap_xfer,
    865          1.18  drochner 	    databuf, datalen, NULL, BUS_DMA_NOWAIT);
    866          1.18  drochner 	if (error) {
    867          1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
    868          1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    869          1.18  drochner 		    channel, drive, error);
    870          1.18  drochner 		return error;
    871          1.18  drochner 	}
    872           1.9    bouyer 
    873          1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    874          1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    875          1.18  drochner 	    (flags & WDC_DMA_READ) ?
    876          1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    877           1.9    bouyer 
    878          1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    879          1.18  drochner #ifdef DIAGNOSTIC
    880          1.18  drochner 		/* A segment must not cross a 64k boundary */
    881          1.18  drochner 		{
    882          1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    883          1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    884          1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    885          1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    886          1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
    887          1.18  drochner 			    " len 0x%lx not properly aligned\n",
    888          1.18  drochner 			    seg, phys, len);
    889          1.18  drochner 			panic("pciide_dma: buf align");
    890           1.9    bouyer 		}
    891           1.9    bouyer 		}
    892          1.18  drochner #endif
    893          1.18  drochner 		dma_maps->dma_table[seg].base_addr =
    894      1.33.2.2     perry 		    htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    895          1.18  drochner 		dma_maps->dma_table[seg].byte_count =
    896      1.33.2.2     perry 		    htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    897      1.33.2.2     perry 		    IDEDMA_BYTE_COUNT_MASK);
    898          1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    899      1.33.2.2     perry 		   seg, pcitoh(dma_maps->dma_table[seg].byte_count),
    900      1.33.2.2     perry 		   pcitoh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    901          1.18  drochner 
    902           1.9    bouyer 	}
    903          1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    904      1.33.2.2     perry 	    htopci(IDEDMA_BYTE_COUNT_EOT);
    905           1.9    bouyer 
    906          1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    907          1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
    908          1.18  drochner 	    BUS_DMASYNC_PREWRITE);
    909           1.9    bouyer 
    910          1.18  drochner 	/* Maps are ready. Start DMA function */
    911          1.18  drochner #ifdef DIAGNOSTIC
    912          1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    913          1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
    914          1.18  drochner 		    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    915          1.18  drochner 		panic("pciide_dma_init: table align");
    916          1.18  drochner 	}
    917          1.18  drochner #endif
    918          1.18  drochner 
    919          1.18  drochner 	/* Clear status bits */
    920          1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    921          1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    922          1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    923          1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
    924          1.18  drochner 	/* Write table addr */
    925          1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    926          1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
    927          1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    928          1.18  drochner 	/* set read/write */
    929          1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    930          1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    931          1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
    932          1.18  drochner 	return 0;
    933          1.18  drochner }
    934          1.18  drochner 
    935          1.18  drochner void
    936          1.18  drochner pciide_dma_start(v, channel, drive, flags)
    937          1.18  drochner 	void *v;
    938          1.18  drochner 	int channel, drive, flags;
    939          1.18  drochner {
    940          1.18  drochner 	struct pciide_softc *sc = v;
    941          1.18  drochner 
    942          1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    943          1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    944          1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    945          1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    946          1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
    947          1.18  drochner }
    948          1.18  drochner 
    949          1.18  drochner int
    950          1.18  drochner pciide_dma_finish(v, channel, drive, flags)
    951          1.18  drochner 	void *v;
    952          1.18  drochner 	int channel, drive;
    953          1.18  drochner 	int flags;
    954          1.18  drochner {
    955          1.18  drochner 	struct pciide_softc *sc = v;
    956          1.18  drochner 	u_int8_t status;
    957          1.18  drochner 	struct pciide_dma_maps *dma_maps =
    958          1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    959          1.18  drochner 
    960          1.18  drochner 	/* Unload the map of the data buffer */
    961          1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    962          1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    963          1.18  drochner 	    (flags & WDC_DMA_READ) ?
    964          1.18  drochner 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    965          1.18  drochner 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    966          1.18  drochner 
    967          1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    968          1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
    969          1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    970          1.18  drochner 	    DEBUG_XFERS);
    971          1.18  drochner 
    972          1.18  drochner 	/* stop DMA channel */
    973          1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    974          1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    975          1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    976          1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
    977          1.18  drochner 
    978          1.18  drochner 	/* Clear status bits */
    979          1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    980          1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    981          1.18  drochner 	    status);
    982          1.18  drochner 
    983          1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
    984          1.18  drochner 		printf("%s:%d:%d: Bus-Master DMA error: status=0x%x\n",
    985          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
    986          1.18  drochner 		return -1;
    987          1.18  drochner 	}
    988          1.18  drochner 
    989          1.18  drochner 	if ((flags & WDC_DMA_POLL) == 0 && (status & IDEDMA_CTL_INTR) == 0) {
    990          1.18  drochner 		printf("%s:%d:%d: Bus-Master DMA error: missing interrupt, "
    991          1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
    992          1.18  drochner 		    drive, status);
    993          1.18  drochner 		return -1;
    994          1.18  drochner 	}
    995          1.18  drochner 
    996          1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
    997          1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
    998          1.18  drochner 		return 1;
    999          1.18  drochner 	}
   1000          1.18  drochner 	return 0;
   1001          1.18  drochner }
   1002          1.18  drochner 
   1003          1.18  drochner /* some common code used by several chip channel_map */
   1004          1.18  drochner void
   1005          1.28    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep)
   1006          1.18  drochner 	struct pci_attach_args *pa;
   1007          1.18  drochner 	int interface;
   1008          1.18  drochner 	struct pciide_channel *cp;
   1009          1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1010          1.18  drochner {
   1011          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1012          1.18  drochner 
   1013          1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1014          1.28    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep);
   1015          1.18  drochner 	else
   1016          1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1017          1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1018          1.18  drochner 	if (cp->hw_ok == 0)
   1019          1.18  drochner 		return;
   1020          1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1021          1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1022          1.18  drochner 	wdcattach(wdc_cp);
   1023          1.18  drochner }
   1024          1.18  drochner 
   1025          1.18  drochner /*
   1026          1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1027          1.18  drochner  * if channel can be disabled, 0 if not
   1028          1.18  drochner  */
   1029          1.18  drochner int
   1030          1.28    bouyer pciiide_chan_candisable(cp)
   1031          1.18  drochner 	struct pciide_channel *cp;
   1032          1.18  drochner {
   1033          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1034          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1035          1.18  drochner 
   1036          1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1037          1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1038          1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1039          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1040          1.18  drochner 		cp->hw_ok = 0;
   1041          1.18  drochner 		return 1;
   1042          1.18  drochner 	}
   1043          1.18  drochner 	return 0;
   1044          1.18  drochner }
   1045          1.18  drochner 
   1046          1.18  drochner /*
   1047          1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1048          1.18  drochner  * Set hw_ok=0 on failure
   1049          1.18  drochner  */
   1050          1.18  drochner void
   1051          1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1052           1.5       cgd 	struct pci_attach_args *pa;
   1053          1.18  drochner 	struct pciide_channel *cp;
   1054          1.18  drochner 	int compatchan, interface;
   1055          1.18  drochner {
   1056          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1057          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1058          1.18  drochner 
   1059          1.18  drochner 	if (cp->hw_ok == 0)
   1060          1.18  drochner 		return;
   1061          1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1062          1.18  drochner 		return;
   1063          1.18  drochner 
   1064          1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1065          1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1066          1.18  drochner 	if (cp->ih == NULL) {
   1067          1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1068          1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1069          1.18  drochner 		cp->hw_ok = 0;
   1070          1.18  drochner 	}
   1071          1.18  drochner }
   1072          1.18  drochner 
   1073          1.18  drochner void
   1074          1.28    bouyer pciide_print_modes(cp)
   1075          1.28    bouyer 	struct pciide_channel *cp;
   1076          1.18  drochner {
   1077          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1078          1.28    bouyer 	int drive;
   1079          1.18  drochner 	struct channel_softc *chp;
   1080          1.18  drochner 	struct ata_drive_datas *drvp;
   1081          1.18  drochner 
   1082          1.28    bouyer 	chp = &cp->wdc_channel;
   1083          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1084          1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1085          1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1086          1.28    bouyer 			continue;
   1087          1.28    bouyer 		printf("%s(%s:%d:%d): using PIO mode %d",
   1088          1.28    bouyer 		    drvp->drv_softc->dv_xname,
   1089          1.28    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   1090          1.28    bouyer 		    chp->channel, drive, drvp->PIO_mode);
   1091          1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA)
   1092          1.28    bouyer 			printf(", DMA mode %d", drvp->DMA_mode);
   1093          1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA)
   1094          1.28    bouyer 			printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
   1095          1.28    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
   1096          1.28    bouyer 			printf(" (using DMA data transfers)");
   1097          1.28    bouyer 		printf("\n");
   1098          1.18  drochner 	}
   1099          1.18  drochner }
   1100          1.18  drochner 
   1101          1.18  drochner void
   1102          1.18  drochner default_setup_cap(sc)
   1103          1.18  drochner 	struct pciide_softc *sc;
   1104          1.18  drochner {
   1105          1.18  drochner 	if (sc->sc_dma_ok)
   1106          1.18  drochner 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   1107          1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1108          1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1109          1.18  drochner }
   1110          1.18  drochner 
   1111          1.18  drochner void
   1112          1.28    bouyer default_setup_chip(sc)
   1113          1.18  drochner 	struct pciide_softc *sc;
   1114           1.5       cgd {
   1115          1.18  drochner 	int channel, drive, idedma_ctl;
   1116          1.18  drochner 	struct channel_softc *chp;
   1117          1.18  drochner 	struct ata_drive_datas *drvp;
   1118          1.18  drochner 
   1119          1.18  drochner 	if (sc->sc_dma_ok == 0)
   1120          1.18  drochner 		return; /* nothing to do */
   1121          1.18  drochner 
   1122          1.18  drochner 	/* Allocate DMA maps */
   1123          1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1124          1.18  drochner 		idedma_ctl = 0;
   1125          1.18  drochner 		chp = &sc->pciide_channels[channel].wdc_channel;
   1126          1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1127          1.18  drochner 			drvp = &chp->ch_drive[drive];
   1128          1.18  drochner 			/* If no drive, skip */
   1129          1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1130          1.18  drochner 				continue;
   1131          1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1132          1.18  drochner 				continue;
   1133          1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1134          1.18  drochner 				/* Abort DMA setup */
   1135          1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1136          1.18  drochner 				    "using PIO transfers\n",
   1137          1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1138          1.18  drochner 				    channel, drive);
   1139          1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1140          1.18  drochner 			}
   1141          1.18  drochner 			printf("%s:%d:%d: using DMA data tranferts\n",
   1142          1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1143          1.18  drochner 			    channel, drive);
   1144          1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1145          1.18  drochner 		}
   1146          1.18  drochner 		if (idedma_ctl != 0) {
   1147          1.18  drochner 			/* Add software bits in status register */
   1148          1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1149          1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1150          1.18  drochner 			    idedma_ctl);
   1151          1.18  drochner 		}
   1152          1.18  drochner 	}
   1153          1.18  drochner 
   1154          1.18  drochner }
   1155          1.18  drochner 
   1156          1.18  drochner void
   1157          1.28    bouyer default_channel_map(pa, cp)
   1158          1.18  drochner 	struct pci_attach_args *pa;
   1159          1.18  drochner 	struct pciide_channel *cp;
   1160          1.18  drochner {
   1161          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1162          1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1163           1.6       cgd 	pcireg_t csr;
   1164           1.6       cgd 	const char *failreason = NULL;
   1165          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1166          1.18  drochner 	int interface =
   1167          1.28    bouyer 	    PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1168          1.18  drochner 
   1169          1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1170          1.28    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize);
   1171          1.18  drochner 	else
   1172          1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp, wdc_cp->channel,
   1173          1.18  drochner 		    &cmdsize, &ctlsize);
   1174          1.18  drochner 	if (cp->hw_ok == 0)
   1175          1.18  drochner 		return;
   1176           1.6       cgd 
   1177           1.6       cgd 	/*
   1178           1.6       cgd 	 * Check to see if something appears to be there.
   1179           1.6       cgd 	 */
   1180          1.18  drochner 	if (!wdcprobe(wdc_cp)) {
   1181           1.6       cgd 		failreason = "not responding; disabled or no drives?";
   1182           1.6       cgd 		goto out;
   1183           1.6       cgd 	}
   1184           1.5       cgd 
   1185           1.5       cgd 	/*
   1186           1.6       cgd 	 * Now, make sure it's actually attributable to this PCI IDE
   1187           1.6       cgd 	 * channel by trying to access the channel again while the
   1188           1.6       cgd 	 * PCI IDE controller's I/O space is disabled.  (If the
   1189           1.6       cgd 	 * channel no longer appears to be there, it belongs to
   1190           1.6       cgd 	 * this controller.)  YUCK!
   1191           1.5       cgd 	 */
   1192          1.28    bouyer 	csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
   1193          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1194           1.6       cgd 	    csr & ~PCI_COMMAND_IO_ENABLE);
   1195          1.18  drochner 	if (wdcprobe(wdc_cp))
   1196           1.6       cgd 		failreason = "other hardware responding at addresses";
   1197          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, csr);
   1198           1.6       cgd 
   1199           1.6       cgd out:
   1200          1.18  drochner 	if (failreason) {
   1201          1.18  drochner 		printf("%s: %s channel ignored (%s)\n",
   1202          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1203          1.18  drochner 		    failreason);
   1204          1.18  drochner 		cp->hw_ok = 0;
   1205          1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, cmdsize);
   1206          1.18  drochner 		bus_space_unmap(wdc_cp->ctl_iot, wdc_cp->ctl_ioh, ctlsize);
   1207          1.18  drochner 	}
   1208          1.28    bouyer 	pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
   1209          1.18  drochner 	if (cp->hw_ok) {
   1210          1.18  drochner 		wdc_cp->data32iot = wdc_cp->cmd_iot;
   1211          1.18  drochner 		wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1212          1.18  drochner 		wdcattach(wdc_cp);
   1213          1.18  drochner 	}
   1214           1.9    bouyer }
   1215           1.9    bouyer 
   1216           1.9    bouyer void
   1217           1.9    bouyer piix_setup_cap(sc)
   1218           1.9    bouyer 	struct pciide_softc *sc;
   1219           1.9    bouyer {
   1220           1.9    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371AB_IDE)
   1221           1.9    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1222           1.9    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1223           1.9    bouyer 	    WDC_CAPABILITY_DMA;
   1224          1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1225          1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1226          1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   1227          1.28    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371SB_IDE ||
   1228          1.28    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371AB_IDE)
   1229          1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1230          1.28    bouyer 	else
   1231          1.28    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1232           1.9    bouyer }
   1233           1.9    bouyer 
   1234           1.9    bouyer void
   1235          1.28    bouyer piix_setup_chip(sc)
   1236           1.9    bouyer 	struct pciide_softc *sc;
   1237           1.9    bouyer {
   1238          1.28    bouyer 	u_int8_t channel;
   1239           1.9    bouyer 
   1240           1.9    bouyer 
   1241          1.28    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x\n",
   1242          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)), DEBUG_PROBE);
   1243           1.9    bouyer 
   1244          1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1245          1.28    bouyer 		piix_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   1246          1.28    bouyer 	}
   1247          1.28    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x\n",
   1248          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)), DEBUG_PROBE);
   1249          1.28    bouyer }
   1250          1.28    bouyer 
   1251          1.28    bouyer void
   1252          1.28    bouyer piix_setup_channel(chp)
   1253          1.28    bouyer 	struct channel_softc *chp;
   1254          1.28    bouyer {
   1255          1.28    bouyer 	u_int8_t mode[2], drive;
   1256          1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1257          1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1258          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1259          1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1260          1.28    bouyer 
   1261          1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1262          1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1263          1.28    bouyer 	idedma_ctl = 0;
   1264          1.28    bouyer 
   1265          1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1266          1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1267          1.28    bouyer 	    chp->channel);
   1268           1.9    bouyer 
   1269          1.28    bouyer 	/* setup DMA */
   1270          1.28    bouyer 	pciide_channel_dma_setup(cp);
   1271           1.9    bouyer 
   1272          1.28    bouyer 	/*
   1273          1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1274          1.28    bouyer 	 * different timings for master and slave drives.
   1275          1.28    bouyer 	 * We need to find the best combination.
   1276          1.28    bouyer 	 */
   1277           1.9    bouyer 
   1278          1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1279          1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1280          1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1281          1.28    bouyer 		mode[0] = mode[1] =
   1282          1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1283          1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1284  1.33.2.3.4.1    itojun 		    drvp[1].DMA_mode = mode[1];
   1285          1.28    bouyer 		goto ok;
   1286          1.28    bouyer 	}
   1287          1.28    bouyer 	/*
   1288          1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1289          1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1290          1.28    bouyer 	 */
   1291          1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1292          1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1293          1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1294          1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1295          1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1296  1.33.2.3.4.1    itojun 			mode[1] = drvp[1].PIO_mode = 0;
   1297          1.28    bouyer 		goto ok;
   1298          1.28    bouyer 	}
   1299          1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1300          1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1301          1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1302          1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1303          1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1304  1.33.2.3.4.1    itojun 			mode[0] = drvp[0].PIO_mode = 0;
   1305          1.28    bouyer 		goto ok;
   1306          1.28    bouyer 	}
   1307          1.28    bouyer 	/*
   1308          1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1309          1.28    bouyer 	 * one of them is PIO mode < 2
   1310          1.28    bouyer 	 */
   1311          1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1312  1.33.2.3.4.1    itojun 		mode[0] = drvp[0].PIO_mode = 0;
   1313          1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1314          1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1315  1.33.2.3.4.1    itojun 		mode[1] = drvp[1].PIO_mode = 0;
   1316          1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1317          1.28    bouyer 	} else {
   1318          1.28    bouyer 		mode[0] = mode[1] =
   1319          1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1320  1.33.2.3.4.1    itojun 		drvp[0].PIO_mode = mode[0];
   1321  1.33.2.3.4.1    itojun 		drvp[1].PIO_mode = mode[1];
   1322          1.28    bouyer 	}
   1323          1.28    bouyer ok:	/* The modes are setup */
   1324          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1325          1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1326           1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1327          1.28    bouyer 			    mode[drive], 1, chp->channel);
   1328          1.28    bouyer 			goto end;
   1329  1.33.2.3.4.1    itojun 		}
   1330          1.28    bouyer 	}
   1331          1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1332          1.28    bouyer 	if (mode[0] >= 2)
   1333          1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1334          1.28    bouyer 		    mode[0], 0, chp->channel);
   1335          1.28    bouyer 	else
   1336          1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1337          1.28    bouyer 		    mode[1], 0, chp->channel);
   1338          1.28    bouyer end:	/*
   1339          1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1340          1.28    bouyer 	 * it per-drive
   1341          1.28    bouyer 	 */
   1342          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1343          1.28    bouyer 		/* If no drive, skip */
   1344          1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1345          1.28    bouyer 			continue;
   1346          1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1347          1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1348          1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1349          1.28    bouyer 	}
   1350          1.28    bouyer 	if (idedma_ctl != 0) {
   1351          1.28    bouyer 		/* Add software bits in status register */
   1352          1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1353          1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1354          1.28    bouyer 		    idedma_ctl);
   1355           1.9    bouyer 	}
   1356          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1357          1.28    bouyer 	pciide_print_modes(cp);
   1358           1.9    bouyer }
   1359           1.9    bouyer 
   1360           1.9    bouyer void
   1361          1.28    bouyer piix3_4_setup_chip(sc)
   1362           1.9    bouyer 	struct pciide_softc *sc;
   1363           1.8  drochner {
   1364          1.28    bouyer 	int channel;
   1365           1.9    bouyer 
   1366           1.9    bouyer 	WDCDEBUG_PRINT(("piix3_4_setup_chip: old idetim=0x%x, sidetim=0x%x",
   1367          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM),
   1368          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)), DEBUG_PROBE);
   1369           1.9    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1370           1.9    bouyer 		WDCDEBUG_PRINT((", udamreg 0x%x",
   1371          1.28    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1372           1.9    bouyer 		    DEBUG_PROBE);
   1373           1.9    bouyer 	}
   1374           1.9    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1375           1.9    bouyer 
   1376          1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1377          1.28    bouyer 		piix3_4_setup_channel(
   1378          1.28    bouyer 		    &sc->pciide_channels[channel].wdc_channel);
   1379          1.28    bouyer 	}
   1380          1.28    bouyer 
   1381          1.28    bouyer 	WDCDEBUG_PRINT(("piix3_4_setup_chip: idetim=0x%x, sidetim=0x%x",
   1382          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM),
   1383          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)), DEBUG_PROBE);
   1384          1.28    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1385          1.28    bouyer 		WDCDEBUG_PRINT((", udmareg=0x%x",
   1386          1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1387          1.28    bouyer 		DEBUG_PROBE);
   1388          1.28    bouyer 	}
   1389          1.28    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1390          1.28    bouyer }
   1391          1.28    bouyer 
   1392          1.28    bouyer void
   1393          1.28    bouyer piix3_4_setup_channel(chp)
   1394          1.28    bouyer 	struct channel_softc *chp;
   1395          1.28    bouyer {
   1396          1.28    bouyer 	struct ata_drive_datas *drvp;
   1397          1.28    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, idedma_ctl;
   1398          1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1399          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1400          1.28    bouyer 	int drive;
   1401          1.28    bouyer 
   1402          1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1403          1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1404          1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1405          1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1406          1.28    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(chp->channel) |
   1407          1.28    bouyer 	    PIIX_SIDETIM_RTC_MASK(chp->channel));
   1408          1.28    bouyer 
   1409          1.28    bouyer 	idedma_ctl = 0;
   1410          1.28    bouyer 	/* If channel disabled, no need to go further */
   1411          1.28    bouyer 	if ((PIIX_IDETIM_READ(oidetim, chp->channel) & PIIX_IDETIM_IDE) == 0)
   1412          1.28    bouyer 		return;
   1413          1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1414          1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, chp->channel);
   1415          1.28    bouyer 
   1416          1.28    bouyer 	/* setup DMA if needed */
   1417          1.28    bouyer 	pciide_channel_dma_setup(cp);
   1418          1.28    bouyer 
   1419          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1420          1.28    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(chp->channel, drive) |
   1421          1.28    bouyer 		    PIIX_UDMATIM_SET(0x3, chp->channel, drive));
   1422          1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1423          1.28    bouyer 		/* If no drive, skip */
   1424          1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1425           1.9    bouyer 			continue;
   1426          1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1427          1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1428          1.28    bouyer 			goto pio;
   1429          1.28    bouyer 
   1430          1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1431          1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1432          1.28    bouyer 			/* use Ultra/DMA */
   1433          1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1434          1.28    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN(
   1435          1.28    bouyer 			    chp->channel, drive);
   1436          1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1437          1.28    bouyer 			    piix4_sct_udma[drvp->UDMA_mode],
   1438          1.28    bouyer 			    chp->channel, drive);
   1439          1.28    bouyer 		} else {
   1440          1.28    bouyer 			/* use Multiword DMA */
   1441          1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1442           1.9    bouyer 			if (drive == 0) {
   1443           1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1444          1.28    bouyer 				    drvp->DMA_mode, 1, chp->channel);
   1445           1.9    bouyer 			} else {
   1446           1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1447          1.28    bouyer 					drvp->DMA_mode, 1, chp->channel);
   1448           1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1449          1.28    bouyer 				    PIIX_IDETIM_SITRE, chp->channel);
   1450           1.9    bouyer 			}
   1451           1.9    bouyer 		}
   1452          1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1453          1.28    bouyer 
   1454          1.28    bouyer pio:		/* use PIO mode */
   1455          1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1456          1.28    bouyer 		if (drive == 0) {
   1457          1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1458          1.28    bouyer 			    drvp->PIO_mode, 0, chp->channel);
   1459          1.28    bouyer 		} else {
   1460          1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1461          1.28    bouyer 				drvp->PIO_mode, 0, chp->channel);
   1462          1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1463          1.28    bouyer 			    PIIX_IDETIM_SITRE, chp->channel);
   1464           1.9    bouyer 		}
   1465           1.9    bouyer 	}
   1466          1.28    bouyer 	if (idedma_ctl != 0) {
   1467          1.28    bouyer 		/* Add software bits in status register */
   1468          1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1469          1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1470          1.28    bouyer 		    idedma_ctl);
   1471           1.9    bouyer 	}
   1472          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1473          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1474          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1475          1.28    bouyer 	pciide_print_modes(cp);
   1476           1.9    bouyer }
   1477           1.8  drochner 
   1478          1.28    bouyer 
   1479           1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1480           1.9    bouyer static u_int32_t
   1481           1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1482           1.9    bouyer 	u_int8_t mode;
   1483           1.9    bouyer 	u_int8_t dma;
   1484           1.9    bouyer 	u_int8_t channel;
   1485           1.9    bouyer {
   1486           1.9    bouyer 
   1487           1.9    bouyer 	if (dma)
   1488           1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1489           1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1490           1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1491           1.9    bouyer 		    channel);
   1492           1.9    bouyer 	else
   1493           1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1494           1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1495           1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1496           1.9    bouyer 		    channel);
   1497           1.8  drochner }
   1498           1.8  drochner 
   1499           1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1500           1.9    bouyer static u_int32_t
   1501           1.9    bouyer piix_setup_idetim_drvs(drvp)
   1502           1.9    bouyer 	struct ata_drive_datas *drvp;
   1503           1.6       cgd {
   1504           1.9    bouyer 	u_int32_t ret = 0;
   1505           1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1506           1.9    bouyer 	u_int8_t channel = chp->channel;
   1507           1.9    bouyer 	u_int8_t drive = drvp->drive;
   1508           1.9    bouyer 
   1509           1.9    bouyer 	/*
   1510           1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1511           1.9    bouyer 	 * So just check DMA and PIO here.
   1512           1.9    bouyer 	 */
   1513           1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1514           1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1515           1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1516           1.9    bouyer 		    drvp->DMA_mode == 0) {
   1517           1.9    bouyer 			drvp->PIO_mode = 0;
   1518           1.9    bouyer 			return ret;
   1519           1.9    bouyer 		}
   1520           1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1521           1.9    bouyer 		/*
   1522           1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1523           1.9    bouyer 		 * too, else use compat timings.
   1524           1.9    bouyer 		 */
   1525           1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1526           1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1527           1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1528           1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1529           1.9    bouyer 			drvp->PIO_mode = 0;
   1530           1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1531           1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1532           1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1533           1.9    bouyer 			    channel);
   1534           1.9    bouyer 			return ret;
   1535           1.9    bouyer 		}
   1536           1.9    bouyer 	}
   1537           1.6       cgd 
   1538           1.6       cgd 	/*
   1539           1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1540           1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1541           1.9    bouyer 	 * if PIO mode >= 3.
   1542           1.6       cgd 	 */
   1543           1.6       cgd 
   1544           1.9    bouyer 	if (drvp->PIO_mode < 2)
   1545           1.9    bouyer 		return ret;
   1546           1.9    bouyer 
   1547           1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1548           1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1549           1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1550           1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1551           1.9    bouyer 	}
   1552           1.9    bouyer 	return ret;
   1553           1.9    bouyer }
   1554           1.9    bouyer 
   1555           1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1556           1.9    bouyer static u_int32_t
   1557           1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1558           1.9    bouyer 	u_int8_t mode;
   1559           1.9    bouyer 	u_int8_t dma;
   1560           1.9    bouyer 	u_int8_t channel;
   1561           1.9    bouyer {
   1562           1.9    bouyer 	if (dma)
   1563           1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1564           1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1565           1.9    bouyer 	else
   1566           1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1567           1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1568           1.9    bouyer }
   1569           1.9    bouyer 
   1570          1.18  drochner void
   1571          1.28    bouyer piix_channel_map(pa, cp)
   1572           1.9    bouyer 	struct pci_attach_args *pa;
   1573          1.18  drochner 	struct pciide_channel *cp;
   1574           1.9    bouyer {
   1575          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1576          1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1577          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1578          1.28    bouyer 	u_int32_t idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1579           1.9    bouyer 
   1580          1.28    bouyer 	if ((PIIX_IDETIM_READ(idetim, wdc_cp->channel) &
   1581          1.28    bouyer 	    PIIX_IDETIM_IDE) == 0) {
   1582          1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   1583          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1584          1.18  drochner 		return;
   1585          1.18  drochner 	}
   1586          1.18  drochner 
   1587          1.18  drochner 	/* PIIX are compat-only pciide devices */
   1588          1.28    bouyer 	pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize);
   1589          1.18  drochner 	if (cp->hw_ok == 0)
   1590          1.18  drochner 		return;
   1591          1.28    bouyer 	if (pciiide_chan_candisable(cp)) {
   1592          1.18  drochner 		idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1593          1.18  drochner 					   wdc_cp->channel);
   1594          1.28    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1595          1.18  drochner 	}
   1596          1.28    bouyer 	pciide_map_compat_intr(pa, cp, wdc_cp->channel, 0);
   1597           1.9    bouyer }
   1598           1.9    bouyer 
   1599           1.9    bouyer void
   1600           1.9    bouyer apollo_setup_cap(sc)
   1601           1.9    bouyer 	struct pciide_softc *sc;
   1602           1.9    bouyer {
   1603          1.11    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
   1604           1.9    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1605           1.9    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1606           1.9    bouyer 	    WDC_CAPABILITY_DMA;
   1607          1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1608          1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1609          1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   1610          1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   1611           1.9    bouyer 
   1612           1.9    bouyer }
   1613          1.28    bouyer 
   1614           1.9    bouyer void
   1615          1.28    bouyer apollo_setup_chip(sc)
   1616           1.9    bouyer 	struct pciide_softc *sc;
   1617           1.9    bouyer {
   1618          1.28    bouyer 	int channel;
   1619           1.9    bouyer 
   1620           1.9    bouyer 	WDCDEBUG_PRINT(("apollo_setup_chip: old APO_IDECONF=0x%x, "
   1621           1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1622          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   1623          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   1624          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   1625          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   1626           1.9    bouyer 	    DEBUG_PROBE);
   1627           1.9    bouyer 
   1628          1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1629          1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   1630          1.28    bouyer 	}
   1631          1.28    bouyer 	WDCDEBUG_PRINT(("apollo_setup_chip: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1632          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   1633          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   1634          1.28    bouyer }
   1635          1.28    bouyer 
   1636          1.28    bouyer void
   1637          1.28    bouyer apollo_setup_channel(chp)
   1638          1.28    bouyer 	struct channel_softc *chp;
   1639          1.28    bouyer {
   1640          1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1641          1.28    bouyer 	u_int8_t idedma_ctl;
   1642          1.28    bouyer 	int mode, drive;
   1643          1.28    bouyer 	struct ata_drive_datas *drvp;
   1644          1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1645          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1646          1.28    bouyer 
   1647          1.28    bouyer 	idedma_ctl = 0;
   1648          1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   1649          1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   1650          1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   1651          1.28    bouyer 	udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
   1652          1.28    bouyer 
   1653          1.28    bouyer 	/* setup DMA if needed */
   1654          1.28    bouyer 	pciide_channel_dma_setup(cp);
   1655           1.9    bouyer 
   1656          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1657          1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1658          1.28    bouyer 		/* If no drive, skip */
   1659          1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1660          1.28    bouyer 			continue;
   1661          1.28    bouyer 		/* add timing values, setup DMA if needed */
   1662          1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1663          1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1664          1.28    bouyer 			mode = drvp->PIO_mode;
   1665          1.28    bouyer 			goto pio;
   1666           1.8  drochner 		}
   1667          1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1668          1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1669          1.28    bouyer 			/* use Ultra/DMA */
   1670          1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1671          1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   1672          1.28    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive) |
   1673          1.28    bouyer 			    APO_UDMA_TIME(chp->channel, drive,
   1674          1.28    bouyer 				apollo_udma_tim[drvp->UDMA_mode]);
   1675          1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   1676          1.28    bouyer 			mode = drvp->PIO_mode;
   1677          1.28    bouyer 		} else {
   1678          1.28    bouyer 			/* use Multiword DMA */
   1679          1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1680          1.28    bouyer 			/* mode = min(pio, dma+2) */
   1681          1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   1682          1.28    bouyer 				mode = drvp->PIO_mode;
   1683          1.28    bouyer 			else
   1684      1.33.2.3     perry 				mode = drvp->DMA_mode + 2;
   1685           1.8  drochner 		}
   1686          1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1687          1.28    bouyer 
   1688          1.28    bouyer pio:		/* setup PIO mode */
   1689      1.33.2.3     perry 		if (mode <= 2) {
   1690      1.33.2.3     perry 			drvp->DMA_mode = 0;
   1691      1.33.2.3     perry 			drvp->PIO_mode = 0;
   1692      1.33.2.3     perry 			mode = 0;
   1693      1.33.2.3     perry 		} else {
   1694      1.33.2.3     perry 			drvp->PIO_mode = mode;
   1695      1.33.2.3     perry 			drvp->DMA_mode = mode - 2;
   1696      1.33.2.3     perry 		}
   1697          1.28    bouyer 		datatim_reg |=
   1698          1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   1699          1.28    bouyer 			apollo_pio_set[mode]) |
   1700          1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   1701          1.28    bouyer 			apollo_pio_rec[mode]);
   1702          1.28    bouyer 	}
   1703          1.28    bouyer 	if (idedma_ctl != 0) {
   1704          1.28    bouyer 		/* Add software bits in status register */
   1705          1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1706          1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1707          1.28    bouyer 		    idedma_ctl);
   1708           1.9    bouyer 	}
   1709          1.28    bouyer 	pciide_print_modes(cp);
   1710          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   1711          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   1712           1.9    bouyer }
   1713           1.6       cgd 
   1714          1.18  drochner void
   1715          1.28    bouyer apollo_channel_map(pa, cp)
   1716           1.9    bouyer 	struct pci_attach_args *pa;
   1717          1.18  drochner 	struct pciide_channel *cp;
   1718           1.9    bouyer {
   1719          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1720          1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1721          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1722          1.28    bouyer 	u_int32_t ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   1723          1.18  drochner 	int interface =
   1724          1.28    bouyer 	    PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1725           1.6       cgd 
   1726          1.18  drochner 	if ((ideconf & APO_IDECONF_EN(wdc_cp->channel)) == 0) {
   1727          1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   1728          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1729          1.18  drochner 		return;
   1730          1.18  drochner 	}
   1731          1.18  drochner 
   1732          1.28    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
   1733          1.18  drochner 	if (cp->hw_ok == 0)
   1734          1.18  drochner 		return;
   1735          1.28    bouyer 	if (pciiide_chan_candisable(cp)) {
   1736          1.18  drochner 		ideconf &= ~APO_IDECONF_EN(wdc_cp->channel);
   1737          1.28    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF, ideconf);
   1738          1.18  drochner 	}
   1739          1.28    bouyer 	pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
   1740           1.5       cgd }
   1741           1.5       cgd 
   1742          1.18  drochner void
   1743          1.28    bouyer cmd_channel_map(pa, cp)
   1744           1.9    bouyer 	struct pci_attach_args *pa;
   1745          1.18  drochner 	struct pciide_channel *cp;
   1746           1.9    bouyer {
   1747          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1748          1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1749          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1750          1.28    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   1751          1.18  drochner 	int interface =
   1752          1.28    bouyer 	    PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1753           1.5       cgd 
   1754           1.9    bouyer 	/*
   1755           1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   1756           1.9    bouyer 	 * there's no way to disable the first channel without disabling
   1757           1.9    bouyer 	 * the whole device
   1758           1.9    bouyer 	 */
   1759          1.18  drochner 	if (wdc_cp->channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   1760          1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   1761          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1762          1.18  drochner 		return;
   1763          1.18  drochner 	}
   1764          1.18  drochner 
   1765          1.28    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
   1766          1.18  drochner 	if (cp->hw_ok == 0)
   1767          1.18  drochner 		return;
   1768          1.18  drochner 	if (wdc_cp->channel == 1) {
   1769          1.28    bouyer 		if (pciiide_chan_candisable(cp)) {
   1770          1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   1771          1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   1772          1.24    bouyer 			    CMD_CTRL, ctrl);
   1773          1.18  drochner 		}
   1774          1.18  drochner 	}
   1775          1.28    bouyer 	pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
   1776          1.14    bouyer }
   1777          1.14    bouyer 
   1778          1.14    bouyer void
   1779          1.14    bouyer cmd0643_6_setup_cap(sc)
   1780          1.14    bouyer 	struct pciide_softc *sc;
   1781          1.14    bouyer {
   1782          1.14    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1783          1.14    bouyer 	    WDC_CAPABILITY_DMA;
   1784          1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1785          1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1786          1.28    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_6_setup_channel;
   1787          1.14    bouyer }
   1788          1.14    bouyer 
   1789          1.14    bouyer void
   1790          1.28    bouyer cmd0643_6_setup_chip(sc)
   1791          1.14    bouyer 	struct pciide_softc *sc;
   1792          1.14    bouyer {
   1793          1.28    bouyer 	int channel;
   1794          1.28    bouyer 
   1795          1.28    bouyer 	WDCDEBUG_PRINT(("cmd0643_6_setup_chip: old timings reg 0x%x 0x%x\n",
   1796          1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   1797          1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   1798          1.28    bouyer 		DEBUG_PROBE);
   1799          1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1800          1.28    bouyer 		cmd0643_6_setup_channel(
   1801          1.28    bouyer 		    &sc->pciide_channels[channel].wdc_channel);
   1802          1.28    bouyer 	}
   1803          1.28    bouyer 	/* configure for DMA read multiple */
   1804          1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   1805          1.28    bouyer 	WDCDEBUG_PRINT(("cmd0643_6_setup_chip: timings reg now 0x%x 0x%x\n",
   1806          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   1807          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   1808          1.28    bouyer 	    DEBUG_PROBE);
   1809          1.28    bouyer }
   1810          1.28    bouyer 
   1811          1.28    bouyer void
   1812          1.28    bouyer cmd0643_6_setup_channel(chp)
   1813          1.14    bouyer 	struct channel_softc *chp;
   1814          1.28    bouyer {
   1815          1.14    bouyer 	struct ata_drive_datas *drvp;
   1816          1.14    bouyer 	u_int8_t tim;
   1817          1.14    bouyer 	u_int32_t idedma_ctl;
   1818          1.28    bouyer 	int drive;
   1819          1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1820          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1821          1.28    bouyer 
   1822          1.28    bouyer 	idedma_ctl = 0;
   1823          1.28    bouyer 	/* setup DMA if needed */
   1824          1.28    bouyer 	pciide_channel_dma_setup(cp);
   1825          1.14    bouyer 
   1826          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1827          1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1828          1.28    bouyer 		/* If no drive, skip */
   1829          1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1830          1.28    bouyer 			continue;
   1831          1.28    bouyer 		/* add timing values, setup DMA if needed */
   1832          1.28    bouyer 		tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
   1833          1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   1834          1.14    bouyer 			/*
   1835          1.14    bouyer 			 * use Multiword DMA.
   1836          1.14    bouyer 			 * Timings will be used for both PIO and DMA, so adjust
   1837          1.14    bouyer 			 * DMA mode if needed
   1838          1.14    bouyer 			 */
   1839          1.14    bouyer 			if (drvp->PIO_mode >= 3 &&
   1840          1.14    bouyer 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   1841          1.14    bouyer 				drvp->DMA_mode = drvp->PIO_mode - 2;
   1842          1.14    bouyer 			}
   1843          1.14    bouyer 			tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
   1844          1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1845          1.14    bouyer 		}
   1846          1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   1847          1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   1848          1.28    bouyer 	}
   1849          1.28    bouyer 	if (idedma_ctl != 0) {
   1850          1.28    bouyer 		/* Add software bits in status register */
   1851          1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1852          1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1853          1.28    bouyer 		    idedma_ctl);
   1854          1.14    bouyer 	}
   1855          1.28    bouyer 	pciide_print_modes(cp);
   1856           1.1       cgd }
   1857           1.1       cgd 
   1858          1.18  drochner void
   1859          1.18  drochner cy693_setup_cap(sc)
   1860          1.18  drochner 	struct pciide_softc *sc;
   1861          1.18  drochner {
   1862          1.18  drochner 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1863          1.18  drochner 	    WDC_CAPABILITY_DMA;
   1864          1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1865          1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1866          1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   1867          1.18  drochner }
   1868          1.18  drochner 
   1869          1.18  drochner void
   1870          1.28    bouyer cy693_setup_chip(sc)
   1871           1.9    bouyer 	struct pciide_softc *sc;
   1872           1.1       cgd {
   1873          1.28    bouyer 	WDCDEBUG_PRINT(("cy693_setup_chip: old timings reg 0x%x\n",
   1874          1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),
   1875          1.28    bouyer 		DEBUG_PROBE);
   1876          1.28    bouyer 	cy693_setup_channel(&sc->pciide_channels[0].wdc_channel);
   1877          1.28    bouyer 	WDCDEBUG_PRINT(("cy693_setup_chip: new timings reg 0x%x\n",
   1878          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   1879          1.28    bouyer }
   1880          1.28    bouyer 
   1881          1.28    bouyer void
   1882          1.28    bouyer cy693_setup_channel(chp)
   1883          1.18  drochner 	struct channel_softc *chp;
   1884          1.28    bouyer {
   1885          1.18  drochner 	struct ata_drive_datas *drvp;
   1886          1.18  drochner 	int drive;
   1887          1.18  drochner 	u_int32_t cy_cmd_ctrl;
   1888          1.18  drochner 	u_int32_t idedma_ctl;
   1889          1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1890          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1891           1.9    bouyer 
   1892          1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   1893          1.28    bouyer 
   1894          1.28    bouyer 	/* setup DMA if needed */
   1895          1.28    bouyer 	pciide_channel_dma_setup(cp);
   1896          1.28    bouyer 
   1897          1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   1898          1.18  drochner 		drvp = &chp->ch_drive[drive];
   1899          1.18  drochner 		/* If no drive, skip */
   1900          1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   1901          1.18  drochner 			continue;
   1902          1.18  drochner 		/* add timing values, setup DMA if needed */
   1903          1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   1904          1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1905          1.28    bouyer 			/*
   1906          1.28    bouyer 			 * use Multiword DMA
   1907          1.28    bouyer 			 * Timings will be used for both PIO and DMA, so adjust
   1908          1.28    bouyer 			 * DMA mode if needed
   1909          1.28    bouyer 			 */
   1910          1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   1911          1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   1912          1.28    bouyer 			if (drvp->DMA_mode == 0)
   1913          1.28    bouyer 				drvp->PIO_mode = 0;
   1914          1.18  drochner 		}
   1915          1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   1916          1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   1917          1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   1918          1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   1919          1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   1920          1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   1921          1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   1922          1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   1923          1.18  drochner 	}
   1924          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   1925          1.28    bouyer 	pciide_print_modes(cp);
   1926          1.18  drochner 	if (idedma_ctl != 0) {
   1927          1.18  drochner 		/* Add software bits in status register */
   1928          1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1929          1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   1930           1.9    bouyer 	}
   1931           1.1       cgd }
   1932           1.1       cgd 
   1933          1.18  drochner void
   1934          1.28    bouyer cy693_channel_map(pa, cp)
   1935          1.18  drochner 	struct pci_attach_args *pa;
   1936          1.18  drochner 	struct pciide_channel *cp;
   1937           1.1       cgd {
   1938          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1939          1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1940          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1941          1.18  drochner 	int interface =
   1942          1.28    bouyer 	    PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1943          1.18  drochner 	int compatchan;
   1944           1.9    bouyer 
   1945           1.9    bouyer #ifdef DIAGNOSTIC
   1946          1.18  drochner 	if (wdc_cp->channel != 0)
   1947          1.18  drochner 		panic("cy693_channel_map: channel %d", wdc_cp->channel);
   1948           1.9    bouyer #endif
   1949           1.9    bouyer 
   1950          1.18  drochner 	/*
   1951          1.18  drochner 	 * this chip has 2 PCI IDE functions, one for primary and one for
   1952          1.18  drochner 	 * secondary. So we need to call pciide_mapregs_compat() with
   1953          1.18  drochner 	 * the real channel
   1954          1.18  drochner 	 */
   1955          1.18  drochner 	if (pa->pa_function == 1) {
   1956          1.18  drochner 		compatchan = 0;
   1957          1.18  drochner 	} else if (pa->pa_function == 2) {
   1958          1.18  drochner 		compatchan = 1;
   1959          1.18  drochner 	} else {
   1960          1.18  drochner 		printf("%s: unexpected PCI function %d\n",
   1961          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   1962          1.18  drochner 		cp->hw_ok = 0;
   1963          1.18  drochner 		return;
   1964           1.9    bouyer 	}
   1965          1.18  drochner 
   1966          1.18  drochner 	/* Only one channel for this chip; if we are here it's enabled */
   1967          1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(0))
   1968          1.28    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize);
   1969          1.18  drochner 	else
   1970          1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   1971          1.18  drochner 		    &cmdsize, &ctlsize);
   1972          1.18  drochner 	if (cp->hw_ok == 0)
   1973          1.18  drochner 		return;
   1974          1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1975          1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1976          1.18  drochner 	wdcattach(wdc_cp);
   1977          1.28    bouyer 	if (pciiide_chan_candisable(cp)) {
   1978          1.28    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1979          1.18  drochner 		    PCI_COMMAND_STATUS_REG, 0);
   1980           1.9    bouyer 	}
   1981          1.28    bouyer 	pciide_map_compat_intr(pa, cp, compatchan, interface);
   1982           1.9    bouyer }
   1983           1.9    bouyer 
   1984           1.9    bouyer void
   1985          1.18  drochner sis_setup_cap(sc)
   1986          1.18  drochner 	struct pciide_softc *sc;
   1987           1.9    bouyer {
   1988          1.18  drochner 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   1989          1.18  drochner 	    WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1990          1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1991          1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1992          1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   1993          1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   1994          1.15    bouyer }
   1995          1.15    bouyer 
   1996          1.15    bouyer void
   1997          1.28    bouyer sis_setup_chip(sc)
   1998          1.15    bouyer 	struct pciide_softc *sc;
   1999          1.15    bouyer {
   2000          1.28    bouyer 	int channel;
   2001          1.28    bouyer 
   2002          1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2003          1.28    bouyer 		sis_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2004          1.28    bouyer 	}
   2005          1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2006          1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2007          1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2008          1.28    bouyer }
   2009          1.28    bouyer 
   2010          1.28    bouyer void
   2011          1.28    bouyer sis_setup_channel(chp)
   2012          1.15    bouyer 	struct channel_softc *chp;
   2013          1.28    bouyer {
   2014          1.15    bouyer 	struct ata_drive_datas *drvp;
   2015          1.28    bouyer 	int drive;
   2016          1.18  drochner 	u_int32_t sis_tim;
   2017          1.18  drochner 	u_int32_t idedma_ctl;
   2018          1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2019          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2020          1.15    bouyer 
   2021          1.28    bouyer 	WDCDEBUG_PRINT(("sis_setup_chip: old timings reg for "
   2022          1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2023          1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2024          1.28    bouyer 	    DEBUG_PROBE);
   2025          1.28    bouyer 	sis_tim = 0;
   2026          1.18  drochner 	idedma_ctl = 0;
   2027          1.28    bouyer 	/* setup DMA if needed */
   2028          1.28    bouyer 	pciide_channel_dma_setup(cp);
   2029          1.28    bouyer 
   2030          1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2031          1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2032          1.28    bouyer 		/* If no drive, skip */
   2033          1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2034          1.28    bouyer 			continue;
   2035          1.28    bouyer 		/* add timing values, setup DMA if needed */
   2036          1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2037          1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2038          1.28    bouyer 			goto pio;
   2039          1.28    bouyer 
   2040          1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2041          1.28    bouyer 			/* use Ultra/DMA */
   2042          1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2043          1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2044          1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2045          1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2046          1.28    bouyer 		} else {
   2047          1.28    bouyer 			/*
   2048          1.28    bouyer 			 * use Multiword DMA
   2049          1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2050          1.28    bouyer 			 * so adjust DMA mode if needed
   2051          1.28    bouyer 			 */
   2052          1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2053          1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2054          1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2055          1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2056          1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2057          1.28    bouyer 			if (drvp->DMA_mode == 0)
   2058          1.28    bouyer 				drvp->PIO_mode = 0;
   2059          1.28    bouyer 		}
   2060          1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2061          1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   2062          1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   2063          1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   2064          1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   2065          1.28    bouyer 	}
   2066          1.28    bouyer 	WDCDEBUG_PRINT(("sis_setup_chip: new timings reg for "
   2067          1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   2068          1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   2069          1.18  drochner 	if (idedma_ctl != 0) {
   2070          1.18  drochner 		/* Add software bits in status register */
   2071          1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2072          1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2073          1.18  drochner 	}
   2074          1.28    bouyer 	pciide_print_modes(cp);
   2075          1.18  drochner }
   2076          1.18  drochner 
   2077          1.18  drochner void
   2078          1.28    bouyer sis_channel_map(pa, cp)
   2079          1.18  drochner 	struct pci_attach_args *pa;
   2080          1.18  drochner 	struct pciide_channel *cp;
   2081          1.18  drochner {
   2082          1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2083          1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2084          1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   2085          1.28    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2086          1.18  drochner 	int interface =
   2087          1.28    bouyer 	    PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2088          1.18  drochner 
   2089          1.18  drochner 	if ((wdc_cp->channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2090          1.18  drochner 	    (wdc_cp->channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2091          1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2092          1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2093          1.18  drochner 		return;
   2094          1.18  drochner 	}
   2095          1.18  drochner 
   2096          1.28    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
   2097          1.18  drochner 	if (cp->hw_ok == 0)
   2098          1.18  drochner 		return;
   2099          1.28    bouyer 	if (pciiide_chan_candisable(cp)) {
   2100          1.18  drochner 		if (wdc_cp->channel == 0)
   2101          1.18  drochner 			sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2102          1.18  drochner 		else
   2103          1.18  drochner 			sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2104          1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0, sis_ctr0);
   2105          1.30    bouyer 	}
   2106          1.30    bouyer 	pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
   2107          1.30    bouyer }
   2108          1.30    bouyer 
   2109          1.30    bouyer void
   2110          1.30    bouyer acer_setup_cap(sc)
   2111          1.30    bouyer 	struct pciide_softc *sc;
   2112          1.30    bouyer {
   2113          1.30    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
   2114          1.30    bouyer 	    WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2115          1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2116          1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2117          1.30    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   2118          1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   2119          1.30    bouyer }
   2120          1.30    bouyer 
   2121          1.30    bouyer void
   2122          1.30    bouyer acer_setup_chip(sc)
   2123          1.30    bouyer 	struct pciide_softc *sc;
   2124          1.30    bouyer {
   2125          1.30    bouyer 	int channel;
   2126          1.30    bouyer 
   2127          1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   2128          1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   2129          1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   2130          1.30    bouyer 
   2131          1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2132          1.30    bouyer 		acer_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2133          1.30    bouyer 	}
   2134          1.30    bouyer }
   2135          1.30    bouyer 
   2136          1.30    bouyer void
   2137          1.30    bouyer acer_setup_channel(chp)
   2138          1.30    bouyer 	struct channel_softc *chp;
   2139          1.30    bouyer {
   2140          1.30    bouyer 	struct ata_drive_datas *drvp;
   2141          1.30    bouyer 	int drive;
   2142          1.30    bouyer 	u_int32_t acer_fifo_udma;
   2143          1.30    bouyer 	u_int32_t idedma_ctl;
   2144          1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2145          1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2146          1.30    bouyer 
   2147          1.30    bouyer 	idedma_ctl = 0;
   2148          1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   2149          1.30    bouyer 	WDCDEBUG_PRINT(("acer_setup_chip: old fifo/udma reg 0x%x\n",
   2150          1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2151          1.30    bouyer 	/* setup DMA if needed */
   2152          1.30    bouyer 	pciide_channel_dma_setup(cp);
   2153          1.30    bouyer 
   2154          1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   2155          1.30    bouyer 		drvp = &chp->ch_drive[drive];
   2156          1.30    bouyer 		/* If no drive, skip */
   2157          1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2158          1.30    bouyer 			continue;
   2159          1.30    bouyer 		WDCDEBUG_PRINT(("acer_setup_chip: old timings reg for "
   2160          1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   2161          1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2162          1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   2163          1.30    bouyer 		/* clear FIFO/DMA mode */
   2164          1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   2165          1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   2166          1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   2167          1.30    bouyer 
   2168          1.30    bouyer 		/* add timing values, setup DMA if needed */
   2169          1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2170          1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   2171          1.30    bouyer 			acer_fifo_udma |=
   2172          1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   2173          1.30    bouyer 			goto pio;
   2174          1.30    bouyer 		}
   2175          1.30    bouyer 
   2176          1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   2177          1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2178          1.30    bouyer 			/* use Ultra/DMA */
   2179          1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2180          1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   2181          1.30    bouyer 			acer_fifo_udma |=
   2182          1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   2183          1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   2184          1.30    bouyer 		} else {
   2185          1.30    bouyer 			/*
   2186          1.30    bouyer 			 * use Multiword DMA
   2187          1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   2188          1.30    bouyer 			 * so adjust DMA mode if needed
   2189          1.30    bouyer 			 */
   2190          1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2191          1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2192          1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2193          1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2194          1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2195          1.30    bouyer 			if (drvp->DMA_mode == 0)
   2196          1.30    bouyer 				drvp->PIO_mode = 0;
   2197          1.30    bouyer 		}
   2198          1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2199          1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2200          1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   2201          1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   2202          1.30    bouyer 	}
   2203          1.32    bouyer 	WDCDEBUG_PRINT(("acer_setup_chip: new fifo/udma reg 0x%x\n",
   2204          1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2205          1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   2206          1.30    bouyer 	if (idedma_ctl != 0) {
   2207          1.30    bouyer 		/* Add software bits in status register */
   2208          1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2209          1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   2210          1.30    bouyer 	}
   2211          1.30    bouyer 	pciide_print_modes(cp);
   2212          1.30    bouyer }
   2213          1.30    bouyer 
   2214          1.30    bouyer void
   2215          1.30    bouyer acer_channel_map(pa, cp)
   2216          1.30    bouyer 	struct pci_attach_args *pa;
   2217          1.30    bouyer 	struct pciide_channel *cp;
   2218          1.30    bouyer {
   2219          1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2220          1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   2221          1.30    bouyer 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   2222          1.31    bouyer 	u_int32_t cr;
   2223          1.31    bouyer 	int interface;
   2224          1.31    bouyer 
   2225          1.31    bouyer 	/*
   2226          1.31    bouyer 	 * Enable "microsoft register bits" R/W. Will be done 2 times
   2227          1.31    bouyer 	 * (one for each channel) but should'nt be a problem. There's no
   2228          1.31    bouyer 	 * better place where to put this.
   2229          1.31    bouyer 	 */
   2230          1.31    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   2231          1.31    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   2232          1.31    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   2233          1.31    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   2234          1.31    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   2235          1.31    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   2236          1.31    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   2237          1.31    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   2238          1.31    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   2239          1.31    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   2240          1.31    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   2241          1.31    bouyer 	/* Don't use cr, re-read the real register content instead */
   2242          1.31    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   2243          1.31    bouyer 	    PCI_CLASS_REG));
   2244          1.30    bouyer 
   2245          1.30    bouyer 	if ((interface & PCIIDE_CHAN_EN(wdc_cp->channel)) == 0) {
   2246          1.30    bouyer 		printf("%s: %s channel ignored (disabled)\n",
   2247          1.30    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2248          1.30    bouyer 		return;
   2249          1.30    bouyer 	}
   2250          1.30    bouyer 
   2251          1.30    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
   2252          1.30    bouyer 	if (cp->hw_ok == 0)
   2253          1.30    bouyer 		return;
   2254          1.30    bouyer 	if (pciiide_chan_candisable(cp)) {
   2255          1.30    bouyer 		cr &= ~(PCIIDE_CHAN_EN(wdc_cp->channel) << PCI_INTERFACE_SHIFT);
   2256          1.30    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   2257          1.15    bouyer 	}
   2258          1.28    bouyer 	pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
   2259           1.1       cgd }
   2260