pciide.c revision 1.33.2.5 1 1.33.2.5 he /* $NetBSD: pciide.c,v 1.33.2.5 2000/07/07 17:33:49 he Exp $ */
2 1.33.2.5 he
3 1.33.2.5 he
4 1.33.2.5 he /*
5 1.33.2.5 he * Copyright (c) 1999 Manuel Bouyer.
6 1.33.2.5 he *
7 1.33.2.5 he * Redistribution and use in source and binary forms, with or without
8 1.33.2.5 he * modification, are permitted provided that the following conditions
9 1.33.2.5 he * are met:
10 1.33.2.5 he * 1. Redistributions of source code must retain the above copyright
11 1.33.2.5 he * notice, this list of conditions and the following disclaimer.
12 1.33.2.5 he * 2. Redistributions in binary form must reproduce the above copyright
13 1.33.2.5 he * notice, this list of conditions and the following disclaimer in the
14 1.33.2.5 he * documentation and/or other materials provided with the distribution.
15 1.33.2.5 he * 3. All advertising materials mentioning features or use of this software
16 1.33.2.5 he * must display the following acknowledgement:
17 1.33.2.5 he * This product includes software developed by the University of
18 1.33.2.5 he * California, Berkeley and its contributors.
19 1.33.2.5 he * 4. Neither the name of the University nor the names of its contributors
20 1.33.2.5 he * may be used to endorse or promote products derived from this software
21 1.33.2.5 he * without specific prior written permission.
22 1.33.2.5 he *
23 1.33.2.5 he * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.33.2.5 he * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.33.2.5 he * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.33.2.5 he * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.33.2.5 he * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.33.2.5 he * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.33.2.5 he * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.33.2.5 he * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.33.2.5 he * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.33.2.5 he * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.33.2.5 he *
34 1.33.2.5 he */
35 1.33.2.5 he
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.1 cgd
79 1.33.2.5 he #ifndef WDCDEBUG
80 1.26 bouyer #define WDCDEBUG
81 1.33.2.5 he #endif
82 1.26 bouyer
83 1.9 bouyer #define DEBUG_DMA 0x01
84 1.9 bouyer #define DEBUG_XFERS 0x02
85 1.9 bouyer #define DEBUG_FUNCS 0x08
86 1.9 bouyer #define DEBUG_PROBE 0x10
87 1.9 bouyer #ifdef WDCDEBUG
88 1.26 bouyer int wdcdebug_pciide_mask = 0;
89 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
90 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
91 1.9 bouyer #else
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
93 1.9 bouyer #endif
94 1.1 cgd #include <sys/param.h>
95 1.1 cgd #include <sys/systm.h>
96 1.1 cgd #include <sys/device.h>
97 1.9 bouyer #include <sys/malloc.h>
98 1.9 bouyer
99 1.33.2.5 he #include <machine/endian.h>
100 1.33.2.5 he
101 1.9 bouyer #include <vm/vm.h>
102 1.9 bouyer #include <vm/vm_param.h>
103 1.9 bouyer #include <vm/vm_kern.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.33.2.5 he #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.33.2.5 he #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.33.2.5 he #include <dev/pci/pciide_opti_reg.h>
119 1.33.2.5 he #include <dev/pci/pciide_hpt_reg.h>
120 1.1 cgd
121 1.33.2.2 perry #if BYTE_ORDER == BIG_ENDIAN
122 1.33.2.5 he #define htole16(x) bswap16((u_int16_t)(x))
123 1.33.2.5 he #define htole32(x) bswap32((u_int32_t)(x))
124 1.33.2.5 he #define htole64(x) bswap64((u_int64_t)(x))
125 1.33.2.5 he #else /* LITTLE_ENDIAN */
126 1.33.2.5 he #define htole16(x) (x)
127 1.33.2.5 he #define htole32(x) (x)
128 1.33.2.5 he #define htole64(x) (x)
129 1.33.2.2 perry #endif
130 1.33.2.5 he #define le16toh(x) htole16(x)
131 1.33.2.5 he #define le32toh(x) htole32(x)
132 1.33.2.5 he #define le64toh(x) htole64(x)
133 1.33.2.2 perry
134 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
135 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
136 1.33.2.5 he int));
137 1.33.2.5 he static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
138 1.33.2.5 he int, u_int8_t));
139 1.33.2.5 he
140 1.14 bouyer static __inline u_int8_t
141 1.14 bouyer pciide_pci_read(pc, pa, reg)
142 1.14 bouyer pci_chipset_tag_t pc;
143 1.14 bouyer pcitag_t pa;
144 1.14 bouyer int reg;
145 1.14 bouyer {
146 1.14 bouyer
147 1.33.2.5 he return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
148 1.33.2.5 he ((reg & 0x03) * 8) & 0xff);
149 1.33.2.5 he }
150 1.14 bouyer
151 1.14 bouyer static __inline void
152 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
153 1.14 bouyer pci_chipset_tag_t pc;
154 1.14 bouyer pcitag_t pa;
155 1.14 bouyer int reg;
156 1.14 bouyer u_int8_t val;
157 1.14 bouyer {
158 1.14 bouyer pcireg_t pcival;
159 1.14 bouyer
160 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
161 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
162 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
163 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
164 1.14 bouyer }
165 1.14 bouyer
166 1.33.2.5 he void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
167 1.9 bouyer
168 1.33.2.5 he void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
169 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
170 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
171 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
172 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
173 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
174 1.9 bouyer
175 1.33.2.5 he void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
176 1.33.2.5 he void amd756_setup_channel __P((struct channel_softc*));
177 1.33.2.5 he
178 1.33.2.5 he void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
179 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
180 1.9 bouyer
181 1.33.2.5 he void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
182 1.33.2.5 he void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
183 1.33.2.5 he void cmd0643_9_setup_channel __P((struct channel_softc*));
184 1.33.2.5 he void cmd_channel_map __P((struct pci_attach_args *,
185 1.33.2.5 he struct pciide_softc *, int));
186 1.33.2.5 he int cmd_pci_intr __P((void *));
187 1.33.2.5 he void cmd648_9_irqack __P((struct channel_softc *));
188 1.18 drochner
189 1.33.2.5 he void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
190 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
191 1.18 drochner
192 1.33.2.5 he void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
193 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
194 1.9 bouyer
195 1.33.2.5 he void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
196 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
197 1.33.2.5 he int acer_pci_intr __P((void *));
198 1.33.2.5 he
199 1.33.2.5 he void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
200 1.33.2.5 he void pdc202xx_setup_channel __P((struct channel_softc*));
201 1.33.2.5 he int pdc202xx_pci_intr __P((void *));
202 1.33.2.5 he
203 1.33.2.5 he void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
204 1.33.2.5 he void opti_setup_channel __P((struct channel_softc*));
205 1.33.2.5 he
206 1.33.2.5 he void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
207 1.33.2.5 he void hpt_setup_channel __P((struct channel_softc*));
208 1.33.2.5 he int hpt_pci_intr __P((void *));
209 1.30 bouyer
210 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
211 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
212 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
213 1.33.2.5 he void pciide_dma_start __P((void*, int, int));
214 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
215 1.33.2.5 he void pciide_irqack __P((struct channel_softc *));
216 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
217 1.9 bouyer
218 1.9 bouyer struct pciide_product_desc {
219 1.33.2.5 he u_int32_t ide_product;
220 1.33.2.5 he int ide_flags;
221 1.33.2.5 he const char *ide_name;
222 1.33.2.5 he /* map and setup chip, probe drives */
223 1.33.2.5 he void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
224 1.9 bouyer };
225 1.9 bouyer
226 1.9 bouyer /* Flags for ide_flags */
227 1.33.2.5 he #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
228 1.9 bouyer
229 1.9 bouyer /* Default product description for devices not known from this controller */
230 1.9 bouyer const struct pciide_product_desc default_product_desc = {
231 1.33.2.5 he 0,
232 1.33.2.5 he 0,
233 1.33.2.5 he "Generic PCI IDE controller",
234 1.33.2.5 he default_chip_map,
235 1.9 bouyer };
236 1.1 cgd
237 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
238 1.33.2.5 he { PCI_PRODUCT_INTEL_82092AA,
239 1.33.2.5 he 0,
240 1.33.2.5 he "Intel 82092AA IDE controller",
241 1.33.2.5 he default_chip_map,
242 1.33.2.5 he },
243 1.33.2.5 he { PCI_PRODUCT_INTEL_82371FB_IDE,
244 1.33.2.5 he 0,
245 1.33.2.5 he "Intel 82371FB IDE controller (PIIX)",
246 1.33.2.5 he piix_chip_map,
247 1.33.2.5 he },
248 1.33.2.5 he { PCI_PRODUCT_INTEL_82371SB_IDE,
249 1.33.2.5 he 0,
250 1.33.2.5 he "Intel 82371SB IDE Interface (PIIX3)",
251 1.33.2.5 he piix_chip_map,
252 1.33.2.5 he },
253 1.33.2.5 he { PCI_PRODUCT_INTEL_82371AB_IDE,
254 1.33.2.5 he 0,
255 1.33.2.5 he "Intel 82371AB IDE controller (PIIX4)",
256 1.33.2.5 he piix_chip_map,
257 1.33.2.5 he },
258 1.33.2.5 he { PCI_PRODUCT_INTEL_82801AA_IDE,
259 1.33.2.5 he 0,
260 1.33.2.5 he "Intel 82801AA IDE Controller (ICH)",
261 1.33.2.5 he piix_chip_map,
262 1.33.2.5 he },
263 1.33.2.5 he { PCI_PRODUCT_INTEL_82801AB_IDE,
264 1.33.2.5 he 0,
265 1.33.2.5 he "Intel 82801AB IDE Controller (ICH0)",
266 1.33.2.5 he piix_chip_map,
267 1.33.2.5 he },
268 1.33.2.5 he { 0,
269 1.33.2.5 he 0,
270 1.33.2.5 he NULL,
271 1.33.2.5 he }
272 1.9 bouyer };
273 1.33.2.5 he
274 1.33.2.5 he const struct pciide_product_desc pciide_amd_products[] = {
275 1.33.2.5 he { PCI_PRODUCT_AMD_PBC756_IDE,
276 1.33.2.5 he 0,
277 1.33.2.5 he "Advanced Micro Devices AMD756 IDE Controller",
278 1.33.2.5 he amd756_chip_map
279 1.33.2.5 he },
280 1.33.2.5 he { 0,
281 1.33.2.5 he 0,
282 1.33.2.5 he NULL,
283 1.33.2.5 he }
284 1.33.2.5 he };
285 1.33.2.5 he
286 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
287 1.33.2.5 he { PCI_PRODUCT_CMDTECH_640,
288 1.33.2.5 he 0,
289 1.33.2.5 he "CMD Technology PCI0640",
290 1.33.2.5 he cmd_chip_map
291 1.33.2.5 he },
292 1.33.2.5 he { PCI_PRODUCT_CMDTECH_643,
293 1.33.2.5 he 0,
294 1.33.2.5 he "CMD Technology PCI0643",
295 1.33.2.5 he cmd0643_9_chip_map,
296 1.33.2.5 he },
297 1.33.2.5 he { PCI_PRODUCT_CMDTECH_646,
298 1.33.2.5 he 0,
299 1.33.2.5 he "CMD Technology PCI0646",
300 1.33.2.5 he cmd0643_9_chip_map,
301 1.33.2.5 he },
302 1.33.2.5 he { PCI_PRODUCT_CMDTECH_648,
303 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
304 1.33.2.5 he "CMD Technology PCI0648",
305 1.33.2.5 he cmd0643_9_chip_map,
306 1.33.2.5 he },
307 1.33.2.5 he { PCI_PRODUCT_CMDTECH_649,
308 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
309 1.33.2.5 he "CMD Technology PCI0649",
310 1.33.2.5 he cmd0643_9_chip_map,
311 1.33.2.5 he },
312 1.33.2.5 he { 0,
313 1.33.2.5 he 0,
314 1.33.2.5 he NULL,
315 1.33.2.5 he }
316 1.9 bouyer };
317 1.9 bouyer
318 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
319 1.33.2.5 he { PCI_PRODUCT_VIATECH_VT82C586_IDE,
320 1.33.2.5 he 0,
321 1.33.2.5 he "VIA Tech VT82C586 IDE Controller",
322 1.33.2.5 he apollo_chip_map,
323 1.33.2.5 he },
324 1.33.2.5 he { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
325 1.33.2.5 he 0,
326 1.33.2.5 he "VIA Tech VT82C586A IDE Controller",
327 1.33.2.5 he apollo_chip_map,
328 1.33.2.5 he },
329 1.33.2.5 he { 0,
330 1.33.2.5 he 0,
331 1.33.2.5 he NULL,
332 1.33.2.5 he }
333 1.18 drochner };
334 1.18 drochner
335 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
336 1.33.2.5 he { PCI_PRODUCT_CONTAQ_82C693,
337 1.33.2.5 he 0,
338 1.33.2.5 he "Cypress 82C693 IDE Controller",
339 1.33.2.5 he cy693_chip_map,
340 1.33.2.5 he },
341 1.33.2.5 he { 0,
342 1.33.2.5 he 0,
343 1.33.2.5 he NULL,
344 1.33.2.5 he }
345 1.18 drochner };
346 1.18 drochner
347 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
348 1.33.2.5 he { PCI_PRODUCT_SIS_5597_IDE,
349 1.33.2.5 he 0,
350 1.33.2.5 he "Silicon Integrated System 5597/5598 IDE controller",
351 1.33.2.5 he sis_chip_map,
352 1.33.2.5 he },
353 1.33.2.5 he { 0,
354 1.33.2.5 he 0,
355 1.33.2.5 he NULL,
356 1.33.2.5 he }
357 1.9 bouyer };
358 1.9 bouyer
359 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
360 1.33.2.5 he { PCI_PRODUCT_ALI_M5229,
361 1.33.2.5 he 0,
362 1.33.2.5 he "Acer Labs M5229 UDMA IDE Controller",
363 1.33.2.5 he acer_chip_map,
364 1.33.2.5 he },
365 1.33.2.5 he { 0,
366 1.33.2.5 he 0,
367 1.33.2.5 he NULL,
368 1.33.2.5 he }
369 1.30 bouyer };
370 1.30 bouyer
371 1.33.2.5 he const struct pciide_product_desc pciide_promise_products[] = {
372 1.33.2.5 he { PCI_PRODUCT_PROMISE_ULTRA33,
373 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
374 1.33.2.5 he "Promise Ultra33/ATA Bus Master IDE Accelerator",
375 1.33.2.5 he pdc202xx_chip_map,
376 1.33.2.5 he },
377 1.33.2.5 he { PCI_PRODUCT_PROMISE_ULTRA66,
378 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
379 1.33.2.5 he "Promise Ultra66/ATA Bus Master IDE Accelerator",
380 1.33.2.5 he pdc202xx_chip_map,
381 1.33.2.5 he },
382 1.33.2.5 he { 0,
383 1.33.2.5 he 0,
384 1.33.2.5 he NULL,
385 1.33.2.5 he }
386 1.9 bouyer };
387 1.9 bouyer
388 1.33.2.5 he const struct pciide_product_desc pciide_opti_products[] = {
389 1.33.2.5 he { PCI_PRODUCT_OPTI_82C621,
390 1.33.2.5 he 0,
391 1.33.2.5 he "OPTi 82c621 PCI IDE controller",
392 1.33.2.5 he opti_chip_map,
393 1.33.2.5 he },
394 1.33.2.5 he { PCI_PRODUCT_OPTI_82C568,
395 1.33.2.5 he 0,
396 1.33.2.5 he "OPTi 82c568 (82c621 compatible) PCI IDE controller",
397 1.33.2.5 he opti_chip_map,
398 1.33.2.5 he },
399 1.33.2.5 he { PCI_PRODUCT_OPTI_82D568,
400 1.33.2.5 he 0,
401 1.33.2.5 he "OPTi 82d568 (82c621 compatible) PCI IDE controller",
402 1.33.2.5 he opti_chip_map,
403 1.33.2.5 he },
404 1.33.2.5 he { 0,
405 1.33.2.5 he 0,
406 1.33.2.5 he NULL,
407 1.33.2.5 he }
408 1.33.2.5 he };
409 1.33.2.5 he
410 1.33.2.5 he const struct pciide_product_desc pciide_triones_products[] = {
411 1.33.2.5 he { PCI_PRODUCT_TRIONES_HPT366,
412 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
413 1.33.2.5 he "Triones/Highpoint HPT366/370 IDE Controller",
414 1.33.2.5 he hpt_chip_map,
415 1.33.2.5 he },
416 1.33.2.5 he { 0,
417 1.33.2.5 he 0,
418 1.33.2.5 he NULL,
419 1.33.2.5 he }
420 1.1 cgd };
421 1.1 cgd
422 1.33.2.5 he struct pciide_vendor_desc {
423 1.33.2.5 he u_int32_t ide_vendor;
424 1.33.2.5 he const struct pciide_product_desc *ide_products;
425 1.33.2.5 he };
426 1.9 bouyer
427 1.33.2.5 he const struct pciide_vendor_desc pciide_vendors[] = {
428 1.33.2.5 he { PCI_VENDOR_INTEL, pciide_intel_products },
429 1.33.2.5 he { PCI_VENDOR_CMDTECH, pciide_cmd_products },
430 1.33.2.5 he { PCI_VENDOR_VIATECH, pciide_via_products },
431 1.33.2.5 he { PCI_VENDOR_CONTAQ, pciide_cypress_products },
432 1.33.2.5 he { PCI_VENDOR_SIS, pciide_sis_products },
433 1.33.2.5 he { PCI_VENDOR_ALI, pciide_acer_products },
434 1.33.2.5 he { PCI_VENDOR_PROMISE, pciide_promise_products },
435 1.33.2.5 he { PCI_VENDOR_AMD, pciide_amd_products },
436 1.33.2.5 he { PCI_VENDOR_OPTI, pciide_opti_products },
437 1.33.2.5 he { PCI_VENDOR_TRIONES, pciide_triones_products },
438 1.33.2.5 he { 0, NULL }
439 1.33.2.5 he };
440 1.1 cgd
441 1.13 bouyer /* options passed via the 'flags' config keyword */
442 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
443 1.13 bouyer
444 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
445 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
446 1.1 cgd
447 1.1 cgd struct cfattach pciide_ca = {
448 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
449 1.1 cgd };
450 1.33.2.5 he int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
451 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
452 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
453 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
454 1.33.2.5 he struct pciide_channel *, bus_size_t *, bus_size_t *,
455 1.33.2.5 he int (*pci_intr) __P((void *))));
456 1.33.2.5 he void pciide_mapreg_dma __P((struct pciide_softc *,
457 1.33.2.5 he struct pci_attach_args *));
458 1.33.2.5 he int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
459 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
460 1.33.2.5 he struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
461 1.33.2.5 he int (*pci_intr) __P((void *))));
462 1.33.2.5 he int pciide_chan_candisable __P((struct pciide_channel *));
463 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
464 1.28 bouyer struct pciide_channel *, int, int));
465 1.5 cgd int pciide_print __P((void *, const char *pnp));
466 1.1 cgd int pciide_compat_intr __P((void *));
467 1.1 cgd int pciide_pci_intr __P((void *));
468 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
469 1.1 cgd
470 1.33.2.5 he const struct pciide_product_desc *
471 1.9 bouyer pciide_lookup_product(id)
472 1.33.2.5 he u_int32_t id;
473 1.9 bouyer {
474 1.33.2.5 he const struct pciide_product_desc *pp;
475 1.33.2.5 he const struct pciide_vendor_desc *vp;
476 1.9 bouyer
477 1.33.2.5 he for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
478 1.33.2.5 he if (PCI_VENDOR(id) == vp->ide_vendor)
479 1.33.2.5 he break;
480 1.9 bouyer
481 1.33.2.5 he if ((pp = vp->ide_products) == NULL)
482 1.33.2.5 he return NULL;
483 1.9 bouyer
484 1.33.2.5 he for (; pp->ide_name != NULL; pp++)
485 1.33.2.5 he if (PCI_PRODUCT(id) == pp->ide_product)
486 1.33.2.5 he break;
487 1.9 bouyer
488 1.33.2.5 he if (pp->ide_name == NULL)
489 1.33.2.5 he return NULL;
490 1.33.2.5 he return pp;
491 1.9 bouyer }
492 1.6 cgd
493 1.1 cgd int
494 1.1 cgd pciide_match(parent, match, aux)
495 1.1 cgd struct device *parent;
496 1.1 cgd struct cfdata *match;
497 1.1 cgd void *aux;
498 1.1 cgd {
499 1.1 cgd struct pci_attach_args *pa = aux;
500 1.33.2.5 he const struct pciide_product_desc *pp;
501 1.1 cgd
502 1.1 cgd /*
503 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
504 1.1 cgd * If it is, we assume that we can deal with it; it _should_
505 1.1 cgd * work in a standardized way...
506 1.1 cgd */
507 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
508 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
509 1.1 cgd return (1);
510 1.1 cgd }
511 1.1 cgd
512 1.33.2.5 he /*
513 1.33.2.5 he * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
514 1.33.2.5 he * controllers. Let see if we can deal with it anyway.
515 1.33.2.5 he */
516 1.33.2.5 he pp = pciide_lookup_product(pa->pa_id);
517 1.33.2.5 he if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
518 1.33.2.5 he return (1);
519 1.33.2.5 he }
520 1.33.2.5 he
521 1.1 cgd return (0);
522 1.1 cgd }
523 1.1 cgd
524 1.1 cgd void
525 1.1 cgd pciide_attach(parent, self, aux)
526 1.1 cgd struct device *parent, *self;
527 1.1 cgd void *aux;
528 1.1 cgd {
529 1.1 cgd struct pci_attach_args *pa = aux;
530 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
531 1.9 bouyer pcitag_t tag = pa->pa_tag;
532 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
533 1.33.2.5 he pcireg_t csr;
534 1.1 cgd char devinfo[256];
535 1.33.2.5 he const char *displaydev;
536 1.1 cgd
537 1.33.2.5 he sc->sc_pp = pciide_lookup_product(pa->pa_id);
538 1.9 bouyer if (sc->sc_pp == NULL) {
539 1.9 bouyer sc->sc_pp = &default_product_desc;
540 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
541 1.33.2.5 he displaydev = devinfo;
542 1.33.2.5 he } else
543 1.33.2.5 he displaydev = sc->sc_pp->ide_name;
544 1.1 cgd
545 1.33.2.5 he printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
546 1.1 cgd
547 1.28 bouyer sc->sc_pc = pa->pa_pc;
548 1.28 bouyer sc->sc_tag = pa->pa_tag;
549 1.33.2.5 he #ifdef WDCDEBUG
550 1.33.2.5 he if (wdcdebug_pciide_mask & DEBUG_PROBE)
551 1.33.2.5 he pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
552 1.33.2.5 he #endif
553 1.33.2.5 he sc->sc_pp->chip_map(sc, pa);
554 1.28 bouyer
555 1.16 bouyer if (sc->sc_dma_ok) {
556 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
557 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
558 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
559 1.16 bouyer }
560 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
561 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
562 1.5 cgd }
563 1.5 cgd
564 1.33.2.5 he /* tell wether the chip is enabled or not */
565 1.33.2.5 he int
566 1.33.2.5 he pciide_chipen(sc, pa)
567 1.33.2.5 he struct pciide_softc *sc;
568 1.33.2.5 he struct pci_attach_args *pa;
569 1.33.2.5 he {
570 1.33.2.5 he pcireg_t csr;
571 1.33.2.5 he if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
572 1.33.2.5 he csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
573 1.33.2.5 he PCI_COMMAND_STATUS_REG);
574 1.33.2.5 he printf("%s: device disabled (at %s)\n",
575 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
576 1.33.2.5 he (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
577 1.33.2.5 he "device" : "bridge");
578 1.33.2.5 he return 0;
579 1.33.2.5 he }
580 1.33.2.5 he return 1;
581 1.33.2.5 he }
582 1.33.2.5 he
583 1.5 cgd int
584 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
585 1.5 cgd struct pci_attach_args *pa;
586 1.18 drochner struct pciide_channel *cp;
587 1.18 drochner int compatchan;
588 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
589 1.5 cgd {
590 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
591 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
592 1.5 cgd
593 1.5 cgd cp->compat = 1;
594 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
595 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
596 1.5 cgd
597 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
598 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
599 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
600 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
601 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
602 1.33.2.5 he return (0);
603 1.5 cgd }
604 1.5 cgd
605 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
606 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
607 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
608 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
609 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
610 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
611 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
612 1.33.2.5 he return (0);
613 1.5 cgd }
614 1.5 cgd
615 1.33.2.5 he return (1);
616 1.5 cgd }
617 1.5 cgd
618 1.9 bouyer int
619 1.33.2.5 he pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
620 1.28 bouyer struct pci_attach_args * pa;
621 1.18 drochner struct pciide_channel *cp;
622 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
623 1.33.2.5 he int (*pci_intr) __P((void *));
624 1.9 bouyer {
625 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
626 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
627 1.29 bouyer const char *intrstr;
628 1.29 bouyer pci_intr_handle_t intrhandle;
629 1.9 bouyer
630 1.9 bouyer cp->compat = 0;
631 1.9 bouyer
632 1.29 bouyer if (sc->sc_pci_ih == NULL) {
633 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
634 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
635 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
636 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
637 1.29 bouyer return 0;
638 1.29 bouyer }
639 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
640 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
641 1.33.2.5 he intrhandle, IPL_BIO, pci_intr, sc);
642 1.29 bouyer if (sc->sc_pci_ih != NULL) {
643 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
644 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
645 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
646 1.29 bouyer } else {
647 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
648 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
649 1.29 bouyer if (intrstr != NULL)
650 1.29 bouyer printf(" at %s", intrstr);
651 1.29 bouyer printf("\n");
652 1.29 bouyer return 0;
653 1.29 bouyer }
654 1.18 drochner }
655 1.29 bouyer cp->ih = sc->sc_pci_ih;
656 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
657 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
658 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
659 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
660 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
661 1.18 drochner return 0;
662 1.9 bouyer }
663 1.9 bouyer
664 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
665 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
666 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
667 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
668 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
669 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
670 1.18 drochner return 0;
671 1.9 bouyer }
672 1.18 drochner return (1);
673 1.9 bouyer }
674 1.9 bouyer
675 1.33.2.5 he void
676 1.33.2.5 he pciide_mapreg_dma(sc, pa)
677 1.33.2.5 he struct pciide_softc *sc;
678 1.33.2.5 he struct pci_attach_args *pa;
679 1.33.2.5 he {
680 1.33.2.5 he /*
681 1.33.2.5 he * Map DMA registers
682 1.33.2.5 he *
683 1.33.2.5 he * Note that sc_dma_ok is the right variable to test to see if
684 1.33.2.5 he * DMA can be done. If the interface doesn't support DMA,
685 1.33.2.5 he * sc_dma_ok will never be non-zero. If the DMA regs couldn't
686 1.33.2.5 he * be mapped, it'll be zero. I.e., sc_dma_ok will only be
687 1.33.2.5 he * non-zero if the interface supports DMA and the registers
688 1.33.2.5 he * could be mapped.
689 1.33.2.5 he *
690 1.33.2.5 he * XXX Note that despite the fact that the Bus Master IDE specs
691 1.33.2.5 he * XXX say that "The bus master IDE function uses 16 bytes of IO
692 1.33.2.5 he * XXX space," some controllers (at least the United
693 1.33.2.5 he * XXX Microelectronics UM8886BF) place it in memory space.
694 1.33.2.5 he */
695 1.33.2.5 he sc->sc_dma_ok = (pci_mapreg_map(pa,
696 1.33.2.5 he PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
697 1.33.2.5 he &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
698 1.33.2.5 he sc->sc_dmat = pa->pa_dmat;
699 1.33.2.5 he if (sc->sc_dma_ok == 0) {
700 1.33.2.5 he printf(", but unused (couldn't map registers)");
701 1.33.2.5 he } else {
702 1.33.2.5 he sc->sc_wdcdev.dma_arg = sc;
703 1.33.2.5 he sc->sc_wdcdev.dma_init = pciide_dma_init;
704 1.33.2.5 he sc->sc_wdcdev.dma_start = pciide_dma_start;
705 1.33.2.5 he sc->sc_wdcdev.dma_finish = pciide_dma_finish;
706 1.33.2.5 he }
707 1.33.2.5 he }
708 1.33.2.5 he
709 1.9 bouyer int
710 1.9 bouyer pciide_compat_intr(arg)
711 1.9 bouyer void *arg;
712 1.9 bouyer {
713 1.19 drochner struct pciide_channel *cp = arg;
714 1.9 bouyer
715 1.9 bouyer #ifdef DIAGNOSTIC
716 1.9 bouyer /* should only be called for a compat channel */
717 1.9 bouyer if (cp->compat == 0)
718 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
719 1.9 bouyer #endif
720 1.19 drochner return (wdcintr(&cp->wdc_channel));
721 1.9 bouyer }
722 1.9 bouyer
723 1.9 bouyer int
724 1.9 bouyer pciide_pci_intr(arg)
725 1.9 bouyer void *arg;
726 1.9 bouyer {
727 1.9 bouyer struct pciide_softc *sc = arg;
728 1.9 bouyer struct pciide_channel *cp;
729 1.9 bouyer struct channel_softc *wdc_cp;
730 1.9 bouyer int i, rv, crv;
731 1.9 bouyer
732 1.9 bouyer rv = 0;
733 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
734 1.9 bouyer cp = &sc->pciide_channels[i];
735 1.18 drochner wdc_cp = &cp->wdc_channel;
736 1.9 bouyer
737 1.9 bouyer /* If a compat channel skip. */
738 1.9 bouyer if (cp->compat)
739 1.9 bouyer continue;
740 1.9 bouyer /* if this channel not waiting for intr, skip */
741 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
742 1.9 bouyer continue;
743 1.9 bouyer
744 1.9 bouyer crv = wdcintr(wdc_cp);
745 1.9 bouyer if (crv == 0)
746 1.9 bouyer ; /* leave rv alone */
747 1.9 bouyer else if (crv == 1)
748 1.9 bouyer rv = 1; /* claim the intr */
749 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
750 1.9 bouyer rv = crv; /* if we've done no better, take it */
751 1.9 bouyer }
752 1.9 bouyer return (rv);
753 1.9 bouyer }
754 1.9 bouyer
755 1.28 bouyer void
756 1.28 bouyer pciide_channel_dma_setup(cp)
757 1.28 bouyer struct pciide_channel *cp;
758 1.28 bouyer {
759 1.28 bouyer int drive;
760 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
761 1.28 bouyer struct ata_drive_datas *drvp;
762 1.28 bouyer
763 1.28 bouyer for (drive = 0; drive < 2; drive++) {
764 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
765 1.28 bouyer /* If no drive, skip */
766 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
767 1.28 bouyer continue;
768 1.28 bouyer /* setup DMA if needed */
769 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
770 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
771 1.28 bouyer sc->sc_dma_ok == 0) {
772 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
773 1.28 bouyer continue;
774 1.28 bouyer }
775 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
776 1.28 bouyer != 0) {
777 1.28 bouyer /* Abort DMA setup */
778 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
779 1.28 bouyer continue;
780 1.28 bouyer }
781 1.28 bouyer }
782 1.28 bouyer }
783 1.28 bouyer
784 1.18 drochner int
785 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
786 1.9 bouyer struct pciide_softc *sc;
787 1.18 drochner int channel, drive;
788 1.9 bouyer {
789 1.18 drochner bus_dma_segment_t seg;
790 1.18 drochner int error, rseg;
791 1.18 drochner const bus_size_t dma_table_size =
792 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
793 1.18 drochner struct pciide_dma_maps *dma_maps =
794 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
795 1.18 drochner
796 1.28 bouyer /* If table was already allocated, just return */
797 1.28 bouyer if (dma_maps->dma_table)
798 1.28 bouyer return 0;
799 1.28 bouyer
800 1.18 drochner /* Allocate memory for the DMA tables and map it */
801 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
802 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
803 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
804 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
805 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
806 1.18 drochner channel, drive, error);
807 1.18 drochner return error;
808 1.18 drochner }
809 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
810 1.18 drochner dma_table_size,
811 1.18 drochner (caddr_t *)&dma_maps->dma_table,
812 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
813 1.18 drochner printf("%s:%d: unable to map table DMA for"
814 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
815 1.18 drochner channel, drive, error);
816 1.18 drochner return error;
817 1.18 drochner }
818 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
819 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
820 1.18 drochner seg.ds_addr), DEBUG_PROBE);
821 1.18 drochner
822 1.18 drochner /* Create and load table DMA map for this disk */
823 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
824 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
825 1.18 drochner &dma_maps->dmamap_table)) != 0) {
826 1.18 drochner printf("%s:%d: unable to create table DMA map for "
827 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
828 1.18 drochner channel, drive, error);
829 1.18 drochner return error;
830 1.18 drochner }
831 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
832 1.18 drochner dma_maps->dmamap_table,
833 1.18 drochner dma_maps->dma_table,
834 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
835 1.18 drochner printf("%s:%d: unable to load table DMA map for "
836 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
837 1.18 drochner channel, drive, error);
838 1.18 drochner return error;
839 1.18 drochner }
840 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
841 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
842 1.18 drochner /* Create a xfer DMA map for this drive */
843 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
844 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
845 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
846 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
847 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
848 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
849 1.18 drochner channel, drive, error);
850 1.18 drochner return error;
851 1.18 drochner }
852 1.18 drochner return 0;
853 1.9 bouyer }
854 1.9 bouyer
855 1.18 drochner int
856 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
857 1.18 drochner void *v;
858 1.18 drochner int channel, drive;
859 1.18 drochner void *databuf;
860 1.18 drochner size_t datalen;
861 1.18 drochner int flags;
862 1.9 bouyer {
863 1.18 drochner struct pciide_softc *sc = v;
864 1.18 drochner int error, seg;
865 1.18 drochner struct pciide_dma_maps *dma_maps =
866 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
867 1.18 drochner
868 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
869 1.18 drochner dma_maps->dmamap_xfer,
870 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
871 1.18 drochner if (error) {
872 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
873 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
874 1.18 drochner channel, drive, error);
875 1.18 drochner return error;
876 1.18 drochner }
877 1.9 bouyer
878 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
879 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
880 1.18 drochner (flags & WDC_DMA_READ) ?
881 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
882 1.9 bouyer
883 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
884 1.18 drochner #ifdef DIAGNOSTIC
885 1.18 drochner /* A segment must not cross a 64k boundary */
886 1.18 drochner {
887 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
888 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
889 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
890 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
891 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
892 1.18 drochner " len 0x%lx not properly aligned\n",
893 1.18 drochner seg, phys, len);
894 1.18 drochner panic("pciide_dma: buf align");
895 1.9 bouyer }
896 1.9 bouyer }
897 1.18 drochner #endif
898 1.18 drochner dma_maps->dma_table[seg].base_addr =
899 1.33.2.5 he htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
900 1.18 drochner dma_maps->dma_table[seg].byte_count =
901 1.33.2.5 he htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
902 1.33.2.2 perry IDEDMA_BYTE_COUNT_MASK);
903 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
904 1.33.2.5 he seg, le32toh(dma_maps->dma_table[seg].byte_count),
905 1.33.2.5 he le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
906 1.18 drochner
907 1.9 bouyer }
908 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
909 1.33.2.5 he htole32(IDEDMA_BYTE_COUNT_EOT);
910 1.9 bouyer
911 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
912 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
913 1.18 drochner BUS_DMASYNC_PREWRITE);
914 1.9 bouyer
915 1.18 drochner /* Maps are ready. Start DMA function */
916 1.18 drochner #ifdef DIAGNOSTIC
917 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
918 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
919 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
920 1.18 drochner panic("pciide_dma_init: table align");
921 1.18 drochner }
922 1.18 drochner #endif
923 1.18 drochner
924 1.18 drochner /* Clear status bits */
925 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
926 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
927 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
928 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
929 1.18 drochner /* Write table addr */
930 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
931 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
932 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
933 1.18 drochner /* set read/write */
934 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
935 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
936 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
937 1.33.2.5 he /* remember flags */
938 1.33.2.5 he dma_maps->dma_flags = flags;
939 1.18 drochner return 0;
940 1.18 drochner }
941 1.18 drochner
942 1.18 drochner void
943 1.33.2.5 he pciide_dma_start(v, channel, drive)
944 1.18 drochner void *v;
945 1.33.2.5 he int channel, drive;
946 1.18 drochner {
947 1.18 drochner struct pciide_softc *sc = v;
948 1.18 drochner
949 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
950 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
951 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
952 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
953 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
954 1.18 drochner }
955 1.18 drochner
956 1.18 drochner int
957 1.33.2.5 he pciide_dma_finish(v, channel, drive, force)
958 1.18 drochner void *v;
959 1.18 drochner int channel, drive;
960 1.33.2.5 he int force;
961 1.18 drochner {
962 1.18 drochner struct pciide_softc *sc = v;
963 1.18 drochner u_int8_t status;
964 1.33.2.5 he int error = 0;
965 1.18 drochner struct pciide_dma_maps *dma_maps =
966 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
967 1.18 drochner
968 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
969 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
970 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
971 1.18 drochner DEBUG_XFERS);
972 1.18 drochner
973 1.33.2.5 he if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
974 1.33.2.5 he return WDC_DMAST_NOIRQ;
975 1.33.2.5 he
976 1.18 drochner /* stop DMA channel */
977 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
978 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
979 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
980 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
981 1.18 drochner
982 1.33.2.5 he /* Unload the map of the data buffer */
983 1.33.2.5 he bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
984 1.33.2.5 he dma_maps->dmamap_xfer->dm_mapsize,
985 1.33.2.5 he (dma_maps->dma_flags & WDC_DMA_READ) ?
986 1.33.2.5 he BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
987 1.33.2.5 he bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
988 1.18 drochner
989 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
990 1.33.2.5 he printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
991 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
992 1.33.2.5 he error |= WDC_DMAST_ERR;
993 1.18 drochner }
994 1.18 drochner
995 1.33.2.5 he if ((status & IDEDMA_CTL_INTR) == 0) {
996 1.33.2.5 he printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
997 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
998 1.18 drochner drive, status);
999 1.33.2.5 he error |= WDC_DMAST_NOIRQ;
1000 1.18 drochner }
1001 1.18 drochner
1002 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1003 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1004 1.33.2.5 he error |= WDC_DMAST_UNDER;
1005 1.18 drochner }
1006 1.33.2.5 he return error;
1007 1.33.2.5 he }
1008 1.33.2.5 he
1009 1.33.2.5 he void
1010 1.33.2.5 he pciide_irqack(chp)
1011 1.33.2.5 he struct channel_softc *chp;
1012 1.33.2.5 he {
1013 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
1014 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1015 1.33.2.5 he
1016 1.33.2.5 he /* clear status bits in IDE DMA registers */
1017 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1018 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1019 1.33.2.5 he bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1020 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1021 1.33.2.5 he }
1022 1.33.2.5 he
1023 1.33.2.5 he /* some common code used by several chip_map */
1024 1.33.2.5 he int
1025 1.33.2.5 he pciide_chansetup(sc, channel, interface)
1026 1.33.2.5 he struct pciide_softc *sc;
1027 1.33.2.5 he int channel;
1028 1.33.2.5 he pcireg_t interface;
1029 1.33.2.5 he {
1030 1.33.2.5 he struct pciide_channel *cp = &sc->pciide_channels[channel];
1031 1.33.2.5 he sc->wdc_chanarray[channel] = &cp->wdc_channel;
1032 1.33.2.5 he cp->name = PCIIDE_CHANNEL_NAME(channel);
1033 1.33.2.5 he cp->wdc_channel.channel = channel;
1034 1.33.2.5 he cp->wdc_channel.wdc = &sc->sc_wdcdev;
1035 1.33.2.5 he cp->wdc_channel.ch_queue =
1036 1.33.2.5 he malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1037 1.33.2.5 he if (cp->wdc_channel.ch_queue == NULL) {
1038 1.33.2.5 he printf("%s %s channel: "
1039 1.33.2.5 he "can't allocate memory for command queue",
1040 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1041 1.33.2.5 he return 0;
1042 1.33.2.5 he }
1043 1.33.2.5 he printf("%s: %s channel %s to %s mode\n",
1044 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1045 1.33.2.5 he (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1046 1.33.2.5 he "configured" : "wired",
1047 1.33.2.5 he (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1048 1.33.2.5 he "native-PCI" : "compatibility");
1049 1.33.2.5 he return 1;
1050 1.18 drochner }
1051 1.18 drochner
1052 1.18 drochner /* some common code used by several chip channel_map */
1053 1.18 drochner void
1054 1.33.2.5 he pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1055 1.18 drochner struct pci_attach_args *pa;
1056 1.18 drochner struct pciide_channel *cp;
1057 1.33.2.5 he pcireg_t interface;
1058 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1059 1.33.2.5 he int (*pci_intr) __P((void *));
1060 1.18 drochner {
1061 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1062 1.18 drochner
1063 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1064 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1065 1.33.2.5 he pci_intr);
1066 1.33.2.5 he else
1067 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1068 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1069 1.33.2.5 he
1070 1.18 drochner if (cp->hw_ok == 0)
1071 1.18 drochner return;
1072 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1073 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1074 1.18 drochner wdcattach(wdc_cp);
1075 1.18 drochner }
1076 1.18 drochner
1077 1.18 drochner /*
1078 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1079 1.18 drochner * if channel can be disabled, 0 if not
1080 1.18 drochner */
1081 1.18 drochner int
1082 1.33.2.5 he pciide_chan_candisable(cp)
1083 1.18 drochner struct pciide_channel *cp;
1084 1.18 drochner {
1085 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1086 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1087 1.18 drochner
1088 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1089 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1090 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1091 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1092 1.18 drochner cp->hw_ok = 0;
1093 1.18 drochner return 1;
1094 1.18 drochner }
1095 1.18 drochner return 0;
1096 1.18 drochner }
1097 1.18 drochner
1098 1.18 drochner /*
1099 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1100 1.18 drochner * Set hw_ok=0 on failure
1101 1.18 drochner */
1102 1.18 drochner void
1103 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1104 1.5 cgd struct pci_attach_args *pa;
1105 1.18 drochner struct pciide_channel *cp;
1106 1.18 drochner int compatchan, interface;
1107 1.18 drochner {
1108 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1109 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1110 1.18 drochner
1111 1.18 drochner if (cp->hw_ok == 0)
1112 1.18 drochner return;
1113 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1114 1.18 drochner return;
1115 1.18 drochner
1116 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1117 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1118 1.18 drochner if (cp->ih == NULL) {
1119 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1120 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1121 1.18 drochner cp->hw_ok = 0;
1122 1.18 drochner }
1123 1.18 drochner }
1124 1.18 drochner
1125 1.18 drochner void
1126 1.28 bouyer pciide_print_modes(cp)
1127 1.28 bouyer struct pciide_channel *cp;
1128 1.18 drochner {
1129 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1130 1.28 bouyer int drive;
1131 1.18 drochner struct channel_softc *chp;
1132 1.18 drochner struct ata_drive_datas *drvp;
1133 1.18 drochner
1134 1.28 bouyer chp = &cp->wdc_channel;
1135 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1136 1.28 bouyer drvp = &chp->ch_drive[drive];
1137 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1138 1.28 bouyer continue;
1139 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1140 1.28 bouyer drvp->drv_softc->dv_xname,
1141 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1142 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1143 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1144 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1145 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1146 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1147 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1148 1.28 bouyer printf(" (using DMA data transfers)");
1149 1.28 bouyer printf("\n");
1150 1.18 drochner }
1151 1.18 drochner }
1152 1.18 drochner
1153 1.18 drochner void
1154 1.33.2.5 he default_chip_map(sc, pa)
1155 1.18 drochner struct pciide_softc *sc;
1156 1.33.2.5 he struct pci_attach_args *pa;
1157 1.18 drochner {
1158 1.33.2.5 he struct pciide_channel *cp;
1159 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1160 1.33.2.5 he pcireg_t csr;
1161 1.33.2.5 he int channel, drive;
1162 1.33.2.5 he struct ata_drive_datas *drvp;
1163 1.33.2.5 he u_int8_t idedma_ctl;
1164 1.33.2.5 he bus_size_t cmdsize, ctlsize;
1165 1.33.2.5 he char *failreason;
1166 1.33.2.5 he
1167 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1168 1.33.2.5 he return;
1169 1.33.2.5 he
1170 1.33.2.5 he if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1171 1.33.2.5 he printf("%s: bus-master DMA support present",
1172 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1173 1.33.2.5 he if (sc->sc_pp == &default_product_desc &&
1174 1.33.2.5 he (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1175 1.33.2.5 he PCIIDE_OPTIONS_DMA) == 0) {
1176 1.33.2.5 he printf(", but unused (no driver support)");
1177 1.33.2.5 he sc->sc_dma_ok = 0;
1178 1.33.2.5 he } else {
1179 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1180 1.33.2.5 he if (sc->sc_dma_ok != 0)
1181 1.33.2.5 he printf(", used without full driver "
1182 1.33.2.5 he "support");
1183 1.33.2.5 he }
1184 1.33.2.5 he } else {
1185 1.33.2.5 he printf("%s: hardware does not support DMA",
1186 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1187 1.33.2.5 he sc->sc_dma_ok = 0;
1188 1.33.2.5 he }
1189 1.33.2.5 he printf("\n");
1190 1.33.2.5 he if (sc->sc_dma_ok) {
1191 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1192 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1193 1.33.2.5 he }
1194 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1195 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1196 1.18 drochner
1197 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1198 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1199 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1200 1.33.2.5 he
1201 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1202 1.33.2.5 he cp = &sc->pciide_channels[channel];
1203 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
1204 1.33.2.5 he continue;
1205 1.33.2.5 he if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1206 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1207 1.33.2.5 he &ctlsize, pciide_pci_intr);
1208 1.33.2.5 he } else {
1209 1.33.2.5 he cp->hw_ok = pciide_mapregs_compat(pa, cp,
1210 1.33.2.5 he channel, &cmdsize, &ctlsize);
1211 1.33.2.5 he }
1212 1.33.2.5 he if (cp->hw_ok == 0)
1213 1.33.2.5 he continue;
1214 1.33.2.5 he /*
1215 1.33.2.5 he * Check to see if something appears to be there.
1216 1.33.2.5 he */
1217 1.33.2.5 he failreason = NULL;
1218 1.33.2.5 he if (!wdcprobe(&cp->wdc_channel)) {
1219 1.33.2.5 he failreason = "not responding; disabled or no drives?";
1220 1.33.2.5 he goto next;
1221 1.33.2.5 he }
1222 1.33.2.5 he /*
1223 1.33.2.5 he * Now, make sure it's actually attributable to this PCI IDE
1224 1.33.2.5 he * channel by trying to access the channel again while the
1225 1.33.2.5 he * PCI IDE controller's I/O space is disabled. (If the
1226 1.33.2.5 he * channel no longer appears to be there, it belongs to
1227 1.33.2.5 he * this controller.) YUCK!
1228 1.33.2.5 he */
1229 1.33.2.5 he csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1230 1.33.2.5 he PCI_COMMAND_STATUS_REG);
1231 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1232 1.33.2.5 he csr & ~PCI_COMMAND_IO_ENABLE);
1233 1.33.2.5 he if (wdcprobe(&cp->wdc_channel))
1234 1.33.2.5 he failreason = "other hardware responding at addresses";
1235 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
1236 1.33.2.5 he PCI_COMMAND_STATUS_REG, csr);
1237 1.33.2.5 he next:
1238 1.33.2.5 he if (failreason) {
1239 1.33.2.5 he printf("%s: %s channel ignored (%s)\n",
1240 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1241 1.33.2.5 he failreason);
1242 1.33.2.5 he cp->hw_ok = 0;
1243 1.33.2.5 he bus_space_unmap(cp->wdc_channel.cmd_iot,
1244 1.33.2.5 he cp->wdc_channel.cmd_ioh, cmdsize);
1245 1.33.2.5 he bus_space_unmap(cp->wdc_channel.ctl_iot,
1246 1.33.2.5 he cp->wdc_channel.ctl_ioh, ctlsize);
1247 1.33.2.5 he } else {
1248 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
1249 1.33.2.5 he }
1250 1.33.2.5 he if (cp->hw_ok) {
1251 1.33.2.5 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1252 1.33.2.5 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1253 1.33.2.5 he wdcattach(&cp->wdc_channel);
1254 1.33.2.5 he }
1255 1.33.2.5 he }
1256 1.18 drochner
1257 1.18 drochner if (sc->sc_dma_ok == 0)
1258 1.33.2.5 he return;
1259 1.18 drochner
1260 1.18 drochner /* Allocate DMA maps */
1261 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1262 1.18 drochner idedma_ctl = 0;
1263 1.33.2.5 he cp = &sc->pciide_channels[channel];
1264 1.18 drochner for (drive = 0; drive < 2; drive++) {
1265 1.33.2.5 he drvp = &cp->wdc_channel.ch_drive[drive];
1266 1.18 drochner /* If no drive, skip */
1267 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1268 1.18 drochner continue;
1269 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1270 1.18 drochner continue;
1271 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1272 1.18 drochner /* Abort DMA setup */
1273 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1274 1.18 drochner "using PIO transfers\n",
1275 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1276 1.18 drochner channel, drive);
1277 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1278 1.18 drochner }
1279 1.33.2.5 he printf("%s:%d:%d: using DMA data transfers\n",
1280 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1281 1.18 drochner channel, drive);
1282 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1283 1.18 drochner }
1284 1.18 drochner if (idedma_ctl != 0) {
1285 1.18 drochner /* Add software bits in status register */
1286 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1287 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1288 1.18 drochner idedma_ctl);
1289 1.18 drochner }
1290 1.18 drochner }
1291 1.18 drochner }
1292 1.18 drochner
1293 1.18 drochner void
1294 1.33.2.5 he piix_chip_map(sc, pa)
1295 1.33.2.5 he struct pciide_softc *sc;
1296 1.18 drochner struct pci_attach_args *pa;
1297 1.33.2.5 he {
1298 1.18 drochner struct pciide_channel *cp;
1299 1.33.2.5 he int channel;
1300 1.33.2.5 he u_int32_t idetim;
1301 1.18 drochner bus_size_t cmdsize, ctlsize;
1302 1.18 drochner
1303 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1304 1.18 drochner return;
1305 1.6 cgd
1306 1.33.2.5 he printf("%s: bus-master DMA support present",
1307 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1308 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1309 1.33.2.5 he printf("\n");
1310 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1311 1.33.2.5 he WDC_CAPABILITY_MODE;
1312 1.33.2.5 he if (sc->sc_dma_ok) {
1313 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1314 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1315 1.33.2.5 he switch(sc->sc_pp->ide_product) {
1316 1.33.2.5 he case PCI_PRODUCT_INTEL_82371AB_IDE:
1317 1.33.2.5 he case PCI_PRODUCT_INTEL_82801AA_IDE:
1318 1.33.2.5 he case PCI_PRODUCT_INTEL_82801AB_IDE:
1319 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1320 1.33.2.5 he }
1321 1.18 drochner }
1322 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1323 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1324 1.33.2.5 he sc->sc_wdcdev.UDMA_cap =
1325 1.33.2.5 he (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
1326 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1327 1.28 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1328 1.33.2.5 he else
1329 1.33.2.5 he sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1330 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1331 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1332 1.9 bouyer
1333 1.33.2.5 he WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1334 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1335 1.33.2.5 he DEBUG_PROBE);
1336 1.33.2.5 he if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1337 1.33.2.5 he WDCDEBUG_PRINT((", sidetim=0x%x",
1338 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1339 1.33.2.5 he DEBUG_PROBE);
1340 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1341 1.33.2.5 he WDCDEBUG_PRINT((", udamreg 0x%x",
1342 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1343 1.33.2.5 he DEBUG_PROBE);
1344 1.33.2.5 he }
1345 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1346 1.33.2.5 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1347 1.33.2.5 he WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1348 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1349 1.33.2.5 he DEBUG_PROBE);
1350 1.33.2.5 he }
1351 1.9 bouyer
1352 1.33.2.5 he }
1353 1.33.2.5 he WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1354 1.9 bouyer
1355 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1356 1.33.2.5 he cp = &sc->pciide_channels[channel];
1357 1.33.2.5 he /* PIIX is compat-only */
1358 1.33.2.5 he if (pciide_chansetup(sc, channel, 0) == 0)
1359 1.33.2.5 he continue;
1360 1.33.2.5 he idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1361 1.33.2.5 he if ((PIIX_IDETIM_READ(idetim, channel) &
1362 1.33.2.5 he PIIX_IDETIM_IDE) == 0) {
1363 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
1364 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1365 1.33.2.5 he continue;
1366 1.33.2.5 he }
1367 1.33.2.5 he /* PIIX are compat-only pciide devices */
1368 1.33.2.5 he pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1369 1.33.2.5 he if (cp->hw_ok == 0)
1370 1.33.2.5 he continue;
1371 1.33.2.5 he if (pciide_chan_candisable(cp)) {
1372 1.33.2.5 he idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1373 1.33.2.5 he channel);
1374 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1375 1.33.2.5 he idetim);
1376 1.33.2.5 he }
1377 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, 0);
1378 1.33.2.5 he if (cp->hw_ok == 0)
1379 1.33.2.5 he continue;
1380 1.33.2.5 he sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1381 1.33.2.5 he }
1382 1.33.2.5 he
1383 1.33.2.5 he WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1384 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1385 1.33.2.5 he DEBUG_PROBE);
1386 1.33.2.5 he if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1387 1.33.2.5 he WDCDEBUG_PRINT((", sidetim=0x%x",
1388 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1389 1.33.2.5 he DEBUG_PROBE);
1390 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1391 1.33.2.5 he WDCDEBUG_PRINT((", udamreg 0x%x",
1392 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1393 1.33.2.5 he DEBUG_PROBE);
1394 1.33.2.5 he }
1395 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1396 1.33.2.5 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1397 1.33.2.5 he WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1398 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1399 1.33.2.5 he DEBUG_PROBE);
1400 1.33.2.5 he }
1401 1.28 bouyer }
1402 1.33.2.5 he WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1403 1.28 bouyer }
1404 1.28 bouyer
1405 1.28 bouyer void
1406 1.28 bouyer piix_setup_channel(chp)
1407 1.28 bouyer struct channel_softc *chp;
1408 1.28 bouyer {
1409 1.28 bouyer u_int8_t mode[2], drive;
1410 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1411 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1412 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1413 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1414 1.28 bouyer
1415 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1416 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1417 1.28 bouyer idedma_ctl = 0;
1418 1.28 bouyer
1419 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1420 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1421 1.28 bouyer chp->channel);
1422 1.9 bouyer
1423 1.28 bouyer /* setup DMA */
1424 1.28 bouyer pciide_channel_dma_setup(cp);
1425 1.9 bouyer
1426 1.28 bouyer /*
1427 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1428 1.28 bouyer * different timings for master and slave drives.
1429 1.28 bouyer * We need to find the best combination.
1430 1.28 bouyer */
1431 1.9 bouyer
1432 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1433 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1434 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1435 1.28 bouyer mode[0] = mode[1] =
1436 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1437 1.28 bouyer drvp[0].DMA_mode = mode[0];
1438 1.33.2.4 perry drvp[1].DMA_mode = mode[1];
1439 1.28 bouyer goto ok;
1440 1.28 bouyer }
1441 1.28 bouyer /*
1442 1.28 bouyer * If only one drive supports DMA, use its mode, and
1443 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1444 1.28 bouyer */
1445 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1446 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1447 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1448 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1449 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1450 1.33.2.4 perry mode[1] = drvp[1].PIO_mode = 0;
1451 1.28 bouyer goto ok;
1452 1.28 bouyer }
1453 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1454 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1455 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1456 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1457 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1458 1.33.2.4 perry mode[0] = drvp[0].PIO_mode = 0;
1459 1.28 bouyer goto ok;
1460 1.28 bouyer }
1461 1.28 bouyer /*
1462 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1463 1.28 bouyer * one of them is PIO mode < 2
1464 1.28 bouyer */
1465 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1466 1.33.2.4 perry mode[0] = drvp[0].PIO_mode = 0;
1467 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1468 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1469 1.33.2.4 perry mode[1] = drvp[1].PIO_mode = 0;
1470 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1471 1.28 bouyer } else {
1472 1.28 bouyer mode[0] = mode[1] =
1473 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1474 1.33.2.4 perry drvp[0].PIO_mode = mode[0];
1475 1.33.2.4 perry drvp[1].PIO_mode = mode[1];
1476 1.28 bouyer }
1477 1.28 bouyer ok: /* The modes are setup */
1478 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1479 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1480 1.9 bouyer idetim |= piix_setup_idetim_timings(
1481 1.28 bouyer mode[drive], 1, chp->channel);
1482 1.28 bouyer goto end;
1483 1.33.2.4 perry }
1484 1.28 bouyer }
1485 1.28 bouyer /* If we are there, none of the drives are DMA */
1486 1.28 bouyer if (mode[0] >= 2)
1487 1.28 bouyer idetim |= piix_setup_idetim_timings(
1488 1.28 bouyer mode[0], 0, chp->channel);
1489 1.28 bouyer else
1490 1.28 bouyer idetim |= piix_setup_idetim_timings(
1491 1.28 bouyer mode[1], 0, chp->channel);
1492 1.28 bouyer end: /*
1493 1.28 bouyer * timing mode is now set up in the controller. Enable
1494 1.28 bouyer * it per-drive
1495 1.28 bouyer */
1496 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1497 1.28 bouyer /* If no drive, skip */
1498 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1499 1.28 bouyer continue;
1500 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1501 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1502 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1503 1.28 bouyer }
1504 1.28 bouyer if (idedma_ctl != 0) {
1505 1.28 bouyer /* Add software bits in status register */
1506 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1507 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1508 1.28 bouyer idedma_ctl);
1509 1.9 bouyer }
1510 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1511 1.28 bouyer pciide_print_modes(cp);
1512 1.9 bouyer }
1513 1.9 bouyer
1514 1.9 bouyer void
1515 1.28 bouyer piix3_4_setup_channel(chp)
1516 1.28 bouyer struct channel_softc *chp;
1517 1.28 bouyer {
1518 1.28 bouyer struct ata_drive_datas *drvp;
1519 1.33.2.5 he u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1520 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1521 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1522 1.28 bouyer int drive;
1523 1.33.2.5 he int channel = chp->channel;
1524 1.28 bouyer
1525 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1526 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1527 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1528 1.33.2.5 he ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1529 1.33.2.5 he idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1530 1.33.2.5 he sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1531 1.33.2.5 he PIIX_SIDETIM_RTC_MASK(channel));
1532 1.28 bouyer
1533 1.28 bouyer idedma_ctl = 0;
1534 1.28 bouyer /* If channel disabled, no need to go further */
1535 1.33.2.5 he if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1536 1.28 bouyer return;
1537 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1538 1.33.2.5 he idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1539 1.28 bouyer
1540 1.28 bouyer /* setup DMA if needed */
1541 1.28 bouyer pciide_channel_dma_setup(cp);
1542 1.28 bouyer
1543 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1544 1.33.2.5 he udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1545 1.33.2.5 he PIIX_UDMATIM_SET(0x3, channel, drive));
1546 1.28 bouyer drvp = &chp->ch_drive[drive];
1547 1.28 bouyer /* If no drive, skip */
1548 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1549 1.9 bouyer continue;
1550 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1551 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1552 1.28 bouyer goto pio;
1553 1.28 bouyer
1554 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1555 1.33.2.5 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1556 1.33.2.5 he ideconf |= PIIX_CONFIG_PINGPONG;
1557 1.33.2.5 he }
1558 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1559 1.33.2.5 he /* setup Ultra/66 */
1560 1.33.2.5 he if (drvp->UDMA_mode > 2 &&
1561 1.33.2.5 he (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1562 1.33.2.5 he drvp->UDMA_mode = 2;
1563 1.33.2.5 he if (drvp->UDMA_mode > 2)
1564 1.33.2.5 he ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1565 1.33.2.5 he else
1566 1.33.2.5 he ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1567 1.33.2.5 he }
1568 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1569 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1570 1.28 bouyer /* use Ultra/DMA */
1571 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1572 1.33.2.5 he udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1573 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1574 1.33.2.5 he piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1575 1.28 bouyer } else {
1576 1.28 bouyer /* use Multiword DMA */
1577 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1578 1.9 bouyer if (drive == 0) {
1579 1.9 bouyer idetim |= piix_setup_idetim_timings(
1580 1.33.2.5 he drvp->DMA_mode, 1, channel);
1581 1.9 bouyer } else {
1582 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1583 1.33.2.5 he drvp->DMA_mode, 1, channel);
1584 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1585 1.33.2.5 he PIIX_IDETIM_SITRE, channel);
1586 1.9 bouyer }
1587 1.9 bouyer }
1588 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1589 1.28 bouyer
1590 1.28 bouyer pio: /* use PIO mode */
1591 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1592 1.28 bouyer if (drive == 0) {
1593 1.28 bouyer idetim |= piix_setup_idetim_timings(
1594 1.33.2.5 he drvp->PIO_mode, 0, channel);
1595 1.28 bouyer } else {
1596 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1597 1.33.2.5 he drvp->PIO_mode, 0, channel);
1598 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1599 1.33.2.5 he PIIX_IDETIM_SITRE, channel);
1600 1.9 bouyer }
1601 1.9 bouyer }
1602 1.28 bouyer if (idedma_ctl != 0) {
1603 1.28 bouyer /* Add software bits in status register */
1604 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1605 1.33.2.5 he IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1606 1.28 bouyer idedma_ctl);
1607 1.9 bouyer }
1608 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1609 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1610 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1611 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1612 1.28 bouyer pciide_print_modes(cp);
1613 1.9 bouyer }
1614 1.8 drochner
1615 1.28 bouyer
1616 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1617 1.9 bouyer static u_int32_t
1618 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1619 1.9 bouyer u_int8_t mode;
1620 1.9 bouyer u_int8_t dma;
1621 1.9 bouyer u_int8_t channel;
1622 1.9 bouyer {
1623 1.9 bouyer
1624 1.9 bouyer if (dma)
1625 1.9 bouyer return PIIX_IDETIM_SET(0,
1626 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1627 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1628 1.9 bouyer channel);
1629 1.9 bouyer else
1630 1.9 bouyer return PIIX_IDETIM_SET(0,
1631 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1632 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1633 1.9 bouyer channel);
1634 1.8 drochner }
1635 1.8 drochner
1636 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1637 1.9 bouyer static u_int32_t
1638 1.9 bouyer piix_setup_idetim_drvs(drvp)
1639 1.9 bouyer struct ata_drive_datas *drvp;
1640 1.6 cgd {
1641 1.9 bouyer u_int32_t ret = 0;
1642 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1643 1.9 bouyer u_int8_t channel = chp->channel;
1644 1.9 bouyer u_int8_t drive = drvp->drive;
1645 1.9 bouyer
1646 1.9 bouyer /*
1647 1.9 bouyer * If drive is using UDMA, timings setups are independant
1648 1.9 bouyer * So just check DMA and PIO here.
1649 1.9 bouyer */
1650 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1651 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1652 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1653 1.9 bouyer drvp->DMA_mode == 0) {
1654 1.9 bouyer drvp->PIO_mode = 0;
1655 1.9 bouyer return ret;
1656 1.9 bouyer }
1657 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1658 1.9 bouyer /*
1659 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1660 1.9 bouyer * too, else use compat timings.
1661 1.9 bouyer */
1662 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1663 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1664 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1665 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1666 1.9 bouyer drvp->PIO_mode = 0;
1667 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1668 1.9 bouyer if (drvp->PIO_mode <= 2) {
1669 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1670 1.9 bouyer channel);
1671 1.9 bouyer return ret;
1672 1.9 bouyer }
1673 1.9 bouyer }
1674 1.6 cgd
1675 1.6 cgd /*
1676 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1677 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1678 1.9 bouyer * if PIO mode >= 3.
1679 1.6 cgd */
1680 1.6 cgd
1681 1.9 bouyer if (drvp->PIO_mode < 2)
1682 1.9 bouyer return ret;
1683 1.9 bouyer
1684 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1685 1.9 bouyer if (drvp->PIO_mode >= 3) {
1686 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1687 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1688 1.9 bouyer }
1689 1.9 bouyer return ret;
1690 1.9 bouyer }
1691 1.9 bouyer
1692 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1693 1.9 bouyer static u_int32_t
1694 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1695 1.9 bouyer u_int8_t mode;
1696 1.9 bouyer u_int8_t dma;
1697 1.9 bouyer u_int8_t channel;
1698 1.9 bouyer {
1699 1.9 bouyer if (dma)
1700 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1701 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1702 1.9 bouyer else
1703 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1704 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1705 1.9 bouyer }
1706 1.9 bouyer
1707 1.18 drochner void
1708 1.33.2.5 he amd756_chip_map(sc, pa)
1709 1.33.2.5 he struct pciide_softc *sc;
1710 1.9 bouyer struct pci_attach_args *pa;
1711 1.9 bouyer {
1712 1.33.2.5 he struct pciide_channel *cp;
1713 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1714 1.33.2.5 he int channel;
1715 1.33.2.5 he pcireg_t chanenable;
1716 1.18 drochner bus_size_t cmdsize, ctlsize;
1717 1.9 bouyer
1718 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1719 1.18 drochner return;
1720 1.33.2.5 he printf("%s: bus-master DMA support present",
1721 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1722 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1723 1.33.2.5 he printf("\n");
1724 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1725 1.33.2.5 he WDC_CAPABILITY_MODE;
1726 1.33.2.5 he if (sc->sc_dma_ok) {
1727 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1728 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1729 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1730 1.18 drochner }
1731 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
1732 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
1733 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
1734 1.33.2.5 he sc->sc_wdcdev.set_modes = amd756_setup_channel;
1735 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1736 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1737 1.33.2.5 he chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
1738 1.18 drochner
1739 1.33.2.5 he WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
1740 1.33.2.5 he DEBUG_PROBE);
1741 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1742 1.33.2.5 he cp = &sc->pciide_channels[channel];
1743 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
1744 1.33.2.5 he continue;
1745 1.33.2.5 he
1746 1.33.2.5 he if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
1747 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
1748 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1749 1.33.2.5 he continue;
1750 1.33.2.5 he }
1751 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1752 1.33.2.5 he pciide_pci_intr);
1753 1.33.2.5 he
1754 1.33.2.5 he if (pciide_chan_candisable(cp))
1755 1.33.2.5 he chanenable &= ~AMD756_CHAN_EN(channel);
1756 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
1757 1.33.2.5 he if (cp->hw_ok == 0)
1758 1.33.2.5 he continue;
1759 1.33.2.5 he
1760 1.33.2.5 he amd756_setup_channel(&cp->wdc_channel);
1761 1.18 drochner }
1762 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
1763 1.33.2.5 he chanenable);
1764 1.33.2.5 he return;
1765 1.9 bouyer }
1766 1.9 bouyer
1767 1.9 bouyer void
1768 1.33.2.5 he amd756_setup_channel(chp)
1769 1.33.2.5 he struct channel_softc *chp;
1770 1.9 bouyer {
1771 1.33.2.5 he u_int32_t udmatim_reg, datatim_reg;
1772 1.33.2.5 he u_int8_t idedma_ctl;
1773 1.33.2.5 he int mode, drive;
1774 1.33.2.5 he struct ata_drive_datas *drvp;
1775 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
1776 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1777 1.33.2.5 he int rev = PCI_REVISION(
1778 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1779 1.33.2.5 he
1780 1.33.2.5 he idedma_ctl = 0;
1781 1.33.2.5 he datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
1782 1.33.2.5 he udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
1783 1.33.2.5 he datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
1784 1.33.2.5 he udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
1785 1.33.2.5 he
1786 1.33.2.5 he /* setup DMA if needed */
1787 1.33.2.5 he pciide_channel_dma_setup(cp);
1788 1.33.2.5 he
1789 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
1790 1.33.2.5 he drvp = &chp->ch_drive[drive];
1791 1.33.2.5 he /* If no drive, skip */
1792 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0)
1793 1.33.2.5 he continue;
1794 1.33.2.5 he /* add timing values, setup DMA if needed */
1795 1.33.2.5 he if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1796 1.33.2.5 he (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1797 1.33.2.5 he mode = drvp->PIO_mode;
1798 1.33.2.5 he goto pio;
1799 1.33.2.5 he }
1800 1.33.2.5 he if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1801 1.33.2.5 he (drvp->drive_flags & DRIVE_UDMA)) {
1802 1.33.2.5 he /* use Ultra/DMA */
1803 1.33.2.5 he drvp->drive_flags &= ~DRIVE_DMA;
1804 1.33.2.5 he udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
1805 1.33.2.5 he AMD756_UDMA_EN_MTH(chp->channel, drive) |
1806 1.33.2.5 he AMD756_UDMA_TIME(chp->channel, drive,
1807 1.33.2.5 he amd756_udma_tim[drvp->UDMA_mode]);
1808 1.33.2.5 he /* can use PIO timings, MW DMA unused */
1809 1.33.2.5 he mode = drvp->PIO_mode;
1810 1.33.2.5 he } else {
1811 1.33.2.5 he /* use Multiword DMA, but only if revision is OK */
1812 1.33.2.5 he drvp->drive_flags &= ~DRIVE_UDMA;
1813 1.33.2.5 he #ifndef PCIIDE_AMD756_ENABLEDMA
1814 1.33.2.5 he /*
1815 1.33.2.5 he * The workaround doesn't seem to be necessary
1816 1.33.2.5 he * with all drives, so it can be disabled by
1817 1.33.2.5 he * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
1818 1.33.2.5 he * triggered.
1819 1.33.2.5 he */
1820 1.33.2.5 he if (AMD756_CHIPREV_DISABLEDMA(rev)) {
1821 1.33.2.5 he printf("%s:%d:%d: multi-word DMA disabled due "
1822 1.33.2.5 he "to chip revision\n",
1823 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
1824 1.33.2.5 he chp->channel, drive);
1825 1.33.2.5 he mode = drvp->PIO_mode;
1826 1.33.2.5 he drvp->drive_flags &= ~DRIVE_DMA;
1827 1.33.2.5 he goto pio;
1828 1.33.2.5 he }
1829 1.33.2.5 he #endif
1830 1.33.2.5 he /* mode = min(pio, dma+2) */
1831 1.33.2.5 he if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1832 1.33.2.5 he mode = drvp->PIO_mode;
1833 1.33.2.5 he else
1834 1.33.2.5 he mode = drvp->DMA_mode + 2;
1835 1.33.2.5 he }
1836 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1837 1.9 bouyer
1838 1.33.2.5 he pio: /* setup PIO mode */
1839 1.33.2.5 he if (mode <= 2) {
1840 1.33.2.5 he drvp->DMA_mode = 0;
1841 1.33.2.5 he drvp->PIO_mode = 0;
1842 1.33.2.5 he mode = 0;
1843 1.33.2.5 he } else {
1844 1.33.2.5 he drvp->PIO_mode = mode;
1845 1.33.2.5 he drvp->DMA_mode = mode - 2;
1846 1.33.2.5 he }
1847 1.33.2.5 he datatim_reg |=
1848 1.33.2.5 he AMD756_DATATIM_PULSE(chp->channel, drive,
1849 1.33.2.5 he amd756_pio_set[mode]) |
1850 1.33.2.5 he AMD756_DATATIM_RECOV(chp->channel, drive,
1851 1.33.2.5 he amd756_pio_rec[mode]);
1852 1.33.2.5 he }
1853 1.33.2.5 he if (idedma_ctl != 0) {
1854 1.33.2.5 he /* Add software bits in status register */
1855 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1856 1.33.2.5 he IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1857 1.33.2.5 he idedma_ctl);
1858 1.33.2.5 he }
1859 1.33.2.5 he pciide_print_modes(cp);
1860 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
1861 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
1862 1.9 bouyer }
1863 1.28 bouyer
1864 1.9 bouyer void
1865 1.33.2.5 he apollo_chip_map(sc, pa)
1866 1.9 bouyer struct pciide_softc *sc;
1867 1.33.2.5 he struct pci_attach_args *pa;
1868 1.9 bouyer {
1869 1.33.2.5 he struct pciide_channel *cp;
1870 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1871 1.28 bouyer int channel;
1872 1.33.2.5 he u_int32_t ideconf;
1873 1.33.2.5 he bus_size_t cmdsize, ctlsize;
1874 1.33.2.5 he
1875 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1876 1.33.2.5 he return;
1877 1.33.2.5 he printf("%s: bus-master DMA support present",
1878 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1879 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1880 1.33.2.5 he printf("\n");
1881 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1882 1.33.2.5 he WDC_CAPABILITY_MODE;
1883 1.33.2.5 he if (sc->sc_dma_ok) {
1884 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1885 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1886 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1887 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1888 1.33.2.5 he }
1889 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
1890 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
1891 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 2;
1892 1.33.2.5 he sc->sc_wdcdev.set_modes = apollo_setup_channel;
1893 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1894 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1895 1.9 bouyer
1896 1.33.2.5 he WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1897 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1898 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1899 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1900 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1901 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1902 1.9 bouyer DEBUG_PROBE);
1903 1.9 bouyer
1904 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1905 1.33.2.5 he cp = &sc->pciide_channels[channel];
1906 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
1907 1.33.2.5 he continue;
1908 1.33.2.5 he
1909 1.33.2.5 he ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1910 1.33.2.5 he if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1911 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
1912 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1913 1.33.2.5 he continue;
1914 1.33.2.5 he }
1915 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1916 1.33.2.5 he pciide_pci_intr);
1917 1.33.2.5 he if (cp->hw_ok == 0)
1918 1.33.2.5 he continue;
1919 1.33.2.5 he if (pciide_chan_candisable(cp)) {
1920 1.33.2.5 he ideconf &= ~APO_IDECONF_EN(channel);
1921 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1922 1.33.2.5 he ideconf);
1923 1.33.2.5 he }
1924 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
1925 1.33.2.5 he
1926 1.33.2.5 he if (cp->hw_ok == 0)
1927 1.33.2.5 he continue;
1928 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1929 1.28 bouyer }
1930 1.33.2.5 he WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1931 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1932 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1933 1.28 bouyer }
1934 1.28 bouyer
1935 1.28 bouyer void
1936 1.28 bouyer apollo_setup_channel(chp)
1937 1.28 bouyer struct channel_softc *chp;
1938 1.28 bouyer {
1939 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1940 1.28 bouyer u_int8_t idedma_ctl;
1941 1.28 bouyer int mode, drive;
1942 1.28 bouyer struct ata_drive_datas *drvp;
1943 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1944 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1945 1.28 bouyer
1946 1.28 bouyer idedma_ctl = 0;
1947 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1948 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1949 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1950 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1951 1.28 bouyer
1952 1.28 bouyer /* setup DMA if needed */
1953 1.28 bouyer pciide_channel_dma_setup(cp);
1954 1.9 bouyer
1955 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1956 1.28 bouyer drvp = &chp->ch_drive[drive];
1957 1.28 bouyer /* If no drive, skip */
1958 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1959 1.28 bouyer continue;
1960 1.28 bouyer /* add timing values, setup DMA if needed */
1961 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1962 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1963 1.28 bouyer mode = drvp->PIO_mode;
1964 1.28 bouyer goto pio;
1965 1.8 drochner }
1966 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1967 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1968 1.28 bouyer /* use Ultra/DMA */
1969 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1970 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1971 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
1972 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
1973 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1974 1.28 bouyer /* can use PIO timings, MW DMA unused */
1975 1.28 bouyer mode = drvp->PIO_mode;
1976 1.28 bouyer } else {
1977 1.28 bouyer /* use Multiword DMA */
1978 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1979 1.28 bouyer /* mode = min(pio, dma+2) */
1980 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1981 1.28 bouyer mode = drvp->PIO_mode;
1982 1.28 bouyer else
1983 1.33.2.3 perry mode = drvp->DMA_mode + 2;
1984 1.8 drochner }
1985 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1986 1.28 bouyer
1987 1.28 bouyer pio: /* setup PIO mode */
1988 1.33.2.3 perry if (mode <= 2) {
1989 1.33.2.3 perry drvp->DMA_mode = 0;
1990 1.33.2.3 perry drvp->PIO_mode = 0;
1991 1.33.2.3 perry mode = 0;
1992 1.33.2.3 perry } else {
1993 1.33.2.3 perry drvp->PIO_mode = mode;
1994 1.33.2.3 perry drvp->DMA_mode = mode - 2;
1995 1.33.2.3 perry }
1996 1.28 bouyer datatim_reg |=
1997 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
1998 1.28 bouyer apollo_pio_set[mode]) |
1999 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2000 1.28 bouyer apollo_pio_rec[mode]);
2001 1.28 bouyer }
2002 1.28 bouyer if (idedma_ctl != 0) {
2003 1.28 bouyer /* Add software bits in status register */
2004 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2005 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2006 1.28 bouyer idedma_ctl);
2007 1.9 bouyer }
2008 1.28 bouyer pciide_print_modes(cp);
2009 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2010 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2011 1.9 bouyer }
2012 1.6 cgd
2013 1.18 drochner void
2014 1.33.2.5 he cmd_channel_map(pa, sc, channel)
2015 1.9 bouyer struct pci_attach_args *pa;
2016 1.33.2.5 he struct pciide_softc *sc;
2017 1.33.2.5 he int channel;
2018 1.9 bouyer {
2019 1.33.2.5 he struct pciide_channel *cp = &sc->pciide_channels[channel];
2020 1.18 drochner bus_size_t cmdsize, ctlsize;
2021 1.33.2.5 he u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2022 1.33.2.5 he int interface;
2023 1.6 cgd
2024 1.33.2.5 he /*
2025 1.33.2.5 he * The 0648/0649 can be told to identify as a RAID controller.
2026 1.33.2.5 he * In this case, we have to fake interface
2027 1.33.2.5 he */
2028 1.33.2.5 he if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2029 1.33.2.5 he interface = PCIIDE_INTERFACE_SETTABLE(0) |
2030 1.33.2.5 he PCIIDE_INTERFACE_SETTABLE(1);
2031 1.33.2.5 he if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2032 1.33.2.5 he CMD_CONF_DSA1)
2033 1.33.2.5 he interface |= PCIIDE_INTERFACE_PCI(0) |
2034 1.33.2.5 he PCIIDE_INTERFACE_PCI(1);
2035 1.33.2.5 he } else {
2036 1.33.2.5 he interface = PCI_INTERFACE(pa->pa_class);
2037 1.18 drochner }
2038 1.18 drochner
2039 1.33.2.5 he sc->wdc_chanarray[channel] = &cp->wdc_channel;
2040 1.33.2.5 he cp->name = PCIIDE_CHANNEL_NAME(channel);
2041 1.33.2.5 he cp->wdc_channel.channel = channel;
2042 1.33.2.5 he cp->wdc_channel.wdc = &sc->sc_wdcdev;
2043 1.33.2.5 he
2044 1.33.2.5 he if (channel > 0) {
2045 1.33.2.5 he cp->wdc_channel.ch_queue =
2046 1.33.2.5 he sc->pciide_channels[0].wdc_channel.ch_queue;
2047 1.33.2.5 he } else {
2048 1.33.2.5 he cp->wdc_channel.ch_queue =
2049 1.33.2.5 he malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2050 1.33.2.5 he }
2051 1.33.2.5 he if (cp->wdc_channel.ch_queue == NULL) {
2052 1.33.2.5 he printf("%s %s channel: "
2053 1.33.2.5 he "can't allocate memory for command queue",
2054 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2055 1.33.2.5 he return;
2056 1.18 drochner }
2057 1.5 cgd
2058 1.33.2.5 he printf("%s: %s channel %s to %s mode\n",
2059 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2060 1.33.2.5 he (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2061 1.33.2.5 he "configured" : "wired",
2062 1.33.2.5 he (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2063 1.33.2.5 he "native-PCI" : "compatibility");
2064 1.5 cgd
2065 1.9 bouyer /*
2066 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2067 1.9 bouyer * there's no way to disable the first channel without disabling
2068 1.9 bouyer * the whole device
2069 1.9 bouyer */
2070 1.33.2.5 he if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2071 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2072 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2073 1.18 drochner return;
2074 1.18 drochner }
2075 1.18 drochner
2076 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2077 1.18 drochner if (cp->hw_ok == 0)
2078 1.18 drochner return;
2079 1.33.2.5 he if (channel == 1) {
2080 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2081 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2082 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2083 1.24 bouyer CMD_CTRL, ctrl);
2084 1.18 drochner }
2085 1.18 drochner }
2086 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
2087 1.14 bouyer }
2088 1.14 bouyer
2089 1.33.2.5 he int
2090 1.33.2.5 he cmd_pci_intr(arg)
2091 1.33.2.5 he void *arg;
2092 1.14 bouyer {
2093 1.33.2.5 he struct pciide_softc *sc = arg;
2094 1.33.2.5 he struct pciide_channel *cp;
2095 1.33.2.5 he struct channel_softc *wdc_cp;
2096 1.33.2.5 he int i, rv, crv;
2097 1.33.2.5 he u_int32_t priirq, secirq;
2098 1.33.2.5 he
2099 1.33.2.5 he rv = 0;
2100 1.33.2.5 he priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2101 1.33.2.5 he secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2102 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2103 1.33.2.5 he cp = &sc->pciide_channels[i];
2104 1.33.2.5 he wdc_cp = &cp->wdc_channel;
2105 1.33.2.5 he /* If a compat channel skip. */
2106 1.33.2.5 he if (cp->compat)
2107 1.33.2.5 he continue;
2108 1.33.2.5 he if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2109 1.33.2.5 he (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2110 1.33.2.5 he crv = wdcintr(wdc_cp);
2111 1.33.2.5 he if (crv == 0)
2112 1.33.2.5 he printf("%s:%d: bogus intr\n",
2113 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
2114 1.33.2.5 he else
2115 1.33.2.5 he rv = 1;
2116 1.33.2.5 he }
2117 1.33.2.5 he }
2118 1.33.2.5 he return rv;
2119 1.14 bouyer }
2120 1.14 bouyer
2121 1.14 bouyer void
2122 1.33.2.5 he cmd_chip_map(sc, pa)
2123 1.14 bouyer struct pciide_softc *sc;
2124 1.33.2.5 he struct pci_attach_args *pa;
2125 1.14 bouyer {
2126 1.28 bouyer int channel;
2127 1.28 bouyer
2128 1.33.2.5 he /*
2129 1.33.2.5 he * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2130 1.33.2.5 he * and base adresses registers can be disabled at
2131 1.33.2.5 he * hardware level. In this case, the device is wired
2132 1.33.2.5 he * in compat mode and its first channel is always enabled,
2133 1.33.2.5 he * but we can't rely on PCI_COMMAND_IO_ENABLE.
2134 1.33.2.5 he * In fact, it seems that the first channel of the CMD PCI0640
2135 1.33.2.5 he * can't be disabled.
2136 1.33.2.5 he */
2137 1.33.2.5 he
2138 1.33.2.5 he #ifdef PCIIDE_CMD064x_DISABLE
2139 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2140 1.33.2.5 he return;
2141 1.33.2.5 he #endif
2142 1.33.2.5 he
2143 1.33.2.5 he printf("%s: hardware does not support DMA\n",
2144 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2145 1.33.2.5 he sc->sc_dma_ok = 0;
2146 1.33.2.5 he
2147 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2148 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2149 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2150 1.33.2.5 he
2151 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2152 1.33.2.5 he cmd_channel_map(pa, sc, channel);
2153 1.28 bouyer }
2154 1.28 bouyer }
2155 1.28 bouyer
2156 1.28 bouyer void
2157 1.33.2.5 he cmd0643_9_chip_map(sc, pa)
2158 1.33.2.5 he struct pciide_softc *sc;
2159 1.33.2.5 he struct pci_attach_args *pa;
2160 1.33.2.5 he {
2161 1.33.2.5 he struct pciide_channel *cp;
2162 1.33.2.5 he int channel;
2163 1.33.2.5 he
2164 1.33.2.5 he /*
2165 1.33.2.5 he * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2166 1.33.2.5 he * and base adresses registers can be disabled at
2167 1.33.2.5 he * hardware level. In this case, the device is wired
2168 1.33.2.5 he * in compat mode and its first channel is always enabled,
2169 1.33.2.5 he * but we can't rely on PCI_COMMAND_IO_ENABLE.
2170 1.33.2.5 he * In fact, it seems that the first channel of the CMD PCI0640
2171 1.33.2.5 he * can't be disabled.
2172 1.33.2.5 he */
2173 1.33.2.5 he
2174 1.33.2.5 he #ifdef PCIIDE_CMD064x_DISABLE
2175 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2176 1.33.2.5 he return;
2177 1.33.2.5 he #endif
2178 1.33.2.5 he printf("%s: bus-master DMA support present",
2179 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2180 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2181 1.33.2.5 he printf("\n");
2182 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2183 1.33.2.5 he WDC_CAPABILITY_MODE;
2184 1.33.2.5 he if (sc->sc_dma_ok) {
2185 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2186 1.33.2.5 he switch (sc->sc_pp->ide_product) {
2187 1.33.2.5 he case PCI_PRODUCT_CMDTECH_649:
2188 1.33.2.5 he case PCI_PRODUCT_CMDTECH_648:
2189 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2190 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
2191 1.33.2.5 he sc->sc_wdcdev.irqack = cmd648_9_irqack;
2192 1.33.2.5 he break;
2193 1.33.2.5 he default:
2194 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2195 1.33.2.5 he }
2196 1.33.2.5 he }
2197 1.33.2.5 he
2198 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2199 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2200 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
2201 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
2202 1.33.2.5 he sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2203 1.33.2.5 he
2204 1.33.2.5 he WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2205 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2206 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2207 1.33.2.5 he DEBUG_PROBE);
2208 1.33.2.5 he
2209 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2210 1.33.2.5 he cp = &sc->pciide_channels[channel];
2211 1.33.2.5 he cmd_channel_map(pa, sc, channel);
2212 1.33.2.5 he if (cp->hw_ok == 0)
2213 1.33.2.5 he continue;
2214 1.33.2.5 he cmd0643_9_setup_channel(&cp->wdc_channel);
2215 1.33.2.5 he }
2216 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2217 1.33.2.5 he WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2218 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2219 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2220 1.33.2.5 he DEBUG_PROBE);
2221 1.33.2.5 he }
2222 1.33.2.5 he
2223 1.33.2.5 he void
2224 1.33.2.5 he cmd0643_9_setup_channel(chp)
2225 1.33.2.5 he struct channel_softc *chp;
2226 1.33.2.5 he {
2227 1.33.2.5 he struct ata_drive_datas *drvp;
2228 1.33.2.5 he u_int8_t tim;
2229 1.33.2.5 he u_int32_t idedma_ctl, udma_reg;
2230 1.28 bouyer int drive;
2231 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2232 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2233 1.28 bouyer
2234 1.28 bouyer idedma_ctl = 0;
2235 1.28 bouyer /* setup DMA if needed */
2236 1.28 bouyer pciide_channel_dma_setup(cp);
2237 1.14 bouyer
2238 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2239 1.28 bouyer drvp = &chp->ch_drive[drive];
2240 1.28 bouyer /* If no drive, skip */
2241 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2242 1.28 bouyer continue;
2243 1.28 bouyer /* add timing values, setup DMA if needed */
2244 1.33.2.5 he tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2245 1.33.2.5 he if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2246 1.33.2.5 he if (drvp->drive_flags & DRIVE_UDMA) {
2247 1.33.2.5 he /* UltraDMA on a 0648 or 0649 */
2248 1.33.2.5 he udma_reg = pciide_pci_read(sc->sc_pc,
2249 1.33.2.5 he sc->sc_tag, CMD_UDMATIM(chp->channel));
2250 1.33.2.5 he if (drvp->UDMA_mode > 2 &&
2251 1.33.2.5 he (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2252 1.33.2.5 he CMD_BICSR) &
2253 1.33.2.5 he CMD_BICSR_80(chp->channel)) == 0)
2254 1.33.2.5 he drvp->UDMA_mode = 2;
2255 1.33.2.5 he if (drvp->UDMA_mode > 2)
2256 1.33.2.5 he udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2257 1.33.2.5 he else
2258 1.33.2.5 he udma_reg |= CMD_UDMATIM_UDMA33(drive);
2259 1.33.2.5 he udma_reg |= CMD_UDMATIM_UDMA(drive);
2260 1.33.2.5 he udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2261 1.33.2.5 he CMD_UDMATIM_TIM_OFF(drive));
2262 1.33.2.5 he udma_reg |=
2263 1.33.2.5 he (cmd0648_9_tim_udma[drvp->UDMA_mode] <<
2264 1.33.2.5 he CMD_UDMATIM_TIM_OFF(drive));
2265 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag,
2266 1.33.2.5 he CMD_UDMATIM(chp->channel), udma_reg);
2267 1.33.2.5 he } else {
2268 1.33.2.5 he /*
2269 1.33.2.5 he * use Multiword DMA.
2270 1.33.2.5 he * Timings will be used for both PIO and DMA,
2271 1.33.2.5 he * so adjust DMA mode if needed
2272 1.33.2.5 he * if we have a 0648/9, turn off UDMA
2273 1.33.2.5 he */
2274 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2275 1.33.2.5 he udma_reg = pciide_pci_read(sc->sc_pc,
2276 1.33.2.5 he sc->sc_tag,
2277 1.33.2.5 he CMD_UDMATIM(chp->channel));
2278 1.33.2.5 he udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2279 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag,
2280 1.33.2.5 he CMD_UDMATIM(chp->channel),
2281 1.33.2.5 he udma_reg);
2282 1.33.2.5 he }
2283 1.33.2.5 he if (drvp->PIO_mode >= 3 &&
2284 1.33.2.5 he (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2285 1.33.2.5 he drvp->DMA_mode = drvp->PIO_mode - 2;
2286 1.33.2.5 he }
2287 1.33.2.5 he tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2288 1.14 bouyer }
2289 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2290 1.14 bouyer }
2291 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2292 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2293 1.28 bouyer }
2294 1.28 bouyer if (idedma_ctl != 0) {
2295 1.28 bouyer /* Add software bits in status register */
2296 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2297 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2298 1.28 bouyer idedma_ctl);
2299 1.14 bouyer }
2300 1.28 bouyer pciide_print_modes(cp);
2301 1.1 cgd }
2302 1.1 cgd
2303 1.18 drochner void
2304 1.33.2.5 he cmd648_9_irqack(chp)
2305 1.33.2.5 he struct channel_softc *chp;
2306 1.18 drochner {
2307 1.33.2.5 he u_int32_t priirq, secirq;
2308 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
2309 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2310 1.33.2.5 he
2311 1.33.2.5 he if (chp->channel == 0) {
2312 1.33.2.5 he priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2313 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2314 1.33.2.5 he } else {
2315 1.33.2.5 he secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2316 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2317 1.33.2.5 he }
2318 1.33.2.5 he pciide_irqack(chp);
2319 1.18 drochner }
2320 1.18 drochner
2321 1.18 drochner void
2322 1.33.2.5 he cy693_chip_map(sc, pa)
2323 1.9 bouyer struct pciide_softc *sc;
2324 1.33.2.5 he struct pci_attach_args *pa;
2325 1.33.2.5 he {
2326 1.33.2.5 he struct pciide_channel *cp;
2327 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2328 1.33.2.5 he bus_size_t cmdsize, ctlsize;
2329 1.33.2.5 he
2330 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2331 1.33.2.5 he return;
2332 1.33.2.5 he /*
2333 1.33.2.5 he * this chip has 2 PCI IDE functions, one for primary and one for
2334 1.33.2.5 he * secondary. So we need to call pciide_mapregs_compat() with
2335 1.33.2.5 he * the real channel
2336 1.33.2.5 he */
2337 1.33.2.5 he if (pa->pa_function == 1) {
2338 1.33.2.5 he sc->sc_cy_compatchan = 0;
2339 1.33.2.5 he } else if (pa->pa_function == 2) {
2340 1.33.2.5 he sc->sc_cy_compatchan = 1;
2341 1.33.2.5 he } else {
2342 1.33.2.5 he printf("%s: unexpected PCI function %d\n",
2343 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2344 1.33.2.5 he return;
2345 1.33.2.5 he }
2346 1.33.2.5 he if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2347 1.33.2.5 he printf("%s: bus-master DMA support present, "
2348 1.33.2.5 he "but unused (no driver support)",
2349 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2350 1.33.2.5 he } else {
2351 1.33.2.5 he printf("%s: hardware does not support DMA",
2352 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2353 1.33.2.5 he }
2354 1.33.2.5 he sc->sc_dma_ok = 0;
2355 1.33.2.5 he printf("\n");
2356 1.33.2.5 he
2357 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2358 1.33.2.5 he WDC_CAPABILITY_MODE;
2359 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
2360 1.33.2.5 he sc->sc_wdcdev.set_modes = cy693_setup_channel;
2361 1.33.2.5 he
2362 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2363 1.33.2.5 he sc->sc_wdcdev.nchannels = 1;
2364 1.33.2.5 he
2365 1.33.2.5 he /* Only one channel for this chip; if we are here it's enabled */
2366 1.33.2.5 he cp = &sc->pciide_channels[0];
2367 1.33.2.5 he sc->wdc_chanarray[0] = &cp->wdc_channel;
2368 1.33.2.5 he cp->name = PCIIDE_CHANNEL_NAME(0);
2369 1.33.2.5 he cp->wdc_channel.channel = 0;
2370 1.33.2.5 he cp->wdc_channel.wdc = &sc->sc_wdcdev;
2371 1.33.2.5 he cp->wdc_channel.ch_queue =
2372 1.33.2.5 he malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2373 1.33.2.5 he if (cp->wdc_channel.ch_queue == NULL) {
2374 1.33.2.5 he printf("%s primary channel: "
2375 1.33.2.5 he "can't allocate memory for command queue",
2376 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2377 1.33.2.5 he return;
2378 1.33.2.5 he }
2379 1.33.2.5 he printf("%s: primary channel %s to ",
2380 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
2381 1.33.2.5 he (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2382 1.33.2.5 he "configured" : "wired");
2383 1.33.2.5 he if (interface & PCIIDE_INTERFACE_PCI(0)) {
2384 1.33.2.5 he printf("native-PCI");
2385 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2386 1.33.2.5 he pciide_pci_intr);
2387 1.33.2.5 he } else {
2388 1.33.2.5 he printf("compatibility");
2389 1.33.2.5 he cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2390 1.33.2.5 he &cmdsize, &ctlsize);
2391 1.33.2.5 he }
2392 1.33.2.5 he printf(" mode\n");
2393 1.33.2.5 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2394 1.33.2.5 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2395 1.33.2.5 he wdcattach(&cp->wdc_channel);
2396 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2397 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
2398 1.33.2.5 he PCI_COMMAND_STATUS_REG, 0);
2399 1.33.2.5 he }
2400 1.33.2.5 he pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2401 1.33.2.5 he if (cp->hw_ok == 0)
2402 1.33.2.5 he return;
2403 1.33.2.5 he WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2404 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2405 1.33.2.5 he cy693_setup_channel(&cp->wdc_channel);
2406 1.33.2.5 he WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2407 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2408 1.28 bouyer }
2409 1.28 bouyer
2410 1.28 bouyer void
2411 1.28 bouyer cy693_setup_channel(chp)
2412 1.18 drochner struct channel_softc *chp;
2413 1.28 bouyer {
2414 1.18 drochner struct ata_drive_datas *drvp;
2415 1.18 drochner int drive;
2416 1.18 drochner u_int32_t cy_cmd_ctrl;
2417 1.18 drochner u_int32_t idedma_ctl;
2418 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2419 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2420 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2421 1.28 bouyer
2422 1.18 drochner for (drive = 0; drive < 2; drive++) {
2423 1.18 drochner drvp = &chp->ch_drive[drive];
2424 1.18 drochner /* If no drive, skip */
2425 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2426 1.18 drochner continue;
2427 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2428 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2429 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2430 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2431 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2432 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2433 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2434 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2435 1.18 drochner }
2436 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2437 1.33.2.5 he
2438 1.28 bouyer pciide_print_modes(cp);
2439 1.33.2.5 he
2440 1.18 drochner if (idedma_ctl != 0) {
2441 1.18 drochner /* Add software bits in status register */
2442 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2443 1.18 drochner IDEDMA_CTL, idedma_ctl);
2444 1.9 bouyer }
2445 1.1 cgd }
2446 1.1 cgd
2447 1.18 drochner void
2448 1.33.2.5 he sis_chip_map(sc, pa)
2449 1.33.2.5 he struct pciide_softc *sc;
2450 1.18 drochner struct pci_attach_args *pa;
2451 1.1 cgd {
2452 1.33.2.5 he struct pciide_channel *cp;
2453 1.33.2.5 he int channel;
2454 1.33.2.5 he u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2455 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2456 1.33.2.5 he pcireg_t rev = PCI_REVISION(pa->pa_class);
2457 1.18 drochner bus_size_t cmdsize, ctlsize;
2458 1.9 bouyer
2459 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2460 1.18 drochner return;
2461 1.33.2.5 he printf("%s: bus-master DMA support present",
2462 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2463 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2464 1.33.2.5 he printf("\n");
2465 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2466 1.33.2.5 he WDC_CAPABILITY_MODE;
2467 1.33.2.5 he if (sc->sc_dma_ok) {
2468 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2469 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2470 1.33.2.5 he if (rev >= 0xd0)
2471 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2472 1.9 bouyer }
2473 1.9 bouyer
2474 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2475 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2476 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2477 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 2;
2478 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2479 1.15 bouyer
2480 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2481 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2482 1.28 bouyer
2483 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2484 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2485 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2486 1.33.2.5 he
2487 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2488 1.33.2.5 he cp = &sc->pciide_channels[channel];
2489 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
2490 1.33.2.5 he continue;
2491 1.33.2.5 he if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2492 1.33.2.5 he (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2493 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
2494 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2495 1.33.2.5 he continue;
2496 1.33.2.5 he }
2497 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2498 1.33.2.5 he pciide_pci_intr);
2499 1.33.2.5 he if (cp->hw_ok == 0)
2500 1.33.2.5 he continue;
2501 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2502 1.33.2.5 he if (channel == 0)
2503 1.33.2.5 he sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2504 1.33.2.5 he else
2505 1.33.2.5 he sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2506 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2507 1.33.2.5 he sis_ctr0);
2508 1.33.2.5 he }
2509 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
2510 1.33.2.5 he if (cp->hw_ok == 0)
2511 1.33.2.5 he continue;
2512 1.33.2.5 he sis_setup_channel(&cp->wdc_channel);
2513 1.33.2.5 he }
2514 1.28 bouyer }
2515 1.28 bouyer
2516 1.28 bouyer void
2517 1.28 bouyer sis_setup_channel(chp)
2518 1.15 bouyer struct channel_softc *chp;
2519 1.28 bouyer {
2520 1.15 bouyer struct ata_drive_datas *drvp;
2521 1.28 bouyer int drive;
2522 1.18 drochner u_int32_t sis_tim;
2523 1.18 drochner u_int32_t idedma_ctl;
2524 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2525 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2526 1.15 bouyer
2527 1.33.2.5 he WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2528 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2529 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2530 1.28 bouyer DEBUG_PROBE);
2531 1.28 bouyer sis_tim = 0;
2532 1.18 drochner idedma_ctl = 0;
2533 1.28 bouyer /* setup DMA if needed */
2534 1.28 bouyer pciide_channel_dma_setup(cp);
2535 1.28 bouyer
2536 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2537 1.28 bouyer drvp = &chp->ch_drive[drive];
2538 1.28 bouyer /* If no drive, skip */
2539 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2540 1.28 bouyer continue;
2541 1.28 bouyer /* add timing values, setup DMA if needed */
2542 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2543 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2544 1.28 bouyer goto pio;
2545 1.28 bouyer
2546 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2547 1.28 bouyer /* use Ultra/DMA */
2548 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2549 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2550 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2551 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2552 1.28 bouyer } else {
2553 1.28 bouyer /*
2554 1.28 bouyer * use Multiword DMA
2555 1.28 bouyer * Timings will be used for both PIO and DMA,
2556 1.28 bouyer * so adjust DMA mode if needed
2557 1.28 bouyer */
2558 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2559 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2560 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2561 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2562 1.32 bouyer drvp->PIO_mode - 2 : 0;
2563 1.28 bouyer if (drvp->DMA_mode == 0)
2564 1.28 bouyer drvp->PIO_mode = 0;
2565 1.28 bouyer }
2566 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2567 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2568 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2569 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2570 1.28 bouyer SIS_TIM_REC_OFF(drive);
2571 1.28 bouyer }
2572 1.33.2.5 he WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2573 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2574 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2575 1.18 drochner if (idedma_ctl != 0) {
2576 1.18 drochner /* Add software bits in status register */
2577 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2578 1.18 drochner IDEDMA_CTL, idedma_ctl);
2579 1.18 drochner }
2580 1.28 bouyer pciide_print_modes(cp);
2581 1.18 drochner }
2582 1.18 drochner
2583 1.18 drochner void
2584 1.33.2.5 he acer_chip_map(sc, pa)
2585 1.33.2.5 he struct pciide_softc *sc;
2586 1.18 drochner struct pci_attach_args *pa;
2587 1.18 drochner {
2588 1.33.2.5 he struct pciide_channel *cp;
2589 1.33.2.5 he int channel;
2590 1.33.2.5 he pcireg_t cr, interface;
2591 1.18 drochner bus_size_t cmdsize, ctlsize;
2592 1.18 drochner
2593 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2594 1.18 drochner return;
2595 1.33.2.5 he printf("%s: bus-master DMA support present",
2596 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2597 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2598 1.33.2.5 he printf("\n");
2599 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2600 1.33.2.5 he WDC_CAPABILITY_MODE;
2601 1.33.2.5 he if (sc->sc_dma_ok) {
2602 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2603 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2604 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2605 1.30 bouyer }
2606 1.33.2.5 he
2607 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2608 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2609 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2610 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2611 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2612 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2613 1.30 bouyer
2614 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2615 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2616 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2617 1.30 bouyer
2618 1.33.2.5 he /* Enable "microsoft register bits" R/W. */
2619 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2620 1.33.2.5 he pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2621 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2622 1.33.2.5 he pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2623 1.33.2.5 he ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2624 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2625 1.33.2.5 he pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2626 1.33.2.5 he ~ACER_CHANSTATUSREGS_RO);
2627 1.33.2.5 he cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2628 1.33.2.5 he cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2629 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2630 1.33.2.5 he /* Don't use cr, re-read the real register content instead */
2631 1.33.2.5 he interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2632 1.33.2.5 he PCI_CLASS_REG));
2633 1.33.2.5 he
2634 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2635 1.33.2.5 he cp = &sc->pciide_channels[channel];
2636 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
2637 1.33.2.5 he continue;
2638 1.33.2.5 he if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2639 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
2640 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2641 1.33.2.5 he continue;
2642 1.33.2.5 he }
2643 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2644 1.33.2.5 he acer_pci_intr);
2645 1.33.2.5 he if (cp->hw_ok == 0)
2646 1.33.2.5 he continue;
2647 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2648 1.33.2.5 he cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2649 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
2650 1.33.2.5 he PCI_CLASS_REG, cr);
2651 1.33.2.5 he }
2652 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
2653 1.33.2.5 he acer_setup_channel(&cp->wdc_channel);
2654 1.30 bouyer }
2655 1.30 bouyer }
2656 1.30 bouyer
2657 1.30 bouyer void
2658 1.30 bouyer acer_setup_channel(chp)
2659 1.30 bouyer struct channel_softc *chp;
2660 1.30 bouyer {
2661 1.30 bouyer struct ata_drive_datas *drvp;
2662 1.30 bouyer int drive;
2663 1.30 bouyer u_int32_t acer_fifo_udma;
2664 1.30 bouyer u_int32_t idedma_ctl;
2665 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2666 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2667 1.30 bouyer
2668 1.30 bouyer idedma_ctl = 0;
2669 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2670 1.33.2.5 he WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2671 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2672 1.30 bouyer /* setup DMA if needed */
2673 1.30 bouyer pciide_channel_dma_setup(cp);
2674 1.30 bouyer
2675 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2676 1.30 bouyer drvp = &chp->ch_drive[drive];
2677 1.30 bouyer /* If no drive, skip */
2678 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2679 1.30 bouyer continue;
2680 1.33.2.5 he WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2681 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2682 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2683 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2684 1.30 bouyer /* clear FIFO/DMA mode */
2685 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2686 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2687 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2688 1.30 bouyer
2689 1.30 bouyer /* add timing values, setup DMA if needed */
2690 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2691 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2692 1.30 bouyer acer_fifo_udma |=
2693 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2694 1.30 bouyer goto pio;
2695 1.30 bouyer }
2696 1.30 bouyer
2697 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2698 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2699 1.30 bouyer /* use Ultra/DMA */
2700 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2701 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2702 1.30 bouyer acer_fifo_udma |=
2703 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2704 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2705 1.30 bouyer } else {
2706 1.30 bouyer /*
2707 1.30 bouyer * use Multiword DMA
2708 1.30 bouyer * Timings will be used for both PIO and DMA,
2709 1.30 bouyer * so adjust DMA mode if needed
2710 1.30 bouyer */
2711 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2712 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2713 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2714 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2715 1.32 bouyer drvp->PIO_mode - 2 : 0;
2716 1.30 bouyer if (drvp->DMA_mode == 0)
2717 1.30 bouyer drvp->PIO_mode = 0;
2718 1.30 bouyer }
2719 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2720 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2721 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2722 1.30 bouyer acer_pio[drvp->PIO_mode]);
2723 1.30 bouyer }
2724 1.33.2.5 he WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2725 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2726 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2727 1.30 bouyer if (idedma_ctl != 0) {
2728 1.30 bouyer /* Add software bits in status register */
2729 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2730 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2731 1.30 bouyer }
2732 1.30 bouyer pciide_print_modes(cp);
2733 1.30 bouyer }
2734 1.30 bouyer
2735 1.33.2.5 he int
2736 1.33.2.5 he acer_pci_intr(arg)
2737 1.33.2.5 he void *arg;
2738 1.33.2.5 he {
2739 1.33.2.5 he struct pciide_softc *sc = arg;
2740 1.33.2.5 he struct pciide_channel *cp;
2741 1.33.2.5 he struct channel_softc *wdc_cp;
2742 1.33.2.5 he int i, rv, crv;
2743 1.33.2.5 he u_int32_t chids;
2744 1.33.2.5 he
2745 1.33.2.5 he rv = 0;
2746 1.33.2.5 he chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2747 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2748 1.33.2.5 he cp = &sc->pciide_channels[i];
2749 1.33.2.5 he wdc_cp = &cp->wdc_channel;
2750 1.33.2.5 he /* If a compat channel skip. */
2751 1.33.2.5 he if (cp->compat)
2752 1.33.2.5 he continue;
2753 1.33.2.5 he if (chids & ACER_CHIDS_INT(i)) {
2754 1.33.2.5 he crv = wdcintr(wdc_cp);
2755 1.33.2.5 he if (crv == 0)
2756 1.33.2.5 he printf("%s:%d: bogus intr\n",
2757 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
2758 1.33.2.5 he else
2759 1.33.2.5 he rv = 1;
2760 1.33.2.5 he }
2761 1.33.2.5 he }
2762 1.33.2.5 he return rv;
2763 1.33.2.5 he }
2764 1.33.2.5 he
2765 1.30 bouyer void
2766 1.33.2.5 he hpt_chip_map(sc, pa)
2767 1.33.2.5 he struct pciide_softc *sc;
2768 1.30 bouyer struct pci_attach_args *pa;
2769 1.33.2.5 he {
2770 1.30 bouyer struct pciide_channel *cp;
2771 1.33.2.5 he int i, compatchan, revision;
2772 1.33.2.5 he pcireg_t interface;
2773 1.33.2.5 he bus_size_t cmdsize, ctlsize;
2774 1.33.2.5 he
2775 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2776 1.33.2.5 he return;
2777 1.33.2.5 he revision = PCI_REVISION(pa->pa_class);
2778 1.33.2.5 he
2779 1.33.2.5 he /*
2780 1.33.2.5 he * when the chip is in native mode it identifies itself as a
2781 1.33.2.5 he * 'misc mass storage'. Fake interface in this case.
2782 1.33.2.5 he */
2783 1.33.2.5 he if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
2784 1.33.2.5 he interface = PCI_INTERFACE(pa->pa_class);
2785 1.33.2.5 he } else {
2786 1.33.2.5 he interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
2787 1.33.2.5 he PCIIDE_INTERFACE_PCI(0);
2788 1.33.2.5 he if (revision == HPT370_REV)
2789 1.33.2.5 he interface |= PCIIDE_INTERFACE_PCI(1);
2790 1.33.2.5 he }
2791 1.33.2.5 he
2792 1.33.2.5 he printf("%s: bus-master DMA support present",
2793 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2794 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2795 1.33.2.5 he printf("\n");
2796 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2797 1.33.2.5 he WDC_CAPABILITY_MODE;
2798 1.33.2.5 he if (sc->sc_dma_ok) {
2799 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2800 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2801 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2802 1.33.2.5 he }
2803 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
2804 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
2805 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
2806 1.33.2.5 he
2807 1.33.2.5 he sc->sc_wdcdev.set_modes = hpt_setup_channel;
2808 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2809 1.33.2.5 he if (revision == HPT366_REV) {
2810 1.33.2.5 he /*
2811 1.33.2.5 he * The 366 has 2 PCI IDE functions, one for primary and one
2812 1.33.2.5 he * for secondary. So we need to call pciide_mapregs_compat()
2813 1.33.2.5 he * with the real channel
2814 1.33.2.5 he */
2815 1.33.2.5 he if (pa->pa_function == 0) {
2816 1.33.2.5 he compatchan = 0;
2817 1.33.2.5 he } else if (pa->pa_function == 1) {
2818 1.33.2.5 he compatchan = 1;
2819 1.33.2.5 he } else {
2820 1.33.2.5 he printf("%s: unexpected PCI function %d\n",
2821 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2822 1.33.2.5 he return;
2823 1.33.2.5 he }
2824 1.33.2.5 he sc->sc_wdcdev.nchannels = 1;
2825 1.33.2.5 he } else {
2826 1.33.2.5 he sc->sc_wdcdev.nchannels = 2;
2827 1.33.2.5 he }
2828 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2829 1.33.2.5 he cp = &sc->pciide_channels[i];
2830 1.33.2.5 he if (sc->sc_wdcdev.nchannels > 1) {
2831 1.33.2.5 he compatchan = i;
2832 1.33.2.5 he if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
2833 1.33.2.5 he HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
2834 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
2835 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2836 1.33.2.5 he continue;
2837 1.33.2.5 he }
2838 1.33.2.5 he }
2839 1.33.2.5 he if (pciide_chansetup(sc, i, interface) == 0)
2840 1.33.2.5 he continue;
2841 1.33.2.5 he if (interface & PCIIDE_INTERFACE_PCI(i)) {
2842 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
2843 1.33.2.5 he &ctlsize, hpt_pci_intr);
2844 1.33.2.5 he } else {
2845 1.33.2.5 he cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
2846 1.33.2.5 he &cmdsize, &ctlsize);
2847 1.33.2.5 he }
2848 1.33.2.5 he if (cp->hw_ok == 0)
2849 1.33.2.5 he return;
2850 1.33.2.5 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2851 1.33.2.5 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2852 1.33.2.5 he wdcattach(&cp->wdc_channel);
2853 1.33.2.5 he hpt_setup_channel(&cp->wdc_channel);
2854 1.33.2.5 he }
2855 1.33.2.5 he
2856 1.33.2.5 he return;
2857 1.33.2.5 he }
2858 1.33.2.5 he
2859 1.33.2.5 he
2860 1.33.2.5 he void
2861 1.33.2.5 he hpt_setup_channel(chp)
2862 1.33.2.5 he struct channel_softc *chp;
2863 1.30 bouyer {
2864 1.33.2.5 he struct ata_drive_datas *drvp;
2865 1.33.2.5 he int drive;
2866 1.33.2.5 he int cable;
2867 1.33.2.5 he u_int32_t before, after;
2868 1.33.2.5 he u_int32_t idedma_ctl;
2869 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
2870 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2871 1.33.2.5 he
2872 1.33.2.5 he cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
2873 1.33.2.5 he
2874 1.33.2.5 he /* setup DMA if needed */
2875 1.33.2.5 he pciide_channel_dma_setup(cp);
2876 1.33.2.5 he
2877 1.33.2.5 he idedma_ctl = 0;
2878 1.33.2.5 he
2879 1.33.2.5 he /* Per drive settings */
2880 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
2881 1.33.2.5 he drvp = &chp->ch_drive[drive];
2882 1.33.2.5 he /* If no drive, skip */
2883 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0)
2884 1.33.2.5 he continue;
2885 1.33.2.5 he before = pci_conf_read(sc->sc_pc, sc->sc_tag,
2886 1.33.2.5 he HPT_IDETIM(chp->channel, drive));
2887 1.33.2.5 he
2888 1.33.2.5 he /* add timing values, setup DMA if needed */
2889 1.33.2.5 he if (drvp->drive_flags & DRIVE_UDMA) {
2890 1.33.2.5 he if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
2891 1.33.2.5 he drvp->UDMA_mode > 2)
2892 1.33.2.5 he drvp->UDMA_mode = 2;
2893 1.33.2.5 he after = (sc->sc_wdcdev.nchannels == 2) ?
2894 1.33.2.5 he hpt370_udma[drvp->UDMA_mode] :
2895 1.33.2.5 he hpt366_udma[drvp->UDMA_mode];
2896 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2897 1.33.2.5 he } else if (drvp->drive_flags & DRIVE_DMA) {
2898 1.33.2.5 he /*
2899 1.33.2.5 he * use Multiword DMA.
2900 1.33.2.5 he * Timings will be used for both PIO and DMA, so adjust
2901 1.33.2.5 he * DMA mode if needed
2902 1.33.2.5 he */
2903 1.33.2.5 he if (drvp->PIO_mode >= 3 &&
2904 1.33.2.5 he (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2905 1.33.2.5 he drvp->DMA_mode = drvp->PIO_mode - 2;
2906 1.33.2.5 he }
2907 1.33.2.5 he after = (sc->sc_wdcdev.nchannels == 2) ?
2908 1.33.2.5 he hpt370_dma[drvp->DMA_mode] :
2909 1.33.2.5 he hpt366_dma[drvp->DMA_mode];
2910 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2911 1.33.2.5 he } else {
2912 1.33.2.5 he /* PIO only */
2913 1.33.2.5 he after = (sc->sc_wdcdev.nchannels == 2) ?
2914 1.33.2.5 he hpt370_pio[drvp->PIO_mode] :
2915 1.33.2.5 he hpt366_pio[drvp->PIO_mode];
2916 1.33.2.5 he }
2917 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
2918 1.33.2.5 he HPT_IDETIM(chp->channel, drive), after);
2919 1.33.2.5 he WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
2920 1.33.2.5 he "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
2921 1.33.2.5 he after, before), DEBUG_PROBE);
2922 1.33.2.5 he }
2923 1.33.2.5 he if (idedma_ctl != 0) {
2924 1.33.2.5 he /* Add software bits in status register */
2925 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2926 1.33.2.5 he IDEDMA_CTL, idedma_ctl);
2927 1.33.2.5 he }
2928 1.33.2.5 he pciide_print_modes(cp);
2929 1.33.2.5 he }
2930 1.33.2.5 he
2931 1.33.2.5 he int
2932 1.33.2.5 he hpt_pci_intr(arg)
2933 1.33.2.5 he void *arg;
2934 1.33.2.5 he {
2935 1.33.2.5 he struct pciide_softc *sc = arg;
2936 1.33.2.5 he struct pciide_channel *cp;
2937 1.33.2.5 he struct channel_softc *wdc_cp;
2938 1.33.2.5 he int rv = 0;
2939 1.33.2.5 he int dmastat, i, crv;
2940 1.33.2.5 he
2941 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2942 1.33.2.5 he dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2943 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
2944 1.33.2.5 he if((dmastat & IDEDMA_CTL_INTR) == 0)
2945 1.33.2.5 he continue;
2946 1.33.2.5 he cp = &sc->pciide_channels[i];
2947 1.33.2.5 he wdc_cp = &cp->wdc_channel;
2948 1.33.2.5 he crv = wdcintr(wdc_cp);
2949 1.33.2.5 he if (crv == 0) {
2950 1.33.2.5 he printf("%s:%d: bogus intr\n",
2951 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
2952 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2953 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
2954 1.33.2.5 he } else
2955 1.33.2.5 he rv = 1;
2956 1.33.2.5 he }
2957 1.33.2.5 he return rv;
2958 1.33.2.5 he }
2959 1.33.2.5 he
2960 1.33.2.5 he
2961 1.33.2.5 he /* A macro to test product */
2962 1.33.2.5 he #define PDC_IS_262(sc) (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
2963 1.33.2.5 he
2964 1.33.2.5 he void
2965 1.33.2.5 he pdc202xx_chip_map(sc, pa)
2966 1.33.2.5 he struct pciide_softc *sc;
2967 1.33.2.5 he struct pci_attach_args *pa;
2968 1.33.2.5 he {
2969 1.33.2.5 he struct pciide_channel *cp;
2970 1.33.2.5 he int channel;
2971 1.33.2.5 he pcireg_t interface, st, mode;
2972 1.30 bouyer bus_size_t cmdsize, ctlsize;
2973 1.33.2.5 he
2974 1.33.2.5 he st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
2975 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
2976 1.33.2.5 he DEBUG_PROBE);
2977 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2978 1.33.2.5 he return;
2979 1.33.2.5 he
2980 1.33.2.5 he /* turn off RAID mode */
2981 1.33.2.5 he st &= ~PDC2xx_STATE_IDERAID;
2982 1.31 bouyer
2983 1.31 bouyer /*
2984 1.33.2.5 he * can't rely on the PCI_CLASS_REG content if the chip was in raid
2985 1.33.2.5 he * mode. We have to fake interface
2986 1.31 bouyer */
2987 1.33.2.5 he interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
2988 1.33.2.5 he if (st & PDC2xx_STATE_NATIVE)
2989 1.33.2.5 he interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
2990 1.33.2.5 he
2991 1.33.2.5 he printf("%s: bus-master DMA support present",
2992 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2993 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2994 1.33.2.5 he printf("\n");
2995 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2996 1.33.2.5 he WDC_CAPABILITY_MODE;
2997 1.33.2.5 he if (sc->sc_dma_ok) {
2998 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2999 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3000 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
3001 1.33.2.5 he }
3002 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
3003 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
3004 1.33.2.5 he if (PDC_IS_262(sc))
3005 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
3006 1.33.2.5 he else
3007 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 2;
3008 1.33.2.5 he sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
3009 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
3010 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3011 1.30 bouyer
3012 1.33.2.5 he /* setup failsafe defaults */
3013 1.33.2.5 he mode = 0;
3014 1.33.2.5 he mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3015 1.33.2.5 he mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3016 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3017 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3018 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3019 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
3020 1.33.2.5 he "initial timings 0x%x, now 0x%x\n", channel,
3021 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag,
3022 1.33.2.5 he PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3023 1.33.2.5 he DEBUG_PROBE);
3024 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
3025 1.33.2.5 he mode | PDC2xx_TIM_IORDYp);
3026 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
3027 1.33.2.5 he "initial timings 0x%x, now 0x%x\n", channel,
3028 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag,
3029 1.33.2.5 he PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3030 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
3031 1.33.2.5 he mode);
3032 1.30 bouyer }
3033 1.30 bouyer
3034 1.33.2.5 he mode = PDC2xx_SCR_DMA;
3035 1.33.2.5 he if (PDC_IS_262(sc)) {
3036 1.33.2.5 he mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3037 1.33.2.5 he } else {
3038 1.33.2.5 he /* the BIOS set it up this way */
3039 1.33.2.5 he mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3040 1.33.2.5 he }
3041 1.33.2.5 he mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3042 1.33.2.5 he mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3043 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
3044 1.33.2.5 he bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
3045 1.33.2.5 he DEBUG_PROBE);
3046 1.33.2.5 he bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
3047 1.33.2.5 he
3048 1.33.2.5 he /* controller initial state register is OK even without BIOS */
3049 1.33.2.5 he /* Set DMA mode to IDE DMA compatibility */
3050 1.33.2.5 he mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3051 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
3052 1.33.2.5 he DEBUG_PROBE);
3053 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3054 1.33.2.5 he mode | 0x1);
3055 1.33.2.5 he mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3056 1.33.2.5 he WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3057 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3058 1.33.2.5 he mode | 0x1);
3059 1.33.2.5 he
3060 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3061 1.33.2.5 he cp = &sc->pciide_channels[channel];
3062 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
3063 1.33.2.5 he continue;
3064 1.33.2.5 he if ((st & (PDC_IS_262(sc) ?
3065 1.33.2.5 he PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3066 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
3067 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3068 1.33.2.5 he continue;
3069 1.33.2.5 he }
3070 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3071 1.33.2.5 he pdc202xx_pci_intr);
3072 1.33.2.5 he if (cp->hw_ok == 0)
3073 1.33.2.5 he continue;
3074 1.33.2.5 he if (pciide_chan_candisable(cp))
3075 1.33.2.5 he st &= ~(PDC_IS_262(sc) ?
3076 1.33.2.5 he PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3077 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
3078 1.33.2.5 he pdc202xx_setup_channel(&cp->wdc_channel);
3079 1.33.2.5 he }
3080 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
3081 1.33.2.5 he DEBUG_PROBE);
3082 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3083 1.33.2.5 he return;
3084 1.33.2.5 he }
3085 1.33.2.5 he
3086 1.33.2.5 he void
3087 1.33.2.5 he pdc202xx_setup_channel(chp)
3088 1.33.2.5 he struct channel_softc *chp;
3089 1.33.2.5 he {
3090 1.33.2.5 he struct ata_drive_datas *drvp;
3091 1.33.2.5 he int drive;
3092 1.33.2.5 he pcireg_t mode, st;
3093 1.33.2.5 he u_int32_t idedma_ctl, scr, atapi;
3094 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
3095 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3096 1.33.2.5 he int channel = chp->channel;
3097 1.33.2.5 he
3098 1.33.2.5 he /* setup DMA if needed */
3099 1.33.2.5 he pciide_channel_dma_setup(cp);
3100 1.33.2.5 he
3101 1.33.2.5 he idedma_ctl = 0;
3102 1.33.2.5 he
3103 1.33.2.5 he /* Per channel settings */
3104 1.33.2.5 he if (PDC_IS_262(sc)) {
3105 1.33.2.5 he scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3106 1.33.2.5 he PDC262_U66);
3107 1.33.2.5 he st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3108 1.33.2.5 he /* Trimm UDMA mode */
3109 1.33.2.5 he if ((st & PDC262_STATE_80P(channel)) != 0 ||
3110 1.33.2.5 he (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3111 1.33.2.5 he chp->ch_drive[0].UDMA_mode <= 2) ||
3112 1.33.2.5 he (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3113 1.33.2.5 he chp->ch_drive[1].UDMA_mode <= 2)) {
3114 1.33.2.5 he if (chp->ch_drive[0].UDMA_mode > 2)
3115 1.33.2.5 he chp->ch_drive[0].UDMA_mode = 2;
3116 1.33.2.5 he if (chp->ch_drive[1].UDMA_mode > 2)
3117 1.33.2.5 he chp->ch_drive[1].UDMA_mode = 2;
3118 1.33.2.5 he }
3119 1.33.2.5 he /* Set U66 if needed */
3120 1.33.2.5 he if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3121 1.33.2.5 he chp->ch_drive[0].UDMA_mode > 2) ||
3122 1.33.2.5 he (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3123 1.33.2.5 he chp->ch_drive[1].UDMA_mode > 2))
3124 1.33.2.5 he scr |= PDC262_U66_EN(channel);
3125 1.33.2.5 he else
3126 1.33.2.5 he scr &= ~PDC262_U66_EN(channel);
3127 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3128 1.33.2.5 he PDC262_U66, scr);
3129 1.33.2.5 he if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3130 1.33.2.5 he chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3131 1.33.2.5 he if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3132 1.33.2.5 he !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3133 1.33.2.5 he (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3134 1.33.2.5 he ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3135 1.33.2.5 he !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3136 1.33.2.5 he (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3137 1.33.2.5 he atapi = 0;
3138 1.33.2.5 he else
3139 1.33.2.5 he atapi = PDC262_ATAPI_UDMA;
3140 1.33.2.5 he bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3141 1.33.2.5 he PDC262_ATAPI(channel), atapi);
3142 1.33.2.5 he }
3143 1.33.2.5 he }
3144 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
3145 1.33.2.5 he drvp = &chp->ch_drive[drive];
3146 1.33.2.5 he /* If no drive, skip */
3147 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0)
3148 1.33.2.5 he continue;
3149 1.33.2.5 he mode = 0;
3150 1.33.2.5 he if (drvp->drive_flags & DRIVE_UDMA) {
3151 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode,
3152 1.33.2.5 he pdc2xx_udma_mb[drvp->UDMA_mode]);
3153 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode,
3154 1.33.2.5 he pdc2xx_udma_mc[drvp->UDMA_mode]);
3155 1.33.2.5 he drvp->drive_flags &= ~DRIVE_DMA;
3156 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3157 1.33.2.5 he } else if (drvp->drive_flags & DRIVE_DMA) {
3158 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode,
3159 1.33.2.5 he pdc2xx_dma_mb[drvp->DMA_mode]);
3160 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode,
3161 1.33.2.5 he pdc2xx_dma_mc[drvp->DMA_mode]);
3162 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3163 1.33.2.5 he } else {
3164 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode,
3165 1.33.2.5 he pdc2xx_dma_mb[0]);
3166 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode,
3167 1.33.2.5 he pdc2xx_dma_mc[0]);
3168 1.33.2.5 he }
3169 1.33.2.5 he mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3170 1.33.2.5 he mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3171 1.33.2.5 he if (drvp->drive_flags & DRIVE_ATA)
3172 1.33.2.5 he mode |= PDC2xx_TIM_PRE;
3173 1.33.2.5 he mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3174 1.33.2.5 he if (drvp->PIO_mode >= 3) {
3175 1.33.2.5 he mode |= PDC2xx_TIM_IORDY;
3176 1.33.2.5 he if (drive == 0)
3177 1.33.2.5 he mode |= PDC2xx_TIM_IORDYp;
3178 1.33.2.5 he }
3179 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3180 1.33.2.5 he "timings 0x%x\n",
3181 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
3182 1.33.2.5 he chp->channel, drive, mode), DEBUG_PROBE);
3183 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
3184 1.33.2.5 he PDC2xx_TIM(chp->channel, drive), mode);
3185 1.33.2.5 he }
3186 1.33.2.5 he if (idedma_ctl != 0) {
3187 1.33.2.5 he /* Add software bits in status register */
3188 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3189 1.33.2.5 he IDEDMA_CTL, idedma_ctl);
3190 1.33.2.5 he }
3191 1.33.2.5 he pciide_print_modes(cp);
3192 1.33.2.5 he }
3193 1.33.2.5 he
3194 1.33.2.5 he int
3195 1.33.2.5 he pdc202xx_pci_intr(arg)
3196 1.33.2.5 he void *arg;
3197 1.33.2.5 he {
3198 1.33.2.5 he struct pciide_softc *sc = arg;
3199 1.33.2.5 he struct pciide_channel *cp;
3200 1.33.2.5 he struct channel_softc *wdc_cp;
3201 1.33.2.5 he int i, rv, crv;
3202 1.33.2.5 he u_int32_t scr;
3203 1.33.2.5 he
3204 1.33.2.5 he rv = 0;
3205 1.33.2.5 he scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3206 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3207 1.33.2.5 he cp = &sc->pciide_channels[i];
3208 1.33.2.5 he wdc_cp = &cp->wdc_channel;
3209 1.33.2.5 he /* If a compat channel skip. */
3210 1.33.2.5 he if (cp->compat)
3211 1.33.2.5 he continue;
3212 1.33.2.5 he if (scr & PDC2xx_SCR_INT(i)) {
3213 1.33.2.5 he crv = wdcintr(wdc_cp);
3214 1.33.2.5 he if (crv == 0)
3215 1.33.2.5 he printf("%s:%d: bogus intr\n",
3216 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
3217 1.33.2.5 he else
3218 1.33.2.5 he rv = 1;
3219 1.33.2.5 he }
3220 1.33.2.5 he }
3221 1.33.2.5 he return rv;
3222 1.33.2.5 he }
3223 1.33.2.5 he
3224 1.33.2.5 he void
3225 1.33.2.5 he opti_chip_map(sc, pa)
3226 1.33.2.5 he struct pciide_softc *sc;
3227 1.33.2.5 he struct pci_attach_args *pa;
3228 1.33.2.5 he {
3229 1.33.2.5 he struct pciide_channel *cp;
3230 1.33.2.5 he bus_size_t cmdsize, ctlsize;
3231 1.33.2.5 he pcireg_t interface;
3232 1.33.2.5 he u_int8_t init_ctrl;
3233 1.33.2.5 he int channel;
3234 1.33.2.5 he
3235 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
3236 1.30 bouyer return;
3237 1.33.2.5 he printf("%s: bus-master DMA support present",
3238 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
3239 1.33.2.5 he pciide_mapreg_dma(sc, pa);
3240 1.33.2.5 he printf("\n");
3241 1.33.2.5 he
3242 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3243 1.33.2.5 he WDC_CAPABILITY_MODE;
3244 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
3245 1.33.2.5 he if (sc->sc_dma_ok) {
3246 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3247 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
3248 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
3249 1.33.2.5 he }
3250 1.33.2.5 he sc->sc_wdcdev.set_modes = opti_setup_channel;
3251 1.33.2.5 he
3252 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
3253 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3254 1.33.2.5 he
3255 1.33.2.5 he init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3256 1.33.2.5 he OPTI_REG_INIT_CONTROL);
3257 1.33.2.5 he
3258 1.33.2.5 he interface = PCI_INTERFACE(pa->pa_class);
3259 1.33.2.5 he
3260 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3261 1.33.2.5 he cp = &sc->pciide_channels[channel];
3262 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
3263 1.33.2.5 he continue;
3264 1.33.2.5 he if (channel == 1 &&
3265 1.33.2.5 he (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3266 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
3267 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3268 1.33.2.5 he continue;
3269 1.33.2.5 he }
3270 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3271 1.33.2.5 he pciide_pci_intr);
3272 1.33.2.5 he if (cp->hw_ok == 0)
3273 1.33.2.5 he continue;
3274 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
3275 1.33.2.5 he if (cp->hw_ok == 0)
3276 1.33.2.5 he continue;
3277 1.33.2.5 he opti_setup_channel(&cp->wdc_channel);
3278 1.33.2.5 he }
3279 1.33.2.5 he }
3280 1.33.2.5 he
3281 1.33.2.5 he void
3282 1.33.2.5 he opti_setup_channel(chp)
3283 1.33.2.5 he struct channel_softc *chp;
3284 1.33.2.5 he {
3285 1.33.2.5 he struct ata_drive_datas *drvp;
3286 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
3287 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3288 1.33.2.5 he int drive, spd;
3289 1.33.2.5 he int mode[2];
3290 1.33.2.5 he u_int8_t rv, mr;
3291 1.33.2.5 he
3292 1.33.2.5 he /*
3293 1.33.2.5 he * The `Delay' and `Address Setup Time' fields of the
3294 1.33.2.5 he * Miscellaneous Register are always zero initially.
3295 1.33.2.5 he */
3296 1.33.2.5 he mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3297 1.33.2.5 he mr &= ~(OPTI_MISC_DELAY_MASK |
3298 1.33.2.5 he OPTI_MISC_ADDR_SETUP_MASK |
3299 1.33.2.5 he OPTI_MISC_INDEX_MASK);
3300 1.33.2.5 he
3301 1.33.2.5 he /* Prime the control register before setting timing values */
3302 1.33.2.5 he opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3303 1.33.2.5 he
3304 1.33.2.5 he /* Determine the clockrate of the PCIbus the chip is attached to */
3305 1.33.2.5 he spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3306 1.33.2.5 he spd &= OPTI_STRAP_PCI_SPEED_MASK;
3307 1.33.2.5 he
3308 1.33.2.5 he /* setup DMA if needed */
3309 1.33.2.5 he pciide_channel_dma_setup(cp);
3310 1.33.2.5 he
3311 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
3312 1.33.2.5 he drvp = &chp->ch_drive[drive];
3313 1.33.2.5 he /* If no drive, skip */
3314 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0) {
3315 1.33.2.5 he mode[drive] = -1;
3316 1.33.2.5 he continue;
3317 1.33.2.5 he }
3318 1.33.2.5 he
3319 1.33.2.5 he if ((drvp->drive_flags & DRIVE_DMA)) {
3320 1.33.2.5 he /*
3321 1.33.2.5 he * Timings will be used for both PIO and DMA,
3322 1.33.2.5 he * so adjust DMA mode if needed
3323 1.33.2.5 he */
3324 1.33.2.5 he if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3325 1.33.2.5 he drvp->PIO_mode = drvp->DMA_mode + 2;
3326 1.33.2.5 he if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3327 1.33.2.5 he drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3328 1.33.2.5 he drvp->PIO_mode - 2 : 0;
3329 1.33.2.5 he if (drvp->DMA_mode == 0)
3330 1.33.2.5 he drvp->PIO_mode = 0;
3331 1.33.2.5 he
3332 1.33.2.5 he mode[drive] = drvp->DMA_mode + 5;
3333 1.33.2.5 he } else
3334 1.33.2.5 he mode[drive] = drvp->PIO_mode;
3335 1.33.2.5 he
3336 1.33.2.5 he if (drive && mode[0] >= 0 &&
3337 1.33.2.5 he (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3338 1.33.2.5 he /*
3339 1.33.2.5 he * Can't have two drives using different values
3340 1.33.2.5 he * for `Address Setup Time'.
3341 1.33.2.5 he * Slow down the faster drive to compensate.
3342 1.33.2.5 he */
3343 1.33.2.5 he int d = (opti_tim_as[spd][mode[0]] >
3344 1.33.2.5 he opti_tim_as[spd][mode[1]]) ? 0 : 1;
3345 1.33.2.5 he
3346 1.33.2.5 he mode[d] = mode[1-d];
3347 1.33.2.5 he chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3348 1.33.2.5 he chp->ch_drive[d].DMA_mode = 0;
3349 1.33.2.5 he chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3350 1.33.2.5 he }
3351 1.15 bouyer }
3352 1.33.2.5 he
3353 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
3354 1.33.2.5 he int m;
3355 1.33.2.5 he if ((m = mode[drive]) < 0)
3356 1.33.2.5 he continue;
3357 1.33.2.5 he
3358 1.33.2.5 he /* Set the Address Setup Time and select appropriate index */
3359 1.33.2.5 he rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3360 1.33.2.5 he rv |= OPTI_MISC_INDEX(drive);
3361 1.33.2.5 he opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3362 1.33.2.5 he
3363 1.33.2.5 he /* Set the pulse width and recovery timing parameters */
3364 1.33.2.5 he rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3365 1.33.2.5 he rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3366 1.33.2.5 he opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3367 1.33.2.5 he opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3368 1.33.2.5 he
3369 1.33.2.5 he /* Set the Enhanced Mode register appropriately */
3370 1.33.2.5 he rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3371 1.33.2.5 he rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3372 1.33.2.5 he rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3373 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3374 1.33.2.5 he }
3375 1.33.2.5 he
3376 1.33.2.5 he /* Finally, enable the timings */
3377 1.33.2.5 he opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3378 1.33.2.5 he
3379 1.33.2.5 he pciide_print_modes(cp);
3380 1.1 cgd }
3381