pciide.c revision 1.33.2.8 1 1.33.2.8 he /* $NetBSD: pciide.c,v 1.33.2.8 2000/07/27 17:36:40 he Exp $ */
2 1.33.2.5 he
3 1.33.2.5 he
4 1.33.2.5 he /*
5 1.33.2.5 he * Copyright (c) 1999 Manuel Bouyer.
6 1.33.2.5 he *
7 1.33.2.5 he * Redistribution and use in source and binary forms, with or without
8 1.33.2.5 he * modification, are permitted provided that the following conditions
9 1.33.2.5 he * are met:
10 1.33.2.5 he * 1. Redistributions of source code must retain the above copyright
11 1.33.2.5 he * notice, this list of conditions and the following disclaimer.
12 1.33.2.5 he * 2. Redistributions in binary form must reproduce the above copyright
13 1.33.2.5 he * notice, this list of conditions and the following disclaimer in the
14 1.33.2.5 he * documentation and/or other materials provided with the distribution.
15 1.33.2.5 he * 3. All advertising materials mentioning features or use of this software
16 1.33.2.5 he * must display the following acknowledgement:
17 1.33.2.5 he * This product includes software developed by the University of
18 1.33.2.5 he * California, Berkeley and its contributors.
19 1.33.2.5 he * 4. Neither the name of the University nor the names of its contributors
20 1.33.2.5 he * may be used to endorse or promote products derived from this software
21 1.33.2.5 he * without specific prior written permission.
22 1.33.2.5 he *
23 1.33.2.5 he * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.33.2.5 he * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.33.2.5 he * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.33.2.5 he * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.33.2.5 he * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.33.2.5 he * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.33.2.5 he * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.33.2.5 he * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.33.2.5 he * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.33.2.5 he * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.33.2.5 he *
34 1.33.2.5 he */
35 1.33.2.5 he
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.1 cgd
79 1.33.2.5 he #ifndef WDCDEBUG
80 1.26 bouyer #define WDCDEBUG
81 1.33.2.5 he #endif
82 1.26 bouyer
83 1.9 bouyer #define DEBUG_DMA 0x01
84 1.9 bouyer #define DEBUG_XFERS 0x02
85 1.9 bouyer #define DEBUG_FUNCS 0x08
86 1.9 bouyer #define DEBUG_PROBE 0x10
87 1.9 bouyer #ifdef WDCDEBUG
88 1.26 bouyer int wdcdebug_pciide_mask = 0;
89 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
90 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
91 1.9 bouyer #else
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
93 1.9 bouyer #endif
94 1.1 cgd #include <sys/param.h>
95 1.1 cgd #include <sys/systm.h>
96 1.1 cgd #include <sys/device.h>
97 1.9 bouyer #include <sys/malloc.h>
98 1.9 bouyer
99 1.33.2.5 he #include <machine/endian.h>
100 1.33.2.5 he
101 1.9 bouyer #include <vm/vm.h>
102 1.9 bouyer #include <vm/vm_param.h>
103 1.9 bouyer #include <vm/vm_kern.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.33.2.5 he #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.33.2.5 he #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.33.2.5 he #include <dev/pci/pciide_opti_reg.h>
119 1.33.2.5 he #include <dev/pci/pciide_hpt_reg.h>
120 1.1 cgd
121 1.33.2.2 perry #if BYTE_ORDER == BIG_ENDIAN
122 1.33.2.5 he #define htole16(x) bswap16((u_int16_t)(x))
123 1.33.2.5 he #define htole32(x) bswap32((u_int32_t)(x))
124 1.33.2.5 he #define htole64(x) bswap64((u_int64_t)(x))
125 1.33.2.5 he #else /* LITTLE_ENDIAN */
126 1.33.2.5 he #define htole16(x) (x)
127 1.33.2.5 he #define htole32(x) (x)
128 1.33.2.5 he #define htole64(x) (x)
129 1.33.2.2 perry #endif
130 1.33.2.5 he #define le16toh(x) htole16(x)
131 1.33.2.5 he #define le32toh(x) htole32(x)
132 1.33.2.5 he #define le64toh(x) htole64(x)
133 1.33.2.2 perry
134 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
135 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
136 1.33.2.5 he int));
137 1.33.2.5 he static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
138 1.33.2.5 he int, u_int8_t));
139 1.33.2.5 he
140 1.14 bouyer static __inline u_int8_t
141 1.14 bouyer pciide_pci_read(pc, pa, reg)
142 1.14 bouyer pci_chipset_tag_t pc;
143 1.14 bouyer pcitag_t pa;
144 1.14 bouyer int reg;
145 1.14 bouyer {
146 1.14 bouyer
147 1.33.2.5 he return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
148 1.33.2.5 he ((reg & 0x03) * 8) & 0xff);
149 1.33.2.5 he }
150 1.14 bouyer
151 1.14 bouyer static __inline void
152 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
153 1.14 bouyer pci_chipset_tag_t pc;
154 1.14 bouyer pcitag_t pa;
155 1.14 bouyer int reg;
156 1.14 bouyer u_int8_t val;
157 1.14 bouyer {
158 1.14 bouyer pcireg_t pcival;
159 1.14 bouyer
160 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
161 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
162 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
163 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
164 1.14 bouyer }
165 1.14 bouyer
166 1.33.2.5 he void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
167 1.9 bouyer
168 1.33.2.5 he void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
169 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
170 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
171 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
172 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
173 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
174 1.9 bouyer
175 1.33.2.5 he void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
176 1.33.2.5 he void amd756_setup_channel __P((struct channel_softc*));
177 1.33.2.5 he
178 1.33.2.5 he void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
179 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
180 1.9 bouyer
181 1.33.2.5 he void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
182 1.33.2.5 he void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
183 1.33.2.5 he void cmd0643_9_setup_channel __P((struct channel_softc*));
184 1.33.2.5 he void cmd_channel_map __P((struct pci_attach_args *,
185 1.33.2.5 he struct pciide_softc *, int));
186 1.33.2.5 he int cmd_pci_intr __P((void *));
187 1.33.2.7 he void cmd646_9_irqack __P((struct channel_softc *));
188 1.18 drochner
189 1.33.2.5 he void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
190 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
191 1.18 drochner
192 1.33.2.5 he void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
193 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
194 1.9 bouyer
195 1.33.2.5 he void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
196 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
197 1.33.2.5 he int acer_pci_intr __P((void *));
198 1.33.2.5 he
199 1.33.2.5 he void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
200 1.33.2.5 he void pdc202xx_setup_channel __P((struct channel_softc*));
201 1.33.2.5 he int pdc202xx_pci_intr __P((void *));
202 1.33.2.5 he
203 1.33.2.5 he void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
204 1.33.2.5 he void opti_setup_channel __P((struct channel_softc*));
205 1.33.2.5 he
206 1.33.2.5 he void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
207 1.33.2.5 he void hpt_setup_channel __P((struct channel_softc*));
208 1.33.2.5 he int hpt_pci_intr __P((void *));
209 1.30 bouyer
210 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
211 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
212 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
213 1.33.2.5 he void pciide_dma_start __P((void*, int, int));
214 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
215 1.33.2.5 he void pciide_irqack __P((struct channel_softc *));
216 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
217 1.9 bouyer
218 1.9 bouyer struct pciide_product_desc {
219 1.33.2.5 he u_int32_t ide_product;
220 1.33.2.5 he int ide_flags;
221 1.33.2.5 he const char *ide_name;
222 1.33.2.5 he /* map and setup chip, probe drives */
223 1.33.2.5 he void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
224 1.9 bouyer };
225 1.9 bouyer
226 1.9 bouyer /* Flags for ide_flags */
227 1.33.2.5 he #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
228 1.9 bouyer
229 1.9 bouyer /* Default product description for devices not known from this controller */
230 1.9 bouyer const struct pciide_product_desc default_product_desc = {
231 1.33.2.5 he 0,
232 1.33.2.5 he 0,
233 1.33.2.5 he "Generic PCI IDE controller",
234 1.33.2.5 he default_chip_map,
235 1.9 bouyer };
236 1.1 cgd
237 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
238 1.33.2.5 he { PCI_PRODUCT_INTEL_82092AA,
239 1.33.2.5 he 0,
240 1.33.2.5 he "Intel 82092AA IDE controller",
241 1.33.2.5 he default_chip_map,
242 1.33.2.5 he },
243 1.33.2.5 he { PCI_PRODUCT_INTEL_82371FB_IDE,
244 1.33.2.5 he 0,
245 1.33.2.5 he "Intel 82371FB IDE controller (PIIX)",
246 1.33.2.5 he piix_chip_map,
247 1.33.2.5 he },
248 1.33.2.5 he { PCI_PRODUCT_INTEL_82371SB_IDE,
249 1.33.2.5 he 0,
250 1.33.2.5 he "Intel 82371SB IDE Interface (PIIX3)",
251 1.33.2.5 he piix_chip_map,
252 1.33.2.5 he },
253 1.33.2.5 he { PCI_PRODUCT_INTEL_82371AB_IDE,
254 1.33.2.5 he 0,
255 1.33.2.5 he "Intel 82371AB IDE controller (PIIX4)",
256 1.33.2.5 he piix_chip_map,
257 1.33.2.5 he },
258 1.33.2.5 he { PCI_PRODUCT_INTEL_82801AA_IDE,
259 1.33.2.5 he 0,
260 1.33.2.5 he "Intel 82801AA IDE Controller (ICH)",
261 1.33.2.5 he piix_chip_map,
262 1.33.2.5 he },
263 1.33.2.5 he { PCI_PRODUCT_INTEL_82801AB_IDE,
264 1.33.2.5 he 0,
265 1.33.2.5 he "Intel 82801AB IDE Controller (ICH0)",
266 1.33.2.5 he piix_chip_map,
267 1.33.2.5 he },
268 1.33.2.5 he { 0,
269 1.33.2.5 he 0,
270 1.33.2.5 he NULL,
271 1.33.2.5 he }
272 1.9 bouyer };
273 1.33.2.5 he
274 1.33.2.5 he const struct pciide_product_desc pciide_amd_products[] = {
275 1.33.2.5 he { PCI_PRODUCT_AMD_PBC756_IDE,
276 1.33.2.5 he 0,
277 1.33.2.5 he "Advanced Micro Devices AMD756 IDE Controller",
278 1.33.2.5 he amd756_chip_map
279 1.33.2.5 he },
280 1.33.2.5 he { 0,
281 1.33.2.5 he 0,
282 1.33.2.5 he NULL,
283 1.33.2.5 he }
284 1.33.2.5 he };
285 1.33.2.5 he
286 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
287 1.33.2.5 he { PCI_PRODUCT_CMDTECH_640,
288 1.33.2.5 he 0,
289 1.33.2.5 he "CMD Technology PCI0640",
290 1.33.2.5 he cmd_chip_map
291 1.33.2.5 he },
292 1.33.2.5 he { PCI_PRODUCT_CMDTECH_643,
293 1.33.2.5 he 0,
294 1.33.2.5 he "CMD Technology PCI0643",
295 1.33.2.5 he cmd0643_9_chip_map,
296 1.33.2.5 he },
297 1.33.2.5 he { PCI_PRODUCT_CMDTECH_646,
298 1.33.2.5 he 0,
299 1.33.2.5 he "CMD Technology PCI0646",
300 1.33.2.5 he cmd0643_9_chip_map,
301 1.33.2.5 he },
302 1.33.2.5 he { PCI_PRODUCT_CMDTECH_648,
303 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
304 1.33.2.5 he "CMD Technology PCI0648",
305 1.33.2.5 he cmd0643_9_chip_map,
306 1.33.2.5 he },
307 1.33.2.5 he { PCI_PRODUCT_CMDTECH_649,
308 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
309 1.33.2.5 he "CMD Technology PCI0649",
310 1.33.2.5 he cmd0643_9_chip_map,
311 1.33.2.5 he },
312 1.33.2.5 he { 0,
313 1.33.2.5 he 0,
314 1.33.2.5 he NULL,
315 1.33.2.5 he }
316 1.9 bouyer };
317 1.9 bouyer
318 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
319 1.33.2.5 he { PCI_PRODUCT_VIATECH_VT82C586_IDE,
320 1.33.2.5 he 0,
321 1.33.2.5 he "VIA Tech VT82C586 IDE Controller",
322 1.33.2.5 he apollo_chip_map,
323 1.33.2.5 he },
324 1.33.2.5 he { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
325 1.33.2.5 he 0,
326 1.33.2.5 he "VIA Tech VT82C586A IDE Controller",
327 1.33.2.5 he apollo_chip_map,
328 1.33.2.5 he },
329 1.33.2.5 he { 0,
330 1.33.2.5 he 0,
331 1.33.2.5 he NULL,
332 1.33.2.5 he }
333 1.18 drochner };
334 1.18 drochner
335 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
336 1.33.2.5 he { PCI_PRODUCT_CONTAQ_82C693,
337 1.33.2.5 he 0,
338 1.33.2.5 he "Cypress 82C693 IDE Controller",
339 1.33.2.5 he cy693_chip_map,
340 1.33.2.5 he },
341 1.33.2.5 he { 0,
342 1.33.2.5 he 0,
343 1.33.2.5 he NULL,
344 1.33.2.5 he }
345 1.18 drochner };
346 1.18 drochner
347 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
348 1.33.2.5 he { PCI_PRODUCT_SIS_5597_IDE,
349 1.33.2.5 he 0,
350 1.33.2.5 he "Silicon Integrated System 5597/5598 IDE controller",
351 1.33.2.5 he sis_chip_map,
352 1.33.2.5 he },
353 1.33.2.5 he { 0,
354 1.33.2.5 he 0,
355 1.33.2.5 he NULL,
356 1.33.2.5 he }
357 1.9 bouyer };
358 1.9 bouyer
359 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
360 1.33.2.5 he { PCI_PRODUCT_ALI_M5229,
361 1.33.2.5 he 0,
362 1.33.2.5 he "Acer Labs M5229 UDMA IDE Controller",
363 1.33.2.5 he acer_chip_map,
364 1.33.2.5 he },
365 1.33.2.5 he { 0,
366 1.33.2.5 he 0,
367 1.33.2.5 he NULL,
368 1.33.2.5 he }
369 1.30 bouyer };
370 1.30 bouyer
371 1.33.2.5 he const struct pciide_product_desc pciide_promise_products[] = {
372 1.33.2.5 he { PCI_PRODUCT_PROMISE_ULTRA33,
373 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
374 1.33.2.5 he "Promise Ultra33/ATA Bus Master IDE Accelerator",
375 1.33.2.5 he pdc202xx_chip_map,
376 1.33.2.5 he },
377 1.33.2.5 he { PCI_PRODUCT_PROMISE_ULTRA66,
378 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
379 1.33.2.5 he "Promise Ultra66/ATA Bus Master IDE Accelerator",
380 1.33.2.6 he pdc202xx_chip_map,
381 1.33.2.6 he },
382 1.33.2.6 he { PCI_PRODUCT_PROMISE_ULTRA100,
383 1.33.2.6 he IDE_PCI_CLASS_OVERRIDE,
384 1.33.2.6 he "Promise Ultra100/ATA Bus Master IDE Accelerator",
385 1.33.2.5 he pdc202xx_chip_map,
386 1.33.2.5 he },
387 1.33.2.5 he { 0,
388 1.33.2.5 he 0,
389 1.33.2.5 he NULL,
390 1.33.2.5 he }
391 1.9 bouyer };
392 1.9 bouyer
393 1.33.2.5 he const struct pciide_product_desc pciide_opti_products[] = {
394 1.33.2.5 he { PCI_PRODUCT_OPTI_82C621,
395 1.33.2.5 he 0,
396 1.33.2.5 he "OPTi 82c621 PCI IDE controller",
397 1.33.2.5 he opti_chip_map,
398 1.33.2.5 he },
399 1.33.2.5 he { PCI_PRODUCT_OPTI_82C568,
400 1.33.2.5 he 0,
401 1.33.2.5 he "OPTi 82c568 (82c621 compatible) PCI IDE controller",
402 1.33.2.5 he opti_chip_map,
403 1.33.2.5 he },
404 1.33.2.5 he { PCI_PRODUCT_OPTI_82D568,
405 1.33.2.5 he 0,
406 1.33.2.5 he "OPTi 82d568 (82c621 compatible) PCI IDE controller",
407 1.33.2.5 he opti_chip_map,
408 1.33.2.5 he },
409 1.33.2.5 he { 0,
410 1.33.2.5 he 0,
411 1.33.2.5 he NULL,
412 1.33.2.5 he }
413 1.33.2.5 he };
414 1.33.2.5 he
415 1.33.2.5 he const struct pciide_product_desc pciide_triones_products[] = {
416 1.33.2.5 he { PCI_PRODUCT_TRIONES_HPT366,
417 1.33.2.5 he IDE_PCI_CLASS_OVERRIDE,
418 1.33.2.5 he "Triones/Highpoint HPT366/370 IDE Controller",
419 1.33.2.5 he hpt_chip_map,
420 1.33.2.5 he },
421 1.33.2.5 he { 0,
422 1.33.2.5 he 0,
423 1.33.2.5 he NULL,
424 1.33.2.5 he }
425 1.1 cgd };
426 1.1 cgd
427 1.33.2.5 he struct pciide_vendor_desc {
428 1.33.2.5 he u_int32_t ide_vendor;
429 1.33.2.5 he const struct pciide_product_desc *ide_products;
430 1.33.2.5 he };
431 1.9 bouyer
432 1.33.2.5 he const struct pciide_vendor_desc pciide_vendors[] = {
433 1.33.2.5 he { PCI_VENDOR_INTEL, pciide_intel_products },
434 1.33.2.5 he { PCI_VENDOR_CMDTECH, pciide_cmd_products },
435 1.33.2.5 he { PCI_VENDOR_VIATECH, pciide_via_products },
436 1.33.2.5 he { PCI_VENDOR_CONTAQ, pciide_cypress_products },
437 1.33.2.5 he { PCI_VENDOR_SIS, pciide_sis_products },
438 1.33.2.5 he { PCI_VENDOR_ALI, pciide_acer_products },
439 1.33.2.5 he { PCI_VENDOR_PROMISE, pciide_promise_products },
440 1.33.2.5 he { PCI_VENDOR_AMD, pciide_amd_products },
441 1.33.2.5 he { PCI_VENDOR_OPTI, pciide_opti_products },
442 1.33.2.5 he { PCI_VENDOR_TRIONES, pciide_triones_products },
443 1.33.2.5 he { 0, NULL }
444 1.33.2.5 he };
445 1.1 cgd
446 1.13 bouyer /* options passed via the 'flags' config keyword */
447 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
448 1.13 bouyer
449 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
450 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
451 1.1 cgd
452 1.1 cgd struct cfattach pciide_ca = {
453 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
454 1.1 cgd };
455 1.33.2.5 he int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
456 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
457 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
458 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
459 1.33.2.5 he struct pciide_channel *, bus_size_t *, bus_size_t *,
460 1.33.2.5 he int (*pci_intr) __P((void *))));
461 1.33.2.5 he void pciide_mapreg_dma __P((struct pciide_softc *,
462 1.33.2.5 he struct pci_attach_args *));
463 1.33.2.5 he int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
464 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
465 1.33.2.5 he struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
466 1.33.2.5 he int (*pci_intr) __P((void *))));
467 1.33.2.5 he int pciide_chan_candisable __P((struct pciide_channel *));
468 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
469 1.28 bouyer struct pciide_channel *, int, int));
470 1.5 cgd int pciide_print __P((void *, const char *pnp));
471 1.1 cgd int pciide_compat_intr __P((void *));
472 1.1 cgd int pciide_pci_intr __P((void *));
473 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
474 1.1 cgd
475 1.33.2.5 he const struct pciide_product_desc *
476 1.9 bouyer pciide_lookup_product(id)
477 1.33.2.5 he u_int32_t id;
478 1.9 bouyer {
479 1.33.2.5 he const struct pciide_product_desc *pp;
480 1.33.2.5 he const struct pciide_vendor_desc *vp;
481 1.9 bouyer
482 1.33.2.5 he for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
483 1.33.2.5 he if (PCI_VENDOR(id) == vp->ide_vendor)
484 1.33.2.5 he break;
485 1.9 bouyer
486 1.33.2.5 he if ((pp = vp->ide_products) == NULL)
487 1.33.2.5 he return NULL;
488 1.9 bouyer
489 1.33.2.5 he for (; pp->ide_name != NULL; pp++)
490 1.33.2.5 he if (PCI_PRODUCT(id) == pp->ide_product)
491 1.33.2.5 he break;
492 1.9 bouyer
493 1.33.2.5 he if (pp->ide_name == NULL)
494 1.33.2.5 he return NULL;
495 1.33.2.5 he return pp;
496 1.9 bouyer }
497 1.6 cgd
498 1.1 cgd int
499 1.1 cgd pciide_match(parent, match, aux)
500 1.1 cgd struct device *parent;
501 1.1 cgd struct cfdata *match;
502 1.1 cgd void *aux;
503 1.1 cgd {
504 1.1 cgd struct pci_attach_args *pa = aux;
505 1.33.2.5 he const struct pciide_product_desc *pp;
506 1.1 cgd
507 1.1 cgd /*
508 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
509 1.1 cgd * If it is, we assume that we can deal with it; it _should_
510 1.1 cgd * work in a standardized way...
511 1.1 cgd */
512 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
513 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
514 1.1 cgd return (1);
515 1.1 cgd }
516 1.1 cgd
517 1.33.2.5 he /*
518 1.33.2.5 he * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
519 1.33.2.5 he * controllers. Let see if we can deal with it anyway.
520 1.33.2.5 he */
521 1.33.2.5 he pp = pciide_lookup_product(pa->pa_id);
522 1.33.2.5 he if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
523 1.33.2.5 he return (1);
524 1.33.2.5 he }
525 1.33.2.5 he
526 1.1 cgd return (0);
527 1.1 cgd }
528 1.1 cgd
529 1.1 cgd void
530 1.1 cgd pciide_attach(parent, self, aux)
531 1.1 cgd struct device *parent, *self;
532 1.1 cgd void *aux;
533 1.1 cgd {
534 1.1 cgd struct pci_attach_args *pa = aux;
535 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
536 1.9 bouyer pcitag_t tag = pa->pa_tag;
537 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
538 1.33.2.5 he pcireg_t csr;
539 1.1 cgd char devinfo[256];
540 1.33.2.5 he const char *displaydev;
541 1.1 cgd
542 1.33.2.5 he sc->sc_pp = pciide_lookup_product(pa->pa_id);
543 1.9 bouyer if (sc->sc_pp == NULL) {
544 1.9 bouyer sc->sc_pp = &default_product_desc;
545 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
546 1.33.2.5 he displaydev = devinfo;
547 1.33.2.5 he } else
548 1.33.2.5 he displaydev = sc->sc_pp->ide_name;
549 1.1 cgd
550 1.33.2.5 he printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
551 1.1 cgd
552 1.28 bouyer sc->sc_pc = pa->pa_pc;
553 1.28 bouyer sc->sc_tag = pa->pa_tag;
554 1.33.2.5 he #ifdef WDCDEBUG
555 1.33.2.5 he if (wdcdebug_pciide_mask & DEBUG_PROBE)
556 1.33.2.5 he pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
557 1.33.2.5 he #endif
558 1.33.2.5 he sc->sc_pp->chip_map(sc, pa);
559 1.28 bouyer
560 1.16 bouyer if (sc->sc_dma_ok) {
561 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
562 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
563 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
564 1.16 bouyer }
565 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
566 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
567 1.5 cgd }
568 1.5 cgd
569 1.33.2.5 he /* tell wether the chip is enabled or not */
570 1.33.2.5 he int
571 1.33.2.5 he pciide_chipen(sc, pa)
572 1.33.2.5 he struct pciide_softc *sc;
573 1.33.2.5 he struct pci_attach_args *pa;
574 1.33.2.5 he {
575 1.33.2.5 he pcireg_t csr;
576 1.33.2.5 he if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
577 1.33.2.5 he csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
578 1.33.2.5 he PCI_COMMAND_STATUS_REG);
579 1.33.2.5 he printf("%s: device disabled (at %s)\n",
580 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
581 1.33.2.5 he (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
582 1.33.2.5 he "device" : "bridge");
583 1.33.2.5 he return 0;
584 1.33.2.5 he }
585 1.33.2.5 he return 1;
586 1.33.2.5 he }
587 1.33.2.5 he
588 1.5 cgd int
589 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
590 1.5 cgd struct pci_attach_args *pa;
591 1.18 drochner struct pciide_channel *cp;
592 1.18 drochner int compatchan;
593 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
594 1.5 cgd {
595 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
596 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
597 1.5 cgd
598 1.5 cgd cp->compat = 1;
599 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
600 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
601 1.5 cgd
602 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
603 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
604 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
605 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
606 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
607 1.33.2.5 he return (0);
608 1.5 cgd }
609 1.5 cgd
610 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
611 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
612 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
613 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
614 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
615 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
616 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
617 1.33.2.5 he return (0);
618 1.5 cgd }
619 1.5 cgd
620 1.33.2.5 he return (1);
621 1.5 cgd }
622 1.5 cgd
623 1.9 bouyer int
624 1.33.2.5 he pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
625 1.28 bouyer struct pci_attach_args * pa;
626 1.18 drochner struct pciide_channel *cp;
627 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
628 1.33.2.5 he int (*pci_intr) __P((void *));
629 1.9 bouyer {
630 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
631 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
632 1.29 bouyer const char *intrstr;
633 1.29 bouyer pci_intr_handle_t intrhandle;
634 1.9 bouyer
635 1.9 bouyer cp->compat = 0;
636 1.9 bouyer
637 1.29 bouyer if (sc->sc_pci_ih == NULL) {
638 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
639 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
640 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
641 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
642 1.29 bouyer return 0;
643 1.29 bouyer }
644 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
645 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
646 1.33.2.5 he intrhandle, IPL_BIO, pci_intr, sc);
647 1.29 bouyer if (sc->sc_pci_ih != NULL) {
648 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
649 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
650 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
651 1.29 bouyer } else {
652 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
653 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
654 1.29 bouyer if (intrstr != NULL)
655 1.29 bouyer printf(" at %s", intrstr);
656 1.29 bouyer printf("\n");
657 1.29 bouyer return 0;
658 1.29 bouyer }
659 1.18 drochner }
660 1.29 bouyer cp->ih = sc->sc_pci_ih;
661 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
662 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
663 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
664 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
665 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
666 1.18 drochner return 0;
667 1.9 bouyer }
668 1.9 bouyer
669 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
670 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
671 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
672 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
673 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
674 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
675 1.18 drochner return 0;
676 1.9 bouyer }
677 1.18 drochner return (1);
678 1.9 bouyer }
679 1.9 bouyer
680 1.33.2.5 he void
681 1.33.2.5 he pciide_mapreg_dma(sc, pa)
682 1.33.2.5 he struct pciide_softc *sc;
683 1.33.2.5 he struct pci_attach_args *pa;
684 1.33.2.5 he {
685 1.33.2.5 he /*
686 1.33.2.5 he * Map DMA registers
687 1.33.2.5 he *
688 1.33.2.5 he * Note that sc_dma_ok is the right variable to test to see if
689 1.33.2.5 he * DMA can be done. If the interface doesn't support DMA,
690 1.33.2.5 he * sc_dma_ok will never be non-zero. If the DMA regs couldn't
691 1.33.2.5 he * be mapped, it'll be zero. I.e., sc_dma_ok will only be
692 1.33.2.5 he * non-zero if the interface supports DMA and the registers
693 1.33.2.5 he * could be mapped.
694 1.33.2.5 he *
695 1.33.2.5 he * XXX Note that despite the fact that the Bus Master IDE specs
696 1.33.2.5 he * XXX say that "The bus master IDE function uses 16 bytes of IO
697 1.33.2.5 he * XXX space," some controllers (at least the United
698 1.33.2.5 he * XXX Microelectronics UM8886BF) place it in memory space.
699 1.33.2.5 he */
700 1.33.2.5 he sc->sc_dma_ok = (pci_mapreg_map(pa,
701 1.33.2.5 he PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
702 1.33.2.5 he &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
703 1.33.2.5 he sc->sc_dmat = pa->pa_dmat;
704 1.33.2.5 he if (sc->sc_dma_ok == 0) {
705 1.33.2.5 he printf(", but unused (couldn't map registers)");
706 1.33.2.5 he } else {
707 1.33.2.5 he sc->sc_wdcdev.dma_arg = sc;
708 1.33.2.5 he sc->sc_wdcdev.dma_init = pciide_dma_init;
709 1.33.2.5 he sc->sc_wdcdev.dma_start = pciide_dma_start;
710 1.33.2.5 he sc->sc_wdcdev.dma_finish = pciide_dma_finish;
711 1.33.2.5 he }
712 1.33.2.5 he }
713 1.33.2.5 he
714 1.9 bouyer int
715 1.9 bouyer pciide_compat_intr(arg)
716 1.9 bouyer void *arg;
717 1.9 bouyer {
718 1.19 drochner struct pciide_channel *cp = arg;
719 1.9 bouyer
720 1.9 bouyer #ifdef DIAGNOSTIC
721 1.9 bouyer /* should only be called for a compat channel */
722 1.9 bouyer if (cp->compat == 0)
723 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
724 1.9 bouyer #endif
725 1.19 drochner return (wdcintr(&cp->wdc_channel));
726 1.9 bouyer }
727 1.9 bouyer
728 1.9 bouyer int
729 1.9 bouyer pciide_pci_intr(arg)
730 1.9 bouyer void *arg;
731 1.9 bouyer {
732 1.9 bouyer struct pciide_softc *sc = arg;
733 1.9 bouyer struct pciide_channel *cp;
734 1.9 bouyer struct channel_softc *wdc_cp;
735 1.9 bouyer int i, rv, crv;
736 1.9 bouyer
737 1.9 bouyer rv = 0;
738 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
739 1.9 bouyer cp = &sc->pciide_channels[i];
740 1.18 drochner wdc_cp = &cp->wdc_channel;
741 1.9 bouyer
742 1.9 bouyer /* If a compat channel skip. */
743 1.9 bouyer if (cp->compat)
744 1.9 bouyer continue;
745 1.9 bouyer /* if this channel not waiting for intr, skip */
746 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
747 1.9 bouyer continue;
748 1.9 bouyer
749 1.9 bouyer crv = wdcintr(wdc_cp);
750 1.9 bouyer if (crv == 0)
751 1.9 bouyer ; /* leave rv alone */
752 1.9 bouyer else if (crv == 1)
753 1.9 bouyer rv = 1; /* claim the intr */
754 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
755 1.9 bouyer rv = crv; /* if we've done no better, take it */
756 1.9 bouyer }
757 1.9 bouyer return (rv);
758 1.9 bouyer }
759 1.9 bouyer
760 1.28 bouyer void
761 1.28 bouyer pciide_channel_dma_setup(cp)
762 1.28 bouyer struct pciide_channel *cp;
763 1.28 bouyer {
764 1.28 bouyer int drive;
765 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
766 1.28 bouyer struct ata_drive_datas *drvp;
767 1.28 bouyer
768 1.28 bouyer for (drive = 0; drive < 2; drive++) {
769 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
770 1.28 bouyer /* If no drive, skip */
771 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
772 1.28 bouyer continue;
773 1.28 bouyer /* setup DMA if needed */
774 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
775 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
776 1.28 bouyer sc->sc_dma_ok == 0) {
777 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
778 1.28 bouyer continue;
779 1.28 bouyer }
780 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
781 1.28 bouyer != 0) {
782 1.28 bouyer /* Abort DMA setup */
783 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
784 1.28 bouyer continue;
785 1.28 bouyer }
786 1.28 bouyer }
787 1.28 bouyer }
788 1.28 bouyer
789 1.18 drochner int
790 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
791 1.9 bouyer struct pciide_softc *sc;
792 1.18 drochner int channel, drive;
793 1.9 bouyer {
794 1.18 drochner bus_dma_segment_t seg;
795 1.18 drochner int error, rseg;
796 1.18 drochner const bus_size_t dma_table_size =
797 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
798 1.18 drochner struct pciide_dma_maps *dma_maps =
799 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
800 1.18 drochner
801 1.28 bouyer /* If table was already allocated, just return */
802 1.28 bouyer if (dma_maps->dma_table)
803 1.28 bouyer return 0;
804 1.28 bouyer
805 1.18 drochner /* Allocate memory for the DMA tables and map it */
806 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
807 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
808 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
809 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
810 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
811 1.18 drochner channel, drive, error);
812 1.18 drochner return error;
813 1.18 drochner }
814 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
815 1.18 drochner dma_table_size,
816 1.18 drochner (caddr_t *)&dma_maps->dma_table,
817 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
818 1.18 drochner printf("%s:%d: unable to map table DMA for"
819 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
820 1.18 drochner channel, drive, error);
821 1.18 drochner return error;
822 1.18 drochner }
823 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
824 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
825 1.18 drochner seg.ds_addr), DEBUG_PROBE);
826 1.18 drochner
827 1.18 drochner /* Create and load table DMA map for this disk */
828 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
829 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
830 1.18 drochner &dma_maps->dmamap_table)) != 0) {
831 1.18 drochner printf("%s:%d: unable to create table DMA map for "
832 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
833 1.18 drochner channel, drive, error);
834 1.18 drochner return error;
835 1.18 drochner }
836 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
837 1.18 drochner dma_maps->dmamap_table,
838 1.18 drochner dma_maps->dma_table,
839 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
840 1.18 drochner printf("%s:%d: unable to load table DMA map for "
841 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
842 1.18 drochner channel, drive, error);
843 1.18 drochner return error;
844 1.18 drochner }
845 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
846 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
847 1.18 drochner /* Create a xfer DMA map for this drive */
848 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
849 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
850 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
851 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
852 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
853 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
854 1.18 drochner channel, drive, error);
855 1.18 drochner return error;
856 1.18 drochner }
857 1.18 drochner return 0;
858 1.9 bouyer }
859 1.9 bouyer
860 1.18 drochner int
861 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
862 1.18 drochner void *v;
863 1.18 drochner int channel, drive;
864 1.18 drochner void *databuf;
865 1.18 drochner size_t datalen;
866 1.18 drochner int flags;
867 1.9 bouyer {
868 1.18 drochner struct pciide_softc *sc = v;
869 1.18 drochner int error, seg;
870 1.18 drochner struct pciide_dma_maps *dma_maps =
871 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
872 1.18 drochner
873 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
874 1.18 drochner dma_maps->dmamap_xfer,
875 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
876 1.18 drochner if (error) {
877 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
878 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
879 1.18 drochner channel, drive, error);
880 1.18 drochner return error;
881 1.18 drochner }
882 1.9 bouyer
883 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
884 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
885 1.18 drochner (flags & WDC_DMA_READ) ?
886 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
887 1.9 bouyer
888 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
889 1.18 drochner #ifdef DIAGNOSTIC
890 1.18 drochner /* A segment must not cross a 64k boundary */
891 1.18 drochner {
892 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
893 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
894 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
895 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
896 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
897 1.18 drochner " len 0x%lx not properly aligned\n",
898 1.18 drochner seg, phys, len);
899 1.18 drochner panic("pciide_dma: buf align");
900 1.9 bouyer }
901 1.9 bouyer }
902 1.18 drochner #endif
903 1.18 drochner dma_maps->dma_table[seg].base_addr =
904 1.33.2.5 he htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
905 1.18 drochner dma_maps->dma_table[seg].byte_count =
906 1.33.2.5 he htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
907 1.33.2.2 perry IDEDMA_BYTE_COUNT_MASK);
908 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
909 1.33.2.5 he seg, le32toh(dma_maps->dma_table[seg].byte_count),
910 1.33.2.5 he le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
911 1.18 drochner
912 1.9 bouyer }
913 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
914 1.33.2.5 he htole32(IDEDMA_BYTE_COUNT_EOT);
915 1.9 bouyer
916 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
917 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
918 1.18 drochner BUS_DMASYNC_PREWRITE);
919 1.9 bouyer
920 1.18 drochner /* Maps are ready. Start DMA function */
921 1.18 drochner #ifdef DIAGNOSTIC
922 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
923 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
924 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
925 1.18 drochner panic("pciide_dma_init: table align");
926 1.18 drochner }
927 1.18 drochner #endif
928 1.18 drochner
929 1.18 drochner /* Clear status bits */
930 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
931 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
932 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
933 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
934 1.18 drochner /* Write table addr */
935 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
936 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
937 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
938 1.18 drochner /* set read/write */
939 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
940 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
941 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
942 1.33.2.5 he /* remember flags */
943 1.33.2.5 he dma_maps->dma_flags = flags;
944 1.18 drochner return 0;
945 1.18 drochner }
946 1.18 drochner
947 1.18 drochner void
948 1.33.2.5 he pciide_dma_start(v, channel, drive)
949 1.18 drochner void *v;
950 1.33.2.5 he int channel, drive;
951 1.18 drochner {
952 1.18 drochner struct pciide_softc *sc = v;
953 1.18 drochner
954 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
955 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
956 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
957 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
958 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
959 1.18 drochner }
960 1.18 drochner
961 1.18 drochner int
962 1.33.2.5 he pciide_dma_finish(v, channel, drive, force)
963 1.18 drochner void *v;
964 1.18 drochner int channel, drive;
965 1.33.2.5 he int force;
966 1.18 drochner {
967 1.18 drochner struct pciide_softc *sc = v;
968 1.18 drochner u_int8_t status;
969 1.33.2.5 he int error = 0;
970 1.18 drochner struct pciide_dma_maps *dma_maps =
971 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
972 1.18 drochner
973 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
974 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
975 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
976 1.18 drochner DEBUG_XFERS);
977 1.18 drochner
978 1.33.2.5 he if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
979 1.33.2.5 he return WDC_DMAST_NOIRQ;
980 1.33.2.5 he
981 1.18 drochner /* stop DMA channel */
982 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
983 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
984 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
985 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
986 1.18 drochner
987 1.33.2.5 he /* Unload the map of the data buffer */
988 1.33.2.5 he bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
989 1.33.2.5 he dma_maps->dmamap_xfer->dm_mapsize,
990 1.33.2.5 he (dma_maps->dma_flags & WDC_DMA_READ) ?
991 1.33.2.5 he BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
992 1.33.2.5 he bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
993 1.18 drochner
994 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
995 1.33.2.5 he printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
996 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
997 1.33.2.5 he error |= WDC_DMAST_ERR;
998 1.18 drochner }
999 1.18 drochner
1000 1.33.2.5 he if ((status & IDEDMA_CTL_INTR) == 0) {
1001 1.33.2.5 he printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1002 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1003 1.18 drochner drive, status);
1004 1.33.2.5 he error |= WDC_DMAST_NOIRQ;
1005 1.18 drochner }
1006 1.18 drochner
1007 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1008 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1009 1.33.2.5 he error |= WDC_DMAST_UNDER;
1010 1.18 drochner }
1011 1.33.2.5 he return error;
1012 1.33.2.5 he }
1013 1.33.2.5 he
1014 1.33.2.5 he void
1015 1.33.2.5 he pciide_irqack(chp)
1016 1.33.2.5 he struct channel_softc *chp;
1017 1.33.2.5 he {
1018 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
1019 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1020 1.33.2.5 he
1021 1.33.2.5 he /* clear status bits in IDE DMA registers */
1022 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1023 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1024 1.33.2.5 he bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1025 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1026 1.33.2.5 he }
1027 1.33.2.5 he
1028 1.33.2.5 he /* some common code used by several chip_map */
1029 1.33.2.5 he int
1030 1.33.2.5 he pciide_chansetup(sc, channel, interface)
1031 1.33.2.5 he struct pciide_softc *sc;
1032 1.33.2.5 he int channel;
1033 1.33.2.5 he pcireg_t interface;
1034 1.33.2.5 he {
1035 1.33.2.5 he struct pciide_channel *cp = &sc->pciide_channels[channel];
1036 1.33.2.5 he sc->wdc_chanarray[channel] = &cp->wdc_channel;
1037 1.33.2.5 he cp->name = PCIIDE_CHANNEL_NAME(channel);
1038 1.33.2.5 he cp->wdc_channel.channel = channel;
1039 1.33.2.5 he cp->wdc_channel.wdc = &sc->sc_wdcdev;
1040 1.33.2.5 he cp->wdc_channel.ch_queue =
1041 1.33.2.5 he malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1042 1.33.2.5 he if (cp->wdc_channel.ch_queue == NULL) {
1043 1.33.2.5 he printf("%s %s channel: "
1044 1.33.2.5 he "can't allocate memory for command queue",
1045 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1046 1.33.2.5 he return 0;
1047 1.33.2.5 he }
1048 1.33.2.5 he printf("%s: %s channel %s to %s mode\n",
1049 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1050 1.33.2.5 he (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1051 1.33.2.5 he "configured" : "wired",
1052 1.33.2.5 he (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1053 1.33.2.5 he "native-PCI" : "compatibility");
1054 1.33.2.5 he return 1;
1055 1.18 drochner }
1056 1.18 drochner
1057 1.18 drochner /* some common code used by several chip channel_map */
1058 1.18 drochner void
1059 1.33.2.5 he pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1060 1.18 drochner struct pci_attach_args *pa;
1061 1.18 drochner struct pciide_channel *cp;
1062 1.33.2.5 he pcireg_t interface;
1063 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1064 1.33.2.5 he int (*pci_intr) __P((void *));
1065 1.18 drochner {
1066 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1067 1.18 drochner
1068 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1069 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1070 1.33.2.5 he pci_intr);
1071 1.33.2.5 he else
1072 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1073 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1074 1.33.2.5 he
1075 1.18 drochner if (cp->hw_ok == 0)
1076 1.18 drochner return;
1077 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1078 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1079 1.18 drochner wdcattach(wdc_cp);
1080 1.18 drochner }
1081 1.18 drochner
1082 1.18 drochner /*
1083 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1084 1.18 drochner * if channel can be disabled, 0 if not
1085 1.18 drochner */
1086 1.18 drochner int
1087 1.33.2.5 he pciide_chan_candisable(cp)
1088 1.18 drochner struct pciide_channel *cp;
1089 1.18 drochner {
1090 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1091 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1092 1.18 drochner
1093 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1094 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1095 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1096 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1097 1.18 drochner cp->hw_ok = 0;
1098 1.18 drochner return 1;
1099 1.18 drochner }
1100 1.18 drochner return 0;
1101 1.18 drochner }
1102 1.18 drochner
1103 1.18 drochner /*
1104 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1105 1.18 drochner * Set hw_ok=0 on failure
1106 1.18 drochner */
1107 1.18 drochner void
1108 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1109 1.5 cgd struct pci_attach_args *pa;
1110 1.18 drochner struct pciide_channel *cp;
1111 1.18 drochner int compatchan, interface;
1112 1.18 drochner {
1113 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1114 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1115 1.18 drochner
1116 1.18 drochner if (cp->hw_ok == 0)
1117 1.18 drochner return;
1118 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1119 1.18 drochner return;
1120 1.18 drochner
1121 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1122 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1123 1.18 drochner if (cp->ih == NULL) {
1124 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1125 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1126 1.18 drochner cp->hw_ok = 0;
1127 1.18 drochner }
1128 1.18 drochner }
1129 1.18 drochner
1130 1.18 drochner void
1131 1.28 bouyer pciide_print_modes(cp)
1132 1.28 bouyer struct pciide_channel *cp;
1133 1.18 drochner {
1134 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1135 1.28 bouyer int drive;
1136 1.18 drochner struct channel_softc *chp;
1137 1.18 drochner struct ata_drive_datas *drvp;
1138 1.18 drochner
1139 1.28 bouyer chp = &cp->wdc_channel;
1140 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1141 1.28 bouyer drvp = &chp->ch_drive[drive];
1142 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1143 1.28 bouyer continue;
1144 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1145 1.28 bouyer drvp->drv_softc->dv_xname,
1146 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1147 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1148 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1149 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1150 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1151 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1152 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1153 1.28 bouyer printf(" (using DMA data transfers)");
1154 1.28 bouyer printf("\n");
1155 1.18 drochner }
1156 1.18 drochner }
1157 1.18 drochner
1158 1.18 drochner void
1159 1.33.2.5 he default_chip_map(sc, pa)
1160 1.18 drochner struct pciide_softc *sc;
1161 1.33.2.5 he struct pci_attach_args *pa;
1162 1.18 drochner {
1163 1.33.2.5 he struct pciide_channel *cp;
1164 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1165 1.33.2.5 he pcireg_t csr;
1166 1.33.2.5 he int channel, drive;
1167 1.33.2.5 he struct ata_drive_datas *drvp;
1168 1.33.2.5 he u_int8_t idedma_ctl;
1169 1.33.2.5 he bus_size_t cmdsize, ctlsize;
1170 1.33.2.5 he char *failreason;
1171 1.33.2.5 he
1172 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1173 1.33.2.5 he return;
1174 1.33.2.5 he
1175 1.33.2.5 he if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1176 1.33.2.5 he printf("%s: bus-master DMA support present",
1177 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1178 1.33.2.5 he if (sc->sc_pp == &default_product_desc &&
1179 1.33.2.5 he (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1180 1.33.2.5 he PCIIDE_OPTIONS_DMA) == 0) {
1181 1.33.2.5 he printf(", but unused (no driver support)");
1182 1.33.2.5 he sc->sc_dma_ok = 0;
1183 1.33.2.5 he } else {
1184 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1185 1.33.2.5 he if (sc->sc_dma_ok != 0)
1186 1.33.2.5 he printf(", used without full driver "
1187 1.33.2.5 he "support");
1188 1.33.2.5 he }
1189 1.33.2.5 he } else {
1190 1.33.2.5 he printf("%s: hardware does not support DMA",
1191 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1192 1.33.2.5 he sc->sc_dma_ok = 0;
1193 1.33.2.5 he }
1194 1.33.2.5 he printf("\n");
1195 1.33.2.5 he if (sc->sc_dma_ok) {
1196 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1197 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1198 1.33.2.5 he }
1199 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1200 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1201 1.18 drochner
1202 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1203 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1204 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1205 1.33.2.5 he
1206 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1207 1.33.2.5 he cp = &sc->pciide_channels[channel];
1208 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
1209 1.33.2.5 he continue;
1210 1.33.2.5 he if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1211 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1212 1.33.2.5 he &ctlsize, pciide_pci_intr);
1213 1.33.2.5 he } else {
1214 1.33.2.5 he cp->hw_ok = pciide_mapregs_compat(pa, cp,
1215 1.33.2.5 he channel, &cmdsize, &ctlsize);
1216 1.33.2.5 he }
1217 1.33.2.5 he if (cp->hw_ok == 0)
1218 1.33.2.5 he continue;
1219 1.33.2.5 he /*
1220 1.33.2.5 he * Check to see if something appears to be there.
1221 1.33.2.5 he */
1222 1.33.2.5 he failreason = NULL;
1223 1.33.2.5 he if (!wdcprobe(&cp->wdc_channel)) {
1224 1.33.2.5 he failreason = "not responding; disabled or no drives?";
1225 1.33.2.5 he goto next;
1226 1.33.2.5 he }
1227 1.33.2.5 he /*
1228 1.33.2.5 he * Now, make sure it's actually attributable to this PCI IDE
1229 1.33.2.5 he * channel by trying to access the channel again while the
1230 1.33.2.5 he * PCI IDE controller's I/O space is disabled. (If the
1231 1.33.2.5 he * channel no longer appears to be there, it belongs to
1232 1.33.2.5 he * this controller.) YUCK!
1233 1.33.2.5 he */
1234 1.33.2.5 he csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1235 1.33.2.5 he PCI_COMMAND_STATUS_REG);
1236 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1237 1.33.2.5 he csr & ~PCI_COMMAND_IO_ENABLE);
1238 1.33.2.5 he if (wdcprobe(&cp->wdc_channel))
1239 1.33.2.5 he failreason = "other hardware responding at addresses";
1240 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
1241 1.33.2.5 he PCI_COMMAND_STATUS_REG, csr);
1242 1.33.2.5 he next:
1243 1.33.2.5 he if (failreason) {
1244 1.33.2.5 he printf("%s: %s channel ignored (%s)\n",
1245 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1246 1.33.2.5 he failreason);
1247 1.33.2.5 he cp->hw_ok = 0;
1248 1.33.2.5 he bus_space_unmap(cp->wdc_channel.cmd_iot,
1249 1.33.2.5 he cp->wdc_channel.cmd_ioh, cmdsize);
1250 1.33.2.5 he bus_space_unmap(cp->wdc_channel.ctl_iot,
1251 1.33.2.5 he cp->wdc_channel.ctl_ioh, ctlsize);
1252 1.33.2.5 he } else {
1253 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
1254 1.33.2.5 he }
1255 1.33.2.5 he if (cp->hw_ok) {
1256 1.33.2.5 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1257 1.33.2.5 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1258 1.33.2.5 he wdcattach(&cp->wdc_channel);
1259 1.33.2.5 he }
1260 1.33.2.5 he }
1261 1.18 drochner
1262 1.18 drochner if (sc->sc_dma_ok == 0)
1263 1.33.2.5 he return;
1264 1.18 drochner
1265 1.18 drochner /* Allocate DMA maps */
1266 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1267 1.18 drochner idedma_ctl = 0;
1268 1.33.2.5 he cp = &sc->pciide_channels[channel];
1269 1.18 drochner for (drive = 0; drive < 2; drive++) {
1270 1.33.2.5 he drvp = &cp->wdc_channel.ch_drive[drive];
1271 1.18 drochner /* If no drive, skip */
1272 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1273 1.18 drochner continue;
1274 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1275 1.18 drochner continue;
1276 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1277 1.18 drochner /* Abort DMA setup */
1278 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1279 1.18 drochner "using PIO transfers\n",
1280 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1281 1.18 drochner channel, drive);
1282 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1283 1.18 drochner }
1284 1.33.2.5 he printf("%s:%d:%d: using DMA data transfers\n",
1285 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1286 1.18 drochner channel, drive);
1287 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1288 1.18 drochner }
1289 1.18 drochner if (idedma_ctl != 0) {
1290 1.18 drochner /* Add software bits in status register */
1291 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1292 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1293 1.18 drochner idedma_ctl);
1294 1.18 drochner }
1295 1.18 drochner }
1296 1.18 drochner }
1297 1.18 drochner
1298 1.18 drochner void
1299 1.33.2.5 he piix_chip_map(sc, pa)
1300 1.33.2.5 he struct pciide_softc *sc;
1301 1.18 drochner struct pci_attach_args *pa;
1302 1.33.2.5 he {
1303 1.18 drochner struct pciide_channel *cp;
1304 1.33.2.5 he int channel;
1305 1.33.2.5 he u_int32_t idetim;
1306 1.18 drochner bus_size_t cmdsize, ctlsize;
1307 1.18 drochner
1308 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1309 1.18 drochner return;
1310 1.6 cgd
1311 1.33.2.5 he printf("%s: bus-master DMA support present",
1312 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1313 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1314 1.33.2.5 he printf("\n");
1315 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1316 1.33.2.5 he WDC_CAPABILITY_MODE;
1317 1.33.2.5 he if (sc->sc_dma_ok) {
1318 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1319 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1320 1.33.2.5 he switch(sc->sc_pp->ide_product) {
1321 1.33.2.5 he case PCI_PRODUCT_INTEL_82371AB_IDE:
1322 1.33.2.5 he case PCI_PRODUCT_INTEL_82801AA_IDE:
1323 1.33.2.5 he case PCI_PRODUCT_INTEL_82801AB_IDE:
1324 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1325 1.33.2.5 he }
1326 1.18 drochner }
1327 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1328 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1329 1.33.2.5 he sc->sc_wdcdev.UDMA_cap =
1330 1.33.2.5 he (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
1331 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1332 1.28 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1333 1.33.2.5 he else
1334 1.33.2.5 he sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1335 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1336 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1337 1.9 bouyer
1338 1.33.2.5 he WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1339 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1340 1.33.2.5 he DEBUG_PROBE);
1341 1.33.2.5 he if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1342 1.33.2.5 he WDCDEBUG_PRINT((", sidetim=0x%x",
1343 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1344 1.33.2.5 he DEBUG_PROBE);
1345 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1346 1.33.2.5 he WDCDEBUG_PRINT((", udamreg 0x%x",
1347 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1348 1.33.2.5 he DEBUG_PROBE);
1349 1.33.2.5 he }
1350 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1351 1.33.2.5 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1352 1.33.2.5 he WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1353 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1354 1.33.2.5 he DEBUG_PROBE);
1355 1.33.2.5 he }
1356 1.9 bouyer
1357 1.33.2.5 he }
1358 1.33.2.5 he WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1359 1.9 bouyer
1360 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1361 1.33.2.5 he cp = &sc->pciide_channels[channel];
1362 1.33.2.5 he /* PIIX is compat-only */
1363 1.33.2.5 he if (pciide_chansetup(sc, channel, 0) == 0)
1364 1.33.2.5 he continue;
1365 1.33.2.5 he idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1366 1.33.2.5 he if ((PIIX_IDETIM_READ(idetim, channel) &
1367 1.33.2.5 he PIIX_IDETIM_IDE) == 0) {
1368 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
1369 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1370 1.33.2.5 he continue;
1371 1.33.2.5 he }
1372 1.33.2.5 he /* PIIX are compat-only pciide devices */
1373 1.33.2.5 he pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1374 1.33.2.5 he if (cp->hw_ok == 0)
1375 1.33.2.5 he continue;
1376 1.33.2.5 he if (pciide_chan_candisable(cp)) {
1377 1.33.2.5 he idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1378 1.33.2.5 he channel);
1379 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1380 1.33.2.5 he idetim);
1381 1.33.2.5 he }
1382 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, 0);
1383 1.33.2.5 he if (cp->hw_ok == 0)
1384 1.33.2.5 he continue;
1385 1.33.2.5 he sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1386 1.33.2.5 he }
1387 1.33.2.5 he
1388 1.33.2.5 he WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1389 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1390 1.33.2.5 he DEBUG_PROBE);
1391 1.33.2.5 he if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1392 1.33.2.5 he WDCDEBUG_PRINT((", sidetim=0x%x",
1393 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1394 1.33.2.5 he DEBUG_PROBE);
1395 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1396 1.33.2.5 he WDCDEBUG_PRINT((", udamreg 0x%x",
1397 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1398 1.33.2.5 he DEBUG_PROBE);
1399 1.33.2.5 he }
1400 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1401 1.33.2.5 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1402 1.33.2.5 he WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1403 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1404 1.33.2.5 he DEBUG_PROBE);
1405 1.33.2.5 he }
1406 1.28 bouyer }
1407 1.33.2.5 he WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1408 1.28 bouyer }
1409 1.28 bouyer
1410 1.28 bouyer void
1411 1.28 bouyer piix_setup_channel(chp)
1412 1.28 bouyer struct channel_softc *chp;
1413 1.28 bouyer {
1414 1.28 bouyer u_int8_t mode[2], drive;
1415 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1416 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1417 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1418 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1419 1.28 bouyer
1420 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1421 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1422 1.28 bouyer idedma_ctl = 0;
1423 1.28 bouyer
1424 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1425 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1426 1.28 bouyer chp->channel);
1427 1.9 bouyer
1428 1.28 bouyer /* setup DMA */
1429 1.28 bouyer pciide_channel_dma_setup(cp);
1430 1.9 bouyer
1431 1.28 bouyer /*
1432 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1433 1.28 bouyer * different timings for master and slave drives.
1434 1.28 bouyer * We need to find the best combination.
1435 1.28 bouyer */
1436 1.9 bouyer
1437 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1438 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1439 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1440 1.28 bouyer mode[0] = mode[1] =
1441 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1442 1.28 bouyer drvp[0].DMA_mode = mode[0];
1443 1.33.2.4 perry drvp[1].DMA_mode = mode[1];
1444 1.28 bouyer goto ok;
1445 1.28 bouyer }
1446 1.28 bouyer /*
1447 1.28 bouyer * If only one drive supports DMA, use its mode, and
1448 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1449 1.28 bouyer */
1450 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1451 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1452 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1453 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1454 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1455 1.33.2.4 perry mode[1] = drvp[1].PIO_mode = 0;
1456 1.28 bouyer goto ok;
1457 1.28 bouyer }
1458 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1459 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1460 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1461 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1462 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1463 1.33.2.4 perry mode[0] = drvp[0].PIO_mode = 0;
1464 1.28 bouyer goto ok;
1465 1.28 bouyer }
1466 1.28 bouyer /*
1467 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1468 1.28 bouyer * one of them is PIO mode < 2
1469 1.28 bouyer */
1470 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1471 1.33.2.4 perry mode[0] = drvp[0].PIO_mode = 0;
1472 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1473 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1474 1.33.2.4 perry mode[1] = drvp[1].PIO_mode = 0;
1475 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1476 1.28 bouyer } else {
1477 1.28 bouyer mode[0] = mode[1] =
1478 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1479 1.33.2.4 perry drvp[0].PIO_mode = mode[0];
1480 1.33.2.4 perry drvp[1].PIO_mode = mode[1];
1481 1.28 bouyer }
1482 1.28 bouyer ok: /* The modes are setup */
1483 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1484 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1485 1.9 bouyer idetim |= piix_setup_idetim_timings(
1486 1.28 bouyer mode[drive], 1, chp->channel);
1487 1.28 bouyer goto end;
1488 1.33.2.4 perry }
1489 1.28 bouyer }
1490 1.28 bouyer /* If we are there, none of the drives are DMA */
1491 1.28 bouyer if (mode[0] >= 2)
1492 1.28 bouyer idetim |= piix_setup_idetim_timings(
1493 1.28 bouyer mode[0], 0, chp->channel);
1494 1.28 bouyer else
1495 1.28 bouyer idetim |= piix_setup_idetim_timings(
1496 1.28 bouyer mode[1], 0, chp->channel);
1497 1.28 bouyer end: /*
1498 1.28 bouyer * timing mode is now set up in the controller. Enable
1499 1.28 bouyer * it per-drive
1500 1.28 bouyer */
1501 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1502 1.28 bouyer /* If no drive, skip */
1503 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1504 1.28 bouyer continue;
1505 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1506 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1507 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1508 1.28 bouyer }
1509 1.28 bouyer if (idedma_ctl != 0) {
1510 1.28 bouyer /* Add software bits in status register */
1511 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1512 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1513 1.28 bouyer idedma_ctl);
1514 1.9 bouyer }
1515 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1516 1.28 bouyer pciide_print_modes(cp);
1517 1.9 bouyer }
1518 1.9 bouyer
1519 1.9 bouyer void
1520 1.28 bouyer piix3_4_setup_channel(chp)
1521 1.28 bouyer struct channel_softc *chp;
1522 1.28 bouyer {
1523 1.28 bouyer struct ata_drive_datas *drvp;
1524 1.33.2.5 he u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1525 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1526 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1527 1.28 bouyer int drive;
1528 1.33.2.5 he int channel = chp->channel;
1529 1.28 bouyer
1530 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1531 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1532 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1533 1.33.2.5 he ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1534 1.33.2.5 he idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1535 1.33.2.5 he sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1536 1.33.2.5 he PIIX_SIDETIM_RTC_MASK(channel));
1537 1.28 bouyer
1538 1.28 bouyer idedma_ctl = 0;
1539 1.28 bouyer /* If channel disabled, no need to go further */
1540 1.33.2.5 he if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1541 1.28 bouyer return;
1542 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1543 1.33.2.5 he idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1544 1.28 bouyer
1545 1.28 bouyer /* setup DMA if needed */
1546 1.28 bouyer pciide_channel_dma_setup(cp);
1547 1.28 bouyer
1548 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1549 1.33.2.5 he udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1550 1.33.2.5 he PIIX_UDMATIM_SET(0x3, channel, drive));
1551 1.28 bouyer drvp = &chp->ch_drive[drive];
1552 1.28 bouyer /* If no drive, skip */
1553 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1554 1.9 bouyer continue;
1555 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1556 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1557 1.28 bouyer goto pio;
1558 1.28 bouyer
1559 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1560 1.33.2.5 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1561 1.33.2.5 he ideconf |= PIIX_CONFIG_PINGPONG;
1562 1.33.2.5 he }
1563 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1564 1.33.2.5 he /* setup Ultra/66 */
1565 1.33.2.5 he if (drvp->UDMA_mode > 2 &&
1566 1.33.2.5 he (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1567 1.33.2.5 he drvp->UDMA_mode = 2;
1568 1.33.2.5 he if (drvp->UDMA_mode > 2)
1569 1.33.2.5 he ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1570 1.33.2.5 he else
1571 1.33.2.5 he ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1572 1.33.2.5 he }
1573 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1574 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1575 1.28 bouyer /* use Ultra/DMA */
1576 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1577 1.33.2.5 he udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1578 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1579 1.33.2.5 he piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1580 1.28 bouyer } else {
1581 1.28 bouyer /* use Multiword DMA */
1582 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1583 1.9 bouyer if (drive == 0) {
1584 1.9 bouyer idetim |= piix_setup_idetim_timings(
1585 1.33.2.5 he drvp->DMA_mode, 1, channel);
1586 1.9 bouyer } else {
1587 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1588 1.33.2.5 he drvp->DMA_mode, 1, channel);
1589 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1590 1.33.2.5 he PIIX_IDETIM_SITRE, channel);
1591 1.9 bouyer }
1592 1.9 bouyer }
1593 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1594 1.28 bouyer
1595 1.28 bouyer pio: /* use PIO mode */
1596 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1597 1.28 bouyer if (drive == 0) {
1598 1.28 bouyer idetim |= piix_setup_idetim_timings(
1599 1.33.2.5 he drvp->PIO_mode, 0, channel);
1600 1.28 bouyer } else {
1601 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1602 1.33.2.5 he drvp->PIO_mode, 0, channel);
1603 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1604 1.33.2.5 he PIIX_IDETIM_SITRE, channel);
1605 1.9 bouyer }
1606 1.9 bouyer }
1607 1.28 bouyer if (idedma_ctl != 0) {
1608 1.28 bouyer /* Add software bits in status register */
1609 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1610 1.33.2.5 he IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1611 1.28 bouyer idedma_ctl);
1612 1.9 bouyer }
1613 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1614 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1615 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1616 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1617 1.28 bouyer pciide_print_modes(cp);
1618 1.9 bouyer }
1619 1.8 drochner
1620 1.28 bouyer
1621 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1622 1.9 bouyer static u_int32_t
1623 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1624 1.9 bouyer u_int8_t mode;
1625 1.9 bouyer u_int8_t dma;
1626 1.9 bouyer u_int8_t channel;
1627 1.9 bouyer {
1628 1.9 bouyer
1629 1.9 bouyer if (dma)
1630 1.9 bouyer return PIIX_IDETIM_SET(0,
1631 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1632 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1633 1.9 bouyer channel);
1634 1.9 bouyer else
1635 1.9 bouyer return PIIX_IDETIM_SET(0,
1636 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1637 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1638 1.9 bouyer channel);
1639 1.8 drochner }
1640 1.8 drochner
1641 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1642 1.9 bouyer static u_int32_t
1643 1.9 bouyer piix_setup_idetim_drvs(drvp)
1644 1.9 bouyer struct ata_drive_datas *drvp;
1645 1.6 cgd {
1646 1.9 bouyer u_int32_t ret = 0;
1647 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1648 1.9 bouyer u_int8_t channel = chp->channel;
1649 1.9 bouyer u_int8_t drive = drvp->drive;
1650 1.9 bouyer
1651 1.9 bouyer /*
1652 1.9 bouyer * If drive is using UDMA, timings setups are independant
1653 1.9 bouyer * So just check DMA and PIO here.
1654 1.9 bouyer */
1655 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1656 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1657 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1658 1.9 bouyer drvp->DMA_mode == 0) {
1659 1.9 bouyer drvp->PIO_mode = 0;
1660 1.9 bouyer return ret;
1661 1.9 bouyer }
1662 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1663 1.9 bouyer /*
1664 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1665 1.9 bouyer * too, else use compat timings.
1666 1.9 bouyer */
1667 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1668 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1669 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1670 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1671 1.9 bouyer drvp->PIO_mode = 0;
1672 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1673 1.9 bouyer if (drvp->PIO_mode <= 2) {
1674 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1675 1.9 bouyer channel);
1676 1.9 bouyer return ret;
1677 1.9 bouyer }
1678 1.9 bouyer }
1679 1.6 cgd
1680 1.6 cgd /*
1681 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1682 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1683 1.9 bouyer * if PIO mode >= 3.
1684 1.6 cgd */
1685 1.6 cgd
1686 1.9 bouyer if (drvp->PIO_mode < 2)
1687 1.9 bouyer return ret;
1688 1.9 bouyer
1689 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1690 1.9 bouyer if (drvp->PIO_mode >= 3) {
1691 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1692 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1693 1.9 bouyer }
1694 1.9 bouyer return ret;
1695 1.9 bouyer }
1696 1.9 bouyer
1697 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1698 1.9 bouyer static u_int32_t
1699 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1700 1.9 bouyer u_int8_t mode;
1701 1.9 bouyer u_int8_t dma;
1702 1.9 bouyer u_int8_t channel;
1703 1.9 bouyer {
1704 1.9 bouyer if (dma)
1705 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1706 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1707 1.9 bouyer else
1708 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1709 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1710 1.9 bouyer }
1711 1.9 bouyer
1712 1.18 drochner void
1713 1.33.2.5 he amd756_chip_map(sc, pa)
1714 1.33.2.5 he struct pciide_softc *sc;
1715 1.9 bouyer struct pci_attach_args *pa;
1716 1.9 bouyer {
1717 1.33.2.5 he struct pciide_channel *cp;
1718 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1719 1.33.2.5 he int channel;
1720 1.33.2.5 he pcireg_t chanenable;
1721 1.18 drochner bus_size_t cmdsize, ctlsize;
1722 1.9 bouyer
1723 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1724 1.18 drochner return;
1725 1.33.2.5 he printf("%s: bus-master DMA support present",
1726 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1727 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1728 1.33.2.5 he printf("\n");
1729 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1730 1.33.2.5 he WDC_CAPABILITY_MODE;
1731 1.33.2.5 he if (sc->sc_dma_ok) {
1732 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1733 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1734 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1735 1.18 drochner }
1736 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
1737 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
1738 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
1739 1.33.2.5 he sc->sc_wdcdev.set_modes = amd756_setup_channel;
1740 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1741 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1742 1.33.2.5 he chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
1743 1.18 drochner
1744 1.33.2.5 he WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
1745 1.33.2.5 he DEBUG_PROBE);
1746 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1747 1.33.2.5 he cp = &sc->pciide_channels[channel];
1748 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
1749 1.33.2.5 he continue;
1750 1.33.2.5 he
1751 1.33.2.5 he if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
1752 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
1753 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1754 1.33.2.5 he continue;
1755 1.33.2.5 he }
1756 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1757 1.33.2.5 he pciide_pci_intr);
1758 1.33.2.5 he
1759 1.33.2.5 he if (pciide_chan_candisable(cp))
1760 1.33.2.5 he chanenable &= ~AMD756_CHAN_EN(channel);
1761 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
1762 1.33.2.5 he if (cp->hw_ok == 0)
1763 1.33.2.5 he continue;
1764 1.33.2.5 he
1765 1.33.2.5 he amd756_setup_channel(&cp->wdc_channel);
1766 1.18 drochner }
1767 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
1768 1.33.2.5 he chanenable);
1769 1.33.2.5 he return;
1770 1.9 bouyer }
1771 1.9 bouyer
1772 1.9 bouyer void
1773 1.33.2.5 he amd756_setup_channel(chp)
1774 1.33.2.5 he struct channel_softc *chp;
1775 1.9 bouyer {
1776 1.33.2.5 he u_int32_t udmatim_reg, datatim_reg;
1777 1.33.2.5 he u_int8_t idedma_ctl;
1778 1.33.2.5 he int mode, drive;
1779 1.33.2.5 he struct ata_drive_datas *drvp;
1780 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
1781 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1782 1.33.2.8 he #ifndef PCIIDE_AMD756_ENABLEDMA
1783 1.33.2.5 he int rev = PCI_REVISION(
1784 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1785 1.33.2.8 he #endif
1786 1.33.2.5 he
1787 1.33.2.5 he idedma_ctl = 0;
1788 1.33.2.5 he datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
1789 1.33.2.5 he udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
1790 1.33.2.5 he datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
1791 1.33.2.5 he udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
1792 1.33.2.5 he
1793 1.33.2.5 he /* setup DMA if needed */
1794 1.33.2.5 he pciide_channel_dma_setup(cp);
1795 1.33.2.5 he
1796 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
1797 1.33.2.5 he drvp = &chp->ch_drive[drive];
1798 1.33.2.5 he /* If no drive, skip */
1799 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0)
1800 1.33.2.5 he continue;
1801 1.33.2.5 he /* add timing values, setup DMA if needed */
1802 1.33.2.5 he if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1803 1.33.2.5 he (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1804 1.33.2.5 he mode = drvp->PIO_mode;
1805 1.33.2.5 he goto pio;
1806 1.33.2.5 he }
1807 1.33.2.5 he if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1808 1.33.2.5 he (drvp->drive_flags & DRIVE_UDMA)) {
1809 1.33.2.5 he /* use Ultra/DMA */
1810 1.33.2.5 he drvp->drive_flags &= ~DRIVE_DMA;
1811 1.33.2.5 he udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
1812 1.33.2.5 he AMD756_UDMA_EN_MTH(chp->channel, drive) |
1813 1.33.2.5 he AMD756_UDMA_TIME(chp->channel, drive,
1814 1.33.2.5 he amd756_udma_tim[drvp->UDMA_mode]);
1815 1.33.2.5 he /* can use PIO timings, MW DMA unused */
1816 1.33.2.5 he mode = drvp->PIO_mode;
1817 1.33.2.5 he } else {
1818 1.33.2.5 he /* use Multiword DMA, but only if revision is OK */
1819 1.33.2.5 he drvp->drive_flags &= ~DRIVE_UDMA;
1820 1.33.2.5 he #ifndef PCIIDE_AMD756_ENABLEDMA
1821 1.33.2.5 he /*
1822 1.33.2.5 he * The workaround doesn't seem to be necessary
1823 1.33.2.5 he * with all drives, so it can be disabled by
1824 1.33.2.5 he * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
1825 1.33.2.5 he * triggered.
1826 1.33.2.5 he */
1827 1.33.2.5 he if (AMD756_CHIPREV_DISABLEDMA(rev)) {
1828 1.33.2.5 he printf("%s:%d:%d: multi-word DMA disabled due "
1829 1.33.2.5 he "to chip revision\n",
1830 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
1831 1.33.2.5 he chp->channel, drive);
1832 1.33.2.5 he mode = drvp->PIO_mode;
1833 1.33.2.5 he drvp->drive_flags &= ~DRIVE_DMA;
1834 1.33.2.5 he goto pio;
1835 1.33.2.5 he }
1836 1.33.2.5 he #endif
1837 1.33.2.5 he /* mode = min(pio, dma+2) */
1838 1.33.2.5 he if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1839 1.33.2.5 he mode = drvp->PIO_mode;
1840 1.33.2.5 he else
1841 1.33.2.5 he mode = drvp->DMA_mode + 2;
1842 1.33.2.5 he }
1843 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1844 1.9 bouyer
1845 1.33.2.5 he pio: /* setup PIO mode */
1846 1.33.2.5 he if (mode <= 2) {
1847 1.33.2.5 he drvp->DMA_mode = 0;
1848 1.33.2.5 he drvp->PIO_mode = 0;
1849 1.33.2.5 he mode = 0;
1850 1.33.2.5 he } else {
1851 1.33.2.5 he drvp->PIO_mode = mode;
1852 1.33.2.5 he drvp->DMA_mode = mode - 2;
1853 1.33.2.5 he }
1854 1.33.2.5 he datatim_reg |=
1855 1.33.2.5 he AMD756_DATATIM_PULSE(chp->channel, drive,
1856 1.33.2.5 he amd756_pio_set[mode]) |
1857 1.33.2.5 he AMD756_DATATIM_RECOV(chp->channel, drive,
1858 1.33.2.5 he amd756_pio_rec[mode]);
1859 1.33.2.5 he }
1860 1.33.2.5 he if (idedma_ctl != 0) {
1861 1.33.2.5 he /* Add software bits in status register */
1862 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1863 1.33.2.5 he IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1864 1.33.2.5 he idedma_ctl);
1865 1.33.2.5 he }
1866 1.33.2.5 he pciide_print_modes(cp);
1867 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
1868 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
1869 1.9 bouyer }
1870 1.28 bouyer
1871 1.9 bouyer void
1872 1.33.2.5 he apollo_chip_map(sc, pa)
1873 1.9 bouyer struct pciide_softc *sc;
1874 1.33.2.5 he struct pci_attach_args *pa;
1875 1.9 bouyer {
1876 1.33.2.5 he struct pciide_channel *cp;
1877 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1878 1.28 bouyer int channel;
1879 1.33.2.5 he u_int32_t ideconf;
1880 1.33.2.5 he bus_size_t cmdsize, ctlsize;
1881 1.33.2.5 he
1882 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
1883 1.33.2.5 he return;
1884 1.33.2.5 he printf("%s: bus-master DMA support present",
1885 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
1886 1.33.2.5 he pciide_mapreg_dma(sc, pa);
1887 1.33.2.5 he printf("\n");
1888 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1889 1.33.2.5 he WDC_CAPABILITY_MODE;
1890 1.33.2.5 he if (sc->sc_dma_ok) {
1891 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1892 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
1893 1.33.2.5 he if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1894 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1895 1.33.2.5 he }
1896 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
1897 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
1898 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 2;
1899 1.33.2.5 he sc->sc_wdcdev.set_modes = apollo_setup_channel;
1900 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
1901 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1902 1.9 bouyer
1903 1.33.2.5 he WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1904 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1905 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1906 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1907 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1908 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1909 1.9 bouyer DEBUG_PROBE);
1910 1.9 bouyer
1911 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1912 1.33.2.5 he cp = &sc->pciide_channels[channel];
1913 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
1914 1.33.2.5 he continue;
1915 1.33.2.5 he
1916 1.33.2.5 he ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1917 1.33.2.5 he if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1918 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
1919 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1920 1.33.2.5 he continue;
1921 1.33.2.5 he }
1922 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1923 1.33.2.5 he pciide_pci_intr);
1924 1.33.2.5 he if (cp->hw_ok == 0)
1925 1.33.2.5 he continue;
1926 1.33.2.5 he if (pciide_chan_candisable(cp)) {
1927 1.33.2.5 he ideconf &= ~APO_IDECONF_EN(channel);
1928 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1929 1.33.2.5 he ideconf);
1930 1.33.2.5 he }
1931 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
1932 1.33.2.5 he
1933 1.33.2.5 he if (cp->hw_ok == 0)
1934 1.33.2.5 he continue;
1935 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1936 1.28 bouyer }
1937 1.33.2.5 he WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1938 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1939 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1940 1.28 bouyer }
1941 1.28 bouyer
1942 1.28 bouyer void
1943 1.28 bouyer apollo_setup_channel(chp)
1944 1.28 bouyer struct channel_softc *chp;
1945 1.28 bouyer {
1946 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1947 1.28 bouyer u_int8_t idedma_ctl;
1948 1.28 bouyer int mode, drive;
1949 1.28 bouyer struct ata_drive_datas *drvp;
1950 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1951 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1952 1.28 bouyer
1953 1.28 bouyer idedma_ctl = 0;
1954 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1955 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1956 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1957 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1958 1.28 bouyer
1959 1.28 bouyer /* setup DMA if needed */
1960 1.28 bouyer pciide_channel_dma_setup(cp);
1961 1.9 bouyer
1962 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1963 1.28 bouyer drvp = &chp->ch_drive[drive];
1964 1.28 bouyer /* If no drive, skip */
1965 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1966 1.28 bouyer continue;
1967 1.28 bouyer /* add timing values, setup DMA if needed */
1968 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1969 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1970 1.28 bouyer mode = drvp->PIO_mode;
1971 1.28 bouyer goto pio;
1972 1.8 drochner }
1973 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1974 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1975 1.28 bouyer /* use Ultra/DMA */
1976 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1977 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1978 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
1979 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
1980 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1981 1.28 bouyer /* can use PIO timings, MW DMA unused */
1982 1.28 bouyer mode = drvp->PIO_mode;
1983 1.28 bouyer } else {
1984 1.28 bouyer /* use Multiword DMA */
1985 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1986 1.28 bouyer /* mode = min(pio, dma+2) */
1987 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1988 1.28 bouyer mode = drvp->PIO_mode;
1989 1.28 bouyer else
1990 1.33.2.3 perry mode = drvp->DMA_mode + 2;
1991 1.8 drochner }
1992 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1993 1.28 bouyer
1994 1.28 bouyer pio: /* setup PIO mode */
1995 1.33.2.3 perry if (mode <= 2) {
1996 1.33.2.3 perry drvp->DMA_mode = 0;
1997 1.33.2.3 perry drvp->PIO_mode = 0;
1998 1.33.2.3 perry mode = 0;
1999 1.33.2.3 perry } else {
2000 1.33.2.3 perry drvp->PIO_mode = mode;
2001 1.33.2.3 perry drvp->DMA_mode = mode - 2;
2002 1.33.2.3 perry }
2003 1.28 bouyer datatim_reg |=
2004 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2005 1.28 bouyer apollo_pio_set[mode]) |
2006 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2007 1.28 bouyer apollo_pio_rec[mode]);
2008 1.28 bouyer }
2009 1.28 bouyer if (idedma_ctl != 0) {
2010 1.28 bouyer /* Add software bits in status register */
2011 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2012 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2013 1.28 bouyer idedma_ctl);
2014 1.9 bouyer }
2015 1.28 bouyer pciide_print_modes(cp);
2016 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2017 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2018 1.9 bouyer }
2019 1.6 cgd
2020 1.18 drochner void
2021 1.33.2.5 he cmd_channel_map(pa, sc, channel)
2022 1.9 bouyer struct pci_attach_args *pa;
2023 1.33.2.5 he struct pciide_softc *sc;
2024 1.33.2.5 he int channel;
2025 1.9 bouyer {
2026 1.33.2.5 he struct pciide_channel *cp = &sc->pciide_channels[channel];
2027 1.18 drochner bus_size_t cmdsize, ctlsize;
2028 1.33.2.5 he u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2029 1.33.2.5 he int interface;
2030 1.6 cgd
2031 1.33.2.5 he /*
2032 1.33.2.5 he * The 0648/0649 can be told to identify as a RAID controller.
2033 1.33.2.5 he * In this case, we have to fake interface
2034 1.33.2.5 he */
2035 1.33.2.5 he if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2036 1.33.2.5 he interface = PCIIDE_INTERFACE_SETTABLE(0) |
2037 1.33.2.5 he PCIIDE_INTERFACE_SETTABLE(1);
2038 1.33.2.5 he if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2039 1.33.2.5 he CMD_CONF_DSA1)
2040 1.33.2.5 he interface |= PCIIDE_INTERFACE_PCI(0) |
2041 1.33.2.5 he PCIIDE_INTERFACE_PCI(1);
2042 1.33.2.5 he } else {
2043 1.33.2.5 he interface = PCI_INTERFACE(pa->pa_class);
2044 1.18 drochner }
2045 1.18 drochner
2046 1.33.2.5 he sc->wdc_chanarray[channel] = &cp->wdc_channel;
2047 1.33.2.5 he cp->name = PCIIDE_CHANNEL_NAME(channel);
2048 1.33.2.5 he cp->wdc_channel.channel = channel;
2049 1.33.2.5 he cp->wdc_channel.wdc = &sc->sc_wdcdev;
2050 1.33.2.5 he
2051 1.33.2.5 he if (channel > 0) {
2052 1.33.2.5 he cp->wdc_channel.ch_queue =
2053 1.33.2.5 he sc->pciide_channels[0].wdc_channel.ch_queue;
2054 1.33.2.5 he } else {
2055 1.33.2.5 he cp->wdc_channel.ch_queue =
2056 1.33.2.5 he malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2057 1.33.2.5 he }
2058 1.33.2.5 he if (cp->wdc_channel.ch_queue == NULL) {
2059 1.33.2.5 he printf("%s %s channel: "
2060 1.33.2.5 he "can't allocate memory for command queue",
2061 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2062 1.33.2.5 he return;
2063 1.18 drochner }
2064 1.5 cgd
2065 1.33.2.5 he printf("%s: %s channel %s to %s mode\n",
2066 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2067 1.33.2.5 he (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2068 1.33.2.5 he "configured" : "wired",
2069 1.33.2.5 he (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2070 1.33.2.5 he "native-PCI" : "compatibility");
2071 1.5 cgd
2072 1.9 bouyer /*
2073 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2074 1.9 bouyer * there's no way to disable the first channel without disabling
2075 1.9 bouyer * the whole device
2076 1.9 bouyer */
2077 1.33.2.5 he if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2078 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2079 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2080 1.18 drochner return;
2081 1.18 drochner }
2082 1.18 drochner
2083 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2084 1.18 drochner if (cp->hw_ok == 0)
2085 1.18 drochner return;
2086 1.33.2.5 he if (channel == 1) {
2087 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2088 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2089 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2090 1.24 bouyer CMD_CTRL, ctrl);
2091 1.18 drochner }
2092 1.18 drochner }
2093 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
2094 1.14 bouyer }
2095 1.14 bouyer
2096 1.33.2.5 he int
2097 1.33.2.5 he cmd_pci_intr(arg)
2098 1.33.2.5 he void *arg;
2099 1.14 bouyer {
2100 1.33.2.5 he struct pciide_softc *sc = arg;
2101 1.33.2.5 he struct pciide_channel *cp;
2102 1.33.2.5 he struct channel_softc *wdc_cp;
2103 1.33.2.5 he int i, rv, crv;
2104 1.33.2.5 he u_int32_t priirq, secirq;
2105 1.33.2.5 he
2106 1.33.2.5 he rv = 0;
2107 1.33.2.5 he priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2108 1.33.2.5 he secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2109 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2110 1.33.2.5 he cp = &sc->pciide_channels[i];
2111 1.33.2.5 he wdc_cp = &cp->wdc_channel;
2112 1.33.2.5 he /* If a compat channel skip. */
2113 1.33.2.5 he if (cp->compat)
2114 1.33.2.5 he continue;
2115 1.33.2.5 he if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2116 1.33.2.5 he (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2117 1.33.2.5 he crv = wdcintr(wdc_cp);
2118 1.33.2.5 he if (crv == 0)
2119 1.33.2.5 he printf("%s:%d: bogus intr\n",
2120 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
2121 1.33.2.5 he else
2122 1.33.2.5 he rv = 1;
2123 1.33.2.5 he }
2124 1.33.2.5 he }
2125 1.33.2.5 he return rv;
2126 1.14 bouyer }
2127 1.14 bouyer
2128 1.14 bouyer void
2129 1.33.2.5 he cmd_chip_map(sc, pa)
2130 1.14 bouyer struct pciide_softc *sc;
2131 1.33.2.5 he struct pci_attach_args *pa;
2132 1.14 bouyer {
2133 1.28 bouyer int channel;
2134 1.28 bouyer
2135 1.33.2.5 he /*
2136 1.33.2.5 he * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2137 1.33.2.5 he * and base adresses registers can be disabled at
2138 1.33.2.5 he * hardware level. In this case, the device is wired
2139 1.33.2.5 he * in compat mode and its first channel is always enabled,
2140 1.33.2.5 he * but we can't rely on PCI_COMMAND_IO_ENABLE.
2141 1.33.2.5 he * In fact, it seems that the first channel of the CMD PCI0640
2142 1.33.2.5 he * can't be disabled.
2143 1.33.2.5 he */
2144 1.33.2.5 he
2145 1.33.2.5 he #ifdef PCIIDE_CMD064x_DISABLE
2146 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2147 1.33.2.5 he return;
2148 1.33.2.5 he #endif
2149 1.33.2.5 he
2150 1.33.2.5 he printf("%s: hardware does not support DMA\n",
2151 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2152 1.33.2.5 he sc->sc_dma_ok = 0;
2153 1.33.2.5 he
2154 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2155 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2156 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2157 1.33.2.5 he
2158 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2159 1.33.2.5 he cmd_channel_map(pa, sc, channel);
2160 1.28 bouyer }
2161 1.28 bouyer }
2162 1.28 bouyer
2163 1.28 bouyer void
2164 1.33.2.5 he cmd0643_9_chip_map(sc, pa)
2165 1.33.2.5 he struct pciide_softc *sc;
2166 1.33.2.5 he struct pci_attach_args *pa;
2167 1.33.2.5 he {
2168 1.33.2.5 he struct pciide_channel *cp;
2169 1.33.2.5 he int channel;
2170 1.33.2.5 he
2171 1.33.2.5 he /*
2172 1.33.2.5 he * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2173 1.33.2.5 he * and base adresses registers can be disabled at
2174 1.33.2.5 he * hardware level. In this case, the device is wired
2175 1.33.2.5 he * in compat mode and its first channel is always enabled,
2176 1.33.2.5 he * but we can't rely on PCI_COMMAND_IO_ENABLE.
2177 1.33.2.5 he * In fact, it seems that the first channel of the CMD PCI0640
2178 1.33.2.5 he * can't be disabled.
2179 1.33.2.5 he */
2180 1.33.2.5 he
2181 1.33.2.5 he #ifdef PCIIDE_CMD064x_DISABLE
2182 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2183 1.33.2.5 he return;
2184 1.33.2.5 he #endif
2185 1.33.2.5 he printf("%s: bus-master DMA support present",
2186 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2187 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2188 1.33.2.5 he printf("\n");
2189 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2190 1.33.2.5 he WDC_CAPABILITY_MODE;
2191 1.33.2.5 he if (sc->sc_dma_ok) {
2192 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2193 1.33.2.5 he switch (sc->sc_pp->ide_product) {
2194 1.33.2.5 he case PCI_PRODUCT_CMDTECH_649:
2195 1.33.2.5 he case PCI_PRODUCT_CMDTECH_648:
2196 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2197 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
2198 1.33.2.7 he case PCI_PRODUCT_CMDTECH_646:
2199 1.33.2.7 he sc->sc_wdcdev.irqack = cmd646_9_irqack;
2200 1.33.2.5 he break;
2201 1.33.2.5 he default:
2202 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2203 1.33.2.5 he }
2204 1.33.2.5 he }
2205 1.33.2.5 he
2206 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2207 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2208 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
2209 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
2210 1.33.2.5 he sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2211 1.33.2.5 he
2212 1.33.2.5 he WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2213 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2214 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2215 1.33.2.5 he DEBUG_PROBE);
2216 1.33.2.5 he
2217 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2218 1.33.2.5 he cp = &sc->pciide_channels[channel];
2219 1.33.2.5 he cmd_channel_map(pa, sc, channel);
2220 1.33.2.5 he if (cp->hw_ok == 0)
2221 1.33.2.5 he continue;
2222 1.33.2.5 he cmd0643_9_setup_channel(&cp->wdc_channel);
2223 1.33.2.5 he }
2224 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2225 1.33.2.5 he WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2226 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2227 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2228 1.33.2.5 he DEBUG_PROBE);
2229 1.33.2.5 he }
2230 1.33.2.5 he
2231 1.33.2.5 he void
2232 1.33.2.5 he cmd0643_9_setup_channel(chp)
2233 1.33.2.5 he struct channel_softc *chp;
2234 1.33.2.5 he {
2235 1.33.2.5 he struct ata_drive_datas *drvp;
2236 1.33.2.5 he u_int8_t tim;
2237 1.33.2.5 he u_int32_t idedma_ctl, udma_reg;
2238 1.28 bouyer int drive;
2239 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2240 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2241 1.28 bouyer
2242 1.28 bouyer idedma_ctl = 0;
2243 1.28 bouyer /* setup DMA if needed */
2244 1.28 bouyer pciide_channel_dma_setup(cp);
2245 1.14 bouyer
2246 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2247 1.28 bouyer drvp = &chp->ch_drive[drive];
2248 1.28 bouyer /* If no drive, skip */
2249 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2250 1.28 bouyer continue;
2251 1.28 bouyer /* add timing values, setup DMA if needed */
2252 1.33.2.5 he tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2253 1.33.2.5 he if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2254 1.33.2.5 he if (drvp->drive_flags & DRIVE_UDMA) {
2255 1.33.2.5 he /* UltraDMA on a 0648 or 0649 */
2256 1.33.2.5 he udma_reg = pciide_pci_read(sc->sc_pc,
2257 1.33.2.5 he sc->sc_tag, CMD_UDMATIM(chp->channel));
2258 1.33.2.5 he if (drvp->UDMA_mode > 2 &&
2259 1.33.2.5 he (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2260 1.33.2.5 he CMD_BICSR) &
2261 1.33.2.5 he CMD_BICSR_80(chp->channel)) == 0)
2262 1.33.2.5 he drvp->UDMA_mode = 2;
2263 1.33.2.5 he if (drvp->UDMA_mode > 2)
2264 1.33.2.5 he udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2265 1.33.2.5 he else
2266 1.33.2.5 he udma_reg |= CMD_UDMATIM_UDMA33(drive);
2267 1.33.2.5 he udma_reg |= CMD_UDMATIM_UDMA(drive);
2268 1.33.2.5 he udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2269 1.33.2.5 he CMD_UDMATIM_TIM_OFF(drive));
2270 1.33.2.5 he udma_reg |=
2271 1.33.2.5 he (cmd0648_9_tim_udma[drvp->UDMA_mode] <<
2272 1.33.2.5 he CMD_UDMATIM_TIM_OFF(drive));
2273 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag,
2274 1.33.2.5 he CMD_UDMATIM(chp->channel), udma_reg);
2275 1.33.2.5 he } else {
2276 1.33.2.5 he /*
2277 1.33.2.5 he * use Multiword DMA.
2278 1.33.2.5 he * Timings will be used for both PIO and DMA,
2279 1.33.2.5 he * so adjust DMA mode if needed
2280 1.33.2.5 he * if we have a 0648/9, turn off UDMA
2281 1.33.2.5 he */
2282 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2283 1.33.2.5 he udma_reg = pciide_pci_read(sc->sc_pc,
2284 1.33.2.5 he sc->sc_tag,
2285 1.33.2.5 he CMD_UDMATIM(chp->channel));
2286 1.33.2.5 he udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2287 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag,
2288 1.33.2.5 he CMD_UDMATIM(chp->channel),
2289 1.33.2.5 he udma_reg);
2290 1.33.2.5 he }
2291 1.33.2.5 he if (drvp->PIO_mode >= 3 &&
2292 1.33.2.5 he (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2293 1.33.2.5 he drvp->DMA_mode = drvp->PIO_mode - 2;
2294 1.33.2.5 he }
2295 1.33.2.5 he tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2296 1.14 bouyer }
2297 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2298 1.14 bouyer }
2299 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2300 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2301 1.28 bouyer }
2302 1.28 bouyer if (idedma_ctl != 0) {
2303 1.28 bouyer /* Add software bits in status register */
2304 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2305 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2306 1.28 bouyer idedma_ctl);
2307 1.14 bouyer }
2308 1.28 bouyer pciide_print_modes(cp);
2309 1.1 cgd }
2310 1.1 cgd
2311 1.18 drochner void
2312 1.33.2.7 he cmd646_9_irqack(chp)
2313 1.33.2.5 he struct channel_softc *chp;
2314 1.18 drochner {
2315 1.33.2.5 he u_int32_t priirq, secirq;
2316 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
2317 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2318 1.33.2.5 he
2319 1.33.2.5 he if (chp->channel == 0) {
2320 1.33.2.5 he priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2321 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2322 1.33.2.5 he } else {
2323 1.33.2.5 he secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2324 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2325 1.33.2.5 he }
2326 1.33.2.5 he pciide_irqack(chp);
2327 1.18 drochner }
2328 1.18 drochner
2329 1.18 drochner void
2330 1.33.2.5 he cy693_chip_map(sc, pa)
2331 1.9 bouyer struct pciide_softc *sc;
2332 1.33.2.5 he struct pci_attach_args *pa;
2333 1.33.2.5 he {
2334 1.33.2.5 he struct pciide_channel *cp;
2335 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2336 1.33.2.5 he bus_size_t cmdsize, ctlsize;
2337 1.33.2.5 he
2338 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2339 1.33.2.5 he return;
2340 1.33.2.5 he /*
2341 1.33.2.5 he * this chip has 2 PCI IDE functions, one for primary and one for
2342 1.33.2.5 he * secondary. So we need to call pciide_mapregs_compat() with
2343 1.33.2.5 he * the real channel
2344 1.33.2.5 he */
2345 1.33.2.5 he if (pa->pa_function == 1) {
2346 1.33.2.5 he sc->sc_cy_compatchan = 0;
2347 1.33.2.5 he } else if (pa->pa_function == 2) {
2348 1.33.2.5 he sc->sc_cy_compatchan = 1;
2349 1.33.2.5 he } else {
2350 1.33.2.5 he printf("%s: unexpected PCI function %d\n",
2351 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2352 1.33.2.5 he return;
2353 1.33.2.5 he }
2354 1.33.2.5 he if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2355 1.33.2.5 he printf("%s: bus-master DMA support present, "
2356 1.33.2.5 he "but unused (no driver support)",
2357 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2358 1.33.2.5 he } else {
2359 1.33.2.5 he printf("%s: hardware does not support DMA",
2360 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2361 1.33.2.5 he }
2362 1.33.2.5 he sc->sc_dma_ok = 0;
2363 1.33.2.5 he printf("\n");
2364 1.33.2.5 he
2365 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2366 1.33.2.5 he WDC_CAPABILITY_MODE;
2367 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
2368 1.33.2.5 he sc->sc_wdcdev.set_modes = cy693_setup_channel;
2369 1.33.2.5 he
2370 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2371 1.33.2.5 he sc->sc_wdcdev.nchannels = 1;
2372 1.33.2.5 he
2373 1.33.2.5 he /* Only one channel for this chip; if we are here it's enabled */
2374 1.33.2.5 he cp = &sc->pciide_channels[0];
2375 1.33.2.5 he sc->wdc_chanarray[0] = &cp->wdc_channel;
2376 1.33.2.5 he cp->name = PCIIDE_CHANNEL_NAME(0);
2377 1.33.2.5 he cp->wdc_channel.channel = 0;
2378 1.33.2.5 he cp->wdc_channel.wdc = &sc->sc_wdcdev;
2379 1.33.2.5 he cp->wdc_channel.ch_queue =
2380 1.33.2.5 he malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2381 1.33.2.5 he if (cp->wdc_channel.ch_queue == NULL) {
2382 1.33.2.5 he printf("%s primary channel: "
2383 1.33.2.5 he "can't allocate memory for command queue",
2384 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2385 1.33.2.5 he return;
2386 1.33.2.5 he }
2387 1.33.2.5 he printf("%s: primary channel %s to ",
2388 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
2389 1.33.2.5 he (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2390 1.33.2.5 he "configured" : "wired");
2391 1.33.2.5 he if (interface & PCIIDE_INTERFACE_PCI(0)) {
2392 1.33.2.5 he printf("native-PCI");
2393 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2394 1.33.2.5 he pciide_pci_intr);
2395 1.33.2.5 he } else {
2396 1.33.2.5 he printf("compatibility");
2397 1.33.2.5 he cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2398 1.33.2.5 he &cmdsize, &ctlsize);
2399 1.33.2.5 he }
2400 1.33.2.5 he printf(" mode\n");
2401 1.33.2.5 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2402 1.33.2.5 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2403 1.33.2.5 he wdcattach(&cp->wdc_channel);
2404 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2405 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
2406 1.33.2.5 he PCI_COMMAND_STATUS_REG, 0);
2407 1.33.2.5 he }
2408 1.33.2.5 he pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2409 1.33.2.5 he if (cp->hw_ok == 0)
2410 1.33.2.5 he return;
2411 1.33.2.5 he WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2412 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2413 1.33.2.5 he cy693_setup_channel(&cp->wdc_channel);
2414 1.33.2.5 he WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2415 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2416 1.28 bouyer }
2417 1.28 bouyer
2418 1.28 bouyer void
2419 1.28 bouyer cy693_setup_channel(chp)
2420 1.18 drochner struct channel_softc *chp;
2421 1.28 bouyer {
2422 1.18 drochner struct ata_drive_datas *drvp;
2423 1.18 drochner int drive;
2424 1.18 drochner u_int32_t cy_cmd_ctrl;
2425 1.18 drochner u_int32_t idedma_ctl;
2426 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2427 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2428 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2429 1.28 bouyer
2430 1.18 drochner for (drive = 0; drive < 2; drive++) {
2431 1.18 drochner drvp = &chp->ch_drive[drive];
2432 1.18 drochner /* If no drive, skip */
2433 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2434 1.18 drochner continue;
2435 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2436 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2437 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2438 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2439 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2440 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2441 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2442 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2443 1.18 drochner }
2444 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2445 1.33.2.5 he
2446 1.28 bouyer pciide_print_modes(cp);
2447 1.33.2.5 he
2448 1.18 drochner if (idedma_ctl != 0) {
2449 1.18 drochner /* Add software bits in status register */
2450 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2451 1.18 drochner IDEDMA_CTL, idedma_ctl);
2452 1.9 bouyer }
2453 1.1 cgd }
2454 1.1 cgd
2455 1.18 drochner void
2456 1.33.2.5 he sis_chip_map(sc, pa)
2457 1.33.2.5 he struct pciide_softc *sc;
2458 1.18 drochner struct pci_attach_args *pa;
2459 1.1 cgd {
2460 1.33.2.5 he struct pciide_channel *cp;
2461 1.33.2.5 he int channel;
2462 1.33.2.5 he u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2463 1.33.2.5 he pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2464 1.33.2.5 he pcireg_t rev = PCI_REVISION(pa->pa_class);
2465 1.18 drochner bus_size_t cmdsize, ctlsize;
2466 1.9 bouyer
2467 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2468 1.18 drochner return;
2469 1.33.2.5 he printf("%s: bus-master DMA support present",
2470 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2471 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2472 1.33.2.5 he printf("\n");
2473 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2474 1.33.2.5 he WDC_CAPABILITY_MODE;
2475 1.33.2.5 he if (sc->sc_dma_ok) {
2476 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2477 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2478 1.33.2.5 he if (rev >= 0xd0)
2479 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2480 1.9 bouyer }
2481 1.9 bouyer
2482 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2483 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2484 1.33.2.5 he if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2485 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 2;
2486 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2487 1.15 bouyer
2488 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2489 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2490 1.28 bouyer
2491 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2492 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2493 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2494 1.33.2.5 he
2495 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2496 1.33.2.5 he cp = &sc->pciide_channels[channel];
2497 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
2498 1.33.2.5 he continue;
2499 1.33.2.5 he if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2500 1.33.2.5 he (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2501 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
2502 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2503 1.33.2.5 he continue;
2504 1.33.2.5 he }
2505 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2506 1.33.2.5 he pciide_pci_intr);
2507 1.33.2.5 he if (cp->hw_ok == 0)
2508 1.33.2.5 he continue;
2509 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2510 1.33.2.5 he if (channel == 0)
2511 1.33.2.5 he sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2512 1.33.2.5 he else
2513 1.33.2.5 he sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2514 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2515 1.33.2.5 he sis_ctr0);
2516 1.33.2.5 he }
2517 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
2518 1.33.2.5 he if (cp->hw_ok == 0)
2519 1.33.2.5 he continue;
2520 1.33.2.5 he sis_setup_channel(&cp->wdc_channel);
2521 1.33.2.5 he }
2522 1.28 bouyer }
2523 1.28 bouyer
2524 1.28 bouyer void
2525 1.28 bouyer sis_setup_channel(chp)
2526 1.15 bouyer struct channel_softc *chp;
2527 1.28 bouyer {
2528 1.15 bouyer struct ata_drive_datas *drvp;
2529 1.28 bouyer int drive;
2530 1.18 drochner u_int32_t sis_tim;
2531 1.18 drochner u_int32_t idedma_ctl;
2532 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2533 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2534 1.15 bouyer
2535 1.33.2.5 he WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2536 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2537 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2538 1.28 bouyer DEBUG_PROBE);
2539 1.28 bouyer sis_tim = 0;
2540 1.18 drochner idedma_ctl = 0;
2541 1.28 bouyer /* setup DMA if needed */
2542 1.28 bouyer pciide_channel_dma_setup(cp);
2543 1.28 bouyer
2544 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2545 1.28 bouyer drvp = &chp->ch_drive[drive];
2546 1.28 bouyer /* If no drive, skip */
2547 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2548 1.28 bouyer continue;
2549 1.28 bouyer /* add timing values, setup DMA if needed */
2550 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2551 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2552 1.28 bouyer goto pio;
2553 1.28 bouyer
2554 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2555 1.28 bouyer /* use Ultra/DMA */
2556 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2557 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2558 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2559 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2560 1.28 bouyer } else {
2561 1.28 bouyer /*
2562 1.28 bouyer * use Multiword DMA
2563 1.28 bouyer * Timings will be used for both PIO and DMA,
2564 1.28 bouyer * so adjust DMA mode if needed
2565 1.28 bouyer */
2566 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2567 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2568 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2569 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2570 1.32 bouyer drvp->PIO_mode - 2 : 0;
2571 1.28 bouyer if (drvp->DMA_mode == 0)
2572 1.28 bouyer drvp->PIO_mode = 0;
2573 1.28 bouyer }
2574 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2575 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2576 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2577 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2578 1.28 bouyer SIS_TIM_REC_OFF(drive);
2579 1.28 bouyer }
2580 1.33.2.5 he WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2581 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2582 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2583 1.18 drochner if (idedma_ctl != 0) {
2584 1.18 drochner /* Add software bits in status register */
2585 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2586 1.18 drochner IDEDMA_CTL, idedma_ctl);
2587 1.18 drochner }
2588 1.28 bouyer pciide_print_modes(cp);
2589 1.18 drochner }
2590 1.18 drochner
2591 1.18 drochner void
2592 1.33.2.5 he acer_chip_map(sc, pa)
2593 1.33.2.5 he struct pciide_softc *sc;
2594 1.18 drochner struct pci_attach_args *pa;
2595 1.18 drochner {
2596 1.33.2.5 he struct pciide_channel *cp;
2597 1.33.2.5 he int channel;
2598 1.33.2.5 he pcireg_t cr, interface;
2599 1.18 drochner bus_size_t cmdsize, ctlsize;
2600 1.18 drochner
2601 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2602 1.18 drochner return;
2603 1.33.2.5 he printf("%s: bus-master DMA support present",
2604 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2605 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2606 1.33.2.5 he printf("\n");
2607 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2608 1.33.2.5 he WDC_CAPABILITY_MODE;
2609 1.33.2.5 he if (sc->sc_dma_ok) {
2610 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2611 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2612 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2613 1.30 bouyer }
2614 1.33.2.5 he
2615 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2616 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2617 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2618 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2619 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2620 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2621 1.30 bouyer
2622 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2623 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2624 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2625 1.30 bouyer
2626 1.33.2.5 he /* Enable "microsoft register bits" R/W. */
2627 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2628 1.33.2.5 he pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2629 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2630 1.33.2.5 he pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2631 1.33.2.5 he ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2632 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2633 1.33.2.5 he pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2634 1.33.2.5 he ~ACER_CHANSTATUSREGS_RO);
2635 1.33.2.5 he cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2636 1.33.2.5 he cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2637 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2638 1.33.2.5 he /* Don't use cr, re-read the real register content instead */
2639 1.33.2.5 he interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2640 1.33.2.5 he PCI_CLASS_REG));
2641 1.33.2.5 he
2642 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2643 1.33.2.5 he cp = &sc->pciide_channels[channel];
2644 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
2645 1.33.2.5 he continue;
2646 1.33.2.5 he if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2647 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
2648 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2649 1.33.2.5 he continue;
2650 1.33.2.5 he }
2651 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2652 1.33.2.5 he acer_pci_intr);
2653 1.33.2.5 he if (cp->hw_ok == 0)
2654 1.33.2.5 he continue;
2655 1.33.2.5 he if (pciide_chan_candisable(cp)) {
2656 1.33.2.5 he cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2657 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
2658 1.33.2.5 he PCI_CLASS_REG, cr);
2659 1.33.2.5 he }
2660 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
2661 1.33.2.5 he acer_setup_channel(&cp->wdc_channel);
2662 1.30 bouyer }
2663 1.30 bouyer }
2664 1.30 bouyer
2665 1.30 bouyer void
2666 1.30 bouyer acer_setup_channel(chp)
2667 1.30 bouyer struct channel_softc *chp;
2668 1.30 bouyer {
2669 1.30 bouyer struct ata_drive_datas *drvp;
2670 1.30 bouyer int drive;
2671 1.30 bouyer u_int32_t acer_fifo_udma;
2672 1.30 bouyer u_int32_t idedma_ctl;
2673 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2674 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2675 1.30 bouyer
2676 1.30 bouyer idedma_ctl = 0;
2677 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2678 1.33.2.5 he WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2679 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2680 1.30 bouyer /* setup DMA if needed */
2681 1.30 bouyer pciide_channel_dma_setup(cp);
2682 1.30 bouyer
2683 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2684 1.30 bouyer drvp = &chp->ch_drive[drive];
2685 1.30 bouyer /* If no drive, skip */
2686 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2687 1.30 bouyer continue;
2688 1.33.2.5 he WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2689 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2690 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2691 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2692 1.30 bouyer /* clear FIFO/DMA mode */
2693 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2694 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2695 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2696 1.30 bouyer
2697 1.30 bouyer /* add timing values, setup DMA if needed */
2698 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2699 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2700 1.30 bouyer acer_fifo_udma |=
2701 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2702 1.30 bouyer goto pio;
2703 1.30 bouyer }
2704 1.30 bouyer
2705 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2706 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2707 1.30 bouyer /* use Ultra/DMA */
2708 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2709 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2710 1.30 bouyer acer_fifo_udma |=
2711 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2712 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2713 1.30 bouyer } else {
2714 1.30 bouyer /*
2715 1.30 bouyer * use Multiword DMA
2716 1.30 bouyer * Timings will be used for both PIO and DMA,
2717 1.30 bouyer * so adjust DMA mode if needed
2718 1.30 bouyer */
2719 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2720 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2721 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2722 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2723 1.32 bouyer drvp->PIO_mode - 2 : 0;
2724 1.30 bouyer if (drvp->DMA_mode == 0)
2725 1.30 bouyer drvp->PIO_mode = 0;
2726 1.30 bouyer }
2727 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2728 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2729 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2730 1.30 bouyer acer_pio[drvp->PIO_mode]);
2731 1.30 bouyer }
2732 1.33.2.5 he WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2733 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2734 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2735 1.30 bouyer if (idedma_ctl != 0) {
2736 1.30 bouyer /* Add software bits in status register */
2737 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2738 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2739 1.30 bouyer }
2740 1.30 bouyer pciide_print_modes(cp);
2741 1.30 bouyer }
2742 1.30 bouyer
2743 1.33.2.5 he int
2744 1.33.2.5 he acer_pci_intr(arg)
2745 1.33.2.5 he void *arg;
2746 1.33.2.5 he {
2747 1.33.2.5 he struct pciide_softc *sc = arg;
2748 1.33.2.5 he struct pciide_channel *cp;
2749 1.33.2.5 he struct channel_softc *wdc_cp;
2750 1.33.2.5 he int i, rv, crv;
2751 1.33.2.5 he u_int32_t chids;
2752 1.33.2.5 he
2753 1.33.2.5 he rv = 0;
2754 1.33.2.5 he chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2755 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2756 1.33.2.5 he cp = &sc->pciide_channels[i];
2757 1.33.2.5 he wdc_cp = &cp->wdc_channel;
2758 1.33.2.5 he /* If a compat channel skip. */
2759 1.33.2.5 he if (cp->compat)
2760 1.33.2.5 he continue;
2761 1.33.2.5 he if (chids & ACER_CHIDS_INT(i)) {
2762 1.33.2.5 he crv = wdcintr(wdc_cp);
2763 1.33.2.5 he if (crv == 0)
2764 1.33.2.5 he printf("%s:%d: bogus intr\n",
2765 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
2766 1.33.2.5 he else
2767 1.33.2.5 he rv = 1;
2768 1.33.2.5 he }
2769 1.33.2.5 he }
2770 1.33.2.5 he return rv;
2771 1.33.2.5 he }
2772 1.33.2.5 he
2773 1.30 bouyer void
2774 1.33.2.5 he hpt_chip_map(sc, pa)
2775 1.33.2.5 he struct pciide_softc *sc;
2776 1.30 bouyer struct pci_attach_args *pa;
2777 1.33.2.5 he {
2778 1.30 bouyer struct pciide_channel *cp;
2779 1.33.2.5 he int i, compatchan, revision;
2780 1.33.2.5 he pcireg_t interface;
2781 1.33.2.5 he bus_size_t cmdsize, ctlsize;
2782 1.33.2.5 he
2783 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2784 1.33.2.5 he return;
2785 1.33.2.5 he revision = PCI_REVISION(pa->pa_class);
2786 1.33.2.5 he
2787 1.33.2.5 he /*
2788 1.33.2.5 he * when the chip is in native mode it identifies itself as a
2789 1.33.2.5 he * 'misc mass storage'. Fake interface in this case.
2790 1.33.2.5 he */
2791 1.33.2.5 he if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
2792 1.33.2.5 he interface = PCI_INTERFACE(pa->pa_class);
2793 1.33.2.5 he } else {
2794 1.33.2.5 he interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
2795 1.33.2.5 he PCIIDE_INTERFACE_PCI(0);
2796 1.33.2.5 he if (revision == HPT370_REV)
2797 1.33.2.5 he interface |= PCIIDE_INTERFACE_PCI(1);
2798 1.33.2.5 he }
2799 1.33.2.5 he
2800 1.33.2.5 he printf("%s: bus-master DMA support present",
2801 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
2802 1.33.2.5 he pciide_mapreg_dma(sc, pa);
2803 1.33.2.5 he printf("\n");
2804 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2805 1.33.2.5 he WDC_CAPABILITY_MODE;
2806 1.33.2.5 he if (sc->sc_dma_ok) {
2807 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2808 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2809 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
2810 1.33.2.5 he }
2811 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
2812 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
2813 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
2814 1.33.2.5 he
2815 1.33.2.5 he sc->sc_wdcdev.set_modes = hpt_setup_channel;
2816 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
2817 1.33.2.5 he if (revision == HPT366_REV) {
2818 1.33.2.5 he /*
2819 1.33.2.5 he * The 366 has 2 PCI IDE functions, one for primary and one
2820 1.33.2.5 he * for secondary. So we need to call pciide_mapregs_compat()
2821 1.33.2.5 he * with the real channel
2822 1.33.2.5 he */
2823 1.33.2.5 he if (pa->pa_function == 0) {
2824 1.33.2.5 he compatchan = 0;
2825 1.33.2.5 he } else if (pa->pa_function == 1) {
2826 1.33.2.5 he compatchan = 1;
2827 1.33.2.5 he } else {
2828 1.33.2.5 he printf("%s: unexpected PCI function %d\n",
2829 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2830 1.33.2.5 he return;
2831 1.33.2.5 he }
2832 1.33.2.5 he sc->sc_wdcdev.nchannels = 1;
2833 1.33.2.5 he } else {
2834 1.33.2.5 he sc->sc_wdcdev.nchannels = 2;
2835 1.33.2.5 he }
2836 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2837 1.33.2.5 he cp = &sc->pciide_channels[i];
2838 1.33.2.5 he if (sc->sc_wdcdev.nchannels > 1) {
2839 1.33.2.5 he compatchan = i;
2840 1.33.2.5 he if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
2841 1.33.2.5 he HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
2842 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
2843 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2844 1.33.2.5 he continue;
2845 1.33.2.5 he }
2846 1.33.2.5 he }
2847 1.33.2.5 he if (pciide_chansetup(sc, i, interface) == 0)
2848 1.33.2.5 he continue;
2849 1.33.2.5 he if (interface & PCIIDE_INTERFACE_PCI(i)) {
2850 1.33.2.5 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
2851 1.33.2.5 he &ctlsize, hpt_pci_intr);
2852 1.33.2.5 he } else {
2853 1.33.2.5 he cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
2854 1.33.2.5 he &cmdsize, &ctlsize);
2855 1.33.2.5 he }
2856 1.33.2.5 he if (cp->hw_ok == 0)
2857 1.33.2.5 he return;
2858 1.33.2.5 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2859 1.33.2.5 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2860 1.33.2.5 he wdcattach(&cp->wdc_channel);
2861 1.33.2.5 he hpt_setup_channel(&cp->wdc_channel);
2862 1.33.2.5 he }
2863 1.33.2.5 he
2864 1.33.2.5 he return;
2865 1.33.2.5 he }
2866 1.33.2.5 he
2867 1.33.2.5 he
2868 1.33.2.5 he void
2869 1.33.2.5 he hpt_setup_channel(chp)
2870 1.33.2.5 he struct channel_softc *chp;
2871 1.30 bouyer {
2872 1.33.2.5 he struct ata_drive_datas *drvp;
2873 1.33.2.5 he int drive;
2874 1.33.2.5 he int cable;
2875 1.33.2.5 he u_int32_t before, after;
2876 1.33.2.5 he u_int32_t idedma_ctl;
2877 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
2878 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2879 1.33.2.5 he
2880 1.33.2.5 he cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
2881 1.33.2.5 he
2882 1.33.2.5 he /* setup DMA if needed */
2883 1.33.2.5 he pciide_channel_dma_setup(cp);
2884 1.33.2.5 he
2885 1.33.2.5 he idedma_ctl = 0;
2886 1.33.2.5 he
2887 1.33.2.5 he /* Per drive settings */
2888 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
2889 1.33.2.5 he drvp = &chp->ch_drive[drive];
2890 1.33.2.5 he /* If no drive, skip */
2891 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0)
2892 1.33.2.5 he continue;
2893 1.33.2.5 he before = pci_conf_read(sc->sc_pc, sc->sc_tag,
2894 1.33.2.5 he HPT_IDETIM(chp->channel, drive));
2895 1.33.2.5 he
2896 1.33.2.5 he /* add timing values, setup DMA if needed */
2897 1.33.2.5 he if (drvp->drive_flags & DRIVE_UDMA) {
2898 1.33.2.5 he if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
2899 1.33.2.5 he drvp->UDMA_mode > 2)
2900 1.33.2.5 he drvp->UDMA_mode = 2;
2901 1.33.2.5 he after = (sc->sc_wdcdev.nchannels == 2) ?
2902 1.33.2.5 he hpt370_udma[drvp->UDMA_mode] :
2903 1.33.2.5 he hpt366_udma[drvp->UDMA_mode];
2904 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2905 1.33.2.5 he } else if (drvp->drive_flags & DRIVE_DMA) {
2906 1.33.2.5 he /*
2907 1.33.2.5 he * use Multiword DMA.
2908 1.33.2.5 he * Timings will be used for both PIO and DMA, so adjust
2909 1.33.2.5 he * DMA mode if needed
2910 1.33.2.5 he */
2911 1.33.2.5 he if (drvp->PIO_mode >= 3 &&
2912 1.33.2.5 he (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2913 1.33.2.5 he drvp->DMA_mode = drvp->PIO_mode - 2;
2914 1.33.2.5 he }
2915 1.33.2.5 he after = (sc->sc_wdcdev.nchannels == 2) ?
2916 1.33.2.5 he hpt370_dma[drvp->DMA_mode] :
2917 1.33.2.5 he hpt366_dma[drvp->DMA_mode];
2918 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2919 1.33.2.5 he } else {
2920 1.33.2.5 he /* PIO only */
2921 1.33.2.5 he after = (sc->sc_wdcdev.nchannels == 2) ?
2922 1.33.2.5 he hpt370_pio[drvp->PIO_mode] :
2923 1.33.2.5 he hpt366_pio[drvp->PIO_mode];
2924 1.33.2.5 he }
2925 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
2926 1.33.2.5 he HPT_IDETIM(chp->channel, drive), after);
2927 1.33.2.5 he WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
2928 1.33.2.5 he "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
2929 1.33.2.5 he after, before), DEBUG_PROBE);
2930 1.33.2.5 he }
2931 1.33.2.5 he if (idedma_ctl != 0) {
2932 1.33.2.5 he /* Add software bits in status register */
2933 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2934 1.33.2.5 he IDEDMA_CTL, idedma_ctl);
2935 1.33.2.5 he }
2936 1.33.2.5 he pciide_print_modes(cp);
2937 1.33.2.5 he }
2938 1.33.2.5 he
2939 1.33.2.5 he int
2940 1.33.2.5 he hpt_pci_intr(arg)
2941 1.33.2.5 he void *arg;
2942 1.33.2.5 he {
2943 1.33.2.5 he struct pciide_softc *sc = arg;
2944 1.33.2.5 he struct pciide_channel *cp;
2945 1.33.2.5 he struct channel_softc *wdc_cp;
2946 1.33.2.5 he int rv = 0;
2947 1.33.2.5 he int dmastat, i, crv;
2948 1.33.2.5 he
2949 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2950 1.33.2.5 he dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2951 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
2952 1.33.2.5 he if((dmastat & IDEDMA_CTL_INTR) == 0)
2953 1.33.2.5 he continue;
2954 1.33.2.5 he cp = &sc->pciide_channels[i];
2955 1.33.2.5 he wdc_cp = &cp->wdc_channel;
2956 1.33.2.5 he crv = wdcintr(wdc_cp);
2957 1.33.2.5 he if (crv == 0) {
2958 1.33.2.5 he printf("%s:%d: bogus intr\n",
2959 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
2960 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2961 1.33.2.5 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
2962 1.33.2.5 he } else
2963 1.33.2.5 he rv = 1;
2964 1.33.2.5 he }
2965 1.33.2.5 he return rv;
2966 1.33.2.5 he }
2967 1.33.2.5 he
2968 1.33.2.5 he
2969 1.33.2.5 he /* A macro to test product */
2970 1.33.2.5 he #define PDC_IS_262(sc) (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
2971 1.33.2.5 he
2972 1.33.2.5 he void
2973 1.33.2.5 he pdc202xx_chip_map(sc, pa)
2974 1.33.2.5 he struct pciide_softc *sc;
2975 1.33.2.5 he struct pci_attach_args *pa;
2976 1.33.2.5 he {
2977 1.33.2.5 he struct pciide_channel *cp;
2978 1.33.2.5 he int channel;
2979 1.33.2.5 he pcireg_t interface, st, mode;
2980 1.30 bouyer bus_size_t cmdsize, ctlsize;
2981 1.33.2.5 he
2982 1.33.2.5 he st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
2983 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
2984 1.33.2.5 he DEBUG_PROBE);
2985 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
2986 1.33.2.5 he return;
2987 1.33.2.5 he
2988 1.33.2.5 he /* turn off RAID mode */
2989 1.33.2.5 he st &= ~PDC2xx_STATE_IDERAID;
2990 1.31 bouyer
2991 1.31 bouyer /*
2992 1.33.2.5 he * can't rely on the PCI_CLASS_REG content if the chip was in raid
2993 1.33.2.5 he * mode. We have to fake interface
2994 1.31 bouyer */
2995 1.33.2.5 he interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
2996 1.33.2.5 he if (st & PDC2xx_STATE_NATIVE)
2997 1.33.2.5 he interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
2998 1.33.2.5 he
2999 1.33.2.5 he printf("%s: bus-master DMA support present",
3000 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
3001 1.33.2.5 he pciide_mapreg_dma(sc, pa);
3002 1.33.2.5 he printf("\n");
3003 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3004 1.33.2.5 he WDC_CAPABILITY_MODE;
3005 1.33.2.5 he if (sc->sc_dma_ok) {
3006 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3007 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3008 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
3009 1.33.2.5 he }
3010 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
3011 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
3012 1.33.2.5 he if (PDC_IS_262(sc))
3013 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 4;
3014 1.33.2.5 he else
3015 1.33.2.5 he sc->sc_wdcdev.UDMA_cap = 2;
3016 1.33.2.5 he sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
3017 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
3018 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3019 1.30 bouyer
3020 1.33.2.5 he /* setup failsafe defaults */
3021 1.33.2.5 he mode = 0;
3022 1.33.2.5 he mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3023 1.33.2.5 he mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3024 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3025 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3026 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3027 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
3028 1.33.2.5 he "initial timings 0x%x, now 0x%x\n", channel,
3029 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag,
3030 1.33.2.5 he PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3031 1.33.2.5 he DEBUG_PROBE);
3032 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
3033 1.33.2.5 he mode | PDC2xx_TIM_IORDYp);
3034 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
3035 1.33.2.5 he "initial timings 0x%x, now 0x%x\n", channel,
3036 1.33.2.5 he pci_conf_read(sc->sc_pc, sc->sc_tag,
3037 1.33.2.5 he PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3038 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
3039 1.33.2.5 he mode);
3040 1.30 bouyer }
3041 1.30 bouyer
3042 1.33.2.5 he mode = PDC2xx_SCR_DMA;
3043 1.33.2.5 he if (PDC_IS_262(sc)) {
3044 1.33.2.5 he mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3045 1.33.2.5 he } else {
3046 1.33.2.5 he /* the BIOS set it up this way */
3047 1.33.2.5 he mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3048 1.33.2.5 he }
3049 1.33.2.5 he mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3050 1.33.2.5 he mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3051 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
3052 1.33.2.5 he bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
3053 1.33.2.5 he DEBUG_PROBE);
3054 1.33.2.5 he bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
3055 1.33.2.5 he
3056 1.33.2.5 he /* controller initial state register is OK even without BIOS */
3057 1.33.2.5 he /* Set DMA mode to IDE DMA compatibility */
3058 1.33.2.5 he mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3059 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
3060 1.33.2.5 he DEBUG_PROBE);
3061 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3062 1.33.2.5 he mode | 0x1);
3063 1.33.2.5 he mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3064 1.33.2.5 he WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3065 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3066 1.33.2.5 he mode | 0x1);
3067 1.33.2.5 he
3068 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3069 1.33.2.5 he cp = &sc->pciide_channels[channel];
3070 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
3071 1.33.2.5 he continue;
3072 1.33.2.5 he if ((st & (PDC_IS_262(sc) ?
3073 1.33.2.5 he PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3074 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
3075 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3076 1.33.2.5 he continue;
3077 1.33.2.5 he }
3078 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3079 1.33.2.5 he pdc202xx_pci_intr);
3080 1.33.2.5 he if (cp->hw_ok == 0)
3081 1.33.2.5 he continue;
3082 1.33.2.5 he if (pciide_chan_candisable(cp))
3083 1.33.2.5 he st &= ~(PDC_IS_262(sc) ?
3084 1.33.2.5 he PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3085 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
3086 1.33.2.5 he pdc202xx_setup_channel(&cp->wdc_channel);
3087 1.33.2.5 he }
3088 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
3089 1.33.2.5 he DEBUG_PROBE);
3090 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3091 1.33.2.5 he return;
3092 1.33.2.5 he }
3093 1.33.2.5 he
3094 1.33.2.5 he void
3095 1.33.2.5 he pdc202xx_setup_channel(chp)
3096 1.33.2.5 he struct channel_softc *chp;
3097 1.33.2.5 he {
3098 1.33.2.5 he struct ata_drive_datas *drvp;
3099 1.33.2.5 he int drive;
3100 1.33.2.5 he pcireg_t mode, st;
3101 1.33.2.5 he u_int32_t idedma_ctl, scr, atapi;
3102 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
3103 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3104 1.33.2.5 he int channel = chp->channel;
3105 1.33.2.5 he
3106 1.33.2.5 he /* setup DMA if needed */
3107 1.33.2.5 he pciide_channel_dma_setup(cp);
3108 1.33.2.5 he
3109 1.33.2.5 he idedma_ctl = 0;
3110 1.33.2.5 he
3111 1.33.2.5 he /* Per channel settings */
3112 1.33.2.5 he if (PDC_IS_262(sc)) {
3113 1.33.2.5 he scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3114 1.33.2.5 he PDC262_U66);
3115 1.33.2.5 he st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3116 1.33.2.5 he /* Trimm UDMA mode */
3117 1.33.2.5 he if ((st & PDC262_STATE_80P(channel)) != 0 ||
3118 1.33.2.5 he (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3119 1.33.2.5 he chp->ch_drive[0].UDMA_mode <= 2) ||
3120 1.33.2.5 he (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3121 1.33.2.5 he chp->ch_drive[1].UDMA_mode <= 2)) {
3122 1.33.2.5 he if (chp->ch_drive[0].UDMA_mode > 2)
3123 1.33.2.5 he chp->ch_drive[0].UDMA_mode = 2;
3124 1.33.2.5 he if (chp->ch_drive[1].UDMA_mode > 2)
3125 1.33.2.5 he chp->ch_drive[1].UDMA_mode = 2;
3126 1.33.2.5 he }
3127 1.33.2.5 he /* Set U66 if needed */
3128 1.33.2.5 he if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3129 1.33.2.5 he chp->ch_drive[0].UDMA_mode > 2) ||
3130 1.33.2.5 he (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3131 1.33.2.5 he chp->ch_drive[1].UDMA_mode > 2))
3132 1.33.2.5 he scr |= PDC262_U66_EN(channel);
3133 1.33.2.5 he else
3134 1.33.2.5 he scr &= ~PDC262_U66_EN(channel);
3135 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3136 1.33.2.5 he PDC262_U66, scr);
3137 1.33.2.5 he if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3138 1.33.2.5 he chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3139 1.33.2.5 he if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3140 1.33.2.5 he !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3141 1.33.2.5 he (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3142 1.33.2.5 he ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3143 1.33.2.5 he !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3144 1.33.2.5 he (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3145 1.33.2.5 he atapi = 0;
3146 1.33.2.5 he else
3147 1.33.2.5 he atapi = PDC262_ATAPI_UDMA;
3148 1.33.2.5 he bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3149 1.33.2.5 he PDC262_ATAPI(channel), atapi);
3150 1.33.2.5 he }
3151 1.33.2.5 he }
3152 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
3153 1.33.2.5 he drvp = &chp->ch_drive[drive];
3154 1.33.2.5 he /* If no drive, skip */
3155 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0)
3156 1.33.2.5 he continue;
3157 1.33.2.5 he mode = 0;
3158 1.33.2.5 he if (drvp->drive_flags & DRIVE_UDMA) {
3159 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode,
3160 1.33.2.5 he pdc2xx_udma_mb[drvp->UDMA_mode]);
3161 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode,
3162 1.33.2.5 he pdc2xx_udma_mc[drvp->UDMA_mode]);
3163 1.33.2.5 he drvp->drive_flags &= ~DRIVE_DMA;
3164 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3165 1.33.2.5 he } else if (drvp->drive_flags & DRIVE_DMA) {
3166 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode,
3167 1.33.2.5 he pdc2xx_dma_mb[drvp->DMA_mode]);
3168 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode,
3169 1.33.2.5 he pdc2xx_dma_mc[drvp->DMA_mode]);
3170 1.33.2.5 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3171 1.33.2.5 he } else {
3172 1.33.2.5 he mode = PDC2xx_TIM_SET_MB(mode,
3173 1.33.2.5 he pdc2xx_dma_mb[0]);
3174 1.33.2.5 he mode = PDC2xx_TIM_SET_MC(mode,
3175 1.33.2.5 he pdc2xx_dma_mc[0]);
3176 1.33.2.5 he }
3177 1.33.2.5 he mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3178 1.33.2.5 he mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3179 1.33.2.5 he if (drvp->drive_flags & DRIVE_ATA)
3180 1.33.2.5 he mode |= PDC2xx_TIM_PRE;
3181 1.33.2.5 he mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3182 1.33.2.5 he if (drvp->PIO_mode >= 3) {
3183 1.33.2.5 he mode |= PDC2xx_TIM_IORDY;
3184 1.33.2.5 he if (drive == 0)
3185 1.33.2.5 he mode |= PDC2xx_TIM_IORDYp;
3186 1.33.2.5 he }
3187 1.33.2.5 he WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3188 1.33.2.5 he "timings 0x%x\n",
3189 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname,
3190 1.33.2.5 he chp->channel, drive, mode), DEBUG_PROBE);
3191 1.33.2.5 he pci_conf_write(sc->sc_pc, sc->sc_tag,
3192 1.33.2.5 he PDC2xx_TIM(chp->channel, drive), mode);
3193 1.33.2.5 he }
3194 1.33.2.5 he if (idedma_ctl != 0) {
3195 1.33.2.5 he /* Add software bits in status register */
3196 1.33.2.5 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3197 1.33.2.5 he IDEDMA_CTL, idedma_ctl);
3198 1.33.2.5 he }
3199 1.33.2.5 he pciide_print_modes(cp);
3200 1.33.2.5 he }
3201 1.33.2.5 he
3202 1.33.2.5 he int
3203 1.33.2.5 he pdc202xx_pci_intr(arg)
3204 1.33.2.5 he void *arg;
3205 1.33.2.5 he {
3206 1.33.2.5 he struct pciide_softc *sc = arg;
3207 1.33.2.5 he struct pciide_channel *cp;
3208 1.33.2.5 he struct channel_softc *wdc_cp;
3209 1.33.2.5 he int i, rv, crv;
3210 1.33.2.5 he u_int32_t scr;
3211 1.33.2.5 he
3212 1.33.2.5 he rv = 0;
3213 1.33.2.5 he scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3214 1.33.2.5 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3215 1.33.2.5 he cp = &sc->pciide_channels[i];
3216 1.33.2.5 he wdc_cp = &cp->wdc_channel;
3217 1.33.2.5 he /* If a compat channel skip. */
3218 1.33.2.5 he if (cp->compat)
3219 1.33.2.5 he continue;
3220 1.33.2.5 he if (scr & PDC2xx_SCR_INT(i)) {
3221 1.33.2.5 he crv = wdcintr(wdc_cp);
3222 1.33.2.5 he if (crv == 0)
3223 1.33.2.5 he printf("%s:%d: bogus intr\n",
3224 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, i);
3225 1.33.2.5 he else
3226 1.33.2.5 he rv = 1;
3227 1.33.2.5 he }
3228 1.33.2.5 he }
3229 1.33.2.5 he return rv;
3230 1.33.2.5 he }
3231 1.33.2.5 he
3232 1.33.2.5 he void
3233 1.33.2.5 he opti_chip_map(sc, pa)
3234 1.33.2.5 he struct pciide_softc *sc;
3235 1.33.2.5 he struct pci_attach_args *pa;
3236 1.33.2.5 he {
3237 1.33.2.5 he struct pciide_channel *cp;
3238 1.33.2.5 he bus_size_t cmdsize, ctlsize;
3239 1.33.2.5 he pcireg_t interface;
3240 1.33.2.5 he u_int8_t init_ctrl;
3241 1.33.2.5 he int channel;
3242 1.33.2.5 he
3243 1.33.2.5 he if (pciide_chipen(sc, pa) == 0)
3244 1.30 bouyer return;
3245 1.33.2.5 he printf("%s: bus-master DMA support present",
3246 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname);
3247 1.33.2.5 he pciide_mapreg_dma(sc, pa);
3248 1.33.2.5 he printf("\n");
3249 1.33.2.5 he
3250 1.33.2.5 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3251 1.33.2.5 he WDC_CAPABILITY_MODE;
3252 1.33.2.5 he sc->sc_wdcdev.PIO_cap = 4;
3253 1.33.2.5 he if (sc->sc_dma_ok) {
3254 1.33.2.5 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3255 1.33.2.5 he sc->sc_wdcdev.irqack = pciide_irqack;
3256 1.33.2.5 he sc->sc_wdcdev.DMA_cap = 2;
3257 1.33.2.5 he }
3258 1.33.2.5 he sc->sc_wdcdev.set_modes = opti_setup_channel;
3259 1.33.2.5 he
3260 1.33.2.5 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
3261 1.33.2.5 he sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3262 1.33.2.5 he
3263 1.33.2.5 he init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3264 1.33.2.5 he OPTI_REG_INIT_CONTROL);
3265 1.33.2.5 he
3266 1.33.2.5 he interface = PCI_INTERFACE(pa->pa_class);
3267 1.33.2.5 he
3268 1.33.2.5 he for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3269 1.33.2.5 he cp = &sc->pciide_channels[channel];
3270 1.33.2.5 he if (pciide_chansetup(sc, channel, interface) == 0)
3271 1.33.2.5 he continue;
3272 1.33.2.5 he if (channel == 1 &&
3273 1.33.2.5 he (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3274 1.33.2.5 he printf("%s: %s channel ignored (disabled)\n",
3275 1.33.2.5 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3276 1.33.2.5 he continue;
3277 1.33.2.5 he }
3278 1.33.2.5 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3279 1.33.2.5 he pciide_pci_intr);
3280 1.33.2.5 he if (cp->hw_ok == 0)
3281 1.33.2.5 he continue;
3282 1.33.2.5 he pciide_map_compat_intr(pa, cp, channel, interface);
3283 1.33.2.5 he if (cp->hw_ok == 0)
3284 1.33.2.5 he continue;
3285 1.33.2.5 he opti_setup_channel(&cp->wdc_channel);
3286 1.33.2.5 he }
3287 1.33.2.5 he }
3288 1.33.2.5 he
3289 1.33.2.5 he void
3290 1.33.2.5 he opti_setup_channel(chp)
3291 1.33.2.5 he struct channel_softc *chp;
3292 1.33.2.5 he {
3293 1.33.2.5 he struct ata_drive_datas *drvp;
3294 1.33.2.5 he struct pciide_channel *cp = (struct pciide_channel*)chp;
3295 1.33.2.5 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3296 1.33.2.5 he int drive, spd;
3297 1.33.2.5 he int mode[2];
3298 1.33.2.5 he u_int8_t rv, mr;
3299 1.33.2.5 he
3300 1.33.2.5 he /*
3301 1.33.2.5 he * The `Delay' and `Address Setup Time' fields of the
3302 1.33.2.5 he * Miscellaneous Register are always zero initially.
3303 1.33.2.5 he */
3304 1.33.2.5 he mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3305 1.33.2.5 he mr &= ~(OPTI_MISC_DELAY_MASK |
3306 1.33.2.5 he OPTI_MISC_ADDR_SETUP_MASK |
3307 1.33.2.5 he OPTI_MISC_INDEX_MASK);
3308 1.33.2.5 he
3309 1.33.2.5 he /* Prime the control register before setting timing values */
3310 1.33.2.5 he opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3311 1.33.2.5 he
3312 1.33.2.5 he /* Determine the clockrate of the PCIbus the chip is attached to */
3313 1.33.2.5 he spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3314 1.33.2.5 he spd &= OPTI_STRAP_PCI_SPEED_MASK;
3315 1.33.2.5 he
3316 1.33.2.5 he /* setup DMA if needed */
3317 1.33.2.5 he pciide_channel_dma_setup(cp);
3318 1.33.2.5 he
3319 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
3320 1.33.2.5 he drvp = &chp->ch_drive[drive];
3321 1.33.2.5 he /* If no drive, skip */
3322 1.33.2.5 he if ((drvp->drive_flags & DRIVE) == 0) {
3323 1.33.2.5 he mode[drive] = -1;
3324 1.33.2.5 he continue;
3325 1.33.2.5 he }
3326 1.33.2.5 he
3327 1.33.2.5 he if ((drvp->drive_flags & DRIVE_DMA)) {
3328 1.33.2.5 he /*
3329 1.33.2.5 he * Timings will be used for both PIO and DMA,
3330 1.33.2.5 he * so adjust DMA mode if needed
3331 1.33.2.5 he */
3332 1.33.2.5 he if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3333 1.33.2.5 he drvp->PIO_mode = drvp->DMA_mode + 2;
3334 1.33.2.5 he if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3335 1.33.2.5 he drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3336 1.33.2.5 he drvp->PIO_mode - 2 : 0;
3337 1.33.2.5 he if (drvp->DMA_mode == 0)
3338 1.33.2.5 he drvp->PIO_mode = 0;
3339 1.33.2.5 he
3340 1.33.2.5 he mode[drive] = drvp->DMA_mode + 5;
3341 1.33.2.5 he } else
3342 1.33.2.5 he mode[drive] = drvp->PIO_mode;
3343 1.33.2.5 he
3344 1.33.2.5 he if (drive && mode[0] >= 0 &&
3345 1.33.2.5 he (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3346 1.33.2.5 he /*
3347 1.33.2.5 he * Can't have two drives using different values
3348 1.33.2.5 he * for `Address Setup Time'.
3349 1.33.2.5 he * Slow down the faster drive to compensate.
3350 1.33.2.5 he */
3351 1.33.2.5 he int d = (opti_tim_as[spd][mode[0]] >
3352 1.33.2.5 he opti_tim_as[spd][mode[1]]) ? 0 : 1;
3353 1.33.2.5 he
3354 1.33.2.5 he mode[d] = mode[1-d];
3355 1.33.2.5 he chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3356 1.33.2.5 he chp->ch_drive[d].DMA_mode = 0;
3357 1.33.2.5 he chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3358 1.33.2.5 he }
3359 1.15 bouyer }
3360 1.33.2.5 he
3361 1.33.2.5 he for (drive = 0; drive < 2; drive++) {
3362 1.33.2.5 he int m;
3363 1.33.2.5 he if ((m = mode[drive]) < 0)
3364 1.33.2.5 he continue;
3365 1.33.2.5 he
3366 1.33.2.5 he /* Set the Address Setup Time and select appropriate index */
3367 1.33.2.5 he rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3368 1.33.2.5 he rv |= OPTI_MISC_INDEX(drive);
3369 1.33.2.5 he opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3370 1.33.2.5 he
3371 1.33.2.5 he /* Set the pulse width and recovery timing parameters */
3372 1.33.2.5 he rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3373 1.33.2.5 he rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3374 1.33.2.5 he opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3375 1.33.2.5 he opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3376 1.33.2.5 he
3377 1.33.2.5 he /* Set the Enhanced Mode register appropriately */
3378 1.33.2.5 he rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3379 1.33.2.5 he rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3380 1.33.2.5 he rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3381 1.33.2.5 he pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3382 1.33.2.5 he }
3383 1.33.2.5 he
3384 1.33.2.5 he /* Finally, enable the timings */
3385 1.33.2.5 he opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3386 1.33.2.5 he
3387 1.33.2.5 he pciide_print_modes(cp);
3388 1.1 cgd }
3389