pciide.c revision 1.39 1 1.39 mrg /* $NetBSD: pciide.c,v 1.39 1999/06/08 10:38:15 mrg Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd *
6 1.1 cgd * Redistribution and use in source and binary forms, with or without
7 1.1 cgd * modification, are permitted provided that the following conditions
8 1.1 cgd * are met:
9 1.1 cgd * 1. Redistributions of source code must retain the above copyright
10 1.1 cgd * notice, this list of conditions and the following disclaimer.
11 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer in the
13 1.1 cgd * documentation and/or other materials provided with the distribution.
14 1.1 cgd * 3. All advertising materials mentioning features or use of this software
15 1.1 cgd * must display the following acknowledgement:
16 1.1 cgd * This product includes software developed by Christopher G. Demetriou
17 1.1 cgd * for the NetBSD Project.
18 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
19 1.1 cgd * derived from this software without specific prior written permission
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 cgd */
32 1.1 cgd
33 1.1 cgd /*
34 1.1 cgd * PCI IDE controller driver.
35 1.1 cgd *
36 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
37 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
38 1.1 cgd *
39 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
40 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
41 1.2 cgd * 5/16/94" from the PCI SIG.
42 1.1 cgd *
43 1.1 cgd */
44 1.1 cgd
45 1.36 ross #ifndef WDCDEBUG
46 1.26 bouyer #define WDCDEBUG
47 1.36 ross #endif
48 1.26 bouyer
49 1.9 bouyer #define DEBUG_DMA 0x01
50 1.9 bouyer #define DEBUG_XFERS 0x02
51 1.9 bouyer #define DEBUG_FUNCS 0x08
52 1.9 bouyer #define DEBUG_PROBE 0x10
53 1.9 bouyer #ifdef WDCDEBUG
54 1.26 bouyer int wdcdebug_pciide_mask = 0;
55 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
56 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
57 1.9 bouyer #else
58 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
59 1.9 bouyer #endif
60 1.1 cgd #include <sys/param.h>
61 1.1 cgd #include <sys/systm.h>
62 1.1 cgd #include <sys/device.h>
63 1.9 bouyer #include <sys/malloc.h>
64 1.9 bouyer
65 1.9 bouyer #include <vm/vm.h>
66 1.9 bouyer #include <vm/vm_param.h>
67 1.9 bouyer #include <vm/vm_kern.h>
68 1.1 cgd
69 1.1 cgd #include <dev/pci/pcireg.h>
70 1.1 cgd #include <dev/pci/pcivar.h>
71 1.9 bouyer #include <dev/pci/pcidevs.h>
72 1.1 cgd #include <dev/pci/pciidereg.h>
73 1.1 cgd #include <dev/pci/pciidevar.h>
74 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
75 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
76 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
77 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
78 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
79 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
80 1.9 bouyer #include <dev/ata/atavar.h>
81 1.6 cgd #include <dev/ic/wdcreg.h>
82 1.9 bouyer #include <dev/ic/wdcvar.h>
83 1.1 cgd
84 1.35 thorpej #if BYTE_ORDER == BIG_ENDIAN
85 1.35 thorpej #include <machine/bswap.h>
86 1.35 thorpej #define htopci(x) bswap32(x)
87 1.35 thorpej #define pcitoh(x) bswap32(x)
88 1.35 thorpej #else
89 1.35 thorpej #define htopci(x) (x)
90 1.35 thorpej #define pcitoh(x) (x)
91 1.35 thorpej #endif
92 1.35 thorpej
93 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
94 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
95 1.39 mrg int));
96 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
97 1.39 mrg int, u_int8_t));
98 1.39 mrg
99 1.14 bouyer static __inline u_int8_t
100 1.14 bouyer pciide_pci_read(pc, pa, reg)
101 1.14 bouyer pci_chipset_tag_t pc;
102 1.14 bouyer pcitag_t pa;
103 1.14 bouyer int reg;
104 1.14 bouyer {
105 1.39 mrg
106 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
107 1.39 mrg ((reg & 0x03) * 8) & 0xff);
108 1.14 bouyer }
109 1.14 bouyer
110 1.14 bouyer static __inline void
111 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
112 1.14 bouyer pci_chipset_tag_t pc;
113 1.14 bouyer pcitag_t pa;
114 1.14 bouyer int reg;
115 1.14 bouyer u_int8_t val;
116 1.14 bouyer {
117 1.14 bouyer pcireg_t pcival;
118 1.14 bouyer
119 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
120 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
121 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
122 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
123 1.14 bouyer }
124 1.14 bouyer
125 1.1 cgd struct pciide_softc {
126 1.9 bouyer struct wdc_softc sc_wdcdev; /* common wdc definitions */
127 1.28 bouyer pci_chipset_tag_t sc_pc; /* PCI registers info */
128 1.28 bouyer pcitag_t sc_tag;
129 1.1 cgd void *sc_pci_ih; /* PCI interrupt handle */
130 1.5 cgd int sc_dma_ok; /* bus-master DMA info */
131 1.2 cgd bus_space_tag_t sc_dma_iot;
132 1.2 cgd bus_space_handle_t sc_dma_ioh;
133 1.9 bouyer bus_dma_tag_t sc_dmat;
134 1.9 bouyer /* Chip description */
135 1.9 bouyer const struct pciide_product_desc *sc_pp;
136 1.9 bouyer /* common definitions */
137 1.18 drochner struct channel_softc *wdc_chanarray[PCIIDE_NUM_CHANNELS];
138 1.9 bouyer /* internal bookkeeping */
139 1.1 cgd struct pciide_channel { /* per-channel data */
140 1.18 drochner struct channel_softc wdc_channel; /* generic part */
141 1.18 drochner char *name;
142 1.5 cgd int hw_ok; /* hardware mapped & OK? */
143 1.1 cgd int compat; /* is it compat? */
144 1.1 cgd void *ih; /* compat or pci handle */
145 1.9 bouyer /* DMA tables and DMA map for xfer, for each drive */
146 1.9 bouyer struct pciide_dma_maps {
147 1.9 bouyer bus_dmamap_t dmamap_table;
148 1.9 bouyer struct idedma_table *dma_table;
149 1.9 bouyer bus_dmamap_t dmamap_xfer;
150 1.9 bouyer } dma_maps[2];
151 1.9 bouyer } pciide_channels[PCIIDE_NUM_CHANNELS];
152 1.9 bouyer };
153 1.9 bouyer
154 1.9 bouyer void default_setup_cap __P((struct pciide_softc*));
155 1.28 bouyer void default_setup_chip __P((struct pciide_softc*));
156 1.28 bouyer void default_channel_map __P((struct pci_attach_args *,
157 1.28 bouyer struct pciide_channel *));
158 1.9 bouyer
159 1.9 bouyer void piix_setup_cap __P((struct pciide_softc*));
160 1.28 bouyer void piix_setup_chip __P((struct pciide_softc*));
161 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
162 1.28 bouyer void piix3_4_setup_chip __P((struct pciide_softc*));
163 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
164 1.28 bouyer void piix_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
165 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
166 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
167 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
168 1.9 bouyer
169 1.9 bouyer void apollo_setup_cap __P((struct pciide_softc*));
170 1.28 bouyer void apollo_setup_chip __P((struct pciide_softc*));
171 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
172 1.28 bouyer void apollo_channel_map __P((struct pci_attach_args *,
173 1.28 bouyer struct pciide_channel *));
174 1.9 bouyer
175 1.14 bouyer void cmd0643_6_setup_cap __P((struct pciide_softc*));
176 1.28 bouyer void cmd0643_6_setup_chip __P((struct pciide_softc*));
177 1.28 bouyer void cmd0643_6_setup_channel __P((struct channel_softc*));
178 1.28 bouyer void cmd_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
179 1.18 drochner
180 1.18 drochner void cy693_setup_cap __P((struct pciide_softc*));
181 1.28 bouyer void cy693_setup_chip __P((struct pciide_softc*));
182 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
183 1.28 bouyer void cy693_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
184 1.18 drochner
185 1.18 drochner void sis_setup_cap __P((struct pciide_softc*));
186 1.28 bouyer void sis_setup_chip __P((struct pciide_softc*));
187 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
188 1.28 bouyer void sis_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
189 1.9 bouyer
190 1.30 bouyer void acer_setup_cap __P((struct pciide_softc*));
191 1.30 bouyer void acer_setup_chip __P((struct pciide_softc*));
192 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
193 1.30 bouyer void acer_channel_map __P((struct pci_attach_args *, struct pciide_channel *));
194 1.30 bouyer
195 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
196 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
197 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
198 1.9 bouyer void pciide_dma_start __P((void*, int, int, int));
199 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
200 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
201 1.9 bouyer
202 1.9 bouyer struct pciide_product_desc {
203 1.39 mrg u_int32_t ide_product;
204 1.39 mrg int ide_flags;
205 1.39 mrg int ide_num_channels;
206 1.39 mrg const char *ide_name;
207 1.39 mrg /* init controller's capabilities for drives probe */
208 1.39 mrg void (*setup_cap) __P((struct pciide_softc*));
209 1.39 mrg /* init controller after drives probe */
210 1.39 mrg void (*setup_chip) __P((struct pciide_softc*));
211 1.39 mrg /* map channel if possible/necessary */
212 1.39 mrg void (*channel_map) __P((struct pci_attach_args *,
213 1.28 bouyer struct pciide_channel *));
214 1.9 bouyer };
215 1.9 bouyer
216 1.9 bouyer /* Flags for ide_flags */
217 1.39 mrg #define CMD_PCI064x_IOEN 0x01 /* CMD-style PCI_COMMAND_IO_ENABLE */
218 1.39 mrg #define ONE_QUEUE 0x02 /* device need serialised access */
219 1.9 bouyer
220 1.9 bouyer /* Default product description for devices not known from this controller */
221 1.9 bouyer const struct pciide_product_desc default_product_desc = {
222 1.39 mrg 0,
223 1.39 mrg 0,
224 1.39 mrg PCIIDE_NUM_CHANNELS,
225 1.39 mrg "Generic PCI IDE controller",
226 1.39 mrg default_setup_cap,
227 1.39 mrg default_setup_chip,
228 1.39 mrg default_channel_map
229 1.9 bouyer };
230 1.1 cgd
231 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
232 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
233 1.39 mrg 0,
234 1.39 mrg PCIIDE_NUM_CHANNELS,
235 1.39 mrg "Intel 82092AA IDE controller",
236 1.39 mrg default_setup_cap,
237 1.39 mrg default_setup_chip,
238 1.39 mrg default_channel_map
239 1.39 mrg },
240 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
241 1.39 mrg 0,
242 1.39 mrg PCIIDE_NUM_CHANNELS,
243 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
244 1.39 mrg piix_setup_cap,
245 1.39 mrg piix_setup_chip,
246 1.39 mrg piix_channel_map
247 1.39 mrg },
248 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
249 1.39 mrg 0,
250 1.39 mrg PCIIDE_NUM_CHANNELS,
251 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
252 1.39 mrg piix_setup_cap,
253 1.39 mrg piix3_4_setup_chip,
254 1.39 mrg piix_channel_map
255 1.39 mrg },
256 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
257 1.39 mrg 0,
258 1.39 mrg PCIIDE_NUM_CHANNELS,
259 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
260 1.39 mrg piix_setup_cap,
261 1.39 mrg piix3_4_setup_chip,
262 1.39 mrg piix_channel_map
263 1.39 mrg },
264 1.39 mrg { 0,
265 1.39 mrg 0,
266 1.39 mrg 0,
267 1.39 mrg NULL,
268 1.39 mrg }
269 1.9 bouyer };
270 1.39 mrg
271 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
272 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
273 1.39 mrg ONE_QUEUE | CMD_PCI064x_IOEN,
274 1.39 mrg PCIIDE_NUM_CHANNELS,
275 1.39 mrg "CMD Technology PCI0640",
276 1.39 mrg default_setup_cap,
277 1.39 mrg default_setup_chip,
278 1.39 mrg cmd_channel_map
279 1.39 mrg },
280 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
281 1.39 mrg ONE_QUEUE | CMD_PCI064x_IOEN,
282 1.39 mrg PCIIDE_NUM_CHANNELS,
283 1.39 mrg "CMD Technology PCI0643",
284 1.39 mrg cmd0643_6_setup_cap,
285 1.39 mrg cmd0643_6_setup_chip,
286 1.39 mrg cmd_channel_map
287 1.39 mrg },
288 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
289 1.39 mrg ONE_QUEUE | CMD_PCI064x_IOEN,
290 1.39 mrg PCIIDE_NUM_CHANNELS,
291 1.39 mrg "CMD Technology PCI0646",
292 1.39 mrg cmd0643_6_setup_cap,
293 1.39 mrg cmd0643_6_setup_chip,
294 1.39 mrg cmd_channel_map
295 1.39 mrg },
296 1.39 mrg { 0,
297 1.39 mrg 0,
298 1.39 mrg 0,
299 1.39 mrg NULL,
300 1.39 mrg }
301 1.9 bouyer };
302 1.9 bouyer
303 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
304 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
305 1.39 mrg 0,
306 1.39 mrg PCIIDE_NUM_CHANNELS,
307 1.39 mrg "VIA Technologies VT82C586 (Apollo VP) IDE Controller",
308 1.39 mrg apollo_setup_cap,
309 1.39 mrg apollo_setup_chip,
310 1.39 mrg apollo_channel_map
311 1.39 mrg },
312 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
313 1.39 mrg 0,
314 1.39 mrg PCIIDE_NUM_CHANNELS,
315 1.39 mrg "VIA Technologies VT82C586A IDE Controller",
316 1.39 mrg apollo_setup_cap,
317 1.39 mrg apollo_setup_chip,
318 1.39 mrg apollo_channel_map
319 1.39 mrg },
320 1.39 mrg { 0,
321 1.39 mrg 0,
322 1.39 mrg 0,
323 1.39 mrg NULL,
324 1.39 mrg }
325 1.18 drochner };
326 1.18 drochner
327 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
328 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
329 1.39 mrg 0,
330 1.39 mrg 1,
331 1.39 mrg "Contaq Microsystems CY82C693 IDE Controller",
332 1.39 mrg cy693_setup_cap,
333 1.39 mrg cy693_setup_chip,
334 1.39 mrg cy693_channel_map
335 1.39 mrg },
336 1.39 mrg { 0,
337 1.39 mrg 0,
338 1.39 mrg 0,
339 1.39 mrg NULL,
340 1.39 mrg }
341 1.18 drochner };
342 1.18 drochner
343 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
344 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
345 1.39 mrg 0,
346 1.39 mrg PCIIDE_NUM_CHANNELS,
347 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
348 1.39 mrg sis_setup_cap,
349 1.39 mrg sis_setup_chip,
350 1.39 mrg sis_channel_map
351 1.39 mrg },
352 1.39 mrg { 0,
353 1.39 mrg 0,
354 1.39 mrg 0,
355 1.39 mrg NULL,
356 1.39 mrg }
357 1.9 bouyer };
358 1.9 bouyer
359 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
360 1.39 mrg { PCI_PRODUCT_ALI_M5229,
361 1.39 mrg 0,
362 1.39 mrg PCIIDE_NUM_CHANNELS,
363 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
364 1.39 mrg acer_setup_cap,
365 1.39 mrg acer_setup_chip,
366 1.39 mrg acer_channel_map
367 1.39 mrg },
368 1.39 mrg { 0,
369 1.39 mrg 0,
370 1.39 mrg 0,
371 1.39 mrg NULL,
372 1.39 mrg }
373 1.30 bouyer };
374 1.30 bouyer
375 1.9 bouyer struct pciide_vendor_desc {
376 1.39 mrg u_int32_t ide_vendor;
377 1.39 mrg const struct pciide_product_desc *ide_products;
378 1.9 bouyer };
379 1.9 bouyer
380 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
381 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
382 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
383 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
384 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
385 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
386 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
387 1.39 mrg { 0, NULL }
388 1.1 cgd };
389 1.1 cgd
390 1.1 cgd #define PCIIDE_CHANNEL_NAME(chan) ((chan) == 0 ? "primary" : "secondary")
391 1.1 cgd
392 1.13 bouyer /* options passed via the 'flags' config keyword */
393 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
394 1.13 bouyer
395 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
396 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
397 1.1 cgd
398 1.1 cgd struct cfattach pciide_ca = {
399 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
400 1.1 cgd };
401 1.1 cgd
402 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
403 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
404 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
405 1.28 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *));
406 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
407 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t *));
408 1.28 bouyer int pciiide_chan_candisable __P((struct pciide_channel *));
409 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
410 1.28 bouyer struct pciide_channel *, int, int));
411 1.5 cgd int pciide_print __P((void *, const char *pnp));
412 1.1 cgd int pciide_compat_intr __P((void *));
413 1.1 cgd int pciide_pci_intr __P((void *));
414 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
415 1.1 cgd
416 1.39 mrg const struct pciide_product_desc *
417 1.9 bouyer pciide_lookup_product(id)
418 1.39 mrg u_int32_t id;
419 1.9 bouyer {
420 1.39 mrg const struct pciide_product_desc *pp;
421 1.39 mrg const struct pciide_vendor_desc *vp;
422 1.9 bouyer
423 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
424 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
425 1.39 mrg break;
426 1.9 bouyer
427 1.39 mrg if ((pp = vp->ide_products) == NULL)
428 1.39 mrg return NULL;
429 1.9 bouyer
430 1.39 mrg for (; pp->ide_name != NULL; pp++)
431 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
432 1.39 mrg break;
433 1.9 bouyer
434 1.39 mrg if (pp->ide_name == NULL)
435 1.39 mrg return NULL;
436 1.39 mrg return pp;
437 1.9 bouyer }
438 1.6 cgd
439 1.1 cgd int
440 1.1 cgd pciide_match(parent, match, aux)
441 1.1 cgd struct device *parent;
442 1.1 cgd struct cfdata *match;
443 1.1 cgd void *aux;
444 1.1 cgd {
445 1.1 cgd struct pci_attach_args *pa = aux;
446 1.1 cgd
447 1.1 cgd /*
448 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
449 1.1 cgd * If it is, we assume that we can deal with it; it _should_
450 1.1 cgd * work in a standardized way...
451 1.1 cgd */
452 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
453 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
454 1.1 cgd return (1);
455 1.1 cgd }
456 1.1 cgd
457 1.1 cgd return (0);
458 1.1 cgd }
459 1.1 cgd
460 1.1 cgd void
461 1.1 cgd pciide_attach(parent, self, aux)
462 1.1 cgd struct device *parent, *self;
463 1.1 cgd void *aux;
464 1.1 cgd {
465 1.1 cgd struct pci_attach_args *pa = aux;
466 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
467 1.9 bouyer pcitag_t tag = pa->pa_tag;
468 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
469 1.1 cgd struct pciide_channel *cp;
470 1.1 cgd pcireg_t class, interface, csr;
471 1.1 cgd char devinfo[256];
472 1.1 cgd int i;
473 1.1 cgd
474 1.9 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
475 1.9 bouyer if (sc->sc_pp == NULL) {
476 1.9 bouyer sc->sc_pp = &default_product_desc;
477 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
478 1.9 bouyer printf(": %s (rev. 0x%02x)\n", devinfo,
479 1.9 bouyer PCI_REVISION(pa->pa_class));
480 1.9 bouyer } else {
481 1.9 bouyer printf(": %s\n", sc->sc_pp->ide_name);
482 1.9 bouyer }
483 1.1 cgd
484 1.1 cgd if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
485 1.9 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
486 1.9 bouyer /*
487 1.9 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
488 1.9 bouyer * and base adresses registers can be disabled at
489 1.9 bouyer * hardware level. In this case, the device is wired
490 1.9 bouyer * in compat mode and its first channel is always enabled,
491 1.9 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
492 1.9 bouyer * In fact, it seems that the first channel of the CMD PCI0640
493 1.9 bouyer * can't be disabled.
494 1.9 bouyer */
495 1.11 bouyer #ifndef PCIIDE_CMD064x_DISABLE
496 1.9 bouyer if ((sc->sc_pp->ide_flags & CMD_PCI064x_IOEN) == 0) {
497 1.11 bouyer #else
498 1.11 bouyer if (1) {
499 1.11 bouyer #endif
500 1.9 bouyer printf("%s: device disabled (at %s)\n",
501 1.9 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
502 1.9 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
503 1.9 bouyer "device" : "bridge");
504 1.9 bouyer return;
505 1.9 bouyer }
506 1.1 cgd }
507 1.1 cgd
508 1.28 bouyer sc->sc_pc = pa->pa_pc;
509 1.28 bouyer sc->sc_tag = pa->pa_tag;
510 1.28 bouyer
511 1.9 bouyer class = pci_conf_read(pc, tag, PCI_CLASS_REG);
512 1.1 cgd interface = PCI_INTERFACE(class);
513 1.1 cgd
514 1.1 cgd /*
515 1.2 cgd * Map DMA registers, if DMA is supported.
516 1.2 cgd *
517 1.5 cgd * Note that sc_dma_ok is the right variable to test to see if
518 1.9 bouyer * DMA can be done. If the interface doesn't support DMA,
519 1.9 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
520 1.5 cgd * be mapped, it'll be zero. I.e., sc_dma_ok will only be
521 1.5 cgd * non-zero if the interface supports DMA and the registers
522 1.5 cgd * could be mapped.
523 1.4 cgd *
524 1.4 cgd * XXX Note that despite the fact that the Bus Master IDE specs
525 1.39 mrg * XXX say that "The bus master IDE function uses 16 bytes of IO
526 1.4 cgd * XXX space," some controllers (at least the United
527 1.4 cgd * XXX Microelectronics UM8886BF) place it in memory space.
528 1.4 cgd * XXX eventually, we should probably read the register and check
529 1.4 cgd * XXX which type it is. Either that or 'quirk' certain devices.
530 1.2 cgd */
531 1.2 cgd if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
532 1.9 bouyer printf("%s: bus-master DMA support present",
533 1.9 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
534 1.13 bouyer if (sc->sc_pp == &default_product_desc &&
535 1.13 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
536 1.13 bouyer PCIIDE_OPTIONS_DMA) == 0) {
537 1.11 bouyer printf(", but unused (no driver support)");
538 1.11 bouyer sc->sc_dma_ok = 0;
539 1.9 bouyer } else {
540 1.11 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
541 1.11 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
542 1.11 bouyer &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
543 1.11 bouyer sc->sc_dmat = pa->pa_dmat;
544 1.11 bouyer if (sc->sc_dma_ok == 0) {
545 1.11 bouyer printf(", but unused (couldn't map registers)");
546 1.11 bouyer } else {
547 1.13 bouyer if (sc->sc_pp == &default_product_desc)
548 1.13 bouyer printf(", used without full driver "
549 1.13 bouyer "support");
550 1.11 bouyer sc->sc_wdcdev.dma_arg = sc;
551 1.11 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
552 1.11 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
553 1.11 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
554 1.11 bouyer }
555 1.9 bouyer }
556 1.15 bouyer } else {
557 1.34 bouyer printf("%s: hardware does not support DMA",
558 1.15 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
559 1.1 cgd }
560 1.15 bouyer printf("\n");
561 1.9 bouyer sc->sc_pp->setup_cap(sc);
562 1.18 drochner sc->sc_wdcdev.channels = sc->wdc_chanarray;
563 1.18 drochner sc->sc_wdcdev.nchannels = sc->sc_pp->ide_num_channels;;
564 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
565 1.1 cgd
566 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
567 1.9 bouyer cp = &sc->pciide_channels[i];
568 1.18 drochner sc->wdc_chanarray[i] = &cp->wdc_channel;
569 1.2 cgd
570 1.18 drochner cp->name = PCIIDE_CHANNEL_NAME(i);
571 1.18 drochner
572 1.18 drochner cp->wdc_channel.channel = i;
573 1.18 drochner cp->wdc_channel.wdc = &sc->sc_wdcdev;
574 1.9 bouyer if (i > 0 && (sc->sc_pp->ide_flags & ONE_QUEUE)) {
575 1.18 drochner cp->wdc_channel.ch_queue =
576 1.18 drochner sc->pciide_channels[0].wdc_channel.ch_queue;
577 1.9 bouyer } else {
578 1.18 drochner cp->wdc_channel.ch_queue =
579 1.9 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF,
580 1.9 bouyer M_NOWAIT);
581 1.9 bouyer }
582 1.18 drochner if (cp->wdc_channel.ch_queue == NULL) {
583 1.9 bouyer printf("%s %s channel: "
584 1.9 bouyer "can't allocate memory for command queue",
585 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
586 1.9 bouyer continue;
587 1.9 bouyer }
588 1.2 cgd printf("%s: %s channel %s to %s mode\n",
589 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
590 1.2 cgd (interface & PCIIDE_INTERFACE_SETTABLE(i)) ?
591 1.2 cgd "configured" : "wired",
592 1.2 cgd (interface & PCIIDE_INTERFACE_PCI(i)) ? "native-PCI" :
593 1.2 cgd "compatibility");
594 1.1 cgd
595 1.9 bouyer /*
596 1.18 drochner * sc->sc_pp->channel_map() will also call wdcattach.
597 1.18 drochner * Eventually the channel will be disabled if there's no
598 1.18 drochner * drive present. sc->hw_ok will be updated accordingly.
599 1.9 bouyer */
600 1.28 bouyer sc->sc_pp->channel_map(pa, cp);
601 1.2 cgd
602 1.5 cgd }
603 1.18 drochner /* Now that all drives are know, setup DMA, etc ...*/
604 1.28 bouyer sc->sc_pp->setup_chip(sc);
605 1.16 bouyer if (sc->sc_dma_ok) {
606 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
607 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
608 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
609 1.16 bouyer }
610 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
611 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
612 1.5 cgd }
613 1.5 cgd
614 1.5 cgd int
615 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
616 1.5 cgd struct pci_attach_args *pa;
617 1.18 drochner struct pciide_channel *cp;
618 1.18 drochner int compatchan;
619 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
620 1.5 cgd {
621 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
622 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
623 1.5 cgd int rv = 1;
624 1.5 cgd
625 1.5 cgd cp->compat = 1;
626 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
627 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
628 1.5 cgd
629 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
630 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
631 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
632 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
633 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
634 1.5 cgd rv = 0;
635 1.5 cgd }
636 1.5 cgd
637 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
638 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
639 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
640 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
641 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
642 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
643 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
644 1.5 cgd rv = 0;
645 1.5 cgd }
646 1.5 cgd
647 1.5 cgd return (rv);
648 1.5 cgd }
649 1.5 cgd
650 1.9 bouyer int
651 1.28 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep)
652 1.28 bouyer struct pci_attach_args * pa;
653 1.18 drochner struct pciide_channel *cp;
654 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
655 1.9 bouyer {
656 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
657 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
658 1.29 bouyer const char *intrstr;
659 1.29 bouyer pci_intr_handle_t intrhandle;
660 1.9 bouyer
661 1.9 bouyer cp->compat = 0;
662 1.9 bouyer
663 1.29 bouyer if (sc->sc_pci_ih == NULL) {
664 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
665 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
666 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
667 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
668 1.29 bouyer return 0;
669 1.29 bouyer }
670 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
671 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
672 1.29 bouyer intrhandle, IPL_BIO, pciide_pci_intr, sc);
673 1.29 bouyer if (sc->sc_pci_ih != NULL) {
674 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
675 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
676 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
677 1.29 bouyer } else {
678 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
679 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
680 1.29 bouyer if (intrstr != NULL)
681 1.29 bouyer printf(" at %s", intrstr);
682 1.29 bouyer printf("\n");
683 1.29 bouyer return 0;
684 1.29 bouyer }
685 1.18 drochner }
686 1.29 bouyer cp->ih = sc->sc_pci_ih;
687 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
688 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
689 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
690 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
691 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
692 1.18 drochner return 0;
693 1.9 bouyer }
694 1.9 bouyer
695 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
696 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
697 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
698 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
699 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
700 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
701 1.18 drochner return 0;
702 1.9 bouyer }
703 1.18 drochner return (1);
704 1.9 bouyer }
705 1.9 bouyer
706 1.9 bouyer int
707 1.9 bouyer pciide_compat_intr(arg)
708 1.9 bouyer void *arg;
709 1.9 bouyer {
710 1.19 drochner struct pciide_channel *cp = arg;
711 1.9 bouyer
712 1.9 bouyer #ifdef DIAGNOSTIC
713 1.9 bouyer /* should only be called for a compat channel */
714 1.9 bouyer if (cp->compat == 0)
715 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
716 1.9 bouyer #endif
717 1.19 drochner return (wdcintr(&cp->wdc_channel));
718 1.9 bouyer }
719 1.9 bouyer
720 1.9 bouyer int
721 1.9 bouyer pciide_pci_intr(arg)
722 1.9 bouyer void *arg;
723 1.9 bouyer {
724 1.9 bouyer struct pciide_softc *sc = arg;
725 1.9 bouyer struct pciide_channel *cp;
726 1.9 bouyer struct channel_softc *wdc_cp;
727 1.9 bouyer int i, rv, crv;
728 1.9 bouyer
729 1.9 bouyer rv = 0;
730 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
731 1.9 bouyer cp = &sc->pciide_channels[i];
732 1.18 drochner wdc_cp = &cp->wdc_channel;
733 1.9 bouyer
734 1.9 bouyer /* If a compat channel skip. */
735 1.9 bouyer if (cp->compat)
736 1.9 bouyer continue;
737 1.9 bouyer /* if this channel not waiting for intr, skip */
738 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
739 1.9 bouyer continue;
740 1.9 bouyer
741 1.9 bouyer crv = wdcintr(wdc_cp);
742 1.9 bouyer if (crv == 0)
743 1.9 bouyer ; /* leave rv alone */
744 1.9 bouyer else if (crv == 1)
745 1.9 bouyer rv = 1; /* claim the intr */
746 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
747 1.9 bouyer rv = crv; /* if we've done no better, take it */
748 1.9 bouyer }
749 1.9 bouyer return (rv);
750 1.9 bouyer }
751 1.9 bouyer
752 1.28 bouyer void
753 1.28 bouyer pciide_channel_dma_setup(cp)
754 1.28 bouyer struct pciide_channel *cp;
755 1.28 bouyer {
756 1.28 bouyer int drive;
757 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
758 1.28 bouyer struct ata_drive_datas *drvp;
759 1.28 bouyer
760 1.28 bouyer for (drive = 0; drive < 2; drive++) {
761 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
762 1.28 bouyer /* If no drive, skip */
763 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
764 1.28 bouyer continue;
765 1.28 bouyer /* setup DMA if needed */
766 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
767 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
768 1.28 bouyer sc->sc_dma_ok == 0) {
769 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
770 1.28 bouyer continue;
771 1.28 bouyer }
772 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
773 1.28 bouyer != 0) {
774 1.28 bouyer /* Abort DMA setup */
775 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
776 1.28 bouyer continue;
777 1.28 bouyer }
778 1.28 bouyer }
779 1.28 bouyer }
780 1.28 bouyer
781 1.18 drochner int
782 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
783 1.9 bouyer struct pciide_softc *sc;
784 1.18 drochner int channel, drive;
785 1.9 bouyer {
786 1.18 drochner bus_dma_segment_t seg;
787 1.18 drochner int error, rseg;
788 1.18 drochner const bus_size_t dma_table_size =
789 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
790 1.18 drochner struct pciide_dma_maps *dma_maps =
791 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
792 1.18 drochner
793 1.28 bouyer /* If table was already allocated, just return */
794 1.28 bouyer if (dma_maps->dma_table)
795 1.28 bouyer return 0;
796 1.28 bouyer
797 1.18 drochner /* Allocate memory for the DMA tables and map it */
798 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
799 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
800 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
801 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
802 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
803 1.18 drochner channel, drive, error);
804 1.18 drochner return error;
805 1.18 drochner }
806 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
807 1.18 drochner dma_table_size,
808 1.18 drochner (caddr_t *)&dma_maps->dma_table,
809 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
810 1.18 drochner printf("%s:%d: unable to map table DMA for"
811 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
812 1.18 drochner channel, drive, error);
813 1.18 drochner return error;
814 1.18 drochner }
815 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
816 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
817 1.18 drochner seg.ds_addr), DEBUG_PROBE);
818 1.18 drochner
819 1.18 drochner /* Create and load table DMA map for this disk */
820 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
821 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
822 1.18 drochner &dma_maps->dmamap_table)) != 0) {
823 1.18 drochner printf("%s:%d: unable to create table DMA map for "
824 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
825 1.18 drochner channel, drive, error);
826 1.18 drochner return error;
827 1.18 drochner }
828 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
829 1.18 drochner dma_maps->dmamap_table,
830 1.18 drochner dma_maps->dma_table,
831 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
832 1.18 drochner printf("%s:%d: unable to load table DMA map for "
833 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
834 1.18 drochner channel, drive, error);
835 1.18 drochner return error;
836 1.18 drochner }
837 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
838 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
839 1.18 drochner /* Create a xfer DMA map for this drive */
840 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
841 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
842 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
843 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
844 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
845 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
846 1.18 drochner channel, drive, error);
847 1.18 drochner return error;
848 1.18 drochner }
849 1.18 drochner return 0;
850 1.9 bouyer }
851 1.9 bouyer
852 1.18 drochner int
853 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
854 1.18 drochner void *v;
855 1.18 drochner int channel, drive;
856 1.18 drochner void *databuf;
857 1.18 drochner size_t datalen;
858 1.18 drochner int flags;
859 1.9 bouyer {
860 1.18 drochner struct pciide_softc *sc = v;
861 1.18 drochner int error, seg;
862 1.18 drochner struct pciide_dma_maps *dma_maps =
863 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
864 1.18 drochner
865 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
866 1.18 drochner dma_maps->dmamap_xfer,
867 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
868 1.18 drochner if (error) {
869 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
870 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
871 1.18 drochner channel, drive, error);
872 1.18 drochner return error;
873 1.18 drochner }
874 1.9 bouyer
875 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
876 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
877 1.18 drochner (flags & WDC_DMA_READ) ?
878 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
879 1.9 bouyer
880 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
881 1.18 drochner #ifdef DIAGNOSTIC
882 1.18 drochner /* A segment must not cross a 64k boundary */
883 1.18 drochner {
884 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
885 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
886 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
887 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
888 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
889 1.18 drochner " len 0x%lx not properly aligned\n",
890 1.18 drochner seg, phys, len);
891 1.18 drochner panic("pciide_dma: buf align");
892 1.9 bouyer }
893 1.9 bouyer }
894 1.18 drochner #endif
895 1.18 drochner dma_maps->dma_table[seg].base_addr =
896 1.35 thorpej htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
897 1.18 drochner dma_maps->dma_table[seg].byte_count =
898 1.35 thorpej htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
899 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
900 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
901 1.35 thorpej seg, pcitoh(dma_maps->dma_table[seg].byte_count),
902 1.35 thorpej pcitoh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
903 1.18 drochner
904 1.9 bouyer }
905 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
906 1.35 thorpej htopci(IDEDMA_BYTE_COUNT_EOT);
907 1.9 bouyer
908 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
909 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
910 1.18 drochner BUS_DMASYNC_PREWRITE);
911 1.9 bouyer
912 1.18 drochner /* Maps are ready. Start DMA function */
913 1.18 drochner #ifdef DIAGNOSTIC
914 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
915 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
916 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
917 1.18 drochner panic("pciide_dma_init: table align");
918 1.18 drochner }
919 1.18 drochner #endif
920 1.18 drochner
921 1.18 drochner /* Clear status bits */
922 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
923 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
924 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
925 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
926 1.18 drochner /* Write table addr */
927 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
928 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
929 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
930 1.18 drochner /* set read/write */
931 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
932 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
933 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
934 1.18 drochner return 0;
935 1.18 drochner }
936 1.18 drochner
937 1.18 drochner void
938 1.18 drochner pciide_dma_start(v, channel, drive, flags)
939 1.18 drochner void *v;
940 1.18 drochner int channel, drive, flags;
941 1.18 drochner {
942 1.18 drochner struct pciide_softc *sc = v;
943 1.18 drochner
944 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
945 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
946 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
947 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
948 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
949 1.18 drochner }
950 1.18 drochner
951 1.18 drochner int
952 1.18 drochner pciide_dma_finish(v, channel, drive, flags)
953 1.18 drochner void *v;
954 1.18 drochner int channel, drive;
955 1.18 drochner int flags;
956 1.18 drochner {
957 1.18 drochner struct pciide_softc *sc = v;
958 1.18 drochner u_int8_t status;
959 1.18 drochner struct pciide_dma_maps *dma_maps =
960 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
961 1.18 drochner
962 1.18 drochner /* Unload the map of the data buffer */
963 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
964 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
965 1.18 drochner (flags & WDC_DMA_READ) ?
966 1.18 drochner BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
967 1.18 drochner bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
968 1.18 drochner
969 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
970 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
971 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
972 1.18 drochner DEBUG_XFERS);
973 1.18 drochner
974 1.18 drochner /* stop DMA channel */
975 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
976 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
977 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
978 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
979 1.18 drochner
980 1.18 drochner /* Clear status bits */
981 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
982 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
983 1.18 drochner status);
984 1.18 drochner
985 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
986 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: status=0x%x\n",
987 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
988 1.18 drochner return -1;
989 1.18 drochner }
990 1.18 drochner
991 1.18 drochner if ((flags & WDC_DMA_POLL) == 0 && (status & IDEDMA_CTL_INTR) == 0) {
992 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: missing interrupt, "
993 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
994 1.18 drochner drive, status);
995 1.18 drochner return -1;
996 1.18 drochner }
997 1.18 drochner
998 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
999 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1000 1.18 drochner return 1;
1001 1.18 drochner }
1002 1.18 drochner return 0;
1003 1.18 drochner }
1004 1.18 drochner
1005 1.18 drochner /* some common code used by several chip channel_map */
1006 1.18 drochner void
1007 1.28 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep)
1008 1.18 drochner struct pci_attach_args *pa;
1009 1.18 drochner int interface;
1010 1.18 drochner struct pciide_channel *cp;
1011 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1012 1.18 drochner {
1013 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1014 1.18 drochner
1015 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1016 1.28 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep);
1017 1.18 drochner else
1018 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1019 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1020 1.18 drochner if (cp->hw_ok == 0)
1021 1.18 drochner return;
1022 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1023 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1024 1.18 drochner wdcattach(wdc_cp);
1025 1.18 drochner }
1026 1.18 drochner
1027 1.18 drochner /*
1028 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1029 1.18 drochner * if channel can be disabled, 0 if not
1030 1.18 drochner */
1031 1.18 drochner int
1032 1.28 bouyer pciiide_chan_candisable(cp)
1033 1.18 drochner struct pciide_channel *cp;
1034 1.18 drochner {
1035 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1036 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1037 1.18 drochner
1038 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1039 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1040 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1041 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1042 1.18 drochner cp->hw_ok = 0;
1043 1.18 drochner return 1;
1044 1.18 drochner }
1045 1.18 drochner return 0;
1046 1.18 drochner }
1047 1.18 drochner
1048 1.18 drochner /*
1049 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1050 1.18 drochner * Set hw_ok=0 on failure
1051 1.18 drochner */
1052 1.18 drochner void
1053 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1054 1.5 cgd struct pci_attach_args *pa;
1055 1.18 drochner struct pciide_channel *cp;
1056 1.18 drochner int compatchan, interface;
1057 1.18 drochner {
1058 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1059 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1060 1.18 drochner
1061 1.18 drochner if (cp->hw_ok == 0)
1062 1.18 drochner return;
1063 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1064 1.18 drochner return;
1065 1.18 drochner
1066 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1067 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1068 1.18 drochner if (cp->ih == NULL) {
1069 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1070 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1071 1.18 drochner cp->hw_ok = 0;
1072 1.18 drochner }
1073 1.18 drochner }
1074 1.18 drochner
1075 1.18 drochner void
1076 1.28 bouyer pciide_print_modes(cp)
1077 1.28 bouyer struct pciide_channel *cp;
1078 1.18 drochner {
1079 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1080 1.28 bouyer int drive;
1081 1.18 drochner struct channel_softc *chp;
1082 1.18 drochner struct ata_drive_datas *drvp;
1083 1.18 drochner
1084 1.28 bouyer chp = &cp->wdc_channel;
1085 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1086 1.28 bouyer drvp = &chp->ch_drive[drive];
1087 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1088 1.28 bouyer continue;
1089 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1090 1.28 bouyer drvp->drv_softc->dv_xname,
1091 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1092 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1093 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1094 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1095 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1096 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1097 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1098 1.28 bouyer printf(" (using DMA data transfers)");
1099 1.28 bouyer printf("\n");
1100 1.18 drochner }
1101 1.18 drochner }
1102 1.18 drochner
1103 1.18 drochner void
1104 1.18 drochner default_setup_cap(sc)
1105 1.18 drochner struct pciide_softc *sc;
1106 1.18 drochner {
1107 1.18 drochner if (sc->sc_dma_ok)
1108 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1109 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1110 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1111 1.18 drochner }
1112 1.18 drochner
1113 1.18 drochner void
1114 1.28 bouyer default_setup_chip(sc)
1115 1.18 drochner struct pciide_softc *sc;
1116 1.5 cgd {
1117 1.18 drochner int channel, drive, idedma_ctl;
1118 1.18 drochner struct channel_softc *chp;
1119 1.18 drochner struct ata_drive_datas *drvp;
1120 1.18 drochner
1121 1.18 drochner if (sc->sc_dma_ok == 0)
1122 1.18 drochner return; /* nothing to do */
1123 1.18 drochner
1124 1.18 drochner /* Allocate DMA maps */
1125 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1126 1.18 drochner idedma_ctl = 0;
1127 1.18 drochner chp = &sc->pciide_channels[channel].wdc_channel;
1128 1.18 drochner for (drive = 0; drive < 2; drive++) {
1129 1.18 drochner drvp = &chp->ch_drive[drive];
1130 1.18 drochner /* If no drive, skip */
1131 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1132 1.18 drochner continue;
1133 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1134 1.18 drochner continue;
1135 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1136 1.18 drochner /* Abort DMA setup */
1137 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1138 1.18 drochner "using PIO transfers\n",
1139 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1140 1.18 drochner channel, drive);
1141 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1142 1.18 drochner }
1143 1.18 drochner printf("%s:%d:%d: using DMA data tranferts\n",
1144 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1145 1.18 drochner channel, drive);
1146 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1147 1.18 drochner }
1148 1.18 drochner if (idedma_ctl != 0) {
1149 1.18 drochner /* Add software bits in status register */
1150 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1151 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1152 1.18 drochner idedma_ctl);
1153 1.18 drochner }
1154 1.18 drochner }
1155 1.18 drochner
1156 1.18 drochner }
1157 1.18 drochner
1158 1.18 drochner void
1159 1.28 bouyer default_channel_map(pa, cp)
1160 1.18 drochner struct pci_attach_args *pa;
1161 1.18 drochner struct pciide_channel *cp;
1162 1.18 drochner {
1163 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1164 1.18 drochner bus_size_t cmdsize, ctlsize;
1165 1.6 cgd pcireg_t csr;
1166 1.6 cgd const char *failreason = NULL;
1167 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1168 1.18 drochner int interface =
1169 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1170 1.18 drochner
1171 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1172 1.28 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize);
1173 1.18 drochner else
1174 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, wdc_cp->channel,
1175 1.18 drochner &cmdsize, &ctlsize);
1176 1.18 drochner if (cp->hw_ok == 0)
1177 1.18 drochner return;
1178 1.6 cgd
1179 1.6 cgd /*
1180 1.6 cgd * Check to see if something appears to be there.
1181 1.6 cgd */
1182 1.18 drochner if (!wdcprobe(wdc_cp)) {
1183 1.6 cgd failreason = "not responding; disabled or no drives?";
1184 1.6 cgd goto out;
1185 1.6 cgd }
1186 1.5 cgd
1187 1.5 cgd /*
1188 1.6 cgd * Now, make sure it's actually attributable to this PCI IDE
1189 1.6 cgd * channel by trying to access the channel again while the
1190 1.6 cgd * PCI IDE controller's I/O space is disabled. (If the
1191 1.6 cgd * channel no longer appears to be there, it belongs to
1192 1.6 cgd * this controller.) YUCK!
1193 1.5 cgd */
1194 1.28 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
1195 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1196 1.6 cgd csr & ~PCI_COMMAND_IO_ENABLE);
1197 1.18 drochner if (wdcprobe(wdc_cp))
1198 1.6 cgd failreason = "other hardware responding at addresses";
1199 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, csr);
1200 1.6 cgd
1201 1.6 cgd out:
1202 1.18 drochner if (failreason) {
1203 1.18 drochner printf("%s: %s channel ignored (%s)\n",
1204 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1205 1.18 drochner failreason);
1206 1.18 drochner cp->hw_ok = 0;
1207 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, cmdsize);
1208 1.18 drochner bus_space_unmap(wdc_cp->ctl_iot, wdc_cp->ctl_ioh, ctlsize);
1209 1.18 drochner }
1210 1.28 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
1211 1.18 drochner if (cp->hw_ok) {
1212 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1213 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1214 1.18 drochner wdcattach(wdc_cp);
1215 1.18 drochner }
1216 1.9 bouyer }
1217 1.9 bouyer
1218 1.9 bouyer void
1219 1.9 bouyer piix_setup_cap(sc)
1220 1.9 bouyer struct pciide_softc *sc;
1221 1.9 bouyer {
1222 1.9 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371AB_IDE)
1223 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1224 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1225 1.9 bouyer WDC_CAPABILITY_DMA;
1226 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1227 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1228 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1229 1.28 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371SB_IDE ||
1230 1.28 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371AB_IDE)
1231 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1232 1.28 bouyer else
1233 1.28 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1234 1.9 bouyer }
1235 1.9 bouyer
1236 1.9 bouyer void
1237 1.28 bouyer piix_setup_chip(sc)
1238 1.9 bouyer struct pciide_softc *sc;
1239 1.9 bouyer {
1240 1.28 bouyer u_int8_t channel;
1241 1.9 bouyer
1242 1.9 bouyer
1243 1.28 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x\n",
1244 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)), DEBUG_PROBE);
1245 1.9 bouyer
1246 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1247 1.28 bouyer piix_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1248 1.28 bouyer }
1249 1.28 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x\n",
1250 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)), DEBUG_PROBE);
1251 1.28 bouyer }
1252 1.28 bouyer
1253 1.28 bouyer void
1254 1.28 bouyer piix_setup_channel(chp)
1255 1.28 bouyer struct channel_softc *chp;
1256 1.28 bouyer {
1257 1.28 bouyer u_int8_t mode[2], drive;
1258 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1259 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1260 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1261 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1262 1.28 bouyer
1263 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1264 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1265 1.28 bouyer idedma_ctl = 0;
1266 1.28 bouyer
1267 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1268 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1269 1.28 bouyer chp->channel);
1270 1.9 bouyer
1271 1.28 bouyer /* setup DMA */
1272 1.28 bouyer pciide_channel_dma_setup(cp);
1273 1.9 bouyer
1274 1.28 bouyer /*
1275 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1276 1.28 bouyer * different timings for master and slave drives.
1277 1.28 bouyer * We need to find the best combination.
1278 1.28 bouyer */
1279 1.9 bouyer
1280 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1281 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1282 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1283 1.28 bouyer mode[0] = mode[1] =
1284 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1285 1.28 bouyer drvp[0].DMA_mode = mode[0];
1286 1.38 bouyer drvp[1].DMA_mode = mode[1];
1287 1.28 bouyer goto ok;
1288 1.28 bouyer }
1289 1.28 bouyer /*
1290 1.28 bouyer * If only one drive supports DMA, use its mode, and
1291 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1292 1.28 bouyer */
1293 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1294 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1295 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1296 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1297 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1298 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1299 1.28 bouyer goto ok;
1300 1.28 bouyer }
1301 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1302 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1303 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1304 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1305 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1306 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1307 1.28 bouyer goto ok;
1308 1.28 bouyer }
1309 1.28 bouyer /*
1310 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1311 1.28 bouyer * one of them is PIO mode < 2
1312 1.28 bouyer */
1313 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1314 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1315 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1316 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1317 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1318 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1319 1.28 bouyer } else {
1320 1.28 bouyer mode[0] = mode[1] =
1321 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1322 1.38 bouyer drvp[0].PIO_mode = mode[0];
1323 1.38 bouyer drvp[1].PIO_mode = mode[1];
1324 1.28 bouyer }
1325 1.28 bouyer ok: /* The modes are setup */
1326 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1327 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1328 1.9 bouyer idetim |= piix_setup_idetim_timings(
1329 1.28 bouyer mode[drive], 1, chp->channel);
1330 1.28 bouyer goto end;
1331 1.38 bouyer }
1332 1.28 bouyer }
1333 1.28 bouyer /* If we are there, none of the drives are DMA */
1334 1.28 bouyer if (mode[0] >= 2)
1335 1.28 bouyer idetim |= piix_setup_idetim_timings(
1336 1.28 bouyer mode[0], 0, chp->channel);
1337 1.28 bouyer else
1338 1.28 bouyer idetim |= piix_setup_idetim_timings(
1339 1.28 bouyer mode[1], 0, chp->channel);
1340 1.28 bouyer end: /*
1341 1.28 bouyer * timing mode is now set up in the controller. Enable
1342 1.28 bouyer * it per-drive
1343 1.28 bouyer */
1344 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1345 1.28 bouyer /* If no drive, skip */
1346 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1347 1.28 bouyer continue;
1348 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1349 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1350 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1351 1.28 bouyer }
1352 1.28 bouyer if (idedma_ctl != 0) {
1353 1.28 bouyer /* Add software bits in status register */
1354 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1355 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1356 1.28 bouyer idedma_ctl);
1357 1.9 bouyer }
1358 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1359 1.28 bouyer pciide_print_modes(cp);
1360 1.9 bouyer }
1361 1.9 bouyer
1362 1.9 bouyer void
1363 1.28 bouyer piix3_4_setup_chip(sc)
1364 1.9 bouyer struct pciide_softc *sc;
1365 1.8 drochner {
1366 1.28 bouyer int channel;
1367 1.9 bouyer
1368 1.9 bouyer WDCDEBUG_PRINT(("piix3_4_setup_chip: old idetim=0x%x, sidetim=0x%x",
1369 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM),
1370 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)), DEBUG_PROBE);
1371 1.9 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1372 1.9 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1373 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1374 1.9 bouyer DEBUG_PROBE);
1375 1.9 bouyer }
1376 1.9 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1377 1.9 bouyer
1378 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1379 1.28 bouyer piix3_4_setup_channel(
1380 1.28 bouyer &sc->pciide_channels[channel].wdc_channel);
1381 1.28 bouyer }
1382 1.28 bouyer
1383 1.28 bouyer WDCDEBUG_PRINT(("piix3_4_setup_chip: idetim=0x%x, sidetim=0x%x",
1384 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM),
1385 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)), DEBUG_PROBE);
1386 1.28 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1387 1.28 bouyer WDCDEBUG_PRINT((", udmareg=0x%x",
1388 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1389 1.28 bouyer DEBUG_PROBE);
1390 1.28 bouyer }
1391 1.28 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1392 1.28 bouyer }
1393 1.28 bouyer
1394 1.28 bouyer void
1395 1.28 bouyer piix3_4_setup_channel(chp)
1396 1.28 bouyer struct channel_softc *chp;
1397 1.28 bouyer {
1398 1.28 bouyer struct ata_drive_datas *drvp;
1399 1.28 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, idedma_ctl;
1400 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1401 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1402 1.28 bouyer int drive;
1403 1.28 bouyer
1404 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1405 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1406 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1407 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1408 1.28 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(chp->channel) |
1409 1.28 bouyer PIIX_SIDETIM_RTC_MASK(chp->channel));
1410 1.28 bouyer
1411 1.28 bouyer idedma_ctl = 0;
1412 1.28 bouyer /* If channel disabled, no need to go further */
1413 1.28 bouyer if ((PIIX_IDETIM_READ(oidetim, chp->channel) & PIIX_IDETIM_IDE) == 0)
1414 1.28 bouyer return;
1415 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1416 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, chp->channel);
1417 1.28 bouyer
1418 1.28 bouyer /* setup DMA if needed */
1419 1.28 bouyer pciide_channel_dma_setup(cp);
1420 1.28 bouyer
1421 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1422 1.28 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(chp->channel, drive) |
1423 1.28 bouyer PIIX_UDMATIM_SET(0x3, chp->channel, drive));
1424 1.28 bouyer drvp = &chp->ch_drive[drive];
1425 1.28 bouyer /* If no drive, skip */
1426 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1427 1.9 bouyer continue;
1428 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1429 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1430 1.28 bouyer goto pio;
1431 1.28 bouyer
1432 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1433 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1434 1.28 bouyer /* use Ultra/DMA */
1435 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1436 1.28 bouyer udmareg |= PIIX_UDMACTL_DRV_EN(
1437 1.28 bouyer chp->channel, drive);
1438 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1439 1.28 bouyer piix4_sct_udma[drvp->UDMA_mode],
1440 1.28 bouyer chp->channel, drive);
1441 1.28 bouyer } else {
1442 1.28 bouyer /* use Multiword DMA */
1443 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1444 1.9 bouyer if (drive == 0) {
1445 1.9 bouyer idetim |= piix_setup_idetim_timings(
1446 1.28 bouyer drvp->DMA_mode, 1, chp->channel);
1447 1.9 bouyer } else {
1448 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1449 1.28 bouyer drvp->DMA_mode, 1, chp->channel);
1450 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1451 1.28 bouyer PIIX_IDETIM_SITRE, chp->channel);
1452 1.9 bouyer }
1453 1.9 bouyer }
1454 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1455 1.28 bouyer
1456 1.28 bouyer pio: /* use PIO mode */
1457 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1458 1.28 bouyer if (drive == 0) {
1459 1.28 bouyer idetim |= piix_setup_idetim_timings(
1460 1.28 bouyer drvp->PIO_mode, 0, chp->channel);
1461 1.28 bouyer } else {
1462 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1463 1.28 bouyer drvp->PIO_mode, 0, chp->channel);
1464 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1465 1.28 bouyer PIIX_IDETIM_SITRE, chp->channel);
1466 1.9 bouyer }
1467 1.9 bouyer }
1468 1.28 bouyer if (idedma_ctl != 0) {
1469 1.28 bouyer /* Add software bits in status register */
1470 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1471 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1472 1.28 bouyer idedma_ctl);
1473 1.9 bouyer }
1474 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1475 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1476 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1477 1.28 bouyer pciide_print_modes(cp);
1478 1.9 bouyer }
1479 1.8 drochner
1480 1.28 bouyer
1481 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1482 1.9 bouyer static u_int32_t
1483 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1484 1.9 bouyer u_int8_t mode;
1485 1.9 bouyer u_int8_t dma;
1486 1.9 bouyer u_int8_t channel;
1487 1.9 bouyer {
1488 1.9 bouyer
1489 1.9 bouyer if (dma)
1490 1.9 bouyer return PIIX_IDETIM_SET(0,
1491 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1492 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1493 1.9 bouyer channel);
1494 1.9 bouyer else
1495 1.9 bouyer return PIIX_IDETIM_SET(0,
1496 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1497 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1498 1.9 bouyer channel);
1499 1.8 drochner }
1500 1.8 drochner
1501 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1502 1.9 bouyer static u_int32_t
1503 1.9 bouyer piix_setup_idetim_drvs(drvp)
1504 1.9 bouyer struct ata_drive_datas *drvp;
1505 1.6 cgd {
1506 1.9 bouyer u_int32_t ret = 0;
1507 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1508 1.9 bouyer u_int8_t channel = chp->channel;
1509 1.9 bouyer u_int8_t drive = drvp->drive;
1510 1.9 bouyer
1511 1.9 bouyer /*
1512 1.9 bouyer * If drive is using UDMA, timings setups are independant
1513 1.9 bouyer * So just check DMA and PIO here.
1514 1.9 bouyer */
1515 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1516 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1517 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1518 1.9 bouyer drvp->DMA_mode == 0) {
1519 1.9 bouyer drvp->PIO_mode = 0;
1520 1.9 bouyer return ret;
1521 1.9 bouyer }
1522 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1523 1.9 bouyer /*
1524 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1525 1.9 bouyer * too, else use compat timings.
1526 1.9 bouyer */
1527 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1528 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1529 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1530 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1531 1.9 bouyer drvp->PIO_mode = 0;
1532 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1533 1.9 bouyer if (drvp->PIO_mode <= 2) {
1534 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1535 1.9 bouyer channel);
1536 1.9 bouyer return ret;
1537 1.9 bouyer }
1538 1.9 bouyer }
1539 1.6 cgd
1540 1.6 cgd /*
1541 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1542 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1543 1.9 bouyer * if PIO mode >= 3.
1544 1.6 cgd */
1545 1.6 cgd
1546 1.9 bouyer if (drvp->PIO_mode < 2)
1547 1.9 bouyer return ret;
1548 1.9 bouyer
1549 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1550 1.9 bouyer if (drvp->PIO_mode >= 3) {
1551 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1552 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1553 1.9 bouyer }
1554 1.9 bouyer return ret;
1555 1.9 bouyer }
1556 1.9 bouyer
1557 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1558 1.9 bouyer static u_int32_t
1559 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1560 1.9 bouyer u_int8_t mode;
1561 1.9 bouyer u_int8_t dma;
1562 1.9 bouyer u_int8_t channel;
1563 1.9 bouyer {
1564 1.9 bouyer if (dma)
1565 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1566 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1567 1.9 bouyer else
1568 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1569 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1570 1.9 bouyer }
1571 1.9 bouyer
1572 1.18 drochner void
1573 1.28 bouyer piix_channel_map(pa, cp)
1574 1.9 bouyer struct pci_attach_args *pa;
1575 1.18 drochner struct pciide_channel *cp;
1576 1.9 bouyer {
1577 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1578 1.18 drochner bus_size_t cmdsize, ctlsize;
1579 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1580 1.28 bouyer u_int32_t idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1581 1.9 bouyer
1582 1.28 bouyer if ((PIIX_IDETIM_READ(idetim, wdc_cp->channel) &
1583 1.28 bouyer PIIX_IDETIM_IDE) == 0) {
1584 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1585 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1586 1.18 drochner return;
1587 1.18 drochner }
1588 1.18 drochner
1589 1.18 drochner /* PIIX are compat-only pciide devices */
1590 1.28 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize);
1591 1.18 drochner if (cp->hw_ok == 0)
1592 1.18 drochner return;
1593 1.28 bouyer if (pciiide_chan_candisable(cp)) {
1594 1.18 drochner idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1595 1.18 drochner wdc_cp->channel);
1596 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1597 1.18 drochner }
1598 1.28 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->channel, 0);
1599 1.9 bouyer }
1600 1.9 bouyer
1601 1.9 bouyer void
1602 1.9 bouyer apollo_setup_cap(sc)
1603 1.9 bouyer struct pciide_softc *sc;
1604 1.9 bouyer {
1605 1.11 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1606 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1607 1.9 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1608 1.9 bouyer WDC_CAPABILITY_DMA;
1609 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1610 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1611 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1612 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
1613 1.9 bouyer
1614 1.9 bouyer }
1615 1.28 bouyer
1616 1.9 bouyer void
1617 1.28 bouyer apollo_setup_chip(sc)
1618 1.9 bouyer struct pciide_softc *sc;
1619 1.9 bouyer {
1620 1.28 bouyer int channel;
1621 1.9 bouyer
1622 1.9 bouyer WDCDEBUG_PRINT(("apollo_setup_chip: old APO_IDECONF=0x%x, "
1623 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1624 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1625 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1626 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1627 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1628 1.9 bouyer DEBUG_PROBE);
1629 1.9 bouyer
1630 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1631 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1632 1.28 bouyer }
1633 1.28 bouyer WDCDEBUG_PRINT(("apollo_setup_chip: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1634 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1635 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1636 1.28 bouyer }
1637 1.28 bouyer
1638 1.28 bouyer void
1639 1.28 bouyer apollo_setup_channel(chp)
1640 1.28 bouyer struct channel_softc *chp;
1641 1.28 bouyer {
1642 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1643 1.28 bouyer u_int8_t idedma_ctl;
1644 1.28 bouyer int mode, drive;
1645 1.28 bouyer struct ata_drive_datas *drvp;
1646 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1647 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1648 1.28 bouyer
1649 1.28 bouyer idedma_ctl = 0;
1650 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1651 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1652 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1653 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1654 1.28 bouyer
1655 1.28 bouyer /* setup DMA if needed */
1656 1.28 bouyer pciide_channel_dma_setup(cp);
1657 1.9 bouyer
1658 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1659 1.28 bouyer drvp = &chp->ch_drive[drive];
1660 1.28 bouyer /* If no drive, skip */
1661 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1662 1.28 bouyer continue;
1663 1.28 bouyer /* add timing values, setup DMA if needed */
1664 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1665 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1666 1.28 bouyer mode = drvp->PIO_mode;
1667 1.28 bouyer goto pio;
1668 1.8 drochner }
1669 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1670 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1671 1.28 bouyer /* use Ultra/DMA */
1672 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1673 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1674 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
1675 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
1676 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1677 1.28 bouyer /* can use PIO timings, MW DMA unused */
1678 1.28 bouyer mode = drvp->PIO_mode;
1679 1.28 bouyer } else {
1680 1.28 bouyer /* use Multiword DMA */
1681 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1682 1.28 bouyer /* mode = min(pio, dma+2) */
1683 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1684 1.28 bouyer mode = drvp->PIO_mode;
1685 1.28 bouyer else
1686 1.37 bouyer mode = drvp->DMA_mode + 2;
1687 1.8 drochner }
1688 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1689 1.28 bouyer
1690 1.28 bouyer pio: /* setup PIO mode */
1691 1.37 bouyer if (mode <= 2) {
1692 1.37 bouyer drvp->DMA_mode = 0;
1693 1.37 bouyer drvp->PIO_mode = 0;
1694 1.37 bouyer mode = 0;
1695 1.37 bouyer } else {
1696 1.37 bouyer drvp->PIO_mode = mode;
1697 1.37 bouyer drvp->DMA_mode = mode - 2;
1698 1.37 bouyer }
1699 1.28 bouyer datatim_reg |=
1700 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
1701 1.28 bouyer apollo_pio_set[mode]) |
1702 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
1703 1.28 bouyer apollo_pio_rec[mode]);
1704 1.28 bouyer }
1705 1.28 bouyer if (idedma_ctl != 0) {
1706 1.28 bouyer /* Add software bits in status register */
1707 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1708 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1709 1.28 bouyer idedma_ctl);
1710 1.9 bouyer }
1711 1.28 bouyer pciide_print_modes(cp);
1712 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
1713 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
1714 1.9 bouyer }
1715 1.6 cgd
1716 1.18 drochner void
1717 1.28 bouyer apollo_channel_map(pa, cp)
1718 1.9 bouyer struct pci_attach_args *pa;
1719 1.18 drochner struct pciide_channel *cp;
1720 1.9 bouyer {
1721 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1722 1.18 drochner bus_size_t cmdsize, ctlsize;
1723 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1724 1.28 bouyer u_int32_t ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1725 1.18 drochner int interface =
1726 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1727 1.6 cgd
1728 1.18 drochner if ((ideconf & APO_IDECONF_EN(wdc_cp->channel)) == 0) {
1729 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1730 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1731 1.18 drochner return;
1732 1.18 drochner }
1733 1.18 drochner
1734 1.28 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
1735 1.18 drochner if (cp->hw_ok == 0)
1736 1.18 drochner return;
1737 1.28 bouyer if (pciiide_chan_candisable(cp)) {
1738 1.18 drochner ideconf &= ~APO_IDECONF_EN(wdc_cp->channel);
1739 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF, ideconf);
1740 1.18 drochner }
1741 1.28 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
1742 1.5 cgd }
1743 1.5 cgd
1744 1.18 drochner void
1745 1.28 bouyer cmd_channel_map(pa, cp)
1746 1.9 bouyer struct pci_attach_args *pa;
1747 1.18 drochner struct pciide_channel *cp;
1748 1.9 bouyer {
1749 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1750 1.18 drochner bus_size_t cmdsize, ctlsize;
1751 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1752 1.28 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
1753 1.18 drochner int interface =
1754 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1755 1.5 cgd
1756 1.9 bouyer /*
1757 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
1758 1.9 bouyer * there's no way to disable the first channel without disabling
1759 1.9 bouyer * the whole device
1760 1.9 bouyer */
1761 1.18 drochner if (wdc_cp->channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
1762 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1763 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1764 1.18 drochner return;
1765 1.18 drochner }
1766 1.18 drochner
1767 1.28 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
1768 1.18 drochner if (cp->hw_ok == 0)
1769 1.18 drochner return;
1770 1.18 drochner if (wdc_cp->channel == 1) {
1771 1.28 bouyer if (pciiide_chan_candisable(cp)) {
1772 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
1773 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
1774 1.24 bouyer CMD_CTRL, ctrl);
1775 1.18 drochner }
1776 1.18 drochner }
1777 1.28 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
1778 1.14 bouyer }
1779 1.14 bouyer
1780 1.14 bouyer void
1781 1.14 bouyer cmd0643_6_setup_cap(sc)
1782 1.14 bouyer struct pciide_softc *sc;
1783 1.14 bouyer {
1784 1.39 mrg
1785 1.14 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1786 1.14 bouyer WDC_CAPABILITY_DMA;
1787 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1788 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1789 1.28 bouyer sc->sc_wdcdev.set_modes = cmd0643_6_setup_channel;
1790 1.14 bouyer }
1791 1.14 bouyer
1792 1.14 bouyer void
1793 1.28 bouyer cmd0643_6_setup_chip(sc)
1794 1.14 bouyer struct pciide_softc *sc;
1795 1.14 bouyer {
1796 1.28 bouyer int channel;
1797 1.28 bouyer
1798 1.28 bouyer WDCDEBUG_PRINT(("cmd0643_6_setup_chip: old timings reg 0x%x 0x%x\n",
1799 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
1800 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
1801 1.28 bouyer DEBUG_PROBE);
1802 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1803 1.28 bouyer cmd0643_6_setup_channel(
1804 1.28 bouyer &sc->pciide_channels[channel].wdc_channel);
1805 1.28 bouyer }
1806 1.28 bouyer /* configure for DMA read multiple */
1807 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
1808 1.28 bouyer WDCDEBUG_PRINT(("cmd0643_6_setup_chip: timings reg now 0x%x 0x%x\n",
1809 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
1810 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
1811 1.28 bouyer DEBUG_PROBE);
1812 1.28 bouyer }
1813 1.28 bouyer
1814 1.28 bouyer void
1815 1.28 bouyer cmd0643_6_setup_channel(chp)
1816 1.14 bouyer struct channel_softc *chp;
1817 1.28 bouyer {
1818 1.14 bouyer struct ata_drive_datas *drvp;
1819 1.14 bouyer u_int8_t tim;
1820 1.14 bouyer u_int32_t idedma_ctl;
1821 1.28 bouyer int drive;
1822 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1823 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1824 1.28 bouyer
1825 1.28 bouyer idedma_ctl = 0;
1826 1.28 bouyer /* setup DMA if needed */
1827 1.28 bouyer pciide_channel_dma_setup(cp);
1828 1.14 bouyer
1829 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1830 1.28 bouyer drvp = &chp->ch_drive[drive];
1831 1.28 bouyer /* If no drive, skip */
1832 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1833 1.28 bouyer continue;
1834 1.28 bouyer /* add timing values, setup DMA if needed */
1835 1.28 bouyer tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
1836 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1837 1.14 bouyer /*
1838 1.14 bouyer * use Multiword DMA.
1839 1.14 bouyer * Timings will be used for both PIO and DMA, so adjust
1840 1.14 bouyer * DMA mode if needed
1841 1.14 bouyer */
1842 1.14 bouyer if (drvp->PIO_mode >= 3 &&
1843 1.14 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
1844 1.14 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
1845 1.14 bouyer }
1846 1.14 bouyer tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
1847 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1848 1.14 bouyer }
1849 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
1850 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
1851 1.28 bouyer }
1852 1.28 bouyer if (idedma_ctl != 0) {
1853 1.28 bouyer /* Add software bits in status register */
1854 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1855 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1856 1.28 bouyer idedma_ctl);
1857 1.14 bouyer }
1858 1.28 bouyer pciide_print_modes(cp);
1859 1.1 cgd }
1860 1.1 cgd
1861 1.18 drochner void
1862 1.18 drochner cy693_setup_cap(sc)
1863 1.18 drochner struct pciide_softc *sc;
1864 1.18 drochner {
1865 1.39 mrg
1866 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1867 1.18 drochner WDC_CAPABILITY_DMA;
1868 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1869 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1870 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
1871 1.18 drochner }
1872 1.18 drochner
1873 1.18 drochner void
1874 1.28 bouyer cy693_setup_chip(sc)
1875 1.9 bouyer struct pciide_softc *sc;
1876 1.1 cgd {
1877 1.39 mrg
1878 1.28 bouyer WDCDEBUG_PRINT(("cy693_setup_chip: old timings reg 0x%x\n",
1879 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),
1880 1.28 bouyer DEBUG_PROBE);
1881 1.28 bouyer cy693_setup_channel(&sc->pciide_channels[0].wdc_channel);
1882 1.28 bouyer WDCDEBUG_PRINT(("cy693_setup_chip: new timings reg 0x%x\n",
1883 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
1884 1.28 bouyer }
1885 1.28 bouyer
1886 1.28 bouyer void
1887 1.28 bouyer cy693_setup_channel(chp)
1888 1.18 drochner struct channel_softc *chp;
1889 1.28 bouyer {
1890 1.18 drochner struct ata_drive_datas *drvp;
1891 1.18 drochner int drive;
1892 1.18 drochner u_int32_t cy_cmd_ctrl;
1893 1.18 drochner u_int32_t idedma_ctl;
1894 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1895 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1896 1.9 bouyer
1897 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
1898 1.28 bouyer
1899 1.28 bouyer /* setup DMA if needed */
1900 1.28 bouyer pciide_channel_dma_setup(cp);
1901 1.28 bouyer
1902 1.18 drochner for (drive = 0; drive < 2; drive++) {
1903 1.18 drochner drvp = &chp->ch_drive[drive];
1904 1.18 drochner /* If no drive, skip */
1905 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1906 1.18 drochner continue;
1907 1.18 drochner /* add timing values, setup DMA if needed */
1908 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1909 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1910 1.28 bouyer /*
1911 1.28 bouyer * use Multiword DMA
1912 1.28 bouyer * Timings will be used for both PIO and DMA, so adjust
1913 1.28 bouyer * DMA mode if needed
1914 1.28 bouyer */
1915 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
1916 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
1917 1.28 bouyer if (drvp->DMA_mode == 0)
1918 1.28 bouyer drvp->PIO_mode = 0;
1919 1.18 drochner }
1920 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
1921 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
1922 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
1923 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
1924 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
1925 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
1926 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
1927 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
1928 1.18 drochner }
1929 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
1930 1.28 bouyer pciide_print_modes(cp);
1931 1.18 drochner if (idedma_ctl != 0) {
1932 1.18 drochner /* Add software bits in status register */
1933 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1934 1.18 drochner IDEDMA_CTL, idedma_ctl);
1935 1.9 bouyer }
1936 1.1 cgd }
1937 1.1 cgd
1938 1.18 drochner void
1939 1.28 bouyer cy693_channel_map(pa, cp)
1940 1.18 drochner struct pci_attach_args *pa;
1941 1.18 drochner struct pciide_channel *cp;
1942 1.1 cgd {
1943 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1944 1.18 drochner bus_size_t cmdsize, ctlsize;
1945 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1946 1.18 drochner int interface =
1947 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1948 1.18 drochner int compatchan;
1949 1.9 bouyer
1950 1.9 bouyer #ifdef DIAGNOSTIC
1951 1.18 drochner if (wdc_cp->channel != 0)
1952 1.18 drochner panic("cy693_channel_map: channel %d", wdc_cp->channel);
1953 1.9 bouyer #endif
1954 1.9 bouyer
1955 1.18 drochner /*
1956 1.18 drochner * this chip has 2 PCI IDE functions, one for primary and one for
1957 1.18 drochner * secondary. So we need to call pciide_mapregs_compat() with
1958 1.18 drochner * the real channel
1959 1.18 drochner */
1960 1.18 drochner if (pa->pa_function == 1) {
1961 1.18 drochner compatchan = 0;
1962 1.18 drochner } else if (pa->pa_function == 2) {
1963 1.18 drochner compatchan = 1;
1964 1.18 drochner } else {
1965 1.18 drochner printf("%s: unexpected PCI function %d\n",
1966 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
1967 1.18 drochner cp->hw_ok = 0;
1968 1.18 drochner return;
1969 1.9 bouyer }
1970 1.18 drochner
1971 1.18 drochner /* Only one channel for this chip; if we are here it's enabled */
1972 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(0))
1973 1.28 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize);
1974 1.18 drochner else
1975 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
1976 1.18 drochner &cmdsize, &ctlsize);
1977 1.18 drochner if (cp->hw_ok == 0)
1978 1.18 drochner return;
1979 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1980 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1981 1.18 drochner wdcattach(wdc_cp);
1982 1.28 bouyer if (pciiide_chan_candisable(cp)) {
1983 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1984 1.18 drochner PCI_COMMAND_STATUS_REG, 0);
1985 1.9 bouyer }
1986 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface);
1987 1.9 bouyer }
1988 1.9 bouyer
1989 1.9 bouyer void
1990 1.18 drochner sis_setup_cap(sc)
1991 1.18 drochner struct pciide_softc *sc;
1992 1.9 bouyer {
1993 1.39 mrg
1994 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
1995 1.18 drochner WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1996 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1997 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1998 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1999 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2000 1.15 bouyer }
2001 1.15 bouyer
2002 1.15 bouyer void
2003 1.28 bouyer sis_setup_chip(sc)
2004 1.15 bouyer struct pciide_softc *sc;
2005 1.15 bouyer {
2006 1.28 bouyer int channel;
2007 1.28 bouyer
2008 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2009 1.28 bouyer sis_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2010 1.28 bouyer }
2011 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2012 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2013 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2014 1.28 bouyer }
2015 1.28 bouyer
2016 1.28 bouyer void
2017 1.28 bouyer sis_setup_channel(chp)
2018 1.15 bouyer struct channel_softc *chp;
2019 1.28 bouyer {
2020 1.15 bouyer struct ata_drive_datas *drvp;
2021 1.28 bouyer int drive;
2022 1.18 drochner u_int32_t sis_tim;
2023 1.18 drochner u_int32_t idedma_ctl;
2024 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2025 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2026 1.15 bouyer
2027 1.28 bouyer WDCDEBUG_PRINT(("sis_setup_chip: old timings reg for "
2028 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2029 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2030 1.28 bouyer DEBUG_PROBE);
2031 1.28 bouyer sis_tim = 0;
2032 1.18 drochner idedma_ctl = 0;
2033 1.28 bouyer /* setup DMA if needed */
2034 1.28 bouyer pciide_channel_dma_setup(cp);
2035 1.28 bouyer
2036 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2037 1.28 bouyer drvp = &chp->ch_drive[drive];
2038 1.28 bouyer /* If no drive, skip */
2039 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2040 1.28 bouyer continue;
2041 1.28 bouyer /* add timing values, setup DMA if needed */
2042 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2043 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2044 1.28 bouyer goto pio;
2045 1.28 bouyer
2046 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2047 1.28 bouyer /* use Ultra/DMA */
2048 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2049 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2050 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2051 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2052 1.28 bouyer } else {
2053 1.28 bouyer /*
2054 1.28 bouyer * use Multiword DMA
2055 1.28 bouyer * Timings will be used for both PIO and DMA,
2056 1.28 bouyer * so adjust DMA mode if needed
2057 1.28 bouyer */
2058 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2059 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2060 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2061 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2062 1.32 bouyer drvp->PIO_mode - 2 : 0;
2063 1.28 bouyer if (drvp->DMA_mode == 0)
2064 1.28 bouyer drvp->PIO_mode = 0;
2065 1.28 bouyer }
2066 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2067 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2068 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2069 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2070 1.28 bouyer SIS_TIM_REC_OFF(drive);
2071 1.28 bouyer }
2072 1.28 bouyer WDCDEBUG_PRINT(("sis_setup_chip: new timings reg for "
2073 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2074 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2075 1.18 drochner if (idedma_ctl != 0) {
2076 1.18 drochner /* Add software bits in status register */
2077 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2078 1.18 drochner IDEDMA_CTL, idedma_ctl);
2079 1.18 drochner }
2080 1.28 bouyer pciide_print_modes(cp);
2081 1.18 drochner }
2082 1.18 drochner
2083 1.18 drochner void
2084 1.28 bouyer sis_channel_map(pa, cp)
2085 1.18 drochner struct pci_attach_args *pa;
2086 1.18 drochner struct pciide_channel *cp;
2087 1.18 drochner {
2088 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2089 1.18 drochner bus_size_t cmdsize, ctlsize;
2090 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
2091 1.28 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2092 1.18 drochner int interface =
2093 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2094 1.18 drochner
2095 1.18 drochner if ((wdc_cp->channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2096 1.18 drochner (wdc_cp->channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2097 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2098 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2099 1.18 drochner return;
2100 1.18 drochner }
2101 1.18 drochner
2102 1.28 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
2103 1.18 drochner if (cp->hw_ok == 0)
2104 1.18 drochner return;
2105 1.28 bouyer if (pciiide_chan_candisable(cp)) {
2106 1.18 drochner if (wdc_cp->channel == 0)
2107 1.18 drochner sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2108 1.18 drochner else
2109 1.18 drochner sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2110 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0, sis_ctr0);
2111 1.30 bouyer }
2112 1.30 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
2113 1.30 bouyer }
2114 1.30 bouyer
2115 1.30 bouyer void
2116 1.30 bouyer acer_setup_cap(sc)
2117 1.30 bouyer struct pciide_softc *sc;
2118 1.30 bouyer {
2119 1.39 mrg
2120 1.30 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE |
2121 1.30 bouyer WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2122 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2123 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2124 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2125 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2126 1.30 bouyer }
2127 1.30 bouyer
2128 1.30 bouyer void
2129 1.30 bouyer acer_setup_chip(sc)
2130 1.30 bouyer struct pciide_softc *sc;
2131 1.30 bouyer {
2132 1.30 bouyer int channel;
2133 1.30 bouyer
2134 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2135 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2136 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2137 1.30 bouyer
2138 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2139 1.30 bouyer acer_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2140 1.30 bouyer }
2141 1.30 bouyer }
2142 1.30 bouyer
2143 1.30 bouyer void
2144 1.30 bouyer acer_setup_channel(chp)
2145 1.30 bouyer struct channel_softc *chp;
2146 1.30 bouyer {
2147 1.30 bouyer struct ata_drive_datas *drvp;
2148 1.30 bouyer int drive;
2149 1.30 bouyer u_int32_t acer_fifo_udma;
2150 1.30 bouyer u_int32_t idedma_ctl;
2151 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2152 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2153 1.30 bouyer
2154 1.30 bouyer idedma_ctl = 0;
2155 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2156 1.30 bouyer WDCDEBUG_PRINT(("acer_setup_chip: old fifo/udma reg 0x%x\n",
2157 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2158 1.30 bouyer /* setup DMA if needed */
2159 1.30 bouyer pciide_channel_dma_setup(cp);
2160 1.30 bouyer
2161 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2162 1.30 bouyer drvp = &chp->ch_drive[drive];
2163 1.30 bouyer /* If no drive, skip */
2164 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2165 1.30 bouyer continue;
2166 1.30 bouyer WDCDEBUG_PRINT(("acer_setup_chip: old timings reg for "
2167 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2168 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2169 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2170 1.30 bouyer /* clear FIFO/DMA mode */
2171 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2172 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2173 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2174 1.30 bouyer
2175 1.30 bouyer /* add timing values, setup DMA if needed */
2176 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2177 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2178 1.30 bouyer acer_fifo_udma |=
2179 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2180 1.30 bouyer goto pio;
2181 1.30 bouyer }
2182 1.30 bouyer
2183 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2184 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2185 1.30 bouyer /* use Ultra/DMA */
2186 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2187 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2188 1.30 bouyer acer_fifo_udma |=
2189 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2190 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2191 1.30 bouyer } else {
2192 1.30 bouyer /*
2193 1.30 bouyer * use Multiword DMA
2194 1.30 bouyer * Timings will be used for both PIO and DMA,
2195 1.30 bouyer * so adjust DMA mode if needed
2196 1.30 bouyer */
2197 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2198 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2199 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2200 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2201 1.32 bouyer drvp->PIO_mode - 2 : 0;
2202 1.30 bouyer if (drvp->DMA_mode == 0)
2203 1.30 bouyer drvp->PIO_mode = 0;
2204 1.30 bouyer }
2205 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2206 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2207 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2208 1.30 bouyer acer_pio[drvp->PIO_mode]);
2209 1.30 bouyer }
2210 1.32 bouyer WDCDEBUG_PRINT(("acer_setup_chip: new fifo/udma reg 0x%x\n",
2211 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2212 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2213 1.30 bouyer if (idedma_ctl != 0) {
2214 1.30 bouyer /* Add software bits in status register */
2215 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2216 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2217 1.30 bouyer }
2218 1.30 bouyer pciide_print_modes(cp);
2219 1.30 bouyer }
2220 1.30 bouyer
2221 1.30 bouyer void
2222 1.30 bouyer acer_channel_map(pa, cp)
2223 1.30 bouyer struct pci_attach_args *pa;
2224 1.30 bouyer struct pciide_channel *cp;
2225 1.30 bouyer {
2226 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2227 1.30 bouyer bus_size_t cmdsize, ctlsize;
2228 1.30 bouyer struct channel_softc *wdc_cp = &cp->wdc_channel;
2229 1.31 bouyer u_int32_t cr;
2230 1.31 bouyer int interface;
2231 1.31 bouyer
2232 1.31 bouyer /*
2233 1.31 bouyer * Enable "microsoft register bits" R/W. Will be done 2 times
2234 1.31 bouyer * (one for each channel) but should'nt be a problem. There's no
2235 1.31 bouyer * better place where to put this.
2236 1.31 bouyer */
2237 1.31 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2238 1.31 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2239 1.31 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2240 1.31 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2241 1.31 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2242 1.31 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2243 1.31 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2244 1.31 bouyer ~ACER_CHANSTATUSREGS_RO);
2245 1.31 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2246 1.31 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2247 1.31 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2248 1.31 bouyer /* Don't use cr, re-read the real register content instead */
2249 1.31 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2250 1.31 bouyer PCI_CLASS_REG));
2251 1.30 bouyer
2252 1.30 bouyer if ((interface & PCIIDE_CHAN_EN(wdc_cp->channel)) == 0) {
2253 1.30 bouyer printf("%s: %s channel ignored (disabled)\n",
2254 1.30 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2255 1.30 bouyer return;
2256 1.30 bouyer }
2257 1.30 bouyer
2258 1.30 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize);
2259 1.30 bouyer if (cp->hw_ok == 0)
2260 1.30 bouyer return;
2261 1.30 bouyer if (pciiide_chan_candisable(cp)) {
2262 1.30 bouyer cr &= ~(PCIIDE_CHAN_EN(wdc_cp->channel) << PCI_INTERFACE_SHIFT);
2263 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2264 1.15 bouyer }
2265 1.28 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->channel, interface);
2266 1.1 cgd }
2267