pciide.c revision 1.44 1 1.44 ross /* $NetBSD: pciide.c,v 1.44 1999/09/02 23:23:03 ross Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.41 bouyer * Copyright (c) 1999 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.41 bouyer * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.41 bouyer * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.41 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.41 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.41 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.41 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.41 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.41 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.41 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.41 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.41 bouyer * SUCH DAMAGE.
34 1.41 bouyer *
35 1.41 bouyer */
36 1.41 bouyer
37 1.1 cgd
38 1.1 cgd /*
39 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
40 1.1 cgd *
41 1.1 cgd * Redistribution and use in source and binary forms, with or without
42 1.1 cgd * modification, are permitted provided that the following conditions
43 1.1 cgd * are met:
44 1.1 cgd * 1. Redistributions of source code must retain the above copyright
45 1.1 cgd * notice, this list of conditions and the following disclaimer.
46 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
47 1.1 cgd * notice, this list of conditions and the following disclaimer in the
48 1.1 cgd * documentation and/or other materials provided with the distribution.
49 1.1 cgd * 3. All advertising materials mentioning features or use of this software
50 1.1 cgd * must display the following acknowledgement:
51 1.1 cgd * This product includes software developed by Christopher G. Demetriou
52 1.1 cgd * for the NetBSD Project.
53 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
54 1.1 cgd * derived from this software without specific prior written permission
55 1.1 cgd *
56 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
57 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
58 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
59 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
60 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
61 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
62 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
63 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
64 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
65 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
66 1.1 cgd */
67 1.1 cgd
68 1.1 cgd /*
69 1.1 cgd * PCI IDE controller driver.
70 1.1 cgd *
71 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
72 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
73 1.1 cgd *
74 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
75 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
76 1.2 cgd * 5/16/94" from the PCI SIG.
77 1.1 cgd *
78 1.1 cgd */
79 1.1 cgd
80 1.36 ross #ifndef WDCDEBUG
81 1.26 bouyer #define WDCDEBUG
82 1.36 ross #endif
83 1.26 bouyer
84 1.9 bouyer #define DEBUG_DMA 0x01
85 1.9 bouyer #define DEBUG_XFERS 0x02
86 1.9 bouyer #define DEBUG_FUNCS 0x08
87 1.9 bouyer #define DEBUG_PROBE 0x10
88 1.9 bouyer #ifdef WDCDEBUG
89 1.26 bouyer int wdcdebug_pciide_mask = 0;
90 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
91 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
92 1.9 bouyer #else
93 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
94 1.9 bouyer #endif
95 1.1 cgd #include <sys/param.h>
96 1.1 cgd #include <sys/systm.h>
97 1.1 cgd #include <sys/device.h>
98 1.9 bouyer #include <sys/malloc.h>
99 1.9 bouyer
100 1.9 bouyer #include <vm/vm.h>
101 1.9 bouyer #include <vm/vm_param.h>
102 1.9 bouyer #include <vm/vm_kern.h>
103 1.1 cgd
104 1.1 cgd #include <dev/pci/pcireg.h>
105 1.1 cgd #include <dev/pci/pcivar.h>
106 1.9 bouyer #include <dev/pci/pcidevs.h>
107 1.1 cgd #include <dev/pci/pciidereg.h>
108 1.1 cgd #include <dev/pci/pciidevar.h>
109 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
110 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
111 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
112 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
113 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
114 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
115 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
116 1.9 bouyer #include <dev/ata/atavar.h>
117 1.6 cgd #include <dev/ic/wdcreg.h>
118 1.9 bouyer #include <dev/ic/wdcvar.h>
119 1.1 cgd
120 1.35 thorpej #if BYTE_ORDER == BIG_ENDIAN
121 1.35 thorpej #include <machine/bswap.h>
122 1.35 thorpej #define htopci(x) bswap32(x)
123 1.35 thorpej #define pcitoh(x) bswap32(x)
124 1.35 thorpej #else
125 1.35 thorpej #define htopci(x) (x)
126 1.35 thorpej #define pcitoh(x) (x)
127 1.35 thorpej #endif
128 1.35 thorpej
129 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
130 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
131 1.39 mrg int));
132 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
133 1.39 mrg int, u_int8_t));
134 1.39 mrg
135 1.14 bouyer static __inline u_int8_t
136 1.14 bouyer pciide_pci_read(pc, pa, reg)
137 1.14 bouyer pci_chipset_tag_t pc;
138 1.14 bouyer pcitag_t pa;
139 1.14 bouyer int reg;
140 1.14 bouyer {
141 1.39 mrg
142 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
143 1.39 mrg ((reg & 0x03) * 8) & 0xff);
144 1.14 bouyer }
145 1.14 bouyer
146 1.14 bouyer static __inline void
147 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
148 1.14 bouyer pci_chipset_tag_t pc;
149 1.14 bouyer pcitag_t pa;
150 1.14 bouyer int reg;
151 1.14 bouyer u_int8_t val;
152 1.14 bouyer {
153 1.14 bouyer pcireg_t pcival;
154 1.14 bouyer
155 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
156 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
157 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
158 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
159 1.14 bouyer }
160 1.14 bouyer
161 1.1 cgd struct pciide_softc {
162 1.9 bouyer struct wdc_softc sc_wdcdev; /* common wdc definitions */
163 1.28 bouyer pci_chipset_tag_t sc_pc; /* PCI registers info */
164 1.28 bouyer pcitag_t sc_tag;
165 1.1 cgd void *sc_pci_ih; /* PCI interrupt handle */
166 1.5 cgd int sc_dma_ok; /* bus-master DMA info */
167 1.2 cgd bus_space_tag_t sc_dma_iot;
168 1.2 cgd bus_space_handle_t sc_dma_ioh;
169 1.9 bouyer bus_dma_tag_t sc_dmat;
170 1.9 bouyer /* Chip description */
171 1.9 bouyer const struct pciide_product_desc *sc_pp;
172 1.9 bouyer /* common definitions */
173 1.18 drochner struct channel_softc *wdc_chanarray[PCIIDE_NUM_CHANNELS];
174 1.9 bouyer /* internal bookkeeping */
175 1.1 cgd struct pciide_channel { /* per-channel data */
176 1.18 drochner struct channel_softc wdc_channel; /* generic part */
177 1.18 drochner char *name;
178 1.5 cgd int hw_ok; /* hardware mapped & OK? */
179 1.1 cgd int compat; /* is it compat? */
180 1.1 cgd void *ih; /* compat or pci handle */
181 1.9 bouyer /* DMA tables and DMA map for xfer, for each drive */
182 1.9 bouyer struct pciide_dma_maps {
183 1.9 bouyer bus_dmamap_t dmamap_table;
184 1.9 bouyer struct idedma_table *dma_table;
185 1.9 bouyer bus_dmamap_t dmamap_xfer;
186 1.9 bouyer } dma_maps[2];
187 1.9 bouyer } pciide_channels[PCIIDE_NUM_CHANNELS];
188 1.9 bouyer };
189 1.9 bouyer
190 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
191 1.9 bouyer
192 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
193 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
194 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
195 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
196 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
197 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
198 1.9 bouyer
199 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
200 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
201 1.9 bouyer
202 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
203 1.41 bouyer void cmd0643_6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
204 1.28 bouyer void cmd0643_6_setup_channel __P((struct channel_softc*));
205 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
206 1.41 bouyer struct pciide_softc *, int));
207 1.41 bouyer int cmd_pci_intr __P((void *));
208 1.18 drochner
209 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
210 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
211 1.18 drochner
212 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
213 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
214 1.9 bouyer
215 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
216 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
217 1.41 bouyer int acer_pci_intr __P((void *));
218 1.41 bouyer
219 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
220 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
221 1.41 bouyer int pdc202xx_pci_intr __P((void *));
222 1.30 bouyer
223 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
224 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
225 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
226 1.9 bouyer void pciide_dma_start __P((void*, int, int, int));
227 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
228 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
229 1.9 bouyer
230 1.9 bouyer struct pciide_product_desc {
231 1.39 mrg u_int32_t ide_product;
232 1.39 mrg int ide_flags;
233 1.39 mrg const char *ide_name;
234 1.41 bouyer /* map and setup chip, probe drives */
235 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
236 1.9 bouyer };
237 1.9 bouyer
238 1.9 bouyer /* Flags for ide_flags */
239 1.41 bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
240 1.9 bouyer
241 1.9 bouyer /* Default product description for devices not known from this controller */
242 1.9 bouyer const struct pciide_product_desc default_product_desc = {
243 1.39 mrg 0,
244 1.39 mrg 0,
245 1.39 mrg "Generic PCI IDE controller",
246 1.41 bouyer default_chip_map,
247 1.9 bouyer };
248 1.1 cgd
249 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
250 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
251 1.39 mrg 0,
252 1.39 mrg "Intel 82092AA IDE controller",
253 1.41 bouyer default_chip_map,
254 1.39 mrg },
255 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
256 1.39 mrg 0,
257 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
258 1.41 bouyer piix_chip_map,
259 1.39 mrg },
260 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
261 1.39 mrg 0,
262 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
263 1.41 bouyer piix_chip_map,
264 1.39 mrg },
265 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
266 1.39 mrg 0,
267 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
268 1.41 bouyer piix_chip_map,
269 1.39 mrg },
270 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
271 1.42 bouyer 0,
272 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
273 1.42 bouyer piix_chip_map,
274 1.42 bouyer },
275 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
276 1.42 bouyer 0,
277 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
278 1.42 bouyer piix_chip_map,
279 1.42 bouyer },
280 1.39 mrg { 0,
281 1.39 mrg 0,
282 1.39 mrg NULL,
283 1.39 mrg }
284 1.9 bouyer };
285 1.39 mrg
286 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
287 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
288 1.41 bouyer 0,
289 1.39 mrg "CMD Technology PCI0640",
290 1.41 bouyer cmd_chip_map
291 1.39 mrg },
292 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
293 1.41 bouyer 0,
294 1.39 mrg "CMD Technology PCI0643",
295 1.41 bouyer cmd0643_6_chip_map,
296 1.39 mrg },
297 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
298 1.41 bouyer 0,
299 1.39 mrg "CMD Technology PCI0646",
300 1.41 bouyer cmd0643_6_chip_map,
301 1.39 mrg },
302 1.39 mrg { 0,
303 1.39 mrg 0,
304 1.39 mrg NULL,
305 1.39 mrg }
306 1.9 bouyer };
307 1.9 bouyer
308 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
309 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
310 1.39 mrg 0,
311 1.39 mrg "VIA Technologies VT82C586 (Apollo VP) IDE Controller",
312 1.41 bouyer apollo_chip_map,
313 1.39 mrg },
314 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
315 1.39 mrg 0,
316 1.39 mrg "VIA Technologies VT82C586A IDE Controller",
317 1.41 bouyer apollo_chip_map,
318 1.39 mrg },
319 1.39 mrg { 0,
320 1.39 mrg 0,
321 1.39 mrg NULL,
322 1.39 mrg }
323 1.18 drochner };
324 1.18 drochner
325 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
326 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
327 1.39 mrg 0,
328 1.39 mrg "Contaq Microsystems CY82C693 IDE Controller",
329 1.41 bouyer cy693_chip_map,
330 1.39 mrg },
331 1.39 mrg { 0,
332 1.39 mrg 0,
333 1.39 mrg NULL,
334 1.39 mrg }
335 1.18 drochner };
336 1.18 drochner
337 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
338 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
339 1.39 mrg 0,
340 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
341 1.41 bouyer sis_chip_map,
342 1.39 mrg },
343 1.39 mrg { 0,
344 1.39 mrg 0,
345 1.39 mrg NULL,
346 1.39 mrg }
347 1.9 bouyer };
348 1.9 bouyer
349 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
350 1.39 mrg { PCI_PRODUCT_ALI_M5229,
351 1.39 mrg 0,
352 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
353 1.41 bouyer acer_chip_map,
354 1.39 mrg },
355 1.39 mrg { 0,
356 1.39 mrg 0,
357 1.41 bouyer NULL,
358 1.41 bouyer }
359 1.41 bouyer };
360 1.41 bouyer
361 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
362 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
363 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
364 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
365 1.41 bouyer pdc202xx_chip_map,
366 1.41 bouyer },
367 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
368 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
369 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
370 1.41 bouyer pdc202xx_chip_map,
371 1.41 bouyer },
372 1.41 bouyer { 0,
373 1.39 mrg 0,
374 1.39 mrg NULL,
375 1.39 mrg }
376 1.30 bouyer };
377 1.30 bouyer
378 1.9 bouyer struct pciide_vendor_desc {
379 1.39 mrg u_int32_t ide_vendor;
380 1.39 mrg const struct pciide_product_desc *ide_products;
381 1.9 bouyer };
382 1.9 bouyer
383 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
384 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
385 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
386 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
387 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
388 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
389 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
390 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
391 1.39 mrg { 0, NULL }
392 1.1 cgd };
393 1.1 cgd
394 1.1 cgd #define PCIIDE_CHANNEL_NAME(chan) ((chan) == 0 ? "primary" : "secondary")
395 1.1 cgd
396 1.13 bouyer /* options passed via the 'flags' config keyword */
397 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
398 1.13 bouyer
399 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
400 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
401 1.1 cgd
402 1.1 cgd struct cfattach pciide_ca = {
403 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
404 1.1 cgd };
405 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
406 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
407 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
408 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
409 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
410 1.41 bouyer int (*pci_intr) __P((void *))));
411 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
412 1.41 bouyer struct pci_attach_args *));
413 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
414 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
415 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
416 1.41 bouyer int (*pci_intr) __P((void *))));
417 1.28 bouyer int pciiide_chan_candisable __P((struct pciide_channel *));
418 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
419 1.28 bouyer struct pciide_channel *, int, int));
420 1.5 cgd int pciide_print __P((void *, const char *pnp));
421 1.1 cgd int pciide_compat_intr __P((void *));
422 1.1 cgd int pciide_pci_intr __P((void *));
423 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
424 1.1 cgd
425 1.39 mrg const struct pciide_product_desc *
426 1.9 bouyer pciide_lookup_product(id)
427 1.39 mrg u_int32_t id;
428 1.9 bouyer {
429 1.39 mrg const struct pciide_product_desc *pp;
430 1.39 mrg const struct pciide_vendor_desc *vp;
431 1.9 bouyer
432 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
433 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
434 1.39 mrg break;
435 1.9 bouyer
436 1.39 mrg if ((pp = vp->ide_products) == NULL)
437 1.39 mrg return NULL;
438 1.9 bouyer
439 1.39 mrg for (; pp->ide_name != NULL; pp++)
440 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
441 1.39 mrg break;
442 1.9 bouyer
443 1.39 mrg if (pp->ide_name == NULL)
444 1.39 mrg return NULL;
445 1.39 mrg return pp;
446 1.9 bouyer }
447 1.6 cgd
448 1.1 cgd int
449 1.1 cgd pciide_match(parent, match, aux)
450 1.1 cgd struct device *parent;
451 1.1 cgd struct cfdata *match;
452 1.1 cgd void *aux;
453 1.1 cgd {
454 1.1 cgd struct pci_attach_args *pa = aux;
455 1.41 bouyer const struct pciide_product_desc *pp;
456 1.1 cgd
457 1.1 cgd /*
458 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
459 1.1 cgd * If it is, we assume that we can deal with it; it _should_
460 1.1 cgd * work in a standardized way...
461 1.1 cgd */
462 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
463 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
464 1.1 cgd return (1);
465 1.1 cgd }
466 1.1 cgd
467 1.41 bouyer /*
468 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
469 1.41 bouyer * controllers. Let see if we can deal with it anyway.
470 1.41 bouyer */
471 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
472 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
473 1.41 bouyer return (1);
474 1.41 bouyer }
475 1.41 bouyer
476 1.1 cgd return (0);
477 1.1 cgd }
478 1.1 cgd
479 1.1 cgd void
480 1.1 cgd pciide_attach(parent, self, aux)
481 1.1 cgd struct device *parent, *self;
482 1.1 cgd void *aux;
483 1.1 cgd {
484 1.1 cgd struct pci_attach_args *pa = aux;
485 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
486 1.9 bouyer pcitag_t tag = pa->pa_tag;
487 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
488 1.41 bouyer pcireg_t csr;
489 1.1 cgd char devinfo[256];
490 1.1 cgd
491 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
492 1.9 bouyer if (sc->sc_pp == NULL) {
493 1.9 bouyer sc->sc_pp = &default_product_desc;
494 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
495 1.9 bouyer printf(": %s (rev. 0x%02x)\n", devinfo,
496 1.9 bouyer PCI_REVISION(pa->pa_class));
497 1.9 bouyer } else {
498 1.9 bouyer printf(": %s\n", sc->sc_pp->ide_name);
499 1.9 bouyer }
500 1.28 bouyer sc->sc_pc = pa->pa_pc;
501 1.28 bouyer sc->sc_tag = pa->pa_tag;
502 1.41 bouyer #ifdef WDCDEBUG
503 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
504 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
505 1.41 bouyer #endif
506 1.28 bouyer
507 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
508 1.1 cgd
509 1.16 bouyer if (sc->sc_dma_ok) {
510 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
511 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
512 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
513 1.16 bouyer }
514 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
515 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
516 1.5 cgd }
517 1.5 cgd
518 1.41 bouyer /* tell wether the chip is enabled or not */
519 1.41 bouyer int
520 1.41 bouyer pciide_chipen(sc, pa)
521 1.41 bouyer struct pciide_softc *sc;
522 1.41 bouyer struct pci_attach_args *pa;
523 1.41 bouyer {
524 1.41 bouyer pcireg_t csr;
525 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
526 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
527 1.41 bouyer PCI_COMMAND_STATUS_REG);
528 1.41 bouyer printf("%s: device disabled (at %s)\n",
529 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
530 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
531 1.41 bouyer "device" : "bridge");
532 1.41 bouyer return 0;
533 1.41 bouyer }
534 1.41 bouyer return 1;
535 1.41 bouyer }
536 1.41 bouyer
537 1.5 cgd int
538 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
539 1.5 cgd struct pci_attach_args *pa;
540 1.18 drochner struct pciide_channel *cp;
541 1.18 drochner int compatchan;
542 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
543 1.5 cgd {
544 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
545 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
546 1.5 cgd
547 1.5 cgd cp->compat = 1;
548 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
549 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
550 1.5 cgd
551 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
552 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
553 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
554 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
555 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
556 1.43 bouyer return (0);
557 1.5 cgd }
558 1.5 cgd
559 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
560 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
561 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
562 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
563 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
564 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
565 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
566 1.43 bouyer return (0);
567 1.5 cgd }
568 1.5 cgd
569 1.43 bouyer return (1);
570 1.5 cgd }
571 1.5 cgd
572 1.9 bouyer int
573 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
574 1.28 bouyer struct pci_attach_args * pa;
575 1.18 drochner struct pciide_channel *cp;
576 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
577 1.41 bouyer int (*pci_intr) __P((void *));
578 1.9 bouyer {
579 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
580 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
581 1.29 bouyer const char *intrstr;
582 1.29 bouyer pci_intr_handle_t intrhandle;
583 1.9 bouyer
584 1.9 bouyer cp->compat = 0;
585 1.9 bouyer
586 1.29 bouyer if (sc->sc_pci_ih == NULL) {
587 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
588 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
589 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
590 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
591 1.29 bouyer return 0;
592 1.29 bouyer }
593 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
594 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
595 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
596 1.29 bouyer if (sc->sc_pci_ih != NULL) {
597 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
598 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
599 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
600 1.29 bouyer } else {
601 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
602 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
603 1.29 bouyer if (intrstr != NULL)
604 1.29 bouyer printf(" at %s", intrstr);
605 1.29 bouyer printf("\n");
606 1.29 bouyer return 0;
607 1.29 bouyer }
608 1.18 drochner }
609 1.29 bouyer cp->ih = sc->sc_pci_ih;
610 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
611 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
612 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
613 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
614 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
615 1.18 drochner return 0;
616 1.9 bouyer }
617 1.9 bouyer
618 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
619 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
620 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
621 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
622 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
623 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
624 1.18 drochner return 0;
625 1.9 bouyer }
626 1.18 drochner return (1);
627 1.9 bouyer }
628 1.9 bouyer
629 1.41 bouyer void
630 1.41 bouyer pciide_mapreg_dma(sc, pa)
631 1.41 bouyer struct pciide_softc *sc;
632 1.41 bouyer struct pci_attach_args *pa;
633 1.41 bouyer {
634 1.41 bouyer /*
635 1.41 bouyer * Map DMA registers
636 1.41 bouyer *
637 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
638 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
639 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
640 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
641 1.41 bouyer * non-zero if the interface supports DMA and the registers
642 1.41 bouyer * could be mapped.
643 1.41 bouyer *
644 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
645 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
646 1.41 bouyer * XXX space," some controllers (at least the United
647 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
648 1.41 bouyer * XXX eventually, we should probably read the register and check
649 1.41 bouyer * XXX which type it is. Either that or 'quirk' certain devices.
650 1.41 bouyer */
651 1.41 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
652 1.41 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
653 1.41 bouyer &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
654 1.41 bouyer sc->sc_dmat = pa->pa_dmat;
655 1.41 bouyer if (sc->sc_dma_ok == 0) {
656 1.41 bouyer printf(", but unused (couldn't map registers)");
657 1.41 bouyer } else {
658 1.41 bouyer sc->sc_wdcdev.dma_arg = sc;
659 1.41 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
660 1.41 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
661 1.41 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
662 1.41 bouyer }
663 1.41 bouyer }
664 1.9 bouyer int
665 1.9 bouyer pciide_compat_intr(arg)
666 1.9 bouyer void *arg;
667 1.9 bouyer {
668 1.19 drochner struct pciide_channel *cp = arg;
669 1.9 bouyer
670 1.9 bouyer #ifdef DIAGNOSTIC
671 1.9 bouyer /* should only be called for a compat channel */
672 1.9 bouyer if (cp->compat == 0)
673 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
674 1.9 bouyer #endif
675 1.19 drochner return (wdcintr(&cp->wdc_channel));
676 1.9 bouyer }
677 1.9 bouyer
678 1.9 bouyer int
679 1.9 bouyer pciide_pci_intr(arg)
680 1.9 bouyer void *arg;
681 1.9 bouyer {
682 1.9 bouyer struct pciide_softc *sc = arg;
683 1.9 bouyer struct pciide_channel *cp;
684 1.9 bouyer struct channel_softc *wdc_cp;
685 1.9 bouyer int i, rv, crv;
686 1.9 bouyer
687 1.9 bouyer rv = 0;
688 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
689 1.9 bouyer cp = &sc->pciide_channels[i];
690 1.18 drochner wdc_cp = &cp->wdc_channel;
691 1.9 bouyer
692 1.9 bouyer /* If a compat channel skip. */
693 1.9 bouyer if (cp->compat)
694 1.9 bouyer continue;
695 1.9 bouyer /* if this channel not waiting for intr, skip */
696 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
697 1.9 bouyer continue;
698 1.9 bouyer
699 1.9 bouyer crv = wdcintr(wdc_cp);
700 1.9 bouyer if (crv == 0)
701 1.9 bouyer ; /* leave rv alone */
702 1.9 bouyer else if (crv == 1)
703 1.9 bouyer rv = 1; /* claim the intr */
704 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
705 1.9 bouyer rv = crv; /* if we've done no better, take it */
706 1.9 bouyer }
707 1.9 bouyer return (rv);
708 1.9 bouyer }
709 1.9 bouyer
710 1.28 bouyer void
711 1.28 bouyer pciide_channel_dma_setup(cp)
712 1.28 bouyer struct pciide_channel *cp;
713 1.28 bouyer {
714 1.28 bouyer int drive;
715 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
716 1.28 bouyer struct ata_drive_datas *drvp;
717 1.28 bouyer
718 1.28 bouyer for (drive = 0; drive < 2; drive++) {
719 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
720 1.28 bouyer /* If no drive, skip */
721 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
722 1.28 bouyer continue;
723 1.28 bouyer /* setup DMA if needed */
724 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
725 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
726 1.28 bouyer sc->sc_dma_ok == 0) {
727 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
728 1.28 bouyer continue;
729 1.28 bouyer }
730 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
731 1.28 bouyer != 0) {
732 1.28 bouyer /* Abort DMA setup */
733 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
734 1.28 bouyer continue;
735 1.28 bouyer }
736 1.28 bouyer }
737 1.28 bouyer }
738 1.28 bouyer
739 1.18 drochner int
740 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
741 1.9 bouyer struct pciide_softc *sc;
742 1.18 drochner int channel, drive;
743 1.9 bouyer {
744 1.18 drochner bus_dma_segment_t seg;
745 1.18 drochner int error, rseg;
746 1.18 drochner const bus_size_t dma_table_size =
747 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
748 1.18 drochner struct pciide_dma_maps *dma_maps =
749 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
750 1.18 drochner
751 1.28 bouyer /* If table was already allocated, just return */
752 1.28 bouyer if (dma_maps->dma_table)
753 1.28 bouyer return 0;
754 1.28 bouyer
755 1.18 drochner /* Allocate memory for the DMA tables and map it */
756 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
757 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
758 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
759 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
760 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
761 1.18 drochner channel, drive, error);
762 1.18 drochner return error;
763 1.18 drochner }
764 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
765 1.18 drochner dma_table_size,
766 1.18 drochner (caddr_t *)&dma_maps->dma_table,
767 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
768 1.18 drochner printf("%s:%d: unable to map table DMA for"
769 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
770 1.18 drochner channel, drive, error);
771 1.18 drochner return error;
772 1.18 drochner }
773 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
774 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
775 1.18 drochner seg.ds_addr), DEBUG_PROBE);
776 1.18 drochner
777 1.18 drochner /* Create and load table DMA map for this disk */
778 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
779 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
780 1.18 drochner &dma_maps->dmamap_table)) != 0) {
781 1.18 drochner printf("%s:%d: unable to create table DMA map for "
782 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
783 1.18 drochner channel, drive, error);
784 1.18 drochner return error;
785 1.18 drochner }
786 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
787 1.18 drochner dma_maps->dmamap_table,
788 1.18 drochner dma_maps->dma_table,
789 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
790 1.18 drochner printf("%s:%d: unable to load table DMA map for "
791 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
792 1.18 drochner channel, drive, error);
793 1.18 drochner return error;
794 1.18 drochner }
795 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
796 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
797 1.18 drochner /* Create a xfer DMA map for this drive */
798 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
799 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
800 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
801 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
802 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
803 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
804 1.18 drochner channel, drive, error);
805 1.18 drochner return error;
806 1.18 drochner }
807 1.18 drochner return 0;
808 1.9 bouyer }
809 1.9 bouyer
810 1.18 drochner int
811 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
812 1.18 drochner void *v;
813 1.18 drochner int channel, drive;
814 1.18 drochner void *databuf;
815 1.18 drochner size_t datalen;
816 1.18 drochner int flags;
817 1.9 bouyer {
818 1.18 drochner struct pciide_softc *sc = v;
819 1.18 drochner int error, seg;
820 1.18 drochner struct pciide_dma_maps *dma_maps =
821 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
822 1.18 drochner
823 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
824 1.18 drochner dma_maps->dmamap_xfer,
825 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
826 1.18 drochner if (error) {
827 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
828 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
829 1.18 drochner channel, drive, error);
830 1.18 drochner return error;
831 1.18 drochner }
832 1.9 bouyer
833 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
834 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
835 1.18 drochner (flags & WDC_DMA_READ) ?
836 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
837 1.9 bouyer
838 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
839 1.18 drochner #ifdef DIAGNOSTIC
840 1.18 drochner /* A segment must not cross a 64k boundary */
841 1.18 drochner {
842 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
843 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
844 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
845 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
846 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
847 1.18 drochner " len 0x%lx not properly aligned\n",
848 1.18 drochner seg, phys, len);
849 1.18 drochner panic("pciide_dma: buf align");
850 1.9 bouyer }
851 1.9 bouyer }
852 1.18 drochner #endif
853 1.18 drochner dma_maps->dma_table[seg].base_addr =
854 1.35 thorpej htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
855 1.18 drochner dma_maps->dma_table[seg].byte_count =
856 1.35 thorpej htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
857 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
858 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
859 1.35 thorpej seg, pcitoh(dma_maps->dma_table[seg].byte_count),
860 1.35 thorpej pcitoh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
861 1.18 drochner
862 1.9 bouyer }
863 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
864 1.35 thorpej htopci(IDEDMA_BYTE_COUNT_EOT);
865 1.9 bouyer
866 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
867 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
868 1.18 drochner BUS_DMASYNC_PREWRITE);
869 1.9 bouyer
870 1.18 drochner /* Maps are ready. Start DMA function */
871 1.18 drochner #ifdef DIAGNOSTIC
872 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
873 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
874 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
875 1.18 drochner panic("pciide_dma_init: table align");
876 1.18 drochner }
877 1.18 drochner #endif
878 1.18 drochner
879 1.18 drochner /* Clear status bits */
880 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
881 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
882 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
883 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
884 1.18 drochner /* Write table addr */
885 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
886 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
887 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
888 1.18 drochner /* set read/write */
889 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
890 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
891 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
892 1.18 drochner return 0;
893 1.18 drochner }
894 1.18 drochner
895 1.18 drochner void
896 1.18 drochner pciide_dma_start(v, channel, drive, flags)
897 1.18 drochner void *v;
898 1.18 drochner int channel, drive, flags;
899 1.18 drochner {
900 1.18 drochner struct pciide_softc *sc = v;
901 1.18 drochner
902 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
903 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
904 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
905 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
906 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
907 1.18 drochner }
908 1.18 drochner
909 1.18 drochner int
910 1.18 drochner pciide_dma_finish(v, channel, drive, flags)
911 1.18 drochner void *v;
912 1.18 drochner int channel, drive;
913 1.18 drochner int flags;
914 1.18 drochner {
915 1.18 drochner struct pciide_softc *sc = v;
916 1.18 drochner u_int8_t status;
917 1.18 drochner struct pciide_dma_maps *dma_maps =
918 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
919 1.18 drochner
920 1.18 drochner /* Unload the map of the data buffer */
921 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
922 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
923 1.18 drochner (flags & WDC_DMA_READ) ?
924 1.18 drochner BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
925 1.18 drochner bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
926 1.18 drochner
927 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
928 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
929 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
930 1.18 drochner DEBUG_XFERS);
931 1.18 drochner
932 1.18 drochner /* stop DMA channel */
933 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
934 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
935 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
936 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
937 1.18 drochner
938 1.18 drochner /* Clear status bits */
939 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
940 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
941 1.18 drochner status);
942 1.18 drochner
943 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
944 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: status=0x%x\n",
945 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
946 1.18 drochner return -1;
947 1.18 drochner }
948 1.18 drochner
949 1.18 drochner if ((flags & WDC_DMA_POLL) == 0 && (status & IDEDMA_CTL_INTR) == 0) {
950 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: missing interrupt, "
951 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
952 1.18 drochner drive, status);
953 1.18 drochner return -1;
954 1.18 drochner }
955 1.18 drochner
956 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
957 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
958 1.18 drochner return 1;
959 1.18 drochner }
960 1.18 drochner return 0;
961 1.18 drochner }
962 1.18 drochner
963 1.41 bouyer /* some common code used by several chip_map */
964 1.41 bouyer int
965 1.41 bouyer pciide_chansetup(sc, channel, interface)
966 1.41 bouyer struct pciide_softc *sc;
967 1.41 bouyer int channel;
968 1.41 bouyer pcireg_t interface;
969 1.41 bouyer {
970 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
971 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
972 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
973 1.41 bouyer cp->wdc_channel.channel = channel;
974 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
975 1.41 bouyer cp->wdc_channel.ch_queue =
976 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
977 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
978 1.41 bouyer printf("%s %s channel: "
979 1.41 bouyer "can't allocate memory for command queue",
980 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
981 1.41 bouyer return 0;
982 1.41 bouyer }
983 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
984 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
985 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
986 1.41 bouyer "configured" : "wired",
987 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
988 1.41 bouyer "native-PCI" : "compatibility");
989 1.41 bouyer return 1;
990 1.41 bouyer }
991 1.41 bouyer
992 1.18 drochner /* some common code used by several chip channel_map */
993 1.18 drochner void
994 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
995 1.18 drochner struct pci_attach_args *pa;
996 1.18 drochner struct pciide_channel *cp;
997 1.41 bouyer pcireg_t interface;
998 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
999 1.41 bouyer int (*pci_intr) __P((void *));
1000 1.18 drochner {
1001 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1002 1.18 drochner
1003 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1004 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1005 1.41 bouyer pci_intr);
1006 1.41 bouyer else
1007 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1008 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1009 1.41 bouyer
1010 1.18 drochner if (cp->hw_ok == 0)
1011 1.18 drochner return;
1012 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1013 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1014 1.18 drochner wdcattach(wdc_cp);
1015 1.18 drochner }
1016 1.18 drochner
1017 1.18 drochner /*
1018 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1019 1.18 drochner * if channel can be disabled, 0 if not
1020 1.18 drochner */
1021 1.18 drochner int
1022 1.28 bouyer pciiide_chan_candisable(cp)
1023 1.18 drochner struct pciide_channel *cp;
1024 1.18 drochner {
1025 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1026 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1027 1.18 drochner
1028 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1029 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1030 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1031 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1032 1.18 drochner cp->hw_ok = 0;
1033 1.18 drochner return 1;
1034 1.18 drochner }
1035 1.18 drochner return 0;
1036 1.18 drochner }
1037 1.18 drochner
1038 1.18 drochner /*
1039 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1040 1.18 drochner * Set hw_ok=0 on failure
1041 1.18 drochner */
1042 1.18 drochner void
1043 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1044 1.5 cgd struct pci_attach_args *pa;
1045 1.18 drochner struct pciide_channel *cp;
1046 1.18 drochner int compatchan, interface;
1047 1.18 drochner {
1048 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1049 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1050 1.18 drochner
1051 1.18 drochner if (cp->hw_ok == 0)
1052 1.18 drochner return;
1053 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1054 1.18 drochner return;
1055 1.18 drochner
1056 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1057 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1058 1.18 drochner if (cp->ih == NULL) {
1059 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1060 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1061 1.18 drochner cp->hw_ok = 0;
1062 1.18 drochner }
1063 1.18 drochner }
1064 1.18 drochner
1065 1.18 drochner void
1066 1.28 bouyer pciide_print_modes(cp)
1067 1.28 bouyer struct pciide_channel *cp;
1068 1.18 drochner {
1069 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1070 1.28 bouyer int drive;
1071 1.18 drochner struct channel_softc *chp;
1072 1.18 drochner struct ata_drive_datas *drvp;
1073 1.18 drochner
1074 1.28 bouyer chp = &cp->wdc_channel;
1075 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1076 1.28 bouyer drvp = &chp->ch_drive[drive];
1077 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1078 1.28 bouyer continue;
1079 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1080 1.28 bouyer drvp->drv_softc->dv_xname,
1081 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1082 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1083 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1084 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1085 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1086 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1087 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1088 1.28 bouyer printf(" (using DMA data transfers)");
1089 1.28 bouyer printf("\n");
1090 1.18 drochner }
1091 1.18 drochner }
1092 1.18 drochner
1093 1.18 drochner void
1094 1.41 bouyer default_chip_map(sc, pa)
1095 1.18 drochner struct pciide_softc *sc;
1096 1.41 bouyer struct pci_attach_args *pa;
1097 1.18 drochner {
1098 1.41 bouyer struct pciide_channel *cp;
1099 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1100 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
1101 1.41 bouyer pcireg_t csr;
1102 1.41 bouyer int channel, drive;
1103 1.41 bouyer struct ata_drive_datas *drvp;
1104 1.41 bouyer u_int8_t idedma_ctl;
1105 1.41 bouyer bus_size_t cmdsize, ctlsize;
1106 1.41 bouyer char *failreason;
1107 1.41 bouyer
1108 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1109 1.41 bouyer return;
1110 1.41 bouyer
1111 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1112 1.41 bouyer printf("%s: bus-master DMA support present",
1113 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1114 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1115 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1116 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1117 1.41 bouyer printf(", but unused (no driver support)");
1118 1.41 bouyer sc->sc_dma_ok = 0;
1119 1.41 bouyer } else {
1120 1.41 bouyer pciide_mapreg_dma(sc, pa);
1121 1.41 bouyer if (sc->sc_dma_ok != 0)
1122 1.41 bouyer printf(", used without full driver "
1123 1.41 bouyer "support");
1124 1.41 bouyer }
1125 1.41 bouyer } else {
1126 1.41 bouyer printf("%s: hardware does not support DMA",
1127 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1128 1.41 bouyer sc->sc_dma_ok = 0;
1129 1.41 bouyer }
1130 1.41 bouyer printf("\n");
1131 1.18 drochner if (sc->sc_dma_ok)
1132 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1133 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1134 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1135 1.18 drochner
1136 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1137 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1138 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1139 1.41 bouyer
1140 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1141 1.41 bouyer cp = &sc->pciide_channels[channel];
1142 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1143 1.41 bouyer continue;
1144 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1145 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1146 1.41 bouyer &ctlsize, pciide_pci_intr);
1147 1.41 bouyer } else {
1148 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1149 1.41 bouyer channel, &cmdsize, &ctlsize);
1150 1.41 bouyer }
1151 1.41 bouyer if (cp->hw_ok == 0)
1152 1.41 bouyer continue;
1153 1.41 bouyer /*
1154 1.41 bouyer * Check to see if something appears to be there.
1155 1.41 bouyer */
1156 1.41 bouyer failreason = NULL;
1157 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1158 1.41 bouyer failreason = "not responding; disabled or no drives?";
1159 1.41 bouyer goto next;
1160 1.41 bouyer }
1161 1.41 bouyer /*
1162 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1163 1.41 bouyer * channel by trying to access the channel again while the
1164 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1165 1.41 bouyer * channel no longer appears to be there, it belongs to
1166 1.41 bouyer * this controller.) YUCK!
1167 1.41 bouyer */
1168 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1169 1.41 bouyer PCI_COMMAND_STATUS_REG);
1170 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1171 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1172 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1173 1.41 bouyer failreason = "other hardware responding at addresses";
1174 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1175 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1176 1.41 bouyer next:
1177 1.41 bouyer if (failreason) {
1178 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1179 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1180 1.41 bouyer failreason);
1181 1.41 bouyer cp->hw_ok = 0;
1182 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1183 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1184 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1185 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1186 1.41 bouyer } else {
1187 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1188 1.41 bouyer }
1189 1.41 bouyer if (cp->hw_ok) {
1190 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1191 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1192 1.41 bouyer wdcattach(&cp->wdc_channel);
1193 1.41 bouyer }
1194 1.41 bouyer }
1195 1.18 drochner
1196 1.18 drochner if (sc->sc_dma_ok == 0)
1197 1.41 bouyer return;
1198 1.18 drochner
1199 1.18 drochner /* Allocate DMA maps */
1200 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1201 1.18 drochner idedma_ctl = 0;
1202 1.41 bouyer cp = &sc->pciide_channels[channel];
1203 1.18 drochner for (drive = 0; drive < 2; drive++) {
1204 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1205 1.18 drochner /* If no drive, skip */
1206 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1207 1.18 drochner continue;
1208 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1209 1.18 drochner continue;
1210 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1211 1.18 drochner /* Abort DMA setup */
1212 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1213 1.18 drochner "using PIO transfers\n",
1214 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1215 1.18 drochner channel, drive);
1216 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1217 1.18 drochner }
1218 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1219 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1220 1.18 drochner channel, drive);
1221 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1222 1.18 drochner }
1223 1.18 drochner if (idedma_ctl != 0) {
1224 1.18 drochner /* Add software bits in status register */
1225 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1226 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1227 1.18 drochner idedma_ctl);
1228 1.18 drochner }
1229 1.18 drochner }
1230 1.18 drochner }
1231 1.18 drochner
1232 1.18 drochner void
1233 1.41 bouyer piix_chip_map(sc, pa)
1234 1.41 bouyer struct pciide_softc *sc;
1235 1.18 drochner struct pci_attach_args *pa;
1236 1.41 bouyer {
1237 1.18 drochner struct pciide_channel *cp;
1238 1.41 bouyer int channel;
1239 1.42 bouyer u_int32_t idetim;
1240 1.42 bouyer bus_size_t cmdsize, ctlsize;
1241 1.18 drochner
1242 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1243 1.18 drochner return;
1244 1.6 cgd
1245 1.41 bouyer printf("%s: bus-master DMA support present",
1246 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1247 1.41 bouyer pciide_mapreg_dma(sc, pa);
1248 1.41 bouyer printf("\n");
1249 1.41 bouyer if (sc->sc_dma_ok) {
1250 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1251 1.42 bouyer switch(sc->sc_pp->ide_product) {
1252 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1253 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1254 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1255 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1256 1.41 bouyer }
1257 1.18 drochner }
1258 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1259 1.41 bouyer WDC_CAPABILITY_MODE;
1260 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1261 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1262 1.42 bouyer sc->sc_wdcdev.UDMA_cap =
1263 1.42 bouyer (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
1264 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1265 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1266 1.41 bouyer else
1267 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1268 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1269 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1270 1.9 bouyer
1271 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1272 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1273 1.41 bouyer DEBUG_PROBE);
1274 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1275 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1276 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1277 1.41 bouyer DEBUG_PROBE);
1278 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1279 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1280 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1281 1.41 bouyer DEBUG_PROBE);
1282 1.41 bouyer }
1283 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1284 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1285 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1286 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1287 1.42 bouyer DEBUG_PROBE);
1288 1.42 bouyer }
1289 1.42 bouyer
1290 1.41 bouyer }
1291 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1292 1.9 bouyer
1293 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1294 1.41 bouyer cp = &sc->pciide_channels[channel];
1295 1.41 bouyer /* PIIX is compat-only */
1296 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1297 1.41 bouyer continue;
1298 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1299 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1300 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1301 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1302 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1303 1.42 bouyer return;
1304 1.42 bouyer }
1305 1.42 bouyer /* PIIX are compat-only pciide devices */
1306 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1307 1.42 bouyer if (cp->hw_ok == 0)
1308 1.42 bouyer continue;
1309 1.42 bouyer if (pciiide_chan_candisable(cp)) {
1310 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1311 1.42 bouyer channel);
1312 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1313 1.42 bouyer idetim);
1314 1.42 bouyer }
1315 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1316 1.41 bouyer if (cp->hw_ok == 0)
1317 1.41 bouyer continue;
1318 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1319 1.41 bouyer }
1320 1.9 bouyer
1321 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1322 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1323 1.41 bouyer DEBUG_PROBE);
1324 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1325 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1326 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1327 1.41 bouyer DEBUG_PROBE);
1328 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1329 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1330 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1331 1.41 bouyer DEBUG_PROBE);
1332 1.41 bouyer }
1333 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1334 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1335 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1336 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1337 1.42 bouyer DEBUG_PROBE);
1338 1.42 bouyer }
1339 1.28 bouyer }
1340 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1341 1.28 bouyer }
1342 1.28 bouyer
1343 1.28 bouyer void
1344 1.28 bouyer piix_setup_channel(chp)
1345 1.28 bouyer struct channel_softc *chp;
1346 1.28 bouyer {
1347 1.28 bouyer u_int8_t mode[2], drive;
1348 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1349 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1350 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1351 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1352 1.28 bouyer
1353 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1354 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1355 1.28 bouyer idedma_ctl = 0;
1356 1.28 bouyer
1357 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1358 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1359 1.28 bouyer chp->channel);
1360 1.9 bouyer
1361 1.28 bouyer /* setup DMA */
1362 1.28 bouyer pciide_channel_dma_setup(cp);
1363 1.9 bouyer
1364 1.28 bouyer /*
1365 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1366 1.28 bouyer * different timings for master and slave drives.
1367 1.28 bouyer * We need to find the best combination.
1368 1.28 bouyer */
1369 1.9 bouyer
1370 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1371 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1372 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1373 1.28 bouyer mode[0] = mode[1] =
1374 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1375 1.28 bouyer drvp[0].DMA_mode = mode[0];
1376 1.38 bouyer drvp[1].DMA_mode = mode[1];
1377 1.28 bouyer goto ok;
1378 1.28 bouyer }
1379 1.28 bouyer /*
1380 1.28 bouyer * If only one drive supports DMA, use its mode, and
1381 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1382 1.28 bouyer */
1383 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1384 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1385 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1386 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1387 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1388 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1389 1.28 bouyer goto ok;
1390 1.28 bouyer }
1391 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1392 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1393 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1394 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1395 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1396 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1397 1.28 bouyer goto ok;
1398 1.28 bouyer }
1399 1.28 bouyer /*
1400 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1401 1.28 bouyer * one of them is PIO mode < 2
1402 1.28 bouyer */
1403 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1404 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1405 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1406 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1407 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1408 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1409 1.28 bouyer } else {
1410 1.28 bouyer mode[0] = mode[1] =
1411 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1412 1.38 bouyer drvp[0].PIO_mode = mode[0];
1413 1.38 bouyer drvp[1].PIO_mode = mode[1];
1414 1.28 bouyer }
1415 1.28 bouyer ok: /* The modes are setup */
1416 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1417 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1418 1.9 bouyer idetim |= piix_setup_idetim_timings(
1419 1.28 bouyer mode[drive], 1, chp->channel);
1420 1.28 bouyer goto end;
1421 1.38 bouyer }
1422 1.28 bouyer }
1423 1.28 bouyer /* If we are there, none of the drives are DMA */
1424 1.28 bouyer if (mode[0] >= 2)
1425 1.28 bouyer idetim |= piix_setup_idetim_timings(
1426 1.28 bouyer mode[0], 0, chp->channel);
1427 1.28 bouyer else
1428 1.28 bouyer idetim |= piix_setup_idetim_timings(
1429 1.28 bouyer mode[1], 0, chp->channel);
1430 1.28 bouyer end: /*
1431 1.28 bouyer * timing mode is now set up in the controller. Enable
1432 1.28 bouyer * it per-drive
1433 1.28 bouyer */
1434 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1435 1.28 bouyer /* If no drive, skip */
1436 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1437 1.28 bouyer continue;
1438 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1439 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1440 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1441 1.28 bouyer }
1442 1.28 bouyer if (idedma_ctl != 0) {
1443 1.28 bouyer /* Add software bits in status register */
1444 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1445 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1446 1.28 bouyer idedma_ctl);
1447 1.9 bouyer }
1448 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1449 1.28 bouyer pciide_print_modes(cp);
1450 1.9 bouyer }
1451 1.9 bouyer
1452 1.9 bouyer void
1453 1.41 bouyer piix3_4_setup_channel(chp)
1454 1.41 bouyer struct channel_softc *chp;
1455 1.28 bouyer {
1456 1.28 bouyer struct ata_drive_datas *drvp;
1457 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1458 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1459 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1460 1.28 bouyer int drive;
1461 1.42 bouyer int channel = chp->channel;
1462 1.28 bouyer
1463 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1464 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1465 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1466 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1467 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1468 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1469 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1470 1.28 bouyer
1471 1.28 bouyer idedma_ctl = 0;
1472 1.28 bouyer /* If channel disabled, no need to go further */
1473 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1474 1.28 bouyer return;
1475 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1476 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1477 1.28 bouyer
1478 1.28 bouyer /* setup DMA if needed */
1479 1.28 bouyer pciide_channel_dma_setup(cp);
1480 1.28 bouyer
1481 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1482 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1483 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1484 1.28 bouyer drvp = &chp->ch_drive[drive];
1485 1.28 bouyer /* If no drive, skip */
1486 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1487 1.9 bouyer continue;
1488 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1489 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1490 1.28 bouyer goto pio;
1491 1.28 bouyer
1492 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1493 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1494 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1495 1.42 bouyer }
1496 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1497 1.42 bouyer /* setup Ultra/66 */
1498 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1499 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1500 1.42 bouyer drvp->UDMA_mode = 2;
1501 1.42 bouyer if (drvp->UDMA_mode > 2)
1502 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1503 1.42 bouyer else
1504 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1505 1.42 bouyer }
1506 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1507 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1508 1.28 bouyer /* use Ultra/DMA */
1509 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1510 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1511 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1512 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1513 1.28 bouyer } else {
1514 1.28 bouyer /* use Multiword DMA */
1515 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1516 1.9 bouyer if (drive == 0) {
1517 1.9 bouyer idetim |= piix_setup_idetim_timings(
1518 1.42 bouyer drvp->DMA_mode, 1, channel);
1519 1.9 bouyer } else {
1520 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1521 1.42 bouyer drvp->DMA_mode, 1, channel);
1522 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1523 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1524 1.9 bouyer }
1525 1.9 bouyer }
1526 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1527 1.28 bouyer
1528 1.28 bouyer pio: /* use PIO mode */
1529 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1530 1.28 bouyer if (drive == 0) {
1531 1.28 bouyer idetim |= piix_setup_idetim_timings(
1532 1.42 bouyer drvp->PIO_mode, 0, channel);
1533 1.28 bouyer } else {
1534 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1535 1.42 bouyer drvp->PIO_mode, 0, channel);
1536 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1537 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1538 1.9 bouyer }
1539 1.9 bouyer }
1540 1.28 bouyer if (idedma_ctl != 0) {
1541 1.28 bouyer /* Add software bits in status register */
1542 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1543 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1544 1.28 bouyer idedma_ctl);
1545 1.9 bouyer }
1546 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1547 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1548 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1549 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1550 1.28 bouyer pciide_print_modes(cp);
1551 1.9 bouyer }
1552 1.8 drochner
1553 1.28 bouyer
1554 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1555 1.9 bouyer static u_int32_t
1556 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1557 1.9 bouyer u_int8_t mode;
1558 1.9 bouyer u_int8_t dma;
1559 1.9 bouyer u_int8_t channel;
1560 1.9 bouyer {
1561 1.9 bouyer
1562 1.9 bouyer if (dma)
1563 1.9 bouyer return PIIX_IDETIM_SET(0,
1564 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1565 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1566 1.9 bouyer channel);
1567 1.9 bouyer else
1568 1.9 bouyer return PIIX_IDETIM_SET(0,
1569 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1570 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1571 1.9 bouyer channel);
1572 1.8 drochner }
1573 1.8 drochner
1574 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1575 1.9 bouyer static u_int32_t
1576 1.9 bouyer piix_setup_idetim_drvs(drvp)
1577 1.9 bouyer struct ata_drive_datas *drvp;
1578 1.6 cgd {
1579 1.9 bouyer u_int32_t ret = 0;
1580 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1581 1.9 bouyer u_int8_t channel = chp->channel;
1582 1.9 bouyer u_int8_t drive = drvp->drive;
1583 1.9 bouyer
1584 1.9 bouyer /*
1585 1.9 bouyer * If drive is using UDMA, timings setups are independant
1586 1.9 bouyer * So just check DMA and PIO here.
1587 1.9 bouyer */
1588 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1589 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1590 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1591 1.9 bouyer drvp->DMA_mode == 0) {
1592 1.9 bouyer drvp->PIO_mode = 0;
1593 1.9 bouyer return ret;
1594 1.9 bouyer }
1595 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1596 1.9 bouyer /*
1597 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1598 1.9 bouyer * too, else use compat timings.
1599 1.9 bouyer */
1600 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1601 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1602 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1603 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1604 1.9 bouyer drvp->PIO_mode = 0;
1605 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1606 1.9 bouyer if (drvp->PIO_mode <= 2) {
1607 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1608 1.9 bouyer channel);
1609 1.9 bouyer return ret;
1610 1.9 bouyer }
1611 1.9 bouyer }
1612 1.6 cgd
1613 1.6 cgd /*
1614 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1615 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1616 1.9 bouyer * if PIO mode >= 3.
1617 1.6 cgd */
1618 1.6 cgd
1619 1.9 bouyer if (drvp->PIO_mode < 2)
1620 1.9 bouyer return ret;
1621 1.9 bouyer
1622 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1623 1.9 bouyer if (drvp->PIO_mode >= 3) {
1624 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1625 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1626 1.9 bouyer }
1627 1.9 bouyer return ret;
1628 1.9 bouyer }
1629 1.9 bouyer
1630 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1631 1.9 bouyer static u_int32_t
1632 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1633 1.9 bouyer u_int8_t mode;
1634 1.9 bouyer u_int8_t dma;
1635 1.9 bouyer u_int8_t channel;
1636 1.9 bouyer {
1637 1.9 bouyer if (dma)
1638 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1639 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1640 1.9 bouyer else
1641 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1642 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1643 1.9 bouyer }
1644 1.9 bouyer
1645 1.9 bouyer void
1646 1.41 bouyer apollo_chip_map(sc, pa)
1647 1.9 bouyer struct pciide_softc *sc;
1648 1.41 bouyer struct pci_attach_args *pa;
1649 1.9 bouyer {
1650 1.41 bouyer struct pciide_channel *cp;
1651 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1652 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
1653 1.41 bouyer int channel;
1654 1.41 bouyer u_int32_t ideconf;
1655 1.41 bouyer bus_size_t cmdsize, ctlsize;
1656 1.41 bouyer
1657 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1658 1.41 bouyer return;
1659 1.41 bouyer printf("%s: bus-master DMA support present",
1660 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1661 1.41 bouyer pciide_mapreg_dma(sc, pa);
1662 1.41 bouyer printf("\n");
1663 1.41 bouyer if (sc->sc_dma_ok) {
1664 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1665 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1666 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1667 1.41 bouyer }
1668 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE;
1669 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1670 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1671 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1672 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
1673 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1674 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1675 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1676 1.9 bouyer
1677 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1678 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1679 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1680 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1681 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1682 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1683 1.9 bouyer DEBUG_PROBE);
1684 1.9 bouyer
1685 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1686 1.41 bouyer cp = &sc->pciide_channels[channel];
1687 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1688 1.41 bouyer continue;
1689 1.41 bouyer
1690 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1691 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1692 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
1693 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1694 1.41 bouyer return;
1695 1.41 bouyer }
1696 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1697 1.41 bouyer pciide_pci_intr);
1698 1.41 bouyer if (cp->hw_ok == 0)
1699 1.41 bouyer continue;
1700 1.41 bouyer if (pciiide_chan_candisable(cp)) {
1701 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
1702 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1703 1.41 bouyer ideconf);
1704 1.41 bouyer }
1705 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1706 1.41 bouyer
1707 1.41 bouyer if (cp->hw_ok == 0)
1708 1.41 bouyer continue;
1709 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1710 1.28 bouyer }
1711 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1712 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1713 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1714 1.28 bouyer }
1715 1.28 bouyer
1716 1.28 bouyer void
1717 1.28 bouyer apollo_setup_channel(chp)
1718 1.28 bouyer struct channel_softc *chp;
1719 1.28 bouyer {
1720 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1721 1.28 bouyer u_int8_t idedma_ctl;
1722 1.28 bouyer int mode, drive;
1723 1.28 bouyer struct ata_drive_datas *drvp;
1724 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1725 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1726 1.28 bouyer
1727 1.28 bouyer idedma_ctl = 0;
1728 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1729 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1730 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1731 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1732 1.28 bouyer
1733 1.28 bouyer /* setup DMA if needed */
1734 1.28 bouyer pciide_channel_dma_setup(cp);
1735 1.9 bouyer
1736 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1737 1.28 bouyer drvp = &chp->ch_drive[drive];
1738 1.28 bouyer /* If no drive, skip */
1739 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1740 1.28 bouyer continue;
1741 1.28 bouyer /* add timing values, setup DMA if needed */
1742 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1743 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1744 1.28 bouyer mode = drvp->PIO_mode;
1745 1.28 bouyer goto pio;
1746 1.8 drochner }
1747 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1748 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1749 1.28 bouyer /* use Ultra/DMA */
1750 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1751 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1752 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
1753 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
1754 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1755 1.28 bouyer /* can use PIO timings, MW DMA unused */
1756 1.28 bouyer mode = drvp->PIO_mode;
1757 1.28 bouyer } else {
1758 1.28 bouyer /* use Multiword DMA */
1759 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1760 1.28 bouyer /* mode = min(pio, dma+2) */
1761 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1762 1.28 bouyer mode = drvp->PIO_mode;
1763 1.28 bouyer else
1764 1.37 bouyer mode = drvp->DMA_mode + 2;
1765 1.8 drochner }
1766 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1767 1.28 bouyer
1768 1.28 bouyer pio: /* setup PIO mode */
1769 1.37 bouyer if (mode <= 2) {
1770 1.37 bouyer drvp->DMA_mode = 0;
1771 1.37 bouyer drvp->PIO_mode = 0;
1772 1.37 bouyer mode = 0;
1773 1.37 bouyer } else {
1774 1.37 bouyer drvp->PIO_mode = mode;
1775 1.37 bouyer drvp->DMA_mode = mode - 2;
1776 1.37 bouyer }
1777 1.28 bouyer datatim_reg |=
1778 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
1779 1.28 bouyer apollo_pio_set[mode]) |
1780 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
1781 1.28 bouyer apollo_pio_rec[mode]);
1782 1.28 bouyer }
1783 1.28 bouyer if (idedma_ctl != 0) {
1784 1.28 bouyer /* Add software bits in status register */
1785 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1786 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1787 1.28 bouyer idedma_ctl);
1788 1.9 bouyer }
1789 1.28 bouyer pciide_print_modes(cp);
1790 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
1791 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
1792 1.9 bouyer }
1793 1.6 cgd
1794 1.18 drochner void
1795 1.41 bouyer cmd_channel_map(pa, sc, channel)
1796 1.9 bouyer struct pci_attach_args *pa;
1797 1.41 bouyer struct pciide_softc *sc;
1798 1.41 bouyer int channel;
1799 1.9 bouyer {
1800 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1801 1.18 drochner bus_size_t cmdsize, ctlsize;
1802 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
1803 1.18 drochner int interface =
1804 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1805 1.6 cgd
1806 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1807 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1808 1.41 bouyer cp->wdc_channel.channel = channel;
1809 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1810 1.41 bouyer
1811 1.41 bouyer if (channel > 0) {
1812 1.41 bouyer cp->wdc_channel.ch_queue =
1813 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
1814 1.41 bouyer } else {
1815 1.41 bouyer cp->wdc_channel.ch_queue =
1816 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1817 1.41 bouyer }
1818 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1819 1.41 bouyer printf("%s %s channel: "
1820 1.41 bouyer "can't allocate memory for command queue",
1821 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1822 1.41 bouyer return;
1823 1.18 drochner }
1824 1.18 drochner
1825 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1826 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1827 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1828 1.41 bouyer "configured" : "wired",
1829 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1830 1.41 bouyer "native-PCI" : "compatibility");
1831 1.5 cgd
1832 1.9 bouyer /*
1833 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
1834 1.9 bouyer * there's no way to disable the first channel without disabling
1835 1.9 bouyer * the whole device
1836 1.9 bouyer */
1837 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
1838 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1839 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1840 1.18 drochner return;
1841 1.18 drochner }
1842 1.18 drochner
1843 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
1844 1.18 drochner if (cp->hw_ok == 0)
1845 1.18 drochner return;
1846 1.41 bouyer if (channel == 1) {
1847 1.28 bouyer if (pciiide_chan_candisable(cp)) {
1848 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
1849 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
1850 1.24 bouyer CMD_CTRL, ctrl);
1851 1.18 drochner }
1852 1.18 drochner }
1853 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1854 1.41 bouyer }
1855 1.41 bouyer
1856 1.41 bouyer int
1857 1.41 bouyer cmd_pci_intr(arg)
1858 1.41 bouyer void *arg;
1859 1.41 bouyer {
1860 1.41 bouyer struct pciide_softc *sc = arg;
1861 1.41 bouyer struct pciide_channel *cp;
1862 1.41 bouyer struct channel_softc *wdc_cp;
1863 1.41 bouyer int i, rv, crv;
1864 1.41 bouyer u_int32_t priirq, secirq;
1865 1.41 bouyer
1866 1.41 bouyer rv = 0;
1867 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
1868 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
1869 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
1870 1.41 bouyer cp = &sc->pciide_channels[i];
1871 1.41 bouyer wdc_cp = &cp->wdc_channel;
1872 1.41 bouyer /* If a compat channel skip. */
1873 1.41 bouyer if (cp->compat)
1874 1.41 bouyer continue;
1875 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
1876 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
1877 1.41 bouyer crv = wdcintr(wdc_cp);
1878 1.41 bouyer if (crv == 0)
1879 1.41 bouyer printf("%s:%d: bogus intr\n",
1880 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
1881 1.41 bouyer else
1882 1.41 bouyer rv = 1;
1883 1.41 bouyer }
1884 1.41 bouyer }
1885 1.41 bouyer return rv;
1886 1.14 bouyer }
1887 1.14 bouyer
1888 1.14 bouyer void
1889 1.41 bouyer cmd_chip_map(sc, pa)
1890 1.14 bouyer struct pciide_softc *sc;
1891 1.41 bouyer struct pci_attach_args *pa;
1892 1.14 bouyer {
1893 1.41 bouyer int channel;
1894 1.39 mrg
1895 1.41 bouyer /*
1896 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
1897 1.41 bouyer * and base adresses registers can be disabled at
1898 1.41 bouyer * hardware level. In this case, the device is wired
1899 1.41 bouyer * in compat mode and its first channel is always enabled,
1900 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
1901 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
1902 1.41 bouyer * can't be disabled.
1903 1.41 bouyer */
1904 1.41 bouyer
1905 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
1906 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1907 1.41 bouyer return;
1908 1.41 bouyer #endif
1909 1.41 bouyer
1910 1.41 bouyer printf("%s: hardware does not support DMA",
1911 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1912 1.41 bouyer sc->sc_dma_ok = 0;
1913 1.41 bouyer
1914 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1915 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1916 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1917 1.41 bouyer
1918 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1919 1.41 bouyer cmd_channel_map(pa, sc, channel);
1920 1.41 bouyer }
1921 1.14 bouyer }
1922 1.14 bouyer
1923 1.14 bouyer void
1924 1.41 bouyer cmd0643_6_chip_map(sc, pa)
1925 1.14 bouyer struct pciide_softc *sc;
1926 1.41 bouyer struct pci_attach_args *pa;
1927 1.41 bouyer {
1928 1.41 bouyer struct pciide_channel *cp;
1929 1.28 bouyer int channel;
1930 1.28 bouyer
1931 1.41 bouyer /*
1932 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
1933 1.41 bouyer * and base adresses registers can be disabled at
1934 1.41 bouyer * hardware level. In this case, the device is wired
1935 1.41 bouyer * in compat mode and its first channel is always enabled,
1936 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
1937 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
1938 1.41 bouyer * can't be disabled.
1939 1.41 bouyer */
1940 1.41 bouyer
1941 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
1942 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1943 1.41 bouyer return;
1944 1.41 bouyer #endif
1945 1.41 bouyer printf("%s: bus-master DMA support present",
1946 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1947 1.41 bouyer pciide_mapreg_dma(sc, pa);
1948 1.41 bouyer printf("\n");
1949 1.41 bouyer if (sc->sc_dma_ok)
1950 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1951 1.41 bouyer
1952 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1953 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1954 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1955 1.41 bouyer WDC_CAPABILITY_MODE;
1956 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
1957 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
1958 1.41 bouyer sc->sc_wdcdev.set_modes = cmd0643_6_setup_channel;
1959 1.41 bouyer
1960 1.41 bouyer WDCDEBUG_PRINT(("cmd0643_6_chip_map: old timings reg 0x%x 0x%x\n",
1961 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
1962 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
1963 1.28 bouyer DEBUG_PROBE);
1964 1.41 bouyer
1965 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1966 1.41 bouyer cp = &sc->pciide_channels[channel];
1967 1.41 bouyer cmd_channel_map(pa, sc, channel);
1968 1.41 bouyer if (cp->hw_ok == 0)
1969 1.41 bouyer continue;
1970 1.41 bouyer cmd0643_6_setup_channel(&cp->wdc_channel);
1971 1.28 bouyer }
1972 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
1973 1.41 bouyer WDCDEBUG_PRINT(("cmd0643_6_chip_map: timings reg now 0x%x 0x%x\n",
1974 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
1975 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
1976 1.28 bouyer DEBUG_PROBE);
1977 1.28 bouyer }
1978 1.28 bouyer
1979 1.28 bouyer void
1980 1.28 bouyer cmd0643_6_setup_channel(chp)
1981 1.14 bouyer struct channel_softc *chp;
1982 1.28 bouyer {
1983 1.14 bouyer struct ata_drive_datas *drvp;
1984 1.14 bouyer u_int8_t tim;
1985 1.14 bouyer u_int32_t idedma_ctl;
1986 1.28 bouyer int drive;
1987 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1988 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1989 1.28 bouyer
1990 1.28 bouyer idedma_ctl = 0;
1991 1.28 bouyer /* setup DMA if needed */
1992 1.28 bouyer pciide_channel_dma_setup(cp);
1993 1.14 bouyer
1994 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1995 1.28 bouyer drvp = &chp->ch_drive[drive];
1996 1.28 bouyer /* If no drive, skip */
1997 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1998 1.28 bouyer continue;
1999 1.28 bouyer /* add timing values, setup DMA if needed */
2000 1.28 bouyer tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
2001 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2002 1.14 bouyer /*
2003 1.14 bouyer * use Multiword DMA.
2004 1.14 bouyer * Timings will be used for both PIO and DMA, so adjust
2005 1.14 bouyer * DMA mode if needed
2006 1.14 bouyer */
2007 1.14 bouyer if (drvp->PIO_mode >= 3 &&
2008 1.14 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2009 1.14 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2010 1.14 bouyer }
2011 1.14 bouyer tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
2012 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2013 1.14 bouyer }
2014 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2015 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2016 1.28 bouyer }
2017 1.28 bouyer if (idedma_ctl != 0) {
2018 1.28 bouyer /* Add software bits in status register */
2019 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2020 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2021 1.28 bouyer idedma_ctl);
2022 1.14 bouyer }
2023 1.28 bouyer pciide_print_modes(cp);
2024 1.1 cgd }
2025 1.1 cgd
2026 1.18 drochner void
2027 1.41 bouyer cy693_chip_map(sc, pa)
2028 1.18 drochner struct pciide_softc *sc;
2029 1.41 bouyer struct pci_attach_args *pa;
2030 1.41 bouyer {
2031 1.41 bouyer struct pciide_channel *cp;
2032 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
2033 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
2034 1.41 bouyer int compatchan;
2035 1.41 bouyer bus_size_t cmdsize, ctlsize;
2036 1.41 bouyer
2037 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2038 1.41 bouyer return;
2039 1.41 bouyer /*
2040 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2041 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2042 1.41 bouyer * the real channel
2043 1.41 bouyer */
2044 1.41 bouyer if (pa->pa_function == 1) {
2045 1.41 bouyer compatchan = 0;
2046 1.41 bouyer } else if (pa->pa_function == 2) {
2047 1.41 bouyer compatchan = 1;
2048 1.41 bouyer } else {
2049 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2050 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2051 1.41 bouyer cp->hw_ok = 0;
2052 1.41 bouyer return;
2053 1.41 bouyer }
2054 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2055 1.41 bouyer printf("%s: bus-master DMA support present",
2056 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2057 1.41 bouyer pciide_mapreg_dma(sc, pa);
2058 1.41 bouyer } else {
2059 1.41 bouyer printf("%s: hardware does not support DMA",
2060 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2061 1.41 bouyer sc->sc_dma_ok = 0;
2062 1.41 bouyer }
2063 1.41 bouyer printf("\n");
2064 1.39 mrg
2065 1.41 bouyer if (sc->sc_dma_ok)
2066 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2067 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2068 1.41 bouyer WDC_CAPABILITY_MODE;
2069 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2070 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2071 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2072 1.18 drochner
2073 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2074 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2075 1.39 mrg
2076 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2077 1.41 bouyer cp = &sc->pciide_channels[0];
2078 1.41 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2079 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2080 1.41 bouyer cp->wdc_channel.channel = 0;
2081 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2082 1.41 bouyer cp->wdc_channel.ch_queue =
2083 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2084 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2085 1.41 bouyer printf("%s primary channel: "
2086 1.41 bouyer "can't allocate memory for command queue",
2087 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2088 1.41 bouyer return;
2089 1.41 bouyer }
2090 1.41 bouyer printf("%s: primary channel %s to ",
2091 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2092 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2093 1.41 bouyer "configured" : "wired");
2094 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2095 1.41 bouyer printf("native-PCI");
2096 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2097 1.41 bouyer pciide_pci_intr);
2098 1.41 bouyer } else {
2099 1.41 bouyer printf("compatibility");
2100 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
2101 1.41 bouyer &cmdsize, &ctlsize);
2102 1.41 bouyer }
2103 1.41 bouyer printf(" mode\n");
2104 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2105 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2106 1.41 bouyer wdcattach(&cp->wdc_channel);
2107 1.41 bouyer if (pciiide_chan_candisable(cp)) {
2108 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2109 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2110 1.41 bouyer }
2111 1.41 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface);
2112 1.41 bouyer if (cp->hw_ok == 0)
2113 1.41 bouyer return;
2114 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2115 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2116 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2117 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2118 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2119 1.28 bouyer }
2120 1.28 bouyer
2121 1.28 bouyer void
2122 1.28 bouyer cy693_setup_channel(chp)
2123 1.18 drochner struct channel_softc *chp;
2124 1.28 bouyer {
2125 1.18 drochner struct ata_drive_datas *drvp;
2126 1.18 drochner int drive;
2127 1.18 drochner u_int32_t cy_cmd_ctrl;
2128 1.18 drochner u_int32_t idedma_ctl;
2129 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2130 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2131 1.41 bouyer int dma_mode = -1;
2132 1.9 bouyer
2133 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2134 1.28 bouyer
2135 1.28 bouyer /* setup DMA if needed */
2136 1.28 bouyer pciide_channel_dma_setup(cp);
2137 1.28 bouyer
2138 1.18 drochner for (drive = 0; drive < 2; drive++) {
2139 1.18 drochner drvp = &chp->ch_drive[drive];
2140 1.18 drochner /* If no drive, skip */
2141 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2142 1.18 drochner continue;
2143 1.18 drochner /* add timing values, setup DMA if needed */
2144 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2145 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2146 1.41 bouyer /* use Multiword DMA */
2147 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2148 1.41 bouyer dma_mode = drvp->DMA_mode;
2149 1.18 drochner }
2150 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2151 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2152 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2153 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2154 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2155 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2156 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2157 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2158 1.18 drochner }
2159 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2160 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2161 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2162 1.28 bouyer pciide_print_modes(cp);
2163 1.18 drochner if (idedma_ctl != 0) {
2164 1.18 drochner /* Add software bits in status register */
2165 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2166 1.18 drochner IDEDMA_CTL, idedma_ctl);
2167 1.9 bouyer }
2168 1.1 cgd }
2169 1.1 cgd
2170 1.18 drochner void
2171 1.41 bouyer sis_chip_map(sc, pa)
2172 1.41 bouyer struct pciide_softc *sc;
2173 1.18 drochner struct pci_attach_args *pa;
2174 1.41 bouyer {
2175 1.18 drochner struct pciide_channel *cp;
2176 1.41 bouyer int channel;
2177 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2178 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
2179 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
2180 1.18 drochner bus_size_t cmdsize, ctlsize;
2181 1.9 bouyer
2182 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2183 1.18 drochner return;
2184 1.41 bouyer printf("%s: bus-master DMA support present",
2185 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2186 1.41 bouyer pciide_mapreg_dma(sc, pa);
2187 1.41 bouyer printf("\n");
2188 1.41 bouyer if (sc->sc_dma_ok)
2189 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2190 1.9 bouyer
2191 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2192 1.41 bouyer WDC_CAPABILITY_MODE;
2193 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2194 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2195 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2196 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2197 1.15 bouyer
2198 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2199 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2200 1.28 bouyer
2201 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2202 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2203 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2204 1.41 bouyer
2205 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2206 1.41 bouyer cp = &sc->pciide_channels[channel];
2207 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2208 1.41 bouyer continue;
2209 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2210 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2211 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2212 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2213 1.41 bouyer return;
2214 1.41 bouyer }
2215 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2216 1.41 bouyer pciide_pci_intr);
2217 1.41 bouyer if (cp->hw_ok == 0)
2218 1.41 bouyer continue;
2219 1.41 bouyer if (pciiide_chan_candisable(cp)) {
2220 1.41 bouyer if (channel == 0)
2221 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2222 1.41 bouyer else
2223 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2224 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2225 1.41 bouyer sis_ctr0);
2226 1.41 bouyer }
2227 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2228 1.41 bouyer if (cp->hw_ok == 0)
2229 1.41 bouyer continue;
2230 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2231 1.41 bouyer }
2232 1.28 bouyer }
2233 1.28 bouyer
2234 1.28 bouyer void
2235 1.28 bouyer sis_setup_channel(chp)
2236 1.15 bouyer struct channel_softc *chp;
2237 1.28 bouyer {
2238 1.15 bouyer struct ata_drive_datas *drvp;
2239 1.28 bouyer int drive;
2240 1.18 drochner u_int32_t sis_tim;
2241 1.18 drochner u_int32_t idedma_ctl;
2242 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2243 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2244 1.15 bouyer
2245 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2246 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2247 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2248 1.28 bouyer DEBUG_PROBE);
2249 1.28 bouyer sis_tim = 0;
2250 1.18 drochner idedma_ctl = 0;
2251 1.28 bouyer /* setup DMA if needed */
2252 1.28 bouyer pciide_channel_dma_setup(cp);
2253 1.28 bouyer
2254 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2255 1.28 bouyer drvp = &chp->ch_drive[drive];
2256 1.28 bouyer /* If no drive, skip */
2257 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2258 1.28 bouyer continue;
2259 1.28 bouyer /* add timing values, setup DMA if needed */
2260 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2261 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2262 1.28 bouyer goto pio;
2263 1.28 bouyer
2264 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2265 1.28 bouyer /* use Ultra/DMA */
2266 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2267 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2268 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2269 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2270 1.28 bouyer } else {
2271 1.28 bouyer /*
2272 1.28 bouyer * use Multiword DMA
2273 1.28 bouyer * Timings will be used for both PIO and DMA,
2274 1.28 bouyer * so adjust DMA mode if needed
2275 1.28 bouyer */
2276 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2277 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2278 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2279 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2280 1.32 bouyer drvp->PIO_mode - 2 : 0;
2281 1.28 bouyer if (drvp->DMA_mode == 0)
2282 1.28 bouyer drvp->PIO_mode = 0;
2283 1.28 bouyer }
2284 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2285 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2286 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2287 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2288 1.28 bouyer SIS_TIM_REC_OFF(drive);
2289 1.28 bouyer }
2290 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2291 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2292 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2293 1.18 drochner if (idedma_ctl != 0) {
2294 1.18 drochner /* Add software bits in status register */
2295 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2296 1.18 drochner IDEDMA_CTL, idedma_ctl);
2297 1.18 drochner }
2298 1.28 bouyer pciide_print_modes(cp);
2299 1.18 drochner }
2300 1.18 drochner
2301 1.18 drochner void
2302 1.41 bouyer acer_chip_map(sc, pa)
2303 1.41 bouyer struct pciide_softc *sc;
2304 1.18 drochner struct pci_attach_args *pa;
2305 1.41 bouyer {
2306 1.18 drochner struct pciide_channel *cp;
2307 1.41 bouyer int channel;
2308 1.41 bouyer pcireg_t cr, interface;
2309 1.18 drochner bus_size_t cmdsize, ctlsize;
2310 1.18 drochner
2311 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2312 1.18 drochner return;
2313 1.41 bouyer printf("%s: bus-master DMA support present",
2314 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2315 1.41 bouyer pciide_mapreg_dma(sc, pa);
2316 1.41 bouyer printf("\n");
2317 1.41 bouyer if (sc->sc_dma_ok)
2318 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2319 1.30 bouyer
2320 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2321 1.41 bouyer WDC_CAPABILITY_MODE;
2322 1.41 bouyer
2323 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2324 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2325 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2326 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2327 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2328 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2329 1.30 bouyer
2330 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2331 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2332 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2333 1.30 bouyer
2334 1.41 bouyer /* Enable "microsoft register bits" R/W. */
2335 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2336 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2337 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2338 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2339 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2340 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2341 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2342 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
2343 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2344 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2345 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2346 1.41 bouyer /* Don't use cr, re-read the real register content instead */
2347 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2348 1.41 bouyer PCI_CLASS_REG));
2349 1.41 bouyer
2350 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2351 1.41 bouyer cp = &sc->pciide_channels[channel];
2352 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2353 1.41 bouyer continue;
2354 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2355 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2356 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2357 1.41 bouyer continue;
2358 1.41 bouyer }
2359 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2360 1.41 bouyer acer_pci_intr);
2361 1.41 bouyer if (cp->hw_ok == 0)
2362 1.41 bouyer continue;
2363 1.41 bouyer if (pciiide_chan_candisable(cp)) {
2364 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2365 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2366 1.41 bouyer PCI_CLASS_REG, cr);
2367 1.41 bouyer }
2368 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2369 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
2370 1.30 bouyer }
2371 1.30 bouyer }
2372 1.30 bouyer
2373 1.30 bouyer void
2374 1.30 bouyer acer_setup_channel(chp)
2375 1.30 bouyer struct channel_softc *chp;
2376 1.30 bouyer {
2377 1.30 bouyer struct ata_drive_datas *drvp;
2378 1.30 bouyer int drive;
2379 1.30 bouyer u_int32_t acer_fifo_udma;
2380 1.30 bouyer u_int32_t idedma_ctl;
2381 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2382 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2383 1.30 bouyer
2384 1.30 bouyer idedma_ctl = 0;
2385 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2386 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2387 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2388 1.30 bouyer /* setup DMA if needed */
2389 1.30 bouyer pciide_channel_dma_setup(cp);
2390 1.30 bouyer
2391 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2392 1.30 bouyer drvp = &chp->ch_drive[drive];
2393 1.30 bouyer /* If no drive, skip */
2394 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2395 1.30 bouyer continue;
2396 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2397 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2398 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2399 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2400 1.30 bouyer /* clear FIFO/DMA mode */
2401 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2402 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2403 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2404 1.30 bouyer
2405 1.30 bouyer /* add timing values, setup DMA if needed */
2406 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2407 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2408 1.30 bouyer acer_fifo_udma |=
2409 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2410 1.30 bouyer goto pio;
2411 1.30 bouyer }
2412 1.30 bouyer
2413 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2414 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2415 1.30 bouyer /* use Ultra/DMA */
2416 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2417 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2418 1.30 bouyer acer_fifo_udma |=
2419 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2420 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2421 1.30 bouyer } else {
2422 1.30 bouyer /*
2423 1.30 bouyer * use Multiword DMA
2424 1.30 bouyer * Timings will be used for both PIO and DMA,
2425 1.30 bouyer * so adjust DMA mode if needed
2426 1.30 bouyer */
2427 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2428 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2429 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2430 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2431 1.32 bouyer drvp->PIO_mode - 2 : 0;
2432 1.30 bouyer if (drvp->DMA_mode == 0)
2433 1.30 bouyer drvp->PIO_mode = 0;
2434 1.30 bouyer }
2435 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2436 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2437 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2438 1.30 bouyer acer_pio[drvp->PIO_mode]);
2439 1.30 bouyer }
2440 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2441 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2442 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2443 1.30 bouyer if (idedma_ctl != 0) {
2444 1.30 bouyer /* Add software bits in status register */
2445 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2446 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2447 1.30 bouyer }
2448 1.30 bouyer pciide_print_modes(cp);
2449 1.30 bouyer }
2450 1.30 bouyer
2451 1.41 bouyer int
2452 1.41 bouyer acer_pci_intr(arg)
2453 1.41 bouyer void *arg;
2454 1.41 bouyer {
2455 1.41 bouyer struct pciide_softc *sc = arg;
2456 1.41 bouyer struct pciide_channel *cp;
2457 1.41 bouyer struct channel_softc *wdc_cp;
2458 1.41 bouyer int i, rv, crv;
2459 1.41 bouyer u_int32_t chids;
2460 1.41 bouyer
2461 1.41 bouyer rv = 0;
2462 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2463 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2464 1.41 bouyer cp = &sc->pciide_channels[i];
2465 1.41 bouyer wdc_cp = &cp->wdc_channel;
2466 1.41 bouyer /* If a compat channel skip. */
2467 1.41 bouyer if (cp->compat)
2468 1.41 bouyer continue;
2469 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
2470 1.41 bouyer crv = wdcintr(wdc_cp);
2471 1.41 bouyer if (crv == 0)
2472 1.41 bouyer printf("%s:%d: bogus intr\n",
2473 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2474 1.41 bouyer else
2475 1.41 bouyer rv = 1;
2476 1.41 bouyer }
2477 1.41 bouyer }
2478 1.41 bouyer return rv;
2479 1.41 bouyer }
2480 1.41 bouyer
2481 1.30 bouyer void
2482 1.41 bouyer pdc202xx_chip_map(sc, pa)
2483 1.41 bouyer struct pciide_softc *sc;
2484 1.30 bouyer struct pci_attach_args *pa;
2485 1.41 bouyer {
2486 1.30 bouyer struct pciide_channel *cp;
2487 1.41 bouyer int channel;
2488 1.41 bouyer pcireg_t interface, st, mode;
2489 1.30 bouyer bus_size_t cmdsize, ctlsize;
2490 1.41 bouyer
2491 1.41 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
2492 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
2493 1.41 bouyer DEBUG_PROBE);
2494 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2495 1.41 bouyer return;
2496 1.41 bouyer
2497 1.41 bouyer /* turn off RAID mode */
2498 1.41 bouyer st &= ~PDC2xx_STATE_IDERAID;
2499 1.31 bouyer
2500 1.31 bouyer /*
2501 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
2502 1.41 bouyer * mode. We have to fake interface
2503 1.31 bouyer */
2504 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
2505 1.41 bouyer if (st & PDC2xx_STATE_NATIVE)
2506 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
2507 1.41 bouyer
2508 1.41 bouyer printf("%s: bus-master DMA support present",
2509 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2510 1.41 bouyer pciide_mapreg_dma(sc, pa);
2511 1.41 bouyer printf("\n");
2512 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2513 1.41 bouyer WDC_CAPABILITY_MODE;
2514 1.41 bouyer if (sc->sc_dma_ok)
2515 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2516 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2517 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2518 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
2519 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2520 1.41 bouyer else
2521 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2522 1.41 bouyer sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
2523 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2524 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2525 1.41 bouyer
2526 1.41 bouyer /* setup failsafe defaults */
2527 1.41 bouyer mode = 0;
2528 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
2529 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
2530 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
2531 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
2532 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2533 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
2534 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
2535 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
2536 1.41 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
2537 1.41 bouyer DEBUG_PROBE);
2538 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
2539 1.41 bouyer mode | PDC2xx_TIM_IORDYp);
2540 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
2541 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
2542 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
2543 1.41 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
2544 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
2545 1.41 bouyer mode);
2546 1.41 bouyer }
2547 1.41 bouyer
2548 1.41 bouyer mode = PDC2xx_SCR_DMA;
2549 1.41 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1); /* the BIOS set it up this way */
2550 1.41 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
2551 1.41 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
2552 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
2553 1.41 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
2554 1.41 bouyer DEBUG_PROBE);
2555 1.41 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
2556 1.41 bouyer
2557 1.41 bouyer /* controller initial state register is OK even without BIOS */
2558 1.41 bouyer /* The Linux driver does this */
2559 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
2560 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
2561 1.41 bouyer DEBUG_PROBE);
2562 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
2563 1.41 bouyer mode | 0x1);
2564 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
2565 1.41 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
2566 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
2567 1.41 bouyer mode | 0x1);
2568 1.41 bouyer
2569 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2570 1.41 bouyer cp = &sc->pciide_channels[channel];
2571 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2572 1.41 bouyer continue;
2573 1.41 bouyer if ((st & PDC2xx_STATE_EN(channel)) == 0) {
2574 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2575 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2576 1.41 bouyer continue;
2577 1.41 bouyer }
2578 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2579 1.41 bouyer pdc202xx_pci_intr);
2580 1.41 bouyer if (cp->hw_ok == 0)
2581 1.41 bouyer continue;
2582 1.41 bouyer if (pciiide_chan_candisable(cp))
2583 1.41 bouyer st &= ~PDC2xx_STATE_EN(channel);
2584 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2585 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
2586 1.41 bouyer }
2587 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
2588 1.41 bouyer DEBUG_PROBE);
2589 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
2590 1.41 bouyer return;
2591 1.41 bouyer }
2592 1.41 bouyer
2593 1.41 bouyer void
2594 1.41 bouyer pdc202xx_setup_channel(chp)
2595 1.41 bouyer struct channel_softc *chp;
2596 1.41 bouyer {
2597 1.41 bouyer struct ata_drive_datas *drvp;
2598 1.41 bouyer int drive;
2599 1.41 bouyer pcireg_t mode;
2600 1.41 bouyer u_int32_t idedma_ctl;
2601 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2602 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2603 1.41 bouyer
2604 1.41 bouyer /* setup DMA if needed */
2605 1.41 bouyer pciide_channel_dma_setup(cp);
2606 1.30 bouyer
2607 1.41 bouyer idedma_ctl = 0;
2608 1.41 bouyer for (drive = 0; drive < 2; drive++) {
2609 1.41 bouyer drvp = &chp->ch_drive[drive];
2610 1.41 bouyer /* If no drive, skip */
2611 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2612 1.41 bouyer continue;
2613 1.41 bouyer mode = PDC2xx_TIM_IORDY;
2614 1.41 bouyer if (drvp->drive_flags & DRIVE_ATA)
2615 1.41 bouyer mode |= PDC2xx_TIM_PRE;
2616 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2617 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2618 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
2619 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2620 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
2621 1.41 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2622 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2623 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
2624 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2625 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
2626 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2627 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
2628 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2629 1.41 bouyer } else {
2630 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2631 1.41 bouyer pdc2xx_dma_mb[0]);
2632 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2633 1.41 bouyer pdc2xx_dma_mc[0]);
2634 1.41 bouyer }
2635 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
2636 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
2637 1.41 bouyer mode |= PDC2xx_TIM_SYNC;
2638 1.41 bouyer if (drvp->PIO_mode >= 3 &&(drvp->drive_flags & DRIVE_ATA))
2639 1.41 bouyer mode |= PDC2xx_TIM_ERRDY;
2640 1.41 bouyer if (drive == 0)
2641 1.41 bouyer mode |= PDC2xx_TIM_IORDYp;
2642 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
2643 1.41 bouyer "timings 0x%x\n",
2644 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2645 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
2646 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2647 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
2648 1.41 bouyer }
2649 1.41 bouyer if (idedma_ctl != 0) {
2650 1.41 bouyer /* Add software bits in status register */
2651 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2652 1.41 bouyer IDEDMA_CTL, idedma_ctl);
2653 1.30 bouyer }
2654 1.41 bouyer pciide_print_modes(cp);
2655 1.41 bouyer }
2656 1.41 bouyer
2657 1.41 bouyer int
2658 1.41 bouyer pdc202xx_pci_intr(arg)
2659 1.41 bouyer void *arg;
2660 1.41 bouyer {
2661 1.41 bouyer struct pciide_softc *sc = arg;
2662 1.41 bouyer struct pciide_channel *cp;
2663 1.41 bouyer struct channel_softc *wdc_cp;
2664 1.41 bouyer int i, rv, crv;
2665 1.41 bouyer u_int32_t scr;
2666 1.30 bouyer
2667 1.41 bouyer rv = 0;
2668 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
2669 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2670 1.41 bouyer cp = &sc->pciide_channels[i];
2671 1.41 bouyer wdc_cp = &cp->wdc_channel;
2672 1.41 bouyer /* If a compat channel skip. */
2673 1.41 bouyer if (cp->compat)
2674 1.41 bouyer continue;
2675 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
2676 1.41 bouyer crv = wdcintr(wdc_cp);
2677 1.41 bouyer if (crv == 0)
2678 1.41 bouyer printf("%s:%d: bogus intr\n",
2679 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2680 1.41 bouyer else
2681 1.41 bouyer rv = 1;
2682 1.41 bouyer }
2683 1.15 bouyer }
2684 1.41 bouyer return rv;
2685 1.1 cgd }
2686