Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.44.2.9
      1  1.44.2.9    bouyer /*	$NetBSD: pciide.c,v 1.44.2.9 2001/04/23 09:42:29 bouyer Exp $	*/
      2      1.41    bouyer 
      3      1.41    bouyer 
      4      1.41    bouyer /*
      5      1.41    bouyer  * Copyright (c) 1999 Manuel Bouyer.
      6      1.41    bouyer  *
      7      1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8      1.41    bouyer  * modification, are permitted provided that the following conditions
      9      1.41    bouyer  * are met:
     10      1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11      1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12      1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14      1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15      1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16      1.41    bouyer  *    must display the following acknowledgement:
     17      1.41    bouyer  *	This product includes software developed by the University of
     18      1.41    bouyer  *	California, Berkeley and its contributors.
     19      1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     20      1.41    bouyer  *    may be used to endorse or promote products derived from this software
     21      1.41    bouyer  *    without specific prior written permission.
     22      1.41    bouyer  *
     23  1.44.2.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24  1.44.2.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25  1.44.2.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26  1.44.2.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27  1.44.2.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28  1.44.2.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29  1.44.2.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30  1.44.2.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31  1.44.2.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32  1.44.2.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33      1.41    bouyer  *
     34      1.41    bouyer  */
     35      1.41    bouyer 
     36       1.1       cgd 
     37       1.1       cgd /*
     38       1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     39       1.1       cgd  *
     40       1.1       cgd  * Redistribution and use in source and binary forms, with or without
     41       1.1       cgd  * modification, are permitted provided that the following conditions
     42       1.1       cgd  * are met:
     43       1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     44       1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     45       1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     46       1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     47       1.1       cgd  *    documentation and/or other materials provided with the distribution.
     48       1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     49       1.1       cgd  *    must display the following acknowledgement:
     50       1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     51       1.1       cgd  *	for the NetBSD Project.
     52       1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     53       1.1       cgd  *    derived from this software without specific prior written permission
     54       1.1       cgd  *
     55       1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     56       1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     57       1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     58       1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     59       1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     60       1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     61       1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     62       1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     63       1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     64       1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     65       1.1       cgd  */
     66       1.1       cgd 
     67       1.1       cgd /*
     68       1.1       cgd  * PCI IDE controller driver.
     69       1.1       cgd  *
     70       1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     71       1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     72       1.1       cgd  *
     73       1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     74       1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     75       1.2       cgd  * 5/16/94" from the PCI SIG.
     76       1.1       cgd  *
     77       1.1       cgd  */
     78       1.1       cgd 
     79      1.36      ross #ifndef WDCDEBUG
     80      1.26    bouyer #define WDCDEBUG
     81      1.36      ross #endif
     82      1.26    bouyer 
     83       1.9    bouyer #define DEBUG_DMA   0x01
     84       1.9    bouyer #define DEBUG_XFERS  0x02
     85       1.9    bouyer #define DEBUG_FUNCS  0x08
     86       1.9    bouyer #define DEBUG_PROBE  0x10
     87       1.9    bouyer #ifdef WDCDEBUG
     88      1.26    bouyer int wdcdebug_pciide_mask = 0;
     89       1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     90       1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     91       1.9    bouyer #else
     92       1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     93       1.9    bouyer #endif
     94       1.1       cgd #include <sys/param.h>
     95       1.1       cgd #include <sys/systm.h>
     96       1.1       cgd #include <sys/device.h>
     97       1.9    bouyer #include <sys/malloc.h>
     98       1.9    bouyer 
     99  1.44.2.2    bouyer #include <uvm/uvm_extern.h>
    100  1.44.2.2    bouyer 
    101  1.44.2.1    bouyer #include <machine/endian.h>
    102       1.1       cgd 
    103       1.1       cgd #include <dev/pci/pcireg.h>
    104       1.1       cgd #include <dev/pci/pcivar.h>
    105       1.9    bouyer #include <dev/pci/pcidevs.h>
    106       1.1       cgd #include <dev/pci/pciidereg.h>
    107       1.1       cgd #include <dev/pci/pciidevar.h>
    108       1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    109  1.44.2.1    bouyer #include <dev/pci/pciide_amd_reg.h>
    110       1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    111       1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    112      1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    113      1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    114      1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    115      1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    116  1.44.2.1    bouyer #include <dev/pci/pciide_opti_reg.h>
    117  1.44.2.1    bouyer #include <dev/pci/pciide_hpt_reg.h>
    118  1.44.2.9    bouyer #include <dev/pci/pciide_acard_reg.h>
    119  1.44.2.1    bouyer #include <dev/pci/cy82c693var.h>
    120  1.44.2.1    bouyer 
    121  1.44.2.1    bouyer #include "opt_pciide.h"
    122      1.35   thorpej 
    123      1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    124      1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    125      1.39       mrg 					      int));
    126      1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    127      1.39       mrg 					   int, u_int8_t));
    128      1.39       mrg 
    129      1.14    bouyer static __inline u_int8_t
    130      1.14    bouyer pciide_pci_read(pc, pa, reg)
    131      1.14    bouyer 	pci_chipset_tag_t pc;
    132      1.14    bouyer 	pcitag_t pa;
    133      1.14    bouyer 	int reg;
    134      1.14    bouyer {
    135      1.39       mrg 
    136      1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    137      1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    138      1.14    bouyer }
    139      1.14    bouyer 
    140      1.14    bouyer static __inline void
    141      1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    142      1.14    bouyer 	pci_chipset_tag_t pc;
    143      1.14    bouyer 	pcitag_t pa;
    144      1.14    bouyer 	int reg;
    145      1.14    bouyer 	u_int8_t val;
    146      1.14    bouyer {
    147      1.14    bouyer 	pcireg_t pcival;
    148      1.14    bouyer 
    149      1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    150      1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    151      1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    152      1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    153      1.14    bouyer }
    154      1.14    bouyer 
    155      1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    156       1.9    bouyer 
    157      1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    158      1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    159      1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    160       1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    161       1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    162       1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    163       1.9    bouyer 
    164  1.44.2.1    bouyer void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    165  1.44.2.1    bouyer void amd756_setup_channel __P((struct channel_softc*));
    166  1.44.2.1    bouyer 
    167      1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    168      1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    169       1.9    bouyer 
    170      1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171  1.44.2.1    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    172  1.44.2.1    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    173      1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    174      1.41    bouyer 			struct pciide_softc *, int));
    175      1.41    bouyer int  cmd_pci_intr __P((void *));
    176  1.44.2.1    bouyer void cmd646_9_irqack __P((struct channel_softc *));
    177      1.18  drochner 
    178      1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    179      1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    180      1.18  drochner 
    181      1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    182      1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    183       1.9    bouyer 
    184      1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    185      1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    186      1.41    bouyer int  acer_pci_intr __P((void *));
    187      1.41    bouyer 
    188      1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189      1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    190      1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    191  1.44.2.7    bouyer int  pdc20265_pci_intr __P((void *));
    192      1.30    bouyer 
    193  1.44.2.1    bouyer void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    194  1.44.2.1    bouyer void opti_setup_channel __P((struct channel_softc*));
    195  1.44.2.1    bouyer 
    196  1.44.2.1    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    197  1.44.2.1    bouyer void hpt_setup_channel __P((struct channel_softc*));
    198  1.44.2.1    bouyer int  hpt_pci_intr __P((void *));
    199  1.44.2.1    bouyer 
    200  1.44.2.9    bouyer void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    201  1.44.2.9    bouyer void acard_setup_channel __P((struct channel_softc*));
    202  1.44.2.9    bouyer int  acard_pci_intr __P((void *));
    203  1.44.2.9    bouyer 
    204      1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    205       1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    206       1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    207  1.44.2.1    bouyer void pciide_dma_start __P((void*, int, int));
    208       1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    209  1.44.2.1    bouyer void pciide_irqack __P((struct channel_softc *));
    210      1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    211       1.9    bouyer 
    212       1.9    bouyer struct pciide_product_desc {
    213      1.39       mrg 	u_int32_t ide_product;
    214      1.39       mrg 	int ide_flags;
    215      1.39       mrg 	const char *ide_name;
    216      1.41    bouyer 	/* map and setup chip, probe drives */
    217      1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    218       1.9    bouyer };
    219       1.9    bouyer 
    220       1.9    bouyer /* Flags for ide_flags */
    221  1.44.2.2    bouyer #define IDE_PCI_CLASS_OVERRIDE	0x0001 /* accept even if class != pciide */
    222  1.44.2.2    bouyer #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    223       1.9    bouyer 
    224       1.9    bouyer /* Default product description for devices not known from this controller */
    225       1.9    bouyer const struct pciide_product_desc default_product_desc = {
    226      1.39       mrg 	0,
    227      1.39       mrg 	0,
    228      1.39       mrg 	"Generic PCI IDE controller",
    229      1.41    bouyer 	default_chip_map,
    230       1.9    bouyer };
    231       1.1       cgd 
    232       1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    233      1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    234      1.39       mrg 	  0,
    235      1.39       mrg 	  "Intel 82092AA IDE controller",
    236      1.41    bouyer 	  default_chip_map,
    237      1.39       mrg 	},
    238      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    239      1.39       mrg 	  0,
    240      1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    241      1.41    bouyer 	  piix_chip_map,
    242      1.39       mrg 	},
    243      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    244      1.39       mrg 	  0,
    245      1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    246      1.41    bouyer 	  piix_chip_map,
    247      1.39       mrg 	},
    248      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    249      1.39       mrg 	  0,
    250      1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    251      1.41    bouyer 	  piix_chip_map,
    252      1.39       mrg 	},
    253  1.44.2.1    bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
    254  1.44.2.1    bouyer 	  0,
    255  1.44.2.1    bouyer 	  "Intel 82440MX IDE controller",
    256  1.44.2.1    bouyer 	  piix_chip_map
    257  1.44.2.1    bouyer 	},
    258      1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    259      1.42    bouyer 	  0,
    260      1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    261      1.42    bouyer 	  piix_chip_map,
    262      1.42    bouyer 	},
    263      1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    264      1.42    bouyer 	  0,
    265      1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    266      1.42    bouyer 	  piix_chip_map,
    267      1.42    bouyer 	},
    268  1.44.2.2    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
    269  1.44.2.2    bouyer 	  0,
    270  1.44.2.2    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
    271  1.44.2.2    bouyer 	  piix_chip_map,
    272  1.44.2.2    bouyer 	},
    273  1.44.2.7    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    274  1.44.2.7    bouyer 	  0,
    275  1.44.2.7    bouyer 	  "Intel 82801BAM IDE Controller (ICH2)",
    276  1.44.2.7    bouyer 	  piix_chip_map,
    277  1.44.2.7    bouyer 	},
    278      1.39       mrg 	{ 0,
    279      1.39       mrg 	  0,
    280      1.39       mrg 	  NULL,
    281      1.39       mrg 	}
    282       1.9    bouyer };
    283      1.39       mrg 
    284  1.44.2.1    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    285  1.44.2.1    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    286  1.44.2.1    bouyer 	  0,
    287  1.44.2.1    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    288  1.44.2.1    bouyer 	  amd756_chip_map
    289  1.44.2.1    bouyer 	},
    290  1.44.2.1    bouyer 	{ 0,
    291  1.44.2.1    bouyer 	  0,
    292  1.44.2.1    bouyer 	  NULL,
    293  1.44.2.1    bouyer 	}
    294  1.44.2.1    bouyer };
    295  1.44.2.1    bouyer 
    296       1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    297      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    298      1.41    bouyer 	  0,
    299      1.39       mrg 	  "CMD Technology PCI0640",
    300      1.41    bouyer 	  cmd_chip_map
    301      1.39       mrg 	},
    302      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    303      1.41    bouyer 	  0,
    304      1.39       mrg 	  "CMD Technology PCI0643",
    305  1.44.2.1    bouyer 	  cmd0643_9_chip_map,
    306      1.39       mrg 	},
    307      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    308      1.41    bouyer 	  0,
    309      1.39       mrg 	  "CMD Technology PCI0646",
    310  1.44.2.1    bouyer 	  cmd0643_9_chip_map,
    311  1.44.2.1    bouyer 	},
    312  1.44.2.1    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    313  1.44.2.1    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    314  1.44.2.1    bouyer 	  "CMD Technology PCI0648",
    315  1.44.2.1    bouyer 	  cmd0643_9_chip_map,
    316  1.44.2.1    bouyer 	},
    317  1.44.2.1    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    318  1.44.2.1    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    319  1.44.2.1    bouyer 	  "CMD Technology PCI0649",
    320  1.44.2.1    bouyer 	  cmd0643_9_chip_map,
    321      1.39       mrg 	},
    322      1.39       mrg 	{ 0,
    323      1.39       mrg 	  0,
    324      1.39       mrg 	  NULL,
    325      1.39       mrg 	}
    326       1.9    bouyer };
    327       1.9    bouyer 
    328       1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    329      1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    330      1.39       mrg 	  0,
    331  1.44.2.1    bouyer 	  "VIA Tech VT82C586 IDE Controller",
    332      1.41    bouyer 	  apollo_chip_map,
    333      1.39       mrg 	 },
    334      1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    335      1.39       mrg 	  0,
    336  1.44.2.1    bouyer 	  "VIA Tech VT82C586A IDE Controller",
    337      1.41    bouyer 	  apollo_chip_map,
    338      1.39       mrg 	},
    339      1.39       mrg 	{ 0,
    340      1.39       mrg 	  0,
    341      1.39       mrg 	  NULL,
    342      1.39       mrg 	}
    343      1.18  drochner };
    344      1.18  drochner 
    345      1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    346      1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    347  1.44.2.2    bouyer 	  IDE_16BIT_IOSPACE,
    348  1.44.2.1    bouyer 	  "Cypress 82C693 IDE Controller",
    349      1.41    bouyer 	  cy693_chip_map,
    350      1.39       mrg 	},
    351      1.39       mrg 	{ 0,
    352      1.39       mrg 	  0,
    353      1.39       mrg 	  NULL,
    354      1.39       mrg 	}
    355      1.18  drochner };
    356      1.18  drochner 
    357      1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    358      1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    359      1.39       mrg 	  0,
    360      1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    361      1.41    bouyer 	  sis_chip_map,
    362      1.39       mrg 	},
    363      1.39       mrg 	{ 0,
    364      1.39       mrg 	  0,
    365      1.39       mrg 	  NULL,
    366      1.39       mrg 	}
    367       1.9    bouyer };
    368       1.9    bouyer 
    369      1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    370      1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    371      1.39       mrg 	  0,
    372      1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    373      1.41    bouyer 	  acer_chip_map,
    374      1.39       mrg 	},
    375      1.39       mrg 	{ 0,
    376      1.39       mrg 	  0,
    377      1.41    bouyer 	  NULL,
    378      1.41    bouyer 	}
    379      1.41    bouyer };
    380      1.41    bouyer 
    381      1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    382      1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    383  1.44.2.4    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    384      1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    385      1.41    bouyer 	  pdc202xx_chip_map,
    386      1.41    bouyer 	},
    387      1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    388  1.44.2.4    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    389      1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    390      1.41    bouyer 	  pdc202xx_chip_map,
    391      1.41    bouyer 	},
    392  1.44.2.1    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100,
    393  1.44.2.4    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    394  1.44.2.1    bouyer 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    395  1.44.2.1    bouyer 	  pdc202xx_chip_map,
    396  1.44.2.1    bouyer 	},
    397  1.44.2.1    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA100X,
    398  1.44.2.4    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    399  1.44.2.1    bouyer 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
    400  1.44.2.1    bouyer 	  pdc202xx_chip_map,
    401  1.44.2.1    bouyer 	},
    402  1.44.2.1    bouyer 	{ 0,
    403  1.44.2.1    bouyer 	  0,
    404  1.44.2.1    bouyer 	  NULL,
    405  1.44.2.1    bouyer 	}
    406  1.44.2.1    bouyer };
    407  1.44.2.1    bouyer 
    408  1.44.2.1    bouyer const struct pciide_product_desc pciide_opti_products[] =  {
    409  1.44.2.1    bouyer 	{ PCI_PRODUCT_OPTI_82C621,
    410  1.44.2.1    bouyer 	  0,
    411  1.44.2.1    bouyer 	  "OPTi 82c621 PCI IDE controller",
    412  1.44.2.1    bouyer 	  opti_chip_map,
    413  1.44.2.1    bouyer 	},
    414  1.44.2.1    bouyer 	{ PCI_PRODUCT_OPTI_82C568,
    415  1.44.2.1    bouyer 	  0,
    416  1.44.2.1    bouyer 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    417  1.44.2.1    bouyer 	  opti_chip_map,
    418  1.44.2.1    bouyer 	},
    419  1.44.2.1    bouyer 	{ PCI_PRODUCT_OPTI_82D568,
    420  1.44.2.1    bouyer 	  0,
    421  1.44.2.1    bouyer 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    422  1.44.2.1    bouyer 	  opti_chip_map,
    423  1.44.2.1    bouyer 	},
    424  1.44.2.1    bouyer 	{ 0,
    425  1.44.2.1    bouyer 	  0,
    426  1.44.2.1    bouyer 	  NULL,
    427  1.44.2.1    bouyer 	}
    428  1.44.2.1    bouyer };
    429  1.44.2.1    bouyer 
    430  1.44.2.1    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    431  1.44.2.1    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    432  1.44.2.1    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    433  1.44.2.1    bouyer 	  "Triones/Highpoint HPT366/370 IDE Controller",
    434  1.44.2.1    bouyer 	  hpt_chip_map,
    435  1.44.2.1    bouyer 	},
    436      1.41    bouyer 	{ 0,
    437      1.39       mrg 	  0,
    438      1.39       mrg 	  NULL,
    439      1.39       mrg 	}
    440      1.30    bouyer };
    441      1.30    bouyer 
    442  1.44.2.9    bouyer const struct pciide_product_desc pciide_acard_products[] =  {
    443  1.44.2.9    bouyer 	{ PCI_PRODUCT_ACARD_ATP850U,
    444  1.44.2.9    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    445  1.44.2.9    bouyer 	  "Acard ATP850U Ultra33 IDE Controller",
    446  1.44.2.9    bouyer 	  acard_chip_map,
    447  1.44.2.9    bouyer 	},
    448  1.44.2.9    bouyer 	{ PCI_PRODUCT_ACARD_ATP860,
    449  1.44.2.9    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    450  1.44.2.9    bouyer 	  "Acard ATP860 Ultra66 IDE Controller",
    451  1.44.2.9    bouyer 	  acard_chip_map,
    452  1.44.2.9    bouyer 	},
    453  1.44.2.9    bouyer 	{ PCI_PRODUCT_ACARD_ATP860A,
    454  1.44.2.9    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    455  1.44.2.9    bouyer 	  "Acard ATP860-A Ultra66 IDE Controller",
    456  1.44.2.9    bouyer 	  acard_chip_map,
    457  1.44.2.9    bouyer 	},
    458  1.44.2.9    bouyer 	{ 0,
    459  1.44.2.9    bouyer 	  0,
    460  1.44.2.9    bouyer 	  NULL,
    461  1.44.2.9    bouyer 	}
    462  1.44.2.9    bouyer };
    463  1.44.2.9    bouyer 
    464       1.9    bouyer struct pciide_vendor_desc {
    465      1.39       mrg 	u_int32_t ide_vendor;
    466      1.39       mrg 	const struct pciide_product_desc *ide_products;
    467       1.9    bouyer };
    468       1.9    bouyer 
    469       1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    470      1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    471      1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    472      1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    473      1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    474      1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    475      1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    476      1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    477  1.44.2.1    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    478  1.44.2.1    bouyer 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    479  1.44.2.1    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    480  1.44.2.9    bouyer #ifdef PCIIDE_ACARD_ENABLE
    481  1.44.2.9    bouyer 	{ PCI_VENDOR_ACARD, pciide_acard_products },
    482  1.44.2.9    bouyer #endif
    483      1.39       mrg 	{ 0, NULL }
    484       1.1       cgd };
    485       1.1       cgd 
    486      1.13    bouyer /* options passed via the 'flags' config keyword */
    487      1.13    bouyer #define PCIIDE_OPTIONS_DMA	0x01
    488      1.13    bouyer 
    489       1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    490       1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    491       1.1       cgd 
    492       1.1       cgd struct cfattach pciide_ca = {
    493       1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    494       1.1       cgd };
    495      1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    496      1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    497      1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    498      1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    499      1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    500      1.41    bouyer 	    int (*pci_intr) __P((void *))));
    501      1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    502      1.41    bouyer 	    struct pci_attach_args *));
    503      1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    504      1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    505      1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    506      1.41    bouyer 	    int (*pci_intr) __P((void *))));
    507  1.44.2.1    bouyer int	pciide_chan_candisable __P((struct pciide_channel *));
    508      1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    509      1.28    bouyer 	    struct pciide_channel *, int, int));
    510       1.5       cgd int	pciide_print __P((void *, const char *pnp));
    511       1.1       cgd int	pciide_compat_intr __P((void *));
    512       1.1       cgd int	pciide_pci_intr __P((void *));
    513       1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    514       1.1       cgd 
    515      1.39       mrg const struct pciide_product_desc *
    516       1.9    bouyer pciide_lookup_product(id)
    517      1.39       mrg 	u_int32_t id;
    518       1.9    bouyer {
    519      1.39       mrg 	const struct pciide_product_desc *pp;
    520      1.39       mrg 	const struct pciide_vendor_desc *vp;
    521       1.9    bouyer 
    522      1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    523      1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    524      1.39       mrg 			break;
    525       1.9    bouyer 
    526      1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    527      1.39       mrg 		return NULL;
    528       1.9    bouyer 
    529      1.39       mrg 	for (; pp->ide_name != NULL; pp++)
    530      1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    531      1.39       mrg 			break;
    532       1.9    bouyer 
    533      1.39       mrg 	if (pp->ide_name == NULL)
    534      1.39       mrg 		return NULL;
    535      1.39       mrg 	return pp;
    536       1.9    bouyer }
    537       1.6       cgd 
    538       1.1       cgd int
    539       1.1       cgd pciide_match(parent, match, aux)
    540       1.1       cgd 	struct device *parent;
    541       1.1       cgd 	struct cfdata *match;
    542       1.1       cgd 	void *aux;
    543       1.1       cgd {
    544       1.1       cgd 	struct pci_attach_args *pa = aux;
    545      1.41    bouyer 	const struct pciide_product_desc *pp;
    546       1.1       cgd 
    547       1.1       cgd 	/*
    548       1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    549       1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    550       1.1       cgd 	 * work in a standardized way...
    551       1.1       cgd 	 */
    552       1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    553       1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    554       1.1       cgd 		return (1);
    555       1.1       cgd 	}
    556       1.1       cgd 
    557      1.41    bouyer 	/*
    558      1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    559      1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    560      1.41    bouyer 	 */
    561      1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    562      1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    563      1.41    bouyer 		return (1);
    564      1.41    bouyer 	}
    565      1.41    bouyer 
    566       1.1       cgd 	return (0);
    567       1.1       cgd }
    568       1.1       cgd 
    569       1.1       cgd void
    570       1.1       cgd pciide_attach(parent, self, aux)
    571       1.1       cgd 	struct device *parent, *self;
    572       1.1       cgd 	void *aux;
    573       1.1       cgd {
    574       1.1       cgd 	struct pci_attach_args *pa = aux;
    575       1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    576       1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    577       1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    578      1.41    bouyer 	pcireg_t csr;
    579       1.1       cgd 	char devinfo[256];
    580  1.44.2.1    bouyer 	const char *displaydev;
    581       1.1       cgd 
    582      1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    583       1.9    bouyer 	if (sc->sc_pp == NULL) {
    584       1.9    bouyer 		sc->sc_pp = &default_product_desc;
    585       1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    586  1.44.2.1    bouyer 		displaydev = devinfo;
    587  1.44.2.1    bouyer 	} else
    588  1.44.2.1    bouyer 		displaydev = sc->sc_pp->ide_name;
    589  1.44.2.1    bouyer 
    590  1.44.2.1    bouyer 	printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
    591  1.44.2.1    bouyer 
    592      1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    593      1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    594      1.41    bouyer #ifdef WDCDEBUG
    595      1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    596      1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    597      1.41    bouyer #endif
    598      1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    599       1.1       cgd 
    600      1.16    bouyer 	if (sc->sc_dma_ok) {
    601      1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    602      1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    603      1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    604      1.16    bouyer 	}
    605       1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    606       1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    607       1.5       cgd }
    608       1.5       cgd 
    609      1.41    bouyer /* tell wether the chip is enabled or not */
    610      1.41    bouyer int
    611      1.41    bouyer pciide_chipen(sc, pa)
    612      1.41    bouyer 	struct pciide_softc *sc;
    613      1.41    bouyer 	struct pci_attach_args *pa;
    614      1.41    bouyer {
    615      1.41    bouyer 	pcireg_t csr;
    616      1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    617      1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    618      1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    619      1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    620      1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    621      1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    622      1.41    bouyer 		  "device" : "bridge");
    623      1.41    bouyer 		return 0;
    624      1.41    bouyer 	}
    625      1.41    bouyer 	return 1;
    626      1.41    bouyer }
    627      1.41    bouyer 
    628       1.5       cgd int
    629      1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    630       1.5       cgd 	struct pci_attach_args *pa;
    631      1.18  drochner 	struct pciide_channel *cp;
    632      1.18  drochner 	int compatchan;
    633      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    634       1.5       cgd {
    635      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    636      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    637       1.5       cgd 
    638       1.5       cgd 	cp->compat = 1;
    639      1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    640      1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    641       1.5       cgd 
    642       1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    643      1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    644       1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    645       1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    646      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    647      1.43    bouyer 		return (0);
    648       1.5       cgd 	}
    649       1.5       cgd 
    650       1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    651      1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    652       1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    653       1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    654      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    655       1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    656       1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    657      1.43    bouyer 		return (0);
    658       1.5       cgd 	}
    659       1.5       cgd 
    660      1.43    bouyer 	return (1);
    661       1.5       cgd }
    662       1.5       cgd 
    663       1.9    bouyer int
    664      1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    665      1.28    bouyer 	struct pci_attach_args * pa;
    666      1.18  drochner 	struct pciide_channel *cp;
    667      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    668      1.41    bouyer 	int (*pci_intr) __P((void *));
    669       1.9    bouyer {
    670      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    671      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    672      1.29    bouyer 	const char *intrstr;
    673      1.29    bouyer 	pci_intr_handle_t intrhandle;
    674       1.9    bouyer 
    675       1.9    bouyer 	cp->compat = 0;
    676       1.9    bouyer 
    677      1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    678  1.44.2.4    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    679      1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    680      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    681      1.29    bouyer 			return 0;
    682      1.29    bouyer 		}
    683      1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    684      1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    685      1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    686      1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    687      1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    688      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    689      1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    690      1.29    bouyer 		} else {
    691      1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    692      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    693      1.29    bouyer 			if (intrstr != NULL)
    694      1.29    bouyer 				printf(" at %s", intrstr);
    695      1.29    bouyer 			printf("\n");
    696      1.29    bouyer 			return 0;
    697      1.29    bouyer 		}
    698      1.18  drochner 	}
    699      1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    700      1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    701      1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    702      1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    703       1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    704      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    705      1.18  drochner 		return 0;
    706       1.9    bouyer 	}
    707       1.9    bouyer 
    708      1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    709      1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    710  1.44.2.5    bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    711       1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    712      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    713      1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    714  1.44.2.5    bouyer 		return 0;
    715  1.44.2.5    bouyer 	}
    716  1.44.2.5    bouyer 	/*
    717  1.44.2.5    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    718  1.44.2.5    bouyer 	 * register, the control register is at offset 2. Pass the generic
    719  1.44.2.5    bouyer 	 * code a handle for only one byte at the rigth offset.
    720  1.44.2.5    bouyer 	 */
    721  1.44.2.5    bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    722  1.44.2.5    bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    723  1.44.2.5    bouyer 		printf("%s: unable to subregion %s channel ctl regs\n",
    724  1.44.2.5    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    725  1.44.2.5    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    726  1.44.2.5    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    727      1.18  drochner 		return 0;
    728       1.9    bouyer 	}
    729      1.18  drochner 	return (1);
    730       1.9    bouyer }
    731       1.9    bouyer 
    732      1.41    bouyer void
    733      1.41    bouyer pciide_mapreg_dma(sc, pa)
    734      1.41    bouyer 	struct pciide_softc *sc;
    735      1.41    bouyer 	struct pci_attach_args *pa;
    736      1.41    bouyer {
    737  1.44.2.1    bouyer 	pcireg_t maptype;
    738  1.44.2.2    bouyer 	bus_addr_t addr;
    739  1.44.2.1    bouyer 
    740      1.41    bouyer 	/*
    741      1.41    bouyer 	 * Map DMA registers
    742      1.41    bouyer 	 *
    743      1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    744      1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    745      1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    746      1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    747      1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    748      1.41    bouyer 	 * could be mapped.
    749      1.41    bouyer 	 *
    750      1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    751      1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    752      1.41    bouyer 	 * XXX space," some controllers (at least the United
    753      1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    754      1.41    bouyer 	 */
    755  1.44.2.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    756  1.44.2.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    757  1.44.2.1    bouyer 
    758  1.44.2.1    bouyer 	switch (maptype) {
    759  1.44.2.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    760  1.44.2.2    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    761  1.44.2.2    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    762  1.44.2.2    bouyer 		    &addr, NULL, NULL) == 0);
    763  1.44.2.2    bouyer 		if (sc->sc_dma_ok == 0) {
    764  1.44.2.2    bouyer 			printf(", but unused (couldn't query registers)");
    765  1.44.2.2    bouyer 			break;
    766  1.44.2.2    bouyer 		}
    767  1.44.2.2    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    768  1.44.2.2    bouyer 		    && addr >= 0x10000) {
    769  1.44.2.2    bouyer 			sc->sc_dma_ok = 0;
    770  1.44.2.3    bouyer 			printf(", but unused (registers at unsafe address %#lx)", (unsigned long)addr);
    771  1.44.2.2    bouyer 			break;
    772  1.44.2.2    bouyer 		}
    773  1.44.2.2    bouyer 		/* FALLTHROUGH */
    774  1.44.2.2    bouyer 
    775  1.44.2.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    776  1.44.2.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    777  1.44.2.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    778  1.44.2.1    bouyer 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    779  1.44.2.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    780  1.44.2.1    bouyer 		if (sc->sc_dma_ok == 0) {
    781  1.44.2.1    bouyer 			printf(", but unused (couldn't map registers)");
    782  1.44.2.1    bouyer 		} else {
    783  1.44.2.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    784  1.44.2.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    785  1.44.2.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    786  1.44.2.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    787  1.44.2.1    bouyer 		}
    788  1.44.2.1    bouyer 		break;
    789  1.44.2.1    bouyer 
    790  1.44.2.1    bouyer 	default:
    791  1.44.2.1    bouyer 		sc->sc_dma_ok = 0;
    792  1.44.2.1    bouyer 		printf(", but unsupported register maptype (0x%x)", maptype);
    793      1.41    bouyer 	}
    794      1.41    bouyer }
    795  1.44.2.1    bouyer 
    796       1.9    bouyer int
    797       1.9    bouyer pciide_compat_intr(arg)
    798       1.9    bouyer 	void *arg;
    799       1.9    bouyer {
    800      1.19  drochner 	struct pciide_channel *cp = arg;
    801       1.9    bouyer 
    802       1.9    bouyer #ifdef DIAGNOSTIC
    803       1.9    bouyer 	/* should only be called for a compat channel */
    804       1.9    bouyer 	if (cp->compat == 0)
    805       1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    806       1.9    bouyer #endif
    807      1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    808       1.9    bouyer }
    809       1.9    bouyer 
    810       1.9    bouyer int
    811       1.9    bouyer pciide_pci_intr(arg)
    812       1.9    bouyer 	void *arg;
    813       1.9    bouyer {
    814       1.9    bouyer 	struct pciide_softc *sc = arg;
    815       1.9    bouyer 	struct pciide_channel *cp;
    816       1.9    bouyer 	struct channel_softc *wdc_cp;
    817       1.9    bouyer 	int i, rv, crv;
    818       1.9    bouyer 
    819       1.9    bouyer 	rv = 0;
    820      1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    821       1.9    bouyer 		cp = &sc->pciide_channels[i];
    822      1.18  drochner 		wdc_cp = &cp->wdc_channel;
    823       1.9    bouyer 
    824       1.9    bouyer 		/* If a compat channel skip. */
    825       1.9    bouyer 		if (cp->compat)
    826       1.9    bouyer 			continue;
    827       1.9    bouyer 		/* if this channel not waiting for intr, skip */
    828       1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    829       1.9    bouyer 			continue;
    830       1.9    bouyer 
    831       1.9    bouyer 		crv = wdcintr(wdc_cp);
    832       1.9    bouyer 		if (crv == 0)
    833       1.9    bouyer 			;		/* leave rv alone */
    834       1.9    bouyer 		else if (crv == 1)
    835       1.9    bouyer 			rv = 1;		/* claim the intr */
    836       1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    837       1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    838       1.9    bouyer 	}
    839       1.9    bouyer 	return (rv);
    840       1.9    bouyer }
    841       1.9    bouyer 
    842      1.28    bouyer void
    843      1.28    bouyer pciide_channel_dma_setup(cp)
    844      1.28    bouyer 	struct pciide_channel *cp;
    845      1.28    bouyer {
    846      1.28    bouyer 	int drive;
    847      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    848      1.28    bouyer 	struct ata_drive_datas *drvp;
    849      1.28    bouyer 
    850      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    851      1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    852      1.28    bouyer 		/* If no drive, skip */
    853      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    854      1.28    bouyer 			continue;
    855      1.28    bouyer 		/* setup DMA if needed */
    856      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    857      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    858      1.28    bouyer 		    sc->sc_dma_ok == 0) {
    859      1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    860      1.28    bouyer 			continue;
    861      1.28    bouyer 		}
    862      1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    863      1.28    bouyer 		    != 0) {
    864      1.28    bouyer 			/* Abort DMA setup */
    865      1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    866      1.28    bouyer 			continue;
    867      1.28    bouyer 		}
    868      1.28    bouyer 	}
    869      1.28    bouyer }
    870      1.28    bouyer 
    871      1.18  drochner int
    872      1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    873       1.9    bouyer 	struct pciide_softc *sc;
    874      1.18  drochner 	int channel, drive;
    875       1.9    bouyer {
    876      1.18  drochner 	bus_dma_segment_t seg;
    877      1.18  drochner 	int error, rseg;
    878      1.18  drochner 	const bus_size_t dma_table_size =
    879      1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    880      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    881      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    882      1.18  drochner 
    883      1.28    bouyer 	/* If table was already allocated, just return */
    884      1.28    bouyer 	if (dma_maps->dma_table)
    885      1.28    bouyer 		return 0;
    886      1.28    bouyer 
    887      1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    888      1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    889      1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    890      1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    891      1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    892      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    893      1.18  drochner 		    channel, drive, error);
    894      1.18  drochner 		return error;
    895      1.18  drochner 	}
    896      1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    897      1.18  drochner 	    dma_table_size,
    898      1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    899      1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    900      1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    901      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    902      1.18  drochner 		    channel, drive, error);
    903      1.18  drochner 		return error;
    904      1.18  drochner 	}
    905  1.44.2.3    bouyer 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    906  1.44.2.3    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    907  1.44.2.3    bouyer 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    908      1.18  drochner 
    909      1.18  drochner 	/* Create and load table DMA map for this disk */
    910      1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    911      1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    912      1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    913      1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    914      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    915      1.18  drochner 		    channel, drive, error);
    916      1.18  drochner 		return error;
    917      1.18  drochner 	}
    918      1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
    919      1.18  drochner 	    dma_maps->dmamap_table,
    920      1.18  drochner 	    dma_maps->dma_table,
    921      1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    922      1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
    923      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    924      1.18  drochner 		    channel, drive, error);
    925      1.18  drochner 		return error;
    926      1.18  drochner 	}
    927      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    928  1.44.2.3    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    929  1.44.2.3    bouyer 	    DEBUG_PROBE);
    930      1.18  drochner 	/* Create a xfer DMA map for this drive */
    931      1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    932      1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
    933      1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    934      1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
    935      1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
    936      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    937      1.18  drochner 		    channel, drive, error);
    938      1.18  drochner 		return error;
    939      1.18  drochner 	}
    940      1.18  drochner 	return 0;
    941       1.9    bouyer }
    942       1.9    bouyer 
    943      1.18  drochner int
    944      1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    945      1.18  drochner 	void *v;
    946      1.18  drochner 	int channel, drive;
    947      1.18  drochner 	void *databuf;
    948      1.18  drochner 	size_t datalen;
    949      1.18  drochner 	int flags;
    950       1.9    bouyer {
    951      1.18  drochner 	struct pciide_softc *sc = v;
    952      1.18  drochner 	int error, seg;
    953      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    954      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    955      1.18  drochner 
    956      1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
    957      1.18  drochner 	    dma_maps->dmamap_xfer,
    958  1.44.2.8    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING);
    959      1.18  drochner 	if (error) {
    960      1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
    961      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    962      1.18  drochner 		    channel, drive, error);
    963      1.18  drochner 		return error;
    964      1.18  drochner 	}
    965       1.9    bouyer 
    966      1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    967      1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    968      1.18  drochner 	    (flags & WDC_DMA_READ) ?
    969      1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    970       1.9    bouyer 
    971      1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    972      1.18  drochner #ifdef DIAGNOSTIC
    973      1.18  drochner 		/* A segment must not cross a 64k boundary */
    974      1.18  drochner 		{
    975      1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    976      1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    977      1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    978      1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    979      1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
    980      1.18  drochner 			    " len 0x%lx not properly aligned\n",
    981      1.18  drochner 			    seg, phys, len);
    982      1.18  drochner 			panic("pciide_dma: buf align");
    983       1.9    bouyer 		}
    984       1.9    bouyer 		}
    985      1.18  drochner #endif
    986      1.18  drochner 		dma_maps->dma_table[seg].base_addr =
    987  1.44.2.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    988      1.18  drochner 		dma_maps->dma_table[seg].byte_count =
    989  1.44.2.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    990      1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
    991      1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    992  1.44.2.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    993  1.44.2.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    994      1.18  drochner 
    995       1.9    bouyer 	}
    996      1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    997  1.44.2.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    998       1.9    bouyer 
    999      1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
   1000      1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
   1001      1.18  drochner 	    BUS_DMASYNC_PREWRITE);
   1002       1.9    bouyer 
   1003      1.18  drochner 	/* Maps are ready. Start DMA function */
   1004      1.18  drochner #ifdef DIAGNOSTIC
   1005      1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
   1006      1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
   1007  1.44.2.4    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1008      1.18  drochner 		panic("pciide_dma_init: table align");
   1009      1.18  drochner 	}
   1010      1.18  drochner #endif
   1011      1.18  drochner 
   1012      1.18  drochner 	/* Clear status bits */
   1013      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1014      1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
   1015      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1016      1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
   1017      1.18  drochner 	/* Write table addr */
   1018      1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   1019      1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
   1020      1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
   1021      1.18  drochner 	/* set read/write */
   1022      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1023      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1024      1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
   1025  1.44.2.1    bouyer 	/* remember flags */
   1026  1.44.2.1    bouyer 	dma_maps->dma_flags = flags;
   1027      1.18  drochner 	return 0;
   1028      1.18  drochner }
   1029      1.18  drochner 
   1030      1.18  drochner void
   1031  1.44.2.1    bouyer pciide_dma_start(v, channel, drive)
   1032      1.18  drochner 	void *v;
   1033  1.44.2.1    bouyer 	int channel, drive;
   1034      1.18  drochner {
   1035      1.18  drochner 	struct pciide_softc *sc = v;
   1036      1.18  drochner 
   1037      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
   1038      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1039      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1040      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1041      1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
   1042      1.18  drochner }
   1043      1.18  drochner 
   1044      1.18  drochner int
   1045  1.44.2.1    bouyer pciide_dma_finish(v, channel, drive, force)
   1046      1.18  drochner 	void *v;
   1047      1.18  drochner 	int channel, drive;
   1048  1.44.2.1    bouyer 	int force;
   1049      1.18  drochner {
   1050      1.18  drochner 	struct pciide_softc *sc = v;
   1051      1.18  drochner 	u_int8_t status;
   1052  1.44.2.1    bouyer 	int error = 0;
   1053      1.18  drochner 	struct pciide_dma_maps *dma_maps =
   1054      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
   1055      1.18  drochner 
   1056      1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1057      1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
   1058      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
   1059      1.18  drochner 	    DEBUG_XFERS);
   1060      1.18  drochner 
   1061  1.44.2.1    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
   1062  1.44.2.1    bouyer 		return WDC_DMAST_NOIRQ;
   1063  1.44.2.1    bouyer 
   1064      1.18  drochner 	/* stop DMA channel */
   1065      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1066      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
   1067      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1068      1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
   1069      1.18  drochner 
   1070  1.44.2.1    bouyer 	/* Unload the map of the data buffer */
   1071  1.44.2.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
   1072  1.44.2.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
   1073  1.44.2.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
   1074  1.44.2.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1075  1.44.2.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
   1076      1.18  drochner 
   1077      1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
   1078  1.44.2.1    bouyer 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
   1079      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
   1080  1.44.2.1    bouyer 		error |= WDC_DMAST_ERR;
   1081      1.18  drochner 	}
   1082      1.18  drochner 
   1083  1.44.2.1    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
   1084  1.44.2.1    bouyer 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
   1085      1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1086      1.18  drochner 		    drive, status);
   1087  1.44.2.1    bouyer 		error |= WDC_DMAST_NOIRQ;
   1088      1.18  drochner 	}
   1089      1.18  drochner 
   1090      1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1091      1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1092  1.44.2.1    bouyer 		error |= WDC_DMAST_UNDER;
   1093      1.18  drochner 	}
   1094  1.44.2.1    bouyer 	return error;
   1095  1.44.2.1    bouyer }
   1096  1.44.2.1    bouyer 
   1097  1.44.2.1    bouyer void
   1098  1.44.2.1    bouyer pciide_irqack(chp)
   1099  1.44.2.1    bouyer 	struct channel_softc *chp;
   1100  1.44.2.1    bouyer {
   1101  1.44.2.1    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1102  1.44.2.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1103  1.44.2.1    bouyer 
   1104  1.44.2.1    bouyer 	/* clear status bits in IDE DMA registers */
   1105  1.44.2.1    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1106  1.44.2.1    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1107  1.44.2.1    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1108  1.44.2.1    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1109      1.18  drochner }
   1110      1.18  drochner 
   1111      1.41    bouyer /* some common code used by several chip_map */
   1112      1.41    bouyer int
   1113      1.41    bouyer pciide_chansetup(sc, channel, interface)
   1114      1.41    bouyer 	struct pciide_softc *sc;
   1115      1.41    bouyer 	int channel;
   1116      1.41    bouyer 	pcireg_t interface;
   1117      1.41    bouyer {
   1118      1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1119      1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1120      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1121      1.41    bouyer 	cp->wdc_channel.channel = channel;
   1122      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1123      1.41    bouyer 	cp->wdc_channel.ch_queue =
   1124      1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1125      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1126      1.41    bouyer 		printf("%s %s channel: "
   1127      1.41    bouyer 		    "can't allocate memory for command queue",
   1128      1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1129      1.41    bouyer 		return 0;
   1130      1.41    bouyer 	}
   1131      1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1132      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1133      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1134      1.41    bouyer 	    "configured" : "wired",
   1135      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1136      1.41    bouyer 	    "native-PCI" : "compatibility");
   1137      1.41    bouyer 	return 1;
   1138      1.41    bouyer }
   1139      1.41    bouyer 
   1140      1.18  drochner /* some common code used by several chip channel_map */
   1141      1.18  drochner void
   1142      1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1143      1.18  drochner 	struct pci_attach_args *pa;
   1144      1.18  drochner 	struct pciide_channel *cp;
   1145      1.41    bouyer 	pcireg_t interface;
   1146      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1147      1.41    bouyer 	int (*pci_intr) __P((void *));
   1148      1.18  drochner {
   1149      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1150      1.18  drochner 
   1151      1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1152      1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1153      1.41    bouyer 		    pci_intr);
   1154      1.41    bouyer 	else
   1155      1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1156      1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1157      1.41    bouyer 
   1158      1.18  drochner 	if (cp->hw_ok == 0)
   1159      1.18  drochner 		return;
   1160      1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1161      1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1162      1.18  drochner 	wdcattach(wdc_cp);
   1163      1.18  drochner }
   1164      1.18  drochner 
   1165      1.18  drochner /*
   1166      1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1167      1.18  drochner  * if channel can be disabled, 0 if not
   1168      1.18  drochner  */
   1169      1.18  drochner int
   1170  1.44.2.1    bouyer pciide_chan_candisable(cp)
   1171      1.18  drochner 	struct pciide_channel *cp;
   1172      1.18  drochner {
   1173      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1174      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1175      1.18  drochner 
   1176      1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1177      1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1178      1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1179      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1180      1.18  drochner 		cp->hw_ok = 0;
   1181      1.18  drochner 		return 1;
   1182      1.18  drochner 	}
   1183      1.18  drochner 	return 0;
   1184      1.18  drochner }
   1185      1.18  drochner 
   1186      1.18  drochner /*
   1187      1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1188      1.18  drochner  * Set hw_ok=0 on failure
   1189      1.18  drochner  */
   1190      1.18  drochner void
   1191      1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1192       1.5       cgd 	struct pci_attach_args *pa;
   1193      1.18  drochner 	struct pciide_channel *cp;
   1194      1.18  drochner 	int compatchan, interface;
   1195      1.18  drochner {
   1196      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1197      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1198      1.18  drochner 
   1199      1.18  drochner 	if (cp->hw_ok == 0)
   1200      1.18  drochner 		return;
   1201      1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1202      1.18  drochner 		return;
   1203      1.18  drochner 
   1204      1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1205      1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1206      1.18  drochner 	if (cp->ih == NULL) {
   1207      1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1208      1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1209      1.18  drochner 		cp->hw_ok = 0;
   1210      1.18  drochner 	}
   1211      1.18  drochner }
   1212      1.18  drochner 
   1213      1.18  drochner void
   1214      1.28    bouyer pciide_print_modes(cp)
   1215      1.28    bouyer 	struct pciide_channel *cp;
   1216      1.18  drochner {
   1217  1.44.2.2    bouyer 	wdc_print_modes(&cp->wdc_channel);
   1218      1.18  drochner }
   1219      1.18  drochner 
   1220      1.18  drochner void
   1221      1.41    bouyer default_chip_map(sc, pa)
   1222      1.18  drochner 	struct pciide_softc *sc;
   1223      1.41    bouyer 	struct pci_attach_args *pa;
   1224      1.18  drochner {
   1225      1.41    bouyer 	struct pciide_channel *cp;
   1226  1.44.2.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1227      1.41    bouyer 	pcireg_t csr;
   1228      1.41    bouyer 	int channel, drive;
   1229      1.41    bouyer 	struct ata_drive_datas *drvp;
   1230      1.41    bouyer 	u_int8_t idedma_ctl;
   1231      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1232      1.41    bouyer 	char *failreason;
   1233      1.41    bouyer 
   1234      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1235      1.41    bouyer 		return;
   1236      1.41    bouyer 
   1237      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1238      1.41    bouyer 		printf("%s: bus-master DMA support present",
   1239      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1240      1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1241      1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1242      1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1243      1.41    bouyer 			printf(", but unused (no driver support)");
   1244      1.41    bouyer 			sc->sc_dma_ok = 0;
   1245      1.41    bouyer 		} else {
   1246      1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1247      1.41    bouyer 		if (sc->sc_dma_ok != 0)
   1248      1.41    bouyer 			printf(", used without full driver "
   1249      1.41    bouyer 			    "support");
   1250      1.41    bouyer 		}
   1251      1.41    bouyer 	} else {
   1252      1.41    bouyer 		printf("%s: hardware does not support DMA",
   1253      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1254      1.41    bouyer 		sc->sc_dma_ok = 0;
   1255      1.41    bouyer 	}
   1256      1.41    bouyer 	printf("\n");
   1257  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   1258  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1259  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1260  1.44.2.1    bouyer 	}
   1261      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1262      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1263      1.18  drochner 
   1264      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1265      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1266      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1267      1.41    bouyer 
   1268      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1269      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1270      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1271      1.41    bouyer 			continue;
   1272      1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1273      1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1274      1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1275      1.41    bouyer 		} else {
   1276      1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1277      1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1278      1.41    bouyer 		}
   1279      1.41    bouyer 		if (cp->hw_ok == 0)
   1280      1.41    bouyer 			continue;
   1281      1.41    bouyer 		/*
   1282      1.41    bouyer 		 * Check to see if something appears to be there.
   1283      1.41    bouyer 		 */
   1284      1.41    bouyer 		failreason = NULL;
   1285      1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1286      1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1287      1.41    bouyer 			goto next;
   1288      1.41    bouyer 		}
   1289      1.41    bouyer 		/*
   1290      1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1291      1.41    bouyer 		 * channel by trying to access the channel again while the
   1292      1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1293      1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1294      1.41    bouyer 		 * this controller.)  YUCK!
   1295      1.41    bouyer 		 */
   1296      1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1297      1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1298      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1299      1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1300      1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1301      1.41    bouyer 			failreason = "other hardware responding at addresses";
   1302      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1303      1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1304      1.41    bouyer next:
   1305      1.41    bouyer 		if (failreason) {
   1306      1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1307      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1308      1.41    bouyer 			    failreason);
   1309      1.41    bouyer 			cp->hw_ok = 0;
   1310      1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1311      1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1312      1.41    bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
   1313      1.41    bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
   1314      1.41    bouyer 		} else {
   1315      1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1316      1.41    bouyer 		}
   1317      1.41    bouyer 		if (cp->hw_ok) {
   1318      1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1319      1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1320      1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1321      1.41    bouyer 		}
   1322      1.41    bouyer 	}
   1323      1.18  drochner 
   1324      1.18  drochner 	if (sc->sc_dma_ok == 0)
   1325      1.41    bouyer 		return;
   1326      1.18  drochner 
   1327      1.18  drochner 	/* Allocate DMA maps */
   1328      1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1329      1.18  drochner 		idedma_ctl = 0;
   1330      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1331      1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1332      1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1333      1.18  drochner 			/* If no drive, skip */
   1334      1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1335      1.18  drochner 				continue;
   1336      1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1337      1.18  drochner 				continue;
   1338      1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1339      1.18  drochner 				/* Abort DMA setup */
   1340      1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1341      1.18  drochner 				    "using PIO transfers\n",
   1342      1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1343      1.18  drochner 				    channel, drive);
   1344      1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1345      1.18  drochner 			}
   1346      1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1347      1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1348      1.18  drochner 			    channel, drive);
   1349      1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1350      1.18  drochner 		}
   1351      1.18  drochner 		if (idedma_ctl != 0) {
   1352      1.18  drochner 			/* Add software bits in status register */
   1353      1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1354      1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1355      1.18  drochner 			    idedma_ctl);
   1356      1.18  drochner 		}
   1357      1.18  drochner 	}
   1358      1.18  drochner }
   1359      1.18  drochner 
   1360      1.18  drochner void
   1361      1.41    bouyer piix_chip_map(sc, pa)
   1362      1.41    bouyer 	struct pciide_softc *sc;
   1363      1.18  drochner 	struct pci_attach_args *pa;
   1364      1.41    bouyer {
   1365      1.18  drochner 	struct pciide_channel *cp;
   1366      1.41    bouyer 	int channel;
   1367      1.42    bouyer 	u_int32_t idetim;
   1368      1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1369      1.18  drochner 
   1370      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1371      1.18  drochner 		return;
   1372       1.6       cgd 
   1373      1.41    bouyer 	printf("%s: bus-master DMA support present",
   1374      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1375      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1376      1.41    bouyer 	printf("\n");
   1377  1.44.2.1    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1378  1.44.2.1    bouyer 	    WDC_CAPABILITY_MODE;
   1379      1.41    bouyer 	if (sc->sc_dma_ok) {
   1380  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1381  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1382      1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1383      1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1384  1.44.2.1    bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
   1385      1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1386      1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1387  1.44.2.2    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
   1388  1.44.2.7    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1389      1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1390      1.41    bouyer 		}
   1391      1.18  drochner 	}
   1392      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1393      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1394  1.44.2.2    bouyer 	switch(sc->sc_pp->ide_product) {
   1395  1.44.2.2    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
   1396  1.44.2.2    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   1397  1.44.2.2    bouyer 		break;
   1398  1.44.2.4    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
   1399  1.44.2.7    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
   1400  1.44.2.4    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   1401  1.44.2.4    bouyer 		break;
   1402  1.44.2.2    bouyer 	default:
   1403  1.44.2.2    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   1404  1.44.2.2    bouyer 	}
   1405      1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1406      1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1407      1.41    bouyer 	else
   1408      1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1409      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1410      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1411       1.9    bouyer 
   1412      1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1413      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1414      1.41    bouyer 	    DEBUG_PROBE);
   1415      1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1416      1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1417      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1418      1.41    bouyer 		    DEBUG_PROBE);
   1419      1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1420      1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1421      1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1422      1.41    bouyer 			    DEBUG_PROBE);
   1423      1.41    bouyer 		}
   1424      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1425  1.44.2.4    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1426  1.44.2.7    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1427  1.44.2.7    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1428      1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1429      1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1430      1.42    bouyer 			    DEBUG_PROBE);
   1431      1.42    bouyer 		}
   1432      1.42    bouyer 
   1433      1.41    bouyer 	}
   1434      1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1435       1.9    bouyer 
   1436      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1437      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1438      1.41    bouyer 		/* PIIX is compat-only */
   1439      1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1440      1.41    bouyer 			continue;
   1441      1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1442      1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1443      1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1444      1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1445      1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1446  1.44.2.1    bouyer 			continue;
   1447      1.42    bouyer 		}
   1448      1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1449      1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1450      1.42    bouyer 		if (cp->hw_ok == 0)
   1451      1.42    bouyer 			continue;
   1452  1.44.2.1    bouyer 		if (pciide_chan_candisable(cp)) {
   1453      1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1454      1.42    bouyer 			    channel);
   1455      1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1456      1.42    bouyer 			    idetim);
   1457      1.42    bouyer 		}
   1458      1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1459      1.41    bouyer 		if (cp->hw_ok == 0)
   1460      1.41    bouyer 			continue;
   1461      1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1462      1.41    bouyer 	}
   1463       1.9    bouyer 
   1464      1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1465      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1466      1.41    bouyer 	    DEBUG_PROBE);
   1467      1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1468      1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1469      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1470      1.41    bouyer 		    DEBUG_PROBE);
   1471      1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1472      1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1473      1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1474      1.41    bouyer 			    DEBUG_PROBE);
   1475      1.41    bouyer 		}
   1476      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1477  1.44.2.4    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1478  1.44.2.7    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1479  1.44.2.7    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1480      1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1481      1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1482      1.42    bouyer 			    DEBUG_PROBE);
   1483      1.42    bouyer 		}
   1484      1.28    bouyer 	}
   1485      1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1486      1.28    bouyer }
   1487      1.28    bouyer 
   1488      1.28    bouyer void
   1489      1.28    bouyer piix_setup_channel(chp)
   1490      1.28    bouyer 	struct channel_softc *chp;
   1491      1.28    bouyer {
   1492      1.28    bouyer 	u_int8_t mode[2], drive;
   1493      1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1494      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1495      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1496      1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1497      1.28    bouyer 
   1498      1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1499      1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1500      1.28    bouyer 	idedma_ctl = 0;
   1501      1.28    bouyer 
   1502      1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1503      1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1504      1.28    bouyer 	    chp->channel);
   1505       1.9    bouyer 
   1506      1.28    bouyer 	/* setup DMA */
   1507      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1508       1.9    bouyer 
   1509      1.28    bouyer 	/*
   1510      1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1511      1.28    bouyer 	 * different timings for master and slave drives.
   1512      1.28    bouyer 	 * We need to find the best combination.
   1513      1.28    bouyer 	 */
   1514       1.9    bouyer 
   1515      1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1516      1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1517      1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1518      1.28    bouyer 		mode[0] = mode[1] =
   1519      1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1520      1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1521      1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1522      1.28    bouyer 		goto ok;
   1523      1.28    bouyer 	}
   1524      1.28    bouyer 	/*
   1525      1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1526      1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1527      1.28    bouyer 	 */
   1528      1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1529      1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1530      1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1531      1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1532      1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1533      1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1534      1.28    bouyer 		goto ok;
   1535      1.28    bouyer 	}
   1536      1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1537      1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1538      1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1539      1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1540      1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1541      1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1542      1.28    bouyer 		goto ok;
   1543      1.28    bouyer 	}
   1544      1.28    bouyer 	/*
   1545      1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1546      1.28    bouyer 	 * one of them is PIO mode < 2
   1547      1.28    bouyer 	 */
   1548      1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1549      1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1550      1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1551      1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1552      1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1553      1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1554      1.28    bouyer 	} else {
   1555      1.28    bouyer 		mode[0] = mode[1] =
   1556      1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1557      1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1558      1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1559      1.28    bouyer 	}
   1560      1.28    bouyer ok:	/* The modes are setup */
   1561      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1562      1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1563       1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1564      1.28    bouyer 			    mode[drive], 1, chp->channel);
   1565      1.28    bouyer 			goto end;
   1566      1.38    bouyer 		}
   1567      1.28    bouyer 	}
   1568      1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1569      1.28    bouyer 	if (mode[0] >= 2)
   1570      1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1571      1.28    bouyer 		    mode[0], 0, chp->channel);
   1572      1.28    bouyer 	else
   1573      1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1574      1.28    bouyer 		    mode[1], 0, chp->channel);
   1575      1.28    bouyer end:	/*
   1576      1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1577      1.28    bouyer 	 * it per-drive
   1578      1.28    bouyer 	 */
   1579      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1580      1.28    bouyer 		/* If no drive, skip */
   1581      1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1582      1.28    bouyer 			continue;
   1583      1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1584      1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1585      1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1586      1.28    bouyer 	}
   1587      1.28    bouyer 	if (idedma_ctl != 0) {
   1588      1.28    bouyer 		/* Add software bits in status register */
   1589      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1590      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1591      1.28    bouyer 		    idedma_ctl);
   1592       1.9    bouyer 	}
   1593      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1594      1.28    bouyer 	pciide_print_modes(cp);
   1595       1.9    bouyer }
   1596       1.9    bouyer 
   1597       1.9    bouyer void
   1598      1.41    bouyer piix3_4_setup_channel(chp)
   1599      1.41    bouyer 	struct channel_softc *chp;
   1600      1.28    bouyer {
   1601      1.28    bouyer 	struct ata_drive_datas *drvp;
   1602      1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1603      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1604      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1605      1.28    bouyer 	int drive;
   1606      1.42    bouyer 	int channel = chp->channel;
   1607      1.28    bouyer 
   1608      1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1609      1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1610      1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1611      1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1612      1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1613      1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1614      1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1615      1.28    bouyer 
   1616      1.28    bouyer 	idedma_ctl = 0;
   1617      1.28    bouyer 	/* If channel disabled, no need to go further */
   1618      1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1619      1.28    bouyer 		return;
   1620      1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1621      1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1622      1.28    bouyer 
   1623      1.28    bouyer 	/* setup DMA if needed */
   1624      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1625      1.28    bouyer 
   1626      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1627      1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1628      1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1629      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1630      1.28    bouyer 		/* If no drive, skip */
   1631      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1632       1.9    bouyer 			continue;
   1633      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1634      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1635      1.28    bouyer 			goto pio;
   1636      1.28    bouyer 
   1637      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1638  1.44.2.4    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
   1639  1.44.2.7    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1640  1.44.2.7    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1641      1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1642      1.42    bouyer 		}
   1643  1.44.2.7    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
   1644  1.44.2.7    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
   1645  1.44.2.4    bouyer 			/* setup Ultra/100 */
   1646  1.44.2.4    bouyer 			if (drvp->UDMA_mode > 2 &&
   1647  1.44.2.4    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1648  1.44.2.4    bouyer 				drvp->UDMA_mode = 2;
   1649  1.44.2.4    bouyer 			if (drvp->UDMA_mode > 4) {
   1650  1.44.2.4    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
   1651  1.44.2.4    bouyer 			} else {
   1652  1.44.2.4    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
   1653  1.44.2.4    bouyer 				if (drvp->UDMA_mode > 2) {
   1654  1.44.2.4    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
   1655  1.44.2.4    bouyer 					    drive);
   1656  1.44.2.4    bouyer 				} else {
   1657  1.44.2.4    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
   1658  1.44.2.4    bouyer 					    drive);
   1659  1.44.2.4    bouyer 				}
   1660  1.44.2.4    bouyer 			}
   1661  1.44.2.4    bouyer 		}
   1662      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1663      1.42    bouyer 			/* setup Ultra/66 */
   1664      1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1665      1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1666      1.42    bouyer 				drvp->UDMA_mode = 2;
   1667      1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1668      1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1669      1.42    bouyer 			else
   1670      1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1671      1.42    bouyer 		}
   1672      1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1673      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1674      1.28    bouyer 			/* use Ultra/DMA */
   1675      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1676      1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1677      1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1678      1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1679      1.28    bouyer 		} else {
   1680      1.28    bouyer 			/* use Multiword DMA */
   1681      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1682       1.9    bouyer 			if (drive == 0) {
   1683       1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1684      1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1685       1.9    bouyer 			} else {
   1686       1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1687      1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1688       1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1689      1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1690       1.9    bouyer 			}
   1691       1.9    bouyer 		}
   1692      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1693      1.28    bouyer 
   1694      1.28    bouyer pio:		/* use PIO mode */
   1695      1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1696      1.28    bouyer 		if (drive == 0) {
   1697      1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1698      1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1699      1.28    bouyer 		} else {
   1700      1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1701      1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1702      1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1703      1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1704       1.9    bouyer 		}
   1705       1.9    bouyer 	}
   1706      1.28    bouyer 	if (idedma_ctl != 0) {
   1707      1.28    bouyer 		/* Add software bits in status register */
   1708      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1709      1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1710      1.28    bouyer 		    idedma_ctl);
   1711       1.9    bouyer 	}
   1712      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1713      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1714      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1715      1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1716      1.28    bouyer 	pciide_print_modes(cp);
   1717       1.9    bouyer }
   1718       1.8  drochner 
   1719      1.28    bouyer 
   1720       1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1721       1.9    bouyer static u_int32_t
   1722       1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1723       1.9    bouyer 	u_int8_t mode;
   1724       1.9    bouyer 	u_int8_t dma;
   1725       1.9    bouyer 	u_int8_t channel;
   1726       1.9    bouyer {
   1727       1.9    bouyer 
   1728       1.9    bouyer 	if (dma)
   1729       1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1730       1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1731       1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1732       1.9    bouyer 		    channel);
   1733       1.9    bouyer 	else
   1734       1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1735       1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1736       1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1737       1.9    bouyer 		    channel);
   1738       1.8  drochner }
   1739       1.8  drochner 
   1740       1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1741       1.9    bouyer static u_int32_t
   1742       1.9    bouyer piix_setup_idetim_drvs(drvp)
   1743       1.9    bouyer 	struct ata_drive_datas *drvp;
   1744       1.6       cgd {
   1745       1.9    bouyer 	u_int32_t ret = 0;
   1746       1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1747       1.9    bouyer 	u_int8_t channel = chp->channel;
   1748       1.9    bouyer 	u_int8_t drive = drvp->drive;
   1749       1.9    bouyer 
   1750       1.9    bouyer 	/*
   1751       1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1752       1.9    bouyer 	 * So just check DMA and PIO here.
   1753       1.9    bouyer 	 */
   1754       1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1755       1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1756       1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1757       1.9    bouyer 		    drvp->DMA_mode == 0) {
   1758       1.9    bouyer 			drvp->PIO_mode = 0;
   1759       1.9    bouyer 			return ret;
   1760       1.9    bouyer 		}
   1761       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1762       1.9    bouyer 		/*
   1763       1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1764       1.9    bouyer 		 * too, else use compat timings.
   1765       1.9    bouyer 		 */
   1766       1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1767       1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1768       1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1769       1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1770       1.9    bouyer 			drvp->PIO_mode = 0;
   1771       1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1772       1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1773       1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1774       1.9    bouyer 			    channel);
   1775       1.9    bouyer 			return ret;
   1776       1.9    bouyer 		}
   1777       1.9    bouyer 	}
   1778       1.6       cgd 
   1779       1.6       cgd 	/*
   1780       1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1781       1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1782       1.9    bouyer 	 * if PIO mode >= 3.
   1783       1.6       cgd 	 */
   1784       1.6       cgd 
   1785       1.9    bouyer 	if (drvp->PIO_mode < 2)
   1786       1.9    bouyer 		return ret;
   1787       1.9    bouyer 
   1788       1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1789       1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1790       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1791       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1792       1.9    bouyer 	}
   1793       1.9    bouyer 	return ret;
   1794       1.9    bouyer }
   1795       1.9    bouyer 
   1796       1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1797       1.9    bouyer static u_int32_t
   1798       1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1799       1.9    bouyer 	u_int8_t mode;
   1800       1.9    bouyer 	u_int8_t dma;
   1801       1.9    bouyer 	u_int8_t channel;
   1802       1.9    bouyer {
   1803       1.9    bouyer 	if (dma)
   1804       1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1805       1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1806       1.9    bouyer 	else
   1807       1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1808       1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1809       1.9    bouyer }
   1810       1.9    bouyer 
   1811       1.9    bouyer void
   1812  1.44.2.1    bouyer amd756_chip_map(sc, pa)
   1813  1.44.2.1    bouyer 	struct pciide_softc *sc;
   1814  1.44.2.1    bouyer 	struct pci_attach_args *pa;
   1815  1.44.2.1    bouyer {
   1816  1.44.2.1    bouyer 	struct pciide_channel *cp;
   1817  1.44.2.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1818  1.44.2.1    bouyer 	int channel;
   1819  1.44.2.1    bouyer 	pcireg_t chanenable;
   1820  1.44.2.1    bouyer 	bus_size_t cmdsize, ctlsize;
   1821  1.44.2.1    bouyer 
   1822  1.44.2.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1823  1.44.2.1    bouyer 		return;
   1824  1.44.2.1    bouyer 	printf("%s: bus-master DMA support present",
   1825  1.44.2.1    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1826  1.44.2.1    bouyer 	pciide_mapreg_dma(sc, pa);
   1827  1.44.2.1    bouyer 	printf("\n");
   1828  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1829  1.44.2.1    bouyer 	    WDC_CAPABILITY_MODE;
   1830  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   1831  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1832  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   1833  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1834  1.44.2.1    bouyer 	}
   1835  1.44.2.1    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1836  1.44.2.1    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1837  1.44.2.1    bouyer 	sc->sc_wdcdev.UDMA_cap = 4;
   1838  1.44.2.1    bouyer 	sc->sc_wdcdev.set_modes = amd756_setup_channel;
   1839  1.44.2.1    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1840  1.44.2.1    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1841  1.44.2.1    bouyer 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
   1842  1.44.2.1    bouyer 
   1843  1.44.2.1    bouyer 	WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
   1844  1.44.2.1    bouyer 	    DEBUG_PROBE);
   1845  1.44.2.1    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1846  1.44.2.1    bouyer 		cp = &sc->pciide_channels[channel];
   1847  1.44.2.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1848  1.44.2.1    bouyer 			continue;
   1849  1.44.2.1    bouyer 
   1850  1.44.2.1    bouyer 		if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
   1851  1.44.2.1    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1852  1.44.2.1    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1853  1.44.2.1    bouyer 			continue;
   1854  1.44.2.1    bouyer 		}
   1855  1.44.2.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1856  1.44.2.1    bouyer 		    pciide_pci_intr);
   1857  1.44.2.1    bouyer 
   1858  1.44.2.1    bouyer 		if (pciide_chan_candisable(cp))
   1859  1.44.2.1    bouyer 			chanenable &= ~AMD756_CHAN_EN(channel);
   1860  1.44.2.1    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   1861  1.44.2.1    bouyer 		if (cp->hw_ok == 0)
   1862  1.44.2.1    bouyer 			continue;
   1863  1.44.2.1    bouyer 
   1864  1.44.2.1    bouyer 		amd756_setup_channel(&cp->wdc_channel);
   1865  1.44.2.1    bouyer 	}
   1866  1.44.2.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
   1867  1.44.2.1    bouyer 	    chanenable);
   1868  1.44.2.1    bouyer 	return;
   1869  1.44.2.1    bouyer }
   1870  1.44.2.1    bouyer 
   1871  1.44.2.1    bouyer void
   1872  1.44.2.1    bouyer amd756_setup_channel(chp)
   1873  1.44.2.1    bouyer 	struct channel_softc *chp;
   1874  1.44.2.1    bouyer {
   1875  1.44.2.1    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1876  1.44.2.1    bouyer 	u_int8_t idedma_ctl;
   1877  1.44.2.1    bouyer 	int mode, drive;
   1878  1.44.2.1    bouyer 	struct ata_drive_datas *drvp;
   1879  1.44.2.1    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1880  1.44.2.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1881  1.44.2.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   1882  1.44.2.1    bouyer 	int rev = PCI_REVISION(
   1883  1.44.2.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1884  1.44.2.1    bouyer #endif
   1885  1.44.2.1    bouyer 
   1886  1.44.2.1    bouyer 	idedma_ctl = 0;
   1887  1.44.2.1    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
   1888  1.44.2.1    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
   1889  1.44.2.1    bouyer 	datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
   1890  1.44.2.1    bouyer 	udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
   1891  1.44.2.1    bouyer 
   1892  1.44.2.1    bouyer 	/* setup DMA if needed */
   1893  1.44.2.1    bouyer 	pciide_channel_dma_setup(cp);
   1894  1.44.2.1    bouyer 
   1895  1.44.2.1    bouyer 	for (drive = 0; drive < 2; drive++) {
   1896  1.44.2.1    bouyer 		drvp = &chp->ch_drive[drive];
   1897  1.44.2.1    bouyer 		/* If no drive, skip */
   1898  1.44.2.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1899  1.44.2.1    bouyer 			continue;
   1900  1.44.2.1    bouyer 		/* add timing values, setup DMA if needed */
   1901  1.44.2.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1902  1.44.2.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1903  1.44.2.1    bouyer 			mode = drvp->PIO_mode;
   1904  1.44.2.1    bouyer 			goto pio;
   1905  1.44.2.1    bouyer 		}
   1906  1.44.2.1    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1907  1.44.2.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1908  1.44.2.1    bouyer 			/* use Ultra/DMA */
   1909  1.44.2.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1910  1.44.2.1    bouyer 			udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
   1911  1.44.2.1    bouyer 			    AMD756_UDMA_EN_MTH(chp->channel, drive) |
   1912  1.44.2.1    bouyer 			    AMD756_UDMA_TIME(chp->channel, drive,
   1913  1.44.2.1    bouyer 				amd756_udma_tim[drvp->UDMA_mode]);
   1914  1.44.2.1    bouyer 			/* can use PIO timings, MW DMA unused */
   1915  1.44.2.1    bouyer 			mode = drvp->PIO_mode;
   1916  1.44.2.1    bouyer 		} else {
   1917  1.44.2.1    bouyer 			/* use Multiword DMA, but only if revision is OK */
   1918  1.44.2.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1919  1.44.2.1    bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
   1920  1.44.2.1    bouyer 			/*
   1921  1.44.2.1    bouyer 			 * The workaround doesn't seem to be necessary
   1922  1.44.2.1    bouyer 			 * with all drives, so it can be disabled by
   1923  1.44.2.1    bouyer 			 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
   1924  1.44.2.1    bouyer 			 * triggered.
   1925  1.44.2.1    bouyer 			 */
   1926  1.44.2.1    bouyer 			if (AMD756_CHIPREV_DISABLEDMA(rev)) {
   1927  1.44.2.1    bouyer 				printf("%s:%d:%d: multi-word DMA disabled due "
   1928  1.44.2.1    bouyer 				    "to chip revision\n",
   1929  1.44.2.1    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1930  1.44.2.1    bouyer 				    chp->channel, drive);
   1931  1.44.2.1    bouyer 				mode = drvp->PIO_mode;
   1932  1.44.2.1    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   1933  1.44.2.1    bouyer 				goto pio;
   1934  1.44.2.1    bouyer 			}
   1935  1.44.2.1    bouyer #endif
   1936  1.44.2.1    bouyer 			/* mode = min(pio, dma+2) */
   1937  1.44.2.1    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   1938  1.44.2.1    bouyer 				mode = drvp->PIO_mode;
   1939  1.44.2.1    bouyer 			else
   1940  1.44.2.1    bouyer 				mode = drvp->DMA_mode + 2;
   1941  1.44.2.1    bouyer 		}
   1942  1.44.2.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1943  1.44.2.1    bouyer 
   1944  1.44.2.1    bouyer pio:		/* setup PIO mode */
   1945  1.44.2.1    bouyer 		if (mode <= 2) {
   1946  1.44.2.1    bouyer 			drvp->DMA_mode = 0;
   1947  1.44.2.1    bouyer 			drvp->PIO_mode = 0;
   1948  1.44.2.1    bouyer 			mode = 0;
   1949  1.44.2.1    bouyer 		} else {
   1950  1.44.2.1    bouyer 			drvp->PIO_mode = mode;
   1951  1.44.2.1    bouyer 			drvp->DMA_mode = mode - 2;
   1952  1.44.2.1    bouyer 		}
   1953  1.44.2.1    bouyer 		datatim_reg |=
   1954  1.44.2.1    bouyer 		    AMD756_DATATIM_PULSE(chp->channel, drive,
   1955  1.44.2.1    bouyer 			amd756_pio_set[mode]) |
   1956  1.44.2.1    bouyer 		    AMD756_DATATIM_RECOV(chp->channel, drive,
   1957  1.44.2.1    bouyer 			amd756_pio_rec[mode]);
   1958  1.44.2.1    bouyer 	}
   1959  1.44.2.1    bouyer 	if (idedma_ctl != 0) {
   1960  1.44.2.1    bouyer 		/* Add software bits in status register */
   1961  1.44.2.1    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1962  1.44.2.1    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1963  1.44.2.1    bouyer 		    idedma_ctl);
   1964  1.44.2.1    bouyer 	}
   1965  1.44.2.1    bouyer 	pciide_print_modes(cp);
   1966  1.44.2.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
   1967  1.44.2.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
   1968  1.44.2.1    bouyer }
   1969  1.44.2.1    bouyer 
   1970  1.44.2.1    bouyer void
   1971      1.41    bouyer apollo_chip_map(sc, pa)
   1972       1.9    bouyer 	struct pciide_softc *sc;
   1973      1.41    bouyer 	struct pci_attach_args *pa;
   1974       1.9    bouyer {
   1975      1.41    bouyer 	struct pciide_channel *cp;
   1976  1.44.2.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1977  1.44.2.1    bouyer 	int rev = PCI_REVISION(pa->pa_class);
   1978      1.41    bouyer 	int channel;
   1979  1.44.2.6    bouyer 	u_int32_t ideconf, udma_conf, old_udma_conf;
   1980      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1981      1.41    bouyer 
   1982      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1983      1.41    bouyer 		return;
   1984      1.41    bouyer 	printf("%s: bus-master DMA support present",
   1985      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1986      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1987      1.41    bouyer 	printf("\n");
   1988  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1989  1.44.2.1    bouyer 	    WDC_CAPABILITY_MODE;
   1990      1.41    bouyer 	if (sc->sc_dma_ok) {
   1991  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1992  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1993  1.44.2.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE
   1994  1.44.2.1    bouyer 		    && rev >= 6)
   1995      1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1996      1.41    bouyer 	}
   1997      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1998      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1999      1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   2000      1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   2001      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2002      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2003       1.9    bouyer 
   2004  1.44.2.6    bouyer 	old_udma_conf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2005      1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   2006       1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2007      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   2008      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   2009      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2010  1.44.2.6    bouyer 	    old_udma_conf),
   2011       1.9    bouyer 	    DEBUG_PROBE);
   2012  1.44.2.6    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag,
   2013  1.44.2.6    bouyer 	    old_udma_conf | (APO_UDMA_PIO_MODE(0, 0) | APO_UDMA_EN(0, 0) |
   2014  1.44.2.6    bouyer 	    APO_UDMA_EN_MTH(0, 0) | APO_UDMA_CLK66(0)),
   2015  1.44.2.6    bouyer 	    APO_UDMA);
   2016  1.44.2.6    bouyer 	udma_conf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2017  1.44.2.6    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_UDMA now 0x%x\n", udma_conf),
   2018  1.44.2.6    bouyer 	    DEBUG_PROBE);
   2019  1.44.2.6    bouyer 	if ((udma_conf & (APO_UDMA_PIO_MODE(0, 0) | APO_UDMA_EN(0, 0) |
   2020  1.44.2.6    bouyer 	    APO_UDMA_EN_MTH(0, 0))) ==
   2021  1.44.2.6    bouyer 	    (APO_UDMA_PIO_MODE(0, 0) | APO_UDMA_EN(0, 0) |
   2022  1.44.2.6    bouyer 	    APO_UDMA_EN_MTH(0, 0))) {
   2023  1.44.2.6    bouyer 		if ((udma_conf & APO_UDMA_CLK66(0)) ==
   2024  1.44.2.6    bouyer 		    APO_UDMA_CLK66(0)) {
   2025  1.44.2.6    bouyer 			printf("%s: Ultra/66 capable\n",
   2026  1.44.2.6    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
   2027  1.44.2.6    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2028  1.44.2.6    bouyer 		} else {
   2029  1.44.2.6    bouyer 			printf("%s: Ultra/33 capable\n",
   2030  1.44.2.6    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
   2031  1.44.2.6    bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
   2032  1.44.2.6    bouyer 		}
   2033  1.44.2.6    bouyer 	} else {
   2034  1.44.2.6    bouyer 		sc->sc_wdcdev.cap &= ~WDC_CAPABILITY_UDMA;
   2035  1.44.2.6    bouyer 	}
   2036  1.44.2.6    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, old_udma_conf, APO_UDMA);
   2037       1.9    bouyer 
   2038      1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2039      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2040      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2041      1.41    bouyer 			continue;
   2042      1.41    bouyer 
   2043      1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   2044      1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   2045      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2046      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2047  1.44.2.1    bouyer 			continue;
   2048      1.41    bouyer 		}
   2049      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2050      1.41    bouyer 		    pciide_pci_intr);
   2051      1.41    bouyer 		if (cp->hw_ok == 0)
   2052      1.41    bouyer 			continue;
   2053  1.44.2.1    bouyer 		if (pciide_chan_candisable(cp)) {
   2054      1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   2055      1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   2056      1.41    bouyer 			    ideconf);
   2057      1.41    bouyer 		}
   2058      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2059      1.41    bouyer 
   2060      1.41    bouyer 		if (cp->hw_ok == 0)
   2061      1.41    bouyer 			continue;
   2062      1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   2063      1.28    bouyer 	}
   2064      1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   2065      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   2066      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   2067      1.28    bouyer }
   2068      1.28    bouyer 
   2069      1.28    bouyer void
   2070      1.28    bouyer apollo_setup_channel(chp)
   2071      1.28    bouyer 	struct channel_softc *chp;
   2072      1.28    bouyer {
   2073      1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   2074      1.28    bouyer 	u_int8_t idedma_ctl;
   2075      1.28    bouyer 	int mode, drive;
   2076      1.28    bouyer 	struct ata_drive_datas *drvp;
   2077      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2078      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2079      1.28    bouyer 
   2080      1.28    bouyer 	idedma_ctl = 0;
   2081      1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   2082      1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   2083      1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   2084  1.44.2.4    bouyer 	udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
   2085      1.28    bouyer 
   2086      1.28    bouyer 	/* setup DMA if needed */
   2087      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2088       1.9    bouyer 
   2089  1.44.2.6    bouyer 	/*
   2090  1.44.2.6    bouyer 	 * We can't mix Ultra/33 and Ultra/66 on the same channel, so
   2091  1.44.2.6    bouyer 	 * downgrade to Ultra/33 if needed
   2092  1.44.2.6    bouyer 	 */
   2093  1.44.2.6    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   2094  1.44.2.6    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
   2095  1.44.2.6    bouyer 		/* both drives UDMA */
   2096  1.44.2.6    bouyer 		if (chp->ch_drive[0].UDMA_mode > 2 &&
   2097  1.44.2.6    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2) {
   2098  1.44.2.6    bouyer 			/* drive 0 Ultra/66, drive 1 Ultra/33 */
   2099  1.44.2.6    bouyer 			chp->ch_drive[0].UDMA_mode = 2;
   2100  1.44.2.6    bouyer 		} else if (chp->ch_drive[1].UDMA_mode > 2 &&
   2101  1.44.2.6    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) {
   2102  1.44.2.6    bouyer 			/* drive 1 Ultra/66, drive 0 Ultra/33 */
   2103  1.44.2.6    bouyer 			chp->ch_drive[1].UDMA_mode = 2;
   2104  1.44.2.6    bouyer 		}
   2105  1.44.2.6    bouyer 	}
   2106  1.44.2.6    bouyer 
   2107      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2108      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2109      1.28    bouyer 		/* If no drive, skip */
   2110      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2111      1.28    bouyer 			continue;
   2112      1.28    bouyer 		/* add timing values, setup DMA if needed */
   2113      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2114      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   2115      1.28    bouyer 			mode = drvp->PIO_mode;
   2116      1.28    bouyer 			goto pio;
   2117       1.8  drochner 		}
   2118      1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   2119      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   2120      1.28    bouyer 			/* use Ultra/DMA */
   2121      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2122      1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   2123      1.28    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive) |
   2124      1.28    bouyer 			    APO_UDMA_TIME(chp->channel, drive,
   2125      1.28    bouyer 				apollo_udma_tim[drvp->UDMA_mode]);
   2126  1.44.2.6    bouyer 			if (drvp->UDMA_mode > 2)
   2127  1.44.2.6    bouyer 				udmatim_reg |=
   2128  1.44.2.6    bouyer 				    APO_UDMA_CLK66(chp->channel);
   2129      1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   2130      1.28    bouyer 			mode = drvp->PIO_mode;
   2131      1.28    bouyer 		} else {
   2132      1.28    bouyer 			/* use Multiword DMA */
   2133      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   2134      1.28    bouyer 			/* mode = min(pio, dma+2) */
   2135      1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   2136      1.28    bouyer 				mode = drvp->PIO_mode;
   2137      1.28    bouyer 			else
   2138      1.37    bouyer 				mode = drvp->DMA_mode + 2;
   2139       1.8  drochner 		}
   2140      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2141      1.28    bouyer 
   2142      1.28    bouyer pio:		/* setup PIO mode */
   2143      1.37    bouyer 		if (mode <= 2) {
   2144      1.37    bouyer 			drvp->DMA_mode = 0;
   2145      1.37    bouyer 			drvp->PIO_mode = 0;
   2146      1.37    bouyer 			mode = 0;
   2147      1.37    bouyer 		} else {
   2148      1.37    bouyer 			drvp->PIO_mode = mode;
   2149      1.37    bouyer 			drvp->DMA_mode = mode - 2;
   2150      1.37    bouyer 		}
   2151      1.28    bouyer 		datatim_reg |=
   2152      1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   2153      1.28    bouyer 			apollo_pio_set[mode]) |
   2154      1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   2155      1.28    bouyer 			apollo_pio_rec[mode]);
   2156      1.28    bouyer 	}
   2157      1.28    bouyer 	if (idedma_ctl != 0) {
   2158      1.28    bouyer 		/* Add software bits in status register */
   2159      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2160      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2161      1.28    bouyer 		    idedma_ctl);
   2162       1.9    bouyer 	}
   2163      1.28    bouyer 	pciide_print_modes(cp);
   2164      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   2165      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   2166       1.9    bouyer }
   2167       1.6       cgd 
   2168      1.18  drochner void
   2169      1.41    bouyer cmd_channel_map(pa, sc, channel)
   2170       1.9    bouyer 	struct pci_attach_args *pa;
   2171      1.41    bouyer 	struct pciide_softc *sc;
   2172      1.41    bouyer 	int channel;
   2173       1.9    bouyer {
   2174      1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2175      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2176      1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2177  1.44.2.1    bouyer 	int interface;
   2178  1.44.2.1    bouyer 
   2179  1.44.2.1    bouyer 	/*
   2180  1.44.2.1    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2181  1.44.2.1    bouyer 	 * In this case, we have to fake interface
   2182  1.44.2.1    bouyer 	 */
   2183  1.44.2.1    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2184  1.44.2.1    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2185  1.44.2.1    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2186  1.44.2.1    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2187  1.44.2.1    bouyer 		    CMD_CONF_DSA1)
   2188  1.44.2.1    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2189  1.44.2.1    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2190  1.44.2.1    bouyer 	} else {
   2191  1.44.2.1    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2192  1.44.2.1    bouyer 	}
   2193       1.6       cgd 
   2194      1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2195      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2196      1.41    bouyer 	cp->wdc_channel.channel = channel;
   2197      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2198      1.41    bouyer 
   2199      1.41    bouyer 	if (channel > 0) {
   2200      1.41    bouyer 		cp->wdc_channel.ch_queue =
   2201      1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2202      1.41    bouyer 	} else {
   2203      1.41    bouyer 		cp->wdc_channel.ch_queue =
   2204      1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2205      1.41    bouyer 	}
   2206      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2207      1.41    bouyer 		printf("%s %s channel: "
   2208      1.41    bouyer 		    "can't allocate memory for command queue",
   2209      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2210      1.41    bouyer 		    return;
   2211      1.18  drochner 	}
   2212      1.18  drochner 
   2213      1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2214      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2215      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2216      1.41    bouyer 	    "configured" : "wired",
   2217      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2218      1.41    bouyer 	    "native-PCI" : "compatibility");
   2219       1.5       cgd 
   2220       1.9    bouyer 	/*
   2221       1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2222       1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2223       1.9    bouyer 	 * the whole device
   2224       1.9    bouyer 	 */
   2225      1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2226      1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2227      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2228      1.18  drochner 		return;
   2229      1.18  drochner 	}
   2230      1.18  drochner 
   2231      1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2232      1.18  drochner 	if (cp->hw_ok == 0)
   2233      1.18  drochner 		return;
   2234      1.41    bouyer 	if (channel == 1) {
   2235  1.44.2.1    bouyer 		if (pciide_chan_candisable(cp)) {
   2236      1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2237      1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2238      1.24    bouyer 			    CMD_CTRL, ctrl);
   2239      1.18  drochner 		}
   2240      1.18  drochner 	}
   2241      1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2242      1.41    bouyer }
   2243      1.41    bouyer 
   2244      1.41    bouyer int
   2245      1.41    bouyer cmd_pci_intr(arg)
   2246      1.41    bouyer 	void *arg;
   2247      1.41    bouyer {
   2248      1.41    bouyer 	struct pciide_softc *sc = arg;
   2249      1.41    bouyer 	struct pciide_channel *cp;
   2250      1.41    bouyer 	struct channel_softc *wdc_cp;
   2251      1.41    bouyer 	int i, rv, crv;
   2252      1.41    bouyer 	u_int32_t priirq, secirq;
   2253      1.41    bouyer 
   2254      1.41    bouyer 	rv = 0;
   2255      1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2256      1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2257      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2258      1.41    bouyer 		cp = &sc->pciide_channels[i];
   2259      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2260      1.41    bouyer 		/* If a compat channel skip. */
   2261      1.41    bouyer 		if (cp->compat)
   2262      1.41    bouyer 			continue;
   2263      1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2264      1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2265      1.41    bouyer 			crv = wdcintr(wdc_cp);
   2266      1.41    bouyer 			if (crv == 0)
   2267      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2268      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2269      1.41    bouyer 			else
   2270      1.41    bouyer 				rv = 1;
   2271      1.41    bouyer 		}
   2272      1.41    bouyer 	}
   2273      1.41    bouyer 	return rv;
   2274      1.14    bouyer }
   2275      1.14    bouyer 
   2276      1.14    bouyer void
   2277      1.41    bouyer cmd_chip_map(sc, pa)
   2278      1.14    bouyer 	struct pciide_softc *sc;
   2279      1.41    bouyer 	struct pci_attach_args *pa;
   2280      1.14    bouyer {
   2281      1.41    bouyer 	int channel;
   2282      1.39       mrg 
   2283      1.41    bouyer 	/*
   2284      1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2285      1.41    bouyer 	 * and base adresses registers can be disabled at
   2286      1.41    bouyer 	 * hardware level. In this case, the device is wired
   2287      1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2288      1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2289      1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2290      1.41    bouyer 	 * can't be disabled.
   2291      1.41    bouyer 	 */
   2292      1.41    bouyer 
   2293      1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2294      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2295      1.41    bouyer 		return;
   2296      1.41    bouyer #endif
   2297      1.41    bouyer 
   2298  1.44.2.1    bouyer 	printf("%s: hardware does not support DMA\n",
   2299      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2300      1.41    bouyer 	sc->sc_dma_ok = 0;
   2301      1.41    bouyer 
   2302      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2303      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2304  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2305      1.41    bouyer 
   2306      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2307      1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2308      1.41    bouyer 	}
   2309      1.14    bouyer }
   2310      1.14    bouyer 
   2311      1.14    bouyer void
   2312  1.44.2.1    bouyer cmd0643_9_chip_map(sc, pa)
   2313      1.14    bouyer 	struct pciide_softc *sc;
   2314      1.41    bouyer 	struct pci_attach_args *pa;
   2315      1.41    bouyer {
   2316      1.41    bouyer 	struct pciide_channel *cp;
   2317      1.28    bouyer 	int channel;
   2318  1.44.2.1    bouyer 	int rev = PCI_REVISION(
   2319  1.44.2.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   2320      1.28    bouyer 
   2321      1.41    bouyer 	/*
   2322      1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2323      1.41    bouyer 	 * and base adresses registers can be disabled at
   2324      1.41    bouyer 	 * hardware level. In this case, the device is wired
   2325      1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2326      1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2327      1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2328      1.41    bouyer 	 * can't be disabled.
   2329      1.41    bouyer 	 */
   2330      1.41    bouyer 
   2331      1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2332      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2333      1.41    bouyer 		return;
   2334      1.41    bouyer #endif
   2335      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2336      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2337      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2338      1.41    bouyer 	printf("\n");
   2339  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2340  1.44.2.1    bouyer 	    WDC_CAPABILITY_MODE;
   2341  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   2342  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2343  1.44.2.1    bouyer 		switch (sc->sc_pp->ide_product) {
   2344  1.44.2.1    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2345  1.44.2.1    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2346  1.44.2.1    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2347  1.44.2.1    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2348  1.44.2.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2349  1.44.2.1    bouyer 			break;
   2350  1.44.2.1    bouyer 		case PCI_PRODUCT_CMDTECH_646:
   2351  1.44.2.1    bouyer 			if (rev >= CMD0646U2_REV) {
   2352  1.44.2.1    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2353  1.44.2.1    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2354  1.44.2.1    bouyer 			} else if (rev >= CMD0646U_REV) {
   2355  1.44.2.1    bouyer 			/*
   2356  1.44.2.1    bouyer 			 * Linux's driver claims that the 646U is broken
   2357  1.44.2.1    bouyer 			 * with UDMA. Only enable it if we know what we're
   2358  1.44.2.1    bouyer 			 * doing
   2359  1.44.2.1    bouyer 			 */
   2360  1.44.2.1    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
   2361  1.44.2.1    bouyer 				sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2362  1.44.2.1    bouyer 				sc->sc_wdcdev.UDMA_cap = 2;
   2363  1.44.2.1    bouyer #endif
   2364  1.44.2.1    bouyer 				/* explicitely disable UDMA */
   2365  1.44.2.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2366  1.44.2.1    bouyer 				    CMD_UDMATIM(0), 0);
   2367  1.44.2.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2368  1.44.2.1    bouyer 				    CMD_UDMATIM(1), 0);
   2369  1.44.2.1    bouyer 			}
   2370  1.44.2.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
   2371  1.44.2.1    bouyer 			break;
   2372  1.44.2.1    bouyer 		default:
   2373  1.44.2.1    bouyer 			sc->sc_wdcdev.irqack = pciide_irqack;
   2374  1.44.2.1    bouyer 		}
   2375  1.44.2.1    bouyer 	}
   2376      1.41    bouyer 
   2377      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2378      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2379      1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2380      1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2381  1.44.2.1    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2382      1.41    bouyer 
   2383  1.44.2.1    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2384      1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2385      1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2386      1.28    bouyer 		DEBUG_PROBE);
   2387      1.41    bouyer 
   2388      1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2389      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2390      1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2391      1.41    bouyer 		if (cp->hw_ok == 0)
   2392      1.41    bouyer 			continue;
   2393  1.44.2.1    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2394      1.28    bouyer 	}
   2395  1.44.2.1    bouyer 	/*
   2396  1.44.2.1    bouyer 	 * note - this also makes sure we clear the irq disable and reset
   2397  1.44.2.1    bouyer 	 * bits
   2398  1.44.2.1    bouyer 	 */
   2399      1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2400  1.44.2.1    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2401      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2402      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2403      1.28    bouyer 	    DEBUG_PROBE);
   2404      1.28    bouyer }
   2405      1.28    bouyer 
   2406      1.28    bouyer void
   2407  1.44.2.1    bouyer cmd0643_9_setup_channel(chp)
   2408      1.14    bouyer 	struct channel_softc *chp;
   2409      1.28    bouyer {
   2410      1.14    bouyer 	struct ata_drive_datas *drvp;
   2411      1.14    bouyer 	u_int8_t tim;
   2412  1.44.2.1    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2413      1.28    bouyer 	int drive;
   2414      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2415      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2416      1.28    bouyer 
   2417      1.28    bouyer 	idedma_ctl = 0;
   2418      1.28    bouyer 	/* setup DMA if needed */
   2419      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2420      1.14    bouyer 
   2421      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2422      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2423      1.28    bouyer 		/* If no drive, skip */
   2424      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2425      1.28    bouyer 			continue;
   2426      1.28    bouyer 		/* add timing values, setup DMA if needed */
   2427  1.44.2.1    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2428  1.44.2.1    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2429  1.44.2.1    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2430  1.44.2.1    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
   2431  1.44.2.4    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
   2432  1.44.2.1    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2433  1.44.2.1    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2434  1.44.2.1    bouyer 				if (drvp->UDMA_mode > 2 &&
   2435  1.44.2.1    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2436  1.44.2.1    bouyer 				    CMD_BICSR) &
   2437  1.44.2.1    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2438  1.44.2.1    bouyer 					drvp->UDMA_mode = 2;
   2439  1.44.2.1    bouyer 				if (drvp->UDMA_mode > 2)
   2440  1.44.2.1    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2441  1.44.2.1    bouyer 				else if (sc->sc_wdcdev.UDMA_cap > 2)
   2442  1.44.2.1    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2443  1.44.2.1    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2444  1.44.2.1    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2445  1.44.2.1    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2446  1.44.2.1    bouyer 				udma_reg |=
   2447  1.44.2.1    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
   2448  1.44.2.1    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2449  1.44.2.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2450  1.44.2.1    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2451  1.44.2.1    bouyer 			} else {
   2452  1.44.2.1    bouyer 				/*
   2453  1.44.2.1    bouyer 				 * use Multiword DMA.
   2454  1.44.2.1    bouyer 				 * Timings will be used for both PIO and DMA,
   2455  1.44.2.1    bouyer 				 * so adjust DMA mode if needed
   2456  1.44.2.1    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
   2457  1.44.2.1    bouyer 				 */
   2458  1.44.2.1    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2459  1.44.2.1    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2460  1.44.2.1    bouyer 					    sc->sc_tag,
   2461  1.44.2.1    bouyer 					    CMD_UDMATIM(chp->channel));
   2462  1.44.2.1    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2463  1.44.2.1    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2464  1.44.2.1    bouyer 					    CMD_UDMATIM(chp->channel),
   2465  1.44.2.1    bouyer 					    udma_reg);
   2466  1.44.2.1    bouyer 				}
   2467  1.44.2.1    bouyer 				if (drvp->PIO_mode >= 3 &&
   2468  1.44.2.1    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2469  1.44.2.1    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2470  1.44.2.1    bouyer 				}
   2471  1.44.2.1    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2472      1.14    bouyer 			}
   2473      1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2474      1.14    bouyer 		}
   2475      1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2476      1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2477      1.28    bouyer 	}
   2478      1.28    bouyer 	if (idedma_ctl != 0) {
   2479      1.28    bouyer 		/* Add software bits in status register */
   2480      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2481      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2482      1.28    bouyer 		    idedma_ctl);
   2483      1.14    bouyer 	}
   2484      1.28    bouyer 	pciide_print_modes(cp);
   2485       1.1       cgd }
   2486       1.1       cgd 
   2487      1.18  drochner void
   2488  1.44.2.1    bouyer cmd646_9_irqack(chp)
   2489  1.44.2.1    bouyer 	struct channel_softc *chp;
   2490  1.44.2.1    bouyer {
   2491  1.44.2.1    bouyer 	u_int32_t priirq, secirq;
   2492  1.44.2.1    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2493  1.44.2.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2494  1.44.2.1    bouyer 
   2495  1.44.2.1    bouyer 	if (chp->channel == 0) {
   2496  1.44.2.1    bouyer 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2497  1.44.2.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2498  1.44.2.1    bouyer 	} else {
   2499  1.44.2.1    bouyer 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2500  1.44.2.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2501  1.44.2.1    bouyer 	}
   2502  1.44.2.1    bouyer 	pciide_irqack(chp);
   2503  1.44.2.1    bouyer }
   2504  1.44.2.1    bouyer 
   2505  1.44.2.1    bouyer void
   2506  1.44.2.1    bouyer cy693_chip_map(sc, pa)
   2507  1.44.2.1    bouyer 	struct pciide_softc *sc;
   2508      1.41    bouyer 	struct pci_attach_args *pa;
   2509      1.41    bouyer {
   2510      1.41    bouyer 	struct pciide_channel *cp;
   2511  1.44.2.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2512      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2513      1.41    bouyer 
   2514      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2515      1.41    bouyer 		return;
   2516      1.41    bouyer 	/*
   2517      1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2518      1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2519      1.41    bouyer 	 * the real channel
   2520      1.41    bouyer 	 */
   2521      1.41    bouyer 	if (pa->pa_function == 1) {
   2522  1.44.2.1    bouyer 		sc->sc_cy_compatchan = 0;
   2523      1.41    bouyer 	} else if (pa->pa_function == 2) {
   2524  1.44.2.1    bouyer 		sc->sc_cy_compatchan = 1;
   2525      1.41    bouyer 	} else {
   2526      1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2527      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2528      1.41    bouyer 		return;
   2529      1.41    bouyer 	}
   2530      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2531      1.41    bouyer 		printf("%s: bus-master DMA support present",
   2532      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2533      1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2534      1.41    bouyer 	} else {
   2535      1.41    bouyer 		printf("%s: hardware does not support DMA",
   2536      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2537      1.41    bouyer 		sc->sc_dma_ok = 0;
   2538      1.41    bouyer 	}
   2539      1.41    bouyer 	printf("\n");
   2540      1.39       mrg 
   2541  1.44.2.1    bouyer 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2542  1.44.2.1    bouyer 	if (sc->sc_cy_handle == NULL) {
   2543  1.44.2.1    bouyer 		printf("%s: unable to map hyperCache control registers\n",
   2544  1.44.2.1    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2545  1.44.2.1    bouyer 		sc->sc_dma_ok = 0;
   2546  1.44.2.1    bouyer 	}
   2547  1.44.2.1    bouyer 
   2548  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2549      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2550  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   2551  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2552  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2553  1.44.2.1    bouyer 	}
   2554      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2555      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2556      1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2557      1.18  drochner 
   2558      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2559      1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2560      1.39       mrg 
   2561      1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2562      1.41    bouyer 	cp = &sc->pciide_channels[0];
   2563  1.44.2.1    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2564      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2565      1.41    bouyer 	cp->wdc_channel.channel = 0;
   2566      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2567      1.41    bouyer 	cp->wdc_channel.ch_queue =
   2568      1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2569      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2570      1.41    bouyer 		printf("%s primary channel: "
   2571      1.41    bouyer 		    "can't allocate memory for command queue",
   2572      1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2573      1.41    bouyer 		return;
   2574      1.41    bouyer 	}
   2575      1.41    bouyer 	printf("%s: primary channel %s to ",
   2576      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2577      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2578      1.41    bouyer 	    "configured" : "wired");
   2579      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2580      1.41    bouyer 		printf("native-PCI");
   2581      1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2582      1.41    bouyer 		    pciide_pci_intr);
   2583      1.41    bouyer 	} else {
   2584      1.41    bouyer 		printf("compatibility");
   2585  1.44.2.1    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2586      1.41    bouyer 		    &cmdsize, &ctlsize);
   2587      1.41    bouyer 	}
   2588      1.41    bouyer 	printf(" mode\n");
   2589      1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2590      1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2591      1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2592  1.44.2.1    bouyer 	if (pciide_chan_candisable(cp)) {
   2593      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2594      1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2595      1.41    bouyer 	}
   2596  1.44.2.1    bouyer 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2597      1.41    bouyer 	if (cp->hw_ok == 0)
   2598      1.41    bouyer 		return;
   2599      1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2600      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2601      1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2602      1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2603      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2604      1.28    bouyer }
   2605      1.28    bouyer 
   2606      1.28    bouyer void
   2607      1.28    bouyer cy693_setup_channel(chp)
   2608      1.18  drochner 	struct channel_softc *chp;
   2609      1.28    bouyer {
   2610      1.18  drochner 	struct ata_drive_datas *drvp;
   2611      1.18  drochner 	int drive;
   2612      1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2613      1.18  drochner 	u_int32_t idedma_ctl;
   2614      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2615      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2616      1.41    bouyer 	int dma_mode = -1;
   2617       1.9    bouyer 
   2618      1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2619      1.28    bouyer 
   2620      1.28    bouyer 	/* setup DMA if needed */
   2621      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2622      1.28    bouyer 
   2623      1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2624      1.18  drochner 		drvp = &chp->ch_drive[drive];
   2625      1.18  drochner 		/* If no drive, skip */
   2626      1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2627      1.18  drochner 			continue;
   2628      1.18  drochner 		/* add timing values, setup DMA if needed */
   2629      1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2630      1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2631      1.41    bouyer 			/* use Multiword DMA */
   2632      1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2633      1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2634      1.18  drochner 		}
   2635      1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2636      1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2637      1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2638      1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2639      1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2640      1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2641      1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2642      1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2643      1.18  drochner 	}
   2644      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2645      1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2646      1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2647  1.44.2.1    bouyer 
   2648  1.44.2.1    bouyer 	if (dma_mode == -1)
   2649  1.44.2.1    bouyer 		dma_mode = 0;
   2650  1.44.2.1    bouyer 
   2651  1.44.2.1    bouyer 	if (sc->sc_cy_handle != NULL) {
   2652  1.44.2.1    bouyer 		/* Note: `multiple' is implied. */
   2653  1.44.2.1    bouyer 		cy82c693_write(sc->sc_cy_handle,
   2654  1.44.2.1    bouyer 		    (sc->sc_cy_compatchan == 0) ?
   2655  1.44.2.1    bouyer 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2656  1.44.2.1    bouyer 	}
   2657  1.44.2.1    bouyer 
   2658      1.28    bouyer 	pciide_print_modes(cp);
   2659  1.44.2.1    bouyer 
   2660      1.18  drochner 	if (idedma_ctl != 0) {
   2661      1.18  drochner 		/* Add software bits in status register */
   2662      1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2663      1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2664       1.9    bouyer 	}
   2665       1.1       cgd }
   2666       1.1       cgd 
   2667      1.18  drochner void
   2668      1.41    bouyer sis_chip_map(sc, pa)
   2669      1.41    bouyer 	struct pciide_softc *sc;
   2670      1.18  drochner 	struct pci_attach_args *pa;
   2671      1.41    bouyer {
   2672      1.18  drochner 	struct pciide_channel *cp;
   2673      1.41    bouyer 	int channel;
   2674      1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2675  1.44.2.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2676  1.44.2.1    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2677      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2678       1.9    bouyer 
   2679      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2680      1.18  drochner 		return;
   2681      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2682      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2683      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2684      1.41    bouyer 	printf("\n");
   2685  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2686      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2687  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   2688  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2689  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2690  1.44.2.3    bouyer 		if (rev > 0xd0)
   2691  1.44.2.1    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2692  1.44.2.1    bouyer 	}
   2693  1.44.2.1    bouyer 
   2694      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2695      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2696  1.44.2.1    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
   2697  1.44.2.1    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   2698      1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   2699      1.15    bouyer 
   2700      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2701      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2702      1.28    bouyer 
   2703      1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2704      1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2705      1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2706      1.41    bouyer 
   2707      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2708      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2709      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2710      1.41    bouyer 			continue;
   2711      1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2712      1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2713      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2714      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2715  1.44.2.1    bouyer 			continue;
   2716      1.41    bouyer 		}
   2717      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2718      1.41    bouyer 		    pciide_pci_intr);
   2719      1.41    bouyer 		if (cp->hw_ok == 0)
   2720      1.41    bouyer 			continue;
   2721  1.44.2.1    bouyer 		if (pciide_chan_candisable(cp)) {
   2722      1.41    bouyer 			if (channel == 0)
   2723      1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2724      1.41    bouyer 			else
   2725      1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2726      1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   2727      1.41    bouyer 			    sis_ctr0);
   2728      1.41    bouyer 		}
   2729      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2730      1.41    bouyer 		if (cp->hw_ok == 0)
   2731      1.41    bouyer 			continue;
   2732      1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   2733      1.41    bouyer 	}
   2734      1.28    bouyer }
   2735      1.28    bouyer 
   2736      1.28    bouyer void
   2737      1.28    bouyer sis_setup_channel(chp)
   2738      1.15    bouyer 	struct channel_softc *chp;
   2739      1.28    bouyer {
   2740      1.15    bouyer 	struct ata_drive_datas *drvp;
   2741      1.28    bouyer 	int drive;
   2742      1.18  drochner 	u_int32_t sis_tim;
   2743      1.18  drochner 	u_int32_t idedma_ctl;
   2744      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2745      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2746      1.15    bouyer 
   2747      1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   2748      1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2749      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2750      1.28    bouyer 	    DEBUG_PROBE);
   2751      1.28    bouyer 	sis_tim = 0;
   2752      1.18  drochner 	idedma_ctl = 0;
   2753      1.28    bouyer 	/* setup DMA if needed */
   2754      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2755      1.28    bouyer 
   2756      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2757      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2758      1.28    bouyer 		/* If no drive, skip */
   2759      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2760      1.28    bouyer 			continue;
   2761      1.28    bouyer 		/* add timing values, setup DMA if needed */
   2762      1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2763      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2764      1.28    bouyer 			goto pio;
   2765      1.28    bouyer 
   2766      1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2767      1.28    bouyer 			/* use Ultra/DMA */
   2768      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2769      1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2770      1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2771      1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2772      1.28    bouyer 		} else {
   2773      1.28    bouyer 			/*
   2774      1.28    bouyer 			 * use Multiword DMA
   2775      1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2776      1.28    bouyer 			 * so adjust DMA mode if needed
   2777      1.28    bouyer 			 */
   2778      1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2779      1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2780      1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2781      1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2782      1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2783      1.28    bouyer 			if (drvp->DMA_mode == 0)
   2784      1.28    bouyer 				drvp->PIO_mode = 0;
   2785      1.28    bouyer 		}
   2786      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2787      1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   2788      1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   2789      1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   2790      1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   2791      1.28    bouyer 	}
   2792      1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   2793      1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   2794      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   2795      1.18  drochner 	if (idedma_ctl != 0) {
   2796      1.18  drochner 		/* Add software bits in status register */
   2797      1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2798      1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2799      1.18  drochner 	}
   2800      1.28    bouyer 	pciide_print_modes(cp);
   2801      1.18  drochner }
   2802      1.18  drochner 
   2803      1.18  drochner void
   2804      1.41    bouyer acer_chip_map(sc, pa)
   2805      1.41    bouyer 	struct pciide_softc *sc;
   2806      1.18  drochner 	struct pci_attach_args *pa;
   2807      1.41    bouyer {
   2808      1.18  drochner 	struct pciide_channel *cp;
   2809      1.41    bouyer 	int channel;
   2810      1.41    bouyer 	pcireg_t cr, interface;
   2811      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2812  1.44.2.7    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2813      1.18  drochner 
   2814      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2815      1.18  drochner 		return;
   2816      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2817      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2818      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2819      1.41    bouyer 	printf("\n");
   2820  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2821      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2822  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   2823  1.44.2.7    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   2824  1.44.2.7    bouyer 		if (rev >= 0x20)
   2825  1.44.2.7    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2826  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2827  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2828  1.44.2.1    bouyer 	}
   2829      1.41    bouyer 
   2830      1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2831      1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2832      1.30    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   2833      1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   2834      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2835      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2836      1.30    bouyer 
   2837      1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   2838      1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   2839      1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   2840      1.30    bouyer 
   2841      1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   2842      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   2843      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   2844      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   2845      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   2846      1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   2847      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   2848      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   2849      1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   2850      1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   2851      1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   2852      1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   2853      1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   2854      1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   2855      1.41    bouyer 	    PCI_CLASS_REG));
   2856      1.41    bouyer 
   2857      1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2858      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2859      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2860      1.41    bouyer 			continue;
   2861      1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   2862      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2863      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2864      1.41    bouyer 			continue;
   2865      1.41    bouyer 		}
   2866      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2867      1.41    bouyer 		    acer_pci_intr);
   2868      1.41    bouyer 		if (cp->hw_ok == 0)
   2869      1.41    bouyer 			continue;
   2870  1.44.2.1    bouyer 		if (pciide_chan_candisable(cp)) {
   2871      1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   2872      1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   2873      1.41    bouyer 			    PCI_CLASS_REG, cr);
   2874      1.41    bouyer 		}
   2875      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2876      1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   2877      1.30    bouyer 	}
   2878      1.30    bouyer }
   2879      1.30    bouyer 
   2880      1.30    bouyer void
   2881      1.30    bouyer acer_setup_channel(chp)
   2882      1.30    bouyer 	struct channel_softc *chp;
   2883      1.30    bouyer {
   2884      1.30    bouyer 	struct ata_drive_datas *drvp;
   2885      1.30    bouyer 	int drive;
   2886      1.30    bouyer 	u_int32_t acer_fifo_udma;
   2887      1.30    bouyer 	u_int32_t idedma_ctl;
   2888      1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2889      1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2890      1.30    bouyer 
   2891      1.30    bouyer 	idedma_ctl = 0;
   2892      1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   2893      1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   2894      1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2895      1.30    bouyer 	/* setup DMA if needed */
   2896      1.30    bouyer 	pciide_channel_dma_setup(cp);
   2897      1.30    bouyer 
   2898      1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   2899      1.30    bouyer 		drvp = &chp->ch_drive[drive];
   2900      1.30    bouyer 		/* If no drive, skip */
   2901      1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2902      1.30    bouyer 			continue;
   2903      1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   2904      1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   2905      1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2906      1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   2907      1.30    bouyer 		/* clear FIFO/DMA mode */
   2908      1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   2909      1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   2910      1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   2911      1.30    bouyer 
   2912      1.30    bouyer 		/* add timing values, setup DMA if needed */
   2913      1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2914      1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   2915      1.30    bouyer 			acer_fifo_udma |=
   2916      1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   2917      1.30    bouyer 			goto pio;
   2918      1.30    bouyer 		}
   2919      1.30    bouyer 
   2920      1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   2921      1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2922      1.30    bouyer 			/* use Ultra/DMA */
   2923      1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2924      1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   2925      1.30    bouyer 			acer_fifo_udma |=
   2926      1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   2927      1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   2928      1.30    bouyer 		} else {
   2929      1.30    bouyer 			/*
   2930      1.30    bouyer 			 * use Multiword DMA
   2931      1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   2932      1.30    bouyer 			 * so adjust DMA mode if needed
   2933      1.30    bouyer 			 */
   2934      1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2935      1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2936      1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2937      1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2938      1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2939      1.30    bouyer 			if (drvp->DMA_mode == 0)
   2940      1.30    bouyer 				drvp->PIO_mode = 0;
   2941      1.30    bouyer 		}
   2942      1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2943      1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2944      1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   2945      1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   2946      1.30    bouyer 	}
   2947      1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   2948      1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2949      1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   2950      1.30    bouyer 	if (idedma_ctl != 0) {
   2951      1.30    bouyer 		/* Add software bits in status register */
   2952      1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2953      1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   2954      1.30    bouyer 	}
   2955      1.30    bouyer 	pciide_print_modes(cp);
   2956      1.30    bouyer }
   2957      1.30    bouyer 
   2958      1.41    bouyer int
   2959      1.41    bouyer acer_pci_intr(arg)
   2960      1.41    bouyer 	void *arg;
   2961      1.41    bouyer {
   2962      1.41    bouyer 	struct pciide_softc *sc = arg;
   2963      1.41    bouyer 	struct pciide_channel *cp;
   2964      1.41    bouyer 	struct channel_softc *wdc_cp;
   2965      1.41    bouyer 	int i, rv, crv;
   2966      1.41    bouyer 	u_int32_t chids;
   2967      1.41    bouyer 
   2968      1.41    bouyer 	rv = 0;
   2969      1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   2970      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2971      1.41    bouyer 		cp = &sc->pciide_channels[i];
   2972      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2973      1.41    bouyer 		/* If a compat channel skip. */
   2974      1.41    bouyer 		if (cp->compat)
   2975      1.41    bouyer 			continue;
   2976      1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   2977      1.41    bouyer 			crv = wdcintr(wdc_cp);
   2978      1.41    bouyer 			if (crv == 0)
   2979      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2980      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2981      1.41    bouyer 			else
   2982      1.41    bouyer 				rv = 1;
   2983      1.41    bouyer 		}
   2984      1.41    bouyer 	}
   2985      1.41    bouyer 	return rv;
   2986      1.41    bouyer }
   2987      1.41    bouyer 
   2988      1.30    bouyer void
   2989  1.44.2.1    bouyer hpt_chip_map(sc, pa)
   2990  1.44.2.9    bouyer 	struct pciide_softc *sc;
   2991  1.44.2.1    bouyer 	struct pci_attach_args *pa;
   2992  1.44.2.1    bouyer {
   2993  1.44.2.1    bouyer 	struct pciide_channel *cp;
   2994  1.44.2.1    bouyer 	int i, compatchan, revision;
   2995  1.44.2.1    bouyer 	pcireg_t interface;
   2996  1.44.2.1    bouyer 	bus_size_t cmdsize, ctlsize;
   2997  1.44.2.1    bouyer 
   2998  1.44.2.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2999  1.44.2.1    bouyer 		return;
   3000  1.44.2.1    bouyer 	revision = PCI_REVISION(pa->pa_class);
   3001  1.44.2.1    bouyer 
   3002  1.44.2.1    bouyer 	/*
   3003  1.44.2.1    bouyer 	 * when the chip is in native mode it identifies itself as a
   3004  1.44.2.1    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3005  1.44.2.1    bouyer 	 */
   3006  1.44.2.1    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3007  1.44.2.1    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3008  1.44.2.1    bouyer 	} else {
   3009  1.44.2.1    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3010  1.44.2.1    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   3011  1.44.2.1    bouyer 		if (revision == HPT370_REV)
   3012  1.44.2.1    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   3013  1.44.2.1    bouyer 	}
   3014  1.44.2.1    bouyer 
   3015  1.44.2.1    bouyer 	printf("%s: bus-master DMA support present",
   3016  1.44.2.1    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   3017  1.44.2.1    bouyer 	pciide_mapreg_dma(sc, pa);
   3018  1.44.2.1    bouyer 	printf("\n");
   3019  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3020  1.44.2.1    bouyer 	    WDC_CAPABILITY_MODE;
   3021  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   3022  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3023  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3024  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3025  1.44.2.1    bouyer 	}
   3026  1.44.2.1    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3027  1.44.2.1    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3028  1.44.2.1    bouyer 
   3029  1.44.2.1    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   3030  1.44.2.1    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3031  1.44.2.1    bouyer 	if (revision == HPT366_REV) {
   3032  1.44.2.4    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3033  1.44.2.1    bouyer 		/*
   3034  1.44.2.1    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   3035  1.44.2.1    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   3036  1.44.2.1    bouyer 		 * with the real channel
   3037  1.44.2.1    bouyer 		 */
   3038  1.44.2.1    bouyer 		if (pa->pa_function == 0) {
   3039  1.44.2.1    bouyer 			compatchan = 0;
   3040  1.44.2.1    bouyer 		} else if (pa->pa_function == 1) {
   3041  1.44.2.1    bouyer 			compatchan = 1;
   3042  1.44.2.1    bouyer 		} else {
   3043  1.44.2.1    bouyer 			printf("%s: unexpected PCI function %d\n",
   3044  1.44.2.1    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   3045  1.44.2.1    bouyer 			return;
   3046  1.44.2.1    bouyer 		}
   3047  1.44.2.1    bouyer 		sc->sc_wdcdev.nchannels = 1;
   3048  1.44.2.1    bouyer 	} else {
   3049  1.44.2.1    bouyer 		sc->sc_wdcdev.nchannels = 2;
   3050  1.44.2.4    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3051  1.44.2.1    bouyer 	}
   3052  1.44.2.1    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3053  1.44.2.1    bouyer 		cp = &sc->pciide_channels[i];
   3054  1.44.2.1    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   3055  1.44.2.1    bouyer 			compatchan = i;
   3056  1.44.2.1    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3057  1.44.2.1    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   3058  1.44.2.1    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   3059  1.44.2.1    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3060  1.44.2.1    bouyer 				continue;
   3061  1.44.2.1    bouyer 			}
   3062  1.44.2.1    bouyer 		}
   3063  1.44.2.1    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3064  1.44.2.1    bouyer 			continue;
   3065  1.44.2.1    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3066  1.44.2.1    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3067  1.44.2.1    bouyer 			    &ctlsize, hpt_pci_intr);
   3068  1.44.2.1    bouyer 		} else {
   3069  1.44.2.1    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3070  1.44.2.1    bouyer 			    &cmdsize, &ctlsize);
   3071  1.44.2.1    bouyer 		}
   3072  1.44.2.1    bouyer 		if (cp->hw_ok == 0)
   3073  1.44.2.1    bouyer 			return;
   3074  1.44.2.1    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3075  1.44.2.1    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3076  1.44.2.1    bouyer 		wdcattach(&cp->wdc_channel);
   3077  1.44.2.1    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   3078  1.44.2.1    bouyer 	}
   3079  1.44.2.1    bouyer 	if (revision == HPT370_REV) {
   3080  1.44.2.1    bouyer 		/*
   3081  1.44.2.1    bouyer 		 * HPT370_REV has a bit to disable interrupts, make sure
   3082  1.44.2.1    bouyer 		 * to clear it
   3083  1.44.2.1    bouyer 		 */
   3084  1.44.2.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
   3085  1.44.2.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
   3086  1.44.2.1    bouyer 		    ~HPT_CSEL_IRQDIS);
   3087  1.44.2.1    bouyer 	}
   3088  1.44.2.1    bouyer 	return;
   3089  1.44.2.1    bouyer }
   3090  1.44.2.1    bouyer 
   3091  1.44.2.1    bouyer void
   3092  1.44.2.1    bouyer hpt_setup_channel(chp)
   3093  1.44.2.1    bouyer 	struct channel_softc *chp;
   3094  1.44.2.1    bouyer {
   3095  1.44.2.9    bouyer 	struct ata_drive_datas *drvp;
   3096  1.44.2.1    bouyer 	int drive;
   3097  1.44.2.1    bouyer 	int cable;
   3098  1.44.2.1    bouyer 	u_int32_t before, after;
   3099  1.44.2.1    bouyer 	u_int32_t idedma_ctl;
   3100  1.44.2.1    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3101  1.44.2.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3102  1.44.2.1    bouyer 
   3103  1.44.2.1    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   3104  1.44.2.1    bouyer 
   3105  1.44.2.1    bouyer 	/* setup DMA if needed */
   3106  1.44.2.1    bouyer 	pciide_channel_dma_setup(cp);
   3107  1.44.2.1    bouyer 
   3108  1.44.2.1    bouyer 	idedma_ctl = 0;
   3109  1.44.2.1    bouyer 
   3110  1.44.2.1    bouyer 	/* Per drive settings */
   3111  1.44.2.1    bouyer 	for (drive = 0; drive < 2; drive++) {
   3112  1.44.2.1    bouyer 		drvp = &chp->ch_drive[drive];
   3113  1.44.2.1    bouyer 		/* If no drive, skip */
   3114  1.44.2.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3115  1.44.2.1    bouyer 			continue;
   3116  1.44.2.1    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   3117  1.44.2.1    bouyer 					HPT_IDETIM(chp->channel, drive));
   3118  1.44.2.1    bouyer 
   3119  1.44.2.9    bouyer 		/* add timing values, setup DMA if needed */
   3120  1.44.2.9    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3121  1.44.2.4    bouyer 			/* use Ultra/DMA */
   3122  1.44.2.4    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3123  1.44.2.1    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   3124  1.44.2.1    bouyer 			    drvp->UDMA_mode > 2)
   3125  1.44.2.1    bouyer 				drvp->UDMA_mode = 2;
   3126  1.44.2.9    bouyer 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3127  1.44.2.1    bouyer 			    hpt370_udma[drvp->UDMA_mode] :
   3128  1.44.2.1    bouyer 			    hpt366_udma[drvp->UDMA_mode];
   3129  1.44.2.9    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3130  1.44.2.9    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3131  1.44.2.9    bouyer 			/*
   3132  1.44.2.9    bouyer 			 * use Multiword DMA.
   3133  1.44.2.9    bouyer 			 * Timings will be used for both PIO and DMA, so adjust
   3134  1.44.2.9    bouyer 			 * DMA mode if needed
   3135  1.44.2.9    bouyer 			 */
   3136  1.44.2.9    bouyer 			if (drvp->PIO_mode >= 3 &&
   3137  1.44.2.9    bouyer 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   3138  1.44.2.9    bouyer 				drvp->DMA_mode = drvp->PIO_mode - 2;
   3139  1.44.2.9    bouyer 			}
   3140  1.44.2.9    bouyer 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3141  1.44.2.1    bouyer 			    hpt370_dma[drvp->DMA_mode] :
   3142  1.44.2.1    bouyer 			    hpt366_dma[drvp->DMA_mode];
   3143  1.44.2.9    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3144  1.44.2.9    bouyer 		} else {
   3145  1.44.2.1    bouyer 			/* PIO only */
   3146  1.44.2.9    bouyer 			after = (sc->sc_wdcdev.nchannels == 2) ?
   3147  1.44.2.1    bouyer 			    hpt370_pio[drvp->PIO_mode] :
   3148  1.44.2.1    bouyer 			    hpt366_pio[drvp->PIO_mode];
   3149  1.44.2.1    bouyer 		}
   3150  1.44.2.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3151  1.44.2.9    bouyer 		    HPT_IDETIM(chp->channel, drive), after);
   3152  1.44.2.1    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   3153  1.44.2.1    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   3154  1.44.2.1    bouyer 		    after, before), DEBUG_PROBE);
   3155  1.44.2.1    bouyer 	}
   3156  1.44.2.1    bouyer 	if (idedma_ctl != 0) {
   3157  1.44.2.1    bouyer 		/* Add software bits in status register */
   3158  1.44.2.1    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3159  1.44.2.1    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3160  1.44.2.1    bouyer 	}
   3161  1.44.2.1    bouyer 	pciide_print_modes(cp);
   3162  1.44.2.1    bouyer }
   3163  1.44.2.1    bouyer 
   3164  1.44.2.1    bouyer int
   3165  1.44.2.1    bouyer hpt_pci_intr(arg)
   3166  1.44.2.1    bouyer 	void *arg;
   3167  1.44.2.1    bouyer {
   3168  1.44.2.1    bouyer 	struct pciide_softc *sc = arg;
   3169  1.44.2.1    bouyer 	struct pciide_channel *cp;
   3170  1.44.2.1    bouyer 	struct channel_softc *wdc_cp;
   3171  1.44.2.1    bouyer 	int rv = 0;
   3172  1.44.2.1    bouyer 	int dmastat, i, crv;
   3173  1.44.2.1    bouyer 
   3174  1.44.2.1    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3175  1.44.2.1    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3176  1.44.2.1    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3177  1.44.2.1    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3178  1.44.2.1    bouyer 			continue;
   3179  1.44.2.1    bouyer 		cp = &sc->pciide_channels[i];
   3180  1.44.2.1    bouyer 		wdc_cp = &cp->wdc_channel;
   3181  1.44.2.1    bouyer 		crv = wdcintr(wdc_cp);
   3182  1.44.2.1    bouyer 		if (crv == 0) {
   3183  1.44.2.1    bouyer 			printf("%s:%d: bogus intr\n",
   3184  1.44.2.1    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3185  1.44.2.1    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3186  1.44.2.1    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3187  1.44.2.1    bouyer 		} else
   3188  1.44.2.1    bouyer 			rv = 1;
   3189  1.44.2.1    bouyer 	}
   3190  1.44.2.1    bouyer 	return rv;
   3191  1.44.2.1    bouyer }
   3192  1.44.2.1    bouyer 
   3193  1.44.2.1    bouyer 
   3194  1.44.2.7    bouyer /* Macros to test product */
   3195  1.44.2.1    bouyer #define PDC_IS_262(sc)							\
   3196  1.44.2.1    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 ||	\
   3197  1.44.2.1    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3198  1.44.2.1    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
   3199  1.44.2.7    bouyer #define PDC_IS_265(sc)							\
   3200  1.44.2.7    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 ||	\
   3201  1.44.2.7    bouyer 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
   3202  1.44.2.1    bouyer 
   3203  1.44.2.1    bouyer void
   3204      1.41    bouyer pdc202xx_chip_map(sc, pa)
   3205  1.44.2.9    bouyer 	struct pciide_softc *sc;
   3206      1.30    bouyer 	struct pci_attach_args *pa;
   3207      1.41    bouyer {
   3208      1.30    bouyer 	struct pciide_channel *cp;
   3209      1.41    bouyer 	int channel;
   3210      1.41    bouyer 	pcireg_t interface, st, mode;
   3211      1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   3212      1.41    bouyer 
   3213      1.41    bouyer 	st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3214      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
   3215      1.41    bouyer 	    DEBUG_PROBE);
   3216      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3217      1.41    bouyer 		return;
   3218      1.41    bouyer 
   3219      1.41    bouyer 	/* turn off  RAID mode */
   3220      1.41    bouyer 	st &= ~PDC2xx_STATE_IDERAID;
   3221      1.31    bouyer 
   3222      1.31    bouyer 	/*
   3223      1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3224      1.41    bouyer 	 * mode. We have to fake interface
   3225      1.31    bouyer 	 */
   3226      1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3227      1.41    bouyer 	if (st & PDC2xx_STATE_NATIVE)
   3228      1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3229      1.41    bouyer 
   3230      1.41    bouyer 	printf("%s: bus-master DMA support present",
   3231      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3232      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3233      1.41    bouyer 	printf("\n");
   3234      1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3235      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3236  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   3237      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3238  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3239  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3240  1.44.2.1    bouyer 	}
   3241      1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3242      1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3243  1.44.2.7    bouyer 	if (PDC_IS_265(sc))
   3244  1.44.2.7    bouyer 		sc->sc_wdcdev.UDMA_cap = 5;
   3245  1.44.2.7    bouyer 	else if (PDC_IS_262(sc))
   3246      1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3247      1.41    bouyer 	else
   3248      1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3249      1.41    bouyer 	sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
   3250      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3251      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3252      1.41    bouyer 
   3253      1.41    bouyer 	/* setup failsafe defaults */
   3254      1.41    bouyer 	mode = 0;
   3255      1.41    bouyer 	mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3256      1.41    bouyer 	mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3257      1.41    bouyer 	mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3258      1.41    bouyer 	mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3259      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3260      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
   3261      1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3262      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3263      1.41    bouyer 		    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3264      1.41    bouyer 		    DEBUG_PROBE);
   3265      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
   3266      1.41    bouyer 		    mode | PDC2xx_TIM_IORDYp);
   3267      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
   3268      1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3269      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3270      1.41    bouyer 		    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3271      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
   3272      1.41    bouyer 		    mode);
   3273      1.41    bouyer 	}
   3274      1.41    bouyer 
   3275      1.41    bouyer 	mode = PDC2xx_SCR_DMA;
   3276  1.44.2.8    bouyer 	if (PDC_IS_262(sc)) {
   3277  1.44.2.1    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3278  1.44.2.1    bouyer 	} else {
   3279  1.44.2.1    bouyer 		/* the BIOS set it up this way */
   3280  1.44.2.1    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3281  1.44.2.1    bouyer 	}
   3282      1.41    bouyer 	mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3283      1.41    bouyer 	mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3284      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, now 0x%x\n",
   3285      1.41    bouyer 	    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
   3286      1.41    bouyer 	    DEBUG_PROBE);
   3287      1.41    bouyer 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
   3288      1.41    bouyer 
   3289      1.41    bouyer 	/* controller initial state register is OK even without BIOS */
   3290  1.44.2.1    bouyer 	/* Set DMA mode to IDE DMA compatibility */
   3291      1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3292      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
   3293      1.41    bouyer 	    DEBUG_PROBE);
   3294      1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3295      1.41    bouyer 	    mode | 0x1);
   3296      1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3297      1.41    bouyer 	WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3298      1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3299      1.41    bouyer 	    mode | 0x1);
   3300      1.41    bouyer 
   3301      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3302      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3303      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3304      1.41    bouyer 			continue;
   3305  1.44.2.1    bouyer 		if ((st & (PDC_IS_262(sc) ?
   3306  1.44.2.1    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3307      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3308      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3309      1.41    bouyer 			continue;
   3310      1.41    bouyer 		}
   3311  1.44.2.7    bouyer 		if (PDC_IS_265(sc))
   3312  1.44.2.7    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3313  1.44.2.7    bouyer 			    pdc20265_pci_intr);
   3314  1.44.2.7    bouyer 		else
   3315  1.44.2.7    bouyer 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3316  1.44.2.7    bouyer 			    pdc202xx_pci_intr);
   3317      1.41    bouyer 		if (cp->hw_ok == 0)
   3318      1.41    bouyer 			continue;
   3319  1.44.2.1    bouyer 		if (pciide_chan_candisable(cp))
   3320  1.44.2.1    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3321  1.44.2.1    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3322      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3323      1.41    bouyer 		pdc202xx_setup_channel(&cp->wdc_channel);
   3324      1.41    bouyer 	}
   3325      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
   3326      1.41    bouyer 	    DEBUG_PROBE);
   3327      1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3328      1.41    bouyer 	return;
   3329      1.41    bouyer }
   3330      1.41    bouyer 
   3331      1.41    bouyer void
   3332      1.41    bouyer pdc202xx_setup_channel(chp)
   3333      1.41    bouyer 	struct channel_softc *chp;
   3334      1.41    bouyer {
   3335  1.44.2.9    bouyer 	struct ata_drive_datas *drvp;
   3336      1.41    bouyer 	int drive;
   3337  1.44.2.1    bouyer 	pcireg_t mode, st;
   3338  1.44.2.1    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3339      1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3340      1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3341  1.44.2.1    bouyer 	int channel = chp->channel;
   3342      1.41    bouyer 
   3343      1.41    bouyer 	/* setup DMA if needed */
   3344      1.41    bouyer 	pciide_channel_dma_setup(cp);
   3345      1.30    bouyer 
   3346      1.41    bouyer 	idedma_ctl = 0;
   3347  1.44.2.7    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
   3348  1.44.2.7    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   3349  1.44.2.7    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
   3350  1.44.2.7    bouyer 	    DEBUG_PROBE);
   3351  1.44.2.1    bouyer 
   3352  1.44.2.1    bouyer 	/* Per channel settings */
   3353  1.44.2.1    bouyer 	if (PDC_IS_262(sc)) {
   3354  1.44.2.1    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3355  1.44.2.1    bouyer 		    PDC262_U66);
   3356  1.44.2.1    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3357  1.44.2.1    bouyer 		/* Trimm UDMA mode */
   3358  1.44.2.1    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   3359  1.44.2.1    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3360  1.44.2.1    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   3361  1.44.2.1    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3362  1.44.2.1    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   3363  1.44.2.1    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3364  1.44.2.1    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3365  1.44.2.1    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3366  1.44.2.1    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3367  1.44.2.1    bouyer 		}
   3368  1.44.2.1    bouyer 		/* Set U66 if needed */
   3369  1.44.2.1    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3370  1.44.2.1    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   3371  1.44.2.1    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3372  1.44.2.1    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   3373  1.44.2.1    bouyer 			scr |= PDC262_U66_EN(channel);
   3374  1.44.2.1    bouyer 		else
   3375  1.44.2.1    bouyer 			scr &= ~PDC262_U66_EN(channel);
   3376  1.44.2.1    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3377  1.44.2.1    bouyer 		    PDC262_U66, scr);
   3378  1.44.2.7    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
   3379  1.44.2.7    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel,
   3380  1.44.2.7    bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3381  1.44.2.7    bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
   3382  1.44.2.1    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   3383  1.44.2.1    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   3384  1.44.2.1    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3385  1.44.2.1    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3386  1.44.2.1    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   3387  1.44.2.1    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3388  1.44.2.1    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3389  1.44.2.1    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   3390  1.44.2.1    bouyer 				atapi = 0;
   3391  1.44.2.1    bouyer 			else
   3392  1.44.2.1    bouyer 				atapi = PDC262_ATAPI_UDMA;
   3393  1.44.2.1    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3394  1.44.2.1    bouyer 			    PDC262_ATAPI(channel), atapi);
   3395  1.44.2.1    bouyer 		}
   3396  1.44.2.1    bouyer 	}
   3397      1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   3398      1.41    bouyer 		drvp = &chp->ch_drive[drive];
   3399      1.41    bouyer 		/* If no drive, skip */
   3400      1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3401      1.41    bouyer 			continue;
   3402  1.44.2.1    bouyer 		mode = 0;
   3403      1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3404  1.44.2.4    bouyer 			/* use Ultra/DMA */
   3405  1.44.2.4    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3406      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3407      1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   3408      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3409      1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   3410      1.41    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3411      1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3412      1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3413      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3414      1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   3415      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3416      1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   3417      1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3418      1.41    bouyer 		} else {
   3419      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3420      1.41    bouyer 			    pdc2xx_dma_mb[0]);
   3421      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3422      1.41    bouyer 			    pdc2xx_dma_mc[0]);
   3423      1.41    bouyer 		}
   3424      1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   3425      1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   3426  1.44.2.1    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   3427  1.44.2.1    bouyer 			mode |= PDC2xx_TIM_PRE;
   3428  1.44.2.1    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   3429  1.44.2.1    bouyer 		if (drvp->PIO_mode >= 3) {
   3430  1.44.2.1    bouyer 			mode |= PDC2xx_TIM_IORDY;
   3431  1.44.2.1    bouyer 			if (drive == 0)
   3432  1.44.2.1    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   3433  1.44.2.1    bouyer 		}
   3434      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   3435      1.41    bouyer 		    "timings 0x%x\n",
   3436      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   3437      1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   3438      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3439      1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   3440      1.41    bouyer 	}
   3441      1.41    bouyer 	if (idedma_ctl != 0) {
   3442      1.41    bouyer 		/* Add software bits in status register */
   3443      1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3444      1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3445      1.30    bouyer 	}
   3446      1.41    bouyer 	pciide_print_modes(cp);
   3447      1.41    bouyer }
   3448      1.41    bouyer 
   3449      1.41    bouyer int
   3450      1.41    bouyer pdc202xx_pci_intr(arg)
   3451      1.41    bouyer 	void *arg;
   3452      1.41    bouyer {
   3453      1.41    bouyer 	struct pciide_softc *sc = arg;
   3454      1.41    bouyer 	struct pciide_channel *cp;
   3455      1.41    bouyer 	struct channel_softc *wdc_cp;
   3456      1.41    bouyer 	int i, rv, crv;
   3457      1.41    bouyer 	u_int32_t scr;
   3458      1.30    bouyer 
   3459      1.41    bouyer 	rv = 0;
   3460      1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   3461      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3462      1.41    bouyer 		cp = &sc->pciide_channels[i];
   3463      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3464      1.41    bouyer 		/* If a compat channel skip. */
   3465      1.41    bouyer 		if (cp->compat)
   3466      1.41    bouyer 			continue;
   3467      1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   3468      1.41    bouyer 			crv = wdcintr(wdc_cp);
   3469      1.41    bouyer 			if (crv == 0)
   3470  1.44.2.7    bouyer 				printf("%s:%d: bogus intr (reg 0x%x)\n",
   3471  1.44.2.7    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
   3472      1.41    bouyer 			else
   3473      1.41    bouyer 				rv = 1;
   3474      1.41    bouyer 		}
   3475  1.44.2.7    bouyer 	}
   3476  1.44.2.7    bouyer 	return rv;
   3477  1.44.2.7    bouyer }
   3478  1.44.2.7    bouyer 
   3479  1.44.2.7    bouyer int
   3480  1.44.2.7    bouyer pdc20265_pci_intr(arg)
   3481  1.44.2.7    bouyer 	void *arg;
   3482  1.44.2.7    bouyer {
   3483  1.44.2.7    bouyer 	struct pciide_softc *sc = arg;
   3484  1.44.2.7    bouyer 	struct pciide_channel *cp;
   3485  1.44.2.7    bouyer 	struct channel_softc *wdc_cp;
   3486  1.44.2.7    bouyer 	int i, rv, crv;
   3487  1.44.2.7    bouyer 	u_int32_t dmastat;
   3488  1.44.2.7    bouyer 
   3489  1.44.2.7    bouyer 	rv = 0;
   3490  1.44.2.7    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3491  1.44.2.7    bouyer 		cp = &sc->pciide_channels[i];
   3492  1.44.2.7    bouyer 		wdc_cp = &cp->wdc_channel;
   3493  1.44.2.7    bouyer 		/* If a compat channel skip. */
   3494  1.44.2.7    bouyer 		if (cp->compat)
   3495  1.44.2.7    bouyer 			continue;
   3496  1.44.2.7    bouyer 		/*
   3497  1.44.2.7    bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
   3498  1.44.2.7    bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
   3499  1.44.2.7    bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
   3500  1.44.2.7    bouyer 		 * but we can't do it another way).
   3501  1.44.2.7    bouyer 		 */
   3502  1.44.2.7    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
   3503  1.44.2.7    bouyer 		    sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3504  1.44.2.7    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   3505  1.44.2.7    bouyer 			continue;
   3506  1.44.2.7    bouyer 		crv = wdcintr(wdc_cp);
   3507  1.44.2.7    bouyer 		if (crv == 0)
   3508  1.44.2.7    bouyer 			printf("%s:%d: bogus intr\n",
   3509  1.44.2.7    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3510  1.44.2.7    bouyer 		else
   3511  1.44.2.7    bouyer 			rv = 1;
   3512      1.15    bouyer 	}
   3513      1.41    bouyer 	return rv;
   3514  1.44.2.1    bouyer }
   3515  1.44.2.1    bouyer 
   3516  1.44.2.1    bouyer void
   3517  1.44.2.1    bouyer opti_chip_map(sc, pa)
   3518  1.44.2.1    bouyer 	struct pciide_softc *sc;
   3519  1.44.2.1    bouyer 	struct pci_attach_args *pa;
   3520  1.44.2.1    bouyer {
   3521  1.44.2.1    bouyer 	struct pciide_channel *cp;
   3522  1.44.2.1    bouyer 	bus_size_t cmdsize, ctlsize;
   3523  1.44.2.1    bouyer 	pcireg_t interface;
   3524  1.44.2.1    bouyer 	u_int8_t init_ctrl;
   3525  1.44.2.1    bouyer 	int channel;
   3526  1.44.2.1    bouyer 
   3527  1.44.2.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3528  1.44.2.1    bouyer 		return;
   3529  1.44.2.1    bouyer 	printf("%s: bus-master DMA support present",
   3530  1.44.2.1    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3531  1.44.2.1    bouyer 	pciide_mapreg_dma(sc, pa);
   3532  1.44.2.1    bouyer 	printf("\n");
   3533  1.44.2.1    bouyer 
   3534  1.44.2.1    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3535  1.44.2.1    bouyer 	    WDC_CAPABILITY_MODE;
   3536  1.44.2.1    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3537  1.44.2.1    bouyer 	if (sc->sc_dma_ok) {
   3538  1.44.2.1    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3539  1.44.2.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3540  1.44.2.1    bouyer 		sc->sc_wdcdev.DMA_cap = 2;
   3541  1.44.2.1    bouyer 	}
   3542  1.44.2.1    bouyer 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   3543  1.44.2.1    bouyer 
   3544  1.44.2.1    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3545  1.44.2.1    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3546  1.44.2.1    bouyer 
   3547  1.44.2.1    bouyer 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3548  1.44.2.1    bouyer 	    OPTI_REG_INIT_CONTROL);
   3549  1.44.2.1    bouyer 
   3550  1.44.2.1    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   3551  1.44.2.1    bouyer 
   3552  1.44.2.1    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3553  1.44.2.1    bouyer 		cp = &sc->pciide_channels[channel];
   3554  1.44.2.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3555  1.44.2.1    bouyer 			continue;
   3556  1.44.2.1    bouyer 		if (channel == 1 &&
   3557  1.44.2.1    bouyer 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   3558  1.44.2.1    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3559  1.44.2.1    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3560  1.44.2.1    bouyer 			continue;
   3561  1.44.2.1    bouyer 		}
   3562  1.44.2.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3563  1.44.2.1    bouyer 		    pciide_pci_intr);
   3564  1.44.2.1    bouyer 		if (cp->hw_ok == 0)
   3565  1.44.2.1    bouyer 			continue;
   3566  1.44.2.1    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3567  1.44.2.1    bouyer 		if (cp->hw_ok == 0)
   3568  1.44.2.1    bouyer 			continue;
   3569  1.44.2.1    bouyer 		opti_setup_channel(&cp->wdc_channel);
   3570  1.44.2.1    bouyer 	}
   3571  1.44.2.1    bouyer }
   3572  1.44.2.1    bouyer 
   3573  1.44.2.1    bouyer void
   3574  1.44.2.1    bouyer opti_setup_channel(chp)
   3575  1.44.2.1    bouyer 	struct channel_softc *chp;
   3576  1.44.2.1    bouyer {
   3577  1.44.2.1    bouyer 	struct ata_drive_datas *drvp;
   3578  1.44.2.1    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3579  1.44.2.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3580  1.44.2.1    bouyer 	int drive, spd;
   3581  1.44.2.1    bouyer 	int mode[2];
   3582  1.44.2.1    bouyer 	u_int8_t rv, mr;
   3583  1.44.2.1    bouyer 
   3584  1.44.2.1    bouyer 	/*
   3585  1.44.2.1    bouyer 	 * The `Delay' and `Address Setup Time' fields of the
   3586  1.44.2.1    bouyer 	 * Miscellaneous Register are always zero initially.
   3587  1.44.2.1    bouyer 	 */
   3588  1.44.2.1    bouyer 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   3589  1.44.2.1    bouyer 	mr &= ~(OPTI_MISC_DELAY_MASK |
   3590  1.44.2.1    bouyer 		OPTI_MISC_ADDR_SETUP_MASK |
   3591  1.44.2.1    bouyer 		OPTI_MISC_INDEX_MASK);
   3592  1.44.2.1    bouyer 
   3593  1.44.2.1    bouyer 	/* Prime the control register before setting timing values */
   3594  1.44.2.1    bouyer 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   3595  1.44.2.1    bouyer 
   3596  1.44.2.1    bouyer 	/* Determine the clockrate of the PCIbus the chip is attached to */
   3597  1.44.2.1    bouyer 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   3598  1.44.2.1    bouyer 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   3599  1.44.2.1    bouyer 
   3600  1.44.2.1    bouyer 	/* setup DMA if needed */
   3601  1.44.2.1    bouyer 	pciide_channel_dma_setup(cp);
   3602  1.44.2.1    bouyer 
   3603  1.44.2.1    bouyer 	for (drive = 0; drive < 2; drive++) {
   3604  1.44.2.1    bouyer 		drvp = &chp->ch_drive[drive];
   3605  1.44.2.1    bouyer 		/* If no drive, skip */
   3606  1.44.2.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0) {
   3607  1.44.2.1    bouyer 			mode[drive] = -1;
   3608  1.44.2.1    bouyer 			continue;
   3609  1.44.2.1    bouyer 		}
   3610  1.44.2.1    bouyer 
   3611  1.44.2.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA)) {
   3612  1.44.2.1    bouyer 			/*
   3613  1.44.2.1    bouyer 			 * Timings will be used for both PIO and DMA,
   3614  1.44.2.1    bouyer 			 * so adjust DMA mode if needed
   3615  1.44.2.1    bouyer 			 */
   3616  1.44.2.1    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3617  1.44.2.1    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3618  1.44.2.1    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3619  1.44.2.1    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3620  1.44.2.1    bouyer 				    drvp->PIO_mode - 2 : 0;
   3621  1.44.2.1    bouyer 			if (drvp->DMA_mode == 0)
   3622  1.44.2.1    bouyer 				drvp->PIO_mode = 0;
   3623  1.44.2.1    bouyer 
   3624  1.44.2.1    bouyer 			mode[drive] = drvp->DMA_mode + 5;
   3625  1.44.2.1    bouyer 		} else
   3626  1.44.2.1    bouyer 			mode[drive] = drvp->PIO_mode;
   3627  1.44.2.1    bouyer 
   3628  1.44.2.1    bouyer 		if (drive && mode[0] >= 0 &&
   3629  1.44.2.1    bouyer 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   3630  1.44.2.1    bouyer 			/*
   3631  1.44.2.1    bouyer 			 * Can't have two drives using different values
   3632  1.44.2.1    bouyer 			 * for `Address Setup Time'.
   3633  1.44.2.1    bouyer 			 * Slow down the faster drive to compensate.
   3634  1.44.2.1    bouyer 			 */
   3635  1.44.2.1    bouyer 			int d = (opti_tim_as[spd][mode[0]] >
   3636  1.44.2.1    bouyer 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   3637  1.44.2.1    bouyer 
   3638  1.44.2.1    bouyer 			mode[d] = mode[1-d];
   3639  1.44.2.1    bouyer 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   3640  1.44.2.1    bouyer 			chp->ch_drive[d].DMA_mode = 0;
   3641  1.44.2.1    bouyer 			chp->ch_drive[d].drive_flags &= DRIVE_DMA;
   3642  1.44.2.1    bouyer 		}
   3643  1.44.2.1    bouyer 	}
   3644  1.44.2.1    bouyer 
   3645  1.44.2.1    bouyer 	for (drive = 0; drive < 2; drive++) {
   3646  1.44.2.1    bouyer 		int m;
   3647  1.44.2.1    bouyer 		if ((m = mode[drive]) < 0)
   3648  1.44.2.1    bouyer 			continue;
   3649  1.44.2.1    bouyer 
   3650  1.44.2.1    bouyer 		/* Set the Address Setup Time and select appropriate index */
   3651  1.44.2.1    bouyer 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   3652  1.44.2.1    bouyer 		rv |= OPTI_MISC_INDEX(drive);
   3653  1.44.2.1    bouyer 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   3654  1.44.2.1    bouyer 
   3655  1.44.2.1    bouyer 		/* Set the pulse width and recovery timing parameters */
   3656  1.44.2.1    bouyer 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   3657  1.44.2.1    bouyer 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   3658  1.44.2.1    bouyer 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   3659  1.44.2.1    bouyer 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   3660  1.44.2.1    bouyer 
   3661  1.44.2.1    bouyer 		/* Set the Enhanced Mode register appropriately */
   3662  1.44.2.1    bouyer 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   3663  1.44.2.1    bouyer 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   3664  1.44.2.1    bouyer 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   3665  1.44.2.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   3666  1.44.2.1    bouyer 	}
   3667  1.44.2.1    bouyer 
   3668  1.44.2.1    bouyer 	/* Finally, enable the timings */
   3669  1.44.2.1    bouyer 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   3670  1.44.2.1    bouyer 
   3671  1.44.2.1    bouyer 	pciide_print_modes(cp);
   3672  1.44.2.9    bouyer }
   3673  1.44.2.9    bouyer 
   3674  1.44.2.9    bouyer #define	ACARD_IS_850(sc)						\
   3675  1.44.2.9    bouyer 	((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
   3676  1.44.2.9    bouyer 
   3677  1.44.2.9    bouyer void
   3678  1.44.2.9    bouyer acard_chip_map(sc, pa)
   3679  1.44.2.9    bouyer 	struct pciide_softc *sc;
   3680  1.44.2.9    bouyer 	struct pci_attach_args *pa;
   3681  1.44.2.9    bouyer {
   3682  1.44.2.9    bouyer 	struct pciide_channel *cp;
   3683  1.44.2.9    bouyer 	int i, compatchan;
   3684  1.44.2.9    bouyer 	pcireg_t interface;
   3685  1.44.2.9    bouyer 	bus_size_t cmdsize, ctlsize;
   3686  1.44.2.9    bouyer 
   3687  1.44.2.9    bouyer 	if (pciide_chipen(sc, pa) == 0)
   3688  1.44.2.9    bouyer 		return;
   3689  1.44.2.9    bouyer 
   3690  1.44.2.9    bouyer 	/*
   3691  1.44.2.9    bouyer 	 * when the chip is in native mode it identifies itself as a
   3692  1.44.2.9    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   3693  1.44.2.9    bouyer 	 */
   3694  1.44.2.9    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   3695  1.44.2.9    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   3696  1.44.2.9    bouyer 	} else {
   3697  1.44.2.9    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   3698  1.44.2.9    bouyer 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3699  1.44.2.9    bouyer 	}
   3700  1.44.2.9    bouyer 
   3701  1.44.2.9    bouyer 	printf("%s: bus-master DMA support present",
   3702  1.44.2.9    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3703  1.44.2.9    bouyer 	pciide_mapreg_dma(sc, pa);
   3704  1.44.2.9    bouyer 	printf("\n");
   3705  1.44.2.9    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3706  1.44.2.9    bouyer 	    WDC_CAPABILITY_MODE;
   3707  1.44.2.9    bouyer 
   3708  1.44.2.9    bouyer 	if (sc->sc_dma_ok) {
   3709  1.44.2.9    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3710  1.44.2.9    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3711  1.44.2.9    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3712  1.44.2.9    bouyer 	}
   3713  1.44.2.9    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3714  1.44.2.9    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3715  1.44.2.9    bouyer 	sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
   3716  1.44.2.9    bouyer 
   3717  1.44.2.9    bouyer 	sc->sc_wdcdev.set_modes = acard_setup_channel;
   3718  1.44.2.9    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3719  1.44.2.9    bouyer 	sc->sc_wdcdev.nchannels = 2;
   3720  1.44.2.9    bouyer 
   3721  1.44.2.9    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3722  1.44.2.9    bouyer 		cp = &sc->pciide_channels[i];
   3723  1.44.2.9    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   3724  1.44.2.9    bouyer 			continue;
   3725  1.44.2.9    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   3726  1.44.2.9    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   3727  1.44.2.9    bouyer 			    &ctlsize, pciide_pci_intr);
   3728  1.44.2.9    bouyer 		} else {
   3729  1.44.2.9    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   3730  1.44.2.9    bouyer 			    &cmdsize, &ctlsize);
   3731  1.44.2.9    bouyer 		}
   3732  1.44.2.9    bouyer 		if (cp->hw_ok == 0)
   3733  1.44.2.9    bouyer 			return;
   3734  1.44.2.9    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   3735  1.44.2.9    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   3736  1.44.2.9    bouyer 		wdcattach(&cp->wdc_channel);
   3737  1.44.2.9    bouyer 		acard_setup_channel(&cp->wdc_channel);
   3738  1.44.2.9    bouyer 	}
   3739  1.44.2.9    bouyer 	if (!ACARD_IS_850(sc)) {
   3740  1.44.2.9    bouyer 		u_int32_t reg;
   3741  1.44.2.9    bouyer 		reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
   3742  1.44.2.9    bouyer 		reg &= ~ATP860_CTRL_INT;
   3743  1.44.2.9    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
   3744  1.44.2.9    bouyer 	}
   3745  1.44.2.9    bouyer }
   3746  1.44.2.9    bouyer 
   3747  1.44.2.9    bouyer void
   3748  1.44.2.9    bouyer acard_setup_channel(chp)
   3749  1.44.2.9    bouyer 	struct channel_softc *chp;
   3750  1.44.2.9    bouyer {
   3751  1.44.2.9    bouyer 	struct ata_drive_datas *drvp;
   3752  1.44.2.9    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3753  1.44.2.9    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3754  1.44.2.9    bouyer 	int channel = chp->channel;
   3755  1.44.2.9    bouyer 	int drive;
   3756  1.44.2.9    bouyer 	u_int32_t idetime, udma_mode;
   3757  1.44.2.9    bouyer 	u_int32_t idedma_ctl;
   3758  1.44.2.9    bouyer 
   3759  1.44.2.9    bouyer 	/* setup DMA if needed */
   3760  1.44.2.9    bouyer 	pciide_channel_dma_setup(cp);
   3761  1.44.2.9    bouyer 
   3762  1.44.2.9    bouyer 	if (ACARD_IS_850(sc)) {
   3763  1.44.2.9    bouyer 		idetime = 0;
   3764  1.44.2.9    bouyer 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
   3765  1.44.2.9    bouyer 		udma_mode &= ~ATP850_UDMA_MASK(channel);
   3766  1.44.2.9    bouyer 	} else {
   3767  1.44.2.9    bouyer 		idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
   3768  1.44.2.9    bouyer 		idetime &= ~ATP860_SETTIME_MASK(channel);
   3769  1.44.2.9    bouyer 		udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
   3770  1.44.2.9    bouyer 		udma_mode &= ~ATP860_UDMA_MASK(channel);
   3771  1.44.2.9    bouyer 	}
   3772  1.44.2.9    bouyer 
   3773  1.44.2.9    bouyer 	idedma_ctl = 0;
   3774  1.44.2.9    bouyer 
   3775  1.44.2.9    bouyer 	/* Per drive settings */
   3776  1.44.2.9    bouyer 	for (drive = 0; drive < 2; drive++) {
   3777  1.44.2.9    bouyer 		drvp = &chp->ch_drive[drive];
   3778  1.44.2.9    bouyer 		/* If no drive, skip */
   3779  1.44.2.9    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3780  1.44.2.9    bouyer 			continue;
   3781  1.44.2.9    bouyer 		/* add timing values, setup DMA if needed */
   3782  1.44.2.9    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   3783  1.44.2.9    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   3784  1.44.2.9    bouyer 			/* use Ultra/DMA */
   3785  1.44.2.9    bouyer 			if (ACARD_IS_850(sc)) {
   3786  1.44.2.9    bouyer 				idetime |= ATP850_SETTIME(drive,
   3787  1.44.2.9    bouyer 				    acard_act_udma[drvp->UDMA_mode],
   3788  1.44.2.9    bouyer 				    acard_rec_udma[drvp->UDMA_mode]);
   3789  1.44.2.9    bouyer 				udma_mode |= ATP850_UDMA_MODE(channel, drive,
   3790  1.44.2.9    bouyer 				    acard_udma_conf[drvp->UDMA_mode]);
   3791  1.44.2.9    bouyer 			} else {
   3792  1.44.2.9    bouyer 				idetime |= ATP860_SETTIME(channel, drive,
   3793  1.44.2.9    bouyer 				    acard_act_udma[drvp->UDMA_mode],
   3794  1.44.2.9    bouyer 				    acard_rec_udma[drvp->UDMA_mode]);
   3795  1.44.2.9    bouyer 				udma_mode |= ATP860_UDMA_MODE(channel, drive,
   3796  1.44.2.9    bouyer 				    acard_udma_conf[drvp->UDMA_mode]);
   3797  1.44.2.9    bouyer 			}
   3798  1.44.2.9    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3799  1.44.2.9    bouyer 		} else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
   3800  1.44.2.9    bouyer 		    (drvp->drive_flags & DRIVE_DMA)) {
   3801  1.44.2.9    bouyer 			/* use Multiword DMA */
   3802  1.44.2.9    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   3803  1.44.2.9    bouyer 			if (ACARD_IS_850(sc)) {
   3804  1.44.2.9    bouyer 				idetime |= ATP850_SETTIME(drive,
   3805  1.44.2.9    bouyer 				    acard_act_dma[drvp->DMA_mode],
   3806  1.44.2.9    bouyer 				    acard_rec_dma[drvp->DMA_mode]);
   3807  1.44.2.9    bouyer 			} else {
   3808  1.44.2.9    bouyer 				idetime |= ATP860_SETTIME(channel, drive,
   3809  1.44.2.9    bouyer 				    acard_act_dma[drvp->DMA_mode],
   3810  1.44.2.9    bouyer 				    acard_rec_dma[drvp->DMA_mode]);
   3811  1.44.2.9    bouyer 			}
   3812  1.44.2.9    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3813  1.44.2.9    bouyer 		} else {
   3814  1.44.2.9    bouyer 			/* PIO only */
   3815  1.44.2.9    bouyer 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
   3816  1.44.2.9    bouyer 			if (ACARD_IS_850(sc)) {
   3817  1.44.2.9    bouyer 				idetime |= ATP850_SETTIME(drive,
   3818  1.44.2.9    bouyer 				    acard_act_pio[drvp->PIO_mode],
   3819  1.44.2.9    bouyer 				    acard_rec_pio[drvp->PIO_mode]);
   3820  1.44.2.9    bouyer 			} else {
   3821  1.44.2.9    bouyer 				idetime |= ATP860_SETTIME(channel, drive,
   3822  1.44.2.9    bouyer 				    acard_act_pio[drvp->PIO_mode],
   3823  1.44.2.9    bouyer 				    acard_rec_pio[drvp->PIO_mode]);
   3824  1.44.2.9    bouyer 			}
   3825  1.44.2.9    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
   3826  1.44.2.9    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
   3827  1.44.2.9    bouyer 		    | ATP8x0_CTRL_EN(channel));
   3828  1.44.2.9    bouyer 		}
   3829  1.44.2.9    bouyer 	}
   3830  1.44.2.9    bouyer 
   3831  1.44.2.9    bouyer 	if (idedma_ctl != 0) {
   3832  1.44.2.9    bouyer 		/* Add software bits in status register */
   3833  1.44.2.9    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3834  1.44.2.9    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
   3835  1.44.2.9    bouyer 	}
   3836  1.44.2.9    bouyer 	pciide_print_modes(cp);
   3837  1.44.2.9    bouyer 
   3838  1.44.2.9    bouyer 	if (ACARD_IS_850(sc)) {
   3839  1.44.2.9    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3840  1.44.2.9    bouyer 		    ATP850_IDETIME(channel), idetime);
   3841  1.44.2.9    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
   3842  1.44.2.9    bouyer 	} else {
   3843  1.44.2.9    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
   3844  1.44.2.9    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
   3845  1.44.2.9    bouyer 	}
   3846  1.44.2.9    bouyer }
   3847  1.44.2.9    bouyer 
   3848  1.44.2.9    bouyer int
   3849  1.44.2.9    bouyer acard_pci_intr(arg)
   3850  1.44.2.9    bouyer 	void *arg;
   3851  1.44.2.9    bouyer {
   3852  1.44.2.9    bouyer 	struct pciide_softc *sc = arg;
   3853  1.44.2.9    bouyer 	struct pciide_channel *cp;
   3854  1.44.2.9    bouyer 	struct channel_softc *wdc_cp;
   3855  1.44.2.9    bouyer 	int rv = 0;
   3856  1.44.2.9    bouyer 	int dmastat, i, crv;
   3857  1.44.2.9    bouyer 
   3858  1.44.2.9    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3859  1.44.2.9    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3860  1.44.2.9    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   3861  1.44.2.9    bouyer 		if ((dmastat & IDEDMA_CTL_INTR) == 0)
   3862  1.44.2.9    bouyer 			continue;
   3863  1.44.2.9    bouyer 		cp = &sc->pciide_channels[i];
   3864  1.44.2.9    bouyer 		wdc_cp = &cp->wdc_channel;
   3865  1.44.2.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
   3866  1.44.2.9    bouyer 			(void)wdcintr(wdc_cp);
   3867  1.44.2.9    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3868  1.44.2.9    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   3869  1.44.2.9    bouyer 			continue;
   3870  1.44.2.9    bouyer 		}
   3871  1.44.2.9    bouyer 		crv = wdcintr(wdc_cp);
   3872  1.44.2.9    bouyer 		if (crv == 0)
   3873  1.44.2.9    bouyer 			printf("%s:%d: bogus intr\n",
   3874  1.44.2.9    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3875  1.44.2.9    bouyer 		else if (crv == 1)
   3876  1.44.2.9    bouyer 			rv = 1;
   3877  1.44.2.9    bouyer 		else if (rv == 0)
   3878  1.44.2.9    bouyer 			rv = crv;
   3879  1.44.2.9    bouyer 	}
   3880  1.44.2.9    bouyer 	return rv;
   3881       1.1       cgd }
   3882